tx_mpdu_start.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295
  1. /*
  2. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _TX_MPDU_START_H_
  17. #define _TX_MPDU_START_H_
  18. #define NUM_OF_DWORDS_TX_MPDU_START 9
  19. struct tx_mpdu_start {
  20. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  21. uint32_t mpdu_length : 14,
  22. frame_not_from_tqm : 1,
  23. vht_control_present : 1,
  24. mpdu_header_length : 8,
  25. retry_count : 7,
  26. wds : 1;
  27. uint32_t pn_31_0 : 32;
  28. uint32_t pn_47_32 : 16,
  29. mpdu_sequence_number : 12,
  30. raw_already_encrypted : 1,
  31. frame_type : 2,
  32. txdma_dropped_mpdu_warning : 1;
  33. uint32_t iv_byte_0 : 8,
  34. iv_byte_1 : 8,
  35. iv_byte_2 : 8,
  36. iv_byte_3 : 8;
  37. uint32_t iv_byte_4 : 8,
  38. iv_byte_5 : 8,
  39. iv_byte_6 : 8,
  40. iv_byte_7 : 8;
  41. uint32_t iv_byte_8 : 8,
  42. iv_byte_9 : 8,
  43. iv_byte_10 : 8,
  44. iv_byte_11 : 8;
  45. uint32_t iv_byte_12 : 8,
  46. iv_byte_13 : 8,
  47. iv_byte_14 : 8,
  48. iv_byte_15 : 8;
  49. uint32_t iv_byte_16 : 8,
  50. iv_byte_17 : 8,
  51. iv_len : 5,
  52. icv_len : 5,
  53. vht_control_offset : 6;
  54. uint32_t mpdu_type : 1,
  55. transmit_bw_restriction : 1,
  56. allowed_transmit_bw : 4,
  57. tx_notify_frame : 3,
  58. reserved_8a : 23;
  59. #else
  60. uint32_t wds : 1,
  61. retry_count : 7,
  62. mpdu_header_length : 8,
  63. vht_control_present : 1,
  64. frame_not_from_tqm : 1,
  65. mpdu_length : 14;
  66. uint32_t pn_31_0 : 32;
  67. uint32_t txdma_dropped_mpdu_warning : 1,
  68. frame_type : 2,
  69. raw_already_encrypted : 1,
  70. mpdu_sequence_number : 12,
  71. pn_47_32 : 16;
  72. uint32_t iv_byte_3 : 8,
  73. iv_byte_2 : 8,
  74. iv_byte_1 : 8,
  75. iv_byte_0 : 8;
  76. uint32_t iv_byte_7 : 8,
  77. iv_byte_6 : 8,
  78. iv_byte_5 : 8,
  79. iv_byte_4 : 8;
  80. uint32_t iv_byte_11 : 8,
  81. iv_byte_10 : 8,
  82. iv_byte_9 : 8,
  83. iv_byte_8 : 8;
  84. uint32_t iv_byte_15 : 8,
  85. iv_byte_14 : 8,
  86. iv_byte_13 : 8,
  87. iv_byte_12 : 8;
  88. uint32_t vht_control_offset : 6,
  89. icv_len : 5,
  90. iv_len : 5,
  91. iv_byte_17 : 8,
  92. iv_byte_16 : 8;
  93. uint32_t reserved_8a : 23,
  94. tx_notify_frame : 3,
  95. allowed_transmit_bw : 4,
  96. transmit_bw_restriction : 1,
  97. mpdu_type : 1;
  98. #endif
  99. };
  100. #define TX_MPDU_START_MPDU_LENGTH_OFFSET 0x00000000
  101. #define TX_MPDU_START_MPDU_LENGTH_LSB 0
  102. #define TX_MPDU_START_MPDU_LENGTH_MSB 13
  103. #define TX_MPDU_START_MPDU_LENGTH_MASK 0x00003fff
  104. #define TX_MPDU_START_FRAME_NOT_FROM_TQM_OFFSET 0x00000000
  105. #define TX_MPDU_START_FRAME_NOT_FROM_TQM_LSB 14
  106. #define TX_MPDU_START_FRAME_NOT_FROM_TQM_MSB 14
  107. #define TX_MPDU_START_FRAME_NOT_FROM_TQM_MASK 0x00004000
  108. #define TX_MPDU_START_VHT_CONTROL_PRESENT_OFFSET 0x00000000
  109. #define TX_MPDU_START_VHT_CONTROL_PRESENT_LSB 15
  110. #define TX_MPDU_START_VHT_CONTROL_PRESENT_MSB 15
  111. #define TX_MPDU_START_VHT_CONTROL_PRESENT_MASK 0x00008000
  112. #define TX_MPDU_START_MPDU_HEADER_LENGTH_OFFSET 0x00000000
  113. #define TX_MPDU_START_MPDU_HEADER_LENGTH_LSB 16
  114. #define TX_MPDU_START_MPDU_HEADER_LENGTH_MSB 23
  115. #define TX_MPDU_START_MPDU_HEADER_LENGTH_MASK 0x00ff0000
  116. #define TX_MPDU_START_RETRY_COUNT_OFFSET 0x00000000
  117. #define TX_MPDU_START_RETRY_COUNT_LSB 24
  118. #define TX_MPDU_START_RETRY_COUNT_MSB 30
  119. #define TX_MPDU_START_RETRY_COUNT_MASK 0x7f000000
  120. #define TX_MPDU_START_WDS_OFFSET 0x00000000
  121. #define TX_MPDU_START_WDS_LSB 31
  122. #define TX_MPDU_START_WDS_MSB 31
  123. #define TX_MPDU_START_WDS_MASK 0x80000000
  124. #define TX_MPDU_START_PN_31_0_OFFSET 0x00000004
  125. #define TX_MPDU_START_PN_31_0_LSB 0
  126. #define TX_MPDU_START_PN_31_0_MSB 31
  127. #define TX_MPDU_START_PN_31_0_MASK 0xffffffff
  128. #define TX_MPDU_START_PN_47_32_OFFSET 0x00000008
  129. #define TX_MPDU_START_PN_47_32_LSB 0
  130. #define TX_MPDU_START_PN_47_32_MSB 15
  131. #define TX_MPDU_START_PN_47_32_MASK 0x0000ffff
  132. #define TX_MPDU_START_MPDU_SEQUENCE_NUMBER_OFFSET 0x00000008
  133. #define TX_MPDU_START_MPDU_SEQUENCE_NUMBER_LSB 16
  134. #define TX_MPDU_START_MPDU_SEQUENCE_NUMBER_MSB 27
  135. #define TX_MPDU_START_MPDU_SEQUENCE_NUMBER_MASK 0x0fff0000
  136. #define TX_MPDU_START_RAW_ALREADY_ENCRYPTED_OFFSET 0x00000008
  137. #define TX_MPDU_START_RAW_ALREADY_ENCRYPTED_LSB 28
  138. #define TX_MPDU_START_RAW_ALREADY_ENCRYPTED_MSB 28
  139. #define TX_MPDU_START_RAW_ALREADY_ENCRYPTED_MASK 0x10000000
  140. #define TX_MPDU_START_FRAME_TYPE_OFFSET 0x00000008
  141. #define TX_MPDU_START_FRAME_TYPE_LSB 29
  142. #define TX_MPDU_START_FRAME_TYPE_MSB 30
  143. #define TX_MPDU_START_FRAME_TYPE_MASK 0x60000000
  144. #define TX_MPDU_START_TXDMA_DROPPED_MPDU_WARNING_OFFSET 0x00000008
  145. #define TX_MPDU_START_TXDMA_DROPPED_MPDU_WARNING_LSB 31
  146. #define TX_MPDU_START_TXDMA_DROPPED_MPDU_WARNING_MSB 31
  147. #define TX_MPDU_START_TXDMA_DROPPED_MPDU_WARNING_MASK 0x80000000
  148. #define TX_MPDU_START_IV_BYTE_0_OFFSET 0x0000000c
  149. #define TX_MPDU_START_IV_BYTE_0_LSB 0
  150. #define TX_MPDU_START_IV_BYTE_0_MSB 7
  151. #define TX_MPDU_START_IV_BYTE_0_MASK 0x000000ff
  152. #define TX_MPDU_START_IV_BYTE_1_OFFSET 0x0000000c
  153. #define TX_MPDU_START_IV_BYTE_1_LSB 8
  154. #define TX_MPDU_START_IV_BYTE_1_MSB 15
  155. #define TX_MPDU_START_IV_BYTE_1_MASK 0x0000ff00
  156. #define TX_MPDU_START_IV_BYTE_2_OFFSET 0x0000000c
  157. #define TX_MPDU_START_IV_BYTE_2_LSB 16
  158. #define TX_MPDU_START_IV_BYTE_2_MSB 23
  159. #define TX_MPDU_START_IV_BYTE_2_MASK 0x00ff0000
  160. #define TX_MPDU_START_IV_BYTE_3_OFFSET 0x0000000c
  161. #define TX_MPDU_START_IV_BYTE_3_LSB 24
  162. #define TX_MPDU_START_IV_BYTE_3_MSB 31
  163. #define TX_MPDU_START_IV_BYTE_3_MASK 0xff000000
  164. #define TX_MPDU_START_IV_BYTE_4_OFFSET 0x00000010
  165. #define TX_MPDU_START_IV_BYTE_4_LSB 0
  166. #define TX_MPDU_START_IV_BYTE_4_MSB 7
  167. #define TX_MPDU_START_IV_BYTE_4_MASK 0x000000ff
  168. #define TX_MPDU_START_IV_BYTE_5_OFFSET 0x00000010
  169. #define TX_MPDU_START_IV_BYTE_5_LSB 8
  170. #define TX_MPDU_START_IV_BYTE_5_MSB 15
  171. #define TX_MPDU_START_IV_BYTE_5_MASK 0x0000ff00
  172. #define TX_MPDU_START_IV_BYTE_6_OFFSET 0x00000010
  173. #define TX_MPDU_START_IV_BYTE_6_LSB 16
  174. #define TX_MPDU_START_IV_BYTE_6_MSB 23
  175. #define TX_MPDU_START_IV_BYTE_6_MASK 0x00ff0000
  176. #define TX_MPDU_START_IV_BYTE_7_OFFSET 0x00000010
  177. #define TX_MPDU_START_IV_BYTE_7_LSB 24
  178. #define TX_MPDU_START_IV_BYTE_7_MSB 31
  179. #define TX_MPDU_START_IV_BYTE_7_MASK 0xff000000
  180. #define TX_MPDU_START_IV_BYTE_8_OFFSET 0x00000014
  181. #define TX_MPDU_START_IV_BYTE_8_LSB 0
  182. #define TX_MPDU_START_IV_BYTE_8_MSB 7
  183. #define TX_MPDU_START_IV_BYTE_8_MASK 0x000000ff
  184. #define TX_MPDU_START_IV_BYTE_9_OFFSET 0x00000014
  185. #define TX_MPDU_START_IV_BYTE_9_LSB 8
  186. #define TX_MPDU_START_IV_BYTE_9_MSB 15
  187. #define TX_MPDU_START_IV_BYTE_9_MASK 0x0000ff00
  188. #define TX_MPDU_START_IV_BYTE_10_OFFSET 0x00000014
  189. #define TX_MPDU_START_IV_BYTE_10_LSB 16
  190. #define TX_MPDU_START_IV_BYTE_10_MSB 23
  191. #define TX_MPDU_START_IV_BYTE_10_MASK 0x00ff0000
  192. #define TX_MPDU_START_IV_BYTE_11_OFFSET 0x00000014
  193. #define TX_MPDU_START_IV_BYTE_11_LSB 24
  194. #define TX_MPDU_START_IV_BYTE_11_MSB 31
  195. #define TX_MPDU_START_IV_BYTE_11_MASK 0xff000000
  196. #define TX_MPDU_START_IV_BYTE_12_OFFSET 0x00000018
  197. #define TX_MPDU_START_IV_BYTE_12_LSB 0
  198. #define TX_MPDU_START_IV_BYTE_12_MSB 7
  199. #define TX_MPDU_START_IV_BYTE_12_MASK 0x000000ff
  200. #define TX_MPDU_START_IV_BYTE_13_OFFSET 0x00000018
  201. #define TX_MPDU_START_IV_BYTE_13_LSB 8
  202. #define TX_MPDU_START_IV_BYTE_13_MSB 15
  203. #define TX_MPDU_START_IV_BYTE_13_MASK 0x0000ff00
  204. #define TX_MPDU_START_IV_BYTE_14_OFFSET 0x00000018
  205. #define TX_MPDU_START_IV_BYTE_14_LSB 16
  206. #define TX_MPDU_START_IV_BYTE_14_MSB 23
  207. #define TX_MPDU_START_IV_BYTE_14_MASK 0x00ff0000
  208. #define TX_MPDU_START_IV_BYTE_15_OFFSET 0x00000018
  209. #define TX_MPDU_START_IV_BYTE_15_LSB 24
  210. #define TX_MPDU_START_IV_BYTE_15_MSB 31
  211. #define TX_MPDU_START_IV_BYTE_15_MASK 0xff000000
  212. #define TX_MPDU_START_IV_BYTE_16_OFFSET 0x0000001c
  213. #define TX_MPDU_START_IV_BYTE_16_LSB 0
  214. #define TX_MPDU_START_IV_BYTE_16_MSB 7
  215. #define TX_MPDU_START_IV_BYTE_16_MASK 0x000000ff
  216. #define TX_MPDU_START_IV_BYTE_17_OFFSET 0x0000001c
  217. #define TX_MPDU_START_IV_BYTE_17_LSB 8
  218. #define TX_MPDU_START_IV_BYTE_17_MSB 15
  219. #define TX_MPDU_START_IV_BYTE_17_MASK 0x0000ff00
  220. #define TX_MPDU_START_IV_LEN_OFFSET 0x0000001c
  221. #define TX_MPDU_START_IV_LEN_LSB 16
  222. #define TX_MPDU_START_IV_LEN_MSB 20
  223. #define TX_MPDU_START_IV_LEN_MASK 0x001f0000
  224. #define TX_MPDU_START_ICV_LEN_OFFSET 0x0000001c
  225. #define TX_MPDU_START_ICV_LEN_LSB 21
  226. #define TX_MPDU_START_ICV_LEN_MSB 25
  227. #define TX_MPDU_START_ICV_LEN_MASK 0x03e00000
  228. #define TX_MPDU_START_VHT_CONTROL_OFFSET_OFFSET 0x0000001c
  229. #define TX_MPDU_START_VHT_CONTROL_OFFSET_LSB 26
  230. #define TX_MPDU_START_VHT_CONTROL_OFFSET_MSB 31
  231. #define TX_MPDU_START_VHT_CONTROL_OFFSET_MASK 0xfc000000
  232. #define TX_MPDU_START_MPDU_TYPE_OFFSET 0x00000020
  233. #define TX_MPDU_START_MPDU_TYPE_LSB 0
  234. #define TX_MPDU_START_MPDU_TYPE_MSB 0
  235. #define TX_MPDU_START_MPDU_TYPE_MASK 0x00000001
  236. #define TX_MPDU_START_TRANSMIT_BW_RESTRICTION_OFFSET 0x00000020
  237. #define TX_MPDU_START_TRANSMIT_BW_RESTRICTION_LSB 1
  238. #define TX_MPDU_START_TRANSMIT_BW_RESTRICTION_MSB 1
  239. #define TX_MPDU_START_TRANSMIT_BW_RESTRICTION_MASK 0x00000002
  240. #define TX_MPDU_START_ALLOWED_TRANSMIT_BW_OFFSET 0x00000020
  241. #define TX_MPDU_START_ALLOWED_TRANSMIT_BW_LSB 2
  242. #define TX_MPDU_START_ALLOWED_TRANSMIT_BW_MSB 5
  243. #define TX_MPDU_START_ALLOWED_TRANSMIT_BW_MASK 0x0000003c
  244. #define TX_MPDU_START_TX_NOTIFY_FRAME_OFFSET 0x00000020
  245. #define TX_MPDU_START_TX_NOTIFY_FRAME_LSB 6
  246. #define TX_MPDU_START_TX_NOTIFY_FRAME_MSB 8
  247. #define TX_MPDU_START_TX_NOTIFY_FRAME_MASK 0x000001c0
  248. #define TX_MPDU_START_RESERVED_8A_OFFSET 0x00000020
  249. #define TX_MPDU_START_RESERVED_8A_LSB 9
  250. #define TX_MPDU_START_RESERVED_8A_MSB 31
  251. #define TX_MPDU_START_RESERVED_8A_MASK 0xfffffe00
  252. #endif