tx_fes_setup.h 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511
  1. /*
  2. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _TX_FES_SETUP_H_
  17. #define _TX_FES_SETUP_H_
  18. #define NUM_OF_DWORDS_TX_FES_SETUP 10
  19. struct tx_fes_setup {
  20. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  21. uint32_t schedule_id : 32;
  22. uint32_t fes_in_11ax_trigger_response_config : 1,
  23. bo_based_tid_aggregation_limit : 4,
  24. __reserved_g_0005 : 1,
  25. expect_i2r_lmr : 1,
  26. transmit_start_reason : 3,
  27. use_alt_power_sr : 1,
  28. static_2_pwr_mode_status : 1,
  29. obss_srg_opport_transmit_status : 1,
  30. srp_based_transmit_status : 1,
  31. obss_pd_based_transmit_status : 1,
  32. puncture_from_all_allowed_modes : 1,
  33. schedule_cmd_ring_id : 5,
  34. fes_control_mode : 2,
  35. number_of_users : 6,
  36. mu_type : 1,
  37. ofdma_triggered_response : 1,
  38. response_to_response_cmd : 1;
  39. uint32_t schedule_try : 4,
  40. ndp_frame : 2,
  41. txbf : 1,
  42. allow_txop_exceed_in_1st_pkt : 1,
  43. ignore_bw_available : 1,
  44. ignore_tbtt : 1,
  45. static_bandwidth : 3,
  46. set_txop_duration_all_ones : 1,
  47. transmission_contains_mu_rts : 1,
  48. bw_restricted_frames_embedded : 1,
  49. ast_index : 16;
  50. uint32_t cv_id : 8,
  51. trigger_resp_txpdu_ppdu_boundary : 2,
  52. rxpcu_setup_complete_present : 1,
  53. rbo_must_have_data_user_limit : 4,
  54. mu_ndp : 1,
  55. bf_type : 2,
  56. cbf_nc_index_mask : 1,
  57. cbf_nc_index : 3,
  58. cbf_nr_index_mask : 1,
  59. cbf_nr_index : 3,
  60. secure___reserved_g_0005_ista : 1,
  61. ndpa : 1,
  62. wait_sifs : 2,
  63. cbf_feedback_type_mask : 1,
  64. cbf_feedback_type : 1;
  65. uint32_t cbf_sounding_token : 6,
  66. cbf_sounding_token_mask : 1,
  67. cbf_bw_mask : 1,
  68. cbf_bw : 3,
  69. use_static_bw : 1,
  70. coex_nack_count : 5,
  71. sch_tx_burst_ongoing : 1,
  72. gen_tqm_update_mpdu_count_tlv : 1,
  73. rts_tx_over___reserved_g_0016 : 1,
  74. reserved_4a : 3,
  75. optimal_bw_retry_count : 4,
  76. fes_continuation_ratio_threshold : 5;
  77. uint32_t transmit_cca_bitmap : 32;
  78. uint32_t tb___reserved_g_0005 : 1,
  79. __reserved_g_0005_trigger_subtype : 4,
  80. min_cts2self_count : 4,
  81. max_cts2self_count : 4,
  82. wifi_radar_enable : 1,
  83. reserved_6a : 1,
  84. wait_for_chksum_done : 1,
  85. reserved_6b : 15,
  86. enable_hw_qos_null : 1;
  87. uint32_t monitor_override_sta_31_0 : 32;
  88. uint32_t monitor_override_sta_36_32 : 5,
  89. enable_qos_null_switch_for_eosp : 1,
  90. reserved_8a : 26;
  91. uint32_t fw2sw_info : 32;
  92. #else
  93. uint32_t schedule_id : 32;
  94. uint32_t response_to_response_cmd : 1,
  95. ofdma_triggered_response : 1,
  96. mu_type : 1,
  97. number_of_users : 6,
  98. fes_control_mode : 2,
  99. schedule_cmd_ring_id : 5,
  100. puncture_from_all_allowed_modes : 1,
  101. obss_pd_based_transmit_status : 1,
  102. srp_based_transmit_status : 1,
  103. obss_srg_opport_transmit_status : 1,
  104. static_2_pwr_mode_status : 1,
  105. use_alt_power_sr : 1,
  106. transmit_start_reason : 3,
  107. expect_i2r_lmr : 1,
  108. __reserved_g_0005 : 1,
  109. bo_based_tid_aggregation_limit : 4,
  110. fes_in_11ax_trigger_response_config : 1;
  111. uint32_t ast_index : 16,
  112. bw_restricted_frames_embedded : 1,
  113. transmission_contains_mu_rts : 1,
  114. set_txop_duration_all_ones : 1,
  115. static_bandwidth : 3,
  116. ignore_tbtt : 1,
  117. ignore_bw_available : 1,
  118. allow_txop_exceed_in_1st_pkt : 1,
  119. txbf : 1,
  120. ndp_frame : 2,
  121. schedule_try : 4;
  122. uint32_t cbf_feedback_type : 1,
  123. cbf_feedback_type_mask : 1,
  124. wait_sifs : 2,
  125. ndpa : 1,
  126. secure___reserved_g_0005_ista : 1,
  127. cbf_nr_index : 3,
  128. cbf_nr_index_mask : 1,
  129. cbf_nc_index : 3,
  130. cbf_nc_index_mask : 1,
  131. bf_type : 2,
  132. mu_ndp : 1,
  133. rbo_must_have_data_user_limit : 4,
  134. rxpcu_setup_complete_present : 1,
  135. trigger_resp_txpdu_ppdu_boundary : 2,
  136. cv_id : 8;
  137. uint32_t fes_continuation_ratio_threshold : 5,
  138. optimal_bw_retry_count : 4,
  139. reserved_4a : 3,
  140. rts_tx_over___reserved_g_0016 : 1,
  141. gen_tqm_update_mpdu_count_tlv : 1,
  142. sch_tx_burst_ongoing : 1,
  143. coex_nack_count : 5,
  144. use_static_bw : 1,
  145. cbf_bw : 3,
  146. cbf_bw_mask : 1,
  147. cbf_sounding_token_mask : 1,
  148. cbf_sounding_token : 6;
  149. uint32_t transmit_cca_bitmap : 32;
  150. uint32_t enable_hw_qos_null : 1,
  151. reserved_6b : 15,
  152. wait_for_chksum_done : 1,
  153. reserved_6a : 1,
  154. wifi_radar_enable : 1,
  155. max_cts2self_count : 4,
  156. min_cts2self_count : 4,
  157. __reserved_g_0005_trigger_subtype : 4,
  158. tb___reserved_g_0005 : 1;
  159. uint32_t monitor_override_sta_31_0 : 32;
  160. uint32_t reserved_8a : 26,
  161. enable_qos_null_switch_for_eosp : 1,
  162. monitor_override_sta_36_32 : 5;
  163. uint32_t fw2sw_info : 32;
  164. #endif
  165. };
  166. #define TX_FES_SETUP_SCHEDULE_ID_OFFSET 0x00000000
  167. #define TX_FES_SETUP_SCHEDULE_ID_LSB 0
  168. #define TX_FES_SETUP_SCHEDULE_ID_MSB 31
  169. #define TX_FES_SETUP_SCHEDULE_ID_MASK 0xffffffff
  170. #define TX_FES_SETUP_FES_IN_11AX_TRIGGER_RESPONSE_CONFIG_OFFSET 0x00000004
  171. #define TX_FES_SETUP_FES_IN_11AX_TRIGGER_RESPONSE_CONFIG_LSB 0
  172. #define TX_FES_SETUP_FES_IN_11AX_TRIGGER_RESPONSE_CONFIG_MSB 0
  173. #define TX_FES_SETUP_FES_IN_11AX_TRIGGER_RESPONSE_CONFIG_MASK 0x00000001
  174. #define TX_FES_SETUP_BO_BASED_TID_AGGREGATION_LIMIT_OFFSET 0x00000004
  175. #define TX_FES_SETUP_BO_BASED_TID_AGGREGATION_LIMIT_LSB 1
  176. #define TX_FES_SETUP_BO_BASED_TID_AGGREGATION_LIMIT_MSB 4
  177. #define TX_FES_SETUP_BO_BASED_TID_AGGREGATION_LIMIT_MASK 0x0000001e
  178. #define TX_FES_SETUP_EXPECT_I2R_LMR_OFFSET 0x00000004
  179. #define TX_FES_SETUP_EXPECT_I2R_LMR_LSB 6
  180. #define TX_FES_SETUP_EXPECT_I2R_LMR_MSB 6
  181. #define TX_FES_SETUP_EXPECT_I2R_LMR_MASK 0x00000040
  182. #define TX_FES_SETUP_TRANSMIT_START_REASON_OFFSET 0x00000004
  183. #define TX_FES_SETUP_TRANSMIT_START_REASON_LSB 7
  184. #define TX_FES_SETUP_TRANSMIT_START_REASON_MSB 9
  185. #define TX_FES_SETUP_TRANSMIT_START_REASON_MASK 0x00000380
  186. #define TX_FES_SETUP_USE_ALT_POWER_SR_OFFSET 0x00000004
  187. #define TX_FES_SETUP_USE_ALT_POWER_SR_LSB 10
  188. #define TX_FES_SETUP_USE_ALT_POWER_SR_MSB 10
  189. #define TX_FES_SETUP_USE_ALT_POWER_SR_MASK 0x00000400
  190. #define TX_FES_SETUP_STATIC_2_PWR_MODE_STATUS_OFFSET 0x00000004
  191. #define TX_FES_SETUP_STATIC_2_PWR_MODE_STATUS_LSB 11
  192. #define TX_FES_SETUP_STATIC_2_PWR_MODE_STATUS_MSB 11
  193. #define TX_FES_SETUP_STATIC_2_PWR_MODE_STATUS_MASK 0x00000800
  194. #define TX_FES_SETUP_OBSS_SRG_OPPORT_TRANSMIT_STATUS_OFFSET 0x00000004
  195. #define TX_FES_SETUP_OBSS_SRG_OPPORT_TRANSMIT_STATUS_LSB 12
  196. #define TX_FES_SETUP_OBSS_SRG_OPPORT_TRANSMIT_STATUS_MSB 12
  197. #define TX_FES_SETUP_OBSS_SRG_OPPORT_TRANSMIT_STATUS_MASK 0x00001000
  198. #define TX_FES_SETUP_SRP_BASED_TRANSMIT_STATUS_OFFSET 0x00000004
  199. #define TX_FES_SETUP_SRP_BASED_TRANSMIT_STATUS_LSB 13
  200. #define TX_FES_SETUP_SRP_BASED_TRANSMIT_STATUS_MSB 13
  201. #define TX_FES_SETUP_SRP_BASED_TRANSMIT_STATUS_MASK 0x00002000
  202. #define TX_FES_SETUP_OBSS_PD_BASED_TRANSMIT_STATUS_OFFSET 0x00000004
  203. #define TX_FES_SETUP_OBSS_PD_BASED_TRANSMIT_STATUS_LSB 14
  204. #define TX_FES_SETUP_OBSS_PD_BASED_TRANSMIT_STATUS_MSB 14
  205. #define TX_FES_SETUP_OBSS_PD_BASED_TRANSMIT_STATUS_MASK 0x00004000
  206. #define TX_FES_SETUP_PUNCTURE_FROM_ALL_ALLOWED_MODES_OFFSET 0x00000004
  207. #define TX_FES_SETUP_PUNCTURE_FROM_ALL_ALLOWED_MODES_LSB 15
  208. #define TX_FES_SETUP_PUNCTURE_FROM_ALL_ALLOWED_MODES_MSB 15
  209. #define TX_FES_SETUP_PUNCTURE_FROM_ALL_ALLOWED_MODES_MASK 0x00008000
  210. #define TX_FES_SETUP_SCHEDULE_CMD_RING_ID_OFFSET 0x00000004
  211. #define TX_FES_SETUP_SCHEDULE_CMD_RING_ID_LSB 16
  212. #define TX_FES_SETUP_SCHEDULE_CMD_RING_ID_MSB 20
  213. #define TX_FES_SETUP_SCHEDULE_CMD_RING_ID_MASK 0x001f0000
  214. #define TX_FES_SETUP_FES_CONTROL_MODE_OFFSET 0x00000004
  215. #define TX_FES_SETUP_FES_CONTROL_MODE_LSB 21
  216. #define TX_FES_SETUP_FES_CONTROL_MODE_MSB 22
  217. #define TX_FES_SETUP_FES_CONTROL_MODE_MASK 0x00600000
  218. #define TX_FES_SETUP_NUMBER_OF_USERS_OFFSET 0x00000004
  219. #define TX_FES_SETUP_NUMBER_OF_USERS_LSB 23
  220. #define TX_FES_SETUP_NUMBER_OF_USERS_MSB 28
  221. #define TX_FES_SETUP_NUMBER_OF_USERS_MASK 0x1f800000
  222. #define TX_FES_SETUP_MU_TYPE_OFFSET 0x00000004
  223. #define TX_FES_SETUP_MU_TYPE_LSB 29
  224. #define TX_FES_SETUP_MU_TYPE_MSB 29
  225. #define TX_FES_SETUP_MU_TYPE_MASK 0x20000000
  226. #define TX_FES_SETUP_OFDMA_TRIGGERED_RESPONSE_OFFSET 0x00000004
  227. #define TX_FES_SETUP_OFDMA_TRIGGERED_RESPONSE_LSB 30
  228. #define TX_FES_SETUP_OFDMA_TRIGGERED_RESPONSE_MSB 30
  229. #define TX_FES_SETUP_OFDMA_TRIGGERED_RESPONSE_MASK 0x40000000
  230. #define TX_FES_SETUP_RESPONSE_TO_RESPONSE_CMD_OFFSET 0x00000004
  231. #define TX_FES_SETUP_RESPONSE_TO_RESPONSE_CMD_LSB 31
  232. #define TX_FES_SETUP_RESPONSE_TO_RESPONSE_CMD_MSB 31
  233. #define TX_FES_SETUP_RESPONSE_TO_RESPONSE_CMD_MASK 0x80000000
  234. #define TX_FES_SETUP_SCHEDULE_TRY_OFFSET 0x00000008
  235. #define TX_FES_SETUP_SCHEDULE_TRY_LSB 0
  236. #define TX_FES_SETUP_SCHEDULE_TRY_MSB 3
  237. #define TX_FES_SETUP_SCHEDULE_TRY_MASK 0x0000000f
  238. #define TX_FES_SETUP_NDP_FRAME_OFFSET 0x00000008
  239. #define TX_FES_SETUP_NDP_FRAME_LSB 4
  240. #define TX_FES_SETUP_NDP_FRAME_MSB 5
  241. #define TX_FES_SETUP_NDP_FRAME_MASK 0x00000030
  242. #define TX_FES_SETUP_TXBF_OFFSET 0x00000008
  243. #define TX_FES_SETUP_TXBF_LSB 6
  244. #define TX_FES_SETUP_TXBF_MSB 6
  245. #define TX_FES_SETUP_TXBF_MASK 0x00000040
  246. #define TX_FES_SETUP_ALLOW_TXOP_EXCEED_IN_1ST_PKT_OFFSET 0x00000008
  247. #define TX_FES_SETUP_ALLOW_TXOP_EXCEED_IN_1ST_PKT_LSB 7
  248. #define TX_FES_SETUP_ALLOW_TXOP_EXCEED_IN_1ST_PKT_MSB 7
  249. #define TX_FES_SETUP_ALLOW_TXOP_EXCEED_IN_1ST_PKT_MASK 0x00000080
  250. #define TX_FES_SETUP_IGNORE_BW_AVAILABLE_OFFSET 0x00000008
  251. #define TX_FES_SETUP_IGNORE_BW_AVAILABLE_LSB 8
  252. #define TX_FES_SETUP_IGNORE_BW_AVAILABLE_MSB 8
  253. #define TX_FES_SETUP_IGNORE_BW_AVAILABLE_MASK 0x00000100
  254. #define TX_FES_SETUP_IGNORE_TBTT_OFFSET 0x00000008
  255. #define TX_FES_SETUP_IGNORE_TBTT_LSB 9
  256. #define TX_FES_SETUP_IGNORE_TBTT_MSB 9
  257. #define TX_FES_SETUP_IGNORE_TBTT_MASK 0x00000200
  258. #define TX_FES_SETUP_STATIC_BANDWIDTH_OFFSET 0x00000008
  259. #define TX_FES_SETUP_STATIC_BANDWIDTH_LSB 10
  260. #define TX_FES_SETUP_STATIC_BANDWIDTH_MSB 12
  261. #define TX_FES_SETUP_STATIC_BANDWIDTH_MASK 0x00001c00
  262. #define TX_FES_SETUP_SET_TXOP_DURATION_ALL_ONES_OFFSET 0x00000008
  263. #define TX_FES_SETUP_SET_TXOP_DURATION_ALL_ONES_LSB 13
  264. #define TX_FES_SETUP_SET_TXOP_DURATION_ALL_ONES_MSB 13
  265. #define TX_FES_SETUP_SET_TXOP_DURATION_ALL_ONES_MASK 0x00002000
  266. #define TX_FES_SETUP_TRANSMISSION_CONTAINS_MU_RTS_OFFSET 0x00000008
  267. #define TX_FES_SETUP_TRANSMISSION_CONTAINS_MU_RTS_LSB 14
  268. #define TX_FES_SETUP_TRANSMISSION_CONTAINS_MU_RTS_MSB 14
  269. #define TX_FES_SETUP_TRANSMISSION_CONTAINS_MU_RTS_MASK 0x00004000
  270. #define TX_FES_SETUP_BW_RESTRICTED_FRAMES_EMBEDDED_OFFSET 0x00000008
  271. #define TX_FES_SETUP_BW_RESTRICTED_FRAMES_EMBEDDED_LSB 15
  272. #define TX_FES_SETUP_BW_RESTRICTED_FRAMES_EMBEDDED_MSB 15
  273. #define TX_FES_SETUP_BW_RESTRICTED_FRAMES_EMBEDDED_MASK 0x00008000
  274. #define TX_FES_SETUP_AST_INDEX_OFFSET 0x00000008
  275. #define TX_FES_SETUP_AST_INDEX_LSB 16
  276. #define TX_FES_SETUP_AST_INDEX_MSB 31
  277. #define TX_FES_SETUP_AST_INDEX_MASK 0xffff0000
  278. #define TX_FES_SETUP_CV_ID_OFFSET 0x0000000c
  279. #define TX_FES_SETUP_CV_ID_LSB 0
  280. #define TX_FES_SETUP_CV_ID_MSB 7
  281. #define TX_FES_SETUP_CV_ID_MASK 0x000000ff
  282. #define TX_FES_SETUP_TRIGGER_RESP_TXPDU_PPDU_BOUNDARY_OFFSET 0x0000000c
  283. #define TX_FES_SETUP_TRIGGER_RESP_TXPDU_PPDU_BOUNDARY_LSB 8
  284. #define TX_FES_SETUP_TRIGGER_RESP_TXPDU_PPDU_BOUNDARY_MSB 9
  285. #define TX_FES_SETUP_TRIGGER_RESP_TXPDU_PPDU_BOUNDARY_MASK 0x00000300
  286. #define TX_FES_SETUP_RXPCU_SETUP_COMPLETE_PRESENT_OFFSET 0x0000000c
  287. #define TX_FES_SETUP_RXPCU_SETUP_COMPLETE_PRESENT_LSB 10
  288. #define TX_FES_SETUP_RXPCU_SETUP_COMPLETE_PRESENT_MSB 10
  289. #define TX_FES_SETUP_RXPCU_SETUP_COMPLETE_PRESENT_MASK 0x00000400
  290. #define TX_FES_SETUP_RBO_MUST_HAVE_DATA_USER_LIMIT_OFFSET 0x0000000c
  291. #define TX_FES_SETUP_RBO_MUST_HAVE_DATA_USER_LIMIT_LSB 11
  292. #define TX_FES_SETUP_RBO_MUST_HAVE_DATA_USER_LIMIT_MSB 14
  293. #define TX_FES_SETUP_RBO_MUST_HAVE_DATA_USER_LIMIT_MASK 0x00007800
  294. #define TX_FES_SETUP_MU_NDP_OFFSET 0x0000000c
  295. #define TX_FES_SETUP_MU_NDP_LSB 15
  296. #define TX_FES_SETUP_MU_NDP_MSB 15
  297. #define TX_FES_SETUP_MU_NDP_MASK 0x00008000
  298. #define TX_FES_SETUP_BF_TYPE_OFFSET 0x0000000c
  299. #define TX_FES_SETUP_BF_TYPE_LSB 16
  300. #define TX_FES_SETUP_BF_TYPE_MSB 17
  301. #define TX_FES_SETUP_BF_TYPE_MASK 0x00030000
  302. #define TX_FES_SETUP_CBF_NC_INDEX_MASK_OFFSET 0x0000000c
  303. #define TX_FES_SETUP_CBF_NC_INDEX_MASK_LSB 18
  304. #define TX_FES_SETUP_CBF_NC_INDEX_MASK_MSB 18
  305. #define TX_FES_SETUP_CBF_NC_INDEX_MASK_MASK 0x00040000
  306. #define TX_FES_SETUP_CBF_NC_INDEX_OFFSET 0x0000000c
  307. #define TX_FES_SETUP_CBF_NC_INDEX_LSB 19
  308. #define TX_FES_SETUP_CBF_NC_INDEX_MSB 21
  309. #define TX_FES_SETUP_CBF_NC_INDEX_MASK 0x00380000
  310. #define TX_FES_SETUP_CBF_NR_INDEX_MASK_OFFSET 0x0000000c
  311. #define TX_FES_SETUP_CBF_NR_INDEX_MASK_LSB 22
  312. #define TX_FES_SETUP_CBF_NR_INDEX_MASK_MSB 22
  313. #define TX_FES_SETUP_CBF_NR_INDEX_MASK_MASK 0x00400000
  314. #define TX_FES_SETUP_CBF_NR_INDEX_OFFSET 0x0000000c
  315. #define TX_FES_SETUP_CBF_NR_INDEX_LSB 23
  316. #define TX_FES_SETUP_CBF_NR_INDEX_MSB 25
  317. #define TX_FES_SETUP_CBF_NR_INDEX_MASK 0x03800000
  318. #define TX_FES_SETUP_SECURE_RANGING_ISTA_OFFSET 0x0000000c
  319. #define TX_FES_SETUP_SECURE_RANGING_ISTA_LSB 26
  320. #define TX_FES_SETUP_SECURE_RANGING_ISTA_MSB 26
  321. #define TX_FES_SETUP_SECURE_RANGING_ISTA_MASK 0x04000000
  322. #define TX_FES_SETUP_NDPA_OFFSET 0x0000000c
  323. #define TX_FES_SETUP_NDPA_LSB 27
  324. #define TX_FES_SETUP_NDPA_MSB 27
  325. #define TX_FES_SETUP_NDPA_MASK 0x08000000
  326. #define TX_FES_SETUP_WAIT_SIFS_OFFSET 0x0000000c
  327. #define TX_FES_SETUP_WAIT_SIFS_LSB 28
  328. #define TX_FES_SETUP_WAIT_SIFS_MSB 29
  329. #define TX_FES_SETUP_WAIT_SIFS_MASK 0x30000000
  330. #define TX_FES_SETUP_CBF_FEEDBACK_TYPE_MASK_OFFSET 0x0000000c
  331. #define TX_FES_SETUP_CBF_FEEDBACK_TYPE_MASK_LSB 30
  332. #define TX_FES_SETUP_CBF_FEEDBACK_TYPE_MASK_MSB 30
  333. #define TX_FES_SETUP_CBF_FEEDBACK_TYPE_MASK_MASK 0x40000000
  334. #define TX_FES_SETUP_CBF_FEEDBACK_TYPE_OFFSET 0x0000000c
  335. #define TX_FES_SETUP_CBF_FEEDBACK_TYPE_LSB 31
  336. #define TX_FES_SETUP_CBF_FEEDBACK_TYPE_MSB 31
  337. #define TX_FES_SETUP_CBF_FEEDBACK_TYPE_MASK 0x80000000
  338. #define TX_FES_SETUP_CBF_SOUNDING_TOKEN_OFFSET 0x00000010
  339. #define TX_FES_SETUP_CBF_SOUNDING_TOKEN_LSB 0
  340. #define TX_FES_SETUP_CBF_SOUNDING_TOKEN_MSB 5
  341. #define TX_FES_SETUP_CBF_SOUNDING_TOKEN_MASK 0x0000003f
  342. #define TX_FES_SETUP_CBF_SOUNDING_TOKEN_MASK_OFFSET 0x00000010
  343. #define TX_FES_SETUP_CBF_SOUNDING_TOKEN_MASK_LSB 6
  344. #define TX_FES_SETUP_CBF_SOUNDING_TOKEN_MASK_MSB 6
  345. #define TX_FES_SETUP_CBF_SOUNDING_TOKEN_MASK_MASK 0x00000040
  346. #define TX_FES_SETUP_CBF_BW_MASK_OFFSET 0x00000010
  347. #define TX_FES_SETUP_CBF_BW_MASK_LSB 7
  348. #define TX_FES_SETUP_CBF_BW_MASK_MSB 7
  349. #define TX_FES_SETUP_CBF_BW_MASK_MASK 0x00000080
  350. #define TX_FES_SETUP_CBF_BW_OFFSET 0x00000010
  351. #define TX_FES_SETUP_CBF_BW_LSB 8
  352. #define TX_FES_SETUP_CBF_BW_MSB 10
  353. #define TX_FES_SETUP_CBF_BW_MASK 0x00000700
  354. #define TX_FES_SETUP_USE_STATIC_BW_OFFSET 0x00000010
  355. #define TX_FES_SETUP_USE_STATIC_BW_LSB 11
  356. #define TX_FES_SETUP_USE_STATIC_BW_MSB 11
  357. #define TX_FES_SETUP_USE_STATIC_BW_MASK 0x00000800
  358. #define TX_FES_SETUP_COEX_NACK_COUNT_OFFSET 0x00000010
  359. #define TX_FES_SETUP_COEX_NACK_COUNT_LSB 12
  360. #define TX_FES_SETUP_COEX_NACK_COUNT_MSB 16
  361. #define TX_FES_SETUP_COEX_NACK_COUNT_MASK 0x0001f000
  362. #define TX_FES_SETUP_SCH_TX_BURST_ONGOING_OFFSET 0x00000010
  363. #define TX_FES_SETUP_SCH_TX_BURST_ONGOING_LSB 17
  364. #define TX_FES_SETUP_SCH_TX_BURST_ONGOING_MSB 17
  365. #define TX_FES_SETUP_SCH_TX_BURST_ONGOING_MASK 0x00020000
  366. #define TX_FES_SETUP_GEN_TQM_UPDATE_MPDU_COUNT_TLV_OFFSET 0x00000010
  367. #define TX_FES_SETUP_GEN_TQM_UPDATE_MPDU_COUNT_TLV_LSB 18
  368. #define TX_FES_SETUP_GEN_TQM_UPDATE_MPDU_COUNT_TLV_MSB 18
  369. #define TX_FES_SETUP_GEN_TQM_UPDATE_MPDU_COUNT_TLV_MASK 0x00040000
  370. #define TX_FES_SETUP_RESERVED_4A_OFFSET 0x00000010
  371. #define TX_FES_SETUP_RESERVED_4A_LSB 20
  372. #define TX_FES_SETUP_RESERVED_4A_MSB 22
  373. #define TX_FES_SETUP_RESERVED_4A_MASK 0x00700000
  374. #define TX_FES_SETUP_OPTIMAL_BW_RETRY_COUNT_OFFSET 0x00000010
  375. #define TX_FES_SETUP_OPTIMAL_BW_RETRY_COUNT_LSB 23
  376. #define TX_FES_SETUP_OPTIMAL_BW_RETRY_COUNT_MSB 26
  377. #define TX_FES_SETUP_OPTIMAL_BW_RETRY_COUNT_MASK 0x07800000
  378. #define TX_FES_SETUP_FES_CONTINUATION_RATIO_THRESHOLD_OFFSET 0x00000010
  379. #define TX_FES_SETUP_FES_CONTINUATION_RATIO_THRESHOLD_LSB 27
  380. #define TX_FES_SETUP_FES_CONTINUATION_RATIO_THRESHOLD_MSB 31
  381. #define TX_FES_SETUP_FES_CONTINUATION_RATIO_THRESHOLD_MASK 0xf8000000
  382. #define TX_FES_SETUP_TRANSMIT_CCA_BITMAP_OFFSET 0x00000014
  383. #define TX_FES_SETUP_TRANSMIT_CCA_BITMAP_LSB 0
  384. #define TX_FES_SETUP_TRANSMIT_CCA_BITMAP_MSB 31
  385. #define TX_FES_SETUP_TRANSMIT_CCA_BITMAP_MASK 0xffffffff
  386. #define TX_FES_SETUP_RANGING_TRIGGER_SUBTYPE_OFFSET 0x00000018
  387. #define TX_FES_SETUP_RANGING_TRIGGER_SUBTYPE_LSB 1
  388. #define TX_FES_SETUP_RANGING_TRIGGER_SUBTYPE_MSB 4
  389. #define TX_FES_SETUP_RANGING_TRIGGER_SUBTYPE_MASK 0x0000001e
  390. #define TX_FES_SETUP_MIN_CTS2SELF_COUNT_OFFSET 0x00000018
  391. #define TX_FES_SETUP_MIN_CTS2SELF_COUNT_LSB 5
  392. #define TX_FES_SETUP_MIN_CTS2SELF_COUNT_MSB 8
  393. #define TX_FES_SETUP_MIN_CTS2SELF_COUNT_MASK 0x000001e0
  394. #define TX_FES_SETUP_MAX_CTS2SELF_COUNT_OFFSET 0x00000018
  395. #define TX_FES_SETUP_MAX_CTS2SELF_COUNT_LSB 9
  396. #define TX_FES_SETUP_MAX_CTS2SELF_COUNT_MSB 12
  397. #define TX_FES_SETUP_MAX_CTS2SELF_COUNT_MASK 0x00001e00
  398. #define TX_FES_SETUP_WIFI_RADAR_ENABLE_OFFSET 0x00000018
  399. #define TX_FES_SETUP_WIFI_RADAR_ENABLE_LSB 13
  400. #define TX_FES_SETUP_WIFI_RADAR_ENABLE_MSB 13
  401. #define TX_FES_SETUP_WIFI_RADAR_ENABLE_MASK 0x00002000
  402. #define TX_FES_SETUP_RESERVED_6A_OFFSET 0x00000018
  403. #define TX_FES_SETUP_RESERVED_6A_LSB 14
  404. #define TX_FES_SETUP_RESERVED_6A_MSB 14
  405. #define TX_FES_SETUP_RESERVED_6A_MASK 0x00004000
  406. #define TX_FES_SETUP_WAIT_FOR_CHKSUM_DONE_OFFSET 0x00000018
  407. #define TX_FES_SETUP_WAIT_FOR_CHKSUM_DONE_LSB 15
  408. #define TX_FES_SETUP_WAIT_FOR_CHKSUM_DONE_MSB 15
  409. #define TX_FES_SETUP_WAIT_FOR_CHKSUM_DONE_MASK 0x00008000
  410. #define TX_FES_SETUP_RESERVED_6B_OFFSET 0x00000018
  411. #define TX_FES_SETUP_RESERVED_6B_LSB 16
  412. #define TX_FES_SETUP_RESERVED_6B_MSB 30
  413. #define TX_FES_SETUP_RESERVED_6B_MASK 0x7fff0000
  414. #define TX_FES_SETUP_ENABLE_HW_QOS_NULL_OFFSET 0x00000018
  415. #define TX_FES_SETUP_ENABLE_HW_QOS_NULL_LSB 31
  416. #define TX_FES_SETUP_ENABLE_HW_QOS_NULL_MSB 31
  417. #define TX_FES_SETUP_ENABLE_HW_QOS_NULL_MASK 0x80000000
  418. #define TX_FES_SETUP_MONITOR_OVERRIDE_STA_31_0_OFFSET 0x0000001c
  419. #define TX_FES_SETUP_MONITOR_OVERRIDE_STA_31_0_LSB 0
  420. #define TX_FES_SETUP_MONITOR_OVERRIDE_STA_31_0_MSB 31
  421. #define TX_FES_SETUP_MONITOR_OVERRIDE_STA_31_0_MASK 0xffffffff
  422. #define TX_FES_SETUP_MONITOR_OVERRIDE_STA_36_32_OFFSET 0x00000020
  423. #define TX_FES_SETUP_MONITOR_OVERRIDE_STA_36_32_LSB 0
  424. #define TX_FES_SETUP_MONITOR_OVERRIDE_STA_36_32_MSB 4
  425. #define TX_FES_SETUP_MONITOR_OVERRIDE_STA_36_32_MASK 0x0000001f
  426. #define TX_FES_SETUP_ENABLE_QOS_NULL_SWITCH_FOR_EOSP_OFFSET 0x00000020
  427. #define TX_FES_SETUP_ENABLE_QOS_NULL_SWITCH_FOR_EOSP_LSB 5
  428. #define TX_FES_SETUP_ENABLE_QOS_NULL_SWITCH_FOR_EOSP_MSB 5
  429. #define TX_FES_SETUP_ENABLE_QOS_NULL_SWITCH_FOR_EOSP_MASK 0x00000020
  430. #define TX_FES_SETUP_RESERVED_8A_OFFSET 0x00000020
  431. #define TX_FES_SETUP_RESERVED_8A_LSB 6
  432. #define TX_FES_SETUP_RESERVED_8A_MSB 31
  433. #define TX_FES_SETUP_RESERVED_8A_MASK 0xffffffc0
  434. #define TX_FES_SETUP_FW2SW_INFO_OFFSET 0x00000024
  435. #define TX_FES_SETUP_FW2SW_INFO_LSB 0
  436. #define TX_FES_SETUP_FW2SW_INFO_MSB 31
  437. #define TX_FES_SETUP_FW2SW_INFO_MASK 0xffffffff
  438. #endif