reo_flush_cache_status.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. /*
  2. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _REO_FLUSH_CACHE_STATUS_H_
  17. #define _REO_FLUSH_CACHE_STATUS_H_
  18. #include "uniform_reo_status_header.h"
  19. #define NUM_OF_DWORDS_REO_FLUSH_CACHE_STATUS 27
  20. struct reo_flush_cache_status {
  21. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  22. uint32_t tlv32_ring_padding : 32;
  23. struct uniform_reo_status_header status_header;
  24. uint32_t error_detected : 1,
  25. block_error_details : 2,
  26. reserved_2a : 5,
  27. cache_controller_flush_status_hit : 1,
  28. cache_controller_flush_status_desc_type : 3,
  29. cache_controller_flush_status_client_id : 4,
  30. cache_controller_flush_status_error : 2,
  31. cache_controller_flush_count : 8,
  32. flush_queue_1k_desc : 1,
  33. reserved_2b : 5;
  34. uint32_t reserved_3a : 32;
  35. uint32_t reserved_4a : 32;
  36. uint32_t reserved_5a : 32;
  37. uint32_t reserved_6a : 32;
  38. uint32_t reserved_7a : 32;
  39. uint32_t reserved_8a : 32;
  40. uint32_t reserved_9a : 32;
  41. uint32_t reserved_10a : 32;
  42. uint32_t reserved_11a : 32;
  43. uint32_t reserved_12a : 32;
  44. uint32_t reserved_13a : 32;
  45. uint32_t reserved_14a : 32;
  46. uint32_t reserved_15a : 32;
  47. uint32_t reserved_16a : 32;
  48. uint32_t reserved_17a : 32;
  49. uint32_t reserved_18a : 32;
  50. uint32_t reserved_19a : 32;
  51. uint32_t reserved_20a : 32;
  52. uint32_t reserved_21a : 32;
  53. uint32_t reserved_22a : 32;
  54. uint32_t reserved_23a : 32;
  55. uint32_t reserved_24a : 32;
  56. uint32_t reserved_25a : 28,
  57. looping_count : 4;
  58. #else
  59. uint32_t tlv32_ring_padding : 32;
  60. struct uniform_reo_status_header status_header;
  61. uint32_t reserved_2b : 5,
  62. flush_queue_1k_desc : 1,
  63. cache_controller_flush_count : 8,
  64. cache_controller_flush_status_error : 2,
  65. cache_controller_flush_status_client_id : 4,
  66. cache_controller_flush_status_desc_type : 3,
  67. cache_controller_flush_status_hit : 1,
  68. reserved_2a : 5,
  69. block_error_details : 2,
  70. error_detected : 1;
  71. uint32_t reserved_3a : 32;
  72. uint32_t reserved_4a : 32;
  73. uint32_t reserved_5a : 32;
  74. uint32_t reserved_6a : 32;
  75. uint32_t reserved_7a : 32;
  76. uint32_t reserved_8a : 32;
  77. uint32_t reserved_9a : 32;
  78. uint32_t reserved_10a : 32;
  79. uint32_t reserved_11a : 32;
  80. uint32_t reserved_12a : 32;
  81. uint32_t reserved_13a : 32;
  82. uint32_t reserved_14a : 32;
  83. uint32_t reserved_15a : 32;
  84. uint32_t reserved_16a : 32;
  85. uint32_t reserved_17a : 32;
  86. uint32_t reserved_18a : 32;
  87. uint32_t reserved_19a : 32;
  88. uint32_t reserved_20a : 32;
  89. uint32_t reserved_21a : 32;
  90. uint32_t reserved_22a : 32;
  91. uint32_t reserved_23a : 32;
  92. uint32_t reserved_24a : 32;
  93. uint32_t looping_count : 4,
  94. reserved_25a : 28;
  95. #endif
  96. };
  97. #define REO_FLUSH_CACHE_STATUS_TLV32_RING_PADDING_OFFSET 0x00000000
  98. #define REO_FLUSH_CACHE_STATUS_TLV32_RING_PADDING_LSB 0
  99. #define REO_FLUSH_CACHE_STATUS_TLV32_RING_PADDING_MSB 31
  100. #define REO_FLUSH_CACHE_STATUS_TLV32_RING_PADDING_MASK 0xffffffff
  101. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_REO_STATUS_NUMBER_OFFSET 0x00000004
  102. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_REO_STATUS_NUMBER_LSB 0
  103. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_REO_STATUS_NUMBER_MSB 15
  104. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_REO_STATUS_NUMBER_MASK 0x0000ffff
  105. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_CMD_EXECUTION_TIME_OFFSET 0x00000004
  106. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_CMD_EXECUTION_TIME_LSB 16
  107. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_CMD_EXECUTION_TIME_MSB 25
  108. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_CMD_EXECUTION_TIME_MASK 0x03ff0000
  109. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_REO_CMD_EXECUTION_STATUS_OFFSET 0x00000004
  110. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_REO_CMD_EXECUTION_STATUS_LSB 26
  111. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_REO_CMD_EXECUTION_STATUS_MSB 27
  112. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_REO_CMD_EXECUTION_STATUS_MASK 0x0c000000
  113. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_RESERVED_0A_OFFSET 0x00000004
  114. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_RESERVED_0A_LSB 28
  115. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_RESERVED_0A_MSB 31
  116. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_RESERVED_0A_MASK 0xf0000000
  117. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_TIMESTAMP_OFFSET 0x00000008
  118. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_TIMESTAMP_LSB 0
  119. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_TIMESTAMP_MSB 31
  120. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_TIMESTAMP_MASK 0xffffffff
  121. #define REO_FLUSH_CACHE_STATUS_ERROR_DETECTED_OFFSET 0x0000000c
  122. #define REO_FLUSH_CACHE_STATUS_ERROR_DETECTED_LSB 0
  123. #define REO_FLUSH_CACHE_STATUS_ERROR_DETECTED_MSB 0
  124. #define REO_FLUSH_CACHE_STATUS_ERROR_DETECTED_MASK 0x00000001
  125. #define REO_FLUSH_CACHE_STATUS_BLOCK_ERROR_DETAILS_OFFSET 0x0000000c
  126. #define REO_FLUSH_CACHE_STATUS_BLOCK_ERROR_DETAILS_LSB 1
  127. #define REO_FLUSH_CACHE_STATUS_BLOCK_ERROR_DETAILS_MSB 2
  128. #define REO_FLUSH_CACHE_STATUS_BLOCK_ERROR_DETAILS_MASK 0x00000006
  129. #define REO_FLUSH_CACHE_STATUS_RESERVED_2A_OFFSET 0x0000000c
  130. #define REO_FLUSH_CACHE_STATUS_RESERVED_2A_LSB 3
  131. #define REO_FLUSH_CACHE_STATUS_RESERVED_2A_MSB 7
  132. #define REO_FLUSH_CACHE_STATUS_RESERVED_2A_MASK 0x000000f8
  133. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_HIT_OFFSET 0x0000000c
  134. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_HIT_LSB 8
  135. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_HIT_MSB 8
  136. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_HIT_MASK 0x00000100
  137. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE_OFFSET 0x0000000c
  138. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE_LSB 9
  139. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE_MSB 11
  140. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE_MASK 0x00000e00
  141. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_CLIENT_ID_OFFSET 0x0000000c
  142. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_CLIENT_ID_LSB 12
  143. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_CLIENT_ID_MSB 15
  144. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_CLIENT_ID_MASK 0x0000f000
  145. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_ERROR_OFFSET 0x0000000c
  146. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_ERROR_LSB 16
  147. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_ERROR_MSB 17
  148. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_ERROR_MASK 0x00030000
  149. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_COUNT_OFFSET 0x0000000c
  150. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_COUNT_LSB 18
  151. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_COUNT_MSB 25
  152. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_COUNT_MASK 0x03fc0000
  153. #define REO_FLUSH_CACHE_STATUS_FLUSH_QUEUE_1K_DESC_OFFSET 0x0000000c
  154. #define REO_FLUSH_CACHE_STATUS_FLUSH_QUEUE_1K_DESC_LSB 26
  155. #define REO_FLUSH_CACHE_STATUS_FLUSH_QUEUE_1K_DESC_MSB 26
  156. #define REO_FLUSH_CACHE_STATUS_FLUSH_QUEUE_1K_DESC_MASK 0x04000000
  157. #define REO_FLUSH_CACHE_STATUS_RESERVED_2B_OFFSET 0x0000000c
  158. #define REO_FLUSH_CACHE_STATUS_RESERVED_2B_LSB 27
  159. #define REO_FLUSH_CACHE_STATUS_RESERVED_2B_MSB 31
  160. #define REO_FLUSH_CACHE_STATUS_RESERVED_2B_MASK 0xf8000000
  161. #define REO_FLUSH_CACHE_STATUS_RESERVED_3A_OFFSET 0x00000010
  162. #define REO_FLUSH_CACHE_STATUS_RESERVED_3A_LSB 0
  163. #define REO_FLUSH_CACHE_STATUS_RESERVED_3A_MSB 31
  164. #define REO_FLUSH_CACHE_STATUS_RESERVED_3A_MASK 0xffffffff
  165. #define REO_FLUSH_CACHE_STATUS_RESERVED_4A_OFFSET 0x00000014
  166. #define REO_FLUSH_CACHE_STATUS_RESERVED_4A_LSB 0
  167. #define REO_FLUSH_CACHE_STATUS_RESERVED_4A_MSB 31
  168. #define REO_FLUSH_CACHE_STATUS_RESERVED_4A_MASK 0xffffffff
  169. #define REO_FLUSH_CACHE_STATUS_RESERVED_5A_OFFSET 0x00000018
  170. #define REO_FLUSH_CACHE_STATUS_RESERVED_5A_LSB 0
  171. #define REO_FLUSH_CACHE_STATUS_RESERVED_5A_MSB 31
  172. #define REO_FLUSH_CACHE_STATUS_RESERVED_5A_MASK 0xffffffff
  173. #define REO_FLUSH_CACHE_STATUS_RESERVED_6A_OFFSET 0x0000001c
  174. #define REO_FLUSH_CACHE_STATUS_RESERVED_6A_LSB 0
  175. #define REO_FLUSH_CACHE_STATUS_RESERVED_6A_MSB 31
  176. #define REO_FLUSH_CACHE_STATUS_RESERVED_6A_MASK 0xffffffff
  177. #define REO_FLUSH_CACHE_STATUS_RESERVED_7A_OFFSET 0x00000020
  178. #define REO_FLUSH_CACHE_STATUS_RESERVED_7A_LSB 0
  179. #define REO_FLUSH_CACHE_STATUS_RESERVED_7A_MSB 31
  180. #define REO_FLUSH_CACHE_STATUS_RESERVED_7A_MASK 0xffffffff
  181. #define REO_FLUSH_CACHE_STATUS_RESERVED_8A_OFFSET 0x00000024
  182. #define REO_FLUSH_CACHE_STATUS_RESERVED_8A_LSB 0
  183. #define REO_FLUSH_CACHE_STATUS_RESERVED_8A_MSB 31
  184. #define REO_FLUSH_CACHE_STATUS_RESERVED_8A_MASK 0xffffffff
  185. #define REO_FLUSH_CACHE_STATUS_RESERVED_9A_OFFSET 0x00000028
  186. #define REO_FLUSH_CACHE_STATUS_RESERVED_9A_LSB 0
  187. #define REO_FLUSH_CACHE_STATUS_RESERVED_9A_MSB 31
  188. #define REO_FLUSH_CACHE_STATUS_RESERVED_9A_MASK 0xffffffff
  189. #define REO_FLUSH_CACHE_STATUS_RESERVED_10A_OFFSET 0x0000002c
  190. #define REO_FLUSH_CACHE_STATUS_RESERVED_10A_LSB 0
  191. #define REO_FLUSH_CACHE_STATUS_RESERVED_10A_MSB 31
  192. #define REO_FLUSH_CACHE_STATUS_RESERVED_10A_MASK 0xffffffff
  193. #define REO_FLUSH_CACHE_STATUS_RESERVED_11A_OFFSET 0x00000030
  194. #define REO_FLUSH_CACHE_STATUS_RESERVED_11A_LSB 0
  195. #define REO_FLUSH_CACHE_STATUS_RESERVED_11A_MSB 31
  196. #define REO_FLUSH_CACHE_STATUS_RESERVED_11A_MASK 0xffffffff
  197. #define REO_FLUSH_CACHE_STATUS_RESERVED_12A_OFFSET 0x00000034
  198. #define REO_FLUSH_CACHE_STATUS_RESERVED_12A_LSB 0
  199. #define REO_FLUSH_CACHE_STATUS_RESERVED_12A_MSB 31
  200. #define REO_FLUSH_CACHE_STATUS_RESERVED_12A_MASK 0xffffffff
  201. #define REO_FLUSH_CACHE_STATUS_RESERVED_13A_OFFSET 0x00000038
  202. #define REO_FLUSH_CACHE_STATUS_RESERVED_13A_LSB 0
  203. #define REO_FLUSH_CACHE_STATUS_RESERVED_13A_MSB 31
  204. #define REO_FLUSH_CACHE_STATUS_RESERVED_13A_MASK 0xffffffff
  205. #define REO_FLUSH_CACHE_STATUS_RESERVED_14A_OFFSET 0x0000003c
  206. #define REO_FLUSH_CACHE_STATUS_RESERVED_14A_LSB 0
  207. #define REO_FLUSH_CACHE_STATUS_RESERVED_14A_MSB 31
  208. #define REO_FLUSH_CACHE_STATUS_RESERVED_14A_MASK 0xffffffff
  209. #define REO_FLUSH_CACHE_STATUS_RESERVED_15A_OFFSET 0x00000040
  210. #define REO_FLUSH_CACHE_STATUS_RESERVED_15A_LSB 0
  211. #define REO_FLUSH_CACHE_STATUS_RESERVED_15A_MSB 31
  212. #define REO_FLUSH_CACHE_STATUS_RESERVED_15A_MASK 0xffffffff
  213. #define REO_FLUSH_CACHE_STATUS_RESERVED_16A_OFFSET 0x00000044
  214. #define REO_FLUSH_CACHE_STATUS_RESERVED_16A_LSB 0
  215. #define REO_FLUSH_CACHE_STATUS_RESERVED_16A_MSB 31
  216. #define REO_FLUSH_CACHE_STATUS_RESERVED_16A_MASK 0xffffffff
  217. #define REO_FLUSH_CACHE_STATUS_RESERVED_17A_OFFSET 0x00000048
  218. #define REO_FLUSH_CACHE_STATUS_RESERVED_17A_LSB 0
  219. #define REO_FLUSH_CACHE_STATUS_RESERVED_17A_MSB 31
  220. #define REO_FLUSH_CACHE_STATUS_RESERVED_17A_MASK 0xffffffff
  221. #define REO_FLUSH_CACHE_STATUS_RESERVED_18A_OFFSET 0x0000004c
  222. #define REO_FLUSH_CACHE_STATUS_RESERVED_18A_LSB 0
  223. #define REO_FLUSH_CACHE_STATUS_RESERVED_18A_MSB 31
  224. #define REO_FLUSH_CACHE_STATUS_RESERVED_18A_MASK 0xffffffff
  225. #define REO_FLUSH_CACHE_STATUS_RESERVED_19A_OFFSET 0x00000050
  226. #define REO_FLUSH_CACHE_STATUS_RESERVED_19A_LSB 0
  227. #define REO_FLUSH_CACHE_STATUS_RESERVED_19A_MSB 31
  228. #define REO_FLUSH_CACHE_STATUS_RESERVED_19A_MASK 0xffffffff
  229. #define REO_FLUSH_CACHE_STATUS_RESERVED_20A_OFFSET 0x00000054
  230. #define REO_FLUSH_CACHE_STATUS_RESERVED_20A_LSB 0
  231. #define REO_FLUSH_CACHE_STATUS_RESERVED_20A_MSB 31
  232. #define REO_FLUSH_CACHE_STATUS_RESERVED_20A_MASK 0xffffffff
  233. #define REO_FLUSH_CACHE_STATUS_RESERVED_21A_OFFSET 0x00000058
  234. #define REO_FLUSH_CACHE_STATUS_RESERVED_21A_LSB 0
  235. #define REO_FLUSH_CACHE_STATUS_RESERVED_21A_MSB 31
  236. #define REO_FLUSH_CACHE_STATUS_RESERVED_21A_MASK 0xffffffff
  237. #define REO_FLUSH_CACHE_STATUS_RESERVED_22A_OFFSET 0x0000005c
  238. #define REO_FLUSH_CACHE_STATUS_RESERVED_22A_LSB 0
  239. #define REO_FLUSH_CACHE_STATUS_RESERVED_22A_MSB 31
  240. #define REO_FLUSH_CACHE_STATUS_RESERVED_22A_MASK 0xffffffff
  241. #define REO_FLUSH_CACHE_STATUS_RESERVED_23A_OFFSET 0x00000060
  242. #define REO_FLUSH_CACHE_STATUS_RESERVED_23A_LSB 0
  243. #define REO_FLUSH_CACHE_STATUS_RESERVED_23A_MSB 31
  244. #define REO_FLUSH_CACHE_STATUS_RESERVED_23A_MASK 0xffffffff
  245. #define REO_FLUSH_CACHE_STATUS_RESERVED_24A_OFFSET 0x00000064
  246. #define REO_FLUSH_CACHE_STATUS_RESERVED_24A_LSB 0
  247. #define REO_FLUSH_CACHE_STATUS_RESERVED_24A_MSB 31
  248. #define REO_FLUSH_CACHE_STATUS_RESERVED_24A_MASK 0xffffffff
  249. #define REO_FLUSH_CACHE_STATUS_RESERVED_25A_OFFSET 0x00000068
  250. #define REO_FLUSH_CACHE_STATUS_RESERVED_25A_LSB 0
  251. #define REO_FLUSH_CACHE_STATUS_RESERVED_25A_MSB 27
  252. #define REO_FLUSH_CACHE_STATUS_RESERVED_25A_MASK 0x0fffffff
  253. #define REO_FLUSH_CACHE_STATUS_LOOPING_COUNT_OFFSET 0x00000068
  254. #define REO_FLUSH_CACHE_STATUS_LOOPING_COUNT_LSB 28
  255. #define REO_FLUSH_CACHE_STATUS_LOOPING_COUNT_MSB 31
  256. #define REO_FLUSH_CACHE_STATUS_LOOPING_COUNT_MASK 0xf0000000
  257. #endif