receive_pkt_start_info.h 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899
  1. /*
  2. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _RECEIVE_PKT_START_INFO_H_
  17. #define _RECEIVE_PKT_START_INFO_H_
  18. #define NUM_OF_DWORDS_RECEIVE_PKT_START_INFO 4
  19. struct receive_pkt_start_info {
  20. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  21. uint32_t reception_type : 4,
  22. rx_chain_mask_type : 1,
  23. receive_bandwidth : 3,
  24. rx_chain_mask : 8,
  25. phy_ppdu_id : 16;
  26. uint32_t ppdu_start_timestamp_31_0 : 32;
  27. uint32_t ppdu_start_timestamp_63_32 : 32;
  28. uint32_t preamble_time_to_rxframe : 8,
  29. standalone_sniffer_mode : 1,
  30. reserved_3a : 23;
  31. #else
  32. uint32_t phy_ppdu_id : 16,
  33. rx_chain_mask : 8,
  34. receive_bandwidth : 3,
  35. rx_chain_mask_type : 1,
  36. reception_type : 4;
  37. uint32_t ppdu_start_timestamp_31_0 : 32;
  38. uint32_t ppdu_start_timestamp_63_32 : 32;
  39. uint32_t reserved_3a : 23,
  40. standalone_sniffer_mode : 1,
  41. preamble_time_to_rxframe : 8;
  42. #endif
  43. };
  44. #define RECEIVE_PKT_START_INFO_RECEPTION_TYPE_OFFSET 0x00000000
  45. #define RECEIVE_PKT_START_INFO_RECEPTION_TYPE_LSB 0
  46. #define RECEIVE_PKT_START_INFO_RECEPTION_TYPE_MSB 3
  47. #define RECEIVE_PKT_START_INFO_RECEPTION_TYPE_MASK 0x0000000f
  48. #define RECEIVE_PKT_START_INFO_RX_CHAIN_MASK_TYPE_OFFSET 0x00000000
  49. #define RECEIVE_PKT_START_INFO_RX_CHAIN_MASK_TYPE_LSB 4
  50. #define RECEIVE_PKT_START_INFO_RX_CHAIN_MASK_TYPE_MSB 4
  51. #define RECEIVE_PKT_START_INFO_RX_CHAIN_MASK_TYPE_MASK 0x00000010
  52. #define RECEIVE_PKT_START_INFO_RECEIVE_BANDWIDTH_OFFSET 0x00000000
  53. #define RECEIVE_PKT_START_INFO_RECEIVE_BANDWIDTH_LSB 5
  54. #define RECEIVE_PKT_START_INFO_RECEIVE_BANDWIDTH_MSB 7
  55. #define RECEIVE_PKT_START_INFO_RECEIVE_BANDWIDTH_MASK 0x000000e0
  56. #define RECEIVE_PKT_START_INFO_RX_CHAIN_MASK_OFFSET 0x00000000
  57. #define RECEIVE_PKT_START_INFO_RX_CHAIN_MASK_LSB 8
  58. #define RECEIVE_PKT_START_INFO_RX_CHAIN_MASK_MSB 15
  59. #define RECEIVE_PKT_START_INFO_RX_CHAIN_MASK_MASK 0x0000ff00
  60. #define RECEIVE_PKT_START_INFO_PHY_PPDU_ID_OFFSET 0x00000000
  61. #define RECEIVE_PKT_START_INFO_PHY_PPDU_ID_LSB 16
  62. #define RECEIVE_PKT_START_INFO_PHY_PPDU_ID_MSB 31
  63. #define RECEIVE_PKT_START_INFO_PHY_PPDU_ID_MASK 0xffff0000
  64. #define RECEIVE_PKT_START_INFO_PPDU_START_TIMESTAMP_31_0_OFFSET 0x00000004
  65. #define RECEIVE_PKT_START_INFO_PPDU_START_TIMESTAMP_31_0_LSB 0
  66. #define RECEIVE_PKT_START_INFO_PPDU_START_TIMESTAMP_31_0_MSB 31
  67. #define RECEIVE_PKT_START_INFO_PPDU_START_TIMESTAMP_31_0_MASK 0xffffffff
  68. #define RECEIVE_PKT_START_INFO_PPDU_START_TIMESTAMP_63_32_OFFSET 0x00000008
  69. #define RECEIVE_PKT_START_INFO_PPDU_START_TIMESTAMP_63_32_LSB 0
  70. #define RECEIVE_PKT_START_INFO_PPDU_START_TIMESTAMP_63_32_MSB 31
  71. #define RECEIVE_PKT_START_INFO_PPDU_START_TIMESTAMP_63_32_MASK 0xffffffff
  72. #define RECEIVE_PKT_START_INFO_PREAMBLE_TIME_TO_RXFRAME_OFFSET 0x0000000c
  73. #define RECEIVE_PKT_START_INFO_PREAMBLE_TIME_TO_RXFRAME_LSB 0
  74. #define RECEIVE_PKT_START_INFO_PREAMBLE_TIME_TO_RXFRAME_MSB 7
  75. #define RECEIVE_PKT_START_INFO_PREAMBLE_TIME_TO_RXFRAME_MASK 0x000000ff
  76. #define RECEIVE_PKT_START_INFO_STANDALONE_SNIFFER_MODE_OFFSET 0x0000000c
  77. #define RECEIVE_PKT_START_INFO_STANDALONE_SNIFFER_MODE_LSB 8
  78. #define RECEIVE_PKT_START_INFO_STANDALONE_SNIFFER_MODE_MSB 8
  79. #define RECEIVE_PKT_START_INFO_STANDALONE_SNIFFER_MODE_MASK 0x00000100
  80. #define RECEIVE_PKT_START_INFO_RESERVED_3A_OFFSET 0x0000000c
  81. #define RECEIVE_PKT_START_INFO_RESERVED_3A_LSB 9
  82. #define RECEIVE_PKT_START_INFO_RESERVED_3A_MSB 31
  83. #define RECEIVE_PKT_START_INFO_RESERVED_3A_MASK 0xfffffe00
  84. #endif