ofdma_trigger_details.h 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834
  1. /*
  2. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _OFDMA_TRIGGER_DETAILS_H_
  17. #define _OFDMA_TRIGGER_DETAILS_H_
  18. #include "mlo_sta_id_details.h"
  19. #define NUM_OF_DWORDS_OFDMA_TRIGGER_DETAILS 22
  20. struct ofdma_trigger_details {
  21. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  22. uint32_t ax_trigger_source : 1,
  23. rx_trigger_frame_user_source : 2,
  24. received_bandwidth : 3,
  25. txop_duration_all_ones : 1,
  26. eht_trigger_response : 1,
  27. pre_rssi_comb : 8,
  28. rssi_comb : 8,
  29. rxpcu_pcie_l0_req_duration : 8;
  30. uint32_t he_trigger_ul_ppdu_length : 5,
  31. he_trigger_ru_allocation : 8,
  32. he_trigger_dl_tx_power : 5,
  33. he_trigger_ul_target_rssi : 5,
  34. he_trigger_ul_mcs : 2,
  35. he_trigger_reserved : 1,
  36. bss_color : 6;
  37. uint32_t trigger_type : 4,
  38. lsig_response_length : 12,
  39. cascade_indication : 1,
  40. carrier_sense : 1,
  41. bandwidth : 2,
  42. cp_ltf_size : 2,
  43. mu_mimo_ltf_mode : 1,
  44. number_of_ltfs : 3,
  45. stbc : 1,
  46. ldpc_extra_symbol : 1,
  47. ap_tx_power_lsb_part : 4;
  48. uint32_t ap_tx_power_msb_part : 2,
  49. packet_extension_a_factor : 2,
  50. packet_extension_pe_disambiguity : 1,
  51. spatial_reuse : 16,
  52. doppler : 1,
  53. he_siga_reserved : 9,
  54. reserved_3b : 1;
  55. uint32_t aid12 : 12,
  56. ru_allocation : 9,
  57. mcs : 4,
  58. dcm : 1,
  59. start_spatial_stream : 3,
  60. number_of_spatial_stream : 3;
  61. uint32_t target_rssi : 7,
  62. coding_type : 1,
  63. mpdu_mu_spacing_factor : 2,
  64. tid_aggregation_limit : 3,
  65. reserved_5b : 1,
  66. prefered_ac : 2,
  67. bar_control_ack_policy : 1,
  68. bar_control_multi_tid : 1,
  69. bar_control_compressed_bitmap : 1,
  70. bar_control_reserved : 9,
  71. bar_control_tid_info : 4;
  72. uint32_t nr0_per_tid_info_reserved : 12,
  73. nr0_per_tid_info_tid_value : 4,
  74. nr0_start_seq_ctrl_frag_number : 4,
  75. nr0_start_seq_ctrl_start_seq_number : 12;
  76. uint32_t nr1_per_tid_info_reserved : 12,
  77. nr1_per_tid_info_tid_value : 4,
  78. nr1_start_seq_ctrl_frag_number : 4,
  79. nr1_start_seq_ctrl_start_seq_number : 12;
  80. uint32_t nr2_per_tid_info_reserved : 12,
  81. nr2_per_tid_info_tid_value : 4,
  82. nr2_start_seq_ctrl_frag_number : 4,
  83. nr2_start_seq_ctrl_start_seq_number : 12;
  84. uint32_t nr3_per_tid_info_reserved : 12,
  85. nr3_per_tid_info_tid_value : 4,
  86. nr3_start_seq_ctrl_frag_number : 4,
  87. nr3_start_seq_ctrl_start_seq_number : 12;
  88. uint32_t nr4_per_tid_info_reserved : 12,
  89. nr4_per_tid_info_tid_value : 4,
  90. nr4_start_seq_ctrl_frag_number : 4,
  91. nr4_start_seq_ctrl_start_seq_number : 12;
  92. uint32_t nr5_per_tid_info_reserved : 12,
  93. nr5_per_tid_info_tid_value : 4,
  94. nr5_start_seq_ctrl_frag_number : 4,
  95. nr5_start_seq_ctrl_start_seq_number : 12;
  96. uint32_t nr6_per_tid_info_reserved : 12,
  97. nr6_per_tid_info_tid_value : 4,
  98. nr6_start_seq_ctrl_frag_number : 4,
  99. nr6_start_seq_ctrl_start_seq_number : 12;
  100. uint32_t nr7_per_tid_info_reserved : 12,
  101. nr7_per_tid_info_tid_value : 4,
  102. nr7_start_seq_ctrl_frag_number : 4,
  103. nr7_start_seq_ctrl_start_seq_number : 12;
  104. uint32_t fb_segment_retransmission_bitmap : 8,
  105. reserved_14a : 2,
  106. u_sig_puncture_pattern_encoding : 6,
  107. dot11be_puncture_bitmap : 16;
  108. uint32_t rx_chain_mask : 8,
  109. rx_duration_field : 16,
  110. scrambler_seed : 7,
  111. rx_chain_mask_type : 1;
  112. struct mlo_sta_id_details mlo_sta_id_details_rx;
  113. uint16_t normalized_pre_rssi_comb : 8,
  114. normalized_rssi_comb : 8;
  115. uint32_t sw_peer_id : 16,
  116. response_tx_duration : 16;
  117. uint32_t __reserved_g_0005_trigger_subtype : 4,
  118. tbr_trigger_common_info_79_68 : 12,
  119. tbr_trigger_sound_reserved_20_12 : 9,
  120. i2r_rep : 3,
  121. tbr_trigger_sound_reserved_25_24 : 2,
  122. reserved_18a : 1,
  123. qos_null_only_response_tx : 1;
  124. uint32_t tbr_trigger_sound_sac : 16,
  125. reserved_19a : 8,
  126. u_sig_reserved2 : 5,
  127. reserved_19b : 3;
  128. uint32_t eht_special_aid12 : 12,
  129. phy_version : 3,
  130. bandwidth_ext : 2,
  131. eht_spatial_reuse : 8,
  132. u_sig_reserved1 : 7;
  133. uint32_t eht_trigger_special_user_info_71_40 : 32;
  134. #else
  135. uint32_t rxpcu_pcie_l0_req_duration : 8,
  136. rssi_comb : 8,
  137. pre_rssi_comb : 8,
  138. eht_trigger_response : 1,
  139. txop_duration_all_ones : 1,
  140. received_bandwidth : 3,
  141. rx_trigger_frame_user_source : 2,
  142. ax_trigger_source : 1;
  143. uint32_t bss_color : 6,
  144. he_trigger_reserved : 1,
  145. he_trigger_ul_mcs : 2,
  146. he_trigger_ul_target_rssi : 5,
  147. he_trigger_dl_tx_power : 5,
  148. he_trigger_ru_allocation : 8,
  149. he_trigger_ul_ppdu_length : 5;
  150. uint32_t ap_tx_power_lsb_part : 4,
  151. ldpc_extra_symbol : 1,
  152. stbc : 1,
  153. number_of_ltfs : 3,
  154. mu_mimo_ltf_mode : 1,
  155. cp_ltf_size : 2,
  156. bandwidth : 2,
  157. carrier_sense : 1,
  158. cascade_indication : 1,
  159. lsig_response_length : 12,
  160. trigger_type : 4;
  161. uint32_t reserved_3b : 1,
  162. he_siga_reserved : 9,
  163. doppler : 1,
  164. spatial_reuse : 16,
  165. packet_extension_pe_disambiguity : 1,
  166. packet_extension_a_factor : 2,
  167. ap_tx_power_msb_part : 2;
  168. uint32_t number_of_spatial_stream : 3,
  169. start_spatial_stream : 3,
  170. dcm : 1,
  171. mcs : 4,
  172. ru_allocation : 9,
  173. aid12 : 12;
  174. uint32_t bar_control_tid_info : 4,
  175. bar_control_reserved : 9,
  176. bar_control_compressed_bitmap : 1,
  177. bar_control_multi_tid : 1,
  178. bar_control_ack_policy : 1,
  179. prefered_ac : 2,
  180. reserved_5b : 1,
  181. tid_aggregation_limit : 3,
  182. mpdu_mu_spacing_factor : 2,
  183. coding_type : 1,
  184. target_rssi : 7;
  185. uint32_t nr0_start_seq_ctrl_start_seq_number : 12,
  186. nr0_start_seq_ctrl_frag_number : 4,
  187. nr0_per_tid_info_tid_value : 4,
  188. nr0_per_tid_info_reserved : 12;
  189. uint32_t nr1_start_seq_ctrl_start_seq_number : 12,
  190. nr1_start_seq_ctrl_frag_number : 4,
  191. nr1_per_tid_info_tid_value : 4,
  192. nr1_per_tid_info_reserved : 12;
  193. uint32_t nr2_start_seq_ctrl_start_seq_number : 12,
  194. nr2_start_seq_ctrl_frag_number : 4,
  195. nr2_per_tid_info_tid_value : 4,
  196. nr2_per_tid_info_reserved : 12;
  197. uint32_t nr3_start_seq_ctrl_start_seq_number : 12,
  198. nr3_start_seq_ctrl_frag_number : 4,
  199. nr3_per_tid_info_tid_value : 4,
  200. nr3_per_tid_info_reserved : 12;
  201. uint32_t nr4_start_seq_ctrl_start_seq_number : 12,
  202. nr4_start_seq_ctrl_frag_number : 4,
  203. nr4_per_tid_info_tid_value : 4,
  204. nr4_per_tid_info_reserved : 12;
  205. uint32_t nr5_start_seq_ctrl_start_seq_number : 12,
  206. nr5_start_seq_ctrl_frag_number : 4,
  207. nr5_per_tid_info_tid_value : 4,
  208. nr5_per_tid_info_reserved : 12;
  209. uint32_t nr6_start_seq_ctrl_start_seq_number : 12,
  210. nr6_start_seq_ctrl_frag_number : 4,
  211. nr6_per_tid_info_tid_value : 4,
  212. nr6_per_tid_info_reserved : 12;
  213. uint32_t nr7_start_seq_ctrl_start_seq_number : 12,
  214. nr7_start_seq_ctrl_frag_number : 4,
  215. nr7_per_tid_info_tid_value : 4,
  216. nr7_per_tid_info_reserved : 12;
  217. uint32_t dot11be_puncture_bitmap : 16,
  218. u_sig_puncture_pattern_encoding : 6,
  219. reserved_14a : 2,
  220. fb_segment_retransmission_bitmap : 8;
  221. uint32_t rx_chain_mask_type : 1,
  222. scrambler_seed : 7,
  223. rx_duration_field : 16,
  224. rx_chain_mask : 8;
  225. uint32_t normalized_rssi_comb : 8,
  226. normalized_pre_rssi_comb : 8;
  227. struct mlo_sta_id_details mlo_sta_id_details_rx;
  228. uint32_t response_tx_duration : 16,
  229. sw_peer_id : 16;
  230. uint32_t qos_null_only_response_tx : 1,
  231. reserved_18a : 1,
  232. tbr_trigger_sound_reserved_25_24 : 2,
  233. i2r_rep : 3,
  234. tbr_trigger_sound_reserved_20_12 : 9,
  235. tbr_trigger_common_info_79_68 : 12,
  236. __reserved_g_0005_trigger_subtype : 4;
  237. uint32_t reserved_19b : 3,
  238. u_sig_reserved2 : 5,
  239. reserved_19a : 8,
  240. tbr_trigger_sound_sac : 16;
  241. uint32_t u_sig_reserved1 : 7,
  242. eht_spatial_reuse : 8,
  243. bandwidth_ext : 2,
  244. phy_version : 3,
  245. eht_special_aid12 : 12;
  246. uint32_t eht_trigger_special_user_info_71_40 : 32;
  247. #endif
  248. };
  249. #define OFDMA_TRIGGER_DETAILS_AX_TRIGGER_SOURCE_OFFSET 0x00000000
  250. #define OFDMA_TRIGGER_DETAILS_AX_TRIGGER_SOURCE_LSB 0
  251. #define OFDMA_TRIGGER_DETAILS_AX_TRIGGER_SOURCE_MSB 0
  252. #define OFDMA_TRIGGER_DETAILS_AX_TRIGGER_SOURCE_MASK 0x00000001
  253. #define OFDMA_TRIGGER_DETAILS_RX_TRIGGER_FRAME_USER_SOURCE_OFFSET 0x00000000
  254. #define OFDMA_TRIGGER_DETAILS_RX_TRIGGER_FRAME_USER_SOURCE_LSB 1
  255. #define OFDMA_TRIGGER_DETAILS_RX_TRIGGER_FRAME_USER_SOURCE_MSB 2
  256. #define OFDMA_TRIGGER_DETAILS_RX_TRIGGER_FRAME_USER_SOURCE_MASK 0x00000006
  257. #define OFDMA_TRIGGER_DETAILS_RECEIVED_BANDWIDTH_OFFSET 0x00000000
  258. #define OFDMA_TRIGGER_DETAILS_RECEIVED_BANDWIDTH_LSB 3
  259. #define OFDMA_TRIGGER_DETAILS_RECEIVED_BANDWIDTH_MSB 5
  260. #define OFDMA_TRIGGER_DETAILS_RECEIVED_BANDWIDTH_MASK 0x00000038
  261. #define OFDMA_TRIGGER_DETAILS_TXOP_DURATION_ALL_ONES_OFFSET 0x00000000
  262. #define OFDMA_TRIGGER_DETAILS_TXOP_DURATION_ALL_ONES_LSB 6
  263. #define OFDMA_TRIGGER_DETAILS_TXOP_DURATION_ALL_ONES_MSB 6
  264. #define OFDMA_TRIGGER_DETAILS_TXOP_DURATION_ALL_ONES_MASK 0x00000040
  265. #define OFDMA_TRIGGER_DETAILS_EHT_TRIGGER_RESPONSE_OFFSET 0x00000000
  266. #define OFDMA_TRIGGER_DETAILS_EHT_TRIGGER_RESPONSE_LSB 7
  267. #define OFDMA_TRIGGER_DETAILS_EHT_TRIGGER_RESPONSE_MSB 7
  268. #define OFDMA_TRIGGER_DETAILS_EHT_TRIGGER_RESPONSE_MASK 0x00000080
  269. #define OFDMA_TRIGGER_DETAILS_PRE_RSSI_COMB_OFFSET 0x00000000
  270. #define OFDMA_TRIGGER_DETAILS_PRE_RSSI_COMB_LSB 8
  271. #define OFDMA_TRIGGER_DETAILS_PRE_RSSI_COMB_MSB 15
  272. #define OFDMA_TRIGGER_DETAILS_PRE_RSSI_COMB_MASK 0x0000ff00
  273. #define OFDMA_TRIGGER_DETAILS_RSSI_COMB_OFFSET 0x00000000
  274. #define OFDMA_TRIGGER_DETAILS_RSSI_COMB_LSB 16
  275. #define OFDMA_TRIGGER_DETAILS_RSSI_COMB_MSB 23
  276. #define OFDMA_TRIGGER_DETAILS_RSSI_COMB_MASK 0x00ff0000
  277. #define OFDMA_TRIGGER_DETAILS_RXPCU_PCIE_L0_REQ_DURATION_OFFSET 0x00000000
  278. #define OFDMA_TRIGGER_DETAILS_RXPCU_PCIE_L0_REQ_DURATION_LSB 24
  279. #define OFDMA_TRIGGER_DETAILS_RXPCU_PCIE_L0_REQ_DURATION_MSB 31
  280. #define OFDMA_TRIGGER_DETAILS_RXPCU_PCIE_L0_REQ_DURATION_MASK 0xff000000
  281. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_PPDU_LENGTH_OFFSET 0x00000004
  282. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_PPDU_LENGTH_LSB 0
  283. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_PPDU_LENGTH_MSB 4
  284. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_PPDU_LENGTH_MASK 0x0000001f
  285. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_RU_ALLOCATION_OFFSET 0x00000004
  286. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_RU_ALLOCATION_LSB 5
  287. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_RU_ALLOCATION_MSB 12
  288. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_RU_ALLOCATION_MASK 0x00001fe0
  289. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_DL_TX_POWER_OFFSET 0x00000004
  290. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_DL_TX_POWER_LSB 13
  291. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_DL_TX_POWER_MSB 17
  292. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_DL_TX_POWER_MASK 0x0003e000
  293. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_TARGET_RSSI_OFFSET 0x00000004
  294. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_TARGET_RSSI_LSB 18
  295. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_TARGET_RSSI_MSB 22
  296. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_TARGET_RSSI_MASK 0x007c0000
  297. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_MCS_OFFSET 0x00000004
  298. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_MCS_LSB 23
  299. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_MCS_MSB 24
  300. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_UL_MCS_MASK 0x01800000
  301. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_RESERVED_OFFSET 0x00000004
  302. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_RESERVED_LSB 25
  303. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_RESERVED_MSB 25
  304. #define OFDMA_TRIGGER_DETAILS_HE_TRIGGER_RESERVED_MASK 0x02000000
  305. #define OFDMA_TRIGGER_DETAILS_BSS_COLOR_OFFSET 0x00000004
  306. #define OFDMA_TRIGGER_DETAILS_BSS_COLOR_LSB 26
  307. #define OFDMA_TRIGGER_DETAILS_BSS_COLOR_MSB 31
  308. #define OFDMA_TRIGGER_DETAILS_BSS_COLOR_MASK 0xfc000000
  309. #define OFDMA_TRIGGER_DETAILS_TRIGGER_TYPE_OFFSET 0x00000008
  310. #define OFDMA_TRIGGER_DETAILS_TRIGGER_TYPE_LSB 0
  311. #define OFDMA_TRIGGER_DETAILS_TRIGGER_TYPE_MSB 3
  312. #define OFDMA_TRIGGER_DETAILS_TRIGGER_TYPE_MASK 0x0000000f
  313. #define OFDMA_TRIGGER_DETAILS_LSIG_RESPONSE_LENGTH_OFFSET 0x00000008
  314. #define OFDMA_TRIGGER_DETAILS_LSIG_RESPONSE_LENGTH_LSB 4
  315. #define OFDMA_TRIGGER_DETAILS_LSIG_RESPONSE_LENGTH_MSB 15
  316. #define OFDMA_TRIGGER_DETAILS_LSIG_RESPONSE_LENGTH_MASK 0x0000fff0
  317. #define OFDMA_TRIGGER_DETAILS_CASCADE_INDICATION_OFFSET 0x00000008
  318. #define OFDMA_TRIGGER_DETAILS_CASCADE_INDICATION_LSB 16
  319. #define OFDMA_TRIGGER_DETAILS_CASCADE_INDICATION_MSB 16
  320. #define OFDMA_TRIGGER_DETAILS_CASCADE_INDICATION_MASK 0x00010000
  321. #define OFDMA_TRIGGER_DETAILS_CARRIER_SENSE_OFFSET 0x00000008
  322. #define OFDMA_TRIGGER_DETAILS_CARRIER_SENSE_LSB 17
  323. #define OFDMA_TRIGGER_DETAILS_CARRIER_SENSE_MSB 17
  324. #define OFDMA_TRIGGER_DETAILS_CARRIER_SENSE_MASK 0x00020000
  325. #define OFDMA_TRIGGER_DETAILS_BANDWIDTH_OFFSET 0x00000008
  326. #define OFDMA_TRIGGER_DETAILS_BANDWIDTH_LSB 18
  327. #define OFDMA_TRIGGER_DETAILS_BANDWIDTH_MSB 19
  328. #define OFDMA_TRIGGER_DETAILS_BANDWIDTH_MASK 0x000c0000
  329. #define OFDMA_TRIGGER_DETAILS_CP_LTF_SIZE_OFFSET 0x00000008
  330. #define OFDMA_TRIGGER_DETAILS_CP_LTF_SIZE_LSB 20
  331. #define OFDMA_TRIGGER_DETAILS_CP_LTF_SIZE_MSB 21
  332. #define OFDMA_TRIGGER_DETAILS_CP_LTF_SIZE_MASK 0x00300000
  333. #define OFDMA_TRIGGER_DETAILS_MU_MIMO_LTF_MODE_OFFSET 0x00000008
  334. #define OFDMA_TRIGGER_DETAILS_MU_MIMO_LTF_MODE_LSB 22
  335. #define OFDMA_TRIGGER_DETAILS_MU_MIMO_LTF_MODE_MSB 22
  336. #define OFDMA_TRIGGER_DETAILS_MU_MIMO_LTF_MODE_MASK 0x00400000
  337. #define OFDMA_TRIGGER_DETAILS_NUMBER_OF_LTFS_OFFSET 0x00000008
  338. #define OFDMA_TRIGGER_DETAILS_NUMBER_OF_LTFS_LSB 23
  339. #define OFDMA_TRIGGER_DETAILS_NUMBER_OF_LTFS_MSB 25
  340. #define OFDMA_TRIGGER_DETAILS_NUMBER_OF_LTFS_MASK 0x03800000
  341. #define OFDMA_TRIGGER_DETAILS_STBC_OFFSET 0x00000008
  342. #define OFDMA_TRIGGER_DETAILS_STBC_LSB 26
  343. #define OFDMA_TRIGGER_DETAILS_STBC_MSB 26
  344. #define OFDMA_TRIGGER_DETAILS_STBC_MASK 0x04000000
  345. #define OFDMA_TRIGGER_DETAILS_LDPC_EXTRA_SYMBOL_OFFSET 0x00000008
  346. #define OFDMA_TRIGGER_DETAILS_LDPC_EXTRA_SYMBOL_LSB 27
  347. #define OFDMA_TRIGGER_DETAILS_LDPC_EXTRA_SYMBOL_MSB 27
  348. #define OFDMA_TRIGGER_DETAILS_LDPC_EXTRA_SYMBOL_MASK 0x08000000
  349. #define OFDMA_TRIGGER_DETAILS_AP_TX_POWER_LSB_PART_OFFSET 0x00000008
  350. #define OFDMA_TRIGGER_DETAILS_AP_TX_POWER_LSB_PART_LSB 28
  351. #define OFDMA_TRIGGER_DETAILS_AP_TX_POWER_LSB_PART_MSB 31
  352. #define OFDMA_TRIGGER_DETAILS_AP_TX_POWER_LSB_PART_MASK 0xf0000000
  353. #define OFDMA_TRIGGER_DETAILS_AP_TX_POWER_MSB_PART_OFFSET 0x0000000c
  354. #define OFDMA_TRIGGER_DETAILS_AP_TX_POWER_MSB_PART_LSB 0
  355. #define OFDMA_TRIGGER_DETAILS_AP_TX_POWER_MSB_PART_MSB 1
  356. #define OFDMA_TRIGGER_DETAILS_AP_TX_POWER_MSB_PART_MASK 0x00000003
  357. #define OFDMA_TRIGGER_DETAILS_PACKET_EXTENSION_A_FACTOR_OFFSET 0x0000000c
  358. #define OFDMA_TRIGGER_DETAILS_PACKET_EXTENSION_A_FACTOR_LSB 2
  359. #define OFDMA_TRIGGER_DETAILS_PACKET_EXTENSION_A_FACTOR_MSB 3
  360. #define OFDMA_TRIGGER_DETAILS_PACKET_EXTENSION_A_FACTOR_MASK 0x0000000c
  361. #define OFDMA_TRIGGER_DETAILS_PACKET_EXTENSION_PE_DISAMBIGUITY_OFFSET 0x0000000c
  362. #define OFDMA_TRIGGER_DETAILS_PACKET_EXTENSION_PE_DISAMBIGUITY_LSB 4
  363. #define OFDMA_TRIGGER_DETAILS_PACKET_EXTENSION_PE_DISAMBIGUITY_MSB 4
  364. #define OFDMA_TRIGGER_DETAILS_PACKET_EXTENSION_PE_DISAMBIGUITY_MASK 0x00000010
  365. #define OFDMA_TRIGGER_DETAILS_SPATIAL_REUSE_OFFSET 0x0000000c
  366. #define OFDMA_TRIGGER_DETAILS_SPATIAL_REUSE_LSB 5
  367. #define OFDMA_TRIGGER_DETAILS_SPATIAL_REUSE_MSB 20
  368. #define OFDMA_TRIGGER_DETAILS_SPATIAL_REUSE_MASK 0x001fffe0
  369. #define OFDMA_TRIGGER_DETAILS_DOPPLER_OFFSET 0x0000000c
  370. #define OFDMA_TRIGGER_DETAILS_DOPPLER_LSB 21
  371. #define OFDMA_TRIGGER_DETAILS_DOPPLER_MSB 21
  372. #define OFDMA_TRIGGER_DETAILS_DOPPLER_MASK 0x00200000
  373. #define OFDMA_TRIGGER_DETAILS_HE_SIGA_RESERVED_OFFSET 0x0000000c
  374. #define OFDMA_TRIGGER_DETAILS_HE_SIGA_RESERVED_LSB 22
  375. #define OFDMA_TRIGGER_DETAILS_HE_SIGA_RESERVED_MSB 30
  376. #define OFDMA_TRIGGER_DETAILS_HE_SIGA_RESERVED_MASK 0x7fc00000
  377. #define OFDMA_TRIGGER_DETAILS_RESERVED_3B_OFFSET 0x0000000c
  378. #define OFDMA_TRIGGER_DETAILS_RESERVED_3B_LSB 31
  379. #define OFDMA_TRIGGER_DETAILS_RESERVED_3B_MSB 31
  380. #define OFDMA_TRIGGER_DETAILS_RESERVED_3B_MASK 0x80000000
  381. #define OFDMA_TRIGGER_DETAILS_AID12_OFFSET 0x00000010
  382. #define OFDMA_TRIGGER_DETAILS_AID12_LSB 0
  383. #define OFDMA_TRIGGER_DETAILS_AID12_MSB 11
  384. #define OFDMA_TRIGGER_DETAILS_AID12_MASK 0x00000fff
  385. #define OFDMA_TRIGGER_DETAILS_RU_ALLOCATION_OFFSET 0x00000010
  386. #define OFDMA_TRIGGER_DETAILS_RU_ALLOCATION_LSB 12
  387. #define OFDMA_TRIGGER_DETAILS_RU_ALLOCATION_MSB 20
  388. #define OFDMA_TRIGGER_DETAILS_RU_ALLOCATION_MASK 0x001ff000
  389. #define OFDMA_TRIGGER_DETAILS_MCS_OFFSET 0x00000010
  390. #define OFDMA_TRIGGER_DETAILS_MCS_LSB 21
  391. #define OFDMA_TRIGGER_DETAILS_MCS_MSB 24
  392. #define OFDMA_TRIGGER_DETAILS_MCS_MASK 0x01e00000
  393. #define OFDMA_TRIGGER_DETAILS_DCM_OFFSET 0x00000010
  394. #define OFDMA_TRIGGER_DETAILS_DCM_LSB 25
  395. #define OFDMA_TRIGGER_DETAILS_DCM_MSB 25
  396. #define OFDMA_TRIGGER_DETAILS_DCM_MASK 0x02000000
  397. #define OFDMA_TRIGGER_DETAILS_START_SPATIAL_STREAM_OFFSET 0x00000010
  398. #define OFDMA_TRIGGER_DETAILS_START_SPATIAL_STREAM_LSB 26
  399. #define OFDMA_TRIGGER_DETAILS_START_SPATIAL_STREAM_MSB 28
  400. #define OFDMA_TRIGGER_DETAILS_START_SPATIAL_STREAM_MASK 0x1c000000
  401. #define OFDMA_TRIGGER_DETAILS_NUMBER_OF_SPATIAL_STREAM_OFFSET 0x00000010
  402. #define OFDMA_TRIGGER_DETAILS_NUMBER_OF_SPATIAL_STREAM_LSB 29
  403. #define OFDMA_TRIGGER_DETAILS_NUMBER_OF_SPATIAL_STREAM_MSB 31
  404. #define OFDMA_TRIGGER_DETAILS_NUMBER_OF_SPATIAL_STREAM_MASK 0xe0000000
  405. #define OFDMA_TRIGGER_DETAILS_TARGET_RSSI_OFFSET 0x00000014
  406. #define OFDMA_TRIGGER_DETAILS_TARGET_RSSI_LSB 0
  407. #define OFDMA_TRIGGER_DETAILS_TARGET_RSSI_MSB 6
  408. #define OFDMA_TRIGGER_DETAILS_TARGET_RSSI_MASK 0x0000007f
  409. #define OFDMA_TRIGGER_DETAILS_CODING_TYPE_OFFSET 0x00000014
  410. #define OFDMA_TRIGGER_DETAILS_CODING_TYPE_LSB 7
  411. #define OFDMA_TRIGGER_DETAILS_CODING_TYPE_MSB 7
  412. #define OFDMA_TRIGGER_DETAILS_CODING_TYPE_MASK 0x00000080
  413. #define OFDMA_TRIGGER_DETAILS_MPDU_MU_SPACING_FACTOR_OFFSET 0x00000014
  414. #define OFDMA_TRIGGER_DETAILS_MPDU_MU_SPACING_FACTOR_LSB 8
  415. #define OFDMA_TRIGGER_DETAILS_MPDU_MU_SPACING_FACTOR_MSB 9
  416. #define OFDMA_TRIGGER_DETAILS_MPDU_MU_SPACING_FACTOR_MASK 0x00000300
  417. #define OFDMA_TRIGGER_DETAILS_TID_AGGREGATION_LIMIT_OFFSET 0x00000014
  418. #define OFDMA_TRIGGER_DETAILS_TID_AGGREGATION_LIMIT_LSB 10
  419. #define OFDMA_TRIGGER_DETAILS_TID_AGGREGATION_LIMIT_MSB 12
  420. #define OFDMA_TRIGGER_DETAILS_TID_AGGREGATION_LIMIT_MASK 0x00001c00
  421. #define OFDMA_TRIGGER_DETAILS_RESERVED_5B_OFFSET 0x00000014
  422. #define OFDMA_TRIGGER_DETAILS_RESERVED_5B_LSB 13
  423. #define OFDMA_TRIGGER_DETAILS_RESERVED_5B_MSB 13
  424. #define OFDMA_TRIGGER_DETAILS_RESERVED_5B_MASK 0x00002000
  425. #define OFDMA_TRIGGER_DETAILS_PREFERED_AC_OFFSET 0x00000014
  426. #define OFDMA_TRIGGER_DETAILS_PREFERED_AC_LSB 14
  427. #define OFDMA_TRIGGER_DETAILS_PREFERED_AC_MSB 15
  428. #define OFDMA_TRIGGER_DETAILS_PREFERED_AC_MASK 0x0000c000
  429. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_ACK_POLICY_OFFSET 0x00000014
  430. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_ACK_POLICY_LSB 16
  431. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_ACK_POLICY_MSB 16
  432. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_ACK_POLICY_MASK 0x00010000
  433. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_MULTI_TID_OFFSET 0x00000014
  434. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_MULTI_TID_LSB 17
  435. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_MULTI_TID_MSB 17
  436. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_MULTI_TID_MASK 0x00020000
  437. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_COMPRESSED_BITMAP_OFFSET 0x00000014
  438. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_COMPRESSED_BITMAP_LSB 18
  439. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_COMPRESSED_BITMAP_MSB 18
  440. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_COMPRESSED_BITMAP_MASK 0x00040000
  441. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_RESERVED_OFFSET 0x00000014
  442. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_RESERVED_LSB 19
  443. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_RESERVED_MSB 27
  444. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_RESERVED_MASK 0x0ff80000
  445. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_TID_INFO_OFFSET 0x00000014
  446. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_TID_INFO_LSB 28
  447. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_TID_INFO_MSB 31
  448. #define OFDMA_TRIGGER_DETAILS_BAR_CONTROL_TID_INFO_MASK 0xf0000000
  449. #define OFDMA_TRIGGER_DETAILS_NR0_PER_TID_INFO_RESERVED_OFFSET 0x00000018
  450. #define OFDMA_TRIGGER_DETAILS_NR0_PER_TID_INFO_RESERVED_LSB 0
  451. #define OFDMA_TRIGGER_DETAILS_NR0_PER_TID_INFO_RESERVED_MSB 11
  452. #define OFDMA_TRIGGER_DETAILS_NR0_PER_TID_INFO_RESERVED_MASK 0x00000fff
  453. #define OFDMA_TRIGGER_DETAILS_NR0_PER_TID_INFO_TID_VALUE_OFFSET 0x00000018
  454. #define OFDMA_TRIGGER_DETAILS_NR0_PER_TID_INFO_TID_VALUE_LSB 12
  455. #define OFDMA_TRIGGER_DETAILS_NR0_PER_TID_INFO_TID_VALUE_MSB 15
  456. #define OFDMA_TRIGGER_DETAILS_NR0_PER_TID_INFO_TID_VALUE_MASK 0x0000f000
  457. #define OFDMA_TRIGGER_DETAILS_NR0_START_SEQ_CTRL_FRAG_NUMBER_OFFSET 0x00000018
  458. #define OFDMA_TRIGGER_DETAILS_NR0_START_SEQ_CTRL_FRAG_NUMBER_LSB 16
  459. #define OFDMA_TRIGGER_DETAILS_NR0_START_SEQ_CTRL_FRAG_NUMBER_MSB 19
  460. #define OFDMA_TRIGGER_DETAILS_NR0_START_SEQ_CTRL_FRAG_NUMBER_MASK 0x000f0000
  461. #define OFDMA_TRIGGER_DETAILS_NR0_START_SEQ_CTRL_START_SEQ_NUMBER_OFFSET 0x00000018
  462. #define OFDMA_TRIGGER_DETAILS_NR0_START_SEQ_CTRL_START_SEQ_NUMBER_LSB 20
  463. #define OFDMA_TRIGGER_DETAILS_NR0_START_SEQ_CTRL_START_SEQ_NUMBER_MSB 31
  464. #define OFDMA_TRIGGER_DETAILS_NR0_START_SEQ_CTRL_START_SEQ_NUMBER_MASK 0xfff00000
  465. #define OFDMA_TRIGGER_DETAILS_NR1_PER_TID_INFO_RESERVED_OFFSET 0x0000001c
  466. #define OFDMA_TRIGGER_DETAILS_NR1_PER_TID_INFO_RESERVED_LSB 0
  467. #define OFDMA_TRIGGER_DETAILS_NR1_PER_TID_INFO_RESERVED_MSB 11
  468. #define OFDMA_TRIGGER_DETAILS_NR1_PER_TID_INFO_RESERVED_MASK 0x00000fff
  469. #define OFDMA_TRIGGER_DETAILS_NR1_PER_TID_INFO_TID_VALUE_OFFSET 0x0000001c
  470. #define OFDMA_TRIGGER_DETAILS_NR1_PER_TID_INFO_TID_VALUE_LSB 12
  471. #define OFDMA_TRIGGER_DETAILS_NR1_PER_TID_INFO_TID_VALUE_MSB 15
  472. #define OFDMA_TRIGGER_DETAILS_NR1_PER_TID_INFO_TID_VALUE_MASK 0x0000f000
  473. #define OFDMA_TRIGGER_DETAILS_NR1_START_SEQ_CTRL_FRAG_NUMBER_OFFSET 0x0000001c
  474. #define OFDMA_TRIGGER_DETAILS_NR1_START_SEQ_CTRL_FRAG_NUMBER_LSB 16
  475. #define OFDMA_TRIGGER_DETAILS_NR1_START_SEQ_CTRL_FRAG_NUMBER_MSB 19
  476. #define OFDMA_TRIGGER_DETAILS_NR1_START_SEQ_CTRL_FRAG_NUMBER_MASK 0x000f0000
  477. #define OFDMA_TRIGGER_DETAILS_NR1_START_SEQ_CTRL_START_SEQ_NUMBER_OFFSET 0x0000001c
  478. #define OFDMA_TRIGGER_DETAILS_NR1_START_SEQ_CTRL_START_SEQ_NUMBER_LSB 20
  479. #define OFDMA_TRIGGER_DETAILS_NR1_START_SEQ_CTRL_START_SEQ_NUMBER_MSB 31
  480. #define OFDMA_TRIGGER_DETAILS_NR1_START_SEQ_CTRL_START_SEQ_NUMBER_MASK 0xfff00000
  481. #define OFDMA_TRIGGER_DETAILS_NR2_PER_TID_INFO_RESERVED_OFFSET 0x00000020
  482. #define OFDMA_TRIGGER_DETAILS_NR2_PER_TID_INFO_RESERVED_LSB 0
  483. #define OFDMA_TRIGGER_DETAILS_NR2_PER_TID_INFO_RESERVED_MSB 11
  484. #define OFDMA_TRIGGER_DETAILS_NR2_PER_TID_INFO_RESERVED_MASK 0x00000fff
  485. #define OFDMA_TRIGGER_DETAILS_NR2_PER_TID_INFO_TID_VALUE_OFFSET 0x00000020
  486. #define OFDMA_TRIGGER_DETAILS_NR2_PER_TID_INFO_TID_VALUE_LSB 12
  487. #define OFDMA_TRIGGER_DETAILS_NR2_PER_TID_INFO_TID_VALUE_MSB 15
  488. #define OFDMA_TRIGGER_DETAILS_NR2_PER_TID_INFO_TID_VALUE_MASK 0x0000f000
  489. #define OFDMA_TRIGGER_DETAILS_NR2_START_SEQ_CTRL_FRAG_NUMBER_OFFSET 0x00000020
  490. #define OFDMA_TRIGGER_DETAILS_NR2_START_SEQ_CTRL_FRAG_NUMBER_LSB 16
  491. #define OFDMA_TRIGGER_DETAILS_NR2_START_SEQ_CTRL_FRAG_NUMBER_MSB 19
  492. #define OFDMA_TRIGGER_DETAILS_NR2_START_SEQ_CTRL_FRAG_NUMBER_MASK 0x000f0000
  493. #define OFDMA_TRIGGER_DETAILS_NR2_START_SEQ_CTRL_START_SEQ_NUMBER_OFFSET 0x00000020
  494. #define OFDMA_TRIGGER_DETAILS_NR2_START_SEQ_CTRL_START_SEQ_NUMBER_LSB 20
  495. #define OFDMA_TRIGGER_DETAILS_NR2_START_SEQ_CTRL_START_SEQ_NUMBER_MSB 31
  496. #define OFDMA_TRIGGER_DETAILS_NR2_START_SEQ_CTRL_START_SEQ_NUMBER_MASK 0xfff00000
  497. #define OFDMA_TRIGGER_DETAILS_NR3_PER_TID_INFO_RESERVED_OFFSET 0x00000024
  498. #define OFDMA_TRIGGER_DETAILS_NR3_PER_TID_INFO_RESERVED_LSB 0
  499. #define OFDMA_TRIGGER_DETAILS_NR3_PER_TID_INFO_RESERVED_MSB 11
  500. #define OFDMA_TRIGGER_DETAILS_NR3_PER_TID_INFO_RESERVED_MASK 0x00000fff
  501. #define OFDMA_TRIGGER_DETAILS_NR3_PER_TID_INFO_TID_VALUE_OFFSET 0x00000024
  502. #define OFDMA_TRIGGER_DETAILS_NR3_PER_TID_INFO_TID_VALUE_LSB 12
  503. #define OFDMA_TRIGGER_DETAILS_NR3_PER_TID_INFO_TID_VALUE_MSB 15
  504. #define OFDMA_TRIGGER_DETAILS_NR3_PER_TID_INFO_TID_VALUE_MASK 0x0000f000
  505. #define OFDMA_TRIGGER_DETAILS_NR3_START_SEQ_CTRL_FRAG_NUMBER_OFFSET 0x00000024
  506. #define OFDMA_TRIGGER_DETAILS_NR3_START_SEQ_CTRL_FRAG_NUMBER_LSB 16
  507. #define OFDMA_TRIGGER_DETAILS_NR3_START_SEQ_CTRL_FRAG_NUMBER_MSB 19
  508. #define OFDMA_TRIGGER_DETAILS_NR3_START_SEQ_CTRL_FRAG_NUMBER_MASK 0x000f0000
  509. #define OFDMA_TRIGGER_DETAILS_NR3_START_SEQ_CTRL_START_SEQ_NUMBER_OFFSET 0x00000024
  510. #define OFDMA_TRIGGER_DETAILS_NR3_START_SEQ_CTRL_START_SEQ_NUMBER_LSB 20
  511. #define OFDMA_TRIGGER_DETAILS_NR3_START_SEQ_CTRL_START_SEQ_NUMBER_MSB 31
  512. #define OFDMA_TRIGGER_DETAILS_NR3_START_SEQ_CTRL_START_SEQ_NUMBER_MASK 0xfff00000
  513. #define OFDMA_TRIGGER_DETAILS_NR4_PER_TID_INFO_RESERVED_OFFSET 0x00000028
  514. #define OFDMA_TRIGGER_DETAILS_NR4_PER_TID_INFO_RESERVED_LSB 0
  515. #define OFDMA_TRIGGER_DETAILS_NR4_PER_TID_INFO_RESERVED_MSB 11
  516. #define OFDMA_TRIGGER_DETAILS_NR4_PER_TID_INFO_RESERVED_MASK 0x00000fff
  517. #define OFDMA_TRIGGER_DETAILS_NR4_PER_TID_INFO_TID_VALUE_OFFSET 0x00000028
  518. #define OFDMA_TRIGGER_DETAILS_NR4_PER_TID_INFO_TID_VALUE_LSB 12
  519. #define OFDMA_TRIGGER_DETAILS_NR4_PER_TID_INFO_TID_VALUE_MSB 15
  520. #define OFDMA_TRIGGER_DETAILS_NR4_PER_TID_INFO_TID_VALUE_MASK 0x0000f000
  521. #define OFDMA_TRIGGER_DETAILS_NR4_START_SEQ_CTRL_FRAG_NUMBER_OFFSET 0x00000028
  522. #define OFDMA_TRIGGER_DETAILS_NR4_START_SEQ_CTRL_FRAG_NUMBER_LSB 16
  523. #define OFDMA_TRIGGER_DETAILS_NR4_START_SEQ_CTRL_FRAG_NUMBER_MSB 19
  524. #define OFDMA_TRIGGER_DETAILS_NR4_START_SEQ_CTRL_FRAG_NUMBER_MASK 0x000f0000
  525. #define OFDMA_TRIGGER_DETAILS_NR4_START_SEQ_CTRL_START_SEQ_NUMBER_OFFSET 0x00000028
  526. #define OFDMA_TRIGGER_DETAILS_NR4_START_SEQ_CTRL_START_SEQ_NUMBER_LSB 20
  527. #define OFDMA_TRIGGER_DETAILS_NR4_START_SEQ_CTRL_START_SEQ_NUMBER_MSB 31
  528. #define OFDMA_TRIGGER_DETAILS_NR4_START_SEQ_CTRL_START_SEQ_NUMBER_MASK 0xfff00000
  529. #define OFDMA_TRIGGER_DETAILS_NR5_PER_TID_INFO_RESERVED_OFFSET 0x0000002c
  530. #define OFDMA_TRIGGER_DETAILS_NR5_PER_TID_INFO_RESERVED_LSB 0
  531. #define OFDMA_TRIGGER_DETAILS_NR5_PER_TID_INFO_RESERVED_MSB 11
  532. #define OFDMA_TRIGGER_DETAILS_NR5_PER_TID_INFO_RESERVED_MASK 0x00000fff
  533. #define OFDMA_TRIGGER_DETAILS_NR5_PER_TID_INFO_TID_VALUE_OFFSET 0x0000002c
  534. #define OFDMA_TRIGGER_DETAILS_NR5_PER_TID_INFO_TID_VALUE_LSB 12
  535. #define OFDMA_TRIGGER_DETAILS_NR5_PER_TID_INFO_TID_VALUE_MSB 15
  536. #define OFDMA_TRIGGER_DETAILS_NR5_PER_TID_INFO_TID_VALUE_MASK 0x0000f000
  537. #define OFDMA_TRIGGER_DETAILS_NR5_START_SEQ_CTRL_FRAG_NUMBER_OFFSET 0x0000002c
  538. #define OFDMA_TRIGGER_DETAILS_NR5_START_SEQ_CTRL_FRAG_NUMBER_LSB 16
  539. #define OFDMA_TRIGGER_DETAILS_NR5_START_SEQ_CTRL_FRAG_NUMBER_MSB 19
  540. #define OFDMA_TRIGGER_DETAILS_NR5_START_SEQ_CTRL_FRAG_NUMBER_MASK 0x000f0000
  541. #define OFDMA_TRIGGER_DETAILS_NR5_START_SEQ_CTRL_START_SEQ_NUMBER_OFFSET 0x0000002c
  542. #define OFDMA_TRIGGER_DETAILS_NR5_START_SEQ_CTRL_START_SEQ_NUMBER_LSB 20
  543. #define OFDMA_TRIGGER_DETAILS_NR5_START_SEQ_CTRL_START_SEQ_NUMBER_MSB 31
  544. #define OFDMA_TRIGGER_DETAILS_NR5_START_SEQ_CTRL_START_SEQ_NUMBER_MASK 0xfff00000
  545. #define OFDMA_TRIGGER_DETAILS_NR6_PER_TID_INFO_RESERVED_OFFSET 0x00000030
  546. #define OFDMA_TRIGGER_DETAILS_NR6_PER_TID_INFO_RESERVED_LSB 0
  547. #define OFDMA_TRIGGER_DETAILS_NR6_PER_TID_INFO_RESERVED_MSB 11
  548. #define OFDMA_TRIGGER_DETAILS_NR6_PER_TID_INFO_RESERVED_MASK 0x00000fff
  549. #define OFDMA_TRIGGER_DETAILS_NR6_PER_TID_INFO_TID_VALUE_OFFSET 0x00000030
  550. #define OFDMA_TRIGGER_DETAILS_NR6_PER_TID_INFO_TID_VALUE_LSB 12
  551. #define OFDMA_TRIGGER_DETAILS_NR6_PER_TID_INFO_TID_VALUE_MSB 15
  552. #define OFDMA_TRIGGER_DETAILS_NR6_PER_TID_INFO_TID_VALUE_MASK 0x0000f000
  553. #define OFDMA_TRIGGER_DETAILS_NR6_START_SEQ_CTRL_FRAG_NUMBER_OFFSET 0x00000030
  554. #define OFDMA_TRIGGER_DETAILS_NR6_START_SEQ_CTRL_FRAG_NUMBER_LSB 16
  555. #define OFDMA_TRIGGER_DETAILS_NR6_START_SEQ_CTRL_FRAG_NUMBER_MSB 19
  556. #define OFDMA_TRIGGER_DETAILS_NR6_START_SEQ_CTRL_FRAG_NUMBER_MASK 0x000f0000
  557. #define OFDMA_TRIGGER_DETAILS_NR6_START_SEQ_CTRL_START_SEQ_NUMBER_OFFSET 0x00000030
  558. #define OFDMA_TRIGGER_DETAILS_NR6_START_SEQ_CTRL_START_SEQ_NUMBER_LSB 20
  559. #define OFDMA_TRIGGER_DETAILS_NR6_START_SEQ_CTRL_START_SEQ_NUMBER_MSB 31
  560. #define OFDMA_TRIGGER_DETAILS_NR6_START_SEQ_CTRL_START_SEQ_NUMBER_MASK 0xfff00000
  561. #define OFDMA_TRIGGER_DETAILS_NR7_PER_TID_INFO_RESERVED_OFFSET 0x00000034
  562. #define OFDMA_TRIGGER_DETAILS_NR7_PER_TID_INFO_RESERVED_LSB 0
  563. #define OFDMA_TRIGGER_DETAILS_NR7_PER_TID_INFO_RESERVED_MSB 11
  564. #define OFDMA_TRIGGER_DETAILS_NR7_PER_TID_INFO_RESERVED_MASK 0x00000fff
  565. #define OFDMA_TRIGGER_DETAILS_NR7_PER_TID_INFO_TID_VALUE_OFFSET 0x00000034
  566. #define OFDMA_TRIGGER_DETAILS_NR7_PER_TID_INFO_TID_VALUE_LSB 12
  567. #define OFDMA_TRIGGER_DETAILS_NR7_PER_TID_INFO_TID_VALUE_MSB 15
  568. #define OFDMA_TRIGGER_DETAILS_NR7_PER_TID_INFO_TID_VALUE_MASK 0x0000f000
  569. #define OFDMA_TRIGGER_DETAILS_NR7_START_SEQ_CTRL_FRAG_NUMBER_OFFSET 0x00000034
  570. #define OFDMA_TRIGGER_DETAILS_NR7_START_SEQ_CTRL_FRAG_NUMBER_LSB 16
  571. #define OFDMA_TRIGGER_DETAILS_NR7_START_SEQ_CTRL_FRAG_NUMBER_MSB 19
  572. #define OFDMA_TRIGGER_DETAILS_NR7_START_SEQ_CTRL_FRAG_NUMBER_MASK 0x000f0000
  573. #define OFDMA_TRIGGER_DETAILS_NR7_START_SEQ_CTRL_START_SEQ_NUMBER_OFFSET 0x00000034
  574. #define OFDMA_TRIGGER_DETAILS_NR7_START_SEQ_CTRL_START_SEQ_NUMBER_LSB 20
  575. #define OFDMA_TRIGGER_DETAILS_NR7_START_SEQ_CTRL_START_SEQ_NUMBER_MSB 31
  576. #define OFDMA_TRIGGER_DETAILS_NR7_START_SEQ_CTRL_START_SEQ_NUMBER_MASK 0xfff00000
  577. #define OFDMA_TRIGGER_DETAILS_FB_SEGMENT_RETRANSMISSION_BITMAP_OFFSET 0x00000038
  578. #define OFDMA_TRIGGER_DETAILS_FB_SEGMENT_RETRANSMISSION_BITMAP_LSB 0
  579. #define OFDMA_TRIGGER_DETAILS_FB_SEGMENT_RETRANSMISSION_BITMAP_MSB 7
  580. #define OFDMA_TRIGGER_DETAILS_FB_SEGMENT_RETRANSMISSION_BITMAP_MASK 0x000000ff
  581. #define OFDMA_TRIGGER_DETAILS_RESERVED_14A_OFFSET 0x00000038
  582. #define OFDMA_TRIGGER_DETAILS_RESERVED_14A_LSB 8
  583. #define OFDMA_TRIGGER_DETAILS_RESERVED_14A_MSB 9
  584. #define OFDMA_TRIGGER_DETAILS_RESERVED_14A_MASK 0x00000300
  585. #define OFDMA_TRIGGER_DETAILS_U_SIG_PUNCTURE_PATTERN_ENCODING_OFFSET 0x00000038
  586. #define OFDMA_TRIGGER_DETAILS_U_SIG_PUNCTURE_PATTERN_ENCODING_LSB 10
  587. #define OFDMA_TRIGGER_DETAILS_U_SIG_PUNCTURE_PATTERN_ENCODING_MSB 15
  588. #define OFDMA_TRIGGER_DETAILS_U_SIG_PUNCTURE_PATTERN_ENCODING_MASK 0x0000fc00
  589. #define OFDMA_TRIGGER_DETAILS_DOT11BE_PUNCTURE_BITMAP_OFFSET 0x00000038
  590. #define OFDMA_TRIGGER_DETAILS_DOT11BE_PUNCTURE_BITMAP_LSB 16
  591. #define OFDMA_TRIGGER_DETAILS_DOT11BE_PUNCTURE_BITMAP_MSB 31
  592. #define OFDMA_TRIGGER_DETAILS_DOT11BE_PUNCTURE_BITMAP_MASK 0xffff0000
  593. #define OFDMA_TRIGGER_DETAILS_RX_CHAIN_MASK_OFFSET 0x0000003c
  594. #define OFDMA_TRIGGER_DETAILS_RX_CHAIN_MASK_LSB 0
  595. #define OFDMA_TRIGGER_DETAILS_RX_CHAIN_MASK_MSB 7
  596. #define OFDMA_TRIGGER_DETAILS_RX_CHAIN_MASK_MASK 0x000000ff
  597. #define OFDMA_TRIGGER_DETAILS_RX_DURATION_FIELD_OFFSET 0x0000003c
  598. #define OFDMA_TRIGGER_DETAILS_RX_DURATION_FIELD_LSB 8
  599. #define OFDMA_TRIGGER_DETAILS_RX_DURATION_FIELD_MSB 23
  600. #define OFDMA_TRIGGER_DETAILS_RX_DURATION_FIELD_MASK 0x00ffff00
  601. #define OFDMA_TRIGGER_DETAILS_SCRAMBLER_SEED_OFFSET 0x0000003c
  602. #define OFDMA_TRIGGER_DETAILS_SCRAMBLER_SEED_LSB 24
  603. #define OFDMA_TRIGGER_DETAILS_SCRAMBLER_SEED_MSB 30
  604. #define OFDMA_TRIGGER_DETAILS_SCRAMBLER_SEED_MASK 0x7f000000
  605. #define OFDMA_TRIGGER_DETAILS_RX_CHAIN_MASK_TYPE_OFFSET 0x0000003c
  606. #define OFDMA_TRIGGER_DETAILS_RX_CHAIN_MASK_TYPE_LSB 31
  607. #define OFDMA_TRIGGER_DETAILS_RX_CHAIN_MASK_TYPE_MSB 31
  608. #define OFDMA_TRIGGER_DETAILS_RX_CHAIN_MASK_TYPE_MASK 0x80000000
  609. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_OFFSET 0x00000040
  610. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_LSB 0
  611. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_MSB 9
  612. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_MASK 0x000003ff
  613. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_BLOCK_SELF_ML_SYNC_OFFSET 0x00000040
  614. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_BLOCK_SELF_ML_SYNC_LSB 10
  615. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_BLOCK_SELF_ML_SYNC_MSB 10
  616. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_BLOCK_SELF_ML_SYNC_MASK 0x00000400
  617. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_BLOCK_PARTNER_ML_SYNC_OFFSET 0x00000040
  618. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_BLOCK_PARTNER_ML_SYNC_LSB 11
  619. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_BLOCK_PARTNER_ML_SYNC_MSB 11
  620. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_BLOCK_PARTNER_ML_SYNC_MASK 0x00000800
  621. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_VALID_OFFSET 0x00000040
  622. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_VALID_LSB 12
  623. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_VALID_MSB 12
  624. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_VALID_MASK 0x00001000
  625. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_RESERVED_0A_OFFSET 0x00000040
  626. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_RESERVED_0A_LSB 13
  627. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_RESERVED_0A_MSB 15
  628. #define OFDMA_TRIGGER_DETAILS_MLO_STA_ID_DETAILS_RX_RESERVED_0A_MASK 0x0000e000
  629. #define OFDMA_TRIGGER_DETAILS_NORMALIZED_PRE_RSSI_COMB_OFFSET 0x00000040
  630. #define OFDMA_TRIGGER_DETAILS_NORMALIZED_PRE_RSSI_COMB_LSB 16
  631. #define OFDMA_TRIGGER_DETAILS_NORMALIZED_PRE_RSSI_COMB_MSB 23
  632. #define OFDMA_TRIGGER_DETAILS_NORMALIZED_PRE_RSSI_COMB_MASK 0x00ff0000
  633. #define OFDMA_TRIGGER_DETAILS_NORMALIZED_RSSI_COMB_OFFSET 0x00000040
  634. #define OFDMA_TRIGGER_DETAILS_NORMALIZED_RSSI_COMB_LSB 24
  635. #define OFDMA_TRIGGER_DETAILS_NORMALIZED_RSSI_COMB_MSB 31
  636. #define OFDMA_TRIGGER_DETAILS_NORMALIZED_RSSI_COMB_MASK 0xff000000
  637. #define OFDMA_TRIGGER_DETAILS_SW_PEER_ID_OFFSET 0x00000044
  638. #define OFDMA_TRIGGER_DETAILS_SW_PEER_ID_LSB 0
  639. #define OFDMA_TRIGGER_DETAILS_SW_PEER_ID_MSB 15
  640. #define OFDMA_TRIGGER_DETAILS_SW_PEER_ID_MASK 0x0000ffff
  641. #define OFDMA_TRIGGER_DETAILS_RESPONSE_TX_DURATION_OFFSET 0x00000044
  642. #define OFDMA_TRIGGER_DETAILS_RESPONSE_TX_DURATION_LSB 16
  643. #define OFDMA_TRIGGER_DETAILS_RESPONSE_TX_DURATION_MSB 31
  644. #define OFDMA_TRIGGER_DETAILS_RESPONSE_TX_DURATION_MASK 0xffff0000
  645. #define OFDMA_TRIGGER_DETAILS_RANGING_TRIGGER_SUBTYPE_OFFSET 0x00000048
  646. #define OFDMA_TRIGGER_DETAILS_RANGING_TRIGGER_SUBTYPE_LSB 0
  647. #define OFDMA_TRIGGER_DETAILS_RANGING_TRIGGER_SUBTYPE_MSB 3
  648. #define OFDMA_TRIGGER_DETAILS_RANGING_TRIGGER_SUBTYPE_MASK 0x0000000f
  649. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_COMMON_INFO_79_68_OFFSET 0x00000048
  650. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_COMMON_INFO_79_68_LSB 4
  651. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_COMMON_INFO_79_68_MSB 15
  652. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_COMMON_INFO_79_68_MASK 0x0000fff0
  653. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_RESERVED_20_12_OFFSET 0x00000048
  654. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_RESERVED_20_12_LSB 16
  655. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_RESERVED_20_12_MSB 24
  656. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_RESERVED_20_12_MASK 0x01ff0000
  657. #define OFDMA_TRIGGER_DETAILS_I2R_REP_OFFSET 0x00000048
  658. #define OFDMA_TRIGGER_DETAILS_I2R_REP_LSB 25
  659. #define OFDMA_TRIGGER_DETAILS_I2R_REP_MSB 27
  660. #define OFDMA_TRIGGER_DETAILS_I2R_REP_MASK 0x0e000000
  661. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_RESERVED_25_24_OFFSET 0x00000048
  662. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_RESERVED_25_24_LSB 28
  663. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_RESERVED_25_24_MSB 29
  664. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_RESERVED_25_24_MASK 0x30000000
  665. #define OFDMA_TRIGGER_DETAILS_RESERVED_18A_OFFSET 0x00000048
  666. #define OFDMA_TRIGGER_DETAILS_RESERVED_18A_LSB 30
  667. #define OFDMA_TRIGGER_DETAILS_RESERVED_18A_MSB 30
  668. #define OFDMA_TRIGGER_DETAILS_RESERVED_18A_MASK 0x40000000
  669. #define OFDMA_TRIGGER_DETAILS_QOS_NULL_ONLY_RESPONSE_TX_OFFSET 0x00000048
  670. #define OFDMA_TRIGGER_DETAILS_QOS_NULL_ONLY_RESPONSE_TX_LSB 31
  671. #define OFDMA_TRIGGER_DETAILS_QOS_NULL_ONLY_RESPONSE_TX_MSB 31
  672. #define OFDMA_TRIGGER_DETAILS_QOS_NULL_ONLY_RESPONSE_TX_MASK 0x80000000
  673. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_SAC_OFFSET 0x0000004c
  674. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_SAC_LSB 0
  675. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_SAC_MSB 15
  676. #define OFDMA_TRIGGER_DETAILS_TBR_TRIGGER_SOUND_SAC_MASK 0x0000ffff
  677. #define OFDMA_TRIGGER_DETAILS_RESERVED_19A_OFFSET 0x0000004c
  678. #define OFDMA_TRIGGER_DETAILS_RESERVED_19A_LSB 16
  679. #define OFDMA_TRIGGER_DETAILS_RESERVED_19A_MSB 23
  680. #define OFDMA_TRIGGER_DETAILS_RESERVED_19A_MASK 0x00ff0000
  681. #define OFDMA_TRIGGER_DETAILS_U_SIG_RESERVED2_OFFSET 0x0000004c
  682. #define OFDMA_TRIGGER_DETAILS_U_SIG_RESERVED2_LSB 24
  683. #define OFDMA_TRIGGER_DETAILS_U_SIG_RESERVED2_MSB 28
  684. #define OFDMA_TRIGGER_DETAILS_U_SIG_RESERVED2_MASK 0x1f000000
  685. #define OFDMA_TRIGGER_DETAILS_RESERVED_19B_OFFSET 0x0000004c
  686. #define OFDMA_TRIGGER_DETAILS_RESERVED_19B_LSB 29
  687. #define OFDMA_TRIGGER_DETAILS_RESERVED_19B_MSB 31
  688. #define OFDMA_TRIGGER_DETAILS_RESERVED_19B_MASK 0xe0000000
  689. #define OFDMA_TRIGGER_DETAILS_EHT_SPECIAL_AID12_OFFSET 0x00000050
  690. #define OFDMA_TRIGGER_DETAILS_EHT_SPECIAL_AID12_LSB 0
  691. #define OFDMA_TRIGGER_DETAILS_EHT_SPECIAL_AID12_MSB 11
  692. #define OFDMA_TRIGGER_DETAILS_EHT_SPECIAL_AID12_MASK 0x00000fff
  693. #define OFDMA_TRIGGER_DETAILS_PHY_VERSION_OFFSET 0x00000050
  694. #define OFDMA_TRIGGER_DETAILS_PHY_VERSION_LSB 12
  695. #define OFDMA_TRIGGER_DETAILS_PHY_VERSION_MSB 14
  696. #define OFDMA_TRIGGER_DETAILS_PHY_VERSION_MASK 0x00007000
  697. #define OFDMA_TRIGGER_DETAILS_BANDWIDTH_EXT_OFFSET 0x00000050
  698. #define OFDMA_TRIGGER_DETAILS_BANDWIDTH_EXT_LSB 15
  699. #define OFDMA_TRIGGER_DETAILS_BANDWIDTH_EXT_MSB 16
  700. #define OFDMA_TRIGGER_DETAILS_BANDWIDTH_EXT_MASK 0x00018000
  701. #define OFDMA_TRIGGER_DETAILS_EHT_SPATIAL_REUSE_OFFSET 0x00000050
  702. #define OFDMA_TRIGGER_DETAILS_EHT_SPATIAL_REUSE_LSB 17
  703. #define OFDMA_TRIGGER_DETAILS_EHT_SPATIAL_REUSE_MSB 24
  704. #define OFDMA_TRIGGER_DETAILS_EHT_SPATIAL_REUSE_MASK 0x01fe0000
  705. #define OFDMA_TRIGGER_DETAILS_U_SIG_RESERVED1_OFFSET 0x00000050
  706. #define OFDMA_TRIGGER_DETAILS_U_SIG_RESERVED1_LSB 25
  707. #define OFDMA_TRIGGER_DETAILS_U_SIG_RESERVED1_MSB 31
  708. #define OFDMA_TRIGGER_DETAILS_U_SIG_RESERVED1_MASK 0xfe000000
  709. #define OFDMA_TRIGGER_DETAILS_EHT_TRIGGER_SPECIAL_USER_INFO_71_40_OFFSET 0x00000054
  710. #define OFDMA_TRIGGER_DETAILS_EHT_TRIGGER_SPECIAL_USER_INFO_71_40_LSB 0
  711. #define OFDMA_TRIGGER_DETAILS_EHT_TRIGGER_SPECIAL_USER_INFO_71_40_MSB 31
  712. #define OFDMA_TRIGGER_DETAILS_EHT_TRIGGER_SPECIAL_USER_INFO_71_40_MASK 0xffffffff
  713. #endif