mactx_user_desc_common.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478
  1. /*
  2. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _MACTX_USER_DESC_COMMON_H_
  17. #define _MACTX_USER_DESC_COMMON_H_
  18. #include "unallocated_ru_160_info.h"
  19. #include "ru_allocation_160_info.h"
  20. #define NUM_OF_DWORDS_MACTX_USER_DESC_COMMON 16
  21. struct mactx_user_desc_common {
  22. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  23. uint32_t num_users : 6,
  24. reserved_0b : 5,
  25. ltf_size : 2,
  26. reserved_0c : 3,
  27. he_stf_long : 1,
  28. reserved_0d : 7,
  29. num_users_he_sigb_band0 : 8;
  30. uint32_t num_ltf_symbols : 3,
  31. reserved_1a : 5,
  32. num_users_he_sigb_band1 : 8,
  33. reserved_1b : 16;
  34. uint32_t packet_extension_a_factor : 2,
  35. packet_extension_pe_disambiguity : 1,
  36. packet_extension : 3,
  37. reserved : 2,
  38. he_sigb_dcm : 1,
  39. reserved_2b : 7,
  40. he_sigb_compression : 1,
  41. reserved_2c : 15;
  42. uint32_t he_sigb_0_mcs : 3,
  43. reserved_3a : 13,
  44. num_he_sigb_sym : 5,
  45. center_ru_0 : 1,
  46. center_ru_1 : 1,
  47. reserved_3b : 1,
  48. ftm_en : 1,
  49. pe_nss : 3,
  50. pe_ltf_size : 2,
  51. pe_content : 1,
  52. pe_chain_csd_en : 1;
  53. struct ru_allocation_160_info ru_allocation_0123_details;
  54. struct ru_allocation_160_info ru_allocation_4567_details;
  55. struct unallocated_ru_160_info ru_allocation_160_0_details;
  56. struct unallocated_ru_160_info ru_allocation_160_1_details;
  57. uint32_t num_data_symbols : 16,
  58. ndp_ru_tone_set_index : 7,
  59. ndp_feedback_status : 1,
  60. doppler_indication : 1,
  61. reserved_14a : 7;
  62. uint32_t spatial_reuse : 16,
  63. reserved_15a : 16;
  64. #else
  65. uint32_t num_users_he_sigb_band0 : 8,
  66. reserved_0d : 7,
  67. he_stf_long : 1,
  68. reserved_0c : 3,
  69. ltf_size : 2,
  70. reserved_0b : 5,
  71. num_users : 6;
  72. uint32_t reserved_1b : 16,
  73. num_users_he_sigb_band1 : 8,
  74. reserved_1a : 5,
  75. num_ltf_symbols : 3;
  76. uint32_t reserved_2c : 15,
  77. he_sigb_compression : 1,
  78. reserved_2b : 7,
  79. he_sigb_dcm : 1,
  80. reserved : 2,
  81. packet_extension : 3,
  82. packet_extension_pe_disambiguity : 1,
  83. packet_extension_a_factor : 2;
  84. uint32_t pe_chain_csd_en : 1,
  85. pe_content : 1,
  86. pe_ltf_size : 2,
  87. pe_nss : 3,
  88. ftm_en : 1,
  89. reserved_3b : 1,
  90. center_ru_1 : 1,
  91. center_ru_0 : 1,
  92. num_he_sigb_sym : 5,
  93. reserved_3a : 13,
  94. he_sigb_0_mcs : 3;
  95. struct ru_allocation_160_info ru_allocation_0123_details;
  96. struct ru_allocation_160_info ru_allocation_4567_details;
  97. struct unallocated_ru_160_info ru_allocation_160_0_details;
  98. struct unallocated_ru_160_info ru_allocation_160_1_details;
  99. uint32_t reserved_14a : 7,
  100. doppler_indication : 1,
  101. ndp_feedback_status : 1,
  102. ndp_ru_tone_set_index : 7,
  103. num_data_symbols : 16;
  104. uint32_t reserved_15a : 16,
  105. spatial_reuse : 16;
  106. #endif
  107. };
  108. #define MACTX_USER_DESC_COMMON_NUM_USERS_OFFSET 0x00000000
  109. #define MACTX_USER_DESC_COMMON_NUM_USERS_LSB 0
  110. #define MACTX_USER_DESC_COMMON_NUM_USERS_MSB 5
  111. #define MACTX_USER_DESC_COMMON_NUM_USERS_MASK 0x0000003f
  112. #define MACTX_USER_DESC_COMMON_RESERVED_0B_OFFSET 0x00000000
  113. #define MACTX_USER_DESC_COMMON_RESERVED_0B_LSB 6
  114. #define MACTX_USER_DESC_COMMON_RESERVED_0B_MSB 10
  115. #define MACTX_USER_DESC_COMMON_RESERVED_0B_MASK 0x000007c0
  116. #define MACTX_USER_DESC_COMMON_LTF_SIZE_OFFSET 0x00000000
  117. #define MACTX_USER_DESC_COMMON_LTF_SIZE_LSB 11
  118. #define MACTX_USER_DESC_COMMON_LTF_SIZE_MSB 12
  119. #define MACTX_USER_DESC_COMMON_LTF_SIZE_MASK 0x00001800
  120. #define MACTX_USER_DESC_COMMON_RESERVED_0C_OFFSET 0x00000000
  121. #define MACTX_USER_DESC_COMMON_RESERVED_0C_LSB 13
  122. #define MACTX_USER_DESC_COMMON_RESERVED_0C_MSB 15
  123. #define MACTX_USER_DESC_COMMON_RESERVED_0C_MASK 0x0000e000
  124. #define MACTX_USER_DESC_COMMON_HE_STF_LONG_OFFSET 0x00000000
  125. #define MACTX_USER_DESC_COMMON_HE_STF_LONG_LSB 16
  126. #define MACTX_USER_DESC_COMMON_HE_STF_LONG_MSB 16
  127. #define MACTX_USER_DESC_COMMON_HE_STF_LONG_MASK 0x00010000
  128. #define MACTX_USER_DESC_COMMON_RESERVED_0D_OFFSET 0x00000000
  129. #define MACTX_USER_DESC_COMMON_RESERVED_0D_LSB 17
  130. #define MACTX_USER_DESC_COMMON_RESERVED_0D_MSB 23
  131. #define MACTX_USER_DESC_COMMON_RESERVED_0D_MASK 0x00fe0000
  132. #define MACTX_USER_DESC_COMMON_NUM_USERS_HE_SIGB_BAND0_OFFSET 0x00000000
  133. #define MACTX_USER_DESC_COMMON_NUM_USERS_HE_SIGB_BAND0_LSB 24
  134. #define MACTX_USER_DESC_COMMON_NUM_USERS_HE_SIGB_BAND0_MSB 31
  135. #define MACTX_USER_DESC_COMMON_NUM_USERS_HE_SIGB_BAND0_MASK 0xff000000
  136. #define MACTX_USER_DESC_COMMON_NUM_LTF_SYMBOLS_OFFSET 0x00000004
  137. #define MACTX_USER_DESC_COMMON_NUM_LTF_SYMBOLS_LSB 0
  138. #define MACTX_USER_DESC_COMMON_NUM_LTF_SYMBOLS_MSB 2
  139. #define MACTX_USER_DESC_COMMON_NUM_LTF_SYMBOLS_MASK 0x00000007
  140. #define MACTX_USER_DESC_COMMON_RESERVED_1A_OFFSET 0x00000004
  141. #define MACTX_USER_DESC_COMMON_RESERVED_1A_LSB 3
  142. #define MACTX_USER_DESC_COMMON_RESERVED_1A_MSB 7
  143. #define MACTX_USER_DESC_COMMON_RESERVED_1A_MASK 0x000000f8
  144. #define MACTX_USER_DESC_COMMON_NUM_USERS_HE_SIGB_BAND1_OFFSET 0x00000004
  145. #define MACTX_USER_DESC_COMMON_NUM_USERS_HE_SIGB_BAND1_LSB 8
  146. #define MACTX_USER_DESC_COMMON_NUM_USERS_HE_SIGB_BAND1_MSB 15
  147. #define MACTX_USER_DESC_COMMON_NUM_USERS_HE_SIGB_BAND1_MASK 0x0000ff00
  148. #define MACTX_USER_DESC_COMMON_RESERVED_1B_OFFSET 0x00000004
  149. #define MACTX_USER_DESC_COMMON_RESERVED_1B_LSB 16
  150. #define MACTX_USER_DESC_COMMON_RESERVED_1B_MSB 31
  151. #define MACTX_USER_DESC_COMMON_RESERVED_1B_MASK 0xffff0000
  152. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_A_FACTOR_OFFSET 0x00000008
  153. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_A_FACTOR_LSB 0
  154. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_A_FACTOR_MSB 1
  155. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_A_FACTOR_MASK 0x00000003
  156. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_PE_DISAMBIGUITY_OFFSET 0x00000008
  157. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_PE_DISAMBIGUITY_LSB 2
  158. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_PE_DISAMBIGUITY_MSB 2
  159. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_PE_DISAMBIGUITY_MASK 0x00000004
  160. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_OFFSET 0x00000008
  161. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_LSB 3
  162. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_MSB 5
  163. #define MACTX_USER_DESC_COMMON_PACKET_EXTENSION_MASK 0x00000038
  164. #define MACTX_USER_DESC_COMMON_RESERVED_OFFSET 0x00000008
  165. #define MACTX_USER_DESC_COMMON_RESERVED_LSB 6
  166. #define MACTX_USER_DESC_COMMON_RESERVED_MSB 7
  167. #define MACTX_USER_DESC_COMMON_RESERVED_MASK 0x000000c0
  168. #define MACTX_USER_DESC_COMMON_HE_SIGB_DCM_OFFSET 0x00000008
  169. #define MACTX_USER_DESC_COMMON_HE_SIGB_DCM_LSB 8
  170. #define MACTX_USER_DESC_COMMON_HE_SIGB_DCM_MSB 8
  171. #define MACTX_USER_DESC_COMMON_HE_SIGB_DCM_MASK 0x00000100
  172. #define MACTX_USER_DESC_COMMON_RESERVED_2B_OFFSET 0x00000008
  173. #define MACTX_USER_DESC_COMMON_RESERVED_2B_LSB 9
  174. #define MACTX_USER_DESC_COMMON_RESERVED_2B_MSB 15
  175. #define MACTX_USER_DESC_COMMON_RESERVED_2B_MASK 0x0000fe00
  176. #define MACTX_USER_DESC_COMMON_HE_SIGB_COMPRESSION_OFFSET 0x00000008
  177. #define MACTX_USER_DESC_COMMON_HE_SIGB_COMPRESSION_LSB 16
  178. #define MACTX_USER_DESC_COMMON_HE_SIGB_COMPRESSION_MSB 16
  179. #define MACTX_USER_DESC_COMMON_HE_SIGB_COMPRESSION_MASK 0x00010000
  180. #define MACTX_USER_DESC_COMMON_RESERVED_2C_OFFSET 0x00000008
  181. #define MACTX_USER_DESC_COMMON_RESERVED_2C_LSB 17
  182. #define MACTX_USER_DESC_COMMON_RESERVED_2C_MSB 31
  183. #define MACTX_USER_DESC_COMMON_RESERVED_2C_MASK 0xfffe0000
  184. #define MACTX_USER_DESC_COMMON_HE_SIGB_0_MCS_OFFSET 0x0000000c
  185. #define MACTX_USER_DESC_COMMON_HE_SIGB_0_MCS_LSB 0
  186. #define MACTX_USER_DESC_COMMON_HE_SIGB_0_MCS_MSB 2
  187. #define MACTX_USER_DESC_COMMON_HE_SIGB_0_MCS_MASK 0x00000007
  188. #define MACTX_USER_DESC_COMMON_RESERVED_3A_OFFSET 0x0000000c
  189. #define MACTX_USER_DESC_COMMON_RESERVED_3A_LSB 3
  190. #define MACTX_USER_DESC_COMMON_RESERVED_3A_MSB 15
  191. #define MACTX_USER_DESC_COMMON_RESERVED_3A_MASK 0x0000fff8
  192. #define MACTX_USER_DESC_COMMON_NUM_HE_SIGB_SYM_OFFSET 0x0000000c
  193. #define MACTX_USER_DESC_COMMON_NUM_HE_SIGB_SYM_LSB 16
  194. #define MACTX_USER_DESC_COMMON_NUM_HE_SIGB_SYM_MSB 20
  195. #define MACTX_USER_DESC_COMMON_NUM_HE_SIGB_SYM_MASK 0x001f0000
  196. #define MACTX_USER_DESC_COMMON_CENTER_RU_0_OFFSET 0x0000000c
  197. #define MACTX_USER_DESC_COMMON_CENTER_RU_0_LSB 21
  198. #define MACTX_USER_DESC_COMMON_CENTER_RU_0_MSB 21
  199. #define MACTX_USER_DESC_COMMON_CENTER_RU_0_MASK 0x00200000
  200. #define MACTX_USER_DESC_COMMON_CENTER_RU_1_OFFSET 0x0000000c
  201. #define MACTX_USER_DESC_COMMON_CENTER_RU_1_LSB 22
  202. #define MACTX_USER_DESC_COMMON_CENTER_RU_1_MSB 22
  203. #define MACTX_USER_DESC_COMMON_CENTER_RU_1_MASK 0x00400000
  204. #define MACTX_USER_DESC_COMMON_RESERVED_3B_OFFSET 0x0000000c
  205. #define MACTX_USER_DESC_COMMON_RESERVED_3B_LSB 23
  206. #define MACTX_USER_DESC_COMMON_RESERVED_3B_MSB 23
  207. #define MACTX_USER_DESC_COMMON_RESERVED_3B_MASK 0x00800000
  208. #define MACTX_USER_DESC_COMMON_FTM_EN_OFFSET 0x0000000c
  209. #define MACTX_USER_DESC_COMMON_FTM_EN_LSB 24
  210. #define MACTX_USER_DESC_COMMON_FTM_EN_MSB 24
  211. #define MACTX_USER_DESC_COMMON_FTM_EN_MASK 0x01000000
  212. #define MACTX_USER_DESC_COMMON_PE_NSS_OFFSET 0x0000000c
  213. #define MACTX_USER_DESC_COMMON_PE_NSS_LSB 25
  214. #define MACTX_USER_DESC_COMMON_PE_NSS_MSB 27
  215. #define MACTX_USER_DESC_COMMON_PE_NSS_MASK 0x0e000000
  216. #define MACTX_USER_DESC_COMMON_PE_LTF_SIZE_OFFSET 0x0000000c
  217. #define MACTX_USER_DESC_COMMON_PE_LTF_SIZE_LSB 28
  218. #define MACTX_USER_DESC_COMMON_PE_LTF_SIZE_MSB 29
  219. #define MACTX_USER_DESC_COMMON_PE_LTF_SIZE_MASK 0x30000000
  220. #define MACTX_USER_DESC_COMMON_PE_CONTENT_OFFSET 0x0000000c
  221. #define MACTX_USER_DESC_COMMON_PE_CONTENT_LSB 30
  222. #define MACTX_USER_DESC_COMMON_PE_CONTENT_MSB 30
  223. #define MACTX_USER_DESC_COMMON_PE_CONTENT_MASK 0x40000000
  224. #define MACTX_USER_DESC_COMMON_PE_CHAIN_CSD_EN_OFFSET 0x0000000c
  225. #define MACTX_USER_DESC_COMMON_PE_CHAIN_CSD_EN_LSB 31
  226. #define MACTX_USER_DESC_COMMON_PE_CHAIN_CSD_EN_MSB 31
  227. #define MACTX_USER_DESC_COMMON_PE_CHAIN_CSD_EN_MASK 0x80000000
  228. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_0_OFFSET 0x00000010
  229. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_0_LSB 0
  230. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_0_MSB 8
  231. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_0_MASK 0x000001ff
  232. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_1_OFFSET 0x00000010
  233. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_1_LSB 9
  234. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_1_MSB 17
  235. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_1_MASK 0x0003fe00
  236. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_0A_OFFSET 0x00000010
  237. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_0A_LSB 18
  238. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_0A_MSB 23
  239. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_0A_MASK 0x00fc0000
  240. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATIONS_01_SUBBAND80_MASK_OFFSET 0x00000010
  241. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATIONS_01_SUBBAND80_MASK_LSB 24
  242. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATIONS_01_SUBBAND80_MASK_MSB 27
  243. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATIONS_01_SUBBAND80_MASK_MASK 0x0f000000
  244. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATIONS_23_SUBBAND80_MASK_OFFSET 0x00000010
  245. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATIONS_23_SUBBAND80_MASK_LSB 28
  246. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATIONS_23_SUBBAND80_MASK_MSB 31
  247. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATIONS_23_SUBBAND80_MASK_MASK 0xf0000000
  248. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_2_OFFSET 0x00000014
  249. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_2_LSB 0
  250. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_2_MSB 8
  251. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_2_MASK 0x000001ff
  252. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_3_OFFSET 0x00000014
  253. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_3_LSB 9
  254. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_3_MSB 17
  255. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND0_3_MASK 0x0003fe00
  256. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_1A_OFFSET 0x00000014
  257. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_1A_LSB 18
  258. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_1A_MSB 31
  259. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_1A_MASK 0xfffc0000
  260. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_0_OFFSET 0x00000018
  261. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_0_LSB 0
  262. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_0_MSB 8
  263. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_0_MASK 0x000001ff
  264. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_1_OFFSET 0x00000018
  265. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_1_LSB 9
  266. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_1_MSB 17
  267. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_1_MASK 0x0003fe00
  268. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_2A_OFFSET 0x00000018
  269. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_2A_LSB 18
  270. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_2A_MSB 31
  271. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_2A_MASK 0xfffc0000
  272. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_2_OFFSET 0x0000001c
  273. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_2_LSB 0
  274. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_2_MSB 8
  275. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_2_MASK 0x000001ff
  276. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_3_OFFSET 0x0000001c
  277. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_3_LSB 9
  278. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_3_MSB 17
  279. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RU_ALLOCATION_BAND1_3_MASK 0x0003fe00
  280. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_3A_OFFSET 0x0000001c
  281. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_3A_LSB 18
  282. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_3A_MSB 31
  283. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_0123_DETAILS_RESERVED_3A_MASK 0xfffc0000
  284. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_0_OFFSET 0x00000020
  285. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_0_LSB 0
  286. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_0_MSB 8
  287. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_0_MASK 0x000001ff
  288. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_1_OFFSET 0x00000020
  289. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_1_LSB 9
  290. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_1_MSB 17
  291. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_1_MASK 0x0003fe00
  292. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_0A_OFFSET 0x00000020
  293. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_0A_LSB 18
  294. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_0A_MSB 23
  295. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_0A_MASK 0x00fc0000
  296. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATIONS_01_SUBBAND80_MASK_OFFSET 0x00000020
  297. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATIONS_01_SUBBAND80_MASK_LSB 24
  298. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATIONS_01_SUBBAND80_MASK_MSB 27
  299. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATIONS_01_SUBBAND80_MASK_MASK 0x0f000000
  300. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATIONS_23_SUBBAND80_MASK_OFFSET 0x00000020
  301. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATIONS_23_SUBBAND80_MASK_LSB 28
  302. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATIONS_23_SUBBAND80_MASK_MSB 31
  303. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATIONS_23_SUBBAND80_MASK_MASK 0xf0000000
  304. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_2_OFFSET 0x00000024
  305. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_2_LSB 0
  306. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_2_MSB 8
  307. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_2_MASK 0x000001ff
  308. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_3_OFFSET 0x00000024
  309. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_3_LSB 9
  310. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_3_MSB 17
  311. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND0_3_MASK 0x0003fe00
  312. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_1A_OFFSET 0x00000024
  313. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_1A_LSB 18
  314. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_1A_MSB 31
  315. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_1A_MASK 0xfffc0000
  316. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_0_OFFSET 0x00000028
  317. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_0_LSB 0
  318. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_0_MSB 8
  319. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_0_MASK 0x000001ff
  320. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_1_OFFSET 0x00000028
  321. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_1_LSB 9
  322. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_1_MSB 17
  323. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_1_MASK 0x0003fe00
  324. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_2A_OFFSET 0x00000028
  325. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_2A_LSB 18
  326. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_2A_MSB 31
  327. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_2A_MASK 0xfffc0000
  328. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_2_OFFSET 0x0000002c
  329. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_2_LSB 0
  330. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_2_MSB 8
  331. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_2_MASK 0x000001ff
  332. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_3_OFFSET 0x0000002c
  333. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_3_LSB 9
  334. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_3_MSB 17
  335. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RU_ALLOCATION_BAND1_3_MASK 0x0003fe00
  336. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_3A_OFFSET 0x0000002c
  337. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_3A_LSB 18
  338. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_3A_MSB 31
  339. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_4567_DETAILS_RESERVED_3A_MASK 0xfffc0000
  340. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_0_CC0_OFFSET 0x00000030
  341. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_0_CC0_LSB 0
  342. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_0_CC0_MSB 7
  343. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_0_CC0_MASK 0x000000ff
  344. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_0_CC1_OFFSET 0x00000030
  345. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_0_CC1_LSB 8
  346. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_0_CC1_MSB 15
  347. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_0_CC1_MASK 0x0000ff00
  348. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_1_CC0_OFFSET 0x00000030
  349. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_1_CC0_LSB 16
  350. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_1_CC0_MSB 23
  351. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_1_CC0_MASK 0x00ff0000
  352. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_1_CC1_OFFSET 0x00000030
  353. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_1_CC1_LSB 24
  354. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_1_CC1_MSB 31
  355. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_0_DETAILS_SUBBAND80_1_CC1_MASK 0xff000000
  356. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_0_CC0_OFFSET 0x00000034
  357. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_0_CC0_LSB 0
  358. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_0_CC0_MSB 7
  359. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_0_CC0_MASK 0x000000ff
  360. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_0_CC1_OFFSET 0x00000034
  361. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_0_CC1_LSB 8
  362. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_0_CC1_MSB 15
  363. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_0_CC1_MASK 0x0000ff00
  364. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_1_CC0_OFFSET 0x00000034
  365. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_1_CC0_LSB 16
  366. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_1_CC0_MSB 23
  367. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_1_CC0_MASK 0x00ff0000
  368. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_1_CC1_OFFSET 0x00000034
  369. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_1_CC1_LSB 24
  370. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_1_CC1_MSB 31
  371. #define MACTX_USER_DESC_COMMON_RU_ALLOCATION_160_1_DETAILS_SUBBAND80_1_CC1_MASK 0xff000000
  372. #define MACTX_USER_DESC_COMMON_NUM_DATA_SYMBOLS_OFFSET 0x00000038
  373. #define MACTX_USER_DESC_COMMON_NUM_DATA_SYMBOLS_LSB 0
  374. #define MACTX_USER_DESC_COMMON_NUM_DATA_SYMBOLS_MSB 15
  375. #define MACTX_USER_DESC_COMMON_NUM_DATA_SYMBOLS_MASK 0x0000ffff
  376. #define MACTX_USER_DESC_COMMON_NDP_RU_TONE_SET_INDEX_OFFSET 0x00000038
  377. #define MACTX_USER_DESC_COMMON_NDP_RU_TONE_SET_INDEX_LSB 16
  378. #define MACTX_USER_DESC_COMMON_NDP_RU_TONE_SET_INDEX_MSB 22
  379. #define MACTX_USER_DESC_COMMON_NDP_RU_TONE_SET_INDEX_MASK 0x007f0000
  380. #define MACTX_USER_DESC_COMMON_NDP_FEEDBACK_STATUS_OFFSET 0x00000038
  381. #define MACTX_USER_DESC_COMMON_NDP_FEEDBACK_STATUS_LSB 23
  382. #define MACTX_USER_DESC_COMMON_NDP_FEEDBACK_STATUS_MSB 23
  383. #define MACTX_USER_DESC_COMMON_NDP_FEEDBACK_STATUS_MASK 0x00800000
  384. #define MACTX_USER_DESC_COMMON_DOPPLER_INDICATION_OFFSET 0x00000038
  385. #define MACTX_USER_DESC_COMMON_DOPPLER_INDICATION_LSB 24
  386. #define MACTX_USER_DESC_COMMON_DOPPLER_INDICATION_MSB 24
  387. #define MACTX_USER_DESC_COMMON_DOPPLER_INDICATION_MASK 0x01000000
  388. #define MACTX_USER_DESC_COMMON_RESERVED_14A_OFFSET 0x00000038
  389. #define MACTX_USER_DESC_COMMON_RESERVED_14A_LSB 25
  390. #define MACTX_USER_DESC_COMMON_RESERVED_14A_MSB 31
  391. #define MACTX_USER_DESC_COMMON_RESERVED_14A_MASK 0xfe000000
  392. #define MACTX_USER_DESC_COMMON_SPATIAL_REUSE_OFFSET 0x0000003c
  393. #define MACTX_USER_DESC_COMMON_SPATIAL_REUSE_LSB 0
  394. #define MACTX_USER_DESC_COMMON_SPATIAL_REUSE_MSB 15
  395. #define MACTX_USER_DESC_COMMON_SPATIAL_REUSE_MASK 0x0000ffff
  396. #define MACTX_USER_DESC_COMMON_RESERVED_15A_OFFSET 0x0000003c
  397. #define MACTX_USER_DESC_COMMON_RESERVED_15A_LSB 16
  398. #define MACTX_USER_DESC_COMMON_RESERVED_15A_MSB 31
  399. #define MACTX_USER_DESC_COMMON_RESERVED_15A_MASK 0xffff0000
  400. #endif