rx_reo_queue.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639
  1. /*
  2. * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _RX_REO_QUEUE_H_
  19. #define _RX_REO_QUEUE_H_
  20. #if !defined(__ASSEMBLER__)
  21. #endif
  22. #include "uniform_descriptor_header.h"
  23. #define NUM_OF_DWORDS_RX_REO_QUEUE 32
  24. struct rx_reo_queue {
  25. struct uniform_descriptor_header descriptor_header;
  26. uint32_t receive_queue_number : 16,
  27. reserved_1b : 16;
  28. uint32_t vld : 1,
  29. associated_link_descriptor_counter : 2,
  30. disable_duplicate_detection : 1,
  31. soft_reorder_enable : 1,
  32. ac : 2,
  33. bar : 1,
  34. rty : 1,
  35. chk_2k_mode : 1,
  36. oor_mode : 1,
  37. ba_window_size : 10,
  38. pn_check_needed : 1,
  39. pn_shall_be_even : 1,
  40. pn_shall_be_uneven : 1,
  41. pn_handling_enable : 1,
  42. pn_size : 2,
  43. ignore_ampdu_flag : 1,
  44. reserved_2b : 4;
  45. uint32_t svld : 1,
  46. ssn : 12,
  47. current_index : 10,
  48. seq_2k_error_detected_flag : 1,
  49. pn_error_detected_flag : 1,
  50. reserved_3a : 6,
  51. pn_valid : 1;
  52. uint32_t pn_31_0 : 32;
  53. uint32_t pn_63_32 : 32;
  54. uint32_t pn_95_64 : 32;
  55. uint32_t pn_127_96 : 32;
  56. uint32_t last_rx_enqueue_timestamp : 32;
  57. uint32_t last_rx_dequeue_timestamp : 32;
  58. uint32_t ptr_to_next_aging_queue_31_0 : 32;
  59. uint32_t ptr_to_next_aging_queue_39_32 : 8,
  60. reserved_11a : 24;
  61. uint32_t ptr_to_previous_aging_queue_31_0 : 32;
  62. uint32_t ptr_to_previous_aging_queue_39_32 : 8,
  63. reserved_13a : 24;
  64. uint32_t rx_bitmap_31_0 : 32;
  65. uint32_t rx_bitmap_63_32 : 32;
  66. uint32_t rx_bitmap_95_64 : 32;
  67. uint32_t rx_bitmap_127_96 : 32;
  68. uint32_t rx_bitmap_159_128 : 32;
  69. uint32_t rx_bitmap_191_160 : 32;
  70. uint32_t rx_bitmap_223_192 : 32;
  71. uint32_t rx_bitmap_255_224 : 32;
  72. uint32_t rx_bitmap_287_256 : 32;
  73. uint32_t current_mpdu_count : 7,
  74. current_msdu_count : 25;
  75. uint32_t last_sn_reg_index : 4,
  76. timeout_count : 6,
  77. forward_due_to_bar_count : 6,
  78. duplicate_count : 16;
  79. uint32_t frames_in_order_count : 24,
  80. bar_received_count : 8;
  81. uint32_t mpdu_frames_processed_count : 32;
  82. uint32_t msdu_frames_processed_count : 32;
  83. uint32_t total_processed_byte_count : 32;
  84. uint32_t late_receive_mpdu_count : 12,
  85. window_jump_2k : 4,
  86. hole_count : 16;
  87. uint32_t reserved_30 : 32;
  88. uint32_t reserved_31 : 32;
  89. };
  90. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_OWNER_OFFSET 0x00000000
  91. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_OWNER_LSB 0
  92. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_OWNER_MSB 3
  93. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_OWNER_MASK 0x0000000f
  94. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_BUFFER_TYPE_OFFSET 0x00000000
  95. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_BUFFER_TYPE_LSB 4
  96. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_BUFFER_TYPE_MSB 7
  97. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_BUFFER_TYPE_MASK 0x000000f0
  98. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_RESERVED_0A_OFFSET 0x00000000
  99. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_RESERVED_0A_LSB 8
  100. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_RESERVED_0A_MSB 31
  101. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_RESERVED_0A_MASK 0xffffff00
  102. #define RX_REO_QUEUE_RECEIVE_QUEUE_NUMBER_OFFSET 0x00000004
  103. #define RX_REO_QUEUE_RECEIVE_QUEUE_NUMBER_LSB 0
  104. #define RX_REO_QUEUE_RECEIVE_QUEUE_NUMBER_MSB 15
  105. #define RX_REO_QUEUE_RECEIVE_QUEUE_NUMBER_MASK 0x0000ffff
  106. #define RX_REO_QUEUE_RESERVED_1B_OFFSET 0x00000004
  107. #define RX_REO_QUEUE_RESERVED_1B_LSB 16
  108. #define RX_REO_QUEUE_RESERVED_1B_MSB 31
  109. #define RX_REO_QUEUE_RESERVED_1B_MASK 0xffff0000
  110. #define RX_REO_QUEUE_VLD_OFFSET 0x00000008
  111. #define RX_REO_QUEUE_VLD_LSB 0
  112. #define RX_REO_QUEUE_VLD_MSB 0
  113. #define RX_REO_QUEUE_VLD_MASK 0x00000001
  114. #define RX_REO_QUEUE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER_OFFSET 0x00000008
  115. #define RX_REO_QUEUE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER_LSB 1
  116. #define RX_REO_QUEUE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER_MSB 2
  117. #define RX_REO_QUEUE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER_MASK 0x00000006
  118. #define RX_REO_QUEUE_DISABLE_DUPLICATE_DETECTION_OFFSET 0x00000008
  119. #define RX_REO_QUEUE_DISABLE_DUPLICATE_DETECTION_LSB 3
  120. #define RX_REO_QUEUE_DISABLE_DUPLICATE_DETECTION_MSB 3
  121. #define RX_REO_QUEUE_DISABLE_DUPLICATE_DETECTION_MASK 0x00000008
  122. #define RX_REO_QUEUE_SOFT_REORDER_ENABLE_OFFSET 0x00000008
  123. #define RX_REO_QUEUE_SOFT_REORDER_ENABLE_LSB 4
  124. #define RX_REO_QUEUE_SOFT_REORDER_ENABLE_MSB 4
  125. #define RX_REO_QUEUE_SOFT_REORDER_ENABLE_MASK 0x00000010
  126. #define RX_REO_QUEUE_AC_OFFSET 0x00000008
  127. #define RX_REO_QUEUE_AC_LSB 5
  128. #define RX_REO_QUEUE_AC_MSB 6
  129. #define RX_REO_QUEUE_AC_MASK 0x00000060
  130. #define RX_REO_QUEUE_BAR_OFFSET 0x00000008
  131. #define RX_REO_QUEUE_BAR_LSB 7
  132. #define RX_REO_QUEUE_BAR_MSB 7
  133. #define RX_REO_QUEUE_BAR_MASK 0x00000080
  134. #define RX_REO_QUEUE_RTY_OFFSET 0x00000008
  135. #define RX_REO_QUEUE_RTY_LSB 8
  136. #define RX_REO_QUEUE_RTY_MSB 8
  137. #define RX_REO_QUEUE_RTY_MASK 0x00000100
  138. #define RX_REO_QUEUE_CHK_2K_MODE_OFFSET 0x00000008
  139. #define RX_REO_QUEUE_CHK_2K_MODE_LSB 9
  140. #define RX_REO_QUEUE_CHK_2K_MODE_MSB 9
  141. #define RX_REO_QUEUE_CHK_2K_MODE_MASK 0x00000200
  142. #define RX_REO_QUEUE_OOR_MODE_OFFSET 0x00000008
  143. #define RX_REO_QUEUE_OOR_MODE_LSB 10
  144. #define RX_REO_QUEUE_OOR_MODE_MSB 10
  145. #define RX_REO_QUEUE_OOR_MODE_MASK 0x00000400
  146. #define RX_REO_QUEUE_BA_WINDOW_SIZE_OFFSET 0x00000008
  147. #define RX_REO_QUEUE_BA_WINDOW_SIZE_LSB 11
  148. #define RX_REO_QUEUE_BA_WINDOW_SIZE_MSB 20
  149. #define RX_REO_QUEUE_BA_WINDOW_SIZE_MASK 0x001ff800
  150. #define RX_REO_QUEUE_PN_CHECK_NEEDED_OFFSET 0x00000008
  151. #define RX_REO_QUEUE_PN_CHECK_NEEDED_LSB 21
  152. #define RX_REO_QUEUE_PN_CHECK_NEEDED_MSB 21
  153. #define RX_REO_QUEUE_PN_CHECK_NEEDED_MASK 0x00200000
  154. #define RX_REO_QUEUE_PN_SHALL_BE_EVEN_OFFSET 0x00000008
  155. #define RX_REO_QUEUE_PN_SHALL_BE_EVEN_LSB 22
  156. #define RX_REO_QUEUE_PN_SHALL_BE_EVEN_MSB 22
  157. #define RX_REO_QUEUE_PN_SHALL_BE_EVEN_MASK 0x00400000
  158. #define RX_REO_QUEUE_PN_SHALL_BE_UNEVEN_OFFSET 0x00000008
  159. #define RX_REO_QUEUE_PN_SHALL_BE_UNEVEN_LSB 23
  160. #define RX_REO_QUEUE_PN_SHALL_BE_UNEVEN_MSB 23
  161. #define RX_REO_QUEUE_PN_SHALL_BE_UNEVEN_MASK 0x00800000
  162. #define RX_REO_QUEUE_PN_HANDLING_ENABLE_OFFSET 0x00000008
  163. #define RX_REO_QUEUE_PN_HANDLING_ENABLE_LSB 24
  164. #define RX_REO_QUEUE_PN_HANDLING_ENABLE_MSB 24
  165. #define RX_REO_QUEUE_PN_HANDLING_ENABLE_MASK 0x01000000
  166. #define RX_REO_QUEUE_PN_SIZE_OFFSET 0x00000008
  167. #define RX_REO_QUEUE_PN_SIZE_LSB 25
  168. #define RX_REO_QUEUE_PN_SIZE_MSB 26
  169. #define RX_REO_QUEUE_PN_SIZE_MASK 0x06000000
  170. #define RX_REO_QUEUE_IGNORE_AMPDU_FLAG_OFFSET 0x00000008
  171. #define RX_REO_QUEUE_IGNORE_AMPDU_FLAG_LSB 27
  172. #define RX_REO_QUEUE_IGNORE_AMPDU_FLAG_MSB 27
  173. #define RX_REO_QUEUE_IGNORE_AMPDU_FLAG_MASK 0x08000000
  174. #define RX_REO_QUEUE_RESERVED_2B_OFFSET 0x00000008
  175. #define RX_REO_QUEUE_RESERVED_2B_LSB 28
  176. #define RX_REO_QUEUE_RESERVED_2B_MSB 31
  177. #define RX_REO_QUEUE_RESERVED_2B_MASK 0xf0000000
  178. #define RX_REO_QUEUE_SVLD_OFFSET 0x0000000c
  179. #define RX_REO_QUEUE_SVLD_LSB 0
  180. #define RX_REO_QUEUE_SVLD_MSB 0
  181. #define RX_REO_QUEUE_SVLD_MASK 0x00000001
  182. #define RX_REO_QUEUE_SSN_OFFSET 0x0000000c
  183. #define RX_REO_QUEUE_SSN_LSB 1
  184. #define RX_REO_QUEUE_SSN_MSB 12
  185. #define RX_REO_QUEUE_SSN_MASK 0x00001ffe
  186. #define RX_REO_QUEUE_CURRENT_INDEX_OFFSET 0x0000000c
  187. #define RX_REO_QUEUE_CURRENT_INDEX_LSB 13
  188. #define RX_REO_QUEUE_CURRENT_INDEX_MSB 22
  189. #define RX_REO_QUEUE_CURRENT_INDEX_MASK 0x007fe000
  190. #define RX_REO_QUEUE_SEQ_2K_ERROR_DETECTED_FLAG_OFFSET 0x0000000c
  191. #define RX_REO_QUEUE_SEQ_2K_ERROR_DETECTED_FLAG_LSB 23
  192. #define RX_REO_QUEUE_SEQ_2K_ERROR_DETECTED_FLAG_MSB 23
  193. #define RX_REO_QUEUE_SEQ_2K_ERROR_DETECTED_FLAG_MASK 0x00800000
  194. #define RX_REO_QUEUE_PN_ERROR_DETECTED_FLAG_OFFSET 0x0000000c
  195. #define RX_REO_QUEUE_PN_ERROR_DETECTED_FLAG_LSB 24
  196. #define RX_REO_QUEUE_PN_ERROR_DETECTED_FLAG_MSB 24
  197. #define RX_REO_QUEUE_PN_ERROR_DETECTED_FLAG_MASK 0x01000000
  198. #define RX_REO_QUEUE_RESERVED_3A_OFFSET 0x0000000c
  199. #define RX_REO_QUEUE_RESERVED_3A_LSB 25
  200. #define RX_REO_QUEUE_RESERVED_3A_MSB 30
  201. #define RX_REO_QUEUE_RESERVED_3A_MASK 0x7e000000
  202. #define RX_REO_QUEUE_PN_VALID_OFFSET 0x0000000c
  203. #define RX_REO_QUEUE_PN_VALID_LSB 31
  204. #define RX_REO_QUEUE_PN_VALID_MSB 31
  205. #define RX_REO_QUEUE_PN_VALID_MASK 0x80000000
  206. #define RX_REO_QUEUE_PN_31_0_OFFSET 0x00000010
  207. #define RX_REO_QUEUE_PN_31_0_LSB 0
  208. #define RX_REO_QUEUE_PN_31_0_MSB 31
  209. #define RX_REO_QUEUE_PN_31_0_MASK 0xffffffff
  210. #define RX_REO_QUEUE_PN_63_32_OFFSET 0x00000014
  211. #define RX_REO_QUEUE_PN_63_32_LSB 0
  212. #define RX_REO_QUEUE_PN_63_32_MSB 31
  213. #define RX_REO_QUEUE_PN_63_32_MASK 0xffffffff
  214. #define RX_REO_QUEUE_PN_95_64_OFFSET 0x00000018
  215. #define RX_REO_QUEUE_PN_95_64_LSB 0
  216. #define RX_REO_QUEUE_PN_95_64_MSB 31
  217. #define RX_REO_QUEUE_PN_95_64_MASK 0xffffffff
  218. #define RX_REO_QUEUE_PN_127_96_OFFSET 0x0000001c
  219. #define RX_REO_QUEUE_PN_127_96_LSB 0
  220. #define RX_REO_QUEUE_PN_127_96_MSB 31
  221. #define RX_REO_QUEUE_PN_127_96_MASK 0xffffffff
  222. #define RX_REO_QUEUE_LAST_RX_ENQUEUE_TIMESTAMP_OFFSET 0x00000020
  223. #define RX_REO_QUEUE_LAST_RX_ENQUEUE_TIMESTAMP_LSB 0
  224. #define RX_REO_QUEUE_LAST_RX_ENQUEUE_TIMESTAMP_MSB 31
  225. #define RX_REO_QUEUE_LAST_RX_ENQUEUE_TIMESTAMP_MASK 0xffffffff
  226. #define RX_REO_QUEUE_LAST_RX_DEQUEUE_TIMESTAMP_OFFSET 0x00000024
  227. #define RX_REO_QUEUE_LAST_RX_DEQUEUE_TIMESTAMP_LSB 0
  228. #define RX_REO_QUEUE_LAST_RX_DEQUEUE_TIMESTAMP_MSB 31
  229. #define RX_REO_QUEUE_LAST_RX_DEQUEUE_TIMESTAMP_MASK 0xffffffff
  230. #define RX_REO_QUEUE_PTR_TO_NEXT_AGING_QUEUE_31_0_OFFSET 0x00000028
  231. #define RX_REO_QUEUE_PTR_TO_NEXT_AGING_QUEUE_31_0_LSB 0
  232. #define RX_REO_QUEUE_PTR_TO_NEXT_AGING_QUEUE_31_0_MSB 31
  233. #define RX_REO_QUEUE_PTR_TO_NEXT_AGING_QUEUE_31_0_MASK 0xffffffff
  234. #define RX_REO_QUEUE_PTR_TO_NEXT_AGING_QUEUE_39_32_OFFSET 0x0000002c
  235. #define RX_REO_QUEUE_PTR_TO_NEXT_AGING_QUEUE_39_32_LSB 0
  236. #define RX_REO_QUEUE_PTR_TO_NEXT_AGING_QUEUE_39_32_MSB 7
  237. #define RX_REO_QUEUE_PTR_TO_NEXT_AGING_QUEUE_39_32_MASK 0x000000ff
  238. #define RX_REO_QUEUE_RESERVED_11A_OFFSET 0x0000002c
  239. #define RX_REO_QUEUE_RESERVED_11A_LSB 8
  240. #define RX_REO_QUEUE_RESERVED_11A_MSB 31
  241. #define RX_REO_QUEUE_RESERVED_11A_MASK 0xffffff00
  242. #define RX_REO_QUEUE_PTR_TO_PREVIOUS_AGING_QUEUE_31_0_OFFSET 0x00000030
  243. #define RX_REO_QUEUE_PTR_TO_PREVIOUS_AGING_QUEUE_31_0_LSB 0
  244. #define RX_REO_QUEUE_PTR_TO_PREVIOUS_AGING_QUEUE_31_0_MSB 31
  245. #define RX_REO_QUEUE_PTR_TO_PREVIOUS_AGING_QUEUE_31_0_MASK 0xffffffff
  246. #define RX_REO_QUEUE_PTR_TO_PREVIOUS_AGING_QUEUE_39_32_OFFSET 0x00000034
  247. #define RX_REO_QUEUE_PTR_TO_PREVIOUS_AGING_QUEUE_39_32_LSB 0
  248. #define RX_REO_QUEUE_PTR_TO_PREVIOUS_AGING_QUEUE_39_32_MSB 7
  249. #define RX_REO_QUEUE_PTR_TO_PREVIOUS_AGING_QUEUE_39_32_MASK 0x000000ff
  250. #define RX_REO_QUEUE_RESERVED_13A_OFFSET 0x00000034
  251. #define RX_REO_QUEUE_RESERVED_13A_LSB 8
  252. #define RX_REO_QUEUE_RESERVED_13A_MSB 31
  253. #define RX_REO_QUEUE_RESERVED_13A_MASK 0xffffff00
  254. #define RX_REO_QUEUE_RX_BITMAP_31_0_OFFSET 0x00000038
  255. #define RX_REO_QUEUE_RX_BITMAP_31_0_LSB 0
  256. #define RX_REO_QUEUE_RX_BITMAP_31_0_MSB 31
  257. #define RX_REO_QUEUE_RX_BITMAP_31_0_MASK 0xffffffff
  258. #define RX_REO_QUEUE_RX_BITMAP_63_32_OFFSET 0x0000003c
  259. #define RX_REO_QUEUE_RX_BITMAP_63_32_LSB 0
  260. #define RX_REO_QUEUE_RX_BITMAP_63_32_MSB 31
  261. #define RX_REO_QUEUE_RX_BITMAP_63_32_MASK 0xffffffff
  262. #define RX_REO_QUEUE_RX_BITMAP_95_64_OFFSET 0x00000040
  263. #define RX_REO_QUEUE_RX_BITMAP_95_64_LSB 0
  264. #define RX_REO_QUEUE_RX_BITMAP_95_64_MSB 31
  265. #define RX_REO_QUEUE_RX_BITMAP_95_64_MASK 0xffffffff
  266. #define RX_REO_QUEUE_RX_BITMAP_127_96_OFFSET 0x00000044
  267. #define RX_REO_QUEUE_RX_BITMAP_127_96_LSB 0
  268. #define RX_REO_QUEUE_RX_BITMAP_127_96_MSB 31
  269. #define RX_REO_QUEUE_RX_BITMAP_127_96_MASK 0xffffffff
  270. #define RX_REO_QUEUE_RX_BITMAP_159_128_OFFSET 0x00000048
  271. #define RX_REO_QUEUE_RX_BITMAP_159_128_LSB 0
  272. #define RX_REO_QUEUE_RX_BITMAP_159_128_MSB 31
  273. #define RX_REO_QUEUE_RX_BITMAP_159_128_MASK 0xffffffff
  274. #define RX_REO_QUEUE_RX_BITMAP_191_160_OFFSET 0x0000004c
  275. #define RX_REO_QUEUE_RX_BITMAP_191_160_LSB 0
  276. #define RX_REO_QUEUE_RX_BITMAP_191_160_MSB 31
  277. #define RX_REO_QUEUE_RX_BITMAP_191_160_MASK 0xffffffff
  278. #define RX_REO_QUEUE_RX_BITMAP_223_192_OFFSET 0x00000050
  279. #define RX_REO_QUEUE_RX_BITMAP_223_192_LSB 0
  280. #define RX_REO_QUEUE_RX_BITMAP_223_192_MSB 31
  281. #define RX_REO_QUEUE_RX_BITMAP_223_192_MASK 0xffffffff
  282. #define RX_REO_QUEUE_RX_BITMAP_255_224_OFFSET 0x00000054
  283. #define RX_REO_QUEUE_RX_BITMAP_255_224_LSB 0
  284. #define RX_REO_QUEUE_RX_BITMAP_255_224_MSB 31
  285. #define RX_REO_QUEUE_RX_BITMAP_255_224_MASK 0xffffffff
  286. #define RX_REO_QUEUE_RX_BITMAP_287_256_OFFSET 0x00000058
  287. #define RX_REO_QUEUE_RX_BITMAP_287_256_LSB 0
  288. #define RX_REO_QUEUE_RX_BITMAP_287_256_MSB 31
  289. #define RX_REO_QUEUE_RX_BITMAP_287_256_MASK 0xffffffff
  290. #define RX_REO_QUEUE_CURRENT_MPDU_COUNT_OFFSET 0x0000005c
  291. #define RX_REO_QUEUE_CURRENT_MPDU_COUNT_LSB 0
  292. #define RX_REO_QUEUE_CURRENT_MPDU_COUNT_MSB 6
  293. #define RX_REO_QUEUE_CURRENT_MPDU_COUNT_MASK 0x0000007f
  294. #define RX_REO_QUEUE_CURRENT_MSDU_COUNT_OFFSET 0x0000005c
  295. #define RX_REO_QUEUE_CURRENT_MSDU_COUNT_LSB 7
  296. #define RX_REO_QUEUE_CURRENT_MSDU_COUNT_MSB 31
  297. #define RX_REO_QUEUE_CURRENT_MSDU_COUNT_MASK 0xffffff80
  298. #define RX_REO_QUEUE_LAST_SN_REG_INDEX_OFFSET 0x00000060
  299. #define RX_REO_QUEUE_LAST_SN_REG_INDEX_LSB 0
  300. #define RX_REO_QUEUE_LAST_SN_REG_INDEX_MSB 3
  301. #define RX_REO_QUEUE_LAST_SN_REG_INDEX_MASK 0x0000000f
  302. #define RX_REO_QUEUE_TIMEOUT_COUNT_OFFSET 0x00000060
  303. #define RX_REO_QUEUE_TIMEOUT_COUNT_LSB 4
  304. #define RX_REO_QUEUE_TIMEOUT_COUNT_MSB 9
  305. #define RX_REO_QUEUE_TIMEOUT_COUNT_MASK 0x000003f0
  306. #define RX_REO_QUEUE_FORWARD_DUE_TO_BAR_COUNT_OFFSET 0x00000060
  307. #define RX_REO_QUEUE_FORWARD_DUE_TO_BAR_COUNT_LSB 10
  308. #define RX_REO_QUEUE_FORWARD_DUE_TO_BAR_COUNT_MSB 15
  309. #define RX_REO_QUEUE_FORWARD_DUE_TO_BAR_COUNT_MASK 0x0000fc00
  310. #define RX_REO_QUEUE_DUPLICATE_COUNT_OFFSET 0x00000060
  311. #define RX_REO_QUEUE_DUPLICATE_COUNT_LSB 16
  312. #define RX_REO_QUEUE_DUPLICATE_COUNT_MSB 31
  313. #define RX_REO_QUEUE_DUPLICATE_COUNT_MASK 0xffff0000
  314. #define RX_REO_QUEUE_FRAMES_IN_ORDER_COUNT_OFFSET 0x00000064
  315. #define RX_REO_QUEUE_FRAMES_IN_ORDER_COUNT_LSB 0
  316. #define RX_REO_QUEUE_FRAMES_IN_ORDER_COUNT_MSB 23
  317. #define RX_REO_QUEUE_FRAMES_IN_ORDER_COUNT_MASK 0x00ffffff
  318. #define RX_REO_QUEUE_BAR_RECEIVED_COUNT_OFFSET 0x00000064
  319. #define RX_REO_QUEUE_BAR_RECEIVED_COUNT_LSB 24
  320. #define RX_REO_QUEUE_BAR_RECEIVED_COUNT_MSB 31
  321. #define RX_REO_QUEUE_BAR_RECEIVED_COUNT_MASK 0xff000000
  322. #define RX_REO_QUEUE_MPDU_FRAMES_PROCESSED_COUNT_OFFSET 0x00000068
  323. #define RX_REO_QUEUE_MPDU_FRAMES_PROCESSED_COUNT_LSB 0
  324. #define RX_REO_QUEUE_MPDU_FRAMES_PROCESSED_COUNT_MSB 31
  325. #define RX_REO_QUEUE_MPDU_FRAMES_PROCESSED_COUNT_MASK 0xffffffff
  326. #define RX_REO_QUEUE_MSDU_FRAMES_PROCESSED_COUNT_OFFSET 0x0000006c
  327. #define RX_REO_QUEUE_MSDU_FRAMES_PROCESSED_COUNT_LSB 0
  328. #define RX_REO_QUEUE_MSDU_FRAMES_PROCESSED_COUNT_MSB 31
  329. #define RX_REO_QUEUE_MSDU_FRAMES_PROCESSED_COUNT_MASK 0xffffffff
  330. #define RX_REO_QUEUE_TOTAL_PROCESSED_BYTE_COUNT_OFFSET 0x00000070
  331. #define RX_REO_QUEUE_TOTAL_PROCESSED_BYTE_COUNT_LSB 0
  332. #define RX_REO_QUEUE_TOTAL_PROCESSED_BYTE_COUNT_MSB 31
  333. #define RX_REO_QUEUE_TOTAL_PROCESSED_BYTE_COUNT_MASK 0xffffffff
  334. #define RX_REO_QUEUE_LATE_RECEIVE_MPDU_COUNT_OFFSET 0x00000074
  335. #define RX_REO_QUEUE_LATE_RECEIVE_MPDU_COUNT_LSB 0
  336. #define RX_REO_QUEUE_LATE_RECEIVE_MPDU_COUNT_MSB 11
  337. #define RX_REO_QUEUE_LATE_RECEIVE_MPDU_COUNT_MASK 0x00000fff
  338. #define RX_REO_QUEUE_WINDOW_JUMP_2K_OFFSET 0x00000074
  339. #define RX_REO_QUEUE_WINDOW_JUMP_2K_LSB 12
  340. #define RX_REO_QUEUE_WINDOW_JUMP_2K_MSB 15
  341. #define RX_REO_QUEUE_WINDOW_JUMP_2K_MASK 0x0000f000
  342. #define RX_REO_QUEUE_HOLE_COUNT_OFFSET 0x00000074
  343. #define RX_REO_QUEUE_HOLE_COUNT_LSB 16
  344. #define RX_REO_QUEUE_HOLE_COUNT_MSB 31
  345. #define RX_REO_QUEUE_HOLE_COUNT_MASK 0xffff0000
  346. #define RX_REO_QUEUE_RESERVED_30_OFFSET 0x00000078
  347. #define RX_REO_QUEUE_RESERVED_30_LSB 0
  348. #define RX_REO_QUEUE_RESERVED_30_MSB 31
  349. #define RX_REO_QUEUE_RESERVED_30_MASK 0xffffffff
  350. #define RX_REO_QUEUE_RESERVED_31_OFFSET 0x0000007c
  351. #define RX_REO_QUEUE_RESERVED_31_LSB 0
  352. #define RX_REO_QUEUE_RESERVED_31_MSB 31
  353. #define RX_REO_QUEUE_RESERVED_31_MASK 0xffffffff
  354. #endif