1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861 |
- #ifndef __WLAN_DEFS_H__
- #define __WLAN_DEFS_H__
- #include <a_osapi.h> /* A_COMPILE_TIME_ASSERT */
- #ifndef MAX_SPATIAL_STREAM
- #define MAX_SPATIAL_STREAM 3
- #endif
- #ifdef CONFIG_160MHZ_SUPPORT
-
- #if !CONFIG_160MHZ_SUPPORT
-
-
- #undef CONFIG_160MHZ_SUPPORT
-
- #define CONFIG_160MHZ_SUPPORT_UNDEF_WAR
- #endif
- #else
-
- #if defined(AR6320) || !defined(ATH_TARGET)
-
- #define CONFIG_160MHZ_SUPPORT_UNDEF_WAR
- #endif
- #endif
- #ifndef SUPPORT_11AX
- #define SUPPORT_11AX 0
- #endif
- #define MAX_SPATIAL_STREAM_ANY_V2 4
- #define MAX_SPATIAL_STREAM_ANY_V3 8
- #define MAX_SPATIAL_STREAM_ANY MAX_SPATIAL_STREAM_ANY_V2
- #define MAX_HE_NSS 8
- #define MAX_HE_MODULATION 8
- #define MAX_HE_RU 4
- #define HE_MODULATION_NONE 7
- #define HE_PET_0_USEC 0
- #define HE_PET_8_USEC 1
- #define HE_PET_16_USEC 2
- #define DEFAULT_OFDMA_RU26_COUNT 0
- typedef enum {
- MODE_11A = 0,
- MODE_11G = 1,
- MODE_11B = 2,
- MODE_11GONLY = 3,
- MODE_11NA_HT20 = 4,
- MODE_11NG_HT20 = 5,
- MODE_11NA_HT40 = 6,
- MODE_11NG_HT40 = 7,
- MODE_11AC_VHT20 = 8,
- MODE_11AC_VHT40 = 9,
- MODE_11AC_VHT80 = 10,
- MODE_11AC_VHT20_2G = 11,
- MODE_11AC_VHT40_2G = 12,
- MODE_11AC_VHT80_2G = 13,
- #ifdef CONFIG_160MHZ_SUPPORT
- MODE_11AC_VHT80_80 = 14,
- MODE_11AC_VHT160 = 15,
- #endif
- #if SUPPORT_11AX
- MODE_11AX_HE20 = 16,
- MODE_11AX_HE40 = 17,
- MODE_11AX_HE80 = 18,
- MODE_11AX_HE80_80 = 19,
- MODE_11AX_HE160 = 20,
- MODE_11AX_HE20_2G = 21,
- MODE_11AX_HE40_2G = 22,
- MODE_11AX_HE80_2G = 23,
- #endif
- #if (defined(SUPPORT_11BE) && SUPPORT_11BE) || defined(SUPPORT_11BE_ROM)
- MODE_11BE_EHT20 = 24,
- MODE_11BE_EHT40 = 25,
- MODE_11BE_EHT80 = 26,
- MODE_11BE_EHT80_80 = 27,
- MODE_11BE_EHT160 = 28,
- MODE_11BE_EHT160_160 = 29,
- MODE_11BE_EHT320 = 30,
- MODE_11BE_EHT20_2G = 31,
- MODE_11BE_EHT40_2G = 32,
- #endif
-
- MODE_UNKNOWN,
- MODE_UNKNOWN_NO_160MHZ_SUPPORT = 14,
- MODE_UNKNOWN_160MHZ_SUPPORT = MODE_UNKNOWN,
- #ifdef ATHR_WIN_NWF
- PHY_MODE_MAX = MODE_UNKNOWN,
- PHY_MODE_MAX_NO_160_MHZ_SUPPORT = MODE_UNKNOWN_NO_160MHZ_SUPPORT,
- PHY_MODE_MAX_160_MHZ_SUPPORT = MODE_UNKNOWN_160MHZ_SUPPORT,
- #else
- MODE_MAX = MODE_UNKNOWN,
- MODE_MAX_NO_160_MHZ_SUPPORT = MODE_UNKNOWN_NO_160MHZ_SUPPORT,
- MODE_MAX_160_MHZ_SUPPORT = MODE_UNKNOWN_160MHZ_SUPPORT,
- #endif
- } WLAN_PHY_MODE;
- #if (!defined(CONFIG_160MHZ_SUPPORT)) && (!defined(SUPPORT_11AX))
- A_COMPILE_TIME_ASSERT(
- mode_unknown_value_consistency_Check,
- MODE_UNKNOWN == MODE_UNKNOWN_NO_160MHZ_SUPPORT);
- #else
- A_COMPILE_TIME_ASSERT(
- mode_unknown_value_consistency_Check,
- MODE_UNKNOWN == MODE_UNKNOWN_160MHZ_SUPPORT);
- #endif
- typedef enum {
- VHT_MODE_NONE = 0,
- VHT_MODE_20M = 1,
- VHT_MODE_40M = 2,
- VHT_MODE_80M = 3,
- VHT_MODE_160M = 4
- } VHT_OPER_MODE;
- typedef enum {
- WLAN_11A_CAPABILITY = 1,
- WLAN_11G_CAPABILITY = 2,
- WLAN_11AG_CAPABILITY = 3,
- } WLAN_CAPABILITY;
- #ifdef CONFIG_160MHZ_SUPPORT
- #define IS_MODE_VHT(mode) (((mode) == MODE_11AC_VHT20) || \
- ((mode) == MODE_11AC_VHT40) || \
- ((mode) == MODE_11AC_VHT80) || \
- ((mode) == MODE_11AC_VHT80_80) || \
- ((mode) == MODE_11AC_VHT160))
- #else
- #define IS_MODE_VHT(mode) (((mode) == MODE_11AC_VHT20) || \
- ((mode) == MODE_11AC_VHT40) || \
- ((mode) == MODE_11AC_VHT80))
- #endif
- #if SUPPORT_11AX
- #define IS_MODE_HE(mode) (((mode) == MODE_11AX_HE20) || \
- ((mode) == MODE_11AX_HE40) || \
- ((mode) == MODE_11AX_HE80) || \
- ((mode) == MODE_11AX_HE80_80) || \
- ((mode) == MODE_11AX_HE160) || \
- ((mode) == MODE_11AX_HE20_2G) || \
- ((mode) == MODE_11AX_HE40_2G) || \
- ((mode) == MODE_11AX_HE80_2G))
- #define IS_MODE_HE_5G_6G(mode) (((mode) == MODE_11AX_HE20) || \
- ((mode) == MODE_11AX_HE40) || \
- ((mode) == MODE_11AX_HE80) || \
- ((mode) == MODE_11AX_HE80_80) || \
- ((mode) == MODE_11AX_HE160))
- #define IS_MODE_HE_2G(mode) (((mode) == MODE_11AX_HE20_2G) || \
- ((mode) == MODE_11AX_HE40_2G) || \
- ((mode) == MODE_11AX_HE80_2G))
- #endif
- #if (defined(SUPPORT_11BE) && SUPPORT_11BE) || defined(SUPPORT_11BE_ROM)
- #define IS_MODE_EHT(mode) (((mode) == MODE_11BE_EHT20) || \
- ((mode) == MODE_11BE_EHT40) || \
- ((mode) == MODE_11BE_EHT80) || \
- ((mode) == MODE_11BE_EHT80_80) || \
- ((mode) == MODE_11BE_EHT160) || \
- ((mode) == MODE_11BE_EHT160_160)|| \
- ((mode) == MODE_11BE_EHT320) || \
- ((mode) == MODE_11BE_EHT20_2G) || \
- ((mode) == MODE_11BE_EHT40_2G))
- #define IS_MODE_EHT_2G(mode) (((mode) == MODE_11BE_EHT20_2G) || \
- ((mode) == MODE_11BE_EHT40_2G))
- #endif
- #define IS_MODE_VHT_2G(mode) (((mode) == MODE_11AC_VHT20_2G) || \
- ((mode) == MODE_11AC_VHT40_2G) || \
- ((mode) == MODE_11AC_VHT80_2G))
- #define IS_MODE_11A(mode) (((mode) == MODE_11A) || \
- ((mode) == MODE_11NA_HT20) || \
- ((mode) == MODE_11NA_HT40) || \
- (IS_MODE_VHT(mode)))
- #define IS_MODE_11B(mode) ((mode) == MODE_11B)
- #define IS_MODE_11G(mode) (((mode) == MODE_11G) || \
- ((mode) == MODE_11GONLY) || \
- ((mode) == MODE_11NG_HT20) || \
- ((mode) == MODE_11NG_HT40) || \
- (IS_MODE_VHT_2G(mode)))
- #define IS_MODE_11GN(mode) (((mode) == MODE_11NG_HT20) || \
- ((mode) == MODE_11NG_HT40))
- #define IS_MODE_11GONLY(mode) ((mode) == MODE_11GONLY)
- #define IS_MODE_LEGACY(phymode) ((phymode == MODE_11A) || \
- (phymode == MODE_11G) || \
- (phymode == MODE_11B) || \
- (phymode == MODE_11GONLY))
- #define IS_MODE_11N(phymode) ((phymode >= MODE_11NA_HT20) && \
- (phymode <= MODE_11NG_HT40))
- #ifdef CONFIG_160MHZ_SUPPORT
- #define IS_MODE_11AC(phymode) ((phymode >= MODE_11AC_VHT20) && \
- (phymode <= MODE_11AC_VHT160))
- #define IS_MODE_11AC_5G(phymode) ((phymode == MODE_11AC_VHT20) || \
- (phymode == MODE_11AC_VHT40) || \
- (phymode == MODE_11AC_VHT80) || \
- (phymode == MODE_11AC_VHT80_80) || \
- (phymode == MODE_11AC_VHT160))
- #else
- #define IS_MODE_11AC(phymode) ((phymode >= MODE_11AC_VHT20) && \
- (phymode <= MODE_11AC_VHT80_2G))
- #define IS_MODE_11AC_5G(phymode) ((phymode == MODE_11AC_VHT20) || \
- (phymode == MODE_11AC_VHT40) || \
- (phymode == MODE_11AC_VHT80))
- #endif
- #if SUPPORT_11AX
- #define IS_MODE_80MHZ(phymode) ((phymode == MODE_11AC_VHT80_2G) || \
- (phymode == MODE_11AC_VHT80) || \
- (phymode == MODE_11AX_HE80) || \
- (phymode == MODE_11AX_HE80_2G))
- #define IS_MODE_40MHZ(phymode) ((phymode == MODE_11AC_VHT40_2G) || \
- (phymode == MODE_11AC_VHT40) || \
- (phymode == MODE_11NG_HT40) || \
- (phymode == MODE_11NA_HT40) || \
- (phymode == MODE_11AX_HE40) || \
- (phymode == MODE_11AX_HE40_2G))
- #else
- #define IS_MODE_80MHZ(phymode) ((phymode == MODE_11AC_VHT80_2G) || \
- (phymode == MODE_11AC_VHT80))
- #define IS_MODE_40MHZ(phymode) ((phymode == MODE_11AC_VHT40_2G) || \
- (phymode == MODE_11AC_VHT40) || \
- (phymode == MODE_11NG_HT40) || \
- (phymode == MODE_11NA_HT40))
- #endif
- enum {
- REGDMN_MODE_11A_BIT = 0,
- REGDMN_MODE_TURBO_BIT = 1,
- REGDMN_MODE_11B_BIT = 2,
- REGDMN_MODE_PUREG_BIT = 3,
- REGDMN_MODE_11G_BIT = 3,
-
- REGDMN_MODE_108G_BIT = 5,
- REGDMN_MODE_108A_BIT = 6,
-
- REGDMN_MODE_XR_BIT = 8,
- REGDMN_MODE_11A_HALF_RATE_BIT = 9,
- REGDMN_MODE_11A_QUARTER_RATE_BIT = 10,
- REGDMN_MODE_11NG_HT20_BIT = 11,
- REGDMN_MODE_11NA_HT20_BIT = 12,
- REGDMN_MODE_11NG_HT40PLUS_BIT = 13,
- REGDMN_MODE_11NG_HT40MINUS_BIT = 14,
- REGDMN_MODE_11NA_HT40PLUS_BIT = 15,
- REGDMN_MODE_11NA_HT40MINUS_BIT = 16,
- REGDMN_MODE_11AC_VHT20_BIT = 17,
- REGDMN_MODE_11AC_VHT40PLUS_BIT = 18,
- REGDMN_MODE_11AC_VHT40MINUS_BIT = 19,
- REGDMN_MODE_11AC_VHT80_BIT = 20,
- REGDMN_MODE_11AC_VHT20_2G_BIT = 21,
- REGDMN_MODE_11AC_VHT40_2G_BIT = 22,
- REGDMN_MODE_11AC_VHT80_2G_BIT = 23,
- REGDMN_MODE_11AC_VHT160_BIT = 24,
- REGDMN_MODE_11AC_VHT40_2GPLUS_BIT = 25,
- REGDMN_MODE_11AC_VHT40_2GMINUS_BIT = 26,
- REGDMN_MODE_11AC_VHT80_80_BIT = 27,
-
- REGDMN_MODE_11AXG_HE20_BIT = 32,
- REGDMN_MODE_11AXA_HE20_BIT = 33,
- REGDMN_MODE_11AXG_HE40PLUS_BIT = 34,
- REGDMN_MODE_11AXG_HE40MINUS_BIT = 35,
- REGDMN_MODE_11AXA_HE40PLUS_BIT = 36,
- REGDMN_MODE_11AXA_HE40MINUS_BIT = 37,
- REGDMN_MODE_11AXA_HE80_BIT = 38,
- REGDMN_MODE_11AXA_HE160_BIT = 39,
- REGDMN_MODE_11AXA_HE80_80_BIT = 40,
- REGDMN_MODE_11BEG_EHT20_BIT = 41,
- REGDMN_MODE_11BEA_EHT20_BIT = 42,
- REGDMN_MODE_11BEG_EHT40PLUS_BIT = 43,
- REGDMN_MODE_11BEG_EHT40MINUS_BIT = 44,
- REGDMN_MODE_11BEA_EHT40PLUS_BIT = 45,
- REGDMN_MODE_11BEA_EHT40MINUS_BIT = 46,
- REGDMN_MODE_11BEA_EHT80_BIT = 47,
- REGDMN_MODE_11BEA_EHT160_BIT = 48,
- REGDMN_MODE_11BEA_EHT320_BIT = 49,
- };
- enum {
- REGDMN_MODE_11A = 1 << REGDMN_MODE_11A_BIT,
- REGDMN_MODE_TURBO = 1 << REGDMN_MODE_TURBO_BIT,
- REGDMN_MODE_11B = 1 << REGDMN_MODE_11B_BIT,
- REGDMN_MODE_PUREG = 1 << REGDMN_MODE_PUREG_BIT,
- REGDMN_MODE_11G = 1 << REGDMN_MODE_11G_BIT,
- REGDMN_MODE_108G = 1 << REGDMN_MODE_108G_BIT,
- REGDMN_MODE_108A = 1 << REGDMN_MODE_108A_BIT,
- REGDMN_MODE_XR = 1 << REGDMN_MODE_XR_BIT,
- REGDMN_MODE_11A_HALF_RATE = 1 << REGDMN_MODE_11A_HALF_RATE_BIT,
- REGDMN_MODE_11A_QUARTER_RATE = 1 << REGDMN_MODE_11A_QUARTER_RATE_BIT,
- REGDMN_MODE_11NG_HT20 = 1 << REGDMN_MODE_11NG_HT20_BIT,
- REGDMN_MODE_11NA_HT20 = 1 << REGDMN_MODE_11NA_HT20_BIT,
- REGDMN_MODE_11NG_HT40PLUS = 1 << REGDMN_MODE_11NG_HT40PLUS_BIT,
- REGDMN_MODE_11NG_HT40MINUS = 1 << REGDMN_MODE_11NG_HT40MINUS_BIT,
- REGDMN_MODE_11NA_HT40PLUS = 1 << REGDMN_MODE_11NA_HT40PLUS_BIT,
- REGDMN_MODE_11NA_HT40MINUS = 1 << REGDMN_MODE_11NA_HT40MINUS_BIT,
- REGDMN_MODE_11AC_VHT20 = 1 << REGDMN_MODE_11AC_VHT20_BIT,
- REGDMN_MODE_11AC_VHT40PLUS = 1 << REGDMN_MODE_11AC_VHT40PLUS_BIT,
- REGDMN_MODE_11AC_VHT40MINUS = 1 << REGDMN_MODE_11AC_VHT40MINUS_BIT,
- REGDMN_MODE_11AC_VHT80 = 1 << REGDMN_MODE_11AC_VHT80_BIT,
- REGDMN_MODE_11AC_VHT20_2G = 1 << REGDMN_MODE_11AC_VHT20_2G_BIT,
- REGDMN_MODE_11AC_VHT40_2G = 1 << REGDMN_MODE_11AC_VHT40_2G_BIT,
- REGDMN_MODE_11AC_VHT80_2G = 1 << REGDMN_MODE_11AC_VHT80_2G_BIT,
- REGDMN_MODE_11AC_VHT160 = 1 << REGDMN_MODE_11AC_VHT160_BIT,
- REGDMN_MODE_11AC_VHT40_2GPLUS = 1 << REGDMN_MODE_11AC_VHT40_2GPLUS_BIT,
- REGDMN_MODE_11AC_VHT40_2GMINUS = 1 << REGDMN_MODE_11AC_VHT40_2GMINUS_BIT,
- REGDMN_MODE_11AC_VHT80_80 = 1 << REGDMN_MODE_11AC_VHT80_80_BIT,
- };
- enum {
- REGDMN_MODE_U32_11AXG_HE20 = 1 << (REGDMN_MODE_11AXG_HE20_BIT - 32),
- REGDMN_MODE_U32_11AXA_HE20 = 1 << (REGDMN_MODE_11AXA_HE20_BIT - 32),
- REGDMN_MODE_U32_11AXG_HE40PLUS = 1 << (REGDMN_MODE_11AXG_HE40PLUS_BIT - 32),
- REGDMN_MODE_U32_11AXG_HE40MINUS = 1 << (REGDMN_MODE_11AXG_HE40MINUS_BIT - 32),
- REGDMN_MODE_U32_11AXA_HE40PLUS = 1 << (REGDMN_MODE_11AXA_HE40PLUS_BIT - 32),
- REGDMN_MODE_U32_11AXA_HE40MINUS = 1 << (REGDMN_MODE_11AXA_HE40MINUS_BIT - 32),
- REGDMN_MODE_U32_11AXA_HE80 = 1 << (REGDMN_MODE_11AXA_HE80_BIT - 32),
- REGDMN_MODE_U32_11AXA_HE160 = 1 << (REGDMN_MODE_11AXA_HE160_BIT - 32),
- REGDMN_MODE_U32_11AXA_HE80_80 = 1 << (REGDMN_MODE_11AXA_HE80_80_BIT - 32),
- REGDMN_MODE_U32_11BEG_EHT20 = 1 << (REGDMN_MODE_11BEG_EHT20_BIT - 32),
- REGDMN_MODE_U32_11BEA_EHT20 = 1 << (REGDMN_MODE_11BEA_EHT20_BIT - 32),
- REGDMN_MODE_U32_11BEG_EHT40PLUS = 1 << (REGDMN_MODE_11BEG_EHT40PLUS_BIT - 32),
- REGDMN_MODE_U32_11BEG_EHT40MINUS = 1 << (REGDMN_MODE_11BEG_EHT40MINUS_BIT - 32),
- REGDMN_MODE_U32_11BEA_EHT40PLUS = 1 << (REGDMN_MODE_11BEA_EHT40PLUS_BIT - 32),
- REGDMN_MODE_U32_11BEA_EHT40MINUS = 1 << (REGDMN_MODE_11BEA_EHT40MINUS_BIT - 32),
- REGDMN_MODE_U32_11BEA_EHT80 = 1 << (REGDMN_MODE_11BEA_EHT80_BIT - 32),
- REGDMN_MODE_U32_11BEA_EHT160 = 1 << (REGDMN_MODE_11BEA_EHT160_BIT - 32),
- REGDMN_MODE_U32_11BEA_EHT320 = 1 << (REGDMN_MODE_11BEA_EHT320_BIT - 32),
- };
- #define REGDMN_MODE_ALL (0xFFFFFFFF)
- #define REGDMN_CAP1_CHAN_HALF_RATE 0x00000001
- #define REGDMN_CAP1_CHAN_QUARTER_RATE 0x00000002
- #define REGDMN_CAP1_CHAN_HAL49GHZ 0x00000004
- #define REGDMN_EEPROM_EEREGCAP_EN_FCC_MIDBAND 0x0040
- #define REGDMN_EEPROM_EEREGCAP_EN_KK_U1_EVEN 0x0080
- #define REGDMN_EEPROM_EEREGCAP_EN_KK_U2 0x0100
- #define REGDMN_EEPROM_EEREGCAP_EN_KK_MIDBAND 0x0200
- #define REGDMN_EEPROM_EEREGCAP_EN_KK_U1_ODD 0x0400
- #define REGDMN_EEPROM_EEREGCAP_EN_KK_NEW_11A 0x0800
- typedef struct {
- A_UINT32 tlv_header;
- A_UINT32 eeprom_rd;
- A_UINT32 eeprom_rd_ext;
- A_UINT32 regcap1;
- A_UINT32 regcap2;
- A_UINT32 wireless_modes;
- A_UINT32 low_2ghz_chan;
- A_UINT32 high_2ghz_chan;
- A_UINT32 low_5ghz_chan;
- A_UINT32 high_5ghz_chan;
- A_UINT32 wireless_modes_ext;
- A_UINT32 low_2ghz_chan_ext;
- A_UINT32 high_2ghz_chan_ext;
- A_UINT32 low_5ghz_chan_ext;
- A_UINT32 high_5ghz_chan_ext;
- } HAL_REG_CAPABILITIES;
- #ifdef NUM_SPATIAL_STREAM
- #if !((NUM_SPATIAL_STREAM > 4) || SUPPORT_11AX)
- #ifndef CONFIG_MOVE_RC_STRUCT_TO_MACCORE
- #if (NUM_SPATIAL_STREAM > 3)
- #define A_RATEMASK A_UINT64
- #else
- #define A_RATEMASK A_UINT32
- #endif
- #endif
- typedef A_UINT8 A_RATE;
- typedef A_UINT8 A_RATECODE;
- #define A_RATEMASK_NUM_OCTET (sizeof (A_RATEMASK))
- #define A_RATEMASK_NUM_BITS ((sizeof (A_RATEMASK)) << 3)
- typedef struct {
- A_RATECODE rateCode;
- A_UINT8 flags;
- } RATE_CODE;
- typedef struct {
- RATE_CODE ptx_rc;
- A_UINT8 reserved[2];
- A_UINT32 flags;
- A_UINT32 num_enqued;
- A_UINT32 num_retries;
- A_UINT32 num_failed;
- A_UINT32 ack_rssi;
- A_UINT32 time_stamp ;
- A_UINT32 is_probe;
- A_UINT32 ba_win_size;
- A_UINT32 failed_ba_bmap_0_31;
- A_UINT32 failed_ba_bmap_32_63;
- A_UINT32 bmap_tried_0_31;
- A_UINT32 bmap_tried_32_63;
- } RC_TX_DONE_PARAMS;
- #define RC_SET_TX_DONE_INFO(_dst, _rc, _f, _nq, _nr, _nf, _rssi, _ts) \
- do { \
- (_dst).ptx_rc.rateCode = (_rc).rateCode; \
- (_dst).ptx_rc.flags = (_rc).flags; \
- (_dst).flags = (_f); \
- (_dst).num_enqued = (_nq); \
- (_dst).num_retries = (_nr); \
- (_dst).num_failed = (_nf); \
- (_dst).ack_rssi = (_rssi); \
- (_dst).time_stamp = (_ts); \
- } while (0)
- #define RC_SET_TXBF_DONE_INFO(_dst, _f) \
- do { \
- (_dst).flags |= (_f); \
- } while (0)
- #define NUM_SCHED_ENTRIES 2
- #endif
- #endif
- #define NUM_DYN_BW_MAX 4
- #ifndef NUM_DYN_BW
- #define NUM_DYN_BW 3
- #endif
- #define NUM_DYN_BW_MASK 0x3
- #define PROD_SCHED_BW_ENTRIES (NUM_SCHED_ENTRIES * NUM_DYN_BW)
- #if NUM_DYN_BW > 5
- #error "Extend rate table module first"
- #endif
- #define MAX_IBSS_PEERS 32
- #ifdef NUM_SPATIAL_STREAM
- #ifndef CONFIG_MOVE_RC_STRUCT_TO_MACCORE
- #if !((NUM_SPATIAL_STREAM > 4) || SUPPORT_11AX)
- #if defined(CONFIG_AR900B_SUPPORT) || defined(AR900B)
- typedef struct{
- A_UINT32 psdu_len[NUM_DYN_BW * NUM_SCHED_ENTRIES];
- A_UINT16 flags[NUM_SCHED_ENTRIES][NUM_DYN_BW];
- A_RATE rix[NUM_SCHED_ENTRIES][NUM_DYN_BW];
- A_UINT8 tpc[NUM_SCHED_ENTRIES][NUM_DYN_BW];
- A_UINT32 antmask[NUM_SCHED_ENTRIES];
- A_UINT8 num_mpdus[NUM_DYN_BW * NUM_SCHED_ENTRIES];
- A_UINT16 txbf_cv_len;
- A_UINT32 txbf_cv_ptr;
- A_UINT16 txbf_flags;
- A_UINT16 txbf_cv_size;
- A_UINT8 txbf_nc_idx;
- A_UINT8 tries[NUM_SCHED_ENTRIES];
- A_UINT8 bw_mask[NUM_SCHED_ENTRIES];
- A_UINT8 max_bw[NUM_SCHED_ENTRIES];
- A_UINT8 num_sched_entries;
- A_UINT8 paprd_mask;
- A_RATE rts_rix;
- A_UINT8 sh_pream;
- A_UINT8 min_spacing_1_4_us;
- A_UINT8 fixed_delims;
- A_UINT8 bw_in_service;
- A_RATE probe_rix;
- A_UINT8 num_valid_rates;
- A_UINT8 rtscts_tpc;
- A_UINT8 dd_profile;
- } RC_TX_RATE_SCHEDULE;
- #else
- typedef struct{
- A_UINT32 psdu_len[NUM_DYN_BW * NUM_SCHED_ENTRIES];
- A_UINT16 flags[NUM_DYN_BW * NUM_SCHED_ENTRIES];
- A_RATE rix[NUM_DYN_BW * NUM_SCHED_ENTRIES];
- A_UINT8 tpc[NUM_DYN_BW * NUM_SCHED_ENTRIES];
- A_UINT8 num_mpdus[NUM_DYN_BW * NUM_SCHED_ENTRIES];
- A_UINT32 antmask[NUM_SCHED_ENTRIES];
- A_UINT32 txbf_cv_ptr;
- A_UINT16 txbf_cv_len;
- A_UINT8 tries[NUM_SCHED_ENTRIES];
- A_UINT8 num_valid_rates;
- A_UINT8 paprd_mask;
- A_RATE rts_rix;
- A_UINT8 sh_pream;
- A_UINT8 min_spacing_1_4_us;
- A_UINT8 fixed_delims;
- A_UINT8 bw_in_service;
- A_RATE probe_rix;
- } RC_TX_RATE_SCHEDULE;
- #endif
- typedef struct{
- A_UINT16 flags[NUM_DYN_BW * NUM_SCHED_ENTRIES];
- A_RATE rix[NUM_DYN_BW * NUM_SCHED_ENTRIES];
- #ifdef DYN_TPC_ENABLE
- A_UINT8 tpc[NUM_DYN_BW * NUM_SCHED_ENTRIES];
- #endif
- #ifdef SECTORED_ANTENNA
- A_UINT32 antmask[NUM_SCHED_ENTRIES];
- #endif
- A_UINT8 tries[NUM_SCHED_ENTRIES];
- A_UINT8 num_valid_rates;
- A_RATE rts_rix;
- A_UINT8 sh_pream;
- A_UINT8 bw_in_service;
- A_RATE probe_rix;
- A_UINT8 dd_profile;
- } RC_TX_RATE_INFO;
- #endif
- #endif
- #endif
- #ifndef CONFIG_160MHZ_SUPPORT
- #define WHAL_RC_INIT_RC_MASKS(_rm) do { \
- _rm[WHAL_RC_MASK_IDX_NON_HT] = A_RATEMASK_OFDM_CCK; \
- _rm[WHAL_RC_MASK_IDX_HT_20] = A_RATEMASK_HT_20; \
- _rm[WHAL_RC_MASK_IDX_HT_40] = A_RATEMASK_HT_40; \
- _rm[WHAL_RC_MASK_IDX_VHT_20] = A_RATEMASK_VHT_20; \
- _rm[WHAL_RC_MASK_IDX_VHT_40] = A_RATEMASK_VHT_40; \
- _rm[WHAL_RC_MASK_IDX_VHT_80] = A_RATEMASK_VHT_80; \
- } while (0)
- #endif
- typedef struct {
- A_UINT32 tlv_header;
-
- A_UINT32 req_id;
-
- A_UINT32 ptr;
-
- A_UINT32 size;
-
- A_UINT32 ptr_high;
- } wlan_host_memory_chunk;
- #define NUM_UNITS_IS_NUM_VDEVS 0x1
- #define NUM_UNITS_IS_NUM_PEERS 0x2
- #define NUM_UNITS_IS_NUM_ACTIVE_PEERS 0x4
- #define REQ_TO_HOST_FOR_CONT_MEMORY 0x8
- typedef struct {
- A_UINT32 tlv_header;
-
- A_UINT32 req_id;
-
- A_UINT32 unit_size;
-
- A_UINT32 num_unit_info;
-
- A_UINT32 num_units;
- } wlan_host_mem_req;
- typedef enum {
- IGNORE_DTIM = 0x01,
- NORMAL_DTIM = 0x02,
- STICK_DTIM = 0x03,
- AUTO_DTIM = 0x04,
- } BEACON_DTIM_POLICY;
- #define TOTAL_VOW_ALLOCABLE 2400
- #define VOW_DESC_GRAB_MAX 800
- #define VOW_GET_NUM_VI_STA(vow_config) (((vow_config) & 0xffff0000) >> 16)
- #define VOW_GET_DESC_PER_VI_STA(vow_config) ((vow_config) & 0x0000ffff)
- #define MSDU_DESC_SIZE 20
- #define MEMORY_REQ_FOR_PEER 800
- struct wlan_dbg_tx_stats_v1 {
-
- A_INT32 comp_queued;
-
- A_INT32 comp_delivered;
-
- A_INT32 msdu_enqued;
-
- A_INT32 mpdu_enqued;
-
- A_INT32 wmm_drop;
-
- A_INT32 local_enqued;
-
- A_INT32 local_freed;
-
- A_INT32 hw_queued;
-
- A_INT32 hw_reaped;
-
- A_INT32 underrun;
-
- A_INT32 tx_abort;
-
- A_INT32 mpdus_requed;
-
- A_UINT32 tx_ko;
-
- A_UINT32 data_rc;
-
- A_UINT32 self_triggers;
-
- A_UINT32 sw_retry_failure;
-
- A_UINT32 illgl_rate_phy_err;
-
- A_UINT32 pdev_cont_xretry;
-
- A_UINT32 pdev_tx_timeout;
-
- A_UINT32 pdev_resets;
-
- A_UINT32 stateless_tid_alloc_failure;
-
- A_UINT32 phy_underrun;
-
- A_UINT32 txop_ovf;
- };
- struct wlan_dbg_tx_stats_v2 {
-
- A_INT32 comp_queued;
-
- A_INT32 comp_delivered;
-
- A_INT32 msdu_enqued;
-
- A_INT32 mpdu_enqued;
-
- A_INT32 wmm_drop;
-
- A_INT32 local_enqued;
-
- A_INT32 local_freed;
-
- A_INT32 hw_queued;
-
- A_INT32 hw_reaped;
-
- A_INT32 underrun;
-
- A_UINT32 hw_paused;
-
- A_INT32 tx_abort;
-
- A_INT32 mpdus_requed;
-
- A_UINT32 tx_ko;
- A_UINT32 tx_xretry;
-
- A_UINT32 data_rc;
-
- A_UINT32 self_triggers;
-
- A_UINT32 sw_retry_failure;
-
- A_UINT32 illgl_rate_phy_err;
-
- A_UINT32 pdev_cont_xretry;
-
- A_UINT32 pdev_tx_timeout;
-
- A_UINT32 pdev_resets;
-
- A_UINT32 stateless_tid_alloc_failure;
-
- A_UINT32 phy_underrun;
-
- A_UINT32 txop_ovf;
-
- A_UINT32 seq_posted;
-
- A_UINT32 seq_failed_queueing;
-
- A_UINT32 seq_completed;
-
- A_UINT32 seq_restarted;
-
- A_UINT32 mu_seq_posted;
-
- A_INT32 mpdus_sw_flush;
-
- A_INT32 mpdus_hw_filter;
-
- A_INT32 mpdus_truncated;
-
- A_INT32 mpdus_ack_failed;
-
- A_INT32 mpdus_expired;
- };
- #if defined(AR900B)
- #define wlan_dbg_tx_stats wlan_dbg_tx_stats_v2
- #else
- #define wlan_dbg_tx_stats wlan_dbg_tx_stats_v1
- #endif
- struct wlan_dbg_rx_stats_v1 {
-
- A_INT32 mid_ppdu_route_change;
-
- A_INT32 status_rcvd;
-
- A_INT32 r0_frags;
- A_INT32 r1_frags;
- A_INT32 r2_frags;
- A_INT32 r3_frags;
-
- A_INT32 htt_msdus;
- A_INT32 htt_mpdus;
-
- A_INT32 loc_msdus;
- A_INT32 loc_mpdus;
-
- A_INT32 oversize_amsdu;
-
- A_INT32 phy_errs;
-
- A_INT32 phy_err_drop;
-
- A_INT32 mpdu_errs;
- };
- struct wlan_dbg_rx_stats_v2 {
-
- A_INT32 mid_ppdu_route_change;
-
- A_INT32 status_rcvd;
-
- A_INT32 r0_frags;
- A_INT32 r1_frags;
- A_INT32 r2_frags;
- A_INT32 r3_frags;
-
- A_INT32 htt_msdus;
- A_INT32 htt_mpdus;
-
- A_INT32 loc_msdus;
- A_INT32 loc_mpdus;
-
- A_INT32 oversize_amsdu;
-
- A_INT32 phy_errs;
-
- A_INT32 phy_err_drop;
-
- A_INT32 mpdu_errs;
-
- A_INT32 rx_ovfl_errs;
- };
- #if defined(AR900B)
- #define wlan_dbg_rx_stats wlan_dbg_rx_stats_v2
- #else
- #define wlan_dbg_rx_stats wlan_dbg_rx_stats_v1
- #endif
- struct wlan_dbg_mem_stats {
- A_UINT32 iram_free_size;
- A_UINT32 dram_free_size;
- };
- struct wlan_dbg_peer_stats {
- A_INT32 dummy;
- };
- typedef struct {
- A_UINT32 mcs[10];
- A_UINT32 sgi[10];
- A_UINT32 nss[4];
- A_UINT32 nsts;
- A_UINT32 stbc[10];
- A_UINT32 bw[3];
- A_UINT32 pream[6];
- A_UINT32 ldpc;
- A_UINT32 txbf;
- A_UINT32 mgmt_rssi;
- A_UINT32 data_rssi;
- A_UINT32 rssi_chain0;
- A_UINT32 rssi_chain1;
- A_UINT32 rssi_chain2;
- } wlan_dbg_rx_rate_info_v1a_t;
- typedef struct {
- A_UINT32 mcs[10];
- A_UINT32 sgi[10];
- A_UINT32 nss[4];
- A_UINT32 nsts;
- A_UINT32 stbc[10];
- A_UINT32 bw[3];
- A_UINT32 pream[6];
- A_UINT32 ldpc;
- A_UINT32 txbf;
- A_UINT32 mgmt_rssi;
- A_UINT32 data_rssi;
- A_UINT32 rssi_chain0;
- A_UINT32 rssi_chain1;
- A_UINT32 rssi_chain2;
- A_UINT32 rssi_chain3;
- } wlan_dbg_rx_rate_info_v1b_t;
- #if defined(AR900B)
- #define wlan_dbg_rx_rate_info_t wlan_dbg_rx_rate_info_v1b_t
- #else
- #define wlan_dbg_rx_rate_info_t wlan_dbg_rx_rate_info_v1a_t
- #endif
- typedef struct {
- A_UINT32 mcs[10];
- A_UINT32 sgi[10];
- #if defined(CONFIG_AR900B_SUPPORT) || defined(AR900B)
- A_UINT32 nss[4];
- #else
- A_UINT32 nss[3];
- #endif
- A_UINT32 stbc[10];
- A_UINT32 bw[3];
- A_UINT32 pream[4];
- A_UINT32 ldpc;
- A_UINT32 rts_cnt;
- A_UINT32 ack_rssi;
- } wlan_dbg_tx_rate_info_t ;
- #define WLAN_MAX_MCS 10
- typedef struct {
- A_UINT32 mcs[WLAN_MAX_MCS];
- A_UINT32 sgi[WLAN_MAX_MCS];
- A_UINT32 nss[MAX_SPATIAL_STREAM_ANY_V2];
- A_UINT32 nsts;
- A_UINT32 stbc[WLAN_MAX_MCS];
- A_UINT32 bw[NUM_DYN_BW_MAX];
- A_UINT32 pream[6];
- A_UINT32 ldpc;
- A_UINT32 txbf;
- A_UINT32 mgmt_rssi;
- A_UINT32 data_rssi;
- A_UINT32 rssi_chain0;
- A_UINT32 rssi_chain1;
- A_UINT32 rssi_chain2;
- A_UINT32 rssi_chain3;
- A_UINT32 reserved[8];
- } wlan_dbg_rx_rate_info_v2_t;
- typedef struct {
- A_UINT32 mcs[WLAN_MAX_MCS];
- A_UINT32 sgi[WLAN_MAX_MCS];
- A_UINT32 nss[MAX_SPATIAL_STREAM_ANY_V2];
- A_UINT32 stbc[WLAN_MAX_MCS];
- A_UINT32 bw[NUM_DYN_BW_MAX];
- A_UINT32 pream[4];
- A_UINT32 ldpc;
- A_UINT32 rts_cnt;
- A_UINT32 ack_rssi;
- A_UINT32 reserved[8];
- } wlan_dbg_tx_rate_info_v2_t;
- typedef struct {
- A_UINT32 mcs[WLAN_MAX_MCS];
- A_UINT32 sgi[WLAN_MAX_MCS];
- A_UINT32 nss[MAX_SPATIAL_STREAM_ANY_V3];
- A_UINT32 nsts;
- A_UINT32 stbc[WLAN_MAX_MCS];
- A_UINT32 bw[NUM_DYN_BW_MAX];
- A_UINT32 pream[6];
- A_UINT32 ldpc;
- A_UINT32 txbf;
- A_UINT32 mgmt_rssi;
- A_UINT32 data_rssi;
- A_UINT32 rssi_chain0;
- A_UINT32 rssi_chain1;
- A_UINT32 rssi_chain2;
- A_UINT32 rssi_chain3;
- A_UINT32 reserved[8];
- } wlan_dbg_rx_rate_info_v3_t;
- typedef struct {
- A_UINT32 mcs[WLAN_MAX_MCS];
- A_UINT32 sgi[WLAN_MAX_MCS];
- A_UINT32 nss[MAX_SPATIAL_STREAM_ANY_V3];
- A_UINT32 stbc[WLAN_MAX_MCS];
- A_UINT32 bw[NUM_DYN_BW_MAX];
- A_UINT32 pream[4];
- A_UINT32 ldpc;
- A_UINT32 rts_cnt;
- A_UINT32 ack_rssi;
- A_UINT32 reserved[8];
- } wlan_dbg_tx_rate_info_v3_t;
- #define WHAL_DBG_PHY_ERR_MAXCNT 18
- #define WHAL_DBG_SIFS_STATUS_MAXCNT 8
- #define WHAL_DBG_SIFS_ERR_MAXCNT 8
- #define WHAL_DBG_CMD_RESULT_MAXCNT 11
- #define WHAL_DBG_CMD_STALL_ERR_MAXCNT 4
- #define WHAL_DBG_FLUSH_REASON_MAXCNT 40
- typedef enum {
- WIFI_URRN_STATS_FIRST_PKT,
- WIFI_URRN_STATS_BETWEEN_MPDU,
- WIFI_URRN_STATS_WITHIN_MPDU,
- WHAL_MAX_URRN_STATS
- } wifi_urrn_type_t;
- typedef struct wlan_dbg_txbf_snd_stats {
- A_UINT32 cbf_20[4];
- A_UINT32 cbf_40[4];
- A_UINT32 cbf_80[4];
- A_UINT32 sounding[9];
- A_UINT32 cbf_160[4];
- } wlan_dbg_txbf_snd_stats_t;
- typedef struct wlan_dbg_wifi2_error_stats {
- A_UINT32 urrn_stats[WHAL_MAX_URRN_STATS];
- A_UINT32 flush_errs[WHAL_DBG_FLUSH_REASON_MAXCNT];
- A_UINT32 schd_stall_errs[WHAL_DBG_CMD_STALL_ERR_MAXCNT];
- A_UINT32 schd_cmd_result[WHAL_DBG_CMD_RESULT_MAXCNT];
- A_UINT32 sifs_status[WHAL_DBG_SIFS_STATUS_MAXCNT];
- A_UINT8 phy_errs[WHAL_DBG_PHY_ERR_MAXCNT];
- A_UINT32 rx_rate_inval;
- } wlan_dbg_wifi2_error_stats_t;
- typedef struct wlan_dbg_wifi2_error2_stats {
- A_UINT32 schd_errs[WHAL_DBG_CMD_STALL_ERR_MAXCNT];
- A_UINT32 sifs_errs[WHAL_DBG_SIFS_ERR_MAXCNT];
- } wlan_dbg_wifi2_error2_stats_t;
- #define WLAN_DBG_STATS_SIZE_TXBF_VHT 10
- #define WLAN_DBG_STATS_SIZE_TXBF_HT 8
- #define WLAN_DBG_STATS_SIZE_TXBF_OFDM 8
- #define WLAN_DBG_STATS_SIZE_TXBF_CCK 7
- typedef struct wlan_dbg_txbf_data_stats {
- A_UINT32 tx_txbf_vht[WLAN_DBG_STATS_SIZE_TXBF_VHT];
- A_UINT32 rx_txbf_vht[WLAN_DBG_STATS_SIZE_TXBF_VHT];
- A_UINT32 tx_txbf_ht[WLAN_DBG_STATS_SIZE_TXBF_HT];
- A_UINT32 tx_txbf_ofdm[WLAN_DBG_STATS_SIZE_TXBF_OFDM];
- A_UINT32 tx_txbf_cck[WLAN_DBG_STATS_SIZE_TXBF_CCK];
- } wlan_dbg_txbf_data_stats_t;
- struct wlan_dbg_tx_mu_stats {
- A_UINT32 mu_sch_nusers_2;
- A_UINT32 mu_sch_nusers_3;
- A_UINT32 mu_mpdus_queued_usr[4];
- A_UINT32 mu_mpdus_tried_usr[4];
- A_UINT32 mu_mpdus_failed_usr[4];
- A_UINT32 mu_mpdus_requeued_usr[4];
- A_UINT32 mu_err_no_ba_usr[4];
- A_UINT32 mu_mpdu_underrun_usr[4];
- A_UINT32 mu_ampdu_underrun_usr[4];
- };
- struct wlan_dbg_tx_selfgen_stats {
- A_UINT32 su_ndpa;
- A_UINT32 su_ndp;
- A_UINT32 mu_ndpa;
- A_UINT32 mu_ndp;
- A_UINT32 mu_brpoll_1;
- A_UINT32 mu_brpoll_2;
- A_UINT32 mu_bar_1;
- A_UINT32 mu_bar_2;
- A_UINT32 cts_burst;
- A_UINT32 su_ndp_err;
- A_UINT32 su_ndpa_err;
- A_UINT32 mu_ndp_err;
- A_UINT32 mu_brp1_err;
- A_UINT32 mu_brp2_err;
- };
- typedef struct wlan_dbg_sifs_resp_stats {
- A_UINT32 ps_poll_trigger;
- A_UINT32 uapsd_trigger;
- A_UINT32 qb_data_trigger[2];
- A_UINT32 qb_bar_trigger[2];
- A_UINT32 sifs_resp_data;
- A_UINT32 sifs_resp_err;
- } wlan_dgb_sifs_resp_stats_t;
- typedef struct wlan_dbg_stats_wifi2 {
- wlan_dbg_txbf_snd_stats_t txbf_snd_info;
- wlan_dbg_txbf_data_stats_t txbf_data_info;
- struct wlan_dbg_tx_selfgen_stats tx_selfgen;
- struct wlan_dbg_tx_mu_stats tx_mu;
- wlan_dgb_sifs_resp_stats_t sifs_resp_info;
- } wlan_dbg_wifi2_stats_t;
- typedef struct {
- wlan_dbg_rx_rate_info_v1a_t rx_phy_info;
- wlan_dbg_tx_rate_info_t tx_rate_info;
- } wlan_dbg_rate_info_v1a_t;
- typedef struct {
- wlan_dbg_rx_rate_info_v1b_t rx_phy_info;
- wlan_dbg_tx_rate_info_t tx_rate_info;
- } wlan_dbg_rate_info_v1b_t;
- #if defined(AR900B)
- #define wlan_dbg_rate_info_t wlan_dbg_rate_info_v1b_t
- #else
- #define wlan_dbg_rate_info_t wlan_dbg_rate_info_v1a_t
- #endif
- typedef struct {
- wlan_dbg_rx_rate_info_v2_t rx_phy_info;
- wlan_dbg_tx_rate_info_v2_t tx_rate_info;
- } wlan_dbg_rate_info_v2_t;
- struct wlan_dbg_stats_v1 {
- struct wlan_dbg_tx_stats_v1 tx;
- struct wlan_dbg_rx_stats_v1 rx;
- struct wlan_dbg_peer_stats peer;
- };
- struct wlan_dbg_stats_v2 {
- struct wlan_dbg_tx_stats_v2 tx;
- struct wlan_dbg_rx_stats_v2 rx;
- struct wlan_dbg_mem_stats mem;
- struct wlan_dbg_peer_stats peer;
- };
- #if defined(AR900B)
- #define wlan_dbg_stats wlan_dbg_stats_v2
- #else
- #define wlan_dbg_stats wlan_dbg_stats_v1
- #endif
- #define DBG_STATS_MAX_HWQ_NUM 10
- #define DBG_STATS_MAX_TID_NUM 20
- #define DBG_STATS_MAX_CONG_NUM 16
- struct wlan_dbg_txq_stats {
- A_UINT16 num_pkts_queued[DBG_STATS_MAX_HWQ_NUM];
- A_UINT16 tid_hw_qdepth[DBG_STATS_MAX_TID_NUM];
- A_UINT16 tid_sw_qdepth[DBG_STATS_MAX_TID_NUM];
- };
- struct wlan_dbg_tidq_stats {
- A_UINT32 wlan_dbg_tid_txq_status;
- struct wlan_dbg_txq_stats txq_st;
- };
- typedef enum {
- WLAN_DBG_DATA_STALL_NONE = 0,
- WLAN_DBG_DATA_STALL_VDEV_PAUSE = 1,
- WLAN_DBG_DATA_STALL_HWSCHED_CMD_FILTER = 2,
- WLAN_DBG_DATA_STALL_HWSCHED_CMD_FLUSH = 3,
- WLAN_DBG_DATA_STALL_RX_REFILL_FAILED = 4,
- WLAN_DBG_DATA_STALL_RX_FCS_LEN_ERROR = 5,
- WLAN_DBG_DATA_STALL_MAC_WDOG_ERRORS = 6,
- WLAN_DBG_DATA_STALL_PHY_BB_WDOG_ERROR = 7,
- WLAN_DBG_DATA_STALL_POST_TIM_NO_TXRX_ERROR = 8,
- WLAN_DBG_DATA_STALL_CONSECUTIVE_NON_FLUSH = 9,
- WLAN_DBG_DATA_STALL_CONSECUTIVE_NOACK = 10,
- WLAN_DBG_DATA_STALL_CONSECUTIVE_LT_EXPIRY = 11,
- WLAN_DBG_DATA_STALL_MAX,
- } wlan_dbg_data_stall_type_e;
- typedef enum {
- WLAN_DBG_DATA_STALL_RECOVERY_NONE = 0,
- WLAN_DBG_DATA_STALL_RECOVERY_CONNECT_DISCONNECT,
- WLAN_DBG_DATA_STALL_RECOVERY_CONNECT_MAC_PHY_RESET,
- WLAN_DBG_DATA_STALL_RECOVERY_CONNECT_PDR,
- WLAN_DBG_DATA_STALL_RECOVERY_CONNECT_SSR,
- } wlan_dbg_data_stall_recovery_type_e;
- #ifdef CONFIG_160MHZ_SUPPORT_UNDEF_WAR
- #define CONFIG_160MHZ_SUPPORT 0
- #undef CONFIG_160MHZ_SUPPORT_UNDEF_WAR
- #endif
- #define MLO_SHMEM_MAJOR_VERSION 2
- #define MLO_SHMEM_MINOR_VERSION 1
- #define MLO_SHMEM_TLV_HDR_SIZE (1 * sizeof(A_UINT32))
- #define MLO_SHMEMTLV_GET_HDR(tlv_buf) (((A_UINT32 *) (tlv_buf))[0])
- #define MLO_SHMEMTLV_SET_HDR(tlv_buf, tag, len) \
- (((A_UINT32 *)(tlv_buf))[0]) = ((tag << 16) | (len & 0x0000FFFF))
- #define MLO_SHMEMTLV_GET_TLVTAG(tlv_header) ((A_UINT32)((tlv_header) >> 16))
- #define MLO_SHMEMTLV_GET_TLVLEN(tlv_header) \
- ((A_UINT32)((tlv_header) & 0x0000FFFF))
- #define MLO_SHMEMTLV_GET_STRUCT_TLVLEN(tlv_struct) \
- ((A_UINT32)(sizeof(tlv_struct)-MLO_SHMEM_TLV_HDR_SIZE))
- #define MLO_SHMEM_GET_BITS(_val,_index,_num_bits) \
- (((_val) >> (_index)) & ((1 << (_num_bits)) - 1))
- #define MLO_SHMEM_SET_BITS(_var,_index,_num_bits,_val) \
- do { \
- (_var) &= ~(((1 << (_num_bits)) - 1) << (_index)); \
- (_var) |= (((_val) & ((1 << (_num_bits)) - 1)) << (_index)); \
- } while (0)
- typedef enum {
-
- MGMT_RX_REO_SNAPSHOT_VERSION_TIMESTAMP_REDUNDANCY = 0,
-
- MGMT_RX_REO_SNAPSHOT_VERSION_PKT_CTR_REDUNDANCY = 1,
- } MGMT_RX_REO_SNAPSHOT_VERSION;
- typedef enum {
- MLO_SHMEM_TLV_STRUCT_MGMT_RX_REO_SNAPSHOT,
- MLO_SHMEM_TLV_STRUCT_MLO_GLB_RX_REO_PER_LINK_SNAPSHOT_INFO,
- MLO_SHMEM_TLV_STRUCT_MLO_GLB_RX_REO_SNAPSHOT_INFO,
- MLO_SHMEM_TLV_STRUCT_MLO_GLB_LINK,
- MLO_SHMEM_TLV_STRUCT_MLO_GLB_LINK_INFO,
- MLO_SHMEM_TLV_STRUCT_MLO_GLB_H_SHMEM,
- MLO_SHMEM_TLV_STRUCT_MLO_GLB_CHIP_CRASH_INFO,
- MLO_SHMEM_TLV_STRUCT_MLO_GLB_PER_CHIP_CRASH_INFO,
- } MLO_SHMEM_TLV_TAG_ID;
- #define MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_PARAM_VALID_GET(mgmt_rx_reo_snapshot_low) MLO_SHMEM_GET_BITS(mgmt_rx_reo_snapshot_low, 0, 1)
- #define MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_PARAM_VALID_SET(mgmt_rx_reo_snapshot_low, value) MLO_SHMEM_SET_BITS(mgmt_rx_reo_snapshot_low, 0, 1, value)
- #define MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_PARAM_MGMT_PKT_CTR_GET(mgmt_rx_reo_snapshot_low) MLO_SHMEM_GET_BITS(mgmt_rx_reo_snapshot_low, 1, 16)
- #define MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_PARAM_MGMT_PKT_CTR_SET(mgmt_rx_reo_snapshot_low, value) MLO_SHMEM_SET_BITS(mgmt_rx_reo_snapshot_low, 1, 16, value)
- #define MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_PARAM_GLOBAL_TIMESTAMP_GET(mgmt_rx_reo_snapshot) \
- (MLO_SHMEM_GET_BITS(mgmt_rx_reo_snapshot->mgmt_rx_reo_snapshot_high, 0, 17) << 15) | \
- MLO_SHMEM_GET_BITS(mgmt_rx_reo_snapshot->mgmt_rx_reo_snapshot_low, 17, 15)
- #define MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_PARAM_GLOBAL_TIMESTAMP_SET(mgmt_rx_reo_snapshot, value) \
- do { \
- MLO_SHMEM_SET_BITS(mgmt_rx_reo_snapshot->mgmt_rx_reo_snapshot_high, 0, 17, ((value) >> 15)); \
- MLO_SHMEM_SET_BITS(mgmt_rx_reo_snapshot->mgmt_rx_reo_snapshot_low, 17, 15, ((value) & 0x7fff)); \
- } while (0)
- #define MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_PARAM_MGMT_PKT_CTR_REDUNDANT_GET(mgmt_rx_reo_snapshot_high) MLO_SHMEM_GET_BITS(mgmt_rx_reo_snapshot_high, 17, 15)
- #define MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_PARAM_MGMT_PKT_CTR_REDUNDANT_SET(mgmt_rx_reo_snapshot_high, value) MLO_SHMEM_SET_BITS(mgmt_rx_reo_snapshot_high, 17, 15, value)
- #define MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_IS_CONSISTENT(mgmt_pkt_ctr, mgmt_pkt_ctr_redundant) \
- (MLO_SHMEM_GET_BITS(mgmt_pkt_ctr, 0, 15) == MLO_SHMEM_GET_BITS(mgmt_pkt_ctr_redundant, 0, 15))
- #define MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_PARAM_GLOBAL_TIMESTAMP_GET_FROM_DWORDS(mgmt_rx_reo_snapshot_low,mgmt_rx_reo_snapshot_high) \
- (MLO_SHMEM_GET_BITS((mgmt_rx_reo_snapshot_high), 0, 17) << 15) | \
- MLO_SHMEM_GET_BITS((mgmt_rx_reo_snapshot_low), 17, 15)
- #define MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_GET_ADRESS(mgmt_rx_reo_snapshot) \
- (&mgmt_rx_reo_snapshot->mgmt_rx_reo_snapshot_low)
- static INLINE A_UINT8
- MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_VALID_GET(
- A_UINT32 mgmt_rx_reo_snapshot_low, A_UINT8 snapshot_ver)
- {
- if ((snapshot_ver != MGMT_RX_REO_SNAPSHOT_VERSION_TIMESTAMP_REDUNDANCY) &&
- (snapshot_ver != MGMT_RX_REO_SNAPSHOT_VERSION_PKT_CTR_REDUNDANCY))
- {
- A_ASSERT(0);
- }
- return MLO_SHMEM_GET_BITS(mgmt_rx_reo_snapshot_low, 31, 1);
- }
- static INLINE void
- MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_VALID_SET(
- A_UINT32 *mgmt_rx_reo_snapshot_low, A_UINT8 value, A_UINT8 snapshot_ver)
- {
- if ((snapshot_ver != MGMT_RX_REO_SNAPSHOT_VERSION_TIMESTAMP_REDUNDANCY) &&
- (snapshot_ver != MGMT_RX_REO_SNAPSHOT_VERSION_PKT_CTR_REDUNDANCY)) {
- A_ASSERT(0);
- }
- MLO_SHMEM_SET_BITS(*mgmt_rx_reo_snapshot_low, 31, 1, value);
- }
- static INLINE A_UINT16
- MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_MGMT_PKT_CTR_GET(
- A_UINT32 mgmt_rx_reo_snapshot_low, A_UINT8 snapshot_ver)
- {
- if (snapshot_ver == MGMT_RX_REO_SNAPSHOT_VERSION_TIMESTAMP_REDUNDANCY) {
- return MLO_SHMEM_GET_BITS(mgmt_rx_reo_snapshot_low, 0, 16);
- } else if (snapshot_ver == MGMT_RX_REO_SNAPSHOT_VERSION_PKT_CTR_REDUNDANCY){
- return MLO_SHMEM_GET_BITS(mgmt_rx_reo_snapshot_low, 15, 16);
- } else {
- A_ASSERT(0);
- return 0;
- }
- }
- static INLINE void
- MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_MGMT_PKT_CTR_SET(
- A_UINT32 *mgmt_rx_reo_snapshot_low, A_UINT16 value, A_UINT8 snapshot_ver)
- {
- if (snapshot_ver == MGMT_RX_REO_SNAPSHOT_VERSION_TIMESTAMP_REDUNDANCY) {
- MLO_SHMEM_SET_BITS(*mgmt_rx_reo_snapshot_low, 0, 16, value);
- } else if (snapshot_ver == MGMT_RX_REO_SNAPSHOT_VERSION_PKT_CTR_REDUNDANCY){
- MLO_SHMEM_SET_BITS(*mgmt_rx_reo_snapshot_low, 15, 16, value);
- } else {
- A_ASSERT(0);
- }
- }
- #define MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_MGMT_PKT_CTR_REDUNDANT_GET( \
- mgmt_rx_reo_snapshot_high) \
- MLO_SHMEM_GET_BITS(mgmt_rx_reo_snapshot_high, 0, 15)
- #define MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_MGMT_PKT_CTR_REDUNDANT_SET( \
- mgmt_rx_reo_snapshot_high, value) \
- MLO_SHMEM_SET_BITS(mgmt_rx_reo_snapshot_high, 0, 15, value)
- #define MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_GLOBAL_TIMESTAMP_REDUNDANT_GET( \
- mgmt_rx_reo_snapshot_low) \
- MLO_SHMEM_GET_BITS(mgmt_rx_reo_snapshot_low, 16, 15)
- #define MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_GLOBAL_TIMESTAMP_REDUNDANT_SET( \
- mgmt_rx_reo_snapshot_low, value) \
- MLO_SHMEM_SET_BITS(mgmt_rx_reo_snapshot_low, 16, 15, value)
- static INLINE A_UINT32
- MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_GLOBAL_TIMESTAMP_GET(
- A_UINT32 mgmt_rx_reo_snapshot_low,
- A_UINT32 mgmt_rx_reo_snapshot_high,
- A_UINT8 snapshot_ver)
- {
- if (snapshot_ver == MGMT_RX_REO_SNAPSHOT_VERSION_TIMESTAMP_REDUNDANCY) {
- return mgmt_rx_reo_snapshot_high;
- } else if (snapshot_ver == MGMT_RX_REO_SNAPSHOT_VERSION_PKT_CTR_REDUNDANCY){
- return
- ((MLO_SHMEM_GET_BITS(mgmt_rx_reo_snapshot_high, 15, 17) << 15) |
- MLO_SHMEM_GET_BITS(mgmt_rx_reo_snapshot_low, 0, 15));
- } else {
- A_ASSERT(0);
- return 0;
- }
- }
- static INLINE void
- MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_GLOBAL_TIMESTAMP_SET(
- A_UINT32 *mgmt_rx_reo_snapshot_low,
- A_UINT32 *mgmt_rx_reo_snapshot_high,
- A_UINT32 value,
- A_UINT8 snapshot_ver)
- {
- if (snapshot_ver == MGMT_RX_REO_SNAPSHOT_VERSION_TIMESTAMP_REDUNDANCY) {
- *mgmt_rx_reo_snapshot_high = value;
- } else if (snapshot_ver == MGMT_RX_REO_SNAPSHOT_VERSION_PKT_CTR_REDUNDANCY){
- MLO_SHMEM_SET_BITS(
- *mgmt_rx_reo_snapshot_high, 15, 17, ((value) >> 15));
- MLO_SHMEM_SET_BITS(
- *mgmt_rx_reo_snapshot_low, 0, 15, ((value) & 0x7fff));
- } else {
- A_ASSERT(0);
- }
- }
- static INLINE A_BOOL
- MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_CHECK_CONSISTENCY(
- A_UINT32 mgmt_rx_reo_snapshot_low,
- A_UINT32 mgmt_rx_reo_snapshot_high,
- A_UINT8 snapshot_ver)
- {
- if (snapshot_ver == MGMT_RX_REO_SNAPSHOT_VERSION_TIMESTAMP_REDUNDANCY) {
- A_UINT32 global_timestamp;
- A_UINT32 global_timestamp_redundant;
- global_timestamp = MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_GLOBAL_TIMESTAMP_GET(
- mgmt_rx_reo_snapshot_low, mgmt_rx_reo_snapshot_high, snapshot_ver);
- global_timestamp_redundant =
- MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_GLOBAL_TIMESTAMP_REDUNDANT_GET(
- mgmt_rx_reo_snapshot_low);
- return
- (MLO_SHMEM_GET_BITS(global_timestamp, 0, 15) ==
- MLO_SHMEM_GET_BITS(global_timestamp_redundant, 0, 15));
- } else if (snapshot_ver == MGMT_RX_REO_SNAPSHOT_VERSION_PKT_CTR_REDUNDANCY){
- A_UINT16 mgmt_pkt_ctr;
- A_UINT16 mgmt_pkt_ctr_redundant;
- mgmt_pkt_ctr = MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_MGMT_PKT_CTR_GET(
- mgmt_rx_reo_snapshot_low, snapshot_ver);
- mgmt_pkt_ctr_redundant =
- MLO_SHMEM_MGMT_RX_REO_SNAPSHOT_MGMT_PKT_CTR_REDUNDANT_GET(
- mgmt_rx_reo_snapshot_high);
- return
- (MLO_SHMEM_GET_BITS(mgmt_pkt_ctr, 0, 15) ==
- MLO_SHMEM_GET_BITS(mgmt_pkt_ctr_redundant, 0, 15));
- } else {
- A_ASSERT(0);
- return 0;
- }
- }
- typedef struct {
-
- A_UINT32 tlv_header;
- A_UINT32 reserved_alignment_padding;
-
- A_UINT32 mgmt_rx_reo_snapshot_low;
-
- A_UINT32 mgmt_rx_reo_snapshot_high;
- } mgmt_rx_reo_snapshot;
- A_COMPILE_TIME_ASSERT(check_mgmt_rx_reo_snapshot_8byte_size_quantum,
- (((sizeof(mgmt_rx_reo_snapshot) % sizeof(A_UINT64) == 0x0))));
- A_COMPILE_TIME_ASSERT(verify_mgmt_rx_reo_snapshot_low_offset,
- (A_OFFSETOF(mgmt_rx_reo_snapshot, mgmt_rx_reo_snapshot_low) % sizeof(A_UINT64) == 0));
- typedef struct {
-
- A_UINT32 tlv_header;
- A_UINT32 reserved_alignment_padding;
- mgmt_rx_reo_snapshot fw_consumed;
- mgmt_rx_reo_snapshot fw_forwarded;
- mgmt_rx_reo_snapshot hw_forwarded;
- } mlo_glb_rx_reo_per_link_snapshot_info;
- A_COMPILE_TIME_ASSERT(check_mlo_glb_rx_reo_per_link_snapshot_info_8byte_size_quantum,
- (((sizeof(mlo_glb_rx_reo_per_link_snapshot_info) % sizeof(A_UINT64) == 0x0))));
- A_COMPILE_TIME_ASSERT(verify_mlo_glb_rx_reo_per_link_snapshot_fw_consumed_offset,
- (A_OFFSETOF(mlo_glb_rx_reo_per_link_snapshot_info, fw_consumed) % sizeof(A_UINT64) == 0));
- #define MLO_SHMEM_GLB_RX_REO_SNAPSHOT_PARAM_NO_OF_LINKS_GET(link_info) MLO_SHMEM_GET_BITS(link_info, 0, 4)
- #define MLO_SHMEM_GLB_RX_REO_SNAPSHOT_PARAM_NO_OF_LINKS_SET(link_info, value) MLO_SHMEM_SET_BITS(link_info, 0, 4, value)
- #define MLO_SHMEM_GLB_RX_REO_SNAPSHOT_PARAM_VALID_LINK_BMAP_GET(link_info) MLO_SHMEM_GET_BITS(link_info, 4, 16)
- #define MLO_SHMEM_GLB_RX_REO_SNAPSHOT_PARAM_VALID_LINK_BMAP_SET(link_info, value) MLO_SHMEM_SET_BITS(link_info, 4, 16, value)
- #define MLO_SHMEM_GLB_RX_REO_SNAPSHOT_PARAM_HW_FWD_SNAPSHOT_VER_GET(snapshot_ver_info) MLO_SHMEM_GET_BITS(snapshot_ver_info, 0, 3)
- #define MLO_SHMEM_GLB_RX_REO_SNAPSHOT_PARAM_HW_FWD_SNAPSHOT_VER_SET(snapshot_ver_info, value) MLO_SHMEM_SET_BITS(snapshot_ver_info, 0, 3, value)
- #define MLO_SHMEM_GLB_RX_REO_SNAPSHOT_PARAM_FW_FWD_SNAPSHOT_VER_GET(snapshot_ver_info) MLO_SHMEM_GET_BITS(snapshot_ver_info, 3, 3)
- #define MLO_SHMEM_GLB_RX_REO_SNAPSHOT_PARAM_FW_FWD_SNAPSHOT_VER_SET(snapshot_ver_info, value) MLO_SHMEM_SET_BITS(snapshot_ver_info, 3, 3, value)
- #define MLO_SHMEM_GLB_RX_REO_SNAPSHOT_PARAM_FW_CONSUMED_SNAPSHOT_VER_GET(snapshot_ver_info) MLO_SHMEM_GET_BITS(snapshot_ver_info, 6, 3)
- #define MLO_SHMEM_GLB_RX_REO_SNAPSHOT_PARAM_FW_CONSUMED_SNAPSHOT_VER_SET(snapshot_ver_info, value) MLO_SHMEM_SET_BITS(snapshot_ver_info, 6, 3, value)
- typedef struct {
-
- A_UINT32 tlv_header;
-
- A_UINT32 link_info;
-
- A_UINT32 snapshot_ver_info;
- A_UINT32 reserved_alignment_padding;
- } mlo_glb_rx_reo_snapshot_info;
- A_COMPILE_TIME_ASSERT(check_mlo_glb_rx_reo_snapshot_info_8byte_size_quantum,
- (((sizeof(mlo_glb_rx_reo_snapshot_info) % sizeof(A_UINT64) == 0x0))));
- #define MLO_SHMEM_GLB_LINK_PARAM_LINK_STATUS_GET(link_status) MLO_SHMEM_GET_BITS(link_status, 0, 8)
- #define MLO_SHMEM_GLB_LINK_PARAM_LINK_STATUS_SET(link_status, value) MLO_SHMEM_SET_BITS(link_status, 0, 8, value)
- typedef struct {
-
- A_UINT32 tlv_header;
-
- A_UINT32 link_status;
-
- A_UINT32 boot_timestamp_low_us;
- A_UINT32 boot_timestamp_high_us;
-
- A_UINT32 health_check_timestamp_low_us;
- A_UINT32 health_check_timestamp_high_us;
- } mlo_glb_link;
- A_COMPILE_TIME_ASSERT(check_mlo_glb_link_8byte_size_quantum,
- (((sizeof(mlo_glb_link) % sizeof(A_UINT64) == 0x0))));
- A_COMPILE_TIME_ASSERT(verify_mlo_glb_link_boot_timestamp_low_offset,
- (A_OFFSETOF(mlo_glb_link, boot_timestamp_low_us) % sizeof(A_UINT64) == 0));
- A_COMPILE_TIME_ASSERT(verify_mlo_glb_link_health_check_timestamp_low_offset,
- (A_OFFSETOF(mlo_glb_link, health_check_timestamp_low_us) % sizeof(A_UINT64) == 0));
- #define MLO_SHMEM_GLB_LINK_INFO_PARAM_NO_OF_LINKS_GET(link_info) MLO_SHMEM_GET_BITS(link_info, 0, 4)
- #define MLO_SHMEM_GLB_LINK_INFO_PARAM_NO_OF_LINKS_SET(link_info, value) MLO_SHMEM_SET_BITS(link_info, 0, 4, value)
- #define MLO_SHMEM_GLB_LINK_INFO_PARAM_VALID_LINK_BMAP_GET(link_info) MLO_SHMEM_GET_BITS(link_info, 4, 16)
- #define MLO_SHMEM_GLB_LINK_INFO_PARAM_VALID_LINK_BMAP_SET(link_info, value) MLO_SHMEM_SET_BITS(link_info, 4, 16, value)
- typedef struct {
-
- A_UINT32 tlv_header;
-
- A_UINT32 link_info;
- } mlo_glb_link_info;
- A_COMPILE_TIME_ASSERT(check_mlo_glb_link_info_8byte_size_quantum,
- (((sizeof(mlo_glb_link_info) % sizeof(A_UINT64) == 0x0))));
- typedef enum {
- MLO_SHMEM_CRASH_PARTNER_CHIPS = 1,
- MLO_SHMEM_CRASH_SW_PANIC = 2,
- MLO_SHMEM_CRASH_SW_ASSERT = 3,
- } MLO_SHMEM_CHIP_CRASH_REASON;
- typedef enum {
- MLO_SHMEM_RECOVERY_CRASH_PARTNER_CHIPS = 1,
- MLO_SHMEM_RECOVER_NON_MLO_MODE = 2,
- MLO_SHMEM_RECOVER_NON_CRASH_MLO_MODE = 3,
- } MLO_SHMEM_CHIP_RECOVERY_MODE;
- typedef struct {
-
- A_UINT32 tlv_header;
-
- A_UINT32 crash_reason;
-
- A_UINT32 recovery_mode;
-
- A_UINT32 reserved;
- } mlo_glb_per_chip_crash_info;
- A_COMPILE_TIME_ASSERT(check_mlo_glb_per_chip_crash_info,
- (((sizeof(mlo_glb_per_chip_crash_info) % sizeof(A_UINT64) == 0x0))));
- #define MLO_SHMEM_CHIP_CRASH_INFO_PARAM_NO_OF_CHIPS_GET(chip_info) \
- (MLO_SHMEM_GET_BITS(chip_info, 0, 2) + \
- (MLO_SHMEM_GET_BITS(chip_info, 12, 4) << 2))
- #define MLO_SHMEM_CHIP_CRASH_INFO_PARAM_NO_OF_CHIPS_SET(chip_info, value) \
- do { \
- MLO_SHMEM_SET_BITS(chip_info, 0, 2, ((value) & 0x03)); \
- MLO_SHMEM_SET_BITS(chip_info, 12, 4, ((value) >> 2)); \
- } while (0)
- #define MLO_SHMEM_CHIP_CRASH_INFO_PARAM_VALID_CHIP_BMAP_GET(chip_info) MLO_SHMEM_GET_BITS(chip_info, 2, 8)
- #define MLO_SHMEM_CHIP_CRASH_INFO_PARAM_VALID_CHIP_BMAP_SET(chip_info, value) MLO_SHMEM_SET_BITS(chip_info, 2, 8, value)
- typedef struct {
-
- A_UINT32 tlv_header;
-
- A_UINT32 chip_info;
-
- } mlo_glb_chip_crash_info;
- A_COMPILE_TIME_ASSERT(check_mlo_glb_chip_crash_info,
- (((sizeof(mlo_glb_chip_crash_info) % sizeof(A_UINT64) == 0x0))));
- #define MLO_SHMEM_GLB_H_SHMEM_PARAM_MINOR_VERSION_GET(major_minor_version) MLO_SHMEM_GET_BITS(major_minor_version, 0, 16)
- #define MLO_SHMEM_GLB_H_SHMEM_PARAM_MINOR_VERSION_SET(major_minor_version, value) MLO_SHMEM_SET_BITS(major_minor_version, 0, 16, value)
- #define MLO_SHMEM_GLB_H_SHMEM_PARAM_MAJOR_VERSION_GET(major_minor_version) MLO_SHMEM_GET_BITS(major_minor_version, 16, 16)
- #define MLO_SHMEM_GLB_H_SHMEM_PARAM_MAJOR_VERSION_SET(major_minor_version, value) MLO_SHMEM_SET_BITS(major_minor_version, 16, 16, value)
- typedef struct {
-
- A_UINT32 tlv_header;
-
- A_UINT32 major_minor_version;
- } mlo_glb_h_shmem;
- A_COMPILE_TIME_ASSERT(check_mlo_glb_h_shmem_8byte_size_quantum,
- (((sizeof(mlo_glb_h_shmem) % sizeof(A_UINT64) == 0x0))));
- typedef struct _wmi_mac_addr {
-
- A_UINT32 mac_addr31to0;
-
- A_UINT32 mac_addr47to32;
- } wmi_mac_addr;
- #endif
|