dsi_phy_hw.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2015-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _DSI_PHY_HW_H_
  6. #define _DSI_PHY_HW_H_
  7. #include "dsi_defs.h"
  8. #define DSI_MAX_SETTINGS 8
  9. #define DSI_PHY_TIMING_V3_SIZE 12
  10. #define DSI_PHY_TIMING_V4_SIZE 14
  11. #define DSI_PHY_DBG(p, fmt, ...) DRM_DEV_DEBUG(NULL, "[msm-dsi-debug]: DSI_%d: "\
  12. fmt, p ? p->index : -1, ##__VA_ARGS__)
  13. #define DSI_PHY_ERR(p, fmt, ...) DRM_DEV_ERROR(NULL, "[msm-dsi-error]: DSI_%d: "\
  14. fmt, p ? p->index : -1, ##__VA_ARGS__)
  15. #define DSI_PHY_INFO(p, fmt, ...) DRM_DEV_INFO(NULL, "[msm-dsi-info]: DSI_%d: "\
  16. fmt, p ? p->index : -1, ##__VA_ARGS__)
  17. #define DSI_PHY_WARN(p, fmt, ...) DRM_WARN("[msm-dsi-warn]: DSI_%d: " fmt,\
  18. p ? p->index : -1, ##__VA_ARGS__)
  19. /**
  20. * enum dsi_phy_version - DSI PHY version enumeration
  21. * @DSI_PHY_VERSION_UNKNOWN: Unknown version.
  22. * @DSI_PHY_VERSION_0_0_HPM: 28nm-HPM.
  23. * @DSI_PHY_VERSION_0_0_LPM: 28nm-HPM.
  24. * @DSI_PHY_VERSION_1_0: 20nm
  25. * @DSI_PHY_VERSION_2_0: 14nm
  26. * @DSI_PHY_VERSION_3_0: 10nm
  27. * @DSI_PHY_VERSION_4_0: 7nm
  28. * @DSI_PHY_VERSION_4_1: 7nm
  29. * @DSI_PHY_VERSION_4_2: 5nm
  30. * @DSI_PHY_VERSION_MAX:
  31. */
  32. enum dsi_phy_version {
  33. DSI_PHY_VERSION_UNKNOWN,
  34. DSI_PHY_VERSION_0_0_HPM, /* 28nm-HPM */
  35. DSI_PHY_VERSION_0_0_LPM, /* 28nm-LPM */
  36. DSI_PHY_VERSION_1_0, /* 20nm */
  37. DSI_PHY_VERSION_2_0, /* 14nm */
  38. DSI_PHY_VERSION_3_0, /* 10nm */
  39. DSI_PHY_VERSION_4_0, /* 7nm */
  40. DSI_PHY_VERSION_4_1, /* 7nm */
  41. DSI_PHY_VERSION_4_2, /* 5nm */
  42. DSI_PHY_VERSION_MAX
  43. };
  44. /**
  45. * enum dsi_phy_hw_features - features supported by DSI PHY hardware
  46. * @DSI_PHY_DPHY: Supports DPHY
  47. * @DSI_PHY_CPHY: Supports CPHY
  48. * @DSI_PHY_SPLIT_LINK: Supports Split Link
  49. * @DSI_PHY_MAX_FEATURES:
  50. */
  51. enum dsi_phy_hw_features {
  52. DSI_PHY_DPHY,
  53. DSI_PHY_CPHY,
  54. DSI_PHY_SPLIT_LINK,
  55. DSI_PHY_MAX_FEATURES
  56. };
  57. /**
  58. * enum dsi_phy_pll_source - pll clock source for PHY.
  59. * @DSI_PLL_SOURCE_STANDALONE: Clock is sourced from native PLL and is not
  60. * shared by other PHYs.
  61. * @DSI_PLL_SOURCE_NATIVE: Clock is sourced from native PLL and is
  62. * shared by other PHYs.
  63. * @DSI_PLL_SOURCE_NON_NATIVE: Clock is sourced from other PHYs.
  64. * @DSI_PLL_SOURCE_MAX:
  65. */
  66. enum dsi_phy_pll_source {
  67. DSI_PLL_SOURCE_STANDALONE = 0,
  68. DSI_PLL_SOURCE_NATIVE,
  69. DSI_PLL_SOURCE_NON_NATIVE,
  70. DSI_PLL_SOURCE_MAX
  71. };
  72. /**
  73. * struct dsi_phy_per_lane_cfgs - Holds register values for PHY parameters
  74. * @lane: A set of maximum 8 values for each lane.
  75. * @lane_v3: A set of maximum 12 values for each lane.
  76. * @count_per_lane: Number of values per each lane.
  77. */
  78. struct dsi_phy_per_lane_cfgs {
  79. u8 lane[DSI_LANE_MAX][DSI_MAX_SETTINGS];
  80. u8 lane_v3[DSI_PHY_TIMING_V3_SIZE];
  81. u8 lane_v4[DSI_PHY_TIMING_V4_SIZE];
  82. u32 count_per_lane;
  83. };
  84. /**
  85. * struct dsi_phy_cfg - DSI PHY configuration
  86. * @lanecfg: Lane configuration settings.
  87. * @strength: Strength settings for lanes.
  88. * @timing: Timing parameters for lanes.
  89. * @is_phy_timing_present: Boolean whether phy timings are defined.
  90. * @regulators: Regulator settings for lanes.
  91. * @pll_source: PLL source.
  92. * @lane_map: DSI logical to PHY lane mapping.
  93. * @force_clk_lane_hs:Boolean whether to force clock lane in HS mode.
  94. * @phy_type: Phy-type (Dphy/Cphy).
  95. * @bit_clk_rate_hz: DSI bit clk rate in HZ.
  96. */
  97. struct dsi_phy_cfg {
  98. struct dsi_phy_per_lane_cfgs lanecfg;
  99. struct dsi_phy_per_lane_cfgs strength;
  100. struct dsi_phy_per_lane_cfgs timing;
  101. bool is_phy_timing_present;
  102. struct dsi_phy_per_lane_cfgs regulators;
  103. enum dsi_phy_pll_source pll_source;
  104. struct dsi_lane_map lane_map;
  105. bool force_clk_lane_hs;
  106. enum dsi_phy_type phy_type;
  107. unsigned long bit_clk_rate_hz;
  108. };
  109. struct dsi_phy_hw;
  110. struct phy_ulps_config_ops {
  111. /**
  112. * wait_for_lane_idle() - wait for DSI lanes to go to idle state
  113. * @phy: Pointer to DSI PHY hardware instance.
  114. * @lanes: ORed list of lanes (enum dsi_data_lanes) which need
  115. * to be checked to be in idle state.
  116. */
  117. int (*wait_for_lane_idle)(struct dsi_phy_hw *phy, u32 lanes);
  118. /**
  119. * ulps_request() - request ulps entry for specified lanes
  120. * @phy: Pointer to DSI PHY hardware instance.
  121. * @cfg: Per lane configurations for timing, strength and lane
  122. * configurations.
  123. * @lanes: ORed list of lanes (enum dsi_data_lanes) which need
  124. * to enter ULPS.
  125. *
  126. * Caller should check if lanes are in ULPS mode by calling
  127. * get_lanes_in_ulps() operation.
  128. */
  129. void (*ulps_request)(struct dsi_phy_hw *phy,
  130. struct dsi_phy_cfg *cfg, u32 lanes);
  131. /**
  132. * ulps_exit() - exit ULPS on specified lanes
  133. * @phy: Pointer to DSI PHY hardware instance.
  134. * @cfg: Per lane configurations for timing, strength and lane
  135. * configurations.
  136. * @lanes: ORed list of lanes (enum dsi_data_lanes) which need
  137. * to exit ULPS.
  138. *
  139. * Caller should check if lanes are in active mode by calling
  140. * get_lanes_in_ulps() operation.
  141. */
  142. void (*ulps_exit)(struct dsi_phy_hw *phy,
  143. struct dsi_phy_cfg *cfg, u32 lanes);
  144. /**
  145. * get_lanes_in_ulps() - returns the list of lanes in ULPS mode
  146. * @phy: Pointer to DSI PHY hardware instance.
  147. *
  148. * Returns an ORed list of lanes (enum dsi_data_lanes) that are in ULPS
  149. * state.
  150. *
  151. * Return: List of lanes in ULPS state.
  152. */
  153. u32 (*get_lanes_in_ulps)(struct dsi_phy_hw *phy);
  154. /**
  155. * is_lanes_in_ulps() - checks if the given lanes are in ulps
  156. * @lanes: lanes to be checked.
  157. * @ulps_lanes: lanes in ulps currenly.
  158. *
  159. * Return: true if all the given lanes are in ulps; false otherwise.
  160. */
  161. bool (*is_lanes_in_ulps)(u32 ulps, u32 ulps_lanes);
  162. };
  163. struct phy_dyn_refresh_ops {
  164. /**
  165. * dyn_refresh_helper - helper function to config particular registers
  166. * @phy: Pointer to DSI PHY hardware instance.
  167. * @offset: register offset to program.
  168. */
  169. void (*dyn_refresh_helper)(struct dsi_phy_hw *phy, u32 offset);
  170. /**
  171. * dyn_refresh_trigger_sel - configure trigger_sel to frame flush
  172. * @phy: Pointer to DSI PHY hardware instance.
  173. * @is_master: Boolean to indicate whether master or slave.
  174. */
  175. void (*dyn_refresh_trigger_sel)(struct dsi_phy_hw *phy,
  176. bool is_master);
  177. /**
  178. * dyn_refresh_config - configure dynamic refresh ctrl registers
  179. * @phy: Pointer to DSI PHY hardware instance.
  180. * @cfg: Pointer to DSI PHY timings.
  181. * @is_master: Boolean to indicate whether for master or slave.
  182. */
  183. void (*dyn_refresh_config)(struct dsi_phy_hw *phy,
  184. struct dsi_phy_cfg *cfg, bool is_master);
  185. /**
  186. * dyn_refresh_pipe_delay - configure pipe delay registers for dynamic
  187. * refresh.
  188. * @phy: Pointer to DSI PHY hardware instance.
  189. * @delay: structure containing all the delays to be programed.
  190. */
  191. void (*dyn_refresh_pipe_delay)(struct dsi_phy_hw *phy,
  192. struct dsi_dyn_clk_delay *delay);
  193. /**
  194. * cache_phy_timings - cache the phy timings calculated as part of
  195. * dynamic refresh.
  196. * @timings: Pointer to calculated phy timing parameters.
  197. * @dst: Pointer to cache location.
  198. * @size: Number of phy lane settings.
  199. */
  200. int (*cache_phy_timings)(struct dsi_phy_per_lane_cfgs *timings,
  201. u32 *dst, u32 size);
  202. };
  203. /**
  204. * struct dsi_phy_hw_ops - Operations for DSI PHY hardware.
  205. * @regulator_enable: Enable PHY regulators.
  206. * @regulator_disable: Disable PHY regulators.
  207. * @enable: Enable PHY.
  208. * @disable: Disable PHY.
  209. * @calculate_timing_params: Calculate PHY timing params from mode information
  210. */
  211. struct dsi_phy_hw_ops {
  212. /**
  213. * regulator_enable() - enable regulators for DSI PHY
  214. * @phy: Pointer to DSI PHY hardware object.
  215. * @reg_cfg: Regulator configuration for all DSI lanes.
  216. */
  217. void (*regulator_enable)(struct dsi_phy_hw *phy,
  218. struct dsi_phy_per_lane_cfgs *reg_cfg);
  219. /**
  220. * regulator_disable() - disable regulators
  221. * @phy: Pointer to DSI PHY hardware object.
  222. */
  223. void (*regulator_disable)(struct dsi_phy_hw *phy);
  224. /**
  225. * enable() - Enable PHY hardware
  226. * @phy: Pointer to DSI PHY hardware object.
  227. * @cfg: Per lane configurations for timing, strength and lane
  228. * configurations.
  229. */
  230. void (*enable)(struct dsi_phy_hw *phy, struct dsi_phy_cfg *cfg);
  231. /**
  232. * disable() - Disable PHY hardware
  233. * @phy: Pointer to DSI PHY hardware object.
  234. * @cfg: Per lane configurations for timing, strength and lane
  235. * configurations.
  236. */
  237. void (*disable)(struct dsi_phy_hw *phy, struct dsi_phy_cfg *cfg);
  238. /**
  239. * phy_idle_on() - Enable PHY hardware when entering idle screen
  240. * @phy: Pointer to DSI PHY hardware object.
  241. * @cfg: Per lane configurations for timing, strength and lane
  242. * configurations.
  243. */
  244. void (*phy_idle_on)(struct dsi_phy_hw *phy, struct dsi_phy_cfg *cfg);
  245. /**
  246. * phy_idle_off() - Disable PHY hardware when exiting idle screen
  247. * @phy: Pointer to DSI PHY hardware object.
  248. */
  249. void (*phy_idle_off)(struct dsi_phy_hw *phy);
  250. /**
  251. * calculate_timing_params() - calculates timing parameters.
  252. * @phy: Pointer to DSI PHY hardware object.
  253. * @mode: Mode information for which timing has to be calculated.
  254. * @config: DSI host configuration for this mode.
  255. * @timing: Timing parameters for each lane which will be returned.
  256. * @use_mode_bit_clk: Boolean to indicate whether reacalculate dsi
  257. * bitclk or use the existing bitclk(for dynamic clk case).
  258. */
  259. int (*calculate_timing_params)(struct dsi_phy_hw *phy,
  260. struct dsi_mode_info *mode,
  261. struct dsi_host_common_cfg *config,
  262. struct dsi_phy_per_lane_cfgs *timing,
  263. bool use_mode_bit_clk);
  264. /**
  265. * phy_timing_val() - Gets PHY timing values.
  266. * @timing_val: Timing parameters for each lane which will be returned.
  267. * @timing: Array containing PHY timing values
  268. * @size: Size of the array
  269. */
  270. int (*phy_timing_val)(struct dsi_phy_per_lane_cfgs *timing_val,
  271. u32 *timing, u32 size);
  272. /**
  273. * clamp_ctrl() - configure clamps for DSI lanes
  274. * @phy: DSI PHY handle.
  275. * @enable: boolean to specify clamp enable/disable.
  276. * Return: error code.
  277. */
  278. void (*clamp_ctrl)(struct dsi_phy_hw *phy, bool enable);
  279. /**
  280. * phy_lane_reset() - Reset dsi phy lanes in case of error.
  281. * @phy: Pointer to DSI PHY hardware object.
  282. * Return: error code.
  283. */
  284. int (*phy_lane_reset)(struct dsi_phy_hw *phy);
  285. /**
  286. * toggle_resync_fifo() - toggle resync retime FIFO to sync data paths
  287. * @phy: Pointer to DSI PHY hardware object.
  288. * Return: error code.
  289. */
  290. void (*toggle_resync_fifo)(struct dsi_phy_hw *phy);
  291. /**
  292. * reset_clk_en_sel() - reset clk_en_sel on phy cmn_clk_cfg1 register
  293. * @phy: Pointer to DSI PHY hardware object.
  294. */
  295. void (*reset_clk_en_sel)(struct dsi_phy_hw *phy);
  296. /**
  297. * set_continuous_clk() - Set continuous clock
  298. * @phy: Pointer to DSI PHY hardware object
  299. * @enable: Bool to control continuous clock request.
  300. */
  301. void (*set_continuous_clk)(struct dsi_phy_hw *phy, bool enable);
  302. /**
  303. * commit_phy_timing() - Commit PHY timing
  304. * @phy: Pointer to DSI PHY hardware object.
  305. * @timing: Pointer to PHY timing array
  306. */
  307. void (*commit_phy_timing)(struct dsi_phy_hw *phy,
  308. struct dsi_phy_per_lane_cfgs *timing);
  309. void *timing_ops;
  310. struct phy_ulps_config_ops ulps_ops;
  311. struct phy_dyn_refresh_ops dyn_refresh_ops;
  312. };
  313. /**
  314. * struct dsi_phy_hw - DSI phy hardware object specific to an instance
  315. * @base: VA for the DSI PHY base address.
  316. * @length: Length of the DSI PHY register base map.
  317. * @dyn_pll_base: VA for the DSI dynamic refresh base address.
  318. * @length: Length of the DSI dynamic refresh register base map.
  319. * @index: Instance ID of the controller.
  320. * @version: DSI PHY version.
  321. * @phy_clamp_base: Base address of phy clamp register map.
  322. * @feature_map: Features supported by DSI PHY.
  323. * @ops: Function pointer to PHY operations.
  324. */
  325. struct dsi_phy_hw {
  326. void __iomem *base;
  327. u32 length;
  328. void __iomem *dyn_pll_base;
  329. u32 dyn_refresh_len;
  330. u32 index;
  331. enum dsi_phy_version version;
  332. void __iomem *phy_clamp_base;
  333. DECLARE_BITMAP(feature_map, DSI_PHY_MAX_FEATURES);
  334. struct dsi_phy_hw_ops ops;
  335. };
  336. /**
  337. * dsi_phy_conv_phy_to_logical_lane() - Convert physical to logical lane
  338. * @lane_map: logical lane
  339. * @phy_lane: physical lane
  340. *
  341. * Return: Error code on failure. Lane number on success.
  342. */
  343. int dsi_phy_conv_phy_to_logical_lane(
  344. struct dsi_lane_map *lane_map, enum dsi_phy_data_lanes phy_lane);
  345. /**
  346. * dsi_phy_conv_logical_to_phy_lane() - Convert logical to physical lane
  347. * @lane_map: physical lane
  348. * @lane: logical lane
  349. *
  350. * Return: Error code on failure. Lane number on success.
  351. */
  352. int dsi_phy_conv_logical_to_phy_lane(
  353. struct dsi_lane_map *lane_map, enum dsi_logical_lane lane);
  354. #endif /* _DSI_PHY_HW_H_ */