wlan_firmware_service_v01.h 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /* Copyright (c) 2015-2021, The Linux Foundation. All rights reserved. */
  3. /* Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved. */
  4. #ifndef WLAN_FIRMWARE_SERVICE_V01_H
  5. #define WLAN_FIRMWARE_SERVICE_V01_H
  6. #include <linux/soc/qcom/qmi.h>
  7. #define WLFW_SERVICE_ID_V01 0x45
  8. #define WLFW_SERVICE_VERS_V01 0x01
  9. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_RESP_V01 0x0055
  10. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_REQ_V01 0x0055
  11. #define QMI_WLFW_POWER_SAVE_RESP_V01 0x0050
  12. #define QMI_WLFW_CAP_REQ_V01 0x0024
  13. #define QMI_WLFW_INI_FILE_DOWNLOAD_RESP_V01 0x0056
  14. #define QMI_WLFW_CAL_REPORT_REQ_V01 0x0026
  15. #define QMI_WLFW_M3_INFO_RESP_V01 0x003C
  16. #define QMI_WLFW_CAL_REPORT_RESP_V01 0x0026
  17. #define QMI_WLFW_MAC_ADDR_RESP_V01 0x0033
  18. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_RESP_V01 0x003B
  19. #define QMI_WLFW_IND_REGISTER_REQ_V01 0x0020
  20. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_REQ_V01 0x003B
  21. #define QMI_WLFW_QDSS_TRACE_MODE_RESP_V01 0x0045
  22. #define QMI_WLFW_FW_READY_IND_V01 0x0021
  23. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_RESP_V01 0x0040
  24. #define QMI_WLFW_CAL_UPDATE_REQ_V01 0x0029
  25. #define QMI_WLFW_REQUEST_MEM_IND_V01 0x0035
  26. #define QMI_WLFW_QDSS_TRACE_DATA_RESP_V01 0x0042
  27. #define QMI_WLFW_RESPOND_MEM_RESP_V01 0x0036
  28. #define QMI_WLFW_VBATT_RESP_V01 0x0032
  29. #define QMI_WLFW_QDSS_TRACE_MODE_REQ_V01 0x0045
  30. #define QMI_WLFW_CAL_DOWNLOAD_REQ_V01 0x0027
  31. #define QMI_WLFW_IND_REGISTER_RESP_V01 0x0020
  32. #define QMI_WLFW_CAL_UPDATE_RESP_V01 0x0029
  33. #define QMI_WLFW_M3_INFO_REQ_V01 0x003C
  34. #define QMI_WLFW_PCIE_GEN_SWITCH_REQ_V01 0x0053
  35. #define QMI_WLFW_ANTENNA_GRANT_RESP_V01 0x0048
  36. #define QMI_WLFW_INITIATE_CAL_UPDATE_IND_V01 0x002A
  37. #define QMI_WLFW_RESPOND_MEM_REQ_V01 0x0036
  38. #define QMI_WLFW_HOST_CAP_RESP_V01 0x0034
  39. #define QMI_WLFW_MSA_READY_IND_V01 0x002B
  40. #define QMI_WLFW_WLAN_MODE_REQ_V01 0x0022
  41. #define QMI_WLFW_WLAN_CFG_RESP_V01 0x0023
  42. #define QMI_WLFW_REJUVENATE_IND_V01 0x0039
  43. #define QMI_WLFW_ATHDIAG_WRITE_REQ_V01 0x0031
  44. #define QMI_WLFW_SOC_WAKE_REQ_V01 0x004F
  45. #define QMI_WLFW_PIN_CONNECT_RESULT_IND_V01 0x002C
  46. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_RESP_V01 0x004E
  47. #define QMI_WLFW_QDSS_TRACE_SAVE_IND_V01 0x0041
  48. #define QMI_WLFW_BDF_DOWNLOAD_RESP_V01 0x0025
  49. #define QMI_WLFW_REJUVENATE_ACK_RESP_V01 0x003A
  50. #define QMI_WLFW_MSA_INFO_RESP_V01 0x002D
  51. #define QMI_WLFW_SHUTDOWN_REQ_V01 0x0043
  52. #define QMI_WLFW_VBATT_REQ_V01 0x0032
  53. #define QMI_WLFW_MAC_ADDR_REQ_V01 0x0033
  54. #define QMI_WLFW_WLAN_CFG_REQ_V01 0x0023
  55. #define QMI_WLFW_ANTENNA_GRANT_REQ_V01 0x0048
  56. #define QMI_WLFW_BDF_DOWNLOAD_REQ_V01 0x0025
  57. #define QMI_WLFW_FW_MEM_READY_IND_V01 0x0037
  58. #define QMI_WLFW_RESPOND_GET_INFO_IND_V01 0x004B
  59. #define QMI_WLFW_QDSS_TRACE_DATA_REQ_V01 0x0042
  60. #define QMI_WLFW_CAL_DOWNLOAD_RESP_V01 0x0027
  61. #define QMI_WLFW_INI_RESP_V01 0x002F
  62. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_REQ_V01 0x0040
  63. #define QMI_WLFW_ANTENNA_SWITCH_REQ_V01 0x0047
  64. #define QMI_WLFW_QDSS_TRACE_REQ_MEM_IND_V01 0x003F
  65. #define QMI_WLFW_INITIATE_CAL_DOWNLOAD_IND_V01 0x0028
  66. #define QMI_WLFW_ATHDIAG_WRITE_RESP_V01 0x0031
  67. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_V01 0x0044
  68. #define QMI_WLFW_SOC_WAKE_RESP_V01 0x004F
  69. #define QMI_WLFW_GET_INFO_RESP_V01 0x004A
  70. #define QMI_WLFW_PCIE_GEN_SWITCH_RESP_V01 0x0053
  71. #define QMI_WLFW_INI_REQ_V01 0x002F
  72. #define QMI_WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_V01 0x0054
  73. #define QMI_WLFW_MSA_READY_REQ_V01 0x002E
  74. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_REQ_V01 0x004E
  75. #define QMI_WLFW_CAP_RESP_V01 0x0024
  76. #define QMI_WLFW_REJUVENATE_ACK_REQ_V01 0x003A
  77. #define QMI_WLFW_ATHDIAG_READ_RESP_V01 0x0030
  78. #define QMI_WLFW_ANTENNA_SWITCH_RESP_V01 0x0047
  79. #define QMI_WLFW_DEVICE_INFO_REQ_V01 0x004C
  80. #define QMI_WLFW_MSA_INFO_REQ_V01 0x002D
  81. #define QMI_WLFW_HOST_CAP_REQ_V01 0x0034
  82. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_V01 0x0044
  83. #define QMI_WLFW_GET_INFO_REQ_V01 0x004A
  84. #define QMI_WLFW_CAL_DONE_IND_V01 0x003E
  85. #define QMI_WLFW_M3_DUMP_UPLOAD_REQ_IND_V01 0x004D
  86. #define QMI_WLFW_WFC_CALL_STATUS_RESP_V01 0x0049
  87. #define QMI_WLFW_FW_INIT_DONE_IND_V01 0x0038
  88. #define QMI_WLFW_POWER_SAVE_REQ_V01 0x0050
  89. #define QMI_WLFW_XO_CAL_IND_V01 0x003D
  90. #define QMI_WLFW_SHUTDOWN_RESP_V01 0x0043
  91. #define QMI_WLFW_ATHDIAG_READ_REQ_V01 0x0030
  92. #define QMI_WLFW_WFC_CALL_TWT_CONFIG_IND_V01 0x0051
  93. #define QMI_WLFW_WLAN_MODE_RESP_V01 0x0022
  94. #define QMI_WLFW_WFC_CALL_STATUS_REQ_V01 0x0049
  95. #define QMI_WLFW_DEVICE_INFO_RESP_V01 0x004C
  96. #define QMI_WLFW_MSA_READY_RESP_V01 0x002E
  97. #define QMI_WLFW_INI_FILE_DOWNLOAD_REQ_V01 0x0056
  98. #define QMI_WLFW_QDSS_TRACE_FREE_IND_V01 0x0046
  99. #define QMI_WLFW_QDSS_MEM_READY_IND_V01 0x0052
  100. #define QMI_WLFW_MAX_NUM_CAL_V01 5
  101. #define QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 64
  102. #define QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01 3
  103. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V01 24
  104. #define QMI_WLFW_MAX_BUILD_ID_LEN_V01 128
  105. #define QMI_WLFW_MAX_DEV_MEM_NUM_V01 4
  106. #define QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01 2
  107. #define QMI_WLFW_MAX_NUM_SVC_V01 24
  108. #define QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01 2
  109. #define QMI_WLFW_MAC_ADDR_SIZE_V01 6
  110. #define QMI_WLFW_MAX_NUM_GPIO_INFO_V01 20
  111. #define QMI_WLFW_MAX_NUM_MEM_CFG_V01 2
  112. #define QMI_WLFW_PMU_PARAMS_MAX_V01 16
  113. #define QMI_WLFW_MAX_NUM_MEM_SEG_V01 52
  114. #define QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01 256
  115. #define QMI_WLFW_MAX_DATA_SIZE_V01 6144
  116. #define QMI_WLFW_FUNCTION_NAME_LEN_V01 128
  117. #define QMI_WLFW_MAX_NUM_CE_V01 12
  118. #define QMI_WLFW_MAX_TIMESTAMP_LEN_V01 32
  119. #define QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01 10
  120. #define QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01 32
  121. #define QMI_WLFW_MAX_STR_LEN_V01 16
  122. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01 60
  123. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01 36
  124. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_USAGE_V01 40
  125. #define QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01 6144
  126. #define QMI_WLFW_MAX_NUM_GPIO_V01 32
  127. #define QMI_WLFW_MAX_NUM_MLO_CHIPS_V01 3
  128. enum wlfw_driver_mode_enum_v01 {
  129. WLFW_DRIVER_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  130. QMI_WLFW_MISSION_V01 = 0,
  131. QMI_WLFW_FTM_V01 = 1,
  132. QMI_WLFW_EPPING_V01 = 2,
  133. QMI_WLFW_WALTEST_V01 = 3,
  134. QMI_WLFW_OFF_V01 = 4,
  135. QMI_WLFW_CCPM_V01 = 5,
  136. QMI_WLFW_QVIT_V01 = 6,
  137. QMI_WLFW_CALIBRATION_V01 = 7,
  138. QMI_WLFW_FTM_CALIBRATION_V01 = 10,
  139. WLFW_DRIVER_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  140. };
  141. enum wlfw_cal_temp_id_enum_v01 {
  142. WLFW_CAL_TEMP_ID_ENUM_MIN_VAL_V01 = INT_MIN,
  143. QMI_WLFW_CAL_TEMP_IDX_0_V01 = 0,
  144. QMI_WLFW_CAL_TEMP_IDX_1_V01 = 1,
  145. QMI_WLFW_CAL_TEMP_IDX_2_V01 = 2,
  146. QMI_WLFW_CAL_TEMP_IDX_3_V01 = 3,
  147. QMI_WLFW_CAL_TEMP_IDX_4_V01 = 4,
  148. WLFW_CAL_TEMP_ID_ENUM_MAX_VAL_V01 = INT_MAX,
  149. };
  150. enum wlfw_pipedir_enum_v01 {
  151. WLFW_PIPEDIR_ENUM_MIN_VAL_V01 = INT_MIN,
  152. QMI_WLFW_PIPEDIR_NONE_V01 = 0,
  153. QMI_WLFW_PIPEDIR_IN_V01 = 1,
  154. QMI_WLFW_PIPEDIR_OUT_V01 = 2,
  155. QMI_WLFW_PIPEDIR_INOUT_V01 = 3,
  156. WLFW_PIPEDIR_ENUM_MAX_VAL_V01 = INT_MAX,
  157. };
  158. enum wlfw_mem_type_enum_v01 {
  159. WLFW_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  160. QMI_WLFW_MEM_TYPE_MSA_V01 = 0,
  161. QMI_WLFW_MEM_TYPE_DDR_V01 = 1,
  162. QMI_WLFW_MEM_BDF_V01 = 2,
  163. QMI_WLFW_MEM_M3_V01 = 3,
  164. QMI_WLFW_MEM_CAL_V01 = 4,
  165. QMI_WLFW_MEM_DPD_V01 = 5,
  166. QMI_WLFW_MEM_QDSS_V01 = 6,
  167. QMI_WLFW_MEM_HANG_DATA_V01 = 7,
  168. QMI_WLFW_MLO_GLOBAL_MEM_V01 = 8,
  169. QMI_WLFW_PAGEABLE_MEM_V01 = 9,
  170. QMI_WLFW_AFC_MEM_V01 = 10,
  171. WLFW_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  172. };
  173. enum wlfw_qdss_trace_mode_enum_v01 {
  174. WLFW_QDSS_TRACE_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  175. QMI_WLFW_QDSS_TRACE_OFF_V01 = 0,
  176. QMI_WLFW_QDSS_TRACE_ON_V01 = 1,
  177. WLFW_QDSS_TRACE_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  178. };
  179. enum wlfw_wfc_media_quality_v01 {
  180. WLFW_WFC_MEDIA_QUALITY_MIN_VAL_V01 = INT_MIN,
  181. QMI_WLFW_WFC_MEDIA_QUAL_NOT_AVAILABLE_V01 = 0,
  182. QMI_WLFW_WFC_MEDIA_QUAL_BAD_V01 = 1,
  183. QMI_WLFW_WFC_MEDIA_QUAL_GOOD_V01 = 2,
  184. QMI_WLFW_WFC_MEDIA_QUAL_EXCELLENT_V01 = 3,
  185. WLFW_WFC_MEDIA_QUALITY_MAX_VAL_V01 = INT_MAX,
  186. };
  187. enum wlfw_soc_wake_enum_v01 {
  188. WLFW_SOC_WAKE_ENUM_MIN_VAL_V01 = INT_MIN,
  189. QMI_WLFW_WAKE_REQUEST_V01 = 0,
  190. QMI_WLFW_WAKE_RELEASE_V01 = 1,
  191. WLFW_SOC_WAKE_ENUM_MAX_VAL_V01 = INT_MAX,
  192. };
  193. enum wlfw_host_build_type_v01 {
  194. WLFW_HOST_BUILD_TYPE_MIN_VAL_V01 = INT_MIN,
  195. QMI_HOST_BUILD_TYPE_UNSPECIFIED_V01 = 0,
  196. QMI_HOST_BUILD_TYPE_PRIMARY_V01 = 1,
  197. QMI_HOST_BUILD_TYPE_SECONDARY_V01 = 2,
  198. WLFW_HOST_BUILD_TYPE_MAX_VAL_V01 = INT_MAX,
  199. };
  200. enum wlfw_qmi_param_value_v01 {
  201. WLFW_QMI_PARAM_VALUE_MIN_VAL_V01 = INT_MIN,
  202. QMI_PARAM_INVALID_V01 = 0,
  203. QMI_PARAM_ENABLE_V01 = 1,
  204. QMI_PARAM_DISABLE_V01 = 2,
  205. WLFW_QMI_PARAM_VALUE_MAX_VAL_V01 = INT_MAX,
  206. };
  207. enum wlfw_rd_card_chain_cap_v01 {
  208. WLFW_RD_CARD_CHAIN_CAP_MIN_VAL_V01 = INT_MIN,
  209. WLFW_RD_CARD_CHAIN_CAP_UNSPECIFIED_V01 = 0,
  210. WLFW_RD_CARD_CHAIN_CAP_1x1_V01 = 1,
  211. WLFW_RD_CARD_CHAIN_CAP_2x2_V01 = 2,
  212. WLFW_RD_CARD_CHAIN_CAP_MAX_VAL_V01 = INT_MAX,
  213. };
  214. enum wlfw_pcie_gen_speed_v01 {
  215. WLFW_PCIE_GEN_SPEED_MIN_VAL_V01 = INT_MIN,
  216. QMI_PCIE_GEN_SPEED_INVALID_V01 = 0,
  217. QMI_PCIE_GEN_SPEED_1_V01 = 1,
  218. QMI_PCIE_GEN_SPEED_2_V01 = 2,
  219. QMI_PCIE_GEN_SPEED_3_V01 = 3,
  220. WLFW_PCIE_GEN_SPEED_MAX_VAL_V01 = INT_MAX,
  221. };
  222. enum wlfw_power_save_mode_v01 {
  223. WLFW_POWER_SAVE_MODE_MIN_VAL_V01 = INT_MIN,
  224. WLFW_POWER_SAVE_ENTER_V01 = 0,
  225. WLFW_POWER_SAVE_EXIT_V01 = 1,
  226. WLFW_POWER_SAVE_MODE_MAX_VAL_V01 = INT_MAX,
  227. };
  228. enum wlfw_m3_segment_type_v01 {
  229. WLFW_M3_SEGMENT_TYPE_MIN_VAL_V01 = INT_MIN,
  230. QMI_M3_SEGMENT_INVALID_V01 = 0,
  231. QMI_M3_SEGMENT_PHYAREG_V01 = 1,
  232. QMI_M3_SEGMENT_PHYDBG_V01 = 2,
  233. QMI_M3_SEGMENT_WMAC0_REG_V01 = 3,
  234. QMI_M3_SEGMENT_WCSSDBG_V01 = 4,
  235. QMI_M3_SEGMENT_PHYAPDMEM_V01 = 5,
  236. QMI_M3_SEGMENT_MAX_V01 = 6,
  237. WLFW_M3_SEGMENT_TYPE_MAX_VAL_V01 = INT_MAX,
  238. };
  239. enum cnss_feature_v01 {
  240. CNSS_FEATURE_MIN_VAL_V01 = INT_MIN,
  241. BOOTSTRAP_CLOCK_SELECT_V01 = 0,
  242. CNSS_DRV_SUPPORT_V01 = 1,
  243. CNSS_WLAN_EN_SUPPORT_V01 = 2,
  244. CNSS_QDSS_CFG_MISS_V01 = 3,
  245. CNSS_PCIE_PERST_NO_PULL_V01 = 4,
  246. CNSS_RC_EP_ULTRASHORT_CHANNEL_V01 = 5,
  247. CNSS_MAX_FEATURE_V01 = 64,
  248. CNSS_FEATURE_MAX_VAL_V01 = INT_MAX,
  249. };
  250. enum wlfw_bdf_dnld_method_v01 {
  251. WLFW_BDF_DNLD_METHOD_MIN_VAL_V01 = INT_MIN,
  252. WLFW_DIRECT_BDF_COPY_V01 = 0,
  253. WLFW_SEND_BDF_OVER_QMI_V01 = 1,
  254. WLFW_BDF_DNLD_METHOD_MAX_VAL_V01 = INT_MAX,
  255. };
  256. enum wlfw_gpio_info_type_v01 {
  257. WLFW_GPIO_INFO_TYPE_MIN_VAL_V01 = INT_MIN,
  258. WLAN_EN_GPIO_V01 = 0,
  259. BT_EN_GPIO_V01 = 1,
  260. HOST_SOL_GPIO_V01 = 2,
  261. TARGET_SOL_GPIO_V01 = 3,
  262. GPIO_TYPE_MAX_V01 = 4,
  263. WLFW_GPIO_INFO_TYPE_MAX_VAL_V01 = INT_MAX,
  264. };
  265. enum wlfw_ini_file_type_v01 {
  266. WLFW_INI_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  267. WLFW_INI_CFG_FILE_V01 = 0,
  268. WLFW_CONN_ROAM_INI_V01 = 1,
  269. WLFW_INI_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  270. };
  271. #define QMI_WLFW_CE_ATTR_FLAGS_V01 ((u32)0x00)
  272. #define QMI_WLFW_CE_ATTR_NO_SNOOP_V01 ((u32)0x01)
  273. #define QMI_WLFW_CE_ATTR_BYTE_SWAP_DATA_V01 ((u32)0x02)
  274. #define QMI_WLFW_CE_ATTR_SWIZZLE_DESCRIPTORS_V01 ((u32)0x04)
  275. #define QMI_WLFW_CE_ATTR_DISABLE_INTR_V01 ((u32)0x08)
  276. #define QMI_WLFW_CE_ATTR_ENABLE_POLL_V01 ((u32)0x10)
  277. #define QMI_WLFW_ALREADY_REGISTERED_V01 ((u64)0x01ULL)
  278. #define QMI_WLFW_FW_READY_V01 ((u64)0x02ULL)
  279. #define QMI_WLFW_MSA_READY_V01 ((u64)0x04ULL)
  280. #define QMI_WLFW_FW_MEM_READY_V01 ((u64)0x08ULL)
  281. #define QMI_WLFW_FW_INIT_DONE_V01 ((u64)0x10ULL)
  282. #define QMI_WLFW_FW_REJUVENATE_V01 ((u64)0x01ULL)
  283. #define QMI_WLFW_HW_XPA_V01 ((u64)0x01ULL)
  284. #define QMI_WLFW_CBC_FILE_DOWNLOAD_V01 ((u64)0x02ULL)
  285. #define QMI_WLFW_HOST_PCIE_GEN_SWITCH_V01 ((u64)0x01ULL)
  286. struct wlfw_ce_tgt_pipe_cfg_s_v01 {
  287. u32 pipe_num;
  288. enum wlfw_pipedir_enum_v01 pipe_dir;
  289. u32 nentries;
  290. u32 nbytes_max;
  291. u32 flags;
  292. };
  293. struct wlfw_ce_svc_pipe_cfg_s_v01 {
  294. u32 service_id;
  295. enum wlfw_pipedir_enum_v01 pipe_dir;
  296. u32 pipe_num;
  297. };
  298. struct wlfw_shadow_reg_cfg_s_v01 {
  299. u16 id;
  300. u16 offset;
  301. };
  302. struct wlfw_shadow_reg_v2_cfg_s_v01 {
  303. u32 addr;
  304. };
  305. struct wlfw_rri_over_ddr_cfg_s_v01 {
  306. u32 base_addr_low;
  307. u32 base_addr_high;
  308. };
  309. struct wlfw_msi_cfg_s_v01 {
  310. u16 ce_id;
  311. u16 msi_vector;
  312. };
  313. struct wlfw_memory_region_info_s_v01 {
  314. u64 region_addr;
  315. u32 size;
  316. u8 secure_flag;
  317. };
  318. struct wlfw_mem_cfg_s_v01 {
  319. u64 offset;
  320. u32 size;
  321. u8 secure_flag;
  322. };
  323. struct wlfw_mem_seg_s_v01 {
  324. u32 size;
  325. enum wlfw_mem_type_enum_v01 type;
  326. u32 mem_cfg_len;
  327. struct wlfw_mem_cfg_s_v01 mem_cfg[QMI_WLFW_MAX_NUM_MEM_CFG_V01];
  328. };
  329. struct wlfw_mem_seg_resp_s_v01 {
  330. u64 addr;
  331. u32 size;
  332. enum wlfw_mem_type_enum_v01 type;
  333. u8 restore;
  334. };
  335. struct wlfw_rf_chip_info_s_v01 {
  336. u32 chip_id;
  337. u32 chip_family;
  338. };
  339. struct wlfw_rf_board_info_s_v01 {
  340. u32 board_id;
  341. };
  342. struct wlfw_soc_info_s_v01 {
  343. u32 soc_id;
  344. };
  345. struct wlfw_fw_version_info_s_v01 {
  346. u32 fw_version;
  347. char fw_build_timestamp[QMI_WLFW_MAX_TIMESTAMP_LEN_V01 + 1];
  348. };
  349. struct wlfw_host_ddr_range_s_v01 {
  350. u64 start;
  351. u64 size;
  352. };
  353. struct wlfw_m3_segment_info_s_v01 {
  354. enum wlfw_m3_segment_type_v01 type;
  355. u64 addr;
  356. u64 size;
  357. char name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  358. };
  359. struct wlfw_dev_mem_info_s_v01 {
  360. u64 start;
  361. u64 size;
  362. };
  363. struct wlfw_host_mlo_chip_info_s_v01 {
  364. u8 chip_id;
  365. u8 num_local_links;
  366. u8 hw_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  367. u8 valid_mlo_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  368. };
  369. struct wlfw_pmu_param_v01 {
  370. u8 pin_name[QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01];
  371. u32 wake_volt_valid;
  372. u32 wake_volt;
  373. u32 sleep_volt_valid;
  374. u32 sleep_volt;
  375. };
  376. struct wlfw_pmu_cfg_v01 {
  377. u32 pmu_param_len;
  378. struct wlfw_pmu_param_v01 pmu_param[QMI_WLFW_PMU_PARAMS_MAX_V01];
  379. };
  380. struct wlfw_shadow_reg_v3_cfg_s_v01 {
  381. u32 addr;
  382. };
  383. struct wlfw_ind_register_req_msg_v01 {
  384. u8 fw_ready_enable_valid;
  385. u8 fw_ready_enable;
  386. u8 initiate_cal_download_enable_valid;
  387. u8 initiate_cal_download_enable;
  388. u8 initiate_cal_update_enable_valid;
  389. u8 initiate_cal_update_enable;
  390. u8 msa_ready_enable_valid;
  391. u8 msa_ready_enable;
  392. u8 pin_connect_result_enable_valid;
  393. u8 pin_connect_result_enable;
  394. u8 client_id_valid;
  395. u32 client_id;
  396. u8 request_mem_enable_valid;
  397. u8 request_mem_enable;
  398. u8 fw_mem_ready_enable_valid;
  399. u8 fw_mem_ready_enable;
  400. u8 fw_init_done_enable_valid;
  401. u8 fw_init_done_enable;
  402. u8 rejuvenate_enable_valid;
  403. u32 rejuvenate_enable;
  404. u8 xo_cal_enable_valid;
  405. u8 xo_cal_enable;
  406. u8 cal_done_enable_valid;
  407. u8 cal_done_enable;
  408. u8 qdss_trace_req_mem_enable_valid;
  409. u8 qdss_trace_req_mem_enable;
  410. u8 qdss_trace_save_enable_valid;
  411. u8 qdss_trace_save_enable;
  412. u8 qdss_trace_free_enable_valid;
  413. u8 qdss_trace_free_enable;
  414. u8 respond_get_info_enable_valid;
  415. u8 respond_get_info_enable;
  416. u8 m3_dump_upload_req_enable_valid;
  417. u8 m3_dump_upload_req_enable;
  418. u8 wfc_call_twt_config_enable_valid;
  419. u8 wfc_call_twt_config_enable;
  420. u8 qdss_mem_ready_enable_valid;
  421. u8 qdss_mem_ready_enable;
  422. u8 m3_dump_upload_segments_req_enable_valid;
  423. u8 m3_dump_upload_segments_req_enable;
  424. };
  425. #define WLFW_IND_REGISTER_REQ_MSG_V01_MAX_MSG_LEN 86
  426. extern struct qmi_elem_info wlfw_ind_register_req_msg_v01_ei[];
  427. struct wlfw_ind_register_resp_msg_v01 {
  428. struct qmi_response_type_v01 resp;
  429. u8 fw_status_valid;
  430. u64 fw_status;
  431. };
  432. #define WLFW_IND_REGISTER_RESP_MSG_V01_MAX_MSG_LEN 18
  433. extern struct qmi_elem_info wlfw_ind_register_resp_msg_v01_ei[];
  434. struct wlfw_fw_ready_ind_msg_v01 {
  435. char placeholder;
  436. };
  437. #define WLFW_FW_READY_IND_MSG_V01_MAX_MSG_LEN 0
  438. extern struct qmi_elem_info wlfw_fw_ready_ind_msg_v01_ei[];
  439. struct wlfw_msa_ready_ind_msg_v01 {
  440. u8 hang_data_addr_offset_valid;
  441. u32 hang_data_addr_offset;
  442. u8 hang_data_length_valid;
  443. u16 hang_data_length;
  444. };
  445. #define WLFW_MSA_READY_IND_MSG_V01_MAX_MSG_LEN 12
  446. extern struct qmi_elem_info wlfw_msa_ready_ind_msg_v01_ei[];
  447. struct wlfw_pin_connect_result_ind_msg_v01 {
  448. u8 pwr_pin_result_valid;
  449. u32 pwr_pin_result;
  450. u8 phy_io_pin_result_valid;
  451. u32 phy_io_pin_result;
  452. u8 rf_pin_result_valid;
  453. u32 rf_pin_result;
  454. };
  455. #define WLFW_PIN_CONNECT_RESULT_IND_MSG_V01_MAX_MSG_LEN 21
  456. extern struct qmi_elem_info wlfw_pin_connect_result_ind_msg_v01_ei[];
  457. struct wlfw_wlan_mode_req_msg_v01 {
  458. enum wlfw_driver_mode_enum_v01 mode;
  459. u8 hw_debug_valid;
  460. u8 hw_debug;
  461. u8 xo_cal_data_valid;
  462. u8 xo_cal_data;
  463. u8 wlan_en_delay_valid;
  464. u32 wlan_en_delay;
  465. };
  466. #define WLFW_WLAN_MODE_REQ_MSG_V01_MAX_MSG_LEN 22
  467. extern struct qmi_elem_info wlfw_wlan_mode_req_msg_v01_ei[];
  468. struct wlfw_wlan_mode_resp_msg_v01 {
  469. struct qmi_response_type_v01 resp;
  470. };
  471. #define WLFW_WLAN_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  472. extern struct qmi_elem_info wlfw_wlan_mode_resp_msg_v01_ei[];
  473. struct wlfw_wlan_cfg_req_msg_v01 {
  474. u8 host_version_valid;
  475. char host_version[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  476. u8 tgt_cfg_valid;
  477. u32 tgt_cfg_len;
  478. struct wlfw_ce_tgt_pipe_cfg_s_v01 tgt_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  479. u8 svc_cfg_valid;
  480. u32 svc_cfg_len;
  481. struct wlfw_ce_svc_pipe_cfg_s_v01 svc_cfg[QMI_WLFW_MAX_NUM_SVC_V01];
  482. u8 shadow_reg_valid;
  483. u32 shadow_reg_len;
  484. struct wlfw_shadow_reg_cfg_s_v01 shadow_reg[QMI_WLFW_MAX_NUM_SHADOW_REG_V01];
  485. u8 shadow_reg_v2_valid;
  486. u32 shadow_reg_v2_len;
  487. struct wlfw_shadow_reg_v2_cfg_s_v01 shadow_reg_v2[QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01];
  488. u8 rri_over_ddr_cfg_valid;
  489. struct wlfw_rri_over_ddr_cfg_s_v01 rri_over_ddr_cfg;
  490. u8 msi_cfg_valid;
  491. u32 msi_cfg_len;
  492. struct wlfw_msi_cfg_s_v01 msi_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  493. u8 shadow_reg_v3_valid;
  494. u32 shadow_reg_v3_len;
  495. struct wlfw_shadow_reg_v3_cfg_s_v01 shadow_reg_v3[QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01];
  496. };
  497. #define WLFW_WLAN_CFG_REQ_MSG_V01_MAX_MSG_LEN 1110
  498. extern struct qmi_elem_info wlfw_wlan_cfg_req_msg_v01_ei[];
  499. struct wlfw_wlan_cfg_resp_msg_v01 {
  500. struct qmi_response_type_v01 resp;
  501. };
  502. #define WLFW_WLAN_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  503. extern struct qmi_elem_info wlfw_wlan_cfg_resp_msg_v01_ei[];
  504. struct wlfw_cap_req_msg_v01 {
  505. char placeholder;
  506. };
  507. #define WLFW_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  508. extern struct qmi_elem_info wlfw_cap_req_msg_v01_ei[];
  509. struct wlfw_cap_resp_msg_v01 {
  510. struct qmi_response_type_v01 resp;
  511. u8 chip_info_valid;
  512. struct wlfw_rf_chip_info_s_v01 chip_info;
  513. u8 board_info_valid;
  514. struct wlfw_rf_board_info_s_v01 board_info;
  515. u8 soc_info_valid;
  516. struct wlfw_soc_info_s_v01 soc_info;
  517. u8 fw_version_info_valid;
  518. struct wlfw_fw_version_info_s_v01 fw_version_info;
  519. u8 fw_build_id_valid;
  520. char fw_build_id[QMI_WLFW_MAX_BUILD_ID_LEN_V01 + 1];
  521. u8 num_macs_valid;
  522. u8 num_macs;
  523. u8 voltage_mv_valid;
  524. u32 voltage_mv;
  525. u8 time_freq_hz_valid;
  526. u32 time_freq_hz;
  527. u8 otp_version_valid;
  528. u32 otp_version;
  529. u8 eeprom_caldata_read_timeout_valid;
  530. u32 eeprom_caldata_read_timeout;
  531. u8 fw_caps_valid;
  532. u64 fw_caps;
  533. u8 rd_card_chain_cap_valid;
  534. enum wlfw_rd_card_chain_cap_v01 rd_card_chain_cap;
  535. u8 dev_mem_info_valid;
  536. struct wlfw_dev_mem_info_s_v01 dev_mem_info[QMI_WLFW_MAX_DEV_MEM_NUM_V01];
  537. u8 foundry_name_valid;
  538. char foundry_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  539. u8 hang_data_addr_offset_valid;
  540. u32 hang_data_addr_offset;
  541. u8 hang_data_length_valid;
  542. u16 hang_data_length;
  543. u8 bdf_dnld_method_valid;
  544. enum wlfw_bdf_dnld_method_v01 bdf_dnld_method;
  545. u8 hwid_bitmap_valid;
  546. u8 hwid_bitmap;
  547. u8 ol_cpr_cfg_valid;
  548. struct wlfw_pmu_cfg_v01 ol_cpr_cfg;
  549. u8 regdb_mandatory_valid;
  550. u8 regdb_mandatory;
  551. u8 regdb_support_valid;
  552. u8 regdb_support;
  553. };
  554. #define WLFW_CAP_RESP_MSG_V01_MAX_MSG_LEN 1142
  555. extern struct qmi_elem_info wlfw_cap_resp_msg_v01_ei[];
  556. struct wlfw_bdf_download_req_msg_v01 {
  557. u8 valid;
  558. u8 file_id_valid;
  559. enum wlfw_cal_temp_id_enum_v01 file_id;
  560. u8 total_size_valid;
  561. u32 total_size;
  562. u8 seg_id_valid;
  563. u32 seg_id;
  564. u8 data_valid;
  565. u32 data_len;
  566. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  567. u8 end_valid;
  568. u8 end;
  569. u8 bdf_type_valid;
  570. u8 bdf_type;
  571. };
  572. #define WLFW_BDF_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6182
  573. extern struct qmi_elem_info wlfw_bdf_download_req_msg_v01_ei[];
  574. struct wlfw_bdf_download_resp_msg_v01 {
  575. struct qmi_response_type_v01 resp;
  576. u8 host_bdf_data_valid;
  577. u64 host_bdf_data;
  578. };
  579. #define WLFW_BDF_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 18
  580. extern struct qmi_elem_info wlfw_bdf_download_resp_msg_v01_ei[];
  581. struct wlfw_cal_report_req_msg_v01 {
  582. u32 meta_data_len;
  583. enum wlfw_cal_temp_id_enum_v01 meta_data[QMI_WLFW_MAX_NUM_CAL_V01];
  584. u8 xo_cal_data_valid;
  585. u8 xo_cal_data;
  586. u8 cal_remove_supported_valid;
  587. u8 cal_remove_supported;
  588. u8 cal_file_download_size_valid;
  589. u64 cal_file_download_size;
  590. };
  591. #define WLFW_CAL_REPORT_REQ_MSG_V01_MAX_MSG_LEN 43
  592. extern struct qmi_elem_info wlfw_cal_report_req_msg_v01_ei[];
  593. struct wlfw_cal_report_resp_msg_v01 {
  594. struct qmi_response_type_v01 resp;
  595. };
  596. #define WLFW_CAL_REPORT_RESP_MSG_V01_MAX_MSG_LEN 7
  597. extern struct qmi_elem_info wlfw_cal_report_resp_msg_v01_ei[];
  598. struct wlfw_initiate_cal_download_ind_msg_v01 {
  599. enum wlfw_cal_temp_id_enum_v01 cal_id;
  600. u8 total_size_valid;
  601. u32 total_size;
  602. u8 cal_data_location_valid;
  603. u32 cal_data_location;
  604. };
  605. #define WLFW_INITIATE_CAL_DOWNLOAD_IND_MSG_V01_MAX_MSG_LEN 21
  606. extern struct qmi_elem_info wlfw_initiate_cal_download_ind_msg_v01_ei[];
  607. struct wlfw_cal_download_req_msg_v01 {
  608. u8 valid;
  609. u8 file_id_valid;
  610. enum wlfw_cal_temp_id_enum_v01 file_id;
  611. u8 total_size_valid;
  612. u32 total_size;
  613. u8 seg_id_valid;
  614. u32 seg_id;
  615. u8 data_valid;
  616. u32 data_len;
  617. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  618. u8 end_valid;
  619. u8 end;
  620. u8 cal_data_location_valid;
  621. u32 cal_data_location;
  622. };
  623. #define WLFW_CAL_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6185
  624. extern struct qmi_elem_info wlfw_cal_download_req_msg_v01_ei[];
  625. struct wlfw_cal_download_resp_msg_v01 {
  626. struct qmi_response_type_v01 resp;
  627. };
  628. #define WLFW_CAL_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  629. extern struct qmi_elem_info wlfw_cal_download_resp_msg_v01_ei[];
  630. struct wlfw_initiate_cal_update_ind_msg_v01 {
  631. enum wlfw_cal_temp_id_enum_v01 cal_id;
  632. u32 total_size;
  633. u8 cal_data_location_valid;
  634. u32 cal_data_location;
  635. };
  636. #define WLFW_INITIATE_CAL_UPDATE_IND_MSG_V01_MAX_MSG_LEN 21
  637. extern struct qmi_elem_info wlfw_initiate_cal_update_ind_msg_v01_ei[];
  638. struct wlfw_cal_update_req_msg_v01 {
  639. enum wlfw_cal_temp_id_enum_v01 cal_id;
  640. u32 seg_id;
  641. };
  642. #define WLFW_CAL_UPDATE_REQ_MSG_V01_MAX_MSG_LEN 14
  643. extern struct qmi_elem_info wlfw_cal_update_req_msg_v01_ei[];
  644. struct wlfw_cal_update_resp_msg_v01 {
  645. struct qmi_response_type_v01 resp;
  646. u8 file_id_valid;
  647. enum wlfw_cal_temp_id_enum_v01 file_id;
  648. u8 total_size_valid;
  649. u32 total_size;
  650. u8 seg_id_valid;
  651. u32 seg_id;
  652. u8 data_valid;
  653. u32 data_len;
  654. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  655. u8 end_valid;
  656. u8 end;
  657. u8 cal_data_location_valid;
  658. u32 cal_data_location;
  659. };
  660. #define WLFW_CAL_UPDATE_RESP_MSG_V01_MAX_MSG_LEN 6188
  661. extern struct qmi_elem_info wlfw_cal_update_resp_msg_v01_ei[];
  662. struct wlfw_msa_info_req_msg_v01 {
  663. u64 msa_addr;
  664. u32 size;
  665. };
  666. #define WLFW_MSA_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  667. extern struct qmi_elem_info wlfw_msa_info_req_msg_v01_ei[];
  668. struct wlfw_msa_info_resp_msg_v01 {
  669. struct qmi_response_type_v01 resp;
  670. u32 mem_region_info_len;
  671. struct wlfw_memory_region_info_s_v01 mem_region_info[QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01];
  672. };
  673. #define WLFW_MSA_INFO_RESP_MSG_V01_MAX_MSG_LEN 37
  674. extern struct qmi_elem_info wlfw_msa_info_resp_msg_v01_ei[];
  675. struct wlfw_msa_ready_req_msg_v01 {
  676. char placeholder;
  677. };
  678. #define WLFW_MSA_READY_REQ_MSG_V01_MAX_MSG_LEN 0
  679. extern struct qmi_elem_info wlfw_msa_ready_req_msg_v01_ei[];
  680. struct wlfw_msa_ready_resp_msg_v01 {
  681. struct qmi_response_type_v01 resp;
  682. };
  683. #define WLFW_MSA_READY_RESP_MSG_V01_MAX_MSG_LEN 7
  684. extern struct qmi_elem_info wlfw_msa_ready_resp_msg_v01_ei[];
  685. struct wlfw_ini_req_msg_v01 {
  686. u8 enablefwlog_valid;
  687. u8 enablefwlog;
  688. };
  689. #define WLFW_INI_REQ_MSG_V01_MAX_MSG_LEN 4
  690. extern struct qmi_elem_info wlfw_ini_req_msg_v01_ei[];
  691. struct wlfw_ini_resp_msg_v01 {
  692. struct qmi_response_type_v01 resp;
  693. };
  694. #define WLFW_INI_RESP_MSG_V01_MAX_MSG_LEN 7
  695. extern struct qmi_elem_info wlfw_ini_resp_msg_v01_ei[];
  696. struct wlfw_athdiag_read_req_msg_v01 {
  697. u32 offset;
  698. u32 mem_type;
  699. u32 data_len;
  700. };
  701. #define WLFW_ATHDIAG_READ_REQ_MSG_V01_MAX_MSG_LEN 21
  702. extern struct qmi_elem_info wlfw_athdiag_read_req_msg_v01_ei[];
  703. struct wlfw_athdiag_read_resp_msg_v01 {
  704. struct qmi_response_type_v01 resp;
  705. u8 data_valid;
  706. u32 data_len;
  707. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  708. };
  709. #define WLFW_ATHDIAG_READ_RESP_MSG_V01_MAX_MSG_LEN 6156
  710. extern struct qmi_elem_info wlfw_athdiag_read_resp_msg_v01_ei[];
  711. struct wlfw_athdiag_write_req_msg_v01 {
  712. u32 offset;
  713. u32 mem_type;
  714. u32 data_len;
  715. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  716. };
  717. #define WLFW_ATHDIAG_WRITE_REQ_MSG_V01_MAX_MSG_LEN 6163
  718. extern struct qmi_elem_info wlfw_athdiag_write_req_msg_v01_ei[];
  719. struct wlfw_athdiag_write_resp_msg_v01 {
  720. struct qmi_response_type_v01 resp;
  721. };
  722. #define WLFW_ATHDIAG_WRITE_RESP_MSG_V01_MAX_MSG_LEN 7
  723. extern struct qmi_elem_info wlfw_athdiag_write_resp_msg_v01_ei[];
  724. struct wlfw_vbatt_req_msg_v01 {
  725. u64 voltage_uv;
  726. };
  727. #define WLFW_VBATT_REQ_MSG_V01_MAX_MSG_LEN 11
  728. extern struct qmi_elem_info wlfw_vbatt_req_msg_v01_ei[];
  729. struct wlfw_vbatt_resp_msg_v01 {
  730. struct qmi_response_type_v01 resp;
  731. };
  732. #define WLFW_VBATT_RESP_MSG_V01_MAX_MSG_LEN 7
  733. extern struct qmi_elem_info wlfw_vbatt_resp_msg_v01_ei[];
  734. struct wlfw_mac_addr_req_msg_v01 {
  735. u8 mac_addr_valid;
  736. u8 mac_addr[QMI_WLFW_MAC_ADDR_SIZE_V01];
  737. };
  738. #define WLFW_MAC_ADDR_REQ_MSG_V01_MAX_MSG_LEN 9
  739. extern struct qmi_elem_info wlfw_mac_addr_req_msg_v01_ei[];
  740. struct wlfw_mac_addr_resp_msg_v01 {
  741. struct qmi_response_type_v01 resp;
  742. };
  743. #define WLFW_MAC_ADDR_RESP_MSG_V01_MAX_MSG_LEN 7
  744. extern struct qmi_elem_info wlfw_mac_addr_resp_msg_v01_ei[];
  745. struct wlfw_host_cap_req_msg_v01 {
  746. u8 num_clients_valid;
  747. u32 num_clients;
  748. u8 wake_msi_valid;
  749. u32 wake_msi;
  750. u8 gpios_valid;
  751. u32 gpios_len;
  752. u32 gpios[QMI_WLFW_MAX_NUM_GPIO_V01];
  753. u8 nm_modem_valid;
  754. u8 nm_modem;
  755. u8 bdf_support_valid;
  756. u8 bdf_support;
  757. u8 bdf_cache_support_valid;
  758. u8 bdf_cache_support;
  759. u8 m3_support_valid;
  760. u8 m3_support;
  761. u8 m3_cache_support_valid;
  762. u8 m3_cache_support;
  763. u8 cal_filesys_support_valid;
  764. u8 cal_filesys_support;
  765. u8 cal_cache_support_valid;
  766. u8 cal_cache_support;
  767. u8 cal_done_valid;
  768. u8 cal_done;
  769. u8 mem_bucket_valid;
  770. u32 mem_bucket;
  771. u8 mem_cfg_mode_valid;
  772. u8 mem_cfg_mode;
  773. u8 cal_duration_valid;
  774. u16 cal_duration;
  775. u8 platform_name_valid;
  776. char platform_name[QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 + 1];
  777. u8 ddr_range_valid;
  778. struct wlfw_host_ddr_range_s_v01 ddr_range[QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01];
  779. u8 host_build_type_valid;
  780. enum wlfw_host_build_type_v01 host_build_type;
  781. u8 mlo_capable_valid;
  782. u8 mlo_capable;
  783. u8 mlo_chip_id_valid;
  784. u16 mlo_chip_id;
  785. u8 mlo_group_id_valid;
  786. u8 mlo_group_id;
  787. u8 max_mlo_peer_valid;
  788. u16 max_mlo_peer;
  789. u8 mlo_num_chips_valid;
  790. u8 mlo_num_chips;
  791. u8 mlo_chip_info_valid;
  792. struct wlfw_host_mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_NUM_MLO_CHIPS_V01];
  793. u8 feature_list_valid;
  794. u64 feature_list;
  795. u8 num_wlan_clients_valid;
  796. u16 num_wlan_clients;
  797. u8 num_wlan_vaps_valid;
  798. u8 num_wlan_vaps;
  799. u8 wake_msi_addr_valid;
  800. u32 wake_msi_addr;
  801. u8 wlan_enable_delay_valid;
  802. u32 wlan_enable_delay;
  803. u8 ddr_type_valid;
  804. u32 ddr_type;
  805. u8 gpio_info_valid;
  806. u32 gpio_info_len;
  807. u32 gpio_info[QMI_WLFW_MAX_NUM_GPIO_INFO_V01];
  808. u8 fw_ini_cfg_support_valid;
  809. u8 fw_ini_cfg_support;
  810. };
  811. #define WLFW_HOST_CAP_REQ_MSG_V01_MAX_MSG_LEN 491
  812. extern struct qmi_elem_info wlfw_host_cap_req_msg_v01_ei[];
  813. struct wlfw_host_cap_resp_msg_v01 {
  814. struct qmi_response_type_v01 resp;
  815. };
  816. #define WLFW_HOST_CAP_RESP_MSG_V01_MAX_MSG_LEN 7
  817. extern struct qmi_elem_info wlfw_host_cap_resp_msg_v01_ei[];
  818. struct wlfw_request_mem_ind_msg_v01 {
  819. u32 mem_seg_len;
  820. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  821. };
  822. #define WLFW_REQUEST_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  823. extern struct qmi_elem_info wlfw_request_mem_ind_msg_v01_ei[];
  824. struct wlfw_respond_mem_req_msg_v01 {
  825. u32 mem_seg_len;
  826. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  827. };
  828. #define WLFW_RESPOND_MEM_REQ_MSG_V01_MAX_MSG_LEN 888
  829. extern struct qmi_elem_info wlfw_respond_mem_req_msg_v01_ei[];
  830. struct wlfw_respond_mem_resp_msg_v01 {
  831. struct qmi_response_type_v01 resp;
  832. };
  833. #define WLFW_RESPOND_MEM_RESP_MSG_V01_MAX_MSG_LEN 7
  834. extern struct qmi_elem_info wlfw_respond_mem_resp_msg_v01_ei[];
  835. struct wlfw_fw_mem_ready_ind_msg_v01 {
  836. char placeholder;
  837. };
  838. #define WLFW_FW_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  839. extern struct qmi_elem_info wlfw_fw_mem_ready_ind_msg_v01_ei[];
  840. struct wlfw_fw_init_done_ind_msg_v01 {
  841. u8 hang_data_addr_offset_valid;
  842. u32 hang_data_addr_offset;
  843. u8 hang_data_length_valid;
  844. u16 hang_data_length;
  845. };
  846. #define WLFW_FW_INIT_DONE_IND_MSG_V01_MAX_MSG_LEN 12
  847. extern struct qmi_elem_info wlfw_fw_init_done_ind_msg_v01_ei[];
  848. struct wlfw_rejuvenate_ind_msg_v01 {
  849. u8 cause_for_rejuvenation_valid;
  850. u8 cause_for_rejuvenation;
  851. u8 requesting_sub_system_valid;
  852. u8 requesting_sub_system;
  853. u8 line_number_valid;
  854. u16 line_number;
  855. u8 function_name_valid;
  856. char function_name[QMI_WLFW_FUNCTION_NAME_LEN_V01 + 1];
  857. };
  858. #define WLFW_REJUVENATE_IND_MSG_V01_MAX_MSG_LEN 144
  859. extern struct qmi_elem_info wlfw_rejuvenate_ind_msg_v01_ei[];
  860. struct wlfw_rejuvenate_ack_req_msg_v01 {
  861. char placeholder;
  862. };
  863. #define WLFW_REJUVENATE_ACK_REQ_MSG_V01_MAX_MSG_LEN 0
  864. extern struct qmi_elem_info wlfw_rejuvenate_ack_req_msg_v01_ei[];
  865. struct wlfw_rejuvenate_ack_resp_msg_v01 {
  866. struct qmi_response_type_v01 resp;
  867. };
  868. #define WLFW_REJUVENATE_ACK_RESP_MSG_V01_MAX_MSG_LEN 7
  869. extern struct qmi_elem_info wlfw_rejuvenate_ack_resp_msg_v01_ei[];
  870. struct wlfw_dynamic_feature_mask_req_msg_v01 {
  871. u8 mask_valid;
  872. u64 mask;
  873. };
  874. #define WLFW_DYNAMIC_FEATURE_MASK_REQ_MSG_V01_MAX_MSG_LEN 11
  875. extern struct qmi_elem_info wlfw_dynamic_feature_mask_req_msg_v01_ei[];
  876. struct wlfw_dynamic_feature_mask_resp_msg_v01 {
  877. struct qmi_response_type_v01 resp;
  878. u8 prev_mask_valid;
  879. u64 prev_mask;
  880. u8 curr_mask_valid;
  881. u64 curr_mask;
  882. };
  883. #define WLFW_DYNAMIC_FEATURE_MASK_RESP_MSG_V01_MAX_MSG_LEN 29
  884. extern struct qmi_elem_info wlfw_dynamic_feature_mask_resp_msg_v01_ei[];
  885. struct wlfw_m3_info_req_msg_v01 {
  886. u64 addr;
  887. u32 size;
  888. };
  889. #define WLFW_M3_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  890. extern struct qmi_elem_info wlfw_m3_info_req_msg_v01_ei[];
  891. struct wlfw_m3_info_resp_msg_v01 {
  892. struct qmi_response_type_v01 resp;
  893. };
  894. #define WLFW_M3_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  895. extern struct qmi_elem_info wlfw_m3_info_resp_msg_v01_ei[];
  896. struct wlfw_xo_cal_ind_msg_v01 {
  897. u8 xo_cal_data;
  898. };
  899. #define WLFW_XO_CAL_IND_MSG_V01_MAX_MSG_LEN 4
  900. extern struct qmi_elem_info wlfw_xo_cal_ind_msg_v01_ei[];
  901. struct wlfw_cal_done_ind_msg_v01 {
  902. u8 cal_file_upload_size_valid;
  903. u64 cal_file_upload_size;
  904. };
  905. #define WLFW_CAL_DONE_IND_MSG_V01_MAX_MSG_LEN 11
  906. extern struct qmi_elem_info wlfw_cal_done_ind_msg_v01_ei[];
  907. struct wlfw_qdss_trace_req_mem_ind_msg_v01 {
  908. u32 mem_seg_len;
  909. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  910. };
  911. #define WLFW_QDSS_TRACE_REQ_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  912. extern struct qmi_elem_info wlfw_qdss_trace_req_mem_ind_msg_v01_ei[];
  913. struct wlfw_qdss_trace_mem_info_req_msg_v01 {
  914. u32 mem_seg_len;
  915. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  916. u8 end_valid;
  917. u8 end;
  918. };
  919. #define WLFW_QDSS_TRACE_MEM_INFO_REQ_MSG_V01_MAX_MSG_LEN 892
  920. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_req_msg_v01_ei[];
  921. struct wlfw_qdss_trace_mem_info_resp_msg_v01 {
  922. struct qmi_response_type_v01 resp;
  923. };
  924. #define WLFW_QDSS_TRACE_MEM_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  925. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_resp_msg_v01_ei[];
  926. struct wlfw_qdss_trace_save_ind_msg_v01 {
  927. u32 source;
  928. u32 total_size;
  929. u8 mem_seg_valid;
  930. u32 mem_seg_len;
  931. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  932. u8 file_name_valid;
  933. char file_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  934. };
  935. #define WLFW_QDSS_TRACE_SAVE_IND_MSG_V01_MAX_MSG_LEN 921
  936. extern struct qmi_elem_info wlfw_qdss_trace_save_ind_msg_v01_ei[];
  937. struct wlfw_qdss_trace_data_req_msg_v01 {
  938. u32 seg_id;
  939. };
  940. #define WLFW_QDSS_TRACE_DATA_REQ_MSG_V01_MAX_MSG_LEN 7
  941. extern struct qmi_elem_info wlfw_qdss_trace_data_req_msg_v01_ei[];
  942. struct wlfw_qdss_trace_data_resp_msg_v01 {
  943. struct qmi_response_type_v01 resp;
  944. u8 total_size_valid;
  945. u32 total_size;
  946. u8 seg_id_valid;
  947. u32 seg_id;
  948. u8 data_valid;
  949. u32 data_len;
  950. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  951. u8 end_valid;
  952. u8 end;
  953. };
  954. #define WLFW_QDSS_TRACE_DATA_RESP_MSG_V01_MAX_MSG_LEN 6174
  955. extern struct qmi_elem_info wlfw_qdss_trace_data_resp_msg_v01_ei[];
  956. struct wlfw_qdss_trace_config_download_req_msg_v01 {
  957. u8 total_size_valid;
  958. u32 total_size;
  959. u8 seg_id_valid;
  960. u32 seg_id;
  961. u8 data_valid;
  962. u32 data_len;
  963. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  964. u8 end_valid;
  965. u8 end;
  966. };
  967. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6167
  968. extern struct qmi_elem_info wlfw_qdss_trace_config_download_req_msg_v01_ei[];
  969. struct wlfw_qdss_trace_config_download_resp_msg_v01 {
  970. struct qmi_response_type_v01 resp;
  971. };
  972. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  973. extern struct qmi_elem_info wlfw_qdss_trace_config_download_resp_msg_v01_ei[];
  974. struct wlfw_qdss_trace_mode_req_msg_v01 {
  975. u8 mode_valid;
  976. enum wlfw_qdss_trace_mode_enum_v01 mode;
  977. u8 option_valid;
  978. u64 option;
  979. u8 hw_trc_disable_override_valid;
  980. enum wlfw_qmi_param_value_v01 hw_trc_disable_override;
  981. };
  982. #define WLFW_QDSS_TRACE_MODE_REQ_MSG_V01_MAX_MSG_LEN 25
  983. extern struct qmi_elem_info wlfw_qdss_trace_mode_req_msg_v01_ei[];
  984. struct wlfw_qdss_trace_mode_resp_msg_v01 {
  985. struct qmi_response_type_v01 resp;
  986. };
  987. #define WLFW_QDSS_TRACE_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  988. extern struct qmi_elem_info wlfw_qdss_trace_mode_resp_msg_v01_ei[];
  989. struct wlfw_qdss_trace_free_ind_msg_v01 {
  990. u8 mem_seg_valid;
  991. u32 mem_seg_len;
  992. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  993. };
  994. #define WLFW_QDSS_TRACE_FREE_IND_MSG_V01_MAX_MSG_LEN 888
  995. extern struct qmi_elem_info wlfw_qdss_trace_free_ind_msg_v01_ei[];
  996. struct wlfw_shutdown_req_msg_v01 {
  997. u8 shutdown_valid;
  998. u8 shutdown;
  999. };
  1000. #define WLFW_SHUTDOWN_REQ_MSG_V01_MAX_MSG_LEN 4
  1001. extern struct qmi_elem_info wlfw_shutdown_req_msg_v01_ei[];
  1002. struct wlfw_shutdown_resp_msg_v01 {
  1003. struct qmi_response_type_v01 resp;
  1004. };
  1005. #define WLFW_SHUTDOWN_RESP_MSG_V01_MAX_MSG_LEN 7
  1006. extern struct qmi_elem_info wlfw_shutdown_resp_msg_v01_ei[];
  1007. struct wlfw_antenna_switch_req_msg_v01 {
  1008. char placeholder;
  1009. };
  1010. #define WLFW_ANTENNA_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 0
  1011. extern struct qmi_elem_info wlfw_antenna_switch_req_msg_v01_ei[];
  1012. struct wlfw_antenna_switch_resp_msg_v01 {
  1013. struct qmi_response_type_v01 resp;
  1014. u8 antenna_valid;
  1015. u64 antenna;
  1016. };
  1017. #define WLFW_ANTENNA_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 18
  1018. extern struct qmi_elem_info wlfw_antenna_switch_resp_msg_v01_ei[];
  1019. struct wlfw_antenna_grant_req_msg_v01 {
  1020. u8 grant_valid;
  1021. u64 grant;
  1022. };
  1023. #define WLFW_ANTENNA_GRANT_REQ_MSG_V01_MAX_MSG_LEN 11
  1024. extern struct qmi_elem_info wlfw_antenna_grant_req_msg_v01_ei[];
  1025. struct wlfw_antenna_grant_resp_msg_v01 {
  1026. struct qmi_response_type_v01 resp;
  1027. };
  1028. #define WLFW_ANTENNA_GRANT_RESP_MSG_V01_MAX_MSG_LEN 7
  1029. extern struct qmi_elem_info wlfw_antenna_grant_resp_msg_v01_ei[];
  1030. struct wlfw_wfc_call_status_req_msg_v01 {
  1031. u32 wfc_call_status_len;
  1032. u8 wfc_call_status[QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01];
  1033. u8 wfc_call_active_valid;
  1034. u8 wfc_call_active;
  1035. u8 all_wfc_calls_held_valid;
  1036. u8 all_wfc_calls_held;
  1037. u8 is_wfc_emergency_valid;
  1038. u8 is_wfc_emergency;
  1039. u8 twt_ims_start_valid;
  1040. u64 twt_ims_start;
  1041. u8 twt_ims_int_valid;
  1042. u16 twt_ims_int;
  1043. u8 media_quality_valid;
  1044. enum wlfw_wfc_media_quality_v01 media_quality;
  1045. };
  1046. #define WLFW_WFC_CALL_STATUS_REQ_MSG_V01_MAX_MSG_LEN 296
  1047. extern struct qmi_elem_info wlfw_wfc_call_status_req_msg_v01_ei[];
  1048. struct wlfw_wfc_call_status_resp_msg_v01 {
  1049. struct qmi_response_type_v01 resp;
  1050. };
  1051. #define WLFW_WFC_CALL_STATUS_RESP_MSG_V01_MAX_MSG_LEN 7
  1052. extern struct qmi_elem_info wlfw_wfc_call_status_resp_msg_v01_ei[];
  1053. struct wlfw_get_info_req_msg_v01 {
  1054. u8 type;
  1055. u32 data_len;
  1056. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1057. };
  1058. #define WLFW_GET_INFO_REQ_MSG_V01_MAX_MSG_LEN 6153
  1059. extern struct qmi_elem_info wlfw_get_info_req_msg_v01_ei[];
  1060. struct wlfw_get_info_resp_msg_v01 {
  1061. struct qmi_response_type_v01 resp;
  1062. };
  1063. #define WLFW_GET_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1064. extern struct qmi_elem_info wlfw_get_info_resp_msg_v01_ei[];
  1065. struct wlfw_respond_get_info_ind_msg_v01 {
  1066. u32 data_len;
  1067. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1068. u8 type_valid;
  1069. u8 type;
  1070. u8 is_last_valid;
  1071. u8 is_last;
  1072. u8 seq_no_valid;
  1073. u32 seq_no;
  1074. };
  1075. #define WLFW_RESPOND_GET_INFO_IND_MSG_V01_MAX_MSG_LEN 6164
  1076. extern struct qmi_elem_info wlfw_respond_get_info_ind_msg_v01_ei[];
  1077. struct wlfw_device_info_req_msg_v01 {
  1078. char placeholder;
  1079. };
  1080. #define WLFW_DEVICE_INFO_REQ_MSG_V01_MAX_MSG_LEN 0
  1081. extern struct qmi_elem_info wlfw_device_info_req_msg_v01_ei[];
  1082. struct wlfw_device_info_resp_msg_v01 {
  1083. struct qmi_response_type_v01 resp;
  1084. u8 bar_addr_valid;
  1085. u64 bar_addr;
  1086. u8 bar_size_valid;
  1087. u32 bar_size;
  1088. u8 mhi_state_info_addr_valid;
  1089. u64 mhi_state_info_addr;
  1090. u8 mhi_state_info_size_valid;
  1091. u32 mhi_state_info_size;
  1092. };
  1093. #define WLFW_DEVICE_INFO_RESP_MSG_V01_MAX_MSG_LEN 43
  1094. extern struct qmi_elem_info wlfw_device_info_resp_msg_v01_ei[];
  1095. struct wlfw_m3_dump_upload_req_ind_msg_v01 {
  1096. u32 pdev_id;
  1097. u64 addr;
  1098. u64 size;
  1099. };
  1100. #define WLFW_M3_DUMP_UPLOAD_REQ_IND_MSG_V01_MAX_MSG_LEN 29
  1101. extern struct qmi_elem_info wlfw_m3_dump_upload_req_ind_msg_v01_ei[];
  1102. struct wlfw_m3_dump_upload_done_req_msg_v01 {
  1103. u32 pdev_id;
  1104. u32 status;
  1105. };
  1106. #define WLFW_M3_DUMP_UPLOAD_DONE_REQ_MSG_V01_MAX_MSG_LEN 14
  1107. extern struct qmi_elem_info wlfw_m3_dump_upload_done_req_msg_v01_ei[];
  1108. struct wlfw_m3_dump_upload_done_resp_msg_v01 {
  1109. struct qmi_response_type_v01 resp;
  1110. };
  1111. #define WLFW_M3_DUMP_UPLOAD_DONE_RESP_MSG_V01_MAX_MSG_LEN 7
  1112. extern struct qmi_elem_info wlfw_m3_dump_upload_done_resp_msg_v01_ei[];
  1113. struct wlfw_soc_wake_req_msg_v01 {
  1114. u8 wake_valid;
  1115. enum wlfw_soc_wake_enum_v01 wake;
  1116. };
  1117. #define WLFW_SOC_WAKE_REQ_MSG_V01_MAX_MSG_LEN 7
  1118. extern struct qmi_elem_info wlfw_soc_wake_req_msg_v01_ei[];
  1119. struct wlfw_soc_wake_resp_msg_v01 {
  1120. struct qmi_response_type_v01 resp;
  1121. };
  1122. #define WLFW_SOC_WAKE_RESP_MSG_V01_MAX_MSG_LEN 7
  1123. extern struct qmi_elem_info wlfw_soc_wake_resp_msg_v01_ei[];
  1124. struct wlfw_power_save_req_msg_v01 {
  1125. u8 power_save_mode_valid;
  1126. enum wlfw_power_save_mode_v01 power_save_mode;
  1127. };
  1128. #define WLFW_POWER_SAVE_REQ_MSG_V01_MAX_MSG_LEN 7
  1129. extern struct qmi_elem_info wlfw_power_save_req_msg_v01_ei[];
  1130. struct wlfw_power_save_resp_msg_v01 {
  1131. struct qmi_response_type_v01 resp;
  1132. };
  1133. #define WLFW_POWER_SAVE_RESP_MSG_V01_MAX_MSG_LEN 7
  1134. extern struct qmi_elem_info wlfw_power_save_resp_msg_v01_ei[];
  1135. struct wlfw_wfc_call_twt_config_ind_msg_v01 {
  1136. u8 twt_sta_start_valid;
  1137. u64 twt_sta_start;
  1138. u8 twt_sta_int_valid;
  1139. u16 twt_sta_int;
  1140. u8 twt_sta_upo_valid;
  1141. u16 twt_sta_upo;
  1142. u8 twt_sta_sp_valid;
  1143. u16 twt_sta_sp;
  1144. u8 twt_sta_dl_valid;
  1145. u16 twt_sta_dl;
  1146. u8 twt_sta_config_changed_valid;
  1147. u8 twt_sta_config_changed;
  1148. };
  1149. #define WLFW_WFC_CALL_TWT_CONFIG_IND_MSG_V01_MAX_MSG_LEN 35
  1150. extern struct qmi_elem_info wlfw_wfc_call_twt_config_ind_msg_v01_ei[];
  1151. struct wlfw_qdss_mem_ready_ind_msg_v01 {
  1152. char placeholder;
  1153. };
  1154. #define WLFW_QDSS_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  1155. extern struct qmi_elem_info wlfw_qdss_mem_ready_ind_msg_v01_ei[];
  1156. struct wlfw_pcie_gen_switch_req_msg_v01 {
  1157. enum wlfw_pcie_gen_speed_v01 pcie_speed;
  1158. };
  1159. #define WLFW_PCIE_GEN_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 7
  1160. extern struct qmi_elem_info wlfw_pcie_gen_switch_req_msg_v01_ei[];
  1161. struct wlfw_pcie_gen_switch_resp_msg_v01 {
  1162. struct qmi_response_type_v01 resp;
  1163. };
  1164. #define WLFW_PCIE_GEN_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 7
  1165. extern struct qmi_elem_info wlfw_pcie_gen_switch_resp_msg_v01_ei[];
  1166. struct wlfw_m3_dump_upload_segments_req_ind_msg_v01 {
  1167. u32 pdev_id;
  1168. u32 no_of_valid_segments;
  1169. struct wlfw_m3_segment_info_s_v01 m3_segment[QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01];
  1170. };
  1171. #define WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_MSG_V01_MAX_MSG_LEN 387
  1172. extern struct qmi_elem_info wlfw_m3_dump_upload_segments_req_ind_msg_v01_ei[];
  1173. struct wlfw_subsys_restart_level_req_msg_v01 {
  1174. u8 restart_level_type_valid;
  1175. u8 restart_level_type;
  1176. };
  1177. #define WLFW_SUBSYS_RESTART_LEVEL_REQ_MSG_V01_MAX_MSG_LEN 4
  1178. extern struct qmi_elem_info wlfw_subsys_restart_level_req_msg_v01_ei[];
  1179. struct wlfw_subsys_restart_level_resp_msg_v01 {
  1180. struct qmi_response_type_v01 resp;
  1181. };
  1182. #define WLFW_SUBSYS_RESTART_LEVEL_RESP_MSG_V01_MAX_MSG_LEN 7
  1183. extern struct qmi_elem_info wlfw_subsys_restart_level_resp_msg_v01_ei[];
  1184. struct wlfw_ini_file_download_req_msg_v01 {
  1185. u8 file_type_valid;
  1186. enum wlfw_ini_file_type_v01 file_type;
  1187. u8 total_size_valid;
  1188. u32 total_size;
  1189. u8 seg_id_valid;
  1190. u32 seg_id;
  1191. u8 data_valid;
  1192. u32 data_len;
  1193. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1194. u8 end_valid;
  1195. u8 end;
  1196. };
  1197. #define WLFW_INI_FILE_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6174
  1198. extern struct qmi_elem_info wlfw_ini_file_download_req_msg_v01_ei[];
  1199. struct wlfw_ini_file_download_resp_msg_v01 {
  1200. struct qmi_response_type_v01 resp;
  1201. };
  1202. #define WLFW_INI_FILE_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1203. extern struct qmi_elem_info wlfw_ini_file_download_resp_msg_v01_ei[];
  1204. #endif