htt_stats.h 364 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * 8 bit htt_peer_ax_ofdma_stats_tlv
  137. * 9 bit htt_peer_be_ofdma_stats_tlv
  138. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  139. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  140. * [Bit 16] If this bit is set, reset per peer stats
  141. * of corresponding tlv indicated by config
  142. * param 1.
  143. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  144. * used to get this bit position.
  145. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  146. * indicates that FW supports per peer HTT
  147. * stats reset.
  148. * [Bit31 : Bit17] reserved
  149. * RESP MSG:
  150. * - htt_peer_stats_t
  151. */
  152. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  153. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  154. * PARAMS:
  155. * - No Params
  156. * RESP MSG:
  157. * - htt_tx_pdev_selfgen_stats_t
  158. */
  159. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  160. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  161. * PARAMS:
  162. * - config_param0: [Bit31: Bit0] HWQ mask
  163. * RESP MSG:
  164. * - htt_tx_hwq_mu_mimo_stats_t
  165. */
  166. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  167. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  168. * PARAMS:
  169. * - config_param0:
  170. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  171. * [Bit31: Bit16] reserved
  172. * RESP MSG:
  173. * - htt_ring_if_stats_t
  174. */
  175. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  176. /** HTT_DBG_EXT_STATS_SRNG_INFO
  177. * PARAMS:
  178. * - config_param0:
  179. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  180. * [Bit31: Bit16] reserved
  181. * - No Params
  182. * RESP MSG:
  183. * - htt_sring_stats_t
  184. */
  185. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  186. /** HTT_DBG_EXT_STATS_SFM_INFO
  187. * PARAMS:
  188. * - No Params
  189. * RESP MSG:
  190. * - htt_sfm_stats_t
  191. */
  192. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  193. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  194. * PARAMS:
  195. * - No Params
  196. * RESP MSG:
  197. * - htt_tx_pdev_mu_mimo_stats_t
  198. */
  199. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  200. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  201. * PARAMS:
  202. * - config_param0:
  203. * [Bit7 : Bit0] vdev_id:8
  204. * note:0xFF to get all active peers based on pdev_mask.
  205. * [Bit31 : Bit8] rsvd:24
  206. * RESP MSG:
  207. * - htt_active_peer_details_list_t
  208. */
  209. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  210. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  211. * PARAMS:
  212. * - config_param0:
  213. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  214. * Set bit0 to 1 to read 1sec interval histogram.
  215. * [Bit1] - 100ms interval histogram
  216. * [Bit3] - Cumulative CCA stats
  217. * RESP MSG:
  218. * - htt_pdev_cca_stats_t
  219. */
  220. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  221. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  222. * PARAMS:
  223. * - config_param0:
  224. * No params
  225. * RESP MSG:
  226. * - htt_pdev_twt_sessions_stats_t
  227. */
  228. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  229. /** HTT_DBG_EXT_STATS_REO_CNTS
  230. * PARAMS:
  231. * - config_param0:
  232. * No params
  233. * RESP MSG:
  234. * - htt_soc_reo_resource_stats_t
  235. */
  236. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  237. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  238. * PARAMS:
  239. * - config_param0:
  240. * [Bit0] vdev_id_set:1
  241. * set to 1 if vdev_id is set and vdev stats are requested.
  242. * set to 0 if pdev_stats sounding stats are requested.
  243. * [Bit8 : Bit1] vdev_id:8
  244. * note:0xFF to get all active vdevs based on pdev_mask.
  245. * [Bit31 : Bit9] rsvd:22
  246. *
  247. * RESP MSG:
  248. * - htt_tx_sounding_stats_t
  249. */
  250. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  251. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  252. * PARAMS:
  253. * - config_param0:
  254. * No params
  255. * RESP MSG:
  256. * - htt_pdev_obss_pd_stats_t
  257. */
  258. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  259. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  260. * PARAMS:
  261. * - config_param0:
  262. * No params
  263. * RESP MSG:
  264. * - htt_stats_ring_backpressure_stats_t
  265. */
  266. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  267. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  268. * PARAMS:
  269. *
  270. * RESP MSG:
  271. * - htt_soc_latency_prof_t
  272. */
  273. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  274. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  275. * PARAMS:
  276. * - No Params
  277. * RESP MSG:
  278. * - htt_rx_pdev_ul_trig_stats_t
  279. */
  280. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  281. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  282. * PARAMS:
  283. * - No Params
  284. * RESP MSG:
  285. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  286. */
  287. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  288. /** HTT_DBG_EXT_STATS_FSE_RX
  289. * PARAMS:
  290. * - No Params
  291. * RESP MSG:
  292. * - htt_rx_fse_stats_t
  293. */
  294. HTT_DBG_EXT_STATS_FSE_RX = 28,
  295. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  296. * PARAMS:
  297. * - config_param0: [Bit0] : [1] for mac_addr based request
  298. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  299. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  300. * RESP MSG:
  301. * - htt_ctrl_path_txrx_stats_t
  302. */
  303. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  304. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  305. * PARAMS:
  306. * - No Params
  307. * RESP MSG:
  308. * - htt_rx_pdev_rate_ext_stats_t
  309. */
  310. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  311. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  312. * PARAMS:
  313. * - No Params
  314. * RESP MSG:
  315. * - htt_tx_pdev_txbf_rate_stats_t
  316. */
  317. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  318. /** HTT_DBG_EXT_STATS_TXBF_OFDMA
  319. */
  320. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  321. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  322. * PARAMS:
  323. * - No Params
  324. * RESP MSG:
  325. * - htt_sta_11ax_ul_stats
  326. */
  327. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  328. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  329. * PARAMS:
  330. * - config_param0:
  331. * [Bit7 : Bit0] vdev_id:8
  332. * [Bit31 : Bit8] rsvd:24
  333. * RESP MSG:
  334. * -
  335. */
  336. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  337. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  338. * PARAMS:
  339. * - No Params
  340. * RESP MSG:
  341. * - htt_pktlog_and_htt_ring_stats_t
  342. */
  343. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  344. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  345. * PARAMS:
  346. *
  347. * RESP MSG:
  348. * - htt_dlpager_stats_t
  349. */
  350. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  351. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  352. * PARAMS:
  353. * - No Params
  354. * RESP MSG:
  355. * - htt_phy_counters_and_phy_stats_t
  356. */
  357. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  358. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  359. * PARAMS:
  360. * - No Params
  361. * RESP MSG:
  362. * - htt_vdevs_txrx_stats_t
  363. */
  364. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  365. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  366. /** HTT_DBG_EXT_PDEV_PER_STATS
  367. * PARAMS:
  368. * - No Params
  369. * RESP MSG:
  370. * - htt_tx_pdev_per_stats_t
  371. */
  372. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  373. HTT_DBG_EXT_AST_ENTRIES = 41,
  374. /** HTT_DBG_EXT_RX_RING_STATS
  375. * PARAMS:
  376. * - No Params
  377. * RESP MSG:
  378. * - htt_rx_fw_ring_stats_tlv_v
  379. */
  380. HTT_DBG_EXT_RX_RING_STATS = 42,
  381. /** HTT_STRM_GEN_MPDUS_STATS, HTT_STRM_GEN_MPDUS_DETAILS_STATS
  382. * PARAMS:
  383. * - No params
  384. * RESP MSG: HTT_T2H STREAMING_STATS_IND (not EXT_STATS_CONF)
  385. * - HTT_STRM_GEN_MPDUS_STATS:
  386. * htt_stats_strm_gen_mpdus_tlv_t
  387. * - HTT_STRM_GEN_MPDUS_DETAILS_STATS:
  388. * htt_stats_strm_gen_mpdus_details_tlv_t
  389. */
  390. HTT_STRM_GEN_MPDUS_STATS = 43,
  391. HTT_STRM_GEN_MPDUS_DETAILS_STATS = 44,
  392. /** HTT_DBG_SOC_ERROR_STATS
  393. * PARAMS:
  394. * - No Params
  395. * RESP MSG:
  396. * - htt_dmac_reset_stats_tlv
  397. */
  398. HTT_DBG_SOC_ERROR_STATS = 45,
  399. /** HTT_DBG_PDEV_PUNCTURE_STATS
  400. * PARAMS:
  401. * - param 0: enum from htt_tx_pdev_puncture_stats_upload_t, indicating
  402. * the stats to upload
  403. * RESP MSG:
  404. * - one or more htt_pdev_puncture_stats_tlv, depending on param 0
  405. */
  406. HTT_DBG_PDEV_PUNCTURE_STATS = 46,
  407. /** HTT_DBG_EXT_STATS_ML_PEERS_INFO
  408. * PARAMS:
  409. * - param 0:
  410. * Bit 0 -> HTT_ML_PEER_DETAILS_TLV always enabled by default
  411. * Bit 1 -> HTT_ML_PEER_EXT_DETAILS_TLV will be uploaded when
  412. * this bit is set
  413. * Bit 2 -> HTT_ML_LINK_INFO_TLV will be uploaded when this bit is set
  414. * RESP MSG:
  415. * - htt_ml_peer_stats_t
  416. */
  417. HTT_DBG_EXT_STATS_ML_PEERS_INFO = 47,
  418. /** HTT_DBG_ODD_MANDATORY_STATS
  419. * params:
  420. * None
  421. * Response MSG:
  422. * htt_odd_mandatory_pdev_stats_tlv
  423. */
  424. HTT_DBG_ODD_MANDATORY_STATS = 48,
  425. /** HTT_DBG_PDEV_SCHED_ALGO_STATS
  426. * PARAMS:
  427. * - No Params
  428. * RESP MSG:
  429. * - htt_pdev_sched_algo_ofdma_stats_tlv
  430. */
  431. HTT_DBG_PDEV_SCHED_ALGO_STATS = 49,
  432. /** HTT_DBG_ODD_MANDATORY_MUMIMO_STATS
  433. * params:
  434. * None
  435. * Response MSG:
  436. * htt_odd_mandatory_mumimo_pdev_stats_tlv
  437. */
  438. HTT_DBG_ODD_MANDATORY_MUMIMO_STATS = 50,
  439. /** HTT_DBG_ODD_MANDATORY_MUOFDMA_STATS
  440. * params:
  441. * None
  442. * Response MSG:
  443. * htt_odd_mandatory_muofdma_pdev_stats_tlv
  444. */
  445. HTT_DBG_ODD_MANDATORY_MUOFDMA_STATS = 51,
  446. /** HTT_DBG_EXT_PHY_PROF_CAL_STATS
  447. * params:
  448. * None
  449. * Response MSG:
  450. * htt_latency_prof_cal_stats_tlv
  451. */
  452. HTT_DBG_EXT_PHY_PROF_CAL_STATS = 52,
  453. /** HTT_DBG_EXT_STATS_PDEV_BW_MGR
  454. * PARAMS:
  455. * - No Params
  456. * RESP MSG:
  457. * - htt_pdev_bw_mgr_stats_t
  458. */
  459. HTT_DBG_EXT_STATS_PDEV_BW_MGR = 53,
  460. /** HTT_DBG_PDEV_MBSSID_CTRL_FRAME_STATS
  461. * PARAMS:
  462. * - No Params
  463. * RESP MSG:
  464. * - htt_pdev_mbssid_ctrl_frame_stats
  465. */
  466. HTT_DBG_PDEV_MBSSID_CTRL_FRAME_STATS = 54,
  467. /** HTT_DBG_SOC_SSR_STATS
  468. * Used for non-MLO UMAC recovery stats.
  469. * PARAMS:
  470. * - No Params
  471. * RESP MSG:
  472. * - htt_umac_ssr_stats_tlv
  473. */
  474. HTT_DBG_SOC_SSR_STATS = 55,
  475. /** HTT_DBG_MLO_UMAC_SSR_STATS
  476. * Used for MLO UMAC recovery stats.
  477. * PARAMS:
  478. * - No Params
  479. * RESP MSG:
  480. * - htt_mlo_umac_ssr_stats_tlv
  481. */
  482. HTT_DBG_MLO_UMAC_SSR_STATS = 56,
  483. /** HTT_DBG_PDEV_TDMA_STATS
  484. * PARAMS:
  485. * - No Params
  486. * RESP MSG:
  487. * - htt_pdev_tdma_stats_tlv
  488. */
  489. HTT_DBG_PDEV_TDMA_STATS = 57,
  490. /** HTT_DBG_CODEL_STATS
  491. * PARAMS:
  492. * - No Params
  493. * RESP MSG:
  494. * - htt_codel_svc_class_stats_tlv
  495. * - htt_codel_msduq_stats_tlv
  496. */
  497. HTT_DBG_CODEL_STATS = 58,
  498. /* keep this last */
  499. HTT_DBG_NUM_EXT_STATS = 256,
  500. };
  501. /*
  502. * Macros to get/set the bit field in config param[3] that indicates to
  503. * clear corresponding per peer stats specified by config param 1
  504. */
  505. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  506. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  507. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  508. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  509. HTT_DBG_EXT_PEER_STATS_RESET_S)
  510. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  511. do { \
  512. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  513. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  514. } while (0)
  515. #define HTT_STATS_SUBTYPE_MAX 16
  516. /* htt_mu_stats_upload_t
  517. * Enumerations for specifying whether to upload all MU stats in response to
  518. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  519. */
  520. typedef enum {
  521. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  522. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  523. * (note: included OFDMA stats are limited to 11ax)
  524. */
  525. HTT_UPLOAD_MU_STATS,
  526. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  527. HTT_UPLOAD_MU_MIMO_STATS,
  528. /* HTT_UPLOAD_MU_OFDMA_STATS:
  529. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  530. */
  531. HTT_UPLOAD_MU_OFDMA_STATS,
  532. HTT_UPLOAD_DL_MU_MIMO_STATS,
  533. HTT_UPLOAD_UL_MU_MIMO_STATS,
  534. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  535. * upload DL MU-OFDMA stats (note: 11ax only stats)
  536. */
  537. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  538. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  539. * upload UL MU-OFDMA stats (note: 11ax only stats)
  540. */
  541. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  542. /*
  543. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  544. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  545. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  546. */
  547. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  548. /*
  549. * Upload BE DL MU-OFDMA
  550. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  551. */
  552. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  553. /*
  554. * Upload BE UL MU-OFDMA
  555. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  556. */
  557. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  558. } htt_mu_stats_upload_t;
  559. /* htt_tx_rate_stats_upload_t
  560. * Enumerations for specifying which stats to upload in response to
  561. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  562. */
  563. typedef enum {
  564. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  565. *
  566. * TLV: htt_tx_pdev_rate_stats_tlv
  567. */
  568. HTT_TX_RATE_STATS_DEFAULT,
  569. /*
  570. * Upload 11be OFDMA TX stats
  571. *
  572. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  573. */
  574. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  575. } htt_tx_rate_stats_upload_t;
  576. /* htt_rx_ul_trigger_stats_upload_t
  577. * Enumerations for specifying which stats to upload in response to
  578. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  579. */
  580. typedef enum {
  581. /* Upload 11ax UL OFDMA RX Trigger stats
  582. *
  583. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  584. */
  585. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  586. /*
  587. * Upload 11be UL OFDMA RX Trigger stats
  588. *
  589. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  590. */
  591. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  592. } htt_rx_ul_trigger_stats_upload_t;
  593. /*
  594. * The htt_rx_ul_mumimo_trigger_stats_upload_t enum values are
  595. * provided by the host as one of the config param elements in
  596. * the HTT_H2T EXT_STATS_REQ message, for stats type ==
  597. * HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS.
  598. */
  599. typedef enum {
  600. /*
  601. * Upload 11ax UL MUMIMO RX Trigger stats
  602. * TLV: htt_rx_pdev_ul_mumimo_trig_stats_tlv
  603. */
  604. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11AX,
  605. /*
  606. * Upload 11be UL MUMIMO RX Trigger stats
  607. * TLV: htt_rx_pdev_ul_mumimo_trig_be_stats_tlv
  608. */
  609. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11BE,
  610. } htt_rx_ul_mumimo_trigger_stats_upload_t;
  611. /* htt_tx_pdev_txbf_ofdma_stats_upload_t
  612. * Enumerations for specifying which stats to upload in response to
  613. * HTT_DBG_EXT_STATS_TXBF_OFDMA.
  614. */
  615. typedef enum {
  616. /* upload 11ax TXBF OFDMA stats
  617. *
  618. * TLV: htt_tx_pdev_ax_txbf_ofdma_stats_t
  619. */
  620. HTT_UPLOAD_AX_TXBF_OFDMA_STATS,
  621. /*
  622. * Upload 11be TXBF OFDMA stats
  623. *
  624. * TLV: htt_tx_pdev_be_txbf_ofdma_stats_t
  625. */
  626. HTT_UPLOAD_BE_TXBF_OFDMA_STATS,
  627. } htt_tx_pdev_txbf_ofdma_stats_upload_t;
  628. /* htt_tx_pdev_puncture_stats_upload_t
  629. * Enumerations for specifying which stats to upload in response to
  630. * HTT_DBG_PDEV_PUNCTURE_STATS.
  631. */
  632. typedef enum {
  633. /* upload puncture stats for all supported modes, both TX and RX */
  634. HTT_UPLOAD_PUNCTURE_STATS_ALL,
  635. /* upload puncture stats for all supported TX modes */
  636. HTT_UPLOAD_PUNCTURE_STATS_TX,
  637. /* upload puncture stats for all supported RX modes */
  638. HTT_UPLOAD_PUNCTURE_STATS_RX,
  639. } htt_tx_pdev_puncture_stats_upload_t;
  640. #define HTT_STATS_MAX_STRING_SZ32 4
  641. #define HTT_STATS_MACID_INVALID 0xff
  642. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  643. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  644. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  645. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  646. #define HTT_PDEV_STATS_PPDU_DUR_HIST_BINS 16
  647. #define HTT_PDEV_STATS_PPDU_DUR_HIST_INTERVAL_US 250
  648. typedef enum {
  649. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  650. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  651. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  652. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  653. } htt_tx_pdev_underrun_enum;
  654. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  655. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  656. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  657. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  658. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  659. * DEPRECATED - num sched tx mode max is 8
  660. */
  661. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  662. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  663. #define HTT_RX_STATS_REFILL_MAX_RING 4
  664. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  665. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  666. /* Bytes stored in little endian order */
  667. /* Length should be multiple of DWORD */
  668. typedef struct {
  669. htt_tlv_hdr_t tlv_hdr;
  670. A_UINT32 data[1]; /* Can be variable length */
  671. } htt_stats_string_tlv;
  672. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  673. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  674. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  675. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  676. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  677. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  678. do { \
  679. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  680. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  681. } while (0)
  682. /* == TX PDEV STATS == */
  683. typedef struct {
  684. htt_tlv_hdr_t tlv_hdr;
  685. /**
  686. * BIT [ 7 : 0] :- mac_id
  687. * BIT [31 : 8] :- reserved
  688. */
  689. A_UINT32 mac_id__word;
  690. /** Num PPDUs queued to HW */
  691. A_UINT32 hw_queued;
  692. /** Num PPDUs reaped from HW */
  693. A_UINT32 hw_reaped;
  694. /** Num underruns */
  695. A_UINT32 underrun;
  696. /** Num HW Paused counter */
  697. A_UINT32 hw_paused;
  698. /** Num HW flush counter */
  699. A_UINT32 hw_flush;
  700. /** Num HW filtered counter */
  701. A_UINT32 hw_filt;
  702. /** Num PPDUs cleaned up in TX abort */
  703. A_UINT32 tx_abort;
  704. /** Num MPDUs requeued by SW */
  705. A_UINT32 mpdu_requed;
  706. /** excessive retries */
  707. A_UINT32 tx_xretry;
  708. /** Last used data hw rate code */
  709. A_UINT32 data_rc;
  710. /** frames dropped due to excessive SW retries */
  711. A_UINT32 mpdu_dropped_xretry;
  712. /** illegal rate phy errors */
  713. A_UINT32 illgl_rate_phy_err;
  714. /** wal pdev continuous xretry */
  715. A_UINT32 cont_xretry;
  716. /** wal pdev tx timeout */
  717. A_UINT32 tx_timeout;
  718. /** wal pdev resets */
  719. A_UINT32 pdev_resets;
  720. /** PHY/BB underrun */
  721. A_UINT32 phy_underrun;
  722. /** MPDU is more than txop limit */
  723. A_UINT32 txop_ovf;
  724. /** Number of Sequences posted */
  725. A_UINT32 seq_posted;
  726. /** Number of Sequences failed queueing */
  727. A_UINT32 seq_failed_queueing;
  728. /** Number of Sequences completed */
  729. A_UINT32 seq_completed;
  730. /** Number of Sequences restarted */
  731. A_UINT32 seq_restarted;
  732. /** Number of MU Sequences posted */
  733. A_UINT32 mu_seq_posted;
  734. /** Number of time HW ring is paused between seq switch within ISR */
  735. A_UINT32 seq_switch_hw_paused;
  736. /** Number of times seq continuation in DSR */
  737. A_UINT32 next_seq_posted_dsr;
  738. /** Number of times seq continuation in ISR */
  739. A_UINT32 seq_posted_isr;
  740. /** Number of seq_ctrl cached. */
  741. A_UINT32 seq_ctrl_cached;
  742. /** Number of MPDUs successfully transmitted */
  743. A_UINT32 mpdu_count_tqm;
  744. /** Number of MSDUs successfully transmitted */
  745. A_UINT32 msdu_count_tqm;
  746. /** Number of MPDUs dropped */
  747. A_UINT32 mpdu_removed_tqm;
  748. /** Number of MSDUs dropped */
  749. A_UINT32 msdu_removed_tqm;
  750. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  751. A_UINT32 mpdus_sw_flush;
  752. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  753. A_UINT32 mpdus_hw_filter;
  754. /**
  755. * Num MPDUs truncated by PDG
  756. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  757. */
  758. A_UINT32 mpdus_truncated;
  759. /** Num MPDUs that was tried but didn't receive ACK or BA */
  760. A_UINT32 mpdus_ack_failed;
  761. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  762. A_UINT32 mpdus_expired;
  763. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  764. A_UINT32 mpdus_seq_hw_retry;
  765. /** Num of TQM acked cmds processed */
  766. A_UINT32 ack_tlv_proc;
  767. /** coex_abort_mpdu_cnt valid */
  768. A_UINT32 coex_abort_mpdu_cnt_valid;
  769. /** coex_abort_mpdu_cnt from TX FES stats */
  770. A_UINT32 coex_abort_mpdu_cnt;
  771. /**
  772. * Number of total PPDUs
  773. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  774. */
  775. A_UINT32 num_total_ppdus_tried_ota;
  776. /** Number of data PPDUs tried over the air (OTA) */
  777. A_UINT32 num_data_ppdus_tried_ota;
  778. /** Num Local control/mgmt frames (MSDUs) queued */
  779. A_UINT32 local_ctrl_mgmt_enqued;
  780. /**
  781. * Num Local control/mgmt frames (MSDUs) done
  782. * It includes all local ctrl/mgmt completions
  783. * (acked, no ack, flush, TTL, etc)
  784. */
  785. A_UINT32 local_ctrl_mgmt_freed;
  786. /** Num Local data frames (MSDUs) queued */
  787. A_UINT32 local_data_enqued;
  788. /**
  789. * Num Local data frames (MSDUs) done
  790. * It includes all local data completions
  791. * (acked, no ack, flush, TTL, etc)
  792. */
  793. A_UINT32 local_data_freed;
  794. /** Num MPDUs tried by SW */
  795. A_UINT32 mpdu_tried;
  796. /** Num of waiting seq posted in ISR completion handler */
  797. A_UINT32 isr_wait_seq_posted;
  798. A_UINT32 tx_active_dur_us_low;
  799. A_UINT32 tx_active_dur_us_high;
  800. /** Number of MPDUs dropped after max retries */
  801. A_UINT32 remove_mpdus_max_retries;
  802. /** Num HTT cookies dispatched */
  803. A_UINT32 comp_delivered;
  804. /** successful ppdu transmissions */
  805. A_UINT32 ppdu_ok;
  806. /** Scheduler self triggers */
  807. A_UINT32 self_triggers;
  808. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  809. A_UINT32 tx_time_dur_data;
  810. /** Num of times sequence terminated due to ppdu duration < burst limit */
  811. A_UINT32 seq_qdepth_repost_stop;
  812. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  813. A_UINT32 mu_seq_min_msdu_repost_stop;
  814. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  815. A_UINT32 seq_min_msdu_repost_stop;
  816. /** Num of times sequence terminated due to no TXOP available */
  817. A_UINT32 seq_txop_repost_stop;
  818. /** Num of times the next sequence got cancelled */
  819. A_UINT32 next_seq_cancel;
  820. /** Num of times fes offset was misaligned */
  821. A_UINT32 fes_offsets_err_cnt;
  822. /** Num of times peer denylisted for MU-MIMO transmission */
  823. A_UINT32 num_mu_peer_blacklisted;
  824. /** Num of times mu_ofdma seq posted */
  825. A_UINT32 mu_ofdma_seq_posted;
  826. /** Num of times UL MU MIMO seq posted */
  827. A_UINT32 ul_mumimo_seq_posted;
  828. /** Num of times UL OFDMA seq posted */
  829. A_UINT32 ul_ofdma_seq_posted;
  830. /** Num of times Thermal module suspended scheduler */
  831. A_UINT32 thermal_suspend_cnt;
  832. /** Num of times DFS module suspended scheduler */
  833. A_UINT32 dfs_suspend_cnt;
  834. /** Num of times TX abort module suspended scheduler */
  835. A_UINT32 tx_abort_suspend_cnt;
  836. /**
  837. * This field is a target-specific bit mask of suspended PPDU tx queues.
  838. * Since the bit mask definition is different for different targets,
  839. * this field is not meant for general use, but rather for debugging use.
  840. */
  841. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  842. /**
  843. * Last SCHEDULER suspend reason
  844. * 1 -> Thermal Module
  845. * 2 -> DFS Module
  846. * 3 -> Tx Abort Module
  847. */
  848. A_UINT32 last_suspend_reason;
  849. /** Num of dynamic mimo ps dlmumimo sequences posted */
  850. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  851. /** Num of times su bf sequences are denylisted */
  852. A_UINT32 num_su_txbf_denylisted;
  853. /** pdev uptime in microseconds **/
  854. A_UINT32 pdev_up_time_us_low;
  855. A_UINT32 pdev_up_time_us_high;
  856. } htt_tx_pdev_stats_cmn_tlv;
  857. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  858. /* NOTE: Variable length TLV, use length spec to infer array size */
  859. typedef struct {
  860. htt_tlv_hdr_t tlv_hdr;
  861. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  862. } htt_tx_pdev_stats_urrn_tlv_v;
  863. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  864. /* NOTE: Variable length TLV, use length spec to infer array size */
  865. typedef struct {
  866. htt_tlv_hdr_t tlv_hdr;
  867. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  868. } htt_tx_pdev_stats_flush_tlv_v;
  869. #define HTT_TX_PDEV_STATS_MLO_ABORT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  870. /* NOTE: Variable length TLV, use length spec to infer array size */
  871. typedef struct {
  872. htt_tlv_hdr_t tlv_hdr;
  873. A_UINT32 mlo_abort_cnt[]; /* HTT_TX_PDEV_MAX_MLO_ABORT_REASON_STATS */
  874. } htt_tx_pdev_stats_mlo_abort_tlv_v;
  875. #define HTT_TX_PDEV_STATS_MLO_TXOP_ABORT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  876. /* NOTE: Variable length TLV, use length spec to infer array size */
  877. typedef struct {
  878. htt_tlv_hdr_t tlv_hdr;
  879. A_UINT32 mlo_txop_abort_cnt[]; /* HTT_TX_PDEV_MAX_MLO_ABORT_REASON_STATS */
  880. } htt_tx_pdev_stats_mlo_txop_abort_tlv_v;
  881. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  882. /* NOTE: Variable length TLV, use length spec to infer array size */
  883. typedef struct {
  884. htt_tlv_hdr_t tlv_hdr;
  885. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  886. } htt_tx_pdev_stats_sifs_tlv_v;
  887. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  888. /* NOTE: Variable length TLV, use length spec to infer array size */
  889. typedef struct {
  890. htt_tlv_hdr_t tlv_hdr;
  891. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  892. } htt_tx_pdev_stats_phy_err_tlv_v;
  893. /*
  894. * Each array in the below struct has 16 elements, to cover the 16 possible
  895. * values for the CW and AIFS parameters. Each element within the array
  896. * stores the counter indicating how many transmissions have occurred with
  897. * that particular value for the MU EDCA parameter in question.
  898. */
  899. #define HTT_STATS_MUEDCA_VALUE_MAX 16
  900. typedef struct { /* DEPRECATED */
  901. htt_tlv_hdr_t tlv_hdr;
  902. A_UINT32 aifs[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  903. A_UINT32 cw_min[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  904. A_UINT32 cw_max[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  905. } htt_tx_pdev_muedca_params_stats_tlv_v;
  906. typedef struct {
  907. htt_tlv_hdr_t tlv_hdr;
  908. A_UINT32 relaxed_mu_edca[HTT_NUM_AC_WMM];
  909. A_UINT32 mumimo_aggressive_mu_edca[HTT_NUM_AC_WMM];
  910. A_UINT32 mumimo_relaxed_mu_edca[HTT_NUM_AC_WMM];
  911. A_UINT32 muofdma_aggressive_mu_edca[HTT_NUM_AC_WMM];
  912. A_UINT32 muofdma_relaxed_mu_edca[HTT_NUM_AC_WMM];
  913. A_UINT32 latency_mu_edca[HTT_NUM_AC_WMM];
  914. A_UINT32 psd_boost_mu_edca[HTT_NUM_AC_WMM];
  915. } htt_tx_pdev_mu_edca_params_stats_tlv_v;
  916. typedef struct {
  917. htt_tlv_hdr_t tlv_hdr;
  918. A_UINT32 ul_mumimo_less_aggressive[HTT_NUM_AC_WMM];
  919. A_UINT32 ul_mumimo_medium_aggressive[HTT_NUM_AC_WMM];
  920. A_UINT32 ul_mumimo_highly_aggressive[HTT_NUM_AC_WMM];
  921. A_UINT32 ul_mumimo_default_relaxed[HTT_NUM_AC_WMM];
  922. A_UINT32 ul_muofdma_less_aggressive[HTT_NUM_AC_WMM];
  923. A_UINT32 ul_muofdma_medium_aggressive[HTT_NUM_AC_WMM];
  924. A_UINT32 ul_muofdma_highly_aggressive[HTT_NUM_AC_WMM];
  925. A_UINT32 ul_muofdma_default_relaxed[HTT_NUM_AC_WMM];
  926. } htt_tx_pdev_ap_edca_params_stats_tlv_v;
  927. #define HTT_TX_PDEV_SIFS_BURST_HIST_STATS 10
  928. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  929. /* NOTE: Variable length TLV, use length spec to infer array size */
  930. typedef struct {
  931. htt_tlv_hdr_t tlv_hdr;
  932. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  933. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  934. typedef struct {
  935. htt_tlv_hdr_t tlv_hdr;
  936. A_UINT32 num_data_ppdus_legacy_su;
  937. A_UINT32 num_data_ppdus_ac_su;
  938. A_UINT32 num_data_ppdus_ax_su;
  939. A_UINT32 num_data_ppdus_ac_su_txbf;
  940. A_UINT32 num_data_ppdus_ax_su_txbf;
  941. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  942. typedef enum {
  943. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  944. HTT_TX_WAL_ISR_SCHED_FILTER,
  945. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  946. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  947. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  948. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  949. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  950. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  951. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  952. } htt_tx_wal_tx_isr_sched_status;
  953. /* [0]- nr4 , [1]- nr8 */
  954. #define HTT_STATS_NUM_NR_BINS 2
  955. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  956. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  957. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  958. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  959. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  960. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  961. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  962. typedef enum {
  963. HTT_STATS_HWMODE_AC = 0,
  964. HTT_STATS_HWMODE_AX = 1,
  965. HTT_STATS_HWMODE_BE = 2,
  966. } htt_stats_hw_mode;
  967. typedef struct {
  968. htt_tlv_hdr_t tlv_hdr;
  969. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  970. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  971. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  972. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  973. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  974. } htt_pdev_mu_ppdu_dist_tlv_v;
  975. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  976. /* NOTE: Variable length TLV, use length spec to infer array size .
  977. *
  978. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  979. * The tries here is the count of the MPDUS within a PPDU that the
  980. * HW had attempted to transmit on air, for the HWSCH Schedule
  981. * command submitted by FW.It is not the retry attempts.
  982. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  983. * 10 bins in this histogram. They are defined in FW using the
  984. * following macros
  985. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  986. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  987. *
  988. */
  989. typedef struct {
  990. htt_tlv_hdr_t tlv_hdr;
  991. A_UINT32 hist_bin_size;
  992. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  993. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  994. typedef struct {
  995. htt_tlv_hdr_t tlv_hdr;
  996. /* Num MGMT MPDU transmitted by the target */
  997. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  998. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  999. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  1000. * TLV_TAGS:
  1001. * - HTT_STATS_TX_PDEV_CMN_TAG
  1002. * - HTT_STATS_TX_PDEV_URRN_TAG
  1003. * - HTT_STATS_TX_PDEV_SIFS_TAG
  1004. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  1005. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  1006. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  1007. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  1008. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  1009. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  1010. * - HTT_STATS_MU_PPDU_DIST_TAG
  1011. */
  1012. /* NOTE:
  1013. * This structure is for documentation, and cannot be safely used directly.
  1014. * Instead, use the constituent TLV structures to fill/parse.
  1015. */
  1016. typedef struct _htt_tx_pdev_stats {
  1017. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  1018. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  1019. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  1020. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  1021. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  1022. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  1023. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  1024. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  1025. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  1026. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  1027. } htt_tx_pdev_stats_t;
  1028. /* == SOC ERROR STATS == */
  1029. /* =============== PDEV ERROR STATS ============== */
  1030. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  1031. typedef struct {
  1032. htt_tlv_hdr_t tlv_hdr;
  1033. /* Stored as little endian */
  1034. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  1035. A_UINT32 mask;
  1036. A_UINT32 count;
  1037. } htt_hw_stats_intr_misc_tlv;
  1038. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  1039. typedef struct {
  1040. htt_tlv_hdr_t tlv_hdr;
  1041. /* Stored as little endian */
  1042. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  1043. A_UINT32 count;
  1044. } htt_hw_stats_wd_timeout_tlv;
  1045. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  1046. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  1047. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  1048. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  1049. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  1050. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  1051. do { \
  1052. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  1053. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  1054. } while (0)
  1055. typedef struct {
  1056. htt_tlv_hdr_t tlv_hdr;
  1057. /* BIT [ 7 : 0] :- mac_id
  1058. * BIT [31 : 8] :- reserved
  1059. */
  1060. A_UINT32 mac_id__word;
  1061. A_UINT32 tx_abort;
  1062. A_UINT32 tx_abort_fail_count;
  1063. A_UINT32 rx_abort;
  1064. A_UINT32 rx_abort_fail_count;
  1065. A_UINT32 warm_reset;
  1066. A_UINT32 cold_reset;
  1067. A_UINT32 tx_flush;
  1068. A_UINT32 tx_glb_reset;
  1069. A_UINT32 tx_txq_reset;
  1070. A_UINT32 rx_timeout_reset;
  1071. A_UINT32 mac_cold_reset_restore_cal;
  1072. A_UINT32 mac_cold_reset;
  1073. A_UINT32 mac_warm_reset;
  1074. A_UINT32 mac_only_reset;
  1075. A_UINT32 phy_warm_reset;
  1076. A_UINT32 phy_warm_reset_ucode_trig;
  1077. A_UINT32 mac_warm_reset_restore_cal;
  1078. A_UINT32 mac_sfm_reset;
  1079. A_UINT32 phy_warm_reset_m3_ssr;
  1080. A_UINT32 phy_warm_reset_reason_phy_m3;
  1081. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  1082. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  1083. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  1084. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  1085. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  1086. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  1087. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  1088. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  1089. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  1090. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  1091. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  1092. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  1093. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  1094. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  1095. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  1096. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  1097. A_UINT32 fw_rx_rings_reset;
  1098. /**
  1099. * Num of iterations rx leak prevention successfully done.
  1100. */
  1101. A_UINT32 rx_dest_drain_rx_descs_leak_prevention_done;
  1102. /**
  1103. * Num of rx descs successfully saved by rx leak prevention.
  1104. */
  1105. A_UINT32 rx_dest_drain_rx_descs_saved_cnt;
  1106. /*
  1107. * Stats to debug reason Rx leak prevention
  1108. * was not required to be kicked in.
  1109. */
  1110. A_UINT32 rx_dest_drain_rxdma2reo_leak_detected;
  1111. A_UINT32 rx_dest_drain_rxdma2fw_leak_detected;
  1112. A_UINT32 rx_dest_drain_rxdma2wbm_leak_detected;
  1113. A_UINT32 rx_dest_drain_rxdma1_2sw_leak_detected;
  1114. A_UINT32 rx_dest_drain_rx_drain_ok_mac_idle;
  1115. A_UINT32 rx_dest_drain_ok_mac_not_idle;
  1116. A_UINT32 rx_dest_drain_prerequisite_invld;
  1117. A_UINT32 rx_dest_drain_skip_for_non_lmac_reset;
  1118. A_UINT32 rx_dest_drain_hw_fifo_not_empty_post_drain_wait;
  1119. } htt_hw_stats_pdev_errs_tlv;
  1120. typedef struct {
  1121. htt_tlv_hdr_t tlv_hdr;
  1122. /* BIT [ 7 : 0] :- mac_id
  1123. * BIT [31 : 8] :- reserved
  1124. */
  1125. A_UINT32 mac_id__word;
  1126. A_UINT32 last_unpause_ppdu_id;
  1127. A_UINT32 hwsch_unpause_wait_tqm_write;
  1128. A_UINT32 hwsch_dummy_tlv_skipped;
  1129. A_UINT32 hwsch_misaligned_offset_received;
  1130. A_UINT32 hwsch_reset_count;
  1131. A_UINT32 hwsch_dev_reset_war;
  1132. A_UINT32 hwsch_delayed_pause;
  1133. A_UINT32 hwsch_long_delayed_pause;
  1134. A_UINT32 sch_rx_ppdu_no_response;
  1135. A_UINT32 sch_selfgen_response;
  1136. A_UINT32 sch_rx_sifs_resp_trigger;
  1137. } htt_hw_stats_whal_tx_tlv;
  1138. typedef struct {
  1139. htt_tlv_hdr_t tlv_hdr;
  1140. /**
  1141. * BIT [ 7 : 0] :- mac_id
  1142. * BIT [31 : 8] :- reserved
  1143. */
  1144. union {
  1145. struct {
  1146. A_UINT32 mac_id: 8,
  1147. reserved: 24;
  1148. };
  1149. A_UINT32 mac_id__word;
  1150. };
  1151. /**
  1152. * hw_wars is a variable-length array, with each element counting
  1153. * the number of occurrences of the corresponding type of HW WAR.
  1154. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  1155. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  1156. * The target has an internal HW WAR mapping that it uses to keep
  1157. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  1158. */
  1159. A_UINT32 hw_wars[1/*or more*/];
  1160. } htt_hw_war_stats_tlv;
  1161. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  1162. * TLV_TAGS:
  1163. * - HTT_STATS_HW_PDEV_ERRS_TAG
  1164. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  1165. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  1166. * - HTT_STATS_WHAL_TX_TAG
  1167. * - HTT_STATS_HW_WAR_TAG
  1168. */
  1169. /* NOTE:
  1170. * This structure is for documentation, and cannot be safely used directly.
  1171. * Instead, use the constituent TLV structures to fill/parse.
  1172. */
  1173. typedef struct _htt_pdev_err_stats {
  1174. htt_hw_stats_pdev_errs_tlv pdev_errs;
  1175. htt_hw_stats_intr_misc_tlv misc_stats[1];
  1176. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  1177. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  1178. htt_hw_war_stats_tlv hw_war;
  1179. } htt_hw_err_stats_t;
  1180. /* ============ PEER STATS ============ */
  1181. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  1182. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  1183. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  1184. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  1185. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  1186. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  1187. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  1188. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  1189. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  1190. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  1191. do { \
  1192. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  1193. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  1194. } while (0)
  1195. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  1196. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  1197. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  1198. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  1199. do { \
  1200. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  1201. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  1202. } while (0)
  1203. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  1204. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  1205. HTT_MSDU_FLOW_STATS_DROP_S)
  1206. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  1207. do { \
  1208. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  1209. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  1210. } while (0)
  1211. typedef struct _htt_msdu_flow_stats_tlv {
  1212. htt_tlv_hdr_t tlv_hdr;
  1213. A_UINT32 last_update_timestamp;
  1214. A_UINT32 last_add_timestamp;
  1215. A_UINT32 last_remove_timestamp;
  1216. A_UINT32 total_processed_msdu_count;
  1217. A_UINT32 cur_msdu_count_in_flowq;
  1218. /** This will help to find which peer_id is stuck state */
  1219. A_UINT32 sw_peer_id;
  1220. /**
  1221. * BIT [15 : 0] :- tx_flow_number
  1222. * BIT [19 : 16] :- tid_num
  1223. * BIT [20 : 20] :- drop_rule
  1224. * BIT [31 : 21] :- reserved
  1225. */
  1226. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1227. A_UINT32 last_cycle_enqueue_count;
  1228. A_UINT32 last_cycle_dequeue_count;
  1229. A_UINT32 last_cycle_drop_count;
  1230. /**
  1231. * BIT [15 : 0] :- current_drop_th
  1232. * BIT [31 : 16] :- reserved
  1233. */
  1234. A_UINT32 current_drop_th;
  1235. } htt_msdu_flow_stats_tlv;
  1236. #define MAX_HTT_TID_NAME 8
  1237. /* DWORD sw_peer_id__tid_num */
  1238. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1239. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1240. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1241. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1242. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1243. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1244. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1245. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1246. do { \
  1247. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1248. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1249. } while (0)
  1250. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1251. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1252. HTT_TX_TID_STATS_TID_NUM_S)
  1253. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1254. do { \
  1255. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1256. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1257. } while (0)
  1258. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1259. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1260. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1261. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1262. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1263. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1264. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1265. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1266. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1267. do { \
  1268. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1269. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1270. } while (0)
  1271. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1272. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1273. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1274. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1275. do { \
  1276. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1277. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1278. } while (0)
  1279. /* Tidq stats */
  1280. typedef struct _htt_tx_tid_stats_tlv {
  1281. htt_tlv_hdr_t tlv_hdr;
  1282. /** Stored as little endian */
  1283. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1284. /**
  1285. * BIT [15 : 0] :- sw_peer_id
  1286. * BIT [31 : 16] :- tid_num
  1287. */
  1288. A_UINT32 sw_peer_id__tid_num;
  1289. /**
  1290. * BIT [ 7 : 0] :- num_sched_pending
  1291. * BIT [15 : 8] :- num_ppdu_in_hwq
  1292. * BIT [31 : 16] :- reserved
  1293. */
  1294. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1295. A_UINT32 tid_flags;
  1296. /** per tid # of hw_queued ppdu */
  1297. A_UINT32 hw_queued;
  1298. /** number of per tid successful PPDU */
  1299. A_UINT32 hw_reaped;
  1300. /** per tid Num MPDUs filtered by HW */
  1301. A_UINT32 mpdus_hw_filter;
  1302. A_UINT32 qdepth_bytes;
  1303. A_UINT32 qdepth_num_msdu;
  1304. A_UINT32 qdepth_num_mpdu;
  1305. A_UINT32 last_scheduled_tsmp;
  1306. A_UINT32 pause_module_id;
  1307. A_UINT32 block_module_id;
  1308. /** tid tx airtime in sec */
  1309. A_UINT32 tid_tx_airtime;
  1310. } htt_tx_tid_stats_tlv;
  1311. /* Tidq stats */
  1312. typedef struct _htt_tx_tid_stats_v1_tlv {
  1313. htt_tlv_hdr_t tlv_hdr;
  1314. /** Stored as little endian */
  1315. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1316. /**
  1317. * BIT [15 : 0] :- sw_peer_id
  1318. * BIT [31 : 16] :- tid_num
  1319. */
  1320. A_UINT32 sw_peer_id__tid_num;
  1321. /**
  1322. * BIT [ 7 : 0] :- num_sched_pending
  1323. * BIT [15 : 8] :- num_ppdu_in_hwq
  1324. * BIT [31 : 16] :- reserved
  1325. */
  1326. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1327. A_UINT32 tid_flags;
  1328. /** Max qdepth in bytes reached by this tid */
  1329. A_UINT32 max_qdepth_bytes;
  1330. /** number of msdus qdepth reached max */
  1331. A_UINT32 max_qdepth_n_msdus;
  1332. A_UINT32 rsvd;
  1333. A_UINT32 qdepth_bytes;
  1334. A_UINT32 qdepth_num_msdu;
  1335. A_UINT32 qdepth_num_mpdu;
  1336. A_UINT32 last_scheduled_tsmp;
  1337. A_UINT32 pause_module_id;
  1338. A_UINT32 block_module_id;
  1339. /** tid tx airtime in sec */
  1340. A_UINT32 tid_tx_airtime;
  1341. A_UINT32 allow_n_flags;
  1342. /**
  1343. * BIT [15 : 0] :- sendn_frms_allowed
  1344. * BIT [31 : 16] :- reserved
  1345. */
  1346. A_UINT32 sendn_frms_allowed;
  1347. /*
  1348. * tid_ext_flags, tid_ext2_flags, and tid_flush_reason are opaque fields
  1349. * that cannot be interpreted by the host.
  1350. * They are only for off-line debug.
  1351. */
  1352. A_UINT32 tid_ext_flags;
  1353. A_UINT32 tid_ext2_flags;
  1354. A_UINT32 tid_flush_reason;
  1355. A_UINT32 mlo_flush_tqm_status_pending_low;
  1356. A_UINT32 mlo_flush_tqm_status_pending_high;
  1357. A_UINT32 mlo_flush_partner_info_low;
  1358. A_UINT32 mlo_flush_partner_info_high;
  1359. A_UINT32 mlo_flush_initator_info_low;
  1360. A_UINT32 mlo_flush_initator_info_high;
  1361. /*
  1362. * head_msdu_tqm_timestamp_us:
  1363. * MSDU enqueue timestamp (TQM reference timestamp) for the MSDU
  1364. * at the head of the MPDU queue
  1365. * head_msdu_tqm_latency_us:
  1366. * The age of the MSDU that is at the head of the MPDU queue,
  1367. * i.e. the delta between the current TQM time and the MSDU's
  1368. * enqueue timestamp.
  1369. */
  1370. A_UINT32 head_msdu_tqm_timestamp_us;
  1371. A_UINT32 head_msdu_tqm_latency_us;
  1372. } htt_tx_tid_stats_v1_tlv;
  1373. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1374. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1375. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1376. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1377. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1378. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1379. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1380. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1381. do { \
  1382. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1383. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1384. } while (0)
  1385. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1386. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1387. HTT_RX_TID_STATS_TID_NUM_S)
  1388. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1389. do { \
  1390. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1391. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1392. } while (0)
  1393. typedef struct _htt_rx_tid_stats_tlv {
  1394. htt_tlv_hdr_t tlv_hdr;
  1395. /**
  1396. * BIT [15 : 0] : sw_peer_id
  1397. * BIT [31 : 16] : tid_num
  1398. */
  1399. A_UINT32 sw_peer_id__tid_num;
  1400. /** Stored as little endian */
  1401. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1402. /**
  1403. * dup_in_reorder not collected per tid for now,
  1404. * as there is no wal_peer back ptr in data rx peer.
  1405. */
  1406. A_UINT32 dup_in_reorder;
  1407. A_UINT32 dup_past_outside_window;
  1408. A_UINT32 dup_past_within_window;
  1409. /** Number of per tid MSDUs with flag of decrypt_err */
  1410. A_UINT32 rxdesc_err_decrypt;
  1411. /** tid rx airtime in sec */
  1412. A_UINT32 tid_rx_airtime;
  1413. } htt_rx_tid_stats_tlv;
  1414. #define HTT_MAX_COUNTER_NAME 8
  1415. typedef struct {
  1416. htt_tlv_hdr_t tlv_hdr;
  1417. /** Stored as little endian */
  1418. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1419. A_UINT32 count;
  1420. } htt_counter_tlv;
  1421. typedef struct {
  1422. htt_tlv_hdr_t tlv_hdr;
  1423. /** Number of rx PPDU */
  1424. A_UINT32 ppdu_cnt;
  1425. /** Number of rx MPDU */
  1426. A_UINT32 mpdu_cnt;
  1427. /** Number of rx MSDU */
  1428. A_UINT32 msdu_cnt;
  1429. /** pause bitmap */
  1430. A_UINT32 pause_bitmap;
  1431. /** block bitmap */
  1432. A_UINT32 block_bitmap;
  1433. /** current timestamp */
  1434. A_UINT32 current_timestamp;
  1435. /** Peer cumulative tx airtime in sec */
  1436. A_UINT32 peer_tx_airtime;
  1437. /** Peer cumulative rx airtime in sec */
  1438. A_UINT32 peer_rx_airtime;
  1439. /** Peer current rssi in dBm */
  1440. A_INT32 rssi;
  1441. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1442. A_UINT32 peer_enqueued_count_low;
  1443. A_UINT32 peer_enqueued_count_high;
  1444. A_UINT32 peer_dequeued_count_low;
  1445. A_UINT32 peer_dequeued_count_high;
  1446. A_UINT32 peer_dropped_count_low;
  1447. A_UINT32 peer_dropped_count_high;
  1448. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1449. A_UINT32 ppdu_transmitted_bytes_low;
  1450. A_UINT32 ppdu_transmitted_bytes_high;
  1451. A_UINT32 peer_ttl_removed_count;
  1452. /**
  1453. * inactive_time
  1454. * Running duration of the time since last tx/rx activity by this peer,
  1455. * units = seconds.
  1456. * If the peer is currently active, this inactive_time will be 0x0.
  1457. */
  1458. A_UINT32 inactive_time;
  1459. /** Number of MPDUs dropped after max retries */
  1460. A_UINT32 remove_mpdus_max_retries;
  1461. } htt_peer_stats_cmn_tlv;
  1462. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_BYTES 32
  1463. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_DWORD 8
  1464. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_M 0x00000001
  1465. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_S 0
  1466. #define HTT_PEER_DETAILS_ML_PEER_ID_M 0x00001ffe
  1467. #define HTT_PEER_DETAILS_ML_PEER_ID_S 1
  1468. #define HTT_PEER_DETAILS_LINK_IDX_M 0x001fe000
  1469. #define HTT_PEER_DETAILS_LINK_IDX_S 13
  1470. #define HTT_PEER_DETAILS_USE_PPE_M 0x00200000
  1471. #define HTT_PEER_DETAILS_USE_PPE_S 21
  1472. #define HTT_PEER_DETAILS_SRC_INFO_M 0x00000fff
  1473. #define HTT_PEER_DETAILS_SRC_INFO_S 0
  1474. #define HTT_PEER_DETAILS_SET(word, httsym, val) \
  1475. do { \
  1476. HTT_CHECK_SET_VAL(HTT_PEER_DETAILS_ ## httsym, val); \
  1477. (word) |= ((val) << HTT_PEER_DETAILS_ ## httsym ## _S); \
  1478. } while(0)
  1479. #define HTT_PEER_DETAILS_GET(word, httsym) \
  1480. (((word) & HTT_PEER_DETAILS_ ## httsym ## _M) >> HTT_PEER_DETAILS_ ## httsym ## _S)
  1481. typedef struct {
  1482. htt_tlv_hdr_t tlv_hdr;
  1483. /** This enum type of HTT_PEER_TYPE */
  1484. A_UINT32 peer_type;
  1485. A_UINT32 sw_peer_id;
  1486. /**
  1487. * BIT [7 : 0] :- vdev_id
  1488. * BIT [15 : 8] :- pdev_id
  1489. * BIT [31 : 16] :- ast_indx
  1490. */
  1491. A_UINT32 vdev_pdev_ast_idx;
  1492. htt_mac_addr mac_addr;
  1493. A_UINT32 peer_flags;
  1494. A_UINT32 qpeer_flags;
  1495. /* Dword 8 */
  1496. A_UINT32 ml_peer_id_valid : 1, /* [0:0] */
  1497. ml_peer_id : 12, /* [12:1] */
  1498. link_idx : 8, /* [20:13] */
  1499. use_ppe : 1, /* [21:21] */
  1500. rsvd0 : 10; /* [31:22] */
  1501. /* Dword 9 */
  1502. A_UINT32 src_info : 12, /* [11:0] */
  1503. rsvd1 : 20; /* [31:12] */
  1504. } htt_peer_details_tlv;
  1505. typedef struct {
  1506. htt_tlv_hdr_t tlv_hdr;
  1507. A_UINT32 sw_peer_id;
  1508. A_UINT32 ast_index;
  1509. htt_mac_addr mac_addr;
  1510. A_UINT32
  1511. pdev_id : 2,
  1512. vdev_id : 8,
  1513. next_hop : 1,
  1514. mcast : 1,
  1515. monitor_direct : 1,
  1516. mesh_sta : 1,
  1517. mec : 1,
  1518. intra_bss : 1,
  1519. chip_id : 2,
  1520. ml_peer_id : 13,
  1521. on_chip : 1;
  1522. A_UINT32
  1523. tx_monitor_override_sta : 1,
  1524. rx_monitor_override_sta : 1,
  1525. reserved1 : 30;
  1526. } htt_ast_entry_tlv;
  1527. typedef enum {
  1528. HTT_STATS_DIRECTION_TX,
  1529. HTT_STATS_DIRECTION_RX,
  1530. } HTT_STATS_DIRECTION;
  1531. typedef enum {
  1532. HTT_STATS_PPDU_TYPE_MODE_SU,
  1533. HTT_STATS_PPDU_TYPE_DL_MU_MIMO,
  1534. HTT_STATS_PPDU_TYPE_UL_MU_MIMO,
  1535. HTT_STATS_PPDU_TYPE_DL_MU_OFDMA,
  1536. HTT_STATS_PPDU_TYPE_UL_MU_OFDMA,
  1537. } HTT_STATS_PPDU_TYPE;
  1538. typedef enum {
  1539. HTT_STATS_PREAM_OFDM,
  1540. HTT_STATS_PREAM_CCK,
  1541. HTT_STATS_PREAM_HT,
  1542. HTT_STATS_PREAM_VHT,
  1543. HTT_STATS_PREAM_HE,
  1544. HTT_STATS_PREAM_EHT,
  1545. HTT_STATS_PREAM_RSVD1,
  1546. HTT_STATS_PREAM_COUNT,
  1547. } HTT_STATS_PREAM_TYPE;
  1548. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1549. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1550. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1551. * GI Index 0: WHAL_GI_800
  1552. * GI Index 1: WHAL_GI_400
  1553. * GI Index 2: WHAL_GI_1600
  1554. * GI Index 3: WHAL_GI_3200
  1555. */
  1556. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1557. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1558. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1559. * bw index 0: rssi_pri20_chain0
  1560. * bw index 1: rssi_ext20_chain0
  1561. * bw index 2: rssi_ext40_low20_chain0
  1562. * bw index 3: rssi_ext40_high20_chain0
  1563. */
  1564. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1565. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1566. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1567. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1568. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1569. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1570. */
  1571. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1572. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1573. /* HTT_RX STATS_NUM_BW_EXT_2_COUNTERS:
  1574. * bw index 8 (bw ext_2 index 0): rssi_ext160_0_chainX
  1575. * bw index 9 (bw ext_2 index 1): rssi_ext160_1_chainX
  1576. * bw index 10 (bw ext_2 index 2): rssi_ext160_2_chainX
  1577. * bw index 11 (bw ext_2 index 3): rssi_ext160_3_chainX
  1578. * bw index 12 (bw ext_2 index 4): rssi_ext160_4_chainX
  1579. * bw index 13 (bw ext_2 index 5): rssi_ext160_5_chainX
  1580. * bw index 14 (bw ext_2 index 6): rssi_ext160_6_chainX
  1581. * bw index 15 (bw ext_2 index 7): rssi_ext160_7_chainX
  1582. */
  1583. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS 8
  1584. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1585. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1586. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1587. typedef struct _htt_tx_peer_rate_stats_tlv {
  1588. htt_tlv_hdr_t tlv_hdr;
  1589. /** Number of tx LDPC packets */
  1590. A_UINT32 tx_ldpc;
  1591. /** Number of tx RTS packets */
  1592. A_UINT32 rts_cnt;
  1593. /** RSSI value of last ack packet (units = dB above noise floor) */
  1594. A_UINT32 ack_rssi;
  1595. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1596. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1597. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1598. /**
  1599. * element 0,1, ...7 -> NSS 1,2, ...8
  1600. */
  1601. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1602. /**
  1603. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1604. */
  1605. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1606. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1607. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1608. /**
  1609. * Counters to track number of tx packets in each GI
  1610. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1611. */
  1612. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1613. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1614. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1615. /** Stats for MCS 12/13 */
  1616. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1617. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1618. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1619. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1620. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1621. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1622. A_UINT32 tx_bw_320mhz;
  1623. } htt_tx_peer_rate_stats_tlv;
  1624. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1625. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1626. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1627. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1628. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1629. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1630. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1631. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1632. typedef struct _htt_rx_peer_rate_stats_tlv {
  1633. htt_tlv_hdr_t tlv_hdr;
  1634. A_UINT32 nsts;
  1635. /** Number of rx LDPC packets */
  1636. A_UINT32 rx_ldpc;
  1637. /** Number of rx RTS packets */
  1638. A_UINT32 rts_cnt;
  1639. /** units = dB above noise floor */
  1640. A_UINT32 rssi_mgmt;
  1641. /** units = dB above noise floor */
  1642. A_UINT32 rssi_data;
  1643. /** units = dB above noise floor */
  1644. A_UINT32 rssi_comb;
  1645. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1646. /**
  1647. * element 0,1, ...7 -> NSS 1,2, ...8
  1648. */
  1649. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1650. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1651. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1652. /**
  1653. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1654. */
  1655. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1656. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1657. /** units = dB above noise floor */
  1658. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1659. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1660. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1661. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1662. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1663. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1664. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1665. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1666. /* per_chain_rssi_pkt_type:
  1667. * This field shows what type of rx frame the per-chain RSSI was computed
  1668. * on, by recording the frame type and sub-type as bit-fields within this
  1669. * field:
  1670. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1671. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1672. * BIT [31 : 8] :- Reserved
  1673. */
  1674. A_UINT32 per_chain_rssi_pkt_type;
  1675. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1676. /** PPDU level */
  1677. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1678. /** PPDU level */
  1679. A_UINT32 rx_ulmumimo_data_ppdu;
  1680. /** MPDU level */
  1681. A_UINT32 rx_ulmumimo_mpdu_ok;
  1682. /** mpdu level */
  1683. A_UINT32 rx_ulmumimo_mpdu_fail;
  1684. /** units = dB above noise floor */
  1685. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1686. /** Stats for MCS 12/13 */
  1687. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1688. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1689. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1690. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1691. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1692. } htt_rx_peer_rate_stats_tlv;
  1693. typedef enum {
  1694. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1695. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1696. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1697. } htt_peer_stats_req_mode_t;
  1698. typedef enum {
  1699. HTT_PEER_STATS_CMN_TLV = 0,
  1700. HTT_PEER_DETAILS_TLV = 1,
  1701. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1702. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1703. HTT_TX_TID_STATS_TLV = 4,
  1704. HTT_RX_TID_STATS_TLV = 5,
  1705. HTT_MSDU_FLOW_STATS_TLV = 6,
  1706. HTT_PEER_SCHED_STATS_TLV = 7,
  1707. HTT_PEER_AX_OFDMA_STATS_TLV = 8,
  1708. HTT_PEER_BE_OFDMA_STATS_TLV = 9,
  1709. HTT_PEER_STATS_MAX_TLV = 31,
  1710. } htt_peer_stats_tlv_enum;
  1711. typedef struct {
  1712. htt_tlv_hdr_t tlv_hdr;
  1713. A_UINT32 peer_id;
  1714. /** Num of DL schedules for peer */
  1715. A_UINT32 num_sched_dl;
  1716. /** Num od UL schedules for peer */
  1717. A_UINT32 num_sched_ul;
  1718. /** Peer TX time */
  1719. A_UINT32 peer_tx_active_dur_us_low;
  1720. A_UINT32 peer_tx_active_dur_us_high;
  1721. /** Peer RX time */
  1722. A_UINT32 peer_rx_active_dur_us_low;
  1723. A_UINT32 peer_rx_active_dur_us_high;
  1724. A_UINT32 peer_curr_rate_kbps;
  1725. } htt_peer_sched_stats_tlv;
  1726. typedef struct {
  1727. htt_tlv_hdr_t tlv_hdr;
  1728. A_UINT32 peer_id;
  1729. A_UINT32 ax_basic_trig_count;
  1730. A_UINT32 ax_basic_trig_err;
  1731. A_UINT32 ax_bsr_trig_count;
  1732. A_UINT32 ax_bsr_trig_err;
  1733. A_UINT32 ax_mu_bar_trig_count;
  1734. A_UINT32 ax_mu_bar_trig_err;
  1735. A_UINT32 ax_basic_trig_with_per;
  1736. A_UINT32 ax_bsr_trig_with_per;
  1737. A_UINT32 ax_mu_bar_trig_with_per;
  1738. /* is_airtime_large_for_dl_ofdma, is_airtime_large_for_ul_ofdma
  1739. * These fields contain 2 counters each. The first element in each
  1740. * array counts how many times the airtime is short enough to use
  1741. * OFDMA, and the second element in each array counts how many times the
  1742. * airtime is too large to select OFDMA for the PPDUs involving the peer.
  1743. */
  1744. A_UINT32 is_airtime_large_for_dl_ofdma[2];
  1745. A_UINT32 is_airtime_large_for_ul_ofdma[2];
  1746. /* Last updated value of DL and UL queue depths for each peer per AC */
  1747. A_UINT32 last_updated_dl_qdepth[HTT_NUM_AC_WMM];
  1748. A_UINT32 last_updated_ul_qdepth[HTT_NUM_AC_WMM];
  1749. /* Per peer Manual 11ax UL OFDMA trigger and trigger error counts */
  1750. A_UINT32 ax_manual_ulofdma_trig_count;
  1751. A_UINT32 ax_manual_ulofdma_trig_err_count;
  1752. } htt_peer_ax_ofdma_stats_tlv;
  1753. typedef struct {
  1754. htt_tlv_hdr_t tlv_hdr;
  1755. A_UINT32 peer_id;
  1756. /* Per peer Manual 11be UL OFDMA trigger and trigger error counts */
  1757. A_UINT32 be_manual_ulofdma_trig_count;
  1758. A_UINT32 be_manual_ulofdma_trig_err_count;
  1759. } htt_peer_be_ofdma_stats_tlv;
  1760. /* config_param0 */
  1761. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1762. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1763. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1764. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1765. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1766. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1767. do { \
  1768. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1769. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1770. } while (0)
  1771. /* DEPRECATED
  1772. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1773. * as an alias for the corrected macro name.
  1774. * If/when all references to the old name are removed, the definition of
  1775. * the old name will also be removed.
  1776. */
  1777. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1778. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1779. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1780. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1781. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1782. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1783. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1784. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1785. do { \
  1786. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1787. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1788. } while (0)
  1789. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1790. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1791. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1792. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1793. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1794. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1795. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1796. do { \
  1797. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1798. } while (0)
  1799. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1800. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1801. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1802. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1803. do { \
  1804. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1805. } while (0)
  1806. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1807. * TLV_TAGS:
  1808. * - HTT_STATS_PEER_STATS_CMN_TAG
  1809. * - HTT_STATS_PEER_DETAILS_TAG
  1810. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1811. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1812. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1813. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1814. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1815. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1816. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1817. * - HTT_STATS_PEER_AX_OFDMA_STATS_TAG
  1818. */
  1819. /* NOTE:
  1820. * This structure is for documentation, and cannot be safely used directly.
  1821. * Instead, use the constituent TLV structures to fill/parse.
  1822. */
  1823. typedef struct _htt_peer_stats {
  1824. htt_peer_stats_cmn_tlv cmn_tlv;
  1825. htt_peer_details_tlv peer_details;
  1826. /* from g_rate_info_stats */
  1827. htt_tx_peer_rate_stats_tlv tx_rate;
  1828. htt_rx_peer_rate_stats_tlv rx_rate;
  1829. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1830. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1831. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1832. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1833. htt_peer_sched_stats_tlv peer_sched_stats;
  1834. htt_peer_ax_ofdma_stats_tlv ax_ofdma_stats;
  1835. htt_peer_be_ofdma_stats_tlv be_ofdma_stats;
  1836. } htt_peer_stats_t;
  1837. /* =========== ACTIVE PEER LIST ========== */
  1838. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1839. * TLV_TAGS:
  1840. * - HTT_STATS_PEER_DETAILS_TAG
  1841. */
  1842. /* NOTE:
  1843. * This structure is for documentation, and cannot be safely used directly.
  1844. * Instead, use the constituent TLV structures to fill/parse.
  1845. */
  1846. typedef struct {
  1847. htt_peer_details_tlv peer_details[1];
  1848. } htt_active_peer_details_list_t;
  1849. /* =========== MUMIMO HWQ stats =========== */
  1850. /* MU MIMO stats per hwQ */
  1851. typedef struct {
  1852. htt_tlv_hdr_t tlv_hdr;
  1853. /** number of MU MIMO schedules posted to HW */
  1854. A_UINT32 mu_mimo_sch_posted;
  1855. /** number of MU MIMO schedules failed to post */
  1856. A_UINT32 mu_mimo_sch_failed;
  1857. /** number of MU MIMO PPDUs posted to HW */
  1858. A_UINT32 mu_mimo_ppdu_posted;
  1859. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1860. typedef struct {
  1861. htt_tlv_hdr_t tlv_hdr;
  1862. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1863. A_UINT32 mu_mimo_mpdus_queued_usr;
  1864. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1865. A_UINT32 mu_mimo_mpdus_tried_usr;
  1866. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1867. A_UINT32 mu_mimo_mpdus_failed_usr;
  1868. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1869. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1870. /** 11AC DL MU MIMO BA not received, per user */
  1871. A_UINT32 mu_mimo_err_no_ba_usr;
  1872. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1873. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1874. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1875. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1876. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1877. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1878. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1879. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1880. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1881. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1882. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1883. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1884. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1885. do { \
  1886. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1887. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1888. } while (0)
  1889. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1890. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1891. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1892. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1893. do { \
  1894. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1895. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1896. } while (0)
  1897. typedef struct {
  1898. htt_tlv_hdr_t tlv_hdr;
  1899. /**
  1900. * BIT [ 7 : 0] :- mac_id
  1901. * BIT [15 : 8] :- hwq_id
  1902. * BIT [31 : 16] :- reserved
  1903. */
  1904. A_UINT32 mac_id__hwq_id__word;
  1905. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1906. /* NOTE:
  1907. * This structure is for documentation, and cannot be safely used directly.
  1908. * Instead, use the constituent TLV structures to fill/parse.
  1909. */
  1910. typedef struct {
  1911. struct _hwq_mu_mimo_stats {
  1912. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1913. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1914. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1915. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1916. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1917. } hwq[1];
  1918. } htt_tx_hwq_mu_mimo_stats_t;
  1919. /* == TX HWQ STATS == */
  1920. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1921. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1922. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1923. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1924. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1925. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1926. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1927. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1928. do { \
  1929. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1930. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1931. } while (0)
  1932. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1933. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1934. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1935. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1936. do { \
  1937. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1938. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1939. } while (0)
  1940. typedef struct {
  1941. htt_tlv_hdr_t tlv_hdr;
  1942. /**
  1943. * BIT [ 7 : 0] :- mac_id
  1944. * BIT [15 : 8] :- hwq_id
  1945. * BIT [31 : 16] :- reserved
  1946. */
  1947. A_UINT32 mac_id__hwq_id__word;
  1948. /*--- PPDU level stats */
  1949. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1950. A_UINT32 xretry;
  1951. /** Number of times sched cmd status reported mpdu underrun */
  1952. A_UINT32 underrun_cnt;
  1953. /** Number of times sched cmd is flushed */
  1954. A_UINT32 flush_cnt;
  1955. /** Number of times sched cmd is filtered */
  1956. A_UINT32 filt_cnt;
  1957. /** Number of times HWSCH uploaded null mpdu bitmap */
  1958. A_UINT32 null_mpdu_bmap;
  1959. /**
  1960. * Number of times user ack or BA TLV is not seen on FES ring
  1961. * where it is expected to be
  1962. */
  1963. A_UINT32 user_ack_failure;
  1964. /** Number of times TQM processed ack TLV received from HWSCH */
  1965. A_UINT32 ack_tlv_proc;
  1966. /** Cache latest processed scheduler ID received from ack BA TLV */
  1967. A_UINT32 sched_id_proc;
  1968. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1969. A_UINT32 null_mpdu_tx_count;
  1970. /**
  1971. * Number of times SW did not see any MPDU info bitmap TLV
  1972. * on FES status ring
  1973. */
  1974. A_UINT32 mpdu_bmap_not_recvd;
  1975. /*--- Selfgen stats per hwQ */
  1976. /** Number of SU/MU BAR frames posted to hwQ */
  1977. A_UINT32 num_bar;
  1978. /** Number of RTS frames posted to hwQ */
  1979. A_UINT32 rts;
  1980. /** Number of cts2self frames posted to hwQ */
  1981. A_UINT32 cts2self;
  1982. /** Number of qos null frames posted to hwQ */
  1983. A_UINT32 qos_null;
  1984. /*--- MPDU level stats */
  1985. /** mpdus tried Tx by HWSCH/TQM */
  1986. A_UINT32 mpdu_tried_cnt;
  1987. /** mpdus queued to HWSCH */
  1988. A_UINT32 mpdu_queued_cnt;
  1989. /** mpdus tried but ack was not received */
  1990. A_UINT32 mpdu_ack_fail_cnt;
  1991. /** This will include sched cmd flush and time based discard */
  1992. A_UINT32 mpdu_filt_cnt;
  1993. /** Number of MPDUs for which ACK was successful but no Tx happened */
  1994. A_UINT32 false_mpdu_ack_count;
  1995. /** Number of times txq timeout happened */
  1996. A_UINT32 txq_timeout;
  1997. } htt_tx_hwq_stats_cmn_tlv;
  1998. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1999. (sizeof(A_UINT32) * (_num_elems)))
  2000. /* NOTE: Variable length TLV, use length spec to infer array size */
  2001. typedef struct {
  2002. htt_tlv_hdr_t tlv_hdr;
  2003. A_UINT32 hist_intvl;
  2004. /** histogram of ppdu post to hwsch - > cmd status received */
  2005. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  2006. } htt_tx_hwq_difs_latency_stats_tlv_v;
  2007. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2008. /* NOTE: Variable length TLV, use length spec to infer array size */
  2009. typedef struct {
  2010. htt_tlv_hdr_t tlv_hdr;
  2011. /** Histogram of sched cmd result */
  2012. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  2013. } htt_tx_hwq_cmd_result_stats_tlv_v;
  2014. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2015. /* NOTE: Variable length TLV, use length spec to infer array size */
  2016. typedef struct {
  2017. htt_tlv_hdr_t tlv_hdr;
  2018. /** Histogram of various pause conitions */
  2019. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  2020. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  2021. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2022. /* NOTE: Variable length TLV, use length spec to infer array size */
  2023. typedef struct {
  2024. htt_tlv_hdr_t tlv_hdr;
  2025. /** Histogram of number of user fes result */
  2026. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  2027. } htt_tx_hwq_fes_result_stats_tlv_v;
  2028. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2029. /* NOTE: Variable length TLV, use length spec to infer array size
  2030. *
  2031. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  2032. * The tries here is the count of the MPDUS within a PPDU that the HW
  2033. * had attempted to transmit on air, for the HWSCH Schedule command
  2034. * submitted by FW in this HWQ .It is not the retry attempts. The
  2035. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  2036. * in this histogram.
  2037. * they are defined in FW using the following macros
  2038. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  2039. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  2040. *
  2041. * */
  2042. typedef struct {
  2043. htt_tlv_hdr_t tlv_hdr;
  2044. A_UINT32 hist_bin_size;
  2045. /** Histogram of number of mpdus on tried mpdu */
  2046. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  2047. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  2048. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2049. /* NOTE: Variable length TLV, use length spec to infer array size
  2050. *
  2051. * The txop_used_cnt_hist is the histogram of txop per burst. After
  2052. * completing the burst, we identify the txop used in the burst and
  2053. * incr the corresponding bin.
  2054. * Each bin represents 1ms & we have 10 bins in this histogram.
  2055. * they are defined in FW using the following macros
  2056. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  2057. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  2058. *
  2059. * */
  2060. typedef struct {
  2061. htt_tlv_hdr_t tlv_hdr;
  2062. /** Histogram of txop used cnt */
  2063. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  2064. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  2065. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  2066. * TLV_TAGS:
  2067. * - HTT_STATS_STRING_TAG
  2068. * - HTT_STATS_TX_HWQ_CMN_TAG
  2069. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  2070. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  2071. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  2072. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  2073. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  2074. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  2075. */
  2076. /* NOTE:
  2077. * This structure is for documentation, and cannot be safely used directly.
  2078. * Instead, use the constituent TLV structures to fill/parse.
  2079. * General HWQ stats Mechanism:
  2080. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  2081. * for all the HWQ requested. & the FW send the buffer to host. In the
  2082. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  2083. * HWQ distinctly.
  2084. */
  2085. typedef struct _htt_tx_hwq_stats {
  2086. htt_stats_string_tlv hwq_str_tlv;
  2087. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  2088. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  2089. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  2090. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  2091. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  2092. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  2093. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  2094. } htt_tx_hwq_stats_t;
  2095. /* == TX SELFGEN STATS == */
  2096. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  2097. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  2098. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  2099. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  2100. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  2101. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  2102. do { \
  2103. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  2104. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  2105. } while (0)
  2106. typedef enum {
  2107. HTT_TXERR_NONE,
  2108. HTT_TXERR_RESP, /* response timeout, mismatch,
  2109. * BW mismatch, mimo ctrl mismatch,
  2110. * CRC error.. */
  2111. HTT_TXERR_FILT, /* blocked by tx filtering */
  2112. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  2113. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  2114. HTT_TXERR_RESERVED1,
  2115. HTT_TXERR_RESERVED2,
  2116. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  2117. HTT_TXERR_INVALID = 0xff,
  2118. } htt_tx_err_status_t;
  2119. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  2120. typedef enum {
  2121. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  2122. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  2123. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  2124. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  2125. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  2126. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  2127. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  2128. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  2129. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  2130. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  2131. } htt_tx_selfgen_sch_tsflag_error_stats;
  2132. typedef enum {
  2133. HTT_TX_MUMIMO_GRP_VALID,
  2134. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  2135. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  2136. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  2137. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  2138. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  2139. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  2140. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  2141. HTT_TX_MUMIMO_GRP_INVALID,
  2142. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  2143. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  2144. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  2145. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  2146. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  2147. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  2148. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  2149. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  2150. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  2151. /*
  2152. * Each bin represents a 300 mbps throughput
  2153. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  2154. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  2155. */
  2156. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  2157. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  2158. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  2159. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  2160. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  2161. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  2162. typedef struct {
  2163. htt_tlv_hdr_t tlv_hdr;
  2164. /*
  2165. * BIT [ 7 : 0] :- mac_id
  2166. * BIT [31 : 8] :- reserved
  2167. */
  2168. A_UINT32 mac_id__word;
  2169. /** BAR sent out for SU transmission */
  2170. A_UINT32 su_bar;
  2171. /** SW generated RTS frame sent */
  2172. A_UINT32 rts;
  2173. /** SW generated CTS-to-self frame sent */
  2174. A_UINT32 cts2self;
  2175. /** SW generated QOS NULL frame sent */
  2176. A_UINT32 qos_null;
  2177. /** BAR sent for MU user 1 */
  2178. A_UINT32 delayed_bar_1;
  2179. /** BAR sent for MU user 2 */
  2180. A_UINT32 delayed_bar_2;
  2181. /** BAR sent for MU user 3 */
  2182. A_UINT32 delayed_bar_3;
  2183. /** BAR sent for MU user 4 */
  2184. A_UINT32 delayed_bar_4;
  2185. /** BAR sent for MU user 5 */
  2186. A_UINT32 delayed_bar_5;
  2187. /** BAR sent for MU user 6 */
  2188. A_UINT32 delayed_bar_6;
  2189. /** BAR sent for MU user 7 */
  2190. A_UINT32 delayed_bar_7;
  2191. A_UINT32 bar_with_tqm_head_seq_num;
  2192. A_UINT32 bar_with_tid_seq_num;
  2193. /** SW generated RTS frame queued to the HW */
  2194. A_UINT32 su_sw_rts_queued;
  2195. /** SW generated RTS frame sent over the air */
  2196. A_UINT32 su_sw_rts_tried;
  2197. /** SW generated RTS frame completed with error */
  2198. A_UINT32 su_sw_rts_err;
  2199. /** SW generated RTS frame flushed */
  2200. A_UINT32 su_sw_rts_flushed;
  2201. /** CTS (RTS response) received in different BW */
  2202. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  2203. /* START DEPRECATED FIELDS */
  2204. /** 11AX HE MU Combined Freq. BSRP Trigger frame sent over the air */
  2205. A_UINT32 combined_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2206. /** 11AX HE MU Combined Freq. BSRP Trigger completed with error(s) */
  2207. A_UINT32 combined_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2208. /** 11AX HE MU Standalone Freq. BSRP Trigger frame sent over the air */
  2209. A_UINT32 standalone_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2210. /** 11AX HE MU Standalone Freq. BSRP Trigger completed with error(s) */
  2211. A_UINT32 standalone_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2212. /* END DEPRECATED FIELDS */
  2213. } htt_tx_selfgen_cmn_stats_tlv;
  2214. typedef struct {
  2215. htt_tlv_hdr_t tlv_hdr;
  2216. /** 11AC VHT SU NDPA frame sent over the air */
  2217. A_UINT32 ac_su_ndpa;
  2218. /** 11AC VHT SU NDP frame sent over the air */
  2219. A_UINT32 ac_su_ndp;
  2220. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  2221. A_UINT32 ac_mu_mimo_ndpa;
  2222. /** 11AC VHT MU MIMO NDP frame sent over the air */
  2223. A_UINT32 ac_mu_mimo_ndp;
  2224. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  2225. A_UINT32 ac_mu_mimo_brpoll_1;
  2226. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  2227. A_UINT32 ac_mu_mimo_brpoll_2;
  2228. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  2229. A_UINT32 ac_mu_mimo_brpoll_3;
  2230. /** 11AC VHT SU NDPA frame queued to the HW */
  2231. A_UINT32 ac_su_ndpa_queued;
  2232. /** 11AC VHT SU NDP frame queued to the HW */
  2233. A_UINT32 ac_su_ndp_queued;
  2234. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  2235. A_UINT32 ac_mu_mimo_ndpa_queued;
  2236. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  2237. A_UINT32 ac_mu_mimo_ndp_queued;
  2238. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  2239. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  2240. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  2241. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  2242. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  2243. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  2244. } htt_tx_selfgen_ac_stats_tlv;
  2245. typedef struct {
  2246. htt_tlv_hdr_t tlv_hdr;
  2247. /** 11AX HE SU NDPA frame sent over the air */
  2248. A_UINT32 ax_su_ndpa;
  2249. /** 11AX HE NDP frame sent over the air */
  2250. A_UINT32 ax_su_ndp;
  2251. /** 11AX HE MU MIMO NDPA frame sent over the air */
  2252. A_UINT32 ax_mu_mimo_ndpa;
  2253. /** 11AX HE MU MIMO NDP frame sent over the air */
  2254. A_UINT32 ax_mu_mimo_ndp;
  2255. union {
  2256. struct {
  2257. /* deprecated old names */
  2258. A_UINT32 ax_mu_mimo_brpoll_1;
  2259. A_UINT32 ax_mu_mimo_brpoll_2;
  2260. A_UINT32 ax_mu_mimo_brpoll_3;
  2261. A_UINT32 ax_mu_mimo_brpoll_4;
  2262. A_UINT32 ax_mu_mimo_brpoll_5;
  2263. A_UINT32 ax_mu_mimo_brpoll_6;
  2264. A_UINT32 ax_mu_mimo_brpoll_7;
  2265. };
  2266. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  2267. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2268. };
  2269. /** 11AX HE MU Basic Trigger frame sent over the air */
  2270. A_UINT32 ax_basic_trigger;
  2271. /** 11AX HE MU BSRP Trigger frame sent over the air */
  2272. A_UINT32 ax_bsr_trigger;
  2273. /** 11AX HE MU BAR Trigger frame sent over the air */
  2274. A_UINT32 ax_mu_bar_trigger;
  2275. /** 11AX HE MU RTS Trigger frame sent over the air */
  2276. A_UINT32 ax_mu_rts_trigger;
  2277. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  2278. A_UINT32 ax_ulmumimo_trigger;
  2279. /** 11AX HE SU NDPA frame queued to the HW */
  2280. A_UINT32 ax_su_ndpa_queued;
  2281. /** 11AX HE SU NDP frame queued to the HW */
  2282. A_UINT32 ax_su_ndp_queued;
  2283. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  2284. A_UINT32 ax_mu_mimo_ndpa_queued;
  2285. /** 11AX HE MU MIMO NDP frame queued to the HW */
  2286. A_UINT32 ax_mu_mimo_ndp_queued;
  2287. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  2288. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2289. /**
  2290. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  2291. * successfully sent over the air
  2292. */
  2293. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2294. /** 11AX HE MU Combined Freq. BSRP Trigger frame sent over the air */
  2295. A_UINT32 combined_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2296. /** 11AX HE MU Combined Freq. BSRP Trigger completed with error(s) */
  2297. A_UINT32 combined_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2298. /** 11AX HE MU Standalone Freq. BSRP Trigger frame sent over the air */
  2299. A_UINT32 standalone_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2300. /** 11AX HE MU Standalone Freq. BSRP Trigger completed with error(s) */
  2301. A_UINT32 standalone_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2302. /** 11AX HE Manual Single-User UL OFDMA Trigger frame sent over the air */
  2303. A_UINT32 manual_ax_su_ulofdma_basic_trigger[HTT_NUM_AC_WMM];
  2304. /** 11AX HE Manual Single-User UL OFDMA Trigger completed with error(s) */
  2305. A_UINT32 manual_ax_su_ulofdma_basic_trigger_err[HTT_NUM_AC_WMM];
  2306. /** 11AX HE Manual Multi-User UL OFDMA Trigger frame sent over the air */
  2307. A_UINT32 manual_ax_mu_ulofdma_basic_trigger[HTT_NUM_AC_WMM];
  2308. /** 11AX HE Manual Multi-User UL OFDMA Trigger completed with error(s) */
  2309. A_UINT32 manual_ax_mu_ulofdma_basic_trigger_err[HTT_NUM_AC_WMM];
  2310. } htt_tx_selfgen_ax_stats_tlv;
  2311. typedef struct {
  2312. htt_tlv_hdr_t tlv_hdr;
  2313. /** 11be EHT SU NDPA frame sent over the air */
  2314. A_UINT32 be_su_ndpa;
  2315. /** 11be EHT NDP frame sent over the air */
  2316. A_UINT32 be_su_ndp;
  2317. /** 11be EHT MU MIMO NDPA frame sent over the air */
  2318. A_UINT32 be_mu_mimo_ndpa;
  2319. /** 11be EHT MU MIMO NDP frame sent over theT air */
  2320. A_UINT32 be_mu_mimo_ndp;
  2321. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  2322. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2323. /** 11be EHT MU Basic Trigger frame sent over the air */
  2324. A_UINT32 be_basic_trigger;
  2325. /** 11be EHT MU BSRP Trigger frame sent over the air */
  2326. A_UINT32 be_bsr_trigger;
  2327. /** 11be EHT MU BAR Trigger frame sent over the air */
  2328. A_UINT32 be_mu_bar_trigger;
  2329. /** 11be EHT MU RTS Trigger frame sent over the air */
  2330. A_UINT32 be_mu_rts_trigger;
  2331. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  2332. A_UINT32 be_ulmumimo_trigger;
  2333. /** 11be EHT SU NDPA frame queued to the HW */
  2334. A_UINT32 be_su_ndpa_queued;
  2335. /** 11be EHT SU NDP frame queued to the HW */
  2336. A_UINT32 be_su_ndp_queued;
  2337. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  2338. A_UINT32 be_mu_mimo_ndpa_queued;
  2339. /** 11be EHT MU MIMO NDP frame queued to the HW */
  2340. A_UINT32 be_mu_mimo_ndp_queued;
  2341. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  2342. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2343. /**
  2344. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  2345. * successfully sent over the air
  2346. */
  2347. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2348. /** 11BE EHT MU Combined Freq. BSRP Trigger frame sent over the air */
  2349. A_UINT32 combined_be_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2350. /** 11BE EHT MU Combined Freq. BSRP Trigger completed with error(s) */
  2351. A_UINT32 combined_be_bsr_trigger_err[HTT_NUM_AC_WMM];
  2352. /** 11BE EHT MU Standalone Freq. BSRP Trigger frame sent over the air */
  2353. A_UINT32 standalone_be_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2354. /** 11BE EHT MU Standalone Freq. BSRP Trigger completed with error(s) */
  2355. A_UINT32 standalone_be_bsr_trigger_err[HTT_NUM_AC_WMM];
  2356. /** 11BE EHT Manual Single-User UL OFDMA Trigger frame sent over the air */
  2357. A_UINT32 manual_be_su_ulofdma_basic_trigger[HTT_NUM_AC_WMM];
  2358. /** 11BE EHT Manual Single-User UL OFDMA Trigger completed with error(s) */
  2359. A_UINT32 manual_be_su_ulofdma_basic_trigger_err[HTT_NUM_AC_WMM];
  2360. /** 11BE EHT Manual Multi-User UL OFDMA Trigger frame sent over the air */
  2361. A_UINT32 manual_be_mu_ulofdma_basic_trigger[HTT_NUM_AC_WMM];
  2362. /** 11BE EHT Manual Multi-User UL OFDMA Trigger completed with error(s) */
  2363. A_UINT32 manual_be_mu_ulofdma_basic_trigger_err[HTT_NUM_AC_WMM];
  2364. } htt_tx_selfgen_be_stats_tlv;
  2365. typedef struct { /* DEPRECATED */
  2366. htt_tlv_hdr_t tlv_hdr;
  2367. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2368. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2369. /** 11AX HE OFDMA NDPA frame sent over the air */
  2370. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2371. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2372. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2373. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2374. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2375. } htt_txbf_ofdma_ndpa_stats_tlv;
  2376. typedef struct { /* DEPRECATED */
  2377. htt_tlv_hdr_t tlv_hdr;
  2378. /** 11AX HE OFDMA NDP frame queued to the HW */
  2379. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2380. /** 11AX HE OFDMA NDPA frame sent over the air */
  2381. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2382. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2383. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2384. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2385. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2386. } htt_txbf_ofdma_ndp_stats_tlv;
  2387. typedef struct { /* DEPRECATED */
  2388. htt_tlv_hdr_t tlv_hdr;
  2389. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2390. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2391. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2392. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2393. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2394. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2395. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2396. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2397. /**
  2398. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2399. * completed with error(s)
  2400. */
  2401. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2402. } htt_txbf_ofdma_brp_stats_tlv;
  2403. typedef struct { /* DEPRECATED */
  2404. htt_tlv_hdr_t tlv_hdr;
  2405. /**
  2406. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2407. * (TXBF + OFDMA)
  2408. */
  2409. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2410. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2411. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2412. /**
  2413. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2414. * to PHY HW during TX
  2415. */
  2416. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2417. /**
  2418. * 11AX HE OFDMA number of users for which sounding was initiated
  2419. * during TX
  2420. */
  2421. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2422. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2423. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2424. } htt_txbf_ofdma_steer_stats_tlv;
  2425. /* Note:
  2426. * This struct htt_tx_pdev_txbf_ofdma_stats_t and all its constituent
  2427. * struct TLVs are deprecated, due to the need for restructuring these
  2428. * stats into a variable length array
  2429. */
  2430. typedef struct { /* DEPRECATED */
  2431. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2432. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2433. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2434. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2435. } htt_tx_pdev_txbf_ofdma_stats_t;
  2436. typedef struct {
  2437. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2438. A_UINT32 ax_ofdma_ndpa_queued;
  2439. /** 11AX HE OFDMA NDPA frame sent over the air */
  2440. A_UINT32 ax_ofdma_ndpa_tried;
  2441. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2442. A_UINT32 ax_ofdma_ndpa_flushed;
  2443. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2444. A_UINT32 ax_ofdma_ndpa_err;
  2445. } htt_txbf_ofdma_ax_ndpa_stats_elem_t;
  2446. typedef struct {
  2447. htt_tlv_hdr_t tlv_hdr;
  2448. /**
  2449. * This field is populated with the num of elems in the ax_ndpa[]
  2450. * variable length array.
  2451. */
  2452. A_UINT32 num_elems_ax_ndpa_arr;
  2453. /**
  2454. * This field will be filled by target with value of
  2455. * sizeof(htt_txbf_ofdma_ax_ndpa_stats_elem_t).
  2456. * This is for allowing host to infer how much data target has provided,
  2457. * even if it using different version of the struct def than what target
  2458. * had used.
  2459. */
  2460. A_UINT32 arr_elem_size_ax_ndpa;
  2461. htt_txbf_ofdma_ax_ndpa_stats_elem_t ax_ndpa[1]; /* variable length */
  2462. } htt_txbf_ofdma_ax_ndpa_stats_tlv;
  2463. typedef struct {
  2464. /** 11AX HE OFDMA NDP frame queued to the HW */
  2465. A_UINT32 ax_ofdma_ndp_queued;
  2466. /** 11AX HE OFDMA NDPA frame sent over the air */
  2467. A_UINT32 ax_ofdma_ndp_tried;
  2468. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2469. A_UINT32 ax_ofdma_ndp_flushed;
  2470. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2471. A_UINT32 ax_ofdma_ndp_err;
  2472. } htt_txbf_ofdma_ax_ndp_stats_elem_t;
  2473. typedef struct {
  2474. htt_tlv_hdr_t tlv_hdr;
  2475. /**
  2476. * This field is populated with the num of elems in the the ax_ndp[]
  2477. * variable length array.
  2478. */
  2479. A_UINT32 num_elems_ax_ndp_arr;
  2480. /**
  2481. * This field will be filled by target with value of
  2482. * sizeof(htt_txbf_ofdma_ax_ndp_stats_elem_t).
  2483. * This is for allowing host to infer how much data target has provided,
  2484. * even if it using different version of the struct def than what target
  2485. * had used.
  2486. */
  2487. A_UINT32 arr_elem_size_ax_ndp;
  2488. htt_txbf_ofdma_ax_ndp_stats_elem_t ax_ndp[1]; /* variable length */
  2489. } htt_txbf_ofdma_ax_ndp_stats_tlv;
  2490. typedef struct {
  2491. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2492. A_UINT32 ax_ofdma_brpoll_queued;
  2493. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2494. A_UINT32 ax_ofdma_brpoll_tried;
  2495. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2496. A_UINT32 ax_ofdma_brpoll_flushed;
  2497. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2498. A_UINT32 ax_ofdma_brp_err;
  2499. /**
  2500. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2501. * completed with error(s)
  2502. */
  2503. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd;
  2504. } htt_txbf_ofdma_ax_brp_stats_elem_t;
  2505. typedef struct {
  2506. htt_tlv_hdr_t tlv_hdr;
  2507. /**
  2508. * This field is populated with the num of elems in the the ax_brp[]
  2509. * variable length array.
  2510. */
  2511. A_UINT32 num_elems_ax_brp_arr;
  2512. /**
  2513. * This field will be filled by target with value of
  2514. * sizeof(htt_txbf_ofdma_ax_brp_stats_elem_t).
  2515. * This is for allowing host to infer how much data target has provided,
  2516. * even if it using different version of the struct than what target
  2517. * had used.
  2518. */
  2519. A_UINT32 arr_elem_size_ax_brp;
  2520. htt_txbf_ofdma_ax_brp_stats_elem_t ax_brp[1]; /* variable length */
  2521. } htt_txbf_ofdma_ax_brp_stats_tlv;
  2522. typedef struct {
  2523. /**
  2524. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2525. * (TXBF + OFDMA)
  2526. */
  2527. A_UINT32 ax_ofdma_num_ppdu_steer;
  2528. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2529. A_UINT32 ax_ofdma_num_ppdu_ol;
  2530. /**
  2531. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2532. * to PHY HW during TX
  2533. */
  2534. A_UINT32 ax_ofdma_num_usrs_prefetch;
  2535. /**
  2536. * 11AX HE OFDMA number of users for which sounding was initiated
  2537. * during TX
  2538. */
  2539. A_UINT32 ax_ofdma_num_usrs_sound;
  2540. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2541. A_UINT32 ax_ofdma_num_usrs_force_sound;
  2542. } htt_txbf_ofdma_ax_steer_stats_elem_t;
  2543. typedef struct {
  2544. htt_tlv_hdr_t tlv_hdr;
  2545. /**
  2546. * This field is populated with the num of elems in the ax_steer[]
  2547. * variable length array.
  2548. */
  2549. A_UINT32 num_elems_ax_steer_arr;
  2550. /**
  2551. * This field will be filled by target with value of
  2552. * sizeof(htt_txbf_ofdma_ax_steer_stats_elem_t).
  2553. * This is for allowing host to infer how much data target has provided,
  2554. * even if it using different version of the struct than what target
  2555. * had used.
  2556. */
  2557. A_UINT32 arr_elem_size_ax_steer;
  2558. htt_txbf_ofdma_ax_steer_stats_elem_t ax_steer[1]; /* variable length */
  2559. } htt_txbf_ofdma_ax_steer_stats_tlv;
  2560. typedef struct {
  2561. htt_tlv_hdr_t tlv_hdr;
  2562. /* 11AX HE OFDMA MPDUs tried in rbo steering */
  2563. A_UINT32 ax_ofdma_rbo_steer_mpdus_tried;
  2564. /* 11AX HE OFDMA MPDUs failed in rbo steering */
  2565. A_UINT32 ax_ofdma_rbo_steer_mpdus_failed;
  2566. /* 11AX HE OFDMA MPDUs tried in sifs steering */
  2567. A_UINT32 ax_ofdma_sifs_steer_mpdus_tried;
  2568. /* 11AX HE OFDMA MPDUs failed in sifs steering */
  2569. A_UINT32 ax_ofdma_sifs_steer_mpdus_failed;
  2570. } htt_txbf_ofdma_ax_steer_mpdu_stats_tlv;
  2571. typedef struct {
  2572. /** 11BE EHT OFDMA NDPA frame queued to the HW */
  2573. A_UINT32 be_ofdma_ndpa_queued;
  2574. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2575. A_UINT32 be_ofdma_ndpa_tried;
  2576. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2577. A_UINT32 be_ofdma_ndpa_flushed;
  2578. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2579. A_UINT32 be_ofdma_ndpa_err;
  2580. } htt_txbf_ofdma_be_ndpa_stats_elem_t;
  2581. typedef struct {
  2582. htt_tlv_hdr_t tlv_hdr;
  2583. /**
  2584. * This field is populated with the num of elems in the be_ndpa[]
  2585. * variable length array.
  2586. */
  2587. A_UINT32 num_elems_be_ndpa_arr;
  2588. /**
  2589. * This field will be filled by target with value of
  2590. * sizeof(htt_txbf_ofdma_be_ndpa_stats_elem_t).
  2591. * This is for allowing host to infer how much data target has provided,
  2592. * even if it using different version of the struct than what target
  2593. * had used.
  2594. */
  2595. A_UINT32 arr_elem_size_be_ndpa;
  2596. htt_txbf_ofdma_be_ndpa_stats_elem_t be_ndpa[1]; /* variable length */
  2597. } htt_txbf_ofdma_be_ndpa_stats_tlv;
  2598. typedef struct {
  2599. /** 11BE EHT OFDMA NDP frame queued to the HW */
  2600. A_UINT32 be_ofdma_ndp_queued;
  2601. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2602. A_UINT32 be_ofdma_ndp_tried;
  2603. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2604. A_UINT32 be_ofdma_ndp_flushed;
  2605. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2606. A_UINT32 be_ofdma_ndp_err;
  2607. } htt_txbf_ofdma_be_ndp_stats_elem_t;
  2608. typedef struct {
  2609. htt_tlv_hdr_t tlv_hdr;
  2610. /**
  2611. * This field is populated with the num of elems in the be_ndp[]
  2612. * variable length array.
  2613. */
  2614. A_UINT32 num_elems_be_ndp_arr;
  2615. /**
  2616. * This field will be filled by target with value of
  2617. * sizeof(htt_txbf_ofdma_be_ndp_stats_elem_t).
  2618. * This is for allowing host to infer how much data target has provided,
  2619. * even if it using different version of the struct than what target
  2620. * had used.
  2621. */
  2622. A_UINT32 arr_elem_size_be_ndp;
  2623. htt_txbf_ofdma_be_ndp_stats_elem_t be_ndp[1]; /* variable length */
  2624. } htt_txbf_ofdma_be_ndp_stats_tlv;
  2625. typedef struct {
  2626. /** 11BE EHT OFDMA MU BRPOLL frame queued to the HW */
  2627. A_UINT32 be_ofdma_brpoll_queued;
  2628. /** 11BE EHT OFDMA MU BRPOLL frame sent over the air */
  2629. A_UINT32 be_ofdma_brpoll_tried;
  2630. /** 11BE EHT OFDMA MU BRPOLL frame flushed by HW */
  2631. A_UINT32 be_ofdma_brpoll_flushed;
  2632. /** 11BE EHT OFDMA MU BRPOLL frame completed with error(s) */
  2633. A_UINT32 be_ofdma_brp_err;
  2634. /**
  2635. * Number of CBF(s) received when 11BE EHT OFDMA MU BRPOLL frame
  2636. * completed with error(s)
  2637. */
  2638. A_UINT32 be_ofdma_brp_err_num_cbf_rcvd;
  2639. } htt_txbf_ofdma_be_brp_stats_elem_t;
  2640. typedef struct {
  2641. htt_tlv_hdr_t tlv_hdr;
  2642. /**
  2643. * This field is populated with the num of elems in the be_brp[]
  2644. * variable length array.
  2645. */
  2646. A_UINT32 num_elems_be_brp_arr;
  2647. /**
  2648. * This field will be filled by target with value of
  2649. * sizeof(htt_txbf_ofdma_be_brp_stats_elem_t).
  2650. * This is for allowing host to infer how much data target has provided,
  2651. * even if it using different version of the struct than what target
  2652. * had used
  2653. */
  2654. A_UINT32 arr_elem_size_be_brp;
  2655. htt_txbf_ofdma_be_brp_stats_elem_t be_brp[1]; /* variable length */
  2656. } htt_txbf_ofdma_be_brp_stats_tlv;
  2657. typedef struct {
  2658. /**
  2659. * 11BE EHT OFDMA PPDUs that were sent over the air with steering
  2660. * (TXBF + OFDMA)
  2661. */
  2662. A_UINT32 be_ofdma_num_ppdu_steer;
  2663. /** 11BE EHT OFDMA PPDUs that were sent over the air in open loop */
  2664. A_UINT32 be_ofdma_num_ppdu_ol;
  2665. /**
  2666. * 11BE EHT OFDMA number of users for which CBF prefetch was initiated
  2667. * to PHY HW during TX
  2668. */
  2669. A_UINT32 be_ofdma_num_usrs_prefetch;
  2670. /**
  2671. * 11BE EHT OFDMA number of users for which sounding was initiated
  2672. * during TX
  2673. */
  2674. A_UINT32 be_ofdma_num_usrs_sound;
  2675. /**
  2676. * 11BE EHT OFDMA number of users for which sounding was forced during TX
  2677. */
  2678. A_UINT32 be_ofdma_num_usrs_force_sound;
  2679. } htt_txbf_ofdma_be_steer_stats_elem_t;
  2680. typedef struct {
  2681. htt_tlv_hdr_t tlv_hdr;
  2682. /**
  2683. * This field is populated with the num of elems in the be_steer[]
  2684. * variable length array.
  2685. */
  2686. A_UINT32 num_elems_be_steer_arr;
  2687. /**
  2688. * This field will be filled by target with value of
  2689. * sizeof(htt_txbf_ofdma_be_steer_stats_elem_t).
  2690. * This is for allowing host to infer how much data target has provided,
  2691. * even if it using different version of the struct than what target
  2692. * had used.
  2693. */
  2694. A_UINT32 arr_elem_size_be_steer;
  2695. htt_txbf_ofdma_be_steer_stats_elem_t be_steer[1]; /* variable length */
  2696. } htt_txbf_ofdma_be_steer_stats_tlv;
  2697. typedef struct {
  2698. htt_tlv_hdr_t tlv_hdr;
  2699. /* 11BE EHT OFDMA MPDUs tried in rbo steering */
  2700. A_UINT32 be_ofdma_rbo_steer_mpdus_tried;
  2701. /* 11BE EHT OFDMA MPDUs failed in rbo steering */
  2702. A_UINT32 be_ofdma_rbo_steer_mpdus_failed;
  2703. /* 11BE EHT OFDMA MPDUs tried in sifs steering */
  2704. A_UINT32 be_ofdma_sifs_steer_mpdus_tried;
  2705. /* 11BE EHT OFDMA MPDUs failed in sifs steering */
  2706. A_UINT32 be_ofdma_sifs_steer_mpdus_failed;
  2707. } htt_txbf_ofdma_be_steer_mpdu_stats_tlv;
  2708. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2709. * TLV_TAGS:
  2710. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2711. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2712. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2713. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2714. * - HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG
  2715. * - HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG
  2716. * - HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG
  2717. * - HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG
  2718. * - HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG
  2719. * - HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG
  2720. */
  2721. typedef struct {
  2722. htt_tlv_hdr_t tlv_hdr;
  2723. /** 11AC VHT SU NDP frame completed with error(s) */
  2724. A_UINT32 ac_su_ndp_err;
  2725. /** 11AC VHT SU NDPA frame completed with error(s) */
  2726. A_UINT32 ac_su_ndpa_err;
  2727. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2728. A_UINT32 ac_mu_mimo_ndpa_err;
  2729. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2730. A_UINT32 ac_mu_mimo_ndp_err;
  2731. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2732. A_UINT32 ac_mu_mimo_brp1_err;
  2733. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2734. A_UINT32 ac_mu_mimo_brp2_err;
  2735. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2736. A_UINT32 ac_mu_mimo_brp3_err;
  2737. /** 11AC VHT SU NDPA frame flushed by HW */
  2738. A_UINT32 ac_su_ndpa_flushed;
  2739. /** 11AC VHT SU NDP frame flushed by HW */
  2740. A_UINT32 ac_su_ndp_flushed;
  2741. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2742. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2743. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2744. A_UINT32 ac_mu_mimo_ndp_flushed;
  2745. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2746. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2747. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2748. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2749. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2750. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2751. } htt_tx_selfgen_ac_err_stats_tlv;
  2752. typedef struct {
  2753. htt_tlv_hdr_t tlv_hdr;
  2754. /** 11AX HE SU NDP frame completed with error(s) */
  2755. A_UINT32 ax_su_ndp_err;
  2756. /** 11AX HE SU NDPA frame completed with error(s) */
  2757. A_UINT32 ax_su_ndpa_err;
  2758. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2759. A_UINT32 ax_mu_mimo_ndpa_err;
  2760. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2761. A_UINT32 ax_mu_mimo_ndp_err;
  2762. union {
  2763. struct {
  2764. /* deprecated old names */
  2765. A_UINT32 ax_mu_mimo_brp1_err;
  2766. A_UINT32 ax_mu_mimo_brp2_err;
  2767. A_UINT32 ax_mu_mimo_brp3_err;
  2768. A_UINT32 ax_mu_mimo_brp4_err;
  2769. A_UINT32 ax_mu_mimo_brp5_err;
  2770. A_UINT32 ax_mu_mimo_brp6_err;
  2771. A_UINT32 ax_mu_mimo_brp7_err;
  2772. };
  2773. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2774. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2775. };
  2776. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2777. A_UINT32 ax_basic_trigger_err;
  2778. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2779. A_UINT32 ax_bsr_trigger_err;
  2780. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2781. A_UINT32 ax_mu_bar_trigger_err;
  2782. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2783. A_UINT32 ax_mu_rts_trigger_err;
  2784. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2785. A_UINT32 ax_ulmumimo_trigger_err;
  2786. /**
  2787. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2788. * frame completed with error(s)
  2789. */
  2790. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2791. /** 11AX HE SU NDPA frame flushed by HW */
  2792. A_UINT32 ax_su_ndpa_flushed;
  2793. /** 11AX HE SU NDP frame flushed by HW */
  2794. A_UINT32 ax_su_ndp_flushed;
  2795. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2796. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2797. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2798. A_UINT32 ax_mu_mimo_ndp_flushed;
  2799. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2800. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2801. /**
  2802. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2803. */
  2804. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2805. /** 11AX HE MU OFDMA Basic Trigger frame completed with partial user response */
  2806. A_UINT32 ax_basic_trigger_partial_resp;
  2807. /** 11AX HE MU BSRP Trigger frame completed with partial user response */
  2808. A_UINT32 ax_bsr_trigger_partial_resp;
  2809. /** 11AX HE MU BAR Trigger frame completed with partial user response */
  2810. A_UINT32 ax_mu_bar_trigger_partial_resp;
  2811. } htt_tx_selfgen_ax_err_stats_tlv;
  2812. typedef struct {
  2813. htt_tlv_hdr_t tlv_hdr;
  2814. /** 11BE EHT SU NDP frame completed with error(s) */
  2815. A_UINT32 be_su_ndp_err;
  2816. /** 11BE EHT SU NDPA frame completed with error(s) */
  2817. A_UINT32 be_su_ndpa_err;
  2818. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2819. A_UINT32 be_mu_mimo_ndpa_err;
  2820. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2821. A_UINT32 be_mu_mimo_ndp_err;
  2822. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2823. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2824. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2825. A_UINT32 be_basic_trigger_err;
  2826. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2827. A_UINT32 be_bsr_trigger_err;
  2828. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2829. A_UINT32 be_mu_bar_trigger_err;
  2830. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2831. A_UINT32 be_mu_rts_trigger_err;
  2832. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2833. A_UINT32 be_ulmumimo_trigger_err;
  2834. /**
  2835. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2836. * completed with error(s)
  2837. */
  2838. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2839. /** 11BE EHT SU NDPA frame flushed by HW */
  2840. A_UINT32 be_su_ndpa_flushed;
  2841. /** 11BE EHT SU NDP frame flushed by HW */
  2842. A_UINT32 be_su_ndp_flushed;
  2843. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2844. A_UINT32 be_mu_mimo_ndpa_flushed;
  2845. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2846. A_UINT32 be_mu_mimo_ndp_flushed;
  2847. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2848. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2849. /**
  2850. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2851. */
  2852. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2853. /** 11BE EHT MU OFDMA Basic Trigger frame completed with partial user response */
  2854. A_UINT32 be_basic_trigger_partial_resp;
  2855. /** 11BE EHT MU BSRP Trigger frame completed with partial user response */
  2856. A_UINT32 be_bsr_trigger_partial_resp;
  2857. /** 11BE EHT MU BAR Trigger frame completed with partial user response */
  2858. A_UINT32 be_mu_bar_trigger_partial_resp;
  2859. } htt_tx_selfgen_be_err_stats_tlv;
  2860. /*
  2861. * Scheduler completion status reason code.
  2862. * (0) HTT_TXERR_NONE - No error (Success).
  2863. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2864. * MIMO control mismatch, CRC error etc.
  2865. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2866. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2867. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2868. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2869. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2870. */
  2871. /* Scheduler error code.
  2872. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2873. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2874. * filtered by HW.
  2875. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2876. * error.
  2877. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2878. * received with MIMO control mismatch.
  2879. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2880. * BW mismatch.
  2881. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2882. * frame even after maximum retries.
  2883. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2884. * received outside RX window.
  2885. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2886. * received by HW for queuing within SIFS interval.
  2887. */
  2888. typedef struct {
  2889. htt_tlv_hdr_t tlv_hdr;
  2890. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2891. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2892. /** 11AC VHT SU NDP scheduler completion status reason code */
  2893. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2894. /** 11AC VHT SU NDP scheduler error code */
  2895. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2896. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2897. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2898. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2899. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2900. /** 11AC VHT MU MIMO NDP scheduler error code */
  2901. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2902. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2903. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2904. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2905. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2906. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2907. typedef struct {
  2908. htt_tlv_hdr_t tlv_hdr;
  2909. /** 11AX HE SU NDPA scheduler completion status reason code */
  2910. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2911. /** 11AX SU NDP scheduler completion status reason code */
  2912. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2913. /** 11AX HE SU NDP scheduler error code */
  2914. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2915. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2916. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2917. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2918. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2919. /** 11AX HE MU MIMO NDP scheduler error code */
  2920. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2921. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2922. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2923. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2924. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2925. /** 11AX HE MU BAR scheduler completion status reason code */
  2926. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2927. /** 11AX HE MU BAR scheduler error code */
  2928. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2929. /**
  2930. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2931. */
  2932. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2933. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2934. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2935. /**
  2936. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2937. */
  2938. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2939. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2940. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2941. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2942. typedef struct {
  2943. htt_tlv_hdr_t tlv_hdr;
  2944. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2945. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2946. /** 11BE SU NDP scheduler completion status reason code */
  2947. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2948. /** 11BE EHT SU NDP scheduler error code */
  2949. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2950. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2951. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2952. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2953. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2954. /** 11BE EHT MU MIMO NDP scheduler error code */
  2955. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2956. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2957. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2958. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2959. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2960. /** 11BE EHT MU BAR scheduler completion status reason code */
  2961. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2962. /** 11BE EHT MU BAR scheduler error code */
  2963. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2964. /**
  2965. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2966. */
  2967. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2968. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2969. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2970. /**
  2971. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2972. */
  2973. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2974. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2975. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2976. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2977. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2978. * TLV_TAGS:
  2979. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2980. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2981. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2982. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2983. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2984. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2985. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2986. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2987. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2988. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2989. */
  2990. /* NOTE:
  2991. * This structure is for documentation, and cannot be safely used directly.
  2992. * Instead, use the constituent TLV structures to fill/parse.
  2993. */
  2994. typedef struct {
  2995. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2996. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2997. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2998. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2999. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  3000. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  3001. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  3002. htt_tx_selfgen_be_stats_tlv be_tlv;
  3003. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  3004. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  3005. } htt_tx_pdev_selfgen_stats_t;
  3006. /* == TX MU STATS == */
  3007. typedef struct {
  3008. htt_tlv_hdr_t tlv_hdr;
  3009. /** Number of MU MIMO schedules posted to HW */
  3010. A_UINT32 mu_mimo_sch_posted;
  3011. /** Number of MU MIMO schedules failed to post */
  3012. A_UINT32 mu_mimo_sch_failed;
  3013. /** Number of MU MIMO PPDUs posted to HW */
  3014. A_UINT32 mu_mimo_ppdu_posted;
  3015. /*
  3016. * This is the common description for the below sch stats.
  3017. * Counts the number of transmissions of each number of MU users
  3018. * in each TX mode.
  3019. * The array index is the "number of users - 1".
  3020. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  3021. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  3022. * TX PPDUs and so on.
  3023. * The same is applicable for the other TX mode stats.
  3024. */
  3025. /** Represents the count for 11AC DL MU MIMO sequences */
  3026. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3027. /** Represents the count for 11AX DL MU MIMO sequences */
  3028. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3029. /** Represents the count for 11AX DL MU OFDMA sequences */
  3030. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3031. /**
  3032. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  3033. */
  3034. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3035. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  3036. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3037. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  3038. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3039. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  3040. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3041. /**
  3042. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  3043. */
  3044. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3045. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  3046. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3047. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  3048. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3049. /** Number of 11AX DL MU MIMO schedules posted per group size */
  3050. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3051. /** Represents the count for 11BE DL MU MIMO sequences */
  3052. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  3053. /** Number of 11BE DL MU MIMO schedules posted per group size */
  3054. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  3055. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  3056. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3057. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  3058. typedef struct {
  3059. htt_tlv_hdr_t tlv_hdr;
  3060. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  3061. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3062. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  3063. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  3064. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  3065. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  3066. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  3067. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3068. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  3069. } htt_tx_pdev_mumimo_grp_stats_tlv;
  3070. typedef struct {
  3071. htt_tlv_hdr_t tlv_hdr;
  3072. /** Number of MU MIMO schedules posted to HW */
  3073. A_UINT32 mu_mimo_sch_posted;
  3074. /** Number of MU MIMO schedules failed to post */
  3075. A_UINT32 mu_mimo_sch_failed;
  3076. /** Number of MU MIMO PPDUs posted to HW */
  3077. A_UINT32 mu_mimo_ppdu_posted;
  3078. /*
  3079. * This is the common description for the below sch stats.
  3080. * Counts the number of transmissions of each number of MU users
  3081. * in each TX mode.
  3082. * The array index is the "number of users - 1".
  3083. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  3084. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  3085. * TX PPDUs and so on.
  3086. * The same is applicable for the other TX mode stats.
  3087. */
  3088. /** Represents the count for 11AC DL MU MIMO sequences */
  3089. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3090. /** Represents the count for 11AX DL MU MIMO sequences */
  3091. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3092. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  3093. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3094. /** Number of 11AX DL MU MIMO schedules posted per group size */
  3095. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  3096. /** Represents the count for 11BE DL MU MIMO sequences */
  3097. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  3098. /** Number of 11BE DL MU MIMO schedules posted per group size */
  3099. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  3100. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  3101. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  3102. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  3103. typedef struct {
  3104. htt_tlv_hdr_t tlv_hdr;
  3105. /** Represents the count for 11AX DL MU OFDMA sequences */
  3106. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3107. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  3108. typedef struct {
  3109. htt_tlv_hdr_t tlv_hdr;
  3110. /** Represents the count for 11BE DL MU OFDMA sequences */
  3111. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3112. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  3113. typedef struct {
  3114. htt_tlv_hdr_t tlv_hdr;
  3115. /**
  3116. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  3117. */
  3118. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3119. /**
  3120. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  3121. */
  3122. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3123. /**
  3124. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  3125. */
  3126. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3127. /**
  3128. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  3129. */
  3130. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3131. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  3132. typedef struct {
  3133. htt_tlv_hdr_t tlv_hdr;
  3134. /**
  3135. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  3136. */
  3137. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3138. /**
  3139. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  3140. */
  3141. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3142. /**
  3143. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  3144. */
  3145. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3146. /**
  3147. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  3148. */
  3149. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  3150. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  3151. typedef struct {
  3152. htt_tlv_hdr_t tlv_hdr;
  3153. /**
  3154. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  3155. */
  3156. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3157. /**
  3158. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  3159. */
  3160. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3161. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  3162. typedef struct {
  3163. htt_tlv_hdr_t tlv_hdr;
  3164. /**
  3165. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  3166. */
  3167. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3168. /**
  3169. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  3170. */
  3171. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  3172. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  3173. typedef struct {
  3174. htt_tlv_hdr_t tlv_hdr;
  3175. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  3176. A_UINT32 mu_mimo_mpdus_queued_usr;
  3177. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  3178. A_UINT32 mu_mimo_mpdus_tried_usr;
  3179. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  3180. A_UINT32 mu_mimo_mpdus_failed_usr;
  3181. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  3182. A_UINT32 mu_mimo_mpdus_requeued_usr;
  3183. /** 11AC DL MU MIMO BA not received, per user */
  3184. A_UINT32 mu_mimo_err_no_ba_usr;
  3185. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  3186. A_UINT32 mu_mimo_mpdu_underrun_usr;
  3187. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  3188. A_UINT32 mu_mimo_ampdu_underrun_usr;
  3189. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  3190. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  3191. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  3192. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  3193. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  3194. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  3195. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  3196. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  3197. /** 11AX DL MU MIMO BA not received, per user */
  3198. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  3199. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  3200. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  3201. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  3202. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  3203. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  3204. A_UINT32 ax_ofdma_mpdus_queued_usr;
  3205. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  3206. A_UINT32 ax_ofdma_mpdus_tried_usr;
  3207. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  3208. A_UINT32 ax_ofdma_mpdus_failed_usr;
  3209. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  3210. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  3211. /** 11AX MU OFDMA BA not received, per user */
  3212. A_UINT32 ax_ofdma_err_no_ba_usr;
  3213. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  3214. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  3215. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  3216. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  3217. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  3218. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  3219. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  3220. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  3221. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  3222. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  3223. typedef struct {
  3224. htt_tlv_hdr_t tlv_hdr;
  3225. /* mpdu level stats */
  3226. A_UINT32 mpdus_queued_usr;
  3227. A_UINT32 mpdus_tried_usr;
  3228. A_UINT32 mpdus_failed_usr;
  3229. A_UINT32 mpdus_requeued_usr;
  3230. A_UINT32 err_no_ba_usr;
  3231. A_UINT32 mpdu_underrun_usr;
  3232. A_UINT32 ampdu_underrun_usr;
  3233. A_UINT32 user_index;
  3234. /** HTT_STATS_TX_SCHED_MODE_xxx */
  3235. A_UINT32 tx_sched_mode;
  3236. } htt_tx_pdev_mpdu_stats_tlv;
  3237. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  3238. * TLV_TAGS:
  3239. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  3240. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  3241. */
  3242. /* NOTE:
  3243. * This structure is for documentation, and cannot be safely used directly.
  3244. * Instead, use the constituent TLV structures to fill/parse.
  3245. */
  3246. typedef struct {
  3247. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  3248. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  3249. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  3250. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  3251. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  3252. /*
  3253. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  3254. * it can also hold MU-OFDMA stats.
  3255. */
  3256. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  3257. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  3258. } htt_tx_pdev_mu_mimo_stats_t;
  3259. /* == TX SCHED STATS == */
  3260. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3261. /* NOTE: Variable length TLV, use length spec to infer array size */
  3262. typedef struct {
  3263. htt_tlv_hdr_t tlv_hdr;
  3264. /** Scheduler command posted per tx_mode */
  3265. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  3266. } htt_sched_txq_cmd_posted_tlv_v;
  3267. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3268. /* NOTE: Variable length TLV, use length spec to infer array size */
  3269. typedef struct {
  3270. htt_tlv_hdr_t tlv_hdr;
  3271. /** Scheduler command reaped per tx_mode */
  3272. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  3273. } htt_sched_txq_cmd_reaped_tlv_v;
  3274. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3275. /* NOTE: Variable length TLV, use length spec to infer array size */
  3276. typedef struct {
  3277. htt_tlv_hdr_t tlv_hdr;
  3278. /**
  3279. * sched_order_su contains the peer IDs of peers chosen in the last
  3280. * NUM_SCHED_ORDER_LOG scheduler instances.
  3281. * The array is circular; it's unspecified which array element corresponds
  3282. * to the most recent scheduler invocation, and which corresponds to
  3283. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  3284. */
  3285. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  3286. } htt_sched_txq_sched_order_su_tlv_v;
  3287. typedef struct {
  3288. htt_tlv_hdr_t tlv_hdr;
  3289. A_UINT32 htt_stats_type;
  3290. } htt_stats_error_tlv_v;
  3291. typedef enum {
  3292. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  3293. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  3294. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  3295. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  3296. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  3297. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  3298. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  3299. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  3300. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  3301. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  3302. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  3303. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  3304. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  3305. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  3306. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  3307. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  3308. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  3309. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  3310. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  3311. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  3312. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  3313. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  3314. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  3315. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  3316. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  3317. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  3318. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  3319. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  3320. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  3321. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  3322. HTT_SCHED_TID_SKIP_PWR_SAVE_STATE_OFF, /* Limit UL scheduling to primary link if not in power save state */
  3323. HTT_SCHED_TID_SKIP_TWT_SUSPEND, /* Skip UL trigger for certain cases ex TWT suspend */
  3324. HTT_SCHED_TID_SKIP_DISABLE_160MHZ_OFDMA, /* Skip ul tid if peer supports 160MHZ */
  3325. HTT_SCHED_TID_SKIP_ULMU_DISABLE_FROM_OMI, /* Skip ul tid if sta send omi to indicate to disable UL mu data */
  3326. HTT_SCHED_TID_SKIP_UL_MAX_SCHED_CMD_EXCEEDED,/* skip ul tid if max sched cmd is exceeded */
  3327. HTT_SCHED_TID_SKIP_UL_SMALL_QDEPTH, /* Skip ul tid for small qdepth */
  3328. HTT_SCHED_TID_SKIP_UL_TWT_PAUSED, /* Skip ul tid if twt txq is paused */
  3329. HTT_SCHED_TID_SKIP_PEER_UL_RX_NOT_ACTIVE, /* Skip ul tid if peer ul rx is not active */
  3330. HTT_SCHED_TID_SKIP_NO_FORCE_TRIGGER, /* Skip ul tid if there is no force triggers */
  3331. HTT_SCHED_TID_SKIP_SMART_BASIC_TRIGGER, /* Skip ul tid if smart basic trigger doesn't have enough data */
  3332. HTT_SCHED_INELIGIBILITY_MAX,
  3333. } htt_sched_txq_sched_ineligibility_tlv_enum;
  3334. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3335. /* NOTE: Variable length TLV, use length spec to infer array size */
  3336. typedef struct {
  3337. htt_tlv_hdr_t tlv_hdr;
  3338. /**
  3339. * sched_ineligibility counts the number of occurrences of different
  3340. * reasons for tid ineligibility during eligibility checks per txq
  3341. * in scheduling
  3342. *
  3343. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  3344. */
  3345. A_UINT32 sched_ineligibility[1];
  3346. } htt_sched_txq_sched_ineligibility_tlv_v;
  3347. typedef enum {
  3348. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggered */
  3349. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  3350. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  3351. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  3352. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  3353. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  3354. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  3355. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  3356. } htt_sched_txq_supercycle_triggers_tlv_enum;
  3357. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3358. /* NOTE: Variable length TLV, use length spec to infer array size */
  3359. typedef struct {
  3360. htt_tlv_hdr_t tlv_hdr;
  3361. /**
  3362. * supercycle_triggers[] is a histogram that counts the number of
  3363. * occurrences of each different reason for a transmit scheduler
  3364. * supercycle to be triggered.
  3365. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  3366. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  3367. * of times a supercycle has been forced.
  3368. * These supercycle trigger counts are not automatically reset, but
  3369. * are reset upon request.
  3370. */
  3371. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  3372. } htt_sched_txq_supercycle_triggers_tlv_v;
  3373. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  3374. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  3375. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  3376. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  3377. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  3378. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  3379. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  3380. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  3381. do { \
  3382. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  3383. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  3384. } while (0)
  3385. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  3386. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  3387. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  3388. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  3389. do { \
  3390. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  3391. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  3392. } while (0)
  3393. typedef struct {
  3394. htt_tlv_hdr_t tlv_hdr;
  3395. /**
  3396. * BIT [ 7 : 0] :- mac_id
  3397. * BIT [15 : 8] :- txq_id
  3398. * BIT [31 : 16] :- reserved
  3399. */
  3400. A_UINT32 mac_id__txq_id__word;
  3401. /** Scheduler policy ised for this TxQ */
  3402. A_UINT32 sched_policy;
  3403. /** Timestamp of last scheduler command posted */
  3404. A_UINT32 last_sched_cmd_posted_timestamp;
  3405. /** Timestamp of last scheduler command completed */
  3406. A_UINT32 last_sched_cmd_compl_timestamp;
  3407. /** Num of Sched2TAC ring hit Low Water Mark condition */
  3408. A_UINT32 sched_2_tac_lwm_count;
  3409. /** Num of Sched2TAC ring full condition */
  3410. A_UINT32 sched_2_tac_ring_full;
  3411. /**
  3412. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  3413. * sequence type
  3414. */
  3415. A_UINT32 sched_cmd_post_failure;
  3416. /** Num of active tids for this TxQ at current instance */
  3417. A_UINT32 num_active_tids;
  3418. /** Num of powersave schedules */
  3419. A_UINT32 num_ps_schedules;
  3420. /** Num of scheduler commands pending for this TxQ */
  3421. A_UINT32 sched_cmds_pending;
  3422. /** Num of tidq registration for this TxQ */
  3423. A_UINT32 num_tid_register;
  3424. /** Num of tidq de-registration for this TxQ */
  3425. A_UINT32 num_tid_unregister;
  3426. /** Num of iterations msduq stats was updated */
  3427. A_UINT32 num_qstats_queried;
  3428. /** qstats query update status */
  3429. A_UINT32 qstats_update_pending;
  3430. /** Timestamp of Last query stats made */
  3431. A_UINT32 last_qstats_query_timestamp;
  3432. /** Num of sched2tqm command queue full condition */
  3433. A_UINT32 num_tqm_cmdq_full;
  3434. /** Num of scheduler trigger from DE Module */
  3435. A_UINT32 num_de_sched_algo_trigger;
  3436. /** Num of scheduler trigger from RT Module */
  3437. A_UINT32 num_rt_sched_algo_trigger;
  3438. /** Num of scheduler trigger from TQM Module */
  3439. A_UINT32 num_tqm_sched_algo_trigger;
  3440. /** Num of schedules for notify frame */
  3441. A_UINT32 notify_sched;
  3442. /** Duration based sendn termination */
  3443. A_UINT32 dur_based_sendn_term;
  3444. /** scheduled via NOTIFY2 */
  3445. A_UINT32 su_notify2_sched;
  3446. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  3447. A_UINT32 su_optimal_queued_msdus_sched;
  3448. /** schedule due to timeout */
  3449. A_UINT32 su_delay_timeout_sched;
  3450. /** delay if txtime is less than 500us */
  3451. A_UINT32 su_min_txtime_sched_delay;
  3452. /** scheduled via no delay */
  3453. A_UINT32 su_no_delay;
  3454. /** Num of supercycles for this TxQ */
  3455. A_UINT32 num_supercycles;
  3456. /** Num of subcycles with sort for this TxQ */
  3457. A_UINT32 num_subcycles_with_sort;
  3458. /** Num of subcycles without sort for this Txq */
  3459. A_UINT32 num_subcycles_no_sort;
  3460. } htt_tx_pdev_stats_sched_per_txq_tlv;
  3461. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  3462. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  3463. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  3464. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  3465. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  3466. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  3467. do { \
  3468. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  3469. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  3470. } while (0)
  3471. typedef struct {
  3472. htt_tlv_hdr_t tlv_hdr;
  3473. /**
  3474. * BIT [ 7 : 0] :- mac_id
  3475. * BIT [31 : 8] :- reserved
  3476. */
  3477. A_UINT32 mac_id__word;
  3478. /** Current timestamp */
  3479. A_UINT32 current_timestamp;
  3480. } htt_stats_tx_sched_cmn_tlv;
  3481. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  3482. * TLV_TAGS:
  3483. * - HTT_STATS_TX_SCHED_CMN_TAG
  3484. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  3485. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  3486. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  3487. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  3488. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  3489. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  3490. */
  3491. /* NOTE:
  3492. * This structure is for documentation, and cannot be safely used directly.
  3493. * Instead, use the constituent TLV structures to fill/parse.
  3494. */
  3495. typedef struct {
  3496. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  3497. struct _txq_tx_sched_stats {
  3498. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  3499. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  3500. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  3501. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  3502. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  3503. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  3504. } txq[1];
  3505. } htt_stats_tx_sched_t;
  3506. /* == TQM STATS == */
  3507. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 17
  3508. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  3509. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  3510. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3511. /* NOTE: Variable length TLV, use length spec to infer array size */
  3512. typedef struct {
  3513. htt_tlv_hdr_t tlv_hdr;
  3514. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  3515. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  3516. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3517. /* NOTE: Variable length TLV, use length spec to infer array size */
  3518. typedef struct {
  3519. htt_tlv_hdr_t tlv_hdr;
  3520. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  3521. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  3522. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3523. /* NOTE: Variable length TLV, use length spec to infer array size */
  3524. typedef struct {
  3525. htt_tlv_hdr_t tlv_hdr;
  3526. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  3527. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  3528. typedef struct {
  3529. htt_tlv_hdr_t tlv_hdr;
  3530. A_UINT32 msdu_count;
  3531. A_UINT32 mpdu_count;
  3532. A_UINT32 remove_msdu;
  3533. A_UINT32 remove_mpdu;
  3534. A_UINT32 remove_msdu_ttl;
  3535. A_UINT32 send_bar;
  3536. A_UINT32 bar_sync;
  3537. A_UINT32 notify_mpdu;
  3538. A_UINT32 sync_cmd;
  3539. A_UINT32 write_cmd;
  3540. A_UINT32 hwsch_trigger;
  3541. A_UINT32 ack_tlv_proc;
  3542. A_UINT32 gen_mpdu_cmd;
  3543. A_UINT32 gen_list_cmd;
  3544. A_UINT32 remove_mpdu_cmd;
  3545. A_UINT32 remove_mpdu_tried_cmd;
  3546. A_UINT32 mpdu_queue_stats_cmd;
  3547. A_UINT32 mpdu_head_info_cmd;
  3548. A_UINT32 msdu_flow_stats_cmd;
  3549. A_UINT32 remove_msdu_cmd;
  3550. A_UINT32 remove_msdu_ttl_cmd;
  3551. A_UINT32 flush_cache_cmd;
  3552. A_UINT32 update_mpduq_cmd;
  3553. A_UINT32 enqueue;
  3554. A_UINT32 enqueue_notify;
  3555. A_UINT32 notify_mpdu_at_head;
  3556. A_UINT32 notify_mpdu_state_valid;
  3557. /*
  3558. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  3559. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  3560. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  3561. * for non-UDP MSDUs.
  3562. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  3563. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  3564. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  3565. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  3566. *
  3567. * Notify signifies that we trigger the scheduler.
  3568. */
  3569. A_UINT32 sched_udp_notify1;
  3570. A_UINT32 sched_udp_notify2;
  3571. A_UINT32 sched_nonudp_notify1;
  3572. A_UINT32 sched_nonudp_notify2;
  3573. } htt_tx_tqm_pdev_stats_tlv_v;
  3574. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  3575. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  3576. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  3577. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  3578. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  3579. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  3580. do { \
  3581. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  3582. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  3583. } while (0)
  3584. typedef struct {
  3585. htt_tlv_hdr_t tlv_hdr;
  3586. /**
  3587. * BIT [ 7 : 0] :- mac_id
  3588. * BIT [31 : 8] :- reserved
  3589. */
  3590. A_UINT32 mac_id__word;
  3591. A_UINT32 max_cmdq_id;
  3592. A_UINT32 list_mpdu_cnt_hist_intvl;
  3593. /* Global stats */
  3594. A_UINT32 add_msdu;
  3595. A_UINT32 q_empty;
  3596. A_UINT32 q_not_empty;
  3597. A_UINT32 drop_notification;
  3598. A_UINT32 desc_threshold;
  3599. A_UINT32 hwsch_tqm_invalid_status;
  3600. A_UINT32 missed_tqm_gen_mpdus;
  3601. A_UINT32 tqm_active_tids;
  3602. A_UINT32 tqm_inactive_tids;
  3603. A_UINT32 tqm_active_msduq_flows;
  3604. /* SAWF system delay reference timestamp updation related stats */
  3605. A_UINT32 total_msduq_timestamp_updates;
  3606. A_UINT32 total_msduq_timestamp_updates_by_get_mpdu_head_info_cmd;
  3607. A_UINT32 total_msduq_timestamp_updates_by_empty_to_nonempty_status;
  3608. A_UINT32 total_get_mpdu_head_info_cmds_by_sched_algo_la_query;
  3609. A_UINT32 total_get_mpdu_head_info_cmds_by_tac;
  3610. A_UINT32 total_gen_mpdu_cmds_by_sched_algo_la_query;
  3611. A_UINT32 high_prio_q_not_empty;
  3612. } htt_tx_tqm_cmn_stats_tlv;
  3613. typedef struct {
  3614. htt_tlv_hdr_t tlv_hdr;
  3615. /* Error stats */
  3616. A_UINT32 q_empty_failure;
  3617. A_UINT32 q_not_empty_failure;
  3618. A_UINT32 add_msdu_failure;
  3619. /* TQM reset debug stats */
  3620. A_UINT32 tqm_cache_ctl_err;
  3621. A_UINT32 tqm_soft_reset;
  3622. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  3623. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  3624. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  3625. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  3626. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  3627. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  3628. A_UINT32 tqm_reset_recovery_time_ms;
  3629. A_UINT32 tqm_reset_num_peers_hdl;
  3630. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  3631. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  3632. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  3633. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  3634. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  3635. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  3636. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  3637. } htt_tx_tqm_error_stats_tlv;
  3638. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  3639. * TLV_TAGS:
  3640. * - HTT_STATS_TX_TQM_CMN_TAG
  3641. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  3642. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  3643. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  3644. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  3645. * - HTT_STATS_TX_TQM_PDEV_TAG
  3646. */
  3647. /* NOTE:
  3648. * This structure is for documentation, and cannot be safely used directly.
  3649. * Instead, use the constituent TLV structures to fill/parse.
  3650. */
  3651. typedef struct {
  3652. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  3653. htt_tx_tqm_error_stats_tlv err_tlv;
  3654. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  3655. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  3656. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  3657. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  3658. } htt_tx_tqm_pdev_stats_t;
  3659. /* == TQM CMDQ stats == */
  3660. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  3661. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  3662. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  3663. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  3664. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  3665. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  3666. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  3667. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  3668. do { \
  3669. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  3670. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  3671. } while (0)
  3672. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  3673. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  3674. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  3675. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  3676. do { \
  3677. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  3678. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  3679. } while (0)
  3680. typedef struct {
  3681. htt_tlv_hdr_t tlv_hdr;
  3682. /*
  3683. * BIT [ 7 : 0] :- mac_id
  3684. * BIT [15 : 8] :- cmdq_id
  3685. * BIT [31 : 16] :- reserved
  3686. */
  3687. A_UINT32 mac_id__cmdq_id__word;
  3688. A_UINT32 sync_cmd;
  3689. A_UINT32 write_cmd;
  3690. A_UINT32 gen_mpdu_cmd;
  3691. A_UINT32 mpdu_queue_stats_cmd;
  3692. A_UINT32 mpdu_head_info_cmd;
  3693. A_UINT32 msdu_flow_stats_cmd;
  3694. A_UINT32 remove_mpdu_cmd;
  3695. A_UINT32 remove_msdu_cmd;
  3696. A_UINT32 flush_cache_cmd;
  3697. A_UINT32 update_mpduq_cmd;
  3698. A_UINT32 update_msduq_cmd;
  3699. } htt_tx_tqm_cmdq_status_tlv;
  3700. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  3701. * TLV_TAGS:
  3702. * - HTT_STATS_STRING_TAG
  3703. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  3704. */
  3705. /* NOTE:
  3706. * This structure is for documentation, and cannot be safely used directly.
  3707. * Instead, use the constituent TLV structures to fill/parse.
  3708. */
  3709. typedef struct {
  3710. struct _cmdq_stats {
  3711. htt_stats_string_tlv cmdq_str_tlv;
  3712. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3713. } q[1];
  3714. } htt_tx_tqm_cmdq_stats_t;
  3715. /* == TX-DE STATS == */
  3716. /* Structures for tx de stats */
  3717. typedef struct {
  3718. htt_tlv_hdr_t tlv_hdr;
  3719. A_UINT32 m1_packets;
  3720. A_UINT32 m2_packets;
  3721. A_UINT32 m3_packets;
  3722. A_UINT32 m4_packets;
  3723. A_UINT32 g1_packets;
  3724. A_UINT32 g2_packets;
  3725. A_UINT32 rc4_packets;
  3726. A_UINT32 eap_packets;
  3727. A_UINT32 eapol_start_packets;
  3728. A_UINT32 eapol_logoff_packets;
  3729. A_UINT32 eapol_encap_asf_packets;
  3730. } htt_tx_de_eapol_packets_stats_tlv;
  3731. typedef struct {
  3732. htt_tlv_hdr_t tlv_hdr;
  3733. A_UINT32 ap_bss_peer_not_found;
  3734. A_UINT32 ap_bcast_mcast_no_peer;
  3735. A_UINT32 sta_delete_in_progress;
  3736. A_UINT32 ibss_no_bss_peer;
  3737. A_UINT32 invaild_vdev_type;
  3738. A_UINT32 invalid_ast_peer_entry;
  3739. A_UINT32 peer_entry_invalid;
  3740. A_UINT32 ethertype_not_ip;
  3741. A_UINT32 eapol_lookup_failed;
  3742. A_UINT32 qpeer_not_allow_data;
  3743. A_UINT32 fse_tid_override;
  3744. A_UINT32 ipv6_jumbogram_zero_length;
  3745. A_UINT32 qos_to_non_qos_in_prog;
  3746. A_UINT32 ap_bcast_mcast_eapol;
  3747. A_UINT32 unicast_on_ap_bss_peer;
  3748. A_UINT32 ap_vdev_invalid;
  3749. A_UINT32 incomplete_llc;
  3750. A_UINT32 eapol_duplicate_m3;
  3751. A_UINT32 eapol_duplicate_m4;
  3752. } htt_tx_de_classify_failed_stats_tlv;
  3753. typedef struct {
  3754. htt_tlv_hdr_t tlv_hdr;
  3755. A_UINT32 arp_packets;
  3756. A_UINT32 igmp_packets;
  3757. A_UINT32 dhcp_packets;
  3758. A_UINT32 host_inspected;
  3759. A_UINT32 htt_included;
  3760. A_UINT32 htt_valid_mcs;
  3761. A_UINT32 htt_valid_nss;
  3762. A_UINT32 htt_valid_preamble_type;
  3763. A_UINT32 htt_valid_chainmask;
  3764. A_UINT32 htt_valid_guard_interval;
  3765. A_UINT32 htt_valid_retries;
  3766. A_UINT32 htt_valid_bw_info;
  3767. A_UINT32 htt_valid_power;
  3768. A_UINT32 htt_valid_key_flags;
  3769. A_UINT32 htt_valid_no_encryption;
  3770. A_UINT32 fse_entry_count;
  3771. A_UINT32 fse_priority_be;
  3772. A_UINT32 fse_priority_high;
  3773. A_UINT32 fse_priority_low;
  3774. A_UINT32 fse_traffic_ptrn_be;
  3775. A_UINT32 fse_traffic_ptrn_over_sub;
  3776. A_UINT32 fse_traffic_ptrn_bursty;
  3777. A_UINT32 fse_traffic_ptrn_interactive;
  3778. A_UINT32 fse_traffic_ptrn_periodic;
  3779. A_UINT32 fse_hwqueue_alloc;
  3780. A_UINT32 fse_hwqueue_created;
  3781. A_UINT32 fse_hwqueue_send_to_host;
  3782. A_UINT32 mcast_entry;
  3783. A_UINT32 bcast_entry;
  3784. A_UINT32 htt_update_peer_cache;
  3785. A_UINT32 htt_learning_frame;
  3786. A_UINT32 fse_invalid_peer;
  3787. /**
  3788. * mec_notify is HTT TX WBM multicast echo check notification
  3789. * from firmware to host. FW sends SA addresses to host for all
  3790. * multicast/broadcast packets received on STA side.
  3791. */
  3792. A_UINT32 mec_notify;
  3793. } htt_tx_de_classify_stats_tlv;
  3794. typedef struct {
  3795. htt_tlv_hdr_t tlv_hdr;
  3796. A_UINT32 eok;
  3797. A_UINT32 classify_done;
  3798. A_UINT32 lookup_failed;
  3799. A_UINT32 send_host_dhcp;
  3800. A_UINT32 send_host_mcast;
  3801. A_UINT32 send_host_unknown_dest;
  3802. A_UINT32 send_host;
  3803. A_UINT32 status_invalid;
  3804. } htt_tx_de_classify_status_stats_tlv;
  3805. typedef struct {
  3806. htt_tlv_hdr_t tlv_hdr;
  3807. A_UINT32 enqueued_pkts;
  3808. A_UINT32 to_tqm;
  3809. A_UINT32 to_tqm_bypass;
  3810. } htt_tx_de_enqueue_packets_stats_tlv;
  3811. typedef struct {
  3812. htt_tlv_hdr_t tlv_hdr;
  3813. A_UINT32 discarded_pkts;
  3814. A_UINT32 local_frames;
  3815. A_UINT32 is_ext_msdu;
  3816. } htt_tx_de_enqueue_discard_stats_tlv;
  3817. typedef struct {
  3818. htt_tlv_hdr_t tlv_hdr;
  3819. A_UINT32 tcl_dummy_frame;
  3820. A_UINT32 tqm_dummy_frame;
  3821. A_UINT32 tqm_notify_frame;
  3822. A_UINT32 fw2wbm_enq;
  3823. A_UINT32 tqm_bypass_frame;
  3824. } htt_tx_de_compl_stats_tlv;
  3825. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3826. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3827. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3828. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3829. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3830. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3831. do { \
  3832. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3833. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3834. } while (0)
  3835. /*
  3836. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3837. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3838. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3839. * 200us & again request for it. This is a histogram of time we wait, with
  3840. * bin of 200ms & there are 10 bin (2 seconds max)
  3841. * They are defined by the following macros in FW
  3842. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3843. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3844. * ENTRIES_PER_BIN_COUNT)
  3845. */
  3846. typedef struct {
  3847. htt_tlv_hdr_t tlv_hdr;
  3848. A_UINT32 fw2wbm_ring_full_hist[1];
  3849. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3850. typedef struct {
  3851. htt_tlv_hdr_t tlv_hdr;
  3852. /**
  3853. * BIT [ 7 : 0] :- mac_id
  3854. * BIT [31 : 8] :- reserved
  3855. */
  3856. A_UINT32 mac_id__word;
  3857. /* Global Stats */
  3858. A_UINT32 tcl2fw_entry_count;
  3859. A_UINT32 not_to_fw;
  3860. A_UINT32 invalid_pdev_vdev_peer;
  3861. A_UINT32 tcl_res_invalid_addrx;
  3862. A_UINT32 wbm2fw_entry_count;
  3863. A_UINT32 invalid_pdev;
  3864. A_UINT32 tcl_res_addrx_timeout;
  3865. A_UINT32 invalid_vdev;
  3866. A_UINT32 invalid_tcl_exp_frame_desc;
  3867. A_UINT32 vdev_id_mismatch_cnt;
  3868. } htt_tx_de_cmn_stats_tlv;
  3869. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3870. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3871. /* Rx debug info for status rings */
  3872. typedef struct {
  3873. htt_tlv_hdr_t tlv_hdr;
  3874. /**
  3875. * BIT [15 : 0] :- max possible number of entries in respective ring
  3876. * (size of the ring in terms of entries)
  3877. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3878. */
  3879. A_UINT32 entry_status_sw2rxdma;
  3880. A_UINT32 entry_status_rxdma2reo;
  3881. A_UINT32 entry_status_reo2sw1;
  3882. A_UINT32 entry_status_reo2sw4;
  3883. A_UINT32 entry_status_refillringipa;
  3884. A_UINT32 entry_status_refillringhost;
  3885. /** datarate - Moving Average of Number of Entries */
  3886. A_UINT32 datarate_refillringipa;
  3887. A_UINT32 datarate_refillringhost;
  3888. /**
  3889. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3890. * deprecated, and will be filled with 0x0 by the target.
  3891. */
  3892. A_UINT32 refillringhost_backpress_hist[3];
  3893. A_UINT32 refillringipa_backpress_hist[3];
  3894. /**
  3895. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3896. * in recent time periods
  3897. * element 0: in last 0 to 250ms
  3898. * element 1: 250ms to 500ms
  3899. * element 2: above 500ms
  3900. */
  3901. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3902. } htt_rx_fw_ring_stats_tlv_v;
  3903. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3904. * TLV_TAGS:
  3905. * - HTT_STATS_TX_DE_CMN_TAG
  3906. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3907. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3908. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3909. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3910. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3911. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3912. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3913. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3914. */
  3915. /* NOTE:
  3916. * This structure is for documentation, and cannot be safely used directly.
  3917. * Instead, use the constituent TLV structures to fill/parse.
  3918. */
  3919. typedef struct {
  3920. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3921. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3922. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3923. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3924. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3925. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3926. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3927. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3928. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3929. } htt_tx_de_stats_t;
  3930. /* == RING-IF STATS == */
  3931. /* DWORD num_elems__prefetch_tail_idx */
  3932. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3933. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3934. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3935. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3936. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3937. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3938. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3939. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3940. do { \
  3941. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3942. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3943. } while (0)
  3944. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3945. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3946. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3947. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3948. do { \
  3949. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3950. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3951. } while (0)
  3952. /* DWORD head_idx__tail_idx */
  3953. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3954. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3955. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3956. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3957. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3958. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3959. HTT_RING_IF_STATS_HEAD_IDX_S)
  3960. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3961. do { \
  3962. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3963. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3964. } while (0)
  3965. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3966. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3967. HTT_RING_IF_STATS_TAIL_IDX_S)
  3968. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3969. do { \
  3970. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3971. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3972. } while (0)
  3973. /* DWORD shadow_head_idx__shadow_tail_idx */
  3974. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3975. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3976. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3977. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3978. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3979. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3980. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3981. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3982. do { \
  3983. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3984. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3985. } while (0)
  3986. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3987. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3988. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3989. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3990. do { \
  3991. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3992. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3993. } while (0)
  3994. /* DWORD lwm_thresh__hwm_thresh */
  3995. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3996. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3997. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3998. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3999. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  4000. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  4001. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  4002. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  4003. do { \
  4004. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  4005. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  4006. } while (0)
  4007. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  4008. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  4009. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  4010. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  4011. do { \
  4012. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  4013. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  4014. } while (0)
  4015. #define HTT_STATS_LOW_WM_BINS 5
  4016. #define HTT_STATS_HIGH_WM_BINS 5
  4017. typedef struct {
  4018. /** DWORD aligned base memory address of the ring */
  4019. A_UINT32 base_addr;
  4020. /** size of each ring element */
  4021. A_UINT32 elem_size;
  4022. /**
  4023. * BIT [15 : 0] :- num_elems
  4024. * BIT [31 : 16] :- prefetch_tail_idx
  4025. */
  4026. A_UINT32 num_elems__prefetch_tail_idx;
  4027. /**
  4028. * BIT [15 : 0] :- head_idx
  4029. * BIT [31 : 16] :- tail_idx
  4030. */
  4031. A_UINT32 head_idx__tail_idx;
  4032. /**
  4033. * BIT [15 : 0] :- shadow_head_idx
  4034. * BIT [31 : 16] :- shadow_tail_idx
  4035. */
  4036. A_UINT32 shadow_head_idx__shadow_tail_idx;
  4037. A_UINT32 num_tail_incr;
  4038. /**
  4039. * BIT [15 : 0] :- lwm_thresh
  4040. * BIT [31 : 16] :- hwm_thresh
  4041. */
  4042. A_UINT32 lwm_thresh__hwm_thresh;
  4043. A_UINT32 overrun_hit_count;
  4044. A_UINT32 underrun_hit_count;
  4045. A_UINT32 prod_blockwait_count;
  4046. A_UINT32 cons_blockwait_count;
  4047. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  4048. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  4049. } htt_ring_if_stats_tlv;
  4050. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  4051. #define HTT_RING_IF_CMN_MAC_ID_S 0
  4052. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  4053. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  4054. HTT_RING_IF_CMN_MAC_ID_S)
  4055. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  4056. do { \
  4057. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  4058. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  4059. } while (0)
  4060. typedef struct {
  4061. htt_tlv_hdr_t tlv_hdr;
  4062. /**
  4063. * BIT [ 7 : 0] :- mac_id
  4064. * BIT [31 : 8] :- reserved
  4065. */
  4066. A_UINT32 mac_id__word;
  4067. A_UINT32 num_records;
  4068. } htt_ring_if_cmn_tlv;
  4069. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  4070. * TLV_TAGS:
  4071. * - HTT_STATS_RING_IF_CMN_TAG
  4072. * - HTT_STATS_STRING_TAG
  4073. * - HTT_STATS_RING_IF_TAG
  4074. */
  4075. /* NOTE:
  4076. * This structure is for documentation, and cannot be safely used directly.
  4077. * Instead, use the constituent TLV structures to fill/parse.
  4078. */
  4079. typedef struct {
  4080. htt_ring_if_cmn_tlv cmn_tlv;
  4081. /** Variable based on the Number of records. */
  4082. struct _ring_if {
  4083. htt_stats_string_tlv ring_str_tlv;
  4084. htt_ring_if_stats_tlv ring_tlv;
  4085. } r[1];
  4086. } htt_ring_if_stats_t;
  4087. /* == SFM STATS == */
  4088. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4089. /* NOTE: Variable length TLV, use length spec to infer array size */
  4090. typedef struct {
  4091. htt_tlv_hdr_t tlv_hdr;
  4092. /** Number of DWORDS used per user and per client */
  4093. A_UINT32 dwords_used_by_user_n[1];
  4094. } htt_sfm_client_user_tlv_v;
  4095. typedef struct {
  4096. htt_tlv_hdr_t tlv_hdr;
  4097. /** Client ID */
  4098. A_UINT32 client_id;
  4099. /** Minimum number of buffers */
  4100. A_UINT32 buf_min;
  4101. /** Maximum number of buffers */
  4102. A_UINT32 buf_max;
  4103. /** Number of Busy buffers */
  4104. A_UINT32 buf_busy;
  4105. /** Number of Allocated buffers */
  4106. A_UINT32 buf_alloc;
  4107. /** Number of Available/Usable buffers */
  4108. A_UINT32 buf_avail;
  4109. /** Number of users */
  4110. A_UINT32 num_users;
  4111. } htt_sfm_client_tlv;
  4112. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  4113. #define HTT_SFM_CMN_MAC_ID_S 0
  4114. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  4115. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  4116. HTT_SFM_CMN_MAC_ID_S)
  4117. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  4118. do { \
  4119. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  4120. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  4121. } while (0)
  4122. typedef struct {
  4123. htt_tlv_hdr_t tlv_hdr;
  4124. /**
  4125. * BIT [ 7 : 0] :- mac_id
  4126. * BIT [31 : 8] :- reserved
  4127. */
  4128. A_UINT32 mac_id__word;
  4129. /**
  4130. * Indicates the total number of 128 byte buffers in the CMEM
  4131. * that are available for buffer sharing
  4132. */
  4133. A_UINT32 buf_total;
  4134. /**
  4135. * Indicates for certain client or all the clients there is no
  4136. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  4137. */
  4138. A_UINT32 mem_empty;
  4139. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  4140. A_UINT32 deallocate_bufs;
  4141. /** Number of Records */
  4142. A_UINT32 num_records;
  4143. } htt_sfm_cmn_tlv;
  4144. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  4145. * TLV_TAGS:
  4146. * - HTT_STATS_SFM_CMN_TAG
  4147. * - HTT_STATS_STRING_TAG
  4148. * - HTT_STATS_SFM_CLIENT_TAG
  4149. * - HTT_STATS_SFM_CLIENT_USER_TAG
  4150. */
  4151. /* NOTE:
  4152. * This structure is for documentation, and cannot be safely used directly.
  4153. * Instead, use the constituent TLV structures to fill/parse.
  4154. */
  4155. typedef struct {
  4156. htt_sfm_cmn_tlv cmn_tlv;
  4157. /** Variable based on the Number of records. */
  4158. struct _sfm_client {
  4159. htt_stats_string_tlv client_str_tlv;
  4160. htt_sfm_client_tlv client_tlv;
  4161. htt_sfm_client_user_tlv_v user_tlv;
  4162. } r[1];
  4163. } htt_sfm_stats_t;
  4164. /* == SRNG STATS == */
  4165. /* DWORD mac_id__ring_id__arena__ep */
  4166. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  4167. #define HTT_SRING_STATS_MAC_ID_S 0
  4168. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  4169. #define HTT_SRING_STATS_RING_ID_S 8
  4170. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  4171. #define HTT_SRING_STATS_ARENA_S 16
  4172. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  4173. #define HTT_SRING_STATS_EP_TYPE_S 24
  4174. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  4175. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  4176. HTT_SRING_STATS_MAC_ID_S)
  4177. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  4178. do { \
  4179. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  4180. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  4181. } while (0)
  4182. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  4183. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  4184. HTT_SRING_STATS_RING_ID_S)
  4185. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  4186. do { \
  4187. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  4188. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  4189. } while (0)
  4190. #define HTT_SRING_STATS_ARENA_GET(_var) \
  4191. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  4192. HTT_SRING_STATS_ARENA_S)
  4193. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  4194. do { \
  4195. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  4196. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  4197. } while (0)
  4198. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  4199. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  4200. HTT_SRING_STATS_EP_TYPE_S)
  4201. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  4202. do { \
  4203. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  4204. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  4205. } while (0)
  4206. /* DWORD num_avail_words__num_valid_words */
  4207. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  4208. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  4209. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  4210. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  4211. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  4212. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  4213. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  4214. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  4215. do { \
  4216. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  4217. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  4218. } while (0)
  4219. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  4220. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  4221. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  4222. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  4223. do { \
  4224. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  4225. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  4226. } while (0)
  4227. /* DWORD head_ptr__tail_ptr */
  4228. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  4229. #define HTT_SRING_STATS_HEAD_PTR_S 0
  4230. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  4231. #define HTT_SRING_STATS_TAIL_PTR_S 16
  4232. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  4233. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  4234. HTT_SRING_STATS_HEAD_PTR_S)
  4235. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  4236. do { \
  4237. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  4238. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  4239. } while (0)
  4240. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  4241. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  4242. HTT_SRING_STATS_TAIL_PTR_S)
  4243. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  4244. do { \
  4245. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  4246. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  4247. } while (0)
  4248. /* DWORD consumer_empty__producer_full */
  4249. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  4250. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  4251. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  4252. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  4253. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  4254. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  4255. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  4256. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  4257. do { \
  4258. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  4259. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  4260. } while (0)
  4261. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  4262. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  4263. HTT_SRING_STATS_PRODUCER_FULL_S)
  4264. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  4265. do { \
  4266. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  4267. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  4268. } while (0)
  4269. /* DWORD prefetch_count__internal_tail_ptr */
  4270. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  4271. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  4272. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  4273. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  4274. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  4275. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  4276. HTT_SRING_STATS_PREFETCH_COUNT_S)
  4277. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  4278. do { \
  4279. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  4280. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  4281. } while (0)
  4282. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  4283. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  4284. HTT_SRING_STATS_INTERNAL_TP_S)
  4285. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  4286. do { \
  4287. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  4288. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  4289. } while (0)
  4290. typedef struct {
  4291. htt_tlv_hdr_t tlv_hdr;
  4292. /**
  4293. * BIT [ 7 : 0] :- mac_id
  4294. * BIT [15 : 8] :- ring_id
  4295. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  4296. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  4297. * BIT [31 : 25] :- reserved
  4298. */
  4299. A_UINT32 mac_id__ring_id__arena__ep;
  4300. /** DWORD aligned base memory address of the ring */
  4301. A_UINT32 base_addr_lsb;
  4302. A_UINT32 base_addr_msb;
  4303. /** size of ring */
  4304. A_UINT32 ring_size;
  4305. /** size of each ring element */
  4306. A_UINT32 elem_size;
  4307. /** Ring status
  4308. *
  4309. * BIT [15 : 0] :- num_avail_words
  4310. * BIT [31 : 16] :- num_valid_words
  4311. */
  4312. A_UINT32 num_avail_words__num_valid_words;
  4313. /** Index of head and tail
  4314. * BIT [15 : 0] :- head_ptr
  4315. * BIT [31 : 16] :- tail_ptr
  4316. */
  4317. A_UINT32 head_ptr__tail_ptr;
  4318. /** Empty or full counter of rings
  4319. * BIT [15 : 0] :- consumer_empty
  4320. * BIT [31 : 16] :- producer_full
  4321. */
  4322. A_UINT32 consumer_empty__producer_full;
  4323. /** Prefetch status of consumer ring
  4324. * BIT [15 : 0] :- prefetch_count
  4325. * BIT [31 : 16] :- internal_tail_ptr
  4326. */
  4327. A_UINT32 prefetch_count__internal_tail_ptr;
  4328. } htt_sring_stats_tlv;
  4329. typedef struct {
  4330. htt_tlv_hdr_t tlv_hdr;
  4331. A_UINT32 num_records;
  4332. } htt_sring_cmn_tlv;
  4333. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  4334. * TLV_TAGS:
  4335. * - HTT_STATS_SRING_CMN_TAG
  4336. * - HTT_STATS_STRING_TAG
  4337. * - HTT_STATS_SRING_STATS_TAG
  4338. */
  4339. /* NOTE:
  4340. * This structure is for documentation, and cannot be safely used directly.
  4341. * Instead, use the constituent TLV structures to fill/parse.
  4342. */
  4343. typedef struct {
  4344. htt_sring_cmn_tlv cmn_tlv;
  4345. /** Variable based on the Number of records */
  4346. struct _sring_stats {
  4347. htt_stats_string_tlv sring_str_tlv;
  4348. htt_sring_stats_tlv sring_stats_tlv;
  4349. } r[1];
  4350. } htt_sring_stats_t;
  4351. /* == PDEV TX RATE CTRL STATS == */
  4352. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4353. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4354. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4355. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  4356. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4357. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  4358. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4359. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4360. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4361. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4362. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  4363. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  4364. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  4365. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  4366. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  4367. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  4368. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4369. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  4370. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4371. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4372. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  4373. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4374. do { \
  4375. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  4376. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  4377. } while (0)
  4378. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  4379. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  4380. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  4381. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  4382. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  4383. /*
  4384. * Introduce new TX counters to support 320MHz support and punctured modes
  4385. */
  4386. typedef enum {
  4387. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  4388. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  4389. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  4390. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  4391. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  4392. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4393. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4394. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4395. /* 11be related updates */
  4396. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  4397. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4398. #define HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS 6
  4399. #define HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS 4
  4400. typedef enum {
  4401. HTT_TX_PDEV_STATS_AX_RU_SIZE_26,
  4402. HTT_TX_PDEV_STATS_AX_RU_SIZE_52,
  4403. HTT_TX_PDEV_STATS_AX_RU_SIZE_106,
  4404. HTT_TX_PDEV_STATS_AX_RU_SIZE_242,
  4405. HTT_TX_PDEV_STATS_AX_RU_SIZE_484,
  4406. HTT_TX_PDEV_STATS_AX_RU_SIZE_996,
  4407. HTT_TX_PDEV_STATS_AX_RU_SIZE_996x2,
  4408. HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS,
  4409. } HTT_TX_PDEV_STATS_AX_RU_SIZE;
  4410. typedef enum {
  4411. HTT_TX_PDEV_STATS_BE_RU_SIZE_26,
  4412. HTT_TX_PDEV_STATS_BE_RU_SIZE_52,
  4413. HTT_TX_PDEV_STATS_BE_RU_SIZE_52_26,
  4414. HTT_TX_PDEV_STATS_BE_RU_SIZE_106,
  4415. HTT_TX_PDEV_STATS_BE_RU_SIZE_106_26,
  4416. HTT_TX_PDEV_STATS_BE_RU_SIZE_242,
  4417. HTT_TX_PDEV_STATS_BE_RU_SIZE_484,
  4418. HTT_TX_PDEV_STATS_BE_RU_SIZE_484_242,
  4419. HTT_TX_PDEV_STATS_BE_RU_SIZE_996,
  4420. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484,
  4421. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4422. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2,
  4423. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4424. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3,
  4425. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4426. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x4,
  4427. HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4428. } HTT_TX_PDEV_STATS_BE_RU_SIZE;
  4429. typedef struct {
  4430. htt_tlv_hdr_t tlv_hdr;
  4431. /**
  4432. * BIT [ 7 : 0] :- mac_id
  4433. * BIT [31 : 8] :- reserved
  4434. */
  4435. A_UINT32 mac_id__word;
  4436. /** Number of tx ldpc packets */
  4437. A_UINT32 tx_ldpc;
  4438. /** Number of tx rts packets */
  4439. A_UINT32 rts_cnt;
  4440. /** RSSI value of last ack packet (units = dB above noise floor) */
  4441. A_UINT32 ack_rssi;
  4442. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4443. /** tx_xx_mcs: currently unused */
  4444. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4445. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4446. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  4447. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4448. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4449. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4450. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4451. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4452. /**
  4453. * Counters to track number of tx packets in each GI
  4454. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  4455. */
  4456. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4457. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  4458. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  4459. /** Number of CTS-acknowledged RTS packets */
  4460. A_UINT32 rts_success;
  4461. /**
  4462. * Counters for legacy 11a and 11b transmissions.
  4463. *
  4464. * The index corresponds to:
  4465. *
  4466. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  4467. *
  4468. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  4469. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  4470. */
  4471. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4472. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4473. /** 11AC VHT DL MU MIMO LDPC count */
  4474. A_UINT32 ac_mu_mimo_tx_ldpc;
  4475. /** 11AX HE DL MU MIMO LDPC count */
  4476. A_UINT32 ax_mu_mimo_tx_ldpc;
  4477. /** 11AX HE DL MU OFDMA LDPC count */
  4478. A_UINT32 ofdma_tx_ldpc;
  4479. /**
  4480. * Counters for 11ax HE LTF selection during TX.
  4481. *
  4482. * The index corresponds to:
  4483. *
  4484. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  4485. */
  4486. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  4487. /** 11AC VHT DL MU MIMO TX MCS stats */
  4488. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4489. /** 11AX HE DL MU MIMO TX MCS stats */
  4490. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4491. /** 11AX HE DL MU OFDMA TX MCS stats */
  4492. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4493. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4494. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4495. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4496. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4497. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  4498. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4499. /** 11AC VHT DL MU MIMO TX BW stats */
  4500. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4501. /** 11AX HE DL MU MIMO TX BW stats */
  4502. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4503. /** 11AX HE DL MU OFDMA TX BW stats */
  4504. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4505. /** 11AC VHT DL MU MIMO TX guard interval stats */
  4506. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4507. /** 11AX HE DL MU MIMO TX guard interval stats */
  4508. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4509. /** 11AX HE DL MU OFDMA TX guard interval stats */
  4510. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4511. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  4512. A_UINT32 tx_11ax_su_ext;
  4513. /* Stats for MCS 12/13 */
  4514. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4515. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4516. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4517. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  4518. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4519. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  4520. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4521. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  4522. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4523. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  4524. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4525. /* Stats for MCS 14/15 */
  4526. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4527. A_UINT32 tx_bw_320mhz;
  4528. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4529. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4530. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4531. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  4532. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4533. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  4534. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4535. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  4536. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4537. /** 11AX HE DL MU OFDMA TX RU Size stats */
  4538. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  4539. /** 11AX HE DL MU OFDMA HE-SIG-B MCS stats */
  4540. A_UINT32 ofdma_he_sig_b_mcs[HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS];
  4541. /** 11AX HE SU data + embedded trigger PPDU success stats (stats for HETP ack success PPDU cnt) */
  4542. A_UINT32 ax_su_embedded_trigger_data_ppdu;
  4543. /** 11AX HE SU data + embedded trigger PPDU failure stats (stats for HETP ack failure PPDU cnt) */
  4544. A_UINT32 ax_su_embedded_trigger_data_ppdu_err;
  4545. /** sta side trigger stats */
  4546. A_UINT32 trigger_type_11be[HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES];
  4547. /** Stats for Extra EHT LTF */
  4548. A_UINT32 extra_eht_ltf;
  4549. } htt_tx_pdev_rate_stats_tlv;
  4550. typedef struct {
  4551. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  4552. htt_tlv_hdr_t tlv_hdr;
  4553. /** 11BE EHT DL MU MIMO TX MCS stats */
  4554. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4555. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4556. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4557. /** 11BE EHT DL MU MIMO TX BW stats */
  4558. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4559. /** 11BE EHT DL MU MIMO TX guard interval stats */
  4560. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4561. /** 11BE DL MU MIMO LDPC count */
  4562. A_UINT32 be_mu_mimo_tx_ldpc;
  4563. } htt_tx_pdev_rate_stats_be_tlv;
  4564. typedef struct {
  4565. /*
  4566. * SAWF pdev rate stats;
  4567. * placed in a separate TLV to adhere to size restrictions
  4568. */
  4569. htt_tlv_hdr_t tlv_hdr;
  4570. /**
  4571. * Counter incremented when MCS is dropped due to the successive retries
  4572. * to a peer reaching the configured limit.
  4573. */
  4574. A_UINT32 rate_retry_mcs_drop_cnt;
  4575. /**
  4576. * histogram of MCS rate drop down, indexed by pre-drop MCS
  4577. */
  4578. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  4579. /**
  4580. * PPDU PER histogram - each PPDU has its PER computed,
  4581. * and the bin corresponding to that PER percentage is incremented.
  4582. */
  4583. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  4584. /**
  4585. * When the service class contains delay bound rate parameters which
  4586. * indicate low latency and we enable latency-based RA params then
  4587. * the low_latency_rate_count will be incremented.
  4588. * This counts the number of peer-TIDs that have been categorized as
  4589. * low-latency.
  4590. */
  4591. A_UINT32 low_latency_rate_cnt;
  4592. /** Indicate how many times rate drop happened within SIFS burst */
  4593. A_UINT32 su_burst_rate_drop_cnt;
  4594. /** Indicates how many within SIFS burst failed to deliver any pkt */
  4595. A_UINT32 su_burst_rate_drop_fail_cnt;
  4596. } htt_tx_pdev_rate_stats_sawf_tlv;
  4597. typedef struct {
  4598. htt_tlv_hdr_t tlv_hdr;
  4599. /**
  4600. * BIT [ 7 : 0] :- mac_id
  4601. * BIT [31 : 8] :- reserved
  4602. */
  4603. A_UINT32 mac_id__word;
  4604. /** 11BE EHT DL MU OFDMA LDPC count */
  4605. A_UINT32 be_ofdma_tx_ldpc;
  4606. /** 11BE EHT DL MU OFDMA TX MCS stats */
  4607. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4608. /**
  4609. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  4610. */
  4611. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4612. /** 11BE EHT DL MU OFDMA TX BW stats */
  4613. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4614. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  4615. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4616. /** 11BE EHT DL MU OFDMA TX RU Size stats */
  4617. A_UINT32 be_ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4618. /** 11BE EHT DL MU OFDMA EHT-SIG MCS stats */
  4619. A_UINT32 be_ofdma_eht_sig_mcs[HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS];
  4620. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  4621. typedef struct {
  4622. htt_tlv_hdr_t tlv_hdr;
  4623. /** Tx PPDU duration histogram **/
  4624. A_UINT32 tx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4625. A_UINT32 tx_success_time_us_low;
  4626. A_UINT32 tx_success_time_us_high;
  4627. A_UINT32 tx_fail_time_us_low;
  4628. A_UINT32 tx_fail_time_us_high;
  4629. A_UINT32 pdev_up_time_us_low;
  4630. A_UINT32 pdev_up_time_us_high;
  4631. } htt_tx_pdev_ppdu_dur_stats_tlv;
  4632. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  4633. * TLV_TAGS:
  4634. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  4635. */
  4636. /* NOTE:
  4637. * This structure is for documentation, and cannot be safely used directly.
  4638. * Instead, use the constituent TLV structures to fill/parse.
  4639. */
  4640. typedef struct {
  4641. htt_tx_pdev_rate_stats_tlv rate_tlv;
  4642. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  4643. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  4644. htt_tx_pdev_ppdu_dur_stats_tlv tx_ppdu_dur_tlv;
  4645. } htt_tx_pdev_rate_stats_t;
  4646. /* == PDEV RX RATE CTRL STATS == */
  4647. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4648. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4649. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4650. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4651. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4652. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  4653. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  4654. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4655. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  4656. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  4657. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  4658. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  4659. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4660. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  4661. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4662. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  4663. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  4664. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  4665. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  4666. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4667. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  4668. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4669. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4670. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4671. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4672. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4673. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4674. */
  4675. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  4676. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  4677. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4678. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4679. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4680. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4681. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4682. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4683. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  4684. */
  4685. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  4686. typedef enum {
  4687. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  4688. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  4689. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  4690. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  4691. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  4692. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  4693. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  4694. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  4695. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  4696. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  4697. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4698. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  4699. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4700. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  4701. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4702. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  4703. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4704. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  4705. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4706. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  4707. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4708. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4709. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  4710. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4711. do { \
  4712. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  4713. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  4714. } while (0)
  4715. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  4716. typedef enum {
  4717. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  4718. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  4719. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  4720. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  4721. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  4722. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4723. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4724. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4725. typedef struct {
  4726. htt_tlv_hdr_t tlv_hdr;
  4727. /**
  4728. * BIT [ 7 : 0] :- mac_id
  4729. * BIT [31 : 8] :- reserved
  4730. */
  4731. A_UINT32 mac_id__word;
  4732. A_UINT32 nsts;
  4733. /** Number of rx ldpc packets */
  4734. A_UINT32 rx_ldpc;
  4735. /** Number of rx rts packets */
  4736. A_UINT32 rts_cnt;
  4737. /** units = dB above noise floor */
  4738. A_UINT32 rssi_mgmt;
  4739. /** units = dB above noise floor */
  4740. A_UINT32 rssi_data;
  4741. /** units = dB above noise floor */
  4742. A_UINT32 rssi_comb;
  4743. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4744. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  4745. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4746. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  4747. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4748. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4749. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4750. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4751. /** units = dB above noise floor */
  4752. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4753. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  4754. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4755. /** rx Signal Strength value in dBm unit */
  4756. A_INT32 rssi_in_dbm;
  4757. A_UINT32 rx_11ax_su_ext;
  4758. A_UINT32 rx_11ac_mumimo;
  4759. A_UINT32 rx_11ax_mumimo;
  4760. A_UINT32 rx_11ax_ofdma;
  4761. A_UINT32 txbf;
  4762. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4763. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4764. A_UINT32 rx_active_dur_us_low;
  4765. A_UINT32 rx_active_dur_us_high;
  4766. /** number of times UL MU MIMO RX packets received */
  4767. A_UINT32 rx_11ax_ul_ofdma;
  4768. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  4769. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4770. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4771. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4772. /**
  4773. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4774. * (Increments the individual user NSS in the OFDMA PPDU received)
  4775. */
  4776. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4777. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4778. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4779. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4780. A_UINT32 ul_ofdma_rx_stbc;
  4781. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4782. A_UINT32 ul_ofdma_rx_ldpc;
  4783. /**
  4784. * Number of non data PPDUs received for each degree (number of users)
  4785. * in UL OFDMA
  4786. */
  4787. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4788. /**
  4789. * Number of data ppdus received for each degree (number of users)
  4790. * in UL OFDMA
  4791. */
  4792. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4793. /**
  4794. * Number of mpdus passed for each degree (number of users)
  4795. * in UL OFDMA TB PPDU
  4796. */
  4797. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4798. /**
  4799. * Number of mpdus failed for each degree (number of users)
  4800. * in UL OFDMA TB PPDU
  4801. */
  4802. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4803. A_UINT32 nss_count;
  4804. A_UINT32 pilot_count;
  4805. /** RxEVM stats in dB */
  4806. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4807. /**
  4808. * EVM mean across pilots, computed as
  4809. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4810. */
  4811. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4812. /** dBm units */
  4813. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4814. /** per_chain_rssi_pkt_type:
  4815. * This field shows what type of rx frame the per-chain RSSI was computed
  4816. * on, by recording the frame type and sub-type as bit-fields within this
  4817. * field:
  4818. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4819. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4820. * BIT [31 : 8] :- Reserved
  4821. */
  4822. A_UINT32 per_chain_rssi_pkt_type;
  4823. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4824. A_UINT32 rx_su_ndpa;
  4825. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4826. A_UINT32 rx_mu_ndpa;
  4827. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4828. A_UINT32 rx_br_poll;
  4829. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4830. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4831. /**
  4832. * Number of non data ppdus received for each degree (number of users)
  4833. * with UL MUMIMO
  4834. */
  4835. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4836. /**
  4837. * Number of data ppdus received for each degree (number of users)
  4838. * with UL MUMIMO
  4839. */
  4840. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4841. /**
  4842. * Number of mpdus passed for each degree (number of users)
  4843. * with UL MUMIMO TB PPDU
  4844. */
  4845. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4846. /**
  4847. * Number of mpdus failed for each degree (number of users)
  4848. * with UL MUMIMO TB PPDU
  4849. */
  4850. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4851. /**
  4852. * Number of non data ppdus received for each degree (number of users)
  4853. * in UL OFDMA
  4854. */
  4855. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4856. /**
  4857. * Number of data ppdus received for each degree (number of users)
  4858. *in UL OFDMA
  4859. */
  4860. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4861. /* Stats for MCS 12/13 */
  4862. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4863. /*
  4864. * NOTE - this TLV is already large enough that it causes the HTT message
  4865. * carrying it to be nearly at the message size limit that applies to
  4866. * many targets/hosts.
  4867. * No further fields should be added to this TLV without very careful
  4868. * review to ensure the size increase is acceptable.
  4869. */
  4870. } htt_rx_pdev_rate_stats_tlv;
  4871. typedef struct {
  4872. htt_tlv_hdr_t tlv_hdr;
  4873. /** Tx PPDU duration histogram **/
  4874. A_UINT32 rx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4875. } htt_rx_pdev_ppdu_dur_stats_tlv;
  4876. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4877. * TLV_TAGS:
  4878. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4879. */
  4880. /* NOTE:
  4881. * This structure is for documentation, and cannot be safely used directly.
  4882. * Instead, use the constituent TLV structures to fill/parse.
  4883. */
  4884. typedef struct {
  4885. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4886. htt_rx_pdev_ppdu_dur_stats_tlv rx_ppdu_dur_tlv;
  4887. } htt_rx_pdev_rate_stats_t;
  4888. typedef struct {
  4889. htt_tlv_hdr_t tlv_hdr;
  4890. /** units = dB above noise floor */
  4891. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4892. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4893. /** rx mcast signal strength value in dBm unit */
  4894. A_INT32 rssi_mcast_in_dbm;
  4895. /** rx mgmt packet signal Strength value in dBm unit */
  4896. A_INT32 rssi_mgmt_in_dbm;
  4897. /*
  4898. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4899. * due to message size limitations.
  4900. */
  4901. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4902. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4903. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4904. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4905. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4906. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4907. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4908. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4909. /* MCS 14,15 */
  4910. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4911. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4912. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4913. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4914. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4915. A_UINT8 rssi_chain_ext_2[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS]; /* units = dB above noise floor */
  4916. A_INT8 rx_per_chain_rssi_ext_2_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS];
  4917. } htt_rx_pdev_rate_ext_stats_tlv;
  4918. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4919. * TLV_TAGS:
  4920. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4921. */
  4922. /* NOTE:
  4923. * This structure is for documentation, and cannot be safely used directly.
  4924. * Instead, use the constituent TLV structures to fill/parse.
  4925. */
  4926. typedef struct {
  4927. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4928. } htt_rx_pdev_rate_ext_stats_t;
  4929. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4930. #define HTT_STATS_CMN_MAC_ID_S 0
  4931. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4932. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4933. HTT_STATS_CMN_MAC_ID_S)
  4934. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4935. do { \
  4936. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4937. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4938. } while (0)
  4939. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4940. typedef struct {
  4941. htt_tlv_hdr_t tlv_hdr;
  4942. /**
  4943. * BIT [ 7 : 0] :- mac_id
  4944. * BIT [31 : 8] :- reserved
  4945. */
  4946. A_UINT32 mac_id__word;
  4947. A_UINT32 rx_11ax_ul_ofdma;
  4948. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4949. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4950. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4951. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4952. A_UINT32 ul_ofdma_rx_stbc;
  4953. A_UINT32 ul_ofdma_rx_ldpc;
  4954. /*
  4955. * These are arrays to hold the number of PPDUs that we received per RU.
  4956. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4957. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4958. */
  4959. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4960. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4961. /*
  4962. * These arrays hold Target RSSI (rx power the AP wants),
  4963. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4964. * which can be identified by AIDs, during trigger based RX.
  4965. * Array acts a circular buffer and holds values for last 5 STAs
  4966. * in the same order as RX.
  4967. */
  4968. /**
  4969. * STA AID array for identifying which STA the
  4970. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4971. */
  4972. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4973. /**
  4974. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4975. */
  4976. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4977. /**
  4978. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4979. */
  4980. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4981. /**
  4982. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4983. */
  4984. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4985. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4986. /*
  4987. * Number of HE UL OFDMA per-user responses containing only a QoS null in
  4988. * response to basic trigger. Typically a data response is expected.
  4989. */
  4990. A_UINT32 ul_ofdma_basic_trigger_rx_qos_null_only;
  4991. } htt_rx_pdev_ul_trigger_stats_tlv;
  4992. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4993. * TLV_TAGS:
  4994. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4995. * NOTE:
  4996. * This structure is for documentation, and cannot be safely used directly.
  4997. * Instead, use the constituent TLV structures to fill/parse.
  4998. */
  4999. typedef struct {
  5000. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  5001. } htt_rx_pdev_ul_trigger_stats_t;
  5002. typedef struct {
  5003. htt_tlv_hdr_t tlv_hdr;
  5004. /**
  5005. * BIT [ 7 : 0] :- mac_id
  5006. * BIT [31 : 8] :- reserved
  5007. */
  5008. A_UINT32 mac_id__word;
  5009. A_UINT32 rx_11be_ul_ofdma;
  5010. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  5011. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  5012. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5013. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5014. A_UINT32 be_ul_ofdma_rx_stbc;
  5015. A_UINT32 be_ul_ofdma_rx_ldpc;
  5016. /*
  5017. * These are arrays to hold the number of PPDUs that we received per RU.
  5018. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  5019. * array offset 0 and similarly RU52 will be incremented in array offset 1
  5020. */
  5021. /** PPDU level */
  5022. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  5023. /** PPDU level */
  5024. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  5025. /*
  5026. * These arrays hold Target RSSI (rx power the AP wants),
  5027. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  5028. * which can be identified by AIDs, during trigger based RX.
  5029. * Array acts a circular buffer and holds values for last 5 STAs
  5030. * in the same order as RX.
  5031. */
  5032. /**
  5033. * STA AID array for identifying which STA the
  5034. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  5035. */
  5036. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  5037. /**
  5038. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  5039. */
  5040. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  5041. /**
  5042. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  5043. */
  5044. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  5045. /**
  5046. * Trig power headroom for STA AID in same idx - UNIT(dB)
  5047. */
  5048. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  5049. /*
  5050. * Number of EHT UL OFDMA per-user responses containing only a QoS null in
  5051. * response to basic trigger. Typically a data response is expected.
  5052. */
  5053. A_UINT32 be_ul_ofdma_basic_trigger_rx_qos_null_only;
  5054. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  5055. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  5056. * TLV_TAGS:
  5057. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  5058. * NOTE:
  5059. * This structure is for documentation, and cannot be safely used directly.
  5060. * Instead, use the constituent TLV structures to fill/parse.
  5061. */
  5062. typedef struct {
  5063. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  5064. } htt_rx_pdev_be_ul_trigger_stats_t;
  5065. typedef struct {
  5066. htt_tlv_hdr_t tlv_hdr;
  5067. A_UINT32 user_index;
  5068. /** PPDU level */
  5069. A_UINT32 rx_ulofdma_non_data_ppdu;
  5070. /** PPDU level */
  5071. A_UINT32 rx_ulofdma_data_ppdu;
  5072. /** MPDU level */
  5073. A_UINT32 rx_ulofdma_mpdu_ok;
  5074. /** MPDU level */
  5075. A_UINT32 rx_ulofdma_mpdu_fail;
  5076. A_UINT32 rx_ulofdma_non_data_nusers;
  5077. A_UINT32 rx_ulofdma_data_nusers;
  5078. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  5079. typedef struct {
  5080. htt_tlv_hdr_t tlv_hdr;
  5081. A_UINT32 user_index;
  5082. /** PPDU level */
  5083. A_UINT32 be_rx_ulofdma_non_data_ppdu;
  5084. /** PPDU level */
  5085. A_UINT32 be_rx_ulofdma_data_ppdu;
  5086. /** MPDU level */
  5087. A_UINT32 be_rx_ulofdma_mpdu_ok;
  5088. /** MPDU level */
  5089. A_UINT32 be_rx_ulofdma_mpdu_fail;
  5090. A_UINT32 be_rx_ulofdma_non_data_nusers;
  5091. A_UINT32 be_rx_ulofdma_data_nusers;
  5092. } htt_rx_pdev_be_ul_ofdma_user_stats_tlv;
  5093. typedef struct {
  5094. htt_tlv_hdr_t tlv_hdr;
  5095. A_UINT32 user_index;
  5096. /** PPDU level */
  5097. A_UINT32 rx_ulmumimo_non_data_ppdu;
  5098. /** PPDU level */
  5099. A_UINT32 rx_ulmumimo_data_ppdu;
  5100. /** MPDU level */
  5101. A_UINT32 rx_ulmumimo_mpdu_ok;
  5102. /** MPDU level */
  5103. A_UINT32 rx_ulmumimo_mpdu_fail;
  5104. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  5105. typedef struct {
  5106. htt_tlv_hdr_t tlv_hdr;
  5107. A_UINT32 user_index;
  5108. /** PPDU level */
  5109. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  5110. /** PPDU level */
  5111. A_UINT32 be_rx_ulmumimo_data_ppdu;
  5112. /** MPDU level */
  5113. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  5114. /** MPDU level */
  5115. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  5116. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  5117. /* == RX PDEV/SOC STATS == */
  5118. typedef struct {
  5119. htt_tlv_hdr_t tlv_hdr;
  5120. /**
  5121. * BIT [7:0] :- mac_id
  5122. * BIT [31:8] :- reserved
  5123. *
  5124. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  5125. */
  5126. A_UINT32 mac_id__word;
  5127. /** Number of times UL MUMIMO RX packets received */
  5128. A_UINT32 rx_11ax_ul_mumimo;
  5129. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  5130. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  5131. /**
  5132. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  5133. * Index 0 indicates 1xLTF + 1.6 msec GI
  5134. * Index 1 indicates 2xLTF + 1.6 msec GI
  5135. * Index 2 indicates 4xLTF + 3.2 msec GI
  5136. */
  5137. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  5138. /**
  5139. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  5140. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  5141. */
  5142. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5143. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  5144. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  5145. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  5146. A_UINT32 ul_mumimo_rx_stbc;
  5147. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  5148. A_UINT32 ul_mumimo_rx_ldpc;
  5149. /* Stats for MCS 12/13 */
  5150. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  5151. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  5152. /** RSSI in dBm for Rx TB PPDUs */
  5153. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  5154. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  5155. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  5156. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  5157. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5158. /** Average pilot EVM measued for RX UL TB PPDU */
  5159. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5160. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  5161. /*
  5162. * Number of HE UL MU-MIMO per-user responses containing only a QoS null in
  5163. * response to basic trigger. Typically a data response is expected.
  5164. */
  5165. A_UINT32 ul_mumimo_basic_trigger_rx_qos_null_only;
  5166. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  5167. typedef struct {
  5168. htt_tlv_hdr_t tlv_hdr;
  5169. /**
  5170. * BIT [7:0] :- mac_id
  5171. * BIT [31:8] :- reserved
  5172. *
  5173. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  5174. */
  5175. A_UINT32 mac_id__word;
  5176. /** Number of times UL MUMIMO RX packets received */
  5177. A_UINT32 rx_11be_ul_mumimo;
  5178. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  5179. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  5180. /**
  5181. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  5182. * Index 0 indicates 1xLTF + 1.6 msec GI
  5183. * Index 1 indicates 2xLTF + 1.6 msec GI
  5184. * Index 2 indicates 4xLTF + 3.2 msec GI
  5185. */
  5186. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  5187. /**
  5188. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  5189. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  5190. */
  5191. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5192. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  5193. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5194. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  5195. A_UINT32 be_ul_mumimo_rx_stbc;
  5196. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  5197. A_UINT32 be_ul_mumimo_rx_ldpc;
  5198. /** RSSI in dBm for Rx TB PPDUs */
  5199. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5200. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  5201. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5202. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  5203. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5204. /** Average pilot EVM measued for RX UL TB PPDU */
  5205. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5206. /** Number of times UL MUMIMO TB PPDUs received in a punctured mode */
  5207. A_UINT32 rx_ul_mumimo_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  5208. /*
  5209. * Number of EHT UL MU-MIMO per-user responses containing only a QoS null
  5210. * in response to basic trigger. Typically a data response is expected.
  5211. */
  5212. A_UINT32 be_ul_mumimo_basic_trigger_rx_qos_null_only;
  5213. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  5214. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  5215. * TLV_TAGS:
  5216. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  5217. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  5218. */
  5219. typedef struct {
  5220. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  5221. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  5222. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  5223. typedef struct {
  5224. htt_tlv_hdr_t tlv_hdr;
  5225. /** Num Packets received on REO FW ring */
  5226. A_UINT32 fw_reo_ring_data_msdu;
  5227. /** Num bc/mc packets indicated from fw to host */
  5228. A_UINT32 fw_to_host_data_msdu_bcmc;
  5229. /** Num unicast packets indicated from fw to host */
  5230. A_UINT32 fw_to_host_data_msdu_uc;
  5231. /** Num remote buf recycle from offload */
  5232. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  5233. /** Num remote free buf given to offload */
  5234. A_UINT32 ofld_remote_free_buf_indication_cnt;
  5235. /** Num unicast packets from local path indicated to host */
  5236. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  5237. /** Num unicast packets from REO indicated to host */
  5238. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  5239. /** Num Packets received from WBM SW1 ring */
  5240. A_UINT32 wbm_sw_ring_reap;
  5241. /** Num packets from WBM forwarded from fw to host via WBM */
  5242. A_UINT32 wbm_forward_to_host_cnt;
  5243. /** Num packets from WBM recycled to target refill ring */
  5244. A_UINT32 wbm_target_recycle_cnt;
  5245. /**
  5246. * Total Num of recycled to refill ring,
  5247. * including packets from WBM and REO
  5248. */
  5249. A_UINT32 target_refill_ring_recycle_cnt;
  5250. } htt_rx_soc_fw_stats_tlv;
  5251. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5252. /* NOTE: Variable length TLV, use length spec to infer array size */
  5253. typedef struct {
  5254. htt_tlv_hdr_t tlv_hdr;
  5255. /** Num ring empty encountered */
  5256. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5257. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  5258. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5259. /* NOTE: Variable length TLV, use length spec to infer array size */
  5260. typedef struct {
  5261. htt_tlv_hdr_t tlv_hdr;
  5262. /** Num total buf refilled from refill ring */
  5263. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5264. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  5265. /* RXDMA error code from WBM released packets */
  5266. typedef enum {
  5267. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  5268. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  5269. HTT_RX_RXDMA_FCS_ERR = 2,
  5270. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  5271. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  5272. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  5273. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  5274. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  5275. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  5276. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  5277. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  5278. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  5279. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  5280. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  5281. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  5282. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  5283. /*
  5284. * This MAX_ERR_CODE should not be used in any host/target messages,
  5285. * so that even though it is defined within a host/target interface
  5286. * definition header file, it isn't actually part of the host/target
  5287. * interface, and thus can be modified.
  5288. */
  5289. HTT_RX_RXDMA_MAX_ERR_CODE
  5290. } htt_rx_rxdma_error_code_enum;
  5291. /* NOTE: Variable length TLV, use length spec to infer array size */
  5292. typedef struct {
  5293. htt_tlv_hdr_t tlv_hdr;
  5294. /** NOTE:
  5295. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  5296. * It is expected but not required that the target will provide a rxdma_err element
  5297. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  5298. * MAX_ERR_CODE. The host should ignore any array elements whose
  5299. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5300. */
  5301. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  5302. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  5303. /* REO error code from WBM released packets */
  5304. typedef enum {
  5305. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  5306. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  5307. HTT_RX_AMPDU_IN_NON_BA = 2,
  5308. HTT_RX_NON_BA_DUPLICATE = 3,
  5309. HTT_RX_BA_DUPLICATE = 4,
  5310. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  5311. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  5312. HTT_RX_REGULAR_FRAME_OOR = 7,
  5313. HTT_RX_BAR_FRAME_OOR = 8,
  5314. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  5315. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  5316. HTT_RX_PN_CHECK_FAILED = 11,
  5317. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  5318. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  5319. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  5320. HTT_RX_REO_ERR_CODE_RVSD = 15,
  5321. /*
  5322. * This MAX_ERR_CODE should not be used in any host/target messages,
  5323. * so that even though it is defined within a host/target interface
  5324. * definition header file, it isn't actually part of the host/target
  5325. * interface, and thus can be modified.
  5326. */
  5327. HTT_RX_REO_MAX_ERR_CODE
  5328. } htt_rx_reo_error_code_enum;
  5329. /* NOTE: Variable length TLV, use length spec to infer array size */
  5330. typedef struct {
  5331. htt_tlv_hdr_t tlv_hdr;
  5332. /** NOTE:
  5333. * The mapping of REO error types to reo_err array elements is HW dependent.
  5334. * It is expected but not required that the target will provide a rxdma_err element
  5335. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  5336. * MAX_ERR_CODE. The host should ignore any array elements whose
  5337. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5338. */
  5339. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  5340. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  5341. /* NOTE:
  5342. * This structure is for documentation, and cannot be safely used directly.
  5343. * Instead, use the constituent TLV structures to fill/parse.
  5344. */
  5345. typedef struct {
  5346. htt_rx_soc_fw_stats_tlv fw_tlv;
  5347. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  5348. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  5349. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  5350. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  5351. } htt_rx_soc_stats_t;
  5352. /* == RX PDEV STATS == */
  5353. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  5354. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  5355. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  5356. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  5357. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  5358. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  5359. do { \
  5360. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  5361. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  5362. } while (0)
  5363. typedef struct {
  5364. htt_tlv_hdr_t tlv_hdr;
  5365. /**
  5366. * BIT [ 7 : 0] :- mac_id
  5367. * BIT [31 : 8] :- reserved
  5368. */
  5369. A_UINT32 mac_id__word;
  5370. /** Num PPDU status processed from HW */
  5371. A_UINT32 ppdu_recvd;
  5372. /** Num MPDU across PPDUs with FCS ok */
  5373. A_UINT32 mpdu_cnt_fcs_ok;
  5374. /** Num MPDU across PPDUs with FCS err */
  5375. A_UINT32 mpdu_cnt_fcs_err;
  5376. /** Num MSDU across PPDUs */
  5377. A_UINT32 tcp_msdu_cnt;
  5378. /** Num MSDU across PPDUs */
  5379. A_UINT32 tcp_ack_msdu_cnt;
  5380. /** Num MSDU across PPDUs */
  5381. A_UINT32 udp_msdu_cnt;
  5382. /** Num MSDU across PPDUs */
  5383. A_UINT32 other_msdu_cnt;
  5384. /** Num MPDU on FW ring indicated */
  5385. A_UINT32 fw_ring_mpdu_ind;
  5386. /** Num MGMT MPDU given to protocol */
  5387. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5388. /** Num ctrl MPDU given to protocol */
  5389. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  5390. /** Num mcast data packet received */
  5391. A_UINT32 fw_ring_mcast_data_msdu;
  5392. /** Num broadcast data packet received */
  5393. A_UINT32 fw_ring_bcast_data_msdu;
  5394. /** Num unicast data packet received */
  5395. A_UINT32 fw_ring_ucast_data_msdu;
  5396. /** Num null data packet received */
  5397. A_UINT32 fw_ring_null_data_msdu;
  5398. /** Num MPDU on FW ring dropped */
  5399. A_UINT32 fw_ring_mpdu_drop;
  5400. /** Num buf indication to offload */
  5401. A_UINT32 ofld_local_data_ind_cnt;
  5402. /** Num buf recycle from offload */
  5403. A_UINT32 ofld_local_data_buf_recycle_cnt;
  5404. /** Num buf indication to data_rx */
  5405. A_UINT32 drx_local_data_ind_cnt;
  5406. /** Num buf recycle from data_rx */
  5407. A_UINT32 drx_local_data_buf_recycle_cnt;
  5408. /** Num buf indication to protocol */
  5409. A_UINT32 local_nondata_ind_cnt;
  5410. /** Num buf recycle from protocol */
  5411. A_UINT32 local_nondata_buf_recycle_cnt;
  5412. /** Num buf fed */
  5413. A_UINT32 fw_status_buf_ring_refill_cnt;
  5414. /** Num ring empty encountered */
  5415. A_UINT32 fw_status_buf_ring_empty_cnt;
  5416. /** Num buf fed */
  5417. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  5418. /** Num ring empty encountered */
  5419. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  5420. /** Num buf fed */
  5421. A_UINT32 fw_link_buf_ring_refill_cnt;
  5422. /** Num ring empty encountered */
  5423. A_UINT32 fw_link_buf_ring_empty_cnt;
  5424. /** Num buf fed */
  5425. A_UINT32 host_pkt_buf_ring_refill_cnt;
  5426. /** Num ring empty encountered */
  5427. A_UINT32 host_pkt_buf_ring_empty_cnt;
  5428. /** Num buf fed */
  5429. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  5430. /** Num ring empty encountered */
  5431. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  5432. /** Num buf fed */
  5433. A_UINT32 mon_status_buf_ring_refill_cnt;
  5434. /** Num ring empty encountered */
  5435. A_UINT32 mon_status_buf_ring_empty_cnt;
  5436. /** Num buf fed */
  5437. A_UINT32 mon_desc_buf_ring_refill_cnt;
  5438. /** Num ring empty encountered */
  5439. A_UINT32 mon_desc_buf_ring_empty_cnt;
  5440. /** Num buf fed */
  5441. A_UINT32 mon_dest_ring_update_cnt;
  5442. /** Num ring full encountered */
  5443. A_UINT32 mon_dest_ring_full_cnt;
  5444. /** Num rx suspend is attempted */
  5445. A_UINT32 rx_suspend_cnt;
  5446. /** Num rx suspend failed */
  5447. A_UINT32 rx_suspend_fail_cnt;
  5448. /** Num rx resume attempted */
  5449. A_UINT32 rx_resume_cnt;
  5450. /** Num rx resume failed */
  5451. A_UINT32 rx_resume_fail_cnt;
  5452. /** Num rx ring switch */
  5453. A_UINT32 rx_ring_switch_cnt;
  5454. /** Num rx ring restore */
  5455. A_UINT32 rx_ring_restore_cnt;
  5456. /** Num rx flush issued */
  5457. A_UINT32 rx_flush_cnt;
  5458. /** Num rx recovery */
  5459. A_UINT32 rx_recovery_reset_cnt;
  5460. } htt_rx_pdev_fw_stats_tlv;
  5461. typedef struct {
  5462. htt_tlv_hdr_t tlv_hdr;
  5463. /** peer mac address */
  5464. htt_mac_addr peer_mac_addr;
  5465. /** Num of tx mgmt frames with subtype on peer level */
  5466. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5467. /** Num of rx mgmt frames with subtype on peer level */
  5468. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5469. } htt_peer_ctrl_path_txrx_stats_tlv;
  5470. #define HTT_STATS_PHY_ERR_MAX 43
  5471. typedef struct {
  5472. htt_tlv_hdr_t tlv_hdr;
  5473. /**
  5474. * BIT [ 7 : 0] :- mac_id
  5475. * BIT [31 : 8] :- reserved
  5476. */
  5477. A_UINT32 mac_id__word;
  5478. /** Num of phy err */
  5479. A_UINT32 total_phy_err_cnt;
  5480. /** Counts of different types of phy errs
  5481. * The mapping of PHY error types to phy_err array elements is HW dependent.
  5482. * The only currently-supported mapping is shown below:
  5483. *
  5484. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  5485. * 1 phyrx_err_synth_off
  5486. * 2 phyrx_err_ofdma_timing
  5487. * 3 phyrx_err_ofdma_signal_parity
  5488. * 4 phyrx_err_ofdma_rate_illegal
  5489. * 5 phyrx_err_ofdma_length_illegal
  5490. * 6 phyrx_err_ofdma_restart
  5491. * 7 phyrx_err_ofdma_service
  5492. * 8 phyrx_err_ppdu_ofdma_power_drop
  5493. * 9 phyrx_err_cck_blokker
  5494. * 10 phyrx_err_cck_timing
  5495. * 11 phyrx_err_cck_header_crc
  5496. * 12 phyrx_err_cck_rate_illegal
  5497. * 13 phyrx_err_cck_length_illegal
  5498. * 14 phyrx_err_cck_restart
  5499. * 15 phyrx_err_cck_service
  5500. * 16 phyrx_err_cck_power_drop
  5501. * 17 phyrx_err_ht_crc_err
  5502. * 18 phyrx_err_ht_length_illegal
  5503. * 19 phyrx_err_ht_rate_illegal
  5504. * 20 phyrx_err_ht_zlf
  5505. * 21 phyrx_err_false_radar_ext
  5506. * 22 phyrx_err_green_field
  5507. * 23 phyrx_err_bw_gt_dyn_bw
  5508. * 24 phyrx_err_leg_ht_mismatch
  5509. * 25 phyrx_err_vht_crc_error
  5510. * 26 phyrx_err_vht_siga_unsupported
  5511. * 27 phyrx_err_vht_lsig_len_invalid
  5512. * 28 phyrx_err_vht_ndp_or_zlf
  5513. * 29 phyrx_err_vht_nsym_lt_zero
  5514. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  5515. * 31 phyrx_err_vht_rx_skip_group_id0
  5516. * 32 phyrx_err_vht_rx_skip_group_id1to62
  5517. * 33 phyrx_err_vht_rx_skip_group_id63
  5518. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  5519. * 35 phyrx_err_defer_nap
  5520. * 36 phyrx_err_fdomain_timeout
  5521. * 37 phyrx_err_lsig_rel_check
  5522. * 38 phyrx_err_bt_collision
  5523. * 39 phyrx_err_unsupported_mu_feedback
  5524. * 40 phyrx_err_ppdu_tx_interrupt_rx
  5525. * 41 phyrx_err_unsupported_cbf
  5526. * 42 phyrx_err_other
  5527. */
  5528. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  5529. } htt_rx_pdev_fw_stats_phy_err_tlv;
  5530. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5531. /* NOTE: Variable length TLV, use length spec to infer array size */
  5532. typedef struct {
  5533. htt_tlv_hdr_t tlv_hdr;
  5534. /** Num error MPDU for each RxDMA error type */
  5535. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  5536. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  5537. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5538. /* NOTE: Variable length TLV, use length spec to infer array size */
  5539. typedef struct {
  5540. htt_tlv_hdr_t tlv_hdr;
  5541. /** Num MPDU dropped */
  5542. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  5543. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  5544. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  5545. * TLV_TAGS:
  5546. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  5547. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  5548. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  5549. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  5550. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  5551. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  5552. */
  5553. /* NOTE:
  5554. * This structure is for documentation, and cannot be safely used directly.
  5555. * Instead, use the constituent TLV structures to fill/parse.
  5556. */
  5557. typedef struct {
  5558. htt_rx_soc_stats_t soc_stats;
  5559. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  5560. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  5561. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  5562. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  5563. } htt_rx_pdev_stats_t;
  5564. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  5565. * TLV_TAGS:
  5566. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  5567. *
  5568. */
  5569. typedef struct {
  5570. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  5571. } htt_ctrl_path_txrx_stats_t;
  5572. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  5573. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  5574. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  5575. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  5576. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  5577. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  5578. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  5579. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  5580. typedef struct {
  5581. htt_tlv_hdr_t tlv_hdr;
  5582. /* Below values are obtained from the HW Cycles counter registers */
  5583. A_UINT32 tx_frame_usec;
  5584. A_UINT32 rx_frame_usec;
  5585. A_UINT32 rx_clear_usec;
  5586. A_UINT32 my_rx_frame_usec;
  5587. A_UINT32 usec_cnt;
  5588. A_UINT32 med_rx_idle_usec;
  5589. A_UINT32 med_tx_idle_global_usec;
  5590. A_UINT32 cca_obss_usec;
  5591. } htt_pdev_stats_cca_counters_tlv;
  5592. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  5593. * due to lack of support in some host stats infrastructures for
  5594. * TLVs nested within TLVs.
  5595. */
  5596. typedef struct {
  5597. htt_tlv_hdr_t tlv_hdr;
  5598. /** The channel number on which these stats were collected */
  5599. A_UINT32 chan_num;
  5600. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5601. A_UINT32 num_records;
  5602. /**
  5603. * Bit map of valid CCA counters
  5604. * Bit0 - tx_frame_usec
  5605. * Bit1 - rx_frame_usec
  5606. * Bit2 - rx_clear_usec
  5607. * Bit3 - my_rx_frame_usec
  5608. * bit4 - usec_cnt
  5609. * Bit5 - med_rx_idle_usec
  5610. * Bit6 - med_tx_idle_global_usec
  5611. * Bit7 - cca_obss_usec
  5612. *
  5613. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5614. */
  5615. A_UINT32 valid_cca_counters_bitmap;
  5616. /** Indicates the stats collection interval
  5617. * Valid Values:
  5618. * 100 - For the 100ms interval CCA stats histogram
  5619. * 1000 - For 1sec interval CCA histogram
  5620. * 0xFFFFFFFF - For Cumulative CCA Stats
  5621. */
  5622. A_UINT32 collection_interval;
  5623. /**
  5624. * This will be followed by an array which contains the CCA stats
  5625. * collected in the last N intervals,
  5626. * if the indication is for last N intervals CCA stats.
  5627. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5628. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5629. */
  5630. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5631. } htt_pdev_cca_stats_hist_tlv;
  5632. typedef struct {
  5633. htt_tlv_hdr_t tlv_hdr;
  5634. /** The channel number on which these stats were collected */
  5635. A_UINT32 chan_num;
  5636. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5637. A_UINT32 num_records;
  5638. /**
  5639. * Bit map of valid CCA counters
  5640. * Bit0 - tx_frame_usec
  5641. * Bit1 - rx_frame_usec
  5642. * Bit2 - rx_clear_usec
  5643. * Bit3 - my_rx_frame_usec
  5644. * bit4 - usec_cnt
  5645. * Bit5 - med_rx_idle_usec
  5646. * Bit6 - med_tx_idle_global_usec
  5647. * Bit7 - cca_obss_usec
  5648. *
  5649. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5650. */
  5651. A_UINT32 valid_cca_counters_bitmap;
  5652. /** Indicates the stats collection interval
  5653. * Valid Values:
  5654. * 100 - For the 100ms interval CCA stats histogram
  5655. * 1000 - For 1sec interval CCA histogram
  5656. * 0xFFFFFFFF - For Cumulative CCA Stats
  5657. */
  5658. A_UINT32 collection_interval;
  5659. /**
  5660. * This will be followed by an array which contains the CCA stats
  5661. * collected in the last N intervals,
  5662. * if the indication is for last N intervals CCA stats.
  5663. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5664. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5665. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5666. */
  5667. } htt_pdev_cca_stats_hist_v1_tlv;
  5668. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000000f
  5669. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  5670. #define HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_M 0x0000fff0
  5671. #define HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_S 4
  5672. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  5673. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  5674. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  5675. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  5676. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  5677. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  5678. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  5679. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  5680. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  5681. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  5682. do { \
  5683. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  5684. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  5685. } while (0)
  5686. #define HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_GET(_var) \
  5687. (((_var) & HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_M) >> \
  5688. HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_S)
  5689. #define HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_SET(_var, _val) \
  5690. do { \
  5691. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT, _val); \
  5692. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BTWT_PEER_CNT_S)); \
  5693. } while (0)
  5694. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  5695. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  5696. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  5697. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  5698. do { \
  5699. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  5700. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  5701. } while (0)
  5702. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  5703. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  5704. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  5705. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  5706. do { \
  5707. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  5708. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  5709. } while (0)
  5710. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  5711. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  5712. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  5713. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  5714. do { \
  5715. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  5716. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  5717. } while (0)
  5718. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  5719. typedef struct {
  5720. htt_tlv_hdr_t tlv_hdr;
  5721. A_UINT32 vdev_id;
  5722. htt_mac_addr peer_mac;
  5723. A_UINT32 flow_id_flags;
  5724. /**
  5725. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  5726. * not initiated by host
  5727. */
  5728. A_UINT32 dialog_id;
  5729. A_UINT32 wake_dura_us;
  5730. A_UINT32 wake_intvl_us;
  5731. A_UINT32 sp_offset_us;
  5732. } htt_pdev_stats_twt_session_tlv;
  5733. typedef struct {
  5734. htt_tlv_hdr_t tlv_hdr;
  5735. A_UINT32 pdev_id;
  5736. A_UINT32 num_sessions;
  5737. htt_pdev_stats_twt_session_tlv twt_session[1];
  5738. } htt_pdev_stats_twt_sessions_tlv;
  5739. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  5740. * TLV_TAGS:
  5741. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  5742. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  5743. */
  5744. /* NOTE:
  5745. * This structure is for documentation, and cannot be safely used directly.
  5746. * Instead, use the constituent TLV structures to fill/parse.
  5747. */
  5748. typedef struct {
  5749. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  5750. } htt_pdev_twt_sessions_stats_t;
  5751. typedef enum {
  5752. /* Global link descriptor queued in REO */
  5753. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  5754. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  5755. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  5756. /*Number of queue descriptors of this aging group */
  5757. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  5758. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  5759. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  5760. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  5761. /* Total number of MSDUs buffered in AC */
  5762. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  5763. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  5764. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  5765. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  5766. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  5767. } htt_rx_reo_resource_sample_id_enum;
  5768. typedef struct {
  5769. htt_tlv_hdr_t tlv_hdr;
  5770. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  5771. /** htt_rx_reo_debug_sample_id_enum */
  5772. A_UINT32 sample_id;
  5773. /** Max value of all samples */
  5774. A_UINT32 total_max;
  5775. /** Average value of total samples */
  5776. A_UINT32 total_avg;
  5777. /** Num of samples including both zeros and non zeros ones*/
  5778. A_UINT32 total_sample;
  5779. /** Average value of all non zeros samples */
  5780. A_UINT32 non_zeros_avg;
  5781. /** Num of non zeros samples */
  5782. A_UINT32 non_zeros_sample;
  5783. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  5784. A_UINT32 last_non_zeros_max;
  5785. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  5786. A_UINT32 last_non_zeros_min;
  5787. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  5788. A_UINT32 last_non_zeros_avg;
  5789. /** Num of last non zero samples */
  5790. A_UINT32 last_non_zeros_sample;
  5791. } htt_rx_reo_resource_stats_tlv_v;
  5792. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  5793. * TLV_TAGS:
  5794. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  5795. */
  5796. /* NOTE:
  5797. * This structure is for documentation, and cannot be safely used directly.
  5798. * Instead, use the constituent TLV structures to fill/parse.
  5799. */
  5800. typedef struct {
  5801. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  5802. } htt_soc_reo_resource_stats_t;
  5803. /* == TX SOUNDING STATS == */
  5804. /* config_param0 */
  5805. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  5806. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  5807. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  5808. typedef enum {
  5809. /* Implicit beamforming stats */
  5810. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  5811. /* Single user short inter frame sequence steer stats */
  5812. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  5813. /* Single user random back off steer stats */
  5814. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  5815. /* Multi user short inter frame sequence steer stats */
  5816. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  5817. /* Multi user random back off steer stats */
  5818. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  5819. /* For backward compatibility new modes cannot be added */
  5820. HTT_TXBF_MAX_NUM_OF_MODES = 5
  5821. } htt_txbf_sound_steer_modes;
  5822. typedef enum {
  5823. HTT_TX_AC_SOUNDING_MODE = 0,
  5824. HTT_TX_AX_SOUNDING_MODE = 1,
  5825. HTT_TX_BE_SOUNDING_MODE = 2,
  5826. HTT_TX_CMN_SOUNDING_MODE = 3,
  5827. HTT_TX_CV_CORR_MODE = 4,
  5828. } htt_stats_sounding_tx_mode;
  5829. #define HTT_TX_CV_CORR_MAX_NUM_COLUMNS 8
  5830. typedef struct {
  5831. htt_tlv_hdr_t tlv_hdr;
  5832. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5833. /* Counts number of soundings for all steering modes in each bw */
  5834. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5835. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5836. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5837. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5838. /**
  5839. * The sounding array is a 2-D array stored as an 1-D array of
  5840. * A_UINT32. The stats for a particular user/bw combination is
  5841. * referenced with the following:
  5842. *
  5843. * sounding[(user* max_bw) + bw]
  5844. *
  5845. * ... where max_bw == 4 for 160mhz
  5846. */
  5847. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5848. /* cv upload handler stats */
  5849. /** total times CV nc mismatched */
  5850. A_UINT32 cv_nc_mismatch_err;
  5851. /** total times CV has FCS error */
  5852. A_UINT32 cv_fcs_err;
  5853. /** total times CV has invalid NSS index */
  5854. A_UINT32 cv_frag_idx_mismatch;
  5855. /** total times CV has invalid SW peer ID */
  5856. A_UINT32 cv_invalid_peer_id;
  5857. /** total times CV rejected because TXBF is not setup in peer */
  5858. A_UINT32 cv_no_txbf_setup;
  5859. /** total times CV expired while in updating state */
  5860. A_UINT32 cv_expiry_in_update;
  5861. /** total times Pkt b/w exceeding the cbf_bw */
  5862. A_UINT32 cv_pkt_bw_exceed;
  5863. /** total times CV DMA not completed */
  5864. A_UINT32 cv_dma_not_done_err;
  5865. /** total times CV update to peer failed */
  5866. A_UINT32 cv_update_failed;
  5867. /* cv query stats */
  5868. /** total times CV query happened */
  5869. A_UINT32 cv_total_query;
  5870. /** total pattern based CV query */
  5871. A_UINT32 cv_total_pattern_query;
  5872. /** total BW based CV query */
  5873. A_UINT32 cv_total_bw_query;
  5874. /** incorrect encoding in CV flags */
  5875. A_UINT32 cv_invalid_bw_coding;
  5876. /** forced sounding enabled for the peer */
  5877. A_UINT32 cv_forced_sounding;
  5878. /** standalone sounding sequence on-going */
  5879. A_UINT32 cv_standalone_sounding;
  5880. /** NC of available CV lower than expected */
  5881. A_UINT32 cv_nc_mismatch;
  5882. /** feedback type different from expected */
  5883. A_UINT32 cv_fb_type_mismatch;
  5884. /** CV BW not equal to expected BW for OFDMA */
  5885. A_UINT32 cv_ofdma_bw_mismatch;
  5886. /** CV BW not greater than or equal to expected BW */
  5887. A_UINT32 cv_bw_mismatch;
  5888. /** CV pattern not matching with the expected pattern */
  5889. A_UINT32 cv_pattern_mismatch;
  5890. /** CV available is of different preamble type than expected. */
  5891. A_UINT32 cv_preamble_mismatch;
  5892. /** NR of available CV is lower than expected. */
  5893. A_UINT32 cv_nr_mismatch;
  5894. /** CV in use count has exceeded threshold and cannot be used further. */
  5895. A_UINT32 cv_in_use_cnt_exceeded;
  5896. /** A valid CV has been found. */
  5897. A_UINT32 cv_found;
  5898. /** No valid CV was found. */
  5899. A_UINT32 cv_not_found;
  5900. /** Sounding per user in 320MHz bandwidth */
  5901. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5902. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5903. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5904. /* This part can be used for new counters added for CV query/upload. */
  5905. /** non-trigger based ranging sequence on-going */
  5906. A_UINT32 cv_ntbr_sounding;
  5907. /** CV found, but upload is in progress. */
  5908. A_UINT32 cv_found_upload_in_progress;
  5909. /** Expired CV found during query. */
  5910. A_UINT32 cv_expired_during_query;
  5911. /** total times CV dma timeout happened */
  5912. A_UINT32 cv_dma_timeout_error;
  5913. /** total times CV bufs uploaded for IBF case */
  5914. A_UINT32 cv_buf_ibf_uploads;
  5915. /** total times CV bufs uploaded for EBF case */
  5916. A_UINT32 cv_buf_ebf_uploads;
  5917. /** total times CV bufs received from IPC ring */
  5918. A_UINT32 cv_buf_received;
  5919. /** total times CV bufs fed back to the IPC ring */
  5920. A_UINT32 cv_buf_fed_back;
  5921. /** Total times CV query happened for IBF case */
  5922. A_UINT32 cv_total_query_ibf;
  5923. /** A valid CV has been found for IBF case */
  5924. A_UINT32 cv_found_ibf;
  5925. /** A valid CV has not been found for IBF case */
  5926. A_UINT32 cv_not_found_ibf;
  5927. /** Expired CV found during query for IBF case */
  5928. A_UINT32 cv_expired_during_query_ibf;
  5929. /** Total number of times adaptive sounding logic has been queried */
  5930. A_UINT32 adaptive_snd_total_query;
  5931. /**
  5932. * Total number of times adaptive sounding mcs drop has been computed
  5933. * and recorded.
  5934. */
  5935. A_UINT32 adaptive_snd_total_mcs_drop[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  5936. /** Total number of times adaptive sounding logic kicked in */
  5937. A_UINT32 adaptive_snd_kicked_in;
  5938. /** Total number of times we switched back to normal sounding interval */
  5939. A_UINT32 adaptive_snd_back_to_default;
  5940. /**
  5941. * Below are CV correlation feature related stats.
  5942. * This feature is used for DL MU MIMO, but is not available
  5943. * from certain legacy targets.
  5944. */
  5945. /** number of CV Correlation triggers for online mode */
  5946. A_UINT32 cv_corr_trigger_online_mode;
  5947. /** number of CV Correlation triggers for offline mode */
  5948. A_UINT32 cv_corr_trigger_offline_mode;
  5949. /** number of CV Correlation triggers for hybrid mode */
  5950. A_UINT32 cv_corr_trigger_hybrid_mode;
  5951. /** number of CV Correlation triggers with computation level 0 */
  5952. A_UINT32 cv_corr_trigger_computation_level_0;
  5953. /** number of CV Correlation triggers with computation level 1 */
  5954. A_UINT32 cv_corr_trigger_computation_level_1;
  5955. /** number of CV Correlation triggers with computation level 2 */
  5956. A_UINT32 cv_corr_trigger_computation_level_2;
  5957. /** number of users for which CV Correlation was triggered */
  5958. A_UINT32 cv_corr_trigger_num_users[HTT_TX_CV_CORR_MAX_NUM_COLUMNS];
  5959. /** number of streams for which CV Correlation was triggered */
  5960. A_UINT32 cv_corr_trigger_num_streams[HTT_TX_CV_CORR_MAX_NUM_COLUMNS];
  5961. /** number of CV Correlation buffers received through IPC tickle */
  5962. A_UINT32 cv_corr_upload_total_buf_received;
  5963. /** number of CV Correlation buffers fed back to the IPC ring */
  5964. A_UINT32 cv_corr_upload_total_buf_fed_back;
  5965. /** number of CV Correlation buffers for which processing failed */
  5966. A_UINT32 cv_corr_upload_total_processing_failed;
  5967. /**
  5968. * number of CV Correlation buffers for which processing failed,
  5969. * due to no users being present in parsed buffer
  5970. */
  5971. A_UINT32 cv_corr_upload_failed_total_users_zero;
  5972. /**
  5973. * number of CV Correlation buffers for which processing failed,
  5974. * due to number of users present in parsed buffer exceeded
  5975. * CV_CORR_MAX_NUM_COLUMNS
  5976. */
  5977. A_UINT32 cv_corr_upload_failed_total_users_exceeded;
  5978. /**
  5979. * number of CV Correlation buffers for which processing failed,
  5980. * due to peer pointer for parsed peer not available
  5981. */
  5982. A_UINT32 cv_corr_upload_failed_peer_not_found;
  5983. /**
  5984. * number of CV Correlation buffers for which processing encountered,
  5985. * Nss of peer exceeding SCHED_ALGO_MAX_SUPPORTED_MUMIMO_NSS
  5986. */
  5987. A_UINT32 cv_corr_upload_user_nss_exceeded;
  5988. /**
  5989. * number of CV Correlation buffers for which processing encountered,
  5990. * invalid reverse look up index for fetching CV correlation results
  5991. */
  5992. A_UINT32 cv_corr_upload_invalid_lookup_index;
  5993. /** number of users present in uploaded CV Correlation results buffer */
  5994. A_UINT32 cv_corr_upload_total_num_users[HTT_TX_CV_CORR_MAX_NUM_COLUMNS];
  5995. /** number of streams present in uploaded CV Correlation results buffer */
  5996. A_UINT32 cv_corr_upload_total_num_streams[HTT_TX_CV_CORR_MAX_NUM_COLUMNS];
  5997. } htt_tx_sounding_stats_tlv;
  5998. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5999. * TLV_TAGS:
  6000. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  6001. */
  6002. /* NOTE:
  6003. * This structure is for documentation, and cannot be safely used directly.
  6004. * Instead, use the constituent TLV structures to fill/parse.
  6005. */
  6006. typedef struct {
  6007. htt_tx_sounding_stats_tlv sounding_tlv;
  6008. } htt_tx_sounding_stats_t;
  6009. typedef struct {
  6010. htt_tlv_hdr_t tlv_hdr;
  6011. A_UINT32 num_obss_tx_ppdu_success;
  6012. A_UINT32 num_obss_tx_ppdu_failure;
  6013. /** num_sr_tx_transmissions:
  6014. * Counter of TX done by aborting other BSS RX with spatial reuse
  6015. * (for cases where rx RSSI from other BSS is below the packet-detection
  6016. * threshold for doing spatial reuse)
  6017. */
  6018. union {
  6019. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  6020. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  6021. };
  6022. union {
  6023. /**
  6024. * Count the number of times the RSSI from an other-BSS signal
  6025. * is below the spatial reuse power threshold, thus providing an
  6026. * opportunity for spatial reuse since OBSS interference will be
  6027. * inconsequential.
  6028. */
  6029. A_UINT32 num_spatial_reuse_opportunities;
  6030. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  6031. * This old name has been deprecated because it does not
  6032. * clearly and accurately reflect the information stored within
  6033. * this field.
  6034. * Use the new name (num_spatial_reuse_opportunities) instead of
  6035. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  6036. */
  6037. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  6038. };
  6039. /**
  6040. * Count of number of times OBSS frames were aborted and non-SRG
  6041. * opportunities were created. Non-SRG opportunities are created when
  6042. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  6043. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  6044. * allow non-SRG TX.
  6045. */
  6046. A_UINT32 num_non_srg_opportunities;
  6047. /**
  6048. * Count of number of times TX PPDU were transmitted using non-SRG
  6049. * opportunities created. Incoming OBSS frame RSSI is compared with per
  6050. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  6051. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  6052. * transmission happens.
  6053. */
  6054. A_UINT32 num_non_srg_ppdu_tried;
  6055. /**
  6056. * Count of number of times non-SRG based TX transmissions were successful
  6057. */
  6058. A_UINT32 num_non_srg_ppdu_success;
  6059. /**
  6060. * Count of number of times OBSS frames were aborted and SRG opportunities
  6061. * were created. Srg opportunities are created when incoming OBSS RSSI
  6062. * is less than the global configured SRG RSSI threshold and SRC OBSS
  6063. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  6064. * registers allow SRG TX.
  6065. */
  6066. A_UINT32 num_srg_opportunities;
  6067. /**
  6068. * Count of number of times TX PPDU were transmitted using SRG
  6069. * opportunities created.
  6070. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  6071. * threshold configured in each PPDU.
  6072. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  6073. * then SRG transmission happens.
  6074. */
  6075. A_UINT32 num_srg_ppdu_tried;
  6076. /**
  6077. * Count of number of times SRG based TX transmissions were successful
  6078. */
  6079. A_UINT32 num_srg_ppdu_success;
  6080. /**
  6081. * Count of number of times PSR opportunities were created by aborting
  6082. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  6083. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  6084. * based spatial reuse.
  6085. */
  6086. A_UINT32 num_psr_opportunities;
  6087. /**
  6088. * Count of number of times TX PPDU were transmitted using PSR
  6089. * opportunities created.
  6090. */
  6091. A_UINT32 num_psr_ppdu_tried;
  6092. /**
  6093. * Count of number of times PSR based TX transmissions were successful.
  6094. */
  6095. A_UINT32 num_psr_ppdu_success;
  6096. /**
  6097. * Count of number of times TX PPDU per access category were transmitted
  6098. * using non-SRG opportunities created.
  6099. */
  6100. A_UINT32 num_non_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  6101. /**
  6102. * Count of number of times non-SRG based TX transmissions per access
  6103. * category were successful
  6104. */
  6105. A_UINT32 num_non_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  6106. /**
  6107. * Count of number of times TX PPDU per access category were transmitted
  6108. * using SRG opportunities created.
  6109. */
  6110. A_UINT32 num_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  6111. /**
  6112. * Count of number of times SRG based TX transmissions per access
  6113. * category were successful
  6114. */
  6115. A_UINT32 num_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  6116. /**
  6117. * Count of number of times ppdu was flushed due to ongoing OBSS
  6118. * frame duration value lesser than minimum required frame duration.
  6119. */
  6120. A_UINT32 num_obss_min_duration_check_flush_cnt;
  6121. /**
  6122. * Count of number of times ppdu was flushed due to ppdu duration
  6123. * exceeding aborted OBSS frame duration
  6124. */
  6125. A_UINT32 num_sr_ppdu_abort_flush_cnt;
  6126. } htt_pdev_obss_pd_stats_tlv;
  6127. /* NOTE:
  6128. * This structure is for documentation, and cannot be safely used directly.
  6129. * Instead, use the constituent TLV structures to fill/parse.
  6130. */
  6131. typedef struct {
  6132. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  6133. } htt_pdev_obss_pd_stats_t;
  6134. typedef struct {
  6135. htt_tlv_hdr_t tlv_hdr;
  6136. A_UINT32 pdev_id;
  6137. A_UINT32 current_head_idx;
  6138. A_UINT32 current_tail_idx;
  6139. A_UINT32 num_htt_msgs_sent;
  6140. /**
  6141. * Time in milliseconds for which the ring has been in
  6142. * its current backpressure condition
  6143. */
  6144. A_UINT32 backpressure_time_ms;
  6145. /** backpressure_hist -
  6146. * histogram showing how many times different degrees of backpressure
  6147. * duration occurred:
  6148. * Index 0 indicates the number of times ring was
  6149. * continuously in backpressure state for 100 - 200ms.
  6150. * Index 1 indicates the number of times ring was
  6151. * continuously in backpressure state for 200 - 300ms.
  6152. * Index 2 indicates the number of times ring was
  6153. * continuously in backpressure state for 300 - 400ms.
  6154. * Index 3 indicates the number of times ring was
  6155. * continuously in backpressure state for 400 - 500ms.
  6156. * Index 4 indicates the number of times ring was
  6157. * continuously in backpressure state beyond 500ms.
  6158. */
  6159. A_UINT32 backpressure_hist[5];
  6160. } htt_ring_backpressure_stats_tlv;
  6161. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  6162. * TLV_TAGS:
  6163. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  6164. */
  6165. /* NOTE:
  6166. * This structure is for documentation, and cannot be safely used directly.
  6167. * Instead, use the constituent TLV structures to fill/parse.
  6168. */
  6169. typedef struct {
  6170. htt_sring_cmn_tlv cmn_tlv;
  6171. struct {
  6172. htt_stats_string_tlv sring_str_tlv;
  6173. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  6174. } r[1]; /* variable-length array */
  6175. } htt_ring_backpressure_stats_t;
  6176. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  6177. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  6178. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  6179. typedef struct {
  6180. htt_tlv_hdr_t tlv_hdr;
  6181. /** print_header:
  6182. * This field suggests whether the host should print a header when
  6183. * displaying the TLV (because this is the first latency_prof_stats
  6184. * TLV within a series), or if only the TLV contents should be displayed
  6185. * without a header (because this is not the first TLV within the series).
  6186. */
  6187. A_UINT32 print_header;
  6188. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  6189. /** number of data values included in the tot sum */
  6190. A_UINT32 cnt;
  6191. /** time in us */
  6192. A_UINT32 min;
  6193. /** time in us */
  6194. A_UINT32 max;
  6195. A_UINT32 last;
  6196. /** time in us */
  6197. A_UINT32 tot;
  6198. /** time in us */
  6199. A_UINT32 avg;
  6200. /** hist_intvl:
  6201. * Histogram interval, i.e. the latency range covered by each
  6202. * bin of the histogram, in microsecond units.
  6203. * hist[0] counts how many latencies were between 0 to hist_intvl
  6204. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  6205. * hist[2] counts how many latencies were more than 2*hist_intvl
  6206. */
  6207. A_UINT32 hist_intvl;
  6208. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  6209. /** max page faults in any 1 sampling window */
  6210. A_UINT32 page_fault_max;
  6211. /** summed over all sampling windows */
  6212. A_UINT32 page_fault_total;
  6213. /** ignored_latency_count:
  6214. * ignore some of profile latency to avoid avg skewing
  6215. */
  6216. A_UINT32 ignored_latency_count;
  6217. /** interrupts_max: max interrupts within any single sampling window */
  6218. A_UINT32 interrupts_max;
  6219. /** interrupts_hist: histogram of interrupt rate
  6220. * bin0 contains the number of sampling windows that had 0 interrupts,
  6221. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  6222. * bin2 contains the number of sampling windows that had > 4 interrupts
  6223. */
  6224. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  6225. } htt_latency_prof_stats_tlv;
  6226. typedef struct {
  6227. htt_tlv_hdr_t tlv_hdr;
  6228. /** duration:
  6229. * Time period over which counts were gathered, units = microseconds.
  6230. */
  6231. A_UINT32 duration;
  6232. A_UINT32 tx_msdu_cnt;
  6233. A_UINT32 tx_mpdu_cnt;
  6234. A_UINT32 tx_ppdu_cnt;
  6235. A_UINT32 rx_msdu_cnt;
  6236. A_UINT32 rx_mpdu_cnt;
  6237. } htt_latency_prof_ctx_tlv;
  6238. typedef struct {
  6239. htt_tlv_hdr_t tlv_hdr;
  6240. /** count of enabled profiles */
  6241. A_UINT32 prof_enable_cnt;
  6242. } htt_latency_prof_cnt_tlv;
  6243. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  6244. * TLV_TAGS:
  6245. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  6246. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  6247. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  6248. */
  6249. /* NOTE:
  6250. * This structure is for documentation, and cannot be safely used directly.
  6251. * Instead, use the constituent TLV structures to fill/parse.
  6252. */
  6253. typedef struct {
  6254. htt_latency_prof_stats_tlv latency_prof_stat;
  6255. htt_latency_prof_ctx_tlv latency_ctx_stat;
  6256. htt_latency_prof_cnt_tlv latency_cnt_stat;
  6257. } htt_soc_latency_stats_t;
  6258. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  6259. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  6260. #define HTT_RX_SQUARE_INDEX 6
  6261. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  6262. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  6263. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  6264. * TLV_TAGS:
  6265. * - HTT_STATS_RX_FSE_STATS_TAG
  6266. */
  6267. typedef struct {
  6268. htt_tlv_hdr_t tlv_hdr;
  6269. /**
  6270. * Number of times host requested for fse enable/disable
  6271. */
  6272. A_UINT32 fse_enable_cnt;
  6273. A_UINT32 fse_disable_cnt;
  6274. /**
  6275. * Number of times host requested for fse cache invalidation
  6276. * individual entries or full cache
  6277. */
  6278. A_UINT32 fse_cache_invalidate_entry_cnt;
  6279. A_UINT32 fse_full_cache_invalidate_cnt;
  6280. /**
  6281. * Cache hits count will increase if there is a matching flow in the cache
  6282. * There is no register for cache miss but the number of cache misses can
  6283. * be calculated as
  6284. * cache miss = (num_searches - cache_hits)
  6285. * Thus, there is no need to have a separate variable for cache misses.
  6286. * Num searches is flow search times done in the cache.
  6287. */
  6288. A_UINT32 fse_num_cache_hits_cnt;
  6289. A_UINT32 fse_num_searches_cnt;
  6290. /**
  6291. * Cache Occupancy holds 2 types of values: Peak and Current.
  6292. * 10 bins are used to keep track of peak occupancy.
  6293. * 8 of these bins represent ranges of values, while the first and last
  6294. * bins represent the extreme cases of the cache being completely empty
  6295. * or completely full.
  6296. * For the non-extreme bins, the number of cache occupancy values per
  6297. * bin is the maximum cache occupancy (128), divided by the number of
  6298. * non-extreme bins (8), so 128/8 = 16 values per bin.
  6299. * The range of values for each histogram bins is specified below:
  6300. * Bin0 = Counter increments when cache occupancy is empty
  6301. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  6302. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  6303. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  6304. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  6305. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  6306. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  6307. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  6308. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  6309. * Bin9 = Counter increments when cache occupancy is equal to 128
  6310. * The above histogram bin definitions apply to both the peak-occupancy
  6311. * histogram and the current-occupancy histogram.
  6312. *
  6313. * @fse_cache_occupancy_peak_cnt:
  6314. * Array records periodically PEAK cache occupancy values.
  6315. * Peak Occupancy will increment only if it is greater than current
  6316. * occupancy value.
  6317. *
  6318. * @fse_cache_occupancy_curr_cnt:
  6319. * Array records periodically current cache occupancy value.
  6320. * Current Cache occupancy always holds instant snapshot of
  6321. * current number of cache entries.
  6322. **/
  6323. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  6324. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  6325. /**
  6326. * Square stat is sum of squares of cache occupancy to better understand
  6327. * any variation/deviation within each cache set, over a given time-window.
  6328. *
  6329. * Square stat is calculated this way:
  6330. * Square = SUM(Squares of all Occupancy in a Set) / 8
  6331. * The cache has 16-way set associativity, so the occupancy of a
  6332. * set can vary from 0 to 16. There are 8 sets within the cache.
  6333. * Therefore, the minimum possible square value is 0, and the maximum
  6334. * possible square value is (8*16^2) / 8 = 256.
  6335. *
  6336. * 6 bins are used to keep track of square stats:
  6337. * Bin0 = increments when square of current cache occupancy is zero
  6338. * Bin1 = increments when square of current cache occupancy is within
  6339. * [1 to 50]
  6340. * Bin2 = increments when square of current cache occupancy is within
  6341. * [51 to 100]
  6342. * Bin3 = increments when square of current cache occupancy is within
  6343. * [101 to 200]
  6344. * Bin4 = increments when square of current cache occupancy is within
  6345. * [201 to 255]
  6346. * Bin5 = increments when square of current cache occupancy is 256
  6347. */
  6348. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  6349. /**
  6350. * Search stats has 2 types of values: Peak Pending and Number of
  6351. * Search Pending.
  6352. * GSE command ring for FSE can hold maximum of 5 Pending searches
  6353. * at any given time.
  6354. *
  6355. * 4 bins are used to keep track of search stats:
  6356. * Bin0 = Counter increments when there are NO pending searches
  6357. * (For peak, it will be number of pending searches greater
  6358. * than GSE command ring FIFO outstanding requests.
  6359. * For Search Pending, it will be number of pending search
  6360. * inside GSE command ring FIFO.)
  6361. * Bin1 = Counter increments when number of pending searches are within
  6362. * [1 to 2]
  6363. * Bin2 = Counter increments when number of pending searches are within
  6364. * [3 to 4]
  6365. * Bin3 = Counter increments when number of pending searches are
  6366. * greater/equal to [ >= 5]
  6367. */
  6368. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  6369. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  6370. } htt_rx_fse_stats_tlv;
  6371. /* NOTE:
  6372. * This structure is for documentation, and cannot be safely used directly.
  6373. * Instead, use the constituent TLV structures to fill/parse.
  6374. */
  6375. typedef struct {
  6376. htt_rx_fse_stats_tlv rx_fse_stats;
  6377. } htt_rx_fse_stats_t;
  6378. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  6379. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  6380. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  6381. typedef struct {
  6382. htt_tlv_hdr_t tlv_hdr;
  6383. /** SU TxBF TX MCS stats */
  6384. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6385. /** Implicit BF TX MCS stats */
  6386. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6387. /** Open loop TX MCS stats */
  6388. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6389. /** SU TxBF TX NSS stats */
  6390. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6391. /** Implicit BF TX NSS stats */
  6392. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6393. /** Open loop TX NSS stats */
  6394. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6395. /** SU TxBF TX BW stats */
  6396. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6397. /** Implicit BF TX BW stats */
  6398. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6399. /** Open loop TX BW stats */
  6400. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6401. /** Legacy and OFDM TX rate stats */
  6402. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  6403. /** SU TxBF TX BW stats */
  6404. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6405. /** Implicit BF TX BW stats */
  6406. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6407. /** Open loop TX BW stats */
  6408. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6409. /** Txbf flag reason stats */
  6410. A_UINT32 txbf_flag_set_mu_mode;
  6411. A_UINT32 txbf_flag_set_final_status;
  6412. A_UINT32 txbf_flag_not_set_verified_txbf_mode;
  6413. A_UINT32 txbf_flag_not_set_disable_p2p_access;
  6414. A_UINT32 txbf_flag_not_set_max_nss_reached_in_he160;
  6415. A_UINT32 txbf_flag_not_set_disable_ul_dl_ofdma;
  6416. A_UINT32 txbf_flag_not_set_mcs_threshold_value;
  6417. A_UINT32 txbf_flag_not_set_final_status;
  6418. } htt_tx_pdev_txbf_rate_stats_tlv;
  6419. typedef enum {
  6420. HTT_STATS_RC_MODE_DLSU = 0,
  6421. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  6422. HTT_STATS_RC_MODE_DLOFDMA = 2,
  6423. HTT_STATS_RC_MODE_ULMUMIMO = 3,
  6424. HTT_STATS_RC_MODE_ULOFDMA = 4,
  6425. } htt_stats_rc_mode;
  6426. typedef struct {
  6427. A_UINT32 ppdus_tried;
  6428. A_UINT32 ppdus_ack_failed;
  6429. A_UINT32 mpdus_tried;
  6430. A_UINT32 mpdus_failed;
  6431. } htt_tx_rate_stats_t;
  6432. typedef enum {
  6433. HTT_RC_MODE_SU_OL,
  6434. HTT_RC_MODE_SU_BF,
  6435. HTT_RC_MODE_MU1_INTF,
  6436. HTT_RC_MODE_MU2_INTF,
  6437. HTT_Rc_MODE_MU3_INTF,
  6438. HTT_RC_MODE_MU4_INTF,
  6439. HTT_RC_MODE_MU5_INTF,
  6440. HTT_RC_MODE_MU6_INTF,
  6441. HTT_RC_MODE_MU7_INTF,
  6442. HTT_RC_MODE_2D_COUNT,
  6443. } HTT_RC_MODE;
  6444. typedef enum {
  6445. HTT_STATS_RU_TYPE_INVALID = 0,
  6446. HTT_STATS_RU_TYPE_SINGLE_RU_ONLY = 1,
  6447. HTT_STATS_RU_TYPE_SINGLE_AND_MULTI_RU = 2,
  6448. } htt_stats_ru_type;
  6449. typedef struct {
  6450. htt_tlv_hdr_t tlv_hdr;
  6451. /** HTT_STATS_RC_MODE_XX */
  6452. A_UINT32 rc_mode;
  6453. A_UINT32 last_probed_mcs;
  6454. A_UINT32 last_probed_nss;
  6455. A_UINT32 last_probed_bw;
  6456. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  6457. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6458. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6459. /** 320MHz extension for PER */
  6460. htt_tx_rate_stats_t per_bw320;
  6461. A_UINT32 probe_cnt_per_rcmode[HTT_RC_MODE_2D_COUNT];
  6462. htt_stats_ru_type ru_type; /* refer to htt_stats_ru_type */
  6463. htt_tx_rate_stats_t per_ru[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  6464. } htt_tx_rate_stats_per_tlv;
  6465. /* NOTE:
  6466. * This structure is for documentation, and cannot be safely used directly.
  6467. * Instead, use the constituent TLV structures to fill/parse.
  6468. */
  6469. typedef struct {
  6470. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  6471. } htt_pdev_txbf_rate_stats_t;
  6472. typedef struct {
  6473. htt_tx_rate_stats_per_tlv per_stats;
  6474. } htt_tx_pdev_per_stats_t;
  6475. typedef enum {
  6476. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  6477. HTT_ULTRIG_PSPOLL_TRIGGER,
  6478. HTT_ULTRIG_UAPSD_TRIGGER,
  6479. HTT_ULTRIG_11AX_TRIGGER,
  6480. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  6481. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  6482. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  6483. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  6484. typedef enum {
  6485. HTT_11AX_TRIGGER_BASIC_E = 0,
  6486. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  6487. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  6488. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  6489. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  6490. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  6491. HTT_11AX_TRIGGER_BQRP_E = 6,
  6492. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  6493. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  6494. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  6495. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  6496. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  6497. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  6498. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  6499. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  6500. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  6501. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  6502. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  6503. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  6504. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  6505. /* Actual resp type sent by STA for trigger
  6506. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  6507. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  6508. /* Counter for MCS 0-13 */
  6509. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  6510. /* Counters BW 20,40,80,160,320 */
  6511. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  6512. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  6513. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  6514. * TLV_TAGS:
  6515. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  6516. */
  6517. typedef struct {
  6518. htt_tlv_hdr_t tlv_hdr;
  6519. A_UINT32 pdev_id;
  6520. /**
  6521. * Trigger Type reported by HWSCH on RX reception
  6522. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  6523. */
  6524. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  6525. /**
  6526. * 11AX Trigger Type on RX reception
  6527. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  6528. */
  6529. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  6530. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  6531. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6532. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6533. /**
  6534. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  6535. * Super set of num_data_ppdu_responded_per_hwq,
  6536. * num_null_delimiters_responded_per_hwq
  6537. */
  6538. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  6539. /**
  6540. * Time interval between current time ms and last successful trigger RX
  6541. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  6542. */
  6543. A_UINT32 last_trig_rx_time_delta_ms;
  6544. /**
  6545. * Rate Statistics for UL OFDMA
  6546. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  6547. */
  6548. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6549. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6550. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6551. A_UINT32 ul_ofdma_tx_ldpc;
  6552. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6553. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  6554. A_UINT32 trig_based_ppdu_tx;
  6555. A_UINT32 rbo_based_ppdu_tx;
  6556. /** Switch MU EDCA to SU EDCA Count */
  6557. A_UINT32 mu_edca_to_su_edca_switch_count;
  6558. /** Num MU EDCA applied Count */
  6559. A_UINT32 num_mu_edca_param_apply_count;
  6560. /**
  6561. * Current MU EDCA Parameters for WMM ACs
  6562. * Mode - 0 - SU EDCA, 1- MU EDCA
  6563. */
  6564. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  6565. /** Contention Window minimum. Range: 1 - 10 */
  6566. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  6567. /** Contention Window maximum. Range: 1 - 10 */
  6568. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  6569. /** AIFS value - 0 -255 */
  6570. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  6571. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6572. } htt_sta_ul_ofdma_stats_tlv;
  6573. /* NOTE:
  6574. * This structure is for documentation, and cannot be safely used directly.
  6575. * Instead, use the constituent TLV structures to fill/parse.
  6576. */
  6577. typedef struct {
  6578. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  6579. } htt_sta_11ax_ul_stats_t;
  6580. typedef struct {
  6581. htt_tlv_hdr_t tlv_hdr;
  6582. /** No of Fine Timing Measurement frames transmitted successfully */
  6583. A_UINT32 tx_ftm_suc;
  6584. /**
  6585. * No of Fine Timing Measurement frames transmitted successfully
  6586. * after retry
  6587. */
  6588. A_UINT32 tx_ftm_suc_retry;
  6589. /** No of Fine Timing Measurement frames not transmitted successfully */
  6590. A_UINT32 tx_ftm_fail;
  6591. /**
  6592. * No of Fine Timing Measurement Request frames received,
  6593. * including initial, non-initial, and duplicates
  6594. */
  6595. A_UINT32 rx_ftmr_cnt;
  6596. /**
  6597. * No of duplicate Fine Timing Measurement Request frames received,
  6598. * including both initial and non-initial
  6599. */
  6600. A_UINT32 rx_ftmr_dup_cnt;
  6601. /** No of initial Fine Timing Measurement Request frames received */
  6602. A_UINT32 rx_iftmr_cnt;
  6603. /**
  6604. * No of duplicate initial Fine Timing Measurement Request frames received
  6605. */
  6606. A_UINT32 rx_iftmr_dup_cnt;
  6607. /** No of responder sessions rejected when initiator was active */
  6608. A_UINT32 initiator_active_responder_rejected_cnt;
  6609. /** Responder terminate count */
  6610. A_UINT32 responder_terminate_cnt;
  6611. A_UINT32 vdev_id;
  6612. } htt_vdev_rtt_resp_stats_tlv;
  6613. typedef struct {
  6614. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  6615. } htt_vdev_rtt_resp_stats_t;
  6616. typedef struct {
  6617. htt_tlv_hdr_t tlv_hdr;
  6618. A_UINT32 vdev_id;
  6619. /**
  6620. * No of Fine Timing Measurement request frames transmitted successfully
  6621. */
  6622. A_UINT32 tx_ftmr_cnt;
  6623. /**
  6624. * No of Fine Timing Measurement request frames not transmitted successfully
  6625. */
  6626. A_UINT32 tx_ftmr_fail;
  6627. /**
  6628. * No of Fine Timing Measurement request frames transmitted successfully
  6629. * after retry
  6630. */
  6631. A_UINT32 tx_ftmr_suc_retry;
  6632. /**
  6633. * No of Fine Timing Measurement frames received, including initial,
  6634. * non-initial, and duplicates
  6635. */
  6636. A_UINT32 rx_ftm_cnt;
  6637. /** Initiator Terminate count */
  6638. A_UINT32 initiator_terminate_cnt;
  6639. /** Debug count to check the Measurement request from host */
  6640. A_UINT32 tx_meas_req_count;
  6641. } htt_vdev_rtt_init_stats_tlv;
  6642. typedef struct {
  6643. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  6644. } htt_vdev_rtt_init_stats_t;
  6645. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  6646. * TLV_TAGS:
  6647. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  6648. */
  6649. /* NOTE:
  6650. * This structure is for documentation, and cannot be safely used directly.
  6651. * Instead, use the constituent TLV structures to fill/parse.
  6652. */
  6653. typedef struct {
  6654. htt_tlv_hdr_t tlv_hdr;
  6655. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  6656. A_UINT32 pktlog_lite_drop_cnt;
  6657. /** No of pktlog payloads that were dropped in TQM path */
  6658. A_UINT32 pktlog_tqm_drop_cnt;
  6659. /** No of pktlog ppdu stats payloads that were dropped */
  6660. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  6661. /** No of pktlog ppdu ctrl payloads that were dropped */
  6662. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  6663. /** No of pktlog sw events payloads that were dropped */
  6664. A_UINT32 pktlog_sw_events_drop_cnt;
  6665. } htt_pktlog_and_htt_ring_stats_tlv;
  6666. #define HTT_DLPAGER_STATS_MAX_HIST 10
  6667. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  6668. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  6669. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  6670. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  6671. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  6672. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  6673. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  6674. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  6675. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  6676. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  6677. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  6678. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  6679. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  6680. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  6681. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  6682. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6683. do { \
  6684. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  6685. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  6686. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  6687. } while (0)
  6688. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  6689. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  6690. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  6691. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6692. do { \
  6693. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  6694. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  6695. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  6696. } while (0)
  6697. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  6698. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  6699. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  6700. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  6701. do { \
  6702. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  6703. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  6704. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  6705. } while (0)
  6706. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  6707. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  6708. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  6709. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  6710. do { \
  6711. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  6712. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  6713. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  6714. } while (0)
  6715. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  6716. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  6717. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  6718. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  6719. do { \
  6720. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  6721. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  6722. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  6723. } while (0)
  6724. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  6725. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  6726. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  6727. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  6728. do { \
  6729. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  6730. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  6731. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  6732. } while (0)
  6733. enum {
  6734. HTT_STATS_PAGE_LOCKED = 0,
  6735. HTT_STATS_PAGE_UNLOCKED = 1,
  6736. HTT_STATS_NUM_PAGE_LOCK_STATES
  6737. };
  6738. /* dlPagerStats structure
  6739. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  6740. typedef struct{
  6741. /** msg_dword_1 bitfields:
  6742. * async_lock : 8,
  6743. * sync_lock : 8,
  6744. * reserved : 16;
  6745. */
  6746. A_UINT32 msg_dword_1;
  6747. /** mst_dword_2 bitfields:
  6748. * total_locked_pages : 16,
  6749. * total_free_pages : 16;
  6750. */
  6751. A_UINT32 msg_dword_2;
  6752. /** msg_dword_3 bitfields:
  6753. * last_locked_page_idx : 16,
  6754. * last_unlocked_page_idx : 16;
  6755. */
  6756. A_UINT32 msg_dword_3;
  6757. struct {
  6758. A_UINT32 page_num;
  6759. A_UINT32 num_of_pages;
  6760. /** timestamp is in microsecond units, from SoC timer clock */
  6761. A_UINT32 timestamp_lsbs;
  6762. A_UINT32 timestamp_msbs;
  6763. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  6764. } htt_dl_pager_stats_tlv;
  6765. /* NOTE:
  6766. * This structure is for documentation, and cannot be safely used directly.
  6767. * Instead, use the constituent TLV structures to fill/parse.
  6768. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  6769. * TLV_TAGS:
  6770. * - HTT_STATS_DLPAGER_STATS_TAG
  6771. */
  6772. typedef struct {
  6773. htt_tlv_hdr_t tlv_hdr;
  6774. htt_dl_pager_stats_tlv dl_pager_stats;
  6775. } htt_dlpager_stats_t;
  6776. /*======= PHY STATS ====================*/
  6777. /*
  6778. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  6779. * TLV_TAGS:
  6780. * - HTT_STATS_PHY_COUNTERS_TAG
  6781. * - HTT_STATS_PHY_STATS_TAG
  6782. */
  6783. #define HTT_MAX_RX_PKT_CNT 8
  6784. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  6785. #define HTT_MAX_PER_BLK_ERR_CNT 20
  6786. #define HTT_MAX_RX_OTA_ERR_CNT 14
  6787. #define HTT_MAX_RX_PKT_CNT_EXT 4
  6788. #define HTT_MAX_RX_PKT_CRC_PASS_CNT_EXT 4
  6789. #define HTT_MAX_RX_PKT_MU_CNT 14
  6790. #define HTT_MAX_TX_PKT_CNT 10
  6791. #define HTT_MAX_PHY_TX_ABORT_CNT 10
  6792. typedef enum {
  6793. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  6794. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  6795. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  6796. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  6797. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  6798. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  6799. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  6800. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  6801. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  6802. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  6803. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  6804. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  6805. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  6806. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  6807. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  6808. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  6809. } HTT_STATS_CHANNEL_FLAGS;
  6810. typedef enum {
  6811. HTT_STATS_RF_MODE_MIN = 0,
  6812. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  6813. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  6814. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  6815. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  6816. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  6817. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  6818. HTT_STATS_RF_MODE_INVALID = 0xff,
  6819. } HTT_STATS_RF_MODE;
  6820. typedef enum {
  6821. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  6822. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Triggered due to error */
  6823. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  6824. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  6825. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  6826. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Triggered due to band change */
  6827. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Triggered due to calibrations */
  6828. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  6829. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Triggered due to channel width change */
  6830. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Triggered due to warm reset we want to just restore calibrations */
  6831. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Triggered due to cold reset we want to just restore calibrations */
  6832. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Triggered due to phy warm reset we want to just restore calibrations */
  6833. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Triggered due to SSR Restart */
  6834. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  6835. /* 0x00004000, 0x00008000 reserved */
  6836. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  6837. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  6838. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  6839. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  6840. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Triggered due to phy warm reset we want to just restore calibrations */
  6841. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  6842. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset triggered due to NOC Address/Slave error originating at LMAC */
  6843. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  6844. } HTT_STATS_RESET_CAUSE;
  6845. typedef enum {
  6846. HTT_CHANNEL_RATE_FULL,
  6847. HTT_CHANNEL_RATE_HALF,
  6848. HTT_CHANNEL_RATE_QUARTER,
  6849. HTT_CHANNEL_RATE_COUNT
  6850. } HTT_CHANNEL_RATE;
  6851. typedef enum {
  6852. HTT_PHY_BW_IDX_20MHz = 0,
  6853. HTT_PHY_BW_IDX_40MHz = 1,
  6854. HTT_PHY_BW_IDX_80MHz = 2,
  6855. HTT_PHY_BW_IDX_80Plus80 = 3,
  6856. HTT_PHY_BW_IDX_160MHz = 4,
  6857. HTT_PHY_BW_IDX_10MHz = 5,
  6858. HTT_PHY_BW_IDX_5MHz = 6,
  6859. HTT_PHY_BW_IDX_165MHz = 7,
  6860. } HTT_PHY_BW_IDX;
  6861. typedef enum {
  6862. HTT_WHAL_CONFIG_NONE = 0x00000000,
  6863. HTT_WHAL_CONFIG_NF_WAR = 0x00000001,
  6864. HTT_WHAL_CONFIG_CAL_WAR = 0x00000002,
  6865. HTT_WHAL_CONFIG_DO_NF_CAL = 0x00000004,
  6866. HTT_WHAL_CONFIG_SET_WAIT_FOR_NF_CAL = 0x00000008,
  6867. HTT_WHAL_CONFIG_FORCED_TX_PWR = 0x00000010,
  6868. HTT_WHAL_CONFIG_FORCED_GAIN_IDX = 0x00000020,
  6869. HTT_WHAL_CONFIG_FORCED_PER_CHAIN = 0x00000040,
  6870. } HTT_WHAL_CONFIG;
  6871. typedef struct {
  6872. htt_tlv_hdr_t tlv_hdr;
  6873. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  6874. A_UINT32 rx_ofdma_timing_err_cnt;
  6875. /** rx_cck_fail_cnt:
  6876. * number of cck error counts due to rx reception failure because of
  6877. * timing error in cck
  6878. */
  6879. A_UINT32 rx_cck_fail_cnt;
  6880. /** number of times tx abort initiated by mac */
  6881. A_UINT32 mactx_abort_cnt;
  6882. /** number of times rx abort initiated by mac */
  6883. A_UINT32 macrx_abort_cnt;
  6884. /** number of times tx abort initiated by phy */
  6885. A_UINT32 phytx_abort_cnt;
  6886. /** number of times rx abort initiated by phy */
  6887. A_UINT32 phyrx_abort_cnt;
  6888. /** number of rx deferred count initiated by phy */
  6889. A_UINT32 phyrx_defer_abort_cnt;
  6890. /** number of sizing events generated at LSTF */
  6891. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  6892. /** number of sizing events generated at non-legacy LTF */
  6893. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  6894. /** rx_pkt_cnt -
  6895. * Received EOP (end-of-packet) count per packet type;
  6896. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6897. * [6] = EHT; [7]=RSVD; [6] = Applicable only for BE
  6898. */
  6899. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  6900. /** rx_pkt_crc_pass_cnt -
  6901. * Received EOP (end-of-packet) count per packet type;
  6902. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6903. * [6] = EHT; [7]=RSVD; [6] = Applicable only for BE
  6904. */
  6905. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  6906. /** per_blk_err_cnt -
  6907. * Error count per error source;
  6908. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  6909. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  6910. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  6911. * [13-19]=RSVD
  6912. */
  6913. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  6914. /** rx_ota_err_cnt -
  6915. * RXTD OTA (over-the-air) error count per error reason;
  6916. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  6917. * [3] = cck fail; [4] = power surge; [5] = power drop;
  6918. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  6919. * [8] = coarse timing timeout error
  6920. * [9-13]=RSVD
  6921. */
  6922. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  6923. /** rx_pkt_cnt_ext -
  6924. * Received EOP (end-of-packet) count per packet type for BE;
  6925. * [0] = WUR; [1] = AZ; [2-3]=RVSD
  6926. */
  6927. A_UINT32 rx_pkt_cnt_ext[HTT_MAX_RX_PKT_CNT_EXT];
  6928. /** rx_pkt_crc_pass_cnt_ext -
  6929. * Received EOP (end-of-packet) count per packet type for BE;
  6930. * [0] = WUR; [1] = AZ; [2-3]=RVSD
  6931. */
  6932. A_UINT32 rx_pkt_crc_pass_cnt_ext[HTT_MAX_RX_PKT_CRC_PASS_CNT_EXT];
  6933. /** rx_pkt_mu_cnt -
  6934. * RX MU MIMO+OFDMA packet count per packet type for BE;
  6935. * [0] = 11ax OFDMA; [1] = 11ax OFDMA+MUMIMO; [2] = 11be OFDMA;
  6936. * [3] = 11be OFDMA+MUMIMO; [4] = 11ax MIMO; [5] = 11be MIMO;
  6937. * [6] = 11ax OFDMA; [7] = 11ax OFDMA+MUMIMO; [8] = 11be OFDMA;
  6938. * [9] = 11be OFDMA+MUMIMO; [10] = 11ax MIMO; [11] = 11be MIMO;
  6939. * [12-13]=RSVD
  6940. */
  6941. A_UINT32 rx_pkt_mu_cnt[HTT_MAX_RX_PKT_MU_CNT];
  6942. /** tx_pkt_cnt -
  6943. * num of transfered packet count per packet type;
  6944. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF;
  6945. * [6]= EHT; [7] = WUR; [8] = AZ; [9]=RSVD; [6-8] = Applicable only for BE
  6946. */
  6947. A_UINT32 tx_pkt_cnt[HTT_MAX_TX_PKT_CNT];
  6948. /** phy_tx_abort_cnt -
  6949. * phy tx abort after each tlv;
  6950. * [0] = PRE-PHY desc tlv; [1] = PHY desc tlv; [2] = LSIGA tlv;
  6951. * [3] = LSIGB tlv; [4] = Per User tlv; [5] = HESIGB tlv;
  6952. * [6] = Service tlv; [7] = Tx Packet End tlv; [8-9]=RSVD;
  6953. */
  6954. A_UINT32 phy_tx_abort_cnt[HTT_MAX_PHY_TX_ABORT_CNT];
  6955. } htt_phy_counters_tlv;
  6956. typedef struct {
  6957. htt_tlv_hdr_t tlv_hdr;
  6958. /** per chain hw noise floor values in dBm */
  6959. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  6960. /** number of false radars detected */
  6961. A_UINT32 false_radar_cnt;
  6962. /** number of channel switches happened due to radar detection */
  6963. A_UINT32 radar_cs_cnt;
  6964. /** ani_level -
  6965. * ANI level (noise interference) corresponds to the channel
  6966. * the desense levels range from -5 to 15 in dB units,
  6967. * higher values indicating more noise interference.
  6968. */
  6969. A_INT32 ani_level;
  6970. /** running time in minutes since FW boot */
  6971. A_UINT32 fw_run_time;
  6972. /** per chain runtime noise floor values in dBm */
  6973. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  6974. } htt_phy_stats_tlv;
  6975. typedef struct {
  6976. htt_tlv_hdr_t tlv_hdr;
  6977. /** current pdev_id */
  6978. A_UINT32 pdev_id;
  6979. /** current channel information */
  6980. A_UINT32 chan_mhz;
  6981. /** center_freq1, center_freq2 in mhz */
  6982. A_UINT32 chan_band_center_freq1;
  6983. A_UINT32 chan_band_center_freq2;
  6984. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  6985. A_UINT32 chan_phy_mode;
  6986. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  6987. A_UINT32 chan_flags;
  6988. /** channel Num updated to virtual phybase */
  6989. A_UINT32 chan_num;
  6990. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  6991. A_UINT32 reset_cause;
  6992. /** Cause for the previous phy reset */
  6993. A_UINT32 prev_reset_cause;
  6994. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  6995. A_UINT32 phy_warm_reset_src;
  6996. /** rxGain Table selection mode - register settings
  6997. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  6998. */
  6999. A_UINT32 rx_gain_tbl_mode;
  7000. /** current xbar value - perchain analog to digital idx mapping */
  7001. A_UINT32 xbar_val;
  7002. /** Flag to indicate forced calibration */
  7003. A_UINT32 force_calibration;
  7004. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  7005. A_UINT32 phyrf_mode;
  7006. /* PDL phyInput stats */
  7007. /** homechannel flag
  7008. * 1- Homechan, 0 - scan channel
  7009. */
  7010. A_UINT32 phy_homechan;
  7011. /** Tx and Rx chainmask */
  7012. A_UINT32 phy_tx_ch_mask;
  7013. A_UINT32 phy_rx_ch_mask;
  7014. /** INI masks - to decide the INI registers to be loaded on a reset */
  7015. A_UINT32 phybb_ini_mask;
  7016. A_UINT32 phyrf_ini_mask;
  7017. /** DFS,ADFS/Spectral scan enable masks */
  7018. A_UINT32 phy_dfs_en_mask;
  7019. A_UINT32 phy_sscan_en_mask;
  7020. A_UINT32 phy_synth_sel_mask;
  7021. A_UINT32 phy_adfs_freq;
  7022. /** CCK FIR settings
  7023. * register settings - filter coefficients for Iqs conversion
  7024. * [31:24] = FIR_COEFF_3_0
  7025. * [23:16] = FIR_COEFF_2_0
  7026. * [15:8] = FIR_COEFF_1_0
  7027. * [7:0] = FIR_COEFF_0_0
  7028. */
  7029. A_UINT32 cck_fir_settings;
  7030. /** dynamic primary channel index
  7031. * primary 20MHz channel index on the current channel BW
  7032. */
  7033. A_UINT32 phy_dyn_pri_chan;
  7034. /**
  7035. * Current CCA detection threshold
  7036. * dB above noisefloor req for CCA
  7037. * Register settings for all subbands
  7038. */
  7039. A_UINT32 cca_thresh;
  7040. /**
  7041. * status for dynamic CCA adjustment
  7042. * 0-disabled, 1-enabled
  7043. */
  7044. A_UINT32 dyn_cca_status;
  7045. /** RXDEAF Register value
  7046. * rxdesense_thresh_sw - VREG Register
  7047. * rxdesense_thresh_hw - PHY Register
  7048. */
  7049. A_UINT32 rxdesense_thresh_sw;
  7050. A_UINT32 rxdesense_thresh_hw;
  7051. /** Current PHY Bandwidth -
  7052. * values are specified by the HTT_PHY_BW_IDX enum type
  7053. */
  7054. A_UINT32 phy_bw_code;
  7055. /** Current channel operating rate -
  7056. * values are specified by the HTT_CHANNEL_RATE enum type
  7057. */
  7058. A_UINT32 phy_rate_mode;
  7059. /** current channel operating band
  7060. * 0 - 5G; 1 - 2G; 2 -6G
  7061. */
  7062. A_UINT32 phy_band_code;
  7063. /** microcode processor virtual phy base address -
  7064. * provided only for debug
  7065. */
  7066. A_UINT32 phy_vreg_base;
  7067. /** microcode processor virtual phy base ext address -
  7068. * provided only for debug
  7069. */
  7070. A_UINT32 phy_vreg_base_ext;
  7071. /** HW LUT table configuration for home/scan channel -
  7072. * provided only for debug
  7073. */
  7074. A_UINT32 cur_table_index;
  7075. /** SW configuration flag for PHY reset and Calibrations -
  7076. * values are specified by the HTT_WHAL_CONFIG enum type
  7077. */
  7078. A_UINT32 whal_config_flag;
  7079. } htt_phy_reset_stats_tlv;
  7080. typedef struct {
  7081. htt_tlv_hdr_t tlv_hdr;
  7082. /** current pdev_id */
  7083. A_UINT32 pdev_id;
  7084. /** ucode PHYOFF pass/failure count */
  7085. A_UINT32 cf_active_low_fail_cnt;
  7086. A_UINT32 cf_active_low_pass_cnt;
  7087. /** PHYOFF count attempted through ucode VREG */
  7088. A_UINT32 phy_off_through_vreg_cnt;
  7089. /** Force calibration count */
  7090. A_UINT32 force_calibration_cnt;
  7091. /** phyoff count during rfmode switch */
  7092. A_UINT32 rf_mode_switch_phy_off_cnt;
  7093. /** Temperature based recalibration count */
  7094. A_UINT32 temperature_recal_cnt;
  7095. } htt_phy_reset_counters_tlv;
  7096. /* Considering 320 MHz maximum 16 power levels */
  7097. #define HTT_MAX_CH_PWR_INFO_SIZE 16
  7098. typedef struct {
  7099. htt_tlv_hdr_t tlv_hdr;
  7100. /** current pdev_id */
  7101. A_UINT32 pdev_id;
  7102. /** Tranmsit power control scaling related configurations */
  7103. A_UINT32 tx_power_scale;
  7104. A_UINT32 tx_power_scale_db;
  7105. /** Minimum negative tx power supported by the target */
  7106. A_INT32 min_negative_tx_power;
  7107. /** current configured CTL domain */
  7108. A_UINT32 reg_ctl_domain;
  7109. /** Regulatory power information for the current channel */
  7110. A_INT32 max_reg_allowed_power[HTT_STATS_MAX_CHAINS];
  7111. A_INT32 max_reg_allowed_power_6g[HTT_STATS_MAX_CHAINS];
  7112. /** channel max regulatory power in 0.5dB */
  7113. A_UINT32 twice_max_rd_power;
  7114. /** current channel and home channel's maximum possible tx power */
  7115. A_INT32 max_tx_power;
  7116. A_INT32 home_max_tx_power;
  7117. /** channel's Power Spectral Density */
  7118. A_UINT32 psd_power;
  7119. /** channel's EIRP power */
  7120. A_UINT32 eirp_power;
  7121. /** 6G channel power mode
  7122. * 0-LPI, 1-SP, 2-VLPI and 3-SP_CLIENT power mode
  7123. */
  7124. A_UINT32 power_type_6ghz;
  7125. /** sub-band channels and corresponding Tx-power */
  7126. A_UINT32 sub_band_cfreq[HTT_MAX_CH_PWR_INFO_SIZE];
  7127. A_UINT32 sub_band_txpower[HTT_MAX_CH_PWR_INFO_SIZE];
  7128. } htt_phy_tpc_stats_tlv;
  7129. /* NOTE:
  7130. * This structure is for documentation, and cannot be safely used directly.
  7131. * Instead, use the constituent TLV structures to fill/parse.
  7132. */
  7133. typedef struct {
  7134. htt_phy_counters_tlv phy_counters;
  7135. htt_phy_stats_tlv phy_stats;
  7136. htt_phy_reset_counters_tlv phy_reset_counters;
  7137. htt_phy_reset_stats_tlv phy_reset_stats;
  7138. htt_phy_tpc_stats_tlv phy_tpc_stats;
  7139. } htt_phy_counters_and_phy_stats_t;
  7140. /* NOTE:
  7141. * This structure is for documentation, and cannot be safely used directly.
  7142. * Instead, use the constituent TLV structures to fill/parse.
  7143. */
  7144. typedef struct {
  7145. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  7146. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  7147. } htt_vdevs_txrx_stats_t;
  7148. typedef struct {
  7149. A_UINT32
  7150. success: 16,
  7151. fail: 16;
  7152. } htt_stats_strm_gen_mpdus_cntr_t;
  7153. typedef struct {
  7154. /* MSDU queue identification */
  7155. A_UINT32
  7156. peer_id: 16,
  7157. tid: 4, /* only TIDs 0-7 actually expected to be used */
  7158. htt_qtype: 4, /* refer to HTT_MSDUQ_INDEX */
  7159. reserved: 8;
  7160. } htt_stats_strm_msdu_queue_id;
  7161. typedef struct {
  7162. htt_tlv_hdr_t tlv_hdr;
  7163. htt_stats_strm_msdu_queue_id queue_id;
  7164. htt_stats_strm_gen_mpdus_cntr_t svc_interval;
  7165. htt_stats_strm_gen_mpdus_cntr_t burst_size;
  7166. } htt_stats_strm_gen_mpdus_tlv_t;
  7167. typedef struct {
  7168. htt_tlv_hdr_t tlv_hdr;
  7169. htt_stats_strm_msdu_queue_id queue_id;
  7170. struct {
  7171. A_UINT32
  7172. timestamp_prior_ms: 16,
  7173. timestamp_now_ms: 16;
  7174. A_UINT32
  7175. interval_spec_ms: 16,
  7176. margin_ms: 16;
  7177. } svc_interval;
  7178. struct {
  7179. A_UINT32
  7180. /* consumed_bytes_orig:
  7181. * Raw count (actually estimate) of how many bytes were removed
  7182. * from the MSDU queue by the GEN_MPDUS operation.
  7183. */
  7184. consumed_bytes_orig: 16,
  7185. /* consumed_bytes_final:
  7186. * Adjusted count of removed bytes that incorporates normalizing
  7187. * by the actual service interval compared to the expected
  7188. * service interval.
  7189. * This allows the burst size computation to be independent of
  7190. * whether the target is doing GEN_MPDUS at only the service
  7191. * interval, or substantially more often than the service
  7192. * interval.
  7193. * consumed_bytes_final = consumed_bytes_orig /
  7194. * (svc_interval / ref_svc_interval)
  7195. */
  7196. consumed_bytes_final: 16;
  7197. A_UINT32
  7198. remaining_bytes: 16,
  7199. reserved: 16;
  7200. A_UINT32
  7201. burst_size_spec: 16,
  7202. margin_bytes: 16;
  7203. } burst_size;
  7204. } htt_stats_strm_gen_mpdus_details_tlv_t;
  7205. typedef struct {
  7206. htt_tlv_hdr_t tlv_hdr;
  7207. A_UINT32 reset_count;
  7208. /** lower portion (bits 31:0) of reset time, in milliseconds */
  7209. A_UINT32 reset_time_lo_ms;
  7210. /** upper portion (bits 63:32) of reset time, in milliseconds */
  7211. A_UINT32 reset_time_hi_ms;
  7212. /** lower portion (bits 31:0) of disengage time, in milliseconds */
  7213. A_UINT32 disengage_time_lo_ms;
  7214. /** upper portion (bits 63:32) of disengage time, in milliseconds */
  7215. A_UINT32 disengage_time_hi_ms;
  7216. /** lower portion (bits 31:0) of engage time, in milliseconds */
  7217. A_UINT32 engage_time_lo_ms;
  7218. /** upper portion (bits 63:32) of engage time, in milliseconds */
  7219. A_UINT32 engage_time_hi_ms;
  7220. A_UINT32 disengage_count;
  7221. A_UINT32 engage_count;
  7222. A_UINT32 drain_dest_ring_mask;
  7223. } htt_dmac_reset_stats_tlv;
  7224. /* Support up to 640 MHz mode for future expansion */
  7225. #define HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT 32
  7226. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_M 0x000000ff
  7227. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_S 0
  7228. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_GET(_var) \
  7229. (((_var) & HTT_PDEV_PUNCTURE_STATS_MAC_ID_M) >> \
  7230. HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)
  7231. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_SET(_var, _val) \
  7232. do { \
  7233. HTT_CHECK_SET_VAL(HTT_PDEV_PUNCTURE_STATS_MAC_ID, _val); \
  7234. ((_var) |= ((_val) << HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)); \
  7235. } while (0)
  7236. /*
  7237. * TLV used to provide puncturing related stats for TX/RX and each PPDU type.
  7238. */
  7239. typedef struct {
  7240. htt_tlv_hdr_t tlv_hdr;
  7241. /**
  7242. * BIT [ 7 : 0] :- mac_id
  7243. * BIT [31 : 8] :- reserved
  7244. */
  7245. union {
  7246. struct {
  7247. A_UINT32 mac_id: 8,
  7248. reserved: 24;
  7249. };
  7250. A_UINT32 mac_id__word;
  7251. };
  7252. /*
  7253. * Stats direction (TX/RX). Enum value from HTT_STATS_DIRECTION.
  7254. */
  7255. A_UINT32 direction;
  7256. /*
  7257. * Preamble type. Enum value from HTT_STATS_PREAM_TYPE.
  7258. *
  7259. * Note that for although OFDM rates don't technically support
  7260. * "puncturing", this TLV can be used to indicate the 20 MHz sub-bands
  7261. * utilized for OFDM legacy duplicate packets, which are also used during
  7262. * puncturing sequences.
  7263. */
  7264. A_UINT32 preamble;
  7265. /*
  7266. * Stats PPDU type. Enum value from HTT_STATS_PPDU_TYPE.
  7267. */
  7268. A_UINT32 ppdu_type;
  7269. /*
  7270. * Indicates the number of valid elements in the
  7271. * "num_subbands_used_cnt" array, and must be <=
  7272. * HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT.
  7273. *
  7274. * Also indicates how many bits in the last_used_pattern_mask may be
  7275. * non-zero.
  7276. */
  7277. A_UINT32 subband_count;
  7278. /*
  7279. * The last used transmit 20 MHz subband mask. Bit 0 represents the lowest
  7280. * 20 MHz subband mask, bit 1 the second lowest, and so on.
  7281. *
  7282. * All 32 bits are valid and will be used for expansion to higher BW modes.
  7283. */
  7284. A_UINT32 last_used_pattern_mask;
  7285. /*
  7286. * Number of array elements with valid values is equal to "subband_count".
  7287. * If subband_count is < HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT, the
  7288. * remaining elements will be implicitly set to 0x0.
  7289. *
  7290. * The array index is the number of 20 MHz subbands utilized during TX/RX,
  7291. * and the counter value at that index is the number of times that subband
  7292. * count was used.
  7293. *
  7294. * The count is incremented once for each OTA PPDU transmitted / received.
  7295. */
  7296. A_UINT32 num_subbands_used_cnt[HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT];
  7297. } htt_pdev_puncture_stats_tlv;
  7298. enum {
  7299. HTT_STATS_CAL_PROF_COLD_BOOT = 0,
  7300. HTT_STATS_CAL_PROF_FULL_CHAN_SWITCH = 1,
  7301. HTT_STATS_CAL_PROF_SCAN_CHAN_SWITCH = 2,
  7302. HTT_STATS_CAL_PROF_DPD_SPLIT_CAL = 3,
  7303. HTT_STATS_MAX_PROF_CAL = 4,
  7304. };
  7305. #define HTT_STATS_MAX_CAL_IDX_CNT 8
  7306. typedef struct {
  7307. htt_tlv_hdr_t tlv_hdr;
  7308. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  7309. /** To verify whether prof cal is enabled or not */
  7310. A_UINT32 enable;
  7311. /** current pdev_id */
  7312. A_UINT32 pdev_id;
  7313. /** The cnt is incremented when each time the calindex takes place */
  7314. A_UINT32 cnt[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7315. /** Minimum time taken to complete the calibration - in us */
  7316. A_UINT32 min[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7317. /** Maximum time taken to complete the calibration -in us */
  7318. A_UINT32 max[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7319. /** Time taken by the cal for its final time execution - in us */
  7320. A_UINT32 last[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7321. /** Total time taken - in us */
  7322. A_UINT32 tot[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7323. /** hist_intvl - by default will be set to 2000 us */
  7324. A_UINT32 hist_intvl[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7325. /**
  7326. * If last is less than hist_intvl, then hist[0]++,
  7327. * If last is less than hist_intvl << 1, then hist[1]++,
  7328. * otherwise hist[2]++.
  7329. */
  7330. A_UINT32 hist[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT][HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  7331. /** Pf_last will log the current no of page faults */
  7332. A_UINT32 pf_last[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7333. /** Sum of all page faults happened */
  7334. A_UINT32 pf_tot[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7335. /** If pf_last > pf_max then pf_max = pf_last */
  7336. A_UINT32 pf_max[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7337. /**
  7338. * For each cal profile, only certain no of cal indices were invoked,
  7339. * this member will store what all the indices got invoked per each
  7340. * cal profile
  7341. */
  7342. A_UINT32 enabledCalIdx[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7343. /** No of indices invoked per each cal profile */
  7344. A_UINT32 CalCnt[HTT_STATS_MAX_PROF_CAL];
  7345. } htt_latency_prof_cal_stats_tlv;
  7346. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M 0x0000003F
  7347. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S 0
  7348. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M 0x00000FC0
  7349. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S 6
  7350. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M 0x0FFFF000
  7351. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S 12
  7352. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_GET(_var) \
  7353. (((_var) & HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M) >> \
  7354. HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)
  7355. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_SET(_var, _val) \
  7356. do { \
  7357. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD, _val); \
  7358. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M)); \
  7359. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)); \
  7360. } while (0)
  7361. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_GET(_var) \
  7362. (((_var) & HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M) >> \
  7363. HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)
  7364. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_SET(_var, _val) \
  7365. do { \
  7366. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD, _val); \
  7367. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M)); \
  7368. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)); \
  7369. } while (0)
  7370. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_GET(_var) \
  7371. (((_var) & HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M) >> \
  7372. HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)
  7373. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_SET(_var, _val) \
  7374. do { \
  7375. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX, _val); \
  7376. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M)); \
  7377. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)); \
  7378. } while (0)
  7379. typedef struct {
  7380. htt_tlv_hdr_t tlv_hdr;
  7381. union {
  7382. struct {
  7383. A_UINT32 peer_assoc_ipc_recvd : 6,
  7384. sched_peer_delete_recvd : 6,
  7385. mld_ast_index : 16,
  7386. reserved : 4;
  7387. };
  7388. A_UINT32 msg_dword_1;
  7389. };
  7390. } htt_ml_peer_ext_details_tlv;
  7391. #define HTT_ML_LINK_INFO_VALID_M 0x00000001
  7392. #define HTT_ML_LINK_INFO_VALID_S 0
  7393. #define HTT_ML_LINK_INFO_ACTIVE_M 0x00000002
  7394. #define HTT_ML_LINK_INFO_ACTIVE_S 1
  7395. #define HTT_ML_LINK_INFO_PRIMARY_M 0x00000004
  7396. #define HTT_ML_LINK_INFO_PRIMARY_S 2
  7397. #define HTT_ML_LINK_INFO_ASSOC_LINK_M 0x00000008
  7398. #define HTT_ML_LINK_INFO_ASSOC_LINK_S 3
  7399. #define HTT_ML_LINK_INFO_CHIP_ID_M 0x00000070
  7400. #define HTT_ML_LINK_INFO_CHIP_ID_S 4
  7401. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_M 0x00007F80
  7402. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_S 7
  7403. #define HTT_ML_LINK_INFO_HW_LINK_ID_M 0x00038000
  7404. #define HTT_ML_LINK_INFO_HW_LINK_ID_S 15
  7405. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M 0x000C0000
  7406. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S 18
  7407. #define HTT_ML_LINK_INFO_MASTER_LINK_M 0x00100000
  7408. #define HTT_ML_LINK_INFO_MASTER_LINK_S 20
  7409. #define HTT_ML_LINK_INFO_ANCHOR_LINK_M 0x00200000
  7410. #define HTT_ML_LINK_INFO_ANCHOR_LINK_S 21
  7411. #define HTT_ML_LINK_INFO_INITIALIZED_M 0x00400000
  7412. #define HTT_ML_LINK_INFO_INITIALIZED_S 22
  7413. #define HTT_ML_LINK_INFO_SW_PEER_ID_M 0x0000ffff
  7414. #define HTT_ML_LINK_INFO_SW_PEER_ID_S 0
  7415. #define HTT_ML_LINK_INFO_VDEV_ID_M 0x00ff0000
  7416. #define HTT_ML_LINK_INFO_VDEV_ID_S 16
  7417. #define HTT_ML_LINK_INFO_VALID_GET(_var) \
  7418. (((_var) & HTT_ML_LINK_INFO_VALID_M) >> \
  7419. HTT_ML_LINK_INFO_VALID_S)
  7420. #define HTT_ML_LINK_INFO_VALID_SET(_var, _val) \
  7421. do { \
  7422. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VALID, _val); \
  7423. ((_var) &= ~(HTT_ML_LINK_INFO_VALID_M)); \
  7424. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VALID_S)); \
  7425. } while (0)
  7426. #define HTT_ML_LINK_INFO_ACTIVE_GET(_var) \
  7427. (((_var) & HTT_ML_LINK_INFO_ACTIVE_M) >> \
  7428. HTT_ML_LINK_INFO_ACTIVE_S)
  7429. #define HTT_ML_LINK_INFO_ACTIVE_SET(_var, _val) \
  7430. do { \
  7431. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ACTIVE, _val); \
  7432. ((_var) &= ~(HTT_ML_LINK_INFO_ACTIVE_M)); \
  7433. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ACTIVE_S)); \
  7434. } while (0)
  7435. #define HTT_ML_LINK_INFO_PRIMARY_GET(_var) \
  7436. (((_var) & HTT_ML_LINK_INFO_PRIMARY_M) >> \
  7437. HTT_ML_LINK_INFO_PRIMARY_S)
  7438. #define HTT_ML_LINK_INFO_PRIMARY_SET(_var, _val) \
  7439. do { \
  7440. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_PRIMARY, _val); \
  7441. ((_var) &= ~(HTT_ML_LINK_INFO_PRIMARY_M)); \
  7442. ((_var) |= ((_val) << HTT_ML_LINK_INFO_PRIMARY_S)); \
  7443. } while (0)
  7444. #define HTT_ML_LINK_INFO_ASSOC_LINK_GET(_var) \
  7445. (((_var) & HTT_ML_LINK_INFO_ASSOC_LINK_M) >> \
  7446. HTT_ML_LINK_INFO_ASSOC_LINK_S)
  7447. #define HTT_ML_LINK_INFO_ASSOC_LINK_SET(_var, _val) \
  7448. do { \
  7449. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ASSOC_LINK, _val); \
  7450. ((_var) &= ~(HTT_ML_LINK_INFO_ASSOC_LINK_M)); \
  7451. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ASSOC_LINK_S)); \
  7452. } while (0)
  7453. #define HTT_ML_LINK_INFO_CHIP_ID_GET(_var) \
  7454. (((_var) & HTT_ML_LINK_INFO_CHIP_ID_M) >> \
  7455. HTT_ML_LINK_INFO_CHIP_ID_S)
  7456. #define HTT_ML_LINK_INFO_CHIP_ID_SET(_var, _val) \
  7457. do { \
  7458. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_CHIP_ID, _val); \
  7459. ((_var) &= ~(HTT_ML_LINK_INFO_CHIP_ID_M)); \
  7460. ((_var) |= ((_val) << HTT_ML_LINK_INFO_CHIP_ID_S)); \
  7461. } while (0)
  7462. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_GET(_var) \
  7463. (((_var) & HTT_ML_LINK_INFO_IEEE_LINK_ID_M) >> \
  7464. HTT_ML_LINK_INFO_IEEE_LINK_ID_S)
  7465. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_SET(_var, _val) \
  7466. do { \
  7467. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_IEEE_LINK_ID, _val); \
  7468. ((_var) &= ~(HTT_ML_LINK_INFO_IEEE_LINK_ID_M)); \
  7469. ((_var) |= ((_val) << HTT_ML_LINK_INFO_IEEE_LINK_ID_S)); \
  7470. } while (0)
  7471. #define HTT_ML_LINK_INFO_HW_LINK_ID_GET(_var) \
  7472. (((_var) & HTT_ML_LINK_INFO_HW_LINK_ID_M) >> \
  7473. HTT_ML_LINK_INFO_HW_LINK_ID_S)
  7474. #define HTT_ML_LINK_INFO_HW_LINK_ID_SET(_var, _val) \
  7475. do { \
  7476. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_HW_LINK_ID, _val); \
  7477. ((_var) &= ~(HTT_ML_LINK_INFO_HW_LINK_ID_M)); \
  7478. ((_var) |= ((_val) << HTT_ML_LINK_INFO_HW_LINK_ID_S)); \
  7479. } while (0)
  7480. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_GET(_var) \
  7481. (((_var) & HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M) >> \
  7482. HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)
  7483. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_SET(_var, _val) \
  7484. do { \
  7485. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_LOGICAL_LINK_ID, _val); \
  7486. ((_var) &= ~(HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M)); \
  7487. ((_var) |= ((_val) << HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)); \
  7488. } while (0)
  7489. #define HTT_ML_LINK_INFO_MASTER_LINK_GET(_var) \
  7490. (((_var) & HTT_ML_LINK_INFO_MASTER_LINK_M) >> \
  7491. HTT_ML_LINK_INFO_MASTER_LINK_S)
  7492. #define HTT_ML_LINK_INFO_MASTER_LINK_SET(_var, _val) \
  7493. do { \
  7494. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_MASTER_LINK, _val); \
  7495. ((_var) &= ~(HTT_ML_LINK_INFO_MASTER_LINK_M)); \
  7496. ((_var) |= ((_val) << HTT_ML_LINK_INFO_MASTER_LINK_S)); \
  7497. } while (0)
  7498. #define HTT_ML_LINK_INFO_ANCHOR_LINK_GET(_var) \
  7499. (((_var) & HTT_ML_LINK_INFO_ANCHOR_LINK_M) >> \
  7500. HTT_ML_LINK_INFO_ANCHOR_LINK_S)
  7501. #define HTT_ML_LINK_INFO_ANCHOR_LINK_SET(_var, _val) \
  7502. do { \
  7503. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ANCHOR_LINK, _val); \
  7504. ((_var) &= ~(HTT_ML_LINK_INFO_ANCHOR_LINK_M)); \
  7505. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ANCHOR_LINK_S)); \
  7506. } while (0)
  7507. #define HTT_ML_LINK_INFO_INITIALIZED_GET(_var) \
  7508. (((_var) & HTT_ML_LINK_INFO_INITIALIZED_M) >> \
  7509. HTT_ML_LINK_INFO_INITIALIZED_S)
  7510. #define HTT_ML_LINK_INFO_INITIALIZED_SET(_var, _val) \
  7511. do { \
  7512. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_INITIALIZED, _val); \
  7513. ((_var) &= ~(HTT_ML_LINK_INFO_INITIALIZED_M)); \
  7514. ((_var) |= ((_val) << HTT_ML_LINK_INFO_INITIALIZED_S)); \
  7515. } while (0)
  7516. #define HTT_ML_LINK_INFO_SW_PEER_ID_GET(_var) \
  7517. (((_var) & HTT_ML_LINK_INFO_SW_PEER_ID_M) >> \
  7518. HTT_ML_LINK_INFO_SW_PEER_ID_S)
  7519. #define HTT_ML_LINK_INFO_SW_PEER_ID_SET(_var, _val) \
  7520. do { \
  7521. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_SW_PEER_ID, _val); \
  7522. ((_var) &= ~(HTT_ML_LINK_INFO_SW_PEER_ID_M)); \
  7523. ((_var) |= ((_val) << HTT_ML_LINK_INFO_SW_PEER_ID_S)); \
  7524. } while (0)
  7525. #define HTT_ML_LINK_INFO_VDEV_ID_GET(_var) \
  7526. (((_var) & HTT_ML_LINK_INFO_VDEV_ID_M) >> \
  7527. HTT_ML_LINK_INFO_VDEV_ID_S)
  7528. #define HTT_ML_LINK_INFO_VDEV_ID_SET(_var, _val) \
  7529. do { \
  7530. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VDEV_ID, _val); \
  7531. ((_var) &= ~(HTT_ML_LINK_INFO_VDEV_ID_M)); \
  7532. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VDEV_ID_S)); \
  7533. } while (0)
  7534. typedef struct {
  7535. htt_tlv_hdr_t tlv_hdr;
  7536. union {
  7537. struct {
  7538. A_UINT32 valid : 1,
  7539. active : 1,
  7540. primary : 1,
  7541. assoc_link : 1,
  7542. chip_id : 3,
  7543. ieee_link_id : 8,
  7544. hw_link_id : 3,
  7545. logical_link_id : 2,
  7546. master_link : 1,
  7547. anchor_link : 1,
  7548. initialized : 1,
  7549. reserved : 9;
  7550. };
  7551. A_UINT32 msg_dword_1;
  7552. };
  7553. union {
  7554. struct {
  7555. A_UINT32 sw_peer_id : 16,
  7556. vdev_id : 8,
  7557. reserved1 : 8;
  7558. };
  7559. A_UINT32 msg_dword_2;
  7560. };
  7561. A_UINT32 primary_tid_mask;
  7562. } htt_ml_link_info_tlv;
  7563. #define HTT_ML_PEER_DETAILS_NUM_LINKS_M 0x00000003
  7564. #define HTT_ML_PEER_DETAILS_NUM_LINKS_S 0
  7565. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_M 0x00003FFC
  7566. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_S 2
  7567. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M 0x0001C000
  7568. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S 14
  7569. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M 0x00060000
  7570. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S 17
  7571. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M 0x00380000
  7572. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S 19
  7573. #define HTT_ML_PEER_DETAILS_NON_STR_M 0x00400000
  7574. #define HTT_ML_PEER_DETAILS_NON_STR_S 22
  7575. #define HTT_ML_PEER_DETAILS_EMLSR_M 0x00800000
  7576. #define HTT_ML_PEER_DETAILS_EMLSR_S 23
  7577. #define HTT_ML_PEER_DETAILS_IS_STA_KO_M 0x01000000
  7578. #define HTT_ML_PEER_DETAILS_IS_STA_KO_S 24
  7579. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M 0x06000000
  7580. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S 25
  7581. #define HTT_ML_PEER_DETAILS_ALLOCATED_M 0x08000000
  7582. #define HTT_ML_PEER_DETAILS_ALLOCATED_S 27
  7583. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M 0x000000ff
  7584. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S 0
  7585. #define HTT_ML_PEER_DETAILS_NUM_LINKS_GET(_var) \
  7586. (((_var) & HTT_ML_PEER_DETAILS_NUM_LINKS_M) >> \
  7587. HTT_ML_PEER_DETAILS_NUM_LINKS_S)
  7588. #define HTT_ML_PEER_DETAILS_NUM_LINKS_SET(_var, _val) \
  7589. do { \
  7590. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LINKS, _val); \
  7591. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LINKS_M)); \
  7592. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LINKS_S)); \
  7593. } while (0)
  7594. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_GET(_var) \
  7595. (((_var) & HTT_ML_PEER_DETAILS_ML_PEER_ID_M) >> \
  7596. HTT_ML_PEER_DETAILS_ML_PEER_ID_S)
  7597. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_SET(_var, _val) \
  7598. do { \
  7599. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ML_PEER_ID, _val); \
  7600. ((_var) &= ~(HTT_ML_PEER_DETAILS_ML_PEER_ID_M)); \
  7601. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ML_PEER_ID_S)); \
  7602. } while (0)
  7603. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_GET(_var) \
  7604. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M) >> \
  7605. HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)
  7606. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_SET(_var, _val) \
  7607. do { \
  7608. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX, _val); \
  7609. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M)); \
  7610. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)); \
  7611. } while (0)
  7612. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_GET(_var) \
  7613. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M) >> \
  7614. HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)
  7615. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_SET(_var, _val) \
  7616. do { \
  7617. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID, _val); \
  7618. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M)); \
  7619. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)); \
  7620. } while (0)
  7621. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_GET(_var) \
  7622. (((_var) & HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M) >> \
  7623. HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)
  7624. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_SET(_var, _val) \
  7625. do { \
  7626. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT, _val); \
  7627. ((_var) &= ~(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M)); \
  7628. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)); \
  7629. } while (0)
  7630. #define HTT_ML_PEER_DETAILS_NON_STR_GET(_var) \
  7631. (((_var) & HTT_ML_PEER_DETAILS_NON_STR_M) >> \
  7632. HTT_ML_PEER_DETAILS_NON_STR_S)
  7633. #define HTT_ML_PEER_DETAILS_NON_STR_SET(_var, _val) \
  7634. do { \
  7635. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NON_STR, _val); \
  7636. ((_var) &= ~(HTT_ML_PEER_DETAILS_NON_STR_M)); \
  7637. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NON_STR_S)); \
  7638. } while (0)
  7639. #define HTT_ML_PEER_DETAILS_EMLSR_GET(_var) \
  7640. (((_var) & HTT_ML_PEER_DETAILS_EMLSR_M) >> \
  7641. HTT_ML_PEER_DETAILS_EMLSR_S)
  7642. #define HTT_ML_PEER_DETAILS_EMLSR_SET(_var, _val) \
  7643. do { \
  7644. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_EMLSR, _val); \
  7645. ((_var) &= ~(HTT_ML_PEER_DETAILS_EMLSR_M)); \
  7646. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_EMLSR_S)); \
  7647. } while (0)
  7648. #define HTT_ML_PEER_DETAILS_IS_STA_KO_GET(_var) \
  7649. (((_var) & HTT_ML_PEER_DETAILS_IS_STA_KO_M) >> \
  7650. HTT_ML_PEER_DETAILS_IS_STA_KO_S)
  7651. #define HTT_ML_PEER_DETAILS_IS_STA_KO_SET(_var, _val) \
  7652. do { \
  7653. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_IS_STA_KO, _val); \
  7654. ((_var) &= ~(HTT_ML_PEER_DETAILS_IS_STA_KO_M)); \
  7655. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_IS_STA_KO_S)); \
  7656. } while (0)
  7657. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_GET(_var) \
  7658. (((_var) & HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M) >> \
  7659. HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)
  7660. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_SET(_var, _val) \
  7661. do { \
  7662. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS, _val); \
  7663. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M)); \
  7664. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)); \
  7665. } while (0)
  7666. #define HTT_ML_PEER_DETAILS_ALLOCATED_GET(_var) \
  7667. (((_var) & HTT_ML_PEER_DETAILS_ALLOCATED_M) >> \
  7668. HTT_ML_PEER_DETAILS_ALLOCATED_S)
  7669. #define HTT_ML_PEER_DETAILS_ALLOCATED_SET(_var, _val) \
  7670. do { \
  7671. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ALLOCATED, _val); \
  7672. ((_var) &= ~(HTT_ML_PEER_DETAILS_ALLOCATED_M)); \
  7673. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ALLOCATED_S)); \
  7674. } while (0)
  7675. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_GET(_var) \
  7676. (((_var) & HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M) >> \
  7677. HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)
  7678. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_SET(_var, _val) \
  7679. do { \
  7680. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP, _val); \
  7681. ((_var) &= ~(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M)); \
  7682. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)); \
  7683. } while (0)
  7684. typedef struct {
  7685. htt_tlv_hdr_t tlv_hdr;
  7686. htt_mac_addr remote_mld_mac_addr;
  7687. union {
  7688. struct {
  7689. A_UINT32 num_links : 2,
  7690. ml_peer_id : 12,
  7691. primary_link_idx : 3,
  7692. primary_chip_id : 2,
  7693. link_init_count : 3,
  7694. non_str : 1,
  7695. emlsr : 1,
  7696. is_sta_ko : 1,
  7697. num_local_links : 2,
  7698. allocated : 1,
  7699. reserved : 4;
  7700. };
  7701. A_UINT32 msg_dword_1;
  7702. };
  7703. union {
  7704. struct {
  7705. A_UINT32 participating_chips_bitmap : 8,
  7706. reserved1 : 24;
  7707. };
  7708. A_UINT32 msg_dword_2;
  7709. };
  7710. /*
  7711. * ml_peer_flags is an opaque field that cannot be interpreted by
  7712. * the host; it is only for off-line debug.
  7713. */
  7714. A_UINT32 ml_peer_flags;
  7715. } htt_ml_peer_details_tlv;
  7716. /* STATS_TYPE : HTT_DBG_EXT_STATS_ML_PEERS_INFO
  7717. * TLV_TAGS:
  7718. * - HTT_STATS_ML_PEER_DETAILS_TAG
  7719. * - HTT_STATS_ML_LINK_INFO_DETAILS_TAG
  7720. * - HTT_STATS_ML_PEER_EXT_DETAILS_TAG (multiple)
  7721. */
  7722. /* NOTE:
  7723. * This structure is for documentation, and cannot be safely used directly.
  7724. * Instead, use the constituent TLV structures to fill/parse.
  7725. */
  7726. typedef struct _htt_ml_peer_stats {
  7727. htt_ml_peer_details_tlv ml_peer_details;
  7728. htt_ml_peer_ext_details_tlv ml_peer_ext_details;
  7729. htt_ml_link_info_tlv ml_link_info[];
  7730. } htt_ml_peer_stats_t;
  7731. /*
  7732. * ODD Mandatory Stats are grouped together from all the existing different
  7733. * stats, to form a set of stats that will be used by the ODD application to
  7734. * post the stats to the cloud instead of polling for the individual stats.
  7735. * This is done to avoid non-mandatory stats to be polled as the data will not
  7736. * be required in the recipes derivation.
  7737. * Rather than the host simply printing the ODD stats, the ODD application
  7738. * will take the buffer and map it to the odd_mandatory_stats data structure.
  7739. */
  7740. typedef struct {
  7741. htt_tlv_hdr_t tlv_hdr;
  7742. A_UINT32 hw_queued;
  7743. A_UINT32 hw_reaped;
  7744. A_UINT32 hw_paused;
  7745. A_UINT32 hw_filt;
  7746. A_UINT32 seq_posted;
  7747. A_UINT32 seq_completed;
  7748. A_UINT32 underrun;
  7749. A_UINT32 hw_flush;
  7750. A_UINT32 next_seq_posted_dsr;
  7751. A_UINT32 seq_posted_isr;
  7752. A_UINT32 mpdu_cnt_fcs_ok;
  7753. A_UINT32 mpdu_cnt_fcs_err;
  7754. A_UINT32 msdu_count_tqm;
  7755. A_UINT32 mpdu_count_tqm;
  7756. A_UINT32 mpdus_ack_failed;
  7757. A_UINT32 num_data_ppdus_tried_ota;
  7758. A_UINT32 ppdu_ok;
  7759. A_UINT32 num_total_ppdus_tried_ota;
  7760. A_UINT32 thermal_suspend_cnt;
  7761. A_UINT32 dfs_suspend_cnt;
  7762. A_UINT32 tx_abort_suspend_cnt;
  7763. A_UINT32 suspended_txq_mask;
  7764. A_UINT32 last_suspend_reason;
  7765. A_UINT32 seq_failed_queueing;
  7766. A_UINT32 seq_restarted;
  7767. A_UINT32 seq_txop_repost_stop;
  7768. A_UINT32 next_seq_cancel;
  7769. A_UINT32 seq_min_msdu_repost_stop;
  7770. A_UINT32 total_phy_err_cnt;
  7771. A_UINT32 ppdu_recvd;
  7772. A_UINT32 tcp_msdu_cnt;
  7773. A_UINT32 tcp_ack_msdu_cnt;
  7774. A_UINT32 udp_msdu_cnt;
  7775. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7776. A_UINT32 fw_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7777. A_UINT32 fw_ring_mpdu_err[HTT_RX_STATS_RXDMA_MAX_ERR];
  7778. A_UINT32 urrn_stats[HTT_TX_PDEV_MAX_URRN_STATS];
  7779. A_UINT32 sifs_status[HTT_TX_PDEV_MAX_SIFS_BURST_STATS];
  7780. A_UINT32 sifs_hist_status[HTT_TX_PDEV_SIFS_BURST_HIST_STATS];
  7781. A_UINT32 rx_suspend_cnt;
  7782. A_UINT32 rx_suspend_fail_cnt;
  7783. A_UINT32 rx_resume_cnt;
  7784. A_UINT32 rx_resume_fail_cnt;
  7785. A_UINT32 hwq_beacon_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7786. A_UINT32 hwq_voice_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7787. A_UINT32 hwq_video_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7788. A_UINT32 hwq_best_effort_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7789. A_UINT32 hwq_beacon_mpdu_tried_cnt;
  7790. A_UINT32 hwq_voice_mpdu_tried_cnt;
  7791. A_UINT32 hwq_video_mpdu_tried_cnt;
  7792. A_UINT32 hwq_best_effort_mpdu_tried_cnt;
  7793. A_UINT32 hwq_beacon_mpdu_queued_cnt;
  7794. A_UINT32 hwq_voice_mpdu_queued_cnt;
  7795. A_UINT32 hwq_video_mpdu_queued_cnt;
  7796. A_UINT32 hwq_best_effort_mpdu_queued_cnt;
  7797. A_UINT32 hwq_beacon_mpdu_ack_fail_cnt;
  7798. A_UINT32 hwq_voice_mpdu_ack_fail_cnt;
  7799. A_UINT32 hwq_video_mpdu_ack_fail_cnt;
  7800. A_UINT32 hwq_best_effort_mpdu_ack_fail_cnt;
  7801. A_UINT32 pdev_resets;
  7802. A_UINT32 phy_warm_reset;
  7803. A_UINT32 hwsch_reset_count;
  7804. A_UINT32 phy_warm_reset_ucode_trig;
  7805. A_UINT32 mac_cold_reset;
  7806. A_UINT32 mac_warm_reset;
  7807. A_UINT32 mac_warm_reset_restore_cal;
  7808. A_UINT32 phy_warm_reset_m3_ssr;
  7809. A_UINT32 fw_rx_rings_reset;
  7810. A_UINT32 tx_flush;
  7811. A_UINT32 hwsch_dev_reset_war;
  7812. A_UINT32 mac_cold_reset_restore_cal;
  7813. A_UINT32 mac_only_reset;
  7814. A_UINT32 mac_sfm_reset;
  7815. A_UINT32 tx_ldpc; /* Number of tx PPDUs with LDPC coding */
  7816. A_UINT32 rx_ldpc; /* Number of rx PPDUs with LDPC coding */
  7817. A_UINT32 gen_mpdu_end_reason[HTT_TX_TQM_MAX_GEN_MPDU_END_REASON];
  7818. A_UINT32 list_mpdu_end_reason[HTT_TX_TQM_MAX_LIST_MPDU_END_REASON];
  7819. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7820. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7821. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7822. A_UINT32 half_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7823. A_UINT32 quarter_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7824. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  7825. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7826. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7827. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7828. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7829. A_UINT32 rts_cnt;
  7830. A_UINT32 rts_success;
  7831. } htt_odd_mandatory_pdev_stats_tlv;
  7832. typedef struct _htt_odd_mandatory_mumimo_pdev_stats_tlv {
  7833. htt_tlv_hdr_t tlv_hdr;
  7834. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7835. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7836. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7837. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7838. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  7839. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  7840. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  7841. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  7842. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7843. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7844. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7845. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7846. } htt_odd_mandatory_mumimo_pdev_stats_tlv;
  7847. typedef struct _htt_odd_mandatory_muofdma_pdev_stats_tlv {
  7848. htt_tlv_hdr_t tlv_hdr;
  7849. A_UINT32 mu_ofdma_seq_posted;
  7850. A_UINT32 ul_mu_ofdma_seq_posted;
  7851. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7852. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7853. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7854. A_UINT32 ofdma_tx_ldpc;
  7855. A_UINT32 ul_ofdma_rx_ldpc;
  7856. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7857. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7858. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7859. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7860. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7861. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7862. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  7863. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  7864. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  7865. } htt_odd_mandatory_muofdma_pdev_stats_tlv;
  7866. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M 0x000000ff
  7867. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S 0
  7868. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_GET(_var) \
  7869. (((_var) & HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M) >> \
  7870. HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)
  7871. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_SET(_var, _val) \
  7872. do { \
  7873. HTT_CHECK_SET_VAL(HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID, _val); \
  7874. ((_var) |= ((_val) << HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)); \
  7875. } while (0)
  7876. typedef struct {
  7877. htt_tlv_hdr_t tlv_hdr;
  7878. /**
  7879. * BIT [ 7 : 0] :- mac_id
  7880. * BIT [31 : 8] :- reserved
  7881. */
  7882. union {
  7883. struct {
  7884. A_UINT32 mac_id: 8,
  7885. reserved: 24;
  7886. };
  7887. A_UINT32 mac_id__word;
  7888. };
  7889. /** Num of instances where rate based DL OFDMA status = ENABLED */
  7890. A_UINT32 rate_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7891. /** Num of instances where rate based DL OFDMA status = DISABLED */
  7892. A_UINT32 rate_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7893. /** Num of instances where rate based DL OFDMA status = PROBING */
  7894. A_UINT32 rate_based_dlofdma_probing_count[HTT_NUM_AC_WMM];
  7895. /** Num of instances where rate based DL OFDMA status = MONITORING */
  7896. A_UINT32 rate_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7897. /** Num of instances where avg. channel access latency based DL OFDMA status = ENABLED */
  7898. A_UINT32 chan_acc_lat_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7899. /** Num of instances where avg. channel access latency based DL OFDMA status = DISABLED */
  7900. A_UINT32 chan_acc_lat_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7901. /** Num of instances where avg. channel access latency based DL OFDMA status = MONITORING */
  7902. A_UINT32 chan_acc_lat_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7903. /** Num of instances where dl ofdma is disabled due to ru allocation failure */
  7904. A_UINT32 downgrade_to_dl_su_ru_alloc_fail[HTT_NUM_AC_WMM];
  7905. /** Num of instances where dl ofdma is disabled because we have only one user in candidate list */
  7906. A_UINT32 candidate_list_single_user_disable_ofdma[HTT_NUM_AC_WMM];
  7907. /** Num of instances where ul is chosen over dl based on qos weight not specific to OFDMA */
  7908. A_UINT32 dl_cand_list_dropped_high_ul_qos_weight[HTT_NUM_AC_WMM];
  7909. /** Num of instances where dl ofdma is disabled due to pipelining */
  7910. A_UINT32 ax_dlofdma_disabled_due_to_pipelining[HTT_NUM_AC_WMM];
  7911. /** Num of instances where dl ofdma is disabled as the tid is su only eligible */
  7912. A_UINT32 dlofdma_disabled_su_only_eligible[HTT_NUM_AC_WMM];
  7913. /** Num of instances where dl ofdma is disabled because there are no mpdus tried consecutively */
  7914. A_UINT32 dlofdma_disabled_consec_no_mpdus_tried[HTT_NUM_AC_WMM];
  7915. /** Num of instances where dl ofdma is disabled because there are consecutive mpdu failure */
  7916. A_UINT32 dlofdma_disabled_consec_no_mpdus_success[HTT_NUM_AC_WMM];
  7917. } htt_pdev_sched_algo_ofdma_stats_tlv;
  7918. typedef struct {
  7919. htt_tlv_hdr_t tlv_hdr;
  7920. /** mac_id__word:
  7921. * BIT [ 7 : 0] :- mac_id
  7922. * Use the HTT_STATS_CMN_MAC_ID_GET,_SET macros to
  7923. * read/write this bitfield.
  7924. * BIT [31 : 8] :- reserved
  7925. */
  7926. A_UINT32 mac_id__word;
  7927. A_UINT32 basic_trigger_across_bss;
  7928. A_UINT32 basic_trigger_within_bss;
  7929. A_UINT32 bsr_trigger_across_bss;
  7930. A_UINT32 bsr_trigger_within_bss;
  7931. A_UINT32 mu_rts_across_bss;
  7932. A_UINT32 mu_rts_within_bss;
  7933. A_UINT32 ul_mumimo_trigger_across_bss;
  7934. A_UINT32 ul_mumimo_trigger_within_bss;
  7935. } htt_pdev_mbssid_ctrl_frame_stats_tlv;
  7936. typedef struct {
  7937. htt_tlv_hdr_t tlv_hdr;
  7938. /**
  7939. * BIT [ 7 : 0] :- mac_id
  7940. * Use the HTT_STATS_TDMA_MAC_ID_GET macro to extract
  7941. * this bitfield.
  7942. * BIT [31 : 8] :- reserved
  7943. */
  7944. union {
  7945. struct {
  7946. A_UINT32 mac_id: 8,
  7947. reserved: 24;
  7948. };
  7949. A_UINT32 mac_id__word;
  7950. };
  7951. /** Num of Active TDMA schedules */
  7952. A_UINT32 num_tdma_active_schedules;
  7953. /** Num of Reserved TDMA schedules */
  7954. A_UINT32 num_tdma_reserved_schedules;
  7955. /** Num of Restricted TDMA schedules */
  7956. A_UINT32 num_tdma_restricted_schedules;
  7957. /** Num of Unconfigured TDMA schedules */
  7958. A_UINT32 num_tdma_unconfigured_schedules;
  7959. /** Num of TDMA slot switches */
  7960. A_UINT32 num_tdma_slot_switches;
  7961. /** Num of TDMA EDCA switches */
  7962. A_UINT32 num_tdma_edca_switches;
  7963. } htt_pdev_tdma_stats_tlv;
  7964. #define HTT_STATS_TDMA_MAC_ID_M 0x000000ff
  7965. #define HTT_STATS_TDMA_MAC_ID_S 0
  7966. #define HTT_STATS_TDMA_MAC_ID_GET(_var) \
  7967. (((_var) & HTT_STATS_TDMA_MAC_ID_M) >> \
  7968. HTT_STATS_TDMA_MAC_ID_S)
  7969. /*======= Bandwidth Manager stats ====================*/
  7970. #define HTT_BW_MGR_STATS_MAC_ID_M 0x000000ff
  7971. #define HTT_BW_MGR_STATS_MAC_ID_S 0
  7972. #define HTT_BW_MGR_STATS_PRI20_IDX_M 0x0000ff00
  7973. #define HTT_BW_MGR_STATS_PRI20_IDX_S 8
  7974. #define HTT_BW_MGR_STATS_PRI20_FREQ_M 0xffff0000
  7975. #define HTT_BW_MGR_STATS_PRI20_FREQ_S 16
  7976. #define HTT_BW_MGR_STATS_CENTER_FREQ1_M 0x0000ffff
  7977. #define HTT_BW_MGR_STATS_CENTER_FREQ1_S 0
  7978. #define HTT_BW_MGR_STATS_CENTER_FREQ2_M 0xffff0000
  7979. #define HTT_BW_MGR_STATS_CENTER_FREQ2_S 16
  7980. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_M 0x000000ff
  7981. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_S 0
  7982. #define HTT_BW_MGR_STATS_STATIC_PATTERN_M 0x00ffff00
  7983. #define HTT_BW_MGR_STATS_STATIC_PATTERN_S 8
  7984. #define HTT_BW_MGR_STATS_MAC_ID_GET(_var) \
  7985. (((_var) & HTT_BW_MGR_STATS_MAC_ID_M) >> \
  7986. HTT_BW_MGR_STATS_MAC_ID_S)
  7987. #define HTT_BW_MGR_STATS_MAC_ID_SET(_var, _val) \
  7988. do { \
  7989. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_MAC_ID, _val); \
  7990. ((_var) |= ((_val) << HTT_BW_MGR_STATS_MAC_ID_S)); \
  7991. } while (0)
  7992. #define HTT_BW_MGR_STATS_PRI20_IDX_GET(_var) \
  7993. (((_var) & HTT_BW_MGR_STATS_PRI20_IDX_M) >> \
  7994. HTT_BW_MGR_STATS_PRI20_IDX_S)
  7995. #define HTT_BW_MGR_STATS_PRI20_IDX_SET(_var, _val) \
  7996. do { \
  7997. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_PRI20_IDX, _val); \
  7998. ((_var) |= ((_val) << HTT_BW_MGR_STATS_PRI20_IDX_S)); \
  7999. } while (0)
  8000. #define HTT_BW_MGR_STATS_PRI20_FREQ_GET(_var) \
  8001. (((_var) & HTT_BW_MGR_STATS_PRI20_FREQ_M) >> \
  8002. HTT_BW_MGR_STATS_PRI20_FREQ_S)
  8003. #define HTT_BW_MGR_STATS_PRI20_FREQ_SET(_var, _val) \
  8004. do { \
  8005. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_PRI20_FREQ, _val); \
  8006. ((_var) |= ((_val) << HTT_BW_MGR_STATS_PRI20_FREQ_S)); \
  8007. } while (0)
  8008. #define HTT_BW_MGR_STATS_CENTER_FREQ1_GET(_var) \
  8009. (((_var) & HTT_BW_MGR_STATS_CENTER_FREQ1_M) >> \
  8010. HTT_BW_MGR_STATS_CENTER_FREQ1_S)
  8011. #define HTT_BW_MGR_STATS_CENTER_FREQ1_SET(_var, _val) \
  8012. do { \
  8013. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CENTER_FREQ1, _val); \
  8014. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CENTER_FREQ1_S)); \
  8015. } while (0)
  8016. #define HTT_BW_MGR_STATS_CENTER_FREQ2_GET(_var) \
  8017. (((_var) & HTT_BW_MGR_STATS_CENTER_FREQ2_M) >> \
  8018. HTT_BW_MGR_STATS_CENTER_FREQ2_S)
  8019. #define HTT_BW_MGR_STATS_CENTER_FREQ2_SET(_var, _val) \
  8020. do { \
  8021. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CENTER_FREQ2, _val); \
  8022. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CENTER_FREQ2_S)); \
  8023. } while (0)
  8024. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_GET(_var) \
  8025. (((_var) & HTT_BW_MGR_STATS_CHAN_PHY_MODE_M) >> \
  8026. HTT_BW_MGR_STATS_CHAN_PHY_MODE_S)
  8027. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_SET(_var, _val) \
  8028. do { \
  8029. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CHAN_PHY_MODE, _val); \
  8030. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CHAN_PHY_MODE_S)); \
  8031. } while (0)
  8032. #define HTT_BW_MGR_STATS_STATIC_PATTERN_GET(_var) \
  8033. (((_var) & HTT_BW_MGR_STATS_STATIC_PATTERN_M) >> \
  8034. HTT_BW_MGR_STATS_STATIC_PATTERN_S)
  8035. #define HTT_BW_MGR_STATS_STATIC_PATTERN_SET(_var, _val) \
  8036. do { \
  8037. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_STATIC_PATTERN, _val); \
  8038. ((_var) |= ((_val) << HTT_BW_MGR_STATS_STATIC_PATTERN_S)); \
  8039. } while (0)
  8040. typedef struct {
  8041. htt_tlv_hdr_t tlv_hdr;
  8042. /* BIT [ 7 : 0] :- mac_id
  8043. * BIT [ 15 : 8] :- pri20_index
  8044. * BIT [ 31 : 16] :- pri20_freq in Mhz
  8045. */
  8046. A_UINT32 mac_id__pri20_idx__freq;
  8047. /* BIT [ 15 : 0] :- centre_freq1
  8048. * BIT [ 31 : 16] :- centre_freq2
  8049. */
  8050. A_UINT32 centre_freq1__freq2;
  8051. /* BIT [ 7 : 0] :- channel_phy_mode
  8052. * BIT [ 23 : 8] :- static_pattern
  8053. */
  8054. A_UINT32 phy_mode__static_pattern;
  8055. } htt_pdev_bw_mgr_stats_tlv;
  8056. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_BW_MGR
  8057. * TLV_TAGS:
  8058. * - HTT_STATS_PDEV_BW_MGR_STATS_TAG
  8059. */
  8060. /* NOTE:
  8061. * This structure is for documentation, and cannot be safely used directly.
  8062. * Instead, use the constituent TLV structures to fill/parse.
  8063. */
  8064. typedef struct {
  8065. htt_pdev_bw_mgr_stats_tlv bw_mgr_tlv;
  8066. } htt_pdev_bw_mgr_stats_t;
  8067. /*============= start MLO UMAC SSR stats ============= { */
  8068. typedef enum {
  8069. HTT_MLO_UMAC_SSR_DBG_POINT_INVALID = 0,
  8070. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_DISABLE_RXDMA_PREFETCH,
  8071. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_PMACS_HWMLOS,
  8072. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_GLOBAL_WSI,
  8073. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_PMACS_DMAC,
  8074. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_TCL,
  8075. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_TQM,
  8076. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_WBM,
  8077. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_REO,
  8078. HTT_MLO_UMAC_SSR_DBG_POINT_PRE_RESET_HOST,
  8079. HTT_MLO_UMAC_SSR_DBG_POINT_RESET_PREREQUISITES,
  8080. HTT_MLO_UMAC_SSR_DBG_POINT_RESET_PRE_RING_RESET,
  8081. HTT_MLO_UMAC_SSR_DBG_POINT_RESET_APPLY_SOFT_RESET,
  8082. HTT_MLO_UMAC_SSR_DBG_POINT_RESET_POST_RING_RESET,
  8083. HTT_MLO_UMAC_SSR_DBG_POINT_RESET_FW_TQM_CMDQS,
  8084. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_HOST,
  8085. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_UMAC_INTERRUPTS,
  8086. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_WBM,
  8087. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_REO,
  8088. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_TQM,
  8089. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_PMACS_DMAC,
  8090. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_TQM_SYNC_CMD,
  8091. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_GLOBAL_WSI,
  8092. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_PMACS_HWMLOS,
  8093. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_ENABLE_RXDMA_PREFETCH,
  8094. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_TCL,
  8095. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_HOST_ENQ,
  8096. HTT_MLO_UMAC_SSR_DBG_POINT_POST_RESET_VERIFY_UMAC_RECOVERED,
  8097. /* The below debug point values are reserved for future expansion. */
  8098. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED28,
  8099. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED29,
  8100. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED30,
  8101. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED31,
  8102. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED32,
  8103. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED33,
  8104. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED34,
  8105. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED35,
  8106. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED36,
  8107. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED37,
  8108. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED38,
  8109. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED39,
  8110. HTT_MLO_UMAC_SSR_DBG_POINT_RESERVED40,
  8111. /*
  8112. * Due to backwards compatibility requirements, no futher DBG_POINT values
  8113. * can be added (but the above reserved values can be repurposed).
  8114. */
  8115. HTT_MLO_UMAC_SSR_DBG_POINT_MAX,
  8116. } HTT_MLO_UMAC_SSR_DBG_POINTS;
  8117. typedef enum {
  8118. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_INVALID = 0,
  8119. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_DO_PRE_RESET,
  8120. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_DO_POST_RESET_START,
  8121. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_DO_POST_RESET_COMPLETE,
  8122. /* The below recovery handshake values are reserved for future expansion. */
  8123. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_RESERVED4,
  8124. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_RESERVED5,
  8125. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_RESERVED6,
  8126. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_RESERVED7,
  8127. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_RESERVED8,
  8128. /*
  8129. * Due to backwards compatibility requirements, no futher
  8130. * RECOVERY_HANDSHAKE values can be added (but the above
  8131. * reserved values can be repurposed).
  8132. */
  8133. HTT_MLO_UMAC_RECOVERY_HANDSHAKE_COUNT,
  8134. } HTT_MLO_UMAC_RECOVERY_HANDSHAKES;
  8135. typedef struct {
  8136. htt_tlv_hdr_t tlv_hdr;
  8137. A_UINT32 start_ms;
  8138. A_UINT32 end_ms;
  8139. A_UINT32 delta_ms;
  8140. A_UINT32 reserved;
  8141. A_UINT32 footprint; /* holds a HTT_MLO_UMAC_SSR_DBG_POINTS value */
  8142. A_UINT32 tqm_hw_tstamp;
  8143. } htt_mlo_umac_ssr_dbg_tlv;
  8144. typedef struct {
  8145. A_UINT32 last_mlo_htt_handshake_delta_ms;
  8146. A_UINT32 max_mlo_htt_handshake_delta_ms;
  8147. union {
  8148. A_UINT32 umac_recovery_done_mask;
  8149. struct {
  8150. A_UINT32 pre_reset_disable_rxdma_prefetch : 1,
  8151. pre_reset_pmacs_hwmlos : 1,
  8152. pre_reset_global_wsi : 1,
  8153. pre_reset_pmacs_dmac : 1,
  8154. pre_reset_tcl : 1,
  8155. pre_reset_tqm : 1,
  8156. pre_reset_wbm : 1,
  8157. pre_reset_reo : 1,
  8158. pre_reset_host : 1,
  8159. reset_prerequisites : 1,
  8160. reset_pre_ring_reset : 1,
  8161. reset_apply_soft_reset : 1,
  8162. reset_post_ring_reset : 1,
  8163. reset_fw_tqm_cmdqs : 1,
  8164. post_reset_host : 1,
  8165. post_reset_umac_interrupts : 1,
  8166. post_reset_wbm : 1,
  8167. post_reset_reo : 1,
  8168. post_reset_tqm : 1,
  8169. post_reset_pmacs_dmac : 1,
  8170. post_reset_tqm_sync_cmd : 1,
  8171. post_reset_global_wsi : 1,
  8172. post_reset_pmacs_hwmlos : 1,
  8173. post_reset_enable_rxdma_prefetch : 1,
  8174. post_reset_tcl : 1,
  8175. post_reset_host_enq : 1,
  8176. post_reset_verify_umac_recovered : 1,
  8177. reserved : 5;
  8178. } done_mask;
  8179. };
  8180. } htt_mlo_umac_ssr_mlo_stats_t;
  8181. typedef struct {
  8182. htt_tlv_hdr_t tlv_hdr;
  8183. htt_mlo_umac_ssr_mlo_stats_t mlo;
  8184. } htt_mlo_umac_ssr_mlo_stats_tlv;
  8185. /* dword0 - b'0 - PRE_RESET_DISABLE_RXDMA_PREFETCH */
  8186. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_M 0x1
  8187. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_S 0
  8188. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_GET(word0) \
  8189. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_M) >> \
  8190. HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_S)
  8191. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_SET(word0, _val) \
  8192. do { \
  8193. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH, _val); \
  8194. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_DISABLE_RXDMA_PREFETCH_S));\
  8195. } while (0)
  8196. /* dword0 - b'1 - PRE_RESET_PMACS_HWMLOS */
  8197. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_M 0x2
  8198. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_S 1
  8199. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_GET(word0) \
  8200. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_M) >> \
  8201. HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_S)
  8202. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_SET(word0, _val) \
  8203. do { \
  8204. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS, _val); \
  8205. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_HWMLOS_S));\
  8206. } while (0)
  8207. /* dword0 - b'2 - PRE_RESET_GLOBAL_WSI */
  8208. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_M 0x4
  8209. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_S 2
  8210. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_GET(word0) \
  8211. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_M) >> \
  8212. HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_S)
  8213. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_SET(word0, _val) \
  8214. do { \
  8215. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI, _val); \
  8216. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_GLOBAL_WSI_S));\
  8217. } while (0)
  8218. /* dword0 - b'3 - PRE_RESET_PMACS_DMAC */
  8219. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_M 0x8
  8220. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_S 3
  8221. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_GET(word0) \
  8222. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_M) >> \
  8223. HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_S)
  8224. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_SET(word0, _val) \
  8225. do { \
  8226. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC, _val); \
  8227. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_PMACS_DMAC_S));\
  8228. } while (0)
  8229. /* dword0 - b'4 - PRE_RESET_TCL */
  8230. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_M 0x10
  8231. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_S 4
  8232. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_GET(word0) \
  8233. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_M) >> \
  8234. HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_S)
  8235. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_SET(word0, _val) \
  8236. do { \
  8237. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL, _val); \
  8238. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_TCL_S));\
  8239. } while (0)
  8240. /* dword0 - b'5 - PRE_RESET_TQM */
  8241. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_M 0x20
  8242. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_S 5
  8243. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_GET(word0) \
  8244. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_M) >> \
  8245. HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_S)
  8246. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_SET(word0, _val) \
  8247. do { \
  8248. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM, _val); \
  8249. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_TQM_S));\
  8250. } while (0)
  8251. /* dword0 - b'6 - PRE_RESET_WBM */
  8252. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_M 0x40
  8253. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_S 6
  8254. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_GET(word0) \
  8255. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_M) >> \
  8256. HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_S)
  8257. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_SET(word0, _val) \
  8258. do { \
  8259. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM, _val); \
  8260. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_WBM_S));\
  8261. } while (0)
  8262. /* dword0 - b'7 - PRE_RESET_REO */
  8263. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_M 0x80
  8264. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_S 7
  8265. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_GET(word0) \
  8266. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_M) >> \
  8267. HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_S)
  8268. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_SET(word0, _val) \
  8269. do { \
  8270. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO, _val); \
  8271. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_REO_S));\
  8272. } while (0)
  8273. /* dword0 - b'8 - PRE_RESET_HOST */
  8274. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_M 0x100
  8275. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_S 8
  8276. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_GET(word0) \
  8277. (((word0) & HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_M) >> \
  8278. HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_S)
  8279. #define HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_SET(word0, _val) \
  8280. do { \
  8281. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST, _val); \
  8282. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_PRE_RESET_HOST_S));\
  8283. } while (0)
  8284. /* dword0 - b'9 - RESET_PREREQUISITES */
  8285. #define HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_M 0x200
  8286. #define HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_S 9
  8287. #define HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_GET(word0) \
  8288. (((word0) & HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_M) >> \
  8289. HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_S)
  8290. #define HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_SET(word0, _val) \
  8291. do { \
  8292. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES, _val); \
  8293. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_RESET_PREREQUISITES_S));\
  8294. } while (0)
  8295. /* dword0 - b'10 - RESET_PRE_RING_RESET */
  8296. #define HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_M 0x400
  8297. #define HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_S 10
  8298. #define HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_GET(word0) \
  8299. (((word0) & HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_M) >> \
  8300. HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_S)
  8301. #define HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_SET(word0, _val) \
  8302. do { \
  8303. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET, _val); \
  8304. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_RESET_PRE_RING_RESET_S));\
  8305. } while (0)
  8306. /* dword0 - b'11 - RESET_APPLY_SOFT_RESET */
  8307. #define HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_M 0x800
  8308. #define HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_S 11
  8309. #define HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_GET(word0) \
  8310. (((word0) & HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_M) >> \
  8311. HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_S)
  8312. #define HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_SET(word0, _val) \
  8313. do { \
  8314. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET, _val); \
  8315. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_RESET_APPLY_SOFT_RESET_S));\
  8316. } while (0)
  8317. /* dword0 - b'12 - RESET_POST_RING_RESET */
  8318. #define HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_M 0x1000
  8319. #define HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_S 12
  8320. #define HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_GET(word0) \
  8321. (((word0) & HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_M) >> \
  8322. HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_S)
  8323. #define HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_SET(word0, _val) \
  8324. do { \
  8325. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET, _val); \
  8326. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_RESET_POST_RING_RESET_S));\
  8327. } while (0)
  8328. /* dword0 - b'13 - RESET_FW_TQM_CMDQS */
  8329. #define HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_M 0x2000
  8330. #define HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_S 13
  8331. #define HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_GET(word0) \
  8332. (((word0) & HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_M) >> \
  8333. HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_S)
  8334. #define HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_SET(word0, _val) \
  8335. do { \
  8336. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS, _val); \
  8337. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_RESET_FW_TQM_CMDQS_S));\
  8338. } while (0)
  8339. /* dword0 - b'14 - POST_RESET_HOST */
  8340. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_M 0x4000
  8341. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_S 14
  8342. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_GET(word0) \
  8343. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_M) >> \
  8344. HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_S)
  8345. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_SET(word0, _val) \
  8346. do { \
  8347. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST, _val); \
  8348. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_S));\
  8349. } while (0)
  8350. /* dword0 - b'15 - POST_RESET_UMAC_INTERRUPTS */
  8351. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_M 0x8000
  8352. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_S 15
  8353. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_GET(word0) \
  8354. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_M) >> \
  8355. HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_S)
  8356. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_SET(word0, _val) \
  8357. do { \
  8358. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS, _val); \
  8359. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_UMAC_INTERRUPTS_S));\
  8360. } while (0)
  8361. /* dword0 - b'16 - POST_RESET_WBM */
  8362. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_M 0x10000
  8363. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_S 16
  8364. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_GET(word0) \
  8365. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_M) >> \
  8366. HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_S)
  8367. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_SET(word0, _val) \
  8368. do { \
  8369. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM, _val); \
  8370. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_WBM_S));\
  8371. } while (0)
  8372. /* dword0 - b'17 - POST_RESET_REO */
  8373. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_M 0x20000
  8374. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_S 17
  8375. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_GET(word0) \
  8376. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_M) >> \
  8377. HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_S)
  8378. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_SET(word0, _val) \
  8379. do { \
  8380. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_REO, _val); \
  8381. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_REO_S));\
  8382. } while (0)
  8383. /* dword0 - b'18 - POST_RESET_TQM */
  8384. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_M 0x40000
  8385. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_S 18
  8386. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_GET(word0) \
  8387. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_M) >> \
  8388. HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_S)
  8389. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SET(word0, _val) \
  8390. do { \
  8391. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM, _val); \
  8392. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_S));\
  8393. } while (0)
  8394. /* dword0 - b'19 - POST_RESET_PMACS_DMAC */
  8395. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_M 0x80000
  8396. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_S 19
  8397. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_GET(word0) \
  8398. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_M) >> \
  8399. HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_S)
  8400. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_SET(word0, _val) \
  8401. do { \
  8402. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC, _val); \
  8403. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_DMAC_S));\
  8404. } while (0)
  8405. /* dword0 - b'20 - POST_RESET_TQM_SYNC_CMD */
  8406. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_M 0x100000
  8407. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_S 20
  8408. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_GET(word0) \
  8409. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_M) >> \
  8410. HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_S)
  8411. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_SET(word0, _val) \
  8412. do { \
  8413. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD, _val); \
  8414. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_TQM_SYNC_CMD_S));\
  8415. } while (0)
  8416. /* dword0 - b'21 - POST_RESET_GLOBAL_WSI */
  8417. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_M 0x200000
  8418. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_S 21
  8419. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_GET(word0) \
  8420. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_M) >> \
  8421. HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_S)
  8422. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_SET(word0, _val) \
  8423. do { \
  8424. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI, _val); \
  8425. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_GLOBAL_WSI_S));\
  8426. } while (0)
  8427. /* dword0 - b'22 - POST_RESET_PMACS_HWMLOS */
  8428. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_M 0x400000
  8429. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_S 22
  8430. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_GET(word0) \
  8431. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_M) >> \
  8432. HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_S)
  8433. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_SET(word0, _val) \
  8434. do { \
  8435. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS, _val); \
  8436. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_PMACS_HWMLOS_S));\
  8437. } while (0)
  8438. /* dword0 - b'23 - POST_RESET_ENABLE_RXDMA_PREFETCH */
  8439. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_M 0x800000
  8440. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_S 23
  8441. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_GET(word0) \
  8442. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_M) >> \
  8443. HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_S)
  8444. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_SET(word0, _val) \
  8445. do { \
  8446. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH, _val); \
  8447. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_ENABLE_RXDMA_PREFETCH_S));\
  8448. } while (0)
  8449. /* dword0 - b'24 - POST_RESET_TCL */
  8450. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_M 0x1000000
  8451. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_S 24
  8452. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_GET(word0) \
  8453. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_M) >> \
  8454. HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_S)
  8455. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_SET(word0, _val) \
  8456. do { \
  8457. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL, _val); \
  8458. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_TCL_S));\
  8459. } while (0)
  8460. /* dword0 - b'25 - POST_RESET_HOST_ENQ */
  8461. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_M 0x2000000
  8462. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_S 25
  8463. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_GET(word0) \
  8464. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_M) >> \
  8465. HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_S)
  8466. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_SET(word0, _val) \
  8467. do { \
  8468. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ, _val); \
  8469. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_HOST_ENQ_S));\
  8470. } while (0)
  8471. /* dword0 - b'26 - POST_RESET_VERIFY_UMAC_RECOVERED */
  8472. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_M 0x4000000
  8473. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_S 26
  8474. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_GET(word0) \
  8475. (((word0) & HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_M) >> \
  8476. HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_S)
  8477. #define HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_SET(word0, _val) \
  8478. do { \
  8479. HTT_CHECK_SET_VAL(HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED, _val); \
  8480. ((word0) |= ((_val) << HTT_UMAC_RECOVERY_DONE_POST_RESET_VERIFY_UMAC_RECOVERED_S));\
  8481. } while (0)
  8482. typedef struct {
  8483. htt_tlv_hdr_t tlv_hdr;
  8484. A_UINT32 last_trigger_request_ms;
  8485. A_UINT32 last_start_ms;
  8486. A_UINT32 last_start_disengage_umac_ms;
  8487. A_UINT32 last_enter_ssr_platform_thread_ms;
  8488. A_UINT32 last_exit_ssr_platform_thread_ms;
  8489. A_UINT32 last_start_engage_umac_ms;
  8490. A_UINT32 last_done_successful_ms;
  8491. A_UINT32 post_reset_tqm_sync_cmd_completion_ms;
  8492. A_UINT32 htt_sync_mlo_initiate_umac_recovery_ms;
  8493. A_UINT32 htt_sync_do_pre_reset_ms;
  8494. A_UINT32 htt_sync_do_post_reset_start_ms;
  8495. A_UINT32 htt_sync_do_post_reset_complete_ms;
  8496. } htt_mlo_umac_ssr_kpi_tstamp_stats_tlv;
  8497. typedef struct {
  8498. htt_tlv_hdr_t tlv_hdr;
  8499. A_UINT32 htt_sync_start_ms;
  8500. A_UINT32 htt_sync_delta_ms;
  8501. A_UINT32 post_t2h_start_ms;
  8502. A_UINT32 post_t2h_delta_ms;
  8503. A_UINT32 post_t2h_msg_read_shmem_ms;
  8504. A_UINT32 post_t2h_msg_write_shmem_ms;
  8505. A_UINT32 post_t2h_msg_send_msg_to_host_ms;
  8506. } htt_mlo_umac_htt_handshake_stats_tlv;
  8507. typedef struct {
  8508. /*
  8509. * Note that the host cannot use this struct directly, but instead needs
  8510. * to use the TLV header within each element of each of the arrays in
  8511. * this struct to determine where the subsequent item resides.
  8512. */
  8513. htt_mlo_umac_ssr_dbg_tlv dbg_point[HTT_MLO_UMAC_SSR_DBG_POINT_MAX];
  8514. htt_mlo_umac_htt_handshake_stats_tlv htt_handshakes[HTT_MLO_UMAC_RECOVERY_HANDSHAKE_COUNT];
  8515. } htt_mlo_umac_ssr_kpi_delta_stats_t;
  8516. typedef struct {
  8517. /*
  8518. * Since each item within htt_mlo_umac_ssr_kpi_delta_stats_t has its own
  8519. * TLV header, and since no additional fields are added in this struct
  8520. * beyond the htt_mlo_umac_ssr_kpi_delta_stats_t info, no additional
  8521. * TLV header is needed.
  8522. *
  8523. * Note that the host cannot use this struct directly, but instead needs
  8524. * to use the TLV header within each item inside the
  8525. * htt_mlo_umac_ssr_kpi_delta_stats_t to determine where the subsequent
  8526. * item resides.
  8527. */
  8528. htt_mlo_umac_ssr_kpi_delta_stats_t kpi_delta;
  8529. } htt_mlo_umac_ssr_kpi_delta_stats_tlv;
  8530. typedef struct {
  8531. A_UINT32 last_e2e_delta_ms;
  8532. A_UINT32 max_e2e_delta_ms;
  8533. A_UINT32 per_handshake_max_allowed_delta_ms;
  8534. /* Total done count */
  8535. A_UINT32 total_success_runs_cnt;
  8536. A_UINT32 umac_recovery_in_progress;
  8537. /* Count of Disengaged in Pre reset */
  8538. A_UINT32 umac_disengaged_count;
  8539. /* Count of UMAC Soft/Control Reset */
  8540. A_UINT32 umac_soft_reset_count;
  8541. /* Count of Engaged in Post reset */
  8542. A_UINT32 umac_engaged_count;
  8543. } htt_mlo_umac_ssr_common_stats_t;
  8544. typedef struct {
  8545. htt_tlv_hdr_t tlv_hdr;
  8546. htt_mlo_umac_ssr_common_stats_t cmn;
  8547. } htt_mlo_umac_ssr_common_stats_tlv;
  8548. typedef struct {
  8549. A_UINT32 trigger_requests_count;
  8550. A_UINT32 trigger_count_for_umac_hang;
  8551. A_UINT32 trigger_count_for_mlo_target_recovery_mode1;
  8552. A_UINT32 trigger_count_for_unknown_signature;
  8553. A_UINT32 total_trig_dropped;
  8554. A_UINT32 trigger_count_for_unit_test_direct_trigger;
  8555. A_UINT32 trigger_count_for_tx_de_wdg_dummy_frame_tout;
  8556. A_UINT32 trigger_count_for_peer_delete_wdg_dummy_frame_tout;
  8557. A_UINT32 trigger_count_for_reo_hang;
  8558. A_UINT32 trigger_count_for_tqm_hang;
  8559. A_UINT32 trigger_count_for_tcl_hang;
  8560. A_UINT32 trigger_count_for_wbm_hang;
  8561. } htt_mlo_umac_ssr_trigger_stats_t;
  8562. typedef struct {
  8563. htt_tlv_hdr_t tlv_hdr;
  8564. htt_mlo_umac_ssr_trigger_stats_t trigger;
  8565. } htt_mlo_umac_ssr_trigger_stats_tlv;
  8566. typedef struct {
  8567. /*
  8568. * Note that the host cannot use this struct directly, but instead needs
  8569. * to use the TLV header within each element to determine where the
  8570. * subsequent element resides.
  8571. */
  8572. htt_mlo_umac_ssr_kpi_delta_stats_tlv kpi_delta_tlv;
  8573. htt_mlo_umac_ssr_kpi_tstamp_stats_tlv kpi_tstamp_tlv;
  8574. } htt_mlo_umac_ssr_kpi_stats_t;
  8575. typedef struct {
  8576. /*
  8577. * Since the embedded sub-struct within htt_mlo_umac_ssr_kpi_stats_tlv
  8578. * has its own TLV header, and since no additional fields are added in
  8579. * this struct beyond the htt_mlo_umac_ssr_kpi_stats_t info, no additional
  8580. * TLV header is needed.
  8581. *
  8582. * Note that the host cannot use this struct directly, but instead needs
  8583. * to use the TLV header within the htt_mlo_umac_ssr_kpi_stats_t sub-struct
  8584. * to determine how much data is present for this struct.
  8585. */
  8586. htt_mlo_umac_ssr_kpi_stats_t kpi;
  8587. } htt_mlo_umac_ssr_kpi_stats_tlv;
  8588. typedef struct {
  8589. /*
  8590. * Note that the host cannot use this struct directly, but instead needs
  8591. * to use the TLV header within each element to determine where the
  8592. * subsequent element resides.
  8593. */
  8594. htt_mlo_umac_ssr_trigger_stats_tlv trigger_tlv;
  8595. htt_mlo_umac_ssr_kpi_stats_tlv kpi_tlv;
  8596. htt_mlo_umac_ssr_mlo_stats_tlv mlo_tlv;
  8597. htt_mlo_umac_ssr_common_stats_tlv cmn_tlv;
  8598. } htt_mlo_umac_ssr_stats_tlv;
  8599. /*============= end MLO UMAC SSR stats ============= } */
  8600. typedef struct {
  8601. A_UINT32 total_done;
  8602. A_UINT32 trigger_requests_count;
  8603. A_UINT32 total_trig_dropped;
  8604. A_UINT32 umac_disengaged_count;
  8605. A_UINT32 umac_soft_reset_count;
  8606. A_UINT32 umac_engaged_count;
  8607. A_UINT32 last_trigger_request_ms;
  8608. A_UINT32 last_start_ms;
  8609. A_UINT32 last_start_disengage_umac_ms;
  8610. A_UINT32 last_enter_ssr_platform_thread_ms;
  8611. A_UINT32 last_exit_ssr_platform_thread_ms;
  8612. A_UINT32 last_start_engage_umac_ms;
  8613. A_UINT32 last_done_successful_ms;
  8614. A_UINT32 last_e2e_delta_ms;
  8615. A_UINT32 max_e2e_delta_ms;
  8616. A_UINT32 trigger_count_for_umac_hang;
  8617. A_UINT32 trigger_count_for_mlo_quick_ssr;
  8618. A_UINT32 trigger_count_for_unknown_signature;
  8619. A_UINT32 post_reset_tqm_sync_cmd_completion_ms;
  8620. A_UINT32 htt_sync_mlo_initiate_umac_recovery_ms;
  8621. A_UINT32 htt_sync_do_pre_reset_ms;
  8622. A_UINT32 htt_sync_do_post_reset_start_ms;
  8623. A_UINT32 htt_sync_do_post_reset_complete_ms;
  8624. } htt_umac_ssr_stats_t;
  8625. typedef struct {
  8626. htt_tlv_hdr_t tlv_hdr;
  8627. htt_umac_ssr_stats_t stats;
  8628. } htt_umac_ssr_stats_tlv;
  8629. typedef struct {
  8630. htt_tlv_hdr_t tlv_hdr;
  8631. A_UINT32 svc_class_id;
  8632. /* codel_drops:
  8633. * How many times have MSDU queues belonging to this service class
  8634. * dropped their head MSDU due to the queue's latency being above
  8635. * the CoDel latency limit specified for the service class throughout
  8636. * the full CoDel latency statistics collection window.
  8637. */
  8638. A_UINT32 codel_drops;
  8639. /* codel_no_drops:
  8640. * How many times have MSDU queues belonging to this service class
  8641. * completed a CoDel latency statistics collection window and
  8642. * concluded that no head MSDU drop is needed, due to the MSDU queue's
  8643. * latency being under the limit specified for the service class at
  8644. * some point during the window.
  8645. */
  8646. A_UINT32 codel_no_drops;
  8647. } htt_codel_svc_class_stats_tlv;
  8648. #define HTT_CODEL_MSDUQ_STATS_TX_FLOW_NUM_M 0x0000FFFF
  8649. #define HTT_CODEL_MSDUQ_STATS_TX_FLOW_NUM_S 0
  8650. #define HTT_CODEL_MSDUQ_STATS_TX_FLOW_NUM_GET(_var) \
  8651. (((_var) & HTT_CODEL_MSDUQ_STATS_TX_FLOW_NUM_M) >> \
  8652. HTT_CODEL_MSDUQ_STATS_TX_FLOW_NUM_S)
  8653. #define HTT_CODEL_MSDUQ_STATS_TX_FLOW_NUM_SET(_var, _val) \
  8654. do { \
  8655. HTT_CHECK_SET_VAL(HTT_CODEL_MSDUQ_STATS_TX_FLOW_NUM, _val); \
  8656. ((_var) |= ((_val) << HTT_CODEL_MSDUQ_STATS_TX_FLOW_NUM_S)); \
  8657. } while (0)
  8658. #define HTT_CODEL_MSDUQ_STATS_SVC_CLASS_ID_M 0x00FF0000
  8659. #define HTT_CODEL_MSDUQ_STATS_SVC_CLASS_ID_S 16
  8660. #define HTT_CODEL_MSDUQ_STATS_SVC_CLASS_ID_GET(_var) \
  8661. (((_var) & HTT_CODEL_MSDUQ_STATS_SVC_CLASS_ID_M) >> \
  8662. HTT_CODEL_MSDUQ_STATS_SVC_CLASS_ID_S)
  8663. #define HTT_CODEL_MSDUQ_STATS_SVC_CLASS_ID_SET(_var, _val) \
  8664. do { \
  8665. HTT_CHECK_SET_VAL(HTT_CODEL_MSDUQ_STATS_SVC_CLASS_ID, _val); \
  8666. ((_var) |= ((_val) << HTT_CODEL_MSDUQ_STATS_SVC_CLASS_ID_S)); \
  8667. } while (0)
  8668. #define HTT_CODEL_MSDUQ_STATS_DROPS_M 0x0000FFFF
  8669. #define HTT_CODEL_MSDUQ_STATS_DROPS_S 0
  8670. #define HTT_CODEL_MSDUQ_STATS_DROPS_GET(_var) \
  8671. (((_var) & HTT_CODEL_MSDUQ_STATS_DROPS_M) >> \
  8672. HTT_CODEL_MSDUQ_STATS_DROPS_S)
  8673. #define HTT_CODEL_MSDUQ_STATS_DROPS_SET(_var, _val) \
  8674. do { \
  8675. HTT_CHECK_SET_VAL(HTT_CODEL_MSDUQ_STATS_DROPS, _val); \
  8676. ((_var) |= ((_val) << HTT_CODEL_MSDUQ_STATS_DROPS_S)); \
  8677. } while (0)
  8678. #define HTT_CODEL_MSDUQ_STATS_NO_DROPS_M 0xFFFF0000
  8679. #define HTT_CODEL_MSDUQ_STATS_NO_DROPS_S 16
  8680. #define HTT_CODEL_MSDUQ_STATS_NO_DROPS_GET(_var) \
  8681. (((_var) & HTT_CODEL_MSDUQ_STATS_NO_DROPS_M) >> \
  8682. HTT_CODEL_MSDUQ_STATS_NO_DROPS_S)
  8683. #define HTT_CODEL_MSDUQ_STATS_NO_DROPS_SET(_var, _val) \
  8684. do { \
  8685. HTT_CHECK_SET_VAL(HTT_CODEL_MSDUQ_STATS_NO_DROPS, _val); \
  8686. ((_var) |= ((_val) << HTT_CODEL_MSDUQ_STATS_NO_DROPS_S)); \
  8687. } while (0)
  8688. typedef struct {
  8689. htt_tlv_hdr_t tlv_hdr;
  8690. union {
  8691. A_UINT32 id__word;
  8692. struct {
  8693. A_UINT32 tx_flow_num: 16, /* FW's MSDU queue ID */
  8694. svc_class_id: 8,
  8695. reserved: 8;
  8696. };
  8697. };
  8698. union {
  8699. A_UINT32 stats__word;
  8700. struct {
  8701. A_UINT32
  8702. codel_drops: 16,
  8703. codel_no_drops: 16;
  8704. };
  8705. };
  8706. } htt_codel_msduq_stats_tlv;
  8707. #endif /* __HTT_STATS_H__ */