hal_rx.h 99 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_internal.h>
  21. #define HAL_RX_OFFSET(block, field) block##_##field##_OFFSET
  22. #define HAL_RX_LSB(block, field) block##_##field##_LSB
  23. #define HAL_RX_MASk(block, field) block##_##field##_MASK
  24. #define HAL_RX_GET(_ptr, block, field) \
  25. (((*((volatile uint32_t *)_ptr + (HAL_RX_OFFSET(block, field)>>2))) & \
  26. HAL_RX_MASk(block, field)) >> \
  27. HAL_RX_LSB(block, field))
  28. #ifdef NO_RX_PKT_HDR_TLV
  29. /* RX_BUFFER_SIZE = 1536 data bytes + 256 RX TLV bytes. We are avoiding
  30. * 128 bytes of RX_PKT_HEADER_TLV.
  31. */
  32. #define RX_BUFFER_SIZE 1792
  33. #else
  34. /* RX_BUFFER_SIZE = 1536 data bytes + 384 RX TLV bytes + some spare bytes */
  35. #define RX_BUFFER_SIZE 2048
  36. #endif
  37. enum {
  38. HAL_HW_RX_DECAP_FORMAT_RAW = 0,
  39. HAL_HW_RX_DECAP_FORMAT_NWIFI,
  40. HAL_HW_RX_DECAP_FORMAT_ETH2,
  41. HAL_HW_RX_DECAP_FORMAT_8023,
  42. };
  43. /**
  44. * struct hal_wbm_err_desc_info: structure to hold wbm error codes and reasons
  45. *
  46. * @reo_psh_rsn: REO push reason
  47. * @reo_err_code: REO Error code
  48. * @rxdma_psh_rsn: RXDMA push reason
  49. * @rxdma_err_code: RXDMA Error code
  50. * @reserved_1: Reserved bits
  51. * @wbm_err_src: WBM error source
  52. * @pool_id: pool ID, indicates which rxdma pool
  53. * @reserved_2: Reserved bits
  54. */
  55. struct hal_wbm_err_desc_info {
  56. uint16_t reo_psh_rsn:2,
  57. reo_err_code:5,
  58. rxdma_psh_rsn:2,
  59. rxdma_err_code:5,
  60. reserved_1:2;
  61. uint8_t wbm_err_src:3,
  62. pool_id:2,
  63. reserved_2:3;
  64. };
  65. /**
  66. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  67. *
  68. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  69. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  70. */
  71. enum hal_reo_error_status {
  72. HAL_REO_ERROR_DETECTED = 0,
  73. HAL_REO_ROUTING_INSTRUCTION = 1,
  74. };
  75. /**
  76. * @msdu_flags: [0] first_msdu_in_mpdu
  77. * [1] last_msdu_in_mpdu
  78. * [2] msdu_continuation - MSDU spread across buffers
  79. * [23] sa_is_valid - SA match in peer table
  80. * [24] sa_idx_timeout - Timeout while searching for SA match
  81. * [25] da_is_valid - Used to identtify intra-bss forwarding
  82. * [26] da_is_MCBC
  83. * [27] da_idx_timeout - Timeout while searching for DA match
  84. *
  85. */
  86. struct hal_rx_msdu_desc_info {
  87. uint32_t msdu_flags;
  88. uint16_t msdu_len; /* 14 bits for length */
  89. };
  90. /**
  91. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  92. *
  93. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  94. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  95. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  96. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  97. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  98. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  99. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  100. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  101. */
  102. enum hal_rx_msdu_desc_flags {
  103. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  104. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  105. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  106. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  107. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  108. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  109. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  110. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  111. };
  112. /*
  113. * @msdu_count: no. of msdus in the MPDU
  114. * @mpdu_seq: MPDU sequence number
  115. * @mpdu_flags [0] Fragment flag
  116. * [1] MPDU_retry_bit
  117. * [2] AMPDU flag
  118. * [3] raw_ampdu
  119. * @peer_meta_data: Upper bits containing peer id, vdev id
  120. */
  121. struct hal_rx_mpdu_desc_info {
  122. uint16_t msdu_count;
  123. uint16_t mpdu_seq; /* 12 bits for length */
  124. uint32_t mpdu_flags;
  125. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  126. };
  127. /**
  128. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  129. *
  130. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  131. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  132. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  133. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  134. */
  135. enum hal_rx_mpdu_desc_flags {
  136. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  137. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  138. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  139. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  140. };
  141. /**
  142. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  143. * BUFFER_ADDR_INFO structure
  144. *
  145. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  146. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  147. * descriptor list
  148. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  149. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  150. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  151. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  152. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  153. */
  154. enum hal_rx_ret_buf_manager {
  155. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  156. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  157. HAL_RX_BUF_RBM_FW_BM = 2,
  158. HAL_RX_BUF_RBM_SW0_BM = 3,
  159. HAL_RX_BUF_RBM_SW1_BM = 4,
  160. HAL_RX_BUF_RBM_SW2_BM = 5,
  161. HAL_RX_BUF_RBM_SW3_BM = 6,
  162. };
  163. /*
  164. * Given the offset of a field in bytes, returns uint8_t *
  165. */
  166. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  167. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  168. /*
  169. * Given the offset of a field in bytes, returns uint32_t *
  170. */
  171. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  172. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  173. #define _HAL_MS(_word, _mask, _shift) \
  174. (((_word) & (_mask)) >> (_shift))
  175. /*
  176. * macro to set the LSW of the nbuf data physical address
  177. * to the rxdma ring entry
  178. */
  179. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  180. ((*(((unsigned int *) buff_addr_info) + \
  181. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  182. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  183. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  184. /*
  185. * macro to set the LSB of MSW of the nbuf data physical address
  186. * to the rxdma ring entry
  187. */
  188. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  189. ((*(((unsigned int *) buff_addr_info) + \
  190. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  191. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  192. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  193. /*
  194. * macro to set the cookie into the rxdma ring entry
  195. */
  196. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  197. ((*(((unsigned int *) buff_addr_info) + \
  198. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  199. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  200. ((*(((unsigned int *) buff_addr_info) + \
  201. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  202. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  203. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  204. /*
  205. * macro to set the manager into the rxdma ring entry
  206. */
  207. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  208. ((*(((unsigned int *) buff_addr_info) + \
  209. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  210. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  211. ((*(((unsigned int *) buff_addr_info) + \
  212. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  213. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  214. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  215. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  216. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  217. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  218. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  219. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  220. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  221. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  222. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  223. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  224. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  225. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  226. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  227. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  228. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  229. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  230. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  231. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  232. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  233. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  234. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  235. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  236. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  237. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  238. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  239. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  240. /* TODO: Convert the following structure fields accesseses to offsets */
  241. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  242. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  243. (((struct reo_destination_ring *) \
  244. reo_desc)->buf_or_link_desc_addr_info)))
  245. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  246. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  247. (((struct reo_destination_ring *) \
  248. reo_desc)->buf_or_link_desc_addr_info)))
  249. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  250. (HAL_RX_BUF_COOKIE_GET(& \
  251. (((struct reo_destination_ring *) \
  252. reo_desc)->buf_or_link_desc_addr_info)))
  253. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  254. ((mpdu_info_ptr \
  255. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  256. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  257. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  258. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  259. ((mpdu_info_ptr \
  260. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  261. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  262. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  263. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  264. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  265. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  266. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  267. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  268. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  269. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  270. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  271. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  272. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  273. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  274. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  275. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  276. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  277. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  278. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  279. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  280. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  281. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  282. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  283. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  284. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  285. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  286. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  287. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  288. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  289. /*
  290. * NOTE: None of the following _GET macros need a right
  291. * shift by the corresponding _LSB. This is because, they are
  292. * finally taken and "OR'ed" into a single word again.
  293. */
  294. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  295. ((*(((uint32_t *)msdu_info_ptr) + \
  296. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  297. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  298. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  299. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  300. ((*(((uint32_t *)msdu_info_ptr) + \
  301. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  302. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  303. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  304. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  305. ((*(((uint32_t *)msdu_info_ptr) + \
  306. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  307. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  308. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  309. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  310. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  311. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  312. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  313. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  314. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  315. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  316. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  317. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  318. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  319. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  320. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  321. #define HAL_RX_MSDU_REO_DST_IND_GET(msdu_info_ptr) \
  322. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  323. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_OFFSET)), \
  324. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_MASK, \
  325. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_LSB))
  326. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  327. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  328. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  329. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  330. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  331. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  332. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  333. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  334. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  335. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  336. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  337. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  338. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  339. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  340. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  341. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  342. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  343. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  344. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  345. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  346. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  347. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  348. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  349. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  350. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  351. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  352. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  353. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  354. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  355. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  356. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  357. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  358. RX_MPDU_INFO_4_PN_31_0_MASK, \
  359. RX_MPDU_INFO_4_PN_31_0_LSB))
  360. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  361. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  362. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  363. RX_MPDU_INFO_5_PN_63_32_MASK, \
  364. RX_MPDU_INFO_5_PN_63_32_LSB))
  365. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  366. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  367. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  368. RX_MPDU_INFO_6_PN_95_64_MASK, \
  369. RX_MPDU_INFO_6_PN_95_64_LSB))
  370. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  371. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  372. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  373. RX_MPDU_INFO_7_PN_127_96_MASK, \
  374. RX_MPDU_INFO_7_PN_127_96_LSB))
  375. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  376. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  377. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  378. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  379. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  380. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  381. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  382. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  383. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  384. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  385. #define HAL_RX_FLD_SET(_ptr, _wrd, _field, _val) \
  386. (*(uint32_t *)(((uint8_t *)_ptr) + \
  387. _wrd ## _ ## _field ## _OFFSET) |= \
  388. ((_val << _wrd ## _ ## _field ## _LSB) & \
  389. _wrd ## _ ## _field ## _MASK))
  390. #define HAL_RX_UNIFORM_HDR_SET(_rx_msdu_link, _field, _val) \
  391. HAL_RX_FLD_SET(_rx_msdu_link, UNIFORM_DESCRIPTOR_HEADER_0, \
  392. _field, _val)
  393. #define HAL_RX_MSDU_DESC_INFO_SET(_msdu_info_ptr, _field, _val) \
  394. HAL_RX_FLD_SET(_msdu_info_ptr, RX_MSDU_DESC_INFO_0, \
  395. _field, _val)
  396. #define HAL_RX_MPDU_DESC_INFO_SET(_mpdu_info_ptr, _field, _val) \
  397. HAL_RX_FLD_SET(_mpdu_info_ptr, RX_MPDU_DESC_INFO_0, \
  398. _field, _val)
  399. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  400. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  401. {
  402. struct reo_destination_ring *reo_dst_ring;
  403. uint32_t mpdu_info[NUM_OF_DWORDS_RX_MPDU_DESC_INFO];
  404. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  405. qdf_mem_copy(&mpdu_info,
  406. (const void *)&reo_dst_ring->rx_mpdu_desc_info_details,
  407. sizeof(struct rx_mpdu_desc_info));
  408. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  409. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  410. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  411. mpdu_desc_info->peer_meta_data =
  412. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  413. }
  414. /*
  415. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  416. * @ Specifically flags needed are:
  417. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  418. * @ msdu_continuation, sa_is_valid,
  419. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  420. * @ da_is_MCBC
  421. *
  422. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  423. * @ descriptor
  424. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  425. * @ Return: void
  426. */
  427. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  428. struct hal_rx_msdu_desc_info *msdu_desc_info)
  429. {
  430. struct reo_destination_ring *reo_dst_ring;
  431. uint32_t msdu_info[NUM_OF_DWORDS_RX_MSDU_DESC_INFO];
  432. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  433. qdf_mem_copy(&msdu_info,
  434. (const void *)&reo_dst_ring->rx_msdu_desc_info_details,
  435. sizeof(struct rx_msdu_desc_info));
  436. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  437. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  438. }
  439. /*
  440. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  441. * rxdma ring entry.
  442. * @rxdma_entry: descriptor entry
  443. * @paddr: physical address of nbuf data pointer.
  444. * @cookie: SW cookie used as a index to SW rx desc.
  445. * @manager: who owns the nbuf (host, NSS, etc...).
  446. *
  447. */
  448. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  449. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  450. {
  451. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  452. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  453. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  454. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  455. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  456. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  457. }
  458. /*
  459. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  460. * pre-header.
  461. */
  462. /*
  463. * Every Rx packet starts at an offset from the top of the buffer.
  464. * If the host hasn't subscribed to any specific TLV, there is
  465. * still space reserved for the following TLV's from the start of
  466. * the buffer:
  467. * -- RX ATTENTION
  468. * -- RX MPDU START
  469. * -- RX MSDU START
  470. * -- RX MSDU END
  471. * -- RX MPDU END
  472. * -- RX PACKET HEADER (802.11)
  473. * If the host subscribes to any of the TLV's above, that TLV
  474. * if populated by the HW
  475. */
  476. #define NUM_DWORDS_TAG 1
  477. /* By default the packet header TLV is 128 bytes */
  478. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  479. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  480. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  481. #define RX_PKT_OFFSET_WORDS \
  482. ( \
  483. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  484. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  485. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  486. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  487. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  488. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  489. )
  490. #define RX_PKT_OFFSET_BYTES \
  491. (RX_PKT_OFFSET_WORDS << 2)
  492. #define RX_PKT_HDR_TLV_LEN 120
  493. /*
  494. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  495. */
  496. struct rx_attention_tlv {
  497. uint32_t tag;
  498. struct rx_attention rx_attn;
  499. };
  500. struct rx_mpdu_start_tlv {
  501. uint32_t tag;
  502. struct rx_mpdu_start rx_mpdu_start;
  503. };
  504. struct rx_msdu_start_tlv {
  505. uint32_t tag;
  506. struct rx_msdu_start rx_msdu_start;
  507. };
  508. struct rx_msdu_end_tlv {
  509. uint32_t tag;
  510. struct rx_msdu_end rx_msdu_end;
  511. };
  512. struct rx_mpdu_end_tlv {
  513. uint32_t tag;
  514. struct rx_mpdu_end rx_mpdu_end;
  515. };
  516. struct rx_pkt_hdr_tlv {
  517. uint32_t tag; /* 4 B */
  518. uint32_t phy_ppdu_id; /* 4 B */
  519. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  520. };
  521. #define RXDMA_OPTIMIZATION
  522. #ifdef RXDMA_OPTIMIZATION
  523. /*
  524. * The RX_PADDING_BYTES is required so that the TLV's don't
  525. * spread across the 128 byte boundary
  526. * RXDMA optimization requires:
  527. * 1) MSDU_END & ATTENTION TLV's follow in that order
  528. * 2) TLV's don't span across 128 byte lines
  529. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  530. */
  531. #if defined(WCSS_VERSION) && \
  532. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  533. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  534. #define RX_PADDING0_BYTES 4
  535. #endif
  536. #define RX_PADDING1_BYTES 16
  537. struct rx_pkt_tlvs {
  538. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  539. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  540. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  541. #if defined(WCSS_VERSION) && \
  542. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  543. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  544. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  545. #endif
  546. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  547. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  548. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  549. #ifndef NO_RX_PKT_HDR_TLV
  550. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  551. #endif
  552. };
  553. #else /* RXDMA_OPTIMIZATION */
  554. struct rx_pkt_tlvs {
  555. struct rx_attention_tlv attn_tlv;
  556. struct rx_mpdu_start_tlv mpdu_start_tlv;
  557. struct rx_msdu_start_tlv msdu_start_tlv;
  558. struct rx_msdu_end_tlv msdu_end_tlv;
  559. struct rx_mpdu_end_tlv mpdu_end_tlv;
  560. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  561. };
  562. #endif /* RXDMA_OPTIMIZATION */
  563. #define RX_PKT_TLVS_LEN (sizeof(struct rx_pkt_tlvs))
  564. #ifdef NO_RX_PKT_HDR_TLV
  565. static inline uint8_t
  566. *hal_rx_pkt_hdr_get(uint8_t *buf)
  567. {
  568. return buf + RX_PKT_TLVS_LEN;
  569. }
  570. #else
  571. static inline uint8_t
  572. *hal_rx_pkt_hdr_get(uint8_t *buf)
  573. {
  574. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  575. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  576. }
  577. #endif
  578. #define RX_PKT_TLV_OFFSET(field) qdf_offsetof(struct rx_pkt_tlvs, field)
  579. #define HAL_RX_PKT_TLV_MPDU_START_OFFSET(hal_soc) \
  580. RX_PKT_TLV_OFFSET(mpdu_start_tlv)
  581. #define HAL_RX_PKT_TLV_MPDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(mpdu_end_tlv)
  582. #define HAL_RX_PKT_TLV_MSDU_START_OFFSET(hal_soc) \
  583. RX_PKT_TLV_OFFSET(msdu_start_tlv)
  584. #define HAL_RX_PKT_TLV_MSDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(msdu_end_tlv)
  585. #define HAL_RX_PKT_TLV_ATTN_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(attn_tlv)
  586. #define HAL_RX_PKT_TLV_PKT_HDR_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(pkt_hdr_tlv)
  587. static inline uint8_t
  588. *hal_rx_padding0_get(uint8_t *buf)
  589. {
  590. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  591. return pkt_tlvs->rx_padding0;
  592. }
  593. /*
  594. * @ hal_rx_encryption_info_valid: Returns encryption type.
  595. *
  596. * @ buf: rx_tlv_hdr of the received packet
  597. * @ Return: encryption type
  598. */
  599. static inline uint32_t
  600. hal_rx_encryption_info_valid(uint8_t *buf)
  601. {
  602. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  603. struct rx_mpdu_start *mpdu_start =
  604. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  605. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  606. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  607. return encryption_info;
  608. }
  609. /*
  610. * @ hal_rx_print_pn: Prints the PN of rx packet.
  611. *
  612. * @ buf: rx_tlv_hdr of the received packet
  613. * @ Return: void
  614. */
  615. static inline void
  616. hal_rx_print_pn(uint8_t *buf)
  617. {
  618. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  619. struct rx_mpdu_start *mpdu_start =
  620. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  621. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  622. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  623. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  624. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  625. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  626. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  627. "PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  628. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  629. }
  630. /*
  631. * Get msdu_done bit from the RX_ATTENTION TLV
  632. */
  633. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  634. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  635. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  636. RX_ATTENTION_2_MSDU_DONE_MASK, \
  637. RX_ATTENTION_2_MSDU_DONE_LSB))
  638. static inline uint32_t
  639. hal_rx_attn_msdu_done_get(uint8_t *buf)
  640. {
  641. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  642. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  643. uint32_t msdu_done;
  644. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  645. return msdu_done;
  646. }
  647. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  648. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  649. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  650. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  651. RX_ATTENTION_1_FIRST_MPDU_LSB))
  652. /*
  653. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  654. * @buf: pointer to rx_pkt_tlvs
  655. *
  656. * reutm: uint32_t(first_msdu)
  657. */
  658. static inline uint32_t
  659. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  660. {
  661. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  662. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  663. uint32_t first_mpdu;
  664. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  665. return first_mpdu;
  666. }
  667. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  668. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  669. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  670. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  671. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  672. /*
  673. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  674. * from rx attention
  675. * @buf: pointer to rx_pkt_tlvs
  676. *
  677. * Return: tcp_udp_cksum_fail
  678. */
  679. static inline bool
  680. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  681. {
  682. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  683. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  684. bool tcp_udp_cksum_fail;
  685. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  686. return tcp_udp_cksum_fail;
  687. }
  688. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  689. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  690. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  691. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  692. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  693. /*
  694. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  695. * from rx attention
  696. * @buf: pointer to rx_pkt_tlvs
  697. *
  698. * Return: ip_cksum_fail
  699. */
  700. static inline bool
  701. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  702. {
  703. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  704. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  705. bool ip_cksum_fail;
  706. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  707. return ip_cksum_fail;
  708. }
  709. #define HAL_RX_ATTN_PHY_PPDU_ID_GET(_rx_attn) \
  710. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  711. RX_ATTENTION_0_PHY_PPDU_ID_OFFSET)), \
  712. RX_ATTENTION_0_PHY_PPDU_ID_MASK, \
  713. RX_ATTENTION_0_PHY_PPDU_ID_LSB))
  714. /*
  715. * hal_rx_attn_phy_ppdu_id_get(): get phy_ppdu_id value
  716. * from rx attention
  717. * @buf: pointer to rx_pkt_tlvs
  718. *
  719. * Return: phy_ppdu_id
  720. */
  721. static inline uint16_t
  722. hal_rx_attn_phy_ppdu_id_get(uint8_t *buf)
  723. {
  724. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  725. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  726. uint16_t phy_ppdu_id;
  727. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  728. return phy_ppdu_id;
  729. }
  730. /*
  731. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  732. */
  733. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  734. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  735. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  736. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  737. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  738. static inline uint32_t
  739. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  740. {
  741. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  742. struct rx_mpdu_start *mpdu_start =
  743. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  744. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  745. uint32_t peer_meta_data;
  746. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  747. return peer_meta_data;
  748. }
  749. #define HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(_rx_mpdu_info) \
  750. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  751. RX_MPDU_INFO_12_AMPDU_FLAG_OFFSET)), \
  752. RX_MPDU_INFO_12_AMPDU_FLAG_MASK, \
  753. RX_MPDU_INFO_12_AMPDU_FLAG_LSB))
  754. /**
  755. * hal_rx_mpdu_info_ampdu_flag_get(): get ampdu flag bit
  756. * from rx mpdu info
  757. * @buf: pointer to rx_pkt_tlvs
  758. *
  759. * Return: ampdu flag
  760. */
  761. static inline bool
  762. hal_rx_mpdu_info_ampdu_flag_get(uint8_t *buf)
  763. {
  764. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  765. struct rx_mpdu_start *mpdu_start =
  766. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  767. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  768. bool ampdu_flag;
  769. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  770. return ampdu_flag;
  771. }
  772. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  773. ((*(((uint32_t *)_rx_mpdu_info) + \
  774. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  775. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  776. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  777. /*
  778. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  779. *
  780. * @ buf: rx_tlv_hdr of the received packet
  781. * @ peer_mdata: peer meta data to be set.
  782. * @ Return: void
  783. */
  784. static inline void
  785. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  786. {
  787. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  788. struct rx_mpdu_start *mpdu_start =
  789. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  790. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  791. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  792. }
  793. #if defined(WCSS_VERSION) && \
  794. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  795. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  796. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  797. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  798. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  799. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  800. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  801. #else
  802. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  803. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  804. RX_MSDU_END_9_L3_HEADER_PADDING_OFFSET)), \
  805. RX_MSDU_END_9_L3_HEADER_PADDING_MASK, \
  806. RX_MSDU_END_9_L3_HEADER_PADDING_LSB))
  807. #endif
  808. /**
  809. * LRO information needed from the TLVs
  810. */
  811. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  812. (_HAL_MS( \
  813. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  814. msdu_end_tlv.rx_msdu_end), \
  815. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  816. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  817. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  818. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  819. (_HAL_MS( \
  820. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  821. msdu_end_tlv.rx_msdu_end), \
  822. RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
  823. RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
  824. RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
  825. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  826. (_HAL_MS( \
  827. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  828. msdu_end_tlv.rx_msdu_end), \
  829. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  830. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  831. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  832. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  833. (_HAL_MS( \
  834. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  835. msdu_end_tlv.rx_msdu_end), \
  836. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  837. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  838. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  839. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  840. (_HAL_MS( \
  841. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  842. msdu_end_tlv.rx_msdu_end), \
  843. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  844. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  845. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  846. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  847. (_HAL_MS( \
  848. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  849. msdu_start_tlv.rx_msdu_start), \
  850. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  851. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  852. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  853. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  854. (_HAL_MS( \
  855. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  856. msdu_start_tlv.rx_msdu_start), \
  857. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  858. RX_MSDU_START_2_TCP_PROTO_MASK, \
  859. RX_MSDU_START_2_TCP_PROTO_LSB))
  860. #define HAL_RX_TLV_GET_IPV6(buf) \
  861. (_HAL_MS( \
  862. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  863. msdu_start_tlv.rx_msdu_start), \
  864. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  865. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  866. RX_MSDU_START_2_IPV6_PROTO_LSB))
  867. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  868. (_HAL_MS( \
  869. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  870. msdu_start_tlv.rx_msdu_start), \
  871. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  872. RX_MSDU_START_1_L3_OFFSET_MASK, \
  873. RX_MSDU_START_1_L3_OFFSET_LSB))
  874. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  875. (_HAL_MS( \
  876. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  877. msdu_start_tlv.rx_msdu_start), \
  878. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  879. RX_MSDU_START_1_L4_OFFSET_MASK, \
  880. RX_MSDU_START_1_L4_OFFSET_LSB))
  881. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  882. (_HAL_MS( \
  883. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  884. msdu_start_tlv.rx_msdu_start), \
  885. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  886. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  887. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  888. /**
  889. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  890. * l3_header padding from rx_msdu_end TLV
  891. *
  892. * @ buf: pointer to the start of RX PKT TLV headers
  893. * Return: number of l3 header padding bytes
  894. */
  895. static inline uint32_t
  896. hal_rx_msdu_end_l3_hdr_padding_get(uint8_t *buf)
  897. {
  898. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  899. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  900. uint32_t l3_header_padding;
  901. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  902. return l3_header_padding;
  903. }
  904. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  905. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  906. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  907. RX_MSDU_END_13_SA_IDX_MASK, \
  908. RX_MSDU_END_13_SA_IDX_LSB))
  909. /**
  910. * hal_rx_msdu_end_sa_idx_get(): API to get the
  911. * sa_idx from rx_msdu_end TLV
  912. *
  913. * @ buf: pointer to the start of RX PKT TLV headers
  914. * Return: sa_idx (SA AST index)
  915. */
  916. static inline uint16_t
  917. hal_rx_msdu_end_sa_idx_get(uint8_t *buf)
  918. {
  919. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  920. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  921. uint16_t sa_idx;
  922. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  923. return sa_idx;
  924. }
  925. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  926. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  927. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  928. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  929. RX_MSDU_END_5_SA_IS_VALID_LSB))
  930. /**
  931. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  932. * sa_is_valid bit from rx_msdu_end TLV
  933. *
  934. * @ buf: pointer to the start of RX PKT TLV headers
  935. * Return: sa_is_valid bit
  936. */
  937. static inline uint8_t
  938. hal_rx_msdu_end_sa_is_valid_get(uint8_t *buf)
  939. {
  940. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  941. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  942. uint8_t sa_is_valid;
  943. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  944. return sa_is_valid;
  945. }
  946. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  947. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  948. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  949. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  950. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  951. /**
  952. * hal_rx_msdu_end_sa_sw_peer_id_get(): API to get the
  953. * sa_sw_peer_id from rx_msdu_end TLV
  954. *
  955. * @ buf: pointer to the start of RX PKT TLV headers
  956. * Return: sa_sw_peer_id index
  957. */
  958. static inline uint32_t
  959. hal_rx_msdu_end_sa_sw_peer_id_get(uint8_t *buf)
  960. {
  961. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  962. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  963. uint32_t sa_sw_peer_id;
  964. sa_sw_peer_id = HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  965. return sa_sw_peer_id;
  966. }
  967. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  968. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  969. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  970. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  971. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  972. /**
  973. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  974. * from rx_msdu_start TLV
  975. *
  976. * @ buf: pointer to the start of RX PKT TLV headers
  977. * Return: msdu length
  978. */
  979. static inline uint32_t
  980. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  981. {
  982. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  983. struct rx_msdu_start *msdu_start =
  984. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  985. uint32_t msdu_len;
  986. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  987. return msdu_len;
  988. }
  989. /**
  990. * hal_rx_msdu_start_msdu_len_set(): API to set the MSDU length
  991. * from rx_msdu_start TLV
  992. *
  993. * @buf: pointer to the start of RX PKT TLV headers
  994. * @len: msdu length
  995. *
  996. * Return: none
  997. */
  998. static inline void
  999. hal_rx_msdu_start_msdu_len_set(uint8_t *buf, uint32_t len)
  1000. {
  1001. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1002. struct rx_msdu_start *msdu_start =
  1003. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1004. void *wrd1;
  1005. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  1006. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  1007. *(uint32_t *)wrd1 |= len;
  1008. }
  1009. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  1010. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1011. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  1012. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  1013. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  1014. /*
  1015. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  1016. * Interval from rx_msdu_start
  1017. *
  1018. * @buf: pointer to the start of RX PKT TLV header
  1019. * Return: uint32_t(bw)
  1020. */
  1021. static inline uint32_t
  1022. hal_rx_msdu_start_bw_get(uint8_t *buf)
  1023. {
  1024. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1025. struct rx_msdu_start *msdu_start =
  1026. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1027. uint32_t bw;
  1028. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  1029. return bw;
  1030. }
  1031. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  1032. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1033. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  1034. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  1035. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  1036. /**
  1037. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  1038. * from rx_msdu_start TLV
  1039. *
  1040. * @ buf: pointer to the start of RX PKT TLV headers
  1041. * Return: toeplitz hash
  1042. */
  1043. static inline uint32_t
  1044. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  1045. {
  1046. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1047. struct rx_msdu_start *msdu_start =
  1048. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1049. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  1050. }
  1051. /*
  1052. * Get qos_control_valid from RX_MPDU_START
  1053. */
  1054. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  1055. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1056. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  1057. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  1058. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  1059. static inline uint32_t
  1060. hal_rx_mpdu_start_mpdu_qos_control_valid_get(uint8_t *buf)
  1061. {
  1062. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1063. struct rx_mpdu_start *mpdu_start =
  1064. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1065. uint32_t qos_control_valid;
  1066. qos_control_valid = HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1067. &(mpdu_start->rx_mpdu_info_details));
  1068. return qos_control_valid;
  1069. }
  1070. /*
  1071. * Get SW peer id from RX_MPDU_START
  1072. */
  1073. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  1074. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1075. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  1076. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  1077. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  1078. static inline uint32_t
  1079. hal_rx_mpdu_start_sw_peer_id_get(uint8_t *buf)
  1080. {
  1081. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1082. struct rx_mpdu_start *mpdu_start =
  1083. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1084. uint32_t sw_peer_id;
  1085. sw_peer_id = HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  1086. &(mpdu_start->rx_mpdu_info_details));
  1087. return sw_peer_id;
  1088. }
  1089. #if defined(WCSS_VERSION) && \
  1090. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1091. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1092. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1093. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1094. RX_MSDU_START_5_SGI_OFFSET)), \
  1095. RX_MSDU_START_5_SGI_MASK, \
  1096. RX_MSDU_START_5_SGI_LSB))
  1097. #else
  1098. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1099. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1100. RX_MSDU_START_6_SGI_OFFSET)), \
  1101. RX_MSDU_START_6_SGI_MASK, \
  1102. RX_MSDU_START_6_SGI_LSB))
  1103. #endif
  1104. /**
  1105. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1106. * Interval from rx_msdu_start TLV
  1107. *
  1108. * @buf: pointer to the start of RX PKT TLV headers
  1109. * Return: uint32_t(sgi)
  1110. */
  1111. static inline uint32_t
  1112. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1113. {
  1114. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1115. struct rx_msdu_start *msdu_start =
  1116. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1117. uint32_t sgi;
  1118. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1119. return sgi;
  1120. }
  1121. #if defined(WCSS_VERSION) && \
  1122. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1123. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1124. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1125. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1126. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1127. RX_MSDU_START_5_RATE_MCS_MASK, \
  1128. RX_MSDU_START_5_RATE_MCS_LSB))
  1129. #else
  1130. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1131. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1132. RX_MSDU_START_6_RATE_MCS_OFFSET)), \
  1133. RX_MSDU_START_6_RATE_MCS_MASK, \
  1134. RX_MSDU_START_6_RATE_MCS_LSB))
  1135. #endif
  1136. /**
  1137. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1138. * from rx_msdu_start TLV
  1139. *
  1140. * @buf: pointer to the start of RX PKT TLV headers
  1141. * Return: uint32_t(rate_mcs)
  1142. */
  1143. static inline uint32_t
  1144. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1145. {
  1146. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1147. struct rx_msdu_start *msdu_start =
  1148. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1149. uint32_t rate_mcs;
  1150. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1151. return rate_mcs;
  1152. }
  1153. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1154. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1155. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1156. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1157. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1158. /*
  1159. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1160. * packet from rx_attention
  1161. *
  1162. * @buf: pointer to the start of RX PKT TLV header
  1163. * Return: uint32_t(decryt status)
  1164. */
  1165. static inline uint32_t
  1166. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1167. {
  1168. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1169. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1170. uint32_t is_decrypt = 0;
  1171. uint32_t decrypt_status;
  1172. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1173. if (!decrypt_status)
  1174. is_decrypt = 1;
  1175. return is_decrypt;
  1176. }
  1177. /*
  1178. * Get key index from RX_MSDU_END
  1179. */
  1180. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1181. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1182. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1183. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1184. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1185. /*
  1186. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1187. * from rx_msdu_end
  1188. *
  1189. * @buf: pointer to the start of RX PKT TLV header
  1190. * Return: uint32_t(key id)
  1191. */
  1192. static inline uint32_t
  1193. hal_rx_msdu_get_keyid(uint8_t *buf)
  1194. {
  1195. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1196. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1197. uint32_t keyid_octet;
  1198. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1199. return keyid_octet & 0x3;
  1200. }
  1201. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1202. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1203. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1204. RX_MSDU_START_5_USER_RSSI_MASK, \
  1205. RX_MSDU_START_5_USER_RSSI_LSB))
  1206. /*
  1207. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1208. * from rx_msdu_start
  1209. *
  1210. * @buf: pointer to the start of RX PKT TLV header
  1211. * Return: uint32_t(rssi)
  1212. */
  1213. static inline uint32_t
  1214. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1215. {
  1216. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1217. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1218. uint32_t rssi;
  1219. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1220. return rssi;
  1221. }
  1222. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1223. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1224. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1225. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1226. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1227. /*
  1228. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1229. * from rx_msdu_start
  1230. *
  1231. * @buf: pointer to the start of RX PKT TLV header
  1232. * Return: uint32_t(frequency)
  1233. */
  1234. static inline uint32_t
  1235. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1236. {
  1237. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1238. struct rx_msdu_start *msdu_start =
  1239. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1240. uint32_t freq;
  1241. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1242. return freq;
  1243. }
  1244. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1245. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1246. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1247. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1248. RX_MSDU_START_5_PKT_TYPE_LSB))
  1249. /*
  1250. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1251. * from rx_msdu_start
  1252. *
  1253. * @buf: pointer to the start of RX PKT TLV header
  1254. * Return: uint32_t(pkt type)
  1255. */
  1256. static inline uint32_t
  1257. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1258. {
  1259. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1260. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1261. uint32_t pkt_type;
  1262. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1263. return pkt_type;
  1264. }
  1265. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  1266. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1267. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  1268. RX_MPDU_INFO_2_TO_DS_MASK, \
  1269. RX_MPDU_INFO_2_TO_DS_LSB))
  1270. /*
  1271. * hal_rx_mpdu_get_tods(): API to get the tods info
  1272. * from rx_mpdu_start
  1273. *
  1274. * @buf: pointer to the start of RX PKT TLV header
  1275. * Return: uint32_t(to_ds)
  1276. */
  1277. static inline uint32_t
  1278. hal_rx_mpdu_get_to_ds(uint8_t *buf)
  1279. {
  1280. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1281. struct rx_mpdu_start *mpdu_start =
  1282. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1283. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1284. uint32_t to_ds;
  1285. to_ds = HAL_RX_MPDU_GET_TODS(mpdu_info);
  1286. return to_ds;
  1287. }
  1288. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  1289. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1290. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  1291. RX_MPDU_INFO_2_FR_DS_MASK, \
  1292. RX_MPDU_INFO_2_FR_DS_LSB))
  1293. /*
  1294. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1295. * from rx_mpdu_start
  1296. *
  1297. * @buf: pointer to the start of RX PKT TLV header
  1298. * Return: uint32_t(fr_ds)
  1299. */
  1300. static inline uint32_t
  1301. hal_rx_mpdu_get_fr_ds(uint8_t *buf)
  1302. {
  1303. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1304. struct rx_mpdu_start *mpdu_start =
  1305. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1306. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1307. uint32_t fr_ds;
  1308. fr_ds = HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  1309. return fr_ds;
  1310. }
  1311. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  1312. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1313. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  1314. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  1315. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  1316. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  1317. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1318. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  1319. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  1320. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  1321. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  1322. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1323. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \
  1324. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK, \
  1325. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB))
  1326. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  1327. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1328. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  1329. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  1330. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  1331. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  1332. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1333. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  1334. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  1335. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  1336. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  1337. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1338. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  1339. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  1340. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  1341. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  1342. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1343. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  1344. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  1345. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  1346. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  1347. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1348. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  1349. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  1350. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  1351. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  1352. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1353. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  1354. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  1355. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  1356. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  1357. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1358. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  1359. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  1360. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  1361. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  1362. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1363. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  1364. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  1365. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  1366. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  1367. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1368. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  1369. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  1370. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  1371. /*
  1372. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1373. *
  1374. * @buf: pointer to the start of RX PKT TLV headera
  1375. * @mac_addr: pointer to mac address
  1376. * Return: success/failure
  1377. */
  1378. static inline
  1379. QDF_STATUS hal_rx_mpdu_get_addr1(uint8_t *buf, uint8_t *mac_addr)
  1380. {
  1381. struct __attribute__((__packed__)) hal_addr1 {
  1382. uint32_t ad1_31_0;
  1383. uint16_t ad1_47_32;
  1384. };
  1385. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1386. struct rx_mpdu_start *mpdu_start =
  1387. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1388. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1389. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  1390. uint32_t mac_addr_ad1_valid;
  1391. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  1392. if (mac_addr_ad1_valid) {
  1393. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  1394. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  1395. return QDF_STATUS_SUCCESS;
  1396. }
  1397. return QDF_STATUS_E_FAILURE;
  1398. }
  1399. /*
  1400. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1401. * in the packet
  1402. *
  1403. * @buf: pointer to the start of RX PKT TLV header
  1404. * @mac_addr: pointer to mac address
  1405. * Return: success/failure
  1406. */
  1407. static inline
  1408. QDF_STATUS hal_rx_mpdu_get_addr2(uint8_t *buf, uint8_t *mac_addr)
  1409. {
  1410. struct __attribute__((__packed__)) hal_addr2 {
  1411. uint16_t ad2_15_0;
  1412. uint32_t ad2_47_16;
  1413. };
  1414. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1415. struct rx_mpdu_start *mpdu_start =
  1416. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1417. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1418. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  1419. uint32_t mac_addr_ad2_valid;
  1420. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  1421. if (mac_addr_ad2_valid) {
  1422. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  1423. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  1424. return QDF_STATUS_SUCCESS;
  1425. }
  1426. return QDF_STATUS_E_FAILURE;
  1427. }
  1428. /*
  1429. * hal_rx_mpdu_get_addr3(): API to get address3 of the mpdu
  1430. * in the packet
  1431. *
  1432. * @buf: pointer to the start of RX PKT TLV header
  1433. * @mac_addr: pointer to mac address
  1434. * Return: success/failure
  1435. */
  1436. static inline
  1437. QDF_STATUS hal_rx_mpdu_get_addr3(uint8_t *buf, uint8_t *mac_addr)
  1438. {
  1439. struct __attribute__((__packed__)) hal_addr3 {
  1440. uint32_t ad3_31_0;
  1441. uint16_t ad3_47_32;
  1442. };
  1443. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1444. struct rx_mpdu_start *mpdu_start =
  1445. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1446. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1447. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  1448. uint32_t mac_addr_ad3_valid;
  1449. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  1450. if (mac_addr_ad3_valid) {
  1451. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  1452. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  1453. return QDF_STATUS_SUCCESS;
  1454. }
  1455. return QDF_STATUS_E_FAILURE;
  1456. }
  1457. /*
  1458. * hal_rx_mpdu_get_addr4(): API to get address4 of the mpdu
  1459. * in the packet
  1460. *
  1461. * @buf: pointer to the start of RX PKT TLV header
  1462. * @mac_addr: pointer to mac address
  1463. * Return: success/failure
  1464. */
  1465. static inline
  1466. QDF_STATUS hal_rx_mpdu_get_addr4(uint8_t *buf, uint8_t *mac_addr)
  1467. {
  1468. struct __attribute__((__packed__)) hal_addr4 {
  1469. uint32_t ad4_31_0;
  1470. uint16_t ad4_47_32;
  1471. };
  1472. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1473. struct rx_mpdu_start *mpdu_start =
  1474. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1475. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1476. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  1477. uint32_t mac_addr_ad4_valid;
  1478. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  1479. if (mac_addr_ad4_valid) {
  1480. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  1481. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  1482. return QDF_STATUS_SUCCESS;
  1483. }
  1484. return QDF_STATUS_E_FAILURE;
  1485. }
  1486. /**
  1487. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1488. * from rx_msdu_end TLV
  1489. *
  1490. * @ buf: pointer to the start of RX PKT TLV headers
  1491. * Return: da index
  1492. */
  1493. static inline uint16_t
  1494. hal_rx_msdu_end_da_idx_get(struct hal_soc *hal_soc, uint8_t *buf)
  1495. {
  1496. return hal_soc->ops->hal_rx_msdu_end_da_idx_get(buf);
  1497. }
  1498. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  1499. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1500. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  1501. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  1502. RX_MSDU_END_5_DA_IS_VALID_LSB))
  1503. /**
  1504. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1505. * from rx_msdu_end TLV
  1506. *
  1507. * @ buf: pointer to the start of RX PKT TLV headers
  1508. * Return: da_is_valid
  1509. */
  1510. static inline uint8_t
  1511. hal_rx_msdu_end_da_is_valid_get(uint8_t *buf)
  1512. {
  1513. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1514. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1515. uint8_t da_is_valid;
  1516. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  1517. return da_is_valid;
  1518. }
  1519. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  1520. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1521. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  1522. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  1523. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  1524. /**
  1525. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1526. * from rx_msdu_end TLV
  1527. *
  1528. * @ buf: pointer to the start of RX PKT TLV headers
  1529. * Return: da_is_mcbc
  1530. */
  1531. static inline uint8_t
  1532. hal_rx_msdu_end_da_is_mcbc_get(uint8_t *buf)
  1533. {
  1534. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1535. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1536. uint8_t da_is_mcbc;
  1537. da_is_mcbc = HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  1538. return da_is_mcbc;
  1539. }
  1540. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  1541. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1542. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  1543. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  1544. RX_MSDU_END_5_FIRST_MSDU_LSB))
  1545. /**
  1546. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1547. * from rx_msdu_end TLV
  1548. *
  1549. * @ buf: pointer to the start of RX PKT TLV headers
  1550. * Return: first_msdu
  1551. */
  1552. static inline uint8_t
  1553. hal_rx_msdu_end_first_msdu_get(uint8_t *buf)
  1554. {
  1555. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1556. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1557. uint8_t first_msdu;
  1558. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  1559. return first_msdu;
  1560. }
  1561. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  1562. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1563. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  1564. RX_MSDU_END_5_LAST_MSDU_MASK, \
  1565. RX_MSDU_END_5_LAST_MSDU_LSB))
  1566. /**
  1567. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1568. * from rx_msdu_end TLV
  1569. *
  1570. * @ buf: pointer to the start of RX PKT TLV headers
  1571. * Return: last_msdu
  1572. */
  1573. static inline uint8_t
  1574. hal_rx_msdu_end_last_msdu_get(uint8_t *buf)
  1575. {
  1576. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1577. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1578. uint8_t last_msdu;
  1579. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  1580. return last_msdu;
  1581. }
  1582. /*******************************************************************************
  1583. * RX ERROR APIS
  1584. ******************************************************************************/
  1585. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1586. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1587. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1588. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1589. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1590. /**
  1591. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1592. * from rx_mpdu_end TLV
  1593. *
  1594. * @buf: pointer to the start of RX PKT TLV headers
  1595. * Return: uint32_t(decrypt_err)
  1596. */
  1597. static inline uint32_t
  1598. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1599. {
  1600. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1601. struct rx_mpdu_end *mpdu_end =
  1602. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1603. uint32_t decrypt_err;
  1604. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1605. return decrypt_err;
  1606. }
  1607. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1608. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1609. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1610. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1611. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1612. /**
  1613. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1614. * from rx_mpdu_end TLV
  1615. *
  1616. * @buf: pointer to the start of RX PKT TLV headers
  1617. * Return: uint32_t(mic_err)
  1618. */
  1619. static inline uint32_t
  1620. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1621. {
  1622. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1623. struct rx_mpdu_end *mpdu_end =
  1624. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1625. uint32_t mic_err;
  1626. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1627. return mic_err;
  1628. }
  1629. /*******************************************************************************
  1630. * RX REO ERROR APIS
  1631. ******************************************************************************/
  1632. #define HAL_RX_NUM_MSDU_DESC 6
  1633. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1634. /* TODO: rework the structure */
  1635. struct hal_rx_msdu_list {
  1636. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1637. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1638. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1639. };
  1640. struct hal_buf_info {
  1641. uint64_t paddr;
  1642. uint32_t sw_cookie;
  1643. };
  1644. /**
  1645. * hal_rx_link_desc_msdu0_ptr - Get pointer to rx_msdu details
  1646. * @msdu_link_ptr - msdu link ptr
  1647. * @hal - pointer to hal_soc
  1648. * Return - Pointer to rx_msdu_details structure
  1649. *
  1650. */
  1651. static inline void *hal_rx_link_desc_msdu0_ptr(void *msdu_link_ptr, void *hal)
  1652. {
  1653. struct hal_soc *hal_soc = (struct hal_soc *)hal;
  1654. return hal_soc->ops->hal_rx_link_desc_msdu0_ptr(msdu_link_ptr);
  1655. }
  1656. /**
  1657. * hal_rx_msdu_desc_info_get_ptr() - Get msdu desc info ptr
  1658. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1659. * @hal - pointer to hal_soc
  1660. * Return - Pointer to rx_msdu_desc_info structure.
  1661. *
  1662. */
  1663. static inline void *hal_rx_msdu_desc_info_get_ptr(void *msdu_details_ptr, void *hal)
  1664. {
  1665. struct hal_soc *hal_soc = (struct hal_soc *)hal;
  1666. return hal_soc->ops->hal_rx_msdu_desc_info_get_ptr(msdu_details_ptr);
  1667. }
  1668. /* This special cookie value will be used to indicate FW allocated buffers
  1669. * received through RXDMA2SW ring for RXDMA WARs
  1670. */
  1671. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1672. /**
  1673. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1674. * from the MSDU link descriptor
  1675. *
  1676. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1677. * MSDU link descriptor (struct rx_msdu_link)
  1678. *
  1679. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1680. *
  1681. * @num_msdus: Number of MSDUs in the MPDU
  1682. *
  1683. * Return: void
  1684. */
  1685. static inline void hal_rx_msdu_list_get(struct hal_soc *hal_soc,
  1686. void *msdu_link_desc,
  1687. struct hal_rx_msdu_list *msdu_list,
  1688. uint16_t *num_msdus)
  1689. {
  1690. struct rx_msdu_details *msdu_details;
  1691. struct rx_msdu_desc_info *msdu_desc_info;
  1692. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1693. int i;
  1694. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1695. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1696. "[%s][%d] msdu_link=%pK msdu_details=%pK",
  1697. __func__, __LINE__, msdu_link, msdu_details);
  1698. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1699. /* num_msdus received in mpdu descriptor may be incorrect
  1700. * sometimes due to HW issue. Check msdu buffer address also
  1701. */
  1702. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1703. &msdu_details[i].buffer_addr_info_details) == 0) {
  1704. /* set the last msdu bit in the prev msdu_desc_info */
  1705. msdu_desc_info =
  1706. hal_rx_msdu_desc_info_get_ptr(&msdu_details[i - 1], hal_soc);
  1707. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1708. break;
  1709. }
  1710. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[i],
  1711. hal_soc);
  1712. /* set first MSDU bit or the last MSDU bit */
  1713. if (!i)
  1714. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1715. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1716. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1717. msdu_list->msdu_info[i].msdu_flags =
  1718. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1719. msdu_list->msdu_info[i].msdu_len =
  1720. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1721. msdu_list->sw_cookie[i] =
  1722. HAL_RX_BUF_COOKIE_GET(
  1723. &msdu_details[i].buffer_addr_info_details);
  1724. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1725. &msdu_details[i].buffer_addr_info_details);
  1726. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1727. "[%s][%d] i=%d sw_cookie=%d",
  1728. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1729. }
  1730. *num_msdus = i;
  1731. }
  1732. /**
  1733. * hal_rx_msdu_reo_dst_ind_get: Gets the REO
  1734. * destination ring ID from the msdu desc info
  1735. *
  1736. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  1737. * the current descriptor
  1738. *
  1739. * Return: dst_ind (REO destination ring ID)
  1740. */
  1741. static inline uint32_t
  1742. hal_rx_msdu_reo_dst_ind_get(struct hal_soc *hal_soc, void *msdu_link_desc)
  1743. {
  1744. struct rx_msdu_details *msdu_details;
  1745. struct rx_msdu_desc_info *msdu_desc_info;
  1746. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1747. uint32_t dst_ind;
  1748. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1749. /* The first msdu in the link should exsist */
  1750. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[0],
  1751. hal_soc);
  1752. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  1753. return dst_ind;
  1754. }
  1755. /**
  1756. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1757. * cookie from the REO destination ring element
  1758. *
  1759. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1760. * the current descriptor
  1761. * @ buf_info: structure to return the buffer information
  1762. * Return: void
  1763. */
  1764. static inline void hal_rx_reo_buf_paddr_get(void *rx_desc,
  1765. struct hal_buf_info *buf_info)
  1766. {
  1767. struct reo_destination_ring *reo_ring =
  1768. (struct reo_destination_ring *)rx_desc;
  1769. buf_info->paddr =
  1770. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1771. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1772. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1773. }
  1774. /**
  1775. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1776. *
  1777. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1778. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1779. * descriptor
  1780. */
  1781. enum hal_rx_reo_buf_type {
  1782. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1783. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1784. };
  1785. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1786. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1787. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1788. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1789. /**
  1790. * enum hal_reo_error_code: Error code describing the type of error detected
  1791. *
  1792. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1793. * REO_ENTRANCE ring is set to 0
  1794. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1795. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1796. * having been setup
  1797. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1798. * Retry bit set: duplicate frame
  1799. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1800. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1801. * received with 2K jump in SN
  1802. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1803. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1804. * with SN falling within the OOR window
  1805. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1806. * OOR window
  1807. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1808. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1809. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1810. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1811. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1812. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1813. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1814. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1815. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1816. * in the process of making updates to this descriptor
  1817. */
  1818. enum hal_reo_error_code {
  1819. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1820. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1821. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1822. HAL_REO_ERR_NON_BA_DUPLICATE,
  1823. HAL_REO_ERR_BA_DUPLICATE,
  1824. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1825. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1826. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1827. HAL_REO_ERR_BAR_FRAME_OOR,
  1828. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1829. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1830. HAL_REO_ERR_PN_CHECK_FAILED,
  1831. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1832. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1833. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1834. HAL_REO_ERR_MAX
  1835. };
  1836. /**
  1837. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1838. *
  1839. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1840. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1841. * overflow
  1842. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1843. * incomplete
  1844. * MPDU from the PHY
  1845. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1846. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1847. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1848. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1849. * encrypted but wasn’t
  1850. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1851. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1852. * the max allowed
  1853. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1854. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1855. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1856. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1857. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1858. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1859. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1860. */
  1861. enum hal_rxdma_error_code {
  1862. HAL_RXDMA_ERR_OVERFLOW = 0,
  1863. HAL_RXDMA_ERR_MPDU_LENGTH,
  1864. HAL_RXDMA_ERR_FCS,
  1865. HAL_RXDMA_ERR_DECRYPT,
  1866. HAL_RXDMA_ERR_TKIP_MIC,
  1867. HAL_RXDMA_ERR_UNENCRYPTED,
  1868. HAL_RXDMA_ERR_MSDU_LEN,
  1869. HAL_RXDMA_ERR_MSDU_LIMIT,
  1870. HAL_RXDMA_ERR_WIFI_PARSE,
  1871. HAL_RXDMA_ERR_AMSDU_PARSE,
  1872. HAL_RXDMA_ERR_SA_TIMEOUT,
  1873. HAL_RXDMA_ERR_DA_TIMEOUT,
  1874. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1875. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1876. HAL_RXDMA_ERR_WAR = 31,
  1877. HAL_RXDMA_ERR_MAX
  1878. };
  1879. /**
  1880. * HW BM action settings in WBM release ring
  1881. */
  1882. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1883. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1884. /**
  1885. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1886. * release of this buffer or descriptor
  1887. *
  1888. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1889. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1890. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1891. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1892. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1893. */
  1894. enum hal_rx_wbm_error_source {
  1895. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1896. HAL_RX_WBM_ERR_SRC_RXDMA,
  1897. HAL_RX_WBM_ERR_SRC_REO,
  1898. HAL_RX_WBM_ERR_SRC_FW,
  1899. HAL_RX_WBM_ERR_SRC_SW,
  1900. };
  1901. /**
  1902. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1903. * released
  1904. *
  1905. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1906. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1907. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1908. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1909. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1910. */
  1911. enum hal_rx_wbm_buf_type {
  1912. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1913. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1914. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1915. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1916. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1917. };
  1918. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1919. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1920. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1921. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1922. /**
  1923. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1924. * PN check failure
  1925. *
  1926. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1927. *
  1928. * Return: true: error caused by PN check, false: other error
  1929. */
  1930. static inline bool hal_rx_reo_is_pn_error(void *rx_desc)
  1931. {
  1932. struct reo_destination_ring *reo_desc =
  1933. (struct reo_destination_ring *)rx_desc;
  1934. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1935. HAL_REO_ERR_PN_CHECK_FAILED) |
  1936. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1937. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1938. true : false;
  1939. }
  1940. /**
  1941. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1942. * the sequence number
  1943. *
  1944. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1945. *
  1946. * Return: true: error caused by 2K jump, false: other error
  1947. */
  1948. static inline bool hal_rx_reo_is_2k_jump(void *rx_desc)
  1949. {
  1950. struct reo_destination_ring *reo_desc =
  1951. (struct reo_destination_ring *)rx_desc;
  1952. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1953. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1954. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1955. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1956. true : false;
  1957. }
  1958. /**
  1959. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1960. *
  1961. * @ soc : HAL version of the SOC pointer
  1962. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1963. * @ buf_addr_info : void pointer to the buffer_addr_info
  1964. * @ bm_action : put in IDLE list or release to MSDU_LIST
  1965. *
  1966. * Return: void
  1967. */
  1968. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1969. static inline void hal_rx_msdu_link_desc_set(struct hal_soc *soc,
  1970. void *src_srng_desc, void *buf_addr_info,
  1971. uint8_t bm_action)
  1972. {
  1973. struct wbm_release_ring *wbm_rel_srng =
  1974. (struct wbm_release_ring *)src_srng_desc;
  1975. /* Structure copy !!! */
  1976. wbm_rel_srng->released_buff_or_desc_addr_info =
  1977. *((struct buffer_addr_info *)buf_addr_info);
  1978. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1979. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1980. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1981. bm_action);
  1982. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1983. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1984. }
  1985. /*
  1986. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1987. * REO entrance ring
  1988. *
  1989. * @ soc: HAL version of the SOC pointer
  1990. * @ pa: Physical address of the MSDU Link Descriptor
  1991. * @ cookie: SW cookie to get to the virtual address
  1992. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  1993. * to the error enabled REO queue
  1994. *
  1995. * Return: void
  1996. */
  1997. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  1998. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  1999. {
  2000. /* TODO */
  2001. }
  2002. /**
  2003. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  2004. * BUFFER_ADDR_INFO, give the RX descriptor
  2005. * (Assumption -- BUFFER_ADDR_INFO is the
  2006. * first field in the descriptor structure)
  2007. */
  2008. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) ((void *)(ring_desc))
  2009. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2010. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2011. /**
  2012. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  2013. * from the BUFFER_ADDR_INFO structure
  2014. * given a REO destination ring descriptor.
  2015. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  2016. *
  2017. * Return: uint8_t (value of the return_buffer_manager)
  2018. */
  2019. static inline
  2020. uint8_t hal_rx_ret_buf_manager_get(void *ring_desc)
  2021. {
  2022. /*
  2023. * The following macro takes buf_addr_info as argument,
  2024. * but since buf_addr_info is the first field in ring_desc
  2025. * Hence the following call is OK
  2026. */
  2027. return HAL_RX_BUF_RBM_GET(ring_desc);
  2028. }
  2029. /*******************************************************************************
  2030. * RX WBM ERROR APIS
  2031. ******************************************************************************/
  2032. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2033. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  2034. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  2035. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  2036. /**
  2037. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  2038. * the frame to this release ring
  2039. *
  2040. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  2041. * frame to this queue
  2042. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  2043. * received routing instructions. No error within REO was detected
  2044. */
  2045. enum hal_rx_wbm_reo_push_reason {
  2046. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  2047. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  2048. };
  2049. /**
  2050. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  2051. * this release ring
  2052. *
  2053. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  2054. * this frame to this queue
  2055. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  2056. * per received routing instructions. No error within RXDMA was detected
  2057. */
  2058. enum hal_rx_wbm_rxdma_push_reason {
  2059. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  2060. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  2061. };
  2062. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  2063. (((*(((uint32_t *) wbm_desc) + \
  2064. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  2065. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  2066. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  2067. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  2068. (((*(((uint32_t *) wbm_desc) + \
  2069. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  2070. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  2071. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  2072. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  2073. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  2074. wbm_desc)->released_buff_or_desc_addr_info)
  2075. /**
  2076. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  2077. * humman readable format.
  2078. * @ rx_attn: pointer the rx_attention TLV in pkt.
  2079. * @ dbg_level: log level.
  2080. *
  2081. * Return: void
  2082. */
  2083. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  2084. uint8_t dbg_level)
  2085. {
  2086. hal_verbose_debug(
  2087. "rx_attention tlv (1/2) - "
  2088. "rxpcu_mpdu_filter_in_category: %x "
  2089. "sw_frame_group_id: %x "
  2090. "reserved_0: %x "
  2091. "phy_ppdu_id: %x "
  2092. "first_mpdu : %x "
  2093. "reserved_1a: %x "
  2094. "mcast_bcast: %x "
  2095. "ast_index_not_found: %x "
  2096. "ast_index_timeout: %x "
  2097. "power_mgmt: %x "
  2098. "non_qos: %x "
  2099. "null_data: %x "
  2100. "mgmt_type: %x "
  2101. "ctrl_type: %x "
  2102. "more_data: %x "
  2103. "eosp: %x "
  2104. "a_msdu_error: %x "
  2105. "fragment_flag: %x "
  2106. "order: %x "
  2107. "cce_match: %x "
  2108. "overflow_err: %x "
  2109. "msdu_length_err: %x "
  2110. "tcp_udp_chksum_fail: %x "
  2111. "ip_chksum_fail: %x "
  2112. "sa_idx_invalid: %x "
  2113. "da_idx_invalid: %x "
  2114. "reserved_1b: %x "
  2115. "rx_in_tx_decrypt_byp: %x ",
  2116. rx_attn->rxpcu_mpdu_filter_in_category,
  2117. rx_attn->sw_frame_group_id,
  2118. rx_attn->reserved_0,
  2119. rx_attn->phy_ppdu_id,
  2120. rx_attn->first_mpdu,
  2121. rx_attn->reserved_1a,
  2122. rx_attn->mcast_bcast,
  2123. rx_attn->ast_index_not_found,
  2124. rx_attn->ast_index_timeout,
  2125. rx_attn->power_mgmt,
  2126. rx_attn->non_qos,
  2127. rx_attn->null_data,
  2128. rx_attn->mgmt_type,
  2129. rx_attn->ctrl_type,
  2130. rx_attn->more_data,
  2131. rx_attn->eosp,
  2132. rx_attn->a_msdu_error,
  2133. rx_attn->fragment_flag,
  2134. rx_attn->order,
  2135. rx_attn->cce_match,
  2136. rx_attn->overflow_err,
  2137. rx_attn->msdu_length_err,
  2138. rx_attn->tcp_udp_chksum_fail,
  2139. rx_attn->ip_chksum_fail,
  2140. rx_attn->sa_idx_invalid,
  2141. rx_attn->da_idx_invalid,
  2142. rx_attn->reserved_1b,
  2143. rx_attn->rx_in_tx_decrypt_byp);
  2144. hal_verbose_debug(
  2145. "rx_attention tlv (2/2) - "
  2146. "encrypt_required: %x "
  2147. "directed: %x "
  2148. "buffer_fragment: %x "
  2149. "mpdu_length_err: %x "
  2150. "tkip_mic_err: %x "
  2151. "decrypt_err: %x "
  2152. "unencrypted_frame_err: %x "
  2153. "fcs_err: %x "
  2154. "flow_idx_timeout: %x "
  2155. "flow_idx_invalid: %x "
  2156. "wifi_parser_error: %x "
  2157. "amsdu_parser_error: %x "
  2158. "sa_idx_timeout: %x "
  2159. "da_idx_timeout: %x "
  2160. "msdu_limit_error: %x "
  2161. "da_is_valid: %x "
  2162. "da_is_mcbc: %x "
  2163. "sa_is_valid: %x "
  2164. "decrypt_status_code: %x "
  2165. "rx_bitmap_not_updated: %x "
  2166. "reserved_2: %x "
  2167. "msdu_done: %x ",
  2168. rx_attn->encrypt_required,
  2169. rx_attn->directed,
  2170. rx_attn->buffer_fragment,
  2171. rx_attn->mpdu_length_err,
  2172. rx_attn->tkip_mic_err,
  2173. rx_attn->decrypt_err,
  2174. rx_attn->unencrypted_frame_err,
  2175. rx_attn->fcs_err,
  2176. rx_attn->flow_idx_timeout,
  2177. rx_attn->flow_idx_invalid,
  2178. rx_attn->wifi_parser_error,
  2179. rx_attn->amsdu_parser_error,
  2180. rx_attn->sa_idx_timeout,
  2181. rx_attn->da_idx_timeout,
  2182. rx_attn->msdu_limit_error,
  2183. rx_attn->da_is_valid,
  2184. rx_attn->da_is_mcbc,
  2185. rx_attn->sa_is_valid,
  2186. rx_attn->decrypt_status_code,
  2187. rx_attn->rx_bitmap_not_updated,
  2188. rx_attn->reserved_2,
  2189. rx_attn->msdu_done);
  2190. }
  2191. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2192. uint8_t dbg_level,
  2193. struct hal_soc *hal)
  2194. {
  2195. hal->ops->hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2196. }
  2197. /**
  2198. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2199. * human readable format.
  2200. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2201. * @ dbg_level: log level.
  2202. *
  2203. * Return: void
  2204. */
  2205. static inline void hal_rx_dump_msdu_end_tlv(struct hal_soc *hal_soc,
  2206. struct rx_msdu_end *msdu_end,
  2207. uint8_t dbg_level)
  2208. {
  2209. hal_soc->ops->hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2210. }
  2211. /**
  2212. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2213. * human readable format.
  2214. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2215. * @ dbg_level: log level.
  2216. *
  2217. * Return: void
  2218. */
  2219. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2220. uint8_t dbg_level)
  2221. {
  2222. hal_verbose_debug(
  2223. "rx_mpdu_end tlv - "
  2224. "rxpcu_mpdu_filter_in_category: %x "
  2225. "sw_frame_group_id: %x "
  2226. "phy_ppdu_id: %x "
  2227. "unsup_ktype_short_frame: %x "
  2228. "rx_in_tx_decrypt_byp: %x "
  2229. "overflow_err: %x "
  2230. "mpdu_length_err: %x "
  2231. "tkip_mic_err: %x "
  2232. "decrypt_err: %x "
  2233. "unencrypted_frame_err: %x "
  2234. "pn_fields_contain_valid_info: %x "
  2235. "fcs_err: %x "
  2236. "msdu_length_err: %x "
  2237. "rxdma0_destination_ring: %x "
  2238. "rxdma1_destination_ring: %x "
  2239. "decrypt_status_code: %x "
  2240. "rx_bitmap_not_updated: %x ",
  2241. mpdu_end->rxpcu_mpdu_filter_in_category,
  2242. mpdu_end->sw_frame_group_id,
  2243. mpdu_end->phy_ppdu_id,
  2244. mpdu_end->unsup_ktype_short_frame,
  2245. mpdu_end->rx_in_tx_decrypt_byp,
  2246. mpdu_end->overflow_err,
  2247. mpdu_end->mpdu_length_err,
  2248. mpdu_end->tkip_mic_err,
  2249. mpdu_end->decrypt_err,
  2250. mpdu_end->unencrypted_frame_err,
  2251. mpdu_end->pn_fields_contain_valid_info,
  2252. mpdu_end->fcs_err,
  2253. mpdu_end->msdu_length_err,
  2254. mpdu_end->rxdma0_destination_ring,
  2255. mpdu_end->rxdma1_destination_ring,
  2256. mpdu_end->decrypt_status_code,
  2257. mpdu_end->rx_bitmap_not_updated);
  2258. }
  2259. #ifdef NO_RX_PKT_HDR_TLV
  2260. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2261. uint8_t dbg_level)
  2262. {
  2263. }
  2264. #else
  2265. /**
  2266. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2267. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2268. * @ dbg_level: log level.
  2269. *
  2270. * Return: void
  2271. */
  2272. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2273. uint8_t dbg_level)
  2274. {
  2275. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2276. hal_verbose_debug(
  2277. "\n---------------\n"
  2278. "rx_pkt_hdr_tlv \n"
  2279. "---------------\n"
  2280. "phy_ppdu_id %d ",
  2281. pkt_hdr_tlv->phy_ppdu_id);
  2282. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr, 128);
  2283. }
  2284. #endif
  2285. /**
  2286. * hal_srng_ring_id_get: API to retrieve ring id from hal ring
  2287. * structure
  2288. * @hal_ring: pointer to hal_srng structure
  2289. *
  2290. * Return: ring_id
  2291. */
  2292. static inline uint8_t hal_srng_ring_id_get(void *hal_ring)
  2293. {
  2294. return ((struct hal_srng *)hal_ring)->ring_id;
  2295. }
  2296. /* Rx MSDU link pointer info */
  2297. struct hal_rx_msdu_link_ptr_info {
  2298. struct rx_msdu_link msdu_link;
  2299. struct hal_buf_info msdu_link_buf_info;
  2300. };
  2301. /**
  2302. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2303. *
  2304. * @nbuf: Pointer to data buffer field
  2305. * Returns: pointer to rx_pkt_tlvs
  2306. */
  2307. static inline
  2308. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2309. {
  2310. return (struct rx_pkt_tlvs *)rx_buf_start;
  2311. }
  2312. /**
  2313. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2314. *
  2315. * @pkt_tlvs: Pointer to pkt_tlvs
  2316. * Returns: pointer to rx_mpdu_info structure
  2317. */
  2318. static inline
  2319. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2320. {
  2321. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2322. }
  2323. /**
  2324. * hal_rx_get_rx_sequence(): Function to retrieve rx sequence number
  2325. *
  2326. * @nbuf: Network buffer
  2327. * Returns: rx sequence number
  2328. */
  2329. #define DOT11_SEQ_FRAG_MASK 0x000f
  2330. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2331. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  2332. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2333. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  2334. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  2335. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  2336. static inline
  2337. uint16_t hal_rx_get_rx_sequence(uint8_t *buf)
  2338. {
  2339. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2340. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2341. uint16_t seq_number = 0;
  2342. seq_number =
  2343. HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) >> 4;
  2344. /* Skip first 4-bits for fragment number */
  2345. return seq_number;
  2346. }
  2347. /**
  2348. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2349. *
  2350. * @nbuf: Network buffer
  2351. * Returns: rx fragment number
  2352. */
  2353. static inline
  2354. uint8_t hal_rx_get_rx_fragment_number(uint8_t *buf)
  2355. {
  2356. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2357. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2358. uint8_t frag_number = 0;
  2359. frag_number = HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  2360. DOT11_SEQ_FRAG_MASK;
  2361. /* Return first 4 bits as fragment number */
  2362. return frag_number;
  2363. }
  2364. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2365. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2366. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2367. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2368. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2369. /**
  2370. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2371. *
  2372. * @nbuf: Network buffer
  2373. * Returns: rx more fragment bit
  2374. */
  2375. static inline
  2376. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2377. {
  2378. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2379. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2380. uint16_t frame_ctrl = 0;
  2381. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2382. DOT11_FC1_MORE_FRAG_OFFSET;
  2383. /* more fragment bit if at offset bit 4 */
  2384. return frame_ctrl;
  2385. }
  2386. /**
  2387. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2388. *
  2389. * @nbuf: Network buffer
  2390. * Returns: rx more fragment bit
  2391. *
  2392. */
  2393. static inline
  2394. uint16_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2395. {
  2396. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2397. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2398. uint16_t frame_ctrl = 0;
  2399. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2400. return frame_ctrl;
  2401. }
  2402. /*
  2403. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2404. *
  2405. * @nbuf: Network buffer
  2406. * Returns: flag to indicate whether the nbuf has MC/BC address
  2407. */
  2408. static inline
  2409. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2410. {
  2411. uint8 *buf = qdf_nbuf_data(nbuf);
  2412. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2413. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2414. return rx_attn->mcast_bcast;
  2415. }
  2416. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  2417. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2418. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  2419. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  2420. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  2421. /*
  2422. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2423. *
  2424. * @nbuf: Network buffer
  2425. * Returns: value of sequence control valid field
  2426. */
  2427. static inline
  2428. uint8_t hal_rx_get_mpdu_sequence_control_valid(uint8_t *buf)
  2429. {
  2430. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2431. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2432. uint8_t seq_ctrl_valid = 0;
  2433. seq_ctrl_valid =
  2434. HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  2435. return seq_ctrl_valid;
  2436. }
  2437. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  2438. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2439. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  2440. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  2441. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  2442. /*
  2443. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2444. *
  2445. * @nbuf: Network buffer
  2446. * Returns: value of frame control valid field
  2447. */
  2448. static inline
  2449. uint8_t hal_rx_get_mpdu_frame_control_valid(uint8_t *buf)
  2450. {
  2451. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2452. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2453. uint8_t frm_ctrl_valid = 0;
  2454. frm_ctrl_valid =
  2455. HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  2456. return frm_ctrl_valid;
  2457. }
  2458. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  2459. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2460. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  2461. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  2462. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  2463. /*
  2464. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2465. *
  2466. * @nbuf: Network buffer
  2467. * Returns: value of mpdu 4th address valid field
  2468. */
  2469. static inline
  2470. bool hal_rx_get_mpdu_mac_ad4_valid(uint8_t *buf)
  2471. {
  2472. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2473. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2474. bool ad4_valid = 0;
  2475. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  2476. return ad4_valid;
  2477. }
  2478. /*
  2479. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2480. *
  2481. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2482. * Returns: None
  2483. */
  2484. static inline
  2485. void hal_rx_clear_mpdu_desc_info(
  2486. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2487. {
  2488. qdf_mem_zero(rx_mpdu_desc_info,
  2489. sizeof(*rx_mpdu_desc_info));
  2490. }
  2491. /*
  2492. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2493. *
  2494. * @msdu_link_ptr: HAL view of msdu link ptr
  2495. * @size: number of msdu link pointers
  2496. * Returns: None
  2497. */
  2498. static inline
  2499. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2500. int size)
  2501. {
  2502. qdf_mem_zero(msdu_link_ptr,
  2503. (sizeof(*msdu_link_ptr) * size));
  2504. }
  2505. /*
  2506. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2507. * @msdu_link_ptr: msdu link pointer
  2508. * @mpdu_desc_info: mpdu descriptor info
  2509. *
  2510. * Build a list of msdus using msdu link pointer. If the
  2511. * number of msdus are more, chain them together
  2512. *
  2513. * Returns: Number of processed msdus
  2514. */
  2515. static inline
  2516. int hal_rx_chain_msdu_links(struct hal_soc *hal_soc, qdf_nbuf_t msdu,
  2517. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2518. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2519. {
  2520. int j;
  2521. struct rx_msdu_link *msdu_link_ptr =
  2522. &msdu_link_ptr_info->msdu_link;
  2523. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2524. struct rx_msdu_details *msdu_details =
  2525. hal_rx_link_desc_msdu0_ptr(msdu_link_ptr, hal_soc);
  2526. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2527. struct rx_msdu_desc_info *msdu_desc_info;
  2528. uint8_t fragno, more_frag;
  2529. uint8_t *rx_desc_info;
  2530. struct hal_rx_msdu_list msdu_list;
  2531. for (j = 0; j < num_msdus; j++) {
  2532. msdu_desc_info =
  2533. hal_rx_msdu_desc_info_get_ptr(&msdu_details[j],
  2534. hal_soc);
  2535. msdu_list.msdu_info[j].msdu_flags =
  2536. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2537. msdu_list.msdu_info[j].msdu_len =
  2538. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2539. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2540. &msdu_details[j].buffer_addr_info_details);
  2541. }
  2542. /* Chain msdu links together */
  2543. if (prev_msdu_link_ptr) {
  2544. /* 31-0 bits of the physical address */
  2545. prev_msdu_link_ptr->
  2546. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2547. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2548. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2549. /* 39-32 bits of the physical address */
  2550. prev_msdu_link_ptr->
  2551. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2552. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2553. >> 32) &
  2554. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2555. prev_msdu_link_ptr->
  2556. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2557. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2558. }
  2559. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2560. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2561. /* mark first and last MSDUs */
  2562. rx_desc_info = qdf_nbuf_data(msdu);
  2563. fragno = hal_rx_get_rx_fragment_number(rx_desc_info);
  2564. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2565. /* TODO: create skb->fragslist[] */
  2566. if (more_frag == 0) {
  2567. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2568. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2569. } else if (fragno == 1) {
  2570. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2571. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2572. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2573. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2574. }
  2575. num_msdus++;
  2576. /* Number of MSDUs per mpdu descriptor is updated */
  2577. mpdu_desc_info->msdu_count += num_msdus;
  2578. } else {
  2579. num_msdus = 0;
  2580. prev_msdu_link_ptr = msdu_link_ptr;
  2581. }
  2582. return num_msdus;
  2583. }
  2584. /*
  2585. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2586. *
  2587. * @ring_desc: HAL view of ring descriptor
  2588. * @mpdu_des_info: saved mpdu desc info
  2589. * @msdu_link_ptr: saved msdu link ptr
  2590. *
  2591. * API used explicitly for rx defrag to update ring desc with
  2592. * mpdu desc info and msdu link ptr before reinjecting the
  2593. * packet back to REO
  2594. *
  2595. * Returns: None
  2596. */
  2597. static inline
  2598. void hal_rx_defrag_update_src_ring_desc(void *ring_desc,
  2599. void *saved_mpdu_desc_info,
  2600. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2601. {
  2602. struct reo_entrance_ring *reo_ent_ring;
  2603. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2604. struct hal_buf_info buf_info;
  2605. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2606. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2607. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2608. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2609. sizeof(*reo_ring_mpdu_desc_info));
  2610. /*
  2611. * TODO: Check for additional fields that need configuration in
  2612. * reo_ring_mpdu_desc_info
  2613. */
  2614. /* Update msdu_link_ptr in the reo entrance ring */
  2615. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2616. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2617. buf_info.sw_cookie =
  2618. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2619. }
  2620. /*
  2621. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2622. *
  2623. * @msdu_link_desc_va: msdu link descriptor handle
  2624. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2625. *
  2626. * API used to save msdu link information along with physical
  2627. * address. The API also copues the sw cookie.
  2628. *
  2629. * Returns: None
  2630. */
  2631. static inline
  2632. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2633. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2634. struct hal_buf_info *hbi)
  2635. {
  2636. struct rx_msdu_link *msdu_link_ptr =
  2637. (struct rx_msdu_link *)msdu_link_desc_va;
  2638. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2639. sizeof(struct rx_msdu_link));
  2640. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2641. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2642. }
  2643. /*
  2644. * hal_rx_get_desc_len(): Returns rx descriptor length
  2645. *
  2646. * Returns the size of rx_pkt_tlvs which follows the
  2647. * data in the nbuf
  2648. *
  2649. * Returns: Length of rx descriptor
  2650. */
  2651. static inline
  2652. uint16_t hal_rx_get_desc_len(void)
  2653. {
  2654. return sizeof(struct rx_pkt_tlvs);
  2655. }
  2656. /*
  2657. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2658. * reo_entrance_ring descriptor
  2659. *
  2660. * @reo_ent_desc: reo_entrance_ring descriptor
  2661. * Returns: value of rxdma_push_reason
  2662. */
  2663. static inline
  2664. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(void *reo_ent_desc)
  2665. {
  2666. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2667. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2668. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2669. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2670. }
  2671. /**
  2672. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2673. * reo_entrance_ring descriptor
  2674. * @reo_ent_desc: reo_entrance_ring descriptor
  2675. * Return: value of rxdma_error_code
  2676. */
  2677. static inline
  2678. uint8_t hal_rx_reo_ent_rxdma_error_code_get(void *reo_ent_desc)
  2679. {
  2680. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2681. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2682. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2683. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2684. }
  2685. /**
  2686. * hal_rx_wbm_err_info_get(): Retrieves WBM error code and reason and
  2687. * save it to hal_wbm_err_desc_info structure passed by caller
  2688. * @wbm_desc: wbm ring descriptor
  2689. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2690. * Return: void
  2691. */
  2692. static inline void hal_rx_wbm_err_info_get(void *wbm_desc,
  2693. struct hal_wbm_err_desc_info *wbm_er_info,
  2694. struct hal_soc *hal_soc)
  2695. {
  2696. hal_soc->ops->hal_rx_wbm_err_info_get(wbm_desc, (void *)wbm_er_info);
  2697. }
  2698. /**
  2699. * hal_rx_wbm_err_info_set_in_tlv(): Save the wbm error codes and reason to
  2700. * the reserved bytes of rx_tlv_hdr
  2701. * @buf: start of rx_tlv_hdr
  2702. * @wbm_er_info: hal_wbm_err_desc_info structure
  2703. * Return: void
  2704. */
  2705. static inline void hal_rx_wbm_err_info_set_in_tlv(uint8_t *buf,
  2706. struct hal_wbm_err_desc_info *wbm_er_info)
  2707. {
  2708. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2709. qdf_mem_copy(pkt_tlvs->rx_padding0, wbm_er_info,
  2710. sizeof(struct hal_wbm_err_desc_info));
  2711. }
  2712. /**
  2713. * hal_rx_wbm_err_info_get_from_tlv(): retrieve wbm error codes and reason from
  2714. * the reserved bytes of rx_tlv_hdr.
  2715. * @buf: start of rx_tlv_hdr
  2716. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2717. * Return: void
  2718. */
  2719. static inline void hal_rx_wbm_err_info_get_from_tlv(uint8_t *buf,
  2720. struct hal_wbm_err_desc_info *wbm_er_info)
  2721. {
  2722. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2723. qdf_mem_copy(wbm_er_info, pkt_tlvs->rx_padding0,
  2724. sizeof(struct hal_wbm_err_desc_info));
  2725. }
  2726. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  2727. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  2728. RX_MSDU_START_5_NSS_OFFSET)), \
  2729. RX_MSDU_START_5_NSS_MASK, \
  2730. RX_MSDU_START_5_NSS_LSB))
  2731. /**
  2732. * hal_rx_mon_hw_desc_get_mpdu_status: Retrieve MPDU status
  2733. *
  2734. * @ hal_soc: HAL version of the SOC pointer
  2735. * @ hw_desc_addr: Start address of Rx HW TLVs
  2736. * @ rs: Status for monitor mode
  2737. *
  2738. * Return: void
  2739. */
  2740. static inline void hal_rx_mon_hw_desc_get_mpdu_status(struct hal_soc *hal_soc,
  2741. void *hw_desc_addr,
  2742. struct mon_rx_status *rs)
  2743. {
  2744. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status(hw_desc_addr, rs);
  2745. }
  2746. /*
  2747. * hal_rx_get_tlv(): API to get the tlv
  2748. *
  2749. * @hal_soc: HAL version of the SOC pointer
  2750. * @rx_tlv: TLV data extracted from the rx packet
  2751. * Return: uint8_t
  2752. */
  2753. static inline uint8_t hal_rx_get_tlv(struct hal_soc *hal_soc, void *rx_tlv)
  2754. {
  2755. return hal_soc->ops->hal_rx_get_tlv(rx_tlv);
  2756. }
  2757. /*
  2758. * hal_rx_msdu_start_nss_get(): API to get the NSS
  2759. * Interval from rx_msdu_start
  2760. *
  2761. * @hal_soc: HAL version of the SOC pointer
  2762. * @buf: pointer to the start of RX PKT TLV header
  2763. * Return: uint32_t(nss)
  2764. */
  2765. static inline uint32_t hal_rx_msdu_start_nss_get(struct hal_soc *hal_soc,
  2766. uint8_t *buf)
  2767. {
  2768. return hal_soc->ops->hal_rx_msdu_start_nss_get(buf);
  2769. }
  2770. /**
  2771. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2772. * human readable format.
  2773. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2774. * @ dbg_level: log level.
  2775. *
  2776. * Return: void
  2777. */
  2778. static inline void hal_rx_dump_msdu_start_tlv(struct hal_soc *hal_soc,
  2779. struct rx_msdu_start *msdu_start,
  2780. uint8_t dbg_level)
  2781. {
  2782. hal_soc->ops->hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2783. }
  2784. /**
  2785. * hal_rx_mpdu_start_tid_get - Return tid info from the rx mpdu start
  2786. * info details
  2787. *
  2788. * @ buf - Pointer to buffer containing rx pkt tlvs.
  2789. *
  2790. *
  2791. */
  2792. static inline uint32_t hal_rx_mpdu_start_tid_get(struct hal_soc *hal_soc,
  2793. uint8_t *buf)
  2794. {
  2795. return hal_soc->ops->hal_rx_mpdu_start_tid_get(buf);
  2796. }
  2797. /*
  2798. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  2799. * Interval from rx_msdu_start
  2800. *
  2801. * @buf: pointer to the start of RX PKT TLV header
  2802. * Return: uint32_t(reception_type)
  2803. */
  2804. static inline
  2805. uint32_t hal_rx_msdu_start_reception_type_get(struct hal_soc *hal_soc,
  2806. uint8_t *buf)
  2807. {
  2808. return hal_soc->ops->hal_rx_msdu_start_reception_type_get(buf);
  2809. }
  2810. /**
  2811. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2812. * RX TLVs
  2813. * @ buf: pointer the pkt buffer.
  2814. * @ dbg_level: log level.
  2815. *
  2816. * Return: void
  2817. */
  2818. static inline void hal_rx_dump_pkt_tlvs(struct hal_soc *hal_soc,
  2819. uint8_t *buf, uint8_t dbg_level)
  2820. {
  2821. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2822. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2823. struct rx_mpdu_start *mpdu_start =
  2824. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2825. struct rx_msdu_start *msdu_start =
  2826. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2827. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2828. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2829. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2830. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level, hal_soc);
  2831. hal_rx_dump_msdu_start_tlv(hal_soc, msdu_start, dbg_level);
  2832. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2833. hal_rx_dump_msdu_end_tlv(hal_soc, msdu_end, dbg_level);
  2834. hal_rx_dump_pkt_hdr_tlv(pkt_tlvs, dbg_level);
  2835. }
  2836. /**
  2837. * hal_reo_status_get_header_generic - Process reo desc info
  2838. * @d - Pointer to reo descriptior
  2839. * @b - tlv type info
  2840. * @h - Pointer to hal_reo_status_header where info to be stored
  2841. * @hal- pointer to hal_soc structure
  2842. * Return - none.
  2843. *
  2844. */
  2845. static inline void hal_reo_status_get_header(uint32_t *d, int b,
  2846. void *h, void *hal)
  2847. {
  2848. struct hal_soc *hal_soc = (struct hal_soc *)hal;
  2849. hal_soc->ops->hal_reo_status_get_header(d, b, h);
  2850. }
  2851. static inline
  2852. uint32_t hal_rx_desc_is_first_msdu(void *hw_desc_addr)
  2853. {
  2854. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  2855. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  2856. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  2857. }
  2858. static inline
  2859. uint32_t
  2860. HAL_RX_DESC_GET_DECAP_FORMAT(void *hw_desc_addr) {
  2861. struct rx_msdu_start *rx_msdu_start;
  2862. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2863. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  2864. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  2865. }
  2866. #ifdef NO_RX_PKT_HDR_TLV
  2867. static inline
  2868. uint8_t *
  2869. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2870. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2871. "[%s][%d] decap format not raw", __func__, __LINE__);
  2872. QDF_ASSERT(0);
  2873. return 0;
  2874. }
  2875. #else
  2876. static inline
  2877. uint8_t *
  2878. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2879. uint8_t *rx_pkt_hdr;
  2880. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2881. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2882. return rx_pkt_hdr;
  2883. }
  2884. #endif
  2885. #ifdef NO_RX_PKT_HDR_TLV
  2886. static inline
  2887. bool HAL_IS_DECAP_FORMAT_RAW(uint8_t *rx_tlv_hdr)
  2888. {
  2889. uint8_t decap_format;
  2890. if (hal_rx_desc_is_first_msdu(rx_tlv_hdr)) {
  2891. decap_format = HAL_RX_DESC_GET_DECAP_FORMAT(rx_tlv_hdr);
  2892. if (decap_format == HAL_HW_RX_DECAP_FORMAT_RAW)
  2893. return true;
  2894. }
  2895. return false;
  2896. }
  2897. #else
  2898. static inline
  2899. bool HAL_IS_DECAP_FORMAT_RAW(uint8_t *rx_tlv_hdr)
  2900. {
  2901. return true;
  2902. }
  2903. #endif
  2904. #endif /* _HAL_RX_H */