htt_stats.h 317 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  137. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  138. * [Bit 16] If this bit is set, reset per peer stats
  139. * of corresponding tlv indicated by config
  140. * param 1.
  141. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  142. * used to get this bit position.
  143. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  144. * indicates that FW supports per peer HTT
  145. * stats reset.
  146. * [Bit31 : Bit17] reserved
  147. * RESP MSG:
  148. * - htt_peer_stats_t
  149. */
  150. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  151. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  152. * PARAMS:
  153. * - No Params
  154. * RESP MSG:
  155. * - htt_tx_pdev_selfgen_stats_t
  156. */
  157. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  158. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  159. * PARAMS:
  160. * - config_param0: [Bit31: Bit0] HWQ mask
  161. * RESP MSG:
  162. * - htt_tx_hwq_mu_mimo_stats_t
  163. */
  164. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  165. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  166. * PARAMS:
  167. * - config_param0:
  168. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  169. * [Bit31: Bit16] reserved
  170. * RESP MSG:
  171. * - htt_ring_if_stats_t
  172. */
  173. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  174. /** HTT_DBG_EXT_STATS_SRNG_INFO
  175. * PARAMS:
  176. * - config_param0:
  177. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  178. * [Bit31: Bit16] reserved
  179. * - No Params
  180. * RESP MSG:
  181. * - htt_sring_stats_t
  182. */
  183. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  184. /** HTT_DBG_EXT_STATS_SFM_INFO
  185. * PARAMS:
  186. * - No Params
  187. * RESP MSG:
  188. * - htt_sfm_stats_t
  189. */
  190. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  191. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  192. * PARAMS:
  193. * - No Params
  194. * RESP MSG:
  195. * - htt_tx_pdev_mu_mimo_stats_t
  196. */
  197. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  198. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  199. * PARAMS:
  200. * - config_param0:
  201. * [Bit7 : Bit0] vdev_id:8
  202. * note:0xFF to get all active peers based on pdev_mask.
  203. * [Bit31 : Bit8] rsvd:24
  204. * RESP MSG:
  205. * - htt_active_peer_details_list_t
  206. */
  207. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  208. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  209. * PARAMS:
  210. * - config_param0:
  211. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  212. * Set bit0 to 1 to read 1sec interval histogram.
  213. * [Bit1] - 100ms interval histogram
  214. * [Bit3] - Cumulative CCA stats
  215. * RESP MSG:
  216. * - htt_pdev_cca_stats_t
  217. */
  218. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  219. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  220. * PARAMS:
  221. * - config_param0:
  222. * No params
  223. * RESP MSG:
  224. * - htt_pdev_twt_sessions_stats_t
  225. */
  226. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  227. /** HTT_DBG_EXT_STATS_REO_CNTS
  228. * PARAMS:
  229. * - config_param0:
  230. * No params
  231. * RESP MSG:
  232. * - htt_soc_reo_resource_stats_t
  233. */
  234. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  235. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  236. * PARAMS:
  237. * - config_param0:
  238. * [Bit0] vdev_id_set:1
  239. * set to 1 if vdev_id is set and vdev stats are requested.
  240. * set to 0 if pdev_stats sounding stats are requested.
  241. * [Bit8 : Bit1] vdev_id:8
  242. * note:0xFF to get all active vdevs based on pdev_mask.
  243. * [Bit31 : Bit9] rsvd:22
  244. *
  245. * RESP MSG:
  246. * - htt_tx_sounding_stats_t
  247. */
  248. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  249. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  250. * PARAMS:
  251. * - config_param0:
  252. * No params
  253. * RESP MSG:
  254. * - htt_pdev_obss_pd_stats_t
  255. */
  256. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  257. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  258. * PARAMS:
  259. * - config_param0:
  260. * No params
  261. * RESP MSG:
  262. * - htt_stats_ring_backpressure_stats_t
  263. */
  264. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  265. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  266. * PARAMS:
  267. *
  268. * RESP MSG:
  269. * - htt_soc_latency_prof_t
  270. */
  271. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  272. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  273. * PARAMS:
  274. * - No Params
  275. * RESP MSG:
  276. * - htt_rx_pdev_ul_trig_stats_t
  277. */
  278. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  279. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  280. * PARAMS:
  281. * - No Params
  282. * RESP MSG:
  283. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  284. */
  285. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  286. /** HTT_DBG_EXT_STATS_FSE_RX
  287. * PARAMS:
  288. * - No Params
  289. * RESP MSG:
  290. * - htt_rx_fse_stats_t
  291. */
  292. HTT_DBG_EXT_STATS_FSE_RX = 28,
  293. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  294. * PARAMS:
  295. * - config_param0: [Bit0] : [1] for mac_addr based request
  296. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  297. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  298. * RESP MSG:
  299. * - htt_ctrl_path_txrx_stats_t
  300. */
  301. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  302. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  303. * PARAMS:
  304. * - No Params
  305. * RESP MSG:
  306. * - htt_rx_pdev_rate_ext_stats_t
  307. */
  308. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  309. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  310. * PARAMS:
  311. * - No Params
  312. * RESP MSG:
  313. * - htt_tx_pdev_txbf_rate_stats_t
  314. */
  315. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  316. /** HTT_DBG_EXT_STATS_TXBF_OFDMA
  317. */
  318. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  319. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  320. * PARAMS:
  321. * - No Params
  322. * RESP MSG:
  323. * - htt_sta_11ax_ul_stats
  324. */
  325. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  326. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  327. * PARAMS:
  328. * - config_param0:
  329. * [Bit7 : Bit0] vdev_id:8
  330. * [Bit31 : Bit8] rsvd:24
  331. * RESP MSG:
  332. * -
  333. */
  334. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  335. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  336. * PARAMS:
  337. * - No Params
  338. * RESP MSG:
  339. * - htt_pktlog_and_htt_ring_stats_t
  340. */
  341. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  342. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  343. * PARAMS:
  344. *
  345. * RESP MSG:
  346. * - htt_dlpager_stats_t
  347. */
  348. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  349. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  350. * PARAMS:
  351. * - No Params
  352. * RESP MSG:
  353. * - htt_phy_counters_and_phy_stats_t
  354. */
  355. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  356. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  357. * PARAMS:
  358. * - No Params
  359. * RESP MSG:
  360. * - htt_vdevs_txrx_stats_t
  361. */
  362. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  363. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  364. /** HTT_DBG_EXT_PDEV_PER_STATS
  365. * PARAMS:
  366. * - No Params
  367. * RESP MSG:
  368. * - htt_tx_pdev_per_stats_t
  369. */
  370. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  371. HTT_DBG_EXT_AST_ENTRIES = 41,
  372. /** HTT_DBG_EXT_RX_RING_STATS
  373. * PARAMS:
  374. * - No Params
  375. * RESP MSG:
  376. * - htt_rx_fw_ring_stats_tlv_v
  377. */
  378. HTT_DBG_EXT_RX_RING_STATS = 42,
  379. /** HTT_STRM_GEN_MPDUS_STATS, HTT_STRM_GEN_MPDUS_DETAILS_STATS
  380. * PARAMS:
  381. * - No params
  382. * RESP MSG: HTT_T2H STREAMING_STATS_IND (not EXT_STATS_CONF)
  383. * - HTT_STRM_GEN_MPDUS_STATS:
  384. * htt_stats_strm_gen_mpdus_tlv_t
  385. * - HTT_STRM_GEN_MPDUS_DETAILS_STATS:
  386. * htt_stats_strm_gen_mpdus_details_tlv_t
  387. */
  388. HTT_STRM_GEN_MPDUS_STATS = 43,
  389. HTT_STRM_GEN_MPDUS_DETAILS_STATS = 44,
  390. /** HTT_DBG_SOC_ERROR_STATS
  391. * PARAMS:
  392. * - No Params
  393. * RESP MSG:
  394. * - htt_dmac_reset_stats_tlv
  395. */
  396. HTT_DBG_SOC_ERROR_STATS = 45,
  397. /** HTT_DBG_PDEV_PUNCTURE_STATS
  398. * PARAMS:
  399. * - param 0: enum from htt_tx_pdev_puncture_stats_upload_t, indicating
  400. * the stats to upload
  401. * RESP MSG:
  402. * - one or more htt_pdev_puncture_stats_tlv, depending on param 0
  403. */
  404. HTT_DBG_PDEV_PUNCTURE_STATS = 46,
  405. /** HTT_DBG_EXT_STATS_ML_PEERS_INFO
  406. * PARAMS:
  407. * - param 0:
  408. * Bit 0 -> HTT_ML_PEER_DETAILS_TLV always enabled by default
  409. * Bit 1 -> HTT_ML_PEER_EXT_DETAILS_TLV will be uploaded when
  410. * this bit is set
  411. * Bit 2 -> HTT_ML_LINK_INFO_TLV will be uploaded when this bit is set
  412. * RESP MSG:
  413. * - htt_ml_peer_stats_t
  414. */
  415. HTT_DBG_EXT_STATS_ML_PEERS_INFO = 47,
  416. /** HTT_DBG_ODD_MANDATORY_STATS
  417. * params:
  418. * None
  419. * Response MSG:
  420. * htt_odd_mandatory_pdev_stats_tlv
  421. */
  422. HTT_DBG_ODD_MANDATORY_STATS = 48,
  423. /** HTT_DBG_PDEV_SCHED_ALGO_STATS
  424. * PARAMS:
  425. * - No Params
  426. * RESP MSG:
  427. * - htt_pdev_sched_algo_ofdma_stats_tlv
  428. */
  429. HTT_DBG_PDEV_SCHED_ALGO_STATS = 49,
  430. /** HTT_DBG_ODD_MANDATORY_MUMIMO_STATS
  431. * params:
  432. * None
  433. * Response MSG:
  434. * htt_odd_mandatory_mumimo_pdev_stats_tlv
  435. */
  436. HTT_DBG_ODD_MANDATORY_MUMIMO_STATS = 50,
  437. /** HTT_DBG_ODD_MANDATORY_MUOFDMA_STATS
  438. * params:
  439. * None
  440. * Response MSG:
  441. * htt_odd_mandatory_muofdma_pdev_stats_tlv
  442. */
  443. HTT_DBG_ODD_MANDATORY_MUOFDMA_STATS = 51,
  444. /** HTT_DBG_EXT_PHY_PROF_CAL_STATS
  445. * params:
  446. * None
  447. * Response MSG:
  448. * htt_latency_prof_cal_stats_tlv
  449. */
  450. HTT_DBG_EXT_PHY_PROF_CAL_STATS = 52,
  451. /** HTT_DBG_EXT_STATS_PDEV_BW_MGR
  452. * PARAMS:
  453. * - No Params
  454. * RESP MSG:
  455. * - htt_pdev_bw_mgr_stats_t
  456. */
  457. HTT_DBG_EXT_STATS_PDEV_BW_MGR = 53,
  458. /* keep this last */
  459. HTT_DBG_NUM_EXT_STATS = 256,
  460. };
  461. /*
  462. * Macros to get/set the bit field in config param[3] that indicates to
  463. * clear corresponding per peer stats specified by config param 1
  464. */
  465. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  466. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  467. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  468. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  469. HTT_DBG_EXT_PEER_STATS_RESET_S)
  470. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  471. do { \
  472. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  473. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  474. } while (0)
  475. #define HTT_STATS_SUBTYPE_MAX 16
  476. /* htt_mu_stats_upload_t
  477. * Enumerations for specifying whether to upload all MU stats in response to
  478. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  479. */
  480. typedef enum {
  481. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  482. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  483. * (note: included OFDMA stats are limited to 11ax)
  484. */
  485. HTT_UPLOAD_MU_STATS,
  486. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  487. HTT_UPLOAD_MU_MIMO_STATS,
  488. /* HTT_UPLOAD_MU_OFDMA_STATS:
  489. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  490. */
  491. HTT_UPLOAD_MU_OFDMA_STATS,
  492. HTT_UPLOAD_DL_MU_MIMO_STATS,
  493. HTT_UPLOAD_UL_MU_MIMO_STATS,
  494. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  495. * upload DL MU-OFDMA stats (note: 11ax only stats)
  496. */
  497. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  498. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  499. * upload UL MU-OFDMA stats (note: 11ax only stats)
  500. */
  501. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  502. /*
  503. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  504. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  505. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  506. */
  507. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  508. /*
  509. * Upload BE DL MU-OFDMA
  510. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  511. */
  512. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  513. /*
  514. * Upload BE UL MU-OFDMA
  515. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  516. */
  517. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  518. } htt_mu_stats_upload_t;
  519. /* htt_tx_rate_stats_upload_t
  520. * Enumerations for specifying which stats to upload in response to
  521. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  522. */
  523. typedef enum {
  524. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  525. *
  526. * TLV: htt_tx_pdev_rate_stats_tlv
  527. */
  528. HTT_TX_RATE_STATS_DEFAULT,
  529. /*
  530. * Upload 11be OFDMA TX stats
  531. *
  532. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  533. */
  534. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  535. } htt_tx_rate_stats_upload_t;
  536. /* htt_rx_ul_trigger_stats_upload_t
  537. * Enumerations for specifying which stats to upload in response to
  538. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  539. */
  540. typedef enum {
  541. /* Upload 11ax UL OFDMA RX Trigger stats
  542. *
  543. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  544. */
  545. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  546. /*
  547. * Upload 11be UL OFDMA RX Trigger stats
  548. *
  549. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  550. */
  551. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  552. } htt_rx_ul_trigger_stats_upload_t;
  553. /*
  554. * The htt_rx_ul_mumimo_trigger_stats_upload_t enum values are
  555. * provided by the host as one of the config param elements in
  556. * the HTT_H2T EXT_STATS_REQ message, for stats type ==
  557. * HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS.
  558. */
  559. typedef enum {
  560. /*
  561. * Upload 11ax UL MUMIMO RX Trigger stats
  562. * TLV: htt_rx_pdev_ul_mumimo_trig_stats_tlv
  563. */
  564. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11AX,
  565. /*
  566. * Upload 11be UL MUMIMO RX Trigger stats
  567. * TLV: htt_rx_pdev_ul_mumimo_trig_be_stats_tlv
  568. */
  569. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11BE,
  570. } htt_rx_ul_mumimo_trigger_stats_upload_t;
  571. /* htt_tx_pdev_txbf_ofdma_stats_upload_t
  572. * Enumerations for specifying which stats to upload in response to
  573. * HTT_DBG_EXT_STATS_TXBF_OFDMA.
  574. */
  575. typedef enum {
  576. /* upload 11ax TXBF OFDMA stats
  577. *
  578. * TLV: htt_tx_pdev_ax_txbf_ofdma_stats_t
  579. */
  580. HTT_UPLOAD_AX_TXBF_OFDMA_STATS,
  581. /*
  582. * Upload 11be TXBF OFDMA stats
  583. *
  584. * TLV: htt_tx_pdev_be_txbf_ofdma_stats_t
  585. */
  586. HTT_UPLOAD_BE_TXBF_OFDMA_STATS,
  587. } htt_tx_pdev_txbf_ofdma_stats_upload_t;
  588. /* htt_tx_pdev_puncture_stats_upload_t
  589. * Enumerations for specifying which stats to upload in response to
  590. * HTT_DBG_PDEV_PUNCTURE_STATS.
  591. */
  592. typedef enum {
  593. /* upload puncture stats for all supported modes, both TX and RX */
  594. HTT_UPLOAD_PUNCTURE_STATS_ALL,
  595. /* upload puncture stats for all supported TX modes */
  596. HTT_UPLOAD_PUNCTURE_STATS_TX,
  597. /* upload puncture stats for all supported RX modes */
  598. HTT_UPLOAD_PUNCTURE_STATS_RX,
  599. } htt_tx_pdev_puncture_stats_upload_t;
  600. #define HTT_STATS_MAX_STRING_SZ32 4
  601. #define HTT_STATS_MACID_INVALID 0xff
  602. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  603. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  604. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  605. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  606. #define HTT_PDEV_STATS_PPDU_DUR_HIST_BINS 16
  607. #define HTT_PDEV_STATS_PPDU_DUR_HIST_INTERVAL_US 250
  608. typedef enum {
  609. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  610. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  611. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  612. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  613. } htt_tx_pdev_underrun_enum;
  614. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  615. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  616. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  617. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  618. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  619. * DEPRECATED - num sched tx mode max is 8
  620. */
  621. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  622. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  623. #define HTT_RX_STATS_REFILL_MAX_RING 4
  624. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  625. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  626. /* Bytes stored in little endian order */
  627. /* Length should be multiple of DWORD */
  628. typedef struct {
  629. htt_tlv_hdr_t tlv_hdr;
  630. A_UINT32 data[1]; /* Can be variable length */
  631. } htt_stats_string_tlv;
  632. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  633. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  634. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  635. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  636. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  637. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  638. do { \
  639. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  640. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  641. } while (0)
  642. /* == TX PDEV STATS == */
  643. typedef struct {
  644. htt_tlv_hdr_t tlv_hdr;
  645. /**
  646. * BIT [ 7 : 0] :- mac_id
  647. * BIT [31 : 8] :- reserved
  648. */
  649. A_UINT32 mac_id__word;
  650. /** Num PPDUs queued to HW */
  651. A_UINT32 hw_queued;
  652. /** Num PPDUs reaped from HW */
  653. A_UINT32 hw_reaped;
  654. /** Num underruns */
  655. A_UINT32 underrun;
  656. /** Num HW Paused counter */
  657. A_UINT32 hw_paused;
  658. /** Num HW flush counter */
  659. A_UINT32 hw_flush;
  660. /** Num HW filtered counter */
  661. A_UINT32 hw_filt;
  662. /** Num PPDUs cleaned up in TX abort */
  663. A_UINT32 tx_abort;
  664. /** Num MPDUs requeued by SW */
  665. A_UINT32 mpdu_requed;
  666. /** excessive retries */
  667. A_UINT32 tx_xretry;
  668. /** Last used data hw rate code */
  669. A_UINT32 data_rc;
  670. /** frames dropped due to excessive SW retries */
  671. A_UINT32 mpdu_dropped_xretry;
  672. /** illegal rate phy errors */
  673. A_UINT32 illgl_rate_phy_err;
  674. /** wal pdev continuous xretry */
  675. A_UINT32 cont_xretry;
  676. /** wal pdev tx timeout */
  677. A_UINT32 tx_timeout;
  678. /** wal pdev resets */
  679. A_UINT32 pdev_resets;
  680. /** PHY/BB underrun */
  681. A_UINT32 phy_underrun;
  682. /** MPDU is more than txop limit */
  683. A_UINT32 txop_ovf;
  684. /** Number of Sequences posted */
  685. A_UINT32 seq_posted;
  686. /** Number of Sequences failed queueing */
  687. A_UINT32 seq_failed_queueing;
  688. /** Number of Sequences completed */
  689. A_UINT32 seq_completed;
  690. /** Number of Sequences restarted */
  691. A_UINT32 seq_restarted;
  692. /** Number of MU Sequences posted */
  693. A_UINT32 mu_seq_posted;
  694. /** Number of time HW ring is paused between seq switch within ISR */
  695. A_UINT32 seq_switch_hw_paused;
  696. /** Number of times seq continuation in DSR */
  697. A_UINT32 next_seq_posted_dsr;
  698. /** Number of times seq continuation in ISR */
  699. A_UINT32 seq_posted_isr;
  700. /** Number of seq_ctrl cached. */
  701. A_UINT32 seq_ctrl_cached;
  702. /** Number of MPDUs successfully transmitted */
  703. A_UINT32 mpdu_count_tqm;
  704. /** Number of MSDUs successfully transmitted */
  705. A_UINT32 msdu_count_tqm;
  706. /** Number of MPDUs dropped */
  707. A_UINT32 mpdu_removed_tqm;
  708. /** Number of MSDUs dropped */
  709. A_UINT32 msdu_removed_tqm;
  710. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  711. A_UINT32 mpdus_sw_flush;
  712. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  713. A_UINT32 mpdus_hw_filter;
  714. /**
  715. * Num MPDUs truncated by PDG
  716. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  717. */
  718. A_UINT32 mpdus_truncated;
  719. /** Num MPDUs that was tried but didn't receive ACK or BA */
  720. A_UINT32 mpdus_ack_failed;
  721. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  722. A_UINT32 mpdus_expired;
  723. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  724. A_UINT32 mpdus_seq_hw_retry;
  725. /** Num of TQM acked cmds processed */
  726. A_UINT32 ack_tlv_proc;
  727. /** coex_abort_mpdu_cnt valid */
  728. A_UINT32 coex_abort_mpdu_cnt_valid;
  729. /** coex_abort_mpdu_cnt from TX FES stats */
  730. A_UINT32 coex_abort_mpdu_cnt;
  731. /**
  732. * Number of total PPDUs
  733. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  734. */
  735. A_UINT32 num_total_ppdus_tried_ota;
  736. /** Number of data PPDUs tried over the air (OTA) */
  737. A_UINT32 num_data_ppdus_tried_ota;
  738. /** Num Local control/mgmt frames (MSDUs) queued */
  739. A_UINT32 local_ctrl_mgmt_enqued;
  740. /**
  741. * Num Local control/mgmt frames (MSDUs) done
  742. * It includes all local ctrl/mgmt completions
  743. * (acked, no ack, flush, TTL, etc)
  744. */
  745. A_UINT32 local_ctrl_mgmt_freed;
  746. /** Num Local data frames (MSDUs) queued */
  747. A_UINT32 local_data_enqued;
  748. /**
  749. * Num Local data frames (MSDUs) done
  750. * It includes all local data completions
  751. * (acked, no ack, flush, TTL, etc)
  752. */
  753. A_UINT32 local_data_freed;
  754. /** Num MPDUs tried by SW */
  755. A_UINT32 mpdu_tried;
  756. /** Num of waiting seq posted in ISR completion handler */
  757. A_UINT32 isr_wait_seq_posted;
  758. A_UINT32 tx_active_dur_us_low;
  759. A_UINT32 tx_active_dur_us_high;
  760. /** Number of MPDUs dropped after max retries */
  761. A_UINT32 remove_mpdus_max_retries;
  762. /** Num HTT cookies dispatched */
  763. A_UINT32 comp_delivered;
  764. /** successful ppdu transmissions */
  765. A_UINT32 ppdu_ok;
  766. /** Scheduler self triggers */
  767. A_UINT32 self_triggers;
  768. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  769. A_UINT32 tx_time_dur_data;
  770. /** Num of times sequence terminated due to ppdu duration < burst limit */
  771. A_UINT32 seq_qdepth_repost_stop;
  772. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  773. A_UINT32 mu_seq_min_msdu_repost_stop;
  774. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  775. A_UINT32 seq_min_msdu_repost_stop;
  776. /** Num of times sequence terminated due to no TXOP available */
  777. A_UINT32 seq_txop_repost_stop;
  778. /** Num of times the next sequence got cancelled */
  779. A_UINT32 next_seq_cancel;
  780. /** Num of times fes offset was misaligned */
  781. A_UINT32 fes_offsets_err_cnt;
  782. /** Num of times peer denylisted for MU-MIMO transmission */
  783. A_UINT32 num_mu_peer_blacklisted;
  784. /** Num of times mu_ofdma seq posted */
  785. A_UINT32 mu_ofdma_seq_posted;
  786. /** Num of times UL MU MIMO seq posted */
  787. A_UINT32 ul_mumimo_seq_posted;
  788. /** Num of times UL OFDMA seq posted */
  789. A_UINT32 ul_ofdma_seq_posted;
  790. /** Num of times Thermal module suspended scheduler */
  791. A_UINT32 thermal_suspend_cnt;
  792. /** Num of times DFS module suspended scheduler */
  793. A_UINT32 dfs_suspend_cnt;
  794. /** Num of times TX abort module suspended scheduler */
  795. A_UINT32 tx_abort_suspend_cnt;
  796. /**
  797. * This field is a target-specific bit mask of suspended PPDU tx queues.
  798. * Since the bit mask definition is different for different targets,
  799. * this field is not meant for general use, but rather for debugging use.
  800. */
  801. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  802. /**
  803. * Last SCHEDULER suspend reason
  804. * 1 -> Thermal Module
  805. * 2 -> DFS Module
  806. * 3 -> Tx Abort Module
  807. */
  808. A_UINT32 last_suspend_reason;
  809. /** Num of dynamic mimo ps dlmumimo sequences posted */
  810. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  811. /** Num of times su bf sequences are denylisted */
  812. A_UINT32 num_su_txbf_denylisted;
  813. /** pdev uptime in microseconds **/
  814. A_UINT32 pdev_up_time_us;
  815. } htt_tx_pdev_stats_cmn_tlv;
  816. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  817. /* NOTE: Variable length TLV, use length spec to infer array size */
  818. typedef struct {
  819. htt_tlv_hdr_t tlv_hdr;
  820. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  821. } htt_tx_pdev_stats_urrn_tlv_v;
  822. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  823. /* NOTE: Variable length TLV, use length spec to infer array size */
  824. typedef struct {
  825. htt_tlv_hdr_t tlv_hdr;
  826. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  827. } htt_tx_pdev_stats_flush_tlv_v;
  828. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  829. /* NOTE: Variable length TLV, use length spec to infer array size */
  830. typedef struct {
  831. htt_tlv_hdr_t tlv_hdr;
  832. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  833. } htt_tx_pdev_stats_sifs_tlv_v;
  834. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  835. /* NOTE: Variable length TLV, use length spec to infer array size */
  836. typedef struct {
  837. htt_tlv_hdr_t tlv_hdr;
  838. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  839. } htt_tx_pdev_stats_phy_err_tlv_v;
  840. /*
  841. * Each array in the below struct has 16 elements, to cover the 16 possible
  842. * values for the CW and AIFS parameters. Each element within the array
  843. * stores the counter indicating how many transmissions have occurred with
  844. * that particular value for the MU EDCA parameter in question.
  845. */
  846. #define HTT_STATS_MUEDCA_VALUE_MAX 16
  847. typedef struct {
  848. htt_tlv_hdr_t tlv_hdr;
  849. A_UINT32 aifs[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  850. A_UINT32 cw_min[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  851. A_UINT32 cw_max[HTT_NUM_AC_WMM][HTT_STATS_MUEDCA_VALUE_MAX];
  852. } htt_tx_pdev_muedca_params_stats_tlv_v;
  853. #define HTT_TX_PDEV_SIFS_BURST_HIST_STATS 10
  854. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  855. /* NOTE: Variable length TLV, use length spec to infer array size */
  856. typedef struct {
  857. htt_tlv_hdr_t tlv_hdr;
  858. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  859. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  860. typedef struct {
  861. htt_tlv_hdr_t tlv_hdr;
  862. A_UINT32 num_data_ppdus_legacy_su;
  863. A_UINT32 num_data_ppdus_ac_su;
  864. A_UINT32 num_data_ppdus_ax_su;
  865. A_UINT32 num_data_ppdus_ac_su_txbf;
  866. A_UINT32 num_data_ppdus_ax_su_txbf;
  867. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  868. typedef enum {
  869. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  870. HTT_TX_WAL_ISR_SCHED_FILTER,
  871. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  872. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  873. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  874. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  875. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  876. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  877. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  878. } htt_tx_wal_tx_isr_sched_status;
  879. /* [0]- nr4 , [1]- nr8 */
  880. #define HTT_STATS_NUM_NR_BINS 2
  881. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  882. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  883. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  884. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  885. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  886. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  887. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  888. typedef enum {
  889. HTT_STATS_HWMODE_AC = 0,
  890. HTT_STATS_HWMODE_AX = 1,
  891. HTT_STATS_HWMODE_BE = 2,
  892. } htt_stats_hw_mode;
  893. typedef struct {
  894. htt_tlv_hdr_t tlv_hdr;
  895. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  896. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  897. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  898. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  899. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  900. } htt_pdev_mu_ppdu_dist_tlv_v;
  901. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  902. /* NOTE: Variable length TLV, use length spec to infer array size .
  903. *
  904. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  905. * The tries here is the count of the MPDUS within a PPDU that the
  906. * HW had attempted to transmit on air, for the HWSCH Schedule
  907. * command submitted by FW.It is not the retry attempts.
  908. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  909. * 10 bins in this histogram. They are defined in FW using the
  910. * following macros
  911. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  912. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  913. *
  914. */
  915. typedef struct {
  916. htt_tlv_hdr_t tlv_hdr;
  917. A_UINT32 hist_bin_size;
  918. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  919. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  920. typedef struct {
  921. htt_tlv_hdr_t tlv_hdr;
  922. /* Num MGMT MPDU transmitted by the target */
  923. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  924. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  925. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  926. * TLV_TAGS:
  927. * - HTT_STATS_TX_PDEV_CMN_TAG
  928. * - HTT_STATS_TX_PDEV_URRN_TAG
  929. * - HTT_STATS_TX_PDEV_SIFS_TAG
  930. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  931. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  932. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  933. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  934. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  935. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  936. * - HTT_STATS_MU_PPDU_DIST_TAG
  937. */
  938. /* NOTE:
  939. * This structure is for documentation, and cannot be safely used directly.
  940. * Instead, use the constituent TLV structures to fill/parse.
  941. */
  942. typedef struct _htt_tx_pdev_stats {
  943. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  944. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  945. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  946. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  947. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  948. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  949. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  950. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  951. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  952. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  953. } htt_tx_pdev_stats_t;
  954. /* == SOC ERROR STATS == */
  955. /* =============== PDEV ERROR STATS ============== */
  956. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  957. typedef struct {
  958. htt_tlv_hdr_t tlv_hdr;
  959. /* Stored as little endian */
  960. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  961. A_UINT32 mask;
  962. A_UINT32 count;
  963. } htt_hw_stats_intr_misc_tlv;
  964. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  965. typedef struct {
  966. htt_tlv_hdr_t tlv_hdr;
  967. /* Stored as little endian */
  968. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  969. A_UINT32 count;
  970. } htt_hw_stats_wd_timeout_tlv;
  971. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  972. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  973. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  974. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  975. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  976. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  977. do { \
  978. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  979. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  980. } while (0)
  981. typedef struct {
  982. htt_tlv_hdr_t tlv_hdr;
  983. /* BIT [ 7 : 0] :- mac_id
  984. * BIT [31 : 8] :- reserved
  985. */
  986. A_UINT32 mac_id__word;
  987. A_UINT32 tx_abort;
  988. A_UINT32 tx_abort_fail_count;
  989. A_UINT32 rx_abort;
  990. A_UINT32 rx_abort_fail_count;
  991. A_UINT32 warm_reset;
  992. A_UINT32 cold_reset;
  993. A_UINT32 tx_flush;
  994. A_UINT32 tx_glb_reset;
  995. A_UINT32 tx_txq_reset;
  996. A_UINT32 rx_timeout_reset;
  997. A_UINT32 mac_cold_reset_restore_cal;
  998. A_UINT32 mac_cold_reset;
  999. A_UINT32 mac_warm_reset;
  1000. A_UINT32 mac_only_reset;
  1001. A_UINT32 phy_warm_reset;
  1002. A_UINT32 phy_warm_reset_ucode_trig;
  1003. A_UINT32 mac_warm_reset_restore_cal;
  1004. A_UINT32 mac_sfm_reset;
  1005. A_UINT32 phy_warm_reset_m3_ssr;
  1006. A_UINT32 phy_warm_reset_reason_phy_m3;
  1007. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  1008. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  1009. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  1010. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  1011. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  1012. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  1013. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  1014. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  1015. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  1016. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  1017. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  1018. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  1019. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  1020. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  1021. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  1022. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  1023. A_UINT32 fw_rx_rings_reset;
  1024. /**
  1025. * Num of iterations rx leak prevention successfully done.
  1026. */
  1027. A_UINT32 rx_dest_drain_rx_descs_leak_prevention_done;
  1028. /**
  1029. * Num of rx descs successfully saved by rx leak prevention.
  1030. */
  1031. A_UINT32 rx_dest_drain_rx_descs_saved_cnt;
  1032. /*
  1033. * Stats to debug reason Rx leak prevention
  1034. * was not required to be kicked in.
  1035. */
  1036. A_UINT32 rx_dest_drain_rxdma2reo_leak_detected;
  1037. A_UINT32 rx_dest_drain_rxdma2fw_leak_detected;
  1038. A_UINT32 rx_dest_drain_rxdma2wbm_leak_detected;
  1039. A_UINT32 rx_dest_drain_rxdma1_2sw_leak_detected;
  1040. A_UINT32 rx_dest_drain_rx_drain_ok_mac_idle;
  1041. A_UINT32 rx_dest_drain_ok_mac_not_idle;
  1042. A_UINT32 rx_dest_drain_prerequisite_invld;
  1043. A_UINT32 rx_dest_drain_skip_for_non_lmac_reset;
  1044. A_UINT32 rx_dest_drain_hw_fifo_not_empty_post_drain_wait;
  1045. } htt_hw_stats_pdev_errs_tlv;
  1046. typedef struct {
  1047. htt_tlv_hdr_t tlv_hdr;
  1048. /* BIT [ 7 : 0] :- mac_id
  1049. * BIT [31 : 8] :- reserved
  1050. */
  1051. A_UINT32 mac_id__word;
  1052. A_UINT32 last_unpause_ppdu_id;
  1053. A_UINT32 hwsch_unpause_wait_tqm_write;
  1054. A_UINT32 hwsch_dummy_tlv_skipped;
  1055. A_UINT32 hwsch_misaligned_offset_received;
  1056. A_UINT32 hwsch_reset_count;
  1057. A_UINT32 hwsch_dev_reset_war;
  1058. A_UINT32 hwsch_delayed_pause;
  1059. A_UINT32 hwsch_long_delayed_pause;
  1060. A_UINT32 sch_rx_ppdu_no_response;
  1061. A_UINT32 sch_selfgen_response;
  1062. A_UINT32 sch_rx_sifs_resp_trigger;
  1063. } htt_hw_stats_whal_tx_tlv;
  1064. typedef struct {
  1065. htt_tlv_hdr_t tlv_hdr;
  1066. /**
  1067. * BIT [ 7 : 0] :- mac_id
  1068. * BIT [31 : 8] :- reserved
  1069. */
  1070. union {
  1071. struct {
  1072. A_UINT32 mac_id: 8,
  1073. reserved: 24;
  1074. };
  1075. A_UINT32 mac_id__word;
  1076. };
  1077. /**
  1078. * hw_wars is a variable-length array, with each element counting
  1079. * the number of occurrences of the corresponding type of HW WAR.
  1080. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  1081. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  1082. * The target has an internal HW WAR mapping that it uses to keep
  1083. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  1084. */
  1085. A_UINT32 hw_wars[1/*or more*/];
  1086. } htt_hw_war_stats_tlv;
  1087. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  1088. * TLV_TAGS:
  1089. * - HTT_STATS_HW_PDEV_ERRS_TAG
  1090. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  1091. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  1092. * - HTT_STATS_WHAL_TX_TAG
  1093. * - HTT_STATS_HW_WAR_TAG
  1094. */
  1095. /* NOTE:
  1096. * This structure is for documentation, and cannot be safely used directly.
  1097. * Instead, use the constituent TLV structures to fill/parse.
  1098. */
  1099. typedef struct _htt_pdev_err_stats {
  1100. htt_hw_stats_pdev_errs_tlv pdev_errs;
  1101. htt_hw_stats_intr_misc_tlv misc_stats[1];
  1102. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  1103. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  1104. htt_hw_war_stats_tlv hw_war;
  1105. } htt_hw_err_stats_t;
  1106. /* ============ PEER STATS ============ */
  1107. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  1108. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  1109. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  1110. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  1111. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  1112. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  1113. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  1114. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  1115. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  1116. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  1117. do { \
  1118. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  1119. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  1120. } while (0)
  1121. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  1122. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  1123. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  1124. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  1125. do { \
  1126. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  1127. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  1128. } while (0)
  1129. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  1130. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  1131. HTT_MSDU_FLOW_STATS_DROP_S)
  1132. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  1133. do { \
  1134. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  1135. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  1136. } while (0)
  1137. typedef struct _htt_msdu_flow_stats_tlv {
  1138. htt_tlv_hdr_t tlv_hdr;
  1139. A_UINT32 last_update_timestamp;
  1140. A_UINT32 last_add_timestamp;
  1141. A_UINT32 last_remove_timestamp;
  1142. A_UINT32 total_processed_msdu_count;
  1143. A_UINT32 cur_msdu_count_in_flowq;
  1144. /** This will help to find which peer_id is stuck state */
  1145. A_UINT32 sw_peer_id;
  1146. /**
  1147. * BIT [15 : 0] :- tx_flow_number
  1148. * BIT [19 : 16] :- tid_num
  1149. * BIT [20 : 20] :- drop_rule
  1150. * BIT [31 : 21] :- reserved
  1151. */
  1152. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1153. A_UINT32 last_cycle_enqueue_count;
  1154. A_UINT32 last_cycle_dequeue_count;
  1155. A_UINT32 last_cycle_drop_count;
  1156. /**
  1157. * BIT [15 : 0] :- current_drop_th
  1158. * BIT [31 : 16] :- reserved
  1159. */
  1160. A_UINT32 current_drop_th;
  1161. } htt_msdu_flow_stats_tlv;
  1162. #define MAX_HTT_TID_NAME 8
  1163. /* DWORD sw_peer_id__tid_num */
  1164. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1165. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1166. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1167. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1168. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1169. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1170. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1171. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1172. do { \
  1173. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1174. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1175. } while (0)
  1176. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1177. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1178. HTT_TX_TID_STATS_TID_NUM_S)
  1179. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1180. do { \
  1181. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1182. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1183. } while (0)
  1184. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1185. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1186. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1187. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1188. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1189. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1190. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1191. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1192. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1193. do { \
  1194. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1195. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1196. } while (0)
  1197. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1198. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1199. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1200. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1201. do { \
  1202. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1203. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1204. } while (0)
  1205. /* Tidq stats */
  1206. typedef struct _htt_tx_tid_stats_tlv {
  1207. htt_tlv_hdr_t tlv_hdr;
  1208. /** Stored as little endian */
  1209. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1210. /**
  1211. * BIT [15 : 0] :- sw_peer_id
  1212. * BIT [31 : 16] :- tid_num
  1213. */
  1214. A_UINT32 sw_peer_id__tid_num;
  1215. /**
  1216. * BIT [ 7 : 0] :- num_sched_pending
  1217. * BIT [15 : 8] :- num_ppdu_in_hwq
  1218. * BIT [31 : 16] :- reserved
  1219. */
  1220. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1221. A_UINT32 tid_flags;
  1222. /** per tid # of hw_queued ppdu */
  1223. A_UINT32 hw_queued;
  1224. /** number of per tid successful PPDU */
  1225. A_UINT32 hw_reaped;
  1226. /** per tid Num MPDUs filtered by HW */
  1227. A_UINT32 mpdus_hw_filter;
  1228. A_UINT32 qdepth_bytes;
  1229. A_UINT32 qdepth_num_msdu;
  1230. A_UINT32 qdepth_num_mpdu;
  1231. A_UINT32 last_scheduled_tsmp;
  1232. A_UINT32 pause_module_id;
  1233. A_UINT32 block_module_id;
  1234. /** tid tx airtime in sec */
  1235. A_UINT32 tid_tx_airtime;
  1236. } htt_tx_tid_stats_tlv;
  1237. /* Tidq stats */
  1238. typedef struct _htt_tx_tid_stats_v1_tlv {
  1239. htt_tlv_hdr_t tlv_hdr;
  1240. /** Stored as little endian */
  1241. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1242. /**
  1243. * BIT [15 : 0] :- sw_peer_id
  1244. * BIT [31 : 16] :- tid_num
  1245. */
  1246. A_UINT32 sw_peer_id__tid_num;
  1247. /**
  1248. * BIT [ 7 : 0] :- num_sched_pending
  1249. * BIT [15 : 8] :- num_ppdu_in_hwq
  1250. * BIT [31 : 16] :- reserved
  1251. */
  1252. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1253. A_UINT32 tid_flags;
  1254. /** Max qdepth in bytes reached by this tid */
  1255. A_UINT32 max_qdepth_bytes;
  1256. /** number of msdus qdepth reached max */
  1257. A_UINT32 max_qdepth_n_msdus;
  1258. A_UINT32 rsvd;
  1259. A_UINT32 qdepth_bytes;
  1260. A_UINT32 qdepth_num_msdu;
  1261. A_UINT32 qdepth_num_mpdu;
  1262. A_UINT32 last_scheduled_tsmp;
  1263. A_UINT32 pause_module_id;
  1264. A_UINT32 block_module_id;
  1265. /** tid tx airtime in sec */
  1266. A_UINT32 tid_tx_airtime;
  1267. A_UINT32 allow_n_flags;
  1268. /**
  1269. * BIT [15 : 0] :- sendn_frms_allowed
  1270. * BIT [31 : 16] :- reserved
  1271. */
  1272. A_UINT32 sendn_frms_allowed;
  1273. /*
  1274. * tid_ext_flags, tid_ext2_flags, and tid_flush_reason are opaque fields
  1275. * that cannot be interpreted by the host.
  1276. * They are only for off-line debug.
  1277. */
  1278. A_UINT32 tid_ext_flags;
  1279. A_UINT32 tid_ext2_flags;
  1280. A_UINT32 tid_flush_reason;
  1281. A_UINT32 mlo_flush_tqm_status_pending_low;
  1282. A_UINT32 mlo_flush_tqm_status_pending_high;
  1283. A_UINT32 mlo_flush_partner_info_low;
  1284. A_UINT32 mlo_flush_partner_info_high;
  1285. A_UINT32 mlo_flush_initator_info_low;
  1286. A_UINT32 mlo_flush_initator_info_high;
  1287. } htt_tx_tid_stats_v1_tlv;
  1288. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1289. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1290. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1291. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1292. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1293. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1294. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1295. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1296. do { \
  1297. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1298. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1299. } while (0)
  1300. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1301. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1302. HTT_RX_TID_STATS_TID_NUM_S)
  1303. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1304. do { \
  1305. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1306. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1307. } while (0)
  1308. typedef struct _htt_rx_tid_stats_tlv {
  1309. htt_tlv_hdr_t tlv_hdr;
  1310. /**
  1311. * BIT [15 : 0] : sw_peer_id
  1312. * BIT [31 : 16] : tid_num
  1313. */
  1314. A_UINT32 sw_peer_id__tid_num;
  1315. /** Stored as little endian */
  1316. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1317. /**
  1318. * dup_in_reorder not collected per tid for now,
  1319. * as there is no wal_peer back ptr in data rx peer.
  1320. */
  1321. A_UINT32 dup_in_reorder;
  1322. A_UINT32 dup_past_outside_window;
  1323. A_UINT32 dup_past_within_window;
  1324. /** Number of per tid MSDUs with flag of decrypt_err */
  1325. A_UINT32 rxdesc_err_decrypt;
  1326. /** tid rx airtime in sec */
  1327. A_UINT32 tid_rx_airtime;
  1328. } htt_rx_tid_stats_tlv;
  1329. #define HTT_MAX_COUNTER_NAME 8
  1330. typedef struct {
  1331. htt_tlv_hdr_t tlv_hdr;
  1332. /** Stored as little endian */
  1333. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1334. A_UINT32 count;
  1335. } htt_counter_tlv;
  1336. typedef struct {
  1337. htt_tlv_hdr_t tlv_hdr;
  1338. /** Number of rx PPDU */
  1339. A_UINT32 ppdu_cnt;
  1340. /** Number of rx MPDU */
  1341. A_UINT32 mpdu_cnt;
  1342. /** Number of rx MSDU */
  1343. A_UINT32 msdu_cnt;
  1344. /** pause bitmap */
  1345. A_UINT32 pause_bitmap;
  1346. /** block bitmap */
  1347. A_UINT32 block_bitmap;
  1348. /** current timestamp */
  1349. A_UINT32 current_timestamp;
  1350. /** Peer cumulative tx airtime in sec */
  1351. A_UINT32 peer_tx_airtime;
  1352. /** Peer cumulative rx airtime in sec */
  1353. A_UINT32 peer_rx_airtime;
  1354. /** Peer current rssi in dBm */
  1355. A_INT32 rssi;
  1356. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1357. A_UINT32 peer_enqueued_count_low;
  1358. A_UINT32 peer_enqueued_count_high;
  1359. A_UINT32 peer_dequeued_count_low;
  1360. A_UINT32 peer_dequeued_count_high;
  1361. A_UINT32 peer_dropped_count_low;
  1362. A_UINT32 peer_dropped_count_high;
  1363. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1364. A_UINT32 ppdu_transmitted_bytes_low;
  1365. A_UINT32 ppdu_transmitted_bytes_high;
  1366. A_UINT32 peer_ttl_removed_count;
  1367. /**
  1368. * inactive_time
  1369. * Running duration of the time since last tx/rx activity by this peer,
  1370. * units = seconds.
  1371. * If the peer is currently active, this inactive_time will be 0x0.
  1372. */
  1373. A_UINT32 inactive_time;
  1374. /** Number of MPDUs dropped after max retries */
  1375. A_UINT32 remove_mpdus_max_retries;
  1376. } htt_peer_stats_cmn_tlv;
  1377. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_BYTES 32
  1378. #define HTT_PEER_DETAILS_ML_PEER_OFFSET_DWORD 8
  1379. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_M 0x00000001
  1380. #define HTT_PEER_DETAILS_ML_PEER_ID_VALID_S 0
  1381. #define HTT_PEER_DETAILS_ML_PEER_ID_M 0x00001ffe
  1382. #define HTT_PEER_DETAILS_ML_PEER_ID_S 1
  1383. #define HTT_PEER_DETAILS_LINK_IDX_M 0x001fe000
  1384. #define HTT_PEER_DETAILS_LINK_IDX_S 13
  1385. #define HTT_PEER_DETAILS_SET(word, httsym, val) \
  1386. do { \
  1387. HTT_CHECK_SET_VAL(HTT_PEER_DETAILS_ ## httsym, val); \
  1388. (word) |= ((val) << HTT_PEER_DETAILS_ ## httsym ## _S); \
  1389. } while(0)
  1390. #define HTT_PEER_DETAILS_GET(word, httsym) \
  1391. (((word) & HTT_PEER_DETAILS_ ## httsym ## _M) >> HTT_PEER_DETAILS_ ## httsym ## _S)
  1392. typedef struct {
  1393. htt_tlv_hdr_t tlv_hdr;
  1394. /** This enum type of HTT_PEER_TYPE */
  1395. A_UINT32 peer_type;
  1396. A_UINT32 sw_peer_id;
  1397. /**
  1398. * BIT [7 : 0] :- vdev_id
  1399. * BIT [15 : 8] :- pdev_id
  1400. * BIT [31 : 16] :- ast_indx
  1401. */
  1402. A_UINT32 vdev_pdev_ast_idx;
  1403. htt_mac_addr mac_addr;
  1404. A_UINT32 peer_flags;
  1405. A_UINT32 qpeer_flags;
  1406. /* Dword 8 */
  1407. A_UINT32 ml_peer_id_valid : 1, /* [0:0] */
  1408. ml_peer_id : 12, /* [12:1] */
  1409. link_idx : 8, /* [20:13] */
  1410. rsvd : 11; /* [31:21] */
  1411. } htt_peer_details_tlv;
  1412. typedef struct {
  1413. htt_tlv_hdr_t tlv_hdr;
  1414. A_UINT32 sw_peer_id;
  1415. A_UINT32 ast_index;
  1416. htt_mac_addr mac_addr;
  1417. A_UINT32
  1418. pdev_id : 2,
  1419. vdev_id : 8,
  1420. next_hop : 1,
  1421. mcast : 1,
  1422. monitor_direct : 1,
  1423. mesh_sta : 1,
  1424. mec : 1,
  1425. intra_bss : 1,
  1426. chip_id : 2,
  1427. ml_peer_id : 13,
  1428. reserved : 1;
  1429. } htt_ast_entry_tlv;
  1430. typedef enum {
  1431. HTT_STATS_DIRECTION_TX,
  1432. HTT_STATS_DIRECTION_RX,
  1433. } HTT_STATS_DIRECTION;
  1434. typedef enum {
  1435. HTT_STATS_PPDU_TYPE_MODE_SU,
  1436. HTT_STATS_PPDU_TYPE_DL_MU_MIMO,
  1437. HTT_STATS_PPDU_TYPE_UL_MU_MIMO,
  1438. HTT_STATS_PPDU_TYPE_DL_MU_OFDMA,
  1439. HTT_STATS_PPDU_TYPE_UL_MU_OFDMA,
  1440. } HTT_STATS_PPDU_TYPE;
  1441. typedef enum {
  1442. HTT_STATS_PREAM_OFDM,
  1443. HTT_STATS_PREAM_CCK,
  1444. HTT_STATS_PREAM_HT,
  1445. HTT_STATS_PREAM_VHT,
  1446. HTT_STATS_PREAM_HE,
  1447. HTT_STATS_PREAM_EHT,
  1448. HTT_STATS_PREAM_RSVD1,
  1449. HTT_STATS_PREAM_COUNT,
  1450. } HTT_STATS_PREAM_TYPE;
  1451. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1452. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1453. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1454. * GI Index 0: WHAL_GI_800
  1455. * GI Index 1: WHAL_GI_400
  1456. * GI Index 2: WHAL_GI_1600
  1457. * GI Index 3: WHAL_GI_3200
  1458. */
  1459. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1460. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1461. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1462. * bw index 0: rssi_pri20_chain0
  1463. * bw index 1: rssi_ext20_chain0
  1464. * bw index 2: rssi_ext40_low20_chain0
  1465. * bw index 3: rssi_ext40_high20_chain0
  1466. */
  1467. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1468. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1469. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1470. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1471. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1472. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1473. */
  1474. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1475. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1476. /* HTT_RX STATS_NUM_BW_EXT_2_COUNTERS:
  1477. * bw index 8 (bw ext_2 index 0): rssi_ext160_0_chainX
  1478. * bw index 9 (bw ext_2 index 1): rssi_ext160_1_chainX
  1479. * bw index 10 (bw ext_2 index 2): rssi_ext160_2_chainX
  1480. * bw index 11 (bw ext_2 index 3): rssi_ext160_3_chainX
  1481. * bw index 12 (bw ext_2 index 4): rssi_ext160_4_chainX
  1482. * bw index 13 (bw ext_2 index 5): rssi_ext160_5_chainX
  1483. * bw index 14 (bw ext_2 index 6): rssi_ext160_6_chainX
  1484. * bw index 15 (bw ext_2 index 7): rssi_ext160_7_chainX
  1485. */
  1486. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS 8
  1487. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1488. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1489. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1490. typedef struct _htt_tx_peer_rate_stats_tlv {
  1491. htt_tlv_hdr_t tlv_hdr;
  1492. /** Number of tx LDPC packets */
  1493. A_UINT32 tx_ldpc;
  1494. /** Number of tx RTS packets */
  1495. A_UINT32 rts_cnt;
  1496. /** RSSI value of last ack packet (units = dB above noise floor) */
  1497. A_UINT32 ack_rssi;
  1498. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1499. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1500. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1501. /**
  1502. * element 0,1, ...7 -> NSS 1,2, ...8
  1503. */
  1504. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1505. /**
  1506. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1507. */
  1508. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1509. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1510. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1511. /**
  1512. * Counters to track number of tx packets in each GI
  1513. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1514. */
  1515. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1516. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1517. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1518. /** Stats for MCS 12/13 */
  1519. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1520. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1521. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1522. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1523. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1524. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1525. A_UINT32 tx_bw_320mhz;
  1526. } htt_tx_peer_rate_stats_tlv;
  1527. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1528. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1529. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1530. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1531. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1532. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1533. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1534. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1535. typedef struct _htt_rx_peer_rate_stats_tlv {
  1536. htt_tlv_hdr_t tlv_hdr;
  1537. A_UINT32 nsts;
  1538. /** Number of rx LDPC packets */
  1539. A_UINT32 rx_ldpc;
  1540. /** Number of rx RTS packets */
  1541. A_UINT32 rts_cnt;
  1542. /** units = dB above noise floor */
  1543. A_UINT32 rssi_mgmt;
  1544. /** units = dB above noise floor */
  1545. A_UINT32 rssi_data;
  1546. /** units = dB above noise floor */
  1547. A_UINT32 rssi_comb;
  1548. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1549. /**
  1550. * element 0,1, ...7 -> NSS 1,2, ...8
  1551. */
  1552. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1553. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1554. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1555. /**
  1556. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1557. */
  1558. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1559. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1560. /** units = dB above noise floor */
  1561. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1562. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1563. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1564. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1565. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1566. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1567. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1568. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1569. /* per_chain_rssi_pkt_type:
  1570. * This field shows what type of rx frame the per-chain RSSI was computed
  1571. * on, by recording the frame type and sub-type as bit-fields within this
  1572. * field:
  1573. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1574. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1575. * BIT [31 : 8] :- Reserved
  1576. */
  1577. A_UINT32 per_chain_rssi_pkt_type;
  1578. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1579. /** PPDU level */
  1580. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1581. /** PPDU level */
  1582. A_UINT32 rx_ulmumimo_data_ppdu;
  1583. /** MPDU level */
  1584. A_UINT32 rx_ulmumimo_mpdu_ok;
  1585. /** mpdu level */
  1586. A_UINT32 rx_ulmumimo_mpdu_fail;
  1587. /** units = dB above noise floor */
  1588. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1589. /** Stats for MCS 12/13 */
  1590. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1591. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1592. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1593. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1594. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1595. } htt_rx_peer_rate_stats_tlv;
  1596. typedef enum {
  1597. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1598. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1599. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1600. } htt_peer_stats_req_mode_t;
  1601. typedef enum {
  1602. HTT_PEER_STATS_CMN_TLV = 0,
  1603. HTT_PEER_DETAILS_TLV = 1,
  1604. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1605. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1606. HTT_TX_TID_STATS_TLV = 4,
  1607. HTT_RX_TID_STATS_TLV = 5,
  1608. HTT_MSDU_FLOW_STATS_TLV = 6,
  1609. HTT_PEER_SCHED_STATS_TLV = 7,
  1610. HTT_PEER_STATS_MAX_TLV = 31,
  1611. } htt_peer_stats_tlv_enum;
  1612. typedef struct {
  1613. htt_tlv_hdr_t tlv_hdr;
  1614. A_UINT32 peer_id;
  1615. /** Num of DL schedules for peer */
  1616. A_UINT32 num_sched_dl;
  1617. /** Num od UL schedules for peer */
  1618. A_UINT32 num_sched_ul;
  1619. /** Peer TX time */
  1620. A_UINT32 peer_tx_active_dur_us_low;
  1621. A_UINT32 peer_tx_active_dur_us_high;
  1622. /** Peer RX time */
  1623. A_UINT32 peer_rx_active_dur_us_low;
  1624. A_UINT32 peer_rx_active_dur_us_high;
  1625. A_UINT32 peer_curr_rate_kbps;
  1626. } htt_peer_sched_stats_tlv;
  1627. /* config_param0 */
  1628. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1629. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1630. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1631. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1632. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1633. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1634. do { \
  1635. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1636. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1637. } while (0)
  1638. /* DEPRECATED
  1639. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1640. * as an alias for the corrected macro name.
  1641. * If/when all references to the old name are removed, the definition of
  1642. * the old name will also be removed.
  1643. */
  1644. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1645. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1646. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1647. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1648. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1649. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1650. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1651. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1652. do { \
  1653. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1654. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1655. } while (0)
  1656. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1657. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1658. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1659. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1660. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1661. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1662. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1663. do { \
  1664. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1665. } while (0)
  1666. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1667. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1668. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1669. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1670. do { \
  1671. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1672. } while (0)
  1673. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1674. * TLV_TAGS:
  1675. * - HTT_STATS_PEER_STATS_CMN_TAG
  1676. * - HTT_STATS_PEER_DETAILS_TAG
  1677. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1678. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1679. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1680. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1681. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1682. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1683. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1684. */
  1685. /* NOTE:
  1686. * This structure is for documentation, and cannot be safely used directly.
  1687. * Instead, use the constituent TLV structures to fill/parse.
  1688. */
  1689. typedef struct _htt_peer_stats {
  1690. htt_peer_stats_cmn_tlv cmn_tlv;
  1691. htt_peer_details_tlv peer_details;
  1692. /* from g_rate_info_stats */
  1693. htt_tx_peer_rate_stats_tlv tx_rate;
  1694. htt_rx_peer_rate_stats_tlv rx_rate;
  1695. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1696. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1697. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1698. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1699. htt_peer_sched_stats_tlv peer_sched_stats;
  1700. } htt_peer_stats_t;
  1701. /* =========== ACTIVE PEER LIST ========== */
  1702. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1703. * TLV_TAGS:
  1704. * - HTT_STATS_PEER_DETAILS_TAG
  1705. */
  1706. /* NOTE:
  1707. * This structure is for documentation, and cannot be safely used directly.
  1708. * Instead, use the constituent TLV structures to fill/parse.
  1709. */
  1710. typedef struct {
  1711. htt_peer_details_tlv peer_details[1];
  1712. } htt_active_peer_details_list_t;
  1713. /* =========== MUMIMO HWQ stats =========== */
  1714. /* MU MIMO stats per hwQ */
  1715. typedef struct {
  1716. htt_tlv_hdr_t tlv_hdr;
  1717. /** number of MU MIMO schedules posted to HW */
  1718. A_UINT32 mu_mimo_sch_posted;
  1719. /** number of MU MIMO schedules failed to post */
  1720. A_UINT32 mu_mimo_sch_failed;
  1721. /** number of MU MIMO PPDUs posted to HW */
  1722. A_UINT32 mu_mimo_ppdu_posted;
  1723. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1724. typedef struct {
  1725. htt_tlv_hdr_t tlv_hdr;
  1726. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1727. A_UINT32 mu_mimo_mpdus_queued_usr;
  1728. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1729. A_UINT32 mu_mimo_mpdus_tried_usr;
  1730. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1731. A_UINT32 mu_mimo_mpdus_failed_usr;
  1732. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1733. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1734. /** 11AC DL MU MIMO BA not receieved, per user */
  1735. A_UINT32 mu_mimo_err_no_ba_usr;
  1736. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1737. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1738. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1739. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1740. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1741. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1742. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1743. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1744. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1745. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1746. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1747. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1748. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1749. do { \
  1750. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1751. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1752. } while (0)
  1753. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1754. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1755. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1756. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1757. do { \
  1758. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1759. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1760. } while (0)
  1761. typedef struct {
  1762. htt_tlv_hdr_t tlv_hdr;
  1763. /**
  1764. * BIT [ 7 : 0] :- mac_id
  1765. * BIT [15 : 8] :- hwq_id
  1766. * BIT [31 : 16] :- reserved
  1767. */
  1768. A_UINT32 mac_id__hwq_id__word;
  1769. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1770. /* NOTE:
  1771. * This structure is for documentation, and cannot be safely used directly.
  1772. * Instead, use the constituent TLV structures to fill/parse.
  1773. */
  1774. typedef struct {
  1775. struct _hwq_mu_mimo_stats {
  1776. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1777. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1778. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1779. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1780. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1781. } hwq[1];
  1782. } htt_tx_hwq_mu_mimo_stats_t;
  1783. /* == TX HWQ STATS == */
  1784. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1785. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1786. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1787. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1788. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1789. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1790. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1791. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1792. do { \
  1793. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1794. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1795. } while (0)
  1796. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1797. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1798. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1799. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1800. do { \
  1801. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1802. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1803. } while (0)
  1804. typedef struct {
  1805. htt_tlv_hdr_t tlv_hdr;
  1806. /**
  1807. * BIT [ 7 : 0] :- mac_id
  1808. * BIT [15 : 8] :- hwq_id
  1809. * BIT [31 : 16] :- reserved
  1810. */
  1811. A_UINT32 mac_id__hwq_id__word;
  1812. /*--- PPDU level stats */
  1813. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1814. A_UINT32 xretry;
  1815. /** Number of times sched cmd status reported mpdu underrun */
  1816. A_UINT32 underrun_cnt;
  1817. /** Number of times sched cmd is flushed */
  1818. A_UINT32 flush_cnt;
  1819. /** Number of times sched cmd is filtered */
  1820. A_UINT32 filt_cnt;
  1821. /** Number of times HWSCH uploaded null mpdu bitmap */
  1822. A_UINT32 null_mpdu_bmap;
  1823. /**
  1824. * Number of times user ack or BA TLV is not seen on FES ring
  1825. * where it is expected to be
  1826. */
  1827. A_UINT32 user_ack_failure;
  1828. /** Number of times TQM processed ack TLV received from HWSCH */
  1829. A_UINT32 ack_tlv_proc;
  1830. /** Cache latest processed scheduler ID received from ack BA TLV */
  1831. A_UINT32 sched_id_proc;
  1832. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1833. A_UINT32 null_mpdu_tx_count;
  1834. /**
  1835. * Number of times SW did not see any MPDU info bitmap TLV
  1836. * on FES status ring
  1837. */
  1838. A_UINT32 mpdu_bmap_not_recvd;
  1839. /*--- Selfgen stats per hwQ */
  1840. /** Number of SU/MU BAR frames posted to hwQ */
  1841. A_UINT32 num_bar;
  1842. /** Number of RTS frames posted to hwQ */
  1843. A_UINT32 rts;
  1844. /** Number of cts2self frames posted to hwQ */
  1845. A_UINT32 cts2self;
  1846. /** Number of qos null frames posted to hwQ */
  1847. A_UINT32 qos_null;
  1848. /*--- MPDU level stats */
  1849. /** mpdus tried Tx by HWSCH/TQM */
  1850. A_UINT32 mpdu_tried_cnt;
  1851. /** mpdus queued to HWSCH */
  1852. A_UINT32 mpdu_queued_cnt;
  1853. /** mpdus tried but ack was not received */
  1854. A_UINT32 mpdu_ack_fail_cnt;
  1855. /** This will include sched cmd flush and time based discard */
  1856. A_UINT32 mpdu_filt_cnt;
  1857. /** Number of MPDUs for which ACK was sucessful but no Tx happened */
  1858. A_UINT32 false_mpdu_ack_count;
  1859. /** Number of times txq timeout happened */
  1860. A_UINT32 txq_timeout;
  1861. } htt_tx_hwq_stats_cmn_tlv;
  1862. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1863. (sizeof(A_UINT32) * (_num_elems)))
  1864. /* NOTE: Variable length TLV, use length spec to infer array size */
  1865. typedef struct {
  1866. htt_tlv_hdr_t tlv_hdr;
  1867. A_UINT32 hist_intvl;
  1868. /** histogram of ppdu post to hwsch - > cmd status received */
  1869. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1870. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1871. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1872. /* NOTE: Variable length TLV, use length spec to infer array size */
  1873. typedef struct {
  1874. htt_tlv_hdr_t tlv_hdr;
  1875. /** Histogram of sched cmd result */
  1876. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1877. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1878. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1879. /* NOTE: Variable length TLV, use length spec to infer array size */
  1880. typedef struct {
  1881. htt_tlv_hdr_t tlv_hdr;
  1882. /** Histogram of various pause conitions */
  1883. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1884. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1885. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1886. /* NOTE: Variable length TLV, use length spec to infer array size */
  1887. typedef struct {
  1888. htt_tlv_hdr_t tlv_hdr;
  1889. /** Histogram of number of user fes result */
  1890. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1891. } htt_tx_hwq_fes_result_stats_tlv_v;
  1892. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1893. /* NOTE: Variable length TLV, use length spec to infer array size
  1894. *
  1895. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1896. * The tries here is the count of the MPDUS within a PPDU that the HW
  1897. * had attempted to transmit on air, for the HWSCH Schedule command
  1898. * submitted by FW in this HWQ .It is not the retry attempts. The
  1899. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1900. * in this histogram.
  1901. * they are defined in FW using the following macros
  1902. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1903. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1904. *
  1905. * */
  1906. typedef struct {
  1907. htt_tlv_hdr_t tlv_hdr;
  1908. A_UINT32 hist_bin_size;
  1909. /** Histogram of number of mpdus on tried mpdu */
  1910. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1911. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1912. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1913. /* NOTE: Variable length TLV, use length spec to infer array size
  1914. *
  1915. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1916. * completing the burst, we identify the txop used in the burst and
  1917. * incr the corresponding bin.
  1918. * Each bin represents 1ms & we have 10 bins in this histogram.
  1919. * they are deined in FW using the following macros
  1920. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1921. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1922. *
  1923. * */
  1924. typedef struct {
  1925. htt_tlv_hdr_t tlv_hdr;
  1926. /** Histogram of txop used cnt */
  1927. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1928. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1929. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1930. * TLV_TAGS:
  1931. * - HTT_STATS_STRING_TAG
  1932. * - HTT_STATS_TX_HWQ_CMN_TAG
  1933. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1934. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1935. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1936. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1937. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1938. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1939. */
  1940. /* NOTE:
  1941. * This structure is for documentation, and cannot be safely used directly.
  1942. * Instead, use the constituent TLV structures to fill/parse.
  1943. * General HWQ stats Mechanism:
  1944. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1945. * for all the HWQ requested. & the FW send the buffer to host. In the
  1946. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1947. * HWQ distinctly.
  1948. */
  1949. typedef struct _htt_tx_hwq_stats {
  1950. htt_stats_string_tlv hwq_str_tlv;
  1951. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1952. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1953. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1954. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1955. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1956. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1957. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1958. } htt_tx_hwq_stats_t;
  1959. /* == TX SELFGEN STATS == */
  1960. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1961. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1962. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1963. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1964. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1965. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1966. do { \
  1967. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1968. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1969. } while (0)
  1970. typedef enum {
  1971. HTT_TXERR_NONE,
  1972. HTT_TXERR_RESP, /* response timeout, mismatch,
  1973. * BW mismatch, mimo ctrl mismatch,
  1974. * CRC error.. */
  1975. HTT_TXERR_FILT, /* blocked by tx filtering */
  1976. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  1977. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  1978. HTT_TXERR_RESERVED1,
  1979. HTT_TXERR_RESERVED2,
  1980. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  1981. HTT_TXERR_INVALID = 0xff,
  1982. } htt_tx_err_status_t;
  1983. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  1984. typedef enum {
  1985. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  1986. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  1987. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  1988. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  1989. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  1990. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  1991. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  1992. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  1993. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  1994. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  1995. } htt_tx_selfgen_sch_tsflag_error_stats;
  1996. typedef enum {
  1997. HTT_TX_MUMIMO_GRP_VALID,
  1998. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  1999. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  2000. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  2001. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  2002. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  2003. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  2004. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  2005. HTT_TX_MUMIMO_GRP_INVALID,
  2006. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  2007. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  2008. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  2009. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  2010. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  2011. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  2012. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  2013. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  2014. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  2015. /*
  2016. * Each bin represents a 300 mbps throughput
  2017. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  2018. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  2019. */
  2020. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  2021. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  2022. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  2023. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  2024. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  2025. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  2026. typedef struct {
  2027. htt_tlv_hdr_t tlv_hdr;
  2028. /*
  2029. * BIT [ 7 : 0] :- mac_id
  2030. * BIT [31 : 8] :- reserved
  2031. */
  2032. A_UINT32 mac_id__word;
  2033. /** BAR sent out for SU transmission */
  2034. A_UINT32 su_bar;
  2035. /** SW generated RTS frame sent */
  2036. A_UINT32 rts;
  2037. /** SW generated CTS-to-self frame sent */
  2038. A_UINT32 cts2self;
  2039. /** SW generated QOS NULL frame sent */
  2040. A_UINT32 qos_null;
  2041. /** BAR sent for MU user 1 */
  2042. A_UINT32 delayed_bar_1;
  2043. /** BAR sent for MU user 2 */
  2044. A_UINT32 delayed_bar_2;
  2045. /** BAR sent for MU user 3 */
  2046. A_UINT32 delayed_bar_3;
  2047. /** BAR sent for MU user 4 */
  2048. A_UINT32 delayed_bar_4;
  2049. /** BAR sent for MU user 5 */
  2050. A_UINT32 delayed_bar_5;
  2051. /** BAR sent for MU user 6 */
  2052. A_UINT32 delayed_bar_6;
  2053. /** BAR sent for MU user 7 */
  2054. A_UINT32 delayed_bar_7;
  2055. A_UINT32 bar_with_tqm_head_seq_num;
  2056. A_UINT32 bar_with_tid_seq_num;
  2057. /** SW generated RTS frame queued to the HW */
  2058. A_UINT32 su_sw_rts_queued;
  2059. /** SW generated RTS frame sent over the air */
  2060. A_UINT32 su_sw_rts_tried;
  2061. /** SW generated RTS frame completed with error */
  2062. A_UINT32 su_sw_rts_err;
  2063. /** SW generated RTS frame flushed */
  2064. A_UINT32 su_sw_rts_flushed;
  2065. /** CTS (RTS response) received in different BW */
  2066. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  2067. /** 11AX HE MU Combined Freq. BSRP Trigger frame sent over the air */
  2068. A_UINT32 combined_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2069. /** 11AX HE MU Combined Freq. BSRP Trigger completed with error(s) */
  2070. A_UINT32 combined_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2071. /** 11AX HE MU Standalone Freq. BSRP Trigger frame sent over the air */
  2072. A_UINT32 standalone_ax_bsr_trigger_tried[HTT_NUM_AC_WMM];
  2073. /** 11AX HE MU Standalone Freq. BSRP Trigger completed with error(s) */
  2074. A_UINT32 standalone_ax_bsr_trigger_err[HTT_NUM_AC_WMM];
  2075. } htt_tx_selfgen_cmn_stats_tlv;
  2076. typedef struct {
  2077. htt_tlv_hdr_t tlv_hdr;
  2078. /** 11AC VHT SU NDPA frame sent over the air */
  2079. A_UINT32 ac_su_ndpa;
  2080. /** 11AC VHT SU NDP frame sent over the air */
  2081. A_UINT32 ac_su_ndp;
  2082. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  2083. A_UINT32 ac_mu_mimo_ndpa;
  2084. /** 11AC VHT MU MIMO NDP frame sent over the air */
  2085. A_UINT32 ac_mu_mimo_ndp;
  2086. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  2087. A_UINT32 ac_mu_mimo_brpoll_1;
  2088. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  2089. A_UINT32 ac_mu_mimo_brpoll_2;
  2090. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  2091. A_UINT32 ac_mu_mimo_brpoll_3;
  2092. /** 11AC VHT SU NDPA frame queued to the HW */
  2093. A_UINT32 ac_su_ndpa_queued;
  2094. /** 11AC VHT SU NDP frame queued to the HW */
  2095. A_UINT32 ac_su_ndp_queued;
  2096. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  2097. A_UINT32 ac_mu_mimo_ndpa_queued;
  2098. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  2099. A_UINT32 ac_mu_mimo_ndp_queued;
  2100. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  2101. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  2102. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  2103. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  2104. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  2105. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  2106. } htt_tx_selfgen_ac_stats_tlv;
  2107. typedef struct {
  2108. htt_tlv_hdr_t tlv_hdr;
  2109. /** 11AX HE SU NDPA frame sent over the air */
  2110. A_UINT32 ax_su_ndpa;
  2111. /** 11AX HE NDP frame sent over the air */
  2112. A_UINT32 ax_su_ndp;
  2113. /** 11AX HE MU MIMO NDPA frame sent over the air */
  2114. A_UINT32 ax_mu_mimo_ndpa;
  2115. /** 11AX HE MU MIMO NDP frame sent over the air */
  2116. A_UINT32 ax_mu_mimo_ndp;
  2117. union {
  2118. struct {
  2119. /* deprecated old names */
  2120. A_UINT32 ax_mu_mimo_brpoll_1;
  2121. A_UINT32 ax_mu_mimo_brpoll_2;
  2122. A_UINT32 ax_mu_mimo_brpoll_3;
  2123. A_UINT32 ax_mu_mimo_brpoll_4;
  2124. A_UINT32 ax_mu_mimo_brpoll_5;
  2125. A_UINT32 ax_mu_mimo_brpoll_6;
  2126. A_UINT32 ax_mu_mimo_brpoll_7;
  2127. };
  2128. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  2129. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2130. };
  2131. /** 11AX HE MU Basic Trigger frame sent over the air */
  2132. A_UINT32 ax_basic_trigger;
  2133. /** 11AX HE MU BSRP Trigger frame sent over the air */
  2134. A_UINT32 ax_bsr_trigger;
  2135. /** 11AX HE MU BAR Trigger frame sent over the air */
  2136. A_UINT32 ax_mu_bar_trigger;
  2137. /** 11AX HE MU RTS Trigger frame sent over the air */
  2138. A_UINT32 ax_mu_rts_trigger;
  2139. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  2140. A_UINT32 ax_ulmumimo_trigger;
  2141. /** 11AX HE SU NDPA frame queued to the HW */
  2142. A_UINT32 ax_su_ndpa_queued;
  2143. /** 11AX HE SU NDP frame queued to the HW */
  2144. A_UINT32 ax_su_ndp_queued;
  2145. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  2146. A_UINT32 ax_mu_mimo_ndpa_queued;
  2147. /** 11AX HE MU MIMO NDP frame queued to the HW */
  2148. A_UINT32 ax_mu_mimo_ndp_queued;
  2149. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  2150. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2151. /**
  2152. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  2153. * successfully sent over the air
  2154. */
  2155. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2156. } htt_tx_selfgen_ax_stats_tlv;
  2157. typedef struct {
  2158. htt_tlv_hdr_t tlv_hdr;
  2159. /** 11be EHT SU NDPA frame sent over the air */
  2160. A_UINT32 be_su_ndpa;
  2161. /** 11be EHT NDP frame sent over the air */
  2162. A_UINT32 be_su_ndp;
  2163. /** 11be EHT MU MIMO NDPA frame sent over the air */
  2164. A_UINT32 be_mu_mimo_ndpa;
  2165. /** 11be EHT MU MIMO NDP frame sent over theT air */
  2166. A_UINT32 be_mu_mimo_ndp;
  2167. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  2168. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2169. /** 11be EHT MU Basic Trigger frame sent over the air */
  2170. A_UINT32 be_basic_trigger;
  2171. /** 11be EHT MU BSRP Trigger frame sent over the air */
  2172. A_UINT32 be_bsr_trigger;
  2173. /** 11be EHT MU BAR Trigger frame sent over the air */
  2174. A_UINT32 be_mu_bar_trigger;
  2175. /** 11be EHT MU RTS Trigger frame sent over the air */
  2176. A_UINT32 be_mu_rts_trigger;
  2177. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  2178. A_UINT32 be_ulmumimo_trigger;
  2179. /** 11be EHT SU NDPA frame queued to the HW */
  2180. A_UINT32 be_su_ndpa_queued;
  2181. /** 11be EHT SU NDP frame queued to the HW */
  2182. A_UINT32 be_su_ndp_queued;
  2183. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  2184. A_UINT32 be_mu_mimo_ndpa_queued;
  2185. /** 11be EHT MU MIMO NDP frame queued to the HW */
  2186. A_UINT32 be_mu_mimo_ndp_queued;
  2187. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  2188. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2189. /**
  2190. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  2191. * successfully sent over the air
  2192. */
  2193. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2194. } htt_tx_selfgen_be_stats_tlv;
  2195. typedef struct { /* DEPRECATED */
  2196. htt_tlv_hdr_t tlv_hdr;
  2197. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2198. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2199. /** 11AX HE OFDMA NDPA frame sent over the air */
  2200. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2201. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2202. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2203. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2204. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2205. } htt_txbf_ofdma_ndpa_stats_tlv;
  2206. typedef struct { /* DEPRECATED */
  2207. htt_tlv_hdr_t tlv_hdr;
  2208. /** 11AX HE OFDMA NDP frame queued to the HW */
  2209. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2210. /** 11AX HE OFDMA NDPA frame sent over the air */
  2211. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2212. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2213. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2214. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2215. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2216. } htt_txbf_ofdma_ndp_stats_tlv;
  2217. typedef struct { /* DEPRECATED */
  2218. htt_tlv_hdr_t tlv_hdr;
  2219. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2220. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2221. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2222. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2223. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2224. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2225. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2226. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2227. /**
  2228. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2229. * completed with error(s)
  2230. */
  2231. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2232. } htt_txbf_ofdma_brp_stats_tlv;
  2233. typedef struct { /* DEPRECATED */
  2234. htt_tlv_hdr_t tlv_hdr;
  2235. /**
  2236. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2237. * (TXBF + OFDMA)
  2238. */
  2239. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2240. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2241. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2242. /**
  2243. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2244. * to PHY HW during TX
  2245. */
  2246. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2247. /**
  2248. * 11AX HE OFDMA number of users for which sounding was initiated
  2249. * during TX
  2250. */
  2251. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2252. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2253. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2254. } htt_txbf_ofdma_steer_stats_tlv;
  2255. /* Note:
  2256. * This struct htt_tx_pdev_txbf_ofdma_stats_t and all its constituent
  2257. * struct TLVs are deprecated, due to the need for restructuring these
  2258. * stats into a variable length array
  2259. */
  2260. typedef struct { /* DEPRECATED */
  2261. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2262. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2263. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2264. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2265. } htt_tx_pdev_txbf_ofdma_stats_t;
  2266. typedef struct {
  2267. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2268. A_UINT32 ax_ofdma_ndpa_queued;
  2269. /** 11AX HE OFDMA NDPA frame sent over the air */
  2270. A_UINT32 ax_ofdma_ndpa_tried;
  2271. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2272. A_UINT32 ax_ofdma_ndpa_flushed;
  2273. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2274. A_UINT32 ax_ofdma_ndpa_err;
  2275. } htt_txbf_ofdma_ax_ndpa_stats_elem_t;
  2276. typedef struct {
  2277. htt_tlv_hdr_t tlv_hdr;
  2278. /**
  2279. * This field is populated with the num of elems in the ax_ndpa[]
  2280. * variable length array.
  2281. */
  2282. A_UINT32 num_elems_ax_ndpa_arr;
  2283. /**
  2284. * This field will be filled by target with value of
  2285. * sizeof(htt_txbf_ofdma_ax_ndpa_stats_elem_t).
  2286. * This is for allowing host to infer how much data target has provided,
  2287. * even if it using different version of the struct def than what target
  2288. * had used.
  2289. */
  2290. A_UINT32 arr_elem_size_ax_ndpa;
  2291. htt_txbf_ofdma_ax_ndpa_stats_elem_t ax_ndpa[1]; /* variable length */
  2292. } htt_txbf_ofdma_ax_ndpa_stats_tlv;
  2293. typedef struct {
  2294. /** 11AX HE OFDMA NDP frame queued to the HW */
  2295. A_UINT32 ax_ofdma_ndp_queued;
  2296. /** 11AX HE OFDMA NDPA frame sent over the air */
  2297. A_UINT32 ax_ofdma_ndp_tried;
  2298. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2299. A_UINT32 ax_ofdma_ndp_flushed;
  2300. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2301. A_UINT32 ax_ofdma_ndp_err;
  2302. } htt_txbf_ofdma_ax_ndp_stats_elem_t;
  2303. typedef struct {
  2304. htt_tlv_hdr_t tlv_hdr;
  2305. /**
  2306. * This field is populated with the num of elems in the the ax_ndp[]
  2307. * variable length array.
  2308. */
  2309. A_UINT32 num_elems_ax_ndp_arr;
  2310. /**
  2311. * This field will be filled by target with value of
  2312. * sizeof(htt_txbf_ofdma_ax_ndp_stats_elem_t).
  2313. * This is for allowing host to infer how much data target has provided,
  2314. * even if it using different version of the struct def than what target
  2315. * had used.
  2316. */
  2317. A_UINT32 arr_elem_size_ax_ndp;
  2318. htt_txbf_ofdma_ax_ndp_stats_elem_t ax_ndp[1]; /* variable length */
  2319. } htt_txbf_ofdma_ax_ndp_stats_tlv;
  2320. typedef struct {
  2321. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2322. A_UINT32 ax_ofdma_brpoll_queued;
  2323. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2324. A_UINT32 ax_ofdma_brpoll_tried;
  2325. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2326. A_UINT32 ax_ofdma_brpoll_flushed;
  2327. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2328. A_UINT32 ax_ofdma_brp_err;
  2329. /**
  2330. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2331. * completed with error(s)
  2332. */
  2333. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd;
  2334. } htt_txbf_ofdma_ax_brp_stats_elem_t;
  2335. typedef struct {
  2336. htt_tlv_hdr_t tlv_hdr;
  2337. /**
  2338. * This field is populated with the num of elems in the the ax_brp[]
  2339. * variable length array.
  2340. */
  2341. A_UINT32 num_elems_ax_brp_arr;
  2342. /**
  2343. * This field will be filled by target with value of
  2344. * sizeof(htt_txbf_ofdma_ax_brp_stats_elem_t).
  2345. * This is for allowing host to infer how much data target has provided,
  2346. * even if it using different version of the struct than what target
  2347. * had used.
  2348. */
  2349. A_UINT32 arr_elem_size_ax_brp;
  2350. htt_txbf_ofdma_ax_brp_stats_elem_t ax_brp[1]; /* variable length */
  2351. } htt_txbf_ofdma_ax_brp_stats_tlv;
  2352. typedef struct {
  2353. /**
  2354. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2355. * (TXBF + OFDMA)
  2356. */
  2357. A_UINT32 ax_ofdma_num_ppdu_steer;
  2358. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2359. A_UINT32 ax_ofdma_num_ppdu_ol;
  2360. /**
  2361. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2362. * to PHY HW during TX
  2363. */
  2364. A_UINT32 ax_ofdma_num_usrs_prefetch;
  2365. /**
  2366. * 11AX HE OFDMA number of users for which sounding was initiated
  2367. * during TX
  2368. */
  2369. A_UINT32 ax_ofdma_num_usrs_sound;
  2370. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2371. A_UINT32 ax_ofdma_num_usrs_force_sound;
  2372. } htt_txbf_ofdma_ax_steer_stats_elem_t;
  2373. typedef struct {
  2374. htt_tlv_hdr_t tlv_hdr;
  2375. /**
  2376. * This field is populated with the num of elems in the ax_steer[]
  2377. * variable length array.
  2378. */
  2379. A_UINT32 num_elems_ax_steer_arr;
  2380. /**
  2381. * This field will be filled by target with value of
  2382. * sizeof(htt_txbf_ofdma_ax_steer_stats_elem_t).
  2383. * This is for allowing host to infer how much data target has provided,
  2384. * even if it using different version of the struct than what target
  2385. * had used.
  2386. */
  2387. A_UINT32 arr_elem_size_ax_steer;
  2388. htt_txbf_ofdma_ax_steer_stats_elem_t ax_steer[1]; /* variable length */
  2389. } htt_txbf_ofdma_ax_steer_stats_tlv;
  2390. typedef struct {
  2391. /** 11BE EHT OFDMA NDPA frame queued to the HW */
  2392. A_UINT32 be_ofdma_ndpa_queued;
  2393. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2394. A_UINT32 be_ofdma_ndpa_tried;
  2395. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2396. A_UINT32 be_ofdma_ndpa_flushed;
  2397. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2398. A_UINT32 be_ofdma_ndpa_err;
  2399. } htt_txbf_ofdma_be_ndpa_stats_elem_t;
  2400. typedef struct {
  2401. htt_tlv_hdr_t tlv_hdr;
  2402. /**
  2403. * This field is populated with the num of elems in the be_ndpa[]
  2404. * variable length array.
  2405. */
  2406. A_UINT32 num_elems_be_ndpa_arr;
  2407. /**
  2408. * This field will be filled by target with value of
  2409. * sizeof(htt_txbf_ofdma_be_ndpa_stats_elem_t).
  2410. * This is for allowing host to infer how much data target has provided,
  2411. * even if it using different version of the struct than what target
  2412. * had used.
  2413. */
  2414. A_UINT32 arr_elem_size_be_ndpa;
  2415. htt_txbf_ofdma_be_ndpa_stats_elem_t be_ndpa[1]; /* variable length */
  2416. } htt_txbf_ofdma_be_ndpa_stats_tlv;
  2417. typedef struct {
  2418. /** 11BE EHT OFDMA NDP frame queued to the HW */
  2419. A_UINT32 be_ofdma_ndp_queued;
  2420. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2421. A_UINT32 be_ofdma_ndp_tried;
  2422. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2423. A_UINT32 be_ofdma_ndp_flushed;
  2424. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2425. A_UINT32 be_ofdma_ndp_err;
  2426. } htt_txbf_ofdma_be_ndp_stats_elem_t;
  2427. typedef struct {
  2428. htt_tlv_hdr_t tlv_hdr;
  2429. /**
  2430. * This field is populated with the num of elems in the be_ndp[]
  2431. * variable length array.
  2432. */
  2433. A_UINT32 num_elems_be_ndp_arr;
  2434. /**
  2435. * This field will be filled by target with value of
  2436. * sizeof(htt_txbf_ofdma_be_ndp_stats_elem_t).
  2437. * This is for allowing host to infer how much data target has provided,
  2438. * even if it using different version of the struct than what target
  2439. * had used.
  2440. */
  2441. A_UINT32 arr_elem_size_be_ndp;
  2442. htt_txbf_ofdma_be_ndp_stats_elem_t be_ndp[1]; /* variable length */
  2443. } htt_txbf_ofdma_be_ndp_stats_tlv;
  2444. typedef struct {
  2445. /** 11BE EHT OFDMA MU BRPOLL frame queued to the HW */
  2446. A_UINT32 be_ofdma_brpoll_queued;
  2447. /** 11BE EHT OFDMA MU BRPOLL frame sent over the air */
  2448. A_UINT32 be_ofdma_brpoll_tried;
  2449. /** 11BE EHT OFDMA MU BRPOLL frame flushed by HW */
  2450. A_UINT32 be_ofdma_brpoll_flushed;
  2451. /** 11BE EHT OFDMA MU BRPOLL frame completed with error(s) */
  2452. A_UINT32 be_ofdma_brp_err;
  2453. /**
  2454. * Number of CBF(s) received when 11BE EHT OFDMA MU BRPOLL frame
  2455. * completed with error(s)
  2456. */
  2457. A_UINT32 be_ofdma_brp_err_num_cbf_rcvd;
  2458. } htt_txbf_ofdma_be_brp_stats_elem_t;
  2459. typedef struct {
  2460. htt_tlv_hdr_t tlv_hdr;
  2461. /**
  2462. * This field is populated with the num of elems in the be_brp[]
  2463. * variable length array.
  2464. */
  2465. A_UINT32 num_elems_be_brp_arr;
  2466. /**
  2467. * This field will be filled by target with value of
  2468. * sizeof(htt_txbf_ofdma_be_brp_stats_elem_t).
  2469. * This is for allowing host to infer how much data target has provided,
  2470. * even if it using different version of the struct than what target
  2471. * had used
  2472. */
  2473. A_UINT32 arr_elem_size_be_brp;
  2474. htt_txbf_ofdma_be_brp_stats_elem_t be_brp[1]; /* variable length */
  2475. } htt_txbf_ofdma_be_brp_stats_tlv;
  2476. typedef struct {
  2477. /**
  2478. * 11BE EHT OFDMA PPDUs that were sent over the air with steering
  2479. * (TXBF + OFDMA)
  2480. */
  2481. A_UINT32 be_ofdma_num_ppdu_steer;
  2482. /** 11BE EHT OFDMA PPDUs that were sent over the air in open loop */
  2483. A_UINT32 be_ofdma_num_ppdu_ol;
  2484. /**
  2485. * 11BE EHT OFDMA number of users for which CBF prefetch was initiated
  2486. * to PHY HW during TX
  2487. */
  2488. A_UINT32 be_ofdma_num_usrs_prefetch;
  2489. /**
  2490. * 11BE EHT OFDMA number of users for which sounding was initiated
  2491. * during TX
  2492. */
  2493. A_UINT32 be_ofdma_num_usrs_sound;
  2494. /**
  2495. * 11BE EHT OFDMA number of users for which sounding was forced during TX
  2496. */
  2497. A_UINT32 be_ofdma_num_usrs_force_sound;
  2498. } htt_txbf_ofdma_be_steer_stats_elem_t;
  2499. typedef struct {
  2500. htt_tlv_hdr_t tlv_hdr;
  2501. /**
  2502. * This field is populated with the num of elems in the be_steer[]
  2503. * variable length array.
  2504. */
  2505. A_UINT32 num_elems_be_steer_arr;
  2506. /**
  2507. * This field will be filled by target with value of
  2508. * sizeof(htt_txbf_ofdma_be_steer_stats_elem_t).
  2509. * This is for allowing host to infer how much data target has provided,
  2510. * even if it using different version of the struct than what target
  2511. * had used.
  2512. */
  2513. A_UINT32 arr_elem_size_be_steer;
  2514. htt_txbf_ofdma_be_steer_stats_elem_t be_steer[1]; /* variable length */
  2515. } htt_txbf_ofdma_be_steer_stats_tlv;
  2516. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2517. * TLV_TAGS:
  2518. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2519. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2520. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2521. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2522. * - HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG
  2523. * - HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG
  2524. * - HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG
  2525. * - HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG
  2526. */
  2527. typedef struct {
  2528. htt_tlv_hdr_t tlv_hdr;
  2529. /** 11AC VHT SU NDP frame completed with error(s) */
  2530. A_UINT32 ac_su_ndp_err;
  2531. /** 11AC VHT SU NDPA frame completed with error(s) */
  2532. A_UINT32 ac_su_ndpa_err;
  2533. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2534. A_UINT32 ac_mu_mimo_ndpa_err;
  2535. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2536. A_UINT32 ac_mu_mimo_ndp_err;
  2537. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2538. A_UINT32 ac_mu_mimo_brp1_err;
  2539. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2540. A_UINT32 ac_mu_mimo_brp2_err;
  2541. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2542. A_UINT32 ac_mu_mimo_brp3_err;
  2543. /** 11AC VHT SU NDPA frame flushed by HW */
  2544. A_UINT32 ac_su_ndpa_flushed;
  2545. /** 11AC VHT SU NDP frame flushed by HW */
  2546. A_UINT32 ac_su_ndp_flushed;
  2547. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2548. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2549. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2550. A_UINT32 ac_mu_mimo_ndp_flushed;
  2551. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2552. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2553. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2554. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2555. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2556. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2557. } htt_tx_selfgen_ac_err_stats_tlv;
  2558. typedef struct {
  2559. htt_tlv_hdr_t tlv_hdr;
  2560. /** 11AX HE SU NDP frame completed with error(s) */
  2561. A_UINT32 ax_su_ndp_err;
  2562. /** 11AX HE SU NDPA frame completed with error(s) */
  2563. A_UINT32 ax_su_ndpa_err;
  2564. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2565. A_UINT32 ax_mu_mimo_ndpa_err;
  2566. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2567. A_UINT32 ax_mu_mimo_ndp_err;
  2568. union {
  2569. struct {
  2570. /* deprecated old names */
  2571. A_UINT32 ax_mu_mimo_brp1_err;
  2572. A_UINT32 ax_mu_mimo_brp2_err;
  2573. A_UINT32 ax_mu_mimo_brp3_err;
  2574. A_UINT32 ax_mu_mimo_brp4_err;
  2575. A_UINT32 ax_mu_mimo_brp5_err;
  2576. A_UINT32 ax_mu_mimo_brp6_err;
  2577. A_UINT32 ax_mu_mimo_brp7_err;
  2578. };
  2579. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2580. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2581. };
  2582. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2583. A_UINT32 ax_basic_trigger_err;
  2584. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2585. A_UINT32 ax_bsr_trigger_err;
  2586. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2587. A_UINT32 ax_mu_bar_trigger_err;
  2588. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2589. A_UINT32 ax_mu_rts_trigger_err;
  2590. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2591. A_UINT32 ax_ulmumimo_trigger_err;
  2592. /**
  2593. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2594. * frame completed with error(s)
  2595. */
  2596. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2597. /** 11AX HE SU NDPA frame flushed by HW */
  2598. A_UINT32 ax_su_ndpa_flushed;
  2599. /** 11AX HE SU NDP frame flushed by HW */
  2600. A_UINT32 ax_su_ndp_flushed;
  2601. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2602. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2603. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2604. A_UINT32 ax_mu_mimo_ndp_flushed;
  2605. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2606. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2607. /**
  2608. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2609. */
  2610. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2611. /** 11AX HE MU OFDMA Basic Trigger frame completed with partial user response */
  2612. A_UINT32 ax_basic_trigger_partial_resp;
  2613. /** 11AX HE MU BSRP Trigger frame completed with partial user response */
  2614. A_UINT32 ax_bsr_trigger_partial_resp;
  2615. /** 11AX HE MU BAR Trigger frame completed with partial user response */
  2616. A_UINT32 ax_mu_bar_trigger_partial_resp;
  2617. } htt_tx_selfgen_ax_err_stats_tlv;
  2618. typedef struct {
  2619. htt_tlv_hdr_t tlv_hdr;
  2620. /** 11BE EHT SU NDP frame completed with error(s) */
  2621. A_UINT32 be_su_ndp_err;
  2622. /** 11BE EHT SU NDPA frame completed with error(s) */
  2623. A_UINT32 be_su_ndpa_err;
  2624. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2625. A_UINT32 be_mu_mimo_ndpa_err;
  2626. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2627. A_UINT32 be_mu_mimo_ndp_err;
  2628. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2629. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2630. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2631. A_UINT32 be_basic_trigger_err;
  2632. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2633. A_UINT32 be_bsr_trigger_err;
  2634. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2635. A_UINT32 be_mu_bar_trigger_err;
  2636. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2637. A_UINT32 be_mu_rts_trigger_err;
  2638. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2639. A_UINT32 be_ulmumimo_trigger_err;
  2640. /**
  2641. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2642. * completed with error(s)
  2643. */
  2644. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2645. /** 11BE EHT SU NDPA frame flushed by HW */
  2646. A_UINT32 be_su_ndpa_flushed;
  2647. /** 11BE EHT SU NDP frame flushed by HW */
  2648. A_UINT32 be_su_ndp_flushed;
  2649. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2650. A_UINT32 be_mu_mimo_ndpa_flushed;
  2651. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2652. A_UINT32 be_mu_mimo_ndp_flushed;
  2653. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2654. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2655. /**
  2656. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2657. */
  2658. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2659. /** 11BE EHT MU OFDMA Basic Trigger frame completed with partial user response */
  2660. A_UINT32 be_basic_trigger_partial_resp;
  2661. /** 11BE EHT MU BSRP Trigger frame completed with partial user response */
  2662. A_UINT32 be_bsr_trigger_partial_resp;
  2663. /** 11BE EHT MU BAR Trigger frame completed with partial user response */
  2664. A_UINT32 be_mu_bar_trigger_partial_resp;
  2665. } htt_tx_selfgen_be_err_stats_tlv;
  2666. /*
  2667. * Scheduler completion status reason code.
  2668. * (0) HTT_TXERR_NONE - No error (Success).
  2669. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2670. * MIMO control mismatch, CRC error etc.
  2671. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2672. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2673. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2674. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2675. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2676. */
  2677. /* Scheduler error code.
  2678. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2679. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2680. * filtered by HW.
  2681. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2682. * error.
  2683. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2684. * received with MIMO control mismatch.
  2685. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2686. * BW mismatch.
  2687. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2688. * frame even after maximum retries.
  2689. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2690. * received outside RX window.
  2691. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2692. * received by HW for queuing within SIFS interval.
  2693. */
  2694. typedef struct {
  2695. htt_tlv_hdr_t tlv_hdr;
  2696. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2697. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2698. /** 11AC VHT SU NDP scheduler completion status reason code */
  2699. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2700. /** 11AC VHT SU NDP scheduler error code */
  2701. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2702. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2703. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2704. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2705. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2706. /** 11AC VHT MU MIMO NDP scheduler error code */
  2707. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2708. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2709. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2710. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2711. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2712. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2713. typedef struct {
  2714. htt_tlv_hdr_t tlv_hdr;
  2715. /** 11AX HE SU NDPA scheduler completion status reason code */
  2716. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2717. /** 11AX SU NDP scheduler completion status reason code */
  2718. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2719. /** 11AX HE SU NDP scheduler error code */
  2720. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2721. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2722. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2723. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2724. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2725. /** 11AX HE MU MIMO NDP scheduler error code */
  2726. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2727. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2728. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2729. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2730. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2731. /** 11AX HE MU BAR scheduler completion status reason code */
  2732. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2733. /** 11AX HE MU BAR scheduler error code */
  2734. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2735. /**
  2736. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2737. */
  2738. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2739. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2740. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2741. /**
  2742. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2743. */
  2744. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2745. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2746. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2747. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2748. typedef struct {
  2749. htt_tlv_hdr_t tlv_hdr;
  2750. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2751. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2752. /** 11BE SU NDP scheduler completion status reason code */
  2753. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2754. /** 11BE EHT SU NDP scheduler error code */
  2755. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2756. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2757. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2758. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2759. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2760. /** 11BE EHT MU MIMO NDP scheduler error code */
  2761. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2762. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2763. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2764. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2765. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2766. /** 11BE EHT MU BAR scheduler completion status reason code */
  2767. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2768. /** 11BE EHT MU BAR scheduler error code */
  2769. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2770. /**
  2771. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2772. */
  2773. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2774. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2775. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2776. /**
  2777. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2778. */
  2779. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2780. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2781. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2782. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2783. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2784. * TLV_TAGS:
  2785. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2786. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2787. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2788. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2789. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2790. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2791. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2792. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2793. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2794. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2795. */
  2796. /* NOTE:
  2797. * This structure is for documentation, and cannot be safely used directly.
  2798. * Instead, use the constituent TLV structures to fill/parse.
  2799. */
  2800. typedef struct {
  2801. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2802. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2803. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2804. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2805. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2806. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2807. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2808. htt_tx_selfgen_be_stats_tlv be_tlv;
  2809. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2810. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2811. } htt_tx_pdev_selfgen_stats_t;
  2812. /* == TX MU STATS == */
  2813. typedef struct {
  2814. htt_tlv_hdr_t tlv_hdr;
  2815. /** Number of MU MIMO schedules posted to HW */
  2816. A_UINT32 mu_mimo_sch_posted;
  2817. /** Number of MU MIMO schedules failed to post */
  2818. A_UINT32 mu_mimo_sch_failed;
  2819. /** Number of MU MIMO PPDUs posted to HW */
  2820. A_UINT32 mu_mimo_ppdu_posted;
  2821. /*
  2822. * This is the common description for the below sch stats.
  2823. * Counts the number of transmissions of each number of MU users
  2824. * in each TX mode.
  2825. * The array index is the "number of users - 1".
  2826. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2827. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2828. * TX PPDUs and so on.
  2829. * The same is applicable for the other TX mode stats.
  2830. */
  2831. /** Represents the count for 11AC DL MU MIMO sequences */
  2832. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2833. /** Represents the count for 11AX DL MU MIMO sequences */
  2834. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2835. /** Represents the count for 11AX DL MU OFDMA sequences */
  2836. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2837. /**
  2838. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2839. */
  2840. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2841. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2842. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2843. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2844. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2845. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2846. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2847. /**
  2848. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2849. */
  2850. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2851. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2852. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2853. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2854. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2855. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2856. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2857. /** Represents the count for 11BE DL MU MIMO sequences */
  2858. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2859. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2860. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2861. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  2862. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2863. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  2864. typedef struct {
  2865. htt_tlv_hdr_t tlv_hdr;
  2866. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2867. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2868. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2869. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2870. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  2871. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2872. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2873. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2874. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2875. } htt_tx_pdev_mumimo_grp_stats_tlv;
  2876. typedef struct {
  2877. htt_tlv_hdr_t tlv_hdr;
  2878. /** Number of MU MIMO schedules posted to HW */
  2879. A_UINT32 mu_mimo_sch_posted;
  2880. /** Number of MU MIMO schedules failed to post */
  2881. A_UINT32 mu_mimo_sch_failed;
  2882. /** Number of MU MIMO PPDUs posted to HW */
  2883. A_UINT32 mu_mimo_ppdu_posted;
  2884. /*
  2885. * This is the common description for the below sch stats.
  2886. * Counts the number of transmissions of each number of MU users
  2887. * in each TX mode.
  2888. * The array index is the "number of users - 1".
  2889. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2890. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2891. * TX PPDUs and so on.
  2892. * The same is applicable for the other TX mode stats.
  2893. */
  2894. /** Represents the count for 11AC DL MU MIMO sequences */
  2895. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2896. /** Represents the count for 11AX DL MU MIMO sequences */
  2897. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2898. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2899. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2900. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2901. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2902. /** Represents the count for 11BE DL MU MIMO sequences */
  2903. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2904. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2905. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2906. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  2907. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2908. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  2909. typedef struct {
  2910. htt_tlv_hdr_t tlv_hdr;
  2911. /** Represents the count for 11AX DL MU OFDMA sequences */
  2912. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2913. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  2914. typedef struct {
  2915. htt_tlv_hdr_t tlv_hdr;
  2916. /** Represents the count for 11BE DL MU OFDMA sequences */
  2917. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2918. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  2919. typedef struct {
  2920. htt_tlv_hdr_t tlv_hdr;
  2921. /**
  2922. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2923. */
  2924. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2925. /**
  2926. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  2927. */
  2928. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2929. /**
  2930. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  2931. */
  2932. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2933. /**
  2934. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  2935. */
  2936. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2937. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  2938. typedef struct {
  2939. htt_tlv_hdr_t tlv_hdr;
  2940. /**
  2941. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  2942. */
  2943. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2944. /**
  2945. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  2946. */
  2947. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2948. /**
  2949. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  2950. */
  2951. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2952. /**
  2953. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  2954. */
  2955. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2956. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  2957. typedef struct {
  2958. htt_tlv_hdr_t tlv_hdr;
  2959. /**
  2960. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2961. */
  2962. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2963. /**
  2964. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  2965. */
  2966. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2967. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  2968. typedef struct {
  2969. htt_tlv_hdr_t tlv_hdr;
  2970. /**
  2971. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  2972. */
  2973. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2974. /**
  2975. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  2976. */
  2977. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2978. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  2979. typedef struct {
  2980. htt_tlv_hdr_t tlv_hdr;
  2981. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  2982. A_UINT32 mu_mimo_mpdus_queued_usr;
  2983. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  2984. A_UINT32 mu_mimo_mpdus_tried_usr;
  2985. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  2986. A_UINT32 mu_mimo_mpdus_failed_usr;
  2987. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  2988. A_UINT32 mu_mimo_mpdus_requeued_usr;
  2989. /** 11AC DL MU MIMO BA not receieved, per user */
  2990. A_UINT32 mu_mimo_err_no_ba_usr;
  2991. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  2992. A_UINT32 mu_mimo_mpdu_underrun_usr;
  2993. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  2994. A_UINT32 mu_mimo_ampdu_underrun_usr;
  2995. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  2996. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  2997. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  2998. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  2999. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  3000. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  3001. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  3002. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  3003. /** 11AX DL MU MIMO BA not receieved, per user */
  3004. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  3005. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  3006. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  3007. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  3008. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  3009. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  3010. A_UINT32 ax_ofdma_mpdus_queued_usr;
  3011. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  3012. A_UINT32 ax_ofdma_mpdus_tried_usr;
  3013. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  3014. A_UINT32 ax_ofdma_mpdus_failed_usr;
  3015. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  3016. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  3017. /** 11AX MU OFDMA BA not receieved, per user */
  3018. A_UINT32 ax_ofdma_err_no_ba_usr;
  3019. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  3020. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  3021. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  3022. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  3023. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  3024. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  3025. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  3026. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  3027. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  3028. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  3029. typedef struct {
  3030. htt_tlv_hdr_t tlv_hdr;
  3031. /* mpdu level stats */
  3032. A_UINT32 mpdus_queued_usr;
  3033. A_UINT32 mpdus_tried_usr;
  3034. A_UINT32 mpdus_failed_usr;
  3035. A_UINT32 mpdus_requeued_usr;
  3036. A_UINT32 err_no_ba_usr;
  3037. A_UINT32 mpdu_underrun_usr;
  3038. A_UINT32 ampdu_underrun_usr;
  3039. A_UINT32 user_index;
  3040. /** HTT_STATS_TX_SCHED_MODE_xxx */
  3041. A_UINT32 tx_sched_mode;
  3042. } htt_tx_pdev_mpdu_stats_tlv;
  3043. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  3044. * TLV_TAGS:
  3045. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  3046. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  3047. */
  3048. /* NOTE:
  3049. * This structure is for documentation, and cannot be safely used directly.
  3050. * Instead, use the constituent TLV structures to fill/parse.
  3051. */
  3052. typedef struct {
  3053. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  3054. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  3055. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  3056. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  3057. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  3058. /*
  3059. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  3060. * it can also hold MU-OFDMA stats.
  3061. */
  3062. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  3063. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  3064. } htt_tx_pdev_mu_mimo_stats_t;
  3065. /* == TX SCHED STATS == */
  3066. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3067. /* NOTE: Variable length TLV, use length spec to infer array size */
  3068. typedef struct {
  3069. htt_tlv_hdr_t tlv_hdr;
  3070. /** Scheduler command posted per tx_mode */
  3071. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  3072. } htt_sched_txq_cmd_posted_tlv_v;
  3073. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3074. /* NOTE: Variable length TLV, use length spec to infer array size */
  3075. typedef struct {
  3076. htt_tlv_hdr_t tlv_hdr;
  3077. /** Scheduler command reaped per tx_mode */
  3078. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  3079. } htt_sched_txq_cmd_reaped_tlv_v;
  3080. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3081. /* NOTE: Variable length TLV, use length spec to infer array size */
  3082. typedef struct {
  3083. htt_tlv_hdr_t tlv_hdr;
  3084. /**
  3085. * sched_order_su contains the peer IDs of peers chosen in the last
  3086. * NUM_SCHED_ORDER_LOG scheduler instances.
  3087. * The array is circular; it's unspecified which array element corresponds
  3088. * to the most recent scheduler invocation, and which corresponds to
  3089. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  3090. */
  3091. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  3092. } htt_sched_txq_sched_order_su_tlv_v;
  3093. typedef struct {
  3094. htt_tlv_hdr_t tlv_hdr;
  3095. A_UINT32 htt_stats_type;
  3096. } htt_stats_error_tlv_v;
  3097. typedef enum {
  3098. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  3099. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  3100. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  3101. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  3102. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  3103. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  3104. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  3105. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  3106. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  3107. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  3108. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  3109. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  3110. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  3111. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  3112. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  3113. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  3114. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  3115. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  3116. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  3117. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  3118. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  3119. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  3120. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  3121. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  3122. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  3123. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  3124. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  3125. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  3126. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  3127. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  3128. HTT_SCHED_TID_SKIP_PWR_SAVE_STATE_OFF, /* Limit UL scheduling to primary link if not in power save state */
  3129. HTT_SCHED_TID_SKIP_TWT_SUSPEND, /* Skip UL trigger for certain cases ex TWT suspend */
  3130. HTT_SCHED_TID_SKIP_DISABLE_160MHZ_OFDMA, /* Skip ul tid if peer supports 160MHZ */
  3131. HTT_SCHED_TID_SKIP_ULMU_DISABLE_FROM_OMI, /* Skip ul tid if sta send omi to indicate to disable UL mu data */
  3132. HTT_SCHED_TID_SKIP_UL_MAX_SCHED_CMD_EXCEEDED,/* skip ul tid if max sched cmd is exceeded */
  3133. HTT_SCHED_TID_SKIP_UL_SMALL_QDEPTH, /* Skip ul tid for small qdepth */
  3134. HTT_SCHED_TID_SKIP_UL_TWT_PAUSED, /* Skip ul tid if twt txq is paused */
  3135. HTT_SCHED_TID_SKIP_PEER_UL_RX_NOT_ACTIVE, /* Skip ul tid if peer ul rx is not active */
  3136. HTT_SCHED_TID_SKIP_NO_FORCE_TRIGGER, /* Skip ul tid if there is no force triggers */
  3137. HTT_SCHED_TID_SKIP_SMART_BASIC_TRIGGER, /* Skip ul tid if smart basic trigger doesnot have enough data */
  3138. HTT_SCHED_INELIGIBILITY_MAX,
  3139. } htt_sched_txq_sched_ineligibility_tlv_enum;
  3140. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3141. /* NOTE: Variable length TLV, use length spec to infer array size */
  3142. typedef struct {
  3143. htt_tlv_hdr_t tlv_hdr;
  3144. /**
  3145. * sched_ineligibility counts the number of occurrences of different
  3146. * reasons for tid ineligibility during eligibility checks per txq
  3147. * in scheduling
  3148. *
  3149. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  3150. */
  3151. A_UINT32 sched_ineligibility[1];
  3152. } htt_sched_txq_sched_ineligibility_tlv_v;
  3153. typedef enum {
  3154. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggerd */
  3155. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  3156. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  3157. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  3158. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  3159. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  3160. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  3161. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  3162. } htt_sched_txq_supercycle_triggers_tlv_enum;
  3163. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3164. /* NOTE: Variable length TLV, use length spec to infer array size */
  3165. typedef struct {
  3166. htt_tlv_hdr_t tlv_hdr;
  3167. /**
  3168. * supercycle_triggers[] is a histogram that counts the number of
  3169. * occurrences of each different reason for a transmit scheduler
  3170. * supercycle to be triggered.
  3171. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  3172. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  3173. * of times a supercycle has been forced.
  3174. * These supercycle trigger counts are not automatically reset, but
  3175. * are reset upon request.
  3176. */
  3177. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  3178. } htt_sched_txq_supercycle_triggers_tlv_v;
  3179. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  3180. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  3181. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  3182. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  3183. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  3184. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  3185. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  3186. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  3187. do { \
  3188. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  3189. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  3190. } while (0)
  3191. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  3192. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  3193. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  3194. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  3195. do { \
  3196. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  3197. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  3198. } while (0)
  3199. typedef struct {
  3200. htt_tlv_hdr_t tlv_hdr;
  3201. /**
  3202. * BIT [ 7 : 0] :- mac_id
  3203. * BIT [15 : 8] :- txq_id
  3204. * BIT [31 : 16] :- reserved
  3205. */
  3206. A_UINT32 mac_id__txq_id__word;
  3207. /** Scheduler policy ised for this TxQ */
  3208. A_UINT32 sched_policy;
  3209. /** Timestamp of last scheduler command posted */
  3210. A_UINT32 last_sched_cmd_posted_timestamp;
  3211. /** Timestamp of last scheduler command completed */
  3212. A_UINT32 last_sched_cmd_compl_timestamp;
  3213. /** Num of Sched2TAC ring hit Low Water Mark condition */
  3214. A_UINT32 sched_2_tac_lwm_count;
  3215. /** Num of Sched2TAC ring full condition */
  3216. A_UINT32 sched_2_tac_ring_full;
  3217. /**
  3218. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  3219. * sequence type
  3220. */
  3221. A_UINT32 sched_cmd_post_failure;
  3222. /** Num of active tids for this TxQ at current instance */
  3223. A_UINT32 num_active_tids;
  3224. /** Num of powersave schedules */
  3225. A_UINT32 num_ps_schedules;
  3226. /** Num of scheduler commands pending for this TxQ */
  3227. A_UINT32 sched_cmds_pending;
  3228. /** Num of tidq registration for this TxQ */
  3229. A_UINT32 num_tid_register;
  3230. /** Num of tidq de-registration for this TxQ */
  3231. A_UINT32 num_tid_unregister;
  3232. /** Num of iterations msduq stats was updated */
  3233. A_UINT32 num_qstats_queried;
  3234. /** qstats query update status */
  3235. A_UINT32 qstats_update_pending;
  3236. /** Timestamp of Last query stats made */
  3237. A_UINT32 last_qstats_query_timestamp;
  3238. /** Num of sched2tqm command queue full condition */
  3239. A_UINT32 num_tqm_cmdq_full;
  3240. /** Num of scheduler trigger from DE Module */
  3241. A_UINT32 num_de_sched_algo_trigger;
  3242. /** Num of scheduler trigger from RT Module */
  3243. A_UINT32 num_rt_sched_algo_trigger;
  3244. /** Num of scheduler trigger from TQM Module */
  3245. A_UINT32 num_tqm_sched_algo_trigger;
  3246. /** Num of schedules for notify frame */
  3247. A_UINT32 notify_sched;
  3248. /** Duration based sendn termination */
  3249. A_UINT32 dur_based_sendn_term;
  3250. /** scheduled via NOTIFY2 */
  3251. A_UINT32 su_notify2_sched;
  3252. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  3253. A_UINT32 su_optimal_queued_msdus_sched;
  3254. /** schedule due to timeout */
  3255. A_UINT32 su_delay_timeout_sched;
  3256. /** delay if txtime is less than 500us */
  3257. A_UINT32 su_min_txtime_sched_delay;
  3258. /** scheduled via no delay */
  3259. A_UINT32 su_no_delay;
  3260. /** Num of supercycles for this TxQ */
  3261. A_UINT32 num_supercycles;
  3262. /** Num of subcycles with sort for this TxQ */
  3263. A_UINT32 num_subcycles_with_sort;
  3264. /** Num of subcycles without sort for this Txq */
  3265. A_UINT32 num_subcycles_no_sort;
  3266. } htt_tx_pdev_stats_sched_per_txq_tlv;
  3267. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  3268. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  3269. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  3270. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  3271. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  3272. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  3273. do { \
  3274. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  3275. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  3276. } while (0)
  3277. typedef struct {
  3278. htt_tlv_hdr_t tlv_hdr;
  3279. /**
  3280. * BIT [ 7 : 0] :- mac_id
  3281. * BIT [31 : 8] :- reserved
  3282. */
  3283. A_UINT32 mac_id__word;
  3284. /** Current timestamp */
  3285. A_UINT32 current_timestamp;
  3286. } htt_stats_tx_sched_cmn_tlv;
  3287. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  3288. * TLV_TAGS:
  3289. * - HTT_STATS_TX_SCHED_CMN_TAG
  3290. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  3291. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  3292. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  3293. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  3294. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  3295. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  3296. */
  3297. /* NOTE:
  3298. * This structure is for documentation, and cannot be safely used directly.
  3299. * Instead, use the constituent TLV structures to fill/parse.
  3300. */
  3301. typedef struct {
  3302. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  3303. struct _txq_tx_sched_stats {
  3304. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  3305. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  3306. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  3307. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  3308. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  3309. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  3310. } txq[1];
  3311. } htt_stats_tx_sched_t;
  3312. /* == TQM STATS == */
  3313. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 17
  3314. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  3315. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  3316. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3317. /* NOTE: Variable length TLV, use length spec to infer array size */
  3318. typedef struct {
  3319. htt_tlv_hdr_t tlv_hdr;
  3320. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  3321. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  3322. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3323. /* NOTE: Variable length TLV, use length spec to infer array size */
  3324. typedef struct {
  3325. htt_tlv_hdr_t tlv_hdr;
  3326. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  3327. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  3328. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3329. /* NOTE: Variable length TLV, use length spec to infer array size */
  3330. typedef struct {
  3331. htt_tlv_hdr_t tlv_hdr;
  3332. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  3333. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  3334. typedef struct {
  3335. htt_tlv_hdr_t tlv_hdr;
  3336. A_UINT32 msdu_count;
  3337. A_UINT32 mpdu_count;
  3338. A_UINT32 remove_msdu;
  3339. A_UINT32 remove_mpdu;
  3340. A_UINT32 remove_msdu_ttl;
  3341. A_UINT32 send_bar;
  3342. A_UINT32 bar_sync;
  3343. A_UINT32 notify_mpdu;
  3344. A_UINT32 sync_cmd;
  3345. A_UINT32 write_cmd;
  3346. A_UINT32 hwsch_trigger;
  3347. A_UINT32 ack_tlv_proc;
  3348. A_UINT32 gen_mpdu_cmd;
  3349. A_UINT32 gen_list_cmd;
  3350. A_UINT32 remove_mpdu_cmd;
  3351. A_UINT32 remove_mpdu_tried_cmd;
  3352. A_UINT32 mpdu_queue_stats_cmd;
  3353. A_UINT32 mpdu_head_info_cmd;
  3354. A_UINT32 msdu_flow_stats_cmd;
  3355. A_UINT32 remove_msdu_cmd;
  3356. A_UINT32 remove_msdu_ttl_cmd;
  3357. A_UINT32 flush_cache_cmd;
  3358. A_UINT32 update_mpduq_cmd;
  3359. A_UINT32 enqueue;
  3360. A_UINT32 enqueue_notify;
  3361. A_UINT32 notify_mpdu_at_head;
  3362. A_UINT32 notify_mpdu_state_valid;
  3363. /*
  3364. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  3365. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  3366. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  3367. * for non-UDP MSDUs.
  3368. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  3369. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  3370. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  3371. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  3372. *
  3373. * Notify signifies that we trigger the scheduler.
  3374. */
  3375. A_UINT32 sched_udp_notify1;
  3376. A_UINT32 sched_udp_notify2;
  3377. A_UINT32 sched_nonudp_notify1;
  3378. A_UINT32 sched_nonudp_notify2;
  3379. } htt_tx_tqm_pdev_stats_tlv_v;
  3380. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  3381. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  3382. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  3383. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  3384. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  3385. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  3386. do { \
  3387. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  3388. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  3389. } while (0)
  3390. typedef struct {
  3391. htt_tlv_hdr_t tlv_hdr;
  3392. /**
  3393. * BIT [ 7 : 0] :- mac_id
  3394. * BIT [31 : 8] :- reserved
  3395. */
  3396. A_UINT32 mac_id__word;
  3397. A_UINT32 max_cmdq_id;
  3398. A_UINT32 list_mpdu_cnt_hist_intvl;
  3399. /* Global stats */
  3400. A_UINT32 add_msdu;
  3401. A_UINT32 q_empty;
  3402. A_UINT32 q_not_empty;
  3403. A_UINT32 drop_notification;
  3404. A_UINT32 desc_threshold;
  3405. A_UINT32 hwsch_tqm_invalid_status;
  3406. A_UINT32 missed_tqm_gen_mpdus;
  3407. A_UINT32 tqm_active_tids;
  3408. A_UINT32 tqm_inactive_tids;
  3409. A_UINT32 tqm_active_msduq_flows;
  3410. /* SAWF system delay reference timestamp updation related stats */
  3411. A_UINT32 total_msduq_timestamp_updates;
  3412. A_UINT32 total_msduq_timestamp_updates_by_get_mpdu_head_info_cmd;
  3413. A_UINT32 total_msduq_timestamp_updates_by_empty_to_nonempty_status;
  3414. A_UINT32 total_get_mpdu_head_info_cmds_by_sched_algo_la_query;
  3415. A_UINT32 total_get_mpdu_head_info_cmds_by_tac;
  3416. A_UINT32 total_gen_mpdu_cmds_by_sched_algo_la_query;
  3417. } htt_tx_tqm_cmn_stats_tlv;
  3418. typedef struct {
  3419. htt_tlv_hdr_t tlv_hdr;
  3420. /* Error stats */
  3421. A_UINT32 q_empty_failure;
  3422. A_UINT32 q_not_empty_failure;
  3423. A_UINT32 add_msdu_failure;
  3424. /* TQM reset debug stats */
  3425. A_UINT32 tqm_cache_ctl_err;
  3426. A_UINT32 tqm_soft_reset;
  3427. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  3428. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  3429. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  3430. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  3431. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  3432. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  3433. A_UINT32 tqm_reset_recovery_time_ms;
  3434. A_UINT32 tqm_reset_num_peers_hdl;
  3435. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  3436. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  3437. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  3438. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  3439. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  3440. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  3441. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  3442. } htt_tx_tqm_error_stats_tlv;
  3443. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  3444. * TLV_TAGS:
  3445. * - HTT_STATS_TX_TQM_CMN_TAG
  3446. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  3447. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  3448. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  3449. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  3450. * - HTT_STATS_TX_TQM_PDEV_TAG
  3451. */
  3452. /* NOTE:
  3453. * This structure is for documentation, and cannot be safely used directly.
  3454. * Instead, use the constituent TLV structures to fill/parse.
  3455. */
  3456. typedef struct {
  3457. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  3458. htt_tx_tqm_error_stats_tlv err_tlv;
  3459. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  3460. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  3461. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  3462. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  3463. } htt_tx_tqm_pdev_stats_t;
  3464. /* == TQM CMDQ stats == */
  3465. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  3466. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  3467. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  3468. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  3469. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  3470. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  3471. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  3472. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  3473. do { \
  3474. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  3475. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  3476. } while (0)
  3477. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  3478. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  3479. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  3480. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  3481. do { \
  3482. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  3483. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  3484. } while (0)
  3485. typedef struct {
  3486. htt_tlv_hdr_t tlv_hdr;
  3487. /*
  3488. * BIT [ 7 : 0] :- mac_id
  3489. * BIT [15 : 8] :- cmdq_id
  3490. * BIT [31 : 16] :- reserved
  3491. */
  3492. A_UINT32 mac_id__cmdq_id__word;
  3493. A_UINT32 sync_cmd;
  3494. A_UINT32 write_cmd;
  3495. A_UINT32 gen_mpdu_cmd;
  3496. A_UINT32 mpdu_queue_stats_cmd;
  3497. A_UINT32 mpdu_head_info_cmd;
  3498. A_UINT32 msdu_flow_stats_cmd;
  3499. A_UINT32 remove_mpdu_cmd;
  3500. A_UINT32 remove_msdu_cmd;
  3501. A_UINT32 flush_cache_cmd;
  3502. A_UINT32 update_mpduq_cmd;
  3503. A_UINT32 update_msduq_cmd;
  3504. } htt_tx_tqm_cmdq_status_tlv;
  3505. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  3506. * TLV_TAGS:
  3507. * - HTT_STATS_STRING_TAG
  3508. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  3509. */
  3510. /* NOTE:
  3511. * This structure is for documentation, and cannot be safely used directly.
  3512. * Instead, use the constituent TLV structures to fill/parse.
  3513. */
  3514. typedef struct {
  3515. struct _cmdq_stats {
  3516. htt_stats_string_tlv cmdq_str_tlv;
  3517. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3518. } q[1];
  3519. } htt_tx_tqm_cmdq_stats_t;
  3520. /* == TX-DE STATS == */
  3521. /* Structures for tx de stats */
  3522. typedef struct {
  3523. htt_tlv_hdr_t tlv_hdr;
  3524. A_UINT32 m1_packets;
  3525. A_UINT32 m2_packets;
  3526. A_UINT32 m3_packets;
  3527. A_UINT32 m4_packets;
  3528. A_UINT32 g1_packets;
  3529. A_UINT32 g2_packets;
  3530. A_UINT32 rc4_packets;
  3531. A_UINT32 eap_packets;
  3532. A_UINT32 eapol_start_packets;
  3533. A_UINT32 eapol_logoff_packets;
  3534. A_UINT32 eapol_encap_asf_packets;
  3535. } htt_tx_de_eapol_packets_stats_tlv;
  3536. typedef struct {
  3537. htt_tlv_hdr_t tlv_hdr;
  3538. A_UINT32 ap_bss_peer_not_found;
  3539. A_UINT32 ap_bcast_mcast_no_peer;
  3540. A_UINT32 sta_delete_in_progress;
  3541. A_UINT32 ibss_no_bss_peer;
  3542. A_UINT32 invaild_vdev_type;
  3543. A_UINT32 invalid_ast_peer_entry;
  3544. A_UINT32 peer_entry_invalid;
  3545. A_UINT32 ethertype_not_ip;
  3546. A_UINT32 eapol_lookup_failed;
  3547. A_UINT32 qpeer_not_allow_data;
  3548. A_UINT32 fse_tid_override;
  3549. A_UINT32 ipv6_jumbogram_zero_length;
  3550. A_UINT32 qos_to_non_qos_in_prog;
  3551. A_UINT32 ap_bcast_mcast_eapol;
  3552. A_UINT32 unicast_on_ap_bss_peer;
  3553. A_UINT32 ap_vdev_invalid;
  3554. A_UINT32 incomplete_llc;
  3555. A_UINT32 eapol_duplicate_m3;
  3556. A_UINT32 eapol_duplicate_m4;
  3557. } htt_tx_de_classify_failed_stats_tlv;
  3558. typedef struct {
  3559. htt_tlv_hdr_t tlv_hdr;
  3560. A_UINT32 arp_packets;
  3561. A_UINT32 igmp_packets;
  3562. A_UINT32 dhcp_packets;
  3563. A_UINT32 host_inspected;
  3564. A_UINT32 htt_included;
  3565. A_UINT32 htt_valid_mcs;
  3566. A_UINT32 htt_valid_nss;
  3567. A_UINT32 htt_valid_preamble_type;
  3568. A_UINT32 htt_valid_chainmask;
  3569. A_UINT32 htt_valid_guard_interval;
  3570. A_UINT32 htt_valid_retries;
  3571. A_UINT32 htt_valid_bw_info;
  3572. A_UINT32 htt_valid_power;
  3573. A_UINT32 htt_valid_key_flags;
  3574. A_UINT32 htt_valid_no_encryption;
  3575. A_UINT32 fse_entry_count;
  3576. A_UINT32 fse_priority_be;
  3577. A_UINT32 fse_priority_high;
  3578. A_UINT32 fse_priority_low;
  3579. A_UINT32 fse_traffic_ptrn_be;
  3580. A_UINT32 fse_traffic_ptrn_over_sub;
  3581. A_UINT32 fse_traffic_ptrn_bursty;
  3582. A_UINT32 fse_traffic_ptrn_interactive;
  3583. A_UINT32 fse_traffic_ptrn_periodic;
  3584. A_UINT32 fse_hwqueue_alloc;
  3585. A_UINT32 fse_hwqueue_created;
  3586. A_UINT32 fse_hwqueue_send_to_host;
  3587. A_UINT32 mcast_entry;
  3588. A_UINT32 bcast_entry;
  3589. A_UINT32 htt_update_peer_cache;
  3590. A_UINT32 htt_learning_frame;
  3591. A_UINT32 fse_invalid_peer;
  3592. /**
  3593. * mec_notify is HTT TX WBM multicast echo check notification
  3594. * from firmware to host. FW sends SA addresses to host for all
  3595. * multicast/broadcast packets received on STA side.
  3596. */
  3597. A_UINT32 mec_notify;
  3598. } htt_tx_de_classify_stats_tlv;
  3599. typedef struct {
  3600. htt_tlv_hdr_t tlv_hdr;
  3601. A_UINT32 eok;
  3602. A_UINT32 classify_done;
  3603. A_UINT32 lookup_failed;
  3604. A_UINT32 send_host_dhcp;
  3605. A_UINT32 send_host_mcast;
  3606. A_UINT32 send_host_unknown_dest;
  3607. A_UINT32 send_host;
  3608. A_UINT32 status_invalid;
  3609. } htt_tx_de_classify_status_stats_tlv;
  3610. typedef struct {
  3611. htt_tlv_hdr_t tlv_hdr;
  3612. A_UINT32 enqueued_pkts;
  3613. A_UINT32 to_tqm;
  3614. A_UINT32 to_tqm_bypass;
  3615. } htt_tx_de_enqueue_packets_stats_tlv;
  3616. typedef struct {
  3617. htt_tlv_hdr_t tlv_hdr;
  3618. A_UINT32 discarded_pkts;
  3619. A_UINT32 local_frames;
  3620. A_UINT32 is_ext_msdu;
  3621. } htt_tx_de_enqueue_discard_stats_tlv;
  3622. typedef struct {
  3623. htt_tlv_hdr_t tlv_hdr;
  3624. A_UINT32 tcl_dummy_frame;
  3625. A_UINT32 tqm_dummy_frame;
  3626. A_UINT32 tqm_notify_frame;
  3627. A_UINT32 fw2wbm_enq;
  3628. A_UINT32 tqm_bypass_frame;
  3629. } htt_tx_de_compl_stats_tlv;
  3630. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3631. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3632. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3633. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3634. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3635. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3636. do { \
  3637. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3638. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3639. } while (0)
  3640. /*
  3641. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3642. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3643. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3644. * 200us & again request for it. This is a histogram of time we wait, with
  3645. * bin of 200ms & there are 10 bin (2 seconds max)
  3646. * They are defined by the following macros in FW
  3647. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3648. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3649. * ENTRIES_PER_BIN_COUNT)
  3650. */
  3651. typedef struct {
  3652. htt_tlv_hdr_t tlv_hdr;
  3653. A_UINT32 fw2wbm_ring_full_hist[1];
  3654. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3655. typedef struct {
  3656. htt_tlv_hdr_t tlv_hdr;
  3657. /**
  3658. * BIT [ 7 : 0] :- mac_id
  3659. * BIT [31 : 8] :- reserved
  3660. */
  3661. A_UINT32 mac_id__word;
  3662. /* Global Stats */
  3663. A_UINT32 tcl2fw_entry_count;
  3664. A_UINT32 not_to_fw;
  3665. A_UINT32 invalid_pdev_vdev_peer;
  3666. A_UINT32 tcl_res_invalid_addrx;
  3667. A_UINT32 wbm2fw_entry_count;
  3668. A_UINT32 invalid_pdev;
  3669. A_UINT32 tcl_res_addrx_timeout;
  3670. A_UINT32 invalid_vdev;
  3671. A_UINT32 invalid_tcl_exp_frame_desc;
  3672. A_UINT32 vdev_id_mismatch_cnt;
  3673. } htt_tx_de_cmn_stats_tlv;
  3674. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3675. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3676. /* Rx debug info for status rings */
  3677. typedef struct {
  3678. htt_tlv_hdr_t tlv_hdr;
  3679. /**
  3680. * BIT [15 : 0] :- max possible number of entries in respective ring
  3681. * (size of the ring in terms of entries)
  3682. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3683. */
  3684. A_UINT32 entry_status_sw2rxdma;
  3685. A_UINT32 entry_status_rxdma2reo;
  3686. A_UINT32 entry_status_reo2sw1;
  3687. A_UINT32 entry_status_reo2sw4;
  3688. A_UINT32 entry_status_refillringipa;
  3689. A_UINT32 entry_status_refillringhost;
  3690. /** datarate - Moving Average of Number of Entries */
  3691. A_UINT32 datarate_refillringipa;
  3692. A_UINT32 datarate_refillringhost;
  3693. /**
  3694. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3695. * deprecated, and will be filled with 0x0 by the target.
  3696. */
  3697. A_UINT32 refillringhost_backpress_hist[3];
  3698. A_UINT32 refillringipa_backpress_hist[3];
  3699. /**
  3700. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3701. * in recent time periods
  3702. * element 0: in last 0 to 250ms
  3703. * element 1: 250ms to 500ms
  3704. * element 2: above 500ms
  3705. */
  3706. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3707. } htt_rx_fw_ring_stats_tlv_v;
  3708. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3709. * TLV_TAGS:
  3710. * - HTT_STATS_TX_DE_CMN_TAG
  3711. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3712. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3713. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3714. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3715. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3716. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3717. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3718. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3719. */
  3720. /* NOTE:
  3721. * This structure is for documentation, and cannot be safely used directly.
  3722. * Instead, use the constituent TLV structures to fill/parse.
  3723. */
  3724. typedef struct {
  3725. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3726. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3727. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3728. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3729. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3730. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3731. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3732. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3733. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3734. } htt_tx_de_stats_t;
  3735. /* == RING-IF STATS == */
  3736. /* DWORD num_elems__prefetch_tail_idx */
  3737. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3738. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3739. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3740. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3741. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3742. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3743. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3744. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3745. do { \
  3746. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3747. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3748. } while (0)
  3749. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3750. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3751. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3752. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3753. do { \
  3754. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3755. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3756. } while (0)
  3757. /* DWORD head_idx__tail_idx */
  3758. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3759. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3760. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3761. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3762. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3763. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3764. HTT_RING_IF_STATS_HEAD_IDX_S)
  3765. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3766. do { \
  3767. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3768. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3769. } while (0)
  3770. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3771. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3772. HTT_RING_IF_STATS_TAIL_IDX_S)
  3773. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3774. do { \
  3775. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3776. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3777. } while (0)
  3778. /* DWORD shadow_head_idx__shadow_tail_idx */
  3779. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3780. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3781. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3782. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3783. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3784. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3785. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3786. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3787. do { \
  3788. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3789. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3790. } while (0)
  3791. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3792. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3793. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3794. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3795. do { \
  3796. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3797. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3798. } while (0)
  3799. /* DWORD lwm_thresh__hwm_thresh */
  3800. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3801. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3802. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3803. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3804. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  3805. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  3806. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3807. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3808. do { \
  3809. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3810. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3811. } while (0)
  3812. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  3813. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  3814. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  3815. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  3816. do { \
  3817. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  3818. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  3819. } while (0)
  3820. #define HTT_STATS_LOW_WM_BINS 5
  3821. #define HTT_STATS_HIGH_WM_BINS 5
  3822. typedef struct {
  3823. /** DWORD aligned base memory address of the ring */
  3824. A_UINT32 base_addr;
  3825. /** size of each ring element */
  3826. A_UINT32 elem_size;
  3827. /**
  3828. * BIT [15 : 0] :- num_elems
  3829. * BIT [31 : 16] :- prefetch_tail_idx
  3830. */
  3831. A_UINT32 num_elems__prefetch_tail_idx;
  3832. /**
  3833. * BIT [15 : 0] :- head_idx
  3834. * BIT [31 : 16] :- tail_idx
  3835. */
  3836. A_UINT32 head_idx__tail_idx;
  3837. /**
  3838. * BIT [15 : 0] :- shadow_head_idx
  3839. * BIT [31 : 16] :- shadow_tail_idx
  3840. */
  3841. A_UINT32 shadow_head_idx__shadow_tail_idx;
  3842. A_UINT32 num_tail_incr;
  3843. /**
  3844. * BIT [15 : 0] :- lwm_thresh
  3845. * BIT [31 : 16] :- hwm_thresh
  3846. */
  3847. A_UINT32 lwm_thresh__hwm_thresh;
  3848. A_UINT32 overrun_hit_count;
  3849. A_UINT32 underrun_hit_count;
  3850. A_UINT32 prod_blockwait_count;
  3851. A_UINT32 cons_blockwait_count;
  3852. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  3853. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  3854. } htt_ring_if_stats_tlv;
  3855. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  3856. #define HTT_RING_IF_CMN_MAC_ID_S 0
  3857. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  3858. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  3859. HTT_RING_IF_CMN_MAC_ID_S)
  3860. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  3861. do { \
  3862. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  3863. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  3864. } while (0)
  3865. typedef struct {
  3866. htt_tlv_hdr_t tlv_hdr;
  3867. /**
  3868. * BIT [ 7 : 0] :- mac_id
  3869. * BIT [31 : 8] :- reserved
  3870. */
  3871. A_UINT32 mac_id__word;
  3872. A_UINT32 num_records;
  3873. } htt_ring_if_cmn_tlv;
  3874. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3875. * TLV_TAGS:
  3876. * - HTT_STATS_RING_IF_CMN_TAG
  3877. * - HTT_STATS_STRING_TAG
  3878. * - HTT_STATS_RING_IF_TAG
  3879. */
  3880. /* NOTE:
  3881. * This structure is for documentation, and cannot be safely used directly.
  3882. * Instead, use the constituent TLV structures to fill/parse.
  3883. */
  3884. typedef struct {
  3885. htt_ring_if_cmn_tlv cmn_tlv;
  3886. /** Variable based on the Number of records. */
  3887. struct _ring_if {
  3888. htt_stats_string_tlv ring_str_tlv;
  3889. htt_ring_if_stats_tlv ring_tlv;
  3890. } r[1];
  3891. } htt_ring_if_stats_t;
  3892. /* == SFM STATS == */
  3893. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3894. /* NOTE: Variable length TLV, use length spec to infer array size */
  3895. typedef struct {
  3896. htt_tlv_hdr_t tlv_hdr;
  3897. /** Number of DWORDS used per user and per client */
  3898. A_UINT32 dwords_used_by_user_n[1];
  3899. } htt_sfm_client_user_tlv_v;
  3900. typedef struct {
  3901. htt_tlv_hdr_t tlv_hdr;
  3902. /** Client ID */
  3903. A_UINT32 client_id;
  3904. /** Minimum number of buffers */
  3905. A_UINT32 buf_min;
  3906. /** Maximum number of buffers */
  3907. A_UINT32 buf_max;
  3908. /** Number of Busy buffers */
  3909. A_UINT32 buf_busy;
  3910. /** Number of Allocated buffers */
  3911. A_UINT32 buf_alloc;
  3912. /** Number of Available/Usable buffers */
  3913. A_UINT32 buf_avail;
  3914. /** Number of users */
  3915. A_UINT32 num_users;
  3916. } htt_sfm_client_tlv;
  3917. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  3918. #define HTT_SFM_CMN_MAC_ID_S 0
  3919. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  3920. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  3921. HTT_SFM_CMN_MAC_ID_S)
  3922. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  3923. do { \
  3924. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  3925. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  3926. } while (0)
  3927. typedef struct {
  3928. htt_tlv_hdr_t tlv_hdr;
  3929. /**
  3930. * BIT [ 7 : 0] :- mac_id
  3931. * BIT [31 : 8] :- reserved
  3932. */
  3933. A_UINT32 mac_id__word;
  3934. /**
  3935. * Indicates the total number of 128 byte buffers in the CMEM
  3936. * that are available for buffer sharing
  3937. */
  3938. A_UINT32 buf_total;
  3939. /**
  3940. * Indicates for certain client or all the clients there is no
  3941. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  3942. */
  3943. A_UINT32 mem_empty;
  3944. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  3945. A_UINT32 deallocate_bufs;
  3946. /** Number of Records */
  3947. A_UINT32 num_records;
  3948. } htt_sfm_cmn_tlv;
  3949. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3950. * TLV_TAGS:
  3951. * - HTT_STATS_SFM_CMN_TAG
  3952. * - HTT_STATS_STRING_TAG
  3953. * - HTT_STATS_SFM_CLIENT_TAG
  3954. * - HTT_STATS_SFM_CLIENT_USER_TAG
  3955. */
  3956. /* NOTE:
  3957. * This structure is for documentation, and cannot be safely used directly.
  3958. * Instead, use the constituent TLV structures to fill/parse.
  3959. */
  3960. typedef struct {
  3961. htt_sfm_cmn_tlv cmn_tlv;
  3962. /** Variable based on the Number of records. */
  3963. struct _sfm_client {
  3964. htt_stats_string_tlv client_str_tlv;
  3965. htt_sfm_client_tlv client_tlv;
  3966. htt_sfm_client_user_tlv_v user_tlv;
  3967. } r[1];
  3968. } htt_sfm_stats_t;
  3969. /* == SRNG STATS == */
  3970. /* DWORD mac_id__ring_id__arena__ep */
  3971. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  3972. #define HTT_SRING_STATS_MAC_ID_S 0
  3973. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  3974. #define HTT_SRING_STATS_RING_ID_S 8
  3975. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  3976. #define HTT_SRING_STATS_ARENA_S 16
  3977. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  3978. #define HTT_SRING_STATS_EP_TYPE_S 24
  3979. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  3980. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  3981. HTT_SRING_STATS_MAC_ID_S)
  3982. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  3983. do { \
  3984. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  3985. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  3986. } while (0)
  3987. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  3988. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  3989. HTT_SRING_STATS_RING_ID_S)
  3990. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  3991. do { \
  3992. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  3993. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  3994. } while (0)
  3995. #define HTT_SRING_STATS_ARENA_GET(_var) \
  3996. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  3997. HTT_SRING_STATS_ARENA_S)
  3998. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  3999. do { \
  4000. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  4001. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  4002. } while (0)
  4003. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  4004. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  4005. HTT_SRING_STATS_EP_TYPE_S)
  4006. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  4007. do { \
  4008. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  4009. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  4010. } while (0)
  4011. /* DWORD num_avail_words__num_valid_words */
  4012. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  4013. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  4014. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  4015. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  4016. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  4017. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  4018. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  4019. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  4020. do { \
  4021. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  4022. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  4023. } while (0)
  4024. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  4025. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  4026. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  4027. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  4028. do { \
  4029. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  4030. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  4031. } while (0)
  4032. /* DWORD head_ptr__tail_ptr */
  4033. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  4034. #define HTT_SRING_STATS_HEAD_PTR_S 0
  4035. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  4036. #define HTT_SRING_STATS_TAIL_PTR_S 16
  4037. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  4038. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  4039. HTT_SRING_STATS_HEAD_PTR_S)
  4040. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  4041. do { \
  4042. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  4043. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  4044. } while (0)
  4045. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  4046. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  4047. HTT_SRING_STATS_TAIL_PTR_S)
  4048. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  4049. do { \
  4050. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  4051. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  4052. } while (0)
  4053. /* DWORD consumer_empty__producer_full */
  4054. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  4055. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  4056. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  4057. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  4058. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  4059. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  4060. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  4061. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  4062. do { \
  4063. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  4064. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  4065. } while (0)
  4066. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  4067. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  4068. HTT_SRING_STATS_PRODUCER_FULL_S)
  4069. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  4070. do { \
  4071. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  4072. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  4073. } while (0)
  4074. /* DWORD prefetch_count__internal_tail_ptr */
  4075. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  4076. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  4077. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  4078. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  4079. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  4080. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  4081. HTT_SRING_STATS_PREFETCH_COUNT_S)
  4082. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  4083. do { \
  4084. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  4085. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  4086. } while (0)
  4087. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  4088. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  4089. HTT_SRING_STATS_INTERNAL_TP_S)
  4090. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  4091. do { \
  4092. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  4093. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  4094. } while (0)
  4095. typedef struct {
  4096. htt_tlv_hdr_t tlv_hdr;
  4097. /**
  4098. * BIT [ 7 : 0] :- mac_id
  4099. * BIT [15 : 8] :- ring_id
  4100. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  4101. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  4102. * BIT [31 : 25] :- reserved
  4103. */
  4104. A_UINT32 mac_id__ring_id__arena__ep;
  4105. /** DWORD aligned base memory address of the ring */
  4106. A_UINT32 base_addr_lsb;
  4107. A_UINT32 base_addr_msb;
  4108. /** size of ring */
  4109. A_UINT32 ring_size;
  4110. /** size of each ring element */
  4111. A_UINT32 elem_size;
  4112. /** Ring status
  4113. *
  4114. * BIT [15 : 0] :- num_avail_words
  4115. * BIT [31 : 16] :- num_valid_words
  4116. */
  4117. A_UINT32 num_avail_words__num_valid_words;
  4118. /** Index of head and tail
  4119. * BIT [15 : 0] :- head_ptr
  4120. * BIT [31 : 16] :- tail_ptr
  4121. */
  4122. A_UINT32 head_ptr__tail_ptr;
  4123. /** Empty or full counter of rings
  4124. * BIT [15 : 0] :- consumer_empty
  4125. * BIT [31 : 16] :- producer_full
  4126. */
  4127. A_UINT32 consumer_empty__producer_full;
  4128. /** Prefetch status of consumer ring
  4129. * BIT [15 : 0] :- prefetch_count
  4130. * BIT [31 : 16] :- internal_tail_ptr
  4131. */
  4132. A_UINT32 prefetch_count__internal_tail_ptr;
  4133. } htt_sring_stats_tlv;
  4134. typedef struct {
  4135. htt_tlv_hdr_t tlv_hdr;
  4136. A_UINT32 num_records;
  4137. } htt_sring_cmn_tlv;
  4138. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  4139. * TLV_TAGS:
  4140. * - HTT_STATS_SRING_CMN_TAG
  4141. * - HTT_STATS_STRING_TAG
  4142. * - HTT_STATS_SRING_STATS_TAG
  4143. */
  4144. /* NOTE:
  4145. * This structure is for documentation, and cannot be safely used directly.
  4146. * Instead, use the constituent TLV structures to fill/parse.
  4147. */
  4148. typedef struct {
  4149. htt_sring_cmn_tlv cmn_tlv;
  4150. /** Variable based on the Number of records */
  4151. struct _sring_stats {
  4152. htt_stats_string_tlv sring_str_tlv;
  4153. htt_sring_stats_tlv sring_stats_tlv;
  4154. } r[1];
  4155. } htt_sring_stats_t;
  4156. /* == PDEV TX RATE CTRL STATS == */
  4157. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4158. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4159. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4160. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  4161. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4162. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  4163. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4164. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4165. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4166. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4167. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  4168. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  4169. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  4170. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  4171. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  4172. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  4173. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4174. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  4175. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4176. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4177. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  4178. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4179. do { \
  4180. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  4181. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  4182. } while (0)
  4183. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  4184. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  4185. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  4186. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  4187. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  4188. /*
  4189. * Introduce new TX counters to support 320MHz support and punctured modes
  4190. */
  4191. typedef enum {
  4192. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  4193. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  4194. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  4195. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  4196. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  4197. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4198. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4199. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4200. /* 11be related updates */
  4201. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  4202. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4203. #define HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS 6
  4204. #define HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS 4
  4205. typedef enum {
  4206. HTT_TX_PDEV_STATS_AX_RU_SIZE_26,
  4207. HTT_TX_PDEV_STATS_AX_RU_SIZE_52,
  4208. HTT_TX_PDEV_STATS_AX_RU_SIZE_106,
  4209. HTT_TX_PDEV_STATS_AX_RU_SIZE_242,
  4210. HTT_TX_PDEV_STATS_AX_RU_SIZE_484,
  4211. HTT_TX_PDEV_STATS_AX_RU_SIZE_996,
  4212. HTT_TX_PDEV_STATS_AX_RU_SIZE_996x2,
  4213. HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS,
  4214. } HTT_TX_PDEV_STATS_AX_RU_SIZE;
  4215. typedef enum {
  4216. HTT_TX_PDEV_STATS_BE_RU_SIZE_26,
  4217. HTT_TX_PDEV_STATS_BE_RU_SIZE_52,
  4218. HTT_TX_PDEV_STATS_BE_RU_SIZE_52_26,
  4219. HTT_TX_PDEV_STATS_BE_RU_SIZE_106,
  4220. HTT_TX_PDEV_STATS_BE_RU_SIZE_106_26,
  4221. HTT_TX_PDEV_STATS_BE_RU_SIZE_242,
  4222. HTT_TX_PDEV_STATS_BE_RU_SIZE_484,
  4223. HTT_TX_PDEV_STATS_BE_RU_SIZE_484_242,
  4224. HTT_TX_PDEV_STATS_BE_RU_SIZE_996,
  4225. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484,
  4226. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4227. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2,
  4228. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4229. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3,
  4230. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4231. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x4,
  4232. HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4233. } HTT_TX_PDEV_STATS_BE_RU_SIZE;
  4234. typedef struct {
  4235. htt_tlv_hdr_t tlv_hdr;
  4236. /**
  4237. * BIT [ 7 : 0] :- mac_id
  4238. * BIT [31 : 8] :- reserved
  4239. */
  4240. A_UINT32 mac_id__word;
  4241. /** Number of tx ldpc packets */
  4242. A_UINT32 tx_ldpc;
  4243. /** Number of tx rts packets */
  4244. A_UINT32 rts_cnt;
  4245. /** RSSI value of last ack packet (units = dB above noise floor) */
  4246. A_UINT32 ack_rssi;
  4247. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4248. /** tx_xx_mcs: currently unused */
  4249. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4250. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4251. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  4252. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4253. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4254. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4255. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4256. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4257. /**
  4258. * Counters to track number of tx packets in each GI
  4259. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  4260. */
  4261. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4262. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  4263. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  4264. /** Number of CTS-acknowledged RTS packets */
  4265. A_UINT32 rts_success;
  4266. /**
  4267. * Counters for legacy 11a and 11b transmissions.
  4268. *
  4269. * The index corresponds to:
  4270. *
  4271. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  4272. *
  4273. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  4274. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  4275. */
  4276. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4277. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4278. /** 11AC VHT DL MU MIMO LDPC count */
  4279. A_UINT32 ac_mu_mimo_tx_ldpc;
  4280. /** 11AX HE DL MU MIMO LDPC count */
  4281. A_UINT32 ax_mu_mimo_tx_ldpc;
  4282. /** 11AX HE DL MU OFDMA LDPC count */
  4283. A_UINT32 ofdma_tx_ldpc;
  4284. /**
  4285. * Counters for 11ax HE LTF selection during TX.
  4286. *
  4287. * The index corresponds to:
  4288. *
  4289. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  4290. */
  4291. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  4292. /** 11AC VHT DL MU MIMO TX MCS stats */
  4293. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4294. /** 11AX HE DL MU MIMO TX MCS stats */
  4295. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4296. /** 11AX HE DL MU OFDMA TX MCS stats */
  4297. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4298. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4299. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4300. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4301. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4302. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  4303. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4304. /** 11AC VHT DL MU MIMO TX BW stats */
  4305. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4306. /** 11AX HE DL MU MIMO TX BW stats */
  4307. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4308. /** 11AX HE DL MU OFDMA TX BW stats */
  4309. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4310. /** 11AC VHT DL MU MIMO TX guard interval stats */
  4311. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4312. /** 11AX HE DL MU MIMO TX guard interval stats */
  4313. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4314. /** 11AX HE DL MU OFDMA TX guard interval stats */
  4315. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4316. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  4317. A_UINT32 tx_11ax_su_ext;
  4318. /* Stats for MCS 12/13 */
  4319. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4320. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4321. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4322. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  4323. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4324. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  4325. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4326. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  4327. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4328. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  4329. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4330. /* Stats for MCS 14/15 */
  4331. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4332. A_UINT32 tx_bw_320mhz;
  4333. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4334. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4335. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4336. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  4337. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4338. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  4339. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4340. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  4341. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4342. /** 11AX HE DL MU OFDMA TX RU Size stats */
  4343. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  4344. /** 11AX HE DL MU OFDMA HE-SIG-B MCS stats */
  4345. A_UINT32 ofdma_he_sig_b_mcs[HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS];
  4346. /** 11AX HE SU data + embedded trigger PPDU success stats (stats for HETP ack success PPDU cnt) */
  4347. A_UINT32 ax_su_embedded_trigger_data_ppdu;
  4348. /** 11AX HE SU data + embedded trigger PPDU failure stats (stats for HETP ack failure PPDU cnt) */
  4349. A_UINT32 ax_su_embedded_trigger_data_ppdu_err;
  4350. /** sta side trigger stats */
  4351. A_UINT32 trigger_type_11be[HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES];
  4352. } htt_tx_pdev_rate_stats_tlv;
  4353. typedef struct {
  4354. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  4355. htt_tlv_hdr_t tlv_hdr;
  4356. /** 11BE EHT DL MU MIMO TX MCS stats */
  4357. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4358. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4359. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4360. /** 11BE EHT DL MU MIMO TX BW stats */
  4361. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4362. /** 11BE EHT DL MU MIMO TX guard interval stats */
  4363. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4364. /** 11BE DL MU MIMO LDPC count */
  4365. A_UINT32 be_mu_mimo_tx_ldpc;
  4366. } htt_tx_pdev_rate_stats_be_tlv;
  4367. typedef struct {
  4368. /*
  4369. * SAWF pdev rate stats;
  4370. * placed in a separate TLV to adhere to size restrictions
  4371. */
  4372. htt_tlv_hdr_t tlv_hdr;
  4373. /**
  4374. * Counter incremented when MCS is dropped due to the successive retries
  4375. * to a peer reaching the configured limit.
  4376. */
  4377. A_UINT32 rate_retry_mcs_drop_cnt;
  4378. /**
  4379. * histogram of MCS rate drop down, indexed by pre-drop MCS
  4380. */
  4381. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  4382. /**
  4383. * PPDU PER histogram - each PPDU has its PER computed,
  4384. * and the bin corresponding to that PER percentage is incremented.
  4385. */
  4386. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  4387. /**
  4388. * When the service class contains delay bound rate parameters which
  4389. * indicate low latency and we enable latency-based RA params then
  4390. * the low_latency_rate_count will be incremented.
  4391. * This counts the number of peer-TIDs that have been categorized as
  4392. * low-latency.
  4393. */
  4394. A_UINT32 low_latency_rate_cnt;
  4395. /** Indicate how many times rate drop happened within SIFS burst */
  4396. A_UINT32 su_burst_rate_drop_cnt;
  4397. /** Indicates how many within SIFS burst failed to deliver any pkt */
  4398. A_UINT32 su_burst_rate_drop_fail_cnt;
  4399. } htt_tx_pdev_rate_stats_sawf_tlv;
  4400. typedef struct {
  4401. htt_tlv_hdr_t tlv_hdr;
  4402. /**
  4403. * BIT [ 7 : 0] :- mac_id
  4404. * BIT [31 : 8] :- reserved
  4405. */
  4406. A_UINT32 mac_id__word;
  4407. /** 11BE EHT DL MU OFDMA LDPC count */
  4408. A_UINT32 be_ofdma_tx_ldpc;
  4409. /** 11BE EHT DL MU OFDMA TX MCS stats */
  4410. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4411. /**
  4412. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  4413. */
  4414. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4415. /** 11BE EHT DL MU OFDMA TX BW stats */
  4416. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4417. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  4418. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4419. /** 11BE EHT DL MU OFDMA TX RU Size stats */
  4420. A_UINT32 be_ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4421. /** 11BE EHT DL MU OFDMA EHT-SIG MCS stats */
  4422. A_UINT32 be_ofdma_eht_sig_mcs[HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS];
  4423. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  4424. typedef struct {
  4425. htt_tlv_hdr_t tlv_hdr;
  4426. /** Tx PPDU duration histogram **/
  4427. A_UINT32 tx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4428. A_UINT32 tx_success_time_us;
  4429. A_UINT32 tx_fail_time_us;
  4430. } htt_tx_pdev_ppdu_dur_stats_tlv;
  4431. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  4432. * TLV_TAGS:
  4433. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  4434. */
  4435. /* NOTE:
  4436. * This structure is for documentation, and cannot be safely used directly.
  4437. * Instead, use the constituent TLV structures to fill/parse.
  4438. */
  4439. typedef struct {
  4440. htt_tx_pdev_rate_stats_tlv rate_tlv;
  4441. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  4442. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  4443. htt_tx_pdev_ppdu_dur_stats_tlv tx_ppdu_dur_tlv;
  4444. } htt_tx_pdev_rate_stats_t;
  4445. /* == PDEV RX RATE CTRL STATS == */
  4446. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4447. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4448. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4449. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4450. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4451. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  4452. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  4453. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4454. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  4455. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  4456. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  4457. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  4458. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4459. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  4460. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4461. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  4462. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  4463. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  4464. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  4465. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4466. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  4467. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4468. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4469. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4470. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4471. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4472. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4473. */
  4474. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  4475. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  4476. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4477. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4478. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4479. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4480. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4481. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4482. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  4483. */
  4484. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  4485. typedef enum {
  4486. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  4487. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  4488. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  4489. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  4490. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  4491. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  4492. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  4493. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  4494. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  4495. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  4496. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4497. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  4498. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4499. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  4500. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4501. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  4502. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4503. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  4504. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4505. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  4506. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4507. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4508. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  4509. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4510. do { \
  4511. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  4512. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  4513. } while (0)
  4514. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  4515. typedef enum {
  4516. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  4517. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  4518. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  4519. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  4520. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  4521. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4522. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4523. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4524. typedef struct {
  4525. htt_tlv_hdr_t tlv_hdr;
  4526. /**
  4527. * BIT [ 7 : 0] :- mac_id
  4528. * BIT [31 : 8] :- reserved
  4529. */
  4530. A_UINT32 mac_id__word;
  4531. A_UINT32 nsts;
  4532. /** Number of rx ldpc packets */
  4533. A_UINT32 rx_ldpc;
  4534. /** Number of rx rts packets */
  4535. A_UINT32 rts_cnt;
  4536. /** units = dB above noise floor */
  4537. A_UINT32 rssi_mgmt;
  4538. /** units = dB above noise floor */
  4539. A_UINT32 rssi_data;
  4540. /** units = dB above noise floor */
  4541. A_UINT32 rssi_comb;
  4542. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4543. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  4544. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4545. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  4546. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4547. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4548. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4549. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4550. /** units = dB above noise floor */
  4551. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4552. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  4553. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4554. /** rx Signal Strength value in dBm unit */
  4555. A_INT32 rssi_in_dbm;
  4556. A_UINT32 rx_11ax_su_ext;
  4557. A_UINT32 rx_11ac_mumimo;
  4558. A_UINT32 rx_11ax_mumimo;
  4559. A_UINT32 rx_11ax_ofdma;
  4560. A_UINT32 txbf;
  4561. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4562. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4563. A_UINT32 rx_active_dur_us_low;
  4564. A_UINT32 rx_active_dur_us_high;
  4565. /** number of times UL MU MIMO RX packets received */
  4566. A_UINT32 rx_11ax_ul_ofdma;
  4567. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  4568. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4569. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4570. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4571. /**
  4572. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4573. * (Increments the individual user NSS in the OFDMA PPDU received)
  4574. */
  4575. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4576. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4577. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4578. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4579. A_UINT32 ul_ofdma_rx_stbc;
  4580. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4581. A_UINT32 ul_ofdma_rx_ldpc;
  4582. /**
  4583. * Number of non data PPDUs received for each degree (number of users)
  4584. * in UL OFDMA
  4585. */
  4586. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4587. /**
  4588. * Number of data ppdus received for each degree (number of users)
  4589. * in UL OFDMA
  4590. */
  4591. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4592. /**
  4593. * Number of mpdus passed for each degree (number of users)
  4594. * in UL OFDMA TB PPDU
  4595. */
  4596. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4597. /**
  4598. * Number of mpdus failed for each degree (number of users)
  4599. * in UL OFDMA TB PPDU
  4600. */
  4601. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4602. A_UINT32 nss_count;
  4603. A_UINT32 pilot_count;
  4604. /** RxEVM stats in dB */
  4605. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4606. /**
  4607. * EVM mean across pilots, computed as
  4608. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4609. */
  4610. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4611. /** dBm units */
  4612. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4613. /** per_chain_rssi_pkt_type:
  4614. * This field shows what type of rx frame the per-chain RSSI was computed
  4615. * on, by recording the frame type and sub-type as bit-fields within this
  4616. * field:
  4617. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4618. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4619. * BIT [31 : 8] :- Reserved
  4620. */
  4621. A_UINT32 per_chain_rssi_pkt_type;
  4622. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4623. A_UINT32 rx_su_ndpa;
  4624. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4625. A_UINT32 rx_mu_ndpa;
  4626. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4627. A_UINT32 rx_br_poll;
  4628. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4629. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4630. /**
  4631. * Number of non data ppdus received for each degree (number of users)
  4632. * with UL MUMIMO
  4633. */
  4634. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4635. /**
  4636. * Number of data ppdus received for each degree (number of users)
  4637. * with UL MUMIMO
  4638. */
  4639. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4640. /**
  4641. * Number of mpdus passed for each degree (number of users)
  4642. * with UL MUMIMO TB PPDU
  4643. */
  4644. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4645. /**
  4646. * Number of mpdus failed for each degree (number of users)
  4647. * with UL MUMIMO TB PPDU
  4648. */
  4649. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4650. /**
  4651. * Number of non data ppdus received for each degree (number of users)
  4652. * in UL OFDMA
  4653. */
  4654. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4655. /**
  4656. * Number of data ppdus received for each degree (number of users)
  4657. *in UL OFDMA
  4658. */
  4659. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4660. /* Stats for MCS 12/13 */
  4661. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4662. /*
  4663. * NOTE - this TLV is already large enough that it causes the HTT message
  4664. * carrying it to be nearly at the message size limit that applies to
  4665. * many targets/hosts.
  4666. * No further fields should be added to this TLV without very careful
  4667. * review to ensure the size increase is acceptable.
  4668. */
  4669. } htt_rx_pdev_rate_stats_tlv;
  4670. typedef struct {
  4671. htt_tlv_hdr_t tlv_hdr;
  4672. /** Tx PPDU duration histogram **/
  4673. A_UINT32 rx_ppdu_dur_hist[HTT_PDEV_STATS_PPDU_DUR_HIST_BINS];
  4674. } htt_rx_pdev_ppdu_dur_stats_tlv;
  4675. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4676. * TLV_TAGS:
  4677. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4678. */
  4679. /* NOTE:
  4680. * This structure is for documentation, and cannot be safely used directly.
  4681. * Instead, use the constituent TLV structures to fill/parse.
  4682. */
  4683. typedef struct {
  4684. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4685. htt_rx_pdev_ppdu_dur_stats_tlv rx_ppdu_dur_tlv;
  4686. } htt_rx_pdev_rate_stats_t;
  4687. typedef struct {
  4688. htt_tlv_hdr_t tlv_hdr;
  4689. /** units = dB above noise floor */
  4690. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4691. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4692. /** rx mcast signal strength value in dBm unit */
  4693. A_INT32 rssi_mcast_in_dbm;
  4694. /** rx mgmt packet signal Strength value in dBm unit */
  4695. A_INT32 rssi_mgmt_in_dbm;
  4696. /*
  4697. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4698. * due to message size limitations.
  4699. */
  4700. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4701. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4702. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4703. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4704. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4705. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4706. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4707. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4708. /* MCS 14,15 */
  4709. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4710. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4711. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4712. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4713. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4714. A_UINT8 rssi_chain_ext_2[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS]; /* units = dB above noise floor */
  4715. A_INT8 rx_per_chain_rssi_ext_2_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_2_COUNTERS];
  4716. } htt_rx_pdev_rate_ext_stats_tlv;
  4717. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4718. * TLV_TAGS:
  4719. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4720. */
  4721. /* NOTE:
  4722. * This structure is for documentation, and cannot be safely used directly.
  4723. * Instead, use the constituent TLV structures to fill/parse.
  4724. */
  4725. typedef struct {
  4726. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4727. } htt_rx_pdev_rate_ext_stats_t;
  4728. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4729. #define HTT_STATS_CMN_MAC_ID_S 0
  4730. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4731. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4732. HTT_STATS_CMN_MAC_ID_S)
  4733. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4734. do { \
  4735. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4736. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4737. } while (0)
  4738. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4739. typedef struct {
  4740. htt_tlv_hdr_t tlv_hdr;
  4741. /**
  4742. * BIT [ 7 : 0] :- mac_id
  4743. * BIT [31 : 8] :- reserved
  4744. */
  4745. A_UINT32 mac_id__word;
  4746. A_UINT32 rx_11ax_ul_ofdma;
  4747. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4748. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4749. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4750. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4751. A_UINT32 ul_ofdma_rx_stbc;
  4752. A_UINT32 ul_ofdma_rx_ldpc;
  4753. /*
  4754. * These are arrays to hold the number of PPDUs that we received per RU.
  4755. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4756. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4757. */
  4758. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4759. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4760. /*
  4761. * These arrays hold Target RSSI (rx power the AP wants),
  4762. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4763. * which can be identified by AIDs, during trigger based RX.
  4764. * Array acts a circular buffer and holds values for last 5 STAs
  4765. * in the same order as RX.
  4766. */
  4767. /**
  4768. * STA AID array for identifying which STA the
  4769. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4770. */
  4771. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4772. /**
  4773. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4774. */
  4775. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4776. /**
  4777. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4778. */
  4779. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4780. /**
  4781. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4782. */
  4783. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4784. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4785. /*
  4786. * Number of HE UL OFDMA per-user responses containing only a QoS null in
  4787. * response to basic trigger. Typically a data response is expected.
  4788. */
  4789. A_UINT32 ul_ofdma_basic_trigger_rx_qos_null_only;
  4790. } htt_rx_pdev_ul_trigger_stats_tlv;
  4791. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4792. * TLV_TAGS:
  4793. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4794. * NOTE:
  4795. * This structure is for documentation, and cannot be safely used directly.
  4796. * Instead, use the constituent TLV structures to fill/parse.
  4797. */
  4798. typedef struct {
  4799. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  4800. } htt_rx_pdev_ul_trigger_stats_t;
  4801. typedef struct {
  4802. htt_tlv_hdr_t tlv_hdr;
  4803. /**
  4804. * BIT [ 7 : 0] :- mac_id
  4805. * BIT [31 : 8] :- reserved
  4806. */
  4807. A_UINT32 mac_id__word;
  4808. A_UINT32 rx_11be_ul_ofdma;
  4809. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4810. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4811. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4812. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4813. A_UINT32 be_ul_ofdma_rx_stbc;
  4814. A_UINT32 be_ul_ofdma_rx_ldpc;
  4815. /*
  4816. * These are arrays to hold the number of PPDUs that we received per RU.
  4817. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4818. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4819. */
  4820. /** PPDU level */
  4821. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4822. /** PPDU level */
  4823. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4824. /*
  4825. * These arrays hold Target RSSI (rx power the AP wants),
  4826. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4827. * which can be identified by AIDs, during trigger based RX.
  4828. * Array acts a circular buffer and holds values for last 5 STAs
  4829. * in the same order as RX.
  4830. */
  4831. /**
  4832. * STA AID array for identifying which STA the
  4833. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4834. */
  4835. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4836. /**
  4837. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4838. */
  4839. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4840. /**
  4841. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4842. */
  4843. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4844. /**
  4845. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4846. */
  4847. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4848. /*
  4849. * Number of EHT UL OFDMA per-user responses containing only a QoS null in
  4850. * response to basic trigger. Typically a data response is expected.
  4851. */
  4852. A_UINT32 be_ul_ofdma_basic_trigger_rx_qos_null_only;
  4853. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  4854. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4855. * TLV_TAGS:
  4856. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  4857. * NOTE:
  4858. * This structure is for documentation, and cannot be safely used directly.
  4859. * Instead, use the constituent TLV structures to fill/parse.
  4860. */
  4861. typedef struct {
  4862. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  4863. } htt_rx_pdev_be_ul_trigger_stats_t;
  4864. typedef struct {
  4865. htt_tlv_hdr_t tlv_hdr;
  4866. A_UINT32 user_index;
  4867. /** PPDU level */
  4868. A_UINT32 rx_ulofdma_non_data_ppdu;
  4869. /** PPDU level */
  4870. A_UINT32 rx_ulofdma_data_ppdu;
  4871. /** MPDU level */
  4872. A_UINT32 rx_ulofdma_mpdu_ok;
  4873. /** MPDU level */
  4874. A_UINT32 rx_ulofdma_mpdu_fail;
  4875. A_UINT32 rx_ulofdma_non_data_nusers;
  4876. A_UINT32 rx_ulofdma_data_nusers;
  4877. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  4878. typedef struct {
  4879. htt_tlv_hdr_t tlv_hdr;
  4880. A_UINT32 user_index;
  4881. /** PPDU level */
  4882. A_UINT32 be_rx_ulofdma_non_data_ppdu;
  4883. /** PPDU level */
  4884. A_UINT32 be_rx_ulofdma_data_ppdu;
  4885. /** MPDU level */
  4886. A_UINT32 be_rx_ulofdma_mpdu_ok;
  4887. /** MPDU level */
  4888. A_UINT32 be_rx_ulofdma_mpdu_fail;
  4889. A_UINT32 be_rx_ulofdma_non_data_nusers;
  4890. A_UINT32 be_rx_ulofdma_data_nusers;
  4891. } htt_rx_pdev_be_ul_ofdma_user_stats_tlv;
  4892. typedef struct {
  4893. htt_tlv_hdr_t tlv_hdr;
  4894. A_UINT32 user_index;
  4895. /** PPDU level */
  4896. A_UINT32 rx_ulmumimo_non_data_ppdu;
  4897. /** PPDU level */
  4898. A_UINT32 rx_ulmumimo_data_ppdu;
  4899. /** MPDU level */
  4900. A_UINT32 rx_ulmumimo_mpdu_ok;
  4901. /** MPDU level */
  4902. A_UINT32 rx_ulmumimo_mpdu_fail;
  4903. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  4904. typedef struct {
  4905. htt_tlv_hdr_t tlv_hdr;
  4906. A_UINT32 user_index;
  4907. /** PPDU level */
  4908. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  4909. /** PPDU level */
  4910. A_UINT32 be_rx_ulmumimo_data_ppdu;
  4911. /** MPDU level */
  4912. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  4913. /** MPDU level */
  4914. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  4915. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  4916. /* == RX PDEV/SOC STATS == */
  4917. typedef struct {
  4918. htt_tlv_hdr_t tlv_hdr;
  4919. /**
  4920. * BIT [7:0] :- mac_id
  4921. * BIT [31:8] :- reserved
  4922. *
  4923. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4924. */
  4925. A_UINT32 mac_id__word;
  4926. /** Number of times UL MUMIMO RX packets received */
  4927. A_UINT32 rx_11ax_ul_mumimo;
  4928. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  4929. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4930. /**
  4931. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  4932. * Index 0 indicates 1xLTF + 1.6 msec GI
  4933. * Index 1 indicates 2xLTF + 1.6 msec GI
  4934. * Index 2 indicates 4xLTF + 3.2 msec GI
  4935. */
  4936. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4937. /**
  4938. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  4939. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4940. */
  4941. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4942. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  4943. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4944. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4945. A_UINT32 ul_mumimo_rx_stbc;
  4946. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4947. A_UINT32 ul_mumimo_rx_ldpc;
  4948. /* Stats for MCS 12/13 */
  4949. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4950. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4951. /** RSSI in dBm for Rx TB PPDUs */
  4952. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  4953. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4954. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4955. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4956. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4957. /** Average pilot EVM measued for RX UL TB PPDU */
  4958. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4959. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4960. /*
  4961. * Number of HE UL MU-MIMO per-user responses containing only a QoS null in
  4962. * response to basic trigger. Typically a data response is expected.
  4963. */
  4964. A_UINT32 ul_mumimo_basic_trigger_rx_qos_null_only;
  4965. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  4966. typedef struct {
  4967. htt_tlv_hdr_t tlv_hdr;
  4968. /**
  4969. * BIT [7:0] :- mac_id
  4970. * BIT [31:8] :- reserved
  4971. *
  4972. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4973. */
  4974. A_UINT32 mac_id__word;
  4975. /** Number of times UL MUMIMO RX packets received */
  4976. A_UINT32 rx_11be_ul_mumimo;
  4977. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  4978. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4979. /**
  4980. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  4981. * Index 0 indicates 1xLTF + 1.6 msec GI
  4982. * Index 1 indicates 2xLTF + 1.6 msec GI
  4983. * Index 2 indicates 4xLTF + 3.2 msec GI
  4984. */
  4985. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4986. /**
  4987. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  4988. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4989. */
  4990. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4991. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  4992. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4993. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4994. A_UINT32 be_ul_mumimo_rx_stbc;
  4995. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4996. A_UINT32 be_ul_mumimo_rx_ldpc;
  4997. /** RSSI in dBm for Rx TB PPDUs */
  4998. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4999. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  5000. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  5001. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  5002. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5003. /** Average pilot EVM measued for RX UL TB PPDU */
  5004. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  5005. /** Number of times UL MUMIMO TB PPDUs received in a punctured mode */
  5006. A_UINT32 rx_ul_mumimo_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  5007. /*
  5008. * Number of EHT UL MU-MIMO per-user responses containing only a QoS null
  5009. * in response to basic trigger. Typically a data response is expected.
  5010. */
  5011. A_UINT32 be_ul_mumimo_basic_trigger_rx_qos_null_only;
  5012. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  5013. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  5014. * TLV_TAGS:
  5015. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  5016. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  5017. */
  5018. typedef struct {
  5019. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  5020. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  5021. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  5022. typedef struct {
  5023. htt_tlv_hdr_t tlv_hdr;
  5024. /** Num Packets received on REO FW ring */
  5025. A_UINT32 fw_reo_ring_data_msdu;
  5026. /** Num bc/mc packets indicated from fw to host */
  5027. A_UINT32 fw_to_host_data_msdu_bcmc;
  5028. /** Num unicast packets indicated from fw to host */
  5029. A_UINT32 fw_to_host_data_msdu_uc;
  5030. /** Num remote buf recycle from offload */
  5031. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  5032. /** Num remote free buf given to offload */
  5033. A_UINT32 ofld_remote_free_buf_indication_cnt;
  5034. /** Num unicast packets from local path indicated to host */
  5035. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  5036. /** Num unicast packets from REO indicated to host */
  5037. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  5038. /** Num Packets received from WBM SW1 ring */
  5039. A_UINT32 wbm_sw_ring_reap;
  5040. /** Num packets from WBM forwarded from fw to host via WBM */
  5041. A_UINT32 wbm_forward_to_host_cnt;
  5042. /** Num packets from WBM recycled to target refill ring */
  5043. A_UINT32 wbm_target_recycle_cnt;
  5044. /**
  5045. * Total Num of recycled to refill ring,
  5046. * including packets from WBM and REO
  5047. */
  5048. A_UINT32 target_refill_ring_recycle_cnt;
  5049. } htt_rx_soc_fw_stats_tlv;
  5050. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5051. /* NOTE: Variable length TLV, use length spec to infer array size */
  5052. typedef struct {
  5053. htt_tlv_hdr_t tlv_hdr;
  5054. /** Num ring empty encountered */
  5055. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5056. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  5057. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5058. /* NOTE: Variable length TLV, use length spec to infer array size */
  5059. typedef struct {
  5060. htt_tlv_hdr_t tlv_hdr;
  5061. /** Num total buf refilled from refill ring */
  5062. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  5063. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  5064. /* RXDMA error code from WBM released packets */
  5065. typedef enum {
  5066. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  5067. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  5068. HTT_RX_RXDMA_FCS_ERR = 2,
  5069. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  5070. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  5071. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  5072. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  5073. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  5074. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  5075. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  5076. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  5077. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  5078. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  5079. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  5080. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  5081. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  5082. /*
  5083. * This MAX_ERR_CODE should not be used in any host/target messages,
  5084. * so that even though it is defined within a host/target interface
  5085. * definition header file, it isn't actually part of the host/target
  5086. * interface, and thus can be modified.
  5087. */
  5088. HTT_RX_RXDMA_MAX_ERR_CODE
  5089. } htt_rx_rxdma_error_code_enum;
  5090. /* NOTE: Variable length TLV, use length spec to infer array size */
  5091. typedef struct {
  5092. htt_tlv_hdr_t tlv_hdr;
  5093. /** NOTE:
  5094. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  5095. * It is expected but not required that the target will provide a rxdma_err element
  5096. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  5097. * MAX_ERR_CODE. The host should ignore any array elements whose
  5098. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5099. */
  5100. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  5101. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  5102. /* REO error code from WBM released packets */
  5103. typedef enum {
  5104. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  5105. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  5106. HTT_RX_AMPDU_IN_NON_BA = 2,
  5107. HTT_RX_NON_BA_DUPLICATE = 3,
  5108. HTT_RX_BA_DUPLICATE = 4,
  5109. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  5110. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  5111. HTT_RX_REGULAR_FRAME_OOR = 7,
  5112. HTT_RX_BAR_FRAME_OOR = 8,
  5113. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  5114. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  5115. HTT_RX_PN_CHECK_FAILED = 11,
  5116. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  5117. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  5118. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  5119. HTT_RX_REO_ERR_CODE_RVSD = 15,
  5120. /*
  5121. * This MAX_ERR_CODE should not be used in any host/target messages,
  5122. * so that even though it is defined within a host/target interface
  5123. * definition header file, it isn't actually part of the host/target
  5124. * interface, and thus can be modified.
  5125. */
  5126. HTT_RX_REO_MAX_ERR_CODE
  5127. } htt_rx_reo_error_code_enum;
  5128. /* NOTE: Variable length TLV, use length spec to infer array size */
  5129. typedef struct {
  5130. htt_tlv_hdr_t tlv_hdr;
  5131. /** NOTE:
  5132. * The mapping of REO error types to reo_err array elements is HW dependent.
  5133. * It is expected but not required that the target will provide a rxdma_err element
  5134. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  5135. * MAX_ERR_CODE. The host should ignore any array elements whose
  5136. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  5137. */
  5138. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  5139. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  5140. /* NOTE:
  5141. * This structure is for documentation, and cannot be safely used directly.
  5142. * Instead, use the constituent TLV structures to fill/parse.
  5143. */
  5144. typedef struct {
  5145. htt_rx_soc_fw_stats_tlv fw_tlv;
  5146. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  5147. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  5148. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  5149. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  5150. } htt_rx_soc_stats_t;
  5151. /* == RX PDEV STATS == */
  5152. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  5153. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  5154. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  5155. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  5156. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  5157. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  5158. do { \
  5159. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  5160. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  5161. } while (0)
  5162. typedef struct {
  5163. htt_tlv_hdr_t tlv_hdr;
  5164. /**
  5165. * BIT [ 7 : 0] :- mac_id
  5166. * BIT [31 : 8] :- reserved
  5167. */
  5168. A_UINT32 mac_id__word;
  5169. /** Num PPDU status processed from HW */
  5170. A_UINT32 ppdu_recvd;
  5171. /** Num MPDU across PPDUs with FCS ok */
  5172. A_UINT32 mpdu_cnt_fcs_ok;
  5173. /** Num MPDU across PPDUs with FCS err */
  5174. A_UINT32 mpdu_cnt_fcs_err;
  5175. /** Num MSDU across PPDUs */
  5176. A_UINT32 tcp_msdu_cnt;
  5177. /** Num MSDU across PPDUs */
  5178. A_UINT32 tcp_ack_msdu_cnt;
  5179. /** Num MSDU across PPDUs */
  5180. A_UINT32 udp_msdu_cnt;
  5181. /** Num MSDU across PPDUs */
  5182. A_UINT32 other_msdu_cnt;
  5183. /** Num MPDU on FW ring indicated */
  5184. A_UINT32 fw_ring_mpdu_ind;
  5185. /** Num MGMT MPDU given to protocol */
  5186. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5187. /** Num ctrl MPDU given to protocol */
  5188. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  5189. /** Num mcast data packet received */
  5190. A_UINT32 fw_ring_mcast_data_msdu;
  5191. /** Num broadcast data packet received */
  5192. A_UINT32 fw_ring_bcast_data_msdu;
  5193. /** Num unicast data packet received */
  5194. A_UINT32 fw_ring_ucast_data_msdu;
  5195. /** Num null data packet received */
  5196. A_UINT32 fw_ring_null_data_msdu;
  5197. /** Num MPDU on FW ring dropped */
  5198. A_UINT32 fw_ring_mpdu_drop;
  5199. /** Num buf indication to offload */
  5200. A_UINT32 ofld_local_data_ind_cnt;
  5201. /** Num buf recycle from offload */
  5202. A_UINT32 ofld_local_data_buf_recycle_cnt;
  5203. /** Num buf indication to data_rx */
  5204. A_UINT32 drx_local_data_ind_cnt;
  5205. /** Num buf recycle from data_rx */
  5206. A_UINT32 drx_local_data_buf_recycle_cnt;
  5207. /** Num buf indication to protocol */
  5208. A_UINT32 local_nondata_ind_cnt;
  5209. /** Num buf recycle from protocol */
  5210. A_UINT32 local_nondata_buf_recycle_cnt;
  5211. /** Num buf fed */
  5212. A_UINT32 fw_status_buf_ring_refill_cnt;
  5213. /** Num ring empty encountered */
  5214. A_UINT32 fw_status_buf_ring_empty_cnt;
  5215. /** Num buf fed */
  5216. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  5217. /** Num ring empty encountered */
  5218. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  5219. /** Num buf fed */
  5220. A_UINT32 fw_link_buf_ring_refill_cnt;
  5221. /** Num ring empty encountered */
  5222. A_UINT32 fw_link_buf_ring_empty_cnt;
  5223. /** Num buf fed */
  5224. A_UINT32 host_pkt_buf_ring_refill_cnt;
  5225. /** Num ring empty encountered */
  5226. A_UINT32 host_pkt_buf_ring_empty_cnt;
  5227. /** Num buf fed */
  5228. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  5229. /** Num ring empty encountered */
  5230. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  5231. /** Num buf fed */
  5232. A_UINT32 mon_status_buf_ring_refill_cnt;
  5233. /** Num ring empty encountered */
  5234. A_UINT32 mon_status_buf_ring_empty_cnt;
  5235. /** Num buf fed */
  5236. A_UINT32 mon_desc_buf_ring_refill_cnt;
  5237. /** Num ring empty encountered */
  5238. A_UINT32 mon_desc_buf_ring_empty_cnt;
  5239. /** Num buf fed */
  5240. A_UINT32 mon_dest_ring_update_cnt;
  5241. /** Num ring full encountered */
  5242. A_UINT32 mon_dest_ring_full_cnt;
  5243. /** Num rx suspend is attempted */
  5244. A_UINT32 rx_suspend_cnt;
  5245. /** Num rx suspend failed */
  5246. A_UINT32 rx_suspend_fail_cnt;
  5247. /** Num rx resume attempted */
  5248. A_UINT32 rx_resume_cnt;
  5249. /** Num rx resume failed */
  5250. A_UINT32 rx_resume_fail_cnt;
  5251. /** Num rx ring switch */
  5252. A_UINT32 rx_ring_switch_cnt;
  5253. /** Num rx ring restore */
  5254. A_UINT32 rx_ring_restore_cnt;
  5255. /** Num rx flush issued */
  5256. A_UINT32 rx_flush_cnt;
  5257. /** Num rx recovery */
  5258. A_UINT32 rx_recovery_reset_cnt;
  5259. } htt_rx_pdev_fw_stats_tlv;
  5260. typedef struct {
  5261. htt_tlv_hdr_t tlv_hdr;
  5262. /** peer mac address */
  5263. htt_mac_addr peer_mac_addr;
  5264. /** Num of tx mgmt frames with subtype on peer level */
  5265. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5266. /** Num of rx mgmt frames with subtype on peer level */
  5267. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5268. } htt_peer_ctrl_path_txrx_stats_tlv;
  5269. #define HTT_STATS_PHY_ERR_MAX 43
  5270. typedef struct {
  5271. htt_tlv_hdr_t tlv_hdr;
  5272. /**
  5273. * BIT [ 7 : 0] :- mac_id
  5274. * BIT [31 : 8] :- reserved
  5275. */
  5276. A_UINT32 mac_id__word;
  5277. /** Num of phy err */
  5278. A_UINT32 total_phy_err_cnt;
  5279. /** Counts of different types of phy errs
  5280. * The mapping of PHY error types to phy_err array elements is HW dependent.
  5281. * The only currently-supported mapping is shown below:
  5282. *
  5283. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  5284. * 1 phyrx_err_synth_off
  5285. * 2 phyrx_err_ofdma_timing
  5286. * 3 phyrx_err_ofdma_signal_parity
  5287. * 4 phyrx_err_ofdma_rate_illegal
  5288. * 5 phyrx_err_ofdma_length_illegal
  5289. * 6 phyrx_err_ofdma_restart
  5290. * 7 phyrx_err_ofdma_service
  5291. * 8 phyrx_err_ppdu_ofdma_power_drop
  5292. * 9 phyrx_err_cck_blokker
  5293. * 10 phyrx_err_cck_timing
  5294. * 11 phyrx_err_cck_header_crc
  5295. * 12 phyrx_err_cck_rate_illegal
  5296. * 13 phyrx_err_cck_length_illegal
  5297. * 14 phyrx_err_cck_restart
  5298. * 15 phyrx_err_cck_service
  5299. * 16 phyrx_err_cck_power_drop
  5300. * 17 phyrx_err_ht_crc_err
  5301. * 18 phyrx_err_ht_length_illegal
  5302. * 19 phyrx_err_ht_rate_illegal
  5303. * 20 phyrx_err_ht_zlf
  5304. * 21 phyrx_err_false_radar_ext
  5305. * 22 phyrx_err_green_field
  5306. * 23 phyrx_err_bw_gt_dyn_bw
  5307. * 24 phyrx_err_leg_ht_mismatch
  5308. * 25 phyrx_err_vht_crc_error
  5309. * 26 phyrx_err_vht_siga_unsupported
  5310. * 27 phyrx_err_vht_lsig_len_invalid
  5311. * 28 phyrx_err_vht_ndp_or_zlf
  5312. * 29 phyrx_err_vht_nsym_lt_zero
  5313. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  5314. * 31 phyrx_err_vht_rx_skip_group_id0
  5315. * 32 phyrx_err_vht_rx_skip_group_id1to62
  5316. * 33 phyrx_err_vht_rx_skip_group_id63
  5317. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  5318. * 35 phyrx_err_defer_nap
  5319. * 36 phyrx_err_fdomain_timeout
  5320. * 37 phyrx_err_lsig_rel_check
  5321. * 38 phyrx_err_bt_collision
  5322. * 39 phyrx_err_unsupported_mu_feedback
  5323. * 40 phyrx_err_ppdu_tx_interrupt_rx
  5324. * 41 phyrx_err_unsupported_cbf
  5325. * 42 phyrx_err_other
  5326. */
  5327. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  5328. } htt_rx_pdev_fw_stats_phy_err_tlv;
  5329. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5330. /* NOTE: Variable length TLV, use length spec to infer array size */
  5331. typedef struct {
  5332. htt_tlv_hdr_t tlv_hdr;
  5333. /** Num error MPDU for each RxDMA error type */
  5334. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  5335. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  5336. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5337. /* NOTE: Variable length TLV, use length spec to infer array size */
  5338. typedef struct {
  5339. htt_tlv_hdr_t tlv_hdr;
  5340. /** Num MPDU dropped */
  5341. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  5342. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  5343. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  5344. * TLV_TAGS:
  5345. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  5346. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  5347. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  5348. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  5349. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  5350. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  5351. */
  5352. /* NOTE:
  5353. * This structure is for documentation, and cannot be safely used directly.
  5354. * Instead, use the constituent TLV structures to fill/parse.
  5355. */
  5356. typedef struct {
  5357. htt_rx_soc_stats_t soc_stats;
  5358. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  5359. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  5360. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  5361. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  5362. } htt_rx_pdev_stats_t;
  5363. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  5364. * TLV_TAGS:
  5365. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  5366. *
  5367. */
  5368. typedef struct {
  5369. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  5370. } htt_ctrl_path_txrx_stats_t;
  5371. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  5372. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  5373. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  5374. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  5375. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  5376. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  5377. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  5378. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  5379. typedef struct {
  5380. htt_tlv_hdr_t tlv_hdr;
  5381. /* Below values are obtained from the HW Cycles counter registers */
  5382. A_UINT32 tx_frame_usec;
  5383. A_UINT32 rx_frame_usec;
  5384. A_UINT32 rx_clear_usec;
  5385. A_UINT32 my_rx_frame_usec;
  5386. A_UINT32 usec_cnt;
  5387. A_UINT32 med_rx_idle_usec;
  5388. A_UINT32 med_tx_idle_global_usec;
  5389. A_UINT32 cca_obss_usec;
  5390. } htt_pdev_stats_cca_counters_tlv;
  5391. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  5392. * due to lack of support in some host stats infrastructures for
  5393. * TLVs nested within TLVs.
  5394. */
  5395. typedef struct {
  5396. htt_tlv_hdr_t tlv_hdr;
  5397. /** The channel number on which these stats were collected */
  5398. A_UINT32 chan_num;
  5399. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5400. A_UINT32 num_records;
  5401. /**
  5402. * Bit map of valid CCA counters
  5403. * Bit0 - tx_frame_usec
  5404. * Bit1 - rx_frame_usec
  5405. * Bit2 - rx_clear_usec
  5406. * Bit3 - my_rx_frame_usec
  5407. * bit4 - usec_cnt
  5408. * Bit5 - med_rx_idle_usec
  5409. * Bit6 - med_tx_idle_global_usec
  5410. * Bit7 - cca_obss_usec
  5411. *
  5412. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5413. */
  5414. A_UINT32 valid_cca_counters_bitmap;
  5415. /** Indicates the stats collection interval
  5416. * Valid Values:
  5417. * 100 - For the 100ms interval CCA stats histogram
  5418. * 1000 - For 1sec interval CCA histogram
  5419. * 0xFFFFFFFF - For Cumulative CCA Stats
  5420. */
  5421. A_UINT32 collection_interval;
  5422. /**
  5423. * This will be followed by an array which contains the CCA stats
  5424. * collected in the last N intervals,
  5425. * if the indication is for last N intervals CCA stats.
  5426. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5427. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5428. */
  5429. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5430. } htt_pdev_cca_stats_hist_tlv;
  5431. typedef struct {
  5432. htt_tlv_hdr_t tlv_hdr;
  5433. /** The channel number on which these stats were collected */
  5434. A_UINT32 chan_num;
  5435. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5436. A_UINT32 num_records;
  5437. /**
  5438. * Bit map of valid CCA counters
  5439. * Bit0 - tx_frame_usec
  5440. * Bit1 - rx_frame_usec
  5441. * Bit2 - rx_clear_usec
  5442. * Bit3 - my_rx_frame_usec
  5443. * bit4 - usec_cnt
  5444. * Bit5 - med_rx_idle_usec
  5445. * Bit6 - med_tx_idle_global_usec
  5446. * Bit7 - cca_obss_usec
  5447. *
  5448. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5449. */
  5450. A_UINT32 valid_cca_counters_bitmap;
  5451. /** Indicates the stats collection interval
  5452. * Valid Values:
  5453. * 100 - For the 100ms interval CCA stats histogram
  5454. * 1000 - For 1sec interval CCA histogram
  5455. * 0xFFFFFFFF - For Cumulative CCA Stats
  5456. */
  5457. A_UINT32 collection_interval;
  5458. /**
  5459. * This will be followed by an array which contains the CCA stats
  5460. * collected in the last N intervals,
  5461. * if the indication is for last N intervals CCA stats.
  5462. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5463. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5464. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5465. */
  5466. } htt_pdev_cca_stats_hist_v1_tlv;
  5467. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  5468. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  5469. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  5470. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  5471. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  5472. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  5473. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  5474. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  5475. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  5476. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  5477. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  5478. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  5479. do { \
  5480. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  5481. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  5482. } while (0)
  5483. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  5484. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  5485. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  5486. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  5487. do { \
  5488. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  5489. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  5490. } while (0)
  5491. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  5492. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  5493. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  5494. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  5495. do { \
  5496. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  5497. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  5498. } while (0)
  5499. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  5500. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  5501. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  5502. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  5503. do { \
  5504. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  5505. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  5506. } while (0)
  5507. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  5508. typedef struct {
  5509. htt_tlv_hdr_t tlv_hdr;
  5510. A_UINT32 vdev_id;
  5511. htt_mac_addr peer_mac;
  5512. A_UINT32 flow_id_flags;
  5513. /**
  5514. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  5515. * not initiated by host
  5516. */
  5517. A_UINT32 dialog_id;
  5518. A_UINT32 wake_dura_us;
  5519. A_UINT32 wake_intvl_us;
  5520. A_UINT32 sp_offset_us;
  5521. } htt_pdev_stats_twt_session_tlv;
  5522. typedef struct {
  5523. htt_tlv_hdr_t tlv_hdr;
  5524. A_UINT32 pdev_id;
  5525. A_UINT32 num_sessions;
  5526. htt_pdev_stats_twt_session_tlv twt_session[1];
  5527. } htt_pdev_stats_twt_sessions_tlv;
  5528. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  5529. * TLV_TAGS:
  5530. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  5531. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  5532. */
  5533. /* NOTE:
  5534. * This structure is for documentation, and cannot be safely used directly.
  5535. * Instead, use the constituent TLV structures to fill/parse.
  5536. */
  5537. typedef struct {
  5538. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  5539. } htt_pdev_twt_sessions_stats_t;
  5540. typedef enum {
  5541. /* Global link descriptor queued in REO */
  5542. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  5543. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  5544. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  5545. /*Number of queue descriptors of this aging group */
  5546. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  5547. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  5548. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  5549. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  5550. /* Total number of MSDUs buffered in AC */
  5551. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  5552. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  5553. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  5554. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  5555. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  5556. } htt_rx_reo_resource_sample_id_enum;
  5557. typedef struct {
  5558. htt_tlv_hdr_t tlv_hdr;
  5559. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  5560. /** htt_rx_reo_debug_sample_id_enum */
  5561. A_UINT32 sample_id;
  5562. /** Max value of all samples */
  5563. A_UINT32 total_max;
  5564. /** Average value of total samples */
  5565. A_UINT32 total_avg;
  5566. /** Num of samples including both zeros and non zeros ones*/
  5567. A_UINT32 total_sample;
  5568. /** Average value of all non zeros samples */
  5569. A_UINT32 non_zeros_avg;
  5570. /** Num of non zeros samples */
  5571. A_UINT32 non_zeros_sample;
  5572. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  5573. A_UINT32 last_non_zeros_max;
  5574. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  5575. A_UINT32 last_non_zeros_min;
  5576. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  5577. A_UINT32 last_non_zeros_avg;
  5578. /** Num of last non zero samples */
  5579. A_UINT32 last_non_zeros_sample;
  5580. } htt_rx_reo_resource_stats_tlv_v;
  5581. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  5582. * TLV_TAGS:
  5583. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  5584. */
  5585. /* NOTE:
  5586. * This structure is for documentation, and cannot be safely used directly.
  5587. * Instead, use the constituent TLV structures to fill/parse.
  5588. */
  5589. typedef struct {
  5590. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  5591. } htt_soc_reo_resource_stats_t;
  5592. /* == TX SOUNDING STATS == */
  5593. /* config_param0 */
  5594. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  5595. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  5596. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  5597. typedef enum {
  5598. /* Implicit beamforming stats */
  5599. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  5600. /* Single user short inter frame sequence steer stats */
  5601. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  5602. /* Single user random back off steer stats */
  5603. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  5604. /* Multi user short inter frame sequence steer stats */
  5605. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  5606. /* Multi user random back off steer stats */
  5607. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  5608. /* For backward compatability new modes cannot be added */
  5609. HTT_TXBF_MAX_NUM_OF_MODES = 5
  5610. } htt_txbf_sound_steer_modes;
  5611. typedef enum {
  5612. HTT_TX_AC_SOUNDING_MODE = 0,
  5613. HTT_TX_AX_SOUNDING_MODE = 1,
  5614. HTT_TX_BE_SOUNDING_MODE = 2,
  5615. HTT_TX_CMN_SOUNDING_MODE = 3,
  5616. } htt_stats_sounding_tx_mode;
  5617. typedef struct {
  5618. htt_tlv_hdr_t tlv_hdr;
  5619. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5620. /* Counts number of soundings for all steering modes in each bw */
  5621. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5622. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5623. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5624. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5625. /**
  5626. * The sounding array is a 2-D array stored as an 1-D array of
  5627. * A_UINT32. The stats for a particular user/bw combination is
  5628. * referenced with the following:
  5629. *
  5630. * sounding[(user* max_bw) + bw]
  5631. *
  5632. * ... where max_bw == 4 for 160mhz
  5633. */
  5634. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5635. /* cv upload handler stats */
  5636. /** total times CV nc mismatched */
  5637. A_UINT32 cv_nc_mismatch_err;
  5638. /** total times CV has FCS error */
  5639. A_UINT32 cv_fcs_err;
  5640. /** total times CV has invalid NSS index */
  5641. A_UINT32 cv_frag_idx_mismatch;
  5642. /** total times CV has invalid SW peer ID */
  5643. A_UINT32 cv_invalid_peer_id;
  5644. /** total times CV rejected because TXBF is not setup in peer */
  5645. A_UINT32 cv_no_txbf_setup;
  5646. /** total times CV expired while in updating state */
  5647. A_UINT32 cv_expiry_in_update;
  5648. /** total times Pkt b/w exceeding the cbf_bw */
  5649. A_UINT32 cv_pkt_bw_exceed;
  5650. /** total times CV DMA not completed */
  5651. A_UINT32 cv_dma_not_done_err;
  5652. /** total times CV update to peer failed */
  5653. A_UINT32 cv_update_failed;
  5654. /* cv query stats */
  5655. /** total times CV query happened */
  5656. A_UINT32 cv_total_query;
  5657. /** total pattern based CV query */
  5658. A_UINT32 cv_total_pattern_query;
  5659. /** total BW based CV query */
  5660. A_UINT32 cv_total_bw_query;
  5661. /** incorrect encoding in CV flags */
  5662. A_UINT32 cv_invalid_bw_coding;
  5663. /** forced sounding enabled for the peer */
  5664. A_UINT32 cv_forced_sounding;
  5665. /** standalone sounding sequence on-going */
  5666. A_UINT32 cv_standalone_sounding;
  5667. /** NC of available CV lower than expected */
  5668. A_UINT32 cv_nc_mismatch;
  5669. /** feedback type different from expected */
  5670. A_UINT32 cv_fb_type_mismatch;
  5671. /** CV BW not equal to expected BW for OFDMA */
  5672. A_UINT32 cv_ofdma_bw_mismatch;
  5673. /** CV BW not greater than or equal to expected BW */
  5674. A_UINT32 cv_bw_mismatch;
  5675. /** CV pattern not matching with the expected pattern */
  5676. A_UINT32 cv_pattern_mismatch;
  5677. /** CV available is of different preamble type than expected. */
  5678. A_UINT32 cv_preamble_mismatch;
  5679. /** NR of available CV is lower than expected. */
  5680. A_UINT32 cv_nr_mismatch;
  5681. /** CV in use count has exceeded threshold and cannot be used further. */
  5682. A_UINT32 cv_in_use_cnt_exceeded;
  5683. /** A valid CV has been found. */
  5684. A_UINT32 cv_found;
  5685. /** No valid CV was found. */
  5686. A_UINT32 cv_not_found;
  5687. /** Sounding per user in 320MHz bandwidth */
  5688. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5689. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5690. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5691. /* This part can be used for new counters added for CV query/upload. */
  5692. /** non-trigger based ranging sequence on-going */
  5693. A_UINT32 cv_ntbr_sounding;
  5694. /** CV found, but upload is in progress. */
  5695. A_UINT32 cv_found_upload_in_progress;
  5696. /** Expired CV found during query. */
  5697. A_UINT32 cv_expired_during_query;
  5698. /** total times CV dma timeout happened */
  5699. A_UINT32 cv_dma_timeout_error;
  5700. /** total times CV bufs uploaded for IBF case */
  5701. A_UINT32 cv_buf_ibf_uploads;
  5702. /** total times CV bufs uploaded for EBF case */
  5703. A_UINT32 cv_buf_ebf_uploads;
  5704. /** total times CV bufs received from IPC ring */
  5705. A_UINT32 cv_buf_received;
  5706. /** total times CV bufs fed back to the IPC ring */
  5707. A_UINT32 cv_buf_fed_back;
  5708. } htt_tx_sounding_stats_tlv;
  5709. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5710. * TLV_TAGS:
  5711. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  5712. */
  5713. /* NOTE:
  5714. * This structure is for documentation, and cannot be safely used directly.
  5715. * Instead, use the constituent TLV structures to fill/parse.
  5716. */
  5717. typedef struct {
  5718. htt_tx_sounding_stats_tlv sounding_tlv;
  5719. } htt_tx_sounding_stats_t;
  5720. typedef struct {
  5721. htt_tlv_hdr_t tlv_hdr;
  5722. A_UINT32 num_obss_tx_ppdu_success;
  5723. A_UINT32 num_obss_tx_ppdu_failure;
  5724. /** num_sr_tx_transmissions:
  5725. * Counter of TX done by aborting other BSS RX with spatial reuse
  5726. * (for cases where rx RSSI from other BSS is below the packet-detection
  5727. * threshold for doing spatial reuse)
  5728. */
  5729. union {
  5730. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  5731. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  5732. };
  5733. union {
  5734. /**
  5735. * Count the number of times the RSSI from an other-BSS signal
  5736. * is below the spatial reuse power threshold, thus providing an
  5737. * opportunity for spatial reuse since OBSS interference will be
  5738. * inconsequential.
  5739. */
  5740. A_UINT32 num_spatial_reuse_opportunities;
  5741. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  5742. * This old name has been deprecated because it does not
  5743. * clearly and accurately reflect the information stored within
  5744. * this field.
  5745. * Use the new name (num_spatial_reuse_opportunities) instead of
  5746. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  5747. */
  5748. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  5749. };
  5750. /**
  5751. * Count of number of times OBSS frames were aborted and non-SRG
  5752. * opportunities were created. Non-SRG opportunities are created when
  5753. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  5754. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  5755. * allow non-SRG TX.
  5756. */
  5757. A_UINT32 num_non_srg_opportunities;
  5758. /**
  5759. * Count of number of times TX PPDU were transmitted using non-SRG
  5760. * opportunities created. Incoming OBSS frame RSSI is compared with per
  5761. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  5762. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  5763. * tranmission happens.
  5764. */
  5765. A_UINT32 num_non_srg_ppdu_tried;
  5766. /**
  5767. * Count of number of times non-SRG based TX transmissions were successful
  5768. */
  5769. A_UINT32 num_non_srg_ppdu_success;
  5770. /**
  5771. * Count of number of times OBSS frames were aborted and SRG opportunities
  5772. * were created. Srg opportunities are created when incoming OBSS RSSI
  5773. * is less than the global configured SRG RSSI threshold and SRC OBSS
  5774. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  5775. * registers allow SRG TX.
  5776. */
  5777. A_UINT32 num_srg_opportunities;
  5778. /**
  5779. * Count of number of times TX PPDU were transmitted using SRG
  5780. * opportunities created.
  5781. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  5782. * threshold configured in each PPDU.
  5783. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  5784. * then SRG tranmission happens.
  5785. */
  5786. A_UINT32 num_srg_ppdu_tried;
  5787. /**
  5788. * Count of number of times SRG based TX transmissions were successful
  5789. */
  5790. A_UINT32 num_srg_ppdu_success;
  5791. /**
  5792. * Count of number of times PSR opportunities were created by aborting
  5793. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  5794. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  5795. * based spatial reuse.
  5796. */
  5797. A_UINT32 num_psr_opportunities;
  5798. /**
  5799. * Count of number of times TX PPDU were transmitted using PSR
  5800. * opportunities created.
  5801. */
  5802. A_UINT32 num_psr_ppdu_tried;
  5803. /**
  5804. * Count of number of times PSR based TX transmissions were successful.
  5805. */
  5806. A_UINT32 num_psr_ppdu_success;
  5807. /**
  5808. * Count of number of times TX PPDU per access category were transmitted
  5809. * using non-SRG opportunities created.
  5810. */
  5811. A_UINT32 num_non_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5812. /**
  5813. * Count of number of times non-SRG based TX transmissions per access
  5814. * category were successful
  5815. */
  5816. A_UINT32 num_non_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5817. /**
  5818. * Count of number of times TX PPDU per access category were transmitted
  5819. * using SRG opportunities created.
  5820. */
  5821. A_UINT32 num_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5822. /**
  5823. * Count of number of times SRG based TX transmissions per access
  5824. * category were successful
  5825. */
  5826. A_UINT32 num_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5827. /**
  5828. * Count of number of times ppdu was flushed due to ongoing OBSS
  5829. * frame duration value lesser than minimum required frame duration.
  5830. */
  5831. A_UINT32 num_obss_min_duration_check_flush_cnt;
  5832. /**
  5833. * Count of number of times ppdu was flushed due to ppdu duration
  5834. * exceeding aborted OBSS frame duration
  5835. */
  5836. A_UINT32 num_sr_ppdu_abort_flush_cnt;
  5837. } htt_pdev_obss_pd_stats_tlv;
  5838. /* NOTE:
  5839. * This structure is for documentation, and cannot be safely used directly.
  5840. * Instead, use the constituent TLV structures to fill/parse.
  5841. */
  5842. typedef struct {
  5843. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  5844. } htt_pdev_obss_pd_stats_t;
  5845. typedef struct {
  5846. htt_tlv_hdr_t tlv_hdr;
  5847. A_UINT32 pdev_id;
  5848. A_UINT32 current_head_idx;
  5849. A_UINT32 current_tail_idx;
  5850. A_UINT32 num_htt_msgs_sent;
  5851. /**
  5852. * Time in milliseconds for which the ring has been in
  5853. * its current backpressure condition
  5854. */
  5855. A_UINT32 backpressure_time_ms;
  5856. /** backpressure_hist -
  5857. * histogram showing how many times different degrees of backpressure
  5858. * duration occurred:
  5859. * Index 0 indicates the number of times ring was
  5860. * continously in backpressure state for 100 - 200ms.
  5861. * Index 1 indicates the number of times ring was
  5862. * continously in backpressure state for 200 - 300ms.
  5863. * Index 2 indicates the number of times ring was
  5864. * continously in backpressure state for 300 - 400ms.
  5865. * Index 3 indicates the number of times ring was
  5866. * continously in backpressure state for 400 - 500ms.
  5867. * Index 4 indicates the number of times ring was
  5868. * continously in backpressure state beyond 500ms.
  5869. */
  5870. A_UINT32 backpressure_hist[5];
  5871. } htt_ring_backpressure_stats_tlv;
  5872. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  5873. * TLV_TAGS:
  5874. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  5875. */
  5876. /* NOTE:
  5877. * This structure is for documentation, and cannot be safely used directly.
  5878. * Instead, use the constituent TLV structures to fill/parse.
  5879. */
  5880. typedef struct {
  5881. htt_sring_cmn_tlv cmn_tlv;
  5882. struct {
  5883. htt_stats_string_tlv sring_str_tlv;
  5884. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  5885. } r[1]; /* variable-length array */
  5886. } htt_ring_backpressure_stats_t;
  5887. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  5888. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  5889. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  5890. typedef struct {
  5891. htt_tlv_hdr_t tlv_hdr;
  5892. /** print_header:
  5893. * This field suggests whether the host should print a header when
  5894. * displaying the TLV (because this is the first latency_prof_stats
  5895. * TLV within a series), or if only the TLV contents should be displayed
  5896. * without a header (because this is not the first TLV within the series).
  5897. */
  5898. A_UINT32 print_header;
  5899. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  5900. /** number of data values included in the tot sum */
  5901. A_UINT32 cnt;
  5902. /** time in us */
  5903. A_UINT32 min;
  5904. /** time in us */
  5905. A_UINT32 max;
  5906. A_UINT32 last;
  5907. /** time in us */
  5908. A_UINT32 tot;
  5909. /** time in us */
  5910. A_UINT32 avg;
  5911. /** hist_intvl:
  5912. * Histogram interval, i.e. the latency range covered by each
  5913. * bin of the histogram, in microsecond units.
  5914. * hist[0] counts how many latencies were between 0 to hist_intvl
  5915. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  5916. * hist[2] counts how many latencies were more than 2*hist_intvl
  5917. */
  5918. A_UINT32 hist_intvl;
  5919. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  5920. /** max page faults in any 1 sampling window */
  5921. A_UINT32 page_fault_max;
  5922. /** summed over all sampling windows */
  5923. A_UINT32 page_fault_total;
  5924. /** ignored_latency_count:
  5925. * ignore some of profile latency to avoid avg skewing
  5926. */
  5927. A_UINT32 ignored_latency_count;
  5928. /** interrupts_max: max interrupts within any single sampling window */
  5929. A_UINT32 interrupts_max;
  5930. /** interrupts_hist: histogram of interrupt rate
  5931. * bin0 contains the number of sampling windows that had 0 interrupts,
  5932. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  5933. * bin2 contains the number of sampling windows that had > 4 interrupts
  5934. */
  5935. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  5936. } htt_latency_prof_stats_tlv;
  5937. typedef struct {
  5938. htt_tlv_hdr_t tlv_hdr;
  5939. /** duration:
  5940. * Time period over which counts were gathered, units = microseconds.
  5941. */
  5942. A_UINT32 duration;
  5943. A_UINT32 tx_msdu_cnt;
  5944. A_UINT32 tx_mpdu_cnt;
  5945. A_UINT32 tx_ppdu_cnt;
  5946. A_UINT32 rx_msdu_cnt;
  5947. A_UINT32 rx_mpdu_cnt;
  5948. } htt_latency_prof_ctx_tlv;
  5949. typedef struct {
  5950. htt_tlv_hdr_t tlv_hdr;
  5951. /** count of enabled profiles */
  5952. A_UINT32 prof_enable_cnt;
  5953. } htt_latency_prof_cnt_tlv;
  5954. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  5955. * TLV_TAGS:
  5956. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  5957. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  5958. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  5959. */
  5960. /* NOTE:
  5961. * This structure is for documentation, and cannot be safely used directly.
  5962. * Instead, use the constituent TLV structures to fill/parse.
  5963. */
  5964. typedef struct {
  5965. htt_latency_prof_stats_tlv latency_prof_stat;
  5966. htt_latency_prof_ctx_tlv latency_ctx_stat;
  5967. htt_latency_prof_cnt_tlv latency_cnt_stat;
  5968. } htt_soc_latency_stats_t;
  5969. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  5970. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  5971. #define HTT_RX_SQUARE_INDEX 6
  5972. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  5973. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  5974. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  5975. * TLV_TAGS:
  5976. * - HTT_STATS_RX_FSE_STATS_TAG
  5977. */
  5978. typedef struct {
  5979. htt_tlv_hdr_t tlv_hdr;
  5980. /**
  5981. * Number of times host requested for fse enable/disable
  5982. */
  5983. A_UINT32 fse_enable_cnt;
  5984. A_UINT32 fse_disable_cnt;
  5985. /**
  5986. * Number of times host requested for fse cache invalidation
  5987. * individual entries or full cache
  5988. */
  5989. A_UINT32 fse_cache_invalidate_entry_cnt;
  5990. A_UINT32 fse_full_cache_invalidate_cnt;
  5991. /**
  5992. * Cache hits count will increase if there is a matching flow in the cache
  5993. * There is no register for cache miss but the number of cache misses can
  5994. * be calculated as
  5995. * cache miss = (num_searches - cache_hits)
  5996. * Thus, there is no need to have a separate variable for cache misses.
  5997. * Num searches is flow search times done in the cache.
  5998. */
  5999. A_UINT32 fse_num_cache_hits_cnt;
  6000. A_UINT32 fse_num_searches_cnt;
  6001. /**
  6002. * Cache Occupancy holds 2 types of values: Peak and Current.
  6003. * 10 bins are used to keep track of peak occupancy.
  6004. * 8 of these bins represent ranges of values, while the first and last
  6005. * bins represent the extreme cases of the cache being completely empty
  6006. * or completely full.
  6007. * For the non-extreme bins, the number of cache occupancy values per
  6008. * bin is the maximum cache occupancy (128), divided by the number of
  6009. * non-extreme bins (8), so 128/8 = 16 values per bin.
  6010. * The range of values for each histogram bins is specified below:
  6011. * Bin0 = Counter increments when cache occupancy is empty
  6012. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  6013. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  6014. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  6015. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  6016. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  6017. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  6018. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  6019. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  6020. * Bin9 = Counter increments when cache occupancy is equal to 128
  6021. * The above histogram bin definitions apply to both the peak-occupancy
  6022. * histogram and the current-occupancy histogram.
  6023. *
  6024. * @fse_cache_occupancy_peak_cnt:
  6025. * Array records periodically PEAK cache occupancy values.
  6026. * Peak Occupancy will increment only if it is greater than current
  6027. * occupancy value.
  6028. *
  6029. * @fse_cache_occupancy_curr_cnt:
  6030. * Array records periodically current cache occupancy value.
  6031. * Current Cache occupancy always holds instant snapshot of
  6032. * current number of cache entries.
  6033. **/
  6034. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  6035. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  6036. /**
  6037. * Square stat is sum of squares of cache occupancy to better understand
  6038. * any variation/deviation within each cache set, over a given time-window.
  6039. *
  6040. * Square stat is calculated this way:
  6041. * Square = SUM(Squares of all Occupancy in a Set) / 8
  6042. * The cache has 16-way set associativity, so the occupancy of a
  6043. * set can vary from 0 to 16. There are 8 sets within the cache.
  6044. * Therefore, the minimum possible square value is 0, and the maximum
  6045. * possible square value is (8*16^2) / 8 = 256.
  6046. *
  6047. * 6 bins are used to keep track of square stats:
  6048. * Bin0 = increments when square of current cache occupancy is zero
  6049. * Bin1 = increments when square of current cache occupancy is within
  6050. * [1 to 50]
  6051. * Bin2 = increments when square of current cache occupancy is within
  6052. * [51 to 100]
  6053. * Bin3 = increments when square of current cache occupancy is within
  6054. * [101 to 200]
  6055. * Bin4 = increments when square of current cache occupancy is within
  6056. * [201 to 255]
  6057. * Bin5 = increments when square of current cache occupancy is 256
  6058. */
  6059. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  6060. /**
  6061. * Search stats has 2 types of values: Peak Pending and Number of
  6062. * Search Pending.
  6063. * GSE command ring for FSE can hold maximum of 5 Pending searches
  6064. * at any given time.
  6065. *
  6066. * 4 bins are used to keep track of search stats:
  6067. * Bin0 = Counter increments when there are NO pending searches
  6068. * (For peak, it will be number of pending searches greater
  6069. * than GSE command ring FIFO outstanding requests.
  6070. * For Search Pending, it will be number of pending search
  6071. * inside GSE command ring FIFO.)
  6072. * Bin1 = Counter increments when number of pending searches are within
  6073. * [1 to 2]
  6074. * Bin2 = Counter increments when number of pending searches are within
  6075. * [3 to 4]
  6076. * Bin3 = Counter increments when number of pending searches are
  6077. * greater/equal to [ >= 5]
  6078. */
  6079. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  6080. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  6081. } htt_rx_fse_stats_tlv;
  6082. /* NOTE:
  6083. * This structure is for documentation, and cannot be safely used directly.
  6084. * Instead, use the constituent TLV structures to fill/parse.
  6085. */
  6086. typedef struct {
  6087. htt_rx_fse_stats_tlv rx_fse_stats;
  6088. } htt_rx_fse_stats_t;
  6089. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  6090. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  6091. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  6092. typedef struct {
  6093. htt_tlv_hdr_t tlv_hdr;
  6094. /** SU TxBF TX MCS stats */
  6095. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6096. /** Implicit BF TX MCS stats */
  6097. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6098. /** Open loop TX MCS stats */
  6099. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6100. /** SU TxBF TX NSS stats */
  6101. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6102. /** Implicit BF TX NSS stats */
  6103. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6104. /** Open loop TX NSS stats */
  6105. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6106. /** SU TxBF TX BW stats */
  6107. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6108. /** Implicit BF TX BW stats */
  6109. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6110. /** Open loop TX BW stats */
  6111. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6112. /** Legacy and OFDM TX rate stats */
  6113. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  6114. /** SU TxBF TX BW stats */
  6115. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6116. /** Implicit BF TX BW stats */
  6117. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6118. /** Open loop TX BW stats */
  6119. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  6120. } htt_tx_pdev_txbf_rate_stats_tlv;
  6121. typedef enum {
  6122. HTT_STATS_RC_MODE_DLSU = 0,
  6123. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  6124. HTT_STATS_RC_MODE_DLOFDMA = 2,
  6125. HTT_STATS_RC_MODE_ULMUMIMO = 3,
  6126. } htt_stats_rc_mode;
  6127. typedef struct {
  6128. A_UINT32 ppdus_tried;
  6129. A_UINT32 ppdus_ack_failed;
  6130. A_UINT32 mpdus_tried;
  6131. A_UINT32 mpdus_failed;
  6132. } htt_tx_rate_stats_t;
  6133. typedef enum {
  6134. HTT_RC_MODE_SU_OL,
  6135. HTT_RC_MODE_SU_BF,
  6136. HTT_RC_MODE_MU1_INTF,
  6137. HTT_RC_MODE_MU2_INTF,
  6138. HTT_Rc_MODE_MU3_INTF,
  6139. HTT_RC_MODE_MU4_INTF,
  6140. HTT_RC_MODE_MU5_INTF,
  6141. HTT_RC_MODE_MU6_INTF,
  6142. HTT_RC_MODE_MU7_INTF,
  6143. HTT_RC_MODE_2D_COUNT,
  6144. } HTT_RC_MODE;
  6145. typedef enum {
  6146. HTT_STATS_RU_TYPE_INVALID = 0,
  6147. HTT_STATS_RU_TYPE_SINGLE_RU_ONLY = 1,
  6148. HTT_STATS_RU_TYPE_SINGLE_AND_MULTI_RU = 2,
  6149. } htt_stats_ru_type;
  6150. typedef struct {
  6151. htt_tlv_hdr_t tlv_hdr;
  6152. /** HTT_STATS_RC_MODE_XX */
  6153. A_UINT32 rc_mode;
  6154. A_UINT32 last_probed_mcs;
  6155. A_UINT32 last_probed_nss;
  6156. A_UINT32 last_probed_bw;
  6157. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  6158. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6159. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  6160. /** 320MHz extension for PER */
  6161. htt_tx_rate_stats_t per_bw320;
  6162. A_UINT32 probe_cnt_per_rcmode[HTT_RC_MODE_2D_COUNT];
  6163. htt_stats_ru_type ru_type; /* refer to htt_stats_ru_type */
  6164. htt_tx_rate_stats_t per_ru[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  6165. } htt_tx_rate_stats_per_tlv;
  6166. /* NOTE:
  6167. * This structure is for documentation, and cannot be safely used directly.
  6168. * Instead, use the constituent TLV structures to fill/parse.
  6169. */
  6170. typedef struct {
  6171. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  6172. } htt_pdev_txbf_rate_stats_t;
  6173. typedef struct {
  6174. htt_tx_rate_stats_per_tlv per_stats;
  6175. } htt_tx_pdev_per_stats_t;
  6176. typedef enum {
  6177. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  6178. HTT_ULTRIG_PSPOLL_TRIGGER,
  6179. HTT_ULTRIG_UAPSD_TRIGGER,
  6180. HTT_ULTRIG_11AX_TRIGGER,
  6181. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  6182. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  6183. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  6184. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  6185. typedef enum {
  6186. HTT_11AX_TRIGGER_BASIC_E = 0,
  6187. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  6188. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  6189. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  6190. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  6191. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  6192. HTT_11AX_TRIGGER_BQRP_E = 6,
  6193. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  6194. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  6195. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  6196. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  6197. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  6198. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  6199. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  6200. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  6201. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  6202. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  6203. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  6204. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  6205. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  6206. /* Actual resp type sent by STA for trigger
  6207. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  6208. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  6209. /* Counter for MCS 0-13 */
  6210. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  6211. /* Counters BW 20,40,80,160,320 */
  6212. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  6213. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  6214. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  6215. * TLV_TAGS:
  6216. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  6217. */
  6218. typedef struct {
  6219. htt_tlv_hdr_t tlv_hdr;
  6220. A_UINT32 pdev_id;
  6221. /**
  6222. * Trigger Type reported by HWSCH on RX reception
  6223. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  6224. */
  6225. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  6226. /**
  6227. * 11AX Trigger Type on RX reception
  6228. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  6229. */
  6230. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  6231. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  6232. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6233. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6234. /**
  6235. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  6236. * Super set of num_data_ppdu_responded_per_hwq,
  6237. * num_null_delimiters_responded_per_hwq
  6238. */
  6239. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  6240. /**
  6241. * Time interval between current time ms and last successful trigger RX
  6242. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  6243. */
  6244. A_UINT32 last_trig_rx_time_delta_ms;
  6245. /**
  6246. * Rate Statistics for UL OFDMA
  6247. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  6248. */
  6249. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6250. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6251. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6252. A_UINT32 ul_ofdma_tx_ldpc;
  6253. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6254. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  6255. A_UINT32 trig_based_ppdu_tx;
  6256. A_UINT32 rbo_based_ppdu_tx;
  6257. /** Switch MU EDCA to SU EDCA Count */
  6258. A_UINT32 mu_edca_to_su_edca_switch_count;
  6259. /** Num MU EDCA applied Count */
  6260. A_UINT32 num_mu_edca_param_apply_count;
  6261. /**
  6262. * Current MU EDCA Parameters for WMM ACs
  6263. * Mode - 0 - SU EDCA, 1- MU EDCA
  6264. */
  6265. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  6266. /** Contention Window minimum. Range: 1 - 10 */
  6267. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  6268. /** Contention Window maximum. Range: 1 - 10 */
  6269. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  6270. /** AIFS value - 0 -255 */
  6271. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  6272. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6273. } htt_sta_ul_ofdma_stats_tlv;
  6274. /* NOTE:
  6275. * This structure is for documentation, and cannot be safely used directly.
  6276. * Instead, use the constituent TLV structures to fill/parse.
  6277. */
  6278. typedef struct {
  6279. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  6280. } htt_sta_11ax_ul_stats_t;
  6281. typedef struct {
  6282. htt_tlv_hdr_t tlv_hdr;
  6283. /** No of Fine Timing Measurement frames transmitted successfully */
  6284. A_UINT32 tx_ftm_suc;
  6285. /**
  6286. * No of Fine Timing Measurement frames transmitted successfully
  6287. * after retry
  6288. */
  6289. A_UINT32 tx_ftm_suc_retry;
  6290. /** No of Fine Timing Measurement frames not transmitted successfully */
  6291. A_UINT32 tx_ftm_fail;
  6292. /**
  6293. * No of Fine Timing Measurement Request frames received,
  6294. * including initial, non-initial, and duplicates
  6295. */
  6296. A_UINT32 rx_ftmr_cnt;
  6297. /**
  6298. * No of duplicate Fine Timing Measurement Request frames received,
  6299. * including both initial and non-initial
  6300. */
  6301. A_UINT32 rx_ftmr_dup_cnt;
  6302. /** No of initial Fine Timing Measurement Request frames received */
  6303. A_UINT32 rx_iftmr_cnt;
  6304. /**
  6305. * No of duplicate initial Fine Timing Measurement Request frames received
  6306. */
  6307. A_UINT32 rx_iftmr_dup_cnt;
  6308. /** No of responder sessions rejected when initiator was active */
  6309. A_UINT32 initiator_active_responder_rejected_cnt;
  6310. /** Responder terminate count */
  6311. A_UINT32 responder_terminate_cnt;
  6312. A_UINT32 vdev_id;
  6313. } htt_vdev_rtt_resp_stats_tlv;
  6314. typedef struct {
  6315. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  6316. } htt_vdev_rtt_resp_stats_t;
  6317. typedef struct {
  6318. htt_tlv_hdr_t tlv_hdr;
  6319. A_UINT32 vdev_id;
  6320. /**
  6321. * No of Fine Timing Measurement request frames transmitted successfully
  6322. */
  6323. A_UINT32 tx_ftmr_cnt;
  6324. /**
  6325. * No of Fine Timing Measurement request frames not transmitted successfully
  6326. */
  6327. A_UINT32 tx_ftmr_fail;
  6328. /**
  6329. * No of Fine Timing Measurement request frames transmitted successfully
  6330. * after retry
  6331. */
  6332. A_UINT32 tx_ftmr_suc_retry;
  6333. /**
  6334. * No of Fine Timing Measurement frames received, including initial,
  6335. * non-initial, and duplicates
  6336. */
  6337. A_UINT32 rx_ftm_cnt;
  6338. /** Initiator Terminate count */
  6339. A_UINT32 initiator_terminate_cnt;
  6340. /** Debug count to check the Measurement request from host */
  6341. A_UINT32 tx_meas_req_count;
  6342. } htt_vdev_rtt_init_stats_tlv;
  6343. typedef struct {
  6344. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  6345. } htt_vdev_rtt_init_stats_t;
  6346. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  6347. * TLV_TAGS:
  6348. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  6349. */
  6350. /* NOTE:
  6351. * This structure is for documentation, and cannot be safely used directly.
  6352. * Instead, use the constituent TLV structures to fill/parse.
  6353. */
  6354. typedef struct {
  6355. htt_tlv_hdr_t tlv_hdr;
  6356. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  6357. A_UINT32 pktlog_lite_drop_cnt;
  6358. /** No of pktlog payloads that were dropped in TQM path */
  6359. A_UINT32 pktlog_tqm_drop_cnt;
  6360. /** No of pktlog ppdu stats payloads that were dropped */
  6361. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  6362. /** No of pktlog ppdu ctrl payloads that were dropped */
  6363. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  6364. /** No of pktlog sw events payloads that were dropped */
  6365. A_UINT32 pktlog_sw_events_drop_cnt;
  6366. } htt_pktlog_and_htt_ring_stats_tlv;
  6367. #define HTT_DLPAGER_STATS_MAX_HIST 10
  6368. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  6369. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  6370. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  6371. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  6372. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  6373. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  6374. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  6375. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  6376. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  6377. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  6378. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  6379. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  6380. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  6381. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  6382. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  6383. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6384. do { \
  6385. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  6386. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  6387. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  6388. } while (0)
  6389. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  6390. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  6391. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  6392. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6393. do { \
  6394. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  6395. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  6396. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  6397. } while (0)
  6398. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  6399. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  6400. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  6401. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  6402. do { \
  6403. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  6404. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  6405. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  6406. } while (0)
  6407. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  6408. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  6409. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  6410. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  6411. do { \
  6412. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  6413. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  6414. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  6415. } while (0)
  6416. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  6417. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  6418. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  6419. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  6420. do { \
  6421. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  6422. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  6423. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  6424. } while (0)
  6425. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  6426. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  6427. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  6428. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  6429. do { \
  6430. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  6431. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  6432. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  6433. } while (0)
  6434. enum {
  6435. HTT_STATS_PAGE_LOCKED = 0,
  6436. HTT_STATS_PAGE_UNLOCKED = 1,
  6437. HTT_STATS_NUM_PAGE_LOCK_STATES
  6438. };
  6439. /* dlPagerStats structure
  6440. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  6441. typedef struct{
  6442. /** msg_dword_1 bitfields:
  6443. * async_lock : 8,
  6444. * sync_lock : 8,
  6445. * reserved : 16;
  6446. */
  6447. A_UINT32 msg_dword_1;
  6448. /** mst_dword_2 bitfields:
  6449. * total_locked_pages : 16,
  6450. * total_free_pages : 16;
  6451. */
  6452. A_UINT32 msg_dword_2;
  6453. /** msg_dword_3 bitfields:
  6454. * last_locked_page_idx : 16,
  6455. * last_unlocked_page_idx : 16;
  6456. */
  6457. A_UINT32 msg_dword_3;
  6458. struct {
  6459. A_UINT32 page_num;
  6460. A_UINT32 num_of_pages;
  6461. /** timestamp is in microsecond units, from SoC timer clock */
  6462. A_UINT32 timestamp_lsbs;
  6463. A_UINT32 timestamp_msbs;
  6464. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  6465. } htt_dl_pager_stats_tlv;
  6466. /* NOTE:
  6467. * This structure is for documentation, and cannot be safely used directly.
  6468. * Instead, use the constituent TLV structures to fill/parse.
  6469. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  6470. * TLV_TAGS:
  6471. * - HTT_STATS_DLPAGER_STATS_TAG
  6472. */
  6473. typedef struct {
  6474. htt_tlv_hdr_t tlv_hdr;
  6475. htt_dl_pager_stats_tlv dl_pager_stats;
  6476. } htt_dlpager_stats_t;
  6477. /*======= PHY STATS ====================*/
  6478. /*
  6479. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  6480. * TLV_TAGS:
  6481. * - HTT_STATS_PHY_COUNTERS_TAG
  6482. * - HTT_STATS_PHY_STATS_TAG
  6483. */
  6484. #define HTT_MAX_RX_PKT_CNT 8
  6485. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  6486. #define HTT_MAX_PER_BLK_ERR_CNT 20
  6487. #define HTT_MAX_RX_OTA_ERR_CNT 14
  6488. typedef enum {
  6489. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  6490. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  6491. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  6492. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  6493. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  6494. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  6495. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  6496. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  6497. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  6498. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  6499. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  6500. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  6501. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  6502. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  6503. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  6504. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  6505. } HTT_STATS_CHANNEL_FLAGS;
  6506. typedef enum {
  6507. HTT_STATS_RF_MODE_MIN = 0,
  6508. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  6509. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  6510. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  6511. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  6512. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  6513. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  6514. HTT_STATS_RF_MODE_INVALID = 0xff,
  6515. } HTT_STATS_RF_MODE;
  6516. typedef enum {
  6517. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  6518. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Trigered due to error */
  6519. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  6520. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  6521. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  6522. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Trigered due to band change */
  6523. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Trigered due to calibrations */
  6524. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  6525. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Trigered due to channel width change */
  6526. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Trigered due to warm reset we want to just restore calibrations */
  6527. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Trigered due to cold reset we want to just restore calibrations */
  6528. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Trigered due to phy warm reset we want to just restore calibrations */
  6529. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Trigered due to SSR Restart */
  6530. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  6531. /* 0x00004000, 0x00008000 reserved */
  6532. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  6533. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  6534. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  6535. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  6536. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Trigered due to phy warm reset we want to just restore calibrations */
  6537. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  6538. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset trigered due to NOC Address/Slave error originating at LMAC */
  6539. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  6540. } HTT_STATS_RESET_CAUSE;
  6541. typedef enum {
  6542. HTT_CHANNEL_RATE_FULL,
  6543. HTT_CHANNEL_RATE_HALF,
  6544. HTT_CHANNEL_RATE_QUARTER,
  6545. HTT_CHANNEL_RATE_COUNT
  6546. } HTT_CHANNEL_RATE;
  6547. typedef enum {
  6548. HTT_PHY_BW_IDX_20MHz = 0,
  6549. HTT_PHY_BW_IDX_40MHz = 1,
  6550. HTT_PHY_BW_IDX_80MHz = 2,
  6551. HTT_PHY_BW_IDX_80Plus80 = 3,
  6552. HTT_PHY_BW_IDX_160MHz = 4,
  6553. HTT_PHY_BW_IDX_10MHz = 5,
  6554. HTT_PHY_BW_IDX_5MHz = 6,
  6555. HTT_PHY_BW_IDX_165MHz = 7,
  6556. } HTT_PHY_BW_IDX;
  6557. typedef enum {
  6558. HTT_WHAL_CONFIG_NONE = 0x00000000,
  6559. HTT_WHAL_CONFIG_NF_WAR = 0x00000001,
  6560. HTT_WHAL_CONFIG_CAL_WAR = 0x00000002,
  6561. HTT_WHAL_CONFIG_DO_NF_CAL = 0x00000004,
  6562. HTT_WHAL_CONFIG_SET_WAIT_FOR_NF_CAL = 0x00000008,
  6563. HTT_WHAL_CONFIG_FORCED_TX_PWR = 0x00000010,
  6564. HTT_WHAL_CONFIG_FORCED_GAIN_IDX = 0x00000020,
  6565. HTT_WHAL_CONFIG_FORCED_PER_CHAIN = 0x00000040,
  6566. } HTT_WHAL_CONFIG;
  6567. typedef struct {
  6568. htt_tlv_hdr_t tlv_hdr;
  6569. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  6570. A_UINT32 rx_ofdma_timing_err_cnt;
  6571. /** rx_cck_fail_cnt:
  6572. * number of cck error counts due to rx reception failure because of
  6573. * timing error in cck
  6574. */
  6575. A_UINT32 rx_cck_fail_cnt;
  6576. /** number of times tx abort initiated by mac */
  6577. A_UINT32 mactx_abort_cnt;
  6578. /** number of times rx abort initiated by mac */
  6579. A_UINT32 macrx_abort_cnt;
  6580. /** number of times tx abort initiated by phy */
  6581. A_UINT32 phytx_abort_cnt;
  6582. /** number of times rx abort initiated by phy */
  6583. A_UINT32 phyrx_abort_cnt;
  6584. /** number of rx defered count initiated by phy */
  6585. A_UINT32 phyrx_defer_abort_cnt;
  6586. /** number of sizing events generated at LSTF */
  6587. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  6588. /** number of sizing events generated at non-legacy LTF */
  6589. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  6590. /** rx_pkt_cnt -
  6591. * Received EOP (end-of-packet) count per packet type;
  6592. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6593. * [6-7]=RSVD
  6594. */
  6595. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  6596. /** rx_pkt_crc_pass_cnt -
  6597. * Received EOP (end-of-packet) count per packet type;
  6598. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6599. * [6-7]=RSVD
  6600. */
  6601. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  6602. /** per_blk_err_cnt -
  6603. * Error count per error source;
  6604. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  6605. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  6606. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  6607. * [13-19]=RSVD
  6608. */
  6609. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  6610. /** rx_ota_err_cnt -
  6611. * RXTD OTA (over-the-air) error count per error reason;
  6612. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  6613. * [3] = cck fail; [4] = power surge; [5] = power drop;
  6614. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  6615. * [8] = coarse timing timeout error
  6616. * [9-13]=RSVD
  6617. */
  6618. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  6619. } htt_phy_counters_tlv;
  6620. typedef struct {
  6621. htt_tlv_hdr_t tlv_hdr;
  6622. /** per chain hw noise floor values in dBm */
  6623. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  6624. /** number of false radars detected */
  6625. A_UINT32 false_radar_cnt;
  6626. /** number of channel switches happened due to radar detection */
  6627. A_UINT32 radar_cs_cnt;
  6628. /** ani_level -
  6629. * ANI level (noise interference) corresponds to the channel
  6630. * the desense levels range from -5 to 15 in dB units,
  6631. * higher values indicating more noise interference.
  6632. */
  6633. A_INT32 ani_level;
  6634. /** running time in minutes since FW boot */
  6635. A_UINT32 fw_run_time;
  6636. /** per chain runtime noise floor values in dBm */
  6637. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  6638. } htt_phy_stats_tlv;
  6639. typedef struct {
  6640. htt_tlv_hdr_t tlv_hdr;
  6641. /** current pdev_id */
  6642. A_UINT32 pdev_id;
  6643. /** current channel information */
  6644. A_UINT32 chan_mhz;
  6645. /** center_freq1, center_freq2 in mhz */
  6646. A_UINT32 chan_band_center_freq1;
  6647. A_UINT32 chan_band_center_freq2;
  6648. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  6649. A_UINT32 chan_phy_mode;
  6650. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  6651. A_UINT32 chan_flags;
  6652. /** channel Num updated to virtual phybase */
  6653. A_UINT32 chan_num;
  6654. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  6655. A_UINT32 reset_cause;
  6656. /** Cause for the previous phy reset */
  6657. A_UINT32 prev_reset_cause;
  6658. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  6659. A_UINT32 phy_warm_reset_src;
  6660. /** rxGain Table selection mode - register settings
  6661. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  6662. */
  6663. A_UINT32 rx_gain_tbl_mode;
  6664. /** current xbar value - perchain analog to digital idx mapping */
  6665. A_UINT32 xbar_val;
  6666. /** Flag to indicate forced calibration */
  6667. A_UINT32 force_calibration;
  6668. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  6669. A_UINT32 phyrf_mode;
  6670. /* PDL phyInput stats */
  6671. /** homechannel flag
  6672. * 1- Homechan, 0 - scan channel
  6673. */
  6674. A_UINT32 phy_homechan;
  6675. /** Tx and Rx chainmask */
  6676. A_UINT32 phy_tx_ch_mask;
  6677. A_UINT32 phy_rx_ch_mask;
  6678. /** INI masks - to decide the INI registers to be loaded on a reset */
  6679. A_UINT32 phybb_ini_mask;
  6680. A_UINT32 phyrf_ini_mask;
  6681. /** DFS,ADFS/Spectral scan enable masks */
  6682. A_UINT32 phy_dfs_en_mask;
  6683. A_UINT32 phy_sscan_en_mask;
  6684. A_UINT32 phy_synth_sel_mask;
  6685. A_UINT32 phy_adfs_freq;
  6686. /** CCK FIR settings
  6687. * register settings - filter coefficients for Iqs conversion
  6688. * [31:24] = FIR_COEFF_3_0
  6689. * [23:16] = FIR_COEFF_2_0
  6690. * [15:8] = FIR_COEFF_1_0
  6691. * [7:0] = FIR_COEFF_0_0
  6692. */
  6693. A_UINT32 cck_fir_settings;
  6694. /** dynamic primary channel index
  6695. * primary 20MHz channel index on the current channel BW
  6696. */
  6697. A_UINT32 phy_dyn_pri_chan;
  6698. /**
  6699. * Current CCA detection threshold
  6700. * dB above noisefloor req for CCA
  6701. * Register settings for all subbands
  6702. */
  6703. A_UINT32 cca_thresh;
  6704. /**
  6705. * status for dynamic CCA adjustment
  6706. * 0-disabled, 1-enabled
  6707. */
  6708. A_UINT32 dyn_cca_status;
  6709. /** RXDEAF Register value
  6710. * rxdesense_thresh_sw - VREG Register
  6711. * rxdesense_thresh_hw - PHY Register
  6712. */
  6713. A_UINT32 rxdesense_thresh_sw;
  6714. A_UINT32 rxdesense_thresh_hw;
  6715. /** Current PHY Bandwidth -
  6716. * values are specified by the HTT_PHY_BW_IDX enum type
  6717. */
  6718. A_UINT32 phy_bw_code;
  6719. /** Current channel operating rate -
  6720. * values are specified by the HTT_CHANNEL_RATE enum type
  6721. */
  6722. A_UINT32 phy_rate_mode;
  6723. /** current channel operating band
  6724. * 0 - 5G; 1 - 2G; 2 -6G
  6725. */
  6726. A_UINT32 phy_band_code;
  6727. /** microcode processor virtual phy base address -
  6728. * provided only for debug
  6729. */
  6730. A_UINT32 phy_vreg_base;
  6731. /** microcode processor virtual phy base ext address -
  6732. * provided only for debug
  6733. */
  6734. A_UINT32 phy_vreg_base_ext;
  6735. /** HW LUT table configuration for home/scan channel -
  6736. * provided only for debug
  6737. */
  6738. A_UINT32 cur_table_index;
  6739. /** SW configuration flag for PHY reset and Calibrations -
  6740. * values are specified by the HTT_WHAL_CONFIG enum type
  6741. */
  6742. A_UINT32 whal_config_flag;
  6743. } htt_phy_reset_stats_tlv;
  6744. typedef struct {
  6745. htt_tlv_hdr_t tlv_hdr;
  6746. /** current pdev_id */
  6747. A_UINT32 pdev_id;
  6748. /** ucode PHYOFF pass/failure count */
  6749. A_UINT32 cf_active_low_fail_cnt;
  6750. A_UINT32 cf_active_low_pass_cnt;
  6751. /** PHYOFF count attempted through ucode VREG */
  6752. A_UINT32 phy_off_through_vreg_cnt;
  6753. /** Force calibration count */
  6754. A_UINT32 force_calibration_cnt;
  6755. /** phyoff count during rfmode switch */
  6756. A_UINT32 rf_mode_switch_phy_off_cnt;
  6757. /** Temperature based recalibration count */
  6758. A_UINT32 temperature_recal_cnt;
  6759. } htt_phy_reset_counters_tlv;
  6760. /* Considering 320 MHz maximum 16 power levels */
  6761. #define HTT_MAX_CH_PWR_INFO_SIZE 16
  6762. typedef struct {
  6763. htt_tlv_hdr_t tlv_hdr;
  6764. /** current pdev_id */
  6765. A_UINT32 pdev_id;
  6766. /** Tranmsit power control scaling related configurations */
  6767. A_UINT32 tx_power_scale;
  6768. A_UINT32 tx_power_scale_db;
  6769. /** Minimum negative tx power supported by the target */
  6770. A_INT32 min_negative_tx_power;
  6771. /** current configured CTL domain */
  6772. A_UINT32 reg_ctl_domain;
  6773. /** Regulatory power information for the current channel */
  6774. A_INT32 max_reg_allowed_power[HTT_STATS_MAX_CHAINS];
  6775. A_INT32 max_reg_allowed_power_6g[HTT_STATS_MAX_CHAINS];
  6776. /** channel max regulatory power in 0.5dB */
  6777. A_UINT32 twice_max_rd_power;
  6778. /** current channel and home channel's maximum possible tx power */
  6779. A_INT32 max_tx_power;
  6780. A_INT32 home_max_tx_power;
  6781. /** channel's Power Spectral Density */
  6782. A_UINT32 psd_power;
  6783. /** channel's EIRP power */
  6784. A_UINT32 eirp_power;
  6785. /** 6G channel power mode
  6786. * 0-LPI, 1-SP, 2-VLPI and 3-SP_CLIENT power mode
  6787. */
  6788. A_UINT32 power_type_6ghz;
  6789. /** sub-band channels and corresponding Tx-power */
  6790. A_UINT32 sub_band_cfreq[HTT_MAX_CH_PWR_INFO_SIZE];
  6791. A_UINT32 sub_band_txpower[HTT_MAX_CH_PWR_INFO_SIZE];
  6792. } htt_phy_tpc_stats_tlv;
  6793. /* NOTE:
  6794. * This structure is for documentation, and cannot be safely used directly.
  6795. * Instead, use the constituent TLV structures to fill/parse.
  6796. */
  6797. typedef struct {
  6798. htt_phy_counters_tlv phy_counters;
  6799. htt_phy_stats_tlv phy_stats;
  6800. htt_phy_reset_counters_tlv phy_reset_counters;
  6801. htt_phy_reset_stats_tlv phy_reset_stats;
  6802. htt_phy_tpc_stats_tlv phy_tpc_stats;
  6803. } htt_phy_counters_and_phy_stats_t;
  6804. /* NOTE:
  6805. * This structure is for documentation, and cannot be safely used directly.
  6806. * Instead, use the constituent TLV structures to fill/parse.
  6807. */
  6808. typedef struct {
  6809. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  6810. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  6811. } htt_vdevs_txrx_stats_t;
  6812. typedef struct {
  6813. A_UINT32
  6814. success: 16,
  6815. fail: 16;
  6816. } htt_stats_strm_gen_mpdus_cntr_t;
  6817. typedef struct {
  6818. /* MSDU queue identification */
  6819. A_UINT32
  6820. peer_id: 16,
  6821. tid: 4, /* only TIDs 0-7 actually expected to be used */
  6822. htt_qtype: 4, /* refer to HTT_MSDUQ_INDEX */
  6823. reserved: 8;
  6824. } htt_stats_strm_msdu_queue_id;
  6825. typedef struct {
  6826. htt_tlv_hdr_t tlv_hdr;
  6827. htt_stats_strm_msdu_queue_id queue_id;
  6828. htt_stats_strm_gen_mpdus_cntr_t svc_interval;
  6829. htt_stats_strm_gen_mpdus_cntr_t burst_size;
  6830. } htt_stats_strm_gen_mpdus_tlv_t;
  6831. typedef struct {
  6832. htt_tlv_hdr_t tlv_hdr;
  6833. htt_stats_strm_msdu_queue_id queue_id;
  6834. struct {
  6835. A_UINT32
  6836. timestamp_prior_ms: 16,
  6837. timestamp_now_ms: 16;
  6838. A_UINT32
  6839. interval_spec_ms: 16,
  6840. margin_ms: 16;
  6841. } svc_interval;
  6842. struct {
  6843. A_UINT32
  6844. /* consumed_bytes_orig:
  6845. * Raw count (actually estimate) of how many bytes were removed
  6846. * from the MSDU queue by the GEN_MPDUS operation.
  6847. */
  6848. consumed_bytes_orig: 16,
  6849. /* consumed_bytes_final:
  6850. * Adjusted count of removed bytes that incorporates normalizing
  6851. * by the actual service interval compared to the expected
  6852. * service interval.
  6853. * This allows the burst size computation to be independent of
  6854. * whether the target is doing GEN_MPDUS at only the service
  6855. * interval, or substantially more often than the service
  6856. * interval.
  6857. * consumed_bytes_final = consumed_bytes_orig /
  6858. * (svc_interval / ref_svc_interval)
  6859. */
  6860. consumed_bytes_final: 16;
  6861. A_UINT32
  6862. remaining_bytes: 16,
  6863. reserved: 16;
  6864. A_UINT32
  6865. burst_size_spec: 16,
  6866. margin_bytes: 16;
  6867. } burst_size;
  6868. } htt_stats_strm_gen_mpdus_details_tlv_t;
  6869. typedef struct {
  6870. htt_tlv_hdr_t tlv_hdr;
  6871. A_UINT32 reset_count;
  6872. /** lower portion (bits 31:0) of reset time, in milliseconds */
  6873. A_UINT32 reset_time_lo_ms;
  6874. /** upper portion (bits 63:32) of reset time, in milliseconds */
  6875. A_UINT32 reset_time_hi_ms;
  6876. /** lower portion (bits 31:0) of disengage time, in milliseconds */
  6877. A_UINT32 disengage_time_lo_ms;
  6878. /** upper portion (bits 63:32) of disengage time, in milliseconds */
  6879. A_UINT32 disengage_time_hi_ms;
  6880. /** lower portion (bits 31:0) of engage time, in milliseconds */
  6881. A_UINT32 engage_time_lo_ms;
  6882. /** upper portion (bits 63:32) of engage time, in milliseconds */
  6883. A_UINT32 engage_time_hi_ms;
  6884. A_UINT32 disengage_count;
  6885. A_UINT32 engage_count;
  6886. A_UINT32 drain_dest_ring_mask;
  6887. } htt_dmac_reset_stats_tlv;
  6888. /* Support up to 640 MHz mode for future expansion */
  6889. #define HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT 32
  6890. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_M 0x000000ff
  6891. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_S 0
  6892. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_GET(_var) \
  6893. (((_var) & HTT_PDEV_PUNCTURE_STATS_MAC_ID_M) >> \
  6894. HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)
  6895. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_SET(_var, _val) \
  6896. do { \
  6897. HTT_CHECK_SET_VAL(HTT_PDEV_PUNCTURE_STATS_MAC_ID, _val); \
  6898. ((_var) |= ((_val) << HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)); \
  6899. } while (0)
  6900. /*
  6901. * TLV used to provide puncturing related stats for TX/RX and each PPDU type.
  6902. */
  6903. typedef struct {
  6904. htt_tlv_hdr_t tlv_hdr;
  6905. /**
  6906. * BIT [ 7 : 0] :- mac_id
  6907. * BIT [31 : 8] :- reserved
  6908. */
  6909. union {
  6910. struct {
  6911. A_UINT32 mac_id: 8,
  6912. reserved: 24;
  6913. };
  6914. A_UINT32 mac_id__word;
  6915. };
  6916. /*
  6917. * Stats direction (TX/RX). Enum value from HTT_STATS_DIRECTION.
  6918. */
  6919. A_UINT32 direction;
  6920. /*
  6921. * Preamble type. Enum value from HTT_STATS_PREAM_TYPE.
  6922. *
  6923. * Note that for although OFDM rates don't technically support
  6924. * "puncturing", this TLV can be used to indicate the 20 MHz sub-bands
  6925. * utilized for OFDM legacy duplicate packets, which are also used during
  6926. * puncturing sequences.
  6927. */
  6928. A_UINT32 preamble;
  6929. /*
  6930. * Stats PPDU type. Enum value from HTT_STATS_PPDU_TYPE.
  6931. */
  6932. A_UINT32 ppdu_type;
  6933. /*
  6934. * Indicates the number of valid elements in the
  6935. * "num_subbands_used_cnt" array, and must be <=
  6936. * HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT.
  6937. *
  6938. * Also indicates how many bits in the last_used_pattern_mask may be
  6939. * non-zero.
  6940. */
  6941. A_UINT32 subband_count;
  6942. /*
  6943. * The last used transmit 20 MHz subband mask. Bit 0 represents the lowest
  6944. * 20 MHz subband mask, bit 1 the second lowest, and so on.
  6945. *
  6946. * All 32 bits are valid and will be used for expansion to higher BW modes.
  6947. */
  6948. A_UINT32 last_used_pattern_mask;
  6949. /*
  6950. * Number of array elements with valid values is equal to "subband_count".
  6951. * If subband_count is < HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT, the
  6952. * remaining elements will be implicitly set to 0x0.
  6953. *
  6954. * The array index is the number of 20 MHz subbands utilized during TX/RX,
  6955. * and the counter value at that index is the number of times that subband
  6956. * count was used.
  6957. *
  6958. * The count is incremented once for each OTA PPDU transmitted / received.
  6959. */
  6960. A_UINT32 num_subbands_used_cnt[HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT];
  6961. } htt_pdev_puncture_stats_tlv;
  6962. enum {
  6963. HTT_STATS_CAL_PROF_COLD_BOOT = 0,
  6964. HTT_STATS_CAL_PROF_FULL_CHAN_SWITCH = 1,
  6965. HTT_STATS_CAL_PROF_SCAN_CHAN_SWITCH = 2,
  6966. HTT_STATS_CAL_PROF_DPD_SPLIT_CAL = 3,
  6967. HTT_STATS_MAX_PROF_CAL = 4,
  6968. };
  6969. #define HTT_STATS_MAX_CAL_IDX_CNT 8
  6970. typedef struct {
  6971. htt_tlv_hdr_t tlv_hdr;
  6972. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  6973. /** To verify whether prof cal is enabled or not */
  6974. A_UINT32 enable;
  6975. /** current pdev_id */
  6976. A_UINT32 pdev_id;
  6977. /** The cnt is incremented when each time the calindex takes place */
  6978. A_UINT32 cnt[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  6979. /** Minimum time taken to complete the calibration - in us */
  6980. A_UINT32 min[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  6981. /** Maximum time taken to complete the calibration -in us */
  6982. A_UINT32 max[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  6983. /** Time taken by the cal for its final time execution - in us */
  6984. A_UINT32 last[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  6985. /** Total time taken - in us */
  6986. A_UINT32 tot[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  6987. /** hist_intvl - by default will be set to 2000 us */
  6988. A_UINT32 hist_intvl[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  6989. /**
  6990. * If last is less than hist_intvl, then hist[0]++,
  6991. * If last is less than hist_intvl << 1, then hist[1]++,
  6992. * otherwise hist[2]++.
  6993. */
  6994. A_UINT32 hist[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT][HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  6995. /** Pf_last will log the current no of page faults */
  6996. A_UINT32 pf_last[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  6997. /** Sum of all page faults happened */
  6998. A_UINT32 pf_tot[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  6999. /** If pf_last > pf_max then pf_max = pf_last */
  7000. A_UINT32 pf_max[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7001. /**
  7002. * For each cal profile, only certain no of cal indices were invoked,
  7003. * this member will store what all the indices got invoked per each
  7004. * cal profile
  7005. */
  7006. A_UINT32 enabledCalIdx[HTT_STATS_MAX_PROF_CAL][HTT_STATS_MAX_CAL_IDX_CNT];
  7007. /** No of indices invoked per each cal profile */
  7008. A_UINT32 CalCnt[HTT_STATS_MAX_PROF_CAL];
  7009. } htt_latency_prof_cal_stats_tlv;
  7010. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M 0x0000003F
  7011. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S 0
  7012. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M 0x00000FC0
  7013. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S 6
  7014. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M 0x0FFFF000
  7015. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S 12
  7016. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_GET(_var) \
  7017. (((_var) & HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M) >> \
  7018. HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)
  7019. #define HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_SET(_var, _val) \
  7020. do { \
  7021. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD, _val); \
  7022. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_M)); \
  7023. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_PEER_ASSOC_IPC_RECVD_S)); \
  7024. } while (0)
  7025. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_GET(_var) \
  7026. (((_var) & HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M) >> \
  7027. HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)
  7028. #define HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_SET(_var, _val) \
  7029. do { \
  7030. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD, _val); \
  7031. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_M)); \
  7032. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_SCHED_PEER_DELETE_RECVD_S)); \
  7033. } while (0)
  7034. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_GET(_var) \
  7035. (((_var) & HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M) >> \
  7036. HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)
  7037. #define HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_SET(_var, _val) \
  7038. do { \
  7039. HTT_CHECK_SET_VAL(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX, _val); \
  7040. ((_var) &= ~(HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_M)); \
  7041. ((_var) |= ((_val) << HTT_ML_PEER_EXT_DETAILS_MLD_AST_INDEX_S)); \
  7042. } while (0)
  7043. typedef struct {
  7044. htt_tlv_hdr_t tlv_hdr;
  7045. union {
  7046. struct {
  7047. A_UINT32 peer_assoc_ipc_recvd : 6,
  7048. sched_peer_delete_recvd : 6,
  7049. mld_ast_index : 16,
  7050. reserved : 4;
  7051. };
  7052. A_UINT32 msg_dword_1;
  7053. };
  7054. } htt_ml_peer_ext_details_tlv;
  7055. #define HTT_ML_LINK_INFO_VALID_M 0x00000001
  7056. #define HTT_ML_LINK_INFO_VALID_S 0
  7057. #define HTT_ML_LINK_INFO_ACTIVE_M 0x00000002
  7058. #define HTT_ML_LINK_INFO_ACTIVE_S 1
  7059. #define HTT_ML_LINK_INFO_PRIMARY_M 0x00000004
  7060. #define HTT_ML_LINK_INFO_PRIMARY_S 2
  7061. #define HTT_ML_LINK_INFO_ASSOC_LINK_M 0x00000008
  7062. #define HTT_ML_LINK_INFO_ASSOC_LINK_S 3
  7063. #define HTT_ML_LINK_INFO_CHIP_ID_M 0x00000070
  7064. #define HTT_ML_LINK_INFO_CHIP_ID_S 4
  7065. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_M 0x00007F80
  7066. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_S 7
  7067. #define HTT_ML_LINK_INFO_HW_LINK_ID_M 0x00038000
  7068. #define HTT_ML_LINK_INFO_HW_LINK_ID_S 15
  7069. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M 0x000C0000
  7070. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S 18
  7071. #define HTT_ML_LINK_INFO_MASTER_LINK_M 0x00100000
  7072. #define HTT_ML_LINK_INFO_MASTER_LINK_S 20
  7073. #define HTT_ML_LINK_INFO_ANCHOR_LINK_M 0x00200000
  7074. #define HTT_ML_LINK_INFO_ANCHOR_LINK_S 21
  7075. #define HTT_ML_LINK_INFO_INITIALIZED_M 0x00400000
  7076. #define HTT_ML_LINK_INFO_INITIALIZED_S 22
  7077. #define HTT_ML_LINK_INFO_SW_PEER_ID_M 0x0000ffff
  7078. #define HTT_ML_LINK_INFO_SW_PEER_ID_S 0
  7079. #define HTT_ML_LINK_INFO_VDEV_ID_M 0x00ff0000
  7080. #define HTT_ML_LINK_INFO_VDEV_ID_S 16
  7081. #define HTT_ML_LINK_INFO_VALID_GET(_var) \
  7082. (((_var) & HTT_ML_LINK_INFO_VALID_M) >> \
  7083. HTT_ML_LINK_INFO_VALID_S)
  7084. #define HTT_ML_LINK_INFO_VALID_SET(_var, _val) \
  7085. do { \
  7086. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VALID, _val); \
  7087. ((_var) &= ~(HTT_ML_LINK_INFO_VALID_M)); \
  7088. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VALID_S)); \
  7089. } while (0)
  7090. #define HTT_ML_LINK_INFO_ACTIVE_GET(_var) \
  7091. (((_var) & HTT_ML_LINK_INFO_ACTIVE_M) >> \
  7092. HTT_ML_LINK_INFO_ACTIVE_S)
  7093. #define HTT_ML_LINK_INFO_ACTIVE_SET(_var, _val) \
  7094. do { \
  7095. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ACTIVE, _val); \
  7096. ((_var) &= ~(HTT_ML_LINK_INFO_ACTIVE_M)); \
  7097. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ACTIVE_S)); \
  7098. } while (0)
  7099. #define HTT_ML_LINK_INFO_PRIMARY_GET(_var) \
  7100. (((_var) & HTT_ML_LINK_INFO_PRIMARY_M) >> \
  7101. HTT_ML_LINK_INFO_PRIMARY_S)
  7102. #define HTT_ML_LINK_INFO_PRIMARY_SET(_var, _val) \
  7103. do { \
  7104. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_PRIMARY, _val); \
  7105. ((_var) &= ~(HTT_ML_LINK_INFO_PRIMARY_M)); \
  7106. ((_var) |= ((_val) << HTT_ML_LINK_INFO_PRIMARY_S)); \
  7107. } while (0)
  7108. #define HTT_ML_LINK_INFO_ASSOC_LINK_GET(_var) \
  7109. (((_var) & HTT_ML_LINK_INFO_ASSOC_LINK_M) >> \
  7110. HTT_ML_LINK_INFO_ASSOC_LINK_S)
  7111. #define HTT_ML_LINK_INFO_ASSOC_LINK_SET(_var, _val) \
  7112. do { \
  7113. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ASSOC_LINK, _val); \
  7114. ((_var) &= ~(HTT_ML_LINK_INFO_ASSOC_LINK_M)); \
  7115. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ASSOC_LINK_S)); \
  7116. } while (0)
  7117. #define HTT_ML_LINK_INFO_CHIP_ID_GET(_var) \
  7118. (((_var) & HTT_ML_LINK_INFO_CHIP_ID_M) >> \
  7119. HTT_ML_LINK_INFO_CHIP_ID_S)
  7120. #define HTT_ML_LINK_INFO_CHIP_ID_SET(_var, _val) \
  7121. do { \
  7122. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_CHIP_ID, _val); \
  7123. ((_var) &= ~(HTT_ML_LINK_INFO_CHIP_ID_M)); \
  7124. ((_var) |= ((_val) << HTT_ML_LINK_INFO_CHIP_ID_S)); \
  7125. } while (0)
  7126. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_GET(_var) \
  7127. (((_var) & HTT_ML_LINK_INFO_IEEE_LINK_ID_M) >> \
  7128. HTT_ML_LINK_INFO_IEEE_LINK_ID_S)
  7129. #define HTT_ML_LINK_INFO_IEEE_LINK_ID_SET(_var, _val) \
  7130. do { \
  7131. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_IEEE_LINK_ID, _val); \
  7132. ((_var) &= ~(HTT_ML_LINK_INFO_IEEE_LINK_ID_M)); \
  7133. ((_var) |= ((_val) << HTT_ML_LINK_INFO_IEEE_LINK_ID_S)); \
  7134. } while (0)
  7135. #define HTT_ML_LINK_INFO_HW_LINK_ID_GET(_var) \
  7136. (((_var) & HTT_ML_LINK_INFO_HW_LINK_ID_M) >> \
  7137. HTT_ML_LINK_INFO_HW_LINK_ID_S)
  7138. #define HTT_ML_LINK_INFO_HW_LINK_ID_SET(_var, _val) \
  7139. do { \
  7140. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_HW_LINK_ID, _val); \
  7141. ((_var) &= ~(HTT_ML_LINK_INFO_HW_LINK_ID_M)); \
  7142. ((_var) |= ((_val) << HTT_ML_LINK_INFO_HW_LINK_ID_S)); \
  7143. } while (0)
  7144. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_GET(_var) \
  7145. (((_var) & HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M) >> \
  7146. HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)
  7147. #define HTT_ML_LINK_INFO_LOGICAL_LINK_ID_SET(_var, _val) \
  7148. do { \
  7149. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_LOGICAL_LINK_ID, _val); \
  7150. ((_var) &= ~(HTT_ML_LINK_INFO_LOGICAL_LINK_ID_M)); \
  7151. ((_var) |= ((_val) << HTT_ML_LINK_INFO_LOGICAL_LINK_ID_S)); \
  7152. } while (0)
  7153. #define HTT_ML_LINK_INFO_MASTER_LINK_GET(_var) \
  7154. (((_var) & HTT_ML_LINK_INFO_MASTER_LINK_M) >> \
  7155. HTT_ML_LINK_INFO_MASTER_LINK_S)
  7156. #define HTT_ML_LINK_INFO_MASTER_LINK_SET(_var, _val) \
  7157. do { \
  7158. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_MASTER_LINK, _val); \
  7159. ((_var) &= ~(HTT_ML_LINK_INFO_MASTER_LINK_M)); \
  7160. ((_var) |= ((_val) << HTT_ML_LINK_INFO_MASTER_LINK_S)); \
  7161. } while (0)
  7162. #define HTT_ML_LINK_INFO_ANCHOR_LINK_GET(_var) \
  7163. (((_var) & HTT_ML_LINK_INFO_ANCHOR_LINK_M) >> \
  7164. HTT_ML_LINK_INFO_ANCHOR_LINK_S)
  7165. #define HTT_ML_LINK_INFO_ANCHOR_LINK_SET(_var, _val) \
  7166. do { \
  7167. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_ANCHOR_LINK, _val); \
  7168. ((_var) &= ~(HTT_ML_LINK_INFO_ANCHOR_LINK_M)); \
  7169. ((_var) |= ((_val) << HTT_ML_LINK_INFO_ANCHOR_LINK_S)); \
  7170. } while (0)
  7171. #define HTT_ML_LINK_INFO_INITIALIZED_GET(_var) \
  7172. (((_var) & HTT_ML_LINK_INFO_INITIALIZED_M) >> \
  7173. HTT_ML_LINK_INFO_INITIALIZED_S)
  7174. #define HTT_ML_LINK_INFO_INITIALIZED_SET(_var, _val) \
  7175. do { \
  7176. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_INITIALIZED, _val); \
  7177. ((_var) &= ~(HTT_ML_LINK_INFO_INITIALIZED_M)); \
  7178. ((_var) |= ((_val) << HTT_ML_LINK_INFO_INITIALIZED_S)); \
  7179. } while (0)
  7180. #define HTT_ML_LINK_INFO_SW_PEER_ID_GET(_var) \
  7181. (((_var) & HTT_ML_LINK_INFO_SW_PEER_ID_M) >> \
  7182. HTT_ML_LINK_INFO_SW_PEER_ID_S)
  7183. #define HTT_ML_LINK_INFO_SW_PEER_ID_SET(_var, _val) \
  7184. do { \
  7185. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_SW_PEER_ID, _val); \
  7186. ((_var) &= ~(HTT_ML_LINK_INFO_SW_PEER_ID_M)); \
  7187. ((_var) |= ((_val) << HTT_ML_LINK_INFO_SW_PEER_ID_S)); \
  7188. } while (0)
  7189. #define HTT_ML_LINK_INFO_VDEV_ID_GET(_var) \
  7190. (((_var) & HTT_ML_LINK_INFO_VDEV_ID_M) >> \
  7191. HTT_ML_LINK_INFO_VDEV_ID_S)
  7192. #define HTT_ML_LINK_INFO_VDEV_ID_SET(_var, _val) \
  7193. do { \
  7194. HTT_CHECK_SET_VAL(HTT_ML_LINK_INFO_VDEV_ID, _val); \
  7195. ((_var) &= ~(HTT_ML_LINK_INFO_VDEV_ID_M)); \
  7196. ((_var) |= ((_val) << HTT_ML_LINK_INFO_VDEV_ID_S)); \
  7197. } while (0)
  7198. typedef struct {
  7199. htt_tlv_hdr_t tlv_hdr;
  7200. union {
  7201. struct {
  7202. A_UINT32 valid : 1,
  7203. active : 1,
  7204. primary : 1,
  7205. assoc_link : 1,
  7206. chip_id : 3,
  7207. ieee_link_id : 8,
  7208. hw_link_id : 3,
  7209. logical_link_id : 2,
  7210. master_link : 1,
  7211. anchor_link : 1,
  7212. initialized : 1,
  7213. reserved : 9;
  7214. };
  7215. A_UINT32 msg_dword_1;
  7216. };
  7217. union {
  7218. struct {
  7219. A_UINT32 sw_peer_id : 16,
  7220. vdev_id : 8,
  7221. reserved1 : 8;
  7222. };
  7223. A_UINT32 msg_dword_2;
  7224. };
  7225. A_UINT32 primary_tid_mask;
  7226. } htt_ml_link_info_tlv;
  7227. #define HTT_ML_PEER_DETAILS_NUM_LINKS_M 0x00000003
  7228. #define HTT_ML_PEER_DETAILS_NUM_LINKS_S 0
  7229. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_M 0x00003FFC
  7230. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_S 2
  7231. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M 0x0001C000
  7232. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S 14
  7233. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M 0x00060000
  7234. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S 17
  7235. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M 0x00380000
  7236. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S 19
  7237. #define HTT_ML_PEER_DETAILS_NON_STR_M 0x00400000
  7238. #define HTT_ML_PEER_DETAILS_NON_STR_S 22
  7239. #define HTT_ML_PEER_DETAILS_EMLSR_M 0x00800000
  7240. #define HTT_ML_PEER_DETAILS_EMLSR_S 23
  7241. #define HTT_ML_PEER_DETAILS_IS_STA_KO_M 0x01000000
  7242. #define HTT_ML_PEER_DETAILS_IS_STA_KO_S 24
  7243. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M 0x06000000
  7244. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S 25
  7245. #define HTT_ML_PEER_DETAILS_ALLOCATED_M 0x08000000
  7246. #define HTT_ML_PEER_DETAILS_ALLOCATED_S 27
  7247. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M 0x000000ff
  7248. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S 0
  7249. #define HTT_ML_PEER_DETAILS_NUM_LINKS_GET(_var) \
  7250. (((_var) & HTT_ML_PEER_DETAILS_NUM_LINKS_M) >> \
  7251. HTT_ML_PEER_DETAILS_NUM_LINKS_S)
  7252. #define HTT_ML_PEER_DETAILS_NUM_LINKS_SET(_var, _val) \
  7253. do { \
  7254. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LINKS, _val); \
  7255. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LINKS_M)); \
  7256. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LINKS_S)); \
  7257. } while (0)
  7258. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_GET(_var) \
  7259. (((_var) & HTT_ML_PEER_DETAILS_ML_PEER_ID_M) >> \
  7260. HTT_ML_PEER_DETAILS_ML_PEER_ID_S)
  7261. #define HTT_ML_PEER_DETAILS_ML_PEER_ID_SET(_var, _val) \
  7262. do { \
  7263. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ML_PEER_ID, _val); \
  7264. ((_var) &= ~(HTT_ML_PEER_DETAILS_ML_PEER_ID_M)); \
  7265. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ML_PEER_ID_S)); \
  7266. } while (0)
  7267. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_GET(_var) \
  7268. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M) >> \
  7269. HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)
  7270. #define HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_SET(_var, _val) \
  7271. do { \
  7272. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX, _val); \
  7273. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_M)); \
  7274. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_LINK_IDX_S)); \
  7275. } while (0)
  7276. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_GET(_var) \
  7277. (((_var) & HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M) >> \
  7278. HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)
  7279. #define HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_SET(_var, _val) \
  7280. do { \
  7281. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID, _val); \
  7282. ((_var) &= ~(HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_M)); \
  7283. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PRIMARY_CHIP_ID_S)); \
  7284. } while (0)
  7285. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_GET(_var) \
  7286. (((_var) & HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M) >> \
  7287. HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)
  7288. #define HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_SET(_var, _val) \
  7289. do { \
  7290. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT, _val); \
  7291. ((_var) &= ~(HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_M)); \
  7292. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_LINK_INIT_COUNT_S)); \
  7293. } while (0)
  7294. #define HTT_ML_PEER_DETAILS_NON_STR_GET(_var) \
  7295. (((_var) & HTT_ML_PEER_DETAILS_NON_STR_M) >> \
  7296. HTT_ML_PEER_DETAILS_NON_STR_S)
  7297. #define HTT_ML_PEER_DETAILS_NON_STR_SET(_var, _val) \
  7298. do { \
  7299. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NON_STR, _val); \
  7300. ((_var) &= ~(HTT_ML_PEER_DETAILS_NON_STR_M)); \
  7301. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NON_STR_S)); \
  7302. } while (0)
  7303. #define HTT_ML_PEER_DETAILS_EMLSR_GET(_var) \
  7304. (((_var) & HTT_ML_PEER_DETAILS_EMLSR_M) >> \
  7305. HTT_ML_PEER_DETAILS_EMLSR_S)
  7306. #define HTT_ML_PEER_DETAILS_EMLSR_SET(_var, _val) \
  7307. do { \
  7308. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_EMLSR, _val); \
  7309. ((_var) &= ~(HTT_ML_PEER_DETAILS_EMLSR_M)); \
  7310. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_EMLSR_S)); \
  7311. } while (0)
  7312. #define HTT_ML_PEER_DETAILS_IS_STA_KO_GET(_var) \
  7313. (((_var) & HTT_ML_PEER_DETAILS_IS_STA_KO_M) >> \
  7314. HTT_ML_PEER_DETAILS_IS_STA_KO_S)
  7315. #define HTT_ML_PEER_DETAILS_IS_STA_KO_SET(_var, _val) \
  7316. do { \
  7317. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_IS_STA_KO, _val); \
  7318. ((_var) &= ~(HTT_ML_PEER_DETAILS_IS_STA_KO_M)); \
  7319. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_IS_STA_KO_S)); \
  7320. } while (0)
  7321. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_GET(_var) \
  7322. (((_var) & HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M) >> \
  7323. HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)
  7324. #define HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_SET(_var, _val) \
  7325. do { \
  7326. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS, _val); \
  7327. ((_var) &= ~(HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_M)); \
  7328. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_NUM_LOCAL_LINKS_S)); \
  7329. } while (0)
  7330. #define HTT_ML_PEER_DETAILS_ALLOCATED_GET(_var) \
  7331. (((_var) & HTT_ML_PEER_DETAILS_ALLOCATED_M) >> \
  7332. HTT_ML_PEER_DETAILS_ALLOCATED_S)
  7333. #define HTT_ML_PEER_DETAILS_ALLOCATED_SET(_var, _val) \
  7334. do { \
  7335. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_ALLOCATED, _val); \
  7336. ((_var) &= ~(HTT_ML_PEER_DETAILS_ALLOCATED_M)); \
  7337. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_ALLOCATED_S)); \
  7338. } while (0)
  7339. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_GET(_var) \
  7340. (((_var) & HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M) >> \
  7341. HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)
  7342. #define HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_SET(_var, _val) \
  7343. do { \
  7344. HTT_CHECK_SET_VAL(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP, _val); \
  7345. ((_var) &= ~(HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_M)); \
  7346. ((_var) |= ((_val) << HTT_ML_PEER_DETAILS_PARTICIPATING_CHIPS_BITMAP_S)); \
  7347. } while (0)
  7348. typedef struct {
  7349. htt_tlv_hdr_t tlv_hdr;
  7350. htt_mac_addr remote_mld_mac_addr;
  7351. union {
  7352. struct {
  7353. A_UINT32 num_links : 2,
  7354. ml_peer_id : 12,
  7355. primary_link_idx : 3,
  7356. primary_chip_id : 2,
  7357. link_init_count : 3,
  7358. non_str : 1,
  7359. emlsr : 1,
  7360. is_sta_ko : 1,
  7361. num_local_links : 2,
  7362. allocated : 1,
  7363. reserved : 4;
  7364. };
  7365. A_UINT32 msg_dword_1;
  7366. };
  7367. union {
  7368. struct {
  7369. A_UINT32 participating_chips_bitmap : 8,
  7370. reserved1 : 24;
  7371. };
  7372. A_UINT32 msg_dword_2;
  7373. };
  7374. /*
  7375. * ml_peer_flags is an opaque field that cannot be interpreted by
  7376. * the host; it is only for off-line debug.
  7377. */
  7378. A_UINT32 ml_peer_flags;
  7379. } htt_ml_peer_details_tlv;
  7380. /* STATS_TYPE : HTT_DBG_EXT_STATS_ML_PEERS_INFO
  7381. * TLV_TAGS:
  7382. * - HTT_STATS_ML_PEER_DETAILS_TAG
  7383. * - HTT_STATS_ML_LINK_INFO_DETAILS_TAG
  7384. * - HTT_STATS_ML_PEER_EXT_DETAILS_TAG (multiple)
  7385. */
  7386. /* NOTE:
  7387. * This structure is for documentation, and cannot be safely used directly.
  7388. * Instead, use the constituent TLV structures to fill/parse.
  7389. */
  7390. typedef struct _htt_ml_peer_stats {
  7391. htt_ml_peer_details_tlv ml_peer_details;
  7392. htt_ml_peer_ext_details_tlv ml_peer_ext_details;
  7393. htt_ml_link_info_tlv ml_link_info[];
  7394. } htt_ml_peer_stats_t;
  7395. /*
  7396. * ODD Mandatory Stats are grouped together from all the exisitng different
  7397. * stats, to form a set of stats that will be used by the ODD application to
  7398. * post the stats to the cloud instead of polling for the individual stats.
  7399. * This is done to avoid non-mandatory stats to be polled as the data will not
  7400. * be required in the recipes derivation.
  7401. * Rather than the host simply printing the ODD stats, the ODD application
  7402. * will take the buffer and map it to the odd_mandatory_stats data structure.
  7403. */
  7404. typedef struct {
  7405. htt_tlv_hdr_t tlv_hdr;
  7406. A_UINT32 hw_queued;
  7407. A_UINT32 hw_reaped;
  7408. A_UINT32 hw_paused;
  7409. A_UINT32 hw_filt;
  7410. A_UINT32 seq_posted;
  7411. A_UINT32 seq_completed;
  7412. A_UINT32 underrun;
  7413. A_UINT32 hw_flush;
  7414. A_UINT32 next_seq_posted_dsr;
  7415. A_UINT32 seq_posted_isr;
  7416. A_UINT32 mpdu_cnt_fcs_ok;
  7417. A_UINT32 mpdu_cnt_fcs_err;
  7418. A_UINT32 msdu_count_tqm;
  7419. A_UINT32 mpdu_count_tqm;
  7420. A_UINT32 mpdus_ack_failed;
  7421. A_UINT32 num_data_ppdus_tried_ota;
  7422. A_UINT32 ppdu_ok;
  7423. A_UINT32 num_total_ppdus_tried_ota;
  7424. A_UINT32 thermal_suspend_cnt;
  7425. A_UINT32 dfs_suspend_cnt;
  7426. A_UINT32 tx_abort_suspend_cnt;
  7427. A_UINT32 suspended_txq_mask;
  7428. A_UINT32 last_suspend_reason;
  7429. A_UINT32 seq_failed_queueing;
  7430. A_UINT32 seq_restarted;
  7431. A_UINT32 seq_txop_repost_stop;
  7432. A_UINT32 next_seq_cancel;
  7433. A_UINT32 seq_min_msdu_repost_stop;
  7434. A_UINT32 total_phy_err_cnt;
  7435. A_UINT32 ppdu_recvd;
  7436. A_UINT32 tcp_msdu_cnt;
  7437. A_UINT32 tcp_ack_msdu_cnt;
  7438. A_UINT32 udp_msdu_cnt;
  7439. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7440. A_UINT32 fw_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  7441. A_UINT32 fw_ring_mpdu_err[HTT_RX_STATS_RXDMA_MAX_ERR];
  7442. A_UINT32 urrn_stats[HTT_TX_PDEV_MAX_URRN_STATS];
  7443. A_UINT32 sifs_status[HTT_TX_PDEV_MAX_SIFS_BURST_STATS];
  7444. A_UINT32 sifs_hist_status[HTT_TX_PDEV_SIFS_BURST_HIST_STATS];
  7445. A_UINT32 rx_suspend_cnt;
  7446. A_UINT32 rx_suspend_fail_cnt;
  7447. A_UINT32 rx_resume_cnt;
  7448. A_UINT32 rx_resume_fail_cnt;
  7449. A_UINT32 hwq_beacon_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7450. A_UINT32 hwq_voice_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7451. A_UINT32 hwq_video_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7452. A_UINT32 hwq_best_effort_cmd_result[HTT_TX_HWQ_MAX_CMD_RESULT_STATS];
  7453. A_UINT32 hwq_beacon_mpdu_tried_cnt;
  7454. A_UINT32 hwq_voice_mpdu_tried_cnt;
  7455. A_UINT32 hwq_video_mpdu_tried_cnt;
  7456. A_UINT32 hwq_best_effort_mpdu_tried_cnt;
  7457. A_UINT32 hwq_beacon_mpdu_queued_cnt;
  7458. A_UINT32 hwq_voice_mpdu_queued_cnt;
  7459. A_UINT32 hwq_video_mpdu_queued_cnt;
  7460. A_UINT32 hwq_best_effort_mpdu_queued_cnt;
  7461. A_UINT32 hwq_beacon_mpdu_ack_fail_cnt;
  7462. A_UINT32 hwq_voice_mpdu_ack_fail_cnt;
  7463. A_UINT32 hwq_video_mpdu_ack_fail_cnt;
  7464. A_UINT32 hwq_best_effort_mpdu_ack_fail_cnt;
  7465. A_UINT32 pdev_resets;
  7466. A_UINT32 phy_warm_reset;
  7467. A_UINT32 hwsch_reset_count;
  7468. A_UINT32 phy_warm_reset_ucode_trig;
  7469. A_UINT32 mac_cold_reset;
  7470. A_UINT32 mac_warm_reset;
  7471. A_UINT32 mac_warm_reset_restore_cal;
  7472. A_UINT32 phy_warm_reset_m3_ssr;
  7473. A_UINT32 fw_rx_rings_reset;
  7474. A_UINT32 tx_flush;
  7475. A_UINT32 hwsch_dev_reset_war;
  7476. A_UINT32 mac_cold_reset_restore_cal;
  7477. A_UINT32 mac_only_reset;
  7478. A_UINT32 mac_sfm_reset;
  7479. A_UINT32 tx_ldpc; /* Number of tx PPDUs with LDPC coding */
  7480. A_UINT32 rx_ldpc; /* Number of rx PPDUs with LDPC coding */
  7481. A_UINT32 gen_mpdu_end_reason[HTT_TX_TQM_MAX_GEN_MPDU_END_REASON];
  7482. A_UINT32 list_mpdu_end_reason[HTT_TX_TQM_MAX_LIST_MPDU_END_REASON];
  7483. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7484. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7485. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7486. A_UINT32 half_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7487. A_UINT32 quarter_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7488. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  7489. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7490. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7491. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7492. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7493. A_UINT32 rts_cnt;
  7494. A_UINT32 rts_success;
  7495. } htt_odd_mandatory_pdev_stats_tlv;
  7496. typedef struct _htt_odd_mandatory_mumimo_pdev_stats_tlv {
  7497. htt_tlv_hdr_t tlv_hdr;
  7498. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7499. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7500. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7501. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7502. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  7503. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  7504. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  7505. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  7506. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  7507. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7508. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7509. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7510. } htt_odd_mandatory_mumimo_pdev_stats_tlv;
  7511. typedef struct _htt_odd_mandatory_muofdma_pdev_stats_tlv {
  7512. htt_tlv_hdr_t tlv_hdr;
  7513. A_UINT32 mu_ofdma_seq_posted;
  7514. A_UINT32 ul_mu_ofdma_seq_posted;
  7515. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7516. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7517. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7518. A_UINT32 ofdma_tx_ldpc;
  7519. A_UINT32 ul_ofdma_rx_ldpc;
  7520. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  7521. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  7522. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  7523. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7524. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7525. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  7526. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  7527. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  7528. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  7529. } htt_odd_mandatory_muofdma_pdev_stats_tlv;
  7530. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M 0x000000ff
  7531. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S 0
  7532. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_GET(_var) \
  7533. (((_var) & HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_M) >> \
  7534. HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)
  7535. #define HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_SET(_var, _val) \
  7536. do { \
  7537. HTT_CHECK_SET_VAL(HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID, _val); \
  7538. ((_var) |= ((_val) << HTT_PDEV_SCHED_ALGO_OFDMA_STATS_MAC_ID_S)); \
  7539. } while (0)
  7540. typedef struct {
  7541. htt_tlv_hdr_t tlv_hdr;
  7542. /**
  7543. * BIT [ 7 : 0] :- mac_id
  7544. * BIT [31 : 8] :- reserved
  7545. */
  7546. union {
  7547. struct {
  7548. A_UINT32 mac_id: 8,
  7549. reserved: 24;
  7550. };
  7551. A_UINT32 mac_id__word;
  7552. };
  7553. /** Num of instances where rate based DL OFDMA status = ENABLED */
  7554. A_UINT32 rate_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7555. /** Num of instances where rate based DL OFDMA status = DISABLED */
  7556. A_UINT32 rate_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7557. /** Num of instances where rate based DL OFDMA status = PROBING */
  7558. A_UINT32 rate_based_dlofdma_probing_count[HTT_NUM_AC_WMM];
  7559. /** Num of instances where rate based DL OFDMA status = MONITORING */
  7560. A_UINT32 rate_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7561. /** Num of instances where avg. channel access latency based DL OFDMA status = ENABLED */
  7562. A_UINT32 chan_acc_lat_based_dlofdma_enabled_count[HTT_NUM_AC_WMM];
  7563. /** Num of instances where avg. channel access latency based DL OFDMA status = DISABLED */
  7564. A_UINT32 chan_acc_lat_based_dlofdma_disabled_count[HTT_NUM_AC_WMM];
  7565. /** Num of instances where avg. channel access latency based DL OFDMA status = MONITORING */
  7566. A_UINT32 chan_acc_lat_based_dlofdma_monitoring_count[HTT_NUM_AC_WMM];
  7567. /** Num of instances where dl ofdma is disabled due to ru allocation failure */
  7568. A_UINT32 downgrade_to_dl_su_ru_alloc_fail[HTT_NUM_AC_WMM];
  7569. /** Num of instances where dl ofdma is disabled because we have only one user in candidate list */
  7570. A_UINT32 candidate_list_single_user_disable_ofdma[HTT_NUM_AC_WMM];
  7571. /** Num of instances where ul is chosen over dl based on qos weight not specific to OFDMA */
  7572. A_UINT32 dl_cand_list_dropped_high_ul_qos_weight[HTT_NUM_AC_WMM];
  7573. /** Num of instances where dl ofdma is disabled due to pipelining */
  7574. A_UINT32 ax_dlofdma_disabled_due_to_pipelining[HTT_NUM_AC_WMM];
  7575. /** Num of instances where dl ofdma is disabled as the tid is su only eligible */
  7576. A_UINT32 dlofdma_disabled_su_only_eligible[HTT_NUM_AC_WMM];
  7577. /** Num of instances where dl ofdma is disabled because there are no mpdus tried consecutively */
  7578. A_UINT32 dlofdma_disabled_consec_no_mpdus_tried[HTT_NUM_AC_WMM];
  7579. /** Num of instances where dl ofdma is disabled because there are consecutive mpdu failure */
  7580. A_UINT32 dlofdma_disabled_consec_no_mpdus_success[HTT_NUM_AC_WMM];
  7581. } htt_pdev_sched_algo_ofdma_stats_tlv;
  7582. /*======= Bandwidth Manager stats ====================*/
  7583. #define HTT_BW_MGR_STATS_MAC_ID_M 0x000000ff
  7584. #define HTT_BW_MGR_STATS_MAC_ID_S 0
  7585. #define HTT_BW_MGR_STATS_PRI20_IDX_M 0x0000ff00
  7586. #define HTT_BW_MGR_STATS_PRI20_IDX_S 8
  7587. #define HTT_BW_MGR_STATS_PRI20_FREQ_M 0xffff0000
  7588. #define HTT_BW_MGR_STATS_PRI20_FREQ_S 16
  7589. #define HTT_BW_MGR_STATS_CENTER_FREQ1_M 0x0000ffff
  7590. #define HTT_BW_MGR_STATS_CENTER_FREQ1_S 0
  7591. #define HTT_BW_MGR_STATS_CENTER_FREQ2_M 0xffff0000
  7592. #define HTT_BW_MGR_STATS_CENTER_FREQ2_S 16
  7593. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_M 0x000000ff
  7594. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_S 0
  7595. #define HTT_BW_MGR_STATS_STATIC_PATTERN_M 0x00ffff00
  7596. #define HTT_BW_MGR_STATS_STATIC_PATTERN_S 8
  7597. #define HTT_BW_MGR_STATS_MAC_ID_GET(_var) \
  7598. (((_var) & HTT_BW_MGR_STATS_MAC_ID_M) >> \
  7599. HTT_BW_MGR_STATS_MAC_ID_S)
  7600. #define HTT_BW_MGR_STATS_MAC_ID_SET(_var, _val) \
  7601. do { \
  7602. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_MAC_ID, _val); \
  7603. ((_var) |= ((_val) << HTT_BW_MGR_STATS_MAC_ID_S)); \
  7604. } while (0)
  7605. #define HTT_BW_MGR_STATS_PRI20_IDX_GET(_var) \
  7606. (((_var) & HTT_BW_MGR_STATS_PRI20_IDX_M) >> \
  7607. HTT_BW_MGR_STATS_PRI20_IDX_S)
  7608. #define HTT_BW_MGR_STATS_PRI20_IDX_SET(_var, _val) \
  7609. do { \
  7610. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_PRI20_IDX, _val); \
  7611. ((_var) |= ((_val) << HTT_BW_MGR_STATS_PRI20_IDX_S)); \
  7612. } while (0)
  7613. #define HTT_BW_MGR_STATS_PRI20_FREQ_GET(_var) \
  7614. (((_var) & HTT_BW_MGR_STATS_PRI20_FREQ_M) >> \
  7615. HTT_BW_MGR_STATS_PRI20_FREQ_S)
  7616. #define HTT_BW_MGR_STATS_PRI20_FREQ_SET(_var, _val) \
  7617. do { \
  7618. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_PRI20_FREQ, _val); \
  7619. ((_var) |= ((_val) << HTT_BW_MGR_STATS_PRI20_FREQ_S)); \
  7620. } while (0)
  7621. #define HTT_BW_MGR_STATS_CENTER_FREQ1_GET(_var) \
  7622. (((_var) & HTT_BW_MGR_STATS_CENTER_FREQ1_M) >> \
  7623. HTT_BW_MGR_STATS_CENTER_FREQ1_S)
  7624. #define HTT_BW_MGR_STATS_CENTER_FREQ1_SET(_var, _val) \
  7625. do { \
  7626. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CENTER_FREQ1, _val); \
  7627. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CENTER_FREQ1_S)); \
  7628. } while (0)
  7629. #define HTT_BW_MGR_STATS_CENTER_FREQ2_GET(_var) \
  7630. (((_var) & HTT_BW_MGR_STATS_CENTER_FREQ2_M) >> \
  7631. HTT_BW_MGR_STATS_CENTER_FREQ2_S)
  7632. #define HTT_BW_MGR_STATS_CENTER_FREQ2_SET(_var, _val) \
  7633. do { \
  7634. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CENTER_FREQ2, _val); \
  7635. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CENTER_FREQ2_S)); \
  7636. } while (0)
  7637. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_GET(_var) \
  7638. (((_var) & HTT_BW_MGR_STATS_CHAN_PHY_MODE_M) >> \
  7639. HTT_BW_MGR_STATS_CHAN_PHY_MODE_S)
  7640. #define HTT_BW_MGR_STATS_CHAN_PHY_MODE_SET(_var, _val) \
  7641. do { \
  7642. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_CHAN_PHY_MODE, _val); \
  7643. ((_var) |= ((_val) << HTT_BW_MGR_STATS_CHAN_PHY_MODE_S)); \
  7644. } while (0)
  7645. #define HTT_BW_MGR_STATS_STATIC_PATTERN_GET(_var) \
  7646. (((_var) & HTT_BW_MGR_STATS_STATIC_PATTERN_M) >> \
  7647. HTT_BW_MGR_STATS_STATIC_PATTERN_S)
  7648. #define HTT_BW_MGR_STATS_STATIC_PATTERN_SET(_var, _val) \
  7649. do { \
  7650. HTT_CHECK_SET_VAL(HTT_BW_MGR_STATS_STATIC_PATTERN, _val); \
  7651. ((_var) |= ((_val) << HTT_BW_MGR_STATS_STATIC_PATTERN_S)); \
  7652. } while (0)
  7653. typedef struct {
  7654. htt_tlv_hdr_t tlv_hdr;
  7655. /* BIT [ 7 : 0] :- mac_id
  7656. * BIT [ 15 : 8] :- pri20_index
  7657. * BIT [ 31 : 16] :- pri20_freq in Mhz
  7658. */
  7659. A_UINT32 mac_id__pri20_idx__freq;
  7660. /* BIT [ 15 : 0] :- centre_freq1
  7661. * BIT [ 31 : 16] :- centre_freq2
  7662. */
  7663. A_UINT32 centre_freq1__freq2;
  7664. /* BIT [ 7 : 0] :- channel_phy_mode
  7665. * BIT [ 23 : 8] :- static_pattern
  7666. */
  7667. A_UINT32 phy_mode__static_pattern;
  7668. } htt_pdev_bw_mgr_stats_tlv;
  7669. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_BW_MGR
  7670. * TLV_TAGS:
  7671. * - HTT_STATS_PDEV_BW_MGR_STATS_TAG
  7672. */
  7673. /* NOTE:
  7674. * This structure is for documentation, and cannot be safely used directly.
  7675. * Instead, use the constituent TLV structures to fill/parse.
  7676. */
  7677. typedef struct {
  7678. htt_pdev_bw_mgr_stats_tlv bw_mgr_tlv;
  7679. } htt_pdev_bw_mgr_stats_t;
  7680. #endif /* __HTT_STATS_H__ */