dsi_ctrl.c 109 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/of_device.h>
  6. #include <linux/err.h>
  7. #include <linux/regulator/consumer.h>
  8. #include <linux/clk.h>
  9. #include <linux/of_irq.h>
  10. #include <video/mipi_display.h>
  11. #include "msm_drv.h"
  12. #include "msm_kms.h"
  13. #include "msm_mmu.h"
  14. #include "dsi_ctrl.h"
  15. #include "dsi_ctrl_hw.h"
  16. #include "dsi_clk.h"
  17. #include "dsi_pwr.h"
  18. #include "dsi_catalog.h"
  19. #include "dsi_panel.h"
  20. #include "sde_dbg.h"
  21. #define DSI_CTRL_DEFAULT_LABEL "MDSS DSI CTRL"
  22. #define DSI_CTRL_TX_TO_MS 200
  23. #define TO_ON_OFF(x) ((x) ? "ON" : "OFF")
  24. #define CEIL(x, y) (((x) + ((y)-1)) / (y))
  25. #define TICKS_IN_MICRO_SECOND 1000000
  26. #define DSI_CTRL_DEBUG(c, fmt, ...) DRM_DEV_DEBUG(NULL, "[msm-dsi-debug]: %s: "\
  27. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  28. #define DSI_CTRL_ERR(c, fmt, ...) DRM_DEV_ERROR(NULL, "[msm-dsi-error]: %s: "\
  29. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  30. #define DSI_CTRL_INFO(c, fmt, ...) DRM_DEV_INFO(NULL, "[msm-dsi-info]: %s: "\
  31. fmt, c->name, ##__VA_ARGS__)
  32. #define DSI_CTRL_WARN(c, fmt, ...) DRM_WARN("[msm-dsi-warn]: %s: " fmt,\
  33. c ? c->name : "inv", ##__VA_ARGS__)
  34. struct dsi_ctrl_list_item {
  35. struct dsi_ctrl *ctrl;
  36. struct list_head list;
  37. };
  38. static LIST_HEAD(dsi_ctrl_list);
  39. static DEFINE_MUTEX(dsi_ctrl_list_lock);
  40. static const enum dsi_ctrl_version dsi_ctrl_v2_2 = DSI_CTRL_VERSION_2_2;
  41. static const enum dsi_ctrl_version dsi_ctrl_v2_3 = DSI_CTRL_VERSION_2_3;
  42. static const enum dsi_ctrl_version dsi_ctrl_v2_4 = DSI_CTRL_VERSION_2_4;
  43. static const enum dsi_ctrl_version dsi_ctrl_v2_5 = DSI_CTRL_VERSION_2_5;
  44. static const enum dsi_ctrl_version dsi_ctrl_v2_6 = DSI_CTRL_VERSION_2_6;
  45. static const struct of_device_id msm_dsi_of_match[] = {
  46. {
  47. .compatible = "qcom,dsi-ctrl-hw-v2.2",
  48. .data = &dsi_ctrl_v2_2,
  49. },
  50. {
  51. .compatible = "qcom,dsi-ctrl-hw-v2.3",
  52. .data = &dsi_ctrl_v2_3,
  53. },
  54. {
  55. .compatible = "qcom,dsi-ctrl-hw-v2.4",
  56. .data = &dsi_ctrl_v2_4,
  57. },
  58. {
  59. .compatible = "qcom,dsi-ctrl-hw-v2.5",
  60. .data = &dsi_ctrl_v2_5,
  61. },
  62. {
  63. .compatible = "qcom,dsi-ctrl-hw-v2.6",
  64. .data = &dsi_ctrl_v2_6,
  65. },
  66. {}
  67. };
  68. #ifdef CONFIG_DEBUG_FS
  69. static ssize_t debugfs_state_info_read(struct file *file,
  70. char __user *buff,
  71. size_t count,
  72. loff_t *ppos)
  73. {
  74. struct dsi_ctrl *dsi_ctrl = file->private_data;
  75. char *buf;
  76. u32 len = 0;
  77. if (!dsi_ctrl)
  78. return -ENODEV;
  79. if (*ppos)
  80. return 0;
  81. buf = kzalloc(SZ_4K, GFP_KERNEL);
  82. if (!buf)
  83. return -ENOMEM;
  84. /* Dump current state */
  85. len += snprintf((buf + len), (SZ_4K - len), "Current State:\n");
  86. len += snprintf((buf + len), (SZ_4K - len),
  87. "\tCTRL_ENGINE = %s\n",
  88. TO_ON_OFF(dsi_ctrl->current_state.controller_state));
  89. len += snprintf((buf + len), (SZ_4K - len),
  90. "\tVIDEO_ENGINE = %s\n\tCOMMAND_ENGINE = %s\n",
  91. TO_ON_OFF(dsi_ctrl->current_state.vid_engine_state),
  92. TO_ON_OFF(dsi_ctrl->current_state.cmd_engine_state));
  93. /* Dump clock information */
  94. len += snprintf((buf + len), (SZ_4K - len), "\nClock Info:\n");
  95. len += snprintf((buf + len), (SZ_4K - len),
  96. "\tBYTE_CLK = %u, PIXEL_CLK = %u, ESC_CLK = %u\n",
  97. dsi_ctrl->clk_freq.byte_clk_rate,
  98. dsi_ctrl->clk_freq.pix_clk_rate,
  99. dsi_ctrl->clk_freq.esc_clk_rate);
  100. if (len > count)
  101. len = count;
  102. len = min_t(size_t, len, SZ_4K);
  103. if (copy_to_user(buff, buf, len)) {
  104. kfree(buf);
  105. return -EFAULT;
  106. }
  107. *ppos += len;
  108. kfree(buf);
  109. return len;
  110. }
  111. static ssize_t debugfs_reg_dump_read(struct file *file,
  112. char __user *buff,
  113. size_t count,
  114. loff_t *ppos)
  115. {
  116. struct dsi_ctrl *dsi_ctrl = file->private_data;
  117. char *buf;
  118. u32 len = 0;
  119. struct dsi_clk_ctrl_info clk_info;
  120. int rc = 0;
  121. if (!dsi_ctrl)
  122. return -ENODEV;
  123. if (*ppos)
  124. return 0;
  125. buf = kzalloc(SZ_4K, GFP_KERNEL);
  126. if (!buf)
  127. return -ENOMEM;
  128. clk_info.client = DSI_CLK_REQ_DSI_CLIENT;
  129. clk_info.clk_type = DSI_CORE_CLK;
  130. clk_info.clk_state = DSI_CLK_ON;
  131. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  132. if (rc) {
  133. DSI_CTRL_ERR(dsi_ctrl, "failed to enable DSI core clocks\n");
  134. kfree(buf);
  135. return rc;
  136. }
  137. if (dsi_ctrl->hw.ops.reg_dump_to_buffer)
  138. len = dsi_ctrl->hw.ops.reg_dump_to_buffer(&dsi_ctrl->hw,
  139. buf, SZ_4K);
  140. clk_info.clk_state = DSI_CLK_OFF;
  141. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  142. if (rc) {
  143. DSI_CTRL_ERR(dsi_ctrl, "failed to disable DSI core clocks\n");
  144. kfree(buf);
  145. return rc;
  146. }
  147. if (len > count)
  148. len = count;
  149. len = min_t(size_t, len, SZ_4K);
  150. if (copy_to_user(buff, buf, len)) {
  151. kfree(buf);
  152. return -EFAULT;
  153. }
  154. *ppos += len;
  155. kfree(buf);
  156. return len;
  157. }
  158. static ssize_t debugfs_line_count_read(struct file *file,
  159. char __user *user_buf,
  160. size_t user_len,
  161. loff_t *ppos)
  162. {
  163. struct dsi_ctrl *dsi_ctrl = file->private_data;
  164. char *buf;
  165. int rc = 0;
  166. u32 len = 0;
  167. size_t max_len = min_t(size_t, user_len, SZ_4K);
  168. if (!dsi_ctrl)
  169. return -ENODEV;
  170. if (*ppos)
  171. return 0;
  172. buf = kzalloc(max_len, GFP_KERNEL);
  173. if (ZERO_OR_NULL_PTR(buf))
  174. return -ENOMEM;
  175. mutex_lock(&dsi_ctrl->ctrl_lock);
  176. len += scnprintf(buf, max_len, "Command triggered at line: %04x\n",
  177. dsi_ctrl->cmd_trigger_line);
  178. len += scnprintf((buf + len), max_len - len,
  179. "Command triggered at frame: %04x\n",
  180. dsi_ctrl->cmd_trigger_frame);
  181. len += scnprintf((buf + len), max_len - len,
  182. "Command successful at line: %04x\n",
  183. dsi_ctrl->cmd_success_line);
  184. len += scnprintf((buf + len), max_len - len,
  185. "Command successful at frame: %04x\n",
  186. dsi_ctrl->cmd_success_frame);
  187. mutex_unlock(&dsi_ctrl->ctrl_lock);
  188. if (len > max_len)
  189. len = max_len;
  190. if (copy_to_user(user_buf, buf, len)) {
  191. rc = -EFAULT;
  192. goto error;
  193. }
  194. *ppos += len;
  195. error:
  196. kfree(buf);
  197. return len;
  198. }
  199. static const struct file_operations state_info_fops = {
  200. .open = simple_open,
  201. .read = debugfs_state_info_read,
  202. };
  203. static const struct file_operations reg_dump_fops = {
  204. .open = simple_open,
  205. .read = debugfs_reg_dump_read,
  206. };
  207. static const struct file_operations cmd_dma_stats_fops = {
  208. .open = simple_open,
  209. .read = debugfs_line_count_read,
  210. };
  211. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  212. struct dentry *parent)
  213. {
  214. int rc = 0;
  215. struct dentry *dir, *state_file, *reg_dump, *cmd_dma_logs;
  216. if (!dsi_ctrl || !parent) {
  217. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  218. return -EINVAL;
  219. }
  220. dir = debugfs_create_dir(dsi_ctrl->name, parent);
  221. if (IS_ERR_OR_NULL(dir)) {
  222. rc = PTR_ERR(dir);
  223. DSI_CTRL_ERR(dsi_ctrl, "debugfs create dir failed, rc=%d\n",
  224. rc);
  225. goto error;
  226. }
  227. state_file = debugfs_create_file("state_info",
  228. 0444,
  229. dir,
  230. dsi_ctrl,
  231. &state_info_fops);
  232. if (IS_ERR_OR_NULL(state_file)) {
  233. rc = PTR_ERR(state_file);
  234. DSI_CTRL_ERR(dsi_ctrl, "state file failed, rc=%d\n", rc);
  235. goto error_remove_dir;
  236. }
  237. reg_dump = debugfs_create_file("reg_dump",
  238. 0444,
  239. dir,
  240. dsi_ctrl,
  241. &reg_dump_fops);
  242. if (IS_ERR_OR_NULL(reg_dump)) {
  243. rc = PTR_ERR(reg_dump);
  244. DSI_CTRL_ERR(dsi_ctrl, "reg dump file failed, rc=%d\n", rc);
  245. goto error_remove_dir;
  246. }
  247. cmd_dma_logs = debugfs_create_bool("enable_cmd_dma_stats",
  248. 0600,
  249. dir,
  250. &dsi_ctrl->enable_cmd_dma_stats);
  251. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  252. rc = PTR_ERR(cmd_dma_logs);
  253. DSI_CTRL_ERR(dsi_ctrl,
  254. "enable cmd dma stats failed, rc=%d\n",
  255. rc);
  256. goto error_remove_dir;
  257. }
  258. cmd_dma_logs = debugfs_create_file("cmd_dma_stats",
  259. 0444,
  260. dir,
  261. dsi_ctrl,
  262. &cmd_dma_stats_fops);
  263. if (IS_ERR_OR_NULL(cmd_dma_logs)) {
  264. rc = PTR_ERR(cmd_dma_logs);
  265. DSI_CTRL_ERR(dsi_ctrl, "Line count file failed, rc=%d\n",
  266. rc);
  267. goto error_remove_dir;
  268. }
  269. dsi_ctrl->debugfs_root = dir;
  270. return rc;
  271. error_remove_dir:
  272. debugfs_remove(dir);
  273. error:
  274. return rc;
  275. }
  276. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  277. {
  278. if (dsi_ctrl->debugfs_root) {
  279. debugfs_remove(dsi_ctrl->debugfs_root);
  280. dsi_ctrl->debugfs_root = NULL;
  281. }
  282. return 0;
  283. }
  284. #else
  285. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent)
  286. {
  287. return 0;
  288. }
  289. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  290. {
  291. return 0;
  292. }
  293. #endif /* CONFIG_DEBUG_FS */
  294. static inline struct msm_gem_address_space*
  295. dsi_ctrl_get_aspace(struct dsi_ctrl *dsi_ctrl,
  296. int domain)
  297. {
  298. if (!dsi_ctrl || !dsi_ctrl->drm_dev)
  299. return NULL;
  300. return msm_gem_smmu_address_space_get(dsi_ctrl->drm_dev, domain);
  301. }
  302. static void dsi_ctrl_dma_cmd_wait_for_done(struct dsi_ctrl *dsi_ctrl)
  303. {
  304. int ret = 0;
  305. u32 status;
  306. u32 mask = DSI_CMD_MODE_DMA_DONE;
  307. struct dsi_ctrl_hw_ops dsi_hw_ops;
  308. dsi_hw_ops = dsi_ctrl->hw.ops;
  309. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  310. ret = wait_for_completion_timeout(
  311. &dsi_ctrl->irq_info.cmd_dma_done,
  312. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  313. if (ret == 0 && !atomic_read(&dsi_ctrl->dma_irq_trig)) {
  314. status = dsi_hw_ops.get_interrupt_status(&dsi_ctrl->hw);
  315. if (status & mask) {
  316. status |= (DSI_CMD_MODE_DMA_DONE | DSI_BTA_DONE);
  317. dsi_hw_ops.clear_interrupt_status(&dsi_ctrl->hw,
  318. status);
  319. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1);
  320. DSI_CTRL_WARN(dsi_ctrl,
  321. "dma_tx done but irq not triggered\n");
  322. } else {
  323. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_ERROR);
  324. DSI_CTRL_ERR(dsi_ctrl,
  325. "Command transfer failed\n");
  326. }
  327. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  328. DSI_SINT_CMD_MODE_DMA_DONE);
  329. }
  330. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_EXIT);
  331. }
  332. /**
  333. * dsi_ctrl_clear_dma_status - API to clear DMA status
  334. * @dsi_ctrl: DSI controller handle.
  335. */
  336. static void dsi_ctrl_clear_dma_status(struct dsi_ctrl *dsi_ctrl)
  337. {
  338. struct dsi_ctrl_hw_ops dsi_hw_ops;
  339. u32 status = 0;
  340. if (!dsi_ctrl) {
  341. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  342. return;
  343. }
  344. dsi_hw_ops = dsi_ctrl->hw.ops;
  345. status = dsi_hw_ops.poll_dma_status(&dsi_ctrl->hw);
  346. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, status);
  347. status |= (DSI_CMD_MODE_DMA_DONE | DSI_BTA_DONE);
  348. dsi_hw_ops.clear_interrupt_status(&dsi_ctrl->hw, status);
  349. }
  350. static void dsi_ctrl_post_cmd_transfer(struct dsi_ctrl *dsi_ctrl)
  351. {
  352. int rc = 0;
  353. struct dsi_clk_ctrl_info clk_info;
  354. u32 mask = BIT(DSI_FIFO_OVERFLOW);
  355. mutex_lock(&dsi_ctrl->ctrl_lock);
  356. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY, dsi_ctrl->cell_index, dsi_ctrl->pending_cmd_flags);
  357. /* In case of broadcast messages, we poll on the slave controller. */
  358. if ((dsi_ctrl->pending_cmd_flags & DSI_CTRL_CMD_BROADCAST) &&
  359. !(dsi_ctrl->pending_cmd_flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  360. dsi_ctrl_clear_dma_status(dsi_ctrl);
  361. } else if (!(dsi_ctrl->pending_cmd_flags & DSI_CTRL_CMD_READ)) {
  362. /* Wait for read command transfer to complete is done in dsi_message_rx. */
  363. dsi_ctrl_dma_cmd_wait_for_done(dsi_ctrl);
  364. }
  365. /* Command engine disable, unmask overflow, remove vote on clocks and gdsc */
  366. rc = dsi_ctrl_set_cmd_engine_state(dsi_ctrl, DSI_CTRL_ENGINE_OFF, false);
  367. if (rc)
  368. DSI_CTRL_ERR(dsi_ctrl, "failed to disable command engine\n");
  369. if (!(dsi_ctrl->pending_cmd_flags & DSI_CTRL_CMD_READ))
  370. dsi_ctrl_mask_error_status_interrupts(dsi_ctrl, mask, false);
  371. mutex_unlock(&dsi_ctrl->ctrl_lock);
  372. clk_info.client = DSI_CLK_REQ_DSI_CLIENT;
  373. clk_info.clk_type = DSI_ALL_CLKS;
  374. clk_info.clk_state = DSI_CLK_OFF;
  375. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  376. if (rc)
  377. DSI_CTRL_ERR(dsi_ctrl, "failed to disable clocks\n");
  378. (void)pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  379. }
  380. static void dsi_ctrl_post_cmd_transfer_work(struct work_struct *work)
  381. {
  382. struct dsi_ctrl *dsi_ctrl = NULL;
  383. dsi_ctrl = container_of(work, struct dsi_ctrl, post_cmd_tx_work);
  384. dsi_ctrl_post_cmd_transfer(dsi_ctrl);
  385. dsi_ctrl->post_tx_queued = false;
  386. }
  387. static void dsi_ctrl_flush_cmd_dma_queue(struct dsi_ctrl *dsi_ctrl)
  388. {
  389. /*
  390. * If a command is triggered right after another command,
  391. * check if the previous command transfer is completed. If
  392. * transfer is done, cancel any work that has been
  393. * queued. Otherwise wait till the work is scheduled and
  394. * completed before triggering the next command by
  395. * flushing the workqueue.
  396. *
  397. * cancel_work_sync returns true if the work has not yet been scheduled, in that case as
  398. * we are cancelling the work we need to explicitly call the post_cmd_transfer API to
  399. * clean up the states.
  400. */
  401. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  402. if (atomic_read(&dsi_ctrl->dma_irq_trig)) {
  403. if (cancel_work_sync(&dsi_ctrl->post_cmd_tx_work)) {
  404. dsi_ctrl_post_cmd_transfer(dsi_ctrl);
  405. dsi_ctrl->post_tx_queued = false;
  406. }
  407. } else {
  408. flush_workqueue(dsi_ctrl->post_cmd_tx_workq);
  409. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2);
  410. }
  411. }
  412. static int dsi_ctrl_check_state(struct dsi_ctrl *dsi_ctrl,
  413. enum dsi_ctrl_driver_ops op,
  414. u32 op_state)
  415. {
  416. int rc = 0;
  417. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  418. SDE_EVT32_VERBOSE(dsi_ctrl->cell_index, op, op_state);
  419. switch (op) {
  420. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  421. if (state->power_state == op_state) {
  422. DSI_CTRL_ERR(dsi_ctrl, "No change in state, pwr_state=%d\n",
  423. op_state);
  424. rc = -EINVAL;
  425. } else if (state->power_state == DSI_CTRL_POWER_VREG_ON) {
  426. if (state->vid_engine_state == DSI_CTRL_ENGINE_ON) {
  427. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  428. op_state,
  429. state->vid_engine_state);
  430. rc = -EINVAL;
  431. }
  432. }
  433. break;
  434. case DSI_CTRL_OP_CMD_ENGINE:
  435. if (state->cmd_engine_state == op_state) {
  436. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  437. op_state);
  438. rc = -EINVAL;
  439. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  440. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  441. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  442. op,
  443. state->power_state,
  444. state->controller_state);
  445. rc = -EINVAL;
  446. }
  447. break;
  448. case DSI_CTRL_OP_VID_ENGINE:
  449. if (state->vid_engine_state == op_state) {
  450. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  451. op_state);
  452. rc = -EINVAL;
  453. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  454. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  455. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  456. op,
  457. state->power_state,
  458. state->controller_state);
  459. rc = -EINVAL;
  460. }
  461. break;
  462. case DSI_CTRL_OP_HOST_ENGINE:
  463. if (state->controller_state == op_state) {
  464. DSI_CTRL_ERR(dsi_ctrl, "No change in state, ctrl_state=%d\n",
  465. op_state);
  466. rc = -EINVAL;
  467. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  468. DSI_CTRL_ERR(dsi_ctrl, "State error (link is off): op=%d:, %d\n",
  469. op_state,
  470. state->power_state);
  471. rc = -EINVAL;
  472. } else if ((op_state == DSI_CTRL_ENGINE_OFF) &&
  473. ((state->cmd_engine_state != DSI_CTRL_ENGINE_OFF) ||
  474. (state->vid_engine_state != DSI_CTRL_ENGINE_OFF))) {
  475. DSI_CTRL_ERR(dsi_ctrl, "State error (eng on): op=%d: %d, %d\n",
  476. op_state,
  477. state->cmd_engine_state,
  478. state->vid_engine_state);
  479. rc = -EINVAL;
  480. }
  481. break;
  482. case DSI_CTRL_OP_CMD_TX:
  483. if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  484. (!state->host_initialized) ||
  485. (state->cmd_engine_state != DSI_CTRL_ENGINE_ON)) {
  486. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d, %d\n",
  487. op,
  488. state->power_state,
  489. state->host_initialized,
  490. state->cmd_engine_state);
  491. rc = -EINVAL;
  492. }
  493. break;
  494. case DSI_CTRL_OP_HOST_INIT:
  495. if (state->host_initialized == op_state) {
  496. DSI_CTRL_ERR(dsi_ctrl, "No change in state, host_init=%d\n",
  497. op_state);
  498. rc = -EINVAL;
  499. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  500. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  501. op, state->power_state);
  502. rc = -EINVAL;
  503. }
  504. break;
  505. case DSI_CTRL_OP_TPG:
  506. if (state->tpg_enabled == op_state) {
  507. DSI_CTRL_ERR(dsi_ctrl, "No change in state, tpg_enabled=%d\n",
  508. op_state);
  509. rc = -EINVAL;
  510. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  511. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  512. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  513. op,
  514. state->power_state,
  515. state->controller_state);
  516. rc = -EINVAL;
  517. }
  518. break;
  519. case DSI_CTRL_OP_PHY_SW_RESET:
  520. if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  521. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  522. op, state->power_state);
  523. rc = -EINVAL;
  524. }
  525. break;
  526. case DSI_CTRL_OP_ASYNC_TIMING:
  527. if (state->vid_engine_state != op_state) {
  528. DSI_CTRL_ERR(dsi_ctrl, "Unexpected engine state vid_state=%d\n",
  529. op_state);
  530. rc = -EINVAL;
  531. }
  532. break;
  533. default:
  534. rc = -ENOTSUPP;
  535. break;
  536. }
  537. return rc;
  538. }
  539. bool dsi_ctrl_validate_host_state(struct dsi_ctrl *dsi_ctrl)
  540. {
  541. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  542. if (!state) {
  543. DSI_CTRL_ERR(dsi_ctrl, "Invalid host state for DSI controller\n");
  544. return -EINVAL;
  545. }
  546. if (!state->host_initialized)
  547. return false;
  548. return true;
  549. }
  550. static void dsi_ctrl_update_state(struct dsi_ctrl *dsi_ctrl,
  551. enum dsi_ctrl_driver_ops op,
  552. u32 op_state)
  553. {
  554. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  555. switch (op) {
  556. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  557. state->power_state = op_state;
  558. break;
  559. case DSI_CTRL_OP_CMD_ENGINE:
  560. state->cmd_engine_state = op_state;
  561. break;
  562. case DSI_CTRL_OP_VID_ENGINE:
  563. state->vid_engine_state = op_state;
  564. break;
  565. case DSI_CTRL_OP_HOST_ENGINE:
  566. state->controller_state = op_state;
  567. break;
  568. case DSI_CTRL_OP_HOST_INIT:
  569. state->host_initialized = (op_state == 1) ? true : false;
  570. break;
  571. case DSI_CTRL_OP_TPG:
  572. state->tpg_enabled = (op_state == 1) ? true : false;
  573. break;
  574. case DSI_CTRL_OP_CMD_TX:
  575. case DSI_CTRL_OP_PHY_SW_RESET:
  576. default:
  577. break;
  578. }
  579. }
  580. static int dsi_ctrl_init_regmap(struct platform_device *pdev,
  581. struct dsi_ctrl *ctrl)
  582. {
  583. int rc = 0;
  584. void __iomem *ptr;
  585. ptr = msm_ioremap(pdev, "dsi_ctrl", ctrl->name);
  586. if (IS_ERR(ptr)) {
  587. rc = PTR_ERR(ptr);
  588. return rc;
  589. }
  590. ctrl->hw.base = ptr;
  591. DSI_CTRL_DEBUG(ctrl, "map dsi_ctrl registers to %pK\n", ctrl->hw.base);
  592. switch (ctrl->version) {
  593. case DSI_CTRL_VERSION_2_2:
  594. case DSI_CTRL_VERSION_2_3:
  595. case DSI_CTRL_VERSION_2_4:
  596. case DSI_CTRL_VERSION_2_5:
  597. case DSI_CTRL_VERSION_2_6:
  598. ptr = msm_ioremap(pdev, "disp_cc_base", ctrl->name);
  599. if (IS_ERR(ptr)) {
  600. DSI_CTRL_ERR(ctrl, "disp_cc base address not found for\n");
  601. rc = PTR_ERR(ptr);
  602. return rc;
  603. }
  604. ctrl->hw.disp_cc_base = ptr;
  605. ctrl->hw.mmss_misc_base = NULL;
  606. ptr = msm_ioremap(pdev, "mdp_intf_base", ctrl->name);
  607. if (!IS_ERR(ptr))
  608. ctrl->hw.mdp_intf_base = ptr;
  609. break;
  610. default:
  611. break;
  612. }
  613. return rc;
  614. }
  615. static int dsi_ctrl_clocks_deinit(struct dsi_ctrl *ctrl)
  616. {
  617. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  618. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  619. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  620. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  621. if (core->mdp_core_clk)
  622. devm_clk_put(&ctrl->pdev->dev, core->mdp_core_clk);
  623. if (core->iface_clk)
  624. devm_clk_put(&ctrl->pdev->dev, core->iface_clk);
  625. if (core->core_mmss_clk)
  626. devm_clk_put(&ctrl->pdev->dev, core->core_mmss_clk);
  627. if (core->bus_clk)
  628. devm_clk_put(&ctrl->pdev->dev, core->bus_clk);
  629. if (core->mnoc_clk)
  630. devm_clk_put(&ctrl->pdev->dev, core->mnoc_clk);
  631. memset(core, 0x0, sizeof(*core));
  632. if (hs_link->byte_clk)
  633. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_clk);
  634. if (hs_link->pixel_clk)
  635. devm_clk_put(&ctrl->pdev->dev, hs_link->pixel_clk);
  636. if (lp_link->esc_clk)
  637. devm_clk_put(&ctrl->pdev->dev, lp_link->esc_clk);
  638. if (hs_link->byte_intf_clk)
  639. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_intf_clk);
  640. memset(hs_link, 0x0, sizeof(*hs_link));
  641. memset(lp_link, 0x0, sizeof(*lp_link));
  642. if (rcg->byte_clk)
  643. devm_clk_put(&ctrl->pdev->dev, rcg->byte_clk);
  644. if (rcg->pixel_clk)
  645. devm_clk_put(&ctrl->pdev->dev, rcg->pixel_clk);
  646. memset(rcg, 0x0, sizeof(*rcg));
  647. return 0;
  648. }
  649. static int dsi_ctrl_clocks_init(struct platform_device *pdev,
  650. struct dsi_ctrl *ctrl)
  651. {
  652. int rc = 0;
  653. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  654. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  655. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  656. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  657. struct dsi_clk_link_set *xo = &ctrl->clk_info.xo_clk;
  658. core->mdp_core_clk = devm_clk_get(&pdev->dev, "mdp_core_clk");
  659. if (IS_ERR(core->mdp_core_clk)) {
  660. core->mdp_core_clk = NULL;
  661. DSI_CTRL_DEBUG(ctrl, "failed to get mdp_core_clk, rc=%d\n", rc);
  662. }
  663. core->iface_clk = devm_clk_get(&pdev->dev, "iface_clk");
  664. if (IS_ERR(core->iface_clk)) {
  665. core->iface_clk = NULL;
  666. DSI_CTRL_DEBUG(ctrl, "failed to get iface_clk, rc=%d\n", rc);
  667. }
  668. core->core_mmss_clk = devm_clk_get(&pdev->dev, "core_mmss_clk");
  669. if (IS_ERR(core->core_mmss_clk)) {
  670. core->core_mmss_clk = NULL;
  671. DSI_CTRL_DEBUG(ctrl, "failed to get core_mmss_clk, rc=%d\n",
  672. rc);
  673. }
  674. core->bus_clk = devm_clk_get(&pdev->dev, "bus_clk");
  675. if (IS_ERR(core->bus_clk)) {
  676. core->bus_clk = NULL;
  677. DSI_CTRL_DEBUG(ctrl, "failed to get bus_clk, rc=%d\n", rc);
  678. }
  679. core->mnoc_clk = devm_clk_get(&pdev->dev, "mnoc_clk");
  680. if (IS_ERR(core->mnoc_clk)) {
  681. core->mnoc_clk = NULL;
  682. DSI_CTRL_DEBUG(ctrl, "can't get mnoc clock, rc=%d\n", rc);
  683. }
  684. hs_link->byte_clk = devm_clk_get(&pdev->dev, "byte_clk");
  685. if (IS_ERR(hs_link->byte_clk)) {
  686. rc = PTR_ERR(hs_link->byte_clk);
  687. DSI_CTRL_ERR(ctrl, "failed to get byte_clk, rc=%d\n", rc);
  688. goto fail;
  689. }
  690. hs_link->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk");
  691. if (IS_ERR(hs_link->pixel_clk)) {
  692. rc = PTR_ERR(hs_link->pixel_clk);
  693. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk, rc=%d\n", rc);
  694. goto fail;
  695. }
  696. lp_link->esc_clk = devm_clk_get(&pdev->dev, "esc_clk");
  697. if (IS_ERR(lp_link->esc_clk)) {
  698. rc = PTR_ERR(lp_link->esc_clk);
  699. DSI_CTRL_ERR(ctrl, "failed to get esc_clk, rc=%d\n", rc);
  700. goto fail;
  701. }
  702. hs_link->byte_intf_clk = devm_clk_get(&pdev->dev, "byte_intf_clk");
  703. if (IS_ERR(hs_link->byte_intf_clk)) {
  704. hs_link->byte_intf_clk = NULL;
  705. DSI_CTRL_DEBUG(ctrl, "can't find byte intf clk, rc=%d\n", rc);
  706. }
  707. rcg->byte_clk = devm_clk_get(&pdev->dev, "byte_clk_rcg");
  708. if (IS_ERR(rcg->byte_clk)) {
  709. rc = PTR_ERR(rcg->byte_clk);
  710. DSI_CTRL_ERR(ctrl, "failed to get byte_clk_rcg, rc=%d\n", rc);
  711. goto fail;
  712. }
  713. rcg->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk_rcg");
  714. if (IS_ERR(rcg->pixel_clk)) {
  715. rc = PTR_ERR(rcg->pixel_clk);
  716. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk_rcg, rc=%d\n", rc);
  717. goto fail;
  718. }
  719. xo->byte_clk = devm_clk_get(&pdev->dev, "xo");
  720. if (IS_ERR(xo->byte_clk)) {
  721. xo->byte_clk = NULL;
  722. DSI_CTRL_DEBUG(ctrl, "failed to get xo clk, rc=%d\n", rc);
  723. }
  724. xo->pixel_clk = xo->byte_clk;
  725. return 0;
  726. fail:
  727. dsi_ctrl_clocks_deinit(ctrl);
  728. return rc;
  729. }
  730. static int dsi_ctrl_supplies_deinit(struct dsi_ctrl *ctrl)
  731. {
  732. int i = 0;
  733. int rc = 0;
  734. struct dsi_regulator_info *regs;
  735. regs = &ctrl->pwr_info.digital;
  736. for (i = 0; i < regs->count; i++) {
  737. if (!regs->vregs[i].vreg)
  738. DSI_CTRL_ERR(ctrl,
  739. "vreg is NULL, should not reach here\n");
  740. else
  741. devm_regulator_put(regs->vregs[i].vreg);
  742. }
  743. regs = &ctrl->pwr_info.host_pwr;
  744. for (i = 0; i < regs->count; i++) {
  745. if (!regs->vregs[i].vreg)
  746. DSI_CTRL_ERR(ctrl,
  747. "vreg is NULL, should not reach here\n");
  748. else
  749. devm_regulator_put(regs->vregs[i].vreg);
  750. }
  751. if (!ctrl->pwr_info.host_pwr.vregs) {
  752. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  753. ctrl->pwr_info.host_pwr.vregs = NULL;
  754. ctrl->pwr_info.host_pwr.count = 0;
  755. }
  756. if (!ctrl->pwr_info.digital.vregs) {
  757. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.digital.vregs);
  758. ctrl->pwr_info.digital.vregs = NULL;
  759. ctrl->pwr_info.digital.count = 0;
  760. }
  761. return rc;
  762. }
  763. static int dsi_ctrl_supplies_init(struct platform_device *pdev,
  764. struct dsi_ctrl *ctrl)
  765. {
  766. int rc = 0;
  767. int i = 0;
  768. struct dsi_regulator_info *regs;
  769. struct regulator *vreg = NULL;
  770. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  771. &ctrl->pwr_info.digital,
  772. "qcom,core-supply-entries");
  773. if (rc)
  774. DSI_CTRL_DEBUG(ctrl,
  775. "failed to get digital supply, rc = %d\n", rc);
  776. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  777. &ctrl->pwr_info.host_pwr,
  778. "qcom,ctrl-supply-entries");
  779. if (rc) {
  780. DSI_CTRL_ERR(ctrl,
  781. "failed to get host power supplies, rc = %d\n", rc);
  782. goto error_digital;
  783. }
  784. regs = &ctrl->pwr_info.digital;
  785. for (i = 0; i < regs->count; i++) {
  786. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  787. if (IS_ERR(vreg)) {
  788. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  789. regs->vregs[i].vreg_name);
  790. rc = PTR_ERR(vreg);
  791. goto error_host_pwr;
  792. }
  793. regs->vregs[i].vreg = vreg;
  794. }
  795. regs = &ctrl->pwr_info.host_pwr;
  796. for (i = 0; i < regs->count; i++) {
  797. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  798. if (IS_ERR(vreg)) {
  799. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  800. regs->vregs[i].vreg_name);
  801. for (--i; i >= 0; i--)
  802. devm_regulator_put(regs->vregs[i].vreg);
  803. rc = PTR_ERR(vreg);
  804. goto error_digital_put;
  805. }
  806. regs->vregs[i].vreg = vreg;
  807. }
  808. return rc;
  809. error_digital_put:
  810. regs = &ctrl->pwr_info.digital;
  811. for (i = 0; i < regs->count; i++)
  812. devm_regulator_put(regs->vregs[i].vreg);
  813. error_host_pwr:
  814. devm_kfree(&pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  815. ctrl->pwr_info.host_pwr.vregs = NULL;
  816. ctrl->pwr_info.host_pwr.count = 0;
  817. error_digital:
  818. if (ctrl->pwr_info.digital.vregs)
  819. devm_kfree(&pdev->dev, ctrl->pwr_info.digital.vregs);
  820. ctrl->pwr_info.digital.vregs = NULL;
  821. ctrl->pwr_info.digital.count = 0;
  822. return rc;
  823. }
  824. static int dsi_ctrl_validate_panel_info(struct dsi_ctrl *dsi_ctrl,
  825. struct dsi_host_config *config)
  826. {
  827. int rc = 0;
  828. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  829. if (config->panel_mode >= DSI_OP_MODE_MAX) {
  830. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi operation mode (%d)\n",
  831. config->panel_mode);
  832. rc = -EINVAL;
  833. goto err;
  834. }
  835. if ((host_cfg->data_lanes & (DSI_CLOCK_LANE - 1)) == 0) {
  836. DSI_CTRL_ERR(dsi_ctrl, "No data lanes are enabled\n");
  837. rc = -EINVAL;
  838. goto err;
  839. }
  840. err:
  841. return rc;
  842. }
  843. /* Function returns number of bits per pxl */
  844. int dsi_ctrl_pixel_format_to_bpp(enum dsi_pixel_format dst_format)
  845. {
  846. u32 bpp = 0;
  847. switch (dst_format) {
  848. case DSI_PIXEL_FORMAT_RGB111:
  849. bpp = 3;
  850. break;
  851. case DSI_PIXEL_FORMAT_RGB332:
  852. bpp = 8;
  853. break;
  854. case DSI_PIXEL_FORMAT_RGB444:
  855. bpp = 12;
  856. break;
  857. case DSI_PIXEL_FORMAT_RGB565:
  858. bpp = 16;
  859. break;
  860. case DSI_PIXEL_FORMAT_RGB666:
  861. case DSI_PIXEL_FORMAT_RGB666_LOOSE:
  862. bpp = 18;
  863. break;
  864. case DSI_PIXEL_FORMAT_RGB888:
  865. bpp = 24;
  866. break;
  867. default:
  868. bpp = 24;
  869. break;
  870. }
  871. return bpp;
  872. }
  873. static int dsi_ctrl_update_link_freqs(struct dsi_ctrl *dsi_ctrl,
  874. struct dsi_host_config *config, void *clk_handle,
  875. struct dsi_display_mode *mode)
  876. {
  877. int rc = 0;
  878. u32 num_of_lanes = 0;
  879. u32 bits_per_symbol = 16, num_of_symbols = 7; /* For Cphy */
  880. u32 bpp, frame_time_us, byte_intf_clk_div;
  881. u64 h_period, v_period, bit_rate, pclk_rate, bit_rate_per_lane,
  882. byte_clk_rate, byte_intf_clk_rate;
  883. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  884. struct dsi_split_link_config *split_link = &host_cfg->split_link;
  885. struct dsi_mode_info *timing = &config->video_timing;
  886. u64 dsi_transfer_time_us = mode->priv_info->dsi_transfer_time_us;
  887. u64 min_dsi_clk_hz = mode->priv_info->min_dsi_clk_hz;
  888. /* Get bits per pxl in destination format */
  889. bpp = dsi_ctrl_pixel_format_to_bpp(host_cfg->dst_format);
  890. frame_time_us = mult_frac(1000, 1000, (timing->refresh_rate));
  891. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  892. num_of_lanes++;
  893. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  894. num_of_lanes++;
  895. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  896. num_of_lanes++;
  897. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  898. num_of_lanes++;
  899. if (split_link->enabled)
  900. num_of_lanes = split_link->lanes_per_sublink;
  901. config->common_config.num_data_lanes = num_of_lanes;
  902. config->common_config.bpp = bpp;
  903. if (config->bit_clk_rate_hz_override != 0) {
  904. bit_rate = config->bit_clk_rate_hz_override * num_of_lanes;
  905. if (host_cfg->phy_type == DSI_PHY_TYPE_CPHY) {
  906. bit_rate *= bits_per_symbol;
  907. do_div(bit_rate, num_of_symbols);
  908. }
  909. } else if (config->panel_mode == DSI_OP_CMD_MODE) {
  910. /* Calculate the bit rate needed to match dsi transfer time */
  911. bit_rate = min_dsi_clk_hz * frame_time_us;
  912. do_div(bit_rate, dsi_transfer_time_us);
  913. bit_rate = bit_rate * num_of_lanes;
  914. } else {
  915. h_period = dsi_h_total_dce(timing);
  916. v_period = DSI_V_TOTAL(timing);
  917. bit_rate = h_period * v_period * timing->refresh_rate * bpp;
  918. }
  919. pclk_rate = bit_rate;
  920. do_div(pclk_rate, bpp);
  921. if (host_cfg->phy_type == DSI_PHY_TYPE_DPHY) {
  922. bit_rate_per_lane = bit_rate;
  923. do_div(bit_rate_per_lane, num_of_lanes);
  924. byte_clk_rate = bit_rate_per_lane;
  925. /**
  926. * Ensure that the byte clock rate is even to avoid failures
  927. * during set rate for byte intf clock. Round up to the nearest
  928. * even number for byte clk.
  929. */
  930. byte_clk_rate = DIV_ROUND_CLOSEST(byte_clk_rate, 8);
  931. byte_clk_rate = ((byte_clk_rate + 1) & ~BIT(0));
  932. byte_intf_clk_rate = byte_clk_rate;
  933. byte_intf_clk_div = host_cfg->byte_intf_clk_div;
  934. do_div(byte_intf_clk_rate, byte_intf_clk_div);
  935. config->bit_clk_rate_hz = byte_clk_rate * 8;
  936. } else {
  937. do_div(bit_rate, bits_per_symbol);
  938. bit_rate *= num_of_symbols;
  939. bit_rate_per_lane = bit_rate;
  940. do_div(bit_rate_per_lane, num_of_lanes);
  941. byte_clk_rate = bit_rate_per_lane;
  942. do_div(byte_clk_rate, 7);
  943. /* For CPHY, byte_intf_clk is same as byte_clk */
  944. byte_intf_clk_rate = byte_clk_rate;
  945. config->bit_clk_rate_hz = byte_clk_rate * 7;
  946. }
  947. DSI_CTRL_DEBUG(dsi_ctrl, "bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  948. bit_rate, bit_rate_per_lane);
  949. DSI_CTRL_DEBUG(dsi_ctrl, "byte_clk_rate = %llu, byte_intf_clk = %llu\n",
  950. byte_clk_rate, byte_intf_clk_rate);
  951. DSI_CTRL_DEBUG(dsi_ctrl, "pclk_rate = %llu\n", pclk_rate);
  952. SDE_EVT32(dsi_ctrl->cell_index, bit_rate, byte_clk_rate, pclk_rate);
  953. dsi_ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  954. dsi_ctrl->clk_freq.byte_intf_clk_rate = byte_intf_clk_rate;
  955. dsi_ctrl->clk_freq.pix_clk_rate = pclk_rate;
  956. dsi_ctrl->clk_freq.esc_clk_rate = config->esc_clk_rate_hz;
  957. rc = dsi_clk_set_link_frequencies(clk_handle, dsi_ctrl->clk_freq,
  958. dsi_ctrl->cell_index);
  959. if (rc)
  960. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link frequencies\n");
  961. return rc;
  962. }
  963. static int dsi_ctrl_enable_supplies(struct dsi_ctrl *dsi_ctrl, bool enable)
  964. {
  965. int rc = 0;
  966. if (enable) {
  967. rc = pm_runtime_get_sync(dsi_ctrl->drm_dev->dev);
  968. if (rc < 0) {
  969. DSI_CTRL_ERR(dsi_ctrl,
  970. "Power resource enable failed, rc=%d\n", rc);
  971. goto error;
  972. }
  973. if (!dsi_ctrl->current_state.host_initialized) {
  974. rc = dsi_pwr_enable_regulator(
  975. &dsi_ctrl->pwr_info.host_pwr, true);
  976. if (rc) {
  977. DSI_CTRL_ERR(dsi_ctrl, "failed to enable host power regs\n");
  978. goto error_get_sync;
  979. }
  980. }
  981. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  982. true);
  983. if (rc) {
  984. DSI_CTRL_ERR(dsi_ctrl, "failed to enable gdsc, rc=%d\n",
  985. rc);
  986. (void)dsi_pwr_enable_regulator(
  987. &dsi_ctrl->pwr_info.host_pwr,
  988. false
  989. );
  990. goto error_get_sync;
  991. }
  992. return rc;
  993. } else {
  994. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  995. false);
  996. if (rc) {
  997. DSI_CTRL_ERR(dsi_ctrl, "failed to disable gdsc, rc=%d\n",
  998. rc);
  999. goto error;
  1000. }
  1001. if (!dsi_ctrl->current_state.host_initialized) {
  1002. rc = dsi_pwr_enable_regulator(
  1003. &dsi_ctrl->pwr_info.host_pwr, false);
  1004. if (rc) {
  1005. DSI_CTRL_ERR(dsi_ctrl, "failed to disable host power regs\n");
  1006. goto error;
  1007. }
  1008. }
  1009. pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  1010. return rc;
  1011. }
  1012. error_get_sync:
  1013. pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  1014. error:
  1015. return rc;
  1016. }
  1017. static int dsi_ctrl_copy_and_pad_cmd(struct dsi_ctrl *dsi_ctrl,
  1018. const struct mipi_dsi_packet *packet,
  1019. u8 **buffer,
  1020. u32 *size)
  1021. {
  1022. int rc = 0;
  1023. u8 *buf = NULL;
  1024. u32 len, i;
  1025. u8 cmd_type = 0;
  1026. len = packet->size;
  1027. len += 0x3; len &= ~0x03; /* Align to 32 bits */
  1028. buf = devm_kzalloc(&dsi_ctrl->pdev->dev, len * sizeof(u8), GFP_KERNEL);
  1029. if (!buf)
  1030. return -ENOMEM;
  1031. for (i = 0; i < len; i++) {
  1032. if (i >= packet->size)
  1033. buf[i] = 0xFF;
  1034. else if (i < sizeof(packet->header))
  1035. buf[i] = packet->header[i];
  1036. else
  1037. buf[i] = packet->payload[i - sizeof(packet->header)];
  1038. }
  1039. if (packet->payload_length > 0)
  1040. buf[3] |= BIT(6);
  1041. /* Swap BYTE order in the command buffer for MSM */
  1042. buf[0] = packet->header[1];
  1043. buf[1] = packet->header[2];
  1044. buf[2] = packet->header[0];
  1045. /* send embedded BTA for read commands */
  1046. cmd_type = buf[2] & 0x3f;
  1047. if ((cmd_type == MIPI_DSI_DCS_READ) ||
  1048. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM) ||
  1049. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM) ||
  1050. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM))
  1051. buf[3] |= BIT(5);
  1052. *buffer = buf;
  1053. *size = len;
  1054. return rc;
  1055. }
  1056. int dsi_ctrl_wait_for_cmd_mode_mdp_idle(struct dsi_ctrl *dsi_ctrl)
  1057. {
  1058. int rc = 0;
  1059. if (!dsi_ctrl) {
  1060. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1061. return -EINVAL;
  1062. }
  1063. if (dsi_ctrl->host_config.panel_mode != DSI_OP_CMD_MODE)
  1064. return -EINVAL;
  1065. mutex_lock(&dsi_ctrl->ctrl_lock);
  1066. rc = dsi_ctrl->hw.ops.wait_for_cmd_mode_mdp_idle(&dsi_ctrl->hw);
  1067. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1068. return rc;
  1069. }
  1070. int dsi_message_validate_tx_mode(struct dsi_ctrl *dsi_ctrl,
  1071. u32 cmd_len,
  1072. u32 *flags)
  1073. {
  1074. int rc = 0;
  1075. if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1076. /* if command size plus header is greater than fifo size */
  1077. if ((cmd_len + 4) > DSI_CTRL_MAX_CMD_FIFO_STORE_SIZE) {
  1078. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer Cmd in FIFO config\n");
  1079. return -ENOTSUPP;
  1080. }
  1081. if (!dsi_ctrl->hw.ops.kickoff_fifo_command) {
  1082. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer command,ops not defined\n");
  1083. return -ENOTSUPP;
  1084. }
  1085. }
  1086. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1087. if (*flags & DSI_CTRL_CMD_BROADCAST) {
  1088. DSI_CTRL_ERR(dsi_ctrl, "Non embedded not supported with broadcast\n");
  1089. return -ENOTSUPP;
  1090. }
  1091. if (!dsi_ctrl->hw.ops.kickoff_command_non_embedded_mode) {
  1092. DSI_CTRL_ERR(dsi_ctrl, " Cannot transfer command,ops not defined\n");
  1093. return -ENOTSUPP;
  1094. }
  1095. if ((cmd_len + 4) > SZ_4K) {
  1096. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1097. return -ENOTSUPP;
  1098. }
  1099. }
  1100. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1101. if ((dsi_ctrl->cmd_len + cmd_len + 4) > SZ_4K) {
  1102. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1103. return -ENOTSUPP;
  1104. }
  1105. }
  1106. return rc;
  1107. }
  1108. static void dsi_configure_command_scheduling(struct dsi_ctrl *dsi_ctrl,
  1109. struct dsi_ctrl_cmd_dma_info *cmd_mem)
  1110. {
  1111. u32 line_no = 0, window = 0, sched_line_no = 0;
  1112. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1113. struct dsi_mode_info *timing = &(dsi_ctrl->host_config.video_timing);
  1114. line_no = dsi_ctrl->host_config.common_config.dma_sched_line;
  1115. window = dsi_ctrl->host_config.common_config.dma_sched_window;
  1116. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, line_no, window);
  1117. /*
  1118. * In case of command scheduling in video mode, the line at which
  1119. * the command is scheduled can revert to the default value i.e. 1
  1120. * for the following cases:
  1121. * 1) No schedule line defined by the panel.
  1122. * 2) schedule line defined is greater than VFP.
  1123. */
  1124. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1125. dsi_hw_ops.schedule_dma_cmd &&
  1126. (dsi_ctrl->current_state.vid_engine_state ==
  1127. DSI_CTRL_ENGINE_ON)) {
  1128. sched_line_no = (line_no == 0) ? 1 : line_no;
  1129. if (timing) {
  1130. if (sched_line_no >= timing->v_front_porch)
  1131. sched_line_no = 1;
  1132. sched_line_no += timing->v_back_porch +
  1133. timing->v_sync_width + timing->v_active;
  1134. }
  1135. dsi_hw_ops.schedule_dma_cmd(&dsi_ctrl->hw, sched_line_no);
  1136. }
  1137. /*
  1138. * In case of command scheduling in command mode, set the maximum
  1139. * possible size of the DMA start window in case no schedule line and
  1140. * window size properties are defined by the panel.
  1141. */
  1142. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) &&
  1143. dsi_hw_ops.configure_cmddma_window) {
  1144. sched_line_no = (line_no == 0) ? TEARCHECK_WINDOW_SIZE :
  1145. line_no;
  1146. window = (window == 0) ? timing->v_active : window;
  1147. sched_line_no += timing->v_active;
  1148. dsi_hw_ops.configure_cmddma_window(&dsi_ctrl->hw, cmd_mem,
  1149. sched_line_no, window);
  1150. }
  1151. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_EXIT,
  1152. sched_line_no, window);
  1153. }
  1154. static u32 calculate_schedule_line(struct dsi_ctrl *dsi_ctrl, u32 flags)
  1155. {
  1156. u32 line_no = 0x1;
  1157. struct dsi_mode_info *timing;
  1158. /* check if custom dma scheduling line needed */
  1159. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1160. (flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED))
  1161. line_no = dsi_ctrl->host_config.common_config.dma_sched_line;
  1162. timing = &(dsi_ctrl->host_config.video_timing);
  1163. if (timing)
  1164. line_no += timing->v_back_porch + timing->v_sync_width +
  1165. timing->v_active;
  1166. return line_no;
  1167. }
  1168. static void dsi_kickoff_msg_tx(struct dsi_ctrl *dsi_ctrl,
  1169. const struct mipi_dsi_msg *msg,
  1170. struct dsi_ctrl_cmd_dma_fifo_info *cmd,
  1171. struct dsi_ctrl_cmd_dma_info *cmd_mem,
  1172. u32 flags)
  1173. {
  1174. u32 hw_flags = 0;
  1175. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1176. struct dsi_split_link_config *split_link;
  1177. split_link = &(dsi_ctrl->host_config.common_config.split_link);
  1178. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags,
  1179. msg->flags);
  1180. if (dsi_ctrl->hw.reset_trig_ctrl)
  1181. dsi_hw_ops.reset_trig_ctrl(&dsi_ctrl->hw,
  1182. &dsi_ctrl->host_config.common_config);
  1183. if (dsi_hw_ops.splitlink_cmd_setup && split_link->enabled)
  1184. dsi_hw_ops.splitlink_cmd_setup(&dsi_ctrl->hw,
  1185. &dsi_ctrl->host_config.common_config, flags);
  1186. /*
  1187. * Always enable DMA scheduling for video mode panel.
  1188. *
  1189. * In video mode panel, if the DMA is triggered very close to
  1190. * the beginning of the active window and the DMA transfer
  1191. * happens in the last line of VBP, then the HW state will
  1192. * stay in ‘wait’ and return to ‘idle’ in the first line of VFP.
  1193. * But somewhere in the middle of the active window, if SW
  1194. * disables DSI command mode engine while the HW is still
  1195. * waiting and re-enable after timing engine is OFF. So the
  1196. * HW never ‘sees’ another vblank line and hence it gets
  1197. * stuck in the ‘wait’ state.
  1198. */
  1199. if ((flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED) ||
  1200. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE))
  1201. dsi_configure_command_scheduling(dsi_ctrl, cmd_mem);
  1202. dsi_ctrl->cmd_mode = (dsi_ctrl->host_config.panel_mode ==
  1203. DSI_OP_CMD_MODE);
  1204. hw_flags |= (flags & DSI_CTRL_CMD_DEFER_TRIGGER) ?
  1205. DSI_CTRL_HW_CMD_WAIT_FOR_TRIGGER : 0;
  1206. if (flags & DSI_CTRL_CMD_LAST_COMMAND)
  1207. hw_flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1208. if (flags & DSI_CTRL_CMD_DEFER_TRIGGER) {
  1209. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1210. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1211. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1212. &dsi_ctrl->hw,
  1213. cmd_mem,
  1214. hw_flags);
  1215. } else {
  1216. dsi_hw_ops.kickoff_command(
  1217. &dsi_ctrl->hw,
  1218. cmd_mem,
  1219. hw_flags);
  1220. }
  1221. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1222. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1223. cmd,
  1224. hw_flags);
  1225. }
  1226. }
  1227. if (!(flags & DSI_CTRL_CMD_DEFER_TRIGGER)) {
  1228. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1229. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1230. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  1231. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  1232. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1233. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1234. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1235. &dsi_ctrl->hw,
  1236. cmd_mem,
  1237. hw_flags);
  1238. } else {
  1239. dsi_hw_ops.kickoff_command(
  1240. &dsi_ctrl->hw,
  1241. cmd_mem,
  1242. hw_flags);
  1243. }
  1244. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1245. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1246. cmd,
  1247. hw_flags);
  1248. }
  1249. if (dsi_ctrl->enable_cmd_dma_stats) {
  1250. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  1251. dsi_ctrl->cmd_mode);
  1252. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  1253. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  1254. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  1255. dsi_ctrl->cmd_trigger_line,
  1256. dsi_ctrl->cmd_trigger_frame);
  1257. }
  1258. dsi_hw_ops.reset_cmd_fifo(&dsi_ctrl->hw);
  1259. /*
  1260. * DSI 2.2 needs a soft reset whenever we send non-embedded
  1261. * mode command followed by embedded mode. Otherwise it will
  1262. * result in smmu write faults with DSI as client.
  1263. */
  1264. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1265. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  1266. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  1267. dsi_ctrl->cmd_len = 0;
  1268. }
  1269. }
  1270. }
  1271. static int dsi_message_tx(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd_desc)
  1272. {
  1273. int rc = 0;
  1274. struct mipi_dsi_packet packet;
  1275. struct dsi_ctrl_cmd_dma_fifo_info cmd;
  1276. struct dsi_ctrl_cmd_dma_info cmd_mem;
  1277. const struct mipi_dsi_msg *msg;
  1278. u32 length = 0;
  1279. u8 *buffer = NULL;
  1280. u32 cnt = 0;
  1281. u8 *cmdbuf;
  1282. u32 *flags;
  1283. msg = &cmd_desc->msg;
  1284. flags = &cmd_desc->ctrl_flags;
  1285. /* Validate the mode before sending the command */
  1286. rc = dsi_message_validate_tx_mode(dsi_ctrl, msg->tx_len, flags);
  1287. if (rc) {
  1288. DSI_CTRL_ERR(dsi_ctrl,
  1289. "Cmd tx validation failed, cannot transfer cmd\n");
  1290. rc = -ENOTSUPP;
  1291. goto error;
  1292. }
  1293. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, *flags, dsi_ctrl->cmd_len);
  1294. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1295. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1296. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1297. true : false;
  1298. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1299. true : false;
  1300. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1301. true : false;
  1302. cmd_mem.datatype = msg->type;
  1303. cmd_mem.length = msg->tx_len;
  1304. dsi_ctrl->cmd_len = msg->tx_len;
  1305. memcpy(dsi_ctrl->vaddr, msg->tx_buf, msg->tx_len);
  1306. DSI_CTRL_DEBUG(dsi_ctrl,
  1307. "non-embedded mode , size of command =%zd\n",
  1308. msg->tx_len);
  1309. goto kickoff;
  1310. }
  1311. rc = mipi_dsi_create_packet(&packet, msg);
  1312. if (rc) {
  1313. DSI_CTRL_ERR(dsi_ctrl, "Failed to create message packet, rc=%d\n",
  1314. rc);
  1315. goto error;
  1316. }
  1317. rc = dsi_ctrl_copy_and_pad_cmd(dsi_ctrl,
  1318. &packet,
  1319. &buffer,
  1320. &length);
  1321. if (rc) {
  1322. DSI_CTRL_ERR(dsi_ctrl, "failed to copy message, rc=%d\n", rc);
  1323. goto error;
  1324. }
  1325. /*
  1326. * In case of broadcast CMD length cannot be greater than 512 bytes
  1327. * as specified by HW limitations. Need to overwrite the flags to
  1328. * set the LAST_COMMAND flag to ensure no command transfer failures.
  1329. */
  1330. if ((*flags & DSI_CTRL_CMD_FETCH_MEMORY) && (*flags & DSI_CTRL_CMD_BROADCAST)) {
  1331. if (((dsi_ctrl->cmd_len + length) > 240) && !(*flags & DSI_CTRL_CMD_LAST_COMMAND)) {
  1332. *flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1333. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1, *flags);
  1334. }
  1335. }
  1336. if (*flags & DSI_CTRL_CMD_LAST_COMMAND)
  1337. buffer[3] |= BIT(7);//set the last cmd bit in header.
  1338. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1339. /* Embedded mode config is selected */
  1340. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1341. cmd_mem.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1342. true : false;
  1343. cmd_mem.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1344. true : false;
  1345. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1346. true : false;
  1347. cmdbuf = (u8 *)(dsi_ctrl->vaddr);
  1348. msm_gem_sync(dsi_ctrl->tx_cmd_buf);
  1349. for (cnt = 0; cnt < length; cnt++)
  1350. cmdbuf[dsi_ctrl->cmd_len + cnt] = buffer[cnt];
  1351. dsi_ctrl->cmd_len += length;
  1352. if (*flags & DSI_CTRL_CMD_LAST_COMMAND) {
  1353. cmd_mem.length = dsi_ctrl->cmd_len;
  1354. dsi_ctrl->cmd_len = 0;
  1355. } else {
  1356. goto error;
  1357. }
  1358. } else if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1359. cmd.command = (u32 *)buffer;
  1360. cmd.size = length;
  1361. cmd.en_broadcast = (*flags & DSI_CTRL_CMD_BROADCAST) ?
  1362. true : false;
  1363. cmd.is_master = (*flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1364. true : false;
  1365. cmd.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1366. true : false;
  1367. }
  1368. kickoff:
  1369. dsi_kickoff_msg_tx(dsi_ctrl, msg, &cmd, &cmd_mem, *flags);
  1370. error:
  1371. if (buffer)
  1372. devm_kfree(&dsi_ctrl->pdev->dev, buffer);
  1373. return rc;
  1374. }
  1375. static int dsi_set_max_return_size(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *rx_cmd, u32 size)
  1376. {
  1377. int rc = 0;
  1378. const struct mipi_dsi_msg *rx_msg = &rx_cmd->msg;
  1379. u8 tx[2] = { (u8)(size & 0xFF), (u8)(size >> 8) };
  1380. u16 dflags = rx_msg->flags;
  1381. struct dsi_cmd_desc cmd= {
  1382. .msg.channel = rx_msg->channel,
  1383. .msg.type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
  1384. .msg.tx_len = 2,
  1385. .msg.tx_buf = tx,
  1386. .msg.flags = rx_msg->flags,
  1387. };
  1388. /* remove last message flag to batch max packet cmd to read command */
  1389. dflags &= ~BIT(3);
  1390. cmd.msg.flags = dflags;
  1391. cmd.ctrl_flags = DSI_CTRL_CMD_FETCH_MEMORY;
  1392. rc = dsi_message_tx(dsi_ctrl, &cmd);
  1393. if (rc)
  1394. DSI_CTRL_ERR(dsi_ctrl, "failed to send max return size packet, rc=%d\n",
  1395. rc);
  1396. return rc;
  1397. }
  1398. /* Helper functions to support DCS read operation */
  1399. static int dsi_parse_short_read1_resp(const struct mipi_dsi_msg *msg,
  1400. unsigned char *buff)
  1401. {
  1402. u8 *data = msg->rx_buf;
  1403. int read_len = 1;
  1404. if (!data)
  1405. return 0;
  1406. /* remove dcs type */
  1407. if (msg->rx_len >= 1)
  1408. data[0] = buff[1];
  1409. else
  1410. read_len = 0;
  1411. return read_len;
  1412. }
  1413. static int dsi_parse_short_read2_resp(const struct mipi_dsi_msg *msg,
  1414. unsigned char *buff)
  1415. {
  1416. u8 *data = msg->rx_buf;
  1417. int read_len = 2;
  1418. if (!data)
  1419. return 0;
  1420. /* remove dcs type */
  1421. if (msg->rx_len >= 2) {
  1422. data[0] = buff[1];
  1423. data[1] = buff[2];
  1424. } else {
  1425. read_len = 0;
  1426. }
  1427. return read_len;
  1428. }
  1429. static int dsi_parse_long_read_resp(const struct mipi_dsi_msg *msg,
  1430. unsigned char *buff)
  1431. {
  1432. if (!msg->rx_buf)
  1433. return 0;
  1434. /* remove dcs type */
  1435. if (msg->rx_buf && msg->rx_len)
  1436. memcpy(msg->rx_buf, buff + 4, msg->rx_len);
  1437. return msg->rx_len;
  1438. }
  1439. static int dsi_message_rx(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd_desc)
  1440. {
  1441. int rc = 0;
  1442. u32 rd_pkt_size, total_read_len, hw_read_cnt;
  1443. u32 current_read_len = 0, total_bytes_read = 0;
  1444. bool short_resp = false;
  1445. bool read_done = false;
  1446. u32 dlen, diff, rlen;
  1447. unsigned char *buff = NULL;
  1448. char cmd;
  1449. const struct mipi_dsi_msg *msg;
  1450. u32 buffer_sz = 0, header_offset = 0;
  1451. u8 *head = NULL;
  1452. if (!cmd_desc) {
  1453. DSI_CTRL_ERR(dsi_ctrl, "Invalid command\n");
  1454. rc = -EINVAL;
  1455. goto error;
  1456. }
  1457. msg = &cmd_desc->msg;
  1458. rlen = msg->rx_len;
  1459. if (msg->rx_len <= 2) {
  1460. short_resp = true;
  1461. rd_pkt_size = msg->rx_len;
  1462. total_read_len = 4;
  1463. /*
  1464. * buffer size: header + data
  1465. * No 32 bits alignment issue, thus offset is 0
  1466. */
  1467. buffer_sz = 4;
  1468. } else {
  1469. short_resp = false;
  1470. current_read_len = 10;
  1471. if (msg->rx_len < current_read_len)
  1472. rd_pkt_size = msg->rx_len;
  1473. else
  1474. rd_pkt_size = current_read_len;
  1475. total_read_len = current_read_len + 6;
  1476. /*
  1477. * buffer size: header + data + footer, rounded up to 4 bytes.
  1478. * Out of bound can occur if rx_len is not aligned to size 4.
  1479. */
  1480. buffer_sz = 4 + msg->rx_len + 2;
  1481. buffer_sz = ALIGN(buffer_sz, 4);
  1482. if (buffer_sz < 16)
  1483. buffer_sz = 16;
  1484. }
  1485. buff = kzalloc(buffer_sz, GFP_KERNEL);
  1486. if (!buff) {
  1487. rc = -ENOMEM;
  1488. goto error;
  1489. }
  1490. head = buff;
  1491. while (!read_done) {
  1492. rc = dsi_set_max_return_size(dsi_ctrl, cmd_desc, rd_pkt_size);
  1493. if (rc) {
  1494. DSI_CTRL_ERR(dsi_ctrl, "Failed to set max return packet size, rc=%d\n",
  1495. rc);
  1496. goto error;
  1497. }
  1498. /* clear RDBK_DATA registers before proceeding */
  1499. dsi_ctrl->hw.ops.clear_rdbk_register(&dsi_ctrl->hw);
  1500. rc = dsi_message_tx(dsi_ctrl, cmd_desc);
  1501. if (rc) {
  1502. DSI_CTRL_ERR(dsi_ctrl, "Message transmission failed, rc=%d\n",
  1503. rc);
  1504. goto error;
  1505. }
  1506. /* Wait for read command transfer success */
  1507. dsi_ctrl_dma_cmd_wait_for_done(dsi_ctrl);
  1508. /*
  1509. * wait before reading rdbk_data register, if any delay is
  1510. * required after sending the read command.
  1511. */
  1512. if (cmd_desc->post_wait_ms)
  1513. usleep_range(cmd_desc->post_wait_ms * 1000,
  1514. ((cmd_desc->post_wait_ms * 1000) + 10));
  1515. dlen = dsi_ctrl->hw.ops.get_cmd_read_data(&dsi_ctrl->hw,
  1516. buff, total_bytes_read,
  1517. total_read_len, rd_pkt_size,
  1518. &hw_read_cnt);
  1519. if (!dlen)
  1520. goto error;
  1521. if (short_resp)
  1522. break;
  1523. if (rlen <= current_read_len) {
  1524. diff = current_read_len - rlen;
  1525. read_done = true;
  1526. } else {
  1527. diff = 0;
  1528. rlen -= current_read_len;
  1529. }
  1530. dlen -= 2; /* 2 bytes of CRC */
  1531. dlen -= diff;
  1532. buff += dlen;
  1533. total_bytes_read += dlen;
  1534. if (!read_done) {
  1535. current_read_len = 14; /* Not first read */
  1536. if (rlen < current_read_len)
  1537. rd_pkt_size += rlen;
  1538. else
  1539. rd_pkt_size += current_read_len;
  1540. }
  1541. }
  1542. buff = head;
  1543. if (hw_read_cnt < 16 && !short_resp)
  1544. header_offset = (16 - hw_read_cnt);
  1545. else
  1546. header_offset = 0;
  1547. /* parse the data read from panel */
  1548. cmd = buff[header_offset];
  1549. switch (cmd) {
  1550. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  1551. DSI_CTRL_ERR(dsi_ctrl, "Rx ACK_ERROR 0x%x\n", cmd);
  1552. rc = 0;
  1553. break;
  1554. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  1555. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  1556. rc = dsi_parse_short_read1_resp(msg, &buff[header_offset]);
  1557. break;
  1558. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  1559. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  1560. rc = dsi_parse_short_read2_resp(msg, &buff[header_offset]);
  1561. break;
  1562. case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
  1563. case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
  1564. rc = dsi_parse_long_read_resp(msg, &buff[header_offset]);
  1565. break;
  1566. default:
  1567. DSI_CTRL_WARN(dsi_ctrl, "Invalid response: 0x%x\n", cmd);
  1568. rc = 0;
  1569. }
  1570. error:
  1571. kfree(buff);
  1572. return rc;
  1573. }
  1574. static int dsi_enable_ulps(struct dsi_ctrl *dsi_ctrl)
  1575. {
  1576. int rc = 0;
  1577. u32 lanes = 0;
  1578. u32 ulps_lanes;
  1579. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1580. rc = dsi_ctrl->hw.ops.wait_for_lane_idle(&dsi_ctrl->hw, lanes);
  1581. if (rc) {
  1582. DSI_CTRL_ERR(dsi_ctrl, "lanes not entering idle, skip ULPS\n");
  1583. return rc;
  1584. }
  1585. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1586. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1587. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1588. return 0;
  1589. }
  1590. if (!dsi_is_type_cphy(&dsi_ctrl->host_config.common_config))
  1591. lanes |= DSI_CLOCK_LANE;
  1592. dsi_ctrl->hw.ops.ulps_ops.ulps_request(&dsi_ctrl->hw, lanes);
  1593. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1594. if ((lanes & ulps_lanes) != lanes) {
  1595. DSI_CTRL_ERR(dsi_ctrl, "Failed to enter ULPS, request=0x%x, actual=0x%x\n",
  1596. lanes, ulps_lanes);
  1597. rc = -EIO;
  1598. }
  1599. return rc;
  1600. }
  1601. static int dsi_disable_ulps(struct dsi_ctrl *dsi_ctrl)
  1602. {
  1603. int rc = 0;
  1604. u32 ulps_lanes, lanes = 0;
  1605. dsi_ctrl->hw.ops.clear_phy0_ln_err(&dsi_ctrl->hw);
  1606. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1607. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1608. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1609. return 0;
  1610. }
  1611. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1612. if (!dsi_is_type_cphy(&dsi_ctrl->host_config.common_config))
  1613. lanes |= DSI_CLOCK_LANE;
  1614. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1615. if ((lanes & ulps_lanes) != lanes)
  1616. DSI_CTRL_ERR(dsi_ctrl, "Mismatch between lanes in ULPS\n");
  1617. lanes &= ulps_lanes;
  1618. dsi_ctrl->hw.ops.ulps_ops.ulps_exit(&dsi_ctrl->hw, lanes);
  1619. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1620. if (ulps_lanes & lanes) {
  1621. DSI_CTRL_ERR(dsi_ctrl, "Lanes (0x%x) stuck in ULPS\n",
  1622. ulps_lanes);
  1623. rc = -EIO;
  1624. }
  1625. return rc;
  1626. }
  1627. void dsi_ctrl_toggle_error_interrupt_status(struct dsi_ctrl *dsi_ctrl, bool enable)
  1628. {
  1629. if (!enable) {
  1630. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw, 0);
  1631. } else {
  1632. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  1633. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  1634. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  1635. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw, 0xFF00A0);
  1636. else
  1637. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw, 0xFF00E0);
  1638. }
  1639. }
  1640. static int dsi_ctrl_drv_state_init(struct dsi_ctrl *dsi_ctrl)
  1641. {
  1642. int rc = 0;
  1643. bool splash_enabled = false;
  1644. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  1645. if (!splash_enabled) {
  1646. state->power_state = DSI_CTRL_POWER_VREG_OFF;
  1647. state->cmd_engine_state = DSI_CTRL_ENGINE_OFF;
  1648. state->vid_engine_state = DSI_CTRL_ENGINE_OFF;
  1649. }
  1650. return rc;
  1651. }
  1652. static int dsi_ctrl_buffer_deinit(struct dsi_ctrl *dsi_ctrl)
  1653. {
  1654. struct msm_gem_address_space *aspace = NULL;
  1655. if (dsi_ctrl->tx_cmd_buf) {
  1656. aspace = dsi_ctrl_get_aspace(dsi_ctrl,
  1657. MSM_SMMU_DOMAIN_UNSECURE);
  1658. if (!aspace) {
  1659. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1660. return -ENOMEM;
  1661. }
  1662. msm_gem_put_iova(dsi_ctrl->tx_cmd_buf, aspace);
  1663. mutex_lock(&dsi_ctrl->drm_dev->struct_mutex);
  1664. msm_gem_free_object(dsi_ctrl->tx_cmd_buf);
  1665. mutex_unlock(&dsi_ctrl->drm_dev->struct_mutex);
  1666. dsi_ctrl->tx_cmd_buf = NULL;
  1667. }
  1668. return 0;
  1669. }
  1670. int dsi_ctrl_buffer_init(struct dsi_ctrl *dsi_ctrl)
  1671. {
  1672. int rc = 0;
  1673. u64 iova = 0;
  1674. struct msm_gem_address_space *aspace = NULL;
  1675. aspace = dsi_ctrl_get_aspace(dsi_ctrl, MSM_SMMU_DOMAIN_UNSECURE);
  1676. if (!aspace) {
  1677. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1678. return -ENOMEM;
  1679. }
  1680. dsi_ctrl->tx_cmd_buf = msm_gem_new(dsi_ctrl->drm_dev,
  1681. SZ_4K,
  1682. MSM_BO_UNCACHED);
  1683. if (IS_ERR(dsi_ctrl->tx_cmd_buf)) {
  1684. rc = PTR_ERR(dsi_ctrl->tx_cmd_buf);
  1685. DSI_CTRL_ERR(dsi_ctrl, "failed to allocate gem, rc=%d\n", rc);
  1686. dsi_ctrl->tx_cmd_buf = NULL;
  1687. goto error;
  1688. }
  1689. dsi_ctrl->cmd_buffer_size = SZ_4K;
  1690. rc = msm_gem_get_iova(dsi_ctrl->tx_cmd_buf, aspace, &iova);
  1691. if (rc) {
  1692. DSI_CTRL_ERR(dsi_ctrl, "failed to get iova, rc=%d\n", rc);
  1693. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1694. goto error;
  1695. }
  1696. if (iova & 0x07) {
  1697. DSI_CTRL_ERR(dsi_ctrl, "Tx command buffer is not 8 byte aligned\n");
  1698. rc = -ENOTSUPP;
  1699. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1700. goto error;
  1701. }
  1702. error:
  1703. return rc;
  1704. }
  1705. static int dsi_enable_io_clamp(struct dsi_ctrl *dsi_ctrl,
  1706. bool enable, bool ulps_enabled)
  1707. {
  1708. u32 lanes = 0;
  1709. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE)
  1710. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1711. lanes |= DSI_CLOCK_LANE;
  1712. if (enable)
  1713. dsi_ctrl->hw.ops.clamp_enable(&dsi_ctrl->hw,
  1714. lanes, ulps_enabled);
  1715. else
  1716. dsi_ctrl->hw.ops.clamp_disable(&dsi_ctrl->hw,
  1717. lanes, ulps_enabled);
  1718. return 0;
  1719. }
  1720. static int dsi_ctrl_dts_parse(struct dsi_ctrl *dsi_ctrl,
  1721. struct device_node *of_node)
  1722. {
  1723. u32 index = 0, frame_threshold_time_us = 0;
  1724. int rc = 0;
  1725. if (!dsi_ctrl || !of_node) {
  1726. DSI_CTRL_ERR(dsi_ctrl, "invalid dsi_ctrl:%d or of_node:%d\n",
  1727. dsi_ctrl != NULL, of_node != NULL);
  1728. return -EINVAL;
  1729. }
  1730. rc = of_property_read_u32(of_node, "cell-index", &index);
  1731. if (rc) {
  1732. DSI_CTRL_DEBUG(dsi_ctrl, "cell index not set, default to 0\n");
  1733. index = 0;
  1734. }
  1735. dsi_ctrl->cell_index = index;
  1736. dsi_ctrl->name = of_get_property(of_node, "label", NULL);
  1737. if (!dsi_ctrl->name)
  1738. dsi_ctrl->name = DSI_CTRL_DEFAULT_LABEL;
  1739. dsi_ctrl->phy_isolation_enabled = of_property_read_bool(of_node,
  1740. "qcom,dsi-phy-isolation-enabled");
  1741. dsi_ctrl->null_insertion_enabled = of_property_read_bool(of_node,
  1742. "qcom,null-insertion-enabled");
  1743. dsi_ctrl->split_link_supported = of_property_read_bool(of_node,
  1744. "qcom,split-link-supported");
  1745. rc = of_property_read_u32(of_node, "frame-threshold-time-us",
  1746. &frame_threshold_time_us);
  1747. if (rc) {
  1748. DSI_CTRL_DEBUG(dsi_ctrl,
  1749. "frame-threshold-time not specified, defaulting\n");
  1750. frame_threshold_time_us = 2666;
  1751. }
  1752. dsi_ctrl->frame_threshold_time_us = frame_threshold_time_us;
  1753. return 0;
  1754. }
  1755. static int dsi_ctrl_dev_probe(struct platform_device *pdev)
  1756. {
  1757. struct dsi_ctrl *dsi_ctrl;
  1758. struct dsi_ctrl_list_item *item;
  1759. const struct of_device_id *id;
  1760. enum dsi_ctrl_version version;
  1761. int rc = 0;
  1762. id = of_match_node(msm_dsi_of_match, pdev->dev.of_node);
  1763. if (!id)
  1764. return -ENODEV;
  1765. version = *(enum dsi_ctrl_version *)id->data;
  1766. item = devm_kzalloc(&pdev->dev, sizeof(*item), GFP_KERNEL);
  1767. if (!item)
  1768. return -ENOMEM;
  1769. dsi_ctrl = devm_kzalloc(&pdev->dev, sizeof(*dsi_ctrl), GFP_KERNEL);
  1770. if (!dsi_ctrl)
  1771. return -ENOMEM;
  1772. dsi_ctrl->version = version;
  1773. dsi_ctrl->irq_info.irq_num = -1;
  1774. dsi_ctrl->irq_info.irq_stat_mask = 0x0;
  1775. INIT_WORK(&dsi_ctrl->post_cmd_tx_work, dsi_ctrl_post_cmd_transfer_work);
  1776. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1777. spin_lock_init(&dsi_ctrl->irq_info.irq_lock);
  1778. rc = dsi_ctrl_dts_parse(dsi_ctrl, pdev->dev.of_node);
  1779. if (rc) {
  1780. DSI_CTRL_ERR(dsi_ctrl, "dts parse failed, rc = %d\n", rc);
  1781. goto fail;
  1782. }
  1783. rc = dsi_ctrl_init_regmap(pdev, dsi_ctrl);
  1784. if (rc) {
  1785. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse register information, rc = %d\n",
  1786. rc);
  1787. goto fail;
  1788. }
  1789. rc = dsi_ctrl_supplies_init(pdev, dsi_ctrl);
  1790. if (rc) {
  1791. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse voltage supplies, rc = %d\n",
  1792. rc);
  1793. goto fail;
  1794. }
  1795. rc = dsi_ctrl_clocks_init(pdev, dsi_ctrl);
  1796. if (rc) {
  1797. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse clock information, rc = %d\n",
  1798. rc);
  1799. goto fail_supplies;
  1800. }
  1801. rc = dsi_catalog_ctrl_setup(&dsi_ctrl->hw, dsi_ctrl->version,
  1802. dsi_ctrl->cell_index, dsi_ctrl->phy_isolation_enabled,
  1803. dsi_ctrl->null_insertion_enabled);
  1804. if (rc) {
  1805. DSI_CTRL_ERR(dsi_ctrl, "Catalog does not support version (%d)\n",
  1806. dsi_ctrl->version);
  1807. goto fail_clks;
  1808. }
  1809. item->ctrl = dsi_ctrl;
  1810. sde_dbg_dsi_ctrl_register(dsi_ctrl->hw.base, dsi_ctrl->name);
  1811. mutex_lock(&dsi_ctrl_list_lock);
  1812. list_add(&item->list, &dsi_ctrl_list);
  1813. mutex_unlock(&dsi_ctrl_list_lock);
  1814. mutex_init(&dsi_ctrl->ctrl_lock);
  1815. dsi_ctrl->secure_mode = false;
  1816. dsi_ctrl->pdev = pdev;
  1817. platform_set_drvdata(pdev, dsi_ctrl);
  1818. DSI_CTRL_INFO(dsi_ctrl, "Probe successful\n");
  1819. return 0;
  1820. fail_clks:
  1821. (void)dsi_ctrl_clocks_deinit(dsi_ctrl);
  1822. fail_supplies:
  1823. (void)dsi_ctrl_supplies_deinit(dsi_ctrl);
  1824. fail:
  1825. return rc;
  1826. }
  1827. static int dsi_ctrl_dev_remove(struct platform_device *pdev)
  1828. {
  1829. int rc = 0;
  1830. struct dsi_ctrl *dsi_ctrl;
  1831. struct list_head *pos, *tmp;
  1832. dsi_ctrl = platform_get_drvdata(pdev);
  1833. mutex_lock(&dsi_ctrl_list_lock);
  1834. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1835. struct dsi_ctrl_list_item *n = list_entry(pos,
  1836. struct dsi_ctrl_list_item,
  1837. list);
  1838. if (n->ctrl == dsi_ctrl) {
  1839. list_del(&n->list);
  1840. break;
  1841. }
  1842. }
  1843. mutex_unlock(&dsi_ctrl_list_lock);
  1844. mutex_lock(&dsi_ctrl->ctrl_lock);
  1845. dsi_ctrl_isr_configure(dsi_ctrl, false);
  1846. rc = dsi_ctrl_supplies_deinit(dsi_ctrl);
  1847. if (rc)
  1848. DSI_CTRL_ERR(dsi_ctrl,
  1849. "failed to deinitialize voltage supplies, rc=%d\n",
  1850. rc);
  1851. rc = dsi_ctrl_clocks_deinit(dsi_ctrl);
  1852. if (rc)
  1853. DSI_CTRL_ERR(dsi_ctrl,
  1854. "failed to deinitialize clocks, rc=%d\n", rc);
  1855. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1856. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1857. mutex_destroy(&dsi_ctrl->ctrl_lock);
  1858. devm_kfree(&pdev->dev, dsi_ctrl);
  1859. platform_set_drvdata(pdev, NULL);
  1860. return 0;
  1861. }
  1862. static struct platform_driver dsi_ctrl_driver = {
  1863. .probe = dsi_ctrl_dev_probe,
  1864. .remove = dsi_ctrl_dev_remove,
  1865. .driver = {
  1866. .name = "drm_dsi_ctrl",
  1867. .of_match_table = msm_dsi_of_match,
  1868. .suppress_bind_attrs = true,
  1869. },
  1870. };
  1871. int dsi_ctrl_get_io_resources(struct msm_io_res *io_res)
  1872. {
  1873. int rc = 0;
  1874. struct dsi_ctrl_list_item *dsi_ctrl;
  1875. mutex_lock(&dsi_ctrl_list_lock);
  1876. list_for_each_entry(dsi_ctrl, &dsi_ctrl_list, list) {
  1877. rc = msm_dss_get_io_mem(dsi_ctrl->ctrl->pdev, &io_res->mem);
  1878. if (rc) {
  1879. DSI_CTRL_ERR(dsi_ctrl->ctrl,
  1880. "failed to get io mem, rc = %d\n", rc);
  1881. return rc;
  1882. }
  1883. }
  1884. mutex_unlock(&dsi_ctrl_list_lock);
  1885. return rc;
  1886. }
  1887. /**
  1888. * dsi_ctrl_check_resource() - check if DSI controller is probed
  1889. * @of_node: of_node of the DSI controller.
  1890. *
  1891. * Checks if the DSI controller has been probed and is available.
  1892. *
  1893. * Return: status of DSI controller
  1894. */
  1895. bool dsi_ctrl_check_resource(struct device_node *of_node)
  1896. {
  1897. struct list_head *pos, *tmp;
  1898. struct dsi_ctrl *ctrl = NULL;
  1899. mutex_lock(&dsi_ctrl_list_lock);
  1900. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1901. struct dsi_ctrl_list_item *n;
  1902. n = list_entry(pos, struct dsi_ctrl_list_item, list);
  1903. if (!n->ctrl || !n->ctrl->pdev)
  1904. break;
  1905. if (n->ctrl->pdev->dev.of_node == of_node) {
  1906. ctrl = n->ctrl;
  1907. break;
  1908. }
  1909. }
  1910. mutex_unlock(&dsi_ctrl_list_lock);
  1911. return ctrl ? true : false;
  1912. }
  1913. /**
  1914. * dsi_ctrl_get() - get a dsi_ctrl handle from an of_node
  1915. * @of_node: of_node of the DSI controller.
  1916. *
  1917. * Gets the DSI controller handle for the corresponding of_node. The ref count
  1918. * is incremented to one and all subsequent gets will fail until the original
  1919. * clients calls a put.
  1920. *
  1921. * Return: DSI Controller handle.
  1922. */
  1923. struct dsi_ctrl *dsi_ctrl_get(struct device_node *of_node)
  1924. {
  1925. struct list_head *pos, *tmp;
  1926. struct dsi_ctrl *ctrl = NULL;
  1927. mutex_lock(&dsi_ctrl_list_lock);
  1928. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1929. struct dsi_ctrl_list_item *n;
  1930. n = list_entry(pos, struct dsi_ctrl_list_item, list);
  1931. if (n->ctrl->pdev->dev.of_node == of_node) {
  1932. ctrl = n->ctrl;
  1933. break;
  1934. }
  1935. }
  1936. mutex_unlock(&dsi_ctrl_list_lock);
  1937. if (!ctrl) {
  1938. DSI_CTRL_ERR(ctrl, "Device with of node not found rc=%d\n",
  1939. -EPROBE_DEFER);
  1940. ctrl = ERR_PTR(-EPROBE_DEFER);
  1941. return ctrl;
  1942. }
  1943. mutex_lock(&ctrl->ctrl_lock);
  1944. if (ctrl->refcount == 1) {
  1945. DSI_CTRL_ERR(ctrl, "Device in use\n");
  1946. mutex_unlock(&ctrl->ctrl_lock);
  1947. ctrl = ERR_PTR(-EBUSY);
  1948. return ctrl;
  1949. }
  1950. ctrl->refcount++;
  1951. mutex_unlock(&ctrl->ctrl_lock);
  1952. return ctrl;
  1953. }
  1954. /**
  1955. * dsi_ctrl_put() - releases a dsi controller handle.
  1956. * @dsi_ctrl: DSI controller handle.
  1957. *
  1958. * Releases the DSI controller. Driver will clean up all resources and puts back
  1959. * the DSI controller into reset state.
  1960. */
  1961. void dsi_ctrl_put(struct dsi_ctrl *dsi_ctrl)
  1962. {
  1963. mutex_lock(&dsi_ctrl->ctrl_lock);
  1964. if (dsi_ctrl->refcount == 0)
  1965. DSI_CTRL_ERR(dsi_ctrl, "Unbalanced %s call\n", __func__);
  1966. else
  1967. dsi_ctrl->refcount--;
  1968. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1969. }
  1970. /**
  1971. * dsi_ctrl_drv_init() - initialize dsi controller driver.
  1972. * @dsi_ctrl: DSI controller handle.
  1973. * @parent: Parent directory for debug fs.
  1974. *
  1975. * Initializes DSI controller driver. Driver should be initialized after
  1976. * dsi_ctrl_get() succeeds.
  1977. *
  1978. * Return: error code.
  1979. */
  1980. int dsi_ctrl_drv_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent)
  1981. {
  1982. char dbg_name[DSI_DEBUG_NAME_LEN];
  1983. int rc = 0;
  1984. if (!dsi_ctrl) {
  1985. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1986. return -EINVAL;
  1987. }
  1988. mutex_lock(&dsi_ctrl->ctrl_lock);
  1989. rc = dsi_ctrl_drv_state_init(dsi_ctrl);
  1990. if (rc) {
  1991. DSI_CTRL_ERR(dsi_ctrl, "Failed to initialize driver state, rc=%d\n",
  1992. rc);
  1993. goto error;
  1994. }
  1995. rc = dsi_ctrl_debugfs_init(dsi_ctrl, parent);
  1996. if (rc) {
  1997. DSI_CTRL_ERR(dsi_ctrl, "failed to init debug fs, rc=%d\n", rc);
  1998. goto error;
  1999. }
  2000. snprintf(dbg_name, DSI_DEBUG_NAME_LEN, "dsi%d_ctrl", dsi_ctrl->cell_index);
  2001. sde_dbg_reg_register_base(dbg_name, dsi_ctrl->hw.base,
  2002. msm_iomap_size(dsi_ctrl->pdev, "dsi_ctrl"),
  2003. msm_get_phys_addr(dsi_ctrl->pdev, "dsi_ctrl"), SDE_DBG_DSI);
  2004. error:
  2005. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2006. return rc;
  2007. }
  2008. /**
  2009. * dsi_ctrl_drv_deinit() - de-initializes dsi controller driver
  2010. * @dsi_ctrl: DSI controller handle.
  2011. *
  2012. * Releases all resources acquired by dsi_ctrl_drv_init().
  2013. *
  2014. * Return: error code.
  2015. */
  2016. int dsi_ctrl_drv_deinit(struct dsi_ctrl *dsi_ctrl)
  2017. {
  2018. int rc = 0;
  2019. if (!dsi_ctrl) {
  2020. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2021. return -EINVAL;
  2022. }
  2023. mutex_lock(&dsi_ctrl->ctrl_lock);
  2024. rc = dsi_ctrl_debugfs_deinit(dsi_ctrl);
  2025. if (rc)
  2026. DSI_CTRL_ERR(dsi_ctrl, "failed to release debugfs root, rc=%d\n",
  2027. rc);
  2028. rc = dsi_ctrl_buffer_deinit(dsi_ctrl);
  2029. if (rc)
  2030. DSI_CTRL_ERR(dsi_ctrl, "Failed to free cmd buffers, rc=%d\n",
  2031. rc);
  2032. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2033. return rc;
  2034. }
  2035. int dsi_ctrl_clk_cb_register(struct dsi_ctrl *dsi_ctrl,
  2036. struct clk_ctrl_cb *clk_cb)
  2037. {
  2038. if (!dsi_ctrl || !clk_cb) {
  2039. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2040. return -EINVAL;
  2041. }
  2042. dsi_ctrl->clk_cb.priv = clk_cb->priv;
  2043. dsi_ctrl->clk_cb.dsi_clk_cb = clk_cb->dsi_clk_cb;
  2044. return 0;
  2045. }
  2046. /**
  2047. * dsi_ctrl_phy_sw_reset() - perform a PHY software reset
  2048. * @dsi_ctrl: DSI controller handle.
  2049. *
  2050. * Performs a PHY software reset on the DSI controller. Reset should be done
  2051. * when the controller power state is DSI_CTRL_POWER_CORE_CLK_ON and the PHY is
  2052. * not enabled.
  2053. *
  2054. * This function will fail if driver is in any other state.
  2055. *
  2056. * Return: error code.
  2057. */
  2058. int dsi_ctrl_phy_sw_reset(struct dsi_ctrl *dsi_ctrl)
  2059. {
  2060. int rc = 0;
  2061. if (!dsi_ctrl) {
  2062. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2063. return -EINVAL;
  2064. }
  2065. mutex_lock(&dsi_ctrl->ctrl_lock);
  2066. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2067. if (rc) {
  2068. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2069. rc);
  2070. goto error;
  2071. }
  2072. dsi_ctrl->hw.ops.phy_sw_reset(&dsi_ctrl->hw);
  2073. DSI_CTRL_DEBUG(dsi_ctrl, "PHY soft reset done\n");
  2074. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  2075. error:
  2076. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2077. return rc;
  2078. }
  2079. /**
  2080. * dsi_ctrl_seamless_timing_update() - update only controller timing
  2081. * @dsi_ctrl: DSI controller handle.
  2082. * @timing: New DSI timing info
  2083. *
  2084. * Updates host timing values to conduct a seamless transition to new timing
  2085. * For example, to update the porch values in a dynamic fps switch.
  2086. *
  2087. * Return: error code.
  2088. */
  2089. int dsi_ctrl_async_timing_update(struct dsi_ctrl *dsi_ctrl,
  2090. struct dsi_mode_info *timing)
  2091. {
  2092. struct dsi_mode_info *host_mode;
  2093. int rc = 0;
  2094. if (!dsi_ctrl || !timing) {
  2095. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2096. return -EINVAL;
  2097. }
  2098. mutex_lock(&dsi_ctrl->ctrl_lock);
  2099. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2100. DSI_CTRL_ENGINE_ON);
  2101. if (rc) {
  2102. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2103. rc);
  2104. goto exit;
  2105. }
  2106. host_mode = &dsi_ctrl->host_config.video_timing;
  2107. memcpy(host_mode, timing, sizeof(*host_mode));
  2108. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, true);
  2109. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw, host_mode);
  2110. exit:
  2111. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2112. return rc;
  2113. }
  2114. /**
  2115. * dsi_ctrl_timing_db_update() - update only controller Timing DB
  2116. * @dsi_ctrl: DSI controller handle.
  2117. * @enable: Enable/disable Timing DB register
  2118. *
  2119. * Update timing db register value during dfps usecases
  2120. *
  2121. * Return: error code.
  2122. */
  2123. int dsi_ctrl_timing_db_update(struct dsi_ctrl *dsi_ctrl,
  2124. bool enable)
  2125. {
  2126. int rc = 0;
  2127. if (!dsi_ctrl) {
  2128. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi_ctrl\n");
  2129. return -EINVAL;
  2130. }
  2131. mutex_lock(&dsi_ctrl->ctrl_lock);
  2132. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  2133. DSI_CTRL_ENGINE_ON);
  2134. if (rc) {
  2135. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2136. rc);
  2137. goto exit;
  2138. }
  2139. /*
  2140. * Add HW recommended delay for dfps feature.
  2141. * When prefetch is enabled, MDSS HW works on 2 vsync
  2142. * boundaries i.e. mdp_vsync and panel_vsync.
  2143. * In the current implementation we are only waiting
  2144. * for mdp_vsync. We need to make sure that interface
  2145. * flush is after panel_vsync. So, added the recommended
  2146. * delays after dfps update.
  2147. */
  2148. usleep_range(2000, 2010);
  2149. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, enable);
  2150. exit:
  2151. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2152. return rc;
  2153. }
  2154. int dsi_ctrl_timing_setup(struct dsi_ctrl *dsi_ctrl)
  2155. {
  2156. int rc = 0;
  2157. if (!dsi_ctrl) {
  2158. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2159. return -EINVAL;
  2160. }
  2161. mutex_lock(&dsi_ctrl->ctrl_lock);
  2162. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2163. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2164. &dsi_ctrl->host_config.common_config,
  2165. &dsi_ctrl->host_config.u.cmd_engine);
  2166. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2167. &dsi_ctrl->host_config.video_timing,
  2168. &dsi_ctrl->host_config.common_config,
  2169. 0x0,
  2170. &dsi_ctrl->roi);
  2171. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  2172. } else {
  2173. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2174. &dsi_ctrl->host_config.common_config,
  2175. &dsi_ctrl->host_config.u.video_engine);
  2176. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2177. &dsi_ctrl->host_config.video_timing);
  2178. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, true);
  2179. }
  2180. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2181. return rc;
  2182. }
  2183. int dsi_ctrl_setup(struct dsi_ctrl *dsi_ctrl)
  2184. {
  2185. int rc = 0;
  2186. rc = dsi_ctrl_timing_setup(dsi_ctrl);
  2187. if (rc)
  2188. return -EINVAL;
  2189. mutex_lock(&dsi_ctrl->ctrl_lock);
  2190. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2191. &dsi_ctrl->host_config.lane_map);
  2192. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2193. &dsi_ctrl->host_config.common_config);
  2194. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2195. dsi_ctrl_toggle_error_interrupt_status(dsi_ctrl, true);
  2196. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  2197. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2198. return rc;
  2199. }
  2200. int dsi_ctrl_set_roi(struct dsi_ctrl *dsi_ctrl, struct dsi_rect *roi,
  2201. bool *changed)
  2202. {
  2203. int rc = 0;
  2204. if (!dsi_ctrl || !roi || !changed) {
  2205. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2206. return -EINVAL;
  2207. }
  2208. mutex_lock(&dsi_ctrl->ctrl_lock);
  2209. if ((!dsi_rect_is_equal(&dsi_ctrl->roi, roi)) ||
  2210. dsi_ctrl->modeupdated) {
  2211. *changed = true;
  2212. memcpy(&dsi_ctrl->roi, roi, sizeof(dsi_ctrl->roi));
  2213. dsi_ctrl->modeupdated = false;
  2214. } else
  2215. *changed = false;
  2216. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2217. return rc;
  2218. }
  2219. /**
  2220. * dsi_ctrl_config_clk_gating() - Enable/disable DSI PHY clk gating.
  2221. * @dsi_ctrl: DSI controller handle.
  2222. * @enable: Enable/disable DSI PHY clk gating
  2223. * @clk_selection: clock to enable/disable clock gating
  2224. *
  2225. * Return: error code.
  2226. */
  2227. int dsi_ctrl_config_clk_gating(struct dsi_ctrl *dsi_ctrl, bool enable,
  2228. enum dsi_clk_gate_type clk_selection)
  2229. {
  2230. if (!dsi_ctrl) {
  2231. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2232. return -EINVAL;
  2233. }
  2234. if (dsi_ctrl->hw.ops.config_clk_gating)
  2235. dsi_ctrl->hw.ops.config_clk_gating(&dsi_ctrl->hw, enable,
  2236. clk_selection);
  2237. return 0;
  2238. }
  2239. /**
  2240. * dsi_ctrl_phy_reset_config() - Mask/unmask propagation of ahb reset signal
  2241. * to DSI PHY hardware.
  2242. * @dsi_ctrl: DSI controller handle.
  2243. * @enable: Mask/unmask the PHY reset signal.
  2244. *
  2245. * Return: error code.
  2246. */
  2247. int dsi_ctrl_phy_reset_config(struct dsi_ctrl *dsi_ctrl, bool enable)
  2248. {
  2249. if (!dsi_ctrl) {
  2250. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2251. return -EINVAL;
  2252. }
  2253. if (dsi_ctrl->hw.ops.phy_reset_config)
  2254. dsi_ctrl->hw.ops.phy_reset_config(&dsi_ctrl->hw, enable);
  2255. return 0;
  2256. }
  2257. static bool dsi_ctrl_check_for_spurious_error_interrupts(
  2258. struct dsi_ctrl *dsi_ctrl)
  2259. {
  2260. const unsigned long intr_check_interval = msecs_to_jiffies(1000);
  2261. const unsigned int interrupt_threshold = 15;
  2262. unsigned long jiffies_now = jiffies;
  2263. if (!dsi_ctrl) {
  2264. DSI_CTRL_ERR(dsi_ctrl, "Invalid DSI controller structure\n");
  2265. return false;
  2266. }
  2267. if (dsi_ctrl->jiffies_start == 0)
  2268. dsi_ctrl->jiffies_start = jiffies;
  2269. dsi_ctrl->error_interrupt_count++;
  2270. if ((jiffies_now - dsi_ctrl->jiffies_start) < intr_check_interval) {
  2271. if (dsi_ctrl->error_interrupt_count > interrupt_threshold) {
  2272. SDE_EVT32_IRQ(dsi_ctrl->cell_index,
  2273. dsi_ctrl->error_interrupt_count,
  2274. interrupt_threshold);
  2275. return true;
  2276. }
  2277. } else {
  2278. dsi_ctrl->jiffies_start = jiffies;
  2279. dsi_ctrl->error_interrupt_count = 1;
  2280. }
  2281. return false;
  2282. }
  2283. static void dsi_ctrl_handle_error_status(struct dsi_ctrl *dsi_ctrl,
  2284. unsigned long error)
  2285. {
  2286. struct dsi_event_cb_info cb_info;
  2287. cb_info = dsi_ctrl->irq_info.irq_err_cb;
  2288. /* disable error interrupts */
  2289. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2290. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, false);
  2291. /* clear error interrupts first */
  2292. if (dsi_ctrl->hw.ops.clear_error_status)
  2293. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2294. error);
  2295. /* DTLN PHY error */
  2296. if (error & 0x3000E00)
  2297. DSI_CTRL_ERR(dsi_ctrl, "dsi PHY contention error: 0x%lx\n",
  2298. error);
  2299. /* ignore TX timeout if blpp_lp11 is disabled */
  2300. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  2301. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  2302. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  2303. error &= ~DSI_HS_TX_TIMEOUT;
  2304. /* TX timeout error */
  2305. if (error & 0xE0) {
  2306. if (error & 0xA0) {
  2307. if (cb_info.event_cb) {
  2308. cb_info.event_idx = DSI_LP_Rx_TIMEOUT;
  2309. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2310. cb_info.event_idx,
  2311. dsi_ctrl->cell_index,
  2312. 0, 0, 0, 0);
  2313. }
  2314. }
  2315. }
  2316. /* DSI FIFO OVERFLOW error */
  2317. if (error & 0xF0000) {
  2318. u32 mask = 0;
  2319. if (dsi_ctrl->hw.ops.get_error_mask)
  2320. mask = dsi_ctrl->hw.ops.get_error_mask(&dsi_ctrl->hw);
  2321. /* no need to report FIFO overflow if already masked */
  2322. if (cb_info.event_cb && !(mask & 0xf0000)) {
  2323. cb_info.event_idx = DSI_FIFO_OVERFLOW;
  2324. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2325. cb_info.event_idx,
  2326. dsi_ctrl->cell_index,
  2327. 0, 0, 0, 0);
  2328. }
  2329. }
  2330. /* DSI FIFO UNDERFLOW error */
  2331. if (error & 0xF00000) {
  2332. if (cb_info.event_cb) {
  2333. cb_info.event_idx = DSI_FIFO_UNDERFLOW;
  2334. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2335. cb_info.event_idx,
  2336. dsi_ctrl->cell_index,
  2337. 0, 0, 0, 0);
  2338. }
  2339. }
  2340. /* DSI PLL UNLOCK error */
  2341. if (error & BIT(8))
  2342. DSI_CTRL_ERR(dsi_ctrl, "dsi PLL unlock error: 0x%lx\n", error);
  2343. /* ACK error */
  2344. if (error & 0xF)
  2345. DSI_CTRL_ERR(dsi_ctrl, "ack error: 0x%lx\n", error);
  2346. /*
  2347. * DSI Phy can go into bad state during ESD influence. This can
  2348. * manifest as various types of spurious error interrupts on
  2349. * DSI controller. This check will allow us to handle afore mentioned
  2350. * case and prevent us from re enabling interrupts until a full ESD
  2351. * recovery is completed.
  2352. */
  2353. if (dsi_ctrl_check_for_spurious_error_interrupts(dsi_ctrl) &&
  2354. dsi_ctrl->esd_check_underway) {
  2355. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2356. return;
  2357. }
  2358. /* enable back DSI interrupts */
  2359. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2360. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, true);
  2361. }
  2362. /**
  2363. * dsi_ctrl_isr - interrupt service routine for DSI CTRL component
  2364. * @irq: Incoming IRQ number
  2365. * @ptr: Pointer to user data structure (struct dsi_ctrl)
  2366. * Returns: IRQ_HANDLED if no further action required
  2367. */
  2368. static irqreturn_t dsi_ctrl_isr(int irq, void *ptr)
  2369. {
  2370. struct dsi_ctrl *dsi_ctrl;
  2371. struct dsi_event_cb_info cb_info;
  2372. unsigned long flags;
  2373. uint32_t status = 0x0, i;
  2374. uint64_t errors = 0x0;
  2375. if (!ptr)
  2376. return IRQ_NONE;
  2377. dsi_ctrl = ptr;
  2378. /* check status interrupts */
  2379. if (dsi_ctrl->hw.ops.get_interrupt_status)
  2380. status = dsi_ctrl->hw.ops.get_interrupt_status(&dsi_ctrl->hw);
  2381. /* check error interrupts */
  2382. if (dsi_ctrl->hw.ops.get_error_status)
  2383. errors = dsi_ctrl->hw.ops.get_error_status(&dsi_ctrl->hw);
  2384. /* clear interrupts */
  2385. if (dsi_ctrl->hw.ops.clear_interrupt_status)
  2386. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw, 0x0);
  2387. SDE_EVT32_IRQ(dsi_ctrl->cell_index, status, errors);
  2388. /* handle DSI error recovery */
  2389. if (status & DSI_ERROR)
  2390. dsi_ctrl_handle_error_status(dsi_ctrl, errors);
  2391. if (status & DSI_CMD_MODE_DMA_DONE) {
  2392. if (dsi_ctrl->enable_cmd_dma_stats) {
  2393. u32 reg = dsi_ctrl->hw.ops.log_line_count(&dsi_ctrl->hw,
  2394. dsi_ctrl->cmd_mode);
  2395. dsi_ctrl->cmd_success_line = (reg & 0xFFFF);
  2396. dsi_ctrl->cmd_success_frame = ((reg >> 16) & 0xFFFF);
  2397. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  2398. dsi_ctrl->cmd_success_line,
  2399. dsi_ctrl->cmd_success_frame);
  2400. }
  2401. atomic_set(&dsi_ctrl->dma_irq_trig, 1);
  2402. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2403. DSI_SINT_CMD_MODE_DMA_DONE);
  2404. complete_all(&dsi_ctrl->irq_info.cmd_dma_done);
  2405. }
  2406. if (status & DSI_CMD_FRAME_DONE) {
  2407. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2408. DSI_SINT_CMD_FRAME_DONE);
  2409. complete_all(&dsi_ctrl->irq_info.cmd_frame_done);
  2410. }
  2411. if (status & DSI_VIDEO_MODE_FRAME_DONE) {
  2412. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2413. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  2414. complete_all(&dsi_ctrl->irq_info.vid_frame_done);
  2415. }
  2416. if (status & DSI_BTA_DONE) {
  2417. u32 fifo_overflow_mask = (DSI_DLN0_HS_FIFO_OVERFLOW |
  2418. DSI_DLN1_HS_FIFO_OVERFLOW |
  2419. DSI_DLN2_HS_FIFO_OVERFLOW |
  2420. DSI_DLN3_HS_FIFO_OVERFLOW);
  2421. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2422. DSI_SINT_BTA_DONE);
  2423. complete_all(&dsi_ctrl->irq_info.bta_done);
  2424. if (dsi_ctrl->hw.ops.clear_error_status)
  2425. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2426. fifo_overflow_mask);
  2427. }
  2428. for (i = 0; status && i < DSI_STATUS_INTERRUPT_COUNT; ++i) {
  2429. if (status & 0x1) {
  2430. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2431. cb_info = dsi_ctrl->irq_info.irq_stat_cb[i];
  2432. spin_unlock_irqrestore(
  2433. &dsi_ctrl->irq_info.irq_lock, flags);
  2434. if (cb_info.event_cb)
  2435. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2436. cb_info.event_idx,
  2437. dsi_ctrl->cell_index,
  2438. irq, 0, 0, 0);
  2439. }
  2440. status >>= 1;
  2441. }
  2442. return IRQ_HANDLED;
  2443. }
  2444. /**
  2445. * _dsi_ctrl_setup_isr - register ISR handler
  2446. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2447. * Returns: Zero on success
  2448. */
  2449. static int _dsi_ctrl_setup_isr(struct dsi_ctrl *dsi_ctrl)
  2450. {
  2451. int irq_num, rc;
  2452. if (!dsi_ctrl)
  2453. return -EINVAL;
  2454. if (dsi_ctrl->irq_info.irq_num != -1)
  2455. return 0;
  2456. init_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2457. init_completion(&dsi_ctrl->irq_info.vid_frame_done);
  2458. init_completion(&dsi_ctrl->irq_info.cmd_frame_done);
  2459. init_completion(&dsi_ctrl->irq_info.bta_done);
  2460. irq_num = platform_get_irq(dsi_ctrl->pdev, 0);
  2461. if (irq_num < 0) {
  2462. DSI_CTRL_ERR(dsi_ctrl, "Failed to get IRQ number, %d\n",
  2463. irq_num);
  2464. rc = irq_num;
  2465. } else {
  2466. rc = devm_request_threaded_irq(&dsi_ctrl->pdev->dev, irq_num,
  2467. dsi_ctrl_isr, NULL, 0, "dsi_ctrl", dsi_ctrl);
  2468. if (rc) {
  2469. DSI_CTRL_ERR(dsi_ctrl, "Failed to request IRQ, %d\n",
  2470. rc);
  2471. } else {
  2472. dsi_ctrl->irq_info.irq_num = irq_num;
  2473. disable_irq_nosync(irq_num);
  2474. DSI_CTRL_INFO(dsi_ctrl, "IRQ %d registered\n", irq_num);
  2475. }
  2476. }
  2477. return rc;
  2478. }
  2479. /**
  2480. * _dsi_ctrl_destroy_isr - unregister ISR handler
  2481. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2482. */
  2483. static void _dsi_ctrl_destroy_isr(struct dsi_ctrl *dsi_ctrl)
  2484. {
  2485. if (!dsi_ctrl || !dsi_ctrl->pdev || dsi_ctrl->irq_info.irq_num < 0)
  2486. return;
  2487. if (dsi_ctrl->irq_info.irq_num != -1) {
  2488. devm_free_irq(&dsi_ctrl->pdev->dev,
  2489. dsi_ctrl->irq_info.irq_num, dsi_ctrl);
  2490. dsi_ctrl->irq_info.irq_num = -1;
  2491. }
  2492. }
  2493. void dsi_ctrl_enable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2494. uint32_t intr_idx, struct dsi_event_cb_info *event_info)
  2495. {
  2496. unsigned long flags;
  2497. if (!dsi_ctrl || dsi_ctrl->irq_info.irq_num == -1 ||
  2498. intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2499. return;
  2500. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, intr_idx,
  2501. dsi_ctrl->irq_info.irq_num, dsi_ctrl->irq_info.irq_stat_mask,
  2502. dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]);
  2503. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2504. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx] == 0) {
  2505. /* enable irq on first request */
  2506. if (dsi_ctrl->irq_info.irq_stat_mask == 0)
  2507. enable_irq(dsi_ctrl->irq_info.irq_num);
  2508. /* update hardware mask */
  2509. dsi_ctrl->irq_info.irq_stat_mask |= BIT(intr_idx);
  2510. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2511. dsi_ctrl->irq_info.irq_stat_mask);
  2512. }
  2513. if (intr_idx == DSI_SINT_CMD_MODE_DMA_DONE)
  2514. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2515. dsi_ctrl->irq_info.irq_stat_mask);
  2516. ++(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]);
  2517. if (event_info)
  2518. dsi_ctrl->irq_info.irq_stat_cb[intr_idx] = *event_info;
  2519. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2520. }
  2521. void dsi_ctrl_disable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2522. uint32_t intr_idx)
  2523. {
  2524. unsigned long flags;
  2525. if (!dsi_ctrl || intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2526. return;
  2527. SDE_EVT32_IRQ(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, intr_idx,
  2528. dsi_ctrl->irq_info.irq_num, dsi_ctrl->irq_info.irq_stat_mask,
  2529. dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]);
  2530. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2531. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx])
  2532. if (--(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]) == 0) {
  2533. dsi_ctrl->irq_info.irq_stat_mask &= ~BIT(intr_idx);
  2534. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2535. dsi_ctrl->irq_info.irq_stat_mask);
  2536. /* don't need irq if no lines are enabled */
  2537. if (dsi_ctrl->irq_info.irq_stat_mask == 0 &&
  2538. dsi_ctrl->irq_info.irq_num != -1)
  2539. disable_irq_nosync(dsi_ctrl->irq_info.irq_num);
  2540. }
  2541. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2542. }
  2543. int dsi_ctrl_host_timing_update(struct dsi_ctrl *dsi_ctrl)
  2544. {
  2545. if (!dsi_ctrl) {
  2546. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2547. return -EINVAL;
  2548. }
  2549. if (dsi_ctrl->hw.ops.host_setup)
  2550. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2551. &dsi_ctrl->host_config.common_config);
  2552. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2553. if (dsi_ctrl->hw.ops.cmd_engine_setup)
  2554. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2555. &dsi_ctrl->host_config.common_config,
  2556. &dsi_ctrl->host_config.u.cmd_engine);
  2557. if (dsi_ctrl->hw.ops.setup_cmd_stream)
  2558. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2559. &dsi_ctrl->host_config.video_timing,
  2560. &dsi_ctrl->host_config.common_config,
  2561. 0x0, NULL);
  2562. } else {
  2563. DSI_CTRL_ERR(dsi_ctrl, "invalid panel mode for resolution switch\n");
  2564. return -EINVAL;
  2565. }
  2566. return 0;
  2567. }
  2568. /**
  2569. * dsi_ctrl_update_host_state() - Update the host initialization state.
  2570. * @dsi_ctrl: DSI controller handle.
  2571. * @op: ctrl driver ops
  2572. * @enable: boolean signifying host state.
  2573. *
  2574. * Update the host status only while exiting from ulps during suspend state.
  2575. *
  2576. * Return: error code.
  2577. */
  2578. int dsi_ctrl_update_host_state(struct dsi_ctrl *dsi_ctrl,
  2579. enum dsi_ctrl_driver_ops op, bool enable)
  2580. {
  2581. int rc = 0;
  2582. u32 state = enable ? 0x1 : 0x0;
  2583. if (!dsi_ctrl)
  2584. return rc;
  2585. mutex_lock(&dsi_ctrl->ctrl_lock);
  2586. rc = dsi_ctrl_check_state(dsi_ctrl, op, state);
  2587. if (rc) {
  2588. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2589. rc);
  2590. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2591. return rc;
  2592. }
  2593. dsi_ctrl_update_state(dsi_ctrl, op, state);
  2594. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2595. return rc;
  2596. }
  2597. /**
  2598. * dsi_ctrl_host_init() - Initialize DSI host hardware.
  2599. * @dsi_ctrl: DSI controller handle.
  2600. * @skip_op: Boolean to indicate few operations can be skipped.
  2601. * Set during the cont-splash or trusted-vm enable case.
  2602. *
  2603. * Initializes DSI controller hardware with host configuration provided by
  2604. * dsi_ctrl_update_host_config(). Initialization can be performed only during
  2605. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  2606. * performed.
  2607. *
  2608. * Return: error code.
  2609. */
  2610. int dsi_ctrl_host_init(struct dsi_ctrl *dsi_ctrl, bool skip_op)
  2611. {
  2612. int rc = 0;
  2613. if (!dsi_ctrl) {
  2614. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2615. return -EINVAL;
  2616. }
  2617. mutex_lock(&dsi_ctrl->ctrl_lock);
  2618. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2619. if (rc) {
  2620. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2621. rc);
  2622. goto error;
  2623. }
  2624. /*
  2625. * For continuous splash/trusted vm usecases we omit hw operations
  2626. * as bootloader/primary vm takes care of them respectively
  2627. */
  2628. if (!skip_op) {
  2629. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2630. &dsi_ctrl->host_config.lane_map);
  2631. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2632. &dsi_ctrl->host_config.common_config);
  2633. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2634. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2635. &dsi_ctrl->host_config.common_config,
  2636. &dsi_ctrl->host_config.u.cmd_engine);
  2637. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2638. &dsi_ctrl->host_config.video_timing,
  2639. &dsi_ctrl->host_config.common_config,
  2640. 0x0,
  2641. NULL);
  2642. } else {
  2643. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2644. &dsi_ctrl->host_config.common_config,
  2645. &dsi_ctrl->host_config.u.video_engine);
  2646. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2647. &dsi_ctrl->host_config.video_timing);
  2648. }
  2649. }
  2650. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2651. dsi_ctrl_toggle_error_interrupt_status(dsi_ctrl, true);
  2652. DSI_CTRL_DEBUG(dsi_ctrl, "Host initialization complete, skip op: %d\n",
  2653. skip_op);
  2654. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2655. error:
  2656. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2657. return rc;
  2658. }
  2659. /**
  2660. * dsi_ctrl_isr_configure() - API to register/deregister dsi isr
  2661. * @dsi_ctrl: DSI controller handle.
  2662. * @enable: variable to control register/deregister isr
  2663. */
  2664. void dsi_ctrl_isr_configure(struct dsi_ctrl *dsi_ctrl, bool enable)
  2665. {
  2666. if (!dsi_ctrl)
  2667. return;
  2668. mutex_lock(&dsi_ctrl->ctrl_lock);
  2669. if (enable)
  2670. _dsi_ctrl_setup_isr(dsi_ctrl);
  2671. else
  2672. _dsi_ctrl_destroy_isr(dsi_ctrl);
  2673. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2674. }
  2675. void dsi_ctrl_hs_req_sel(struct dsi_ctrl *dsi_ctrl, bool sel_phy)
  2676. {
  2677. if (!dsi_ctrl)
  2678. return;
  2679. mutex_lock(&dsi_ctrl->ctrl_lock);
  2680. dsi_ctrl->hw.ops.hs_req_sel(&dsi_ctrl->hw, sel_phy);
  2681. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2682. }
  2683. void dsi_ctrl_set_continuous_clk(struct dsi_ctrl *dsi_ctrl, bool enable)
  2684. {
  2685. if (!dsi_ctrl)
  2686. return;
  2687. mutex_lock(&dsi_ctrl->ctrl_lock);
  2688. dsi_ctrl->hw.ops.set_continuous_clk(&dsi_ctrl->hw, enable);
  2689. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2690. }
  2691. int dsi_ctrl_soft_reset(struct dsi_ctrl *dsi_ctrl)
  2692. {
  2693. if (!dsi_ctrl)
  2694. return -EINVAL;
  2695. mutex_lock(&dsi_ctrl->ctrl_lock);
  2696. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2697. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2698. DSI_CTRL_DEBUG(dsi_ctrl, "Soft reset complete\n");
  2699. return 0;
  2700. }
  2701. int dsi_ctrl_reset(struct dsi_ctrl *dsi_ctrl, int mask)
  2702. {
  2703. int rc = 0;
  2704. if (!dsi_ctrl)
  2705. return -EINVAL;
  2706. mutex_lock(&dsi_ctrl->ctrl_lock);
  2707. rc = dsi_ctrl->hw.ops.ctrl_reset(&dsi_ctrl->hw, mask);
  2708. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2709. return rc;
  2710. }
  2711. int dsi_ctrl_get_hw_version(struct dsi_ctrl *dsi_ctrl)
  2712. {
  2713. int rc = 0;
  2714. if (!dsi_ctrl)
  2715. return -EINVAL;
  2716. mutex_lock(&dsi_ctrl->ctrl_lock);
  2717. rc = dsi_ctrl->hw.ops.get_hw_version(&dsi_ctrl->hw);
  2718. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2719. return rc;
  2720. }
  2721. int dsi_ctrl_vid_engine_en(struct dsi_ctrl *dsi_ctrl, bool on)
  2722. {
  2723. int rc = 0;
  2724. if (!dsi_ctrl)
  2725. return -EINVAL;
  2726. mutex_lock(&dsi_ctrl->ctrl_lock);
  2727. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  2728. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2729. return rc;
  2730. }
  2731. int dsi_ctrl_setup_avr(struct dsi_ctrl *dsi_ctrl, bool enable)
  2732. {
  2733. if (!dsi_ctrl)
  2734. return -EINVAL;
  2735. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  2736. mutex_lock(&dsi_ctrl->ctrl_lock);
  2737. dsi_ctrl->hw.ops.setup_avr(&dsi_ctrl->hw, enable);
  2738. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2739. }
  2740. return 0;
  2741. }
  2742. /**
  2743. * dsi_ctrl_host_deinit() - De-Initialize DSI host hardware.
  2744. * @dsi_ctrl: DSI controller handle.
  2745. *
  2746. * De-initializes DSI controller hardware. It can be performed only during
  2747. * DSI_CTRL_POWER_CORE_CLK_ON state after LINK clocks have been turned off.
  2748. *
  2749. * Return: error code.
  2750. */
  2751. int dsi_ctrl_host_deinit(struct dsi_ctrl *dsi_ctrl)
  2752. {
  2753. int rc = 0;
  2754. if (!dsi_ctrl) {
  2755. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2756. return -EINVAL;
  2757. }
  2758. mutex_lock(&dsi_ctrl->ctrl_lock);
  2759. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2760. if (rc) {
  2761. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2762. rc);
  2763. DSI_CTRL_ERR(dsi_ctrl, "driver state check failed, rc=%d\n",
  2764. rc);
  2765. goto error;
  2766. }
  2767. DSI_CTRL_DEBUG(dsi_ctrl, "Host deinitization complete\n");
  2768. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2769. error:
  2770. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2771. return rc;
  2772. }
  2773. /**
  2774. * dsi_ctrl_update_host_config() - update dsi host configuration
  2775. * @dsi_ctrl: DSI controller handle.
  2776. * @config: DSI host configuration.
  2777. * @flags: dsi_mode_flags modifying the behavior
  2778. *
  2779. * Updates driver with new Host configuration to use for host initialization.
  2780. * This function call will only update the software context. The stored
  2781. * configuration information will be used when the host is initialized.
  2782. *
  2783. * Return: error code.
  2784. */
  2785. int dsi_ctrl_update_host_config(struct dsi_ctrl *ctrl,
  2786. struct dsi_host_config *config,
  2787. struct dsi_display_mode *mode, int flags,
  2788. void *clk_handle)
  2789. {
  2790. int rc = 0;
  2791. if (!ctrl || !config) {
  2792. DSI_CTRL_ERR(ctrl, "Invalid params\n");
  2793. return -EINVAL;
  2794. }
  2795. mutex_lock(&ctrl->ctrl_lock);
  2796. rc = dsi_ctrl_validate_panel_info(ctrl, config);
  2797. if (rc) {
  2798. DSI_CTRL_ERR(ctrl, "panel validation failed, rc=%d\n", rc);
  2799. goto error;
  2800. }
  2801. if (!(flags & (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  2802. DSI_MODE_FLAG_DYN_CLK))) {
  2803. /*
  2804. * for dynamic clk switch case link frequence would
  2805. * be updated dsi_display_dynamic_clk_switch().
  2806. */
  2807. rc = dsi_ctrl_update_link_freqs(ctrl, config, clk_handle,
  2808. mode);
  2809. if (rc) {
  2810. DSI_CTRL_ERR(ctrl, "failed to update link frequency, rc=%d\n",
  2811. rc);
  2812. goto error;
  2813. }
  2814. }
  2815. DSI_CTRL_DEBUG(ctrl, "Host config updated\n");
  2816. memcpy(&ctrl->host_config, config, sizeof(ctrl->host_config));
  2817. ctrl->mode_bounds.x = ctrl->host_config.video_timing.h_active *
  2818. ctrl->horiz_index;
  2819. ctrl->mode_bounds.y = 0;
  2820. ctrl->mode_bounds.w = ctrl->host_config.video_timing.h_active;
  2821. ctrl->mode_bounds.h = ctrl->host_config.video_timing.v_active;
  2822. memcpy(&ctrl->roi, &ctrl->mode_bounds, sizeof(ctrl->mode_bounds));
  2823. ctrl->modeupdated = true;
  2824. ctrl->roi.x = 0;
  2825. error:
  2826. mutex_unlock(&ctrl->ctrl_lock);
  2827. return rc;
  2828. }
  2829. /**
  2830. * dsi_ctrl_validate_timing() - validate a video timing configuration
  2831. * @dsi_ctrl: DSI controller handle.
  2832. * @timing: Pointer to timing data.
  2833. *
  2834. * Driver will validate if the timing configuration is supported on the
  2835. * controller hardware.
  2836. *
  2837. * Return: error code if timing is not supported.
  2838. */
  2839. int dsi_ctrl_validate_timing(struct dsi_ctrl *dsi_ctrl,
  2840. struct dsi_mode_info *mode)
  2841. {
  2842. int rc = 0;
  2843. if (!dsi_ctrl || !mode) {
  2844. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2845. return -EINVAL;
  2846. }
  2847. return rc;
  2848. }
  2849. /**
  2850. * dsi_ctrl_transfer_prepare() - Set up a command transfer
  2851. * @dsi_ctrl: DSI controller handle.
  2852. * @flags: Controller flags of the command.
  2853. *
  2854. * Command transfer requires command engine to be enabled, along with
  2855. * clock votes and masking the overflow bits.
  2856. *
  2857. * Return: error code.
  2858. */
  2859. int dsi_ctrl_transfer_prepare(struct dsi_ctrl *dsi_ctrl, u32 flags)
  2860. {
  2861. int rc = 0;
  2862. struct dsi_clk_ctrl_info clk_info;
  2863. u32 mask = BIT(DSI_FIFO_OVERFLOW);
  2864. if (!dsi_ctrl)
  2865. return -EINVAL;
  2866. if ((flags & DSI_CTRL_CMD_FETCH_MEMORY) && (dsi_ctrl->cmd_len != 0))
  2867. return rc;
  2868. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY, dsi_ctrl->cell_index, flags);
  2869. /* Vote for clocks, gdsc, enable command engine, mask overflow */
  2870. rc = pm_runtime_get_sync(dsi_ctrl->drm_dev->dev);
  2871. if (rc < 0) {
  2872. DSI_CTRL_ERR(dsi_ctrl, "failed gdsc voting\n");
  2873. return rc;
  2874. }
  2875. clk_info.client = DSI_CLK_REQ_DSI_CLIENT;
  2876. clk_info.clk_type = DSI_ALL_CLKS;
  2877. clk_info.clk_state = DSI_CLK_ON;
  2878. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  2879. if (rc) {
  2880. DSI_CTRL_ERR(dsi_ctrl, "failed to enable clocks\n");
  2881. goto error_disable_gdsc;
  2882. }
  2883. /* Wait till any previous ASYNC waits are scheduled and completed */
  2884. if (dsi_ctrl->post_tx_queued)
  2885. dsi_ctrl_flush_cmd_dma_queue(dsi_ctrl);
  2886. mutex_lock(&dsi_ctrl->ctrl_lock);
  2887. if (!(flags & DSI_CTRL_CMD_READ))
  2888. dsi_ctrl_mask_error_status_interrupts(dsi_ctrl, mask, true);
  2889. rc = dsi_ctrl_set_cmd_engine_state(dsi_ctrl, DSI_CTRL_ENGINE_ON, false);
  2890. if (rc) {
  2891. DSI_CTRL_ERR(dsi_ctrl, "failed to enable command engine: %d\n", rc);
  2892. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2893. goto error_disable_clks;
  2894. }
  2895. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2896. return rc;
  2897. error_disable_clks:
  2898. clk_info.clk_state = DSI_CLK_OFF;
  2899. (void)dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  2900. error_disable_gdsc:
  2901. (void)pm_runtime_put_sync(dsi_ctrl->drm_dev->dev);
  2902. return rc;
  2903. }
  2904. /**
  2905. * dsi_ctrl_cmd_transfer() - Transfer commands on DSI link
  2906. * @dsi_ctrl: DSI controller handle.
  2907. * @cmd: Command description to transfer on DSI link.
  2908. *
  2909. * Command transfer can be done only when command engine is enabled. The
  2910. * transfer API will block until either the command transfer finishes or
  2911. * the timeout value is reached. If the trigger is deferred, it will return
  2912. * without triggering the transfer. Command parameters are programmed to
  2913. * hardware.
  2914. *
  2915. * Return: error code.
  2916. */
  2917. int dsi_ctrl_cmd_transfer(struct dsi_ctrl *dsi_ctrl, struct dsi_cmd_desc *cmd)
  2918. {
  2919. int rc = 0;
  2920. if (!dsi_ctrl || !cmd) {
  2921. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2922. return -EINVAL;
  2923. }
  2924. mutex_lock(&dsi_ctrl->ctrl_lock);
  2925. if (cmd->ctrl_flags & DSI_CTRL_CMD_READ) {
  2926. rc = dsi_message_rx(dsi_ctrl, cmd);
  2927. if (rc <= 0)
  2928. DSI_CTRL_ERR(dsi_ctrl, "read message failed read length, rc=%d\n",
  2929. rc);
  2930. } else {
  2931. rc = dsi_message_tx(dsi_ctrl, cmd);
  2932. if (rc)
  2933. DSI_CTRL_ERR(dsi_ctrl, "command msg transfer failed, rc = %d\n",
  2934. rc);
  2935. }
  2936. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2937. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2938. return rc;
  2939. }
  2940. /**
  2941. * dsi_ctrl_transfer_unprepare() - Clean up post a command transfer
  2942. * @dsi_ctrl: DSI controller handle.
  2943. * @flags: Controller flags of the command
  2944. *
  2945. * After the DSI controller has been programmed to trigger a DCS command
  2946. * the post transfer API is used to check for success and clean up the
  2947. * resources. Depending on the controller flags, this check is either
  2948. * scheduled on the same thread or queued.
  2949. *
  2950. */
  2951. void dsi_ctrl_transfer_unprepare(struct dsi_ctrl *dsi_ctrl, u32 flags)
  2952. {
  2953. if (!dsi_ctrl)
  2954. return;
  2955. if (!(flags & DSI_CTRL_CMD_LAST_COMMAND))
  2956. return;
  2957. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY, dsi_ctrl->cell_index, flags);
  2958. dsi_ctrl->pending_cmd_flags = flags;
  2959. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  2960. dsi_ctrl->post_tx_queued = true;
  2961. queue_work(dsi_ctrl->post_cmd_tx_workq, &dsi_ctrl->post_cmd_tx_work);
  2962. } else {
  2963. dsi_ctrl->post_tx_queued = false;
  2964. dsi_ctrl_post_cmd_transfer(dsi_ctrl);
  2965. }
  2966. }
  2967. /**
  2968. * dsi_ctrl_cmd_tx_trigger() - Trigger a deferred command.
  2969. * @dsi_ctrl: DSI controller handle.
  2970. * @flags: Modifiers.
  2971. *
  2972. * Return: error code.
  2973. */
  2974. int dsi_ctrl_cmd_tx_trigger(struct dsi_ctrl *dsi_ctrl, u32 flags)
  2975. {
  2976. int rc = 0;
  2977. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2978. u32 v_total = 0, fps = 0, cur_line = 0, mem_latency_us = 100;
  2979. u32 line_time = 0, schedule_line = 0x1, latency_by_line = 0;
  2980. struct dsi_mode_info *timing;
  2981. unsigned long flag;
  2982. if (!dsi_ctrl) {
  2983. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2984. return -EINVAL;
  2985. }
  2986. dsi_hw_ops = dsi_ctrl->hw.ops;
  2987. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  2988. /* Dont trigger the command if this is not the last ocmmand */
  2989. if (!(flags & DSI_CTRL_CMD_LAST_COMMAND))
  2990. return rc;
  2991. mutex_lock(&dsi_ctrl->ctrl_lock);
  2992. timing = &(dsi_ctrl->host_config.video_timing);
  2993. if (timing &&
  2994. (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE)) {
  2995. v_total = timing->v_sync_width + timing->v_back_porch +
  2996. timing->v_front_porch + timing->v_active;
  2997. fps = timing->refresh_rate;
  2998. schedule_line = calculate_schedule_line(dsi_ctrl, flags);
  2999. line_time = (1000000 / fps) / v_total;
  3000. latency_by_line = CEIL(mem_latency_us, line_time);
  3001. }
  3002. if (!(flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  3003. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  3004. if (dsi_ctrl->enable_cmd_dma_stats) {
  3005. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  3006. dsi_ctrl->cmd_mode);
  3007. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  3008. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  3009. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  3010. dsi_ctrl->cmd_trigger_line,
  3011. dsi_ctrl->cmd_trigger_frame);
  3012. }
  3013. }
  3014. if ((flags & DSI_CTRL_CMD_BROADCAST) &&
  3015. (flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  3016. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  3017. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  3018. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  3019. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  3020. /* trigger command */
  3021. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  3022. dsi_hw_ops.schedule_dma_cmd &&
  3023. (dsi_ctrl->current_state.vid_engine_state ==
  3024. DSI_CTRL_ENGINE_ON)) {
  3025. /*
  3026. * This change reads the video line count from
  3027. * MDP_INTF_LINE_COUNT register and checks whether
  3028. * DMA trigger happens close to the schedule line.
  3029. * If it is not close to the schedule line, then DMA
  3030. * command transfer is triggered.
  3031. */
  3032. while (1) {
  3033. local_irq_save(flag);
  3034. cur_line =
  3035. dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  3036. dsi_ctrl->cmd_mode);
  3037. if (cur_line <
  3038. (schedule_line - latency_by_line) ||
  3039. cur_line > (schedule_line + 1)) {
  3040. dsi_hw_ops.trigger_command_dma(
  3041. &dsi_ctrl->hw);
  3042. local_irq_restore(flag);
  3043. break;
  3044. }
  3045. local_irq_restore(flag);
  3046. udelay(1000);
  3047. }
  3048. } else
  3049. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  3050. if (dsi_ctrl->enable_cmd_dma_stats) {
  3051. u32 reg = dsi_hw_ops.log_line_count(&dsi_ctrl->hw,
  3052. dsi_ctrl->cmd_mode);
  3053. dsi_ctrl->cmd_trigger_line = (reg & 0xFFFF);
  3054. dsi_ctrl->cmd_trigger_frame = ((reg >> 16) & 0xFFFF);
  3055. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_CASE1,
  3056. dsi_ctrl->cmd_trigger_line,
  3057. dsi_ctrl->cmd_trigger_frame);
  3058. }
  3059. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  3060. if (dsi_ctrl->version < DSI_CTRL_VERSION_2_4)
  3061. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  3062. dsi_ctrl->cmd_len = 0;
  3063. }
  3064. }
  3065. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3066. return rc;
  3067. }
  3068. /**
  3069. * dsi_ctrl_cache_misr - Cache frame MISR value
  3070. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  3071. */
  3072. void dsi_ctrl_cache_misr(struct dsi_ctrl *dsi_ctrl)
  3073. {
  3074. u32 misr;
  3075. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  3076. return;
  3077. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  3078. dsi_ctrl->host_config.panel_mode);
  3079. if (misr)
  3080. dsi_ctrl->misr_cache = misr;
  3081. DSI_CTRL_DEBUG(dsi_ctrl, "misr_cache = %x\n", dsi_ctrl->misr_cache);
  3082. }
  3083. /**
  3084. * dsi_ctrl_get_host_engine_init_state() - Return host init state
  3085. * @dsi_ctrl: DSI controller handle.
  3086. * @state: Controller initialization state
  3087. *
  3088. * Return: error code.
  3089. */
  3090. int dsi_ctrl_get_host_engine_init_state(struct dsi_ctrl *dsi_ctrl,
  3091. bool *state)
  3092. {
  3093. if (!dsi_ctrl || !state) {
  3094. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  3095. return -EINVAL;
  3096. }
  3097. mutex_lock(&dsi_ctrl->ctrl_lock);
  3098. *state = dsi_ctrl->current_state.host_initialized;
  3099. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3100. return 0;
  3101. }
  3102. /**
  3103. * dsi_ctrl_set_power_state() - set power state for dsi controller
  3104. * @dsi_ctrl: DSI controller handle.
  3105. * @state: Power state.
  3106. *
  3107. * Set power state for DSI controller. Power state can be changed only when
  3108. * Controller, Video and Command engines are turned off.
  3109. *
  3110. * Return: error code.
  3111. */
  3112. int dsi_ctrl_set_power_state(struct dsi_ctrl *dsi_ctrl,
  3113. enum dsi_power_state state)
  3114. {
  3115. int rc = 0;
  3116. if (!dsi_ctrl || (state >= DSI_CTRL_POWER_MAX)) {
  3117. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  3118. return -EINVAL;
  3119. }
  3120. mutex_lock(&dsi_ctrl->ctrl_lock);
  3121. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE,
  3122. state);
  3123. if (rc) {
  3124. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3125. rc);
  3126. goto error;
  3127. }
  3128. if (state == DSI_CTRL_POWER_VREG_ON) {
  3129. rc = dsi_ctrl_enable_supplies(dsi_ctrl, true);
  3130. if (rc) {
  3131. DSI_CTRL_ERR(dsi_ctrl, "failed to enable voltage supplies, rc=%d\n",
  3132. rc);
  3133. goto error;
  3134. }
  3135. } else if (state == DSI_CTRL_POWER_VREG_OFF) {
  3136. rc = dsi_ctrl_enable_supplies(dsi_ctrl, false);
  3137. if (rc) {
  3138. DSI_CTRL_ERR(dsi_ctrl, "failed to disable vreg supplies, rc=%d\n",
  3139. rc);
  3140. goto error;
  3141. }
  3142. }
  3143. DSI_CTRL_DEBUG(dsi_ctrl, "Power state updated to %d\n", state);
  3144. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE, state);
  3145. error:
  3146. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3147. return rc;
  3148. }
  3149. /**
  3150. * dsi_ctrl_set_tpg_state() - enable/disable test pattern on the controller
  3151. * @dsi_ctrl: DSI controller handle.
  3152. * @on: enable/disable test pattern.
  3153. *
  3154. * Test pattern can be enabled only after Video engine (for video mode panels)
  3155. * or command engine (for cmd mode panels) is enabled.
  3156. *
  3157. * Return: error code.
  3158. */
  3159. int dsi_ctrl_set_tpg_state(struct dsi_ctrl *dsi_ctrl, bool on)
  3160. {
  3161. int rc = 0;
  3162. if (!dsi_ctrl) {
  3163. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3164. return -EINVAL;
  3165. }
  3166. mutex_lock(&dsi_ctrl->ctrl_lock);
  3167. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3168. if (rc) {
  3169. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3170. rc);
  3171. goto error;
  3172. }
  3173. if (on) {
  3174. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  3175. dsi_ctrl->hw.ops.video_test_pattern_setup(&dsi_ctrl->hw,
  3176. DSI_TEST_PATTERN_INC,
  3177. 0xFFFF);
  3178. } else {
  3179. dsi_ctrl->hw.ops.cmd_test_pattern_setup(
  3180. &dsi_ctrl->hw,
  3181. DSI_TEST_PATTERN_INC,
  3182. 0xFFFF,
  3183. 0x0);
  3184. }
  3185. }
  3186. dsi_ctrl->hw.ops.test_pattern_enable(&dsi_ctrl->hw, on);
  3187. DSI_CTRL_DEBUG(dsi_ctrl, "Set test pattern state=%d\n", on);
  3188. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  3189. error:
  3190. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3191. return rc;
  3192. }
  3193. /**
  3194. * dsi_ctrl_set_host_engine_state() - set host engine state
  3195. * @dsi_ctrl: DSI Controller handle.
  3196. * @state: Engine state.
  3197. * @skip_op: Boolean to indicate few operations can be skipped.
  3198. * Set during the cont-splash or trusted-vm enable case.
  3199. *
  3200. * Host engine state can be modified only when DSI controller power state is
  3201. * set to DSI_CTRL_POWER_LINK_CLK_ON and cmd, video engines are disabled.
  3202. *
  3203. * Return: error code.
  3204. */
  3205. int dsi_ctrl_set_host_engine_state(struct dsi_ctrl *dsi_ctrl,
  3206. enum dsi_engine_state state, bool skip_op)
  3207. {
  3208. int rc = 0;
  3209. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3210. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3211. return -EINVAL;
  3212. }
  3213. mutex_lock(&dsi_ctrl->ctrl_lock);
  3214. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3215. if (rc) {
  3216. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3217. rc);
  3218. goto error;
  3219. }
  3220. if (!skip_op) {
  3221. if (state == DSI_CTRL_ENGINE_ON)
  3222. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  3223. else
  3224. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, false);
  3225. }
  3226. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3227. DSI_CTRL_DEBUG(dsi_ctrl, "Set host engine state = %d\n", state);
  3228. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  3229. error:
  3230. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3231. return rc;
  3232. }
  3233. /**
  3234. * dsi_ctrl_set_cmd_engine_state() - set command engine state
  3235. * @dsi_ctrl: DSI Controller handle.
  3236. * @state: Engine state.
  3237. * @skip_op: Boolean to indicate few operations can be skipped.
  3238. * Set during the cont-splash or trusted-vm enable case.
  3239. *
  3240. * Command engine state can be modified only when DSI controller power state is
  3241. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3242. *
  3243. * Return: error code.
  3244. */
  3245. int dsi_ctrl_set_cmd_engine_state(struct dsi_ctrl *dsi_ctrl,
  3246. enum dsi_engine_state state, bool skip_op)
  3247. {
  3248. int rc = 0;
  3249. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3250. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3251. return -EINVAL;
  3252. }
  3253. if (state == DSI_CTRL_ENGINE_ON) {
  3254. if (dsi_ctrl->cmd_engine_refcount > 0) {
  3255. dsi_ctrl->cmd_engine_refcount++;
  3256. goto error;
  3257. }
  3258. } else {
  3259. if (dsi_ctrl->cmd_engine_refcount > 1) {
  3260. dsi_ctrl->cmd_engine_refcount--;
  3261. goto error;
  3262. }
  3263. }
  3264. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3265. if (rc) {
  3266. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n", rc);
  3267. goto error;
  3268. }
  3269. if (!skip_op) {
  3270. if (state == DSI_CTRL_ENGINE_ON)
  3271. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  3272. else
  3273. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, false);
  3274. }
  3275. if (state == DSI_CTRL_ENGINE_ON)
  3276. dsi_ctrl->cmd_engine_refcount++;
  3277. else
  3278. dsi_ctrl->cmd_engine_refcount = 0;
  3279. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3280. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  3281. error:
  3282. DSI_CTRL_DEBUG(dsi_ctrl, "Set cmd engine state:%d, skip_op:%d, enable count: %d\n",
  3283. state, skip_op, dsi_ctrl->cmd_engine_refcount);
  3284. return rc;
  3285. }
  3286. /**
  3287. * dsi_ctrl_set_vid_engine_state() - set video engine state
  3288. * @dsi_ctrl: DSI Controller handle.
  3289. * @state: Engine state.
  3290. * @skip_op: Boolean to indicate few operations can be skipped.
  3291. * Set during the cont-splash or trusted-vm enable case.
  3292. *
  3293. * Video engine state can be modified only when DSI controller power state is
  3294. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  3295. *
  3296. * Return: error code.
  3297. */
  3298. int dsi_ctrl_set_vid_engine_state(struct dsi_ctrl *dsi_ctrl,
  3299. enum dsi_engine_state state, bool skip_op)
  3300. {
  3301. int rc = 0;
  3302. bool on;
  3303. bool vid_eng_busy;
  3304. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  3305. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3306. return -EINVAL;
  3307. }
  3308. mutex_lock(&dsi_ctrl->ctrl_lock);
  3309. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3310. if (rc) {
  3311. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3312. rc);
  3313. goto error;
  3314. }
  3315. if (!skip_op) {
  3316. on = (state == DSI_CTRL_ENGINE_ON) ? true : false;
  3317. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  3318. vid_eng_busy = dsi_ctrl->hw.ops.vid_engine_busy(&dsi_ctrl->hw);
  3319. /*
  3320. * During ESD check failure, DSI video engine can get stuck
  3321. * sending data from display engine. In use cases where GDSC
  3322. * toggle does not happen like DP MST connected or secure video
  3323. * playback, display does not recover back after ESD failure.
  3324. * Perform a reset if video engine is stuck.
  3325. */
  3326. if (!on && vid_eng_busy)
  3327. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  3328. }
  3329. SDE_EVT32(dsi_ctrl->cell_index, state, skip_op);
  3330. DSI_CTRL_DEBUG(dsi_ctrl, "Set video engine state:%d, skip_op:%d\n",
  3331. state, skip_op);
  3332. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3333. error:
  3334. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3335. return rc;
  3336. }
  3337. /**
  3338. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  3339. * @dsi_ctrl: DSI controller handle.
  3340. * @enable: enable/disable ULPS.
  3341. *
  3342. * ULPS can be enabled/disabled after DSI host engine is turned on.
  3343. *
  3344. * Return: error code.
  3345. */
  3346. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable)
  3347. {
  3348. int rc = 0;
  3349. if (!dsi_ctrl) {
  3350. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3351. return -EINVAL;
  3352. }
  3353. mutex_lock(&dsi_ctrl->ctrl_lock);
  3354. if (enable)
  3355. rc = dsi_enable_ulps(dsi_ctrl);
  3356. else
  3357. rc = dsi_disable_ulps(dsi_ctrl);
  3358. if (rc) {
  3359. DSI_CTRL_ERR(dsi_ctrl, "Ulps state change(%d) failed, rc=%d\n",
  3360. enable, rc);
  3361. goto error;
  3362. }
  3363. DSI_CTRL_DEBUG(dsi_ctrl, "ULPS state = %d\n", enable);
  3364. error:
  3365. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3366. return rc;
  3367. }
  3368. /**
  3369. * dsi_ctrl_set_clamp_state() - set clamp state for DSI phy
  3370. * @dsi_ctrl: DSI controller handle.
  3371. * @enable: enable/disable clamping.
  3372. *
  3373. * Clamps can be enabled/disabled while DSI controller is still turned on.
  3374. *
  3375. * Return: error code.
  3376. */
  3377. int dsi_ctrl_set_clamp_state(struct dsi_ctrl *dsi_ctrl,
  3378. bool enable, bool ulps_enabled)
  3379. {
  3380. int rc = 0;
  3381. if (!dsi_ctrl) {
  3382. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3383. return -EINVAL;
  3384. }
  3385. if (!dsi_ctrl->hw.ops.clamp_enable ||
  3386. !dsi_ctrl->hw.ops.clamp_disable) {
  3387. DSI_CTRL_DEBUG(dsi_ctrl, "No clamp control for DSI controller\n");
  3388. return 0;
  3389. }
  3390. mutex_lock(&dsi_ctrl->ctrl_lock);
  3391. rc = dsi_enable_io_clamp(dsi_ctrl, enable, ulps_enabled);
  3392. if (rc) {
  3393. DSI_CTRL_ERR(dsi_ctrl, "Failed to enable IO clamp\n");
  3394. goto error;
  3395. }
  3396. DSI_CTRL_DEBUG(dsi_ctrl, "Clamp state = %d\n", enable);
  3397. error:
  3398. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3399. return rc;
  3400. }
  3401. /**
  3402. * dsi_ctrl_set_clock_source() - set clock source fpr dsi link clocks
  3403. * @dsi_ctrl: DSI controller handle.
  3404. * @source_clks: Source clocks for DSI link clocks.
  3405. *
  3406. * Clock source should be changed while link clocks are disabled.
  3407. *
  3408. * Return: error code.
  3409. */
  3410. int dsi_ctrl_set_clock_source(struct dsi_ctrl *dsi_ctrl,
  3411. struct dsi_clk_link_set *source_clks)
  3412. {
  3413. int rc = 0;
  3414. if (!dsi_ctrl || !source_clks) {
  3415. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3416. return -EINVAL;
  3417. }
  3418. mutex_lock(&dsi_ctrl->ctrl_lock);
  3419. rc = dsi_clk_update_parent(source_clks, &dsi_ctrl->clk_info.rcg_clks);
  3420. if (rc) {
  3421. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link clk parent, rc=%d\n",
  3422. rc);
  3423. (void)dsi_clk_update_parent(&dsi_ctrl->clk_info.pll_op_clks,
  3424. &dsi_ctrl->clk_info.rcg_clks);
  3425. goto error;
  3426. }
  3427. dsi_ctrl->clk_info.pll_op_clks.byte_clk = source_clks->byte_clk;
  3428. dsi_ctrl->clk_info.pll_op_clks.pixel_clk = source_clks->pixel_clk;
  3429. DSI_CTRL_DEBUG(dsi_ctrl, "Source clocks are updated\n");
  3430. error:
  3431. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3432. return rc;
  3433. }
  3434. /**
  3435. * dsi_ctrl_setup_misr() - Setup frame MISR
  3436. * @dsi_ctrl: DSI controller handle.
  3437. * @enable: enable/disable MISR.
  3438. * @frame_count: Number of frames to accumulate MISR.
  3439. *
  3440. * Return: error code.
  3441. */
  3442. int dsi_ctrl_setup_misr(struct dsi_ctrl *dsi_ctrl,
  3443. bool enable,
  3444. u32 frame_count)
  3445. {
  3446. if (!dsi_ctrl) {
  3447. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3448. return -EINVAL;
  3449. }
  3450. if (!dsi_ctrl->hw.ops.setup_misr)
  3451. return 0;
  3452. mutex_lock(&dsi_ctrl->ctrl_lock);
  3453. dsi_ctrl->misr_enable = enable;
  3454. dsi_ctrl->hw.ops.setup_misr(&dsi_ctrl->hw,
  3455. dsi_ctrl->host_config.panel_mode,
  3456. enable, frame_count);
  3457. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3458. return 0;
  3459. }
  3460. /**
  3461. * dsi_ctrl_collect_misr() - Read frame MISR
  3462. * @dsi_ctrl: DSI controller handle.
  3463. *
  3464. * Return: MISR value.
  3465. */
  3466. u32 dsi_ctrl_collect_misr(struct dsi_ctrl *dsi_ctrl)
  3467. {
  3468. u32 misr;
  3469. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  3470. return 0;
  3471. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  3472. dsi_ctrl->host_config.panel_mode);
  3473. if (!misr)
  3474. misr = dsi_ctrl->misr_cache;
  3475. DSI_CTRL_DEBUG(dsi_ctrl, "cached misr = %x, final = %x\n",
  3476. dsi_ctrl->misr_cache, misr);
  3477. return misr;
  3478. }
  3479. void dsi_ctrl_mask_error_status_interrupts(struct dsi_ctrl *dsi_ctrl, u32 idx,
  3480. bool mask_enable)
  3481. {
  3482. if (!dsi_ctrl || !dsi_ctrl->hw.ops.error_intr_ctrl
  3483. || !dsi_ctrl->hw.ops.clear_error_status) {
  3484. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3485. return;
  3486. }
  3487. /*
  3488. * Mask DSI error status interrupts and clear error status
  3489. * register
  3490. */
  3491. if (idx & BIT(DSI_ERR_INTR_ALL)) {
  3492. /*
  3493. * The behavior of mask_enable is different in ctrl register
  3494. * and mask register and hence mask_enable is manipulated for
  3495. * selective error interrupt masking vs total error interrupt
  3496. * masking.
  3497. */
  3498. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, !mask_enable);
  3499. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3500. DSI_ERROR_INTERRUPT_COUNT);
  3501. } else {
  3502. dsi_ctrl->hw.ops.mask_error_intr(&dsi_ctrl->hw, idx,
  3503. mask_enable);
  3504. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3505. DSI_ERROR_INTERRUPT_COUNT);
  3506. }
  3507. }
  3508. /**
  3509. * dsi_ctrl_irq_update() - Put a irq vote to process DSI error
  3510. * interrupts at any time.
  3511. * @dsi_ctrl: DSI controller handle.
  3512. * @enable: variable to enable/disable irq
  3513. */
  3514. void dsi_ctrl_irq_update(struct dsi_ctrl *dsi_ctrl, bool enable)
  3515. {
  3516. if (!dsi_ctrl)
  3517. return;
  3518. mutex_lock(&dsi_ctrl->ctrl_lock);
  3519. if (enable)
  3520. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  3521. DSI_SINT_ERROR, NULL);
  3522. else
  3523. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  3524. DSI_SINT_ERROR);
  3525. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3526. }
  3527. /**
  3528. * dsi_ctrl_wait4dynamic_refresh_done() - Poll for dynamci refresh
  3529. * done interrupt.
  3530. * @dsi_ctrl: DSI controller handle.
  3531. */
  3532. int dsi_ctrl_wait4dynamic_refresh_done(struct dsi_ctrl *ctrl)
  3533. {
  3534. int rc = 0;
  3535. if (!ctrl)
  3536. return 0;
  3537. mutex_lock(&ctrl->ctrl_lock);
  3538. if (ctrl->hw.ops.wait4dynamic_refresh_done)
  3539. rc = ctrl->hw.ops.wait4dynamic_refresh_done(&ctrl->hw);
  3540. mutex_unlock(&ctrl->ctrl_lock);
  3541. return rc;
  3542. }
  3543. /**
  3544. * dsi_ctrl_drv_register() - register platform driver for dsi controller
  3545. */
  3546. void dsi_ctrl_drv_register(void)
  3547. {
  3548. platform_driver_register(&dsi_ctrl_driver);
  3549. }
  3550. /**
  3551. * dsi_ctrl_drv_unregister() - unregister platform driver
  3552. */
  3553. void dsi_ctrl_drv_unregister(void)
  3554. {
  3555. platform_driver_unregister(&dsi_ctrl_driver);
  3556. }