hal_srng.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_api.h"
  20. #include "target_type.h"
  21. #include "wcss_version.h"
  22. #include "qdf_module.h"
  23. #ifdef QCA_WIFI_QCA8074
  24. void hal_qca6290_attach(struct hal_soc *hal);
  25. #endif
  26. #ifdef QCA_WIFI_QCA8074
  27. void hal_qca8074_attach(struct hal_soc *hal);
  28. #endif
  29. #ifdef QCA_WIFI_QCA8074V2
  30. void hal_qca8074v2_attach(struct hal_soc *hal);
  31. #endif
  32. #ifdef QCA_WIFI_QCA6390
  33. void hal_qca6390_attach(struct hal_soc *hal);
  34. #endif
  35. /**
  36. * hal_get_srng_ring_id() - get the ring id of a descriped ring
  37. * @hal: hal_soc data structure
  38. * @ring_type: type enum describing the ring
  39. * @ring_num: which ring of the ring type
  40. * @mac_id: which mac does the ring belong to (or 0 for non-lmac rings)
  41. *
  42. * Return: the ring id or -EINVAL if the ring does not exist.
  43. */
  44. static int hal_get_srng_ring_id(struct hal_soc *hal, int ring_type,
  45. int ring_num, int mac_id)
  46. {
  47. struct hal_hw_srng_config *ring_config =
  48. HAL_SRNG_CONFIG(hal, ring_type);
  49. int ring_id;
  50. if (ring_num >= ring_config->max_rings) {
  51. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  52. "%s: ring_num exceeded maximum no. of supported rings",
  53. __func__);
  54. /* TODO: This is a programming error. Assert if this happens */
  55. return -EINVAL;
  56. }
  57. if (ring_config->lmac_ring) {
  58. ring_id = ring_config->start_ring_id + ring_num +
  59. (mac_id * HAL_MAX_RINGS_PER_LMAC);
  60. } else {
  61. ring_id = ring_config->start_ring_id + ring_num;
  62. }
  63. return ring_id;
  64. }
  65. static struct hal_srng *hal_get_srng(struct hal_soc *hal, int ring_id)
  66. {
  67. /* TODO: Should we allocate srng structures dynamically? */
  68. return &(hal->srng_list[ring_id]);
  69. }
  70. #define HP_OFFSET_IN_REG_START 1
  71. #define OFFSET_FROM_HP_TO_TP 4
  72. static void hal_update_srng_hp_tp_address(void *hal_soc,
  73. int shadow_config_index,
  74. int ring_type,
  75. int ring_num)
  76. {
  77. struct hal_srng *srng;
  78. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  79. int ring_id;
  80. struct hal_hw_srng_config *ring_config =
  81. HAL_SRNG_CONFIG(hal, ring_type);
  82. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, 0);
  83. if (ring_id < 0)
  84. return;
  85. srng = hal_get_srng(hal_soc, ring_id);
  86. if (ring_config->ring_dir == HAL_SRNG_DST_RING)
  87. srng->u.dst_ring.tp_addr = SHADOW_REGISTER(shadow_config_index)
  88. + hal->dev_base_addr;
  89. else
  90. srng->u.src_ring.hp_addr = SHADOW_REGISTER(shadow_config_index)
  91. + hal->dev_base_addr;
  92. }
  93. QDF_STATUS hal_set_one_shadow_config(void *hal_soc,
  94. int ring_type,
  95. int ring_num)
  96. {
  97. uint32_t target_register;
  98. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  99. struct hal_hw_srng_config *srng_config = &hal->hw_srng_table[ring_type];
  100. int shadow_config_index = hal->num_shadow_registers_configured;
  101. if (shadow_config_index >= MAX_SHADOW_REGISTERS) {
  102. QDF_ASSERT(0);
  103. return QDF_STATUS_E_RESOURCES;
  104. }
  105. hal->num_shadow_registers_configured++;
  106. target_register = srng_config->reg_start[HP_OFFSET_IN_REG_START];
  107. target_register += (srng_config->reg_size[HP_OFFSET_IN_REG_START]
  108. *ring_num);
  109. /* if the ring is a dst ring, we need to shadow the tail pointer */
  110. if (srng_config->ring_dir == HAL_SRNG_DST_RING)
  111. target_register += OFFSET_FROM_HP_TO_TP;
  112. hal->shadow_config[shadow_config_index].addr = target_register;
  113. /* update hp/tp addr in the hal_soc structure*/
  114. hal_update_srng_hp_tp_address(hal_soc, shadow_config_index, ring_type,
  115. ring_num);
  116. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  117. "%s: target_reg %x, shadow_index %x, ring_type %d, ring num %d",
  118. __func__, target_register, shadow_config_index,
  119. ring_type, ring_num);
  120. return QDF_STATUS_SUCCESS;
  121. }
  122. qdf_export_symbol(hal_set_one_shadow_config);
  123. QDF_STATUS hal_construct_shadow_config(void *hal_soc)
  124. {
  125. int ring_type, ring_num;
  126. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  127. for (ring_type = 0; ring_type < MAX_RING_TYPES; ring_type++) {
  128. struct hal_hw_srng_config *srng_config =
  129. &hal->hw_srng_table[ring_type];
  130. if (ring_type == CE_SRC ||
  131. ring_type == CE_DST ||
  132. ring_type == CE_DST_STATUS)
  133. continue;
  134. if (srng_config->lmac_ring)
  135. continue;
  136. for (ring_num = 0; ring_num < srng_config->max_rings;
  137. ring_num++)
  138. hal_set_one_shadow_config(hal_soc, ring_type, ring_num);
  139. }
  140. return QDF_STATUS_SUCCESS;
  141. }
  142. qdf_export_symbol(hal_construct_shadow_config);
  143. void hal_get_shadow_config(void *hal_soc,
  144. struct pld_shadow_reg_v2_cfg **shadow_config,
  145. int *num_shadow_registers_configured)
  146. {
  147. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  148. *shadow_config = hal->shadow_config;
  149. *num_shadow_registers_configured =
  150. hal->num_shadow_registers_configured;
  151. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  152. "%s", __func__);
  153. }
  154. qdf_export_symbol(hal_get_shadow_config);
  155. static void hal_validate_shadow_register(struct hal_soc *hal,
  156. uint32_t *destination,
  157. uint32_t *shadow_address)
  158. {
  159. unsigned int index;
  160. uint32_t *shadow_0_offset = SHADOW_REGISTER(0) + hal->dev_base_addr;
  161. int destination_ba_offset =
  162. ((char *)destination) - (char *)hal->dev_base_addr;
  163. index = shadow_address - shadow_0_offset;
  164. if (index >= MAX_SHADOW_REGISTERS) {
  165. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  166. "%s: index %x out of bounds", __func__, index);
  167. goto error;
  168. } else if (hal->shadow_config[index].addr != destination_ba_offset) {
  169. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  170. "%s: sanity check failure, expected %x, found %x",
  171. __func__, destination_ba_offset,
  172. hal->shadow_config[index].addr);
  173. goto error;
  174. }
  175. return;
  176. error:
  177. qdf_print("%s: baddr %pK, desination %pK, shadow_address %pK s0offset %pK index %x",
  178. __func__, hal->dev_base_addr, destination, shadow_address,
  179. shadow_0_offset, index);
  180. QDF_BUG(0);
  181. return;
  182. }
  183. static void hal_target_based_configure(struct hal_soc *hal)
  184. {
  185. switch (hal->target_type) {
  186. #ifdef QCA_WIFI_QCA6290
  187. case TARGET_TYPE_QCA6290:
  188. hal->use_register_windowing = true;
  189. hal_qca6290_attach(hal);
  190. break;
  191. #endif
  192. #ifdef QCA_WIFI_QCA6390
  193. case TARGET_TYPE_QCA6390:
  194. hal->use_register_windowing = true;
  195. hal_qca6390_attach(hal);
  196. break;
  197. #endif
  198. #if defined(QCA_WIFI_QCA8074) && defined(CONFIG_WIN)
  199. case TARGET_TYPE_QCA8074:
  200. hal_qca8074_attach(hal);
  201. break;
  202. #endif
  203. #if defined(QCA_WIFI_QCA8074V2) && defined(CONFIG_WIN)
  204. case TARGET_TYPE_QCA8074V2:
  205. hal_qca8074v2_attach(hal);
  206. break;
  207. #endif
  208. default:
  209. break;
  210. }
  211. }
  212. uint32_t hal_get_target_type(struct hal_soc *hal)
  213. {
  214. struct hif_target_info *tgt_info =
  215. hif_get_target_info_handle(hal->hif_handle);
  216. return tgt_info->target_type;
  217. }
  218. qdf_export_symbol(hal_get_target_type);
  219. /**
  220. * hal_attach - Initialize HAL layer
  221. * @hif_handle: Opaque HIF handle
  222. * @qdf_dev: QDF device
  223. *
  224. * Return: Opaque HAL SOC handle
  225. * NULL on failure (if given ring is not available)
  226. *
  227. * This function should be called as part of HIF initialization (for accessing
  228. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  229. *
  230. */
  231. void *hal_attach(void *hif_handle, qdf_device_t qdf_dev)
  232. {
  233. struct hal_soc *hal;
  234. int i;
  235. hal = qdf_mem_malloc(sizeof(*hal));
  236. if (!hal) {
  237. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  238. "%s: hal_soc allocation failed", __func__);
  239. goto fail0;
  240. }
  241. hal->hif_handle = hif_handle;
  242. hal->dev_base_addr = hif_get_dev_ba(hif_handle);
  243. hal->qdf_dev = qdf_dev;
  244. hal->shadow_rdptr_mem_vaddr = (uint32_t *)qdf_mem_alloc_consistent(
  245. qdf_dev, qdf_dev->dev, sizeof(*(hal->shadow_rdptr_mem_vaddr)) *
  246. HAL_SRNG_ID_MAX, &(hal->shadow_rdptr_mem_paddr));
  247. if (!hal->shadow_rdptr_mem_paddr) {
  248. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  249. "%s: hal->shadow_rdptr_mem_paddr allocation failed",
  250. __func__);
  251. goto fail1;
  252. }
  253. hal->shadow_wrptr_mem_vaddr =
  254. (uint32_t *)qdf_mem_alloc_consistent(qdf_dev, qdf_dev->dev,
  255. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  256. &(hal->shadow_wrptr_mem_paddr));
  257. if (!hal->shadow_wrptr_mem_vaddr) {
  258. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  259. "%s: hal->shadow_wrptr_mem_vaddr allocation failed",
  260. __func__);
  261. goto fail2;
  262. }
  263. for (i = 0; i < HAL_SRNG_ID_MAX; i++) {
  264. hal->srng_list[i].initialized = 0;
  265. hal->srng_list[i].ring_id = i;
  266. }
  267. qdf_spinlock_create(&hal->register_access_lock);
  268. hal->register_window = 0;
  269. hal->target_type = hal_get_target_type(hal);
  270. hal_target_based_configure(hal);
  271. return (void *)hal;
  272. fail2:
  273. qdf_mem_free_consistent(qdf_dev, qdf_dev->dev,
  274. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  275. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  276. fail1:
  277. qdf_mem_free(hal);
  278. fail0:
  279. return NULL;
  280. }
  281. qdf_export_symbol(hal_attach);
  282. /**
  283. * hal_mem_info - Retrieve hal memory base address
  284. *
  285. * @hal_soc: Opaque HAL SOC handle
  286. * @mem: pointer to structure to be updated with hal mem info
  287. */
  288. void hal_get_meminfo(void *hal_soc, struct hal_mem_info *mem )
  289. {
  290. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  291. mem->dev_base_addr = (void *)hal->dev_base_addr;
  292. mem->shadow_rdptr_mem_vaddr = (void *)hal->shadow_rdptr_mem_vaddr;
  293. mem->shadow_wrptr_mem_vaddr = (void *)hal->shadow_wrptr_mem_vaddr;
  294. mem->shadow_rdptr_mem_paddr = (void *)hal->shadow_rdptr_mem_paddr;
  295. mem->shadow_wrptr_mem_paddr = (void *)hal->shadow_wrptr_mem_paddr;
  296. hif_read_phy_mem_base(hal->hif_handle, (qdf_dma_addr_t *)&mem->dev_base_paddr);
  297. return;
  298. }
  299. qdf_export_symbol(hal_get_meminfo);
  300. /**
  301. * hal_detach - Detach HAL layer
  302. * @hal_soc: HAL SOC handle
  303. *
  304. * Return: Opaque HAL SOC handle
  305. * NULL on failure (if given ring is not available)
  306. *
  307. * This function should be called as part of HIF initialization (for accessing
  308. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  309. *
  310. */
  311. extern void hal_detach(void *hal_soc)
  312. {
  313. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  314. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  315. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  316. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  317. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  318. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  319. hal->shadow_wrptr_mem_vaddr, hal->shadow_wrptr_mem_paddr, 0);
  320. qdf_mem_free(hal);
  321. return;
  322. }
  323. qdf_export_symbol(hal_detach);
  324. /**
  325. * hal_ce_dst_setup - Initialize CE destination ring registers
  326. * @hal_soc: HAL SOC handle
  327. * @srng: SRNG ring pointer
  328. */
  329. static inline void hal_ce_dst_setup(struct hal_soc *hal, struct hal_srng *srng,
  330. int ring_num)
  331. {
  332. uint32_t reg_val = 0;
  333. uint32_t reg_addr;
  334. struct hal_hw_srng_config *ring_config =
  335. HAL_SRNG_CONFIG(hal, CE_DST);
  336. /* set DEST_MAX_LENGTH according to ce assignment */
  337. reg_addr = HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_ADDR(
  338. ring_config->reg_start[R0_INDEX] +
  339. (ring_num * ring_config->reg_size[R0_INDEX]));
  340. reg_val = HAL_REG_READ(hal, reg_addr);
  341. reg_val &= ~HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  342. reg_val |= srng->u.dst_ring.max_buffer_length &
  343. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  344. HAL_REG_WRITE(hal, reg_addr, reg_val);
  345. }
  346. /**
  347. * hal_reo_remap_IX0 - Remap REO ring destination
  348. * @hal: HAL SOC handle
  349. * @remap_val: Remap value
  350. */
  351. void hal_reo_remap_IX0(struct hal_soc *hal, uint32_t remap_val)
  352. {
  353. uint32_t reg_offset = HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR(
  354. SEQ_WCSS_UMAC_REO_REG_OFFSET);
  355. HAL_REG_WRITE(hal, reg_offset, remap_val);
  356. }
  357. /**
  358. * hal_srng_dst_set_hp_paddr() - Set physical address to dest ring head pointer
  359. * @srng: sring pointer
  360. * @paddr: physical address
  361. */
  362. void hal_srng_dst_set_hp_paddr(struct hal_srng *srng,
  363. uint64_t paddr)
  364. {
  365. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB,
  366. paddr & 0xffffffff);
  367. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB,
  368. paddr >> 32);
  369. }
  370. /**
  371. * hal_srng_dst_init_hp() - Initilaize destination ring head pointer
  372. * @srng: sring pointer
  373. * @vaddr: virtual address
  374. */
  375. void hal_srng_dst_init_hp(struct hal_srng *srng,
  376. uint32_t *vaddr)
  377. {
  378. srng->u.dst_ring.hp_addr = vaddr;
  379. SRNG_DST_REG_WRITE(srng, HP, srng->u.dst_ring.cached_hp);
  380. *(srng->u.dst_ring.hp_addr) = srng->u.dst_ring.cached_hp;
  381. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  382. "hp_addr=%pK, cached_hp=%d, hp=%d",
  383. (void *)srng->u.dst_ring.hp_addr, srng->u.dst_ring.cached_hp,
  384. *(srng->u.dst_ring.hp_addr));
  385. }
  386. /**
  387. * hal_srng_hw_init - Private function to initialize SRNG HW
  388. * @hal_soc: HAL SOC handle
  389. * @srng: SRNG ring pointer
  390. */
  391. static inline void hal_srng_hw_init(struct hal_soc *hal,
  392. struct hal_srng *srng)
  393. {
  394. if (srng->ring_dir == HAL_SRNG_SRC_RING)
  395. hal_srng_src_hw_init(hal, srng);
  396. else
  397. hal_srng_dst_hw_init(hal, srng);
  398. }
  399. #ifdef CONFIG_SHADOW_V2
  400. #define ignore_shadow false
  401. #define CHECK_SHADOW_REGISTERS true
  402. #else
  403. #define ignore_shadow true
  404. #define CHECK_SHADOW_REGISTERS false
  405. #endif
  406. /**
  407. * hal_srng_setup - Initialize HW SRNG ring.
  408. * @hal_soc: Opaque HAL SOC handle
  409. * @ring_type: one of the types from hal_ring_type
  410. * @ring_num: Ring number if there are multiple rings of same type (staring
  411. * from 0)
  412. * @mac_id: valid MAC Id should be passed if ring type is one of lmac rings
  413. * @ring_params: SRNG ring params in hal_srng_params structure.
  414. * Callers are expected to allocate contiguous ring memory of size
  415. * 'num_entries * entry_size' bytes and pass the physical and virtual base
  416. * addresses through 'ring_base_paddr' and 'ring_base_vaddr' in
  417. * hal_srng_params structure. Ring base address should be 8 byte aligned
  418. * and size of each ring entry should be queried using the API
  419. * hal_srng_get_entrysize
  420. *
  421. * Return: Opaque pointer to ring on success
  422. * NULL on failure (if given ring is not available)
  423. */
  424. void *hal_srng_setup(void *hal_soc, int ring_type, int ring_num,
  425. int mac_id, struct hal_srng_params *ring_params)
  426. {
  427. int ring_id;
  428. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  429. struct hal_srng *srng;
  430. struct hal_hw_srng_config *ring_config =
  431. HAL_SRNG_CONFIG(hal, ring_type);
  432. void *dev_base_addr;
  433. int i;
  434. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, mac_id);
  435. if (ring_id < 0)
  436. return NULL;
  437. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  438. "%s: mac_id %d ring_id %d",
  439. __func__, mac_id, ring_id);
  440. srng = hal_get_srng(hal_soc, ring_id);
  441. if (srng->initialized) {
  442. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  443. "%s: Ring (ring_type, ring_num) already initialized",
  444. __func__);
  445. return NULL;
  446. }
  447. dev_base_addr = hal->dev_base_addr;
  448. srng->ring_id = ring_id;
  449. srng->ring_dir = ring_config->ring_dir;
  450. srng->ring_base_paddr = ring_params->ring_base_paddr;
  451. srng->ring_base_vaddr = ring_params->ring_base_vaddr;
  452. srng->entry_size = ring_config->entry_size;
  453. srng->num_entries = ring_params->num_entries;
  454. srng->ring_size = srng->num_entries * srng->entry_size;
  455. srng->ring_size_mask = srng->ring_size - 1;
  456. srng->msi_addr = ring_params->msi_addr;
  457. srng->msi_data = ring_params->msi_data;
  458. srng->intr_timer_thres_us = ring_params->intr_timer_thres_us;
  459. srng->intr_batch_cntr_thres_entries =
  460. ring_params->intr_batch_cntr_thres_entries;
  461. srng->hal_soc = hal_soc;
  462. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++) {
  463. srng->hwreg_base[i] = dev_base_addr + ring_config->reg_start[i]
  464. + (ring_num * ring_config->reg_size[i]);
  465. }
  466. /* Zero out the entire ring memory */
  467. qdf_mem_zero(srng->ring_base_vaddr, (srng->entry_size *
  468. srng->num_entries) << 2);
  469. srng->flags = ring_params->flags;
  470. #ifdef BIG_ENDIAN_HOST
  471. /* TODO: See if we should we get these flags from caller */
  472. srng->flags |= HAL_SRNG_DATA_TLV_SWAP;
  473. srng->flags |= HAL_SRNG_MSI_SWAP;
  474. srng->flags |= HAL_SRNG_RING_PTR_SWAP;
  475. #endif
  476. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  477. srng->u.src_ring.hp = 0;
  478. srng->u.src_ring.reap_hp = srng->ring_size -
  479. srng->entry_size;
  480. srng->u.src_ring.tp_addr =
  481. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  482. srng->u.src_ring.low_threshold =
  483. ring_params->low_threshold * srng->entry_size;
  484. if (ring_config->lmac_ring) {
  485. /* For LMAC rings, head pointer updates will be done
  486. * through FW by writing to a shared memory location
  487. */
  488. srng->u.src_ring.hp_addr =
  489. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  490. HAL_SRNG_LMAC1_ID_START]);
  491. srng->flags |= HAL_SRNG_LMAC_RING;
  492. } else if (ignore_shadow || (srng->u.src_ring.hp_addr == 0)) {
  493. srng->u.src_ring.hp_addr = SRNG_SRC_ADDR(srng, HP);
  494. if (CHECK_SHADOW_REGISTERS) {
  495. QDF_TRACE(QDF_MODULE_ID_TXRX,
  496. QDF_TRACE_LEVEL_ERROR,
  497. "%s: Ring (%d, %d) missing shadow config",
  498. __func__, ring_type, ring_num);
  499. }
  500. } else {
  501. hal_validate_shadow_register(hal,
  502. SRNG_SRC_ADDR(srng, HP),
  503. srng->u.src_ring.hp_addr);
  504. }
  505. } else {
  506. /* During initialization loop count in all the descriptors
  507. * will be set to zero, and HW will set it to 1 on completing
  508. * descriptor update in first loop, and increments it by 1 on
  509. * subsequent loops (loop count wraps around after reaching
  510. * 0xffff). The 'loop_cnt' in SW ring state is the expected
  511. * loop count in descriptors updated by HW (to be processed
  512. * by SW).
  513. */
  514. srng->u.dst_ring.loop_cnt = 1;
  515. srng->u.dst_ring.tp = 0;
  516. srng->u.dst_ring.hp_addr =
  517. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  518. if (ring_config->lmac_ring) {
  519. /* For LMAC rings, tail pointer updates will be done
  520. * through FW by writing to a shared memory location
  521. */
  522. srng->u.dst_ring.tp_addr =
  523. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  524. HAL_SRNG_LMAC1_ID_START]);
  525. srng->flags |= HAL_SRNG_LMAC_RING;
  526. } else if (ignore_shadow || srng->u.dst_ring.tp_addr == 0) {
  527. srng->u.dst_ring.tp_addr = SRNG_DST_ADDR(srng, TP);
  528. if (CHECK_SHADOW_REGISTERS) {
  529. QDF_TRACE(QDF_MODULE_ID_TXRX,
  530. QDF_TRACE_LEVEL_ERROR,
  531. "%s: Ring (%d, %d) missing shadow config",
  532. __func__, ring_type, ring_num);
  533. }
  534. } else {
  535. hal_validate_shadow_register(hal,
  536. SRNG_DST_ADDR(srng, TP),
  537. srng->u.dst_ring.tp_addr);
  538. }
  539. }
  540. if (!(ring_config->lmac_ring)) {
  541. hal_srng_hw_init(hal, srng);
  542. if (ring_type == CE_DST) {
  543. srng->u.dst_ring.max_buffer_length = ring_params->max_buffer_length;
  544. hal_ce_dst_setup(hal, srng, ring_num);
  545. }
  546. }
  547. SRNG_LOCK_INIT(&srng->lock);
  548. srng->initialized = true;
  549. return (void *)srng;
  550. }
  551. qdf_export_symbol(hal_srng_setup);
  552. /**
  553. * hal_srng_cleanup - Deinitialize HW SRNG ring.
  554. * @hal_soc: Opaque HAL SOC handle
  555. * @hal_srng: Opaque HAL SRNG pointer
  556. */
  557. void hal_srng_cleanup(void *hal_soc, void *hal_srng)
  558. {
  559. struct hal_srng *srng = (struct hal_srng *)hal_srng;
  560. SRNG_LOCK_DESTROY(&srng->lock);
  561. srng->initialized = 0;
  562. }
  563. qdf_export_symbol(hal_srng_cleanup);
  564. /**
  565. * hal_srng_get_entrysize - Returns size of ring entry in bytes
  566. * @hal_soc: Opaque HAL SOC handle
  567. * @ring_type: one of the types from hal_ring_type
  568. *
  569. */
  570. uint32_t hal_srng_get_entrysize(void *hal_soc, int ring_type)
  571. {
  572. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  573. struct hal_hw_srng_config *ring_config =
  574. HAL_SRNG_CONFIG(hal, ring_type);
  575. return ring_config->entry_size << 2;
  576. }
  577. qdf_export_symbol(hal_srng_get_entrysize);
  578. /**
  579. * hal_srng_max_entries - Returns maximum possible number of ring entries
  580. * @hal_soc: Opaque HAL SOC handle
  581. * @ring_type: one of the types from hal_ring_type
  582. *
  583. * Return: Maximum number of entries for the given ring_type
  584. */
  585. uint32_t hal_srng_max_entries(void *hal_soc, int ring_type)
  586. {
  587. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  588. struct hal_hw_srng_config *ring_config =
  589. HAL_SRNG_CONFIG(hal, ring_type);
  590. return ring_config->max_size / ring_config->entry_size;
  591. }
  592. qdf_export_symbol(hal_srng_max_entries);
  593. enum hal_srng_dir hal_srng_get_dir(void *hal_soc, int ring_type)
  594. {
  595. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  596. struct hal_hw_srng_config *ring_config =
  597. HAL_SRNG_CONFIG(hal, ring_type);
  598. return ring_config->ring_dir;
  599. }
  600. /**
  601. * hal_srng_dump - Dump ring status
  602. * @srng: hal srng pointer
  603. */
  604. void hal_srng_dump(struct hal_srng *srng)
  605. {
  606. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  607. qdf_print("=== SRC RING %d ===", srng->ring_id);
  608. qdf_print("hp %u, reap_hp %u, tp %u, cached tp %u",
  609. srng->u.src_ring.hp,
  610. srng->u.src_ring.reap_hp,
  611. *srng->u.src_ring.tp_addr,
  612. srng->u.src_ring.cached_tp);
  613. } else {
  614. qdf_print("=== DST RING %d ===", srng->ring_id);
  615. qdf_print("tp %u, hp %u, cached tp %u, loop_cnt %u",
  616. srng->u.dst_ring.tp,
  617. *srng->u.dst_ring.hp_addr,
  618. srng->u.dst_ring.cached_hp,
  619. srng->u.dst_ring.loop_cnt);
  620. }
  621. }
  622. /**
  623. * hal_get_srng_params - Retrieve SRNG parameters for a given ring from HAL
  624. *
  625. * @hal_soc: Opaque HAL SOC handle
  626. * @hal_ring: Ring pointer (Source or Destination ring)
  627. * @ring_params: SRNG parameters will be returned through this structure
  628. */
  629. extern void hal_get_srng_params(void *hal_soc, void *hal_ring,
  630. struct hal_srng_params *ring_params)
  631. {
  632. struct hal_srng *srng = (struct hal_srng *)hal_ring;
  633. int i =0;
  634. ring_params->ring_id = srng->ring_id;
  635. ring_params->ring_dir = srng->ring_dir;
  636. ring_params->entry_size = srng->entry_size;
  637. ring_params->ring_base_paddr = srng->ring_base_paddr;
  638. ring_params->ring_base_vaddr = srng->ring_base_vaddr;
  639. ring_params->num_entries = srng->num_entries;
  640. ring_params->msi_addr = srng->msi_addr;
  641. ring_params->msi_data = srng->msi_data;
  642. ring_params->intr_timer_thres_us = srng->intr_timer_thres_us;
  643. ring_params->intr_batch_cntr_thres_entries =
  644. srng->intr_batch_cntr_thres_entries;
  645. ring_params->low_threshold = srng->u.src_ring.low_threshold;
  646. ring_params->flags = srng->flags;
  647. ring_params->ring_id = srng->ring_id;
  648. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++)
  649. ring_params->hwreg_base[i] = srng->hwreg_base[i];
  650. }
  651. qdf_export_symbol(hal_get_srng_params);