hal_rx.h 106 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_internal.h>
  21. #define HAL_RX_OFFSET(block, field) block##_##field##_OFFSET
  22. #define HAL_RX_LSB(block, field) block##_##field##_LSB
  23. #define HAL_RX_MASk(block, field) block##_##field##_MASK
  24. #define HAL_RX_GET(_ptr, block, field) \
  25. (((*((volatile uint32_t *)_ptr + (HAL_RX_OFFSET(block, field)>>2))) & \
  26. HAL_RX_MASk(block, field)) >> \
  27. HAL_RX_LSB(block, field))
  28. #ifdef NO_RX_PKT_HDR_TLV
  29. /* RX_BUFFER_SIZE = 1536 data bytes + 256 RX TLV bytes. We are avoiding
  30. * 128 bytes of RX_PKT_HEADER_TLV.
  31. */
  32. #define RX_BUFFER_SIZE 1792
  33. #else
  34. /* RX_BUFFER_SIZE = 1536 data bytes + 384 RX TLV bytes + some spare bytes */
  35. #define RX_BUFFER_SIZE 2048
  36. #endif
  37. /* HAL_RX_NON_QOS_TID = NON_QOS_TID which is 16 */
  38. #define HAL_RX_NON_QOS_TID 16
  39. enum {
  40. HAL_HW_RX_DECAP_FORMAT_RAW = 0,
  41. HAL_HW_RX_DECAP_FORMAT_NWIFI,
  42. HAL_HW_RX_DECAP_FORMAT_ETH2,
  43. HAL_HW_RX_DECAP_FORMAT_8023,
  44. };
  45. /**
  46. * struct hal_wbm_err_desc_info: structure to hold wbm error codes and reasons
  47. *
  48. * @reo_psh_rsn: REO push reason
  49. * @reo_err_code: REO Error code
  50. * @rxdma_psh_rsn: RXDMA push reason
  51. * @rxdma_err_code: RXDMA Error code
  52. * @reserved_1: Reserved bits
  53. * @wbm_err_src: WBM error source
  54. * @pool_id: pool ID, indicates which rxdma pool
  55. * @reserved_2: Reserved bits
  56. */
  57. struct hal_wbm_err_desc_info {
  58. uint16_t reo_psh_rsn:2,
  59. reo_err_code:5,
  60. rxdma_psh_rsn:2,
  61. rxdma_err_code:5,
  62. reserved_1:2;
  63. uint8_t wbm_err_src:3,
  64. pool_id:2,
  65. reserved_2:3;
  66. };
  67. /**
  68. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  69. *
  70. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  71. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  72. */
  73. enum hal_reo_error_status {
  74. HAL_REO_ERROR_DETECTED = 0,
  75. HAL_REO_ROUTING_INSTRUCTION = 1,
  76. };
  77. /**
  78. * @msdu_flags: [0] first_msdu_in_mpdu
  79. * [1] last_msdu_in_mpdu
  80. * [2] msdu_continuation - MSDU spread across buffers
  81. * [23] sa_is_valid - SA match in peer table
  82. * [24] sa_idx_timeout - Timeout while searching for SA match
  83. * [25] da_is_valid - Used to identtify intra-bss forwarding
  84. * [26] da_is_MCBC
  85. * [27] da_idx_timeout - Timeout while searching for DA match
  86. *
  87. */
  88. struct hal_rx_msdu_desc_info {
  89. uint32_t msdu_flags;
  90. uint16_t msdu_len; /* 14 bits for length */
  91. };
  92. /**
  93. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  94. *
  95. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  96. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  97. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  98. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  99. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  100. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  101. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  102. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  103. */
  104. enum hal_rx_msdu_desc_flags {
  105. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  106. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  107. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  108. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  109. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  110. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  111. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  112. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  113. };
  114. /*
  115. * @msdu_count: no. of msdus in the MPDU
  116. * @mpdu_seq: MPDU sequence number
  117. * @mpdu_flags [0] Fragment flag
  118. * [1] MPDU_retry_bit
  119. * [2] AMPDU flag
  120. * [3] raw_ampdu
  121. * @peer_meta_data: Upper bits containing peer id, vdev id
  122. */
  123. struct hal_rx_mpdu_desc_info {
  124. uint16_t msdu_count;
  125. uint16_t mpdu_seq; /* 12 bits for length */
  126. uint32_t mpdu_flags;
  127. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  128. };
  129. /**
  130. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  131. *
  132. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  133. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  134. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  135. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  136. */
  137. enum hal_rx_mpdu_desc_flags {
  138. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  139. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  140. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  141. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  142. };
  143. /**
  144. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  145. * BUFFER_ADDR_INFO structure
  146. *
  147. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  148. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  149. * descriptor list
  150. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  151. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  152. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  153. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  154. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  155. */
  156. enum hal_rx_ret_buf_manager {
  157. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  158. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  159. HAL_RX_BUF_RBM_FW_BM = 2,
  160. HAL_RX_BUF_RBM_SW0_BM = 3,
  161. HAL_RX_BUF_RBM_SW1_BM = 4,
  162. HAL_RX_BUF_RBM_SW2_BM = 5,
  163. HAL_RX_BUF_RBM_SW3_BM = 6,
  164. };
  165. /*
  166. * Given the offset of a field in bytes, returns uint8_t *
  167. */
  168. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  169. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  170. /*
  171. * Given the offset of a field in bytes, returns uint32_t *
  172. */
  173. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  174. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  175. #define _HAL_MS(_word, _mask, _shift) \
  176. (((_word) & (_mask)) >> (_shift))
  177. /*
  178. * macro to set the LSW of the nbuf data physical address
  179. * to the rxdma ring entry
  180. */
  181. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  182. ((*(((unsigned int *) buff_addr_info) + \
  183. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  184. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  185. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  186. /*
  187. * macro to set the LSB of MSW of the nbuf data physical address
  188. * to the rxdma ring entry
  189. */
  190. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  191. ((*(((unsigned int *) buff_addr_info) + \
  192. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  193. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  194. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  195. /*
  196. * macro to set the cookie into the rxdma ring entry
  197. */
  198. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  199. ((*(((unsigned int *) buff_addr_info) + \
  200. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  201. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  202. ((*(((unsigned int *) buff_addr_info) + \
  203. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  204. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  205. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  206. /*
  207. * macro to set the manager into the rxdma ring entry
  208. */
  209. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  210. ((*(((unsigned int *) buff_addr_info) + \
  211. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  212. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  213. ((*(((unsigned int *) buff_addr_info) + \
  214. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  215. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  216. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  217. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  218. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  219. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  220. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  221. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  222. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  223. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  224. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  225. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  226. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  227. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  228. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  229. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  230. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  231. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  232. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  233. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  234. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  235. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  236. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  237. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  238. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  239. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  240. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  241. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  242. /* TODO: Convert the following structure fields accesseses to offsets */
  243. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  244. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  245. (((struct reo_destination_ring *) \
  246. reo_desc)->buf_or_link_desc_addr_info)))
  247. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  248. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  249. (((struct reo_destination_ring *) \
  250. reo_desc)->buf_or_link_desc_addr_info)))
  251. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  252. (HAL_RX_BUF_COOKIE_GET(& \
  253. (((struct reo_destination_ring *) \
  254. reo_desc)->buf_or_link_desc_addr_info)))
  255. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  256. ((mpdu_info_ptr \
  257. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  258. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  259. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  260. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  261. ((mpdu_info_ptr \
  262. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  263. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  264. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  265. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  266. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  267. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  268. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  269. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  270. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  271. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  272. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  273. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  274. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  275. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  276. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  277. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  278. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  279. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  280. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  281. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  282. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  283. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  284. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  285. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  286. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  287. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  288. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  289. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  290. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  291. /*
  292. * NOTE: None of the following _GET macros need a right
  293. * shift by the corresponding _LSB. This is because, they are
  294. * finally taken and "OR'ed" into a single word again.
  295. */
  296. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  297. ((*(((uint32_t *)msdu_info_ptr) + \
  298. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  299. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  300. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  301. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  302. ((*(((uint32_t *)msdu_info_ptr) + \
  303. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  304. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  305. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  306. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  307. ((*(((uint32_t *)msdu_info_ptr) + \
  308. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  309. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  310. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  311. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  312. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  313. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  314. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  315. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  316. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  317. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  318. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  319. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  320. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  321. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  322. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  323. #define HAL_RX_MSDU_REO_DST_IND_GET(msdu_info_ptr) \
  324. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  325. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_OFFSET)), \
  326. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_MASK, \
  327. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_LSB))
  328. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  329. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  330. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  331. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  332. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  333. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  334. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  335. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  336. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  337. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  338. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  339. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  340. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  341. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  342. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  343. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  344. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  345. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  346. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  347. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  348. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  349. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  350. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  351. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  352. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  353. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  354. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  355. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  356. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  357. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  358. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  359. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  360. RX_MPDU_INFO_4_PN_31_0_MASK, \
  361. RX_MPDU_INFO_4_PN_31_0_LSB))
  362. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  363. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  364. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  365. RX_MPDU_INFO_5_PN_63_32_MASK, \
  366. RX_MPDU_INFO_5_PN_63_32_LSB))
  367. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  368. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  369. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  370. RX_MPDU_INFO_6_PN_95_64_MASK, \
  371. RX_MPDU_INFO_6_PN_95_64_LSB))
  372. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  373. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  374. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  375. RX_MPDU_INFO_7_PN_127_96_MASK, \
  376. RX_MPDU_INFO_7_PN_127_96_LSB))
  377. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  378. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  379. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  380. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  381. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  382. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  383. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  384. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  385. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  386. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  387. #define HAL_RX_FLD_SET(_ptr, _wrd, _field, _val) \
  388. (*(uint32_t *)(((uint8_t *)_ptr) + \
  389. _wrd ## _ ## _field ## _OFFSET) |= \
  390. ((_val << _wrd ## _ ## _field ## _LSB) & \
  391. _wrd ## _ ## _field ## _MASK))
  392. #define HAL_RX_UNIFORM_HDR_SET(_rx_msdu_link, _field, _val) \
  393. HAL_RX_FLD_SET(_rx_msdu_link, UNIFORM_DESCRIPTOR_HEADER_0, \
  394. _field, _val)
  395. #define HAL_RX_MSDU_DESC_INFO_SET(_msdu_info_ptr, _field, _val) \
  396. HAL_RX_FLD_SET(_msdu_info_ptr, RX_MSDU_DESC_INFO_0, \
  397. _field, _val)
  398. #define HAL_RX_MPDU_DESC_INFO_SET(_mpdu_info_ptr, _field, _val) \
  399. HAL_RX_FLD_SET(_mpdu_info_ptr, RX_MPDU_DESC_INFO_0, \
  400. _field, _val)
  401. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  402. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  403. {
  404. struct reo_destination_ring *reo_dst_ring;
  405. uint32_t *mpdu_info;
  406. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  407. mpdu_info = (uint32_t *)&reo_dst_ring->rx_mpdu_desc_info_details;
  408. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  409. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  410. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  411. mpdu_desc_info->peer_meta_data =
  412. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  413. }
  414. /*
  415. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  416. * @ Specifically flags needed are:
  417. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  418. * @ msdu_continuation, sa_is_valid,
  419. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  420. * @ da_is_MCBC
  421. *
  422. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  423. * @ descriptor
  424. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  425. * @ Return: void
  426. */
  427. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  428. struct hal_rx_msdu_desc_info *msdu_desc_info)
  429. {
  430. struct reo_destination_ring *reo_dst_ring;
  431. uint32_t *msdu_info;
  432. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  433. msdu_info = (uint32_t *)&reo_dst_ring->rx_msdu_desc_info_details;
  434. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  435. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  436. }
  437. /*
  438. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  439. * rxdma ring entry.
  440. * @rxdma_entry: descriptor entry
  441. * @paddr: physical address of nbuf data pointer.
  442. * @cookie: SW cookie used as a index to SW rx desc.
  443. * @manager: who owns the nbuf (host, NSS, etc...).
  444. *
  445. */
  446. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  447. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  448. {
  449. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  450. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  451. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  452. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  453. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  454. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  455. }
  456. /*
  457. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  458. * pre-header.
  459. */
  460. /*
  461. * Every Rx packet starts at an offset from the top of the buffer.
  462. * If the host hasn't subscribed to any specific TLV, there is
  463. * still space reserved for the following TLV's from the start of
  464. * the buffer:
  465. * -- RX ATTENTION
  466. * -- RX MPDU START
  467. * -- RX MSDU START
  468. * -- RX MSDU END
  469. * -- RX MPDU END
  470. * -- RX PACKET HEADER (802.11)
  471. * If the host subscribes to any of the TLV's above, that TLV
  472. * if populated by the HW
  473. */
  474. #define NUM_DWORDS_TAG 1
  475. /* By default the packet header TLV is 128 bytes */
  476. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  477. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  478. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  479. #define RX_PKT_OFFSET_WORDS \
  480. ( \
  481. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  482. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  483. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  484. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  485. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  486. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  487. )
  488. #define RX_PKT_OFFSET_BYTES \
  489. (RX_PKT_OFFSET_WORDS << 2)
  490. #define RX_PKT_HDR_TLV_LEN 120
  491. /*
  492. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  493. */
  494. struct rx_attention_tlv {
  495. uint32_t tag;
  496. struct rx_attention rx_attn;
  497. };
  498. struct rx_mpdu_start_tlv {
  499. uint32_t tag;
  500. struct rx_mpdu_start rx_mpdu_start;
  501. };
  502. struct rx_msdu_start_tlv {
  503. uint32_t tag;
  504. struct rx_msdu_start rx_msdu_start;
  505. };
  506. struct rx_msdu_end_tlv {
  507. uint32_t tag;
  508. struct rx_msdu_end rx_msdu_end;
  509. };
  510. struct rx_mpdu_end_tlv {
  511. uint32_t tag;
  512. struct rx_mpdu_end rx_mpdu_end;
  513. };
  514. struct rx_pkt_hdr_tlv {
  515. uint32_t tag; /* 4 B */
  516. uint32_t phy_ppdu_id; /* 4 B */
  517. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  518. };
  519. #define RXDMA_OPTIMIZATION
  520. #ifdef RXDMA_OPTIMIZATION
  521. /*
  522. * The RX_PADDING_BYTES is required so that the TLV's don't
  523. * spread across the 128 byte boundary
  524. * RXDMA optimization requires:
  525. * 1) MSDU_END & ATTENTION TLV's follow in that order
  526. * 2) TLV's don't span across 128 byte lines
  527. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  528. */
  529. #define RX_PADDING0_BYTES 4
  530. #define RX_PADDING1_BYTES 16
  531. struct rx_pkt_tlvs {
  532. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  533. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  534. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  535. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  536. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  537. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  538. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  539. #ifndef NO_RX_PKT_HDR_TLV
  540. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  541. #endif
  542. };
  543. #else /* RXDMA_OPTIMIZATION */
  544. struct rx_pkt_tlvs {
  545. struct rx_attention_tlv attn_tlv;
  546. struct rx_mpdu_start_tlv mpdu_start_tlv;
  547. struct rx_msdu_start_tlv msdu_start_tlv;
  548. struct rx_msdu_end_tlv msdu_end_tlv;
  549. struct rx_mpdu_end_tlv mpdu_end_tlv;
  550. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  551. };
  552. #endif /* RXDMA_OPTIMIZATION */
  553. #define RX_PKT_TLVS_LEN (sizeof(struct rx_pkt_tlvs))
  554. #ifdef NO_RX_PKT_HDR_TLV
  555. static inline uint8_t
  556. *hal_rx_pkt_hdr_get(uint8_t *buf)
  557. {
  558. return buf + RX_PKT_TLVS_LEN;
  559. }
  560. #else
  561. static inline uint8_t
  562. *hal_rx_pkt_hdr_get(uint8_t *buf)
  563. {
  564. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  565. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  566. }
  567. #endif
  568. #define RX_PKT_TLV_OFFSET(field) qdf_offsetof(struct rx_pkt_tlvs, field)
  569. #define HAL_RX_PKT_TLV_MPDU_START_OFFSET(hal_soc) \
  570. RX_PKT_TLV_OFFSET(mpdu_start_tlv)
  571. #define HAL_RX_PKT_TLV_MPDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(mpdu_end_tlv)
  572. #define HAL_RX_PKT_TLV_MSDU_START_OFFSET(hal_soc) \
  573. RX_PKT_TLV_OFFSET(msdu_start_tlv)
  574. #define HAL_RX_PKT_TLV_MSDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(msdu_end_tlv)
  575. #define HAL_RX_PKT_TLV_ATTN_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(attn_tlv)
  576. #define HAL_RX_PKT_TLV_PKT_HDR_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(pkt_hdr_tlv)
  577. static inline uint8_t
  578. *hal_rx_padding0_get(uint8_t *buf)
  579. {
  580. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  581. return pkt_tlvs->rx_padding0;
  582. }
  583. /*
  584. * @ hal_rx_encryption_info_valid: Returns encryption type.
  585. *
  586. * @ buf: rx_tlv_hdr of the received packet
  587. * @ Return: encryption type
  588. */
  589. static inline uint32_t
  590. hal_rx_encryption_info_valid(uint8_t *buf)
  591. {
  592. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  593. struct rx_mpdu_start *mpdu_start =
  594. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  595. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  596. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  597. return encryption_info;
  598. }
  599. /*
  600. * @ hal_rx_print_pn: Prints the PN of rx packet.
  601. *
  602. * @ buf: rx_tlv_hdr of the received packet
  603. * @ Return: void
  604. */
  605. static inline void
  606. hal_rx_print_pn(uint8_t *buf)
  607. {
  608. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  609. struct rx_mpdu_start *mpdu_start =
  610. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  611. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  612. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  613. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  614. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  615. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  616. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  617. "PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  618. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  619. }
  620. /*
  621. * Get msdu_done bit from the RX_ATTENTION TLV
  622. */
  623. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  624. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  625. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  626. RX_ATTENTION_2_MSDU_DONE_MASK, \
  627. RX_ATTENTION_2_MSDU_DONE_LSB))
  628. static inline uint32_t
  629. hal_rx_attn_msdu_done_get(uint8_t *buf)
  630. {
  631. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  632. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  633. uint32_t msdu_done;
  634. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  635. return msdu_done;
  636. }
  637. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  638. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  639. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  640. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  641. RX_ATTENTION_1_FIRST_MPDU_LSB))
  642. /*
  643. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  644. * @buf: pointer to rx_pkt_tlvs
  645. *
  646. * reutm: uint32_t(first_msdu)
  647. */
  648. static inline uint32_t
  649. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  650. {
  651. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  652. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  653. uint32_t first_mpdu;
  654. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  655. return first_mpdu;
  656. }
  657. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  658. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  659. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  660. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  661. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  662. /*
  663. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  664. * from rx attention
  665. * @buf: pointer to rx_pkt_tlvs
  666. *
  667. * Return: tcp_udp_cksum_fail
  668. */
  669. static inline bool
  670. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  671. {
  672. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  673. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  674. bool tcp_udp_cksum_fail;
  675. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  676. return tcp_udp_cksum_fail;
  677. }
  678. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  679. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  680. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  681. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  682. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  683. /*
  684. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  685. * from rx attention
  686. * @buf: pointer to rx_pkt_tlvs
  687. *
  688. * Return: ip_cksum_fail
  689. */
  690. static inline bool
  691. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  692. {
  693. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  694. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  695. bool ip_cksum_fail;
  696. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  697. return ip_cksum_fail;
  698. }
  699. #define HAL_RX_ATTN_PHY_PPDU_ID_GET(_rx_attn) \
  700. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  701. RX_ATTENTION_0_PHY_PPDU_ID_OFFSET)), \
  702. RX_ATTENTION_0_PHY_PPDU_ID_MASK, \
  703. RX_ATTENTION_0_PHY_PPDU_ID_LSB))
  704. /*
  705. * hal_rx_attn_phy_ppdu_id_get(): get phy_ppdu_id value
  706. * from rx attention
  707. * @buf: pointer to rx_pkt_tlvs
  708. *
  709. * Return: phy_ppdu_id
  710. */
  711. static inline uint16_t
  712. hal_rx_attn_phy_ppdu_id_get(uint8_t *buf)
  713. {
  714. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  715. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  716. uint16_t phy_ppdu_id;
  717. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  718. return phy_ppdu_id;
  719. }
  720. #define HAL_RX_ATTN_CCE_MATCH_GET(_rx_attn) \
  721. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  722. RX_ATTENTION_1_CCE_MATCH_OFFSET)), \
  723. RX_ATTENTION_1_CCE_MATCH_MASK, \
  724. RX_ATTENTION_1_CCE_MATCH_LSB))
  725. /*
  726. * hal_rx_msdu_cce_match_get(): get CCE match bit
  727. * from rx attention
  728. * @buf: pointer to rx_pkt_tlvs
  729. * Return: CCE match value
  730. */
  731. static inline bool
  732. hal_rx_msdu_cce_match_get(uint8_t *buf)
  733. {
  734. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  735. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  736. bool cce_match_val;
  737. cce_match_val = HAL_RX_ATTN_CCE_MATCH_GET(rx_attn);
  738. return cce_match_val;
  739. }
  740. /*
  741. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  742. */
  743. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  744. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  745. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  746. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  747. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  748. static inline uint32_t
  749. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  750. {
  751. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  752. struct rx_mpdu_start *mpdu_start =
  753. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  754. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  755. uint32_t peer_meta_data;
  756. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  757. return peer_meta_data;
  758. }
  759. #define HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(_rx_mpdu_info) \
  760. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  761. RX_MPDU_INFO_12_AMPDU_FLAG_OFFSET)), \
  762. RX_MPDU_INFO_12_AMPDU_FLAG_MASK, \
  763. RX_MPDU_INFO_12_AMPDU_FLAG_LSB))
  764. /**
  765. * hal_rx_mpdu_info_ampdu_flag_get(): get ampdu flag bit
  766. * from rx mpdu info
  767. * @buf: pointer to rx_pkt_tlvs
  768. *
  769. * Return: ampdu flag
  770. */
  771. static inline bool
  772. hal_rx_mpdu_info_ampdu_flag_get(uint8_t *buf)
  773. {
  774. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  775. struct rx_mpdu_start *mpdu_start =
  776. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  777. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  778. bool ampdu_flag;
  779. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  780. return ampdu_flag;
  781. }
  782. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  783. ((*(((uint32_t *)_rx_mpdu_info) + \
  784. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  785. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  786. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  787. /*
  788. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  789. *
  790. * @ buf: rx_tlv_hdr of the received packet
  791. * @ peer_mdata: peer meta data to be set.
  792. * @ Return: void
  793. */
  794. static inline void
  795. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  796. {
  797. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  798. struct rx_mpdu_start *mpdu_start =
  799. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  800. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  801. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  802. }
  803. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  804. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  805. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  806. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  807. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  808. /**
  809. * LRO information needed from the TLVs
  810. */
  811. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  812. (_HAL_MS( \
  813. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  814. msdu_end_tlv.rx_msdu_end), \
  815. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  816. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  817. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  818. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  819. (_HAL_MS( \
  820. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  821. msdu_end_tlv.rx_msdu_end), \
  822. RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
  823. RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
  824. RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
  825. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  826. (_HAL_MS( \
  827. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  828. msdu_end_tlv.rx_msdu_end), \
  829. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  830. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  831. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  832. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  833. (_HAL_MS( \
  834. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  835. msdu_end_tlv.rx_msdu_end), \
  836. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  837. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  838. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  839. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  840. (_HAL_MS( \
  841. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  842. msdu_end_tlv.rx_msdu_end), \
  843. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  844. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  845. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  846. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  847. (_HAL_MS( \
  848. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  849. msdu_start_tlv.rx_msdu_start), \
  850. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  851. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  852. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  853. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  854. (_HAL_MS( \
  855. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  856. msdu_start_tlv.rx_msdu_start), \
  857. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  858. RX_MSDU_START_2_TCP_PROTO_MASK, \
  859. RX_MSDU_START_2_TCP_PROTO_LSB))
  860. #define HAL_RX_TLV_GET_IPV6(buf) \
  861. (_HAL_MS( \
  862. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  863. msdu_start_tlv.rx_msdu_start), \
  864. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  865. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  866. RX_MSDU_START_2_IPV6_PROTO_LSB))
  867. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  868. (_HAL_MS( \
  869. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  870. msdu_start_tlv.rx_msdu_start), \
  871. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  872. RX_MSDU_START_1_L3_OFFSET_MASK, \
  873. RX_MSDU_START_1_L3_OFFSET_LSB))
  874. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  875. (_HAL_MS( \
  876. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  877. msdu_start_tlv.rx_msdu_start), \
  878. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  879. RX_MSDU_START_1_L4_OFFSET_MASK, \
  880. RX_MSDU_START_1_L4_OFFSET_LSB))
  881. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  882. (_HAL_MS( \
  883. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  884. msdu_start_tlv.rx_msdu_start), \
  885. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  886. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  887. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  888. /**
  889. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  890. * l3_header padding from rx_msdu_end TLV
  891. *
  892. * @ buf: pointer to the start of RX PKT TLV headers
  893. * Return: number of l3 header padding bytes
  894. */
  895. static inline uint32_t
  896. hal_rx_msdu_end_l3_hdr_padding_get(uint8_t *buf)
  897. {
  898. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  899. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  900. uint32_t l3_header_padding;
  901. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  902. return l3_header_padding;
  903. }
  904. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  905. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  906. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  907. RX_MSDU_END_13_SA_IDX_MASK, \
  908. RX_MSDU_END_13_SA_IDX_LSB))
  909. /**
  910. * hal_rx_msdu_end_sa_idx_get(): API to get the
  911. * sa_idx from rx_msdu_end TLV
  912. *
  913. * @ buf: pointer to the start of RX PKT TLV headers
  914. * Return: sa_idx (SA AST index)
  915. */
  916. static inline uint16_t
  917. hal_rx_msdu_end_sa_idx_get(uint8_t *buf)
  918. {
  919. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  920. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  921. uint16_t sa_idx;
  922. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  923. return sa_idx;
  924. }
  925. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  926. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  927. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  928. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  929. RX_MSDU_END_5_SA_IS_VALID_LSB))
  930. /**
  931. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  932. * sa_is_valid bit from rx_msdu_end TLV
  933. *
  934. * @ buf: pointer to the start of RX PKT TLV headers
  935. * Return: sa_is_valid bit
  936. */
  937. static inline uint8_t
  938. hal_rx_msdu_end_sa_is_valid_get(uint8_t *buf)
  939. {
  940. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  941. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  942. uint8_t sa_is_valid;
  943. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  944. return sa_is_valid;
  945. }
  946. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  947. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  948. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  949. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  950. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  951. /**
  952. * hal_rx_msdu_end_sa_sw_peer_id_get(): API to get the
  953. * sa_sw_peer_id from rx_msdu_end TLV
  954. *
  955. * @ buf: pointer to the start of RX PKT TLV headers
  956. * Return: sa_sw_peer_id index
  957. */
  958. static inline uint32_t
  959. hal_rx_msdu_end_sa_sw_peer_id_get(uint8_t *buf)
  960. {
  961. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  962. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  963. uint32_t sa_sw_peer_id;
  964. sa_sw_peer_id = HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  965. return sa_sw_peer_id;
  966. }
  967. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  968. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  969. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  970. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  971. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  972. /**
  973. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  974. * from rx_msdu_start TLV
  975. *
  976. * @ buf: pointer to the start of RX PKT TLV headers
  977. * Return: msdu length
  978. */
  979. static inline uint32_t
  980. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  981. {
  982. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  983. struct rx_msdu_start *msdu_start =
  984. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  985. uint32_t msdu_len;
  986. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  987. return msdu_len;
  988. }
  989. /**
  990. * hal_rx_msdu_start_msdu_len_set(): API to set the MSDU length
  991. * from rx_msdu_start TLV
  992. *
  993. * @buf: pointer to the start of RX PKT TLV headers
  994. * @len: msdu length
  995. *
  996. * Return: none
  997. */
  998. static inline void
  999. hal_rx_msdu_start_msdu_len_set(uint8_t *buf, uint32_t len)
  1000. {
  1001. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1002. struct rx_msdu_start *msdu_start =
  1003. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1004. void *wrd1;
  1005. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  1006. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  1007. *(uint32_t *)wrd1 |= len;
  1008. }
  1009. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  1010. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1011. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  1012. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  1013. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  1014. /*
  1015. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  1016. * Interval from rx_msdu_start
  1017. *
  1018. * @buf: pointer to the start of RX PKT TLV header
  1019. * Return: uint32_t(bw)
  1020. */
  1021. static inline uint32_t
  1022. hal_rx_msdu_start_bw_get(uint8_t *buf)
  1023. {
  1024. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1025. struct rx_msdu_start *msdu_start =
  1026. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1027. uint32_t bw;
  1028. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  1029. return bw;
  1030. }
  1031. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  1032. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1033. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  1034. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  1035. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  1036. /**
  1037. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  1038. * from rx_msdu_start TLV
  1039. *
  1040. * @ buf: pointer to the start of RX PKT TLV headers
  1041. * Return: toeplitz hash
  1042. */
  1043. static inline uint32_t
  1044. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  1045. {
  1046. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1047. struct rx_msdu_start *msdu_start =
  1048. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1049. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  1050. }
  1051. /*
  1052. * Get qos_control_valid from RX_MPDU_START
  1053. */
  1054. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  1055. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1056. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  1057. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  1058. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  1059. static inline uint32_t
  1060. hal_rx_mpdu_start_mpdu_qos_control_valid_get(uint8_t *buf)
  1061. {
  1062. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1063. struct rx_mpdu_start *mpdu_start =
  1064. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1065. uint32_t qos_control_valid;
  1066. qos_control_valid = HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1067. &(mpdu_start->rx_mpdu_info_details));
  1068. return qos_control_valid;
  1069. }
  1070. /**
  1071. * enum hal_rx_mpdu_info_sw_frame_group_id_type: Enum for group id in MPDU_INFO
  1072. *
  1073. * @ HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME: NDP frame
  1074. * @ HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA: multicast data frame
  1075. * @ HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA: unicast data frame
  1076. * @ HAL_MPDU_SW_FRAME_GROUP_NULL_DATA: NULL data frame
  1077. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT: management frame
  1078. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL: control frame
  1079. * @ HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED: unsupported
  1080. * @ HAL_MPDU_SW_FRAME_GROUP_MAX: max limit
  1081. */
  1082. enum hal_rx_mpdu_info_sw_frame_group_id_type {
  1083. HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME = 0,
  1084. HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA,
  1085. HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA,
  1086. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA,
  1087. HAL_MPDU_SW_FRAME_GROUP_MGMT,
  1088. HAL_MPDU_SW_FRAME_GROUP_CTRL = 20,
  1089. HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED = 36,
  1090. HAL_MPDU_SW_FRAME_GROUP_MAX = 37,
  1091. };
  1092. /**
  1093. * hal_rx_is_unicast: check packet is unicast frame or not.
  1094. *
  1095. * @ buf: pointer to rx pkt TLV.
  1096. *
  1097. * Return: true on unicast.
  1098. */
  1099. static inline bool
  1100. hal_rx_is_unicast(uint8_t *buf)
  1101. {
  1102. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1103. struct rx_mpdu_start *mpdu_start =
  1104. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1105. uint32_t grp_id;
  1106. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  1107. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  1108. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_OFFSET)),
  1109. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_MASK,
  1110. RX_MPDU_INFO_0_SW_FRAME_GROUP_ID_LSB));
  1111. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  1112. }
  1113. /**
  1114. * hal_rx_tid_get: get tid based on qos control valid.
  1115. *
  1116. * @ buf: pointer to rx pkt TLV.
  1117. *
  1118. * Return: tid
  1119. */
  1120. static inline uint32_t
  1121. hal_rx_tid_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1122. {
  1123. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1124. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1125. struct rx_mpdu_start *mpdu_start =
  1126. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1127. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  1128. uint8_t qos_control_valid =
  1129. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  1130. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)),
  1131. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK,
  1132. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB));
  1133. if (qos_control_valid)
  1134. return hal_soc->ops->hal_rx_mpdu_start_tid_get(buf);
  1135. return HAL_RX_NON_QOS_TID;
  1136. }
  1137. /*
  1138. * Get SW peer id from RX_MPDU_START
  1139. */
  1140. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  1141. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1142. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  1143. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  1144. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  1145. static inline uint32_t
  1146. hal_rx_mpdu_start_sw_peer_id_get(uint8_t *buf)
  1147. {
  1148. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1149. struct rx_mpdu_start *mpdu_start =
  1150. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1151. uint32_t sw_peer_id;
  1152. sw_peer_id = HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  1153. &(mpdu_start->rx_mpdu_info_details));
  1154. return sw_peer_id;
  1155. }
  1156. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1157. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1158. RX_MSDU_START_5_SGI_OFFSET)), \
  1159. RX_MSDU_START_5_SGI_MASK, \
  1160. RX_MSDU_START_5_SGI_LSB))
  1161. /**
  1162. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1163. * Interval from rx_msdu_start TLV
  1164. *
  1165. * @buf: pointer to the start of RX PKT TLV headers
  1166. * Return: uint32_t(sgi)
  1167. */
  1168. static inline uint32_t
  1169. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1170. {
  1171. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1172. struct rx_msdu_start *msdu_start =
  1173. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1174. uint32_t sgi;
  1175. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1176. return sgi;
  1177. }
  1178. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1179. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1180. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1181. RX_MSDU_START_5_RATE_MCS_MASK, \
  1182. RX_MSDU_START_5_RATE_MCS_LSB))
  1183. /**
  1184. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1185. * from rx_msdu_start TLV
  1186. *
  1187. * @buf: pointer to the start of RX PKT TLV headers
  1188. * Return: uint32_t(rate_mcs)
  1189. */
  1190. static inline uint32_t
  1191. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1192. {
  1193. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1194. struct rx_msdu_start *msdu_start =
  1195. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1196. uint32_t rate_mcs;
  1197. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1198. return rate_mcs;
  1199. }
  1200. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1201. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1202. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1203. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1204. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1205. /*
  1206. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1207. * packet from rx_attention
  1208. *
  1209. * @buf: pointer to the start of RX PKT TLV header
  1210. * Return: uint32_t(decryt status)
  1211. */
  1212. static inline uint32_t
  1213. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1214. {
  1215. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1216. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1217. uint32_t is_decrypt = 0;
  1218. uint32_t decrypt_status;
  1219. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1220. if (!decrypt_status)
  1221. is_decrypt = 1;
  1222. return is_decrypt;
  1223. }
  1224. /*
  1225. * Get key index from RX_MSDU_END
  1226. */
  1227. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1228. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1229. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1230. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1231. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1232. /*
  1233. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1234. * from rx_msdu_end
  1235. *
  1236. * @buf: pointer to the start of RX PKT TLV header
  1237. * Return: uint32_t(key id)
  1238. */
  1239. static inline uint32_t
  1240. hal_rx_msdu_get_keyid(uint8_t *buf)
  1241. {
  1242. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1243. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1244. uint32_t keyid_octet;
  1245. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1246. return keyid_octet & 0x3;
  1247. }
  1248. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1249. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1250. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1251. RX_MSDU_START_5_USER_RSSI_MASK, \
  1252. RX_MSDU_START_5_USER_RSSI_LSB))
  1253. /*
  1254. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1255. * from rx_msdu_start
  1256. *
  1257. * @buf: pointer to the start of RX PKT TLV header
  1258. * Return: uint32_t(rssi)
  1259. */
  1260. static inline uint32_t
  1261. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1262. {
  1263. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1264. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1265. uint32_t rssi;
  1266. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1267. return rssi;
  1268. }
  1269. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1270. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1271. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1272. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1273. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1274. /*
  1275. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1276. * from rx_msdu_start
  1277. *
  1278. * @buf: pointer to the start of RX PKT TLV header
  1279. * Return: uint32_t(frequency)
  1280. */
  1281. static inline uint32_t
  1282. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1283. {
  1284. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1285. struct rx_msdu_start *msdu_start =
  1286. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1287. uint32_t freq;
  1288. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1289. return freq;
  1290. }
  1291. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1292. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1293. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1294. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1295. RX_MSDU_START_5_PKT_TYPE_LSB))
  1296. /*
  1297. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1298. * from rx_msdu_start
  1299. *
  1300. * @buf: pointer to the start of RX PKT TLV header
  1301. * Return: uint32_t(pkt type)
  1302. */
  1303. static inline uint32_t
  1304. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1305. {
  1306. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1307. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1308. uint32_t pkt_type;
  1309. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1310. return pkt_type;
  1311. }
  1312. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  1313. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1314. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  1315. RX_MPDU_INFO_2_TO_DS_MASK, \
  1316. RX_MPDU_INFO_2_TO_DS_LSB))
  1317. /*
  1318. * hal_rx_mpdu_get_tods(): API to get the tods info
  1319. * from rx_mpdu_start
  1320. *
  1321. * @buf: pointer to the start of RX PKT TLV header
  1322. * Return: uint32_t(to_ds)
  1323. */
  1324. static inline uint32_t
  1325. hal_rx_mpdu_get_to_ds(uint8_t *buf)
  1326. {
  1327. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1328. struct rx_mpdu_start *mpdu_start =
  1329. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1330. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1331. uint32_t to_ds;
  1332. to_ds = HAL_RX_MPDU_GET_TODS(mpdu_info);
  1333. return to_ds;
  1334. }
  1335. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  1336. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1337. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  1338. RX_MPDU_INFO_2_FR_DS_MASK, \
  1339. RX_MPDU_INFO_2_FR_DS_LSB))
  1340. /*
  1341. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1342. * from rx_mpdu_start
  1343. *
  1344. * @buf: pointer to the start of RX PKT TLV header
  1345. * Return: uint32_t(fr_ds)
  1346. */
  1347. static inline uint32_t
  1348. hal_rx_mpdu_get_fr_ds(uint8_t *buf)
  1349. {
  1350. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1351. struct rx_mpdu_start *mpdu_start =
  1352. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1353. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1354. uint32_t fr_ds;
  1355. fr_ds = HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  1356. return fr_ds;
  1357. }
  1358. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  1359. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1360. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  1361. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  1362. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  1363. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  1364. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1365. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  1366. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  1367. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  1368. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  1369. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1370. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \
  1371. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK, \
  1372. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB))
  1373. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  1374. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1375. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  1376. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  1377. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  1378. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  1379. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1380. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  1381. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  1382. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  1383. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  1384. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1385. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  1386. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  1387. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  1388. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  1389. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1390. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  1391. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  1392. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  1393. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  1394. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1395. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  1396. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  1397. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  1398. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  1399. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1400. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  1401. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  1402. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  1403. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  1404. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1405. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  1406. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  1407. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  1408. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  1409. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1410. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  1411. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  1412. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  1413. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  1414. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1415. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  1416. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  1417. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  1418. /*
  1419. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1420. *
  1421. * @buf: pointer to the start of RX PKT TLV headera
  1422. * @mac_addr: pointer to mac address
  1423. * Return: success/failure
  1424. */
  1425. static inline
  1426. QDF_STATUS hal_rx_mpdu_get_addr1(uint8_t *buf, uint8_t *mac_addr)
  1427. {
  1428. struct __attribute__((__packed__)) hal_addr1 {
  1429. uint32_t ad1_31_0;
  1430. uint16_t ad1_47_32;
  1431. };
  1432. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1433. struct rx_mpdu_start *mpdu_start =
  1434. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1435. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1436. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  1437. uint32_t mac_addr_ad1_valid;
  1438. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  1439. if (mac_addr_ad1_valid) {
  1440. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  1441. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  1442. return QDF_STATUS_SUCCESS;
  1443. }
  1444. return QDF_STATUS_E_FAILURE;
  1445. }
  1446. /*
  1447. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1448. * in the packet
  1449. *
  1450. * @buf: pointer to the start of RX PKT TLV header
  1451. * @mac_addr: pointer to mac address
  1452. * Return: success/failure
  1453. */
  1454. static inline
  1455. QDF_STATUS hal_rx_mpdu_get_addr2(uint8_t *buf, uint8_t *mac_addr)
  1456. {
  1457. struct __attribute__((__packed__)) hal_addr2 {
  1458. uint16_t ad2_15_0;
  1459. uint32_t ad2_47_16;
  1460. };
  1461. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1462. struct rx_mpdu_start *mpdu_start =
  1463. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1464. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1465. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  1466. uint32_t mac_addr_ad2_valid;
  1467. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  1468. if (mac_addr_ad2_valid) {
  1469. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  1470. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  1471. return QDF_STATUS_SUCCESS;
  1472. }
  1473. return QDF_STATUS_E_FAILURE;
  1474. }
  1475. /*
  1476. * hal_rx_mpdu_get_addr3(): API to get address3 of the mpdu
  1477. * in the packet
  1478. *
  1479. * @buf: pointer to the start of RX PKT TLV header
  1480. * @mac_addr: pointer to mac address
  1481. * Return: success/failure
  1482. */
  1483. static inline
  1484. QDF_STATUS hal_rx_mpdu_get_addr3(uint8_t *buf, uint8_t *mac_addr)
  1485. {
  1486. struct __attribute__((__packed__)) hal_addr3 {
  1487. uint32_t ad3_31_0;
  1488. uint16_t ad3_47_32;
  1489. };
  1490. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1491. struct rx_mpdu_start *mpdu_start =
  1492. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1493. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1494. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  1495. uint32_t mac_addr_ad3_valid;
  1496. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  1497. if (mac_addr_ad3_valid) {
  1498. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  1499. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  1500. return QDF_STATUS_SUCCESS;
  1501. }
  1502. return QDF_STATUS_E_FAILURE;
  1503. }
  1504. /*
  1505. * hal_rx_mpdu_get_addr4(): API to get address4 of the mpdu
  1506. * in the packet
  1507. *
  1508. * @buf: pointer to the start of RX PKT TLV header
  1509. * @mac_addr: pointer to mac address
  1510. * Return: success/failure
  1511. */
  1512. static inline
  1513. QDF_STATUS hal_rx_mpdu_get_addr4(uint8_t *buf, uint8_t *mac_addr)
  1514. {
  1515. struct __attribute__((__packed__)) hal_addr4 {
  1516. uint32_t ad4_31_0;
  1517. uint16_t ad4_47_32;
  1518. };
  1519. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1520. struct rx_mpdu_start *mpdu_start =
  1521. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1522. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1523. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  1524. uint32_t mac_addr_ad4_valid;
  1525. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  1526. if (mac_addr_ad4_valid) {
  1527. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  1528. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  1529. return QDF_STATUS_SUCCESS;
  1530. }
  1531. return QDF_STATUS_E_FAILURE;
  1532. }
  1533. /**
  1534. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1535. * from rx_msdu_end TLV
  1536. *
  1537. * @ buf: pointer to the start of RX PKT TLV headers
  1538. * Return: da index
  1539. */
  1540. static inline uint16_t
  1541. hal_rx_msdu_end_da_idx_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1542. {
  1543. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1544. return hal_soc->ops->hal_rx_msdu_end_da_idx_get(buf);
  1545. }
  1546. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  1547. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1548. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  1549. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  1550. RX_MSDU_END_5_DA_IS_VALID_LSB))
  1551. /**
  1552. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1553. * from rx_msdu_end TLV
  1554. *
  1555. * @ buf: pointer to the start of RX PKT TLV headers
  1556. * Return: da_is_valid
  1557. */
  1558. static inline uint8_t
  1559. hal_rx_msdu_end_da_is_valid_get(uint8_t *buf)
  1560. {
  1561. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1562. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1563. uint8_t da_is_valid;
  1564. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  1565. return da_is_valid;
  1566. }
  1567. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  1568. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1569. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  1570. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  1571. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  1572. /**
  1573. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1574. * from rx_msdu_end TLV
  1575. *
  1576. * @ buf: pointer to the start of RX PKT TLV headers
  1577. * Return: da_is_mcbc
  1578. */
  1579. static inline uint8_t
  1580. hal_rx_msdu_end_da_is_mcbc_get(uint8_t *buf)
  1581. {
  1582. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1583. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1584. uint8_t da_is_mcbc;
  1585. da_is_mcbc = HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  1586. return da_is_mcbc;
  1587. }
  1588. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  1589. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1590. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  1591. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  1592. RX_MSDU_END_5_FIRST_MSDU_LSB))
  1593. /**
  1594. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1595. * from rx_msdu_end TLV
  1596. *
  1597. * @ buf: pointer to the start of RX PKT TLV headers
  1598. * Return: first_msdu
  1599. */
  1600. static inline uint8_t
  1601. hal_rx_msdu_end_first_msdu_get(uint8_t *buf)
  1602. {
  1603. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1604. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1605. uint8_t first_msdu;
  1606. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  1607. return first_msdu;
  1608. }
  1609. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  1610. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1611. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  1612. RX_MSDU_END_5_LAST_MSDU_MASK, \
  1613. RX_MSDU_END_5_LAST_MSDU_LSB))
  1614. /**
  1615. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1616. * from rx_msdu_end TLV
  1617. *
  1618. * @ buf: pointer to the start of RX PKT TLV headers
  1619. * Return: last_msdu
  1620. */
  1621. static inline uint8_t
  1622. hal_rx_msdu_end_last_msdu_get(uint8_t *buf)
  1623. {
  1624. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1625. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1626. uint8_t last_msdu;
  1627. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  1628. return last_msdu;
  1629. }
  1630. #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \
  1631. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1632. RX_MSDU_END_16_CCE_METADATA_OFFSET)), \
  1633. RX_MSDU_END_16_CCE_METADATA_MASK, \
  1634. RX_MSDU_END_16_CCE_METADATA_LSB))
  1635. /**
  1636. * hal_rx_msdu_cce_metadata_get: API to get CCE metadata
  1637. * from rx_msdu_end TLV
  1638. * @buf: pointer to the start of RX PKT TLV headers
  1639. * Return: last_msdu
  1640. */
  1641. static inline uint32_t
  1642. hal_rx_msdu_cce_metadata_get(uint8_t *buf)
  1643. {
  1644. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1645. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1646. uint32_t cce_metadata;
  1647. cce_metadata = HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1648. return cce_metadata;
  1649. }
  1650. /*******************************************************************************
  1651. * RX ERROR APIS
  1652. ******************************************************************************/
  1653. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1654. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1655. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1656. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1657. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1658. /**
  1659. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1660. * from rx_mpdu_end TLV
  1661. *
  1662. * @buf: pointer to the start of RX PKT TLV headers
  1663. * Return: uint32_t(decrypt_err)
  1664. */
  1665. static inline uint32_t
  1666. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1667. {
  1668. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1669. struct rx_mpdu_end *mpdu_end =
  1670. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1671. uint32_t decrypt_err;
  1672. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1673. return decrypt_err;
  1674. }
  1675. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1676. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1677. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1678. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1679. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1680. /**
  1681. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1682. * from rx_mpdu_end TLV
  1683. *
  1684. * @buf: pointer to the start of RX PKT TLV headers
  1685. * Return: uint32_t(mic_err)
  1686. */
  1687. static inline uint32_t
  1688. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1689. {
  1690. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1691. struct rx_mpdu_end *mpdu_end =
  1692. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1693. uint32_t mic_err;
  1694. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1695. return mic_err;
  1696. }
  1697. /*******************************************************************************
  1698. * RX REO ERROR APIS
  1699. ******************************************************************************/
  1700. #define HAL_RX_NUM_MSDU_DESC 6
  1701. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1702. /* TODO: rework the structure */
  1703. struct hal_rx_msdu_list {
  1704. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1705. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1706. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1707. /* physical address of the msdu */
  1708. uint64_t paddr[HAL_RX_NUM_MSDU_DESC];
  1709. };
  1710. struct hal_buf_info {
  1711. uint64_t paddr;
  1712. uint32_t sw_cookie;
  1713. };
  1714. /**
  1715. * hal_rx_link_desc_msdu0_ptr - Get pointer to rx_msdu details
  1716. * @msdu_link_ptr - msdu link ptr
  1717. * @hal - pointer to hal_soc
  1718. * Return - Pointer to rx_msdu_details structure
  1719. *
  1720. */
  1721. static inline
  1722. void *hal_rx_link_desc_msdu0_ptr(void *msdu_link_ptr,
  1723. struct hal_soc *hal_soc)
  1724. {
  1725. return hal_soc->ops->hal_rx_link_desc_msdu0_ptr(msdu_link_ptr);
  1726. }
  1727. /**
  1728. * hal_rx_msdu_desc_info_get_ptr() - Get msdu desc info ptr
  1729. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1730. * @hal - pointer to hal_soc
  1731. * Return - Pointer to rx_msdu_desc_info structure.
  1732. *
  1733. */
  1734. static inline
  1735. void *hal_rx_msdu_desc_info_get_ptr(void *msdu_details_ptr,
  1736. struct hal_soc *hal_soc)
  1737. {
  1738. return hal_soc->ops->hal_rx_msdu_desc_info_get_ptr(msdu_details_ptr);
  1739. }
  1740. /* This special cookie value will be used to indicate FW allocated buffers
  1741. * received through RXDMA2SW ring for RXDMA WARs
  1742. */
  1743. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1744. /**
  1745. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1746. * from the MSDU link descriptor
  1747. *
  1748. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1749. * MSDU link descriptor (struct rx_msdu_link)
  1750. *
  1751. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1752. *
  1753. * @num_msdus: Number of MSDUs in the MPDU
  1754. *
  1755. * Return: void
  1756. */
  1757. static inline void hal_rx_msdu_list_get(hal_soc_handle_t hal_soc_hdl,
  1758. void *msdu_link_desc,
  1759. struct hal_rx_msdu_list *msdu_list,
  1760. uint16_t *num_msdus)
  1761. {
  1762. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1763. struct rx_msdu_details *msdu_details;
  1764. struct rx_msdu_desc_info *msdu_desc_info;
  1765. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1766. int i;
  1767. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1768. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1769. "[%s][%d] msdu_link=%pK msdu_details=%pK",
  1770. __func__, __LINE__, msdu_link, msdu_details);
  1771. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1772. /* num_msdus received in mpdu descriptor may be incorrect
  1773. * sometimes due to HW issue. Check msdu buffer address also
  1774. */
  1775. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1776. &msdu_details[i].buffer_addr_info_details) == 0) {
  1777. /* set the last msdu bit in the prev msdu_desc_info */
  1778. msdu_desc_info =
  1779. hal_rx_msdu_desc_info_get_ptr(&msdu_details[i - 1], hal_soc);
  1780. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1781. break;
  1782. }
  1783. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[i],
  1784. hal_soc);
  1785. /* set first MSDU bit or the last MSDU bit */
  1786. if (!i)
  1787. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1788. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1789. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1790. msdu_list->msdu_info[i].msdu_flags =
  1791. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1792. msdu_list->msdu_info[i].msdu_len =
  1793. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1794. msdu_list->sw_cookie[i] =
  1795. HAL_RX_BUF_COOKIE_GET(
  1796. &msdu_details[i].buffer_addr_info_details);
  1797. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1798. &msdu_details[i].buffer_addr_info_details);
  1799. msdu_list->paddr[i] = HAL_RX_BUFFER_ADDR_31_0_GET(
  1800. &msdu_details[i].buffer_addr_info_details) |
  1801. (uint64_t)HAL_RX_BUFFER_ADDR_39_32_GET(
  1802. &msdu_details[i].buffer_addr_info_details) << 32;
  1803. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1804. "[%s][%d] i=%d sw_cookie=%d",
  1805. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1806. }
  1807. *num_msdus = i;
  1808. }
  1809. /**
  1810. * hal_rx_msdu_reo_dst_ind_get: Gets the REO
  1811. * destination ring ID from the msdu desc info
  1812. *
  1813. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  1814. * the current descriptor
  1815. *
  1816. * Return: dst_ind (REO destination ring ID)
  1817. */
  1818. static inline uint32_t
  1819. hal_rx_msdu_reo_dst_ind_get(hal_soc_handle_t hal_soc_hdl, void *msdu_link_desc)
  1820. {
  1821. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1822. struct rx_msdu_details *msdu_details;
  1823. struct rx_msdu_desc_info *msdu_desc_info;
  1824. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1825. uint32_t dst_ind;
  1826. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1827. /* The first msdu in the link should exsist */
  1828. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[0],
  1829. hal_soc);
  1830. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  1831. return dst_ind;
  1832. }
  1833. /**
  1834. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1835. * cookie from the REO destination ring element
  1836. *
  1837. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1838. * the current descriptor
  1839. * @ buf_info: structure to return the buffer information
  1840. * Return: void
  1841. */
  1842. static inline
  1843. void hal_rx_reo_buf_paddr_get(hal_ring_desc_t rx_desc,
  1844. struct hal_buf_info *buf_info)
  1845. {
  1846. struct reo_destination_ring *reo_ring =
  1847. (struct reo_destination_ring *)rx_desc;
  1848. buf_info->paddr =
  1849. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1850. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1851. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1852. }
  1853. /**
  1854. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1855. *
  1856. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1857. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1858. * descriptor
  1859. */
  1860. enum hal_rx_reo_buf_type {
  1861. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1862. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1863. };
  1864. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1865. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1866. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1867. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1868. #define HAL_RX_REO_QUEUE_NUMBER_GET(reo_desc) (((*(((uint32_t *)reo_desc) + \
  1869. (REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_OFFSET >> 2))) & \
  1870. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_MASK) >> \
  1871. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_LSB)
  1872. /**
  1873. * enum hal_reo_error_code: Error code describing the type of error detected
  1874. *
  1875. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1876. * REO_ENTRANCE ring is set to 0
  1877. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1878. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1879. * having been setup
  1880. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1881. * Retry bit set: duplicate frame
  1882. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1883. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1884. * received with 2K jump in SN
  1885. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1886. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1887. * with SN falling within the OOR window
  1888. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1889. * OOR window
  1890. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1891. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1892. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1893. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1894. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1895. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1896. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1897. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1898. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1899. * in the process of making updates to this descriptor
  1900. */
  1901. enum hal_reo_error_code {
  1902. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1903. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1904. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1905. HAL_REO_ERR_NON_BA_DUPLICATE,
  1906. HAL_REO_ERR_BA_DUPLICATE,
  1907. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1908. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1909. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1910. HAL_REO_ERR_BAR_FRAME_OOR,
  1911. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1912. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1913. HAL_REO_ERR_PN_CHECK_FAILED,
  1914. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1915. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1916. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1917. HAL_REO_ERR_MAX
  1918. };
  1919. /**
  1920. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1921. *
  1922. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1923. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1924. * overflow
  1925. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1926. * incomplete
  1927. * MPDU from the PHY
  1928. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1929. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1930. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1931. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1932. * encrypted but wasn’t
  1933. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1934. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1935. * the max allowed
  1936. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1937. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1938. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1939. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1940. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1941. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1942. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1943. */
  1944. enum hal_rxdma_error_code {
  1945. HAL_RXDMA_ERR_OVERFLOW = 0,
  1946. HAL_RXDMA_ERR_MPDU_LENGTH,
  1947. HAL_RXDMA_ERR_FCS,
  1948. HAL_RXDMA_ERR_DECRYPT,
  1949. HAL_RXDMA_ERR_TKIP_MIC,
  1950. HAL_RXDMA_ERR_UNENCRYPTED,
  1951. HAL_RXDMA_ERR_MSDU_LEN,
  1952. HAL_RXDMA_ERR_MSDU_LIMIT,
  1953. HAL_RXDMA_ERR_WIFI_PARSE,
  1954. HAL_RXDMA_ERR_AMSDU_PARSE,
  1955. HAL_RXDMA_ERR_SA_TIMEOUT,
  1956. HAL_RXDMA_ERR_DA_TIMEOUT,
  1957. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1958. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1959. HAL_RXDMA_ERR_WAR = 31,
  1960. HAL_RXDMA_ERR_MAX
  1961. };
  1962. /**
  1963. * HW BM action settings in WBM release ring
  1964. */
  1965. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1966. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1967. /**
  1968. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1969. * release of this buffer or descriptor
  1970. *
  1971. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1972. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1973. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1974. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1975. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1976. */
  1977. enum hal_rx_wbm_error_source {
  1978. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1979. HAL_RX_WBM_ERR_SRC_RXDMA,
  1980. HAL_RX_WBM_ERR_SRC_REO,
  1981. HAL_RX_WBM_ERR_SRC_FW,
  1982. HAL_RX_WBM_ERR_SRC_SW,
  1983. };
  1984. /**
  1985. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1986. * released
  1987. *
  1988. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1989. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1990. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1991. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1992. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1993. */
  1994. enum hal_rx_wbm_buf_type {
  1995. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1996. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1997. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1998. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1999. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  2000. };
  2001. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  2002. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  2003. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  2004. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  2005. /**
  2006. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  2007. * PN check failure
  2008. *
  2009. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  2010. *
  2011. * Return: true: error caused by PN check, false: other error
  2012. */
  2013. static inline bool hal_rx_reo_is_pn_error(hal_ring_desc_t rx_desc)
  2014. {
  2015. struct reo_destination_ring *reo_desc =
  2016. (struct reo_destination_ring *)rx_desc;
  2017. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  2018. HAL_REO_ERR_PN_CHECK_FAILED) |
  2019. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  2020. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  2021. true : false;
  2022. }
  2023. /**
  2024. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  2025. * the sequence number
  2026. *
  2027. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  2028. *
  2029. * Return: true: error caused by 2K jump, false: other error
  2030. */
  2031. static inline bool hal_rx_reo_is_2k_jump(hal_ring_desc_t rx_desc)
  2032. {
  2033. struct reo_destination_ring *reo_desc =
  2034. (struct reo_destination_ring *)rx_desc;
  2035. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  2036. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  2037. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  2038. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  2039. true : false;
  2040. }
  2041. /**
  2042. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  2043. *
  2044. * @ hal_soc_hdl : HAL version of the SOC pointer
  2045. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  2046. * @ buf_addr_info : void pointer to the buffer_addr_info
  2047. * @ bm_action : put in IDLE list or release to MSDU_LIST
  2048. *
  2049. * Return: void
  2050. */
  2051. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  2052. static inline
  2053. void hal_rx_msdu_link_desc_set(hal_soc_handle_t hal_soc_hdl,
  2054. void *src_srng_desc,
  2055. hal_link_desc_t buf_addr_info,
  2056. uint8_t bm_action)
  2057. {
  2058. struct wbm_release_ring *wbm_rel_srng =
  2059. (struct wbm_release_ring *)src_srng_desc;
  2060. /* Structure copy !!! */
  2061. wbm_rel_srng->released_buff_or_desc_addr_info =
  2062. *((struct buffer_addr_info *)buf_addr_info);
  2063. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  2064. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  2065. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  2066. bm_action);
  2067. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  2068. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  2069. }
  2070. /*
  2071. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  2072. * REO entrance ring
  2073. *
  2074. * @ soc: HAL version of the SOC pointer
  2075. * @ pa: Physical address of the MSDU Link Descriptor
  2076. * @ cookie: SW cookie to get to the virtual address
  2077. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  2078. * to the error enabled REO queue
  2079. *
  2080. * Return: void
  2081. */
  2082. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  2083. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  2084. {
  2085. /* TODO */
  2086. }
  2087. /**
  2088. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  2089. * BUFFER_ADDR_INFO, give the RX descriptor
  2090. * (Assumption -- BUFFER_ADDR_INFO is the
  2091. * first field in the descriptor structure)
  2092. */
  2093. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) \
  2094. ((hal_link_desc_t)(ring_desc))
  2095. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2096. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2097. /**
  2098. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  2099. * from the BUFFER_ADDR_INFO structure
  2100. * given a REO destination ring descriptor.
  2101. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  2102. *
  2103. * Return: uint8_t (value of the return_buffer_manager)
  2104. */
  2105. static inline
  2106. uint8_t hal_rx_ret_buf_manager_get(hal_ring_desc_t ring_desc)
  2107. {
  2108. /*
  2109. * The following macro takes buf_addr_info as argument,
  2110. * but since buf_addr_info is the first field in ring_desc
  2111. * Hence the following call is OK
  2112. */
  2113. return HAL_RX_BUF_RBM_GET(ring_desc);
  2114. }
  2115. /*******************************************************************************
  2116. * RX WBM ERROR APIS
  2117. ******************************************************************************/
  2118. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2119. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  2120. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  2121. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  2122. /**
  2123. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  2124. * the frame to this release ring
  2125. *
  2126. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  2127. * frame to this queue
  2128. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  2129. * received routing instructions. No error within REO was detected
  2130. */
  2131. enum hal_rx_wbm_reo_push_reason {
  2132. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  2133. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  2134. };
  2135. /**
  2136. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  2137. * this release ring
  2138. *
  2139. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  2140. * this frame to this queue
  2141. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  2142. * per received routing instructions. No error within RXDMA was detected
  2143. */
  2144. enum hal_rx_wbm_rxdma_push_reason {
  2145. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  2146. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  2147. };
  2148. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  2149. (((*(((uint32_t *) wbm_desc) + \
  2150. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  2151. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  2152. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  2153. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  2154. (((*(((uint32_t *) wbm_desc) + \
  2155. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  2156. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  2157. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  2158. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  2159. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  2160. wbm_desc)->released_buff_or_desc_addr_info)
  2161. /**
  2162. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  2163. * humman readable format.
  2164. * @ rx_attn: pointer the rx_attention TLV in pkt.
  2165. * @ dbg_level: log level.
  2166. *
  2167. * Return: void
  2168. */
  2169. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  2170. uint8_t dbg_level)
  2171. {
  2172. hal_verbose_debug(
  2173. "rx_attention tlv (1/2) - "
  2174. "rxpcu_mpdu_filter_in_category: %x "
  2175. "sw_frame_group_id: %x "
  2176. "reserved_0: %x "
  2177. "phy_ppdu_id: %x "
  2178. "first_mpdu : %x "
  2179. "reserved_1a: %x "
  2180. "mcast_bcast: %x "
  2181. "ast_index_not_found: %x "
  2182. "ast_index_timeout: %x "
  2183. "power_mgmt: %x "
  2184. "non_qos: %x "
  2185. "null_data: %x "
  2186. "mgmt_type: %x "
  2187. "ctrl_type: %x "
  2188. "more_data: %x "
  2189. "eosp: %x "
  2190. "a_msdu_error: %x "
  2191. "fragment_flag: %x "
  2192. "order: %x "
  2193. "cce_match: %x "
  2194. "overflow_err: %x "
  2195. "msdu_length_err: %x "
  2196. "tcp_udp_chksum_fail: %x "
  2197. "ip_chksum_fail: %x "
  2198. "sa_idx_invalid: %x "
  2199. "da_idx_invalid: %x "
  2200. "reserved_1b: %x "
  2201. "rx_in_tx_decrypt_byp: %x ",
  2202. rx_attn->rxpcu_mpdu_filter_in_category,
  2203. rx_attn->sw_frame_group_id,
  2204. rx_attn->reserved_0,
  2205. rx_attn->phy_ppdu_id,
  2206. rx_attn->first_mpdu,
  2207. rx_attn->reserved_1a,
  2208. rx_attn->mcast_bcast,
  2209. rx_attn->ast_index_not_found,
  2210. rx_attn->ast_index_timeout,
  2211. rx_attn->power_mgmt,
  2212. rx_attn->non_qos,
  2213. rx_attn->null_data,
  2214. rx_attn->mgmt_type,
  2215. rx_attn->ctrl_type,
  2216. rx_attn->more_data,
  2217. rx_attn->eosp,
  2218. rx_attn->a_msdu_error,
  2219. rx_attn->fragment_flag,
  2220. rx_attn->order,
  2221. rx_attn->cce_match,
  2222. rx_attn->overflow_err,
  2223. rx_attn->msdu_length_err,
  2224. rx_attn->tcp_udp_chksum_fail,
  2225. rx_attn->ip_chksum_fail,
  2226. rx_attn->sa_idx_invalid,
  2227. rx_attn->da_idx_invalid,
  2228. rx_attn->reserved_1b,
  2229. rx_attn->rx_in_tx_decrypt_byp);
  2230. hal_verbose_debug(
  2231. "rx_attention tlv (2/2) - "
  2232. "encrypt_required: %x "
  2233. "directed: %x "
  2234. "buffer_fragment: %x "
  2235. "mpdu_length_err: %x "
  2236. "tkip_mic_err: %x "
  2237. "decrypt_err: %x "
  2238. "unencrypted_frame_err: %x "
  2239. "fcs_err: %x "
  2240. "flow_idx_timeout: %x "
  2241. "flow_idx_invalid: %x "
  2242. "wifi_parser_error: %x "
  2243. "amsdu_parser_error: %x "
  2244. "sa_idx_timeout: %x "
  2245. "da_idx_timeout: %x "
  2246. "msdu_limit_error: %x "
  2247. "da_is_valid: %x "
  2248. "da_is_mcbc: %x "
  2249. "sa_is_valid: %x "
  2250. "decrypt_status_code: %x "
  2251. "rx_bitmap_not_updated: %x "
  2252. "reserved_2: %x "
  2253. "msdu_done: %x ",
  2254. rx_attn->encrypt_required,
  2255. rx_attn->directed,
  2256. rx_attn->buffer_fragment,
  2257. rx_attn->mpdu_length_err,
  2258. rx_attn->tkip_mic_err,
  2259. rx_attn->decrypt_err,
  2260. rx_attn->unencrypted_frame_err,
  2261. rx_attn->fcs_err,
  2262. rx_attn->flow_idx_timeout,
  2263. rx_attn->flow_idx_invalid,
  2264. rx_attn->wifi_parser_error,
  2265. rx_attn->amsdu_parser_error,
  2266. rx_attn->sa_idx_timeout,
  2267. rx_attn->da_idx_timeout,
  2268. rx_attn->msdu_limit_error,
  2269. rx_attn->da_is_valid,
  2270. rx_attn->da_is_mcbc,
  2271. rx_attn->sa_is_valid,
  2272. rx_attn->decrypt_status_code,
  2273. rx_attn->rx_bitmap_not_updated,
  2274. rx_attn->reserved_2,
  2275. rx_attn->msdu_done);
  2276. }
  2277. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2278. uint8_t dbg_level,
  2279. struct hal_soc *hal)
  2280. {
  2281. hal->ops->hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2282. }
  2283. /**
  2284. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2285. * human readable format.
  2286. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2287. * @ dbg_level: log level.
  2288. *
  2289. * Return: void
  2290. */
  2291. static inline void hal_rx_dump_msdu_end_tlv(struct hal_soc *hal_soc,
  2292. struct rx_msdu_end *msdu_end,
  2293. uint8_t dbg_level)
  2294. {
  2295. hal_soc->ops->hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2296. }
  2297. /**
  2298. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2299. * human readable format.
  2300. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2301. * @ dbg_level: log level.
  2302. *
  2303. * Return: void
  2304. */
  2305. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2306. uint8_t dbg_level)
  2307. {
  2308. hal_verbose_debug(
  2309. "rx_mpdu_end tlv - "
  2310. "rxpcu_mpdu_filter_in_category: %x "
  2311. "sw_frame_group_id: %x "
  2312. "phy_ppdu_id: %x "
  2313. "unsup_ktype_short_frame: %x "
  2314. "rx_in_tx_decrypt_byp: %x "
  2315. "overflow_err: %x "
  2316. "mpdu_length_err: %x "
  2317. "tkip_mic_err: %x "
  2318. "decrypt_err: %x "
  2319. "unencrypted_frame_err: %x "
  2320. "pn_fields_contain_valid_info: %x "
  2321. "fcs_err: %x "
  2322. "msdu_length_err: %x "
  2323. "rxdma0_destination_ring: %x "
  2324. "rxdma1_destination_ring: %x "
  2325. "decrypt_status_code: %x "
  2326. "rx_bitmap_not_updated: %x ",
  2327. mpdu_end->rxpcu_mpdu_filter_in_category,
  2328. mpdu_end->sw_frame_group_id,
  2329. mpdu_end->phy_ppdu_id,
  2330. mpdu_end->unsup_ktype_short_frame,
  2331. mpdu_end->rx_in_tx_decrypt_byp,
  2332. mpdu_end->overflow_err,
  2333. mpdu_end->mpdu_length_err,
  2334. mpdu_end->tkip_mic_err,
  2335. mpdu_end->decrypt_err,
  2336. mpdu_end->unencrypted_frame_err,
  2337. mpdu_end->pn_fields_contain_valid_info,
  2338. mpdu_end->fcs_err,
  2339. mpdu_end->msdu_length_err,
  2340. mpdu_end->rxdma0_destination_ring,
  2341. mpdu_end->rxdma1_destination_ring,
  2342. mpdu_end->decrypt_status_code,
  2343. mpdu_end->rx_bitmap_not_updated);
  2344. }
  2345. #ifdef NO_RX_PKT_HDR_TLV
  2346. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2347. uint8_t dbg_level)
  2348. {
  2349. }
  2350. #else
  2351. /**
  2352. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2353. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2354. * @ dbg_level: log level.
  2355. *
  2356. * Return: void
  2357. */
  2358. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2359. uint8_t dbg_level)
  2360. {
  2361. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2362. hal_verbose_debug(
  2363. "\n---------------\n"
  2364. "rx_pkt_hdr_tlv \n"
  2365. "---------------\n"
  2366. "phy_ppdu_id %d ",
  2367. pkt_hdr_tlv->phy_ppdu_id);
  2368. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr, 128);
  2369. }
  2370. #endif
  2371. /**
  2372. * hal_srng_ring_id_get: API to retrieve ring id from hal ring
  2373. * structure
  2374. * @hal_ring: pointer to hal_srng structure
  2375. *
  2376. * Return: ring_id
  2377. */
  2378. static inline uint8_t hal_srng_ring_id_get(hal_ring_handle_t hal_ring_hdl)
  2379. {
  2380. return ((struct hal_srng *)hal_ring_hdl)->ring_id;
  2381. }
  2382. /* Rx MSDU link pointer info */
  2383. struct hal_rx_msdu_link_ptr_info {
  2384. struct rx_msdu_link msdu_link;
  2385. struct hal_buf_info msdu_link_buf_info;
  2386. };
  2387. /**
  2388. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2389. *
  2390. * @nbuf: Pointer to data buffer field
  2391. * Returns: pointer to rx_pkt_tlvs
  2392. */
  2393. static inline
  2394. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2395. {
  2396. return (struct rx_pkt_tlvs *)rx_buf_start;
  2397. }
  2398. /**
  2399. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2400. *
  2401. * @pkt_tlvs: Pointer to pkt_tlvs
  2402. * Returns: pointer to rx_mpdu_info structure
  2403. */
  2404. static inline
  2405. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2406. {
  2407. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2408. }
  2409. /**
  2410. * hal_rx_get_rx_sequence(): Function to retrieve rx sequence number
  2411. *
  2412. * @nbuf: Network buffer
  2413. * Returns: rx sequence number
  2414. */
  2415. #define DOT11_SEQ_FRAG_MASK 0x000f
  2416. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2417. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  2418. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2419. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  2420. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  2421. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  2422. static inline
  2423. uint16_t hal_rx_get_rx_sequence(uint8_t *buf)
  2424. {
  2425. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2426. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2427. uint16_t seq_number = 0;
  2428. seq_number = HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  2429. return seq_number;
  2430. }
  2431. /**
  2432. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2433. *
  2434. * @nbuf: Network buffer
  2435. * Returns: rx fragment number
  2436. */
  2437. static inline
  2438. uint8_t hal_rx_get_rx_fragment_number(uint8_t *buf)
  2439. {
  2440. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2441. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2442. uint8_t frag_number = 0;
  2443. frag_number = HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  2444. DOT11_SEQ_FRAG_MASK;
  2445. /* Return first 4 bits as fragment number */
  2446. return frag_number;
  2447. }
  2448. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2449. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2450. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2451. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2452. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2453. /**
  2454. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2455. *
  2456. * @nbuf: Network buffer
  2457. * Returns: rx more fragment bit
  2458. */
  2459. static inline
  2460. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2461. {
  2462. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2463. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2464. uint16_t frame_ctrl = 0;
  2465. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2466. DOT11_FC1_MORE_FRAG_OFFSET;
  2467. /* more fragment bit if at offset bit 4 */
  2468. return frame_ctrl;
  2469. }
  2470. /**
  2471. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2472. *
  2473. * @nbuf: Network buffer
  2474. * Returns: rx more fragment bit
  2475. *
  2476. */
  2477. static inline
  2478. uint16_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2479. {
  2480. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2481. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2482. uint16_t frame_ctrl = 0;
  2483. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2484. return frame_ctrl;
  2485. }
  2486. /*
  2487. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2488. *
  2489. * @nbuf: Network buffer
  2490. * Returns: flag to indicate whether the nbuf has MC/BC address
  2491. */
  2492. static inline
  2493. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2494. {
  2495. uint8 *buf = qdf_nbuf_data(nbuf);
  2496. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2497. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2498. return rx_attn->mcast_bcast;
  2499. }
  2500. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  2501. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2502. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  2503. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  2504. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  2505. /*
  2506. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2507. *
  2508. * @nbuf: Network buffer
  2509. * Returns: value of sequence control valid field
  2510. */
  2511. static inline
  2512. uint8_t hal_rx_get_mpdu_sequence_control_valid(uint8_t *buf)
  2513. {
  2514. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2515. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2516. uint8_t seq_ctrl_valid = 0;
  2517. seq_ctrl_valid =
  2518. HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  2519. return seq_ctrl_valid;
  2520. }
  2521. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  2522. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2523. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  2524. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  2525. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  2526. /*
  2527. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2528. *
  2529. * @nbuf: Network buffer
  2530. * Returns: value of frame control valid field
  2531. */
  2532. static inline
  2533. uint8_t hal_rx_get_mpdu_frame_control_valid(uint8_t *buf)
  2534. {
  2535. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2536. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2537. uint8_t frm_ctrl_valid = 0;
  2538. frm_ctrl_valid =
  2539. HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  2540. return frm_ctrl_valid;
  2541. }
  2542. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  2543. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2544. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  2545. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  2546. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  2547. /*
  2548. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2549. *
  2550. * @nbuf: Network buffer
  2551. * Returns: value of mpdu 4th address valid field
  2552. */
  2553. static inline
  2554. bool hal_rx_get_mpdu_mac_ad4_valid(uint8_t *buf)
  2555. {
  2556. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2557. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2558. bool ad4_valid = 0;
  2559. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  2560. return ad4_valid;
  2561. }
  2562. /*
  2563. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2564. *
  2565. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2566. * Returns: None
  2567. */
  2568. static inline
  2569. void hal_rx_clear_mpdu_desc_info(
  2570. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2571. {
  2572. qdf_mem_zero(rx_mpdu_desc_info,
  2573. sizeof(*rx_mpdu_desc_info));
  2574. }
  2575. /*
  2576. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2577. *
  2578. * @msdu_link_ptr: HAL view of msdu link ptr
  2579. * @size: number of msdu link pointers
  2580. * Returns: None
  2581. */
  2582. static inline
  2583. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2584. int size)
  2585. {
  2586. qdf_mem_zero(msdu_link_ptr,
  2587. (sizeof(*msdu_link_ptr) * size));
  2588. }
  2589. /*
  2590. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2591. * @msdu_link_ptr: msdu link pointer
  2592. * @mpdu_desc_info: mpdu descriptor info
  2593. *
  2594. * Build a list of msdus using msdu link pointer. If the
  2595. * number of msdus are more, chain them together
  2596. *
  2597. * Returns: Number of processed msdus
  2598. */
  2599. static inline
  2600. int hal_rx_chain_msdu_links(struct hal_soc *hal_soc, qdf_nbuf_t msdu,
  2601. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2602. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2603. {
  2604. int j;
  2605. struct rx_msdu_link *msdu_link_ptr =
  2606. &msdu_link_ptr_info->msdu_link;
  2607. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2608. struct rx_msdu_details *msdu_details =
  2609. hal_rx_link_desc_msdu0_ptr(msdu_link_ptr, hal_soc);
  2610. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2611. struct rx_msdu_desc_info *msdu_desc_info;
  2612. uint8_t fragno, more_frag;
  2613. uint8_t *rx_desc_info;
  2614. struct hal_rx_msdu_list msdu_list;
  2615. for (j = 0; j < num_msdus; j++) {
  2616. msdu_desc_info =
  2617. hal_rx_msdu_desc_info_get_ptr(&msdu_details[j],
  2618. hal_soc);
  2619. msdu_list.msdu_info[j].msdu_flags =
  2620. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2621. msdu_list.msdu_info[j].msdu_len =
  2622. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2623. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2624. &msdu_details[j].buffer_addr_info_details);
  2625. }
  2626. /* Chain msdu links together */
  2627. if (prev_msdu_link_ptr) {
  2628. /* 31-0 bits of the physical address */
  2629. prev_msdu_link_ptr->
  2630. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2631. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2632. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2633. /* 39-32 bits of the physical address */
  2634. prev_msdu_link_ptr->
  2635. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2636. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2637. >> 32) &
  2638. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2639. prev_msdu_link_ptr->
  2640. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2641. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2642. }
  2643. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2644. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2645. /* mark first and last MSDUs */
  2646. rx_desc_info = qdf_nbuf_data(msdu);
  2647. fragno = hal_rx_get_rx_fragment_number(rx_desc_info);
  2648. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2649. /* TODO: create skb->fragslist[] */
  2650. if (more_frag == 0) {
  2651. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2652. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2653. } else if (fragno == 1) {
  2654. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2655. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2656. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2657. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2658. }
  2659. num_msdus++;
  2660. /* Number of MSDUs per mpdu descriptor is updated */
  2661. mpdu_desc_info->msdu_count += num_msdus;
  2662. } else {
  2663. num_msdus = 0;
  2664. prev_msdu_link_ptr = msdu_link_ptr;
  2665. }
  2666. return num_msdus;
  2667. }
  2668. /*
  2669. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2670. *
  2671. * @ring_desc: HAL view of ring descriptor
  2672. * @mpdu_des_info: saved mpdu desc info
  2673. * @msdu_link_ptr: saved msdu link ptr
  2674. *
  2675. * API used explicitly for rx defrag to update ring desc with
  2676. * mpdu desc info and msdu link ptr before reinjecting the
  2677. * packet back to REO
  2678. *
  2679. * Returns: None
  2680. */
  2681. static inline
  2682. void hal_rx_defrag_update_src_ring_desc(
  2683. hal_ring_desc_t ring_desc,
  2684. void *saved_mpdu_desc_info,
  2685. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2686. {
  2687. struct reo_entrance_ring *reo_ent_ring;
  2688. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2689. struct hal_buf_info buf_info;
  2690. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2691. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2692. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2693. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2694. sizeof(*reo_ring_mpdu_desc_info));
  2695. /*
  2696. * TODO: Check for additional fields that need configuration in
  2697. * reo_ring_mpdu_desc_info
  2698. */
  2699. /* Update msdu_link_ptr in the reo entrance ring */
  2700. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2701. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2702. buf_info.sw_cookie =
  2703. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2704. }
  2705. /*
  2706. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2707. *
  2708. * @msdu_link_desc_va: msdu link descriptor handle
  2709. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2710. *
  2711. * API used to save msdu link information along with physical
  2712. * address. The API also copues the sw cookie.
  2713. *
  2714. * Returns: None
  2715. */
  2716. static inline
  2717. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2718. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2719. struct hal_buf_info *hbi)
  2720. {
  2721. struct rx_msdu_link *msdu_link_ptr =
  2722. (struct rx_msdu_link *)msdu_link_desc_va;
  2723. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2724. sizeof(struct rx_msdu_link));
  2725. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2726. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2727. }
  2728. /*
  2729. * hal_rx_get_desc_len(): Returns rx descriptor length
  2730. *
  2731. * Returns the size of rx_pkt_tlvs which follows the
  2732. * data in the nbuf
  2733. *
  2734. * Returns: Length of rx descriptor
  2735. */
  2736. static inline
  2737. uint16_t hal_rx_get_desc_len(void)
  2738. {
  2739. return sizeof(struct rx_pkt_tlvs);
  2740. }
  2741. /*
  2742. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2743. * reo_entrance_ring descriptor
  2744. *
  2745. * @reo_ent_desc: reo_entrance_ring descriptor
  2746. * Returns: value of rxdma_push_reason
  2747. */
  2748. static inline
  2749. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(hal_rxdma_desc_t reo_ent_desc)
  2750. {
  2751. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2752. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2753. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2754. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2755. }
  2756. /**
  2757. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2758. * reo_entrance_ring descriptor
  2759. * @reo_ent_desc: reo_entrance_ring descriptor
  2760. * Return: value of rxdma_error_code
  2761. */
  2762. static inline
  2763. uint8_t hal_rx_reo_ent_rxdma_error_code_get(hal_rxdma_desc_t reo_ent_desc)
  2764. {
  2765. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2766. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2767. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2768. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2769. }
  2770. /**
  2771. * hal_rx_wbm_err_info_get(): Retrieves WBM error code and reason and
  2772. * save it to hal_wbm_err_desc_info structure passed by caller
  2773. * @wbm_desc: wbm ring descriptor
  2774. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2775. * Return: void
  2776. */
  2777. static inline void hal_rx_wbm_err_info_get(void *wbm_desc,
  2778. struct hal_wbm_err_desc_info *wbm_er_info,
  2779. hal_soc_handle_t hal_soc_hdl)
  2780. {
  2781. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2782. hal_soc->ops->hal_rx_wbm_err_info_get(wbm_desc, (void *)wbm_er_info);
  2783. }
  2784. /**
  2785. * hal_rx_wbm_err_info_set_in_tlv(): Save the wbm error codes and reason to
  2786. * the reserved bytes of rx_tlv_hdr
  2787. * @buf: start of rx_tlv_hdr
  2788. * @wbm_er_info: hal_wbm_err_desc_info structure
  2789. * Return: void
  2790. */
  2791. static inline void hal_rx_wbm_err_info_set_in_tlv(uint8_t *buf,
  2792. struct hal_wbm_err_desc_info *wbm_er_info)
  2793. {
  2794. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2795. qdf_mem_copy(pkt_tlvs->rx_padding0, wbm_er_info,
  2796. sizeof(struct hal_wbm_err_desc_info));
  2797. }
  2798. /**
  2799. * hal_rx_wbm_err_info_get_from_tlv(): retrieve wbm error codes and reason from
  2800. * the reserved bytes of rx_tlv_hdr.
  2801. * @buf: start of rx_tlv_hdr
  2802. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2803. * Return: void
  2804. */
  2805. static inline void hal_rx_wbm_err_info_get_from_tlv(uint8_t *buf,
  2806. struct hal_wbm_err_desc_info *wbm_er_info)
  2807. {
  2808. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2809. qdf_mem_copy(wbm_er_info, pkt_tlvs->rx_padding0,
  2810. sizeof(struct hal_wbm_err_desc_info));
  2811. }
  2812. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  2813. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  2814. RX_MSDU_START_5_NSS_OFFSET)), \
  2815. RX_MSDU_START_5_NSS_MASK, \
  2816. RX_MSDU_START_5_NSS_LSB))
  2817. /**
  2818. * hal_rx_mon_hw_desc_get_mpdu_status: Retrieve MPDU status
  2819. *
  2820. * @ hal_soc: HAL version of the SOC pointer
  2821. * @ hw_desc_addr: Start address of Rx HW TLVs
  2822. * @ rs: Status for monitor mode
  2823. *
  2824. * Return: void
  2825. */
  2826. static inline
  2827. void hal_rx_mon_hw_desc_get_mpdu_status(hal_soc_handle_t hal_soc_hdl,
  2828. void *hw_desc_addr,
  2829. struct mon_rx_status *rs)
  2830. {
  2831. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2832. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status(hw_desc_addr, rs);
  2833. }
  2834. /*
  2835. * hal_rx_get_tlv(): API to get the tlv
  2836. *
  2837. * @hal_soc: HAL version of the SOC pointer
  2838. * @rx_tlv: TLV data extracted from the rx packet
  2839. * Return: uint8_t
  2840. */
  2841. static inline uint8_t hal_rx_get_tlv(struct hal_soc *hal_soc, void *rx_tlv)
  2842. {
  2843. return hal_soc->ops->hal_rx_get_tlv(rx_tlv);
  2844. }
  2845. /*
  2846. * hal_rx_msdu_start_nss_get(): API to get the NSS
  2847. * Interval from rx_msdu_start
  2848. *
  2849. * @hal_soc: HAL version of the SOC pointer
  2850. * @buf: pointer to the start of RX PKT TLV header
  2851. * Return: uint32_t(nss)
  2852. */
  2853. static inline
  2854. uint32_t hal_rx_msdu_start_nss_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  2855. {
  2856. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2857. return hal_soc->ops->hal_rx_msdu_start_nss_get(buf);
  2858. }
  2859. /**
  2860. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2861. * human readable format.
  2862. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2863. * @ dbg_level: log level.
  2864. *
  2865. * Return: void
  2866. */
  2867. static inline void hal_rx_dump_msdu_start_tlv(struct hal_soc *hal_soc,
  2868. struct rx_msdu_start *msdu_start,
  2869. uint8_t dbg_level)
  2870. {
  2871. hal_soc->ops->hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2872. }
  2873. /**
  2874. * hal_rx_mpdu_start_tid_get - Return tid info from the rx mpdu start
  2875. * info details
  2876. *
  2877. * @ buf - Pointer to buffer containing rx pkt tlvs.
  2878. *
  2879. *
  2880. */
  2881. static inline uint32_t hal_rx_mpdu_start_tid_get(hal_soc_handle_t hal_soc_hdl,
  2882. uint8_t *buf)
  2883. {
  2884. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2885. return hal_soc->ops->hal_rx_mpdu_start_tid_get(buf);
  2886. }
  2887. /*
  2888. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  2889. * Interval from rx_msdu_start
  2890. *
  2891. * @buf: pointer to the start of RX PKT TLV header
  2892. * Return: uint32_t(reception_type)
  2893. */
  2894. static inline
  2895. uint32_t hal_rx_msdu_start_reception_type_get(hal_soc_handle_t hal_soc_hdl,
  2896. uint8_t *buf)
  2897. {
  2898. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2899. return hal_soc->ops->hal_rx_msdu_start_reception_type_get(buf);
  2900. }
  2901. /**
  2902. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2903. * RX TLVs
  2904. * @ buf: pointer the pkt buffer.
  2905. * @ dbg_level: log level.
  2906. *
  2907. * Return: void
  2908. */
  2909. static inline void hal_rx_dump_pkt_tlvs(hal_soc_handle_t hal_soc_hdl,
  2910. uint8_t *buf, uint8_t dbg_level)
  2911. {
  2912. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2913. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2914. struct rx_mpdu_start *mpdu_start =
  2915. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2916. struct rx_msdu_start *msdu_start =
  2917. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2918. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2919. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2920. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2921. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2922. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level, hal_soc);
  2923. hal_rx_dump_msdu_start_tlv(hal_soc, msdu_start, dbg_level);
  2924. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2925. hal_rx_dump_msdu_end_tlv(hal_soc, msdu_end, dbg_level);
  2926. hal_rx_dump_pkt_hdr_tlv(pkt_tlvs, dbg_level);
  2927. }
  2928. /**
  2929. * hal_reo_status_get_header_generic - Process reo desc info
  2930. * @d - Pointer to reo descriptior
  2931. * @b - tlv type info
  2932. * @h - Pointer to hal_reo_status_header where info to be stored
  2933. * @hal- pointer to hal_soc structure
  2934. * Return - none.
  2935. *
  2936. */
  2937. static inline
  2938. void hal_reo_status_get_header(uint32_t *d, int b,
  2939. void *h, struct hal_soc *hal_soc)
  2940. {
  2941. hal_soc->ops->hal_reo_status_get_header(d, b, h);
  2942. }
  2943. static inline
  2944. uint32_t hal_rx_desc_is_first_msdu(void *hw_desc_addr)
  2945. {
  2946. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  2947. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  2948. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  2949. }
  2950. static inline
  2951. uint32_t
  2952. HAL_RX_DESC_GET_DECAP_FORMAT(void *hw_desc_addr) {
  2953. struct rx_msdu_start *rx_msdu_start;
  2954. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2955. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  2956. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  2957. }
  2958. #ifdef NO_RX_PKT_HDR_TLV
  2959. static inline
  2960. uint8_t *
  2961. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2962. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2963. "[%s][%d] decap format not raw", __func__, __LINE__);
  2964. QDF_ASSERT(0);
  2965. return 0;
  2966. }
  2967. #else
  2968. static inline
  2969. uint8_t *
  2970. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2971. uint8_t *rx_pkt_hdr;
  2972. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2973. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2974. return rx_pkt_hdr;
  2975. }
  2976. #endif
  2977. #ifdef NO_RX_PKT_HDR_TLV
  2978. static inline
  2979. bool HAL_IS_DECAP_FORMAT_RAW(uint8_t *rx_tlv_hdr)
  2980. {
  2981. uint8_t decap_format;
  2982. if (hal_rx_desc_is_first_msdu(rx_tlv_hdr)) {
  2983. decap_format = HAL_RX_DESC_GET_DECAP_FORMAT(rx_tlv_hdr);
  2984. if (decap_format == HAL_HW_RX_DECAP_FORMAT_RAW)
  2985. return true;
  2986. }
  2987. return false;
  2988. }
  2989. #else
  2990. static inline
  2991. bool HAL_IS_DECAP_FORMAT_RAW(uint8_t *rx_tlv_hdr)
  2992. {
  2993. return true;
  2994. }
  2995. #endif
  2996. #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end) \
  2997. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  2998. RX_MSDU_END_15_FSE_METADATA_OFFSET)), \
  2999. RX_MSDU_END_15_FSE_METADATA_MASK, \
  3000. RX_MSDU_END_15_FSE_METADATA_LSB))
  3001. /**
  3002. * hal_rx_msdu_fse_metadata_get: API to get FSE metadata
  3003. * from rx_msdu_end TLV
  3004. * @buf: pointer to the start of RX PKT TLV headers
  3005. *
  3006. * Return: fse metadata value from MSDU END TLV
  3007. */
  3008. static inline uint32_t hal_rx_msdu_fse_metadata_get(uint8_t *buf)
  3009. {
  3010. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  3011. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  3012. uint32_t fse_metadata;
  3013. fse_metadata = HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  3014. return fse_metadata;
  3015. }
  3016. #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end) \
  3017. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  3018. RX_MSDU_END_14_FLOW_IDX_OFFSET)), \
  3019. RX_MSDU_END_14_FLOW_IDX_MASK, \
  3020. RX_MSDU_END_14_FLOW_IDX_LSB))
  3021. /**
  3022. * hal_rx_msdu_flow_idx_get: API to get flow index
  3023. * from rx_msdu_end TLV
  3024. * @buf: pointer to the start of RX PKT TLV headers
  3025. *
  3026. * Return: flow index value from MSDU END TLV
  3027. */
  3028. static inline uint32_t hal_rx_msdu_flow_idx_get(uint8_t *buf)
  3029. {
  3030. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  3031. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  3032. uint32_t flow_idx;
  3033. flow_idx = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  3034. return flow_idx;
  3035. }
  3036. #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end) \
  3037. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  3038. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_OFFSET)), \
  3039. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_MASK, \
  3040. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_LSB))
  3041. /**
  3042. * hal_rx_msdu_flow_idx_timeout: API to get flow index timeout
  3043. * from rx_msdu_end TLV
  3044. * @buf: pointer to the start of RX PKT TLV headers
  3045. *
  3046. * Return: flow index timeout value from MSDU END TLV
  3047. */
  3048. static inline bool hal_rx_msdu_flow_idx_timeout(uint8_t *buf)
  3049. {
  3050. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  3051. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  3052. bool timeout;
  3053. timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  3054. return timeout;
  3055. }
  3056. #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end) \
  3057. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  3058. RX_MSDU_END_5_FLOW_IDX_INVALID_OFFSET)), \
  3059. RX_MSDU_END_5_FLOW_IDX_INVALID_MASK, \
  3060. RX_MSDU_END_5_FLOW_IDX_INVALID_LSB))
  3061. /**
  3062. * hal_rx_msdu_flow_idx_invalid: API to get flow index invalid
  3063. * from rx_msdu_end TLV
  3064. * @buf: pointer to the start of RX PKT TLV headers
  3065. *
  3066. * Return: flow index invalid value from MSDU END TLV
  3067. */
  3068. static inline bool hal_rx_msdu_flow_idx_invalid(uint8_t *buf)
  3069. {
  3070. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  3071. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  3072. bool invalid;
  3073. invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  3074. return invalid;
  3075. }
  3076. /**
  3077. * hal_rx_msdu_get_flow_params: API to get flow index, flow index invalid
  3078. * and flow index timeout from rx_msdu_end TLV
  3079. * @buf: pointer to the start of RX PKT TLV headers
  3080. * @flow_invalid: pointer to return value of flow_idx_valid
  3081. * @flow_timeout: pointer to return value of flow_idx_timeout
  3082. * @flow_index: pointer to return value of flow_idx
  3083. *
  3084. * Return: none
  3085. */
  3086. static inline void hal_rx_msdu_get_flow_params(uint8_t *buf,
  3087. bool *flow_invalid,
  3088. bool *flow_timeout,
  3089. uint32_t *flow_index)
  3090. {
  3091. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  3092. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  3093. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  3094. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  3095. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  3096. }
  3097. #endif /* _HAL_RX_H */