hal_be_reo.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_module.h"
  20. #include "hal_hw_headers.h"
  21. #include "hal_be_hw_headers.h"
  22. #include "hal_reo.h"
  23. #include "hal_be_reo.h"
  24. #include "hal_be_api.h"
  25. uint32_t hal_get_reo_reg_base_offset_be(void)
  26. {
  27. return REO_REG_REG_BASE;
  28. }
  29. /**
  30. * hal_reo_qdesc_setup - Setup HW REO queue descriptor
  31. *
  32. * @hal_soc: Opaque HAL SOC handle
  33. * @ba_window_size: BlockAck window size
  34. * @start_seq: Starting sequence number
  35. * @hw_qdesc_vaddr: Virtual address of REO queue descriptor memory
  36. * @hw_qdesc_paddr: Physical address of REO queue descriptor memory
  37. * @tid: TID
  38. *
  39. */
  40. void hal_reo_qdesc_setup_be(hal_soc_handle_t hal_soc_hdl, int tid,
  41. uint32_t ba_window_size,
  42. uint32_t start_seq, void *hw_qdesc_vaddr,
  43. qdf_dma_addr_t hw_qdesc_paddr,
  44. int pn_type, uint8_t vdev_stats_id)
  45. {
  46. uint32_t *reo_queue_desc = (uint32_t *)hw_qdesc_vaddr;
  47. uint32_t *reo_queue_ext_desc;
  48. uint32_t reg_val;
  49. uint32_t pn_enable;
  50. uint32_t pn_size = 0;
  51. qdf_mem_zero(hw_qdesc_vaddr, sizeof(struct rx_reo_queue));
  52. hal_uniform_desc_hdr_setup(reo_queue_desc, HAL_DESC_REO_OWNED,
  53. HAL_REO_QUEUE_DESC);
  54. /* Fixed pattern in reserved bits for debugging */
  55. HAL_DESC_SET_FIELD(reo_queue_desc, UNIFORM_DESCRIPTOR_HEADER,
  56. RESERVED_0A, 0xDDBEEF);
  57. /* This a just a SW meta data and will be copied to REO destination
  58. * descriptors indicated by hardware.
  59. * TODO: Setting TID in this field. See if we should set something else.
  60. */
  61. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE,
  62. RECEIVE_QUEUE_NUMBER, tid);
  63. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE,
  64. VLD, 1);
  65. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE,
  66. ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  67. HAL_RX_LINK_DESC_CNTR);
  68. /*
  69. * Fields DISABLE_DUPLICATE_DETECTION and SOFT_REORDER_ENABLE will be 0
  70. */
  71. reg_val = TID_TO_WME_AC(tid);
  72. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE, AC, reg_val);
  73. if (ba_window_size < 1)
  74. ba_window_size = 1;
  75. /* WAR to get 2k exception in Non BA case.
  76. * Setting window size to 2 to get 2k jump exception
  77. * when we receive aggregates in Non BA case
  78. */
  79. ba_window_size = hal_update_non_ba_win_size(tid, ba_window_size);
  80. /* Set RTY bit for non-BA case. Duplicate detection is currently not
  81. * done by HW in non-BA case if RTY bit is not set.
  82. * TODO: This is a temporary War and should be removed once HW fix is
  83. * made to check and discard duplicates even if RTY bit is not set.
  84. */
  85. if (ba_window_size == 1)
  86. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE, RTY, 1);
  87. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE, BA_WINDOW_SIZE,
  88. ba_window_size - 1);
  89. switch (pn_type) {
  90. case HAL_PN_WPA:
  91. pn_enable = 1;
  92. pn_size = PN_SIZE_48;
  93. break;
  94. case HAL_PN_WAPI_EVEN:
  95. case HAL_PN_WAPI_UNEVEN:
  96. pn_enable = 1;
  97. pn_size = PN_SIZE_128;
  98. break;
  99. default:
  100. pn_enable = 0;
  101. break;
  102. }
  103. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE, PN_CHECK_NEEDED,
  104. pn_enable);
  105. if (pn_type == HAL_PN_WAPI_EVEN)
  106. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE,
  107. PN_SHALL_BE_EVEN, 1);
  108. else if (pn_type == HAL_PN_WAPI_UNEVEN)
  109. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE,
  110. PN_SHALL_BE_UNEVEN, 1);
  111. /*
  112. * TODO: Need to check if PN handling in SW needs to be enabled
  113. * So far this is not a requirement
  114. */
  115. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE, PN_SIZE,
  116. pn_size);
  117. /* TODO: Check if RX_REO_QUEUE_IGNORE_AMPDU_FLAG need to be set
  118. * based on BA window size and/or AMPDU capabilities
  119. */
  120. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE,
  121. IGNORE_AMPDU_FLAG, 1);
  122. if (start_seq <= 0xfff)
  123. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE, SSN,
  124. start_seq);
  125. /* TODO: SVLD should be set to 1 if a valid SSN is received in ADDBA,
  126. * but REO is not delivering packets if we set it to 1. Need to enable
  127. * this once the issue is resolved
  128. */
  129. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE, SVLD, 0);
  130. hal_update_stats_counter_index(reo_queue_desc, vdev_stats_id);
  131. /* TODO: Check if we should set start PN for WAPI */
  132. /* TODO: HW queue descriptors are currently allocated for max BA
  133. * window size for all QOS TIDs so that same descriptor can be used
  134. * later when ADDBA request is received. This should be changed to
  135. * allocate HW queue descriptors based on BA window size being
  136. * negotiated (0 for non BA cases), and reallocate when BA window
  137. * size changes and also send WMI message to FW to change the REO
  138. * queue descriptor in Rx peer entry as part of dp_rx_tid_update.
  139. */
  140. if (tid == HAL_NON_QOS_TID)
  141. return;
  142. reo_queue_ext_desc = (uint32_t *)
  143. (((struct rx_reo_queue *)reo_queue_desc) + 1);
  144. qdf_mem_zero(reo_queue_ext_desc, 3 *
  145. sizeof(struct rx_reo_queue_ext));
  146. /* Initialize first reo queue extension descriptor */
  147. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  148. HAL_DESC_REO_OWNED,
  149. HAL_REO_QUEUE_EXT_DESC);
  150. /* Fixed pattern in reserved bits for debugging */
  151. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  152. UNIFORM_DESCRIPTOR_HEADER, RESERVED_0A,
  153. 0xADBEEF);
  154. /* Initialize second reo queue extension descriptor */
  155. reo_queue_ext_desc = (uint32_t *)
  156. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  157. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  158. HAL_DESC_REO_OWNED,
  159. HAL_REO_QUEUE_EXT_DESC);
  160. /* Fixed pattern in reserved bits for debugging */
  161. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  162. UNIFORM_DESCRIPTOR_HEADER, RESERVED_0A,
  163. 0xBDBEEF);
  164. /* Initialize third reo queue extension descriptor */
  165. reo_queue_ext_desc = (uint32_t *)
  166. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  167. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  168. HAL_DESC_REO_OWNED,
  169. HAL_REO_QUEUE_EXT_DESC);
  170. /* Fixed pattern in reserved bits for debugging */
  171. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  172. UNIFORM_DESCRIPTOR_HEADER, RESERVED_0A,
  173. 0xCDBEEF);
  174. }
  175. qdf_export_symbol(hal_reo_qdesc_setup_be);
  176. static void
  177. hal_reo_cmd_set_descr_addr_be(uint32_t *reo_desc,
  178. enum hal_reo_cmd_type type,
  179. uint32_t paddr_lo,
  180. uint8_t paddr_hi)
  181. {
  182. switch (type) {
  183. case CMD_GET_QUEUE_STATS:
  184. HAL_DESC_64_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS,
  185. RX_REO_QUEUE_DESC_ADDR_31_0, paddr_lo);
  186. HAL_DESC_64_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS,
  187. RX_REO_QUEUE_DESC_ADDR_39_32, paddr_hi);
  188. break;
  189. case CMD_FLUSH_QUEUE:
  190. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_QUEUE,
  191. FLUSH_DESC_ADDR_31_0, paddr_lo);
  192. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_QUEUE,
  193. FLUSH_DESC_ADDR_39_32, paddr_hi);
  194. break;
  195. case CMD_FLUSH_CACHE:
  196. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_CACHE,
  197. FLUSH_ADDR_31_0, paddr_lo);
  198. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_CACHE,
  199. FLUSH_ADDR_39_32, paddr_hi);
  200. break;
  201. case CMD_UPDATE_RX_REO_QUEUE:
  202. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  203. RX_REO_QUEUE_DESC_ADDR_31_0, paddr_lo);
  204. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  205. RX_REO_QUEUE_DESC_ADDR_39_32, paddr_hi);
  206. break;
  207. default:
  208. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  209. "%s: Invalid REO command type", __func__);
  210. break;
  211. }
  212. }
  213. static int
  214. hal_reo_cmd_queue_stats_be(hal_ring_handle_t hal_ring_hdl,
  215. hal_soc_handle_t hal_soc_hdl,
  216. struct hal_reo_cmd_params *cmd)
  217. {
  218. uint32_t *reo_desc, val;
  219. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  220. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  221. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  222. if (!reo_desc) {
  223. hal_srng_access_end_reap(hal_soc, hal_ring_hdl);
  224. hal_warn_rl("Out of cmd ring entries");
  225. return -EBUSY;
  226. }
  227. HAL_SET_TLV_HDR(reo_desc, WIFIREO_GET_QUEUE_STATS_E,
  228. sizeof(struct reo_get_queue_stats));
  229. /*
  230. * Offsets of descriptor fields defined in HW headers start from
  231. * the field after TLV header
  232. */
  233. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  234. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  235. sizeof(struct reo_get_queue_stats) -
  236. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  237. HAL_DESC_64_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER,
  238. REO_STATUS_REQUIRED, cmd->std.need_status);
  239. hal_reo_cmd_set_descr_addr_be(reo_desc, CMD_GET_QUEUE_STATS,
  240. cmd->std.addr_lo,
  241. cmd->std.addr_hi);
  242. HAL_DESC_64_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS, CLEAR_STATS,
  243. cmd->u.stats_params.clear);
  244. hal_srng_access_end_v1(hal_soc_hdl, hal_ring_hdl,
  245. HIF_RTPM_ID_HAL_REO_CMD);
  246. val = reo_desc[CMD_HEADER_DW_OFFSET];
  247. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER, REO_CMD_NUMBER,
  248. val);
  249. }
  250. static int
  251. hal_reo_cmd_flush_queue_be(hal_ring_handle_t hal_ring_hdl,
  252. hal_soc_handle_t hal_soc_hdl,
  253. struct hal_reo_cmd_params *cmd)
  254. {
  255. uint32_t *reo_desc, val;
  256. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  257. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  258. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  259. if (!reo_desc) {
  260. hal_srng_access_end_reap(hal_soc, hal_ring_hdl);
  261. hal_warn_rl("Out of cmd ring entries");
  262. return -EBUSY;
  263. }
  264. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_QUEUE_E,
  265. sizeof(struct reo_flush_queue));
  266. /*
  267. * Offsets of descriptor fields defined in HW headers start from
  268. * the field after TLV header
  269. */
  270. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  271. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  272. sizeof(struct reo_flush_queue) -
  273. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  274. HAL_DESC_64_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER,
  275. REO_STATUS_REQUIRED, cmd->std.need_status);
  276. hal_reo_cmd_set_descr_addr_be(reo_desc, CMD_FLUSH_QUEUE,
  277. cmd->std.addr_lo, cmd->std.addr_hi);
  278. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_QUEUE,
  279. BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH,
  280. cmd->u.fl_queue_params.block_use_after_flush);
  281. if (cmd->u.fl_queue_params.block_use_after_flush) {
  282. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_QUEUE,
  283. BLOCK_RESOURCE_INDEX,
  284. cmd->u.fl_queue_params.index);
  285. }
  286. hal_srng_access_end_v1(hal_soc_hdl, hal_ring_hdl,
  287. HIF_RTPM_ID_HAL_REO_CMD);
  288. val = reo_desc[CMD_HEADER_DW_OFFSET];
  289. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER, REO_CMD_NUMBER,
  290. val);
  291. }
  292. static int
  293. hal_reo_cmd_flush_cache_be(hal_ring_handle_t hal_ring_hdl,
  294. hal_soc_handle_t hal_soc_hdl,
  295. struct hal_reo_cmd_params *cmd)
  296. {
  297. uint32_t *reo_desc, val;
  298. struct hal_reo_cmd_flush_cache_params *cp;
  299. uint8_t index = 0;
  300. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  301. cp = &cmd->u.fl_cache_params;
  302. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  303. /* We need a cache block resource for this operation, and REO HW has
  304. * only 4 such blocking resources. These resources are managed using
  305. * reo_res_bitmap, and we return failure if none is available.
  306. */
  307. if (cp->block_use_after_flush) {
  308. index = hal_find_zero_bit(hal_soc->reo_res_bitmap);
  309. if (index > 3) {
  310. hal_srng_access_end_reap(hal_soc, hal_ring_hdl);
  311. hal_warn_rl("No blocking resource available!");
  312. return -EBUSY;
  313. }
  314. hal_soc->index = index;
  315. }
  316. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  317. if (!reo_desc) {
  318. hal_srng_access_end_reap(hal_soc, hal_ring_hdl);
  319. hal_srng_dump(hal_ring_handle_to_hal_srng(hal_ring_hdl));
  320. return -EBUSY;
  321. }
  322. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_CACHE_E,
  323. sizeof(struct reo_flush_cache));
  324. /*
  325. * Offsets of descriptor fields defined in HW headers start from
  326. * the field after TLV header
  327. */
  328. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  329. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  330. sizeof(struct reo_flush_cache) -
  331. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  332. HAL_DESC_64_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER,
  333. REO_STATUS_REQUIRED, cmd->std.need_status);
  334. hal_reo_cmd_set_descr_addr_be(reo_desc, CMD_FLUSH_CACHE,
  335. cmd->std.addr_lo, cmd->std.addr_hi);
  336. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_CACHE,
  337. FORWARD_ALL_MPDUS_IN_QUEUE,
  338. cp->fwd_mpdus_in_queue);
  339. /* set it to 0 for now */
  340. cp->rel_block_index = 0;
  341. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_CACHE,
  342. RELEASE_CACHE_BLOCK_INDEX, cp->rel_block_index);
  343. if (cp->block_use_after_flush) {
  344. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_CACHE,
  345. CACHE_BLOCK_RESOURCE_INDEX, index);
  346. }
  347. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_CACHE,
  348. FLUSH_WITHOUT_INVALIDATE, cp->flush_no_inval);
  349. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_CACHE,
  350. FLUSH_QUEUE_1K_DESC, cp->flush_q_1k_desc);
  351. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_CACHE,
  352. BLOCK_CACHE_USAGE_AFTER_FLUSH,
  353. cp->block_use_after_flush);
  354. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_CACHE, FLUSH_ENTIRE_CACHE,
  355. cp->flush_entire_cache);
  356. hal_srng_access_end_v1(hal_soc_hdl, hal_ring_hdl,
  357. HIF_RTPM_ID_HAL_REO_CMD);
  358. val = reo_desc[CMD_HEADER_DW_OFFSET];
  359. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER, REO_CMD_NUMBER,
  360. val);
  361. }
  362. static int
  363. hal_reo_cmd_unblock_cache_be(hal_ring_handle_t hal_ring_hdl,
  364. hal_soc_handle_t hal_soc_hdl,
  365. struct hal_reo_cmd_params *cmd)
  366. {
  367. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  368. uint32_t *reo_desc, val;
  369. uint8_t index = 0;
  370. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  371. if (cmd->u.unblk_cache_params.type == UNBLOCK_RES_INDEX) {
  372. index = hal_find_one_bit(hal_soc->reo_res_bitmap);
  373. if (index > 3) {
  374. hal_srng_access_end(hal_soc, hal_ring_hdl);
  375. qdf_print("No blocking resource to unblock!");
  376. return -EBUSY;
  377. }
  378. }
  379. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  380. if (!reo_desc) {
  381. hal_srng_access_end_reap(hal_soc, hal_ring_hdl);
  382. hal_warn_rl("Out of cmd ring entries");
  383. return -EBUSY;
  384. }
  385. HAL_SET_TLV_HDR(reo_desc, WIFIREO_UNBLOCK_CACHE_E,
  386. sizeof(struct reo_unblock_cache));
  387. /*
  388. * Offsets of descriptor fields defined in HW headers start from
  389. * the field after TLV header
  390. */
  391. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  392. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  393. sizeof(struct reo_unblock_cache) -
  394. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  395. HAL_DESC_64_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER,
  396. REO_STATUS_REQUIRED, cmd->std.need_status);
  397. HAL_DESC_64_SET_FIELD(reo_desc, REO_UNBLOCK_CACHE,
  398. UNBLOCK_TYPE, cmd->u.unblk_cache_params.type);
  399. if (cmd->u.unblk_cache_params.type == UNBLOCK_RES_INDEX) {
  400. HAL_DESC_64_SET_FIELD(reo_desc, REO_UNBLOCK_CACHE,
  401. CACHE_BLOCK_RESOURCE_INDEX,
  402. cmd->u.unblk_cache_params.index);
  403. }
  404. hal_srng_access_end(hal_soc, hal_ring_hdl);
  405. val = reo_desc[CMD_HEADER_DW_OFFSET];
  406. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER, REO_CMD_NUMBER,
  407. val);
  408. }
  409. static int
  410. hal_reo_cmd_flush_timeout_list_be(hal_ring_handle_t hal_ring_hdl,
  411. hal_soc_handle_t hal_soc_hdl,
  412. struct hal_reo_cmd_params *cmd)
  413. {
  414. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  415. uint32_t *reo_desc, val;
  416. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  417. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  418. if (!reo_desc) {
  419. hal_srng_access_end_reap(hal_soc, hal_ring_hdl);
  420. hal_warn_rl("Out of cmd ring entries");
  421. return -EBUSY;
  422. }
  423. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_TIMEOUT_LIST_E,
  424. sizeof(struct reo_flush_timeout_list));
  425. /*
  426. * Offsets of descriptor fields defined in HW headers start from
  427. * the field after TLV header
  428. */
  429. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  430. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  431. sizeof(struct reo_flush_timeout_list) -
  432. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  433. HAL_DESC_64_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER,
  434. REO_STATUS_REQUIRED, cmd->std.need_status);
  435. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST, AC_TIMOUT_LIST,
  436. cmd->u.fl_tim_list_params.ac_list);
  437. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST,
  438. MINIMUM_RELEASE_DESC_COUNT,
  439. cmd->u.fl_tim_list_params.min_rel_desc);
  440. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST,
  441. MINIMUM_FORWARD_BUF_COUNT,
  442. cmd->u.fl_tim_list_params.min_fwd_buf);
  443. hal_srng_access_end(hal_soc, hal_ring_hdl);
  444. val = reo_desc[CMD_HEADER_DW_OFFSET];
  445. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER, REO_CMD_NUMBER,
  446. val);
  447. }
  448. static int
  449. hal_reo_cmd_update_rx_queue_be(hal_ring_handle_t hal_ring_hdl,
  450. hal_soc_handle_t hal_soc_hdl,
  451. struct hal_reo_cmd_params *cmd)
  452. {
  453. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  454. uint32_t *reo_desc, val;
  455. struct hal_reo_cmd_update_queue_params *p;
  456. p = &cmd->u.upd_queue_params;
  457. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  458. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  459. if (!reo_desc) {
  460. hal_srng_access_end_reap(hal_soc, hal_ring_hdl);
  461. hal_warn_rl("Out of cmd ring entries");
  462. return -EBUSY;
  463. }
  464. HAL_SET_TLV_HDR(reo_desc, WIFIREO_UPDATE_RX_REO_QUEUE_E,
  465. sizeof(struct reo_update_rx_reo_queue));
  466. /*
  467. * Offsets of descriptor fields defined in HW headers start from
  468. * the field after TLV header
  469. */
  470. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  471. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  472. sizeof(struct reo_update_rx_reo_queue) -
  473. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  474. HAL_DESC_64_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER,
  475. REO_STATUS_REQUIRED, cmd->std.need_status);
  476. hal_reo_cmd_set_descr_addr_be(reo_desc, CMD_UPDATE_RX_REO_QUEUE,
  477. cmd->std.addr_lo, cmd->std.addr_hi);
  478. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  479. UPDATE_RECEIVE_QUEUE_NUMBER,
  480. p->update_rx_queue_num);
  481. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE, UPDATE_VLD,
  482. p->update_vld);
  483. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  484. UPDATE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  485. p->update_assoc_link_desc);
  486. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  487. UPDATE_DISABLE_DUPLICATE_DETECTION,
  488. p->update_disable_dup_detect);
  489. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  490. UPDATE_DISABLE_DUPLICATE_DETECTION,
  491. p->update_disable_dup_detect);
  492. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  493. UPDATE_SOFT_REORDER_ENABLE,
  494. p->update_soft_reorder_enab);
  495. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  496. UPDATE_AC, p->update_ac);
  497. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  498. UPDATE_BAR, p->update_bar);
  499. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  500. UPDATE_BAR, p->update_bar);
  501. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  502. UPDATE_RTY, p->update_rty);
  503. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  504. UPDATE_CHK_2K_MODE, p->update_chk_2k_mode);
  505. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  506. UPDATE_OOR_MODE, p->update_oor_mode);
  507. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  508. UPDATE_BA_WINDOW_SIZE, p->update_ba_window_size);
  509. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  510. UPDATE_PN_CHECK_NEEDED,
  511. p->update_pn_check_needed);
  512. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  513. UPDATE_PN_SHALL_BE_EVEN, p->update_pn_even);
  514. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  515. UPDATE_PN_SHALL_BE_UNEVEN, p->update_pn_uneven);
  516. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  517. UPDATE_PN_HANDLING_ENABLE,
  518. p->update_pn_hand_enab);
  519. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  520. UPDATE_PN_SIZE, p->update_pn_size);
  521. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  522. UPDATE_IGNORE_AMPDU_FLAG, p->update_ignore_ampdu);
  523. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  524. UPDATE_SVLD, p->update_svld);
  525. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  526. UPDATE_SSN, p->update_ssn);
  527. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  528. UPDATE_SEQ_2K_ERROR_DETECTED_FLAG,
  529. p->update_seq_2k_err_detect);
  530. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  531. UPDATE_PN_VALID, p->update_pn_valid);
  532. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  533. UPDATE_PN, p->update_pn);
  534. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  535. RECEIVE_QUEUE_NUMBER, p->rx_queue_num);
  536. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  537. VLD, p->vld);
  538. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  539. ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  540. p->assoc_link_desc);
  541. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  542. DISABLE_DUPLICATE_DETECTION,
  543. p->disable_dup_detect);
  544. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  545. SOFT_REORDER_ENABLE, p->soft_reorder_enab);
  546. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE, AC, p->ac);
  547. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  548. BAR, p->bar);
  549. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  550. CHK_2K_MODE, p->chk_2k_mode);
  551. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  552. RTY, p->rty);
  553. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  554. OOR_MODE, p->oor_mode);
  555. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  556. PN_CHECK_NEEDED, p->pn_check_needed);
  557. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  558. PN_SHALL_BE_EVEN, p->pn_even);
  559. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  560. PN_SHALL_BE_UNEVEN, p->pn_uneven);
  561. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  562. PN_HANDLING_ENABLE, p->pn_hand_enab);
  563. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  564. IGNORE_AMPDU_FLAG, p->ignore_ampdu);
  565. if (p->ba_window_size < 1)
  566. p->ba_window_size = 1;
  567. /*
  568. * WAR to get 2k exception in Non BA case.
  569. * Setting window size to 2 to get 2k jump exception
  570. * when we receive aggregates in Non BA case
  571. */
  572. if (p->ba_window_size == 1)
  573. p->ba_window_size++;
  574. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  575. BA_WINDOW_SIZE, p->ba_window_size - 1);
  576. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  577. PN_SIZE, p->pn_size);
  578. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  579. SVLD, p->svld);
  580. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  581. SSN, p->ssn);
  582. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  583. SEQ_2K_ERROR_DETECTED_FLAG, p->seq_2k_err_detect);
  584. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  585. PN_ERROR_DETECTED_FLAG, p->pn_err_detect);
  586. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  587. PN_31_0, p->pn_31_0);
  588. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  589. PN_63_32, p->pn_63_32);
  590. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  591. PN_95_64, p->pn_95_64);
  592. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  593. PN_127_96, p->pn_127_96);
  594. hal_srng_access_end_v1(hal_soc_hdl, hal_ring_hdl,
  595. HIF_RTPM_ID_HAL_REO_CMD);
  596. val = reo_desc[CMD_HEADER_DW_OFFSET];
  597. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER, REO_CMD_NUMBER,
  598. val);
  599. }
  600. int hal_reo_send_cmd_be(hal_soc_handle_t hal_soc_hdl,
  601. hal_ring_handle_t hal_ring_hdl,
  602. enum hal_reo_cmd_type cmd,
  603. void *params)
  604. {
  605. struct hal_reo_cmd_params *cmd_params =
  606. (struct hal_reo_cmd_params *)params;
  607. int num = 0;
  608. switch (cmd) {
  609. case CMD_GET_QUEUE_STATS:
  610. num = hal_reo_cmd_queue_stats_be(hal_ring_hdl,
  611. hal_soc_hdl, cmd_params);
  612. break;
  613. case CMD_FLUSH_QUEUE:
  614. num = hal_reo_cmd_flush_queue_be(hal_ring_hdl,
  615. hal_soc_hdl, cmd_params);
  616. break;
  617. case CMD_FLUSH_CACHE:
  618. num = hal_reo_cmd_flush_cache_be(hal_ring_hdl,
  619. hal_soc_hdl, cmd_params);
  620. break;
  621. case CMD_UNBLOCK_CACHE:
  622. num = hal_reo_cmd_unblock_cache_be(hal_ring_hdl,
  623. hal_soc_hdl, cmd_params);
  624. break;
  625. case CMD_FLUSH_TIMEOUT_LIST:
  626. num = hal_reo_cmd_flush_timeout_list_be(hal_ring_hdl,
  627. hal_soc_hdl,
  628. cmd_params);
  629. break;
  630. case CMD_UPDATE_RX_REO_QUEUE:
  631. num = hal_reo_cmd_update_rx_queue_be(hal_ring_hdl,
  632. hal_soc_hdl, cmd_params);
  633. break;
  634. default:
  635. hal_err("Invalid REO command type: %d", cmd);
  636. return -EINVAL;
  637. };
  638. return num;
  639. }
  640. void
  641. hal_reo_queue_stats_status_be(hal_ring_desc_t ring_desc,
  642. void *st_handle,
  643. hal_soc_handle_t hal_soc_hdl)
  644. {
  645. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  646. struct hal_reo_queue_status *st =
  647. (struct hal_reo_queue_status *)st_handle;
  648. uint64_t *reo_desc = (uint64_t *)ring_desc;
  649. uint64_t val;
  650. /*
  651. * Offsets of descriptor fields defined in HW headers start
  652. * from the field after TLV header
  653. */
  654. reo_desc += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  655. /* header */
  656. hal_reo_status_get_header(ring_desc, HAL_REO_QUEUE_STATS_STATUS_TLV,
  657. &(st->header), hal_soc);
  658. /* SSN */
  659. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS, SSN)];
  660. st->ssn = HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS, SSN, val);
  661. /* current index */
  662. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  663. CURRENT_INDEX)];
  664. st->curr_idx =
  665. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  666. CURRENT_INDEX, val);
  667. /* PN bits */
  668. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  669. PN_31_0)];
  670. st->pn_31_0 =
  671. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  672. PN_31_0, val);
  673. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  674. PN_63_32)];
  675. st->pn_63_32 =
  676. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  677. PN_63_32, val);
  678. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  679. PN_95_64)];
  680. st->pn_95_64 =
  681. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  682. PN_95_64, val);
  683. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  684. PN_127_96)];
  685. st->pn_127_96 =
  686. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  687. PN_127_96, val);
  688. /* timestamps */
  689. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  690. LAST_RX_ENQUEUE_TIMESTAMP)];
  691. st->last_rx_enq_tstamp =
  692. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  693. LAST_RX_ENQUEUE_TIMESTAMP, val);
  694. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  695. LAST_RX_DEQUEUE_TIMESTAMP)];
  696. st->last_rx_deq_tstamp =
  697. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  698. LAST_RX_DEQUEUE_TIMESTAMP, val);
  699. /* rx bitmap */
  700. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  701. RX_BITMAP_31_0)];
  702. st->rx_bitmap_31_0 =
  703. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  704. RX_BITMAP_31_0, val);
  705. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  706. RX_BITMAP_63_32)];
  707. st->rx_bitmap_63_32 =
  708. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  709. RX_BITMAP_63_32, val);
  710. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  711. RX_BITMAP_95_64)];
  712. st->rx_bitmap_95_64 =
  713. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  714. RX_BITMAP_95_64, val);
  715. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  716. RX_BITMAP_127_96)];
  717. st->rx_bitmap_127_96 =
  718. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  719. RX_BITMAP_127_96, val);
  720. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  721. RX_BITMAP_159_128)];
  722. st->rx_bitmap_159_128 =
  723. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  724. RX_BITMAP_159_128, val);
  725. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  726. RX_BITMAP_191_160)];
  727. st->rx_bitmap_191_160 =
  728. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  729. RX_BITMAP_191_160, val);
  730. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  731. RX_BITMAP_223_192)];
  732. st->rx_bitmap_223_192 =
  733. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  734. RX_BITMAP_223_192, val);
  735. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  736. RX_BITMAP_255_224)];
  737. st->rx_bitmap_255_224 =
  738. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  739. RX_BITMAP_255_224, val);
  740. /* various counts */
  741. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  742. CURRENT_MPDU_COUNT)];
  743. st->curr_mpdu_cnt =
  744. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  745. CURRENT_MPDU_COUNT, val);
  746. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  747. CURRENT_MSDU_COUNT)];
  748. st->curr_msdu_cnt =
  749. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  750. CURRENT_MSDU_COUNT, val);
  751. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  752. TIMEOUT_COUNT)];
  753. st->fwd_timeout_cnt =
  754. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  755. TIMEOUT_COUNT, val);
  756. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  757. FORWARD_DUE_TO_BAR_COUNT)];
  758. st->fwd_bar_cnt =
  759. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  760. FORWARD_DUE_TO_BAR_COUNT, val);
  761. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  762. DUPLICATE_COUNT)];
  763. st->dup_cnt =
  764. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  765. DUPLICATE_COUNT, val);
  766. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  767. FRAMES_IN_ORDER_COUNT)];
  768. st->frms_in_order_cnt =
  769. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  770. FRAMES_IN_ORDER_COUNT, val);
  771. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  772. BAR_RECEIVED_COUNT)];
  773. st->bar_rcvd_cnt =
  774. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  775. BAR_RECEIVED_COUNT, val);
  776. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  777. MPDU_FRAMES_PROCESSED_COUNT)];
  778. st->mpdu_frms_cnt =
  779. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  780. MPDU_FRAMES_PROCESSED_COUNT, val);
  781. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  782. MSDU_FRAMES_PROCESSED_COUNT)];
  783. st->msdu_frms_cnt =
  784. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  785. MSDU_FRAMES_PROCESSED_COUNT, val);
  786. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  787. TOTAL_PROCESSED_BYTE_COUNT)];
  788. st->total_cnt =
  789. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  790. TOTAL_PROCESSED_BYTE_COUNT, val);
  791. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  792. LATE_RECEIVE_MPDU_COUNT)];
  793. st->late_recv_mpdu_cnt =
  794. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  795. LATE_RECEIVE_MPDU_COUNT, val);
  796. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  797. WINDOW_JUMP_2K)];
  798. st->win_jump_2k =
  799. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  800. WINDOW_JUMP_2K, val);
  801. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  802. HOLE_COUNT)];
  803. st->hole_cnt =
  804. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  805. HOLE_COUNT, val);
  806. }
  807. void
  808. hal_reo_flush_queue_status_be(hal_ring_desc_t ring_desc,
  809. void *st_handle,
  810. hal_soc_handle_t hal_soc_hdl)
  811. {
  812. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  813. struct hal_reo_flush_queue_status *st =
  814. (struct hal_reo_flush_queue_status *)st_handle;
  815. uint64_t *reo_desc = (uint64_t *)ring_desc;
  816. uint64_t val;
  817. /*
  818. * Offsets of descriptor fields defined in HW headers start
  819. * from the field after TLV header
  820. */
  821. reo_desc += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  822. /* header */
  823. hal_reo_status_get_header(ring_desc, HAL_REO_FLUSH_QUEUE_STATUS_TLV,
  824. &(st->header), hal_soc);
  825. /* error bit */
  826. val = reo_desc[HAL_OFFSET(REO_FLUSH_QUEUE_STATUS,
  827. ERROR_DETECTED)];
  828. st->error = HAL_GET_FIELD(REO_FLUSH_QUEUE_STATUS, ERROR_DETECTED,
  829. val);
  830. }
  831. void
  832. hal_reo_flush_cache_status_be(hal_ring_desc_t ring_desc,
  833. void *st_handle,
  834. hal_soc_handle_t hal_soc_hdl)
  835. {
  836. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  837. struct hal_reo_flush_cache_status *st =
  838. (struct hal_reo_flush_cache_status *)st_handle;
  839. uint64_t *reo_desc = (uint64_t *)ring_desc;
  840. uint64_t val;
  841. /*
  842. * Offsets of descriptor fields defined in HW headers start
  843. * from the field after TLV header
  844. */
  845. reo_desc += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  846. /* header */
  847. hal_reo_status_get_header(ring_desc, HAL_REO_FLUSH_CACHE_STATUS_TLV,
  848. &(st->header), hal_soc);
  849. /* error bit */
  850. val = reo_desc[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  851. ERROR_DETECTED)];
  852. st->error = HAL_GET_FIELD(REO_FLUSH_QUEUE_STATUS, ERROR_DETECTED,
  853. val);
  854. /* block error */
  855. val = reo_desc[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  856. BLOCK_ERROR_DETAILS)];
  857. st->block_error = HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS,
  858. BLOCK_ERROR_DETAILS,
  859. val);
  860. if (!st->block_error)
  861. qdf_set_bit(hal_soc->index,
  862. (unsigned long *)&hal_soc->reo_res_bitmap);
  863. /* cache flush status */
  864. val = reo_desc[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  865. CACHE_CONTROLLER_FLUSH_STATUS_HIT)];
  866. st->cache_flush_status = HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS,
  867. CACHE_CONTROLLER_FLUSH_STATUS_HIT,
  868. val);
  869. /* cache flush descriptor type */
  870. val = reo_desc[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  871. CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE)];
  872. st->cache_flush_status_desc_type =
  873. HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS,
  874. CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE,
  875. val);
  876. /* cache flush count */
  877. val = reo_desc[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  878. CACHE_CONTROLLER_FLUSH_COUNT)];
  879. st->cache_flush_cnt =
  880. HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS,
  881. CACHE_CONTROLLER_FLUSH_COUNT,
  882. val);
  883. }
  884. void
  885. hal_reo_unblock_cache_status_be(hal_ring_desc_t ring_desc,
  886. hal_soc_handle_t hal_soc_hdl,
  887. void *st_handle)
  888. {
  889. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  890. struct hal_reo_unblk_cache_status *st =
  891. (struct hal_reo_unblk_cache_status *)st_handle;
  892. uint64_t *reo_desc = (uint64_t *)ring_desc;
  893. uint64_t val;
  894. /*
  895. * Offsets of descriptor fields defined in HW headers start
  896. * from the field after TLV header
  897. */
  898. reo_desc += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  899. /* header */
  900. hal_reo_status_get_header(ring_desc, HAL_REO_UNBLK_CACHE_STATUS_TLV,
  901. &st->header, hal_soc);
  902. /* error bit */
  903. val = reo_desc[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  904. ERROR_DETECTED)];
  905. st->error = HAL_GET_FIELD(REO_UNBLOCK_CACHE_STATUS,
  906. ERROR_DETECTED,
  907. val);
  908. /* unblock type */
  909. val = reo_desc[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  910. UNBLOCK_TYPE)];
  911. st->unblock_type = HAL_GET_FIELD(REO_UNBLOCK_CACHE_STATUS,
  912. UNBLOCK_TYPE,
  913. val);
  914. if (!st->error && (st->unblock_type == UNBLOCK_RES_INDEX))
  915. qdf_clear_bit(hal_soc->index,
  916. (unsigned long *)&hal_soc->reo_res_bitmap);
  917. }
  918. void hal_reo_flush_timeout_list_status_be(hal_ring_desc_t ring_desc,
  919. void *st_handle,
  920. hal_soc_handle_t hal_soc_hdl)
  921. {
  922. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  923. struct hal_reo_flush_timeout_list_status *st =
  924. (struct hal_reo_flush_timeout_list_status *)st_handle;
  925. uint64_t *reo_desc = (uint64_t *)ring_desc;
  926. uint64_t val;
  927. /*
  928. * Offsets of descriptor fields defined in HW headers start
  929. * from the field after TLV header
  930. */
  931. reo_desc += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  932. /* header */
  933. hal_reo_status_get_header(ring_desc, HAL_REO_TIMOUT_LIST_STATUS_TLV,
  934. &(st->header), hal_soc);
  935. /* error bit */
  936. val = reo_desc[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  937. ERROR_DETECTED)];
  938. st->error = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS,
  939. ERROR_DETECTED,
  940. val);
  941. /* list empty */
  942. val = reo_desc[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  943. TIMOUT_LIST_EMPTY)];
  944. st->list_empty = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS,
  945. TIMOUT_LIST_EMPTY,
  946. val);
  947. /* release descriptor count */
  948. val = reo_desc[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  949. RELEASE_DESC_COUNT)];
  950. st->rel_desc_cnt = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS,
  951. RELEASE_DESC_COUNT,
  952. val);
  953. /* forward buf count */
  954. val = reo_desc[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  955. FORWARD_BUF_COUNT)];
  956. st->fwd_buf_cnt = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS,
  957. FORWARD_BUF_COUNT,
  958. val);
  959. }
  960. void hal_reo_desc_thres_reached_status_be(hal_ring_desc_t ring_desc,
  961. void *st_handle,
  962. hal_soc_handle_t hal_soc_hdl)
  963. {
  964. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  965. struct hal_reo_desc_thres_reached_status *st =
  966. (struct hal_reo_desc_thres_reached_status *)st_handle;
  967. uint64_t *reo_desc = (uint64_t *)ring_desc;
  968. uint64_t val;
  969. /*
  970. * Offsets of descriptor fields defined in HW headers start
  971. * from the field after TLV header
  972. */
  973. reo_desc += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  974. /* header */
  975. hal_reo_status_get_header(ring_desc,
  976. HAL_REO_DESC_THRES_STATUS_TLV,
  977. &(st->header), hal_soc);
  978. /* threshold index */
  979. val = reo_desc[HAL_OFFSET_QW(
  980. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  981. THRESHOLD_INDEX)];
  982. st->thres_index = HAL_GET_FIELD(
  983. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  984. THRESHOLD_INDEX,
  985. val);
  986. /* link desc counters */
  987. val = reo_desc[HAL_OFFSET_QW(
  988. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  989. LINK_DESCRIPTOR_COUNTER0)];
  990. st->link_desc_counter0 = HAL_GET_FIELD(
  991. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  992. LINK_DESCRIPTOR_COUNTER0,
  993. val);
  994. val = reo_desc[HAL_OFFSET_QW(
  995. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  996. LINK_DESCRIPTOR_COUNTER1)];
  997. st->link_desc_counter1 = HAL_GET_FIELD(
  998. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  999. LINK_DESCRIPTOR_COUNTER1,
  1000. val);
  1001. val = reo_desc[HAL_OFFSET_QW(
  1002. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1003. LINK_DESCRIPTOR_COUNTER2)];
  1004. st->link_desc_counter2 = HAL_GET_FIELD(
  1005. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1006. LINK_DESCRIPTOR_COUNTER2,
  1007. val);
  1008. val = reo_desc[HAL_OFFSET_QW(
  1009. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1010. LINK_DESCRIPTOR_COUNTER_SUM)];
  1011. st->link_desc_counter_sum = HAL_GET_FIELD(
  1012. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1013. LINK_DESCRIPTOR_COUNTER_SUM,
  1014. val);
  1015. }
  1016. void
  1017. hal_reo_rx_update_queue_status_be(hal_ring_desc_t ring_desc,
  1018. void *st_handle,
  1019. hal_soc_handle_t hal_soc_hdl)
  1020. {
  1021. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1022. struct hal_reo_update_rx_queue_status *st =
  1023. (struct hal_reo_update_rx_queue_status *)st_handle;
  1024. uint64_t *reo_desc = (uint64_t *)ring_desc;
  1025. /*
  1026. * Offsets of descriptor fields defined in HW headers start
  1027. * from the field after TLV header
  1028. */
  1029. reo_desc += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  1030. /* header */
  1031. hal_reo_status_get_header(ring_desc,
  1032. HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV,
  1033. &(st->header), hal_soc);
  1034. }
  1035. uint8_t hal_get_tlv_hdr_size_be(void)
  1036. {
  1037. return sizeof(struct tlv_32_hdr);
  1038. }