hal_generic_api.h 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_GENERIC_API_H_
  19. #define _HAL_GENERIC_API_H_
  20. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  21. ((struct rx_msdu_desc_info *) \
  22. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  23. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  24. /**
  25. * hal_rx_msdu_desc_info_get_ptr_generic() - Get msdu desc info ptr
  26. * @msdu_details_ptr - Pointer to msdu_details_ptr
  27. * Return - Pointer to rx_msdu_desc_info structure.
  28. *
  29. */
  30. static void *hal_rx_msdu_desc_info_get_ptr_generic(void *msdu_details_ptr)
  31. {
  32. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  33. }
  34. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  35. ((struct rx_msdu_details *) \
  36. _OFFSET_TO_BYTE_PTR((link_desc),\
  37. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  38. /**
  39. * hal_rx_link_desc_msdu0_ptr_generic - Get pointer to rx_msdu details
  40. * @link_desc - Pointer to link desc
  41. * Return - Pointer to rx_msdu_details structure
  42. *
  43. */
  44. static void *hal_rx_link_desc_msdu0_ptr_generic(void *link_desc)
  45. {
  46. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  47. }
  48. /**
  49. * hal_tx_comp_get_status() - TQM Release reason
  50. * @hal_desc: completion ring Tx status
  51. *
  52. * This function will parse the WBM completion descriptor and populate in
  53. * HAL structure
  54. *
  55. * Return: none
  56. */
  57. #if defined(WCSS_VERSION) && \
  58. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  59. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  60. static inline void hal_tx_comp_get_status_generic(void *desc,
  61. void *ts1, void *hal)
  62. {
  63. uint8_t rate_stats_valid = 0;
  64. uint32_t rate_stats = 0;
  65. struct hal_tx_completion_status *ts =
  66. (struct hal_tx_completion_status *)ts1;
  67. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  68. TQM_STATUS_NUMBER);
  69. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  70. ACK_FRAME_RSSI);
  71. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  72. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  73. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  74. MSDU_PART_OF_AMSDU);
  75. ts->peer_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, SW_PEER_ID);
  76. ts->tid = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_7, TID);
  77. ts->transmit_cnt = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  78. TRANSMIT_COUNT);
  79. rate_stats = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_5,
  80. TX_RATE_STATS);
  81. rate_stats_valid = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  82. TX_RATE_STATS_INFO_VALID, rate_stats);
  83. ts->valid = rate_stats_valid;
  84. if (rate_stats_valid) {
  85. ts->bw = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_BW,
  86. rate_stats);
  87. ts->pkt_type = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  88. TRANSMIT_PKT_TYPE, rate_stats);
  89. ts->stbc = HAL_TX_MS(TX_RATE_STATS_INFO_0,
  90. TRANSMIT_STBC, rate_stats);
  91. ts->ldpc = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_LDPC,
  92. rate_stats);
  93. ts->sgi = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_SGI,
  94. rate_stats);
  95. ts->mcs = HAL_TX_MS(TX_RATE_STATS_INFO_0, TRANSMIT_MCS,
  96. rate_stats);
  97. ts->ofdma = HAL_TX_MS(TX_RATE_STATS_INFO_0, OFDMA_TRANSMISSION,
  98. rate_stats);
  99. ts->tones_in_ru = HAL_TX_MS(TX_RATE_STATS_INFO_0, TONES_IN_RU,
  100. rate_stats);
  101. }
  102. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  103. ts->status = hal_tx_comp_get_release_reason(desc, hal);
  104. ts->tsf = HAL_TX_DESC_GET(desc, UNIFIED_WBM_RELEASE_RING_6,
  105. TX_RATE_STATS_INFO_TX_RATE_STATS);
  106. }
  107. #else
  108. static inline void hal_tx_comp_get_status_generic(void *desc,
  109. struct hal_tx_completion_status *ts, void *hal)
  110. {
  111. ts->ppdu_id = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_3,
  112. TQM_STATUS_NUMBER);
  113. ts->ack_frame_rssi = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  114. ACK_FRAME_RSSI);
  115. ts->first_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, FIRST_MSDU);
  116. ts->last_msdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4, LAST_MSDU);
  117. ts->msdu_part_of_amsdu = HAL_TX_DESC_GET(desc, WBM_RELEASE_RING_4,
  118. MSDU_PART_OF_AMSDU);
  119. ts->release_src = hal_tx_comp_get_buffer_source(desc);
  120. ts->status = hal_tx_comp_get_release_reason(desc, hal);
  121. }
  122. #endif
  123. /**
  124. * hal_tx_desc_set_buf_addr - Fill Buffer Address information in Tx Descriptor
  125. * @desc: Handle to Tx Descriptor
  126. * @paddr: Physical Address
  127. * @pool_id: Return Buffer Manager ID
  128. * @desc_id: Descriptor ID
  129. * @type: 0 - Address points to a MSDU buffer
  130. * 1 - Address points to MSDU extension descriptor
  131. *
  132. * Return: void
  133. */
  134. static inline void hal_tx_desc_set_buf_addr_generic(void *desc,
  135. dma_addr_t paddr, uint8_t pool_id,
  136. uint32_t desc_id, uint8_t type)
  137. {
  138. /* Set buffer_addr_info.buffer_addr_31_0 */
  139. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_0, BUFFER_ADDR_INFO_BUF_ADDR_INFO) =
  140. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0, paddr);
  141. /* Set buffer_addr_info.buffer_addr_39_32 */
  142. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  143. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  144. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
  145. (((uint64_t) paddr) >> 32));
  146. /* Set buffer_addr_info.return_buffer_manager = pool id */
  147. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  148. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  149. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1,
  150. RETURN_BUFFER_MANAGER, (pool_id + HAL_WBM_SW0_BM_ID));
  151. /* Set buffer_addr_info.sw_buffer_cookie = desc_id */
  152. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_1,
  153. BUFFER_ADDR_INFO_BUF_ADDR_INFO) |=
  154. HAL_TX_SM(UNIFIED_BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE, desc_id);
  155. /* Set Buffer or Ext Descriptor Type */
  156. HAL_SET_FLD(desc, UNIFIED_TCL_DATA_CMD_2,
  157. BUF_OR_EXT_DESC_TYPE) |=
  158. HAL_TX_SM(UNIFIED_TCL_DATA_CMD_2, BUF_OR_EXT_DESC_TYPE, type);
  159. }
  160. #if defined(CONFIG_MCL) && defined(QCA_WIFI_QCA6290_11AX)
  161. /**
  162. * hal_rx_handle_other_tlvs() - handle special TLVs like MU_UL
  163. * tlv_tag: Taf of the TLVs
  164. * rx_tlv: the pointer to the TLVs
  165. * @ppdu_info: pointer to ppdu_info
  166. *
  167. * Return: true if the tlv is handled, false if not
  168. */
  169. static inline bool
  170. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  171. struct hal_rx_ppdu_info *ppdu_info)
  172. {
  173. uint32_t value;
  174. switch (tlv_tag) {
  175. case WIFIPHYRX_HE_SIG_A_MU_UL_E:
  176. {
  177. uint8_t *he_sig_a_mu_ul_info =
  178. (uint8_t *)rx_tlv +
  179. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_UL_0,
  180. HE_SIG_A_MU_UL_INFO_PHYRX_HE_SIG_A_MU_UL_INFO_DETAILS);
  181. ppdu_info->rx_status.he_flags = 1;
  182. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  183. FORMAT_INDICATION);
  184. if (value == 0) {
  185. ppdu_info->rx_status.he_data1 =
  186. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  187. } else {
  188. ppdu_info->rx_status.he_data1 =
  189. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  190. }
  191. /* data1 */
  192. ppdu_info->rx_status.he_data1 |=
  193. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  194. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  195. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN;
  196. /* data2 */
  197. ppdu_info->rx_status.he_data2 |=
  198. QDF_MON_STATUS_TXOP_KNOWN;
  199. /*data3*/
  200. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  201. HE_SIG_A_MU_UL_INFO_0, BSS_COLOR_ID);
  202. ppdu_info->rx_status.he_data3 = value;
  203. /* 1 for UL and 0 for DL */
  204. value = 1;
  205. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  206. ppdu_info->rx_status.he_data3 |= value;
  207. /*data4*/
  208. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_0,
  209. SPATIAL_REUSE);
  210. ppdu_info->rx_status.he_data4 = value;
  211. /*data5*/
  212. value = HAL_RX_GET(he_sig_a_mu_ul_info,
  213. HE_SIG_A_MU_UL_INFO_0, TRANSMIT_BW);
  214. ppdu_info->rx_status.he_data5 = value;
  215. ppdu_info->rx_status.bw = value;
  216. /*data6*/
  217. value = HAL_RX_GET(he_sig_a_mu_ul_info, HE_SIG_A_MU_UL_INFO_1,
  218. TXOP_DURATION);
  219. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  220. ppdu_info->rx_status.he_data6 |= value;
  221. return true;
  222. }
  223. default:
  224. return false;
  225. }
  226. }
  227. #else
  228. static inline bool
  229. hal_rx_handle_other_tlvs(uint32_t tlv_tag, void *rx_tlv,
  230. struct hal_rx_ppdu_info *ppdu_info)
  231. {
  232. return false;
  233. }
  234. #endif /* CONFIG_MCL && QCA_WIFI_QCA6290_11AX */
  235. /**
  236. * hal_rx_status_get_tlv_info() - process receive info TLV
  237. * @rx_tlv_hdr: pointer to TLV header
  238. * @ppdu_info: pointer to ppdu_info
  239. *
  240. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  241. */
  242. static inline uint32_t
  243. hal_rx_status_get_tlv_info_generic(void *rx_tlv_hdr, void *ppduinfo,
  244. void *halsoc)
  245. {
  246. struct hal_soc *hal = (struct hal_soc *)halsoc;
  247. uint32_t tlv_tag, user_id, tlv_len, value;
  248. uint8_t group_id = 0;
  249. uint8_t he_dcm = 0;
  250. uint8_t he_stbc = 0;
  251. uint16_t he_gi = 0;
  252. uint16_t he_ltf = 0;
  253. void *rx_tlv;
  254. bool unhandled = false;
  255. struct hal_rx_ppdu_info *ppdu_info =
  256. (struct hal_rx_ppdu_info *)ppduinfo;
  257. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  258. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv_hdr);
  259. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  260. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  261. switch (tlv_tag) {
  262. case WIFIRX_PPDU_START_E:
  263. ppdu_info->com_info.ppdu_id =
  264. HAL_RX_GET(rx_tlv, RX_PPDU_START_0,
  265. PHY_PPDU_ID);
  266. /* channel number is set in PHY meta data */
  267. ppdu_info->rx_status.chan_num =
  268. HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  269. SW_PHY_META_DATA);
  270. ppdu_info->com_info.ppdu_timestamp =
  271. HAL_RX_GET(rx_tlv, RX_PPDU_START_2,
  272. PPDU_START_TIMESTAMP);
  273. ppdu_info->rx_status.ppdu_timestamp =
  274. ppdu_info->com_info.ppdu_timestamp;
  275. ppdu_info->rx_state = HAL_RX_MON_PPDU_START;
  276. break;
  277. case WIFIRX_PPDU_START_USER_INFO_E:
  278. break;
  279. case WIFIRX_PPDU_END_E:
  280. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  281. "[%s][%d] ppdu_end_e len=%d",
  282. __func__, __LINE__, tlv_len);
  283. /* This is followed by sub-TLVs of PPDU_END */
  284. ppdu_info->rx_state = HAL_RX_MON_PPDU_END;
  285. break;
  286. case WIFIRXPCU_PPDU_END_INFO_E:
  287. ppdu_info->rx_status.tsft =
  288. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_1,
  289. WB_TIMESTAMP_UPPER_32);
  290. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  291. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_0,
  292. WB_TIMESTAMP_LOWER_32);
  293. ppdu_info->rx_status.duration =
  294. HAL_RX_GET(rx_tlv, UNIFIED_RXPCU_PPDU_END_INFO_8,
  295. RX_PPDU_DURATION);
  296. break;
  297. case WIFIRX_PPDU_END_USER_STATS_E:
  298. {
  299. unsigned long tid = 0;
  300. uint16_t seq = 0;
  301. ppdu_info->rx_status.ast_index =
  302. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  303. AST_INDEX);
  304. tid = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_12,
  305. RECEIVED_QOS_DATA_TID_BITMAP);
  306. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid, sizeof(tid)*8);
  307. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  308. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  309. ppdu_info->rx_status.tcp_msdu_count =
  310. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  311. TCP_MSDU_COUNT) +
  312. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  313. TCP_ACK_MSDU_COUNT);
  314. ppdu_info->rx_status.udp_msdu_count =
  315. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  316. UDP_MSDU_COUNT);
  317. ppdu_info->rx_status.other_msdu_count =
  318. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  319. OTHER_MSDU_COUNT);
  320. ppdu_info->rx_status.frame_control_info_valid =
  321. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  322. FRAME_CONTROL_INFO_VALID);
  323. if (ppdu_info->rx_status.frame_control_info_valid)
  324. ppdu_info->rx_status.frame_control =
  325. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  326. FRAME_CONTROL_FIELD);
  327. ppdu_info->rx_status.data_sequence_control_info_valid =
  328. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  329. DATA_SEQUENCE_CONTROL_INFO_VALID);
  330. seq = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_5,
  331. FIRST_DATA_SEQ_CTRL);
  332. if (ppdu_info->rx_status.data_sequence_control_info_valid)
  333. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  334. ppdu_info->rx_status.preamble_type =
  335. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  336. HT_CONTROL_FIELD_PKT_TYPE);
  337. switch (ppdu_info->rx_status.preamble_type) {
  338. case HAL_RX_PKT_TYPE_11N:
  339. ppdu_info->rx_status.ht_flags = 1;
  340. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  341. break;
  342. case HAL_RX_PKT_TYPE_11AC:
  343. ppdu_info->rx_status.vht_flags = 1;
  344. break;
  345. case HAL_RX_PKT_TYPE_11AX:
  346. ppdu_info->rx_status.he_flags = 1;
  347. break;
  348. default:
  349. break;
  350. }
  351. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  352. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  353. MPDU_CNT_FCS_OK);
  354. ppdu_info->com_info.mpdu_cnt_fcs_err =
  355. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_2,
  356. MPDU_CNT_FCS_ERR);
  357. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  358. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  359. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  360. else
  361. ppdu_info->rx_status.rs_flags &=
  362. (~IEEE80211_AMPDU_FLAG);
  363. break;
  364. }
  365. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  366. break;
  367. case WIFIRX_PPDU_END_STATUS_DONE_E:
  368. return HAL_TLV_STATUS_PPDU_DONE;
  369. case WIFIDUMMY_E:
  370. return HAL_TLV_STATUS_BUF_DONE;
  371. case WIFIPHYRX_HT_SIG_E:
  372. {
  373. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  374. HAL_RX_OFFSET(UNIFIED_PHYRX_HT_SIG_0,
  375. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  376. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1,
  377. FEC_CODING);
  378. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  379. 1 : 0;
  380. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  381. HT_SIG_INFO_0, MCS);
  382. ppdu_info->rx_status.ht_mcs = ppdu_info->rx_status.mcs;
  383. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  384. HT_SIG_INFO_0, CBW);
  385. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  386. HT_SIG_INFO_1, SHORT_GI);
  387. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  388. ppdu_info->rx_status.nss = ((ppdu_info->rx_status.mcs) >>
  389. HT_SIG_SU_NSS_SHIFT) + 1;
  390. ppdu_info->rx_status.mcs &= ((1 << HT_SIG_SU_NSS_SHIFT) - 1);
  391. break;
  392. }
  393. case WIFIPHYRX_L_SIG_B_E:
  394. {
  395. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  396. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_B_0,
  397. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  398. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO_0, RATE);
  399. ppdu_info->rx_status.l_sig_b_info = *((uint32_t *)l_sig_b_info);
  400. switch (value) {
  401. case 1:
  402. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  403. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  404. break;
  405. case 2:
  406. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  407. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  408. break;
  409. case 3:
  410. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  411. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  412. break;
  413. case 4:
  414. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  415. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  416. break;
  417. case 5:
  418. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  419. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  420. break;
  421. case 6:
  422. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  423. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  424. break;
  425. case 7:
  426. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  427. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  428. break;
  429. default:
  430. break;
  431. }
  432. ppdu_info->rx_status.cck_flag = 1;
  433. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  434. break;
  435. }
  436. case WIFIPHYRX_L_SIG_A_E:
  437. {
  438. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  439. HAL_RX_OFFSET(UNIFIED_PHYRX_L_SIG_A_0,
  440. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  441. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, RATE);
  442. ppdu_info->rx_status.l_sig_a_info = *((uint32_t *)l_sig_a_info);
  443. switch (value) {
  444. case 8:
  445. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  446. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS0;
  447. break;
  448. case 9:
  449. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  450. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS1;
  451. break;
  452. case 10:
  453. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  454. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS2;
  455. break;
  456. case 11:
  457. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  458. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS3;
  459. break;
  460. case 12:
  461. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  462. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS4;
  463. break;
  464. case 13:
  465. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  466. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS5;
  467. break;
  468. case 14:
  469. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  470. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS6;
  471. break;
  472. case 15:
  473. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  474. ppdu_info->rx_status.mcs = HAL_LEGACY_MCS7;
  475. break;
  476. default:
  477. break;
  478. }
  479. ppdu_info->rx_status.ofdm_flag = 1;
  480. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  481. break;
  482. }
  483. case WIFIPHYRX_VHT_SIG_A_E:
  484. {
  485. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  486. HAL_RX_OFFSET(UNIFIED_PHYRX_VHT_SIG_A_0,
  487. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  488. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1,
  489. SU_MU_CODING);
  490. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  491. 1 : 0;
  492. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_0, GROUP_ID);
  493. ppdu_info->rx_status.vht_flag_values5 = group_id;
  494. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  495. VHT_SIG_A_INFO_1, MCS);
  496. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  497. VHT_SIG_A_INFO_1, GI_SETTING);
  498. switch (hal->target_type) {
  499. case TARGET_TYPE_QCA8074:
  500. case TARGET_TYPE_QCA8074V2:
  501. case TARGET_TYPE_QCA6018:
  502. ppdu_info->rx_status.is_stbc =
  503. HAL_RX_GET(vht_sig_a_info,
  504. VHT_SIG_A_INFO_0, STBC);
  505. value = HAL_RX_GET(vht_sig_a_info,
  506. VHT_SIG_A_INFO_0, N_STS);
  507. if (ppdu_info->rx_status.is_stbc && (value > 0))
  508. value = ((value + 1) >> 1) - 1;
  509. ppdu_info->rx_status.nss =
  510. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  511. break;
  512. case TARGET_TYPE_QCA6290:
  513. #if !defined(QCA_WIFI_QCA6290_11AX)
  514. ppdu_info->rx_status.is_stbc =
  515. HAL_RX_GET(vht_sig_a_info,
  516. VHT_SIG_A_INFO_0, STBC);
  517. value = HAL_RX_GET(vht_sig_a_info,
  518. VHT_SIG_A_INFO_0, N_STS);
  519. if (ppdu_info->rx_status.is_stbc && (value > 0))
  520. value = ((value + 1) >> 1) - 1;
  521. ppdu_info->rx_status.nss =
  522. ((value & VHT_SIG_SU_NSS_MASK) + 1);
  523. #else
  524. ppdu_info->rx_status.nss = 0;
  525. #endif
  526. break;
  527. #ifdef QCA_WIFI_QCA6390
  528. case TARGET_TYPE_QCA6390:
  529. ppdu_info->rx_status.nss = 0;
  530. break;
  531. #endif
  532. default:
  533. break;
  534. }
  535. ppdu_info->rx_status.vht_flag_values3[0] =
  536. (((ppdu_info->rx_status.mcs) << 4)
  537. | ppdu_info->rx_status.nss);
  538. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  539. VHT_SIG_A_INFO_0, BANDWIDTH);
  540. ppdu_info->rx_status.vht_flag_values2 =
  541. ppdu_info->rx_status.bw;
  542. ppdu_info->rx_status.vht_flag_values4 =
  543. HAL_RX_GET(vht_sig_a_info,
  544. VHT_SIG_A_INFO_1, SU_MU_CODING);
  545. ppdu_info->rx_status.beamformed = HAL_RX_GET(vht_sig_a_info,
  546. VHT_SIG_A_INFO_1, BEAMFORMED);
  547. if (group_id == 0 || group_id == 63)
  548. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  549. else
  550. ppdu_info->rx_status.reception_type =
  551. HAL_RX_TYPE_MU_MIMO;
  552. break;
  553. }
  554. case WIFIPHYRX_HE_SIG_A_SU_E:
  555. {
  556. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  557. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_SU_0,
  558. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  559. ppdu_info->rx_status.he_flags = 1;
  560. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  561. FORMAT_INDICATION);
  562. if (value == 0) {
  563. ppdu_info->rx_status.he_data1 =
  564. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  565. } else {
  566. ppdu_info->rx_status.he_data1 =
  567. QDF_MON_STATUS_HE_SU_FORMAT_TYPE;
  568. }
  569. /* data1 */
  570. ppdu_info->rx_status.he_data1 |=
  571. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  572. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  573. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  574. QDF_MON_STATUS_HE_MCS_KNOWN |
  575. QDF_MON_STATUS_HE_DCM_KNOWN |
  576. QDF_MON_STATUS_HE_CODING_KNOWN |
  577. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  578. QDF_MON_STATUS_HE_STBC_KNOWN |
  579. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  580. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  581. /* data2 */
  582. ppdu_info->rx_status.he_data2 =
  583. QDF_MON_STATUS_HE_GI_KNOWN;
  584. ppdu_info->rx_status.he_data2 |=
  585. QDF_MON_STATUS_TXBF_KNOWN |
  586. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  587. QDF_MON_STATUS_TXOP_KNOWN |
  588. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  589. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  590. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  591. /* data3 */
  592. value = HAL_RX_GET(he_sig_a_su_info,
  593. HE_SIG_A_SU_INFO_0, BSS_COLOR_ID);
  594. ppdu_info->rx_status.he_data3 = value;
  595. value = HAL_RX_GET(he_sig_a_su_info,
  596. HE_SIG_A_SU_INFO_0, BEAM_CHANGE);
  597. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  598. ppdu_info->rx_status.he_data3 |= value;
  599. value = HAL_RX_GET(he_sig_a_su_info,
  600. HE_SIG_A_SU_INFO_0, DL_UL_FLAG);
  601. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  602. ppdu_info->rx_status.he_data3 |= value;
  603. value = HAL_RX_GET(he_sig_a_su_info,
  604. HE_SIG_A_SU_INFO_0, TRANSMIT_MCS);
  605. ppdu_info->rx_status.mcs = value;
  606. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  607. ppdu_info->rx_status.he_data3 |= value;
  608. value = HAL_RX_GET(he_sig_a_su_info,
  609. HE_SIG_A_SU_INFO_0, DCM);
  610. he_dcm = value;
  611. value = value << QDF_MON_STATUS_DCM_SHIFT;
  612. ppdu_info->rx_status.he_data3 |= value;
  613. value = HAL_RX_GET(he_sig_a_su_info,
  614. HE_SIG_A_SU_INFO_1, CODING);
  615. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  616. 1 : 0;
  617. value = value << QDF_MON_STATUS_CODING_SHIFT;
  618. ppdu_info->rx_status.he_data3 |= value;
  619. value = HAL_RX_GET(he_sig_a_su_info,
  620. HE_SIG_A_SU_INFO_1,
  621. LDPC_EXTRA_SYMBOL);
  622. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  623. ppdu_info->rx_status.he_data3 |= value;
  624. value = HAL_RX_GET(he_sig_a_su_info,
  625. HE_SIG_A_SU_INFO_1, STBC);
  626. he_stbc = value;
  627. value = value << QDF_MON_STATUS_STBC_SHIFT;
  628. ppdu_info->rx_status.he_data3 |= value;
  629. /* data4 */
  630. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  631. SPATIAL_REUSE);
  632. ppdu_info->rx_status.he_data4 = value;
  633. /* data5 */
  634. value = HAL_RX_GET(he_sig_a_su_info,
  635. HE_SIG_A_SU_INFO_0, TRANSMIT_BW);
  636. ppdu_info->rx_status.he_data5 = value;
  637. ppdu_info->rx_status.bw = value;
  638. value = HAL_RX_GET(he_sig_a_su_info,
  639. HE_SIG_A_SU_INFO_0, CP_LTF_SIZE);
  640. switch (value) {
  641. case 0:
  642. he_gi = HE_GI_0_8;
  643. he_ltf = HE_LTF_1_X;
  644. break;
  645. case 1:
  646. he_gi = HE_GI_0_8;
  647. he_ltf = HE_LTF_2_X;
  648. break;
  649. case 2:
  650. he_gi = HE_GI_1_6;
  651. he_ltf = HE_LTF_2_X;
  652. break;
  653. case 3:
  654. if (he_dcm && he_stbc) {
  655. he_gi = HE_GI_0_8;
  656. he_ltf = HE_LTF_4_X;
  657. } else {
  658. he_gi = HE_GI_3_2;
  659. he_ltf = HE_LTF_4_X;
  660. }
  661. break;
  662. }
  663. ppdu_info->rx_status.sgi = he_gi;
  664. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  665. ppdu_info->rx_status.he_data5 |= value;
  666. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  667. ppdu_info->rx_status.he_data5 |= value;
  668. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  669. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  670. ppdu_info->rx_status.he_data5 |= value;
  671. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  672. PACKET_EXTENSION_A_FACTOR);
  673. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  674. ppdu_info->rx_status.he_data5 |= value;
  675. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1, TXBF);
  676. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  677. ppdu_info->rx_status.he_data5 |= value;
  678. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  679. PACKET_EXTENSION_PE_DISAMBIGUITY);
  680. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  681. ppdu_info->rx_status.he_data5 |= value;
  682. /* data6 */
  683. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  684. value++;
  685. ppdu_info->rx_status.nss = value;
  686. ppdu_info->rx_status.he_data6 = value;
  687. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  688. DOPPLER_INDICATION);
  689. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  690. ppdu_info->rx_status.he_data6 |= value;
  691. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  692. TXOP_DURATION);
  693. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  694. ppdu_info->rx_status.he_data6 |= value;
  695. ppdu_info->rx_status.beamformed = HAL_RX_GET(he_sig_a_su_info,
  696. HE_SIG_A_SU_INFO_1, TXBF);
  697. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_SU;
  698. break;
  699. }
  700. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  701. {
  702. uint8_t *he_sig_a_mu_dl_info = (uint8_t *)rx_tlv +
  703. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_A_MU_DL_0,
  704. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS);
  705. ppdu_info->rx_status.he_mu_flags = 1;
  706. /* HE Flags */
  707. /*data1*/
  708. ppdu_info->rx_status.he_data1 =
  709. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  710. ppdu_info->rx_status.he_data1 |=
  711. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  712. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  713. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  714. QDF_MON_STATUS_HE_STBC_KNOWN |
  715. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  716. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  717. /* data2 */
  718. ppdu_info->rx_status.he_data2 =
  719. QDF_MON_STATUS_HE_GI_KNOWN;
  720. ppdu_info->rx_status.he_data2 |=
  721. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  722. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  723. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  724. QDF_MON_STATUS_TXOP_KNOWN |
  725. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  726. /*data3*/
  727. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  728. HE_SIG_A_MU_DL_INFO_0, BSS_COLOR_ID);
  729. ppdu_info->rx_status.he_data3 = value;
  730. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  731. HE_SIG_A_MU_DL_INFO_0, DL_UL_FLAG);
  732. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  733. ppdu_info->rx_status.he_data3 |= value;
  734. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  735. HE_SIG_A_MU_DL_INFO_1,
  736. LDPC_EXTRA_SYMBOL);
  737. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  738. ppdu_info->rx_status.he_data3 |= value;
  739. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  740. HE_SIG_A_MU_DL_INFO_1, STBC);
  741. he_stbc = value;
  742. value = value << QDF_MON_STATUS_STBC_SHIFT;
  743. ppdu_info->rx_status.he_data3 |= value;
  744. /*data4*/
  745. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  746. SPATIAL_REUSE);
  747. ppdu_info->rx_status.he_data4 = value;
  748. /*data5*/
  749. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  750. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  751. ppdu_info->rx_status.he_data5 = value;
  752. ppdu_info->rx_status.bw = value;
  753. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  754. HE_SIG_A_MU_DL_INFO_0, CP_LTF_SIZE);
  755. switch (value) {
  756. case 0:
  757. he_gi = HE_GI_0_8;
  758. he_ltf = HE_LTF_4_X;
  759. break;
  760. case 1:
  761. he_gi = HE_GI_0_8;
  762. he_ltf = HE_LTF_2_X;
  763. break;
  764. case 2:
  765. he_gi = HE_GI_1_6;
  766. he_ltf = HE_LTF_2_X;
  767. break;
  768. case 3:
  769. he_gi = HE_GI_3_2;
  770. he_ltf = HE_LTF_4_X;
  771. break;
  772. }
  773. ppdu_info->rx_status.sgi = he_gi;
  774. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  775. ppdu_info->rx_status.he_data5 |= value;
  776. value = he_ltf << QDF_MON_STATUS_HE_LTF_SIZE_SHIFT;
  777. ppdu_info->rx_status.he_data5 |= value;
  778. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  779. HE_SIG_A_MU_DL_INFO_1, NUM_LTF_SYMBOLS);
  780. value = (value << QDF_MON_STATUS_HE_LTF_SYM_SHIFT);
  781. ppdu_info->rx_status.he_data5 |= value;
  782. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  783. PACKET_EXTENSION_A_FACTOR);
  784. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  785. ppdu_info->rx_status.he_data5 |= value;
  786. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  787. PACKET_EXTENSION_PE_DISAMBIGUITY);
  788. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  789. ppdu_info->rx_status.he_data5 |= value;
  790. /*data6*/
  791. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_0,
  792. DOPPLER_INDICATION);
  793. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  794. ppdu_info->rx_status.he_data6 |= value;
  795. value = HAL_RX_GET(he_sig_a_mu_dl_info, HE_SIG_A_MU_DL_INFO_1,
  796. TXOP_DURATION);
  797. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  798. ppdu_info->rx_status.he_data6 |= value;
  799. /* HE-MU Flags */
  800. /* HE-MU-flags1 */
  801. ppdu_info->rx_status.he_flags1 =
  802. QDF_MON_STATUS_SIG_B_MCS_KNOWN |
  803. QDF_MON_STATUS_SIG_B_DCM_KNOWN |
  804. QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_1_KNOWN |
  805. QDF_MON_STATUS_SIG_B_SYM_NUM_KNOWN |
  806. QDF_MON_STATUS_RU_0_KNOWN;
  807. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  808. HE_SIG_A_MU_DL_INFO_0, MCS_OF_SIG_B);
  809. ppdu_info->rx_status.he_flags1 |= value;
  810. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  811. HE_SIG_A_MU_DL_INFO_0, DCM_OF_SIG_B);
  812. value = value << QDF_MON_STATUS_DCM_FLAG_1_SHIFT;
  813. ppdu_info->rx_status.he_flags1 |= value;
  814. /* HE-MU-flags2 */
  815. ppdu_info->rx_status.he_flags2 =
  816. QDF_MON_STATUS_BW_KNOWN;
  817. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  818. HE_SIG_A_MU_DL_INFO_0, TRANSMIT_BW);
  819. ppdu_info->rx_status.he_flags2 |= value;
  820. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  821. HE_SIG_A_MU_DL_INFO_0, COMP_MODE_SIG_B);
  822. value = value << QDF_MON_STATUS_SIG_B_COMPRESSION_FLAG_2_SHIFT;
  823. ppdu_info->rx_status.he_flags2 |= value;
  824. value = HAL_RX_GET(he_sig_a_mu_dl_info,
  825. HE_SIG_A_MU_DL_INFO_0, NUM_SIG_B_SYMBOLS);
  826. value = value - 1;
  827. value = value << QDF_MON_STATUS_NUM_SIG_B_SYMBOLS_SHIFT;
  828. ppdu_info->rx_status.he_flags2 |= value;
  829. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  830. break;
  831. }
  832. case WIFIPHYRX_HE_SIG_B1_MU_E:
  833. {
  834. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  835. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B1_MU_0,
  836. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS);
  837. ppdu_info->rx_status.he_sig_b_common_known |=
  838. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  839. /* TODO: Check on the availability of other fields in
  840. * sig_b_common
  841. */
  842. value = HAL_RX_GET(he_sig_b1_mu_info,
  843. HE_SIG_B1_MU_INFO_0, RU_ALLOCATION);
  844. ppdu_info->rx_status.he_RU[0] = value;
  845. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_MIMO;
  846. break;
  847. }
  848. case WIFIPHYRX_HE_SIG_B2_MU_E:
  849. {
  850. uint8_t *he_sig_b2_mu_info = (uint8_t *)rx_tlv +
  851. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_MU_0,
  852. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS);
  853. /*
  854. * Not all "HE" fields can be updated from
  855. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  856. * to populate rest of the "HE" fields for MU scenarios.
  857. */
  858. /* HE-data1 */
  859. ppdu_info->rx_status.he_data1 |=
  860. QDF_MON_STATUS_HE_MCS_KNOWN |
  861. QDF_MON_STATUS_HE_CODING_KNOWN;
  862. /* HE-data2 */
  863. /* HE-data3 */
  864. value = HAL_RX_GET(he_sig_b2_mu_info,
  865. HE_SIG_B2_MU_INFO_0, STA_MCS);
  866. ppdu_info->rx_status.mcs = value;
  867. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  868. ppdu_info->rx_status.he_data3 |= value;
  869. value = HAL_RX_GET(he_sig_b2_mu_info,
  870. HE_SIG_B2_MU_INFO_0, STA_CODING);
  871. value = value << QDF_MON_STATUS_CODING_SHIFT;
  872. ppdu_info->rx_status.he_data3 |= value;
  873. /* HE-data4 */
  874. value = HAL_RX_GET(he_sig_b2_mu_info,
  875. HE_SIG_B2_MU_INFO_0, STA_ID);
  876. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  877. ppdu_info->rx_status.he_data4 |= value;
  878. /* HE-data5 */
  879. /* HE-data6 */
  880. value = HAL_RX_GET(he_sig_b2_mu_info,
  881. HE_SIG_B2_MU_INFO_0, NSTS);
  882. /* value n indicates n+1 spatial streams */
  883. value++;
  884. ppdu_info->rx_status.nss = value;
  885. ppdu_info->rx_status.he_data6 |= value;
  886. break;
  887. }
  888. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  889. {
  890. uint8_t *he_sig_b2_ofdma_info =
  891. (uint8_t *)rx_tlv +
  892. HAL_RX_OFFSET(UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0,
  893. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS);
  894. /*
  895. * Not all "HE" fields can be updated from
  896. * WIFIPHYRX_HE_SIG_A_MU_DL_E TLV. Use WIFIPHYRX_HE_SIG_B2_MU_E
  897. * to populate rest of "HE" fields for MU OFDMA scenarios.
  898. */
  899. /* HE-data1 */
  900. ppdu_info->rx_status.he_data1 |=
  901. QDF_MON_STATUS_HE_MCS_KNOWN |
  902. QDF_MON_STATUS_HE_DCM_KNOWN |
  903. QDF_MON_STATUS_HE_CODING_KNOWN;
  904. /* HE-data2 */
  905. ppdu_info->rx_status.he_data2 |=
  906. QDF_MON_STATUS_TXBF_KNOWN;
  907. /* HE-data3 */
  908. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  909. HE_SIG_B2_OFDMA_INFO_0, STA_MCS);
  910. ppdu_info->rx_status.mcs = value;
  911. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  912. ppdu_info->rx_status.he_data3 |= value;
  913. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  914. HE_SIG_B2_OFDMA_INFO_0, STA_DCM);
  915. he_dcm = value;
  916. value = value << QDF_MON_STATUS_DCM_SHIFT;
  917. ppdu_info->rx_status.he_data3 |= value;
  918. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  919. HE_SIG_B2_OFDMA_INFO_0, STA_CODING);
  920. value = value << QDF_MON_STATUS_CODING_SHIFT;
  921. ppdu_info->rx_status.he_data3 |= value;
  922. /* HE-data4 */
  923. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  924. HE_SIG_B2_OFDMA_INFO_0, STA_ID);
  925. value = value << QDF_MON_STATUS_STA_ID_SHIFT;
  926. ppdu_info->rx_status.he_data4 |= value;
  927. /* HE-data5 */
  928. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  929. HE_SIG_B2_OFDMA_INFO_0, TXBF);
  930. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  931. ppdu_info->rx_status.he_data5 |= value;
  932. /* HE-data6 */
  933. value = HAL_RX_GET(he_sig_b2_ofdma_info,
  934. HE_SIG_B2_OFDMA_INFO_0, NSTS);
  935. /* value n indicates n+1 spatial streams */
  936. value++;
  937. ppdu_info->rx_status.nss = value;
  938. ppdu_info->rx_status.he_data6 |= value;
  939. ppdu_info->rx_status.reception_type = HAL_RX_TYPE_MU_OFDMA;
  940. break;
  941. }
  942. case WIFIPHYRX_RSSI_LEGACY_E:
  943. {
  944. uint8_t reception_type;
  945. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  946. HAL_RX_OFFSET(UNIFIED_PHYRX_RSSI_LEGACY_3,
  947. RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS);
  948. ppdu_info->rx_status.rssi_comb = HAL_RX_GET(rx_tlv,
  949. PHYRX_RSSI_LEGACY_35, RSSI_COMB);
  950. ppdu_info->rx_status.bw = hal->ops->hal_rx_get_tlv(rx_tlv);
  951. ppdu_info->rx_status.he_re = 0;
  952. reception_type = HAL_RX_GET(rx_tlv,
  953. PHYRX_RSSI_LEGACY_0,
  954. RECEPTION_TYPE);
  955. switch (reception_type) {
  956. case QDF_RECEPTION_TYPE_ULOFMDA:
  957. ppdu_info->rx_status.ulofdma_flag = 1;
  958. ppdu_info->rx_status.he_data1 =
  959. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  960. break;
  961. case QDF_RECEPTION_TYPE_ULMIMO:
  962. ppdu_info->rx_status.he_data1 =
  963. QDF_MON_STATUS_HE_MU_FORMAT_TYPE;
  964. break;
  965. default:
  966. break;
  967. }
  968. value = HAL_RX_GET(rssi_info_tlv,
  969. RECEIVE_RSSI_INFO_0, RSSI_PRI20_CHAIN0);
  970. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  971. "RSSI_PRI20_CHAIN0: %d\n", value);
  972. value = HAL_RX_GET(rssi_info_tlv,
  973. RECEIVE_RSSI_INFO_0, RSSI_EXT20_CHAIN0);
  974. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  975. "RSSI_EXT20_CHAIN0: %d\n", value);
  976. value = HAL_RX_GET(rssi_info_tlv,
  977. RECEIVE_RSSI_INFO_0, RSSI_EXT40_LOW20_CHAIN0);
  978. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  979. "RSSI_EXT40_LOW20_CHAIN0: %d\n", value);
  980. value = HAL_RX_GET(rssi_info_tlv,
  981. RECEIVE_RSSI_INFO_0, RSSI_EXT40_HIGH20_CHAIN0);
  982. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  983. "RSSI_EXT40_HIGH20_CHAIN0: %d\n", value);
  984. value = HAL_RX_GET(rssi_info_tlv,
  985. RECEIVE_RSSI_INFO_1, RSSI_EXT80_LOW20_CHAIN0);
  986. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  987. "RSSI_EXT80_LOW20_CHAIN0: %d\n", value);
  988. value = HAL_RX_GET(rssi_info_tlv,
  989. RECEIVE_RSSI_INFO_1, RSSI_EXT80_LOW_HIGH20_CHAIN0);
  990. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  991. "RSSI_EXT80_LOW_HIGH20_CHAIN0: %d\n", value);
  992. value = HAL_RX_GET(rssi_info_tlv,
  993. RECEIVE_RSSI_INFO_1, RSSI_EXT80_HIGH_LOW20_CHAIN0);
  994. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  995. "RSSI_EXT80_HIGH_LOW20_CHAIN0: %d\n", value);
  996. value = HAL_RX_GET(rssi_info_tlv,
  997. RECEIVE_RSSI_INFO_1,
  998. RSSI_EXT80_HIGH20_CHAIN0);
  999. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1000. "RSSI_EXT80_HIGH20_CHAIN0: %d\n", value);
  1001. break;
  1002. }
  1003. case WIFIPHYRX_OTHER_RECEIVE_INFO_E:
  1004. hal_rx_proc_phyrx_other_receive_info_tlv(hal, rx_tlv_hdr,
  1005. ppdu_info);
  1006. break;
  1007. case WIFIRX_HEADER_E:
  1008. ppdu_info->msdu_info.first_msdu_payload = rx_tlv;
  1009. ppdu_info->msdu_info.payload_len = tlv_len;
  1010. break;
  1011. case WIFIRX_MPDU_START_E:
  1012. {
  1013. uint8_t *rx_mpdu_start =
  1014. (uint8_t *)rx_tlv + HAL_RX_OFFSET(UNIFIED_RX_MPDU_START_0,
  1015. RX_MPDU_INFO_RX_MPDU_INFO_DETAILS);
  1016. uint32_t ppdu_id = HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0,
  1017. PHY_PPDU_ID);
  1018. uint8_t filter_category = 0;
  1019. ppdu_info->nac_info.fc_valid =
  1020. HAL_RX_GET(rx_mpdu_start,
  1021. RX_MPDU_INFO_2,
  1022. MPDU_FRAME_CONTROL_VALID);
  1023. ppdu_info->nac_info.to_ds_flag =
  1024. HAL_RX_GET(rx_mpdu_start,
  1025. RX_MPDU_INFO_2,
  1026. TO_DS);
  1027. ppdu_info->nac_info.mac_addr2_valid =
  1028. HAL_RX_GET(rx_mpdu_start,
  1029. RX_MPDU_INFO_2,
  1030. MAC_ADDR_AD2_VALID);
  1031. *(uint16_t *)&ppdu_info->nac_info.mac_addr2[0] =
  1032. HAL_RX_GET(rx_mpdu_start,
  1033. RX_MPDU_INFO_16,
  1034. MAC_ADDR_AD2_15_0);
  1035. *(uint32_t *)&ppdu_info->nac_info.mac_addr2[2] =
  1036. HAL_RX_GET(rx_mpdu_start,
  1037. RX_MPDU_INFO_17,
  1038. MAC_ADDR_AD2_47_16);
  1039. if (ppdu_info->rx_status.prev_ppdu_id != ppdu_id) {
  1040. ppdu_info->rx_status.prev_ppdu_id = ppdu_id;
  1041. ppdu_info->rx_status.ppdu_len =
  1042. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1043. MPDU_LENGTH);
  1044. } else {
  1045. ppdu_info->rx_status.ppdu_len +=
  1046. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_13,
  1047. MPDU_LENGTH);
  1048. }
  1049. filter_category = HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0,
  1050. RXPCU_MPDU_FILTER_IN_CATEGORY);
  1051. if (filter_category == 1)
  1052. ppdu_info->rx_status.monitor_direct_used = 1;
  1053. break;
  1054. }
  1055. case 0:
  1056. return HAL_TLV_STATUS_PPDU_DONE;
  1057. default:
  1058. if (hal_rx_handle_other_tlvs(tlv_tag, rx_tlv, ppdu_info))
  1059. unhandled = false;
  1060. else
  1061. unhandled = true;
  1062. break;
  1063. }
  1064. if (!unhandled)
  1065. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1066. "%s TLV type: %d, TLV len:%d %s",
  1067. __func__, tlv_tag, tlv_len,
  1068. unhandled == true ? "unhandled" : "");
  1069. qdf_trace_hex_dump(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1070. rx_tlv, tlv_len);
  1071. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  1072. }
  1073. /**
  1074. * hal_reo_status_get_header_generic - Process reo desc info
  1075. * @d - Pointer to reo descriptior
  1076. * @b - tlv type info
  1077. * @h1 - Pointer to hal_reo_status_header where info to be stored
  1078. *
  1079. * Return - none.
  1080. *
  1081. */
  1082. static void hal_reo_status_get_header_generic(uint32_t *d, int b, void *h1)
  1083. {
  1084. uint32_t val1 = 0;
  1085. struct hal_reo_status_header *h =
  1086. (struct hal_reo_status_header *)h1;
  1087. switch (b) {
  1088. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1089. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  1090. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1091. break;
  1092. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1093. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  1094. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1095. break;
  1096. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1097. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  1098. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1099. break;
  1100. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1101. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  1102. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1103. break;
  1104. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1105. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  1106. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1107. break;
  1108. case HAL_REO_DESC_THRES_STATUS_TLV:
  1109. val1 = d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  1110. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1111. break;
  1112. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1113. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  1114. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  1115. break;
  1116. default:
  1117. pr_err("ERROR: Unknown tlv\n");
  1118. break;
  1119. }
  1120. h->cmd_num =
  1121. HAL_GET_FIELD(
  1122. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  1123. val1);
  1124. h->exec_time =
  1125. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1126. CMD_EXECUTION_TIME, val1);
  1127. h->status =
  1128. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  1129. REO_CMD_EXECUTION_STATUS, val1);
  1130. switch (b) {
  1131. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1132. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  1133. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1134. break;
  1135. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1136. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  1137. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1138. break;
  1139. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1140. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  1141. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1142. break;
  1143. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1144. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  1145. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1146. break;
  1147. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1148. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  1149. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1150. break;
  1151. case HAL_REO_DESC_THRES_STATUS_TLV:
  1152. val1 = d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  1153. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1154. break;
  1155. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1156. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  1157. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  1158. break;
  1159. default:
  1160. pr_err("ERROR: Unknown tlv\n");
  1161. break;
  1162. }
  1163. h->tstamp =
  1164. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1165. }
  1166. /**
  1167. * hal_reo_setup - Initialize HW REO block
  1168. *
  1169. * @hal_soc: Opaque HAL SOC handle
  1170. * @reo_params: parameters needed by HAL for REO config
  1171. */
  1172. static void hal_reo_setup_generic(void *hal_soc,
  1173. void *reoparams)
  1174. {
  1175. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  1176. uint32_t reg_val;
  1177. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1178. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1179. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  1180. reg_val &= ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |
  1181. HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK |
  1182. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK);
  1183. reg_val |= HAL_SM(HWIO_REO_R0_GENERAL_ENABLE,
  1184. FRAGMENT_DEST_RING, reo_params->frag_dst_ring) |
  1185. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_LIST_ENABLE, 1) |
  1186. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, AGING_FLUSH_ENABLE, 1);
  1187. HAL_REG_WRITE(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1188. SEQ_WCSS_UMAC_REO_REG_OFFSET), reg_val);
  1189. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1190. /* TODO: Setup destination ring mapping if enabled */
  1191. /* TODO: Error destination ring setting is left to default.
  1192. * Default setting is to send all errors to release ring.
  1193. */
  1194. HAL_REG_WRITE(soc,
  1195. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  1196. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1197. HAL_DEFAULT_REO_TIMEOUT_MS * 1000);
  1198. HAL_REG_WRITE(soc,
  1199. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  1200. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1201. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  1202. HAL_REG_WRITE(soc,
  1203. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  1204. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1205. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  1206. HAL_REG_WRITE(soc,
  1207. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  1208. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1209. (HAL_DEFAULT_REO_TIMEOUT_MS * 1000));
  1210. /*
  1211. * When hash based routing is enabled, routing of the rx packet
  1212. * is done based on the following value: 1 _ _ _ _ The last 4
  1213. * bits are based on hash[3:0]. This means the possible values
  1214. * are 0x10 to 0x1f. This value is used to look-up the
  1215. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1216. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1217. * registers need to be configured to set-up the 16 entries to
  1218. * map the hash values to a ring number. There are 3 bits per
  1219. * hash entry – which are mapped as follows:
  1220. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1221. * 7: NOT_USED.
  1222. */
  1223. if (reo_params->rx_hash_enabled) {
  1224. HAL_REG_WRITE(soc,
  1225. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1226. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1227. reo_params->remap1);
  1228. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1229. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x"),
  1230. HAL_REG_READ(soc,
  1231. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1232. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1233. HAL_REG_WRITE(soc,
  1234. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1235. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1236. reo_params->remap2);
  1237. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1238. FL("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x"),
  1239. HAL_REG_READ(soc,
  1240. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1241. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1242. }
  1243. /* TODO: Check if the following registers shoould be setup by host:
  1244. * AGING_CONTROL
  1245. * HIGH_MEMORY_THRESHOLD
  1246. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1247. * GLOBAL_LINK_DESC_COUNT_CTRL
  1248. */
  1249. }
  1250. /**
  1251. * hal_get_hw_hptp_generic() - Get HW head and tail pointer value for any ring
  1252. * @hal_soc: Opaque HAL SOC handle
  1253. * @hal_ring: Source ring pointer
  1254. * @headp: Head Pointer
  1255. * @tailp: Tail Pointer
  1256. * @ring: Ring type
  1257. *
  1258. * Return: Update tail pointer and head pointer in arguments.
  1259. */
  1260. static inline
  1261. void hal_get_hw_hptp_generic(struct hal_soc *soc, void *hal_ring,
  1262. uint32_t *headp, uint32_t *tailp,
  1263. uint8_t ring)
  1264. {
  1265. struct hal_srng *srng = (struct hal_srng *)hal_ring;
  1266. struct hal_hw_srng_config *ring_config;
  1267. enum hal_ring_type ring_type = (enum hal_ring_type)ring;
  1268. if (!soc || !srng) {
  1269. QDF_TRACE(QDF_MODULE_ID_HAL, QDF_TRACE_LEVEL_ERROR,
  1270. "%s: Context is Null", __func__);
  1271. return;
  1272. }
  1273. ring_config = HAL_SRNG_CONFIG(soc, ring_type);
  1274. if (!ring_config->lmac_ring) {
  1275. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1276. *headp =
  1277. (SRNG_SRC_REG_READ(srng, HP)) / srng->entry_size;
  1278. *tailp =
  1279. (SRNG_SRC_REG_READ(srng, TP)) / srng->entry_size;
  1280. } else {
  1281. *headp =
  1282. (SRNG_DST_REG_READ(srng, HP)) / srng->entry_size;
  1283. *tailp =
  1284. (SRNG_DST_REG_READ(srng, TP)) / srng->entry_size;
  1285. }
  1286. }
  1287. }
  1288. /**
  1289. * hal_srng_src_hw_init - Private function to initialize SRNG
  1290. * source ring HW
  1291. * @hal_soc: HAL SOC handle
  1292. * @srng: SRNG ring pointer
  1293. */
  1294. static inline void hal_srng_src_hw_init_generic(void *halsoc,
  1295. struct hal_srng *srng)
  1296. {
  1297. struct hal_soc *hal = (struct hal_soc *)halsoc;
  1298. uint32_t reg_val = 0;
  1299. uint64_t tp_addr = 0;
  1300. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  1301. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1302. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_LSB,
  1303. srng->msi_addr & 0xffffffff);
  1304. reg_val = SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB, ADDR),
  1305. (uint64_t)(srng->msi_addr) >> 32) |
  1306. SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB,
  1307. MSI1_ENABLE), 1);
  1308. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1309. SRNG_SRC_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1310. }
  1311. SRNG_SRC_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1312. reg_val = SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1313. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1314. SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_SIZE),
  1315. srng->entry_size * srng->num_entries);
  1316. SRNG_SRC_REG_WRITE(srng, BASE_MSB, reg_val);
  1317. #if defined(WCSS_VERSION) && \
  1318. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1319. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1320. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1321. #else
  1322. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, RING_ID), srng->ring_id) |
  1323. SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1324. #endif
  1325. SRNG_SRC_REG_WRITE(srng, ID, reg_val);
  1326. /**
  1327. * Interrupt setup:
  1328. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1329. * if level mode is required
  1330. */
  1331. reg_val = 0;
  1332. /*
  1333. * WAR - Hawkeye v1 has a hardware bug which requires timer value to be
  1334. * programmed in terms of 1us resolution instead of 8us resolution as
  1335. * given in MLD.
  1336. */
  1337. if (srng->intr_timer_thres_us) {
  1338. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1339. INTERRUPT_TIMER_THRESHOLD),
  1340. srng->intr_timer_thres_us);
  1341. /* For HK v2 this should be (srng->intr_timer_thres_us >> 3) */
  1342. }
  1343. if (srng->intr_batch_cntr_thres_entries) {
  1344. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  1345. BATCH_COUNTER_THRESHOLD),
  1346. srng->intr_batch_cntr_thres_entries *
  1347. srng->entry_size);
  1348. }
  1349. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX0, reg_val);
  1350. reg_val = 0;
  1351. if (srng->flags & HAL_SRNG_LOW_THRES_INTR_ENABLE) {
  1352. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX1,
  1353. LOW_THRESHOLD), srng->u.src_ring.low_threshold);
  1354. }
  1355. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX1, reg_val);
  1356. /* As per HW team, TP_ADDR and HP_ADDR for Idle link ring should
  1357. * remain 0 to avoid some WBM stability issues. Remote head/tail
  1358. * pointers are not required since this ring is completely managed
  1359. * by WBM HW
  1360. */
  1361. reg_val = 0;
  1362. if (srng->ring_id != HAL_SRNG_WBM_IDLE_LINK) {
  1363. tp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1364. ((unsigned long)(srng->u.src_ring.tp_addr) -
  1365. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1366. SRNG_SRC_REG_WRITE(srng, TP_ADDR_LSB, tp_addr & 0xffffffff);
  1367. SRNG_SRC_REG_WRITE(srng, TP_ADDR_MSB, tp_addr >> 32);
  1368. } else {
  1369. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, RING_ID_DISABLE), 1);
  1370. }
  1371. /* Initilaize head and tail pointers to indicate ring is empty */
  1372. SRNG_SRC_REG_WRITE(srng, HP, 0);
  1373. SRNG_SRC_REG_WRITE(srng, TP, 0);
  1374. *(srng->u.src_ring.tp_addr) = 0;
  1375. reg_val |= ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1376. SRNG_SM(SRNG_SRC_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1377. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1378. SRNG_SM(SRNG_SRC_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1379. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1380. SRNG_SM(SRNG_SRC_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1381. /* Loop count is not used for SRC rings */
  1382. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, LOOPCNT_DISABLE), 1);
  1383. /*
  1384. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1385. * todo: update fw_api and replace with above line
  1386. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1387. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1388. */
  1389. reg_val |= 0x40;
  1390. SRNG_SRC_REG_WRITE(srng, MISC, reg_val);
  1391. }
  1392. /**
  1393. * hal_srng_dst_hw_init - Private function to initialize SRNG
  1394. * destination ring HW
  1395. * @hal_soc: HAL SOC handle
  1396. * @srng: SRNG ring pointer
  1397. */
  1398. static inline void hal_srng_dst_hw_init_generic(void *halsoc,
  1399. struct hal_srng *srng)
  1400. {
  1401. struct hal_soc *hal = (struct hal_soc *)halsoc;
  1402. uint32_t reg_val = 0;
  1403. uint64_t hp_addr = 0;
  1404. HIF_DBG("%s: hw_init srng %d", __func__, srng->ring_id);
  1405. if (srng->flags & HAL_SRNG_MSI_INTR) {
  1406. SRNG_DST_REG_WRITE(srng, MSI1_BASE_LSB,
  1407. srng->msi_addr & 0xffffffff);
  1408. reg_val = SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB, ADDR),
  1409. (uint64_t)(srng->msi_addr) >> 32) |
  1410. SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB,
  1411. MSI1_ENABLE), 1);
  1412. SRNG_DST_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  1413. SRNG_DST_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  1414. }
  1415. SRNG_DST_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  1416. reg_val = SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  1417. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  1418. SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_SIZE),
  1419. srng->entry_size * srng->num_entries);
  1420. SRNG_DST_REG_WRITE(srng, BASE_MSB, reg_val);
  1421. reg_val = SRNG_SM(SRNG_DST_FLD(ID, RING_ID), srng->ring_id) |
  1422. SRNG_SM(SRNG_DST_FLD(ID, ENTRY_SIZE), srng->entry_size);
  1423. SRNG_DST_REG_WRITE(srng, ID, reg_val);
  1424. /**
  1425. * Interrupt setup:
  1426. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  1427. * if level mode is required
  1428. */
  1429. reg_val = 0;
  1430. if (srng->intr_timer_thres_us) {
  1431. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1432. INTERRUPT_TIMER_THRESHOLD),
  1433. srng->intr_timer_thres_us >> 3);
  1434. }
  1435. if (srng->intr_batch_cntr_thres_entries) {
  1436. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  1437. BATCH_COUNTER_THRESHOLD),
  1438. srng->intr_batch_cntr_thres_entries *
  1439. srng->entry_size);
  1440. }
  1441. SRNG_DST_REG_WRITE(srng, PRODUCER_INT_SETUP, reg_val);
  1442. hp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  1443. ((unsigned long)(srng->u.dst_ring.hp_addr) -
  1444. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  1445. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB, hp_addr & 0xffffffff);
  1446. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB, hp_addr >> 32);
  1447. /* Initilaize head and tail pointers to indicate ring is empty */
  1448. SRNG_DST_REG_WRITE(srng, HP, 0);
  1449. SRNG_DST_REG_WRITE(srng, TP, 0);
  1450. *(srng->u.dst_ring.hp_addr) = 0;
  1451. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  1452. SRNG_SM(SRNG_DST_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  1453. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  1454. SRNG_SM(SRNG_DST_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  1455. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  1456. SRNG_SM(SRNG_DST_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  1457. /*
  1458. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  1459. * todo: update fw_api and replace with above line
  1460. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  1461. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  1462. */
  1463. reg_val |= 0x40;
  1464. SRNG_DST_REG_WRITE(srng, MISC, reg_val);
  1465. }
  1466. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1467. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  1468. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  1469. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  1470. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1471. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  1472. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  1473. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  1474. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1475. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  1476. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  1477. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  1478. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  1479. (((*(((uint32_t *) wbm_desc) + \
  1480. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  1481. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  1482. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  1483. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  1484. (((*(((uint32_t *) wbm_desc) + \
  1485. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  1486. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  1487. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  1488. /**
  1489. * hal_rx_wbm_err_info_get_generic(): Retrieves WBM error code and reason and
  1490. * save it to hal_wbm_err_desc_info structure passed by caller
  1491. * @wbm_desc: wbm ring descriptor
  1492. * @wbm_er_info1: hal_wbm_err_desc_info structure, output parameter.
  1493. * Return: void
  1494. */
  1495. static inline void hal_rx_wbm_err_info_get_generic(void *wbm_desc,
  1496. void *wbm_er_info1)
  1497. {
  1498. struct hal_wbm_err_desc_info *wbm_er_info =
  1499. (struct hal_wbm_err_desc_info *)wbm_er_info1;
  1500. wbm_er_info->wbm_err_src = HAL_RX_WBM_ERR_SRC_GET(wbm_desc);
  1501. wbm_er_info->reo_psh_rsn = HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc);
  1502. wbm_er_info->reo_err_code = HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc);
  1503. wbm_er_info->rxdma_psh_rsn = HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc);
  1504. wbm_er_info->rxdma_err_code = HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc);
  1505. }
  1506. /**
  1507. * hal_tx_comp_get_release_reason_generic() - TQM Release reason
  1508. * @hal_desc: completion ring descriptor pointer
  1509. *
  1510. * This function will return the type of pointer - buffer or descriptor
  1511. *
  1512. * Return: buffer type
  1513. */
  1514. static inline uint8_t hal_tx_comp_get_release_reason_generic(void *hal_desc)
  1515. {
  1516. uint32_t comp_desc =
  1517. *(uint32_t *) (((uint8_t *) hal_desc) +
  1518. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_OFFSET);
  1519. return (comp_desc & WBM_RELEASE_RING_2_TQM_RELEASE_REASON_MASK) >>
  1520. WBM_RELEASE_RING_2_TQM_RELEASE_REASON_LSB;
  1521. }
  1522. /**
  1523. * hal_rx_dump_mpdu_start_tlv_generic: dump RX mpdu_start TLV in structured
  1524. * human readable format.
  1525. * @mpdu_start: pointer the rx_attention TLV in pkt.
  1526. * @dbg_level: log level.
  1527. *
  1528. * Return: void
  1529. */
  1530. static inline void hal_rx_dump_mpdu_start_tlv_generic(void *mpdustart,
  1531. uint8_t dbg_level)
  1532. {
  1533. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  1534. struct rx_mpdu_info *mpdu_info =
  1535. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  1536. hal_verbose_debug(
  1537. "rx_mpdu_start tlv (1/5) - "
  1538. "rxpcu_mpdu_filter_in_category: %x "
  1539. "sw_frame_group_id: %x "
  1540. "ndp_frame: %x "
  1541. "phy_err: %x "
  1542. "phy_err_during_mpdu_header: %x "
  1543. "protocol_version_err: %x "
  1544. "ast_based_lookup_valid: %x "
  1545. "phy_ppdu_id: %x "
  1546. "ast_index: %x "
  1547. "sw_peer_id: %x "
  1548. "mpdu_frame_control_valid: %x "
  1549. "mpdu_duration_valid: %x "
  1550. "mac_addr_ad1_valid: %x "
  1551. "mac_addr_ad2_valid: %x "
  1552. "mac_addr_ad3_valid: %x "
  1553. "mac_addr_ad4_valid: %x "
  1554. "mpdu_sequence_control_valid: %x "
  1555. "mpdu_qos_control_valid: %x "
  1556. "mpdu_ht_control_valid: %x "
  1557. "frame_encryption_info_valid: %x ",
  1558. mpdu_info->rxpcu_mpdu_filter_in_category,
  1559. mpdu_info->sw_frame_group_id,
  1560. mpdu_info->ndp_frame,
  1561. mpdu_info->phy_err,
  1562. mpdu_info->phy_err_during_mpdu_header,
  1563. mpdu_info->protocol_version_err,
  1564. mpdu_info->ast_based_lookup_valid,
  1565. mpdu_info->phy_ppdu_id,
  1566. mpdu_info->ast_index,
  1567. mpdu_info->sw_peer_id,
  1568. mpdu_info->mpdu_frame_control_valid,
  1569. mpdu_info->mpdu_duration_valid,
  1570. mpdu_info->mac_addr_ad1_valid,
  1571. mpdu_info->mac_addr_ad2_valid,
  1572. mpdu_info->mac_addr_ad3_valid,
  1573. mpdu_info->mac_addr_ad4_valid,
  1574. mpdu_info->mpdu_sequence_control_valid,
  1575. mpdu_info->mpdu_qos_control_valid,
  1576. mpdu_info->mpdu_ht_control_valid,
  1577. mpdu_info->frame_encryption_info_valid);
  1578. hal_verbose_debug(
  1579. "rx_mpdu_start tlv (2/5) - "
  1580. "fr_ds: %x "
  1581. "to_ds: %x "
  1582. "encrypted: %x "
  1583. "mpdu_retry: %x "
  1584. "mpdu_sequence_number: %x "
  1585. "epd_en: %x "
  1586. "all_frames_shall_be_encrypted: %x "
  1587. "encrypt_type: %x "
  1588. "mesh_sta: %x "
  1589. "bssid_hit: %x "
  1590. "bssid_number: %x "
  1591. "tid: %x "
  1592. "pn_31_0: %x "
  1593. "pn_63_32: %x "
  1594. "pn_95_64: %x "
  1595. "pn_127_96: %x "
  1596. "peer_meta_data: %x "
  1597. "rxpt_classify_info.reo_destination_indication: %x "
  1598. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %x "
  1599. "rx_reo_queue_desc_addr_31_0: %x ",
  1600. mpdu_info->fr_ds,
  1601. mpdu_info->to_ds,
  1602. mpdu_info->encrypted,
  1603. mpdu_info->mpdu_retry,
  1604. mpdu_info->mpdu_sequence_number,
  1605. mpdu_info->epd_en,
  1606. mpdu_info->all_frames_shall_be_encrypted,
  1607. mpdu_info->encrypt_type,
  1608. mpdu_info->mesh_sta,
  1609. mpdu_info->bssid_hit,
  1610. mpdu_info->bssid_number,
  1611. mpdu_info->tid,
  1612. mpdu_info->pn_31_0,
  1613. mpdu_info->pn_63_32,
  1614. mpdu_info->pn_95_64,
  1615. mpdu_info->pn_127_96,
  1616. mpdu_info->peer_meta_data,
  1617. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  1618. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  1619. mpdu_info->rx_reo_queue_desc_addr_31_0);
  1620. hal_verbose_debug(
  1621. "rx_mpdu_start tlv (3/5) - "
  1622. "rx_reo_queue_desc_addr_39_32: %x "
  1623. "receive_queue_number: %x "
  1624. "pre_delim_err_warning: %x "
  1625. "first_delim_err: %x "
  1626. "key_id_octet: %x "
  1627. "new_peer_entry: %x "
  1628. "decrypt_needed: %x "
  1629. "decap_type: %x "
  1630. "rx_insert_vlan_c_tag_padding: %x "
  1631. "rx_insert_vlan_s_tag_padding: %x "
  1632. "strip_vlan_c_tag_decap: %x "
  1633. "strip_vlan_s_tag_decap: %x "
  1634. "pre_delim_count: %x "
  1635. "ampdu_flag: %x "
  1636. "bar_frame: %x "
  1637. "mpdu_length: %x "
  1638. "first_mpdu: %x "
  1639. "mcast_bcast: %x "
  1640. "ast_index_not_found: %x "
  1641. "ast_index_timeout: %x ",
  1642. mpdu_info->rx_reo_queue_desc_addr_39_32,
  1643. mpdu_info->receive_queue_number,
  1644. mpdu_info->pre_delim_err_warning,
  1645. mpdu_info->first_delim_err,
  1646. mpdu_info->key_id_octet,
  1647. mpdu_info->new_peer_entry,
  1648. mpdu_info->decrypt_needed,
  1649. mpdu_info->decap_type,
  1650. mpdu_info->rx_insert_vlan_c_tag_padding,
  1651. mpdu_info->rx_insert_vlan_s_tag_padding,
  1652. mpdu_info->strip_vlan_c_tag_decap,
  1653. mpdu_info->strip_vlan_s_tag_decap,
  1654. mpdu_info->pre_delim_count,
  1655. mpdu_info->ampdu_flag,
  1656. mpdu_info->bar_frame,
  1657. mpdu_info->mpdu_length,
  1658. mpdu_info->first_mpdu,
  1659. mpdu_info->mcast_bcast,
  1660. mpdu_info->ast_index_not_found,
  1661. mpdu_info->ast_index_timeout);
  1662. hal_verbose_debug(
  1663. "rx_mpdu_start tlv (4/5) - "
  1664. "power_mgmt: %x "
  1665. "non_qos: %x "
  1666. "null_data: %x "
  1667. "mgmt_type: %x "
  1668. "ctrl_type: %x "
  1669. "more_data: %x "
  1670. "eosp: %x "
  1671. "fragment_flag: %x "
  1672. "order: %x "
  1673. "u_apsd_trigger: %x "
  1674. "encrypt_required: %x "
  1675. "directed: %x "
  1676. "mpdu_frame_control_field: %x "
  1677. "mpdu_duration_field: %x "
  1678. "mac_addr_ad1_31_0: %x "
  1679. "mac_addr_ad1_47_32: %x "
  1680. "mac_addr_ad2_15_0: %x "
  1681. "mac_addr_ad2_47_16: %x "
  1682. "mac_addr_ad3_31_0: %x "
  1683. "mac_addr_ad3_47_32: %x ",
  1684. mpdu_info->power_mgmt,
  1685. mpdu_info->non_qos,
  1686. mpdu_info->null_data,
  1687. mpdu_info->mgmt_type,
  1688. mpdu_info->ctrl_type,
  1689. mpdu_info->more_data,
  1690. mpdu_info->eosp,
  1691. mpdu_info->fragment_flag,
  1692. mpdu_info->order,
  1693. mpdu_info->u_apsd_trigger,
  1694. mpdu_info->encrypt_required,
  1695. mpdu_info->directed,
  1696. mpdu_info->mpdu_frame_control_field,
  1697. mpdu_info->mpdu_duration_field,
  1698. mpdu_info->mac_addr_ad1_31_0,
  1699. mpdu_info->mac_addr_ad1_47_32,
  1700. mpdu_info->mac_addr_ad2_15_0,
  1701. mpdu_info->mac_addr_ad2_47_16,
  1702. mpdu_info->mac_addr_ad3_31_0,
  1703. mpdu_info->mac_addr_ad3_47_32);
  1704. hal_verbose_debug(
  1705. "rx_mpdu_start tlv (5/5) - "
  1706. "mpdu_sequence_control_field: %x "
  1707. "mac_addr_ad4_31_0: %x "
  1708. "mac_addr_ad4_47_32: %x "
  1709. "mpdu_qos_control_field: %x "
  1710. "mpdu_ht_control_field: %x ",
  1711. mpdu_info->mpdu_sequence_control_field,
  1712. mpdu_info->mac_addr_ad4_31_0,
  1713. mpdu_info->mac_addr_ad4_47_32,
  1714. mpdu_info->mpdu_qos_control_field,
  1715. mpdu_info->mpdu_ht_control_field);
  1716. }
  1717. /**
  1718. * hal_tx_desc_set_search_type - Set the search type value
  1719. * @desc: Handle to Tx Descriptor
  1720. * @search_type: search type
  1721. * 0 – Normal search
  1722. * 1 – Index based address search
  1723. * 2 – Index based flow search
  1724. *
  1725. * Return: void
  1726. */
  1727. #ifdef TCL_DATA_CMD_2_SEARCH_TYPE_OFFSET
  1728. static void hal_tx_desc_set_search_type_generic(void *desc,
  1729. uint8_t search_type)
  1730. {
  1731. HAL_SET_FLD(desc, TCL_DATA_CMD_2, SEARCH_TYPE) |=
  1732. HAL_TX_SM(TCL_DATA_CMD_2, SEARCH_TYPE, search_type);
  1733. }
  1734. #else
  1735. static void hal_tx_desc_set_search_type_generic(void *desc,
  1736. uint8_t search_type)
  1737. {
  1738. }
  1739. #endif
  1740. /**
  1741. * hal_tx_desc_set_search_index - Set the search index value
  1742. * @desc: Handle to Tx Descriptor
  1743. * @search_index: The index that will be used for index based address or
  1744. * flow search. The field is valid when 'search_type' is
  1745. * 1 0r 2
  1746. *
  1747. * Return: void
  1748. */
  1749. #ifdef TCL_DATA_CMD_5_SEARCH_INDEX_OFFSET
  1750. static void hal_tx_desc_set_search_index_generic(void *desc,
  1751. uint32_t search_index)
  1752. {
  1753. HAL_SET_FLD(desc, TCL_DATA_CMD_5, SEARCH_INDEX) |=
  1754. HAL_TX_SM(TCL_DATA_CMD_5, SEARCH_INDEX, search_index);
  1755. }
  1756. #else
  1757. static void hal_tx_desc_set_search_index_generic(void *desc,
  1758. uint32_t search_index)
  1759. {
  1760. }
  1761. #endif
  1762. /**
  1763. * hal_tx_set_pcp_tid_map_generic() - Configure default PCP to TID map table
  1764. * @soc: HAL SoC context
  1765. * @map: PCP-TID mapping table
  1766. *
  1767. * PCP are mapped to 8 TID values using TID values programmed
  1768. * in one set of mapping registers PCP_TID_MAP_<0 to 6>
  1769. * The mapping register has TID mapping for 8 PCP values
  1770. *
  1771. * Return: none
  1772. */
  1773. static void hal_tx_set_pcp_tid_map_generic(void *hal_soc, uint8_t *map)
  1774. {
  1775. uint32_t addr, value;
  1776. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  1777. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  1778. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  1779. value = (map[0] |
  1780. (map[1] << HWIO_TCL_R0_PCP_TID_MAP_PCP_1_SHFT) |
  1781. (map[2] << HWIO_TCL_R0_PCP_TID_MAP_PCP_2_SHFT) |
  1782. (map[3] << HWIO_TCL_R0_PCP_TID_MAP_PCP_3_SHFT) |
  1783. (map[4] << HWIO_TCL_R0_PCP_TID_MAP_PCP_4_SHFT) |
  1784. (map[5] << HWIO_TCL_R0_PCP_TID_MAP_PCP_5_SHFT) |
  1785. (map[6] << HWIO_TCL_R0_PCP_TID_MAP_PCP_6_SHFT) |
  1786. (map[7] << HWIO_TCL_R0_PCP_TID_MAP_PCP_7_SHFT));
  1787. HAL_REG_WRITE(soc, addr, (value & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  1788. }
  1789. /**
  1790. * hal_tx_update_pcp_tid_generic() - Update the pcp tid map table with
  1791. * value received from user-space
  1792. * @soc: HAL SoC context
  1793. * @pcp: pcp value
  1794. * @tid : tid value
  1795. *
  1796. * Return: void
  1797. */
  1798. static
  1799. void hal_tx_update_pcp_tid_generic(void *hal_soc, uint8_t pcp, uint8_t tid)
  1800. {
  1801. uint32_t addr, value, regval;
  1802. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  1803. addr = HWIO_TCL_R0_PCP_TID_MAP_ADDR(
  1804. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  1805. value = (uint32_t)tid << (HAL_TX_BITS_PER_TID * pcp);
  1806. /* Read back previous PCP TID config and update
  1807. * with new config.
  1808. */
  1809. regval = HAL_REG_READ(soc, addr);
  1810. regval &= ~(HAL_TX_TID_BITS_MASK << (HAL_TX_BITS_PER_TID * pcp));
  1811. regval |= value;
  1812. HAL_REG_WRITE(soc, addr,
  1813. (regval & HWIO_TCL_R0_PCP_TID_MAP_RMSK));
  1814. }
  1815. /**
  1816. * hal_tx_update_tidmap_prty_generic() - Update the tid map priority
  1817. * @soc: HAL SoC context
  1818. * @val: priority value
  1819. *
  1820. * Return: void
  1821. */
  1822. static
  1823. void hal_tx_update_tidmap_prty_generic(void *hal_soc, uint8_t value)
  1824. {
  1825. uint32_t addr;
  1826. struct hal_soc *soc = (struct hal_soc *)hal_soc;
  1827. addr = HWIO_TCL_R0_TID_MAP_PRTY_ADDR(
  1828. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET);
  1829. HAL_REG_WRITE(soc, addr,
  1830. (value & HWIO_TCL_R0_TID_MAP_PRTY_RMSK));
  1831. }
  1832. #endif /* _HAL_GENERIC_API_H_ */