sde_encoder.c 139 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  62. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  63. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  64. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_VDC) || \
  65. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  66. /**
  67. * enum sde_enc_rc_events - events for resource control state machine
  68. * @SDE_ENC_RC_EVENT_KICKOFF:
  69. * This event happens at NORMAL priority.
  70. * Event that signals the start of the transfer. When this event is
  71. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  72. * Regardless of the previous state, the resource should be in ON state
  73. * at the end of this event. At the end of this event, a delayed work is
  74. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  75. * ktime.
  76. * @SDE_ENC_RC_EVENT_PRE_STOP:
  77. * This event happens at NORMAL priority.
  78. * This event, when received during the ON state, set RSC to IDLE, and
  79. * and leave the RC STATE in the PRE_OFF state.
  80. * It should be followed by the STOP event as part of encoder disable.
  81. * If received during IDLE or OFF states, it will do nothing.
  82. * @SDE_ENC_RC_EVENT_STOP:
  83. * This event happens at NORMAL priority.
  84. * When this event is received, disable all the MDP/DSI core clocks, and
  85. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  86. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  87. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  88. * Resource state should be in OFF at the end of the event.
  89. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  90. * This event happens at NORMAL priority from a work item.
  91. * Event signals that there is a seamless mode switch is in prgoress. A
  92. * client needs to turn of only irq - leave clocks ON to reduce the mode
  93. * switch latency.
  94. * @SDE_ENC_RC_EVENT_POST_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that seamless mode switch is complete and resources are
  97. * acquired. Clients wants to turn on the irq again and update the rsc
  98. * with new vtotal.
  99. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  100. * This event happens at NORMAL priority from a work item.
  101. * Event signals that there were no frame updates for
  102. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  103. * and request RSC with IDLE state and change the resource state to IDLE.
  104. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  105. * This event is triggered from the input event thread when touch event is
  106. * received from the input device. On receiving this event,
  107. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  108. clocks and enable RSC.
  109. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  110. * off work since a new commit is imminent.
  111. */
  112. enum sde_enc_rc_events {
  113. SDE_ENC_RC_EVENT_KICKOFF = 1,
  114. SDE_ENC_RC_EVENT_PRE_STOP,
  115. SDE_ENC_RC_EVENT_STOP,
  116. SDE_ENC_RC_EVENT_PRE_MODESET,
  117. SDE_ENC_RC_EVENT_POST_MODESET,
  118. SDE_ENC_RC_EVENT_ENTER_IDLE,
  119. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  120. };
  121. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  122. {
  123. struct sde_encoder_virt *sde_enc;
  124. int i;
  125. sde_enc = to_sde_encoder_virt(drm_enc);
  126. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  127. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  128. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  129. SDE_EVT32(DRMID(drm_enc), enable);
  130. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  131. }
  132. }
  133. }
  134. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  135. {
  136. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  137. struct msm_drm_private *priv;
  138. struct sde_kms *sde_kms;
  139. struct device *cpu_dev;
  140. struct cpumask *cpu_mask = NULL;
  141. int cpu = 0;
  142. u32 cpu_dma_latency;
  143. priv = drm_enc->dev->dev_private;
  144. sde_kms = to_sde_kms(priv->kms);
  145. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  146. return;
  147. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  148. cpumask_clear(&sde_enc->valid_cpu_mask);
  149. if (sde_enc->mode_info.frame_rate > FPS60)
  150. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  151. if (!cpu_mask &&
  152. sde_encoder_check_curr_mode(drm_enc,
  153. MSM_DISPLAY_CMD_MODE))
  154. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  155. if (!cpu_mask)
  156. return;
  157. for_each_cpu(cpu, cpu_mask) {
  158. cpu_dev = get_cpu_device(cpu);
  159. if (!cpu_dev) {
  160. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  161. cpu);
  162. return;
  163. }
  164. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  165. dev_pm_qos_add_request(cpu_dev,
  166. &sde_enc->pm_qos_cpu_req[cpu],
  167. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  168. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  169. }
  170. }
  171. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  172. {
  173. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  174. struct device *cpu_dev;
  175. int cpu = 0;
  176. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  177. cpu_dev = get_cpu_device(cpu);
  178. if (!cpu_dev) {
  179. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  180. cpu);
  181. continue;
  182. }
  183. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  184. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  185. }
  186. cpumask_clear(&sde_enc->valid_cpu_mask);
  187. }
  188. static bool _sde_encoder_is_autorefresh_enabled(
  189. struct sde_encoder_virt *sde_enc)
  190. {
  191. struct drm_connector *drm_conn;
  192. if (!sde_enc->cur_master ||
  193. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  194. return false;
  195. drm_conn = sde_enc->cur_master->connector;
  196. if (!drm_conn || !drm_conn->state)
  197. return false;
  198. return sde_connector_get_property(drm_conn->state,
  199. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  200. }
  201. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  202. struct sde_hw_qdss *hw_qdss,
  203. struct sde_encoder_phys *phys, bool enable)
  204. {
  205. if (sde_enc->qdss_status == enable)
  206. return;
  207. sde_enc->qdss_status = enable;
  208. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  209. sde_enc->qdss_status);
  210. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  211. }
  212. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  213. s64 timeout_ms, struct sde_encoder_wait_info *info)
  214. {
  215. int rc = 0;
  216. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  217. ktime_t cur_ktime;
  218. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  219. do {
  220. rc = wait_event_timeout(*(info->wq),
  221. atomic_read(info->atomic_cnt) == info->count_check,
  222. wait_time_jiffies);
  223. cur_ktime = ktime_get();
  224. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  225. timeout_ms, atomic_read(info->atomic_cnt),
  226. info->count_check);
  227. /* If we timed out, counter is valid and time is less, wait again */
  228. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  229. (rc == 0) &&
  230. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  231. return rc;
  232. }
  233. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  234. {
  235. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  236. return sde_enc &&
  237. (sde_enc->disp_info.display_type ==
  238. SDE_CONNECTOR_PRIMARY);
  239. }
  240. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  241. {
  242. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  243. return sde_enc &&
  244. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  245. }
  246. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  247. {
  248. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  249. return sde_enc && sde_enc->cur_master &&
  250. sde_enc->cur_master->cont_splash_enabled;
  251. }
  252. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  253. enum sde_intr_idx intr_idx)
  254. {
  255. SDE_EVT32(DRMID(phys_enc->parent),
  256. phys_enc->intf_idx - INTF_0,
  257. phys_enc->hw_pp->idx - PINGPONG_0,
  258. intr_idx);
  259. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  260. if (phys_enc->parent_ops.handle_frame_done)
  261. phys_enc->parent_ops.handle_frame_done(
  262. phys_enc->parent, phys_enc,
  263. SDE_ENCODER_FRAME_EVENT_ERROR);
  264. }
  265. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  266. enum sde_intr_idx intr_idx,
  267. struct sde_encoder_wait_info *wait_info)
  268. {
  269. struct sde_encoder_irq *irq;
  270. u32 irq_status;
  271. int ret, i;
  272. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  273. SDE_ERROR("invalid params\n");
  274. return -EINVAL;
  275. }
  276. irq = &phys_enc->irq[intr_idx];
  277. /* note: do master / slave checking outside */
  278. /* return EWOULDBLOCK since we know the wait isn't necessary */
  279. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  280. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  281. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  282. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  283. return -EWOULDBLOCK;
  284. }
  285. if (irq->irq_idx < 0) {
  286. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  287. irq->name, irq->hw_idx);
  288. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  289. irq->irq_idx);
  290. return 0;
  291. }
  292. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  293. atomic_read(wait_info->atomic_cnt));
  294. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  295. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  296. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  297. /*
  298. * Some module X may disable interrupt for longer duration
  299. * and it may trigger all interrupts including timer interrupt
  300. * when module X again enable the interrupt.
  301. * That may cause interrupt wait timeout API in this API.
  302. * It is handled by split the wait timer in two halves.
  303. */
  304. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  305. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  306. irq->hw_idx,
  307. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  308. wait_info);
  309. if (ret)
  310. break;
  311. }
  312. if (ret <= 0) {
  313. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  314. irq->irq_idx, true);
  315. if (irq_status) {
  316. unsigned long flags;
  317. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  318. irq->hw_idx, irq->irq_idx,
  319. phys_enc->hw_pp->idx - PINGPONG_0,
  320. atomic_read(wait_info->atomic_cnt));
  321. SDE_DEBUG_PHYS(phys_enc,
  322. "done but irq %d not triggered\n",
  323. irq->irq_idx);
  324. local_irq_save(flags);
  325. irq->cb.func(phys_enc, irq->irq_idx);
  326. local_irq_restore(flags);
  327. ret = 0;
  328. } else {
  329. ret = -ETIMEDOUT;
  330. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  331. irq->hw_idx, irq->irq_idx,
  332. phys_enc->hw_pp->idx - PINGPONG_0,
  333. atomic_read(wait_info->atomic_cnt), irq_status,
  334. SDE_EVTLOG_ERROR);
  335. }
  336. } else {
  337. ret = 0;
  338. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  339. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  340. atomic_read(wait_info->atomic_cnt));
  341. }
  342. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  343. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  344. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  345. return ret;
  346. }
  347. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  348. enum sde_intr_idx intr_idx)
  349. {
  350. struct sde_encoder_irq *irq;
  351. int ret = 0;
  352. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  353. SDE_ERROR("invalid params\n");
  354. return -EINVAL;
  355. }
  356. irq = &phys_enc->irq[intr_idx];
  357. if (irq->irq_idx >= 0) {
  358. SDE_DEBUG_PHYS(phys_enc,
  359. "skipping already registered irq %s type %d\n",
  360. irq->name, irq->intr_type);
  361. return 0;
  362. }
  363. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  364. irq->intr_type, irq->hw_idx);
  365. if (irq->irq_idx < 0) {
  366. SDE_ERROR_PHYS(phys_enc,
  367. "failed to lookup IRQ index for %s type:%d\n",
  368. irq->name, irq->intr_type);
  369. return -EINVAL;
  370. }
  371. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  372. &irq->cb);
  373. if (ret) {
  374. SDE_ERROR_PHYS(phys_enc,
  375. "failed to register IRQ callback for %s\n",
  376. irq->name);
  377. irq->irq_idx = -EINVAL;
  378. return ret;
  379. }
  380. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  381. if (ret) {
  382. SDE_ERROR_PHYS(phys_enc,
  383. "enable IRQ for intr:%s failed, irq_idx %d\n",
  384. irq->name, irq->irq_idx);
  385. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  386. irq->irq_idx, &irq->cb);
  387. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  388. irq->irq_idx, SDE_EVTLOG_ERROR);
  389. irq->irq_idx = -EINVAL;
  390. return ret;
  391. }
  392. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  393. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  394. irq->name, irq->irq_idx);
  395. return ret;
  396. }
  397. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  398. enum sde_intr_idx intr_idx)
  399. {
  400. struct sde_encoder_irq *irq;
  401. int ret;
  402. if (!phys_enc) {
  403. SDE_ERROR("invalid encoder\n");
  404. return -EINVAL;
  405. }
  406. irq = &phys_enc->irq[intr_idx];
  407. /* silently skip irqs that weren't registered */
  408. if (irq->irq_idx < 0) {
  409. SDE_ERROR(
  410. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  411. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  412. irq->irq_idx);
  413. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  414. irq->irq_idx, SDE_EVTLOG_ERROR);
  415. return 0;
  416. }
  417. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  418. if (ret)
  419. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  420. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  421. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  422. &irq->cb);
  423. if (ret)
  424. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  425. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  426. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  427. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  428. irq->irq_idx = -EINVAL;
  429. return 0;
  430. }
  431. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  432. struct sde_encoder_hw_resources *hw_res,
  433. struct drm_connector_state *conn_state)
  434. {
  435. struct sde_encoder_virt *sde_enc = NULL;
  436. int ret, i = 0;
  437. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  438. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  439. -EINVAL, !drm_enc, !hw_res, !conn_state,
  440. hw_res ? !hw_res->comp_info : 0);
  441. return;
  442. }
  443. sde_enc = to_sde_encoder_virt(drm_enc);
  444. SDE_DEBUG_ENC(sde_enc, "\n");
  445. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  446. hw_res->display_type = sde_enc->disp_info.display_type;
  447. /* Query resources used by phys encs, expected to be without overlap */
  448. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  449. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  450. if (phys && phys->ops.get_hw_resources)
  451. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  452. }
  453. /*
  454. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  455. * called from atomic_check phase. Use the below API to get mode
  456. * information of the temporary conn_state passed
  457. */
  458. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  459. if (ret)
  460. SDE_ERROR("failed to get topology ret %d\n", ret);
  461. ret = sde_connector_state_get_compression_info(conn_state,
  462. hw_res->comp_info);
  463. if (ret)
  464. SDE_ERROR("failed to get compression info ret %d\n", ret);
  465. }
  466. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  467. {
  468. struct sde_encoder_virt *sde_enc = NULL;
  469. int i = 0;
  470. if (!drm_enc) {
  471. SDE_ERROR("invalid encoder\n");
  472. return;
  473. }
  474. sde_enc = to_sde_encoder_virt(drm_enc);
  475. SDE_DEBUG_ENC(sde_enc, "\n");
  476. mutex_lock(&sde_enc->enc_lock);
  477. sde_rsc_client_destroy(sde_enc->rsc_client);
  478. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  479. struct sde_encoder_phys *phys;
  480. phys = sde_enc->phys_vid_encs[i];
  481. if (phys && phys->ops.destroy) {
  482. phys->ops.destroy(phys);
  483. --sde_enc->num_phys_encs;
  484. sde_enc->phys_encs[i] = NULL;
  485. }
  486. phys = sde_enc->phys_cmd_encs[i];
  487. if (phys && phys->ops.destroy) {
  488. phys->ops.destroy(phys);
  489. --sde_enc->num_phys_encs;
  490. sde_enc->phys_encs[i] = NULL;
  491. }
  492. }
  493. if (sde_enc->num_phys_encs)
  494. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  495. sde_enc->num_phys_encs);
  496. sde_enc->num_phys_encs = 0;
  497. mutex_unlock(&sde_enc->enc_lock);
  498. drm_encoder_cleanup(drm_enc);
  499. mutex_destroy(&sde_enc->enc_lock);
  500. kfree(sde_enc->input_handler);
  501. sde_enc->input_handler = NULL;
  502. kfree(sde_enc);
  503. }
  504. void sde_encoder_helper_update_intf_cfg(
  505. struct sde_encoder_phys *phys_enc)
  506. {
  507. struct sde_encoder_virt *sde_enc;
  508. struct sde_hw_intf_cfg_v1 *intf_cfg;
  509. enum sde_3d_blend_mode mode_3d;
  510. if (!phys_enc || !phys_enc->hw_pp) {
  511. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  512. return;
  513. }
  514. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  515. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  516. SDE_DEBUG_ENC(sde_enc,
  517. "intf_cfg updated for %d at idx %d\n",
  518. phys_enc->intf_idx,
  519. intf_cfg->intf_count);
  520. /* setup interface configuration */
  521. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  522. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  523. return;
  524. }
  525. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  526. if (phys_enc == sde_enc->cur_master) {
  527. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  528. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  529. else
  530. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  531. }
  532. /* configure this interface as master for split display */
  533. if (phys_enc->split_role == ENC_ROLE_MASTER)
  534. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  535. /* setup which pp blk will connect to this intf */
  536. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  537. phys_enc->hw_intf->ops.bind_pingpong_blk(
  538. phys_enc->hw_intf,
  539. true,
  540. phys_enc->hw_pp->idx);
  541. /*setup merge_3d configuration */
  542. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  543. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  544. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  545. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  546. phys_enc->hw_pp->merge_3d->idx;
  547. if (phys_enc->hw_pp->ops.setup_3d_mode)
  548. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  549. mode_3d);
  550. }
  551. void sde_encoder_helper_split_config(
  552. struct sde_encoder_phys *phys_enc,
  553. enum sde_intf interface)
  554. {
  555. struct sde_encoder_virt *sde_enc;
  556. struct split_pipe_cfg *cfg;
  557. struct sde_hw_mdp *hw_mdptop;
  558. enum sde_rm_topology_name topology;
  559. struct msm_display_info *disp_info;
  560. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  561. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  562. return;
  563. }
  564. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  565. hw_mdptop = phys_enc->hw_mdptop;
  566. disp_info = &sde_enc->disp_info;
  567. cfg = &phys_enc->hw_intf->cfg;
  568. memset(cfg, 0, sizeof(*cfg));
  569. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  570. return;
  571. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  572. cfg->split_link_en = true;
  573. /**
  574. * disable split modes since encoder will be operating in as the only
  575. * encoder, either for the entire use case in the case of, for example,
  576. * single DSI, or for this frame in the case of left/right only partial
  577. * update.
  578. */
  579. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  580. if (hw_mdptop->ops.setup_split_pipe)
  581. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  582. if (hw_mdptop->ops.setup_pp_split)
  583. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  584. return;
  585. }
  586. cfg->en = true;
  587. cfg->mode = phys_enc->intf_mode;
  588. cfg->intf = interface;
  589. if (cfg->en && phys_enc->ops.needs_single_flush &&
  590. phys_enc->ops.needs_single_flush(phys_enc))
  591. cfg->split_flush_en = true;
  592. topology = sde_connector_get_topology_name(phys_enc->connector);
  593. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  594. cfg->pp_split_slave = cfg->intf;
  595. else
  596. cfg->pp_split_slave = INTF_MAX;
  597. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  598. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  599. if (hw_mdptop->ops.setup_split_pipe)
  600. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  601. } else if (sde_enc->hw_pp[0]) {
  602. /*
  603. * slave encoder
  604. * - determine split index from master index,
  605. * assume master is first pp
  606. */
  607. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  608. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  609. cfg->pp_split_index);
  610. if (hw_mdptop->ops.setup_pp_split)
  611. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  612. }
  613. }
  614. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  615. {
  616. struct sde_encoder_virt *sde_enc;
  617. int i = 0;
  618. if (!drm_enc)
  619. return false;
  620. sde_enc = to_sde_encoder_virt(drm_enc);
  621. if (!sde_enc)
  622. return false;
  623. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  624. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  625. if (phys && phys->in_clone_mode)
  626. return true;
  627. }
  628. return false;
  629. }
  630. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  631. struct drm_crtc_state *crtc_state,
  632. struct drm_connector_state *conn_state)
  633. {
  634. const struct drm_display_mode *mode;
  635. struct drm_display_mode *adj_mode;
  636. int i = 0;
  637. int ret = 0;
  638. mode = &crtc_state->mode;
  639. adj_mode = &crtc_state->adjusted_mode;
  640. /* perform atomic check on the first physical encoder (master) */
  641. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  642. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  643. if (phys && phys->ops.atomic_check)
  644. ret = phys->ops.atomic_check(phys, crtc_state,
  645. conn_state);
  646. else if (phys && phys->ops.mode_fixup)
  647. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  648. ret = -EINVAL;
  649. if (ret) {
  650. SDE_ERROR_ENC(sde_enc,
  651. "mode unsupported, phys idx %d\n", i);
  652. break;
  653. }
  654. }
  655. return ret;
  656. }
  657. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  658. struct drm_crtc_state *crtc_state,
  659. struct drm_connector_state *conn_state,
  660. struct sde_connector_state *sde_conn_state,
  661. struct sde_crtc_state *sde_crtc_state)
  662. {
  663. int ret = 0;
  664. if (crtc_state->mode_changed || crtc_state->active_changed) {
  665. struct sde_rect mode_roi, roi;
  666. mode_roi.x = 0;
  667. mode_roi.y = 0;
  668. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  669. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  670. if (sde_conn_state->rois.num_rects) {
  671. sde_kms_rect_merge_rectangles(
  672. &sde_conn_state->rois, &roi);
  673. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  674. SDE_ERROR_ENC(sde_enc,
  675. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  676. roi.x, roi.y, roi.w, roi.h);
  677. ret = -EINVAL;
  678. }
  679. }
  680. if (sde_crtc_state->user_roi_list.num_rects) {
  681. sde_kms_rect_merge_rectangles(
  682. &sde_crtc_state->user_roi_list, &roi);
  683. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  684. SDE_ERROR_ENC(sde_enc,
  685. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  686. roi.x, roi.y, roi.w, roi.h);
  687. ret = -EINVAL;
  688. }
  689. }
  690. }
  691. return ret;
  692. }
  693. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  694. struct drm_crtc_state *crtc_state,
  695. struct drm_connector_state *conn_state,
  696. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  697. struct sde_connector *sde_conn,
  698. struct sde_connector_state *sde_conn_state)
  699. {
  700. int ret = 0;
  701. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  702. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  703. struct msm_display_topology *topology = NULL;
  704. ret = sde_connector_get_mode_info(&sde_conn->base,
  705. adj_mode, &sde_conn_state->mode_info);
  706. if (ret) {
  707. SDE_ERROR_ENC(sde_enc,
  708. "failed to get mode info, rc = %d\n", ret);
  709. return ret;
  710. }
  711. if (sde_conn_state->mode_info.comp_info.comp_type &&
  712. sde_conn_state->mode_info.comp_info.comp_ratio >=
  713. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  714. SDE_ERROR_ENC(sde_enc,
  715. "invalid compression ratio: %d\n",
  716. sde_conn_state->mode_info.comp_info.comp_ratio);
  717. ret = -EINVAL;
  718. return ret;
  719. }
  720. /* Reserve dynamic resources, indicating atomic_check phase */
  721. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  722. conn_state, true);
  723. if (ret) {
  724. SDE_ERROR_ENC(sde_enc,
  725. "RM failed to reserve resources, rc = %d\n",
  726. ret);
  727. return ret;
  728. }
  729. /**
  730. * Update connector state with the topology selected for the
  731. * resource set validated. Reset the topology if we are
  732. * de-activating crtc.
  733. */
  734. if (crtc_state->active)
  735. topology = &sde_conn_state->mode_info.topology;
  736. ret = sde_rm_update_topology(&sde_kms->rm,
  737. conn_state, topology);
  738. if (ret) {
  739. SDE_ERROR_ENC(sde_enc,
  740. "RM failed to update topology, rc: %d\n", ret);
  741. return ret;
  742. }
  743. ret = sde_connector_set_blob_data(conn_state->connector,
  744. conn_state,
  745. CONNECTOR_PROP_SDE_INFO);
  746. if (ret) {
  747. SDE_ERROR_ENC(sde_enc,
  748. "connector failed to update info, rc: %d\n",
  749. ret);
  750. return ret;
  751. }
  752. }
  753. return ret;
  754. }
  755. static int sde_encoder_virt_atomic_check(
  756. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  757. struct drm_connector_state *conn_state)
  758. {
  759. struct sde_encoder_virt *sde_enc;
  760. struct sde_kms *sde_kms;
  761. const struct drm_display_mode *mode;
  762. struct drm_display_mode *adj_mode;
  763. struct sde_connector *sde_conn = NULL;
  764. struct sde_connector_state *sde_conn_state = NULL;
  765. struct sde_crtc_state *sde_crtc_state = NULL;
  766. enum sde_rm_topology_name old_top;
  767. int ret = 0;
  768. if (!drm_enc || !crtc_state || !conn_state) {
  769. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  770. !drm_enc, !crtc_state, !conn_state);
  771. return -EINVAL;
  772. }
  773. sde_enc = to_sde_encoder_virt(drm_enc);
  774. SDE_DEBUG_ENC(sde_enc, "\n");
  775. sde_kms = sde_encoder_get_kms(drm_enc);
  776. if (!sde_kms)
  777. return -EINVAL;
  778. mode = &crtc_state->mode;
  779. adj_mode = &crtc_state->adjusted_mode;
  780. sde_conn = to_sde_connector(conn_state->connector);
  781. sde_conn_state = to_sde_connector_state(conn_state);
  782. sde_crtc_state = to_sde_crtc_state(crtc_state);
  783. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  784. crtc_state->active_changed, crtc_state->connectors_changed);
  785. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  786. conn_state);
  787. if (ret)
  788. return ret;
  789. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  790. conn_state, sde_conn_state, sde_crtc_state);
  791. if (ret)
  792. return ret;
  793. /**
  794. * record topology in previous atomic state to be able to handle
  795. * topology transitions correctly.
  796. */
  797. old_top = sde_connector_get_property(conn_state,
  798. CONNECTOR_PROP_TOPOLOGY_NAME);
  799. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  800. if (ret)
  801. return ret;
  802. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  803. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  804. if (ret)
  805. return ret;
  806. ret = sde_connector_roi_v1_check_roi(conn_state);
  807. if (ret) {
  808. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  809. ret);
  810. return ret;
  811. }
  812. drm_mode_set_crtcinfo(adj_mode, 0);
  813. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  814. return ret;
  815. }
  816. static void _sde_encoder_get_connector_roi(
  817. struct sde_encoder_virt *sde_enc,
  818. struct sde_rect *merged_conn_roi)
  819. {
  820. struct drm_connector *drm_conn;
  821. struct sde_connector_state *c_state;
  822. if (!sde_enc || !merged_conn_roi)
  823. return;
  824. drm_conn = sde_enc->phys_encs[0]->connector;
  825. if (!drm_conn || !drm_conn->state)
  826. return;
  827. c_state = to_sde_connector_state(drm_conn->state);
  828. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  829. }
  830. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  831. {
  832. struct sde_encoder_virt *sde_enc;
  833. struct drm_connector *drm_conn;
  834. struct drm_display_mode *adj_mode;
  835. struct sde_rect roi;
  836. if (!drm_enc) {
  837. SDE_ERROR("invalid encoder parameter\n");
  838. return -EINVAL;
  839. }
  840. sde_enc = to_sde_encoder_virt(drm_enc);
  841. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  842. SDE_ERROR("invalid crtc parameter\n");
  843. return -EINVAL;
  844. }
  845. if (!sde_enc->cur_master) {
  846. SDE_ERROR("invalid cur_master parameter\n");
  847. return -EINVAL;
  848. }
  849. adj_mode = &sde_enc->cur_master->cached_mode;
  850. drm_conn = sde_enc->cur_master->connector;
  851. _sde_encoder_get_connector_roi(sde_enc, &roi);
  852. if (sde_kms_rect_is_null(&roi)) {
  853. roi.w = adj_mode->hdisplay;
  854. roi.h = adj_mode->vdisplay;
  855. }
  856. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  857. sizeof(sde_enc->prv_conn_roi));
  858. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  859. return 0;
  860. }
  861. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  862. u32 vsync_source, bool is_dummy)
  863. {
  864. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  865. struct sde_kms *sde_kms;
  866. struct sde_hw_mdp *hw_mdptop;
  867. struct sde_encoder_virt *sde_enc;
  868. int i;
  869. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  870. if (!sde_enc) {
  871. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  872. return;
  873. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  874. SDE_ERROR("invalid num phys enc %d/%d\n",
  875. sde_enc->num_phys_encs,
  876. (int) ARRAY_SIZE(sde_enc->hw_pp));
  877. return;
  878. }
  879. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  880. if (!sde_kms) {
  881. SDE_ERROR("invalid sde_kms\n");
  882. return;
  883. }
  884. hw_mdptop = sde_kms->hw_mdp;
  885. if (!hw_mdptop) {
  886. SDE_ERROR("invalid mdptop\n");
  887. return;
  888. }
  889. if (hw_mdptop->ops.setup_vsync_source) {
  890. for (i = 0; i < sde_enc->num_phys_encs; i++)
  891. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  892. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  893. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  894. vsync_cfg.vsync_source = vsync_source;
  895. vsync_cfg.is_dummy = is_dummy;
  896. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  897. }
  898. }
  899. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  900. struct msm_display_info *disp_info, bool is_dummy)
  901. {
  902. struct sde_encoder_phys *phys;
  903. int i;
  904. u32 vsync_source;
  905. if (!sde_enc || !disp_info) {
  906. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  907. sde_enc != NULL, disp_info != NULL);
  908. return;
  909. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  910. SDE_ERROR("invalid num phys enc %d/%d\n",
  911. sde_enc->num_phys_encs,
  912. (int) ARRAY_SIZE(sde_enc->hw_pp));
  913. return;
  914. }
  915. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  916. if (is_dummy)
  917. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  918. sde_enc->te_source;
  919. else if (disp_info->is_te_using_watchdog_timer)
  920. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  921. else
  922. vsync_source = sde_enc->te_source;
  923. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  924. disp_info->is_te_using_watchdog_timer);
  925. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  926. phys = sde_enc->phys_encs[i];
  927. if (phys && phys->ops.setup_vsync_source)
  928. phys->ops.setup_vsync_source(phys,
  929. vsync_source, is_dummy);
  930. }
  931. }
  932. }
  933. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  934. bool watchdog_te)
  935. {
  936. struct sde_encoder_virt *sde_enc;
  937. struct msm_display_info disp_info;
  938. if (!drm_enc) {
  939. pr_err("invalid drm encoder\n");
  940. return -EINVAL;
  941. }
  942. sde_enc = to_sde_encoder_virt(drm_enc);
  943. sde_encoder_control_te(drm_enc, false);
  944. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  945. disp_info.is_te_using_watchdog_timer = watchdog_te;
  946. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  947. sde_encoder_control_te(drm_enc, true);
  948. return 0;
  949. }
  950. static int _sde_encoder_rsc_client_update_vsync_wait(
  951. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  952. int wait_vblank_crtc_id)
  953. {
  954. int wait_refcount = 0, ret = 0;
  955. int pipe = -1;
  956. int wait_count = 0;
  957. struct drm_crtc *primary_crtc;
  958. struct drm_crtc *crtc;
  959. crtc = sde_enc->crtc;
  960. if (wait_vblank_crtc_id)
  961. wait_refcount =
  962. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  963. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  964. SDE_EVTLOG_FUNC_ENTRY);
  965. if (crtc->base.id != wait_vblank_crtc_id) {
  966. primary_crtc = drm_crtc_find(drm_enc->dev,
  967. NULL, wait_vblank_crtc_id);
  968. if (!primary_crtc) {
  969. SDE_ERROR_ENC(sde_enc,
  970. "failed to find primary crtc id %d\n",
  971. wait_vblank_crtc_id);
  972. return -EINVAL;
  973. }
  974. pipe = drm_crtc_index(primary_crtc);
  975. }
  976. /**
  977. * note: VBLANK is expected to be enabled at this point in
  978. * resource control state machine if on primary CRTC
  979. */
  980. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  981. if (sde_rsc_client_is_state_update_complete(
  982. sde_enc->rsc_client))
  983. break;
  984. if (crtc->base.id == wait_vblank_crtc_id)
  985. ret = sde_encoder_wait_for_event(drm_enc,
  986. MSM_ENC_VBLANK);
  987. else
  988. drm_wait_one_vblank(drm_enc->dev, pipe);
  989. if (ret) {
  990. SDE_ERROR_ENC(sde_enc,
  991. "wait for vblank failed ret:%d\n", ret);
  992. /**
  993. * rsc hardware may hang without vsync. avoid rsc hang
  994. * by generating the vsync from watchdog timer.
  995. */
  996. if (crtc->base.id == wait_vblank_crtc_id)
  997. sde_encoder_helper_switch_vsync(drm_enc, true);
  998. }
  999. }
  1000. if (wait_count >= MAX_RSC_WAIT)
  1001. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1002. SDE_EVTLOG_ERROR);
  1003. if (wait_refcount)
  1004. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1005. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1006. SDE_EVTLOG_FUNC_EXIT);
  1007. return ret;
  1008. }
  1009. static int _sde_encoder_update_rsc_client(
  1010. struct drm_encoder *drm_enc, bool enable)
  1011. {
  1012. struct sde_encoder_virt *sde_enc;
  1013. struct drm_crtc *crtc;
  1014. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1015. struct sde_rsc_cmd_config *rsc_config;
  1016. int ret;
  1017. struct msm_display_info *disp_info;
  1018. struct msm_mode_info *mode_info;
  1019. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1020. u32 qsync_mode = 0, v_front_porch;
  1021. struct drm_display_mode *mode;
  1022. bool is_vid_mode;
  1023. struct drm_encoder *enc;
  1024. if (!drm_enc || !drm_enc->dev) {
  1025. SDE_ERROR("invalid encoder arguments\n");
  1026. return -EINVAL;
  1027. }
  1028. sde_enc = to_sde_encoder_virt(drm_enc);
  1029. mode_info = &sde_enc->mode_info;
  1030. crtc = sde_enc->crtc;
  1031. if (!sde_enc->crtc) {
  1032. SDE_ERROR("invalid crtc parameter\n");
  1033. return -EINVAL;
  1034. }
  1035. disp_info = &sde_enc->disp_info;
  1036. rsc_config = &sde_enc->rsc_config;
  1037. if (!sde_enc->rsc_client) {
  1038. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1039. return 0;
  1040. }
  1041. /**
  1042. * only primary command mode panel without Qsync can request CMD state.
  1043. * all other panels/displays can request for VID state including
  1044. * secondary command mode panel.
  1045. * Clone mode encoder can request CLK STATE only.
  1046. */
  1047. if (sde_enc->cur_master)
  1048. qsync_mode = sde_connector_get_qsync_mode(
  1049. sde_enc->cur_master->connector);
  1050. if (sde_encoder_in_clone_mode(drm_enc) ||
  1051. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1052. (disp_info->display_type && qsync_mode))
  1053. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1054. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1055. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1056. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1057. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1058. drm_for_each_encoder(enc, drm_enc->dev) {
  1059. if (enc->base.id != drm_enc->base.id &&
  1060. sde_encoder_in_cont_splash(enc))
  1061. rsc_state = SDE_RSC_CLK_STATE;
  1062. }
  1063. SDE_EVT32(rsc_state, qsync_mode);
  1064. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1065. MSM_DISPLAY_VIDEO_MODE);
  1066. mode = &sde_enc->crtc->state->mode;
  1067. v_front_porch = mode->vsync_start - mode->vdisplay;
  1068. /* compare specific items and reconfigure the rsc */
  1069. if ((rsc_config->fps != mode_info->frame_rate) ||
  1070. (rsc_config->vtotal != mode_info->vtotal) ||
  1071. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1072. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1073. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1074. rsc_config->fps = mode_info->frame_rate;
  1075. rsc_config->vtotal = mode_info->vtotal;
  1076. /*
  1077. * for video mode, prefill lines should not go beyond vertical
  1078. * front porch for RSCC configuration. This will ensure bw
  1079. * downvotes are not sent within the active region. Additional
  1080. * -1 is to give one line time for rscc mode min_threshold.
  1081. */
  1082. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1083. rsc_config->prefill_lines = v_front_porch - 1;
  1084. else
  1085. rsc_config->prefill_lines = mode_info->prefill_lines;
  1086. rsc_config->jitter_numer = mode_info->jitter_numer;
  1087. rsc_config->jitter_denom = mode_info->jitter_denom;
  1088. sde_enc->rsc_state_init = false;
  1089. }
  1090. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1091. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1092. /* update it only once */
  1093. sde_enc->rsc_state_init = true;
  1094. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1095. rsc_state, rsc_config, crtc->base.id,
  1096. &wait_vblank_crtc_id);
  1097. } else {
  1098. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1099. rsc_state, NULL, crtc->base.id,
  1100. &wait_vblank_crtc_id);
  1101. }
  1102. /**
  1103. * if RSC performed a state change that requires a VBLANK wait, it will
  1104. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1105. *
  1106. * if we are the primary display, we will need to enable and wait
  1107. * locally since we hold the commit thread
  1108. *
  1109. * if we are an external display, we must send a signal to the primary
  1110. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1111. * by the primary panel's VBLANK signals
  1112. */
  1113. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1114. if (ret) {
  1115. SDE_ERROR_ENC(sde_enc,
  1116. "sde rsc client update failed ret:%d\n", ret);
  1117. return ret;
  1118. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1119. return ret;
  1120. }
  1121. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1122. sde_enc, wait_vblank_crtc_id);
  1123. return ret;
  1124. }
  1125. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1126. {
  1127. struct sde_encoder_virt *sde_enc;
  1128. int i;
  1129. if (!drm_enc) {
  1130. SDE_ERROR("invalid encoder\n");
  1131. return;
  1132. }
  1133. sde_enc = to_sde_encoder_virt(drm_enc);
  1134. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1135. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1136. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1137. if (phys && phys->ops.irq_control)
  1138. phys->ops.irq_control(phys, enable);
  1139. }
  1140. }
  1141. /* keep track of the userspace vblank during modeset */
  1142. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1143. u32 sw_event)
  1144. {
  1145. struct sde_encoder_virt *sde_enc;
  1146. bool enable;
  1147. int i;
  1148. if (!drm_enc) {
  1149. SDE_ERROR("invalid encoder\n");
  1150. return;
  1151. }
  1152. sde_enc = to_sde_encoder_virt(drm_enc);
  1153. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1154. sw_event, sde_enc->vblank_enabled);
  1155. /* nothing to do if vblank not enabled by userspace */
  1156. if (!sde_enc->vblank_enabled)
  1157. return;
  1158. /* disable vblank on pre_modeset */
  1159. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1160. enable = false;
  1161. /* enable vblank on post_modeset */
  1162. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1163. enable = true;
  1164. else
  1165. return;
  1166. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1167. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1168. if (phys && phys->ops.control_vblank_irq)
  1169. phys->ops.control_vblank_irq(phys, enable);
  1170. }
  1171. }
  1172. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1173. {
  1174. struct sde_encoder_virt *sde_enc;
  1175. if (!drm_enc)
  1176. return NULL;
  1177. sde_enc = to_sde_encoder_virt(drm_enc);
  1178. return sde_enc->rsc_client;
  1179. }
  1180. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1181. bool enable)
  1182. {
  1183. struct sde_kms *sde_kms;
  1184. struct sde_encoder_virt *sde_enc;
  1185. int rc;
  1186. sde_enc = to_sde_encoder_virt(drm_enc);
  1187. sde_kms = sde_encoder_get_kms(drm_enc);
  1188. if (!sde_kms)
  1189. return -EINVAL;
  1190. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1191. SDE_EVT32(DRMID(drm_enc), enable);
  1192. if (!sde_enc->cur_master) {
  1193. SDE_ERROR("encoder master not set\n");
  1194. return -EINVAL;
  1195. }
  1196. if (enable) {
  1197. /* enable SDE core clks */
  1198. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1199. if (rc < 0) {
  1200. SDE_ERROR("failed to enable power resource %d\n", rc);
  1201. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1202. return rc;
  1203. }
  1204. sde_enc->elevated_ahb_vote = true;
  1205. /* enable DSI clks */
  1206. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1207. true);
  1208. if (rc) {
  1209. SDE_ERROR("failed to enable clk control %d\n", rc);
  1210. pm_runtime_put_sync(drm_enc->dev->dev);
  1211. return rc;
  1212. }
  1213. /* enable all the irq */
  1214. _sde_encoder_irq_control(drm_enc, true);
  1215. _sde_encoder_pm_qos_add_request(drm_enc);
  1216. } else {
  1217. _sde_encoder_pm_qos_remove_request(drm_enc);
  1218. /* disable all the irq */
  1219. _sde_encoder_irq_control(drm_enc, false);
  1220. /* disable DSI clks */
  1221. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1222. /* disable SDE core clks */
  1223. pm_runtime_put_sync(drm_enc->dev->dev);
  1224. }
  1225. return 0;
  1226. }
  1227. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1228. bool enable, u32 frame_count)
  1229. {
  1230. struct sde_encoder_virt *sde_enc;
  1231. int i;
  1232. if (!drm_enc) {
  1233. SDE_ERROR("invalid encoder\n");
  1234. return;
  1235. }
  1236. sde_enc = to_sde_encoder_virt(drm_enc);
  1237. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1238. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1239. if (!phys || !phys->ops.setup_misr)
  1240. continue;
  1241. phys->ops.setup_misr(phys, enable, frame_count);
  1242. }
  1243. }
  1244. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1245. unsigned int type, unsigned int code, int value)
  1246. {
  1247. struct drm_encoder *drm_enc = NULL;
  1248. struct sde_encoder_virt *sde_enc = NULL;
  1249. struct msm_drm_thread *disp_thread = NULL;
  1250. struct msm_drm_private *priv = NULL;
  1251. if (!handle || !handle->handler || !handle->handler->private) {
  1252. SDE_ERROR("invalid encoder for the input event\n");
  1253. return;
  1254. }
  1255. drm_enc = (struct drm_encoder *)handle->handler->private;
  1256. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1257. SDE_ERROR("invalid parameters\n");
  1258. return;
  1259. }
  1260. priv = drm_enc->dev->dev_private;
  1261. sde_enc = to_sde_encoder_virt(drm_enc);
  1262. if (!sde_enc->crtc || (sde_enc->crtc->index
  1263. >= ARRAY_SIZE(priv->disp_thread))) {
  1264. SDE_DEBUG_ENC(sde_enc,
  1265. "invalid cached CRTC: %d or crtc index: %d\n",
  1266. sde_enc->crtc == NULL,
  1267. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1268. return;
  1269. }
  1270. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1271. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1272. kthread_queue_work(&disp_thread->worker,
  1273. &sde_enc->input_event_work);
  1274. }
  1275. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1276. {
  1277. struct sde_encoder_virt *sde_enc;
  1278. if (!drm_enc) {
  1279. SDE_ERROR("invalid encoder\n");
  1280. return;
  1281. }
  1282. sde_enc = to_sde_encoder_virt(drm_enc);
  1283. /* return early if there is no state change */
  1284. if (sde_enc->idle_pc_enabled == enable)
  1285. return;
  1286. sde_enc->idle_pc_enabled = enable;
  1287. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1288. SDE_EVT32(sde_enc->idle_pc_enabled);
  1289. }
  1290. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1291. u32 sw_event)
  1292. {
  1293. struct drm_encoder *drm_enc = &sde_enc->base;
  1294. struct msm_drm_private *priv;
  1295. unsigned int lp, idle_pc_duration;
  1296. struct msm_drm_thread *disp_thread;
  1297. /* set idle timeout based on master connector's lp value */
  1298. if (sde_enc->cur_master)
  1299. lp = sde_connector_get_lp(
  1300. sde_enc->cur_master->connector);
  1301. else
  1302. lp = SDE_MODE_DPMS_ON;
  1303. if (lp == SDE_MODE_DPMS_LP2)
  1304. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1305. else
  1306. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1307. priv = drm_enc->dev->dev_private;
  1308. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1309. kthread_mod_delayed_work(
  1310. &disp_thread->worker,
  1311. &sde_enc->delayed_off_work,
  1312. msecs_to_jiffies(idle_pc_duration));
  1313. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1314. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1315. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1316. sw_event);
  1317. }
  1318. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1319. u32 sw_event)
  1320. {
  1321. if (kthread_cancel_delayed_work_sync(
  1322. &sde_enc->delayed_off_work))
  1323. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1324. sw_event);
  1325. }
  1326. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1327. u32 sw_event)
  1328. {
  1329. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1330. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1331. else
  1332. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1333. }
  1334. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1335. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1336. {
  1337. int ret = 0;
  1338. mutex_lock(&sde_enc->rc_lock);
  1339. /* return if the resource control is already in ON state */
  1340. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1341. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1342. sw_event);
  1343. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1344. SDE_EVTLOG_FUNC_CASE1);
  1345. goto end;
  1346. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1347. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1348. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1349. sw_event, sde_enc->rc_state);
  1350. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1351. SDE_EVTLOG_ERROR);
  1352. goto end;
  1353. }
  1354. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1355. _sde_encoder_irq_control(drm_enc, true);
  1356. } else {
  1357. /* enable all the clks and resources */
  1358. ret = _sde_encoder_resource_control_helper(drm_enc,
  1359. true);
  1360. if (ret) {
  1361. SDE_ERROR_ENC(sde_enc,
  1362. "sw_event:%d, rc in state %d\n",
  1363. sw_event, sde_enc->rc_state);
  1364. SDE_EVT32(DRMID(drm_enc), sw_event,
  1365. sde_enc->rc_state,
  1366. SDE_EVTLOG_ERROR);
  1367. goto end;
  1368. }
  1369. _sde_encoder_update_rsc_client(drm_enc, true);
  1370. }
  1371. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1372. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1373. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1374. end:
  1375. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1376. mutex_unlock(&sde_enc->rc_lock);
  1377. return ret;
  1378. }
  1379. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1380. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1381. {
  1382. /* cancel delayed off work, if any */
  1383. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1384. mutex_lock(&sde_enc->rc_lock);
  1385. if (is_vid_mode &&
  1386. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1387. _sde_encoder_irq_control(drm_enc, true);
  1388. }
  1389. /* skip if is already OFF or IDLE, resources are off already */
  1390. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1391. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1392. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1393. sw_event, sde_enc->rc_state);
  1394. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1395. SDE_EVTLOG_FUNC_CASE3);
  1396. goto end;
  1397. }
  1398. /**
  1399. * IRQs are still enabled currently, which allows wait for
  1400. * VBLANK which RSC may require to correctly transition to OFF
  1401. */
  1402. _sde_encoder_update_rsc_client(drm_enc, false);
  1403. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1404. SDE_ENC_RC_STATE_PRE_OFF,
  1405. SDE_EVTLOG_FUNC_CASE3);
  1406. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1407. end:
  1408. mutex_unlock(&sde_enc->rc_lock);
  1409. return 0;
  1410. }
  1411. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1412. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1413. {
  1414. int ret = 0;
  1415. mutex_lock(&sde_enc->rc_lock);
  1416. /* return if the resource control is already in OFF state */
  1417. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1418. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1419. sw_event);
  1420. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1421. SDE_EVTLOG_FUNC_CASE4);
  1422. goto end;
  1423. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1424. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1425. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1426. sw_event, sde_enc->rc_state);
  1427. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1428. SDE_EVTLOG_ERROR);
  1429. ret = -EINVAL;
  1430. goto end;
  1431. }
  1432. /**
  1433. * expect to arrive here only if in either idle state or pre-off
  1434. * and in IDLE state the resources are already disabled
  1435. */
  1436. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1437. _sde_encoder_resource_control_helper(drm_enc, false);
  1438. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1439. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1440. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1441. end:
  1442. mutex_unlock(&sde_enc->rc_lock);
  1443. return ret;
  1444. }
  1445. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1446. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1447. {
  1448. int ret = 0;
  1449. /* cancel delayed off work, if any */
  1450. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1451. mutex_lock(&sde_enc->rc_lock);
  1452. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1453. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1454. sw_event);
  1455. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1456. SDE_EVTLOG_FUNC_CASE5);
  1457. goto end;
  1458. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1459. /* enable all the clks and resources */
  1460. ret = _sde_encoder_resource_control_helper(drm_enc,
  1461. true);
  1462. if (ret) {
  1463. SDE_ERROR_ENC(sde_enc,
  1464. "sw_event:%d, rc in state %d\n",
  1465. sw_event, sde_enc->rc_state);
  1466. SDE_EVT32(DRMID(drm_enc), sw_event,
  1467. sde_enc->rc_state,
  1468. SDE_EVTLOG_ERROR);
  1469. goto end;
  1470. }
  1471. _sde_encoder_update_rsc_client(drm_enc, true);
  1472. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1473. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1474. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1475. }
  1476. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1477. if (ret && ret != -EWOULDBLOCK) {
  1478. SDE_ERROR_ENC(sde_enc,
  1479. "wait for commit done returned %d\n",
  1480. ret);
  1481. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1482. ret, SDE_EVTLOG_ERROR);
  1483. ret = -EINVAL;
  1484. goto end;
  1485. }
  1486. _sde_encoder_irq_control(drm_enc, false);
  1487. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1488. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1489. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1490. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1491. _sde_encoder_pm_qos_remove_request(drm_enc);
  1492. end:
  1493. mutex_unlock(&sde_enc->rc_lock);
  1494. return ret;
  1495. }
  1496. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1497. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1498. {
  1499. int ret = 0;
  1500. mutex_lock(&sde_enc->rc_lock);
  1501. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1502. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1503. sw_event);
  1504. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1505. SDE_EVTLOG_FUNC_CASE5);
  1506. goto end;
  1507. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1508. SDE_ERROR_ENC(sde_enc,
  1509. "sw_event:%d, rc:%d !MODESET state\n",
  1510. sw_event, sde_enc->rc_state);
  1511. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1512. SDE_EVTLOG_ERROR);
  1513. ret = -EINVAL;
  1514. goto end;
  1515. }
  1516. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1517. _sde_encoder_irq_control(drm_enc, true);
  1518. _sde_encoder_update_rsc_client(drm_enc, true);
  1519. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1520. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1521. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1522. _sde_encoder_pm_qos_add_request(drm_enc);
  1523. end:
  1524. mutex_unlock(&sde_enc->rc_lock);
  1525. return ret;
  1526. }
  1527. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1528. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1529. {
  1530. struct msm_drm_private *priv;
  1531. struct sde_kms *sde_kms;
  1532. struct drm_crtc *crtc = drm_enc->crtc;
  1533. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1534. priv = drm_enc->dev->dev_private;
  1535. sde_kms = to_sde_kms(priv->kms);
  1536. mutex_lock(&sde_enc->rc_lock);
  1537. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1538. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1539. sw_event, sde_enc->rc_state);
  1540. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1541. SDE_EVTLOG_ERROR);
  1542. goto end;
  1543. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1544. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1545. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1546. sde_crtc_frame_pending(sde_enc->crtc),
  1547. SDE_EVTLOG_ERROR);
  1548. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1549. goto end;
  1550. }
  1551. if (is_vid_mode) {
  1552. _sde_encoder_irq_control(drm_enc, false);
  1553. } else {
  1554. /* disable all the clks and resources */
  1555. _sde_encoder_update_rsc_client(drm_enc, false);
  1556. _sde_encoder_resource_control_helper(drm_enc, false);
  1557. if (!sde_kms->perf.bw_vote_mode)
  1558. memset(&sde_crtc->cur_perf, 0,
  1559. sizeof(struct sde_core_perf_params));
  1560. }
  1561. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1562. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1563. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1564. end:
  1565. mutex_unlock(&sde_enc->rc_lock);
  1566. return 0;
  1567. }
  1568. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1569. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1570. struct msm_drm_private *priv, bool is_vid_mode)
  1571. {
  1572. bool autorefresh_enabled = false;
  1573. struct msm_drm_thread *disp_thread;
  1574. int ret = 0;
  1575. if (!sde_enc->crtc ||
  1576. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1577. SDE_DEBUG_ENC(sde_enc,
  1578. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1579. sde_enc->crtc == NULL,
  1580. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1581. sw_event);
  1582. return -EINVAL;
  1583. }
  1584. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1585. mutex_lock(&sde_enc->rc_lock);
  1586. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1587. if (sde_enc->cur_master &&
  1588. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1589. autorefresh_enabled =
  1590. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1591. sde_enc->cur_master);
  1592. if (autorefresh_enabled) {
  1593. SDE_DEBUG_ENC(sde_enc,
  1594. "not handling early wakeup since auto refresh is enabled\n");
  1595. goto end;
  1596. }
  1597. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1598. kthread_mod_delayed_work(&disp_thread->worker,
  1599. &sde_enc->delayed_off_work,
  1600. msecs_to_jiffies(
  1601. IDLE_POWERCOLLAPSE_DURATION));
  1602. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1603. /* enable all the clks and resources */
  1604. ret = _sde_encoder_resource_control_helper(drm_enc,
  1605. true);
  1606. if (ret) {
  1607. SDE_ERROR_ENC(sde_enc,
  1608. "sw_event:%d, rc in state %d\n",
  1609. sw_event, sde_enc->rc_state);
  1610. SDE_EVT32(DRMID(drm_enc), sw_event,
  1611. sde_enc->rc_state,
  1612. SDE_EVTLOG_ERROR);
  1613. goto end;
  1614. }
  1615. _sde_encoder_update_rsc_client(drm_enc, true);
  1616. /*
  1617. * In some cases, commit comes with slight delay
  1618. * (> 80 ms)after early wake up, prevent clock switch
  1619. * off to avoid jank in next update. So, increase the
  1620. * command mode idle timeout sufficiently to prevent
  1621. * such case.
  1622. */
  1623. kthread_mod_delayed_work(&disp_thread->worker,
  1624. &sde_enc->delayed_off_work,
  1625. msecs_to_jiffies(
  1626. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1627. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1628. }
  1629. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1630. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1631. end:
  1632. mutex_unlock(&sde_enc->rc_lock);
  1633. return ret;
  1634. }
  1635. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1636. u32 sw_event)
  1637. {
  1638. struct sde_encoder_virt *sde_enc;
  1639. struct msm_drm_private *priv;
  1640. int ret = 0;
  1641. bool is_vid_mode = false;
  1642. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1643. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1644. sw_event);
  1645. return -EINVAL;
  1646. }
  1647. sde_enc = to_sde_encoder_virt(drm_enc);
  1648. priv = drm_enc->dev->dev_private;
  1649. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1650. is_vid_mode = true;
  1651. /*
  1652. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1653. * events and return early for other events (ie wb display).
  1654. */
  1655. if (!sde_enc->idle_pc_enabled &&
  1656. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1657. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1658. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1659. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1660. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1661. return 0;
  1662. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1663. sw_event, sde_enc->idle_pc_enabled);
  1664. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1665. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1666. switch (sw_event) {
  1667. case SDE_ENC_RC_EVENT_KICKOFF:
  1668. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1669. is_vid_mode);
  1670. break;
  1671. case SDE_ENC_RC_EVENT_PRE_STOP:
  1672. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1673. is_vid_mode);
  1674. break;
  1675. case SDE_ENC_RC_EVENT_STOP:
  1676. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1677. break;
  1678. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1679. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1680. break;
  1681. case SDE_ENC_RC_EVENT_POST_MODESET:
  1682. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1683. break;
  1684. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1685. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1686. is_vid_mode);
  1687. break;
  1688. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1689. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1690. priv, is_vid_mode);
  1691. break;
  1692. default:
  1693. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1694. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1695. break;
  1696. }
  1697. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1698. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1699. return ret;
  1700. }
  1701. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1702. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1703. {
  1704. int i = 0;
  1705. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1706. if (intf_mode == INTF_MODE_CMD)
  1707. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1708. else if (intf_mode == INTF_MODE_VIDEO)
  1709. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1710. _sde_encoder_update_rsc_client(drm_enc, true);
  1711. if (intf_mode == INTF_MODE_CMD) {
  1712. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1713. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1714. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1715. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1716. msm_is_mode_seamless_poms(adj_mode),
  1717. SDE_EVTLOG_FUNC_CASE1);
  1718. } else if (intf_mode == INTF_MODE_VIDEO) {
  1719. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1720. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1721. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1722. msm_is_mode_seamless_poms(adj_mode),
  1723. SDE_EVTLOG_FUNC_CASE2);
  1724. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1725. }
  1726. }
  1727. static struct drm_connector *_sde_encoder_get_connector(
  1728. struct drm_device *dev, struct drm_encoder *drm_enc)
  1729. {
  1730. struct drm_connector_list_iter conn_iter;
  1731. struct drm_connector *conn = NULL, *conn_search;
  1732. drm_connector_list_iter_begin(dev, &conn_iter);
  1733. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1734. if (conn_search->encoder == drm_enc) {
  1735. conn = conn_search;
  1736. break;
  1737. }
  1738. }
  1739. drm_connector_list_iter_end(&conn_iter);
  1740. return conn;
  1741. }
  1742. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1743. {
  1744. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1745. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1746. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1747. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1748. struct sde_rm_hw_request request_hw;
  1749. int i;
  1750. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1751. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1752. sde_enc->hw_pp[i] = NULL;
  1753. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1754. break;
  1755. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1756. }
  1757. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1758. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1759. if (phys) {
  1760. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1761. SDE_HW_BLK_QDSS);
  1762. for (i = 0; i < QDSS_MAX; i++) {
  1763. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1764. phys->hw_qdss =
  1765. (struct sde_hw_qdss *)qdss_iter.hw;
  1766. break;
  1767. }
  1768. }
  1769. }
  1770. }
  1771. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1772. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1773. sde_enc->hw_dsc[i] = NULL;
  1774. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1775. break;
  1776. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1777. }
  1778. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1779. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1780. sde_enc->hw_vdc[i] = NULL;
  1781. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1782. break;
  1783. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1784. }
  1785. /* Get PP for DSC configuration */
  1786. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1787. struct sde_hw_pingpong *pp = NULL;
  1788. unsigned long features = 0;
  1789. if (!sde_enc->hw_dsc[i])
  1790. continue;
  1791. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1792. request_hw.type = SDE_HW_BLK_PINGPONG;
  1793. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1794. break;
  1795. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1796. features = pp->ops.get_hw_caps(pp);
  1797. if (test_bit(SDE_PINGPONG_DSC, &features))
  1798. sde_enc->hw_dsc_pp[i] = pp;
  1799. else
  1800. sde_enc->hw_dsc_pp[i] = NULL;
  1801. }
  1802. }
  1803. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1804. struct drm_display_mode *adj_mode, bool pre_modeset)
  1805. {
  1806. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1807. enum sde_intf_mode intf_mode;
  1808. int ret;
  1809. bool is_cmd_mode;
  1810. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1811. is_cmd_mode = true;
  1812. if (pre_modeset) {
  1813. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1814. if (msm_is_mode_seamless_dms(adj_mode) ||
  1815. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1816. is_cmd_mode)) {
  1817. /* restore resource state before releasing them */
  1818. ret = sde_encoder_resource_control(drm_enc,
  1819. SDE_ENC_RC_EVENT_PRE_MODESET);
  1820. if (ret) {
  1821. SDE_ERROR_ENC(sde_enc,
  1822. "sde resource control failed: %d\n",
  1823. ret);
  1824. return ret;
  1825. }
  1826. /*
  1827. * Disable dce before switching the mode and after pre-
  1828. * modeset to guarantee previous kickoff has finished.
  1829. */
  1830. sde_encoder_dce_disable(sde_enc);
  1831. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  1832. _sde_encoder_modeset_helper_locked(drm_enc,
  1833. SDE_ENC_RC_EVENT_PRE_MODESET);
  1834. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  1835. adj_mode);
  1836. }
  1837. } else {
  1838. if (msm_is_mode_seamless_dms(adj_mode) ||
  1839. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1840. is_cmd_mode))
  1841. sde_encoder_resource_control(&sde_enc->base,
  1842. SDE_ENC_RC_EVENT_POST_MODESET);
  1843. else if (msm_is_mode_seamless_poms(adj_mode))
  1844. _sde_encoder_modeset_helper_locked(drm_enc,
  1845. SDE_ENC_RC_EVENT_POST_MODESET);
  1846. }
  1847. return 0;
  1848. }
  1849. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1850. struct drm_display_mode *mode,
  1851. struct drm_display_mode *adj_mode)
  1852. {
  1853. struct sde_encoder_virt *sde_enc;
  1854. struct sde_kms *sde_kms;
  1855. struct drm_connector *conn;
  1856. int i = 0, ret;
  1857. if (!drm_enc) {
  1858. SDE_ERROR("invalid encoder\n");
  1859. return;
  1860. }
  1861. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1862. SDE_ERROR("power resource is not enabled\n");
  1863. return;
  1864. }
  1865. sde_kms = sde_encoder_get_kms(drm_enc);
  1866. if (!sde_kms)
  1867. return;
  1868. sde_enc = to_sde_encoder_virt(drm_enc);
  1869. SDE_DEBUG_ENC(sde_enc, "\n");
  1870. SDE_EVT32(DRMID(drm_enc));
  1871. /*
  1872. * cache the crtc in sde_enc on enable for duration of use case
  1873. * for correctly servicing asynchronous irq events and timers
  1874. */
  1875. if (!drm_enc->crtc) {
  1876. SDE_ERROR("invalid crtc\n");
  1877. return;
  1878. }
  1879. sde_enc->crtc = drm_enc->crtc;
  1880. sde_crtc_set_qos_dirty(drm_enc->crtc);
  1881. /* get and store the mode_info */
  1882. conn = _sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1883. if (!conn) {
  1884. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1885. return;
  1886. } else if (!conn->state) {
  1887. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1888. return;
  1889. }
  1890. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1891. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  1892. /* release resources before seamless mode change */
  1893. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, true);
  1894. if (ret)
  1895. return;
  1896. /* reserve dynamic resources now, indicating non test-only */
  1897. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1898. conn->state, false);
  1899. if (ret) {
  1900. SDE_ERROR_ENC(sde_enc,
  1901. "failed to reserve hw resources, %d\n", ret);
  1902. return;
  1903. }
  1904. /* assign the reserved HW blocks to this encoder */
  1905. _sde_encoder_virt_populate_hw_res(drm_enc);
  1906. /* perform mode_set on phys_encs */
  1907. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1908. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1909. if (phys) {
  1910. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  1911. SDE_ERROR_ENC(sde_enc,
  1912. "invalid pingpong block for the encoder\n");
  1913. return;
  1914. }
  1915. phys->hw_pp = sde_enc->hw_pp[i];
  1916. phys->connector = conn->state->connector;
  1917. if (phys->ops.mode_set)
  1918. phys->ops.mode_set(phys, mode, adj_mode);
  1919. }
  1920. }
  1921. /* update resources after seamless mode change */
  1922. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, false);
  1923. }
  1924. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1925. {
  1926. struct sde_encoder_virt *sde_enc;
  1927. struct sde_encoder_phys *phys;
  1928. int i;
  1929. if (!drm_enc) {
  1930. SDE_ERROR("invalid parameters\n");
  1931. return;
  1932. }
  1933. sde_enc = to_sde_encoder_virt(drm_enc);
  1934. if (!sde_enc) {
  1935. SDE_ERROR("invalid sde encoder\n");
  1936. return;
  1937. }
  1938. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1939. phys = sde_enc->phys_encs[i];
  1940. if (phys && phys->ops.control_te)
  1941. phys->ops.control_te(phys, enable);
  1942. }
  1943. }
  1944. static int _sde_encoder_input_connect(struct input_handler *handler,
  1945. struct input_dev *dev, const struct input_device_id *id)
  1946. {
  1947. struct input_handle *handle;
  1948. int rc = 0;
  1949. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1950. if (!handle)
  1951. return -ENOMEM;
  1952. handle->dev = dev;
  1953. handle->handler = handler;
  1954. handle->name = handler->name;
  1955. rc = input_register_handle(handle);
  1956. if (rc) {
  1957. pr_err("failed to register input handle\n");
  1958. goto error;
  1959. }
  1960. rc = input_open_device(handle);
  1961. if (rc) {
  1962. pr_err("failed to open input device\n");
  1963. goto error_unregister;
  1964. }
  1965. return 0;
  1966. error_unregister:
  1967. input_unregister_handle(handle);
  1968. error:
  1969. kfree(handle);
  1970. return rc;
  1971. }
  1972. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  1973. {
  1974. input_close_device(handle);
  1975. input_unregister_handle(handle);
  1976. kfree(handle);
  1977. }
  1978. /**
  1979. * Structure for specifying event parameters on which to receive callbacks.
  1980. * This structure will trigger a callback in case of a touch event (specified by
  1981. * EV_ABS) where there is a change in X and Y coordinates,
  1982. */
  1983. static const struct input_device_id sde_input_ids[] = {
  1984. {
  1985. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  1986. .evbit = { BIT_MASK(EV_ABS) },
  1987. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  1988. BIT_MASK(ABS_MT_POSITION_X) |
  1989. BIT_MASK(ABS_MT_POSITION_Y) },
  1990. },
  1991. { },
  1992. };
  1993. static void _sde_encoder_input_handler_register(
  1994. struct drm_encoder *drm_enc)
  1995. {
  1996. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1997. int rc;
  1998. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1999. return;
  2000. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2001. sde_enc->input_handler->private = sde_enc;
  2002. /* register input handler if not already registered */
  2003. rc = input_register_handler(sde_enc->input_handler);
  2004. if (rc) {
  2005. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2006. rc);
  2007. kfree(sde_enc->input_handler);
  2008. }
  2009. }
  2010. }
  2011. static void _sde_encoder_input_handler_unregister(
  2012. struct drm_encoder *drm_enc)
  2013. {
  2014. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2015. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2016. return;
  2017. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2018. input_unregister_handler(sde_enc->input_handler);
  2019. sde_enc->input_handler->private = NULL;
  2020. }
  2021. }
  2022. static int _sde_encoder_input_handler(
  2023. struct sde_encoder_virt *sde_enc)
  2024. {
  2025. struct input_handler *input_handler = NULL;
  2026. int rc = 0;
  2027. if (sde_enc->input_handler) {
  2028. SDE_ERROR_ENC(sde_enc,
  2029. "input_handle is active. unexpected\n");
  2030. return -EINVAL;
  2031. }
  2032. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2033. if (!input_handler)
  2034. return -ENOMEM;
  2035. input_handler->event = sde_encoder_input_event_handler;
  2036. input_handler->connect = _sde_encoder_input_connect;
  2037. input_handler->disconnect = _sde_encoder_input_disconnect;
  2038. input_handler->name = "sde";
  2039. input_handler->id_table = sde_input_ids;
  2040. sde_enc->input_handler = input_handler;
  2041. return rc;
  2042. }
  2043. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2044. {
  2045. struct sde_encoder_virt *sde_enc = NULL;
  2046. struct sde_kms *sde_kms;
  2047. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2048. SDE_ERROR("invalid parameters\n");
  2049. return;
  2050. }
  2051. sde_kms = sde_encoder_get_kms(drm_enc);
  2052. if (!sde_kms)
  2053. return;
  2054. sde_enc = to_sde_encoder_virt(drm_enc);
  2055. if (!sde_enc || !sde_enc->cur_master) {
  2056. SDE_DEBUG("invalid sde encoder/master\n");
  2057. return;
  2058. }
  2059. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2060. sde_enc->cur_master->hw_mdptop &&
  2061. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2062. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2063. sde_enc->cur_master->hw_mdptop);
  2064. if (sde_enc->cur_master->hw_mdptop &&
  2065. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2066. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2067. sde_enc->cur_master->hw_mdptop,
  2068. sde_kms->catalog);
  2069. if (sde_enc->cur_master->hw_ctl &&
  2070. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2071. !sde_enc->cur_master->cont_splash_enabled)
  2072. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2073. sde_enc->cur_master->hw_ctl,
  2074. &sde_enc->cur_master->intf_cfg_v1);
  2075. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2076. sde_encoder_control_te(drm_enc, true);
  2077. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2078. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2079. }
  2080. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2081. {
  2082. void *dither_cfg = NULL;
  2083. int ret = 0, i = 0;
  2084. size_t len = 0;
  2085. enum sde_rm_topology_name topology;
  2086. struct drm_encoder *drm_enc;
  2087. struct msm_display_dsc_info *dsc = NULL;
  2088. struct sde_encoder_virt *sde_enc;
  2089. struct sde_hw_pingpong *hw_pp;
  2090. u32 bpp, bpc;
  2091. if (!phys || !phys->connector || !phys->hw_pp ||
  2092. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2093. return;
  2094. topology = sde_connector_get_topology_name(phys->connector);
  2095. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2096. (phys->split_role == ENC_ROLE_SLAVE))
  2097. return;
  2098. drm_enc = phys->parent;
  2099. sde_enc = to_sde_encoder_virt(drm_enc);
  2100. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2101. bpc = dsc->config.bits_per_component;
  2102. bpp = dsc->config.bits_per_pixel;
  2103. /* disable dither for 10 bpp or 10bpc dsc config */
  2104. if (bpp == 10 || bpc == 10) {
  2105. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2106. return;
  2107. }
  2108. ret = sde_connector_get_dither_cfg(phys->connector,
  2109. phys->connector->state, &dither_cfg,
  2110. &len, sde_enc->idle_pc_restore);
  2111. /* skip reg writes when return values are invalid or no data */
  2112. if (ret && ret == -ENODATA)
  2113. return;
  2114. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  2115. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2116. hw_pp = sde_enc->hw_pp[i];
  2117. phys->hw_pp->ops.setup_dither(hw_pp,
  2118. dither_cfg, len);
  2119. }
  2120. } else {
  2121. phys->hw_pp->ops.setup_dither(phys->hw_pp,
  2122. dither_cfg, len);
  2123. }
  2124. }
  2125. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2126. {
  2127. struct sde_encoder_virt *sde_enc = NULL;
  2128. int i;
  2129. if (!drm_enc) {
  2130. SDE_ERROR("invalid encoder\n");
  2131. return;
  2132. }
  2133. sde_enc = to_sde_encoder_virt(drm_enc);
  2134. if (!sde_enc->cur_master) {
  2135. SDE_DEBUG("virt encoder has no master\n");
  2136. return;
  2137. }
  2138. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2139. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2140. sde_enc->idle_pc_restore = true;
  2141. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2142. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2143. if (!phys)
  2144. continue;
  2145. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2146. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2147. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2148. phys->ops.restore(phys);
  2149. _sde_encoder_setup_dither(phys);
  2150. }
  2151. if (sde_enc->cur_master->ops.restore)
  2152. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2153. _sde_encoder_virt_enable_helper(drm_enc);
  2154. }
  2155. static void sde_encoder_off_work(struct kthread_work *work)
  2156. {
  2157. struct sde_encoder_virt *sde_enc = container_of(work,
  2158. struct sde_encoder_virt, delayed_off_work.work);
  2159. struct drm_encoder *drm_enc;
  2160. if (!sde_enc) {
  2161. SDE_ERROR("invalid sde encoder\n");
  2162. return;
  2163. }
  2164. drm_enc = &sde_enc->base;
  2165. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2166. sde_encoder_idle_request(drm_enc);
  2167. SDE_ATRACE_END("sde_encoder_off_work");
  2168. }
  2169. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2170. {
  2171. struct sde_encoder_virt *sde_enc = NULL;
  2172. int i, ret = 0;
  2173. struct msm_compression_info *comp_info = NULL;
  2174. struct drm_display_mode *cur_mode = NULL;
  2175. struct msm_display_info *disp_info;
  2176. if (!drm_enc) {
  2177. SDE_ERROR("invalid encoder\n");
  2178. return;
  2179. }
  2180. sde_enc = to_sde_encoder_virt(drm_enc);
  2181. disp_info = &sde_enc->disp_info;
  2182. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2183. SDE_ERROR("power resource is not enabled\n");
  2184. return;
  2185. }
  2186. if (drm_enc->crtc && !sde_enc->crtc)
  2187. sde_enc->crtc = drm_enc->crtc;
  2188. comp_info = &sde_enc->mode_info.comp_info;
  2189. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2190. SDE_DEBUG_ENC(sde_enc, "\n");
  2191. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2192. sde_enc->cur_master = NULL;
  2193. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2194. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2195. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2196. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2197. sde_enc->cur_master = phys;
  2198. break;
  2199. }
  2200. }
  2201. if (!sde_enc->cur_master) {
  2202. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2203. return;
  2204. }
  2205. _sde_encoder_input_handler_register(drm_enc);
  2206. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2207. || msm_is_mode_seamless_dms(cur_mode)
  2208. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2209. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2210. sde_encoder_off_work);
  2211. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2212. if (ret) {
  2213. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2214. ret);
  2215. return;
  2216. }
  2217. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2218. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2219. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2220. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2221. if (!phys)
  2222. continue;
  2223. phys->comp_type = comp_info->comp_type;
  2224. phys->comp_ratio = comp_info->comp_ratio;
  2225. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2226. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2227. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2228. phys->dsc_extra_pclk_cycle_cnt =
  2229. comp_info->dsc_info.pclk_per_line;
  2230. phys->dsc_extra_disp_width =
  2231. comp_info->dsc_info.extra_width;
  2232. phys->dce_bytes_per_line =
  2233. comp_info->dsc_info.bytes_per_pkt *
  2234. comp_info->dsc_info.pkt_per_line;
  2235. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2236. phys->dce_bytes_per_line =
  2237. comp_info->vdc_info.bytes_per_pkt *
  2238. comp_info->vdc_info.pkt_per_line;
  2239. }
  2240. if (phys != sde_enc->cur_master) {
  2241. /**
  2242. * on DMS request, the encoder will be enabled
  2243. * already. Invoke restore to reconfigure the
  2244. * new mode.
  2245. */
  2246. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2247. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2248. phys->ops.restore)
  2249. phys->ops.restore(phys);
  2250. else if (phys->ops.enable)
  2251. phys->ops.enable(phys);
  2252. }
  2253. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2254. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2255. phys->ops.setup_misr(phys, true,
  2256. sde_enc->misr_frame_count);
  2257. }
  2258. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2259. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2260. sde_enc->cur_master->ops.restore)
  2261. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2262. else if (sde_enc->cur_master->ops.enable)
  2263. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2264. _sde_encoder_virt_enable_helper(drm_enc);
  2265. }
  2266. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2267. {
  2268. struct sde_encoder_virt *sde_enc = NULL;
  2269. struct sde_kms *sde_kms;
  2270. enum sde_intf_mode intf_mode;
  2271. int i = 0;
  2272. if (!drm_enc) {
  2273. SDE_ERROR("invalid encoder\n");
  2274. return;
  2275. } else if (!drm_enc->dev) {
  2276. SDE_ERROR("invalid dev\n");
  2277. return;
  2278. } else if (!drm_enc->dev->dev_private) {
  2279. SDE_ERROR("invalid dev_private\n");
  2280. return;
  2281. }
  2282. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2283. SDE_ERROR("power resource is not enabled\n");
  2284. return;
  2285. }
  2286. sde_enc = to_sde_encoder_virt(drm_enc);
  2287. SDE_DEBUG_ENC(sde_enc, "\n");
  2288. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2289. if (!sde_kms)
  2290. return;
  2291. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2292. SDE_EVT32(DRMID(drm_enc));
  2293. /* wait for idle */
  2294. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2295. _sde_encoder_input_handler_unregister(drm_enc);
  2296. /*
  2297. * For primary command mode and video mode encoders, execute the
  2298. * resource control pre-stop operations before the physical encoders
  2299. * are disabled, to allow the rsc to transition its states properly.
  2300. *
  2301. * For other encoder types, rsc should not be enabled until after
  2302. * they have been fully disabled, so delay the pre-stop operations
  2303. * until after the physical disable calls have returned.
  2304. */
  2305. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2306. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2307. sde_encoder_resource_control(drm_enc,
  2308. SDE_ENC_RC_EVENT_PRE_STOP);
  2309. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2310. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2311. if (phys && phys->ops.disable)
  2312. phys->ops.disable(phys);
  2313. }
  2314. } else {
  2315. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2316. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2317. if (phys && phys->ops.disable)
  2318. phys->ops.disable(phys);
  2319. }
  2320. sde_encoder_resource_control(drm_enc,
  2321. SDE_ENC_RC_EVENT_PRE_STOP);
  2322. }
  2323. /*
  2324. * disable dce after the transfer is complete (for command mode)
  2325. * and after physical encoder is disabled, to make sure timing
  2326. * engine is already disabled (for video mode).
  2327. */
  2328. sde_encoder_dce_disable(sde_enc);
  2329. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2330. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2331. if (sde_enc->phys_encs[i]) {
  2332. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2333. sde_enc->phys_encs[i]->connector = NULL;
  2334. }
  2335. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2336. }
  2337. sde_enc->cur_master = NULL;
  2338. /*
  2339. * clear the cached crtc in sde_enc on use case finish, after all the
  2340. * outstanding events and timers have been completed
  2341. */
  2342. sde_enc->crtc = NULL;
  2343. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2344. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2345. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2346. }
  2347. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2348. struct sde_encoder_phys_wb *wb_enc)
  2349. {
  2350. struct sde_encoder_virt *sde_enc;
  2351. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2352. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2353. if (wb_enc) {
  2354. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2355. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2356. false, phys_enc->hw_pp->idx);
  2357. if (phys_enc->hw_ctl->ops.update_bitmask)
  2358. phys_enc->hw_ctl->ops.update_bitmask(
  2359. phys_enc->hw_ctl,
  2360. SDE_HW_FLUSH_WB,
  2361. wb_enc->hw_wb->idx, true);
  2362. }
  2363. } else {
  2364. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2365. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2366. phys_enc->hw_intf, false,
  2367. phys_enc->hw_pp->idx);
  2368. if (phys_enc->hw_ctl->ops.update_bitmask)
  2369. phys_enc->hw_ctl->ops.update_bitmask(
  2370. phys_enc->hw_ctl,
  2371. SDE_HW_FLUSH_INTF,
  2372. phys_enc->hw_intf->idx, true);
  2373. }
  2374. }
  2375. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2376. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2377. if (phys_enc->hw_ctl->ops.update_bitmask &&
  2378. phys_enc->hw_pp->merge_3d)
  2379. phys_enc->hw_ctl->ops.update_bitmask(
  2380. phys_enc->hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  2381. phys_enc->hw_pp->merge_3d->idx, true);
  2382. }
  2383. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2384. phys_enc->hw_pp) {
  2385. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2386. false, phys_enc->hw_pp->idx);
  2387. if (phys_enc->hw_ctl->ops.update_bitmask)
  2388. phys_enc->hw_ctl->ops.update_bitmask(
  2389. phys_enc->hw_ctl, SDE_HW_FLUSH_CDM,
  2390. phys_enc->hw_cdm->idx, true);
  2391. }
  2392. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2393. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2394. phys_enc->hw_ctl->ops.reset_post_disable)
  2395. phys_enc->hw_ctl->ops.reset_post_disable(
  2396. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2397. phys_enc->hw_pp->merge_3d ?
  2398. phys_enc->hw_pp->merge_3d->idx : 0);
  2399. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2400. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2401. }
  2402. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2403. enum sde_intf_type type, u32 controller_id)
  2404. {
  2405. int i = 0;
  2406. for (i = 0; i < catalog->intf_count; i++) {
  2407. if (catalog->intf[i].type == type
  2408. && catalog->intf[i].controller_id == controller_id) {
  2409. return catalog->intf[i].id;
  2410. }
  2411. }
  2412. return INTF_MAX;
  2413. }
  2414. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2415. enum sde_intf_type type, u32 controller_id)
  2416. {
  2417. if (controller_id < catalog->wb_count)
  2418. return catalog->wb[controller_id].id;
  2419. return WB_MAX;
  2420. }
  2421. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2422. struct drm_crtc *crtc)
  2423. {
  2424. struct sde_hw_uidle *uidle;
  2425. struct sde_uidle_cntr cntr;
  2426. struct sde_uidle_status status;
  2427. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2428. pr_err("invalid params %d %d\n",
  2429. !sde_kms, !crtc);
  2430. return;
  2431. }
  2432. /* check if perf counters are enabled and setup */
  2433. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2434. return;
  2435. uidle = sde_kms->hw_uidle;
  2436. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2437. && uidle->ops.uidle_get_status) {
  2438. uidle->ops.uidle_get_status(uidle, &status);
  2439. trace_sde_perf_uidle_status(
  2440. crtc->base.id,
  2441. status.uidle_danger_status_0,
  2442. status.uidle_danger_status_1,
  2443. status.uidle_safe_status_0,
  2444. status.uidle_safe_status_1,
  2445. status.uidle_idle_status_0,
  2446. status.uidle_idle_status_1,
  2447. status.uidle_fal_status_0,
  2448. status.uidle_fal_status_1,
  2449. status.uidle_status,
  2450. status.uidle_en_fal10);
  2451. }
  2452. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2453. && uidle->ops.uidle_get_cntr) {
  2454. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2455. trace_sde_perf_uidle_cntr(
  2456. crtc->base.id,
  2457. cntr.fal1_gate_cntr,
  2458. cntr.fal10_gate_cntr,
  2459. cntr.fal_wait_gate_cntr,
  2460. cntr.fal1_num_transitions_cntr,
  2461. cntr.fal10_num_transitions_cntr,
  2462. cntr.min_gate_cntr,
  2463. cntr.max_gate_cntr);
  2464. }
  2465. }
  2466. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2467. struct sde_encoder_phys *phy_enc)
  2468. {
  2469. struct sde_encoder_virt *sde_enc = NULL;
  2470. unsigned long lock_flags;
  2471. if (!drm_enc || !phy_enc)
  2472. return;
  2473. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2474. sde_enc = to_sde_encoder_virt(drm_enc);
  2475. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2476. if (sde_enc->crtc_vblank_cb)
  2477. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2478. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2479. if (phy_enc->sde_kms &&
  2480. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2481. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2482. atomic_inc(&phy_enc->vsync_cnt);
  2483. SDE_ATRACE_END("encoder_vblank_callback");
  2484. }
  2485. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2486. struct sde_encoder_phys *phy_enc)
  2487. {
  2488. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2489. if (!phy_enc)
  2490. return;
  2491. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2492. atomic_inc(&phy_enc->underrun_cnt);
  2493. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2494. if (sde_enc->cur_master->ops.get_underrun_line_count)
  2495. sde_enc->cur_master->ops.get_underrun_line_count(
  2496. sde_enc->cur_master);
  2497. trace_sde_encoder_underrun(DRMID(drm_enc),
  2498. atomic_read(&phy_enc->underrun_cnt));
  2499. SDE_DBG_CTRL("stop_ftrace");
  2500. SDE_DBG_CTRL("panic_underrun");
  2501. SDE_ATRACE_END("encoder_underrun_callback");
  2502. }
  2503. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2504. void (*vbl_cb)(void *), void *vbl_data)
  2505. {
  2506. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2507. unsigned long lock_flags;
  2508. bool enable;
  2509. int i;
  2510. enable = vbl_cb ? true : false;
  2511. if (!drm_enc) {
  2512. SDE_ERROR("invalid encoder\n");
  2513. return;
  2514. }
  2515. SDE_DEBUG_ENC(sde_enc, "\n");
  2516. SDE_EVT32(DRMID(drm_enc), enable);
  2517. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2518. sde_enc->crtc_vblank_cb = vbl_cb;
  2519. sde_enc->crtc_vblank_cb_data = vbl_data;
  2520. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2521. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2522. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2523. if (phys && phys->ops.control_vblank_irq)
  2524. phys->ops.control_vblank_irq(phys, enable);
  2525. }
  2526. sde_enc->vblank_enabled = enable;
  2527. }
  2528. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2529. void (*frame_event_cb)(void *, u32 event),
  2530. struct drm_crtc *crtc)
  2531. {
  2532. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2533. unsigned long lock_flags;
  2534. bool enable;
  2535. enable = frame_event_cb ? true : false;
  2536. if (!drm_enc) {
  2537. SDE_ERROR("invalid encoder\n");
  2538. return;
  2539. }
  2540. SDE_DEBUG_ENC(sde_enc, "\n");
  2541. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2542. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2543. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2544. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2545. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2546. }
  2547. static void sde_encoder_frame_done_callback(
  2548. struct drm_encoder *drm_enc,
  2549. struct sde_encoder_phys *ready_phys, u32 event)
  2550. {
  2551. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2552. unsigned int i;
  2553. bool trigger = true;
  2554. bool is_cmd_mode = false;
  2555. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2556. if (!drm_enc || !sde_enc->cur_master) {
  2557. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2558. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2559. return;
  2560. }
  2561. sde_enc->crtc_frame_event_cb_data.connector =
  2562. sde_enc->cur_master->connector;
  2563. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2564. is_cmd_mode = true;
  2565. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2566. | SDE_ENCODER_FRAME_EVENT_ERROR
  2567. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2568. if (ready_phys->connector)
  2569. topology = sde_connector_get_topology_name(
  2570. ready_phys->connector);
  2571. /* One of the physical encoders has become idle */
  2572. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2573. if (sde_enc->phys_encs[i] == ready_phys) {
  2574. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2575. atomic_read(&sde_enc->frame_done_cnt[i]));
  2576. if (!atomic_add_unless(
  2577. &sde_enc->frame_done_cnt[i], 1, 1)) {
  2578. SDE_EVT32(DRMID(drm_enc), event,
  2579. ready_phys->intf_idx,
  2580. SDE_EVTLOG_ERROR);
  2581. SDE_ERROR_ENC(sde_enc,
  2582. "intf idx:%d, event:%d\n",
  2583. ready_phys->intf_idx, event);
  2584. return;
  2585. }
  2586. }
  2587. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2588. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  2589. trigger = false;
  2590. }
  2591. if (trigger) {
  2592. if (sde_enc->crtc_frame_event_cb)
  2593. sde_enc->crtc_frame_event_cb(
  2594. &sde_enc->crtc_frame_event_cb_data,
  2595. event);
  2596. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2597. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2598. }
  2599. } else if (sde_enc->crtc_frame_event_cb) {
  2600. sde_enc->crtc_frame_event_cb(
  2601. &sde_enc->crtc_frame_event_cb_data, event);
  2602. }
  2603. }
  2604. static void sde_encoder_get_qsync_fps_callback(
  2605. struct drm_encoder *drm_enc,
  2606. u32 *qsync_fps)
  2607. {
  2608. struct msm_display_info *disp_info;
  2609. struct sde_encoder_virt *sde_enc;
  2610. if (!qsync_fps)
  2611. return;
  2612. *qsync_fps = 0;
  2613. if (!drm_enc) {
  2614. SDE_ERROR("invalid drm encoder\n");
  2615. return;
  2616. }
  2617. sde_enc = to_sde_encoder_virt(drm_enc);
  2618. disp_info = &sde_enc->disp_info;
  2619. *qsync_fps = disp_info->qsync_min_fps;
  2620. }
  2621. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2622. {
  2623. struct sde_encoder_virt *sde_enc;
  2624. if (!drm_enc) {
  2625. SDE_ERROR("invalid drm encoder\n");
  2626. return -EINVAL;
  2627. }
  2628. sde_enc = to_sde_encoder_virt(drm_enc);
  2629. sde_encoder_resource_control(&sde_enc->base,
  2630. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2631. return 0;
  2632. }
  2633. /**
  2634. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2635. * drm_enc: Pointer to drm encoder structure
  2636. * phys: Pointer to physical encoder structure
  2637. * extra_flush: Additional bit mask to include in flush trigger
  2638. */
  2639. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2640. struct sde_encoder_phys *phys,
  2641. struct sde_ctl_flush_cfg *extra_flush)
  2642. {
  2643. struct sde_hw_ctl *ctl;
  2644. unsigned long lock_flags;
  2645. struct sde_encoder_virt *sde_enc;
  2646. int pend_ret_fence_cnt;
  2647. struct sde_connector *c_conn;
  2648. if (!drm_enc || !phys) {
  2649. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2650. !drm_enc, !phys);
  2651. return;
  2652. }
  2653. sde_enc = to_sde_encoder_virt(drm_enc);
  2654. c_conn = to_sde_connector(phys->connector);
  2655. if (!phys->hw_pp) {
  2656. SDE_ERROR("invalid pingpong hw\n");
  2657. return;
  2658. }
  2659. ctl = phys->hw_ctl;
  2660. if (!ctl || !phys->ops.trigger_flush) {
  2661. SDE_ERROR("missing ctl/trigger cb\n");
  2662. return;
  2663. }
  2664. if (phys->split_role == ENC_ROLE_SKIP) {
  2665. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2666. "skip flush pp%d ctl%d\n",
  2667. phys->hw_pp->idx - PINGPONG_0,
  2668. ctl->idx - CTL_0);
  2669. return;
  2670. }
  2671. /* update pending counts and trigger kickoff ctl flush atomically */
  2672. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2673. if (phys->ops.is_master && phys->ops.is_master(phys))
  2674. atomic_inc(&phys->pending_retire_fence_cnt);
  2675. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2676. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2677. ctl->ops.update_bitmask) {
  2678. /* perform peripheral flush on every frame update for dp dsc */
  2679. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2680. phys->comp_ratio && c_conn->ops.update_pps) {
  2681. c_conn->ops.update_pps(phys->connector, NULL,
  2682. c_conn->display);
  2683. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2684. phys->hw_intf->idx, 1);
  2685. }
  2686. if (sde_enc->dynamic_hdr_updated)
  2687. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2688. phys->hw_intf->idx, 1);
  2689. }
  2690. if ((extra_flush && extra_flush->pending_flush_mask)
  2691. && ctl->ops.update_pending_flush)
  2692. ctl->ops.update_pending_flush(ctl, extra_flush);
  2693. phys->ops.trigger_flush(phys);
  2694. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2695. if (ctl->ops.get_pending_flush) {
  2696. struct sde_ctl_flush_cfg pending_flush = {0,};
  2697. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2698. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2699. ctl->idx - CTL_0,
  2700. pending_flush.pending_flush_mask,
  2701. pend_ret_fence_cnt);
  2702. } else {
  2703. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2704. ctl->idx - CTL_0,
  2705. pend_ret_fence_cnt);
  2706. }
  2707. }
  2708. /**
  2709. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2710. * phys: Pointer to physical encoder structure
  2711. */
  2712. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2713. {
  2714. struct sde_hw_ctl *ctl;
  2715. struct sde_encoder_virt *sde_enc;
  2716. if (!phys) {
  2717. SDE_ERROR("invalid argument(s)\n");
  2718. return;
  2719. }
  2720. if (!phys->hw_pp) {
  2721. SDE_ERROR("invalid pingpong hw\n");
  2722. return;
  2723. }
  2724. if (!phys->parent) {
  2725. SDE_ERROR("invalid parent\n");
  2726. return;
  2727. }
  2728. /* avoid ctrl start for encoder in clone mode */
  2729. if (phys->in_clone_mode)
  2730. return;
  2731. ctl = phys->hw_ctl;
  2732. sde_enc = to_sde_encoder_virt(phys->parent);
  2733. if (phys->split_role == ENC_ROLE_SKIP) {
  2734. SDE_DEBUG_ENC(sde_enc,
  2735. "skip start pp%d ctl%d\n",
  2736. phys->hw_pp->idx - PINGPONG_0,
  2737. ctl->idx - CTL_0);
  2738. return;
  2739. }
  2740. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2741. phys->ops.trigger_start(phys);
  2742. }
  2743. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2744. {
  2745. struct sde_hw_ctl *ctl;
  2746. if (!phys_enc) {
  2747. SDE_ERROR("invalid encoder\n");
  2748. return;
  2749. }
  2750. ctl = phys_enc->hw_ctl;
  2751. if (ctl && ctl->ops.trigger_flush)
  2752. ctl->ops.trigger_flush(ctl);
  2753. }
  2754. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2755. {
  2756. struct sde_hw_ctl *ctl;
  2757. if (!phys_enc) {
  2758. SDE_ERROR("invalid encoder\n");
  2759. return;
  2760. }
  2761. ctl = phys_enc->hw_ctl;
  2762. if (ctl && ctl->ops.trigger_start) {
  2763. ctl->ops.trigger_start(ctl);
  2764. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2765. }
  2766. }
  2767. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2768. {
  2769. struct sde_encoder_virt *sde_enc;
  2770. struct sde_connector *sde_con;
  2771. void *sde_con_disp;
  2772. struct sde_hw_ctl *ctl;
  2773. int rc;
  2774. if (!phys_enc) {
  2775. SDE_ERROR("invalid encoder\n");
  2776. return;
  2777. }
  2778. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2779. ctl = phys_enc->hw_ctl;
  2780. if (!ctl || !ctl->ops.reset)
  2781. return;
  2782. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2783. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2784. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2785. phys_enc->connector) {
  2786. sde_con = to_sde_connector(phys_enc->connector);
  2787. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2788. if (sde_con->ops.soft_reset) {
  2789. rc = sde_con->ops.soft_reset(sde_con_disp);
  2790. if (rc) {
  2791. SDE_ERROR_ENC(sde_enc,
  2792. "connector soft reset failure\n");
  2793. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2794. "panic");
  2795. }
  2796. }
  2797. }
  2798. phys_enc->enable_state = SDE_ENC_ENABLED;
  2799. }
  2800. /**
  2801. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2802. * Iterate through the physical encoders and perform consolidated flush
  2803. * and/or control start triggering as needed. This is done in the virtual
  2804. * encoder rather than the individual physical ones in order to handle
  2805. * use cases that require visibility into multiple physical encoders at
  2806. * a time.
  2807. * sde_enc: Pointer to virtual encoder structure
  2808. */
  2809. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  2810. {
  2811. struct sde_hw_ctl *ctl;
  2812. uint32_t i;
  2813. struct sde_ctl_flush_cfg pending_flush = {0,};
  2814. u32 pending_kickoff_cnt;
  2815. struct msm_drm_private *priv = NULL;
  2816. struct sde_kms *sde_kms = NULL;
  2817. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2818. bool is_regdma_blocking = false, is_vid_mode = false;
  2819. if (!sde_enc) {
  2820. SDE_ERROR("invalid encoder\n");
  2821. return;
  2822. }
  2823. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2824. is_vid_mode = true;
  2825. is_regdma_blocking = (is_vid_mode ||
  2826. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2827. /* don't perform flush/start operations for slave encoders */
  2828. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2829. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2830. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2831. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2832. continue;
  2833. ctl = phys->hw_ctl;
  2834. if (!ctl)
  2835. continue;
  2836. if (phys->connector)
  2837. topology = sde_connector_get_topology_name(
  2838. phys->connector);
  2839. if (!phys->ops.needs_single_flush ||
  2840. !phys->ops.needs_single_flush(phys)) {
  2841. if (ctl->ops.reg_dma_flush)
  2842. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2843. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  2844. } else if (ctl->ops.get_pending_flush) {
  2845. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2846. }
  2847. }
  2848. /* for split flush, combine pending flush masks and send to master */
  2849. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2850. ctl = sde_enc->cur_master->hw_ctl;
  2851. if (ctl->ops.reg_dma_flush)
  2852. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2853. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2854. &pending_flush);
  2855. }
  2856. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2857. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2858. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2859. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2860. continue;
  2861. if (!phys->ops.needs_single_flush ||
  2862. !phys->ops.needs_single_flush(phys)) {
  2863. pending_kickoff_cnt =
  2864. sde_encoder_phys_inc_pending(phys);
  2865. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2866. } else {
  2867. pending_kickoff_cnt =
  2868. sde_encoder_phys_inc_pending(phys);
  2869. SDE_EVT32(pending_kickoff_cnt,
  2870. pending_flush.pending_flush_mask,
  2871. SDE_EVTLOG_FUNC_CASE2);
  2872. }
  2873. }
  2874. if (sde_enc->misr_enable)
  2875. sde_encoder_misr_configure(&sde_enc->base, true,
  2876. sde_enc->misr_frame_count);
  2877. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2878. if (crtc_misr_info.misr_enable)
  2879. sde_crtc_misr_setup(sde_enc->crtc, true,
  2880. crtc_misr_info.misr_frame_count);
  2881. _sde_encoder_trigger_start(sde_enc->cur_master);
  2882. if (sde_enc->elevated_ahb_vote) {
  2883. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2884. priv = sde_enc->base.dev->dev_private;
  2885. if (sde_kms != NULL) {
  2886. sde_power_scale_reg_bus(&priv->phandle,
  2887. VOTE_INDEX_LOW,
  2888. false);
  2889. }
  2890. sde_enc->elevated_ahb_vote = false;
  2891. }
  2892. }
  2893. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  2894. struct drm_encoder *drm_enc,
  2895. unsigned long *affected_displays,
  2896. int num_active_phys)
  2897. {
  2898. struct sde_encoder_virt *sde_enc;
  2899. struct sde_encoder_phys *master;
  2900. enum sde_rm_topology_name topology;
  2901. bool is_right_only;
  2902. if (!drm_enc || !affected_displays)
  2903. return;
  2904. sde_enc = to_sde_encoder_virt(drm_enc);
  2905. master = sde_enc->cur_master;
  2906. if (!master || !master->connector)
  2907. return;
  2908. topology = sde_connector_get_topology_name(master->connector);
  2909. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  2910. return;
  2911. /*
  2912. * For pingpong split, the slave pingpong won't generate IRQs. For
  2913. * right-only updates, we can't swap pingpongs, or simply swap the
  2914. * master/slave assignment, we actually have to swap the interfaces
  2915. * so that the master physical encoder will use a pingpong/interface
  2916. * that generates irqs on which to wait.
  2917. */
  2918. is_right_only = !test_bit(0, affected_displays) &&
  2919. test_bit(1, affected_displays);
  2920. if (is_right_only && !sde_enc->intfs_swapped) {
  2921. /* right-only update swap interfaces */
  2922. swap(sde_enc->phys_encs[0]->intf_idx,
  2923. sde_enc->phys_encs[1]->intf_idx);
  2924. sde_enc->intfs_swapped = true;
  2925. } else if (!is_right_only && sde_enc->intfs_swapped) {
  2926. /* left-only or full update, swap back */
  2927. swap(sde_enc->phys_encs[0]->intf_idx,
  2928. sde_enc->phys_encs[1]->intf_idx);
  2929. sde_enc->intfs_swapped = false;
  2930. }
  2931. SDE_DEBUG_ENC(sde_enc,
  2932. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  2933. is_right_only, sde_enc->intfs_swapped,
  2934. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2935. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  2936. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  2937. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2938. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  2939. *affected_displays);
  2940. /* ppsplit always uses master since ppslave invalid for irqs*/
  2941. if (num_active_phys == 1)
  2942. *affected_displays = BIT(0);
  2943. }
  2944. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  2945. struct sde_encoder_kickoff_params *params)
  2946. {
  2947. struct sde_encoder_virt *sde_enc;
  2948. struct sde_encoder_phys *phys;
  2949. int i, num_active_phys;
  2950. bool master_assigned = false;
  2951. if (!drm_enc || !params)
  2952. return;
  2953. sde_enc = to_sde_encoder_virt(drm_enc);
  2954. if (sde_enc->num_phys_encs <= 1)
  2955. return;
  2956. /* count bits set */
  2957. num_active_phys = hweight_long(params->affected_displays);
  2958. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  2959. params->affected_displays, num_active_phys);
  2960. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  2961. num_active_phys);
  2962. /* for left/right only update, ppsplit master switches interface */
  2963. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  2964. &params->affected_displays, num_active_phys);
  2965. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2966. enum sde_enc_split_role prv_role, new_role;
  2967. bool active = false;
  2968. phys = sde_enc->phys_encs[i];
  2969. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  2970. continue;
  2971. active = test_bit(i, &params->affected_displays);
  2972. prv_role = phys->split_role;
  2973. if (active && num_active_phys == 1)
  2974. new_role = ENC_ROLE_SOLO;
  2975. else if (active && !master_assigned)
  2976. new_role = ENC_ROLE_MASTER;
  2977. else if (active)
  2978. new_role = ENC_ROLE_SLAVE;
  2979. else
  2980. new_role = ENC_ROLE_SKIP;
  2981. phys->ops.update_split_role(phys, new_role);
  2982. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  2983. sde_enc->cur_master = phys;
  2984. master_assigned = true;
  2985. }
  2986. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  2987. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2988. phys->split_role, active);
  2989. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  2990. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2991. phys->split_role, active, num_active_phys);
  2992. }
  2993. }
  2994. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  2995. {
  2996. struct sde_encoder_virt *sde_enc;
  2997. struct msm_display_info *disp_info;
  2998. if (!drm_enc) {
  2999. SDE_ERROR("invalid encoder\n");
  3000. return false;
  3001. }
  3002. sde_enc = to_sde_encoder_virt(drm_enc);
  3003. disp_info = &sde_enc->disp_info;
  3004. return (disp_info->curr_panel_mode == mode);
  3005. }
  3006. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3007. {
  3008. struct sde_encoder_virt *sde_enc;
  3009. struct sde_encoder_phys *phys;
  3010. unsigned int i;
  3011. struct sde_hw_ctl *ctl;
  3012. if (!drm_enc) {
  3013. SDE_ERROR("invalid encoder\n");
  3014. return;
  3015. }
  3016. sde_enc = to_sde_encoder_virt(drm_enc);
  3017. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3018. phys = sde_enc->phys_encs[i];
  3019. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3020. sde_encoder_check_curr_mode(drm_enc,
  3021. MSM_DISPLAY_CMD_MODE)) {
  3022. ctl = phys->hw_ctl;
  3023. if (ctl->ops.trigger_pending)
  3024. /* update only for command mode primary ctl */
  3025. ctl->ops.trigger_pending(ctl);
  3026. }
  3027. }
  3028. sde_enc->idle_pc_restore = false;
  3029. }
  3030. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3031. {
  3032. struct sde_encoder_virt *sde_enc = container_of(work,
  3033. struct sde_encoder_virt, esd_trigger_work);
  3034. if (!sde_enc) {
  3035. SDE_ERROR("invalid sde encoder\n");
  3036. return;
  3037. }
  3038. sde_encoder_resource_control(&sde_enc->base,
  3039. SDE_ENC_RC_EVENT_KICKOFF);
  3040. }
  3041. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3042. {
  3043. struct sde_encoder_virt *sde_enc = container_of(work,
  3044. struct sde_encoder_virt, input_event_work);
  3045. if (!sde_enc) {
  3046. SDE_ERROR("invalid sde encoder\n");
  3047. return;
  3048. }
  3049. sde_encoder_resource_control(&sde_enc->base,
  3050. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3051. }
  3052. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3053. {
  3054. static const uint64_t timeout_us = 50000;
  3055. static const uint64_t sleep_us = 20;
  3056. struct sde_encoder_virt *sde_enc;
  3057. ktime_t cur_ktime, exp_ktime;
  3058. uint32_t line_count, tmp, i;
  3059. if (!drm_enc) {
  3060. SDE_ERROR("invalid encoder\n");
  3061. return -EINVAL;
  3062. }
  3063. sde_enc = to_sde_encoder_virt(drm_enc);
  3064. if (!sde_enc->cur_master ||
  3065. !sde_enc->cur_master->ops.get_line_count) {
  3066. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3067. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3068. return -EINVAL;
  3069. }
  3070. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3071. line_count = sde_enc->cur_master->ops.get_line_count(
  3072. sde_enc->cur_master);
  3073. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3074. tmp = line_count;
  3075. line_count = sde_enc->cur_master->ops.get_line_count(
  3076. sde_enc->cur_master);
  3077. if (line_count < tmp) {
  3078. SDE_EVT32(DRMID(drm_enc), line_count);
  3079. return 0;
  3080. }
  3081. cur_ktime = ktime_get();
  3082. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3083. break;
  3084. usleep_range(sleep_us / 2, sleep_us);
  3085. }
  3086. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3087. return -ETIMEDOUT;
  3088. }
  3089. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3090. {
  3091. struct drm_encoder *drm_enc;
  3092. struct sde_rm_hw_iter rm_iter;
  3093. bool lm_valid = false;
  3094. bool intf_valid = false;
  3095. if (!phys_enc || !phys_enc->parent) {
  3096. SDE_ERROR("invalid encoder\n");
  3097. return -EINVAL;
  3098. }
  3099. drm_enc = phys_enc->parent;
  3100. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3101. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3102. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3103. phys_enc->has_intf_te)) {
  3104. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3105. SDE_HW_BLK_INTF);
  3106. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3107. struct sde_hw_intf *hw_intf =
  3108. (struct sde_hw_intf *)rm_iter.hw;
  3109. if (!hw_intf)
  3110. continue;
  3111. if (phys_enc->hw_ctl->ops.update_bitmask)
  3112. phys_enc->hw_ctl->ops.update_bitmask(
  3113. phys_enc->hw_ctl,
  3114. SDE_HW_FLUSH_INTF,
  3115. hw_intf->idx, 1);
  3116. intf_valid = true;
  3117. }
  3118. if (!intf_valid) {
  3119. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3120. "intf not found to flush\n");
  3121. return -EFAULT;
  3122. }
  3123. } else {
  3124. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3125. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3126. struct sde_hw_mixer *hw_lm =
  3127. (struct sde_hw_mixer *)rm_iter.hw;
  3128. if (!hw_lm)
  3129. continue;
  3130. /* update LM flush for HW without INTF TE */
  3131. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3132. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3133. phys_enc->hw_ctl,
  3134. hw_lm->idx, 1);
  3135. lm_valid = true;
  3136. }
  3137. if (!lm_valid) {
  3138. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3139. "lm not found to flush\n");
  3140. return -EFAULT;
  3141. }
  3142. }
  3143. return 0;
  3144. }
  3145. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3146. struct sde_encoder_virt *sde_enc)
  3147. {
  3148. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3149. struct sde_hw_mdp *mdptop = NULL;
  3150. sde_enc->dynamic_hdr_updated = false;
  3151. if (sde_enc->cur_master) {
  3152. mdptop = sde_enc->cur_master->hw_mdptop;
  3153. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3154. sde_enc->cur_master->connector);
  3155. }
  3156. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3157. return;
  3158. if (mdptop->ops.set_hdr_plus_metadata) {
  3159. sde_enc->dynamic_hdr_updated = true;
  3160. mdptop->ops.set_hdr_plus_metadata(
  3161. mdptop, dhdr_meta->dynamic_hdr_payload,
  3162. dhdr_meta->dynamic_hdr_payload_size,
  3163. sde_enc->cur_master->intf_idx == INTF_0 ?
  3164. 0 : 1);
  3165. }
  3166. }
  3167. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3168. {
  3169. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3170. struct sde_encoder_phys *phys;
  3171. int i;
  3172. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3173. phys = sde_enc->phys_encs[i];
  3174. if (phys && phys->ops.hw_reset)
  3175. phys->ops.hw_reset(phys);
  3176. }
  3177. }
  3178. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3179. struct sde_encoder_kickoff_params *params)
  3180. {
  3181. struct sde_encoder_virt *sde_enc;
  3182. struct sde_encoder_phys *phys;
  3183. struct sde_kms *sde_kms = NULL;
  3184. struct sde_crtc *sde_crtc;
  3185. bool needs_hw_reset = false, is_cmd_mode;
  3186. int i, rc, ret = 0;
  3187. struct msm_display_info *disp_info;
  3188. if (!drm_enc || !params || !drm_enc->dev ||
  3189. !drm_enc->dev->dev_private) {
  3190. SDE_ERROR("invalid args\n");
  3191. return -EINVAL;
  3192. }
  3193. sde_enc = to_sde_encoder_virt(drm_enc);
  3194. sde_kms = sde_encoder_get_kms(drm_enc);
  3195. if (!sde_kms)
  3196. return -EINVAL;
  3197. disp_info = &sde_enc->disp_info;
  3198. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3199. SDE_DEBUG_ENC(sde_enc, "\n");
  3200. SDE_EVT32(DRMID(drm_enc));
  3201. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3202. MSM_DISPLAY_CMD_MODE);
  3203. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3204. && is_cmd_mode)
  3205. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3206. sde_enc->cur_master->connector->state,
  3207. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3208. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3209. /* prepare for next kickoff, may include waiting on previous kickoff */
  3210. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3211. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3212. phys = sde_enc->phys_encs[i];
  3213. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3214. params->recovery_events_enabled =
  3215. sde_enc->recovery_events_enabled;
  3216. if (phys) {
  3217. if (phys->ops.prepare_for_kickoff) {
  3218. rc = phys->ops.prepare_for_kickoff(
  3219. phys, params);
  3220. if (rc)
  3221. ret = rc;
  3222. }
  3223. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3224. needs_hw_reset = true;
  3225. _sde_encoder_setup_dither(phys);
  3226. if (sde_enc->cur_master &&
  3227. sde_connector_is_qsync_updated(
  3228. sde_enc->cur_master->connector)) {
  3229. _helper_flush_qsync(phys);
  3230. }
  3231. }
  3232. }
  3233. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3234. if (rc) {
  3235. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3236. ret = rc;
  3237. goto end;
  3238. }
  3239. /* if any phys needs reset, reset all phys, in-order */
  3240. if (needs_hw_reset)
  3241. sde_encoder_needs_hw_reset(drm_enc);
  3242. _sde_encoder_update_master(drm_enc, params);
  3243. _sde_encoder_update_roi(drm_enc);
  3244. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3245. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3246. if (rc) {
  3247. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3248. sde_enc->cur_master->connector->base.id,
  3249. rc);
  3250. ret = rc;
  3251. }
  3252. }
  3253. if (sde_enc->cur_master &&
  3254. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3255. !sde_enc->cur_master->cont_splash_enabled)) {
  3256. rc = sde_encoder_dce_setup(sde_enc, params);
  3257. if (rc) {
  3258. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3259. ret = rc;
  3260. }
  3261. }
  3262. sde_encoder_dce_flush(sde_enc);
  3263. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3264. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3265. sde_enc->cur_master, sde_kms->qdss_enabled);
  3266. end:
  3267. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3268. return ret;
  3269. }
  3270. /**
  3271. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3272. * with the specified encoder, and unstage all pipes from it
  3273. * @encoder: encoder pointer
  3274. * Returns: 0 on success
  3275. */
  3276. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3277. {
  3278. struct sde_encoder_virt *sde_enc;
  3279. struct sde_encoder_phys *phys;
  3280. unsigned int i;
  3281. int rc = 0;
  3282. if (!drm_enc) {
  3283. SDE_ERROR("invalid encoder\n");
  3284. return -EINVAL;
  3285. }
  3286. sde_enc = to_sde_encoder_virt(drm_enc);
  3287. SDE_ATRACE_BEGIN("encoder_release_lm");
  3288. SDE_DEBUG_ENC(sde_enc, "\n");
  3289. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3290. phys = sde_enc->phys_encs[i];
  3291. if (!phys)
  3292. continue;
  3293. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3294. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3295. if (rc)
  3296. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3297. }
  3298. SDE_ATRACE_END("encoder_release_lm");
  3299. return rc;
  3300. }
  3301. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3302. {
  3303. struct sde_encoder_virt *sde_enc;
  3304. struct sde_encoder_phys *phys;
  3305. unsigned int i;
  3306. if (!drm_enc) {
  3307. SDE_ERROR("invalid encoder\n");
  3308. return;
  3309. }
  3310. SDE_ATRACE_BEGIN("encoder_kickoff");
  3311. sde_enc = to_sde_encoder_virt(drm_enc);
  3312. SDE_DEBUG_ENC(sde_enc, "\n");
  3313. /* create a 'no pipes' commit to release buffers on errors */
  3314. if (is_error)
  3315. _sde_encoder_reset_ctl_hw(drm_enc);
  3316. /* All phys encs are ready to go, trigger the kickoff */
  3317. _sde_encoder_kickoff_phys(sde_enc);
  3318. /* allow phys encs to handle any post-kickoff business */
  3319. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3320. phys = sde_enc->phys_encs[i];
  3321. if (phys && phys->ops.handle_post_kickoff)
  3322. phys->ops.handle_post_kickoff(phys);
  3323. }
  3324. SDE_ATRACE_END("encoder_kickoff");
  3325. }
  3326. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3327. struct sde_hw_pp_vsync_info *info)
  3328. {
  3329. struct sde_encoder_virt *sde_enc;
  3330. struct sde_encoder_phys *phys;
  3331. int i, ret;
  3332. if (!drm_enc || !info)
  3333. return;
  3334. sde_enc = to_sde_encoder_virt(drm_enc);
  3335. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3336. phys = sde_enc->phys_encs[i];
  3337. if (phys && phys->hw_intf && phys->hw_pp
  3338. && phys->hw_intf->ops.get_vsync_info) {
  3339. ret = phys->hw_intf->ops.get_vsync_info(
  3340. phys->hw_intf, &info[i]);
  3341. if (!ret) {
  3342. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3343. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3344. }
  3345. }
  3346. }
  3347. }
  3348. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3349. struct drm_framebuffer *fb)
  3350. {
  3351. struct drm_encoder *drm_enc;
  3352. struct sde_hw_mixer_cfg mixer;
  3353. struct sde_rm_hw_iter lm_iter;
  3354. bool lm_valid = false;
  3355. if (!phys_enc || !phys_enc->parent) {
  3356. SDE_ERROR("invalid encoder\n");
  3357. return -EINVAL;
  3358. }
  3359. drm_enc = phys_enc->parent;
  3360. memset(&mixer, 0, sizeof(mixer));
  3361. /* reset associated CTL/LMs */
  3362. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3363. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3364. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3365. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3366. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3367. if (!hw_lm)
  3368. continue;
  3369. /* need to flush LM to remove it */
  3370. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3371. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3372. phys_enc->hw_ctl,
  3373. hw_lm->idx, 1);
  3374. if (fb) {
  3375. /* assume a single LM if targeting a frame buffer */
  3376. if (lm_valid)
  3377. continue;
  3378. mixer.out_height = fb->height;
  3379. mixer.out_width = fb->width;
  3380. if (hw_lm->ops.setup_mixer_out)
  3381. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3382. }
  3383. lm_valid = true;
  3384. /* only enable border color on LM */
  3385. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3386. phys_enc->hw_ctl->ops.setup_blendstage(
  3387. phys_enc->hw_ctl, hw_lm->idx, NULL);
  3388. }
  3389. if (!lm_valid) {
  3390. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3391. return -EFAULT;
  3392. }
  3393. return 0;
  3394. }
  3395. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3396. {
  3397. struct sde_encoder_virt *sde_enc;
  3398. struct sde_encoder_phys *phys;
  3399. int i, rc = 0, ret = 0;
  3400. struct sde_hw_ctl *ctl;
  3401. if (!drm_enc) {
  3402. SDE_ERROR("invalid encoder\n");
  3403. return -EINVAL;
  3404. }
  3405. sde_enc = to_sde_encoder_virt(drm_enc);
  3406. /* update the qsync parameters for the current frame */
  3407. if (sde_enc->cur_master)
  3408. sde_connector_set_qsync_params(
  3409. sde_enc->cur_master->connector);
  3410. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3411. phys = sde_enc->phys_encs[i];
  3412. if (phys && phys->ops.prepare_commit)
  3413. phys->ops.prepare_commit(phys);
  3414. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3415. ret = -ETIMEDOUT;
  3416. if (phys && phys->hw_ctl) {
  3417. ctl = phys->hw_ctl;
  3418. /*
  3419. * avoid clearing the pending flush during the first
  3420. * frame update after idle power collpase as the
  3421. * restore path would have updated the pending flush
  3422. */
  3423. if (!sde_enc->idle_pc_restore &&
  3424. ctl->ops.clear_pending_flush)
  3425. ctl->ops.clear_pending_flush(ctl);
  3426. }
  3427. }
  3428. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3429. rc = sde_connector_prepare_commit(
  3430. sde_enc->cur_master->connector);
  3431. if (rc)
  3432. SDE_ERROR_ENC(sde_enc,
  3433. "prepare commit failed conn %d rc %d\n",
  3434. sde_enc->cur_master->connector->base.id,
  3435. rc);
  3436. }
  3437. return ret;
  3438. }
  3439. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3440. bool enable, u32 frame_count)
  3441. {
  3442. if (!phys_enc)
  3443. return;
  3444. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3445. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3446. enable, frame_count);
  3447. }
  3448. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3449. bool nonblock, u32 *misr_value)
  3450. {
  3451. if (!phys_enc)
  3452. return -EINVAL;
  3453. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3454. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3455. nonblock, misr_value) : -ENOTSUPP;
  3456. }
  3457. #ifdef CONFIG_DEBUG_FS
  3458. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3459. {
  3460. struct sde_encoder_virt *sde_enc;
  3461. int i;
  3462. if (!s || !s->private)
  3463. return -EINVAL;
  3464. sde_enc = s->private;
  3465. mutex_lock(&sde_enc->enc_lock);
  3466. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3467. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3468. if (!phys)
  3469. continue;
  3470. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3471. phys->intf_idx - INTF_0,
  3472. atomic_read(&phys->vsync_cnt),
  3473. atomic_read(&phys->underrun_cnt));
  3474. switch (phys->intf_mode) {
  3475. case INTF_MODE_VIDEO:
  3476. seq_puts(s, "mode: video\n");
  3477. break;
  3478. case INTF_MODE_CMD:
  3479. seq_puts(s, "mode: command\n");
  3480. break;
  3481. case INTF_MODE_WB_BLOCK:
  3482. seq_puts(s, "mode: wb block\n");
  3483. break;
  3484. case INTF_MODE_WB_LINE:
  3485. seq_puts(s, "mode: wb line\n");
  3486. break;
  3487. default:
  3488. seq_puts(s, "mode: ???\n");
  3489. break;
  3490. }
  3491. }
  3492. mutex_unlock(&sde_enc->enc_lock);
  3493. return 0;
  3494. }
  3495. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3496. struct file *file)
  3497. {
  3498. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3499. }
  3500. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3501. const char __user *user_buf, size_t count, loff_t *ppos)
  3502. {
  3503. struct sde_encoder_virt *sde_enc;
  3504. int rc;
  3505. char buf[MISR_BUFF_SIZE + 1];
  3506. size_t buff_copy;
  3507. u32 frame_count, enable;
  3508. struct sde_kms *sde_kms = NULL;
  3509. struct drm_encoder *drm_enc;
  3510. if (!file || !file->private_data)
  3511. return -EINVAL;
  3512. sde_enc = file->private_data;
  3513. if (!sde_enc)
  3514. return -EINVAL;
  3515. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3516. if (!sde_kms)
  3517. return -EINVAL;
  3518. drm_enc = &sde_enc->base;
  3519. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3520. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3521. return -ENOTSUPP;
  3522. }
  3523. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3524. if (copy_from_user(buf, user_buf, buff_copy))
  3525. return -EINVAL;
  3526. buf[buff_copy] = 0; /* end of string */
  3527. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3528. return -EINVAL;
  3529. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3530. if (rc < 0)
  3531. return rc;
  3532. sde_enc->misr_enable = enable;
  3533. sde_enc->misr_frame_count = frame_count;
  3534. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  3535. pm_runtime_put_sync(drm_enc->dev->dev);
  3536. return count;
  3537. }
  3538. static ssize_t _sde_encoder_misr_read(struct file *file,
  3539. char __user *user_buff, size_t count, loff_t *ppos)
  3540. {
  3541. struct sde_encoder_virt *sde_enc;
  3542. struct sde_kms *sde_kms = NULL;
  3543. struct drm_encoder *drm_enc;
  3544. int i = 0, len = 0;
  3545. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3546. int rc;
  3547. if (*ppos)
  3548. return 0;
  3549. if (!file || !file->private_data)
  3550. return -EINVAL;
  3551. sde_enc = file->private_data;
  3552. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3553. if (!sde_kms)
  3554. return -EINVAL;
  3555. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3556. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3557. return -ENOTSUPP;
  3558. }
  3559. drm_enc = &sde_enc->base;
  3560. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3561. if (rc < 0)
  3562. return rc;
  3563. if (!sde_enc->misr_enable) {
  3564. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3565. "disabled\n");
  3566. goto buff_check;
  3567. }
  3568. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3569. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3570. u32 misr_value = 0;
  3571. if (!phys || !phys->ops.collect_misr) {
  3572. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3573. "invalid\n");
  3574. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3575. continue;
  3576. }
  3577. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3578. if (rc) {
  3579. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3580. "invalid\n");
  3581. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3582. rc);
  3583. continue;
  3584. } else {
  3585. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3586. "Intf idx:%d\n",
  3587. phys->intf_idx - INTF_0);
  3588. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3589. "0x%x\n", misr_value);
  3590. }
  3591. }
  3592. buff_check:
  3593. if (count <= len) {
  3594. len = 0;
  3595. goto end;
  3596. }
  3597. if (copy_to_user(user_buff, buf, len)) {
  3598. len = -EFAULT;
  3599. goto end;
  3600. }
  3601. *ppos += len; /* increase offset */
  3602. end:
  3603. pm_runtime_put_sync(drm_enc->dev->dev);
  3604. return len;
  3605. }
  3606. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3607. {
  3608. struct sde_encoder_virt *sde_enc;
  3609. struct sde_kms *sde_kms;
  3610. int i;
  3611. static const struct file_operations debugfs_status_fops = {
  3612. .open = _sde_encoder_debugfs_status_open,
  3613. .read = seq_read,
  3614. .llseek = seq_lseek,
  3615. .release = single_release,
  3616. };
  3617. static const struct file_operations debugfs_misr_fops = {
  3618. .open = simple_open,
  3619. .read = _sde_encoder_misr_read,
  3620. .write = _sde_encoder_misr_setup,
  3621. };
  3622. char name[SDE_NAME_SIZE];
  3623. if (!drm_enc) {
  3624. SDE_ERROR("invalid encoder\n");
  3625. return -EINVAL;
  3626. }
  3627. sde_enc = to_sde_encoder_virt(drm_enc);
  3628. sde_kms = sde_encoder_get_kms(drm_enc);
  3629. if (!sde_kms) {
  3630. SDE_ERROR("invalid sde_kms\n");
  3631. return -EINVAL;
  3632. }
  3633. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3634. /* create overall sub-directory for the encoder */
  3635. sde_enc->debugfs_root = debugfs_create_dir(name,
  3636. drm_enc->dev->primary->debugfs_root);
  3637. if (!sde_enc->debugfs_root)
  3638. return -ENOMEM;
  3639. /* don't error check these */
  3640. debugfs_create_file("status", 0400,
  3641. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3642. debugfs_create_file("misr_data", 0600,
  3643. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3644. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3645. &sde_enc->idle_pc_enabled);
  3646. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3647. &sde_enc->frame_trigger_mode);
  3648. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3649. if (sde_enc->phys_encs[i] &&
  3650. sde_enc->phys_encs[i]->ops.late_register)
  3651. sde_enc->phys_encs[i]->ops.late_register(
  3652. sde_enc->phys_encs[i],
  3653. sde_enc->debugfs_root);
  3654. return 0;
  3655. }
  3656. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3657. {
  3658. struct sde_encoder_virt *sde_enc;
  3659. if (!drm_enc)
  3660. return;
  3661. sde_enc = to_sde_encoder_virt(drm_enc);
  3662. debugfs_remove_recursive(sde_enc->debugfs_root);
  3663. }
  3664. #else
  3665. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3666. {
  3667. return 0;
  3668. }
  3669. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3670. {
  3671. }
  3672. #endif
  3673. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3674. {
  3675. return _sde_encoder_init_debugfs(encoder);
  3676. }
  3677. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3678. {
  3679. _sde_encoder_destroy_debugfs(encoder);
  3680. }
  3681. static int sde_encoder_virt_add_phys_encs(
  3682. struct msm_display_info *disp_info,
  3683. struct sde_encoder_virt *sde_enc,
  3684. struct sde_enc_phys_init_params *params)
  3685. {
  3686. struct sde_encoder_phys *enc = NULL;
  3687. u32 display_caps = disp_info->capabilities;
  3688. SDE_DEBUG_ENC(sde_enc, "\n");
  3689. /*
  3690. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3691. * in this function, check up-front.
  3692. */
  3693. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3694. ARRAY_SIZE(sde_enc->phys_encs)) {
  3695. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3696. sde_enc->num_phys_encs);
  3697. return -EINVAL;
  3698. }
  3699. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3700. enc = sde_encoder_phys_vid_init(params);
  3701. if (IS_ERR_OR_NULL(enc)) {
  3702. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3703. PTR_ERR(enc));
  3704. return !enc ? -EINVAL : PTR_ERR(enc);
  3705. }
  3706. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3707. }
  3708. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3709. enc = sde_encoder_phys_cmd_init(params);
  3710. if (IS_ERR_OR_NULL(enc)) {
  3711. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3712. PTR_ERR(enc));
  3713. return !enc ? -EINVAL : PTR_ERR(enc);
  3714. }
  3715. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3716. }
  3717. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3718. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3719. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3720. else
  3721. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3722. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3723. ++sde_enc->num_phys_encs;
  3724. return 0;
  3725. }
  3726. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3727. struct sde_enc_phys_init_params *params)
  3728. {
  3729. struct sde_encoder_phys *enc = NULL;
  3730. if (!sde_enc) {
  3731. SDE_ERROR("invalid encoder\n");
  3732. return -EINVAL;
  3733. }
  3734. SDE_DEBUG_ENC(sde_enc, "\n");
  3735. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3736. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3737. sde_enc->num_phys_encs);
  3738. return -EINVAL;
  3739. }
  3740. enc = sde_encoder_phys_wb_init(params);
  3741. if (IS_ERR_OR_NULL(enc)) {
  3742. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3743. PTR_ERR(enc));
  3744. return !enc ? -EINVAL : PTR_ERR(enc);
  3745. }
  3746. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3747. ++sde_enc->num_phys_encs;
  3748. return 0;
  3749. }
  3750. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3751. struct sde_kms *sde_kms,
  3752. struct msm_display_info *disp_info,
  3753. int *drm_enc_mode)
  3754. {
  3755. int ret = 0;
  3756. int i = 0;
  3757. enum sde_intf_type intf_type;
  3758. struct sde_encoder_virt_ops parent_ops = {
  3759. sde_encoder_vblank_callback,
  3760. sde_encoder_underrun_callback,
  3761. sde_encoder_frame_done_callback,
  3762. sde_encoder_get_qsync_fps_callback,
  3763. };
  3764. struct sde_enc_phys_init_params phys_params;
  3765. if (!sde_enc || !sde_kms) {
  3766. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3767. !sde_enc, !sde_kms);
  3768. return -EINVAL;
  3769. }
  3770. memset(&phys_params, 0, sizeof(phys_params));
  3771. phys_params.sde_kms = sde_kms;
  3772. phys_params.parent = &sde_enc->base;
  3773. phys_params.parent_ops = parent_ops;
  3774. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3775. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3776. SDE_DEBUG("\n");
  3777. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3778. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3779. intf_type = INTF_DSI;
  3780. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3781. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3782. intf_type = INTF_HDMI;
  3783. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3784. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3785. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3786. else
  3787. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3788. intf_type = INTF_DP;
  3789. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3790. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3791. intf_type = INTF_WB;
  3792. } else {
  3793. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3794. return -EINVAL;
  3795. }
  3796. WARN_ON(disp_info->num_of_h_tiles < 1);
  3797. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3798. sde_enc->te_source = disp_info->te_source;
  3799. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3800. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3801. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3802. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3803. mutex_lock(&sde_enc->enc_lock);
  3804. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3805. /*
  3806. * Left-most tile is at index 0, content is controller id
  3807. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3808. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3809. */
  3810. u32 controller_id = disp_info->h_tile_instance[i];
  3811. if (disp_info->num_of_h_tiles > 1) {
  3812. if (i == 0)
  3813. phys_params.split_role = ENC_ROLE_MASTER;
  3814. else
  3815. phys_params.split_role = ENC_ROLE_SLAVE;
  3816. } else {
  3817. phys_params.split_role = ENC_ROLE_SOLO;
  3818. }
  3819. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3820. i, controller_id, phys_params.split_role);
  3821. if (sde_enc->ops.phys_init) {
  3822. struct sde_encoder_phys *enc;
  3823. enc = sde_enc->ops.phys_init(intf_type,
  3824. controller_id,
  3825. &phys_params);
  3826. if (enc) {
  3827. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3828. enc;
  3829. ++sde_enc->num_phys_encs;
  3830. } else
  3831. SDE_ERROR_ENC(sde_enc,
  3832. "failed to add phys encs\n");
  3833. continue;
  3834. }
  3835. if (intf_type == INTF_WB) {
  3836. phys_params.intf_idx = INTF_MAX;
  3837. phys_params.wb_idx = sde_encoder_get_wb(
  3838. sde_kms->catalog,
  3839. intf_type, controller_id);
  3840. if (phys_params.wb_idx == WB_MAX) {
  3841. SDE_ERROR_ENC(sde_enc,
  3842. "could not get wb: type %d, id %d\n",
  3843. intf_type, controller_id);
  3844. ret = -EINVAL;
  3845. }
  3846. } else {
  3847. phys_params.wb_idx = WB_MAX;
  3848. phys_params.intf_idx = sde_encoder_get_intf(
  3849. sde_kms->catalog, intf_type,
  3850. controller_id);
  3851. if (phys_params.intf_idx == INTF_MAX) {
  3852. SDE_ERROR_ENC(sde_enc,
  3853. "could not get wb: type %d, id %d\n",
  3854. intf_type, controller_id);
  3855. ret = -EINVAL;
  3856. }
  3857. }
  3858. if (!ret) {
  3859. if (intf_type == INTF_WB)
  3860. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  3861. &phys_params);
  3862. else
  3863. ret = sde_encoder_virt_add_phys_encs(
  3864. disp_info,
  3865. sde_enc,
  3866. &phys_params);
  3867. if (ret)
  3868. SDE_ERROR_ENC(sde_enc,
  3869. "failed to add phys encs\n");
  3870. }
  3871. }
  3872. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3873. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  3874. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  3875. if (vid_phys) {
  3876. atomic_set(&vid_phys->vsync_cnt, 0);
  3877. atomic_set(&vid_phys->underrun_cnt, 0);
  3878. }
  3879. if (cmd_phys) {
  3880. atomic_set(&cmd_phys->vsync_cnt, 0);
  3881. atomic_set(&cmd_phys->underrun_cnt, 0);
  3882. }
  3883. }
  3884. mutex_unlock(&sde_enc->enc_lock);
  3885. return ret;
  3886. }
  3887. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  3888. .mode_set = sde_encoder_virt_mode_set,
  3889. .disable = sde_encoder_virt_disable,
  3890. .enable = sde_encoder_virt_enable,
  3891. .atomic_check = sde_encoder_virt_atomic_check,
  3892. };
  3893. static const struct drm_encoder_funcs sde_encoder_funcs = {
  3894. .destroy = sde_encoder_destroy,
  3895. .late_register = sde_encoder_late_register,
  3896. .early_unregister = sde_encoder_early_unregister,
  3897. };
  3898. struct drm_encoder *sde_encoder_init_with_ops(
  3899. struct drm_device *dev,
  3900. struct msm_display_info *disp_info,
  3901. const struct sde_encoder_ops *ops)
  3902. {
  3903. struct msm_drm_private *priv = dev->dev_private;
  3904. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  3905. struct drm_encoder *drm_enc = NULL;
  3906. struct sde_encoder_virt *sde_enc = NULL;
  3907. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  3908. char name[SDE_NAME_SIZE];
  3909. int ret = 0, i, intf_index = INTF_MAX;
  3910. struct sde_encoder_phys *phys = NULL;
  3911. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  3912. if (!sde_enc) {
  3913. ret = -ENOMEM;
  3914. goto fail;
  3915. }
  3916. if (ops)
  3917. sde_enc->ops = *ops;
  3918. mutex_init(&sde_enc->enc_lock);
  3919. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  3920. &drm_enc_mode);
  3921. if (ret)
  3922. goto fail;
  3923. sde_enc->cur_master = NULL;
  3924. spin_lock_init(&sde_enc->enc_spinlock);
  3925. mutex_init(&sde_enc->vblank_ctl_lock);
  3926. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  3927. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3928. drm_enc = &sde_enc->base;
  3929. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  3930. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  3931. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3932. phys = sde_enc->phys_encs[i];
  3933. if (!phys)
  3934. continue;
  3935. if (phys->ops.is_master && phys->ops.is_master(phys))
  3936. intf_index = phys->intf_idx - INTF_0;
  3937. }
  3938. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  3939. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  3940. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  3941. SDE_RSC_PRIMARY_DISP_CLIENT :
  3942. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  3943. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  3944. SDE_DEBUG("sde rsc client create failed :%ld\n",
  3945. PTR_ERR(sde_enc->rsc_client));
  3946. sde_enc->rsc_client = NULL;
  3947. }
  3948. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  3949. ret = _sde_encoder_input_handler(sde_enc);
  3950. if (ret)
  3951. SDE_ERROR(
  3952. "input handler registration failed, rc = %d\n", ret);
  3953. }
  3954. mutex_init(&sde_enc->rc_lock);
  3955. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  3956. sde_encoder_off_work);
  3957. sde_enc->vblank_enabled = false;
  3958. sde_enc->qdss_status = false;
  3959. kthread_init_work(&sde_enc->input_event_work,
  3960. sde_encoder_input_event_work_handler);
  3961. kthread_init_work(&sde_enc->esd_trigger_work,
  3962. sde_encoder_esd_trigger_work_handler);
  3963. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  3964. SDE_DEBUG_ENC(sde_enc, "created\n");
  3965. return drm_enc;
  3966. fail:
  3967. SDE_ERROR("failed to create encoder\n");
  3968. if (drm_enc)
  3969. sde_encoder_destroy(drm_enc);
  3970. return ERR_PTR(ret);
  3971. }
  3972. struct drm_encoder *sde_encoder_init(
  3973. struct drm_device *dev,
  3974. struct msm_display_info *disp_info)
  3975. {
  3976. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  3977. }
  3978. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  3979. enum msm_event_wait event)
  3980. {
  3981. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  3982. struct sde_encoder_virt *sde_enc = NULL;
  3983. int i, ret = 0;
  3984. char atrace_buf[32];
  3985. if (!drm_enc) {
  3986. SDE_ERROR("invalid encoder\n");
  3987. return -EINVAL;
  3988. }
  3989. sde_enc = to_sde_encoder_virt(drm_enc);
  3990. SDE_DEBUG_ENC(sde_enc, "\n");
  3991. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3992. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3993. switch (event) {
  3994. case MSM_ENC_COMMIT_DONE:
  3995. fn_wait = phys->ops.wait_for_commit_done;
  3996. break;
  3997. case MSM_ENC_TX_COMPLETE:
  3998. fn_wait = phys->ops.wait_for_tx_complete;
  3999. break;
  4000. case MSM_ENC_VBLANK:
  4001. fn_wait = phys->ops.wait_for_vblank;
  4002. break;
  4003. case MSM_ENC_ACTIVE_REGION:
  4004. fn_wait = phys->ops.wait_for_active;
  4005. break;
  4006. default:
  4007. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4008. event);
  4009. return -EINVAL;
  4010. }
  4011. if (phys && fn_wait) {
  4012. snprintf(atrace_buf, sizeof(atrace_buf),
  4013. "wait_completion_event_%d", event);
  4014. SDE_ATRACE_BEGIN(atrace_buf);
  4015. ret = fn_wait(phys);
  4016. SDE_ATRACE_END(atrace_buf);
  4017. if (ret)
  4018. return ret;
  4019. }
  4020. }
  4021. return ret;
  4022. }
  4023. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4024. u64 *l_bound, u64 *u_bound)
  4025. {
  4026. struct sde_encoder_virt *sde_enc;
  4027. u64 jitter_ns, frametime_ns;
  4028. struct msm_mode_info *info;
  4029. if (!drm_enc) {
  4030. SDE_ERROR("invalid encoder\n");
  4031. return;
  4032. }
  4033. sde_enc = to_sde_encoder_virt(drm_enc);
  4034. info = &sde_enc->mode_info;
  4035. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4036. jitter_ns = info->jitter_numer * frametime_ns;
  4037. do_div(jitter_ns, info->jitter_denom * 100);
  4038. *l_bound = frametime_ns - jitter_ns;
  4039. *u_bound = frametime_ns + jitter_ns;
  4040. }
  4041. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4042. {
  4043. struct sde_encoder_virt *sde_enc;
  4044. if (!drm_enc) {
  4045. SDE_ERROR("invalid encoder\n");
  4046. return 0;
  4047. }
  4048. sde_enc = to_sde_encoder_virt(drm_enc);
  4049. return sde_enc->mode_info.frame_rate;
  4050. }
  4051. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4052. {
  4053. struct sde_encoder_virt *sde_enc = NULL;
  4054. int i;
  4055. if (!encoder) {
  4056. SDE_ERROR("invalid encoder\n");
  4057. return INTF_MODE_NONE;
  4058. }
  4059. sde_enc = to_sde_encoder_virt(encoder);
  4060. if (sde_enc->cur_master)
  4061. return sde_enc->cur_master->intf_mode;
  4062. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4063. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4064. if (phys)
  4065. return phys->intf_mode;
  4066. }
  4067. return INTF_MODE_NONE;
  4068. }
  4069. static void _sde_encoder_cache_hw_res_cont_splash(
  4070. struct drm_encoder *encoder,
  4071. struct sde_kms *sde_kms)
  4072. {
  4073. int i, idx;
  4074. struct sde_encoder_virt *sde_enc;
  4075. struct sde_encoder_phys *phys_enc;
  4076. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4077. sde_enc = to_sde_encoder_virt(encoder);
  4078. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4079. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4080. sde_enc->hw_pp[i] = NULL;
  4081. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4082. break;
  4083. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4084. }
  4085. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4086. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4087. sde_enc->hw_dsc[i] = NULL;
  4088. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4089. break;
  4090. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4091. }
  4092. /*
  4093. * If we have multiple phys encoders with one controller, make
  4094. * sure to populate the controller pointer in both phys encoders.
  4095. */
  4096. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4097. phys_enc = sde_enc->phys_encs[idx];
  4098. phys_enc->hw_ctl = NULL;
  4099. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4100. SDE_HW_BLK_CTL);
  4101. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4102. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4103. phys_enc->hw_ctl =
  4104. (struct sde_hw_ctl *) ctl_iter.hw;
  4105. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4106. phys_enc->intf_idx, phys_enc->hw_ctl);
  4107. }
  4108. }
  4109. }
  4110. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4111. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4112. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4113. phys->hw_intf = NULL;
  4114. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4115. break;
  4116. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4117. }
  4118. }
  4119. /**
  4120. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4121. * device bootup when cont_splash is enabled
  4122. * @drm_enc: Pointer to drm encoder structure
  4123. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4124. * @enable: boolean indicates enable or displae state of splash
  4125. * @Return: true if successful in updating the encoder structure
  4126. */
  4127. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4128. struct sde_splash_display *splash_display, bool enable)
  4129. {
  4130. struct sde_encoder_virt *sde_enc;
  4131. struct msm_drm_private *priv;
  4132. struct sde_kms *sde_kms;
  4133. struct drm_connector *conn = NULL;
  4134. struct sde_connector *sde_conn = NULL;
  4135. struct sde_connector_state *sde_conn_state = NULL;
  4136. struct drm_display_mode *drm_mode = NULL;
  4137. struct sde_encoder_phys *phys_enc;
  4138. int ret = 0, i;
  4139. if (!encoder) {
  4140. SDE_ERROR("invalid drm enc\n");
  4141. return -EINVAL;
  4142. }
  4143. sde_enc = to_sde_encoder_virt(encoder);
  4144. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4145. if (!sde_kms) {
  4146. SDE_ERROR("invalid sde_kms\n");
  4147. return -EINVAL;
  4148. }
  4149. priv = encoder->dev->dev_private;
  4150. if (!priv->num_connectors) {
  4151. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4152. return -EINVAL;
  4153. }
  4154. SDE_DEBUG_ENC(sde_enc,
  4155. "num of connectors: %d\n", priv->num_connectors);
  4156. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4157. if (!enable) {
  4158. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4159. phys_enc = sde_enc->phys_encs[i];
  4160. if (phys_enc)
  4161. phys_enc->cont_splash_enabled = false;
  4162. }
  4163. return ret;
  4164. }
  4165. if (!splash_display) {
  4166. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4167. return -EINVAL;
  4168. }
  4169. for (i = 0; i < priv->num_connectors; i++) {
  4170. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4171. priv->connectors[i]->base.id);
  4172. sde_conn = to_sde_connector(priv->connectors[i]);
  4173. if (!sde_conn->encoder) {
  4174. SDE_DEBUG_ENC(sde_enc,
  4175. "encoder not attached to connector\n");
  4176. continue;
  4177. }
  4178. if (sde_conn->encoder->base.id
  4179. == encoder->base.id) {
  4180. conn = (priv->connectors[i]);
  4181. break;
  4182. }
  4183. }
  4184. if (!conn || !conn->state) {
  4185. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4186. return -EINVAL;
  4187. }
  4188. sde_conn_state = to_sde_connector_state(conn->state);
  4189. if (!sde_conn->ops.get_mode_info) {
  4190. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4191. return -EINVAL;
  4192. }
  4193. ret = sde_connector_get_mode_info(&sde_conn->base,
  4194. &encoder->crtc->state->adjusted_mode,
  4195. &sde_conn_state->mode_info);
  4196. if (ret) {
  4197. SDE_ERROR_ENC(sde_enc,
  4198. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4199. return ret;
  4200. }
  4201. if (sde_conn->encoder) {
  4202. conn->state->best_encoder = sde_conn->encoder;
  4203. SDE_DEBUG_ENC(sde_enc,
  4204. "configured cstate->best_encoder to ID = %d\n",
  4205. conn->state->best_encoder->base.id);
  4206. } else {
  4207. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4208. conn->base.id);
  4209. }
  4210. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4211. conn->state, false);
  4212. if (ret) {
  4213. SDE_ERROR_ENC(sde_enc,
  4214. "failed to reserve hw resources, %d\n", ret);
  4215. return ret;
  4216. }
  4217. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4218. sde_connector_get_topology_name(conn));
  4219. drm_mode = &encoder->crtc->state->adjusted_mode;
  4220. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4221. drm_mode->hdisplay, drm_mode->vdisplay);
  4222. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4223. if (encoder->bridge) {
  4224. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4225. /*
  4226. * For cont-splash use case, we update the mode
  4227. * configurations manually. This will skip the
  4228. * usually mode set call when actual frame is
  4229. * pushed from framework. The bridge needs to
  4230. * be updated with the current drm mode by
  4231. * calling the bridge mode set ops.
  4232. */
  4233. if (encoder->bridge->funcs) {
  4234. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4235. encoder->bridge->funcs->mode_set(encoder->bridge,
  4236. drm_mode, drm_mode);
  4237. }
  4238. } else {
  4239. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4240. }
  4241. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4242. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4243. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4244. if (!phys) {
  4245. SDE_ERROR_ENC(sde_enc,
  4246. "phys encoders not initialized\n");
  4247. return -EINVAL;
  4248. }
  4249. /* update connector for master and slave phys encoders */
  4250. phys->connector = conn;
  4251. phys->cont_splash_enabled = true;
  4252. phys->hw_pp = sde_enc->hw_pp[i];
  4253. if (phys->ops.cont_splash_mode_set)
  4254. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4255. if (phys->ops.is_master && phys->ops.is_master(phys))
  4256. sde_enc->cur_master = phys;
  4257. }
  4258. return ret;
  4259. }
  4260. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4261. bool skip_pre_kickoff)
  4262. {
  4263. struct msm_drm_thread *event_thread = NULL;
  4264. struct msm_drm_private *priv = NULL;
  4265. struct sde_encoder_virt *sde_enc = NULL;
  4266. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4267. SDE_ERROR("invalid parameters\n");
  4268. return -EINVAL;
  4269. }
  4270. priv = enc->dev->dev_private;
  4271. sde_enc = to_sde_encoder_virt(enc);
  4272. if (!sde_enc->crtc || (sde_enc->crtc->index
  4273. >= ARRAY_SIZE(priv->event_thread))) {
  4274. SDE_DEBUG_ENC(sde_enc,
  4275. "invalid cached CRTC: %d or crtc index: %d\n",
  4276. sde_enc->crtc == NULL,
  4277. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4278. return -EINVAL;
  4279. }
  4280. SDE_EVT32_VERBOSE(DRMID(enc));
  4281. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4282. if (!skip_pre_kickoff) {
  4283. kthread_queue_work(&event_thread->worker,
  4284. &sde_enc->esd_trigger_work);
  4285. kthread_flush_work(&sde_enc->esd_trigger_work);
  4286. }
  4287. /*
  4288. * panel may stop generating te signal (vsync) during esd failure. rsc
  4289. * hardware may hang without vsync. Avoid rsc hang by generating the
  4290. * vsync from watchdog timer instead of panel.
  4291. */
  4292. sde_encoder_helper_switch_vsync(enc, true);
  4293. if (!skip_pre_kickoff)
  4294. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4295. return 0;
  4296. }
  4297. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4298. {
  4299. struct sde_encoder_virt *sde_enc;
  4300. if (!encoder) {
  4301. SDE_ERROR("invalid drm enc\n");
  4302. return false;
  4303. }
  4304. sde_enc = to_sde_encoder_virt(encoder);
  4305. return sde_enc->recovery_events_enabled;
  4306. }
  4307. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4308. bool enabled)
  4309. {
  4310. struct sde_encoder_virt *sde_enc;
  4311. if (!encoder) {
  4312. SDE_ERROR("invalid drm enc\n");
  4313. return;
  4314. }
  4315. sde_enc = to_sde_encoder_virt(encoder);
  4316. sde_enc->recovery_events_enabled = enabled;
  4317. }