sde_power_handle.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm:%s:%d]: " fmt, __func__, __LINE__
  6. #include <linux/clk.h>
  7. #include <linux/kernel.h>
  8. #include <linux/of.h>
  9. #include <linux/string.h>
  10. #include <linux/of_address.h>
  11. #include <linux/slab.h>
  12. #include <linux/mutex.h>
  13. #include <linux/of_platform.h>
  14. #include <linux/sde_io_util.h>
  15. #include <linux/sde_rsc.h>
  16. #include "sde_power_handle.h"
  17. #include "sde_trace.h"
  18. #include "sde_dbg.h"
  19. #define KBPS2BPS(x) ((x) * 1000ULL)
  20. static const char *data_bus_name[SDE_POWER_HANDLE_DBUS_ID_MAX] = {
  21. [SDE_POWER_HANDLE_DBUS_ID_MNOC] = "qcom,sde-data-bus",
  22. [SDE_POWER_HANDLE_DBUS_ID_LLCC] = "qcom,sde-llcc-bus",
  23. [SDE_POWER_HANDLE_DBUS_ID_EBI] = "qcom,sde-ebi-bus",
  24. };
  25. const char *sde_power_handle_get_dbus_name(u32 bus_id)
  26. {
  27. if (bus_id < SDE_POWER_HANDLE_DBUS_ID_MAX)
  28. return data_bus_name[bus_id];
  29. return NULL;
  30. }
  31. static void sde_power_event_trigger_locked(struct sde_power_handle *phandle,
  32. u32 event_type)
  33. {
  34. struct sde_power_event *event;
  35. phandle->last_event_handled = event_type;
  36. list_for_each_entry(event, &phandle->event_list, list) {
  37. if (event->event_type & event_type) {
  38. event->cb_fnc(event_type, event->usr);
  39. }
  40. }
  41. }
  42. static inline void sde_power_rsc_client_init(struct sde_power_handle *phandle)
  43. {
  44. /* creates the rsc client */
  45. if (!phandle->rsc_client_init) {
  46. phandle->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX,
  47. "sde_power_handle", SDE_RSC_CLK_CLIENT, 0);
  48. if (IS_ERR_OR_NULL(phandle->rsc_client)) {
  49. pr_debug("sde rsc client create failed :%ld\n",
  50. PTR_ERR(phandle->rsc_client));
  51. phandle->rsc_client = NULL;
  52. }
  53. phandle->rsc_client_init = true;
  54. }
  55. }
  56. static int sde_power_rsc_update(struct sde_power_handle *phandle, bool enable)
  57. {
  58. u32 rsc_state;
  59. int ret = 0;
  60. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  61. if (phandle->rsc_client)
  62. ret = sde_rsc_client_state_update(phandle->rsc_client,
  63. rsc_state, NULL, SDE_RSC_INVALID_CRTC_ID, NULL);
  64. return ret;
  65. }
  66. static int sde_power_parse_dt_supply(struct platform_device *pdev,
  67. struct dss_module_power *mp)
  68. {
  69. int i = 0, rc = 0;
  70. u32 tmp = 0;
  71. struct device_node *of_node = NULL, *supply_root_node = NULL;
  72. struct device_node *supply_node = NULL;
  73. if (!pdev || !mp) {
  74. pr_err("invalid input param pdev:%pK mp:%pK\n", pdev, mp);
  75. return -EINVAL;
  76. }
  77. of_node = pdev->dev.of_node;
  78. mp->num_vreg = 0;
  79. supply_root_node = of_get_child_by_name(of_node,
  80. "qcom,platform-supply-entries");
  81. if (!supply_root_node) {
  82. pr_debug("no supply entry present\n");
  83. return rc;
  84. }
  85. for_each_child_of_node(supply_root_node, supply_node)
  86. mp->num_vreg++;
  87. if (mp->num_vreg == 0) {
  88. pr_debug("no vreg\n");
  89. return rc;
  90. }
  91. pr_debug("vreg found. count=%d\n", mp->num_vreg);
  92. mp->vreg_config = devm_kzalloc(&pdev->dev, sizeof(struct dss_vreg) *
  93. mp->num_vreg, GFP_KERNEL);
  94. if (!mp->vreg_config) {
  95. rc = -ENOMEM;
  96. return rc;
  97. }
  98. for_each_child_of_node(supply_root_node, supply_node) {
  99. const char *st = NULL;
  100. rc = of_property_read_string(supply_node,
  101. "qcom,supply-name", &st);
  102. if (rc) {
  103. pr_err("error reading name. rc=%d\n", rc);
  104. goto error;
  105. }
  106. strlcpy(mp->vreg_config[i].vreg_name, st,
  107. sizeof(mp->vreg_config[i].vreg_name));
  108. rc = of_property_read_u32(supply_node,
  109. "qcom,supply-min-voltage", &tmp);
  110. if (rc) {
  111. pr_err("error reading min volt. rc=%d\n", rc);
  112. goto error;
  113. }
  114. mp->vreg_config[i].min_voltage = tmp;
  115. rc = of_property_read_u32(supply_node,
  116. "qcom,supply-max-voltage", &tmp);
  117. if (rc) {
  118. pr_err("error reading max volt. rc=%d\n", rc);
  119. goto error;
  120. }
  121. mp->vreg_config[i].max_voltage = tmp;
  122. rc = of_property_read_u32(supply_node,
  123. "qcom,supply-enable-load", &tmp);
  124. if (rc) {
  125. pr_err("error reading enable load. rc=%d\n", rc);
  126. goto error;
  127. }
  128. mp->vreg_config[i].enable_load = tmp;
  129. rc = of_property_read_u32(supply_node,
  130. "qcom,supply-disable-load", &tmp);
  131. if (rc) {
  132. pr_err("error reading disable load. rc=%d\n", rc);
  133. goto error;
  134. }
  135. mp->vreg_config[i].disable_load = tmp;
  136. rc = of_property_read_u32(supply_node,
  137. "qcom,supply-pre-on-sleep", &tmp);
  138. if (rc)
  139. pr_debug("error reading supply pre sleep value. rc=%d\n",
  140. rc);
  141. mp->vreg_config[i].pre_on_sleep = (!rc ? tmp : 0);
  142. rc = of_property_read_u32(supply_node,
  143. "qcom,supply-pre-off-sleep", &tmp);
  144. if (rc)
  145. pr_debug("error reading supply pre sleep value. rc=%d\n",
  146. rc);
  147. mp->vreg_config[i].pre_off_sleep = (!rc ? tmp : 0);
  148. rc = of_property_read_u32(supply_node,
  149. "qcom,supply-post-on-sleep", &tmp);
  150. if (rc)
  151. pr_debug("error reading supply post sleep value. rc=%d\n",
  152. rc);
  153. mp->vreg_config[i].post_on_sleep = (!rc ? tmp : 0);
  154. rc = of_property_read_u32(supply_node,
  155. "qcom,supply-post-off-sleep", &tmp);
  156. if (rc)
  157. pr_debug("error reading supply post sleep value. rc=%d\n",
  158. rc);
  159. mp->vreg_config[i].post_off_sleep = (!rc ? tmp : 0);
  160. pr_debug("%s min=%d, max=%d, enable=%d, disable=%d, preonsleep=%d, postonsleep=%d, preoffsleep=%d, postoffsleep=%d\n",
  161. mp->vreg_config[i].vreg_name,
  162. mp->vreg_config[i].min_voltage,
  163. mp->vreg_config[i].max_voltage,
  164. mp->vreg_config[i].enable_load,
  165. mp->vreg_config[i].disable_load,
  166. mp->vreg_config[i].pre_on_sleep,
  167. mp->vreg_config[i].post_on_sleep,
  168. mp->vreg_config[i].pre_off_sleep,
  169. mp->vreg_config[i].post_off_sleep);
  170. ++i;
  171. rc = 0;
  172. }
  173. return rc;
  174. error:
  175. if (mp->vreg_config) {
  176. devm_kfree(&pdev->dev, mp->vreg_config);
  177. mp->vreg_config = NULL;
  178. mp->num_vreg = 0;
  179. }
  180. return rc;
  181. }
  182. static int sde_power_parse_dt_clock(struct platform_device *pdev,
  183. struct dss_module_power *mp)
  184. {
  185. u32 i = 0, rc = 0;
  186. const char *clock_name;
  187. u32 clock_rate = 0;
  188. u32 clock_max_rate = 0;
  189. int num_clk = 0;
  190. if (!pdev || !mp) {
  191. pr_err("invalid input param pdev:%pK mp:%pK\n", pdev, mp);
  192. return -EINVAL;
  193. }
  194. mp->num_clk = 0;
  195. num_clk = of_property_count_strings(pdev->dev.of_node,
  196. "clock-names");
  197. if (num_clk <= 0) {
  198. pr_debug("clocks are not defined\n");
  199. goto clk_err;
  200. }
  201. mp->num_clk = num_clk;
  202. mp->clk_config = devm_kzalloc(&pdev->dev,
  203. sizeof(struct dss_clk) * num_clk, GFP_KERNEL);
  204. if (!mp->clk_config) {
  205. rc = -ENOMEM;
  206. mp->num_clk = 0;
  207. goto clk_err;
  208. }
  209. for (i = 0; i < num_clk; i++) {
  210. of_property_read_string_index(pdev->dev.of_node, "clock-names",
  211. i, &clock_name);
  212. strlcpy(mp->clk_config[i].clk_name, clock_name,
  213. sizeof(mp->clk_config[i].clk_name));
  214. of_property_read_u32_index(pdev->dev.of_node, "clock-rate",
  215. i, &clock_rate);
  216. mp->clk_config[i].rate = clock_rate;
  217. if (!clock_rate)
  218. mp->clk_config[i].type = DSS_CLK_AHB;
  219. else
  220. mp->clk_config[i].type = DSS_CLK_PCLK;
  221. clock_max_rate = 0;
  222. of_property_read_u32_index(pdev->dev.of_node, "clock-max-rate",
  223. i, &clock_max_rate);
  224. mp->clk_config[i].max_rate = clock_max_rate;
  225. }
  226. clk_err:
  227. return rc;
  228. }
  229. #define MAX_AXI_PORT_COUNT 3
  230. static int _sde_power_data_bus_set_quota(
  231. struct sde_power_data_bus_handle *pdbus,
  232. u64 in_ab_quota, u64 in_ib_quota)
  233. {
  234. int rc = 0, i = 0;
  235. u32 paths = pdbus->data_paths_cnt;
  236. if (!paths || paths > DATA_BUS_PATH_MAX) {
  237. pr_err("invalid data bus handle, paths %d\n", paths);
  238. return -EINVAL;
  239. }
  240. in_ab_quota = div_u64(in_ab_quota, paths);
  241. SDE_ATRACE_BEGIN("msm_bus_scale_req");
  242. for (i = 0; i < paths; i++) {
  243. if (pdbus->data_bus_hdl[i]) {
  244. rc = icc_set_bw(pdbus->data_bus_hdl[i],
  245. Bps_to_icc(in_ab_quota),
  246. Bps_to_icc(in_ib_quota));
  247. if (rc)
  248. goto err;
  249. }
  250. }
  251. pdbus->curr_val.ab = in_ab_quota;
  252. pdbus->curr_val.ib = in_ib_quota;
  253. SDE_ATRACE_END("msm_bus_scale_req");
  254. return rc;
  255. err:
  256. for (; i >= 0; --i)
  257. if (pdbus->data_bus_hdl[i])
  258. icc_set_bw(pdbus->data_bus_hdl[i],
  259. Bps_to_icc(pdbus->curr_val.ab),
  260. Bps_to_icc(pdbus->curr_val.ib));
  261. SDE_ATRACE_END("msm_bus_scale_req");
  262. pr_err("failed to set data bus vote ab=%llu ib=%llu rc=%d\n",
  263. rc, in_ab_quota, in_ib_quota);
  264. return rc;
  265. }
  266. int sde_power_data_bus_set_quota(struct sde_power_handle *phandle,
  267. u32 bus_id, u64 ab_quota, u64 ib_quota)
  268. {
  269. int rc = 0;
  270. u32 paths;
  271. if (!phandle || bus_id >= SDE_POWER_HANDLE_DBUS_ID_MAX) {
  272. pr_err("invalid parameters\n");
  273. return -EINVAL;
  274. }
  275. paths = phandle->data_bus_handle[bus_id].data_paths_cnt;
  276. if (!paths)
  277. goto skip_vote;
  278. trace_sde_perf_update_bus(bus_id, ab_quota, ib_quota, paths);
  279. mutex_lock(&phandle->phandle_lock);
  280. rc = _sde_power_data_bus_set_quota(&phandle->data_bus_handle[bus_id],
  281. ab_quota, ib_quota);
  282. mutex_unlock(&phandle->phandle_lock);
  283. skip_vote:
  284. pr_debug("bus=%d, ab=%llu, ib=%llu, paths=%d\n", bus_id, ab_quota,
  285. ib_quota, paths);
  286. return rc;
  287. }
  288. /**
  289. * sde_power_icc_get - get the interconnect path for the given bus_name
  290. * @pdev - platform device
  291. * @bus_name - bus name for the corresponding interconnect
  292. * @path - the icc_path object we want to obtain for this @bus_name (output)
  293. * @count - if given, incremented only if the path was successfully retrieved
  294. **/
  295. static int sde_power_icc_get(struct platform_device *pdev,
  296. const char *bus_name, struct icc_path **path, u32 *count)
  297. {
  298. int rc = of_property_match_string(pdev->dev.of_node,
  299. "interconnect-names", bus_name);
  300. /* bus_names are optional for any given device node, skip if missing */
  301. if (rc < 0)
  302. goto end;
  303. *path = of_icc_get(&pdev->dev, bus_name);
  304. if (IS_ERR_OR_NULL(*path)) {
  305. rc = PTR_ERR(*path);
  306. pr_err("bus %s parsing failed, rc:%d\n", bus_name, rc);
  307. *path = NULL;
  308. return rc;
  309. }
  310. if (count)
  311. (*count)++;
  312. end:
  313. pr_debug("bus %s dt node %s(%d), icc_path is %s, count:%d\n",
  314. bus_name, rc < 0 ? "missing" : "found", rc,
  315. *path ? "valid" : "NULL", count ? *count : -1);
  316. return 0;
  317. }
  318. static int sde_power_reg_bus_parse(struct platform_device *pdev,
  319. struct sde_power_reg_bus_handle *reg_bus)
  320. {
  321. const char *bus_name = "qcom,sde-reg-bus";
  322. const u32 *vec_arr = NULL;
  323. int rc, len, i, vec_idx = 0;
  324. u32 paths = 0;
  325. rc = sde_power_icc_get(pdev, bus_name, &reg_bus->reg_bus_hdl, &paths);
  326. if (rc)
  327. return rc;
  328. if (!paths) {
  329. pr_debug("%s not defined for pdev %s\n", bus_name, pdev->name ?
  330. pdev->name : "<unknown>");
  331. return 0;
  332. }
  333. vec_arr = of_get_property(pdev->dev.of_node,
  334. "qcom,sde-reg-bus,vectors-KBps", &len);
  335. if (!vec_arr) {
  336. pr_err("%s scale table property not found\n", bus_name);
  337. return -EINVAL;
  338. }
  339. if (len / sizeof(*vec_arr) != VOTE_INDEX_MAX * 2) {
  340. pr_err("wrong size for %s vector table\n", bus_name);
  341. return -EINVAL;
  342. }
  343. for (i = 0; i < VOTE_INDEX_MAX; ++i) {
  344. reg_bus->scale_table[i].ab = (u64)KBPS2BPS(be32_to_cpu(
  345. vec_arr[vec_idx++]));
  346. reg_bus->scale_table[i].ib = (u64)KBPS2BPS(be32_to_cpu(
  347. vec_arr[vec_idx++]));
  348. }
  349. return rc;
  350. }
  351. static int sde_power_mnoc_bus_parse(struct platform_device *pdev,
  352. struct sde_power_data_bus_handle *pdbus, const char *name)
  353. {
  354. int i, rc = 0;
  355. char bus_name[32];
  356. for (i = 0; i < DATA_BUS_PATH_MAX; ++i) {
  357. snprintf(bus_name, sizeof(bus_name), "%s%d", name, i);
  358. rc = sde_power_icc_get(pdev, bus_name, &pdbus->data_bus_hdl[i],
  359. &pdbus->data_paths_cnt);
  360. if (rc)
  361. break;
  362. }
  363. /* at least one databus path is required */
  364. if (!pdbus->data_paths_cnt) {
  365. pr_info("mnoc interconnect path(s) not defined, rc: %d\n", rc);
  366. } else if (rc) {
  367. pr_info("ignoring error %d for non-primary data path\n", rc);
  368. rc = 0;
  369. }
  370. return rc;
  371. }
  372. static int sde_power_bus_parse(struct platform_device *pdev,
  373. struct sde_power_handle *phandle)
  374. {
  375. int i, j, rc = 0;
  376. bool active_only = false;
  377. struct sde_power_data_bus_handle *pdbus = phandle->data_bus_handle;
  378. /* reg bus */
  379. rc = sde_power_reg_bus_parse(pdev, &phandle->reg_bus_handle);
  380. if (rc)
  381. return rc;
  382. /* data buses */
  383. if (of_find_property(pdev->dev.of_node,
  384. "qcom,msm-bus,active-only", NULL))
  385. active_only = true;
  386. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  387. i < SDE_POWER_HANDLE_DBUS_ID_MAX; ++i) {
  388. if (i == SDE_POWER_HANDLE_DBUS_ID_MNOC)
  389. rc = sde_power_mnoc_bus_parse(pdev, &pdbus[i],
  390. data_bus_name[i]);
  391. else
  392. rc = sde_power_icc_get(pdev, data_bus_name[i],
  393. &pdbus[i].data_bus_hdl[0],
  394. &pdbus[i].data_paths_cnt);
  395. if (rc)
  396. break;
  397. if (active_only) {
  398. pdbus[i].bus_active_only = true;
  399. for (j = 0; j < pdbus[i].data_paths_cnt; ++j)
  400. icc_set_tag(pdbus[i].data_bus_hdl[j],
  401. QCOM_ICC_TAG_ACTIVE_ONLY);
  402. }
  403. pr_debug("found %d paths for %s\n", pdbus[i].data_paths_cnt,
  404. data_bus_name[i]);
  405. }
  406. return rc;
  407. }
  408. static void sde_power_bus_unregister(struct sde_power_handle *phandle)
  409. {
  410. int i, j;
  411. struct sde_power_reg_bus_handle *reg_bus = &phandle->reg_bus_handle;
  412. struct sde_power_data_bus_handle *pdbus = phandle->data_bus_handle;
  413. icc_put(reg_bus->reg_bus_hdl);
  414. reg_bus->reg_bus_hdl = NULL;
  415. for (i = SDE_POWER_HANDLE_DBUS_ID_MAX - 1;
  416. i >= SDE_POWER_HANDLE_DBUS_ID_MNOC; i--) {
  417. for (j = 0; j < pdbus[i].data_paths_cnt; j++) {
  418. if (pdbus[i].data_bus_hdl[j]) {
  419. icc_put(pdbus[i].data_bus_hdl[j]);
  420. pdbus[i].data_bus_hdl[j] = NULL;
  421. }
  422. }
  423. }
  424. }
  425. static int sde_power_reg_bus_update(struct sde_power_reg_bus_handle *reg_bus,
  426. u32 usecase_ndx)
  427. {
  428. int rc = 0;
  429. u64 ab_quota, ib_quota;
  430. ab_quota = reg_bus->scale_table[usecase_ndx].ab;
  431. ib_quota = reg_bus->scale_table[usecase_ndx].ib;
  432. if (reg_bus->reg_bus_hdl) {
  433. SDE_ATRACE_BEGIN("msm_bus_scale_req");
  434. rc = icc_set_bw(reg_bus->reg_bus_hdl, Bps_to_icc(ab_quota),
  435. Bps_to_icc(ib_quota));
  436. SDE_ATRACE_END("msm_bus_scale_req");
  437. }
  438. if (rc)
  439. pr_err("failed to set reg bus vote to index %d, rc=%d\n",
  440. usecase_ndx, rc);
  441. else {
  442. reg_bus->curr_idx = usecase_ndx;
  443. pr_debug("reg-bus vote set to index=%d, ab=%llu, ib=%llu\n",
  444. usecase_ndx, ab_quota, ib_quota);
  445. }
  446. return rc;
  447. }
  448. int sde_power_resource_init(struct platform_device *pdev,
  449. struct sde_power_handle *phandle)
  450. {
  451. int rc = 0;
  452. struct dss_module_power *mp;
  453. if (!phandle || !pdev) {
  454. pr_err("invalid input param\n");
  455. rc = -EINVAL;
  456. goto end;
  457. }
  458. mp = &phandle->mp;
  459. phandle->dev = &pdev->dev;
  460. rc = sde_power_parse_dt_clock(pdev, mp);
  461. if (rc) {
  462. pr_err("device clock parsing failed\n");
  463. goto end;
  464. }
  465. rc = sde_power_parse_dt_supply(pdev, mp);
  466. if (rc) {
  467. pr_err("device vreg supply parsing failed\n");
  468. goto parse_vreg_err;
  469. }
  470. rc = msm_dss_get_vreg(&pdev->dev,
  471. mp->vreg_config, mp->num_vreg, 1);
  472. if (rc) {
  473. pr_err("get config failed rc=%d\n", rc);
  474. goto vreg_err;
  475. }
  476. rc = msm_dss_get_clk(&pdev->dev, mp->clk_config, mp->num_clk);
  477. if (rc) {
  478. pr_err("clock get failed rc=%d\n", rc);
  479. goto clkget_err;
  480. }
  481. rc = msm_dss_clk_set_rate(mp->clk_config, mp->num_clk);
  482. if (rc) {
  483. pr_err("clock set rate failed rc=%d\n", rc);
  484. goto clkset_err;
  485. }
  486. rc = sde_power_bus_parse(pdev, phandle);
  487. if (rc) {
  488. pr_err("bus parse failed rc=%d\n", rc);
  489. goto bus_err;
  490. }
  491. INIT_LIST_HEAD(&phandle->event_list);
  492. phandle->rsc_client = NULL;
  493. phandle->rsc_client_init = false;
  494. mutex_init(&phandle->phandle_lock);
  495. return rc;
  496. bus_err:
  497. sde_power_bus_unregister(phandle);
  498. clkset_err:
  499. msm_dss_put_clk(mp->clk_config, mp->num_clk);
  500. clkget_err:
  501. msm_dss_get_vreg(&pdev->dev, mp->vreg_config, mp->num_vreg, 0);
  502. vreg_err:
  503. if (mp->vreg_config)
  504. devm_kfree(&pdev->dev, mp->vreg_config);
  505. mp->num_vreg = 0;
  506. parse_vreg_err:
  507. if (mp->clk_config)
  508. devm_kfree(&pdev->dev, mp->clk_config);
  509. mp->num_clk = 0;
  510. end:
  511. return rc;
  512. }
  513. void sde_power_resource_deinit(struct platform_device *pdev,
  514. struct sde_power_handle *phandle)
  515. {
  516. struct dss_module_power *mp;
  517. struct sde_power_event *curr_event, *next_event;
  518. if (!phandle || !pdev) {
  519. pr_err("invalid input param\n");
  520. return;
  521. }
  522. mp = &phandle->mp;
  523. mutex_lock(&phandle->phandle_lock);
  524. list_for_each_entry_safe(curr_event, next_event,
  525. &phandle->event_list, list) {
  526. pr_err("event:%d, client:%s still registered\n",
  527. curr_event->event_type,
  528. curr_event->client_name);
  529. curr_event->active = false;
  530. list_del(&curr_event->list);
  531. }
  532. mutex_unlock(&phandle->phandle_lock);
  533. sde_power_bus_unregister(phandle);
  534. msm_dss_put_clk(mp->clk_config, mp->num_clk);
  535. msm_dss_get_vreg(&pdev->dev, mp->vreg_config, mp->num_vreg, 0);
  536. if (mp->clk_config)
  537. devm_kfree(&pdev->dev, mp->clk_config);
  538. if (mp->vreg_config)
  539. devm_kfree(&pdev->dev, mp->vreg_config);
  540. mp->num_vreg = 0;
  541. mp->num_clk = 0;
  542. if (phandle->rsc_client)
  543. sde_rsc_client_destroy(phandle->rsc_client);
  544. }
  545. int sde_power_scale_reg_bus(struct sde_power_handle *phandle,
  546. u32 usecase_ndx, bool skip_lock)
  547. {
  548. int rc = 0;
  549. if (!phandle->reg_bus_handle.reg_bus_hdl)
  550. return 0;
  551. if (!skip_lock)
  552. mutex_lock(&phandle->phandle_lock);
  553. pr_debug("%pS: requested:%d\n",
  554. __builtin_return_address(0), usecase_ndx);
  555. rc = sde_power_reg_bus_update(&phandle->reg_bus_handle,
  556. usecase_ndx);
  557. if (!skip_lock)
  558. mutex_unlock(&phandle->phandle_lock);
  559. return rc;
  560. }
  561. int sde_power_resource_enable(struct sde_power_handle *phandle, bool enable)
  562. {
  563. int rc = 0, i = 0;
  564. struct dss_module_power *mp;
  565. if (!phandle) {
  566. pr_err("invalid input argument\n");
  567. return -EINVAL;
  568. }
  569. mp = &phandle->mp;
  570. mutex_lock(&phandle->phandle_lock);
  571. pr_debug("enable:%d\n", enable);
  572. SDE_ATRACE_BEGIN("sde_power_resource_enable");
  573. /* RSC client init */
  574. sde_power_rsc_client_init(phandle);
  575. if (enable) {
  576. sde_power_event_trigger_locked(phandle,
  577. SDE_POWER_EVENT_PRE_ENABLE);
  578. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX &&
  579. phandle->data_bus_handle[i].data_paths_cnt > 0; i++) {
  580. rc = _sde_power_data_bus_set_quota(
  581. &phandle->data_bus_handle[i],
  582. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  583. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  584. if (rc) {
  585. pr_err("failed to set data bus vote id=%d rc=%d\n",
  586. i, rc);
  587. goto vreg_err;
  588. }
  589. }
  590. rc = msm_dss_enable_vreg(mp->vreg_config, mp->num_vreg,
  591. enable);
  592. if (rc) {
  593. pr_err("failed to enable vregs rc=%d\n", rc);
  594. goto vreg_err;
  595. }
  596. rc = sde_power_scale_reg_bus(phandle, VOTE_INDEX_LOW, true);
  597. if (rc) {
  598. pr_err("failed to set reg bus vote rc=%d\n", rc);
  599. goto reg_bus_hdl_err;
  600. }
  601. SDE_EVT32_VERBOSE(enable, SDE_EVTLOG_FUNC_CASE1);
  602. rc = sde_power_rsc_update(phandle, true);
  603. if (rc) {
  604. pr_err("failed to update rsc\n");
  605. goto rsc_err;
  606. }
  607. rc = msm_dss_enable_clk(mp->clk_config, mp->num_clk, enable);
  608. if (rc) {
  609. pr_err("clock enable failed rc:%d\n", rc);
  610. goto clk_err;
  611. }
  612. sde_power_event_trigger_locked(phandle,
  613. SDE_POWER_EVENT_POST_ENABLE);
  614. } else {
  615. sde_power_event_trigger_locked(phandle,
  616. SDE_POWER_EVENT_PRE_DISABLE);
  617. SDE_EVT32_VERBOSE(enable, SDE_EVTLOG_FUNC_CASE2);
  618. sde_power_rsc_update(phandle, false);
  619. msm_dss_enable_clk(mp->clk_config, mp->num_clk, enable);
  620. sde_power_scale_reg_bus(phandle, VOTE_INDEX_DISABLE, true);
  621. msm_dss_enable_vreg(mp->vreg_config, mp->num_vreg, enable);
  622. for (i = SDE_POWER_HANDLE_DBUS_ID_MAX - 1; i >= 0; i--)
  623. if (phandle->data_bus_handle[i].data_paths_cnt > 0)
  624. _sde_power_data_bus_set_quota(
  625. &phandle->data_bus_handle[i],
  626. SDE_POWER_HANDLE_DISABLE_BUS_AB_QUOTA,
  627. SDE_POWER_HANDLE_DISABLE_BUS_IB_QUOTA);
  628. sde_power_event_trigger_locked(phandle,
  629. SDE_POWER_EVENT_POST_DISABLE);
  630. }
  631. SDE_EVT32_VERBOSE(enable, SDE_EVTLOG_FUNC_EXIT);
  632. SDE_ATRACE_END("sde_power_resource_enable");
  633. mutex_unlock(&phandle->phandle_lock);
  634. return rc;
  635. clk_err:
  636. sde_power_rsc_update(phandle, false);
  637. rsc_err:
  638. sde_power_scale_reg_bus(phandle, VOTE_INDEX_DISABLE, true);
  639. reg_bus_hdl_err:
  640. msm_dss_enable_vreg(mp->vreg_config, mp->num_vreg, 0);
  641. vreg_err:
  642. for (i-- ; i >= 0 && phandle->data_bus_handle[i].data_paths_cnt > 0; i--)
  643. _sde_power_data_bus_set_quota(
  644. &phandle->data_bus_handle[i],
  645. SDE_POWER_HANDLE_DISABLE_BUS_AB_QUOTA,
  646. SDE_POWER_HANDLE_DISABLE_BUS_IB_QUOTA);
  647. SDE_ATRACE_END("sde_power_resource_enable");
  648. mutex_unlock(&phandle->phandle_lock);
  649. return rc;
  650. }
  651. int sde_power_clk_set_rate(struct sde_power_handle *phandle, char *clock_name,
  652. u64 rate)
  653. {
  654. int i, rc = -EINVAL;
  655. struct dss_module_power *mp;
  656. if (!phandle) {
  657. pr_err("invalid input power handle\n");
  658. return -EINVAL;
  659. }
  660. mutex_lock(&phandle->phandle_lock);
  661. if (phandle->last_event_handled & SDE_POWER_EVENT_POST_DISABLE) {
  662. pr_debug("invalid power state %u\n",
  663. phandle->last_event_handled);
  664. SDE_EVT32(phandle->last_event_handled, SDE_EVTLOG_ERROR);
  665. mutex_unlock(&phandle->phandle_lock);
  666. return -EINVAL;
  667. }
  668. mp = &phandle->mp;
  669. for (i = 0; i < mp->num_clk; i++) {
  670. if (!strcmp(mp->clk_config[i].clk_name, clock_name)) {
  671. if (mp->clk_config[i].max_rate &&
  672. (rate > mp->clk_config[i].max_rate))
  673. rate = mp->clk_config[i].max_rate;
  674. mp->clk_config[i].rate = rate;
  675. rc = msm_dss_single_clk_set_rate(&mp->clk_config[i]);
  676. break;
  677. }
  678. }
  679. mutex_unlock(&phandle->phandle_lock);
  680. return rc;
  681. }
  682. u64 sde_power_clk_get_rate(struct sde_power_handle *phandle, char *clock_name)
  683. {
  684. int i;
  685. struct dss_module_power *mp;
  686. u64 rate = -EINVAL;
  687. if (!phandle) {
  688. pr_err("invalid input power handle\n");
  689. return -EINVAL;
  690. }
  691. mp = &phandle->mp;
  692. for (i = 0; i < mp->num_clk; i++) {
  693. if (!strcmp(mp->clk_config[i].clk_name, clock_name)) {
  694. rate = clk_get_rate(mp->clk_config[i].clk);
  695. break;
  696. }
  697. }
  698. return rate;
  699. }
  700. u64 sde_power_clk_get_max_rate(struct sde_power_handle *phandle,
  701. char *clock_name)
  702. {
  703. int i;
  704. struct dss_module_power *mp;
  705. u64 rate = 0;
  706. if (!phandle) {
  707. pr_err("invalid input power handle\n");
  708. return 0;
  709. }
  710. mp = &phandle->mp;
  711. for (i = 0; i < mp->num_clk; i++) {
  712. if (!strcmp(mp->clk_config[i].clk_name, clock_name)) {
  713. rate = mp->clk_config[i].max_rate;
  714. break;
  715. }
  716. }
  717. return rate;
  718. }
  719. struct clk *sde_power_clk_get_clk(struct sde_power_handle *phandle,
  720. char *clock_name)
  721. {
  722. int i;
  723. struct dss_module_power *mp;
  724. struct clk *clk = NULL;
  725. if (!phandle) {
  726. pr_err("invalid input power handle\n");
  727. return 0;
  728. }
  729. mp = &phandle->mp;
  730. for (i = 0; i < mp->num_clk; i++) {
  731. if (!strcmp(mp->clk_config[i].clk_name, clock_name)) {
  732. clk = mp->clk_config[i].clk;
  733. break;
  734. }
  735. }
  736. return clk;
  737. }
  738. struct sde_power_event *sde_power_handle_register_event(
  739. struct sde_power_handle *phandle,
  740. u32 event_type, void (*cb_fnc)(u32 event_type, void *usr),
  741. void *usr, char *client_name)
  742. {
  743. struct sde_power_event *event;
  744. if (!phandle) {
  745. pr_err("invalid power handle\n");
  746. return ERR_PTR(-EINVAL);
  747. } else if (!cb_fnc || !event_type) {
  748. pr_err("no callback fnc or event type\n");
  749. return ERR_PTR(-EINVAL);
  750. }
  751. event = kzalloc(sizeof(struct sde_power_event), GFP_KERNEL);
  752. if (!event)
  753. return ERR_PTR(-ENOMEM);
  754. event->event_type = event_type;
  755. event->cb_fnc = cb_fnc;
  756. event->usr = usr;
  757. strlcpy(event->client_name, client_name, MAX_CLIENT_NAME_LEN);
  758. event->active = true;
  759. mutex_lock(&phandle->phandle_lock);
  760. list_add(&event->list, &phandle->event_list);
  761. mutex_unlock(&phandle->phandle_lock);
  762. return event;
  763. }
  764. void sde_power_handle_unregister_event(
  765. struct sde_power_handle *phandle,
  766. struct sde_power_event *event)
  767. {
  768. if (!phandle || !event) {
  769. pr_err("invalid phandle or event\n");
  770. } else if (!event->active) {
  771. pr_err("power handle deinit already done\n");
  772. kfree(event);
  773. } else {
  774. mutex_lock(&phandle->phandle_lock);
  775. list_del_init(&event->list);
  776. mutex_unlock(&phandle->phandle_lock);
  777. kfree(event);
  778. }
  779. }