sde_hw_catalog.c 139 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  6. #include <linux/slab.h>
  7. #include <linux/of_address.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/soc/qcom/llcc-qcom.h>
  10. #include <linux/pm_qos.h>
  11. #include "sde_hw_mdss.h"
  12. #include "sde_hw_catalog.h"
  13. #include "sde_hw_catalog_format.h"
  14. #include "sde_kms.h"
  15. #include "sde_hw_uidle.h"
  16. #include "sde_connector.h"
  17. /*************************************************************
  18. * MACRO DEFINITION
  19. *************************************************************/
  20. /**
  21. * Max hardware block in certain hardware. For ex: sspp pipes
  22. * can have QSEED, pcc, igc, pa, csc, qos entries, etc. This count is
  23. * 64 based on software design. It should be increased if any of the
  24. * hardware block has more subblocks.
  25. */
  26. #define MAX_SDE_HW_BLK 64
  27. /* each entry will have register address and bit offset in that register */
  28. #define MAX_BIT_OFFSET 2
  29. /* max table size for dts property lists, increase if tables grow larger */
  30. #define MAX_SDE_DT_TABLE_SIZE 64
  31. /* default line width for sspp, mixer, ds (input), dsc, wb */
  32. #define DEFAULT_SDE_LINE_WIDTH 2048
  33. /* default output line width for ds */
  34. #define DEFAULT_SDE_OUTPUT_LINE_WIDTH 2560
  35. /* max mixer blend stages */
  36. #define DEFAULT_SDE_MIXER_BLENDSTAGES 7
  37. /*
  38. * max bank bit for macro tile and ubwc format.
  39. * this value is left shifted and written to register
  40. */
  41. #define DEFAULT_SDE_HIGHEST_BANK_BIT 0x02
  42. /* No UBWC */
  43. #define DEFAULT_SDE_UBWC_NONE 0x0
  44. /* default ubwc static config register value */
  45. #define DEFAULT_SDE_UBWC_STATIC 0x0
  46. /* default ubwc swizzle register value */
  47. #define DEFAULT_SDE_UBWC_SWIZZLE 0x0
  48. /* default ubwc macrotile mode value */
  49. #define DEFAULT_SDE_UBWC_MACROTILE_MODE 0x0
  50. /* default hardware block size if dtsi entry is not present */
  51. #define DEFAULT_SDE_HW_BLOCK_LEN 0x100
  52. /* total number of intf - dp, dsi, hdmi */
  53. #define INTF_COUNT 3
  54. #define MAX_UPSCALE_RATIO 20
  55. #define MAX_DOWNSCALE_RATIO 4
  56. #define SSPP_UNITY_SCALE 1
  57. #define MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR 11
  58. #define MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR 5
  59. #define MAX_DOWNSCALE_RATIO_INROT_PD_RT_NUMERATOR 4
  60. #define MAX_DOWNSCALE_RATIO_INROT_PD_RT_DENOMINATOR 1
  61. #define MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT 4
  62. #define MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT 1088
  63. #define MAX_HORZ_DECIMATION 4
  64. #define MAX_VERT_DECIMATION 4
  65. #define MAX_SPLIT_DISPLAY_CTL 2
  66. #define MAX_PP_SPLIT_DISPLAY_CTL 1
  67. #define MDSS_BASE_OFFSET 0x0
  68. #define ROT_LM_OFFSET 3
  69. #define LINE_LM_OFFSET 5
  70. #define LINE_MODE_WB_OFFSET 2
  71. /**
  72. * these configurations are decided based on max mdp clock. It accounts
  73. * for max and min display resolution based on virtual hardware resource
  74. * support.
  75. */
  76. #define MAX_DISPLAY_HEIGHT_WITH_DECIMATION 2160
  77. #define MAX_DISPLAY_HEIGHT 5760
  78. #define MIN_DISPLAY_HEIGHT 0
  79. #define MIN_DISPLAY_WIDTH 0
  80. /* maximum XIN halt timeout in usec */
  81. #define VBIF_XIN_HALT_TIMEOUT 0x4000
  82. #define DEFAULT_PIXEL_RAM_SIZE (50 * 1024)
  83. /* access property value based on prop_type and hardware index */
  84. #define PROP_VALUE_ACCESS(p, i, j) ((p + i)->value[j])
  85. /*
  86. * access element within PROP_TYPE_BIT_OFFSET_ARRAYs based on prop_type,
  87. * hardware index and offset array index
  88. */
  89. #define PROP_BITVALUE_ACCESS(p, i, j, k) ((p + i)->bit_value[j][k])
  90. #define DEFAULT_SBUF_HEADROOM (20)
  91. #define DEFAULT_SBUF_PREFILL (128)
  92. /*
  93. * Default parameter values
  94. */
  95. #define DEFAULT_MAX_BW_HIGH 7000000
  96. #define DEFAULT_MAX_BW_LOW 7000000
  97. #define DEFAULT_UNDERSIZED_PREFILL_LINES 2
  98. #define DEFAULT_XTRA_PREFILL_LINES 2
  99. #define DEFAULT_DEST_SCALE_PREFILL_LINES 3
  100. #define DEFAULT_MACROTILE_PREFILL_LINES 4
  101. #define DEFAULT_YUV_NV12_PREFILL_LINES 8
  102. #define DEFAULT_LINEAR_PREFILL_LINES 1
  103. #define DEFAULT_DOWNSCALING_PREFILL_LINES 1
  104. #define DEFAULT_CORE_IB_FF "6.0"
  105. #define DEFAULT_CORE_CLK_FF "1.0"
  106. #define DEFAULT_COMP_RATIO_RT \
  107. "NV12/5/1/1.23 AB24/5/1/1.23 XB24/5/1/1.23"
  108. #define DEFAULT_COMP_RATIO_NRT \
  109. "NV12/5/1/1.25 AB24/5/1/1.25 XB24/5/1/1.25"
  110. #define DEFAULT_MAX_PER_PIPE_BW 2400000
  111. #define DEFAULT_AMORTIZABLE_THRESHOLD 25
  112. #define DEFAULT_MNOC_PORTS 2
  113. #define DEFAULT_AXI_BUS_WIDTH 32
  114. #define DEFAULT_CPU_MASK 0
  115. #define DEFAULT_CPU_DMA_LATENCY PM_QOS_DEFAULT_VALUE
  116. /* Uidle values */
  117. #define SDE_UIDLE_FAL10_EXIT_CNT 128
  118. #define SDE_UIDLE_FAL10_EXIT_DANGER 4
  119. #define SDE_UIDLE_FAL10_DANGER 6
  120. #define SDE_UIDLE_FAL10_TARGET_IDLE 50
  121. #define SDE_UIDLE_FAL1_TARGET_IDLE 40
  122. #define SDE_UIDLE_FAL10_THRESHOLD_60 12
  123. #define SDE_UIDLE_FAL10_THRESHOLD_90 13
  124. #define SDE_UIDLE_MAX_DWNSCALE 1500
  125. #define SDE_UIDLE_MAX_FPS_60 60
  126. #define SDE_UIDLE_MAX_FPS_90 90
  127. /*************************************************************
  128. * DTSI PROPERTY INDEX
  129. *************************************************************/
  130. enum {
  131. SDE_HW_VERSION,
  132. SDE_HW_PROP_MAX,
  133. };
  134. enum {
  135. HW_OFF,
  136. HW_LEN,
  137. HW_DISP,
  138. HW_PROP_MAX,
  139. };
  140. enum sde_prop {
  141. SDE_OFF,
  142. SDE_LEN,
  143. SSPP_LINEWIDTH,
  144. VIG_SSPP_LINEWIDTH,
  145. SCALING_LINEWIDTH,
  146. MIXER_LINEWIDTH,
  147. MIXER_BLEND,
  148. WB_LINEWIDTH,
  149. WB_LINEWIDTH_LINEAR,
  150. BANK_BIT,
  151. UBWC_VERSION,
  152. UBWC_STATIC,
  153. UBWC_SWIZZLE,
  154. QSEED_SW_LIB_REV,
  155. QSEED_HW_VERSION,
  156. CSC_TYPE,
  157. PANIC_PER_PIPE,
  158. SRC_SPLIT,
  159. DIM_LAYER,
  160. SMART_DMA_REV,
  161. IDLE_PC,
  162. WAKEUP_WITH_TOUCH,
  163. DEST_SCALER,
  164. SMART_PANEL_ALIGN_MODE,
  165. MACROTILE_MODE,
  166. UBWC_BW_CALC_VERSION,
  167. PIPE_ORDER_VERSION,
  168. SEC_SID_MASK,
  169. BASE_LAYER,
  170. TRUSTED_VM_ENV,
  171. MAX_TRUSTED_VM_DISPLAYS,
  172. SDE_PROP_MAX,
  173. };
  174. enum {
  175. PERF_MAX_BW_LOW,
  176. PERF_MAX_BW_HIGH,
  177. PERF_MIN_CORE_IB,
  178. PERF_MIN_LLCC_IB,
  179. PERF_MIN_DRAM_IB,
  180. PERF_CORE_IB_FF,
  181. PERF_CORE_CLK_FF,
  182. PERF_COMP_RATIO_RT,
  183. PERF_COMP_RATIO_NRT,
  184. PERF_UNDERSIZED_PREFILL_LINES,
  185. PERF_DEST_SCALE_PREFILL_LINES,
  186. PERF_MACROTILE_PREFILL_LINES,
  187. PERF_YUV_NV12_PREFILL_LINES,
  188. PERF_LINEAR_PREFILL_LINES,
  189. PERF_DOWNSCALING_PREFILL_LINES,
  190. PERF_XTRA_PREFILL_LINES,
  191. PERF_AMORTIZABLE_THRESHOLD,
  192. PERF_NUM_MNOC_PORTS,
  193. PERF_AXI_BUS_WIDTH,
  194. PERF_CDP_SETTING,
  195. PERF_CPU_MASK,
  196. CPU_MASK_PERF,
  197. PERF_CPU_DMA_LATENCY,
  198. PERF_CPU_IRQ_LATENCY,
  199. PERF_PROP_MAX,
  200. };
  201. enum {
  202. QOS_REFRESH_RATES,
  203. QOS_DANGER_LUT,
  204. QOS_SAFE_LUT,
  205. QOS_CREQ_LUT_LINEAR,
  206. QOS_CREQ_LUT_MACROTILE,
  207. QOS_CREQ_LUT_NRT,
  208. QOS_CREQ_LUT_CWB,
  209. QOS_CREQ_LUT_MACROTILE_QSEED,
  210. QOS_CREQ_LUT_LINEAR_QSEED,
  211. QOS_PROP_MAX,
  212. };
  213. enum {
  214. SSPP_OFF,
  215. SSPP_SIZE,
  216. SSPP_TYPE,
  217. SSPP_XIN,
  218. SSPP_CLK_CTRL,
  219. SSPP_CLK_STATUS,
  220. SSPP_SCALE_SIZE,
  221. SSPP_VIG_BLOCKS,
  222. SSPP_RGB_BLOCKS,
  223. SSPP_DMA_BLOCKS,
  224. SSPP_EXCL_RECT,
  225. SSPP_SMART_DMA,
  226. SSPP_MAX_PER_PIPE_BW,
  227. SSPP_MAX_PER_PIPE_BW_HIGH,
  228. SSPP_PROP_MAX,
  229. };
  230. enum {
  231. VIG_QSEED_OFF,
  232. VIG_QSEED_LEN,
  233. VIG_CSC_OFF,
  234. VIG_HSIC_PROP,
  235. VIG_MEMCOLOR_PROP,
  236. VIG_PCC_PROP,
  237. VIG_GAMUT_PROP,
  238. VIG_IGC_PROP,
  239. VIG_INVERSE_PMA,
  240. VIG_PROP_MAX,
  241. };
  242. enum {
  243. RGB_SCALER_OFF,
  244. RGB_SCALER_LEN,
  245. RGB_PCC_PROP,
  246. RGB_PROP_MAX,
  247. };
  248. enum {
  249. DMA_IGC_PROP,
  250. DMA_GC_PROP,
  251. DMA_DGM_INVERSE_PMA,
  252. DMA_CSC_OFF,
  253. DMA_PROP_MAX,
  254. };
  255. enum {
  256. INTF_OFF,
  257. INTF_LEN,
  258. INTF_PREFETCH,
  259. INTF_TYPE,
  260. INTF_TE_IRQ,
  261. INTF_PROP_MAX,
  262. };
  263. enum {
  264. PP_OFF,
  265. PP_LEN,
  266. TE_OFF,
  267. TE_LEN,
  268. TE2_OFF,
  269. TE2_LEN,
  270. PP_SLAVE,
  271. DITHER_OFF,
  272. DITHER_LEN,
  273. DITHER_VER,
  274. PP_MERGE_3D_ID,
  275. PP_PROP_MAX,
  276. };
  277. enum {
  278. DSC_OFF,
  279. DSC_LEN,
  280. DSC_PAIR_MASK,
  281. DSC_REV,
  282. DSC_ENC,
  283. DSC_ENC_LEN,
  284. DSC_CTL,
  285. DSC_CTL_LEN,
  286. DSC_422,
  287. DSC_LINEWIDTH,
  288. DSC_PROP_MAX,
  289. };
  290. enum {
  291. VDC_OFF,
  292. VDC_LEN,
  293. VDC_REV,
  294. VDC_ENC,
  295. VDC_ENC_LEN,
  296. VDC_CTL,
  297. VDC_CTL_LEN,
  298. VDC_PROP_MAX,
  299. };
  300. enum {
  301. DS_TOP_OFF,
  302. DS_TOP_LEN,
  303. DS_TOP_INPUT_LINEWIDTH,
  304. DS_TOP_OUTPUT_LINEWIDTH,
  305. DS_TOP_PROP_MAX,
  306. };
  307. enum {
  308. DS_OFF,
  309. DS_LEN,
  310. DS_PROP_MAX,
  311. };
  312. enum {
  313. DSPP_TOP_OFF,
  314. DSPP_TOP_SIZE,
  315. DSPP_TOP_PROP_MAX,
  316. };
  317. enum {
  318. DSPP_OFF,
  319. DSPP_SIZE,
  320. DSPP_BLOCKS,
  321. DSPP_PROP_MAX,
  322. };
  323. enum {
  324. DSPP_IGC_PROP,
  325. DSPP_PCC_PROP,
  326. DSPP_GC_PROP,
  327. DSPP_HSIC_PROP,
  328. DSPP_MEMCOLOR_PROP,
  329. DSPP_SIXZONE_PROP,
  330. DSPP_GAMUT_PROP,
  331. DSPP_DITHER_PROP,
  332. DSPP_HIST_PROP,
  333. DSPP_VLUT_PROP,
  334. DSPP_BLOCKS_PROP_MAX,
  335. };
  336. enum {
  337. AD_OFF,
  338. AD_VERSION,
  339. AD_PROP_MAX,
  340. };
  341. enum {
  342. LTM_OFF,
  343. LTM_VERSION,
  344. LTM_PROP_MAX,
  345. };
  346. enum {
  347. RC_OFF,
  348. RC_LEN,
  349. RC_VERSION,
  350. RC_MEM_TOTAL_SIZE,
  351. RC_PROP_MAX,
  352. };
  353. enum {
  354. SPR_OFF,
  355. SPR_LEN,
  356. SPR_VERSION,
  357. SPR_PROP_MAX,
  358. };
  359. enum {
  360. DEMURA_OFF,
  361. DEMURA_LEN,
  362. DEMURA_VERSION,
  363. DEMURA_PROP_MAX,
  364. };
  365. enum {
  366. MIXER_OFF,
  367. MIXER_LEN,
  368. MIXER_PAIR_MASK,
  369. MIXER_BLOCKS,
  370. MIXER_DISP,
  371. MIXER_CWB,
  372. MIXER_PROP_MAX,
  373. };
  374. enum {
  375. MIXER_GC_PROP,
  376. MIXER_BLOCKS_PROP_MAX,
  377. };
  378. enum {
  379. MIXER_BLEND_OP_OFF,
  380. MIXER_BLEND_PROP_MAX,
  381. };
  382. enum {
  383. WB_OFF,
  384. WB_LEN,
  385. WB_ID,
  386. WB_XIN_ID,
  387. WB_CLK_CTRL,
  388. WB_CLK_STATUS,
  389. WB_PROP_MAX,
  390. };
  391. enum {
  392. VBIF_OFF,
  393. VBIF_LEN,
  394. VBIF_ID,
  395. VBIF_DEFAULT_OT_RD_LIMIT,
  396. VBIF_DEFAULT_OT_WR_LIMIT,
  397. VBIF_DYNAMIC_OT_RD_LIMIT,
  398. VBIF_DYNAMIC_OT_WR_LIMIT,
  399. VBIF_MEMTYPE_0,
  400. VBIF_MEMTYPE_1,
  401. VBIF_QOS_RT_REMAP,
  402. VBIF_QOS_NRT_REMAP,
  403. VBIF_QOS_CWB_REMAP,
  404. VBIF_QOS_LUTDMA_REMAP,
  405. VBIF_PROP_MAX,
  406. };
  407. enum {
  408. UIDLE_OFF,
  409. UIDLE_LEN,
  410. UIDLE_PROP_MAX,
  411. };
  412. enum {
  413. REG_DMA_OFF,
  414. REG_DMA_ID,
  415. REG_DMA_VERSION,
  416. REG_DMA_TRIGGER_OFF,
  417. REG_DMA_BROADCAST_DISABLED,
  418. REG_DMA_XIN_ID,
  419. REG_DMA_CLK_CTRL,
  420. REG_DMA_PROP_MAX
  421. };
  422. /*************************************************************
  423. * dts property definition
  424. *************************************************************/
  425. enum prop_type {
  426. PROP_TYPE_BOOL,
  427. PROP_TYPE_U32,
  428. PROP_TYPE_U32_ARRAY,
  429. PROP_TYPE_STRING,
  430. PROP_TYPE_STRING_ARRAY,
  431. PROP_TYPE_BIT_OFFSET_ARRAY,
  432. PROP_TYPE_NODE,
  433. };
  434. struct sde_prop_type {
  435. /* use property index from enum property for readability purpose */
  436. u8 id;
  437. /* it should be property name based on dtsi documentation */
  438. char *prop_name;
  439. /**
  440. * if property is marked mandatory then it will fail parsing
  441. * when property is not present
  442. */
  443. u32 is_mandatory;
  444. /* property type based on "enum prop_type" */
  445. enum prop_type type;
  446. };
  447. struct sde_prop_value {
  448. u32 value[MAX_SDE_HW_BLK];
  449. u32 bit_value[MAX_SDE_HW_BLK][MAX_BIT_OFFSET];
  450. };
  451. /**
  452. * struct sde_dt_props - stores dts properties read from a sde_prop_type table
  453. * @exists: Array of bools indicating if the given prop name was present
  454. * @counts: Count of the number of valid values for the property
  455. * @values: Array storing the count[i] property values
  456. *
  457. * Must use the sde_[get|put]_dt_props APIs to allocate/free this object.
  458. */
  459. struct sde_dt_props {
  460. bool exists[MAX_SDE_DT_TABLE_SIZE];
  461. int counts[MAX_SDE_DT_TABLE_SIZE];
  462. struct sde_prop_value *values;
  463. };
  464. /*************************************************************
  465. * dts property list
  466. *************************************************************/
  467. static struct sde_prop_type sde_hw_prop[] = {
  468. {SDE_HW_VERSION, "qcom,sde-hw-version", false, PROP_TYPE_U32},
  469. };
  470. static struct sde_prop_type sde_prop[] = {
  471. {SDE_OFF, "qcom,sde-off", true, PROP_TYPE_U32},
  472. {SDE_LEN, "qcom,sde-len", false, PROP_TYPE_U32},
  473. {SSPP_LINEWIDTH, "qcom,sde-sspp-linewidth", false, PROP_TYPE_U32},
  474. {VIG_SSPP_LINEWIDTH, "qcom,sde-vig-sspp-linewidth", false, PROP_TYPE_U32},
  475. {SCALING_LINEWIDTH, "qcom,sde-scaling-linewidth", false, PROP_TYPE_U32},
  476. {MIXER_LINEWIDTH, "qcom,sde-mixer-linewidth", false, PROP_TYPE_U32},
  477. {MIXER_BLEND, "qcom,sde-mixer-blendstages", false, PROP_TYPE_U32},
  478. {WB_LINEWIDTH, "qcom,sde-wb-linewidth", false, PROP_TYPE_U32},
  479. {WB_LINEWIDTH_LINEAR, "qcom,sde-wb-linewidth-linear",
  480. false, PROP_TYPE_U32},
  481. {BANK_BIT, "qcom,sde-highest-bank-bit", false,
  482. PROP_TYPE_BIT_OFFSET_ARRAY},
  483. {UBWC_VERSION, "qcom,sde-ubwc-version", false, PROP_TYPE_U32},
  484. {UBWC_STATIC, "qcom,sde-ubwc-static", false, PROP_TYPE_U32},
  485. {UBWC_SWIZZLE, "qcom,sde-ubwc-swizzle", false, PROP_TYPE_U32},
  486. {QSEED_SW_LIB_REV, "qcom,sde-qseed-sw-lib-rev", false,
  487. PROP_TYPE_STRING},
  488. {QSEED_HW_VERSION, "qcom,sde-qseed-scalar-version", false,
  489. PROP_TYPE_U32},
  490. {CSC_TYPE, "qcom,sde-csc-type", false, PROP_TYPE_STRING},
  491. {PANIC_PER_PIPE, "qcom,sde-panic-per-pipe", false, PROP_TYPE_BOOL},
  492. {SRC_SPLIT, "qcom,sde-has-src-split", false, PROP_TYPE_BOOL},
  493. {DIM_LAYER, "qcom,sde-has-dim-layer", false, PROP_TYPE_BOOL},
  494. {SMART_DMA_REV, "qcom,sde-smart-dma-rev", false, PROP_TYPE_STRING},
  495. {IDLE_PC, "qcom,sde-has-idle-pc", false, PROP_TYPE_BOOL},
  496. {WAKEUP_WITH_TOUCH, "qcom,sde-wakeup-with-touch", false,
  497. PROP_TYPE_BOOL},
  498. {DEST_SCALER, "qcom,sde-has-dest-scaler", false, PROP_TYPE_BOOL},
  499. {SMART_PANEL_ALIGN_MODE, "qcom,sde-smart-panel-align-mode",
  500. false, PROP_TYPE_U32},
  501. {MACROTILE_MODE, "qcom,sde-macrotile-mode", false, PROP_TYPE_U32},
  502. {UBWC_BW_CALC_VERSION, "qcom,sde-ubwc-bw-calc-version", false,
  503. PROP_TYPE_U32},
  504. {PIPE_ORDER_VERSION, "qcom,sde-pipe-order-version", false,
  505. PROP_TYPE_U32},
  506. {SEC_SID_MASK, "qcom,sde-secure-sid-mask", false, PROP_TYPE_U32_ARRAY},
  507. {BASE_LAYER, "qcom,sde-mixer-stage-base-layer", false, PROP_TYPE_BOOL},
  508. {TRUSTED_VM_ENV, "qcom,sde-trusted-vm-env", false, PROP_TYPE_BOOL},
  509. {MAX_TRUSTED_VM_DISPLAYS, "qcom,sde-max-trusted-vm-displays", false,
  510. PROP_TYPE_U32},
  511. };
  512. static struct sde_prop_type sde_perf_prop[] = {
  513. {PERF_MAX_BW_LOW, "qcom,sde-max-bw-low-kbps", false, PROP_TYPE_U32},
  514. {PERF_MAX_BW_HIGH, "qcom,sde-max-bw-high-kbps", false, PROP_TYPE_U32},
  515. {PERF_MIN_CORE_IB, "qcom,sde-min-core-ib-kbps", false, PROP_TYPE_U32},
  516. {PERF_MIN_LLCC_IB, "qcom,sde-min-llcc-ib-kbps", false, PROP_TYPE_U32},
  517. {PERF_MIN_DRAM_IB, "qcom,sde-min-dram-ib-kbps", false, PROP_TYPE_U32},
  518. {PERF_CORE_IB_FF, "qcom,sde-core-ib-ff", false, PROP_TYPE_STRING},
  519. {PERF_CORE_CLK_FF, "qcom,sde-core-clk-ff", false, PROP_TYPE_STRING},
  520. {PERF_COMP_RATIO_RT, "qcom,sde-comp-ratio-rt", false,
  521. PROP_TYPE_STRING},
  522. {PERF_COMP_RATIO_NRT, "qcom,sde-comp-ratio-nrt", false,
  523. PROP_TYPE_STRING},
  524. {PERF_UNDERSIZED_PREFILL_LINES, "qcom,sde-undersizedprefill-lines",
  525. false, PROP_TYPE_U32},
  526. {PERF_DEST_SCALE_PREFILL_LINES, "qcom,sde-dest-scaleprefill-lines",
  527. false, PROP_TYPE_U32},
  528. {PERF_MACROTILE_PREFILL_LINES, "qcom,sde-macrotileprefill-lines",
  529. false, PROP_TYPE_U32},
  530. {PERF_YUV_NV12_PREFILL_LINES, "qcom,sde-yuv-nv12prefill-lines",
  531. false, PROP_TYPE_U32},
  532. {PERF_LINEAR_PREFILL_LINES, "qcom,sde-linearprefill-lines",
  533. false, PROP_TYPE_U32},
  534. {PERF_DOWNSCALING_PREFILL_LINES, "qcom,sde-downscalingprefill-lines",
  535. false, PROP_TYPE_U32},
  536. {PERF_XTRA_PREFILL_LINES, "qcom,sde-xtra-prefill-lines",
  537. false, PROP_TYPE_U32},
  538. {PERF_AMORTIZABLE_THRESHOLD, "qcom,sde-amortizable-threshold",
  539. false, PROP_TYPE_U32},
  540. {PERF_NUM_MNOC_PORTS, "qcom,sde-num-mnoc-ports",
  541. false, PROP_TYPE_U32},
  542. {PERF_AXI_BUS_WIDTH, "qcom,sde-axi-bus-width",
  543. false, PROP_TYPE_U32},
  544. {PERF_CDP_SETTING, "qcom,sde-cdp-setting", false,
  545. PROP_TYPE_U32_ARRAY},
  546. {PERF_CPU_MASK, "qcom,sde-qos-cpu-mask", false, PROP_TYPE_U32},
  547. {CPU_MASK_PERF, "qcom,sde-qos-cpu-mask-performance", false,
  548. PROP_TYPE_U32},
  549. {PERF_CPU_DMA_LATENCY, "qcom,sde-qos-cpu-dma-latency", false,
  550. PROP_TYPE_U32},
  551. {PERF_CPU_IRQ_LATENCY, "qcom,sde-qos-cpu-irq-latency", false,
  552. PROP_TYPE_U32},
  553. };
  554. static struct sde_prop_type sde_qos_prop[] = {
  555. {QOS_REFRESH_RATES, "qcom,sde-qos-refresh-rates", false,
  556. PROP_TYPE_U32_ARRAY},
  557. {QOS_DANGER_LUT, "qcom,sde-danger-lut", false, PROP_TYPE_U32_ARRAY},
  558. {QOS_SAFE_LUT, "qcom,sde-safe-lut", false, PROP_TYPE_U32_ARRAY},
  559. {QOS_CREQ_LUT_LINEAR, "qcom,sde-qos-lut-linear", false,
  560. PROP_TYPE_U32_ARRAY},
  561. {QOS_CREQ_LUT_MACROTILE, "qcom,sde-qos-lut-macrotile", false,
  562. PROP_TYPE_U32_ARRAY},
  563. {QOS_CREQ_LUT_NRT, "qcom,sde-qos-lut-nrt", false,
  564. PROP_TYPE_U32_ARRAY},
  565. {QOS_CREQ_LUT_CWB, "qcom,sde-qos-lut-cwb", false,
  566. PROP_TYPE_U32_ARRAY},
  567. {QOS_CREQ_LUT_MACROTILE_QSEED, "qcom,sde-qos-lut-macrotile-qseed",
  568. false, PROP_TYPE_U32_ARRAY},
  569. {QOS_CREQ_LUT_LINEAR_QSEED, "qcom,sde-qos-lut-linear-qseed",
  570. false, PROP_TYPE_U32_ARRAY},
  571. };
  572. static struct sde_prop_type sspp_prop[] = {
  573. {SSPP_OFF, "qcom,sde-sspp-off", true, PROP_TYPE_U32_ARRAY},
  574. {SSPP_SIZE, "qcom,sde-sspp-src-size", false, PROP_TYPE_U32},
  575. {SSPP_TYPE, "qcom,sde-sspp-type", true, PROP_TYPE_STRING_ARRAY},
  576. {SSPP_XIN, "qcom,sde-sspp-xin-id", true, PROP_TYPE_U32_ARRAY},
  577. {SSPP_CLK_CTRL, "qcom,sde-sspp-clk-ctrl", false,
  578. PROP_TYPE_BIT_OFFSET_ARRAY},
  579. {SSPP_CLK_STATUS, "qcom,sde-sspp-clk-status", false,
  580. PROP_TYPE_BIT_OFFSET_ARRAY},
  581. {SSPP_SCALE_SIZE, "qcom,sde-sspp-scale-size", false, PROP_TYPE_U32},
  582. {SSPP_VIG_BLOCKS, "qcom,sde-sspp-vig-blocks", false, PROP_TYPE_NODE},
  583. {SSPP_RGB_BLOCKS, "qcom,sde-sspp-rgb-blocks", false, PROP_TYPE_NODE},
  584. {SSPP_DMA_BLOCKS, "qcom,sde-sspp-dma-blocks", false, PROP_TYPE_NODE},
  585. {SSPP_EXCL_RECT, "qcom,sde-sspp-excl-rect", false, PROP_TYPE_U32_ARRAY},
  586. {SSPP_SMART_DMA, "qcom,sde-sspp-smart-dma-priority", false,
  587. PROP_TYPE_U32_ARRAY},
  588. {SSPP_MAX_PER_PIPE_BW, "qcom,sde-max-per-pipe-bw-kbps", false,
  589. PROP_TYPE_U32_ARRAY},
  590. {SSPP_MAX_PER_PIPE_BW_HIGH, "qcom,sde-max-per-pipe-bw-high-kbps", false,
  591. PROP_TYPE_U32_ARRAY},
  592. };
  593. static struct sde_prop_type vig_prop[] = {
  594. {VIG_QSEED_OFF, "qcom,sde-vig-qseed-off", false, PROP_TYPE_U32},
  595. {VIG_QSEED_LEN, "qcom,sde-vig-qseed-size", false, PROP_TYPE_U32},
  596. {VIG_CSC_OFF, "qcom,sde-vig-csc-off", false, PROP_TYPE_U32},
  597. {VIG_HSIC_PROP, "qcom,sde-vig-hsic", false, PROP_TYPE_U32_ARRAY},
  598. {VIG_MEMCOLOR_PROP, "qcom,sde-vig-memcolor", false,
  599. PROP_TYPE_U32_ARRAY},
  600. {VIG_PCC_PROP, "qcom,sde-vig-pcc", false, PROP_TYPE_U32_ARRAY},
  601. {VIG_GAMUT_PROP, "qcom,sde-vig-gamut", false, PROP_TYPE_U32_ARRAY},
  602. {VIG_IGC_PROP, "qcom,sde-vig-igc", false, PROP_TYPE_U32_ARRAY},
  603. {VIG_INVERSE_PMA, "qcom,sde-vig-inverse-pma", false, PROP_TYPE_BOOL},
  604. };
  605. static struct sde_prop_type rgb_prop[] = {
  606. {RGB_SCALER_OFF, "qcom,sde-rgb-scaler-off", false, PROP_TYPE_U32},
  607. {RGB_SCALER_LEN, "qcom,sde-rgb-scaler-size", false, PROP_TYPE_U32},
  608. {RGB_PCC_PROP, "qcom,sde-rgb-pcc", false, PROP_TYPE_U32_ARRAY},
  609. };
  610. static struct sde_prop_type dma_prop[] = {
  611. {DMA_IGC_PROP, "qcom,sde-dma-igc", false, PROP_TYPE_U32_ARRAY},
  612. {DMA_GC_PROP, "qcom,sde-dma-gc", false, PROP_TYPE_U32_ARRAY},
  613. {DMA_DGM_INVERSE_PMA, "qcom,sde-dma-inverse-pma", false,
  614. PROP_TYPE_BOOL},
  615. {DMA_CSC_OFF, "qcom,sde-dma-csc-off", false, PROP_TYPE_U32},
  616. };
  617. static struct sde_prop_type ctl_prop[] = {
  618. {HW_OFF, "qcom,sde-ctl-off", true, PROP_TYPE_U32_ARRAY},
  619. {HW_LEN, "qcom,sde-ctl-size", false, PROP_TYPE_U32},
  620. {HW_DISP, "qcom,sde-ctl-display-pref", false, PROP_TYPE_STRING_ARRAY},
  621. };
  622. struct sde_prop_type mixer_blend_prop[] = {
  623. {MIXER_BLEND_OP_OFF, "qcom,sde-mixer-blend-op-off", true,
  624. PROP_TYPE_U32_ARRAY},
  625. };
  626. static struct sde_prop_type mixer_prop[] = {
  627. {MIXER_OFF, "qcom,sde-mixer-off", true, PROP_TYPE_U32_ARRAY},
  628. {MIXER_LEN, "qcom,sde-mixer-size", false, PROP_TYPE_U32},
  629. {MIXER_PAIR_MASK, "qcom,sde-mixer-pair-mask", true,
  630. PROP_TYPE_U32_ARRAY},
  631. {MIXER_BLOCKS, "qcom,sde-mixer-blocks", false, PROP_TYPE_NODE},
  632. {MIXER_DISP, "qcom,sde-mixer-display-pref", false,
  633. PROP_TYPE_STRING_ARRAY},
  634. {MIXER_CWB, "qcom,sde-mixer-cwb-pref", false,
  635. PROP_TYPE_STRING_ARRAY},
  636. };
  637. static struct sde_prop_type mixer_blocks_prop[] = {
  638. {MIXER_GC_PROP, "qcom,sde-mixer-gc", false, PROP_TYPE_U32_ARRAY},
  639. };
  640. static struct sde_prop_type dspp_top_prop[] = {
  641. {DSPP_TOP_OFF, "qcom,sde-dspp-top-off", true, PROP_TYPE_U32},
  642. {DSPP_TOP_SIZE, "qcom,sde-dspp-top-size", false, PROP_TYPE_U32},
  643. };
  644. static struct sde_prop_type dspp_prop[] = {
  645. {DSPP_OFF, "qcom,sde-dspp-off", true, PROP_TYPE_U32_ARRAY},
  646. {DSPP_SIZE, "qcom,sde-dspp-size", false, PROP_TYPE_U32},
  647. {DSPP_BLOCKS, "qcom,sde-dspp-blocks", false, PROP_TYPE_NODE},
  648. };
  649. static struct sde_prop_type dspp_blocks_prop[] = {
  650. {DSPP_IGC_PROP, "qcom,sde-dspp-igc", false, PROP_TYPE_U32_ARRAY},
  651. {DSPP_PCC_PROP, "qcom,sde-dspp-pcc", false, PROP_TYPE_U32_ARRAY},
  652. {DSPP_GC_PROP, "qcom,sde-dspp-gc", false, PROP_TYPE_U32_ARRAY},
  653. {DSPP_HSIC_PROP, "qcom,sde-dspp-hsic", false, PROP_TYPE_U32_ARRAY},
  654. {DSPP_MEMCOLOR_PROP, "qcom,sde-dspp-memcolor", false,
  655. PROP_TYPE_U32_ARRAY},
  656. {DSPP_SIXZONE_PROP, "qcom,sde-dspp-sixzone", false,
  657. PROP_TYPE_U32_ARRAY},
  658. {DSPP_GAMUT_PROP, "qcom,sde-dspp-gamut", false, PROP_TYPE_U32_ARRAY},
  659. {DSPP_DITHER_PROP, "qcom,sde-dspp-dither", false, PROP_TYPE_U32_ARRAY},
  660. {DSPP_HIST_PROP, "qcom,sde-dspp-hist", false, PROP_TYPE_U32_ARRAY},
  661. {DSPP_VLUT_PROP, "qcom,sde-dspp-vlut", false, PROP_TYPE_U32_ARRAY},
  662. };
  663. static struct sde_prop_type ad_prop[] = {
  664. {AD_OFF, "qcom,sde-dspp-ad-off", false, PROP_TYPE_U32_ARRAY},
  665. {AD_VERSION, "qcom,sde-dspp-ad-version", false, PROP_TYPE_U32},
  666. };
  667. static struct sde_prop_type ltm_prop[] = {
  668. {LTM_OFF, "qcom,sde-dspp-ltm-off", false, PROP_TYPE_U32_ARRAY},
  669. {LTM_VERSION, "qcom,sde-dspp-ltm-version", false, PROP_TYPE_U32},
  670. };
  671. static struct sde_prop_type rc_prop[] = {
  672. {RC_OFF, "qcom,sde-dspp-rc-off", false, PROP_TYPE_U32_ARRAY},
  673. {RC_LEN, "qcom,sde-dspp-rc-size", false, PROP_TYPE_U32},
  674. {RC_VERSION, "qcom,sde-dspp-rc-version", false, PROP_TYPE_U32},
  675. {RC_MEM_TOTAL_SIZE, "qcom,sde-dspp-rc-mem-size", false, PROP_TYPE_U32},
  676. };
  677. static struct sde_prop_type spr_prop[] = {
  678. {SPR_OFF, "qcom,sde-dspp-spr-off", false, PROP_TYPE_U32_ARRAY},
  679. {SPR_LEN, "qcom,sde-dspp-spr-size", false, PROP_TYPE_U32},
  680. {SPR_VERSION, "qcom,sde-dspp-spr-version", false, PROP_TYPE_U32},
  681. };
  682. static struct sde_prop_type ds_top_prop[] = {
  683. {DS_TOP_OFF, "qcom,sde-dest-scaler-top-off", false, PROP_TYPE_U32},
  684. {DS_TOP_LEN, "qcom,sde-dest-scaler-top-size", false, PROP_TYPE_U32},
  685. {DS_TOP_INPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-input-linewidth",
  686. false, PROP_TYPE_U32},
  687. {DS_TOP_OUTPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-output-linewidth",
  688. false, PROP_TYPE_U32},
  689. };
  690. static struct sde_prop_type ds_prop[] = {
  691. {DS_OFF, "qcom,sde-dest-scaler-off", false, PROP_TYPE_U32_ARRAY},
  692. {DS_LEN, "qcom,sde-dest-scaler-size", false, PROP_TYPE_U32},
  693. };
  694. static struct sde_prop_type pp_prop[] = {
  695. {PP_OFF, "qcom,sde-pp-off", true, PROP_TYPE_U32_ARRAY},
  696. {PP_LEN, "qcom,sde-pp-size", false, PROP_TYPE_U32},
  697. {TE_OFF, "qcom,sde-te-off", false, PROP_TYPE_U32_ARRAY},
  698. {TE_LEN, "qcom,sde-te-size", false, PROP_TYPE_U32},
  699. {TE2_OFF, "qcom,sde-te2-off", false, PROP_TYPE_U32_ARRAY},
  700. {TE2_LEN, "qcom,sde-te2-size", false, PROP_TYPE_U32},
  701. {PP_SLAVE, "qcom,sde-pp-slave", false, PROP_TYPE_U32_ARRAY},
  702. {DITHER_OFF, "qcom,sde-dither-off", false, PROP_TYPE_U32_ARRAY},
  703. {DITHER_LEN, "qcom,sde-dither-size", false, PROP_TYPE_U32},
  704. {DITHER_VER, "qcom,sde-dither-version", false, PROP_TYPE_U32},
  705. {PP_MERGE_3D_ID, "qcom,sde-pp-merge-3d-id", false, PROP_TYPE_U32_ARRAY},
  706. };
  707. static struct sde_prop_type dsc_prop[] = {
  708. {DSC_OFF, "qcom,sde-dsc-off", false, PROP_TYPE_U32_ARRAY},
  709. {DSC_LEN, "qcom,sde-dsc-size", false, PROP_TYPE_U32},
  710. {DSC_PAIR_MASK, "qcom,sde-dsc-pair-mask", false, PROP_TYPE_U32_ARRAY},
  711. {DSC_REV, "qcom,sde-dsc-hw-rev", false, PROP_TYPE_STRING},
  712. {DSC_ENC, "qcom,sde-dsc-enc", false, PROP_TYPE_U32_ARRAY},
  713. {DSC_ENC_LEN, "qcom,sde-dsc-enc-size", false, PROP_TYPE_U32},
  714. {DSC_CTL, "qcom,sde-dsc-ctl", false, PROP_TYPE_U32_ARRAY},
  715. {DSC_CTL_LEN, "qcom,sde-dsc-ctl-size", false, PROP_TYPE_U32},
  716. {DSC_422, "qcom,sde-dsc-native422-supp", false, PROP_TYPE_U32_ARRAY},
  717. {DSC_LINEWIDTH, "qcom,sde-dsc-linewidth", false, PROP_TYPE_U32},
  718. };
  719. static struct sde_prop_type vdc_prop[] = {
  720. {VDC_OFF, "qcom,sde-vdc-off", false, PROP_TYPE_U32_ARRAY},
  721. {VDC_LEN, "qcom,sde-vdc-size", false, PROP_TYPE_U32},
  722. {VDC_REV, "qcom,sde-vdc-hw-rev", false, PROP_TYPE_STRING},
  723. {VDC_ENC, "qcom,sde-vdc-enc", false, PROP_TYPE_U32_ARRAY},
  724. {VDC_ENC_LEN, "qcom,sde-vdc-enc-size", false, PROP_TYPE_U32},
  725. {VDC_CTL, "qcom,sde-vdc-ctl", false, PROP_TYPE_U32_ARRAY},
  726. {VDC_CTL_LEN, "qcom,sde-vdc-ctl-size", false, PROP_TYPE_U32},
  727. };
  728. static struct sde_prop_type cdm_prop[] = {
  729. {HW_OFF, "qcom,sde-cdm-off", false, PROP_TYPE_U32_ARRAY},
  730. {HW_LEN, "qcom,sde-cdm-size", false, PROP_TYPE_U32},
  731. };
  732. static struct sde_prop_type intf_prop[] = {
  733. {INTF_OFF, "qcom,sde-intf-off", true, PROP_TYPE_U32_ARRAY},
  734. {INTF_LEN, "qcom,sde-intf-size", false, PROP_TYPE_U32},
  735. {INTF_PREFETCH, "qcom,sde-intf-max-prefetch-lines", false,
  736. PROP_TYPE_U32_ARRAY},
  737. {INTF_TYPE, "qcom,sde-intf-type", false, PROP_TYPE_STRING_ARRAY},
  738. {INTF_TE_IRQ, "qcom,sde-intf-tear-irq-off", false, PROP_TYPE_U32_ARRAY},
  739. };
  740. static struct sde_prop_type wb_prop[] = {
  741. {WB_OFF, "qcom,sde-wb-off", false, PROP_TYPE_U32_ARRAY},
  742. {WB_LEN, "qcom,sde-wb-size", false, PROP_TYPE_U32},
  743. {WB_ID, "qcom,sde-wb-id", false, PROP_TYPE_U32_ARRAY},
  744. {WB_XIN_ID, "qcom,sde-wb-xin-id", false, PROP_TYPE_U32_ARRAY},
  745. {WB_CLK_CTRL, "qcom,sde-wb-clk-ctrl", false,
  746. PROP_TYPE_BIT_OFFSET_ARRAY},
  747. {WB_CLK_STATUS, "qcom,sde-wb-clk-status", false,
  748. PROP_TYPE_BIT_OFFSET_ARRAY},
  749. };
  750. static struct sde_prop_type vbif_prop[] = {
  751. {VBIF_OFF, "qcom,sde-vbif-off", true, PROP_TYPE_U32_ARRAY},
  752. {VBIF_LEN, "qcom,sde-vbif-size", false, PROP_TYPE_U32},
  753. {VBIF_ID, "qcom,sde-vbif-id", false, PROP_TYPE_U32_ARRAY},
  754. {VBIF_DEFAULT_OT_RD_LIMIT, "qcom,sde-vbif-default-ot-rd-limit", false,
  755. PROP_TYPE_U32},
  756. {VBIF_DEFAULT_OT_WR_LIMIT, "qcom,sde-vbif-default-ot-wr-limit", false,
  757. PROP_TYPE_U32},
  758. {VBIF_DYNAMIC_OT_RD_LIMIT, "qcom,sde-vbif-dynamic-ot-rd-limit", false,
  759. PROP_TYPE_U32_ARRAY},
  760. {VBIF_DYNAMIC_OT_WR_LIMIT, "qcom,sde-vbif-dynamic-ot-wr-limit", false,
  761. PROP_TYPE_U32_ARRAY},
  762. {VBIF_MEMTYPE_0, "qcom,sde-vbif-memtype-0", false, PROP_TYPE_U32_ARRAY},
  763. {VBIF_MEMTYPE_1, "qcom,sde-vbif-memtype-1", false, PROP_TYPE_U32_ARRAY},
  764. {VBIF_QOS_RT_REMAP, "qcom,sde-vbif-qos-rt-remap", false,
  765. PROP_TYPE_U32_ARRAY},
  766. {VBIF_QOS_NRT_REMAP, "qcom,sde-vbif-qos-nrt-remap", false,
  767. PROP_TYPE_U32_ARRAY},
  768. {VBIF_QOS_CWB_REMAP, "qcom,sde-vbif-qos-cwb-remap", false,
  769. PROP_TYPE_U32_ARRAY},
  770. {VBIF_QOS_LUTDMA_REMAP, "qcom,sde-vbif-qos-lutdma-remap", false,
  771. PROP_TYPE_U32_ARRAY},
  772. };
  773. static struct sde_prop_type uidle_prop[] = {
  774. {UIDLE_OFF, "qcom,sde-uidle-off", false, PROP_TYPE_U32},
  775. {UIDLE_LEN, "qcom,sde-uidle-size", false, PROP_TYPE_U32},
  776. };
  777. static struct sde_prop_type reg_dma_prop[REG_DMA_PROP_MAX] = {
  778. [REG_DMA_OFF] = {REG_DMA_OFF, "qcom,sde-reg-dma-off", false,
  779. PROP_TYPE_U32_ARRAY},
  780. [REG_DMA_ID] = {REG_DMA_ID, "qcom,sde-reg-dma-id", false,
  781. PROP_TYPE_U32_ARRAY},
  782. [REG_DMA_VERSION] = {REG_DMA_VERSION, "qcom,sde-reg-dma-version",
  783. false, PROP_TYPE_U32},
  784. [REG_DMA_TRIGGER_OFF] = {REG_DMA_TRIGGER_OFF,
  785. "qcom,sde-reg-dma-trigger-off", false,
  786. PROP_TYPE_U32},
  787. [REG_DMA_BROADCAST_DISABLED] = {REG_DMA_BROADCAST_DISABLED,
  788. "qcom,sde-reg-dma-broadcast-disabled", false, PROP_TYPE_BOOL},
  789. [REG_DMA_XIN_ID] = {REG_DMA_XIN_ID,
  790. "qcom,sde-reg-dma-xin-id", false, PROP_TYPE_U32},
  791. [REG_DMA_CLK_CTRL] = {REG_DMA_CLK_CTRL,
  792. "qcom,sde-reg-dma-clk-ctrl", false, PROP_TYPE_BIT_OFFSET_ARRAY},
  793. };
  794. static struct sde_prop_type merge_3d_prop[] = {
  795. {HW_OFF, "qcom,sde-merge-3d-off", false, PROP_TYPE_U32_ARRAY},
  796. {HW_LEN, "qcom,sde-merge-3d-size", false, PROP_TYPE_U32},
  797. };
  798. static struct sde_prop_type qdss_prop[] = {
  799. {HW_OFF, "qcom,sde-qdss-off", false, PROP_TYPE_U32_ARRAY},
  800. {HW_LEN, "qcom,sde-qdss-size", false, PROP_TYPE_U32},
  801. };
  802. static struct sde_prop_type demura_prop[] = {
  803. [DEMURA_OFF] = {DEMURA_OFF, "qcom,sde-dspp-demura-off", false,
  804. PROP_TYPE_U32_ARRAY},
  805. [DEMURA_LEN] = {DEMURA_LEN, "qcom,sde-dspp-demura-size", false,
  806. PROP_TYPE_U32},
  807. [DEMURA_VERSION] = {DEMURA_VERSION, "qcom,sde-dspp-demura-version",
  808. false, PROP_TYPE_U32},
  809. };
  810. /*************************************************************
  811. * static API list
  812. *************************************************************/
  813. static int _parse_dt_u32_handler(struct device_node *np,
  814. char *prop_name, u32 *offsets, int len, bool mandatory)
  815. {
  816. int rc = -EINVAL;
  817. if (len > MAX_SDE_HW_BLK) {
  818. SDE_ERROR(
  819. "prop: %s tries out of bound access for u32 array read len: %d\n",
  820. prop_name, len);
  821. return -E2BIG;
  822. }
  823. rc = of_property_read_u32_array(np, prop_name, offsets, len);
  824. if (rc && mandatory)
  825. SDE_ERROR("mandatory prop: %s u32 array read len:%d\n",
  826. prop_name, len);
  827. else if (rc)
  828. SDE_DEBUG("optional prop: %s u32 array read len:%d\n",
  829. prop_name, len);
  830. return rc;
  831. }
  832. static int _parse_dt_bit_offset(struct device_node *np,
  833. char *prop_name, struct sde_prop_value *prop_value, u32 prop_index,
  834. u32 count, bool mandatory)
  835. {
  836. int rc = 0, len, i, j;
  837. const u32 *arr;
  838. arr = of_get_property(np, prop_name, &len);
  839. if (arr) {
  840. len /= sizeof(u32);
  841. len &= ~0x1;
  842. if (len > (MAX_SDE_HW_BLK * MAX_BIT_OFFSET)) {
  843. SDE_ERROR(
  844. "prop: %s len: %d will lead to out of bound access\n",
  845. prop_name, len / MAX_BIT_OFFSET);
  846. return -E2BIG;
  847. }
  848. for (i = 0, j = 0; i < len; j++) {
  849. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 0) =
  850. be32_to_cpu(arr[i]);
  851. i++;
  852. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 1) =
  853. be32_to_cpu(arr[i]);
  854. i++;
  855. }
  856. } else {
  857. if (mandatory) {
  858. SDE_ERROR("error mandatory property '%s' not found\n",
  859. prop_name);
  860. rc = -EINVAL;
  861. } else {
  862. SDE_DEBUG("error optional property '%s' not found\n",
  863. prop_name);
  864. }
  865. }
  866. return rc;
  867. }
  868. static int _validate_dt_entry(struct device_node *np,
  869. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  870. int *off_count)
  871. {
  872. int rc = 0, i, val;
  873. struct device_node *snp = NULL;
  874. if (off_count) {
  875. *off_count = of_property_count_u32_elems(np,
  876. sde_prop[0].prop_name);
  877. if ((*off_count > MAX_BLOCKS) || (*off_count < 0)) {
  878. if (sde_prop[0].is_mandatory) {
  879. SDE_ERROR(
  880. "invalid hw offset prop name:%s count: %d\n",
  881. sde_prop[0].prop_name, *off_count);
  882. rc = -EINVAL;
  883. }
  884. *off_count = 0;
  885. memset(prop_count, 0, sizeof(int) * prop_size);
  886. return rc;
  887. }
  888. }
  889. for (i = 0; i < prop_size; i++) {
  890. switch (sde_prop[i].type) {
  891. case PROP_TYPE_U32:
  892. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  893. &val);
  894. if (!rc)
  895. prop_count[i] = 1;
  896. break;
  897. case PROP_TYPE_U32_ARRAY:
  898. prop_count[i] = of_property_count_u32_elems(np,
  899. sde_prop[i].prop_name);
  900. if (prop_count[i] < 0)
  901. rc = prop_count[i];
  902. break;
  903. case PROP_TYPE_STRING_ARRAY:
  904. prop_count[i] = of_property_count_strings(np,
  905. sde_prop[i].prop_name);
  906. if (prop_count[i] < 0)
  907. rc = prop_count[i];
  908. break;
  909. case PROP_TYPE_BIT_OFFSET_ARRAY:
  910. of_get_property(np, sde_prop[i].prop_name, &val);
  911. prop_count[i] = val / (MAX_BIT_OFFSET * sizeof(u32));
  912. break;
  913. case PROP_TYPE_NODE:
  914. snp = of_get_child_by_name(np,
  915. sde_prop[i].prop_name);
  916. if (!snp)
  917. rc = -EINVAL;
  918. break;
  919. case PROP_TYPE_BOOL:
  920. /**
  921. * No special handling for bool properties here.
  922. * They will always exist, with value indicating
  923. * if the given key is present or not.
  924. */
  925. prop_count[i] = 1;
  926. break;
  927. default:
  928. SDE_DEBUG("invalid property type:%d\n",
  929. sde_prop[i].type);
  930. break;
  931. }
  932. SDE_DEBUG(
  933. "prop id:%d prop name:%s prop type:%d prop_count:%d\n",
  934. i, sde_prop[i].prop_name,
  935. sde_prop[i].type, prop_count[i]);
  936. if (rc && sde_prop[i].is_mandatory &&
  937. ((sde_prop[i].type == PROP_TYPE_U32) ||
  938. (sde_prop[i].type == PROP_TYPE_NODE))) {
  939. SDE_ERROR("prop:%s not present\n",
  940. sde_prop[i].prop_name);
  941. goto end;
  942. } else if (sde_prop[i].type == PROP_TYPE_U32 ||
  943. sde_prop[i].type == PROP_TYPE_BOOL ||
  944. sde_prop[i].type == PROP_TYPE_NODE) {
  945. rc = 0;
  946. continue;
  947. }
  948. if (off_count && (prop_count[i] != *off_count) &&
  949. sde_prop[i].is_mandatory) {
  950. SDE_ERROR(
  951. "prop:%s count:%d is different compared to offset array:%d\n",
  952. sde_prop[i].prop_name,
  953. prop_count[i], *off_count);
  954. rc = -EINVAL;
  955. goto end;
  956. } else if (off_count && prop_count[i] != *off_count) {
  957. SDE_DEBUG(
  958. "prop:%s count:%d is different compared to offset array:%d\n",
  959. sde_prop[i].prop_name,
  960. prop_count[i], *off_count);
  961. rc = 0;
  962. }
  963. if (prop_count[i] < 0) {
  964. prop_count[i] = 0;
  965. if (sde_prop[i].is_mandatory) {
  966. SDE_ERROR("prop:%s count:%d is negative\n",
  967. sde_prop[i].prop_name, prop_count[i]);
  968. rc = -EINVAL;
  969. } else {
  970. rc = 0;
  971. SDE_DEBUG("prop:%s count:%d is negative\n",
  972. sde_prop[i].prop_name, prop_count[i]);
  973. }
  974. }
  975. }
  976. end:
  977. return rc;
  978. }
  979. static int _read_dt_entry(struct device_node *np,
  980. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  981. bool *prop_exists,
  982. struct sde_prop_value *prop_value)
  983. {
  984. int rc = 0, i, j;
  985. for (i = 0; i < prop_size; i++) {
  986. prop_exists[i] = true;
  987. switch (sde_prop[i].type) {
  988. case PROP_TYPE_U32:
  989. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  990. &PROP_VALUE_ACCESS(prop_value, i, 0));
  991. SDE_DEBUG(
  992. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  993. i, sde_prop[i].prop_name,
  994. sde_prop[i].type,
  995. PROP_VALUE_ACCESS(prop_value, i, 0));
  996. if (rc)
  997. prop_exists[i] = false;
  998. break;
  999. case PROP_TYPE_BOOL:
  1000. PROP_VALUE_ACCESS(prop_value, i, 0) =
  1001. of_property_read_bool(np,
  1002. sde_prop[i].prop_name);
  1003. SDE_DEBUG(
  1004. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  1005. i, sde_prop[i].prop_name,
  1006. sde_prop[i].type,
  1007. PROP_VALUE_ACCESS(prop_value, i, 0));
  1008. break;
  1009. case PROP_TYPE_U32_ARRAY:
  1010. rc = _parse_dt_u32_handler(np, sde_prop[i].prop_name,
  1011. &PROP_VALUE_ACCESS(prop_value, i, 0),
  1012. prop_count[i], sde_prop[i].is_mandatory);
  1013. if (rc && sde_prop[i].is_mandatory) {
  1014. SDE_ERROR(
  1015. "%s prop validation success but read failed\n",
  1016. sde_prop[i].prop_name);
  1017. prop_exists[i] = false;
  1018. goto end;
  1019. } else {
  1020. if (rc)
  1021. prop_exists[i] = false;
  1022. /* only for debug purpose */
  1023. SDE_DEBUG(
  1024. "prop id:%d prop name:%s prop type:%d",
  1025. i, sde_prop[i].prop_name,
  1026. sde_prop[i].type);
  1027. for (j = 0; j < prop_count[i]; j++)
  1028. SDE_DEBUG(" value[%d]:0x%x ", j,
  1029. PROP_VALUE_ACCESS(prop_value, i,
  1030. j));
  1031. SDE_DEBUG("\n");
  1032. }
  1033. break;
  1034. case PROP_TYPE_BIT_OFFSET_ARRAY:
  1035. rc = _parse_dt_bit_offset(np, sde_prop[i].prop_name,
  1036. prop_value, i, prop_count[i],
  1037. sde_prop[i].is_mandatory);
  1038. if (rc && sde_prop[i].is_mandatory) {
  1039. SDE_ERROR(
  1040. "%s prop validation success but read failed\n",
  1041. sde_prop[i].prop_name);
  1042. prop_exists[i] = false;
  1043. goto end;
  1044. } else {
  1045. if (rc)
  1046. prop_exists[i] = false;
  1047. SDE_DEBUG(
  1048. "prop id:%d prop name:%s prop type:%d",
  1049. i, sde_prop[i].prop_name,
  1050. sde_prop[i].type);
  1051. for (j = 0; j < prop_count[i]; j++)
  1052. SDE_DEBUG(
  1053. "count[%d]: bit:0x%x off:0x%x\n", j,
  1054. PROP_BITVALUE_ACCESS(prop_value,
  1055. i, j, 0),
  1056. PROP_BITVALUE_ACCESS(prop_value,
  1057. i, j, 1));
  1058. SDE_DEBUG("\n");
  1059. }
  1060. break;
  1061. case PROP_TYPE_NODE:
  1062. /* Node will be parsed in calling function */
  1063. rc = 0;
  1064. break;
  1065. default:
  1066. SDE_DEBUG("invalid property type:%d\n",
  1067. sde_prop[i].type);
  1068. break;
  1069. }
  1070. rc = 0;
  1071. }
  1072. end:
  1073. return rc;
  1074. }
  1075. /**
  1076. * sde_get_dt_props - allocate and return prop counts, exists & values arrays
  1077. * @np - device node
  1078. * @prop_max - <BLK>_PROP_MAX enum, this will be number of values allocated
  1079. * @sde_prop - pointer to prop table
  1080. * @prop_size - size of prop table
  1081. * @off_count - pointer to callers off_count
  1082. *
  1083. * @Returns - valid pointer or -ve error code (can never return NULL)
  1084. * If a non-NULL off_count pointer is given, the value it points to will be
  1085. * updated with the number of elements in the offset array (entry 0 in table).
  1086. * Caller MUST free this object using sde_put_dt_props after parsing values.
  1087. */
  1088. static struct sde_dt_props *sde_get_dt_props(struct device_node *np,
  1089. size_t prop_max, struct sde_prop_type *sde_prop,
  1090. u32 prop_size, u32 *off_count)
  1091. {
  1092. struct sde_dt_props *props;
  1093. int rc = -ENOMEM;
  1094. props = kzalloc(sizeof(*props), GFP_KERNEL);
  1095. if (!props)
  1096. return ERR_PTR(rc);
  1097. props->values = kcalloc(prop_max, sizeof(*props->values),
  1098. GFP_KERNEL);
  1099. if (!props->values)
  1100. goto free_props;
  1101. rc = _validate_dt_entry(np, sde_prop, prop_size, props->counts,
  1102. off_count);
  1103. if (rc)
  1104. goto free_vals;
  1105. rc = _read_dt_entry(np, sde_prop, prop_size, props->counts,
  1106. props->exists, props->values);
  1107. if (rc)
  1108. goto free_vals;
  1109. return props;
  1110. free_vals:
  1111. kfree(props->values);
  1112. free_props:
  1113. kfree(props);
  1114. return ERR_PTR(rc);
  1115. }
  1116. /* sde_put_dt_props - free an sde_dt_props object obtained with "get" */
  1117. static void sde_put_dt_props(struct sde_dt_props *props)
  1118. {
  1119. if (!props)
  1120. return;
  1121. kfree(props->values);
  1122. kfree(props);
  1123. }
  1124. static int _add_to_irq_offset_list(struct sde_mdss_cfg *sde_cfg,
  1125. enum sde_intr_hwblk_type blk_type, u32 instance, u32 offset)
  1126. {
  1127. struct sde_intr_irq_offsets *item = NULL;
  1128. bool err = false;
  1129. switch (blk_type) {
  1130. case SDE_INTR_HWBLK_TOP:
  1131. if (instance >= SDE_INTR_TOP_MAX)
  1132. err = true;
  1133. break;
  1134. case SDE_INTR_HWBLK_INTF:
  1135. if (instance >= INTF_MAX)
  1136. err = true;
  1137. break;
  1138. case SDE_INTR_HWBLK_AD4:
  1139. if (instance >= AD_MAX)
  1140. err = true;
  1141. break;
  1142. case SDE_INTR_HWBLK_INTF_TEAR:
  1143. if (instance >= INTF_MAX)
  1144. err = true;
  1145. break;
  1146. case SDE_INTR_HWBLK_LTM:
  1147. if (instance >= LTM_MAX)
  1148. err = true;
  1149. break;
  1150. default:
  1151. SDE_ERROR("invalid hwblk_type: %d", blk_type);
  1152. return -EINVAL;
  1153. }
  1154. if (err) {
  1155. SDE_ERROR("unable to map instance %d for blk type %d",
  1156. instance, blk_type);
  1157. return -EINVAL;
  1158. }
  1159. /* Check for existing list entry */
  1160. item = sde_hw_intr_list_lookup(sde_cfg, blk_type, instance);
  1161. if (IS_ERR_OR_NULL(item)) {
  1162. SDE_DEBUG("adding intr type %d idx %d offset 0x%x\n",
  1163. blk_type, instance, offset);
  1164. } else if (item->base_offset == offset) {
  1165. SDE_INFO("duplicate intr %d/%d offset 0x%x, skipping\n",
  1166. blk_type, instance, offset);
  1167. return 0;
  1168. } else {
  1169. SDE_ERROR("type %d, idx %d in list with offset 0x%x != 0x%x\n",
  1170. blk_type, instance, item->base_offset, offset);
  1171. return -EINVAL;
  1172. }
  1173. item = kzalloc(sizeof(*item), GFP_KERNEL);
  1174. if (!item) {
  1175. SDE_ERROR("memory allocation failed!\n");
  1176. return -ENOMEM;
  1177. }
  1178. INIT_LIST_HEAD(&item->list);
  1179. item->type = blk_type;
  1180. item->instance_idx = instance;
  1181. item->base_offset = offset;
  1182. list_add_tail(&item->list, &sde_cfg->irq_offset_list);
  1183. return 0;
  1184. }
  1185. static void _sde_sspp_setup_vigs_pp(struct sde_dt_props *props,
  1186. struct sde_mdss_cfg *sde_cfg, struct sde_sspp_cfg *sspp)
  1187. {
  1188. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1189. sblk->csc_blk.id = SDE_SSPP_CSC;
  1190. snprintf(sblk->csc_blk.name, SDE_HW_BLK_NAME_LEN,
  1191. "sspp_csc%u", sspp->id - SSPP_VIG0);
  1192. if (sde_cfg->csc_type == SDE_SSPP_CSC) {
  1193. set_bit(SDE_SSPP_CSC, &sspp->features);
  1194. sblk->csc_blk.base = PROP_VALUE_ACCESS(props->values,
  1195. VIG_CSC_OFF, 0);
  1196. } else if (sde_cfg->csc_type == SDE_SSPP_CSC_10BIT) {
  1197. set_bit(SDE_SSPP_CSC_10BIT, &sspp->features);
  1198. sblk->csc_blk.base = PROP_VALUE_ACCESS(props->values,
  1199. VIG_CSC_OFF, 0);
  1200. }
  1201. sblk->hsic_blk.id = SDE_SSPP_HSIC;
  1202. snprintf(sblk->hsic_blk.name, SDE_HW_BLK_NAME_LEN,
  1203. "sspp_hsic%u", sspp->id - SSPP_VIG0);
  1204. if (props->exists[VIG_HSIC_PROP]) {
  1205. sblk->hsic_blk.base = PROP_VALUE_ACCESS(props->values,
  1206. VIG_HSIC_PROP, 0);
  1207. sblk->hsic_blk.version = PROP_VALUE_ACCESS(
  1208. props->values, VIG_HSIC_PROP, 1);
  1209. sblk->hsic_blk.len = 0;
  1210. set_bit(SDE_SSPP_HSIC, &sspp->features);
  1211. }
  1212. sblk->memcolor_blk.id = SDE_SSPP_MEMCOLOR;
  1213. snprintf(sblk->memcolor_blk.name, SDE_HW_BLK_NAME_LEN,
  1214. "sspp_memcolor%u", sspp->id - SSPP_VIG0);
  1215. if (props->exists[VIG_MEMCOLOR_PROP]) {
  1216. sblk->memcolor_blk.base = PROP_VALUE_ACCESS(
  1217. props->values, VIG_MEMCOLOR_PROP, 0);
  1218. sblk->memcolor_blk.version = PROP_VALUE_ACCESS(
  1219. props->values, VIG_MEMCOLOR_PROP, 1);
  1220. sblk->memcolor_blk.len = 0;
  1221. set_bit(SDE_SSPP_MEMCOLOR, &sspp->features);
  1222. }
  1223. sblk->pcc_blk.id = SDE_SSPP_PCC;
  1224. snprintf(sblk->pcc_blk.name, SDE_HW_BLK_NAME_LEN,
  1225. "sspp_pcc%u", sspp->id - SSPP_VIG0);
  1226. if (props->exists[VIG_PCC_PROP]) {
  1227. sblk->pcc_blk.base = PROP_VALUE_ACCESS(props->values,
  1228. VIG_PCC_PROP, 0);
  1229. sblk->pcc_blk.version = PROP_VALUE_ACCESS(props->values,
  1230. VIG_PCC_PROP, 1);
  1231. sblk->pcc_blk.len = 0;
  1232. set_bit(SDE_SSPP_PCC, &sspp->features);
  1233. }
  1234. if (props->exists[VIG_GAMUT_PROP]) {
  1235. sblk->gamut_blk.id = SDE_SSPP_VIG_GAMUT;
  1236. snprintf(sblk->gamut_blk.name, SDE_HW_BLK_NAME_LEN,
  1237. "sspp_vig_gamut%u", sspp->id - SSPP_VIG0);
  1238. sblk->gamut_blk.base = PROP_VALUE_ACCESS(props->values,
  1239. VIG_GAMUT_PROP, 0);
  1240. sblk->gamut_blk.version = PROP_VALUE_ACCESS(
  1241. props->values, VIG_GAMUT_PROP, 1);
  1242. sblk->gamut_blk.len = 0;
  1243. set_bit(SDE_SSPP_VIG_GAMUT, &sspp->features);
  1244. }
  1245. if (props->exists[VIG_IGC_PROP]) {
  1246. sblk->igc_blk[0].id = SDE_SSPP_VIG_IGC;
  1247. snprintf(sblk->igc_blk[0].name, SDE_HW_BLK_NAME_LEN,
  1248. "sspp_vig_igc%u", sspp->id - SSPP_VIG0);
  1249. sblk->igc_blk[0].base = PROP_VALUE_ACCESS(props->values,
  1250. VIG_IGC_PROP, 0);
  1251. sblk->igc_blk[0].version = PROP_VALUE_ACCESS(
  1252. props->values, VIG_IGC_PROP, 1);
  1253. sblk->igc_blk[0].len = 0;
  1254. set_bit(SDE_SSPP_VIG_IGC, &sspp->features);
  1255. }
  1256. if (props->exists[VIG_INVERSE_PMA])
  1257. set_bit(SDE_SSPP_INVERSE_PMA, &sspp->features);
  1258. }
  1259. static int _sde_sspp_setup_vigs(struct device_node *np,
  1260. struct sde_mdss_cfg *sde_cfg)
  1261. {
  1262. int i;
  1263. struct sde_dt_props *props;
  1264. struct device_node *snp = NULL;
  1265. struct sde_sc_cfg *sc_cfg = sde_cfg->sc_cfg;
  1266. int vig_count = 0;
  1267. const char *type;
  1268. snp = of_get_child_by_name(np, sspp_prop[SSPP_VIG_BLOCKS].prop_name);
  1269. if (!snp)
  1270. return 0;
  1271. props = sde_get_dt_props(snp, VIG_PROP_MAX, vig_prop,
  1272. ARRAY_SIZE(vig_prop), NULL);
  1273. if (IS_ERR(props))
  1274. return PTR_ERR(props);
  1275. for (i = 0; i < sde_cfg->sspp_count; ++i) {
  1276. struct sde_sspp_cfg *sspp = sde_cfg->sspp + i;
  1277. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1278. of_property_read_string_index(np,
  1279. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1280. if (strcmp(type, "vig"))
  1281. continue;
  1282. sblk->maxlinewidth = sde_cfg->vig_sspp_linewidth;
  1283. sblk->scaling_linewidth = sde_cfg->scaling_linewidth;
  1284. sblk->maxupscale = MAX_UPSCALE_RATIO;
  1285. sblk->maxdwnscale = MAX_DOWNSCALE_RATIO;
  1286. sspp->id = SSPP_VIG0 + vig_count;
  1287. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1288. sspp->id - SSPP_VIG0);
  1289. sspp->clk_ctrl = SDE_CLK_CTRL_VIG0 + vig_count;
  1290. sspp->type = SSPP_TYPE_VIG;
  1291. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1292. if (sde_cfg->vbif_qos_nlvl == 8)
  1293. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1294. vig_count++;
  1295. sblk->format_list = sde_cfg->vig_formats;
  1296. sblk->virt_format_list = sde_cfg->virt_vig_formats;
  1297. if ((sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2) ||
  1298. (sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3) ||
  1299. (sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)) {
  1300. set_bit(sde_cfg->qseed_sw_lib_rev, &sspp->features);
  1301. sblk->scaler_blk.id = sde_cfg->qseed_sw_lib_rev;
  1302. sblk->scaler_blk.base = PROP_VALUE_ACCESS(props->values,
  1303. VIG_QSEED_OFF, 0);
  1304. sblk->scaler_blk.len = PROP_VALUE_ACCESS(props->values,
  1305. VIG_QSEED_LEN, 0);
  1306. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1307. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1308. }
  1309. _sde_sspp_setup_vigs_pp(props, sde_cfg, sspp);
  1310. if (sde_cfg->true_inline_rot_rev > 0) {
  1311. set_bit(SDE_SSPP_TRUE_INLINE_ROT, &sspp->features);
  1312. sblk->in_rot_format_list = sde_cfg->inline_rot_formats;
  1313. sblk->in_rot_maxheight =
  1314. MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT;
  1315. }
  1316. if (IS_SDE_INLINE_ROT_REV_200(sde_cfg->true_inline_rot_rev)) {
  1317. set_bit(SDE_SSPP_PREDOWNSCALE, &sspp->features);
  1318. sblk->in_rot_maxdwnscale_rt_num =
  1319. MAX_DOWNSCALE_RATIO_INROT_PD_RT_NUMERATOR;
  1320. sblk->in_rot_maxdwnscale_rt_denom =
  1321. MAX_DOWNSCALE_RATIO_INROT_PD_RT_DENOMINATOR;
  1322. sblk->in_rot_maxdwnscale_nrt =
  1323. MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT;
  1324. sblk->in_rot_maxdwnscale_rt_nopd_num =
  1325. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR;
  1326. sblk->in_rot_maxdwnscale_rt_nopd_denom =
  1327. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR;
  1328. } else if (IS_SDE_INLINE_ROT_REV_100(
  1329. sde_cfg->true_inline_rot_rev)) {
  1330. sblk->in_rot_maxdwnscale_rt_num =
  1331. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR;
  1332. sblk->in_rot_maxdwnscale_rt_denom =
  1333. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR;
  1334. sblk->in_rot_maxdwnscale_nrt =
  1335. MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT;
  1336. }
  1337. if (sc_cfg[SDE_SYS_CACHE_ROT].has_sys_cache) {
  1338. set_bit(SDE_PERF_SSPP_SYS_CACHE, &sspp->perf_features);
  1339. sblk->llcc_scid =
  1340. sc_cfg[SDE_SYS_CACHE_ROT].llcc_scid;
  1341. sblk->llcc_slice_size =
  1342. sc_cfg[SDE_SYS_CACHE_ROT].llcc_slice_size;
  1343. }
  1344. if (sde_cfg->inline_disable_const_clr)
  1345. set_bit(SDE_SSPP_INLINE_CONST_CLR, &sspp->features);
  1346. }
  1347. sde_put_dt_props(props);
  1348. return 0;
  1349. }
  1350. static void _sde_sspp_setup_rgbs_pp(struct sde_dt_props *props,
  1351. struct sde_mdss_cfg *sde_cfg, struct sde_sspp_cfg *sspp)
  1352. {
  1353. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1354. sblk->pcc_blk.id = SDE_SSPP_PCC;
  1355. if (props->exists[RGB_PCC_PROP]) {
  1356. sblk->pcc_blk.base = PROP_VALUE_ACCESS(props->values,
  1357. RGB_PCC_PROP, 0);
  1358. sblk->pcc_blk.version = PROP_VALUE_ACCESS(props->values,
  1359. RGB_PCC_PROP, 1);
  1360. sblk->pcc_blk.len = 0;
  1361. set_bit(SDE_SSPP_PCC, &sspp->features);
  1362. }
  1363. }
  1364. static int _sde_sspp_setup_rgbs(struct device_node *np,
  1365. struct sde_mdss_cfg *sde_cfg)
  1366. {
  1367. int i;
  1368. struct sde_dt_props *props;
  1369. struct device_node *snp = NULL;
  1370. int rgb_count = 0;
  1371. const char *type;
  1372. snp = of_get_child_by_name(np, sspp_prop[SSPP_RGB_BLOCKS].prop_name);
  1373. if (!snp)
  1374. return 0;
  1375. props = sde_get_dt_props(snp, RGB_PROP_MAX, rgb_prop,
  1376. ARRAY_SIZE(rgb_prop), NULL);
  1377. if (IS_ERR(props))
  1378. return PTR_ERR(props);
  1379. for (i = 0; i < sde_cfg->sspp_count; ++i) {
  1380. struct sde_sspp_cfg *sspp = sde_cfg->sspp + i;
  1381. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1382. of_property_read_string_index(np,
  1383. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1384. if (strcmp(type, "rgb"))
  1385. continue;
  1386. sblk->maxupscale = MAX_UPSCALE_RATIO;
  1387. sblk->maxdwnscale = MAX_DOWNSCALE_RATIO;
  1388. sspp->id = SSPP_RGB0 + rgb_count;
  1389. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1390. sspp->id - SSPP_VIG0);
  1391. sspp->clk_ctrl = SDE_CLK_CTRL_RGB0 + rgb_count;
  1392. sspp->type = SSPP_TYPE_RGB;
  1393. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1394. if (sde_cfg->vbif_qos_nlvl == 8)
  1395. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1396. rgb_count++;
  1397. if ((sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2) ||
  1398. (sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)) {
  1399. set_bit(SDE_SSPP_SCALER_RGB, &sspp->features);
  1400. sblk->scaler_blk.id = sde_cfg->qseed_sw_lib_rev;
  1401. sblk->scaler_blk.base = PROP_VALUE_ACCESS(props->values,
  1402. RGB_SCALER_OFF, 0);
  1403. sblk->scaler_blk.len = PROP_VALUE_ACCESS(props->values,
  1404. RGB_SCALER_LEN, 0);
  1405. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1406. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1407. }
  1408. _sde_sspp_setup_rgbs_pp(props, sde_cfg, sspp);
  1409. sblk->format_list = sde_cfg->dma_formats;
  1410. sblk->virt_format_list = NULL;
  1411. }
  1412. sde_put_dt_props(props);
  1413. return 0;
  1414. }
  1415. static void _sde_sspp_setup_cursor(struct sde_mdss_cfg *sde_cfg,
  1416. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1417. struct sde_prop_value *prop_value, u32 *cursor_count)
  1418. {
  1419. if (!IS_SDE_MAJOR_MINOR_SAME(sde_cfg->hwversion, SDE_HW_VER_300))
  1420. SDE_ERROR("invalid sspp type %d, xin id %d\n",
  1421. sspp->type, sspp->xin_id);
  1422. set_bit(SDE_SSPP_CURSOR, &sspp->features);
  1423. sblk->maxupscale = SSPP_UNITY_SCALE;
  1424. sblk->maxdwnscale = SSPP_UNITY_SCALE;
  1425. sblk->format_list = sde_cfg->cursor_formats;
  1426. sblk->virt_format_list = NULL;
  1427. sspp->id = SSPP_CURSOR0 + *cursor_count;
  1428. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1429. sspp->id - SSPP_VIG0);
  1430. sspp->clk_ctrl = SDE_CLK_CTRL_CURSOR0 + *cursor_count;
  1431. sspp->type = SSPP_TYPE_CURSOR;
  1432. (*cursor_count)++;
  1433. }
  1434. static void _sde_sspp_setup_dgm(struct sde_sspp_cfg *sspp,
  1435. const struct sde_dt_props *props, const char *name,
  1436. struct sde_pp_blk *blk, u32 type, u32 prop, bool versioned)
  1437. {
  1438. blk->id = type;
  1439. blk->len = 0;
  1440. set_bit(type, &sspp->features);
  1441. blk->base = PROP_VALUE_ACCESS(props->values, prop, 0);
  1442. snprintf(blk->name, SDE_HW_BLK_NAME_LEN, "%s%u", name,
  1443. sspp->id - SSPP_DMA0);
  1444. if (versioned)
  1445. blk->version = PROP_VALUE_ACCESS(props->values, prop, 1);
  1446. }
  1447. static int _sde_sspp_setup_dmas(struct device_node *np,
  1448. struct sde_mdss_cfg *sde_cfg)
  1449. {
  1450. int i = 0, j;
  1451. int rc = 0, dma_count = 0, dgm_count = 0;
  1452. struct sde_dt_props *props[SSPP_SUBBLK_COUNT_MAX] = {NULL, NULL};
  1453. struct device_node *snp = NULL;
  1454. const char *type;
  1455. snp = of_get_child_by_name(np, sspp_prop[SSPP_DMA_BLOCKS].prop_name);
  1456. if (snp) {
  1457. dgm_count = of_get_child_count(snp);
  1458. if (dgm_count > 0) {
  1459. struct device_node *dgm_snp;
  1460. if (dgm_count > SSPP_SUBBLK_COUNT_MAX)
  1461. dgm_count = SSPP_SUBBLK_COUNT_MAX;
  1462. for_each_child_of_node(snp, dgm_snp) {
  1463. if (i >= SSPP_SUBBLK_COUNT_MAX)
  1464. break;
  1465. props[i] = sde_get_dt_props(dgm_snp,
  1466. DMA_PROP_MAX, dma_prop,
  1467. ARRAY_SIZE(dma_prop), NULL);
  1468. if (IS_ERR(props[i])) {
  1469. rc = PTR_ERR(props[i]);
  1470. props[i] = NULL;
  1471. goto end;
  1472. }
  1473. i++;
  1474. }
  1475. }
  1476. }
  1477. for (i = 0; i < sde_cfg->sspp_count; ++i) {
  1478. struct sde_sspp_cfg *sspp = sde_cfg->sspp + i;
  1479. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1480. of_property_read_string_index(np,
  1481. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1482. if (strcmp(type, "dma"))
  1483. continue;
  1484. sblk->maxupscale = SSPP_UNITY_SCALE;
  1485. sblk->maxdwnscale = SSPP_UNITY_SCALE;
  1486. sblk->format_list = sde_cfg->dma_formats;
  1487. sblk->virt_format_list = sde_cfg->dma_formats;
  1488. sspp->id = SSPP_DMA0 + dma_count;
  1489. sspp->clk_ctrl = SDE_CLK_CTRL_DMA0 + dma_count;
  1490. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1491. sspp->id - SSPP_VIG0);
  1492. sspp->type = SSPP_TYPE_DMA;
  1493. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1494. if (sde_cfg->vbif_qos_nlvl == 8)
  1495. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1496. dma_count++;
  1497. sblk->num_igc_blk = dgm_count;
  1498. sblk->num_gc_blk = dgm_count;
  1499. sblk->num_dgm_csc_blk = dgm_count;
  1500. for (j = 0; j < dgm_count; j++) {
  1501. if (props[j]->exists[DMA_IGC_PROP])
  1502. _sde_sspp_setup_dgm(sspp, props[j],
  1503. "sspp_dma_igc", &sblk->igc_blk[j],
  1504. SDE_SSPP_DMA_IGC, DMA_IGC_PROP, true);
  1505. if (props[j]->exists[DMA_GC_PROP])
  1506. _sde_sspp_setup_dgm(sspp, props[j],
  1507. "sspp_dma_gc", &sblk->gc_blk[j],
  1508. SDE_SSPP_DMA_GC, DMA_GC_PROP, true);
  1509. if (PROP_VALUE_ACCESS(props[j]->values,
  1510. DMA_DGM_INVERSE_PMA, 0))
  1511. set_bit(SDE_SSPP_DGM_INVERSE_PMA,
  1512. &sspp->features);
  1513. if (props[j]->exists[DMA_CSC_OFF])
  1514. _sde_sspp_setup_dgm(sspp, props[j],
  1515. "sspp_dgm_csc", &sblk->dgm_csc_blk[j],
  1516. SDE_SSPP_DGM_CSC, DMA_CSC_OFF, false);
  1517. }
  1518. }
  1519. end:
  1520. for (i = 0; i < dgm_count; i++)
  1521. sde_put_dt_props(props[i]);
  1522. return rc;
  1523. }
  1524. static void sde_sspp_set_features(struct sde_mdss_cfg *sde_cfg,
  1525. const struct sde_dt_props *props)
  1526. {
  1527. int i;
  1528. for (i = 0; i < sde_cfg->sspp_count; ++i) {
  1529. struct sde_sspp_cfg *sspp = sde_cfg->sspp + i;
  1530. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1531. sblk->maxlinewidth = sde_cfg->max_sspp_linewidth;
  1532. sblk->smart_dma_priority =
  1533. PROP_VALUE_ACCESS(props->values, SSPP_SMART_DMA, i);
  1534. if (sblk->smart_dma_priority && sde_cfg->smart_dma_rev)
  1535. set_bit(sde_cfg->smart_dma_rev, &sspp->features);
  1536. sblk->src_blk.id = SDE_SSPP_SRC;
  1537. set_bit(SDE_SSPP_SRC, &sspp->features);
  1538. if (sde_cfg->has_cdp)
  1539. set_bit(SDE_PERF_SSPP_CDP, &sspp->perf_features);
  1540. if (sde_cfg->ts_prefill_rev == 1) {
  1541. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1542. } else if (sde_cfg->ts_prefill_rev == 2) {
  1543. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1544. set_bit(SDE_PERF_SSPP_TS_PREFILL_REC1,
  1545. &sspp->perf_features);
  1546. }
  1547. if (sde_cfg->uidle_cfg.uidle_rev)
  1548. set_bit(SDE_PERF_SSPP_UIDLE, &sspp->perf_features);
  1549. if (sde_cfg->sc_cfg[SDE_SYS_CACHE_DISP].has_sys_cache)
  1550. set_bit(SDE_PERF_SSPP_SYS_CACHE, &sspp->perf_features);
  1551. if (sde_cfg->has_decimation) {
  1552. sblk->maxhdeciexp = MAX_HORZ_DECIMATION;
  1553. sblk->maxvdeciexp = MAX_VERT_DECIMATION;
  1554. } else {
  1555. sblk->maxhdeciexp = 0;
  1556. sblk->maxvdeciexp = 0;
  1557. }
  1558. sblk->pixel_ram_size = DEFAULT_PIXEL_RAM_SIZE;
  1559. if (PROP_VALUE_ACCESS(props->values, SSPP_EXCL_RECT, i) == 1)
  1560. set_bit(SDE_SSPP_EXCL_RECT, &sspp->features);
  1561. if (props->exists[SSPP_MAX_PER_PIPE_BW])
  1562. sblk->max_per_pipe_bw = PROP_VALUE_ACCESS(props->values,
  1563. SSPP_MAX_PER_PIPE_BW, i);
  1564. else
  1565. sblk->max_per_pipe_bw = DEFAULT_MAX_PER_PIPE_BW;
  1566. if (props->exists[SSPP_MAX_PER_PIPE_BW_HIGH])
  1567. sblk->max_per_pipe_bw_high =
  1568. PROP_VALUE_ACCESS(props->values,
  1569. SSPP_MAX_PER_PIPE_BW_HIGH, i);
  1570. else
  1571. sblk->max_per_pipe_bw_high = sblk->max_per_pipe_bw;
  1572. }
  1573. }
  1574. static int _sde_sspp_setup_cmn(struct device_node *np,
  1575. struct sde_mdss_cfg *sde_cfg)
  1576. {
  1577. int rc = 0, off_count, i, j;
  1578. struct sde_dt_props *props;
  1579. const char *type;
  1580. struct sde_sspp_cfg *sspp;
  1581. struct sde_sspp_sub_blks *sblk;
  1582. u32 cursor_count = 0;
  1583. props = sde_get_dt_props(np, SSPP_PROP_MAX, sspp_prop,
  1584. ARRAY_SIZE(sspp_prop), &off_count);
  1585. if (IS_ERR(props))
  1586. return PTR_ERR(props);
  1587. if (off_count > MAX_BLOCKS) {
  1588. SDE_ERROR("%d off_count exceeds MAX_BLOCKS, limiting to %d\n",
  1589. off_count, MAX_BLOCKS);
  1590. off_count = MAX_BLOCKS;
  1591. }
  1592. sde_cfg->sspp_count = off_count;
  1593. /* create all sub blocks before populating them */
  1594. for (i = 0; i < off_count; i++) {
  1595. sspp = sde_cfg->sspp + i;
  1596. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1597. if (!sblk) {
  1598. rc = -ENOMEM;
  1599. /* catalog deinit will release the allocated blocks */
  1600. goto end;
  1601. }
  1602. sspp->sblk = sblk;
  1603. }
  1604. sde_sspp_set_features(sde_cfg, props);
  1605. for (i = 0; i < off_count; i++) {
  1606. sspp = sde_cfg->sspp + i;
  1607. sblk = sspp->sblk;
  1608. sspp->base = PROP_VALUE_ACCESS(props->values, SSPP_OFF, i);
  1609. sspp->len = PROP_VALUE_ACCESS(props->values, SSPP_SIZE, 0);
  1610. of_property_read_string_index(np,
  1611. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1612. if (!strcmp(type, "cursor")) {
  1613. /* No prop values for cursor pipes */
  1614. _sde_sspp_setup_cursor(sde_cfg, sspp, sblk, NULL,
  1615. &cursor_count);
  1616. }
  1617. snprintf(sblk->src_blk.name, SDE_HW_BLK_NAME_LEN, "sspp_src_%u",
  1618. sspp->id - SSPP_VIG0);
  1619. if (sspp->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  1620. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  1621. sblk->src_blk.name, sspp->clk_ctrl);
  1622. rc = -EINVAL;
  1623. goto end;
  1624. }
  1625. sspp->xin_id = PROP_VALUE_ACCESS(props->values, SSPP_XIN, i);
  1626. sblk->src_blk.len = PROP_VALUE_ACCESS(props->values, SSPP_SIZE,
  1627. 0);
  1628. for (j = 0; j < sde_cfg->mdp_count; j++) {
  1629. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].reg_off =
  1630. PROP_BITVALUE_ACCESS(props->values,
  1631. SSPP_CLK_CTRL, i, 0);
  1632. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].bit_off =
  1633. PROP_BITVALUE_ACCESS(props->values,
  1634. SSPP_CLK_CTRL, i, 1);
  1635. sde_cfg->mdp[j].clk_status[sspp->clk_ctrl].reg_off =
  1636. PROP_BITVALUE_ACCESS(props->values,
  1637. SSPP_CLK_STATUS, i, 0);
  1638. sde_cfg->mdp[j].clk_status[sspp->clk_ctrl].bit_off =
  1639. PROP_BITVALUE_ACCESS(props->values,
  1640. SSPP_CLK_STATUS, i, 1);
  1641. }
  1642. SDE_DEBUG("xin:%d ram:%d clk%d:%x/%d\n",
  1643. sspp->xin_id, sblk->pixel_ram_size, sspp->clk_ctrl,
  1644. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].reg_off,
  1645. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].bit_off);
  1646. }
  1647. end:
  1648. sde_put_dt_props(props);
  1649. return rc;
  1650. }
  1651. static int sde_sspp_parse_dt(struct device_node *np,
  1652. struct sde_mdss_cfg *sde_cfg)
  1653. {
  1654. int rc;
  1655. rc = _sde_sspp_setup_cmn(np, sde_cfg);
  1656. if (rc)
  1657. return rc;
  1658. rc = _sde_sspp_setup_vigs(np, sde_cfg);
  1659. if (rc)
  1660. return rc;
  1661. rc = _sde_sspp_setup_rgbs(np, sde_cfg);
  1662. if (rc)
  1663. return rc;
  1664. rc = _sde_sspp_setup_dmas(np, sde_cfg);
  1665. return rc;
  1666. }
  1667. static int sde_ctl_parse_dt(struct device_node *np,
  1668. struct sde_mdss_cfg *sde_cfg)
  1669. {
  1670. int i;
  1671. struct sde_dt_props *props;
  1672. struct sde_ctl_cfg *ctl;
  1673. u32 off_count;
  1674. if (!sde_cfg) {
  1675. SDE_ERROR("invalid argument input param\n");
  1676. return -EINVAL;
  1677. }
  1678. props = sde_get_dt_props(np, HW_PROP_MAX, ctl_prop,
  1679. ARRAY_SIZE(ctl_prop), &off_count);
  1680. if (IS_ERR(props))
  1681. return PTR_ERR(props);
  1682. sde_cfg->ctl_count = off_count;
  1683. for (i = 0; i < off_count; i++) {
  1684. const char *disp_pref = NULL;
  1685. ctl = sde_cfg->ctl + i;
  1686. ctl->base = PROP_VALUE_ACCESS(props->values, HW_OFF, i);
  1687. ctl->len = PROP_VALUE_ACCESS(props->values, HW_LEN, 0);
  1688. ctl->id = CTL_0 + i;
  1689. snprintf(ctl->name, SDE_HW_BLK_NAME_LEN, "ctl_%u",
  1690. ctl->id - CTL_0);
  1691. of_property_read_string_index(np,
  1692. ctl_prop[HW_DISP].prop_name, i, &disp_pref);
  1693. if (disp_pref && !strcmp(disp_pref, "primary"))
  1694. set_bit(SDE_CTL_PRIMARY_PREF, &ctl->features);
  1695. if ((i < MAX_SPLIT_DISPLAY_CTL) &&
  1696. !(IS_SDE_CTL_REV_100(sde_cfg->ctl_rev)))
  1697. set_bit(SDE_CTL_SPLIT_DISPLAY, &ctl->features);
  1698. if (i < MAX_PP_SPLIT_DISPLAY_CTL)
  1699. set_bit(SDE_CTL_PINGPONG_SPLIT, &ctl->features);
  1700. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1701. set_bit(SDE_CTL_ACTIVE_CFG, &ctl->features);
  1702. if (SDE_UIDLE_MAJOR(sde_cfg->uidle_cfg.uidle_rev))
  1703. set_bit(SDE_CTL_UIDLE, &ctl->features);
  1704. if (SDE_HW_MAJOR(sde_cfg->hwversion) >=
  1705. SDE_HW_MAJOR(SDE_HW_VER_700))
  1706. set_bit(SDE_CTL_UNIFIED_DSPP_FLUSH, &ctl->features);
  1707. }
  1708. sde_put_dt_props(props);
  1709. return 0;
  1710. }
  1711. void sde_hw_mixer_set_preference(struct sde_mdss_cfg *sde_cfg, u32 num_lm,
  1712. uint32_t disp_type)
  1713. {
  1714. u32 i, cnt = 0, sec_cnt = 0;
  1715. if (disp_type == SDE_CONNECTOR_PRIMARY) {
  1716. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1717. /* Check if lm was previously set for secondary */
  1718. /* Clear pref, primary has higher priority */
  1719. if (sde_cfg->mixer[i].features &
  1720. BIT(SDE_DISP_SECONDARY_PREF)) {
  1721. clear_bit(SDE_DISP_SECONDARY_PREF,
  1722. &sde_cfg->mixer[i].features);
  1723. sec_cnt++;
  1724. }
  1725. clear_bit(SDE_DISP_PRIMARY_PREF,
  1726. &sde_cfg->mixer[i].features);
  1727. /* Set lm for primary pref */
  1728. if (cnt < num_lm) {
  1729. set_bit(SDE_DISP_PRIMARY_PREF,
  1730. &sde_cfg->mixer[i].features);
  1731. cnt++;
  1732. }
  1733. /*
  1734. * When all primary prefs have been set,
  1735. * and if 2 lms are required for secondary
  1736. * preference must be set with an lm pair
  1737. */
  1738. if (cnt == num_lm && sec_cnt > 1 &&
  1739. !test_bit(sde_cfg->mixer[i+1].id,
  1740. &sde_cfg->mixer[i].lm_pair_mask))
  1741. continue;
  1742. /* After primary pref is set, now re apply secondary */
  1743. if (cnt >= num_lm && cnt < (num_lm + sec_cnt)) {
  1744. set_bit(SDE_DISP_SECONDARY_PREF,
  1745. &sde_cfg->mixer[i].features);
  1746. cnt++;
  1747. }
  1748. }
  1749. } else if (disp_type == SDE_CONNECTOR_SECONDARY) {
  1750. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1751. clear_bit(SDE_DISP_SECONDARY_PREF,
  1752. &sde_cfg->mixer[i].features);
  1753. /*
  1754. * If 2 lms are required for secondary
  1755. * preference must be set with an lm pair
  1756. */
  1757. if (cnt == 0 && num_lm > 1 &&
  1758. !test_bit(sde_cfg->mixer[i+1].id,
  1759. &sde_cfg->mixer[i].lm_pair_mask))
  1760. continue;
  1761. if (cnt < num_lm && !(sde_cfg->mixer[i].features &
  1762. BIT(SDE_DISP_PRIMARY_PREF))) {
  1763. set_bit(SDE_DISP_SECONDARY_PREF,
  1764. &sde_cfg->mixer[i].features);
  1765. cnt++;
  1766. }
  1767. }
  1768. }
  1769. }
  1770. static int sde_mixer_parse_dt(struct device_node *np,
  1771. struct sde_mdss_cfg *sde_cfg)
  1772. {
  1773. int rc = 0, i, j;
  1774. u32 off_count, blend_off_count, max_blendstages, lm_pair_mask;
  1775. struct sde_lm_cfg *mixer;
  1776. struct sde_lm_sub_blks *sblk;
  1777. int pp_count, dspp_count, ds_count, mixer_count;
  1778. u32 pp_idx, dspp_idx, ds_idx;
  1779. u32 mixer_base;
  1780. struct device_node *snp = NULL;
  1781. struct sde_dt_props *props, *blend_props, *blocks_props = NULL;
  1782. if (!sde_cfg) {
  1783. SDE_ERROR("invalid argument input param\n");
  1784. return -EINVAL;
  1785. }
  1786. max_blendstages = sde_cfg->max_mixer_blendstages;
  1787. props = sde_get_dt_props(np, MIXER_PROP_MAX, mixer_prop,
  1788. ARRAY_SIZE(mixer_prop), &off_count);
  1789. if (IS_ERR(props))
  1790. return PTR_ERR(props);
  1791. pp_count = sde_cfg->pingpong_count;
  1792. dspp_count = sde_cfg->dspp_count;
  1793. ds_count = sde_cfg->ds_count;
  1794. /* get mixer feature dt properties if they exist */
  1795. snp = of_get_child_by_name(np, mixer_prop[MIXER_BLOCKS].prop_name);
  1796. if (snp) {
  1797. blocks_props = sde_get_dt_props(snp, MIXER_PROP_MAX,
  1798. mixer_blocks_prop,
  1799. ARRAY_SIZE(mixer_blocks_prop), NULL);
  1800. if (IS_ERR(blocks_props)) {
  1801. rc = PTR_ERR(blocks_props);
  1802. goto put_props;
  1803. }
  1804. }
  1805. /* get the blend_op register offsets */
  1806. blend_props = sde_get_dt_props(np, MIXER_BLEND_PROP_MAX,
  1807. mixer_blend_prop, ARRAY_SIZE(mixer_blend_prop),
  1808. &blend_off_count);
  1809. if (IS_ERR(blend_props)) {
  1810. rc = PTR_ERR(blend_props);
  1811. goto put_blocks;
  1812. }
  1813. for (i = 0, mixer_count = 0, pp_idx = 0, dspp_idx = 0,
  1814. ds_idx = 0; i < off_count; i++) {
  1815. const char *disp_pref = NULL;
  1816. const char *cwb_pref = NULL;
  1817. mixer_base = PROP_VALUE_ACCESS(props->values, MIXER_OFF, i);
  1818. if (!mixer_base)
  1819. continue;
  1820. mixer = sde_cfg->mixer + mixer_count;
  1821. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1822. if (!sblk) {
  1823. rc = -ENOMEM;
  1824. /* catalog deinit will release the allocated blocks */
  1825. goto end;
  1826. }
  1827. mixer->sblk = sblk;
  1828. mixer->base = mixer_base;
  1829. mixer->len = !props->exists[MIXER_LEN] ?
  1830. DEFAULT_SDE_HW_BLOCK_LEN :
  1831. PROP_VALUE_ACCESS(props->values, MIXER_LEN, 0);
  1832. mixer->id = LM_0 + i;
  1833. snprintf(mixer->name, SDE_HW_BLK_NAME_LEN, "lm_%u",
  1834. mixer->id - LM_0);
  1835. lm_pair_mask = PROP_VALUE_ACCESS(props->values,
  1836. MIXER_PAIR_MASK, i);
  1837. if (lm_pair_mask)
  1838. mixer->lm_pair_mask = 1 << lm_pair_mask;
  1839. sblk->maxblendstages = max_blendstages;
  1840. sblk->maxwidth = sde_cfg->max_mixer_width;
  1841. for (j = 0; j < blend_off_count; j++)
  1842. sblk->blendstage_base[j] =
  1843. PROP_VALUE_ACCESS(blend_props->values,
  1844. MIXER_BLEND_OP_OFF, j);
  1845. if (sde_cfg->has_src_split)
  1846. set_bit(SDE_MIXER_SOURCESPLIT, &mixer->features);
  1847. if (sde_cfg->has_dim_layer)
  1848. set_bit(SDE_DIM_LAYER, &mixer->features);
  1849. if (sde_cfg->has_mixer_combined_alpha)
  1850. set_bit(SDE_MIXER_COMBINED_ALPHA, &mixer->features);
  1851. of_property_read_string_index(np,
  1852. mixer_prop[MIXER_DISP].prop_name, i, &disp_pref);
  1853. if (disp_pref && !strcmp(disp_pref, "primary"))
  1854. set_bit(SDE_DISP_PRIMARY_PREF, &mixer->features);
  1855. of_property_read_string_index(np,
  1856. mixer_prop[MIXER_CWB].prop_name, i, &cwb_pref);
  1857. if (cwb_pref && !strcmp(cwb_pref, "cwb"))
  1858. set_bit(SDE_DISP_CWB_PREF, &mixer->features);
  1859. mixer->pingpong = pp_count > 0 ? pp_idx + PINGPONG_0
  1860. : PINGPONG_MAX;
  1861. mixer->dspp = dspp_count > 0 ? dspp_idx + DSPP_0
  1862. : DSPP_MAX;
  1863. mixer->ds = ds_count > 0 ? ds_idx + DS_0 : DS_MAX;
  1864. pp_count--;
  1865. dspp_count--;
  1866. ds_count--;
  1867. pp_idx++;
  1868. dspp_idx++;
  1869. ds_idx++;
  1870. mixer_count++;
  1871. sblk->gc.id = SDE_MIXER_GC;
  1872. if (blocks_props && blocks_props->exists[MIXER_GC_PROP]) {
  1873. sblk->gc.base = PROP_VALUE_ACCESS(blocks_props->values,
  1874. MIXER_GC_PROP, 0);
  1875. sblk->gc.version = PROP_VALUE_ACCESS(
  1876. blocks_props->values, MIXER_GC_PROP,
  1877. 1);
  1878. sblk->gc.len = 0;
  1879. set_bit(SDE_MIXER_GC, &mixer->features);
  1880. }
  1881. }
  1882. sde_cfg->mixer_count = mixer_count;
  1883. end:
  1884. sde_put_dt_props(blend_props);
  1885. put_blocks:
  1886. sde_put_dt_props(blocks_props);
  1887. put_props:
  1888. sde_put_dt_props(props);
  1889. return rc;
  1890. }
  1891. static int sde_intf_parse_dt(struct device_node *np,
  1892. struct sde_mdss_cfg *sde_cfg)
  1893. {
  1894. int rc, prop_count[INTF_PROP_MAX], i;
  1895. struct sde_prop_value *prop_value = NULL;
  1896. bool prop_exists[INTF_PROP_MAX];
  1897. u32 off_count;
  1898. u32 dsi_count = 0, none_count = 0, hdmi_count = 0, dp_count = 0;
  1899. const char *type;
  1900. struct sde_intf_cfg *intf;
  1901. if (!sde_cfg) {
  1902. SDE_ERROR("invalid argument\n");
  1903. rc = -EINVAL;
  1904. goto end;
  1905. }
  1906. prop_value = kzalloc(INTF_PROP_MAX *
  1907. sizeof(struct sde_prop_value), GFP_KERNEL);
  1908. if (!prop_value) {
  1909. rc = -ENOMEM;
  1910. goto end;
  1911. }
  1912. rc = _validate_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop),
  1913. prop_count, &off_count);
  1914. if (rc)
  1915. goto end;
  1916. sde_cfg->intf_count = off_count;
  1917. rc = _read_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop), prop_count,
  1918. prop_exists, prop_value);
  1919. if (rc)
  1920. goto end;
  1921. for (i = 0; i < off_count; i++) {
  1922. intf = sde_cfg->intf + i;
  1923. intf->base = PROP_VALUE_ACCESS(prop_value, INTF_OFF, i);
  1924. intf->len = PROP_VALUE_ACCESS(prop_value, INTF_LEN, 0);
  1925. intf->id = INTF_0 + i;
  1926. snprintf(intf->name, SDE_HW_BLK_NAME_LEN, "intf_%u",
  1927. intf->id - INTF_0);
  1928. if (!prop_exists[INTF_LEN])
  1929. intf->len = DEFAULT_SDE_HW_BLOCK_LEN;
  1930. rc = _add_to_irq_offset_list(sde_cfg, SDE_INTR_HWBLK_INTF,
  1931. intf->id, intf->base);
  1932. if (rc)
  1933. goto end;
  1934. intf->prog_fetch_lines_worst_case =
  1935. !prop_exists[INTF_PREFETCH] ?
  1936. sde_cfg->perf.min_prefill_lines :
  1937. PROP_VALUE_ACCESS(prop_value, INTF_PREFETCH, i);
  1938. of_property_read_string_index(np,
  1939. intf_prop[INTF_TYPE].prop_name, i, &type);
  1940. if (!strcmp(type, "dsi")) {
  1941. intf->type = INTF_DSI;
  1942. intf->controller_id = dsi_count;
  1943. dsi_count++;
  1944. } else if (!strcmp(type, "hdmi")) {
  1945. intf->type = INTF_HDMI;
  1946. intf->controller_id = hdmi_count;
  1947. hdmi_count++;
  1948. } else if (!strcmp(type, "dp")) {
  1949. intf->type = INTF_DP;
  1950. intf->controller_id = dp_count;
  1951. dp_count++;
  1952. } else {
  1953. intf->type = INTF_NONE;
  1954. intf->controller_id = none_count;
  1955. none_count++;
  1956. }
  1957. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1958. set_bit(SDE_INTF_INPUT_CTRL, &intf->features);
  1959. if (prop_exists[INTF_TE_IRQ])
  1960. intf->te_irq_offset = PROP_VALUE_ACCESS(prop_value,
  1961. INTF_TE_IRQ, i);
  1962. if (intf->te_irq_offset) {
  1963. rc = _add_to_irq_offset_list(sde_cfg,
  1964. SDE_INTR_HWBLK_INTF_TEAR,
  1965. intf->id, intf->te_irq_offset);
  1966. if (rc)
  1967. goto end;
  1968. set_bit(SDE_INTF_TE, &intf->features);
  1969. }
  1970. if (SDE_HW_MAJOR(sde_cfg->hwversion) >=
  1971. SDE_HW_MAJOR(SDE_HW_VER_500))
  1972. set_bit(SDE_INTF_STATUS, &intf->features);
  1973. if (SDE_HW_MAJOR(sde_cfg->hwversion) >=
  1974. SDE_HW_MAJOR(SDE_HW_VER_700))
  1975. set_bit(SDE_INTF_TE_ALIGN_VSYNC, &intf->features);
  1976. }
  1977. end:
  1978. kfree(prop_value);
  1979. return rc;
  1980. }
  1981. static int sde_wb_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  1982. {
  1983. int rc, prop_count[WB_PROP_MAX], i, j;
  1984. struct sde_prop_value *prop_value = NULL;
  1985. bool prop_exists[WB_PROP_MAX];
  1986. u32 off_count, major_version;
  1987. struct sde_wb_cfg *wb;
  1988. struct sde_wb_sub_blocks *sblk;
  1989. if (!sde_cfg) {
  1990. SDE_ERROR("invalid argument\n");
  1991. rc = -EINVAL;
  1992. goto end;
  1993. }
  1994. prop_value = kzalloc(WB_PROP_MAX *
  1995. sizeof(struct sde_prop_value), GFP_KERNEL);
  1996. if (!prop_value) {
  1997. rc = -ENOMEM;
  1998. goto end;
  1999. }
  2000. rc = _validate_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  2001. &off_count);
  2002. if (rc)
  2003. goto end;
  2004. sde_cfg->wb_count = off_count;
  2005. rc = _read_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  2006. prop_exists, prop_value);
  2007. if (rc)
  2008. goto end;
  2009. major_version = SDE_HW_MAJOR(sde_cfg->hwversion);
  2010. for (i = 0; i < off_count; i++) {
  2011. wb = sde_cfg->wb + i;
  2012. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2013. if (!sblk) {
  2014. rc = -ENOMEM;
  2015. /* catalog deinit will release the allocated blocks */
  2016. goto end;
  2017. }
  2018. wb->sblk = sblk;
  2019. wb->base = PROP_VALUE_ACCESS(prop_value, WB_OFF, i);
  2020. wb->id = WB_0 + PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  2021. snprintf(wb->name, SDE_HW_BLK_NAME_LEN, "wb_%u",
  2022. wb->id - WB_0);
  2023. wb->clk_ctrl = SDE_CLK_CTRL_WB0 +
  2024. PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  2025. wb->xin_id = PROP_VALUE_ACCESS(prop_value, WB_XIN_ID, i);
  2026. if (wb->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  2027. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  2028. wb->name, wb->clk_ctrl);
  2029. rc = -EINVAL;
  2030. goto end;
  2031. }
  2032. if (IS_SDE_MAJOR_MINOR_SAME((sde_cfg->hwversion),
  2033. SDE_HW_VER_170))
  2034. wb->vbif_idx = VBIF_NRT;
  2035. else
  2036. wb->vbif_idx = VBIF_RT;
  2037. wb->len = PROP_VALUE_ACCESS(prop_value, WB_LEN, 0);
  2038. if (!prop_exists[WB_LEN])
  2039. wb->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2040. sblk->maxlinewidth = sde_cfg->max_wb_linewidth;
  2041. sblk->maxlinewidth_linear = sde_cfg->max_wb_linewidth_linear;
  2042. if (wb->id >= LINE_MODE_WB_OFFSET)
  2043. set_bit(SDE_WB_LINE_MODE, &wb->features);
  2044. else
  2045. set_bit(SDE_WB_BLOCK_MODE, &wb->features);
  2046. set_bit(SDE_WB_TRAFFIC_SHAPER, &wb->features);
  2047. set_bit(SDE_WB_YUV_CONFIG, &wb->features);
  2048. if (sde_cfg->has_cdp)
  2049. set_bit(SDE_WB_CDP, &wb->features);
  2050. set_bit(SDE_WB_QOS, &wb->features);
  2051. if (sde_cfg->vbif_qos_nlvl == 8)
  2052. set_bit(SDE_WB_QOS_8LVL, &wb->features);
  2053. if (sde_cfg->has_wb_ubwc)
  2054. set_bit(SDE_WB_UBWC, &wb->features);
  2055. set_bit(SDE_WB_XY_ROI_OFFSET, &wb->features);
  2056. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2057. set_bit(SDE_WB_INPUT_CTRL, &wb->features);
  2058. if (sde_cfg->has_cwb_support) {
  2059. set_bit(SDE_WB_HAS_CWB, &wb->features);
  2060. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2061. set_bit(SDE_WB_CWB_CTRL, &wb->features);
  2062. if (major_version >= SDE_HW_MAJOR(SDE_HW_VER_700)) {
  2063. sde_cfg->cwb_blk_off = 0x6A200;
  2064. sde_cfg->cwb_blk_stride = 0x1000;
  2065. } else {
  2066. sde_cfg->cwb_blk_off = 0x83000;
  2067. sde_cfg->cwb_blk_stride = 0x100;
  2068. }
  2069. }
  2070. for (j = 0; j < sde_cfg->mdp_count; j++) {
  2071. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].reg_off =
  2072. PROP_BITVALUE_ACCESS(prop_value,
  2073. WB_CLK_CTRL, i, 0);
  2074. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].bit_off =
  2075. PROP_BITVALUE_ACCESS(prop_value,
  2076. WB_CLK_CTRL, i, 1);
  2077. sde_cfg->mdp[j].clk_status[wb->clk_ctrl].reg_off =
  2078. PROP_BITVALUE_ACCESS(prop_value,
  2079. WB_CLK_STATUS, i, 0);
  2080. sde_cfg->mdp[j].clk_status[wb->clk_ctrl].bit_off =
  2081. PROP_BITVALUE_ACCESS(prop_value,
  2082. WB_CLK_STATUS, i, 1);
  2083. }
  2084. wb->format_list = sde_cfg->wb_formats;
  2085. SDE_DEBUG(
  2086. "wb:%d xin:%d vbif:%d clk%d:%x/%d\n",
  2087. wb->id - WB_0,
  2088. wb->xin_id,
  2089. wb->vbif_idx,
  2090. wb->clk_ctrl,
  2091. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].reg_off,
  2092. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].bit_off);
  2093. }
  2094. end:
  2095. kfree(prop_value);
  2096. return rc;
  2097. }
  2098. static int sde_dspp_top_parse_dt(struct device_node *np,
  2099. struct sde_mdss_cfg *sde_cfg)
  2100. {
  2101. int rc, prop_count[DSPP_TOP_PROP_MAX];
  2102. bool prop_exists[DSPP_TOP_PROP_MAX];
  2103. struct sde_prop_value *prop_value = NULL;
  2104. u32 off_count;
  2105. if (!sde_cfg) {
  2106. SDE_ERROR("invalid argument\n");
  2107. rc = -EINVAL;
  2108. goto end;
  2109. }
  2110. prop_value = kzalloc(DSPP_TOP_PROP_MAX *
  2111. sizeof(struct sde_prop_value), GFP_KERNEL);
  2112. if (!prop_value) {
  2113. rc = -ENOMEM;
  2114. goto end;
  2115. }
  2116. rc = _validate_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  2117. prop_count, &off_count);
  2118. if (rc)
  2119. goto end;
  2120. rc = _read_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  2121. prop_count, prop_exists, prop_value);
  2122. if (rc)
  2123. goto end;
  2124. if (off_count != 1) {
  2125. SDE_ERROR("invalid dspp_top off_count:%d\n", off_count);
  2126. rc = -EINVAL;
  2127. goto end;
  2128. }
  2129. sde_cfg->dspp_top.base =
  2130. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_OFF, 0);
  2131. sde_cfg->dspp_top.len =
  2132. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_SIZE, 0);
  2133. snprintf(sde_cfg->dspp_top.name, SDE_HW_BLK_NAME_LEN, "dspp_top");
  2134. end:
  2135. kfree(prop_value);
  2136. return rc;
  2137. }
  2138. static int _sde_ad_parse_dt(struct device_node *np,
  2139. struct sde_mdss_cfg *sde_cfg)
  2140. {
  2141. int rc = 0;
  2142. int off_count, i;
  2143. struct sde_dt_props *props;
  2144. props = sde_get_dt_props(np, AD_PROP_MAX, ad_prop,
  2145. ARRAY_SIZE(ad_prop), &off_count);
  2146. if (IS_ERR(props))
  2147. return PTR_ERR(props);
  2148. sde_cfg->ad_count = off_count;
  2149. if (off_count > sde_cfg->dspp_count) {
  2150. SDE_ERROR("limiting %d AD blocks to %d DSPP instances\n",
  2151. off_count, sde_cfg->dspp_count);
  2152. sde_cfg->ad_count = sde_cfg->dspp_count;
  2153. }
  2154. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2155. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2156. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2157. sblk->ad.id = SDE_DSPP_AD;
  2158. if (!props->exists[AD_OFF])
  2159. continue;
  2160. if (i < off_count) {
  2161. sblk->ad.base = PROP_VALUE_ACCESS(props->values,
  2162. AD_OFF, i);
  2163. sblk->ad.version = PROP_VALUE_ACCESS(props->values,
  2164. AD_VERSION, 0);
  2165. set_bit(SDE_DSPP_AD, &dspp->features);
  2166. rc = _add_to_irq_offset_list(sde_cfg,
  2167. SDE_INTR_HWBLK_AD4, dspp->id,
  2168. dspp->base + sblk->ad.base);
  2169. if (rc)
  2170. goto end;
  2171. }
  2172. }
  2173. end:
  2174. sde_put_dt_props(props);
  2175. return rc;
  2176. }
  2177. static int _sde_ltm_parse_dt(struct device_node *np,
  2178. struct sde_mdss_cfg *sde_cfg)
  2179. {
  2180. int rc = 0;
  2181. int off_count, i;
  2182. struct sde_dt_props *props;
  2183. props = sde_get_dt_props(np, LTM_PROP_MAX, ltm_prop,
  2184. ARRAY_SIZE(ltm_prop), &off_count);
  2185. if (IS_ERR(props))
  2186. return PTR_ERR(props);
  2187. sde_cfg->ltm_count = off_count;
  2188. if (off_count > sde_cfg->dspp_count) {
  2189. SDE_ERROR("limiting %d LTM blocks to %d DSPP instances\n",
  2190. off_count, sde_cfg->dspp_count);
  2191. sde_cfg->ltm_count = sde_cfg->dspp_count;
  2192. }
  2193. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2194. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2195. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2196. sblk->ltm.id = SDE_DSPP_LTM;
  2197. if (!props->exists[LTM_OFF])
  2198. continue;
  2199. if (i < off_count) {
  2200. sblk->ltm.base = PROP_VALUE_ACCESS(props->values,
  2201. LTM_OFF, i);
  2202. sblk->ltm.version = PROP_VALUE_ACCESS(props->values,
  2203. LTM_VERSION, 0);
  2204. set_bit(SDE_DSPP_LTM, &dspp->features);
  2205. rc = _add_to_irq_offset_list(sde_cfg,
  2206. SDE_INTR_HWBLK_LTM, dspp->id,
  2207. dspp->base + sblk->ltm.base);
  2208. if (rc)
  2209. goto end;
  2210. }
  2211. }
  2212. end:
  2213. sde_put_dt_props(props);
  2214. return rc;
  2215. }
  2216. static int _sde_dspp_demura_parse_dt(struct device_node *np,
  2217. struct sde_mdss_cfg *sde_cfg)
  2218. {
  2219. int off_count, i;
  2220. struct sde_dt_props *props;
  2221. struct sde_dspp_cfg *dspp;
  2222. struct sde_dspp_sub_blks *sblk;
  2223. props = sde_get_dt_props(np, DEMURA_PROP_MAX, demura_prop,
  2224. ARRAY_SIZE(demura_prop), &off_count);
  2225. if (IS_ERR(props))
  2226. return PTR_ERR(props);
  2227. sde_cfg->demura_count = off_count;
  2228. if (off_count > sde_cfg->dspp_count) {
  2229. SDE_ERROR("limiting %d demura blocks to %d DSPP instances\n",
  2230. off_count, sde_cfg->dspp_count);
  2231. sde_cfg->demura_count = sde_cfg->dspp_count;
  2232. }
  2233. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2234. dspp = &sde_cfg->dspp[i];
  2235. sblk = sde_cfg->dspp[i].sblk;
  2236. sblk->demura.id = SDE_DSPP_DEMURA;
  2237. if (props->exists[DEMURA_OFF] && i < off_count) {
  2238. sblk->demura.base = PROP_VALUE_ACCESS(props->values,
  2239. DEMURA_OFF, i);
  2240. sblk->demura.len = PROP_VALUE_ACCESS(props->values,
  2241. DEMURA_LEN, 0);
  2242. sblk->demura.version = PROP_VALUE_ACCESS(props->values,
  2243. DEMURA_VERSION, 0);
  2244. set_bit(SDE_DSPP_DEMURA, &dspp->features);
  2245. }
  2246. }
  2247. sde_put_dt_props(props);
  2248. return 0;
  2249. }
  2250. static int _sde_dspp_spr_parse_dt(struct device_node *np,
  2251. struct sde_mdss_cfg *sde_cfg)
  2252. {
  2253. int off_count, i;
  2254. struct sde_dt_props *props;
  2255. struct sde_dspp_cfg *dspp;
  2256. struct sde_dspp_sub_blks *sblk;
  2257. props = sde_get_dt_props(np, SPR_PROP_MAX, spr_prop,
  2258. ARRAY_SIZE(spr_prop), &off_count);
  2259. if (IS_ERR(props))
  2260. return PTR_ERR(props);
  2261. sde_cfg->spr_count = off_count;
  2262. if (off_count > sde_cfg->dspp_count) {
  2263. SDE_ERROR("limiting %d spr blocks to %d DSPP instances\n",
  2264. off_count, sde_cfg->dspp_count);
  2265. sde_cfg->spr_count = sde_cfg->dspp_count;
  2266. }
  2267. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2268. dspp = &sde_cfg->dspp[i];
  2269. sblk = sde_cfg->dspp[i].sblk;
  2270. sblk->spr.id = SDE_DSPP_SPR;
  2271. if (props->exists[SPR_OFF] && i < off_count) {
  2272. sblk->spr.base = PROP_VALUE_ACCESS(props->values,
  2273. SPR_OFF, i);
  2274. sblk->spr.len = PROP_VALUE_ACCESS(props->values,
  2275. SPR_LEN, 0);
  2276. sblk->spr.version = PROP_VALUE_ACCESS(props->values,
  2277. SPR_VERSION, 0);
  2278. set_bit(SDE_DSPP_SPR, &dspp->features);
  2279. }
  2280. }
  2281. sde_put_dt_props(props);
  2282. return 0;
  2283. }
  2284. static int _sde_rc_parse_dt(struct device_node *np,
  2285. struct sde_mdss_cfg *sde_cfg)
  2286. {
  2287. int off_count, i;
  2288. struct sde_dt_props *props;
  2289. props = sde_get_dt_props(np, RC_PROP_MAX, rc_prop,
  2290. ARRAY_SIZE(rc_prop), &off_count);
  2291. if (IS_ERR(props))
  2292. return PTR_ERR(props);
  2293. sde_cfg->rc_count = off_count;
  2294. if (off_count > sde_cfg->dspp_count) {
  2295. SDE_ERROR("limiting %d RC blocks to %d DSPP instances\n",
  2296. off_count, sde_cfg->dspp_count);
  2297. sde_cfg->rc_count = sde_cfg->dspp_count;
  2298. }
  2299. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2300. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2301. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2302. sblk->rc.id = SDE_DSPP_RC;
  2303. if (!props->exists[RC_OFF])
  2304. continue;
  2305. if (i < off_count) {
  2306. sblk->rc.base = PROP_VALUE_ACCESS(props->values,
  2307. RC_OFF, i);
  2308. sblk->rc.len = PROP_VALUE_ACCESS(props->values,
  2309. RC_LEN, 0);
  2310. sblk->rc.version = PROP_VALUE_ACCESS(props->values,
  2311. RC_VERSION, 0);
  2312. sblk->rc.mem_total_size = PROP_VALUE_ACCESS(
  2313. props->values, RC_MEM_TOTAL_SIZE, 0);
  2314. sblk->rc.idx = i;
  2315. set_bit(SDE_DSPP_RC, &dspp->features);
  2316. }
  2317. }
  2318. sde_put_dt_props(props);
  2319. return 0;
  2320. }
  2321. static void _sde_init_dspp_sblk(struct sde_dspp_cfg *dspp,
  2322. struct sde_pp_blk *pp_blk, int prop_id, int blk_id,
  2323. struct sde_dt_props *props)
  2324. {
  2325. pp_blk->id = prop_id;
  2326. if (props->exists[blk_id]) {
  2327. pp_blk->base = PROP_VALUE_ACCESS(props->values,
  2328. blk_id, 0);
  2329. pp_blk->version = PROP_VALUE_ACCESS(props->values,
  2330. blk_id, 1);
  2331. pp_blk->len = 0;
  2332. set_bit(prop_id, &dspp->features);
  2333. }
  2334. }
  2335. static int _sde_dspp_sblks_parse_dt(struct device_node *np,
  2336. struct sde_mdss_cfg *sde_cfg)
  2337. {
  2338. int i;
  2339. struct device_node *snp = NULL;
  2340. struct sde_dt_props *props;
  2341. snp = of_get_child_by_name(np, dspp_prop[DSPP_BLOCKS].prop_name);
  2342. if (!snp)
  2343. return 0;
  2344. props = sde_get_dt_props(snp, DSPP_BLOCKS_PROP_MAX,
  2345. dspp_blocks_prop, ARRAY_SIZE(dspp_blocks_prop),
  2346. NULL);
  2347. if (IS_ERR(props))
  2348. return PTR_ERR(props);
  2349. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2350. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2351. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2352. _sde_init_dspp_sblk(dspp, &sblk->igc, SDE_DSPP_IGC,
  2353. DSPP_IGC_PROP, props);
  2354. _sde_init_dspp_sblk(dspp, &sblk->pcc, SDE_DSPP_PCC,
  2355. DSPP_PCC_PROP, props);
  2356. _sde_init_dspp_sblk(dspp, &sblk->gc, SDE_DSPP_GC,
  2357. DSPP_GC_PROP, props);
  2358. _sde_init_dspp_sblk(dspp, &sblk->gamut, SDE_DSPP_GAMUT,
  2359. DSPP_GAMUT_PROP, props);
  2360. _sde_init_dspp_sblk(dspp, &sblk->dither, SDE_DSPP_DITHER,
  2361. DSPP_DITHER_PROP, props);
  2362. _sde_init_dspp_sblk(dspp, &sblk->hist, SDE_DSPP_HIST,
  2363. DSPP_HIST_PROP, props);
  2364. _sde_init_dspp_sblk(dspp, &sblk->hsic, SDE_DSPP_HSIC,
  2365. DSPP_HSIC_PROP, props);
  2366. _sde_init_dspp_sblk(dspp, &sblk->memcolor, SDE_DSPP_MEMCOLOR,
  2367. DSPP_MEMCOLOR_PROP, props);
  2368. _sde_init_dspp_sblk(dspp, &sblk->sixzone, SDE_DSPP_SIXZONE,
  2369. DSPP_SIXZONE_PROP, props);
  2370. _sde_init_dspp_sblk(dspp, &sblk->vlut, SDE_DSPP_VLUT,
  2371. DSPP_VLUT_PROP, props);
  2372. }
  2373. sde_put_dt_props(props);
  2374. return 0;
  2375. }
  2376. static int _sde_dspp_cmn_parse_dt(struct device_node *np,
  2377. struct sde_mdss_cfg *sde_cfg)
  2378. {
  2379. int rc = 0;
  2380. int i, off_count;
  2381. struct sde_dt_props *props;
  2382. struct sde_dspp_sub_blks *sblk;
  2383. props = sde_get_dt_props(np, DSPP_PROP_MAX, dspp_prop,
  2384. ARRAY_SIZE(dspp_prop), &off_count);
  2385. if (IS_ERR(props))
  2386. return PTR_ERR(props);
  2387. if (off_count > MAX_BLOCKS) {
  2388. SDE_ERROR("off_count %d exceeds MAX_BLOCKS, limiting to %d\n",
  2389. off_count, MAX_BLOCKS);
  2390. off_count = MAX_BLOCKS;
  2391. }
  2392. sde_cfg->dspp_count = off_count;
  2393. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2394. sde_cfg->dspp[i].base = PROP_VALUE_ACCESS(props->values,
  2395. DSPP_OFF, i);
  2396. sde_cfg->dspp[i].len = PROP_VALUE_ACCESS(props->values,
  2397. DSPP_SIZE, 0);
  2398. sde_cfg->dspp[i].id = DSPP_0 + i;
  2399. snprintf(sde_cfg->dspp[i].name, SDE_HW_BLK_NAME_LEN, "dspp_%d",
  2400. i);
  2401. /* create an empty sblk for each dspp */
  2402. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2403. if (!sblk) {
  2404. rc = -ENOMEM;
  2405. /* catalog deinit will release the allocated blocks */
  2406. goto end;
  2407. }
  2408. sde_cfg->dspp[i].sblk = sblk;
  2409. }
  2410. end:
  2411. sde_put_dt_props(props);
  2412. return rc;
  2413. }
  2414. static int sde_dspp_parse_dt(struct device_node *np,
  2415. struct sde_mdss_cfg *sde_cfg)
  2416. {
  2417. int rc;
  2418. rc = _sde_dspp_cmn_parse_dt(np, sde_cfg);
  2419. if (rc)
  2420. goto end;
  2421. rc = _sde_dspp_sblks_parse_dt(np, sde_cfg);
  2422. if (rc)
  2423. goto end;
  2424. rc = _sde_ad_parse_dt(np, sde_cfg);
  2425. if (rc)
  2426. goto end;
  2427. rc = _sde_ltm_parse_dt(np, sde_cfg);
  2428. if (rc)
  2429. goto end;
  2430. rc = _sde_dspp_spr_parse_dt(np, sde_cfg);
  2431. if (rc)
  2432. goto end;
  2433. rc = _sde_dspp_demura_parse_dt(np, sde_cfg);
  2434. if (rc)
  2435. goto end;
  2436. rc = _sde_rc_parse_dt(np, sde_cfg);
  2437. end:
  2438. return rc;
  2439. }
  2440. static int sde_ds_parse_dt(struct device_node *np,
  2441. struct sde_mdss_cfg *sde_cfg)
  2442. {
  2443. int rc, prop_count[DS_PROP_MAX], top_prop_count[DS_TOP_PROP_MAX], i;
  2444. struct sde_prop_value *prop_value = NULL, *top_prop_value = NULL;
  2445. bool prop_exists[DS_PROP_MAX], top_prop_exists[DS_TOP_PROP_MAX];
  2446. u32 off_count = 0, top_off_count = 0;
  2447. struct sde_ds_cfg *ds;
  2448. struct sde_ds_top_cfg *ds_top = NULL;
  2449. if (!sde_cfg) {
  2450. SDE_ERROR("invalid argument\n");
  2451. rc = -EINVAL;
  2452. goto end;
  2453. }
  2454. if (!sde_cfg->mdp[0].has_dest_scaler) {
  2455. SDE_DEBUG("dest scaler feature not supported\n");
  2456. rc = 0;
  2457. goto end;
  2458. }
  2459. /* Parse the dest scaler top register offset and capabilities */
  2460. top_prop_value = kzalloc(DS_TOP_PROP_MAX *
  2461. sizeof(struct sde_prop_value), GFP_KERNEL);
  2462. if (!top_prop_value) {
  2463. rc = -ENOMEM;
  2464. goto end;
  2465. }
  2466. rc = _validate_dt_entry(np, ds_top_prop,
  2467. ARRAY_SIZE(ds_top_prop),
  2468. top_prop_count, &top_off_count);
  2469. if (rc)
  2470. goto end;
  2471. rc = _read_dt_entry(np, ds_top_prop,
  2472. ARRAY_SIZE(ds_top_prop), top_prop_count,
  2473. top_prop_exists, top_prop_value);
  2474. if (rc)
  2475. goto end;
  2476. /* Parse the offset of each dest scaler block */
  2477. prop_value = kcalloc(DS_PROP_MAX,
  2478. sizeof(struct sde_prop_value), GFP_KERNEL);
  2479. if (!prop_value) {
  2480. rc = -ENOMEM;
  2481. goto end;
  2482. }
  2483. rc = _validate_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2484. &off_count);
  2485. if (rc)
  2486. goto end;
  2487. sde_cfg->ds_count = off_count;
  2488. rc = _read_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2489. prop_exists, prop_value);
  2490. if (rc)
  2491. goto end;
  2492. if (!off_count)
  2493. goto end;
  2494. ds_top = kzalloc(sizeof(struct sde_ds_top_cfg), GFP_KERNEL);
  2495. if (!ds_top) {
  2496. rc = -ENOMEM;
  2497. goto end;
  2498. }
  2499. ds_top->id = DS_TOP;
  2500. snprintf(ds_top->name, SDE_HW_BLK_NAME_LEN, "ds_top_%u",
  2501. ds_top->id - DS_TOP);
  2502. ds_top->base = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_OFF, 0);
  2503. ds_top->len = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_LEN, 0);
  2504. ds_top->maxupscale = MAX_UPSCALE_RATIO;
  2505. ds_top->maxinputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2506. DS_TOP_INPUT_LINEWIDTH, 0);
  2507. if (!top_prop_exists[DS_TOP_INPUT_LINEWIDTH])
  2508. ds_top->maxinputwidth = DEFAULT_SDE_LINE_WIDTH;
  2509. ds_top->maxoutputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2510. DS_TOP_OUTPUT_LINEWIDTH, 0);
  2511. if (!top_prop_exists[DS_TOP_OUTPUT_LINEWIDTH])
  2512. ds_top->maxoutputwidth = DEFAULT_SDE_OUTPUT_LINE_WIDTH;
  2513. for (i = 0; i < off_count; i++) {
  2514. ds = sde_cfg->ds + i;
  2515. ds->top = ds_top;
  2516. ds->base = PROP_VALUE_ACCESS(prop_value, DS_OFF, i);
  2517. ds->id = DS_0 + i;
  2518. ds->len = PROP_VALUE_ACCESS(prop_value, DS_LEN, 0);
  2519. snprintf(ds->name, SDE_HW_BLK_NAME_LEN, "ds_%u",
  2520. ds->id - DS_0);
  2521. if (!prop_exists[DS_LEN])
  2522. ds->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2523. if (sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  2524. set_bit(SDE_SSPP_SCALER_QSEED3, &ds->features);
  2525. else if (sde_cfg->qseed_sw_lib_rev ==
  2526. SDE_SSPP_SCALER_QSEED3LITE)
  2527. set_bit(SDE_SSPP_SCALER_QSEED3LITE, &ds->features);
  2528. }
  2529. end:
  2530. kfree(top_prop_value);
  2531. kfree(prop_value);
  2532. return rc;
  2533. };
  2534. static int sde_dsc_parse_dt(struct device_node *np,
  2535. struct sde_mdss_cfg *sde_cfg)
  2536. {
  2537. int rc, prop_count[MAX_BLOCKS], i;
  2538. struct sde_prop_value *prop_value;
  2539. bool prop_exists[DSC_PROP_MAX];
  2540. u32 off_count, dsc_pair_mask, dsc_rev;
  2541. const char *rev;
  2542. struct sde_dsc_cfg *dsc;
  2543. struct sde_dsc_sub_blks *sblk;
  2544. if (!sde_cfg) {
  2545. SDE_ERROR("invalid argument\n");
  2546. return -EINVAL;
  2547. }
  2548. prop_value = kzalloc(DSC_PROP_MAX *
  2549. sizeof(struct sde_prop_value), GFP_KERNEL);
  2550. if (!prop_value)
  2551. return -ENOMEM;
  2552. rc = _validate_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2553. &off_count);
  2554. if (rc)
  2555. goto end;
  2556. sde_cfg->dsc_count = off_count;
  2557. rc = of_property_read_string(np, dsc_prop[DSC_REV].prop_name, &rev);
  2558. if (!rc && !strcmp(rev, "dsc_1_2"))
  2559. dsc_rev = SDE_DSC_HW_REV_1_2;
  2560. else if (!rc && !strcmp(rev, "dsc_1_1"))
  2561. dsc_rev = SDE_DSC_HW_REV_1_1;
  2562. else
  2563. /* default configuration */
  2564. dsc_rev = SDE_DSC_HW_REV_1_1;
  2565. rc = _read_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2566. prop_exists, prop_value);
  2567. if (rc)
  2568. goto end;
  2569. sde_cfg->max_dsc_width = prop_exists[DSC_LINEWIDTH] ?
  2570. PROP_VALUE_ACCESS(prop_value, DSC_LINEWIDTH, 0) :
  2571. DEFAULT_SDE_LINE_WIDTH;
  2572. for (i = 0; i < off_count; i++) {
  2573. dsc = sde_cfg->dsc + i;
  2574. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2575. if (!sblk) {
  2576. rc = -ENOMEM;
  2577. /* catalog deinit will release the allocated blocks */
  2578. goto end;
  2579. }
  2580. dsc->sblk = sblk;
  2581. dsc->base = PROP_VALUE_ACCESS(prop_value, DSC_OFF, i);
  2582. dsc->id = DSC_0 + i;
  2583. dsc->len = PROP_VALUE_ACCESS(prop_value, DSC_LEN, 0);
  2584. snprintf(dsc->name, SDE_HW_BLK_NAME_LEN, "dsc_%u",
  2585. dsc->id - DSC_0);
  2586. if (!prop_exists[DSC_LEN])
  2587. dsc->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2588. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2589. set_bit(SDE_DSC_OUTPUT_CTRL, &dsc->features);
  2590. dsc_pair_mask = PROP_VALUE_ACCESS(prop_value,
  2591. DSC_PAIR_MASK, i);
  2592. if (dsc_pair_mask)
  2593. set_bit(dsc_pair_mask, dsc->dsc_pair_mask);
  2594. if (dsc_rev == SDE_DSC_HW_REV_1_2) {
  2595. sblk->enc.base = PROP_VALUE_ACCESS(prop_value,
  2596. DSC_ENC, i);
  2597. sblk->enc.len = PROP_VALUE_ACCESS(prop_value,
  2598. DSC_ENC_LEN, 0);
  2599. sblk->ctl.base = PROP_VALUE_ACCESS(prop_value,
  2600. DSC_CTL, i);
  2601. sblk->ctl.len = PROP_VALUE_ACCESS(prop_value,
  2602. DSC_CTL_LEN, 0);
  2603. set_bit(SDE_DSC_HW_REV_1_2, &dsc->features);
  2604. if (PROP_VALUE_ACCESS(prop_value, DSC_422, i))
  2605. set_bit(SDE_DSC_NATIVE_422_EN,
  2606. &dsc->features);
  2607. } else {
  2608. set_bit(SDE_DSC_HW_REV_1_1, &dsc->features);
  2609. }
  2610. }
  2611. end:
  2612. kfree(prop_value);
  2613. return rc;
  2614. };
  2615. static int sde_vdc_parse_dt(struct device_node *np,
  2616. struct sde_mdss_cfg *sde_cfg)
  2617. {
  2618. int rc, prop_count[MAX_BLOCKS], i;
  2619. struct sde_prop_value *prop_value = NULL;
  2620. bool prop_exists[VDC_PROP_MAX];
  2621. u32 off_count, vdc_rev;
  2622. const char *rev;
  2623. struct sde_vdc_cfg *vdc;
  2624. struct sde_vdc_sub_blks *sblk;
  2625. if (!sde_cfg) {
  2626. SDE_ERROR("invalid argument\n");
  2627. rc = -EINVAL;
  2628. goto end;
  2629. }
  2630. prop_value = kzalloc(VDC_PROP_MAX *
  2631. sizeof(struct sde_prop_value), GFP_KERNEL);
  2632. if (!prop_value) {
  2633. rc = -ENOMEM;
  2634. goto end;
  2635. }
  2636. rc = _validate_dt_entry(np, vdc_prop, ARRAY_SIZE(vdc_prop), prop_count,
  2637. &off_count);
  2638. if (rc)
  2639. goto end;
  2640. sde_cfg->vdc_count = off_count;
  2641. rc = of_property_read_string(np, vdc_prop[VDC_REV].prop_name, &rev);
  2642. if ((rc == -EINVAL) || (rc == -ENODATA)) {
  2643. vdc_rev = SDE_VDC_HW_REV_1_2;
  2644. rc = 0;
  2645. } else if (!rc && !strcmp(rev, "vdc_1_2")) {
  2646. vdc_rev = SDE_VDC_HW_REV_1_2;
  2647. rc = 0;
  2648. } else {
  2649. SDE_ERROR("invalid vdc configuration\n");
  2650. goto end;
  2651. }
  2652. rc = _read_dt_entry(np, vdc_prop, ARRAY_SIZE(vdc_prop), prop_count,
  2653. prop_exists, prop_value);
  2654. if (rc)
  2655. goto end;
  2656. for (i = 0; i < off_count; i++) {
  2657. vdc = sde_cfg->vdc + i;
  2658. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2659. if (!sblk) {
  2660. rc = -ENOMEM;
  2661. /* catalog deinit will release the allocated blocks */
  2662. goto end;
  2663. }
  2664. vdc->sblk = sblk;
  2665. vdc->base = PROP_VALUE_ACCESS(prop_value, VDC_OFF, i);
  2666. vdc->id = VDC_0 + i;
  2667. vdc->len = PROP_VALUE_ACCESS(prop_value, VDC_LEN, 0);
  2668. snprintf(vdc->name, SDE_HW_BLK_NAME_LEN, "vdc_%u",
  2669. vdc->id - VDC_0);
  2670. if (!prop_exists[VDC_LEN])
  2671. vdc->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2672. sblk->enc.base = PROP_VALUE_ACCESS(prop_value,
  2673. VDC_ENC, i);
  2674. sblk->enc.len = PROP_VALUE_ACCESS(prop_value,
  2675. VDC_ENC_LEN, 0);
  2676. sblk->ctl.base = PROP_VALUE_ACCESS(prop_value,
  2677. VDC_CTL, i);
  2678. sblk->ctl.len = PROP_VALUE_ACCESS(prop_value,
  2679. VDC_CTL_LEN, 0);
  2680. set_bit(vdc_rev, &vdc->features);
  2681. }
  2682. end:
  2683. kfree(prop_value);
  2684. return rc;
  2685. };
  2686. static int sde_cdm_parse_dt(struct device_node *np,
  2687. struct sde_mdss_cfg *sde_cfg)
  2688. {
  2689. int rc, prop_count[HW_PROP_MAX], i;
  2690. struct sde_prop_value *prop_value = NULL;
  2691. bool prop_exists[HW_PROP_MAX];
  2692. u32 off_count;
  2693. struct sde_cdm_cfg *cdm;
  2694. if (!sde_cfg) {
  2695. SDE_ERROR("invalid argument\n");
  2696. rc = -EINVAL;
  2697. goto end;
  2698. }
  2699. prop_value = kzalloc(HW_PROP_MAX *
  2700. sizeof(struct sde_prop_value), GFP_KERNEL);
  2701. if (!prop_value) {
  2702. rc = -ENOMEM;
  2703. goto end;
  2704. }
  2705. rc = _validate_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count,
  2706. &off_count);
  2707. if (rc)
  2708. goto end;
  2709. sde_cfg->cdm_count = off_count;
  2710. rc = _read_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count,
  2711. prop_exists, prop_value);
  2712. if (rc)
  2713. goto end;
  2714. for (i = 0; i < off_count; i++) {
  2715. cdm = sde_cfg->cdm + i;
  2716. cdm->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  2717. cdm->id = CDM_0 + i;
  2718. snprintf(cdm->name, SDE_HW_BLK_NAME_LEN, "cdm_%u",
  2719. cdm->id - CDM_0);
  2720. cdm->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  2721. /* intf3 and wb2 for cdm block */
  2722. cdm->wb_connect = sde_cfg->wb_count ? BIT(WB_2) : BIT(31);
  2723. cdm->intf_connect = sde_cfg->intf_count ? BIT(INTF_3) : BIT(31);
  2724. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2725. set_bit(SDE_CDM_INPUT_CTRL, &cdm->features);
  2726. }
  2727. end:
  2728. kfree(prop_value);
  2729. return rc;
  2730. }
  2731. static int sde_uidle_parse_dt(struct device_node *np,
  2732. struct sde_mdss_cfg *sde_cfg)
  2733. {
  2734. int rc = 0, prop_count[UIDLE_PROP_MAX];
  2735. bool prop_exists[UIDLE_PROP_MAX];
  2736. struct sde_prop_value *prop_value = NULL;
  2737. u32 off_count;
  2738. if (!sde_cfg) {
  2739. SDE_ERROR("invalid argument\n");
  2740. return -EINVAL;
  2741. }
  2742. if (!sde_cfg->uidle_cfg.uidle_rev)
  2743. return 0;
  2744. prop_value = kcalloc(UIDLE_PROP_MAX,
  2745. sizeof(struct sde_prop_value), GFP_KERNEL);
  2746. if (!prop_value)
  2747. return -ENOMEM;
  2748. rc = _validate_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop),
  2749. prop_count, &off_count);
  2750. if (rc)
  2751. goto end;
  2752. rc = _read_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop), prop_count,
  2753. prop_exists, prop_value);
  2754. if (rc)
  2755. goto end;
  2756. if (!prop_exists[UIDLE_LEN] || !prop_exists[UIDLE_OFF]) {
  2757. SDE_DEBUG("offset/len missing, will disable uidle:%d,%d\n",
  2758. prop_exists[UIDLE_LEN], prop_exists[UIDLE_OFF]);
  2759. rc = -EINVAL;
  2760. goto end;
  2761. }
  2762. sde_cfg->uidle_cfg.id = UIDLE;
  2763. sde_cfg->uidle_cfg.base =
  2764. PROP_VALUE_ACCESS(prop_value, UIDLE_OFF, 0);
  2765. sde_cfg->uidle_cfg.len =
  2766. PROP_VALUE_ACCESS(prop_value, UIDLE_LEN, 0);
  2767. /* validate */
  2768. if (!sde_cfg->uidle_cfg.base || !sde_cfg->uidle_cfg.len) {
  2769. SDE_ERROR("invalid reg/len [%d, %d], will disable uidle\n",
  2770. sde_cfg->uidle_cfg.base, sde_cfg->uidle_cfg.len);
  2771. rc = -EINVAL;
  2772. }
  2773. end:
  2774. if (rc && sde_cfg->uidle_cfg.uidle_rev) {
  2775. SDE_DEBUG("wrong dt entries, will disable uidle\n");
  2776. sde_cfg->uidle_cfg.uidle_rev = 0;
  2777. }
  2778. kfree(prop_value);
  2779. /* optional feature, so always return success */
  2780. return 0;
  2781. }
  2782. static int sde_cache_parse_dt(struct device_node *np,
  2783. struct sde_mdss_cfg *sde_cfg)
  2784. {
  2785. struct llcc_slice_desc *slice;
  2786. struct platform_device *pdev;
  2787. struct of_phandle_args phargs;
  2788. struct sde_sc_cfg *sc_cfg = sde_cfg->sc_cfg;
  2789. struct device_node *llcc_node;
  2790. int rc = 0;
  2791. if (!sde_cfg) {
  2792. SDE_ERROR("invalid argument\n");
  2793. return -EINVAL;
  2794. }
  2795. if (!sde_cfg->syscache_supported)
  2796. return 0;
  2797. llcc_node = of_find_node_by_name(NULL, "cache-controller");
  2798. if (!llcc_node ||
  2799. (!of_device_is_compatible(llcc_node, "qcom,llcc-v2"))) {
  2800. SDE_DEBUG("cache controller missing, will disable img cache\n");
  2801. return 0;
  2802. }
  2803. slice = llcc_slice_getd(LLCC_DISP);
  2804. if (IS_ERR_OR_NULL(slice)) {
  2805. SDE_ERROR("failed to get system cache %ld\n",
  2806. PTR_ERR(slice));
  2807. } else {
  2808. sc_cfg[SDE_SYS_CACHE_DISP].has_sys_cache = true;
  2809. sc_cfg[SDE_SYS_CACHE_DISP].llcc_scid = llcc_get_slice_id(slice);
  2810. sc_cfg[SDE_SYS_CACHE_DISP].llcc_slice_size =
  2811. llcc_get_slice_size(slice);
  2812. SDE_DEBUG("img cache scid:%d slice_size:%zu kb\n",
  2813. sc_cfg[SDE_SYS_CACHE_DISP].llcc_scid,
  2814. sc_cfg[SDE_SYS_CACHE_DISP].llcc_slice_size);
  2815. llcc_slice_putd(slice);
  2816. }
  2817. /* Read inline rot node */
  2818. rc = of_parse_phandle_with_args(np,
  2819. "qcom,sde-inline-rotator", "#list-cells", 0, &phargs);
  2820. if (rc) {
  2821. /*
  2822. * This is not a fatal error, system cache can be disabled
  2823. * in device tree
  2824. */
  2825. SDE_DEBUG("sys cache will be disabled rc:%d\n", rc);
  2826. rc = 0;
  2827. goto end;
  2828. }
  2829. if (!phargs.np || !phargs.args_count) {
  2830. SDE_ERROR("wrong phandle args %d %d\n",
  2831. !phargs.np, !phargs.args_count);
  2832. rc = -EINVAL;
  2833. goto end;
  2834. }
  2835. pdev = of_find_device_by_node(phargs.np);
  2836. if (!pdev) {
  2837. SDE_ERROR("invalid sde rotator node\n");
  2838. goto end;
  2839. }
  2840. slice = llcc_slice_getd(LLCC_ROTATOR);
  2841. if (IS_ERR_OR_NULL(slice)) {
  2842. SDE_ERROR("failed to get rotator slice!\n");
  2843. rc = -EINVAL;
  2844. goto cleanup;
  2845. }
  2846. sc_cfg[SDE_SYS_CACHE_ROT].llcc_scid = llcc_get_slice_id(slice);
  2847. sc_cfg[SDE_SYS_CACHE_ROT].llcc_slice_size =
  2848. llcc_get_slice_size(slice);
  2849. llcc_slice_putd(slice);
  2850. sc_cfg[SDE_SYS_CACHE_ROT].has_sys_cache = true;
  2851. SDE_DEBUG("rotator llcc scid:%d slice_size:%zukb\n",
  2852. sc_cfg[SDE_SYS_CACHE_ROT].llcc_scid,
  2853. sc_cfg[SDE_SYS_CACHE_ROT].llcc_slice_size);
  2854. cleanup:
  2855. of_node_put(phargs.np);
  2856. end:
  2857. return rc;
  2858. }
  2859. static int _sde_vbif_populate_ot_parsing(struct sde_vbif_cfg *vbif,
  2860. struct sde_prop_value *prop_value, int *prop_count)
  2861. {
  2862. int j, k;
  2863. vbif->default_ot_rd_limit = PROP_VALUE_ACCESS(prop_value,
  2864. VBIF_DEFAULT_OT_RD_LIMIT, 0);
  2865. SDE_DEBUG("default_ot_rd_limit=%u\n",
  2866. vbif->default_ot_rd_limit);
  2867. vbif->default_ot_wr_limit = PROP_VALUE_ACCESS(prop_value,
  2868. VBIF_DEFAULT_OT_WR_LIMIT, 0);
  2869. SDE_DEBUG("default_ot_wr_limit=%u\n",
  2870. vbif->default_ot_wr_limit);
  2871. vbif->dynamic_ot_rd_tbl.count =
  2872. prop_count[VBIF_DYNAMIC_OT_RD_LIMIT] / 2;
  2873. SDE_DEBUG("dynamic_ot_rd_tbl.count=%u\n",
  2874. vbif->dynamic_ot_rd_tbl.count);
  2875. if (vbif->dynamic_ot_rd_tbl.count) {
  2876. vbif->dynamic_ot_rd_tbl.cfg = kcalloc(
  2877. vbif->dynamic_ot_rd_tbl.count,
  2878. sizeof(struct sde_vbif_dynamic_ot_cfg),
  2879. GFP_KERNEL);
  2880. if (!vbif->dynamic_ot_rd_tbl.cfg)
  2881. return -ENOMEM;
  2882. }
  2883. for (j = 0, k = 0; j < vbif->dynamic_ot_rd_tbl.count; j++) {
  2884. vbif->dynamic_ot_rd_tbl.cfg[j].pps = (u64)
  2885. PROP_VALUE_ACCESS(prop_value,
  2886. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  2887. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit =
  2888. PROP_VALUE_ACCESS(prop_value,
  2889. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  2890. SDE_DEBUG("dynamic_ot_rd_tbl[%d].cfg=<%llu %u>\n", j,
  2891. vbif->dynamic_ot_rd_tbl.cfg[j].pps,
  2892. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit);
  2893. }
  2894. vbif->dynamic_ot_wr_tbl.count =
  2895. prop_count[VBIF_DYNAMIC_OT_WR_LIMIT] / 2;
  2896. SDE_DEBUG("dynamic_ot_wr_tbl.count=%u\n",
  2897. vbif->dynamic_ot_wr_tbl.count);
  2898. if (vbif->dynamic_ot_wr_tbl.count) {
  2899. vbif->dynamic_ot_wr_tbl.cfg = kcalloc(
  2900. vbif->dynamic_ot_wr_tbl.count,
  2901. sizeof(struct sde_vbif_dynamic_ot_cfg),
  2902. GFP_KERNEL);
  2903. if (!vbif->dynamic_ot_wr_tbl.cfg)
  2904. return -ENOMEM;
  2905. }
  2906. for (j = 0, k = 0; j < vbif->dynamic_ot_wr_tbl.count; j++) {
  2907. vbif->dynamic_ot_wr_tbl.cfg[j].pps = (u64)
  2908. PROP_VALUE_ACCESS(prop_value,
  2909. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  2910. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit =
  2911. PROP_VALUE_ACCESS(prop_value,
  2912. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  2913. SDE_DEBUG("dynamic_ot_wr_tbl[%d].cfg=<%llu %u>\n", j,
  2914. vbif->dynamic_ot_wr_tbl.cfg[j].pps,
  2915. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit);
  2916. }
  2917. if (vbif->default_ot_rd_limit || vbif->default_ot_wr_limit ||
  2918. vbif->dynamic_ot_rd_tbl.count ||
  2919. vbif->dynamic_ot_wr_tbl.count)
  2920. set_bit(SDE_VBIF_QOS_OTLIM, &vbif->features);
  2921. return 0;
  2922. }
  2923. static int _sde_vbif_populate_qos_parsing(struct sde_mdss_cfg *sde_cfg,
  2924. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value,
  2925. int *prop_count)
  2926. {
  2927. int i, j;
  2928. int prop_index = VBIF_QOS_RT_REMAP;
  2929. for (i = VBIF_RT_CLIENT;
  2930. ((i < VBIF_MAX_CLIENT) && (prop_index < VBIF_PROP_MAX));
  2931. i++, prop_index++) {
  2932. vbif->qos_tbl[i].npriority_lvl = prop_count[prop_index];
  2933. SDE_DEBUG("qos_tbl[%d].npriority_lvl=%u\n",
  2934. i, vbif->qos_tbl[i].npriority_lvl);
  2935. if (vbif->qos_tbl[i].npriority_lvl == sde_cfg->vbif_qos_nlvl) {
  2936. vbif->qos_tbl[i].priority_lvl = kcalloc(
  2937. vbif->qos_tbl[i].npriority_lvl,
  2938. sizeof(u32), GFP_KERNEL);
  2939. if (!vbif->qos_tbl[i].priority_lvl)
  2940. return -ENOMEM;
  2941. } else if (vbif->qos_tbl[i].npriority_lvl) {
  2942. vbif->qos_tbl[i].npriority_lvl = 0;
  2943. vbif->qos_tbl[i].priority_lvl = NULL;
  2944. SDE_ERROR("invalid qos table for client:%d, prop:%d\n",
  2945. i, prop_index);
  2946. }
  2947. for (j = 0; j < vbif->qos_tbl[i].npriority_lvl; j++) {
  2948. vbif->qos_tbl[i].priority_lvl[j] =
  2949. PROP_VALUE_ACCESS(prop_value, prop_index, j);
  2950. SDE_DEBUG("client:%d, prop:%d, lvl[%d]=%u\n",
  2951. i, prop_index, j,
  2952. vbif->qos_tbl[i].priority_lvl[j]);
  2953. }
  2954. if (vbif->qos_tbl[i].npriority_lvl)
  2955. set_bit(SDE_VBIF_QOS_REMAP, &vbif->features);
  2956. }
  2957. return 0;
  2958. }
  2959. static int _sde_vbif_populate(struct sde_mdss_cfg *sde_cfg,
  2960. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value,
  2961. int *prop_count, u32 vbif_len, int i)
  2962. {
  2963. int j, k, rc;
  2964. vbif = sde_cfg->vbif + i;
  2965. vbif->base = PROP_VALUE_ACCESS(prop_value, VBIF_OFF, i);
  2966. vbif->len = vbif_len;
  2967. vbif->id = VBIF_0 + PROP_VALUE_ACCESS(prop_value, VBIF_ID, i);
  2968. snprintf(vbif->name, SDE_HW_BLK_NAME_LEN, "vbif_%u",
  2969. vbif->id - VBIF_0);
  2970. SDE_DEBUG("vbif:%d\n", vbif->id - VBIF_0);
  2971. vbif->xin_halt_timeout = VBIF_XIN_HALT_TIMEOUT;
  2972. rc = _sde_vbif_populate_ot_parsing(vbif, prop_value, prop_count);
  2973. if (rc)
  2974. return rc;
  2975. rc = _sde_vbif_populate_qos_parsing(sde_cfg, vbif, prop_value,
  2976. prop_count);
  2977. if (rc)
  2978. return rc;
  2979. vbif->memtype_count = prop_count[VBIF_MEMTYPE_0] +
  2980. prop_count[VBIF_MEMTYPE_1];
  2981. if (vbif->memtype_count > MAX_XIN_COUNT) {
  2982. vbif->memtype_count = 0;
  2983. SDE_ERROR("too many memtype defs, ignoring entries\n");
  2984. }
  2985. for (j = 0, k = 0; j < prop_count[VBIF_MEMTYPE_0]; j++)
  2986. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  2987. prop_value, VBIF_MEMTYPE_0, j);
  2988. for (j = 0; j < prop_count[VBIF_MEMTYPE_1]; j++)
  2989. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  2990. prop_value, VBIF_MEMTYPE_1, j);
  2991. if (sde_cfg->vbif_disable_inner_outer_shareable)
  2992. set_bit(SDE_VBIF_DISABLE_SHAREABLE, &vbif->features);
  2993. return 0;
  2994. }
  2995. static int sde_vbif_parse_dt(struct device_node *np,
  2996. struct sde_mdss_cfg *sde_cfg)
  2997. {
  2998. int rc, prop_count[VBIF_PROP_MAX], i;
  2999. struct sde_prop_value *prop_value = NULL;
  3000. bool prop_exists[VBIF_PROP_MAX];
  3001. u32 off_count, vbif_len;
  3002. struct sde_vbif_cfg *vbif = NULL;
  3003. if (!sde_cfg) {
  3004. SDE_ERROR("invalid argument\n");
  3005. rc = -EINVAL;
  3006. goto end;
  3007. }
  3008. prop_value = kzalloc(VBIF_PROP_MAX *
  3009. sizeof(struct sde_prop_value), GFP_KERNEL);
  3010. if (!prop_value) {
  3011. rc = -ENOMEM;
  3012. goto end;
  3013. }
  3014. rc = _validate_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop),
  3015. prop_count, &off_count);
  3016. if (rc)
  3017. goto end;
  3018. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_RD_LIMIT], 1,
  3019. &prop_count[VBIF_DYNAMIC_OT_RD_LIMIT], NULL);
  3020. if (rc)
  3021. goto end;
  3022. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_WR_LIMIT], 1,
  3023. &prop_count[VBIF_DYNAMIC_OT_WR_LIMIT], NULL);
  3024. if (rc)
  3025. goto end;
  3026. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_0], 1,
  3027. &prop_count[VBIF_MEMTYPE_0], NULL);
  3028. if (rc)
  3029. goto end;
  3030. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_1], 1,
  3031. &prop_count[VBIF_MEMTYPE_1], NULL);
  3032. if (rc)
  3033. goto end;
  3034. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_RT_REMAP], 1,
  3035. &prop_count[VBIF_QOS_RT_REMAP], NULL);
  3036. if (rc)
  3037. goto end;
  3038. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_NRT_REMAP], 1,
  3039. &prop_count[VBIF_QOS_NRT_REMAP], NULL);
  3040. if (rc)
  3041. goto end;
  3042. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_CWB_REMAP], 1,
  3043. &prop_count[VBIF_QOS_CWB_REMAP], NULL);
  3044. if (rc)
  3045. goto end;
  3046. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_LUTDMA_REMAP], 1,
  3047. &prop_count[VBIF_QOS_LUTDMA_REMAP], NULL);
  3048. if (rc)
  3049. goto end;
  3050. sde_cfg->vbif_count = off_count;
  3051. rc = _read_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop), prop_count,
  3052. prop_exists, prop_value);
  3053. if (rc)
  3054. goto end;
  3055. vbif_len = PROP_VALUE_ACCESS(prop_value, VBIF_LEN, 0);
  3056. if (!prop_exists[VBIF_LEN])
  3057. vbif_len = DEFAULT_SDE_HW_BLOCK_LEN;
  3058. for (i = 0; i < off_count; i++) {
  3059. rc = _sde_vbif_populate(sde_cfg, vbif, prop_value,
  3060. prop_count, vbif_len, i);
  3061. if (rc)
  3062. goto end;
  3063. }
  3064. end:
  3065. kfree(prop_value);
  3066. return rc;
  3067. }
  3068. static int sde_pp_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  3069. {
  3070. int rc, prop_count[PP_PROP_MAX], i;
  3071. struct sde_prop_value *prop_value = NULL;
  3072. bool prop_exists[PP_PROP_MAX];
  3073. u32 off_count, major_version;
  3074. struct sde_pingpong_cfg *pp;
  3075. struct sde_pingpong_sub_blks *sblk;
  3076. if (!sde_cfg) {
  3077. SDE_ERROR("invalid argument\n");
  3078. rc = -EINVAL;
  3079. goto end;
  3080. }
  3081. prop_value = kzalloc(PP_PROP_MAX *
  3082. sizeof(struct sde_prop_value), GFP_KERNEL);
  3083. if (!prop_value) {
  3084. rc = -ENOMEM;
  3085. goto end;
  3086. }
  3087. rc = _validate_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  3088. &off_count);
  3089. if (rc)
  3090. goto end;
  3091. sde_cfg->pingpong_count = off_count;
  3092. rc = _read_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  3093. prop_exists, prop_value);
  3094. if (rc)
  3095. goto end;
  3096. major_version = SDE_HW_MAJOR(sde_cfg->hwversion);
  3097. for (i = 0; i < off_count; i++) {
  3098. pp = sde_cfg->pingpong + i;
  3099. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  3100. if (!sblk) {
  3101. rc = -ENOMEM;
  3102. /* catalog deinit will release the allocated blocks */
  3103. goto end;
  3104. }
  3105. pp->sblk = sblk;
  3106. pp->base = PROP_VALUE_ACCESS(prop_value, PP_OFF, i);
  3107. pp->id = PINGPONG_0 + i;
  3108. snprintf(pp->name, SDE_HW_BLK_NAME_LEN, "pingpong_%u",
  3109. pp->id - PINGPONG_0);
  3110. pp->len = PROP_VALUE_ACCESS(prop_value, PP_LEN, 0);
  3111. sblk->te.base = PROP_VALUE_ACCESS(prop_value, TE_OFF, i);
  3112. sblk->te.id = SDE_PINGPONG_TE;
  3113. snprintf(sblk->te.name, SDE_HW_BLK_NAME_LEN, "te_%u",
  3114. pp->id - PINGPONG_0);
  3115. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  3116. set_bit(SDE_PINGPONG_TE, &pp->features);
  3117. sblk->te2.base = PROP_VALUE_ACCESS(prop_value, TE2_OFF, i);
  3118. if (sblk->te2.base) {
  3119. sblk->te2.id = SDE_PINGPONG_TE2;
  3120. snprintf(sblk->te2.name, SDE_HW_BLK_NAME_LEN, "te2_%u",
  3121. pp->id - PINGPONG_0);
  3122. set_bit(SDE_PINGPONG_TE2, &pp->features);
  3123. set_bit(SDE_PINGPONG_SPLIT, &pp->features);
  3124. }
  3125. if (PROP_VALUE_ACCESS(prop_value, PP_SLAVE, i))
  3126. set_bit(SDE_PINGPONG_SLAVE, &pp->features);
  3127. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_700)) {
  3128. sblk->dsc.base = PROP_VALUE_ACCESS(prop_value,
  3129. DSC_OFF, i);
  3130. if (sblk->dsc.base) {
  3131. sblk->dsc.id = SDE_PINGPONG_DSC;
  3132. snprintf(sblk->dsc.name, SDE_HW_BLK_NAME_LEN,
  3133. "dsc_%u",
  3134. pp->id - PINGPONG_0);
  3135. set_bit(SDE_PINGPONG_DSC, &pp->features);
  3136. }
  3137. }
  3138. sblk->dither.base = PROP_VALUE_ACCESS(prop_value, DITHER_OFF,
  3139. i);
  3140. if (sblk->dither.base) {
  3141. sblk->dither.id = SDE_PINGPONG_DITHER;
  3142. snprintf(sblk->dither.name, SDE_HW_BLK_NAME_LEN,
  3143. "dither_%u", pp->id);
  3144. set_bit(SDE_PINGPONG_DITHER, &pp->features);
  3145. }
  3146. sblk->dither.len = PROP_VALUE_ACCESS(prop_value, DITHER_LEN, 0);
  3147. sblk->dither.version = PROP_VALUE_ACCESS(prop_value, DITHER_VER,
  3148. 0);
  3149. if (sde_cfg->dither_luma_mode_support)
  3150. set_bit(SDE_PINGPONG_DITHER_LUMA, &pp->features);
  3151. if (prop_exists[PP_MERGE_3D_ID]) {
  3152. set_bit(SDE_PINGPONG_MERGE_3D, &pp->features);
  3153. pp->merge_3d_id = PROP_VALUE_ACCESS(prop_value,
  3154. PP_MERGE_3D_ID, i) + 1;
  3155. }
  3156. }
  3157. end:
  3158. kfree(prop_value);
  3159. return rc;
  3160. }
  3161. static void _sde_top_parse_dt_helper(struct sde_mdss_cfg *cfg,
  3162. struct sde_dt_props *props)
  3163. {
  3164. int i;
  3165. u32 ddr_type;
  3166. cfg->max_sspp_linewidth = props->exists[SSPP_LINEWIDTH] ?
  3167. PROP_VALUE_ACCESS(props->values, SSPP_LINEWIDTH, 0) :
  3168. DEFAULT_SDE_LINE_WIDTH;
  3169. cfg->vig_sspp_linewidth = props->exists[VIG_SSPP_LINEWIDTH] ?
  3170. PROP_VALUE_ACCESS(props->values, VIG_SSPP_LINEWIDTH,
  3171. 0) : cfg->max_sspp_linewidth;
  3172. cfg->scaling_linewidth = props->exists[SCALING_LINEWIDTH] ?
  3173. PROP_VALUE_ACCESS(props->values, SCALING_LINEWIDTH,
  3174. 0) : cfg->vig_sspp_linewidth;
  3175. cfg->max_wb_linewidth = props->exists[WB_LINEWIDTH] ?
  3176. PROP_VALUE_ACCESS(props->values, WB_LINEWIDTH, 0) :
  3177. DEFAULT_SDE_LINE_WIDTH;
  3178. /* if wb linear width is not defined use the line width as default */
  3179. cfg->max_wb_linewidth_linear = props->exists[WB_LINEWIDTH_LINEAR] ?
  3180. PROP_VALUE_ACCESS(props->values, WB_LINEWIDTH_LINEAR, 0)
  3181. : cfg->max_wb_linewidth;
  3182. cfg->max_mixer_width = props->exists[MIXER_LINEWIDTH] ?
  3183. PROP_VALUE_ACCESS(props->values, MIXER_LINEWIDTH, 0) :
  3184. DEFAULT_SDE_LINE_WIDTH;
  3185. cfg->max_mixer_blendstages = props->exists[MIXER_BLEND] ?
  3186. PROP_VALUE_ACCESS(props->values, MIXER_BLEND, 0) :
  3187. DEFAULT_SDE_MIXER_BLENDSTAGES;
  3188. cfg->ubwc_version = props->exists[UBWC_VERSION] ?
  3189. SDE_HW_UBWC_VER(PROP_VALUE_ACCESS(props->values,
  3190. UBWC_VERSION, 0)) : DEFAULT_SDE_UBWC_NONE;
  3191. cfg->mdp[0].highest_bank_bit = DEFAULT_SDE_HIGHEST_BANK_BIT;
  3192. if (props->exists[BANK_BIT]) {
  3193. for (i = 0; i < props->counts[BANK_BIT]; i++) {
  3194. ddr_type = PROP_BITVALUE_ACCESS(props->values,
  3195. BANK_BIT, i, 0);
  3196. if (!ddr_type || (of_fdt_get_ddrtype() == ddr_type))
  3197. cfg->mdp[0].highest_bank_bit =
  3198. PROP_BITVALUE_ACCESS(props->values,
  3199. BANK_BIT, i, 1);
  3200. }
  3201. }
  3202. cfg->macrotile_mode = props->exists[MACROTILE_MODE] ?
  3203. PROP_VALUE_ACCESS(props->values, MACROTILE_MODE, 0) :
  3204. DEFAULT_SDE_UBWC_MACROTILE_MODE;
  3205. cfg->ubwc_bw_calc_version =
  3206. PROP_VALUE_ACCESS(props->values, UBWC_BW_CALC_VERSION, 0);
  3207. cfg->mdp[0].ubwc_static = props->exists[UBWC_STATIC] ?
  3208. PROP_VALUE_ACCESS(props->values, UBWC_STATIC, 0) :
  3209. DEFAULT_SDE_UBWC_STATIC;
  3210. cfg->mdp[0].ubwc_swizzle = props->exists[UBWC_SWIZZLE] ?
  3211. PROP_VALUE_ACCESS(props->values, UBWC_SWIZZLE, 0) :
  3212. DEFAULT_SDE_UBWC_SWIZZLE;
  3213. cfg->mdp[0].has_dest_scaler =
  3214. PROP_VALUE_ACCESS(props->values, DEST_SCALER, 0);
  3215. cfg->mdp[0].smart_panel_align_mode =
  3216. PROP_VALUE_ACCESS(props->values, SMART_PANEL_ALIGN_MODE, 0);
  3217. if (props->exists[SEC_SID_MASK]) {
  3218. cfg->sec_sid_mask_count = props->counts[SEC_SID_MASK];
  3219. for (i = 0; i < cfg->sec_sid_mask_count; i++)
  3220. cfg->sec_sid_mask[i] = PROP_VALUE_ACCESS(props->values,
  3221. SEC_SID_MASK, i);
  3222. }
  3223. cfg->has_src_split = PROP_VALUE_ACCESS(props->values, SRC_SPLIT, 0);
  3224. cfg->has_dim_layer = PROP_VALUE_ACCESS(props->values, DIM_LAYER, 0);
  3225. cfg->has_idle_pc = PROP_VALUE_ACCESS(props->values, IDLE_PC, 0);
  3226. cfg->wakeup_with_touch = PROP_VALUE_ACCESS(props->values,
  3227. WAKEUP_WITH_TOUCH, 0);
  3228. cfg->pipe_order_type = PROP_VALUE_ACCESS(props->values,
  3229. PIPE_ORDER_VERSION, 0);
  3230. cfg->has_base_layer = PROP_VALUE_ACCESS(props->values, BASE_LAYER, 0);
  3231. cfg->qseed_hw_version = PROP_VALUE_ACCESS(props->values,
  3232. QSEED_HW_VERSION, 0);
  3233. cfg->trusted_vm_env = PROP_VALUE_ACCESS(props->values, TRUSTED_VM_ENV,
  3234. 0);
  3235. cfg->max_trusted_vm_displays = PROP_VALUE_ACCESS(props->values,
  3236. MAX_TRUSTED_VM_DISPLAYS, 0);
  3237. }
  3238. static int sde_top_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3239. {
  3240. int rc = 0, dma_rc, len;
  3241. struct sde_dt_props *props;
  3242. const char *type;
  3243. u32 major_version;
  3244. props = sde_get_dt_props(np, SDE_PROP_MAX, sde_prop,
  3245. ARRAY_SIZE(sde_prop), &len);
  3246. if (IS_ERR(props))
  3247. return PTR_ERR(props);
  3248. /* revalidate arrays not bound to off_count elements */
  3249. rc = _validate_dt_entry(np, &sde_prop[SEC_SID_MASK], 1,
  3250. &props->counts[SEC_SID_MASK], NULL);
  3251. if (rc)
  3252. goto end;
  3253. /* update props with newly validated arrays */
  3254. rc = _read_dt_entry(np, sde_prop, ARRAY_SIZE(sde_prop), props->counts,
  3255. props->exists, props->values);
  3256. if (rc)
  3257. goto end;
  3258. cfg->mdss_count = 1;
  3259. cfg->mdss[0].base = MDSS_BASE_OFFSET;
  3260. cfg->mdss[0].id = MDP_TOP;
  3261. snprintf(cfg->mdss[0].name, SDE_HW_BLK_NAME_LEN, "mdss_%u",
  3262. cfg->mdss[0].id - MDP_TOP);
  3263. cfg->mdp_count = 1;
  3264. cfg->mdp[0].id = MDP_TOP;
  3265. snprintf(cfg->mdp[0].name, SDE_HW_BLK_NAME_LEN, "top_%u",
  3266. cfg->mdp[0].id - MDP_TOP);
  3267. cfg->mdp[0].base = PROP_VALUE_ACCESS(props->values, SDE_OFF, 0);
  3268. cfg->mdp[0].len = props->exists[SDE_LEN] ? PROP_VALUE_ACCESS(
  3269. props->values, SDE_LEN, 0) : DEFAULT_SDE_HW_BLOCK_LEN;
  3270. _sde_top_parse_dt_helper(cfg, props);
  3271. major_version = SDE_HW_MAJOR(cfg->hwversion);
  3272. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  3273. set_bit(SDE_MDP_VSYNC_SEL, &cfg->mdp[0].features);
  3274. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3275. SDE_INTR_TOP_INTR, cfg->mdp[0].base);
  3276. if (rc)
  3277. goto end;
  3278. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3279. SDE_INTR_TOP_INTR2, cfg->mdp[0].base);
  3280. if (rc)
  3281. goto end;
  3282. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3283. SDE_INTR_TOP_HIST_INTR, cfg->mdp[0].base);
  3284. if (rc)
  3285. goto end;
  3286. rc = of_property_read_string(np, sde_prop[QSEED_SW_LIB_REV].prop_name,
  3287. &type);
  3288. if (rc) {
  3289. SDE_DEBUG("invalid %s node in device tree: %d\n",
  3290. sde_prop[QSEED_SW_LIB_REV].prop_name, rc);
  3291. rc = 0;
  3292. } else if (!strcmp(type, "qseedv3")) {
  3293. cfg->qseed_sw_lib_rev = SDE_SSPP_SCALER_QSEED3;
  3294. } else if (!strcmp(type, "qseedv3lite")) {
  3295. cfg->qseed_sw_lib_rev = SDE_SSPP_SCALER_QSEED3LITE;
  3296. } else if (!strcmp(type, "qseedv2")) {
  3297. cfg->qseed_sw_lib_rev = SDE_SSPP_SCALER_QSEED2;
  3298. } else {
  3299. SDE_DEBUG("Unknown type %s for property %s\n", type,
  3300. sde_prop[QSEED_SW_LIB_REV].prop_name);
  3301. }
  3302. rc = of_property_read_string(np, sde_prop[CSC_TYPE].prop_name, &type);
  3303. if (rc) {
  3304. SDE_DEBUG("invalid %s node in device tree: %d\n",
  3305. sde_prop[CSC_TYPE].prop_name, rc);
  3306. rc = 0;
  3307. } else if (!strcmp(type, "csc")) {
  3308. cfg->csc_type = SDE_SSPP_CSC;
  3309. } else if (!strcmp(type, "csc-10bit")) {
  3310. cfg->csc_type = SDE_SSPP_CSC_10BIT;
  3311. } else {
  3312. SDE_DEBUG("Unknown type %s for property %s\n", type,
  3313. sde_prop[CSC_TYPE].prop_name);
  3314. }
  3315. /*
  3316. * Current SDE support only Smart DMA 2.0-2.5.
  3317. * No support for Smart DMA 1.0 yet.
  3318. */
  3319. cfg->smart_dma_rev = 0;
  3320. dma_rc = of_property_read_string(np, sde_prop[SMART_DMA_REV].prop_name,
  3321. &type);
  3322. if (dma_rc) {
  3323. SDE_DEBUG("invalid %s node in device tree: %d\n",
  3324. sde_prop[SMART_DMA_REV].prop_name, dma_rc);
  3325. } else if (!strcmp(type, "smart_dma_v2p5")) {
  3326. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2p5;
  3327. } else if (!strcmp(type, "smart_dma_v2")) {
  3328. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2;
  3329. } else if (!strcmp(type, "smart_dma_v1")) {
  3330. SDE_ERROR("smart dma 1.0 is not supported in SDE\n");
  3331. } else {
  3332. SDE_DEBUG("unknown smart dma version %s\n", type);
  3333. }
  3334. end:
  3335. sde_put_dt_props(props);
  3336. return rc;
  3337. }
  3338. static int sde_parse_reg_dma_dt(struct device_node *np,
  3339. struct sde_mdss_cfg *sde_cfg)
  3340. {
  3341. int rc = 0, i, prop_count[REG_DMA_PROP_MAX];
  3342. struct sde_prop_value *prop_value = NULL;
  3343. u32 off_count;
  3344. bool prop_exists[REG_DMA_PROP_MAX];
  3345. bool dma_type_exists[REG_DMA_TYPE_MAX];
  3346. enum sde_reg_dma_type dma_type;
  3347. prop_value = kcalloc(REG_DMA_PROP_MAX,
  3348. sizeof(struct sde_prop_value), GFP_KERNEL);
  3349. if (!prop_value) {
  3350. rc = -ENOMEM;
  3351. goto end;
  3352. }
  3353. rc = _validate_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  3354. prop_count, &off_count);
  3355. if (rc || !off_count)
  3356. goto end;
  3357. rc = _read_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  3358. prop_count, prop_exists, prop_value);
  3359. if (rc)
  3360. goto end;
  3361. sde_cfg->reg_dma_count = 0;
  3362. memset(&dma_type_exists, 0, sizeof(dma_type_exists));
  3363. for (i = 0; i < off_count; i++) {
  3364. dma_type = PROP_VALUE_ACCESS(prop_value, REG_DMA_ID, i);
  3365. if (dma_type >= REG_DMA_TYPE_MAX) {
  3366. SDE_ERROR("Invalid DMA type %d\n", dma_type);
  3367. goto end;
  3368. } else if (dma_type_exists[dma_type]) {
  3369. SDE_ERROR("DMA type ID %d exists more than once\n",
  3370. dma_type);
  3371. goto end;
  3372. }
  3373. dma_type_exists[dma_type] = true;
  3374. sde_cfg->dma_cfg.reg_dma_blks[dma_type].base =
  3375. PROP_VALUE_ACCESS(prop_value, REG_DMA_OFF, i);
  3376. sde_cfg->dma_cfg.reg_dma_blks[dma_type].valid = true;
  3377. sde_cfg->reg_dma_count++;
  3378. }
  3379. sde_cfg->dma_cfg.version = PROP_VALUE_ACCESS(prop_value,
  3380. REG_DMA_VERSION, 0);
  3381. sde_cfg->dma_cfg.trigger_sel_off = PROP_VALUE_ACCESS(prop_value,
  3382. REG_DMA_TRIGGER_OFF, 0);
  3383. sde_cfg->dma_cfg.broadcast_disabled = PROP_VALUE_ACCESS(prop_value,
  3384. REG_DMA_BROADCAST_DISABLED, 0);
  3385. sde_cfg->dma_cfg.xin_id = PROP_VALUE_ACCESS(prop_value,
  3386. REG_DMA_XIN_ID, 0);
  3387. sde_cfg->dma_cfg.clk_ctrl = SDE_CLK_CTRL_LUTDMA;
  3388. sde_cfg->dma_cfg.vbif_idx = VBIF_RT;
  3389. for (i = 0; i < sde_cfg->mdp_count; i++) {
  3390. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].reg_off =
  3391. PROP_BITVALUE_ACCESS(prop_value,
  3392. REG_DMA_CLK_CTRL, 0, 0);
  3393. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].bit_off =
  3394. PROP_BITVALUE_ACCESS(prop_value,
  3395. REG_DMA_CLK_CTRL, 0, 1);
  3396. }
  3397. end:
  3398. kfree(prop_value);
  3399. /* reg dma is optional feature hence return 0 */
  3400. return 0;
  3401. }
  3402. static int _sde_perf_parse_dt_validate(struct device_node *np, int *prop_count)
  3403. {
  3404. int rc, len;
  3405. rc = _validate_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  3406. prop_count, &len);
  3407. if (rc)
  3408. return rc;
  3409. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_CDP_SETTING], 1,
  3410. &prop_count[PERF_CDP_SETTING], NULL);
  3411. if (rc)
  3412. return rc;
  3413. return rc;
  3414. }
  3415. static int _sde_qos_parse_dt_cfg(struct sde_mdss_cfg *cfg, int *prop_count,
  3416. struct sde_prop_value *prop_value, bool *prop_exists)
  3417. {
  3418. int i, j;
  3419. u32 qos_count = 1, index;
  3420. if (prop_exists[QOS_REFRESH_RATES]) {
  3421. qos_count = prop_count[QOS_REFRESH_RATES];
  3422. cfg->perf.qos_refresh_rate = kcalloc(qos_count,
  3423. sizeof(u32), GFP_KERNEL);
  3424. if (!cfg->perf.qos_refresh_rate)
  3425. goto end;
  3426. for (j = 0; j < qos_count; j++) {
  3427. cfg->perf.qos_refresh_rate[j] =
  3428. PROP_VALUE_ACCESS(prop_value,
  3429. QOS_REFRESH_RATES, j);
  3430. SDE_DEBUG("qos usage:%d refresh rate:0x%x\n",
  3431. j, cfg->perf.qos_refresh_rate[j]);
  3432. }
  3433. }
  3434. cfg->perf.qos_refresh_count = qos_count;
  3435. cfg->perf.danger_lut = kcalloc(qos_count,
  3436. sizeof(u64) * SDE_QOS_LUT_USAGE_MAX, GFP_KERNEL);
  3437. cfg->perf.safe_lut = kcalloc(qos_count,
  3438. sizeof(u64) * SDE_QOS_LUT_USAGE_MAX, GFP_KERNEL);
  3439. cfg->perf.creq_lut = kcalloc(qos_count,
  3440. sizeof(u64) * SDE_QOS_LUT_USAGE_MAX, GFP_KERNEL);
  3441. if (!cfg->perf.creq_lut || !cfg->perf.safe_lut || !cfg->perf.danger_lut)
  3442. goto end;
  3443. if (prop_exists[QOS_DANGER_LUT] &&
  3444. prop_count[QOS_DANGER_LUT] >= (SDE_QOS_LUT_USAGE_MAX * qos_count)) {
  3445. for (i = 0; i < prop_count[QOS_DANGER_LUT]; i++) {
  3446. cfg->perf.danger_lut[i] =
  3447. PROP_VALUE_ACCESS(prop_value,
  3448. QOS_DANGER_LUT, i);
  3449. SDE_DEBUG("danger usage:%i lut:0x%x\n",
  3450. i, cfg->perf.danger_lut[i]);
  3451. }
  3452. }
  3453. if (prop_exists[QOS_SAFE_LUT] &&
  3454. prop_count[QOS_SAFE_LUT] >= (SDE_QOS_LUT_USAGE_MAX * qos_count)) {
  3455. for (i = 0; i < prop_count[QOS_SAFE_LUT]; i++) {
  3456. cfg->perf.safe_lut[i] =
  3457. PROP_VALUE_ACCESS(prop_value,
  3458. QOS_SAFE_LUT, i);
  3459. SDE_DEBUG("safe usage:%d lut:0x%x\n",
  3460. i, cfg->perf.safe_lut[i]);
  3461. }
  3462. }
  3463. for (i = 0; i < SDE_QOS_LUT_USAGE_MAX; i++) {
  3464. static const u32 prop_key[SDE_QOS_LUT_USAGE_MAX] = {
  3465. [SDE_QOS_LUT_USAGE_LINEAR] =
  3466. QOS_CREQ_LUT_LINEAR,
  3467. [SDE_QOS_LUT_USAGE_MACROTILE] =
  3468. QOS_CREQ_LUT_MACROTILE,
  3469. [SDE_QOS_LUT_USAGE_NRT] =
  3470. QOS_CREQ_LUT_NRT,
  3471. [SDE_QOS_LUT_USAGE_CWB] =
  3472. QOS_CREQ_LUT_CWB,
  3473. [SDE_QOS_LUT_USAGE_MACROTILE_QSEED] =
  3474. QOS_CREQ_LUT_MACROTILE_QSEED,
  3475. [SDE_QOS_LUT_USAGE_LINEAR_QSEED] =
  3476. QOS_CREQ_LUT_LINEAR_QSEED,
  3477. };
  3478. int key = prop_key[i];
  3479. u64 lut_hi, lut_lo;
  3480. if (!prop_exists[key])
  3481. continue;
  3482. for (j = 0; j < qos_count; j++) {
  3483. lut_hi = PROP_VALUE_ACCESS(prop_value, key,
  3484. (j * 2) + 0);
  3485. lut_lo = PROP_VALUE_ACCESS(prop_value, key,
  3486. (j * 2) + 1);
  3487. index = (j * SDE_QOS_LUT_USAGE_MAX) + i;
  3488. cfg->perf.creq_lut[index] =
  3489. (lut_hi << 32) | lut_lo;
  3490. SDE_DEBUG("creq usage:%d lut:0x%llx\n",
  3491. index, cfg->perf.creq_lut[index]);
  3492. }
  3493. }
  3494. return 0;
  3495. end:
  3496. kfree(cfg->perf.qos_refresh_rate);
  3497. kfree(cfg->perf.creq_lut);
  3498. kfree(cfg->perf.danger_lut);
  3499. kfree(cfg->perf.safe_lut);
  3500. return -ENOMEM;
  3501. }
  3502. static void _sde_perf_parse_dt_cfg_populate(struct sde_mdss_cfg *cfg,
  3503. int *prop_count,
  3504. struct sde_prop_value *prop_value,
  3505. bool *prop_exists)
  3506. {
  3507. cfg->perf.max_bw_low =
  3508. prop_exists[PERF_MAX_BW_LOW] ?
  3509. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_LOW, 0) :
  3510. DEFAULT_MAX_BW_LOW;
  3511. cfg->perf.max_bw_high =
  3512. prop_exists[PERF_MAX_BW_HIGH] ?
  3513. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_HIGH, 0) :
  3514. DEFAULT_MAX_BW_HIGH;
  3515. cfg->perf.min_core_ib =
  3516. prop_exists[PERF_MIN_CORE_IB] ?
  3517. PROP_VALUE_ACCESS(prop_value, PERF_MIN_CORE_IB, 0) :
  3518. DEFAULT_MAX_BW_LOW;
  3519. cfg->perf.min_llcc_ib =
  3520. prop_exists[PERF_MIN_LLCC_IB] ?
  3521. PROP_VALUE_ACCESS(prop_value, PERF_MIN_LLCC_IB, 0) :
  3522. DEFAULT_MAX_BW_LOW;
  3523. cfg->perf.min_dram_ib =
  3524. prop_exists[PERF_MIN_DRAM_IB] ?
  3525. PROP_VALUE_ACCESS(prop_value, PERF_MIN_DRAM_IB, 0) :
  3526. DEFAULT_MAX_BW_LOW;
  3527. cfg->perf.undersized_prefill_lines =
  3528. prop_exists[PERF_UNDERSIZED_PREFILL_LINES] ?
  3529. PROP_VALUE_ACCESS(prop_value,
  3530. PERF_UNDERSIZED_PREFILL_LINES, 0) :
  3531. DEFAULT_UNDERSIZED_PREFILL_LINES;
  3532. cfg->perf.xtra_prefill_lines =
  3533. prop_exists[PERF_XTRA_PREFILL_LINES] ?
  3534. PROP_VALUE_ACCESS(prop_value,
  3535. PERF_XTRA_PREFILL_LINES, 0) :
  3536. DEFAULT_XTRA_PREFILL_LINES;
  3537. cfg->perf.dest_scale_prefill_lines =
  3538. prop_exists[PERF_DEST_SCALE_PREFILL_LINES] ?
  3539. PROP_VALUE_ACCESS(prop_value,
  3540. PERF_DEST_SCALE_PREFILL_LINES, 0) :
  3541. DEFAULT_DEST_SCALE_PREFILL_LINES;
  3542. cfg->perf.macrotile_prefill_lines =
  3543. prop_exists[PERF_MACROTILE_PREFILL_LINES] ?
  3544. PROP_VALUE_ACCESS(prop_value,
  3545. PERF_MACROTILE_PREFILL_LINES, 0) :
  3546. DEFAULT_MACROTILE_PREFILL_LINES;
  3547. cfg->perf.yuv_nv12_prefill_lines =
  3548. prop_exists[PERF_YUV_NV12_PREFILL_LINES] ?
  3549. PROP_VALUE_ACCESS(prop_value,
  3550. PERF_YUV_NV12_PREFILL_LINES, 0) :
  3551. DEFAULT_YUV_NV12_PREFILL_LINES;
  3552. cfg->perf.linear_prefill_lines =
  3553. prop_exists[PERF_LINEAR_PREFILL_LINES] ?
  3554. PROP_VALUE_ACCESS(prop_value,
  3555. PERF_LINEAR_PREFILL_LINES, 0) :
  3556. DEFAULT_LINEAR_PREFILL_LINES;
  3557. cfg->perf.downscaling_prefill_lines =
  3558. prop_exists[PERF_DOWNSCALING_PREFILL_LINES] ?
  3559. PROP_VALUE_ACCESS(prop_value,
  3560. PERF_DOWNSCALING_PREFILL_LINES, 0) :
  3561. DEFAULT_DOWNSCALING_PREFILL_LINES;
  3562. cfg->perf.amortizable_threshold =
  3563. prop_exists[PERF_AMORTIZABLE_THRESHOLD] ?
  3564. PROP_VALUE_ACCESS(prop_value,
  3565. PERF_AMORTIZABLE_THRESHOLD, 0) :
  3566. DEFAULT_AMORTIZABLE_THRESHOLD;
  3567. cfg->perf.num_mnoc_ports =
  3568. prop_exists[PERF_NUM_MNOC_PORTS] ?
  3569. PROP_VALUE_ACCESS(prop_value,
  3570. PERF_NUM_MNOC_PORTS, 0) :
  3571. DEFAULT_MNOC_PORTS;
  3572. cfg->perf.axi_bus_width =
  3573. prop_exists[PERF_AXI_BUS_WIDTH] ?
  3574. PROP_VALUE_ACCESS(prop_value,
  3575. PERF_AXI_BUS_WIDTH, 0) :
  3576. DEFAULT_AXI_BUS_WIDTH;
  3577. }
  3578. static int _sde_perf_parse_dt_cfg(struct device_node *np,
  3579. struct sde_mdss_cfg *cfg, int *prop_count,
  3580. struct sde_prop_value *prop_value, bool *prop_exists)
  3581. {
  3582. int rc, j;
  3583. const char *str = NULL;
  3584. /*
  3585. * The following performance parameters (e.g. core_ib_ff) are
  3586. * mapped directly as device tree string constants.
  3587. */
  3588. rc = of_property_read_string(np,
  3589. sde_perf_prop[PERF_CORE_IB_FF].prop_name, &str);
  3590. cfg->perf.core_ib_ff = rc ? DEFAULT_CORE_IB_FF : str;
  3591. rc = of_property_read_string(np,
  3592. sde_perf_prop[PERF_CORE_CLK_FF].prop_name, &str);
  3593. cfg->perf.core_clk_ff = rc ? DEFAULT_CORE_CLK_FF : str;
  3594. rc = of_property_read_string(np,
  3595. sde_perf_prop[PERF_COMP_RATIO_RT].prop_name, &str);
  3596. cfg->perf.comp_ratio_rt = rc ? DEFAULT_COMP_RATIO_RT : str;
  3597. rc = of_property_read_string(np,
  3598. sde_perf_prop[PERF_COMP_RATIO_NRT].prop_name, &str);
  3599. cfg->perf.comp_ratio_nrt = rc ? DEFAULT_COMP_RATIO_NRT : str;
  3600. rc = 0;
  3601. _sde_perf_parse_dt_cfg_populate(cfg, prop_count, prop_value,
  3602. prop_exists);
  3603. if (prop_exists[PERF_CDP_SETTING]) {
  3604. const u32 prop_size = 2;
  3605. u32 count = prop_count[PERF_CDP_SETTING] / prop_size;
  3606. count = min_t(u32, count, SDE_PERF_CDP_USAGE_MAX);
  3607. for (j = 0; j < count; j++) {
  3608. cfg->perf.cdp_cfg[j].rd_enable =
  3609. PROP_VALUE_ACCESS(prop_value,
  3610. PERF_CDP_SETTING, j * prop_size);
  3611. cfg->perf.cdp_cfg[j].wr_enable =
  3612. PROP_VALUE_ACCESS(prop_value,
  3613. PERF_CDP_SETTING, j * prop_size + 1);
  3614. SDE_DEBUG("cdp usage:%d rd:%d wr:%d\n",
  3615. j, cfg->perf.cdp_cfg[j].rd_enable,
  3616. cfg->perf.cdp_cfg[j].wr_enable);
  3617. }
  3618. cfg->has_cdp = true;
  3619. }
  3620. cfg->perf.cpu_mask =
  3621. prop_exists[PERF_CPU_MASK] ?
  3622. PROP_VALUE_ACCESS(prop_value, PERF_CPU_MASK, 0) :
  3623. DEFAULT_CPU_MASK;
  3624. cfg->perf.cpu_mask_perf =
  3625. prop_exists[CPU_MASK_PERF] ?
  3626. PROP_VALUE_ACCESS(prop_value, CPU_MASK_PERF, 0) :
  3627. DEFAULT_CPU_MASK;
  3628. cfg->perf.cpu_dma_latency =
  3629. prop_exists[PERF_CPU_DMA_LATENCY] ?
  3630. PROP_VALUE_ACCESS(prop_value, PERF_CPU_DMA_LATENCY, 0) :
  3631. DEFAULT_CPU_DMA_LATENCY;
  3632. cfg->perf.cpu_irq_latency =
  3633. prop_exists[PERF_CPU_IRQ_LATENCY] ?
  3634. PROP_VALUE_ACCESS(prop_value, PERF_CPU_IRQ_LATENCY, 0) :
  3635. PM_QOS_DEFAULT_VALUE;
  3636. return 0;
  3637. }
  3638. static int sde_perf_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3639. {
  3640. int rc, prop_count[PERF_PROP_MAX];
  3641. struct sde_prop_value *prop_value = NULL;
  3642. bool prop_exists[PERF_PROP_MAX];
  3643. if (!cfg) {
  3644. SDE_ERROR("invalid argument\n");
  3645. rc = -EINVAL;
  3646. goto end;
  3647. }
  3648. prop_value = kzalloc(PERF_PROP_MAX *
  3649. sizeof(struct sde_prop_value), GFP_KERNEL);
  3650. if (!prop_value) {
  3651. rc = -ENOMEM;
  3652. goto end;
  3653. }
  3654. rc = _sde_perf_parse_dt_validate(np, prop_count);
  3655. if (rc)
  3656. goto freeprop;
  3657. rc = _read_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  3658. prop_count, prop_exists, prop_value);
  3659. if (rc)
  3660. goto freeprop;
  3661. rc = _sde_perf_parse_dt_cfg(np, cfg, prop_count, prop_value,
  3662. prop_exists);
  3663. freeprop:
  3664. kfree(prop_value);
  3665. end:
  3666. return rc;
  3667. }
  3668. static int sde_qos_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3669. {
  3670. int rc, prop_count[QOS_PROP_MAX];
  3671. struct sde_prop_value *prop_value = NULL;
  3672. bool prop_exists[QOS_PROP_MAX];
  3673. if (!cfg) {
  3674. SDE_ERROR("invalid argument\n");
  3675. rc = -EINVAL;
  3676. goto end;
  3677. }
  3678. prop_value = kzalloc(QOS_PROP_MAX *
  3679. sizeof(struct sde_prop_value), GFP_KERNEL);
  3680. if (!prop_value) {
  3681. rc = -ENOMEM;
  3682. goto end;
  3683. }
  3684. rc = _validate_dt_entry(np, sde_qos_prop, ARRAY_SIZE(sde_qos_prop),
  3685. prop_count, NULL);
  3686. if (rc)
  3687. goto freeprop;
  3688. rc = _read_dt_entry(np, sde_qos_prop, ARRAY_SIZE(sde_qos_prop),
  3689. prop_count, prop_exists, prop_value);
  3690. if (rc)
  3691. goto freeprop;
  3692. rc = _sde_qos_parse_dt_cfg(cfg, prop_count, prop_value, prop_exists);
  3693. freeprop:
  3694. kfree(prop_value);
  3695. end:
  3696. return rc;
  3697. }
  3698. static int sde_parse_merge_3d_dt(struct device_node *np,
  3699. struct sde_mdss_cfg *sde_cfg)
  3700. {
  3701. int rc, prop_count[HW_PROP_MAX], off_count, i;
  3702. struct sde_prop_value *prop_value = NULL;
  3703. bool prop_exists[HW_PROP_MAX];
  3704. struct sde_merge_3d_cfg *merge_3d;
  3705. prop_value = kcalloc(HW_PROP_MAX, sizeof(struct sde_prop_value),
  3706. GFP_KERNEL);
  3707. if (!prop_value)
  3708. return -ENOMEM;
  3709. rc = _validate_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3710. prop_count, &off_count);
  3711. if (rc)
  3712. goto end;
  3713. sde_cfg->merge_3d_count = off_count;
  3714. rc = _read_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3715. prop_count,
  3716. prop_exists, prop_value);
  3717. if (rc) {
  3718. sde_cfg->merge_3d_count = 0;
  3719. goto end;
  3720. }
  3721. for (i = 0; i < off_count; i++) {
  3722. merge_3d = sde_cfg->merge_3d + i;
  3723. merge_3d->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3724. merge_3d->id = MERGE_3D_0 + i;
  3725. snprintf(merge_3d->name, SDE_HW_BLK_NAME_LEN, "merge_3d_%u",
  3726. merge_3d->id - MERGE_3D_0);
  3727. merge_3d->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  3728. }
  3729. end:
  3730. kfree(prop_value);
  3731. return rc;
  3732. }
  3733. static int sde_qdss_parse_dt(struct device_node *np,
  3734. struct sde_mdss_cfg *sde_cfg)
  3735. {
  3736. int rc, prop_count[HW_PROP_MAX], i;
  3737. struct sde_prop_value *prop_value = NULL;
  3738. bool prop_exists[HW_PROP_MAX];
  3739. u32 off_count;
  3740. struct sde_qdss_cfg *qdss;
  3741. if (!sde_cfg) {
  3742. SDE_ERROR("invalid argument\n");
  3743. return -EINVAL;
  3744. }
  3745. prop_value = kzalloc(HW_PROP_MAX *
  3746. sizeof(struct sde_prop_value), GFP_KERNEL);
  3747. if (!prop_value)
  3748. return -ENOMEM;
  3749. rc = _validate_dt_entry(np, qdss_prop, ARRAY_SIZE(qdss_prop),
  3750. prop_count, &off_count);
  3751. if (rc) {
  3752. sde_cfg->qdss_count = 0;
  3753. goto end;
  3754. }
  3755. sde_cfg->qdss_count = off_count;
  3756. rc = _read_dt_entry(np, qdss_prop, ARRAY_SIZE(qdss_prop), prop_count,
  3757. prop_exists, prop_value);
  3758. if (rc)
  3759. goto end;
  3760. for (i = 0; i < off_count; i++) {
  3761. qdss = sde_cfg->qdss + i;
  3762. qdss->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3763. qdss->id = QDSS_0 + i;
  3764. snprintf(qdss->name, SDE_HW_BLK_NAME_LEN, "qdss_%u",
  3765. qdss->id - QDSS_0);
  3766. qdss->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  3767. }
  3768. end:
  3769. kfree(prop_value);
  3770. return rc;
  3771. }
  3772. static int sde_hardware_format_caps(struct sde_mdss_cfg *sde_cfg,
  3773. uint32_t hw_rev)
  3774. {
  3775. int rc = 0;
  3776. uint32_t dma_list_size, vig_list_size, wb2_list_size;
  3777. uint32_t virt_vig_list_size, in_rot_list_size = 0;
  3778. uint32_t cursor_list_size = 0;
  3779. uint32_t index = 0;
  3780. const struct sde_format_extended *inline_fmt_tbl;
  3781. /* cursor input formats */
  3782. if (sde_cfg->has_cursor) {
  3783. cursor_list_size = ARRAY_SIZE(cursor_formats);
  3784. sde_cfg->cursor_formats = kcalloc(cursor_list_size,
  3785. sizeof(struct sde_format_extended), GFP_KERNEL);
  3786. if (!sde_cfg->cursor_formats) {
  3787. rc = -ENOMEM;
  3788. goto out;
  3789. }
  3790. index = sde_copy_formats(sde_cfg->cursor_formats,
  3791. cursor_list_size, 0, cursor_formats,
  3792. ARRAY_SIZE(cursor_formats));
  3793. }
  3794. /* DMA pipe input formats */
  3795. dma_list_size = ARRAY_SIZE(plane_formats);
  3796. sde_cfg->dma_formats = kcalloc(dma_list_size,
  3797. sizeof(struct sde_format_extended), GFP_KERNEL);
  3798. if (!sde_cfg->dma_formats) {
  3799. rc = -ENOMEM;
  3800. goto free_cursor;
  3801. }
  3802. index = sde_copy_formats(sde_cfg->dma_formats, dma_list_size,
  3803. 0, plane_formats, ARRAY_SIZE(plane_formats));
  3804. /* ViG pipe input formats */
  3805. vig_list_size = ARRAY_SIZE(plane_formats_vig);
  3806. if (sde_cfg->has_vig_p010)
  3807. vig_list_size += ARRAY_SIZE(p010_ubwc_formats);
  3808. sde_cfg->vig_formats = kcalloc(vig_list_size,
  3809. sizeof(struct sde_format_extended), GFP_KERNEL);
  3810. if (!sde_cfg->vig_formats) {
  3811. rc = -ENOMEM;
  3812. goto free_dma;
  3813. }
  3814. index = sde_copy_formats(sde_cfg->vig_formats, vig_list_size,
  3815. 0, plane_formats_vig, ARRAY_SIZE(plane_formats_vig));
  3816. if (sde_cfg->has_vig_p010)
  3817. index += sde_copy_formats(sde_cfg->vig_formats,
  3818. vig_list_size, index, p010_ubwc_formats,
  3819. ARRAY_SIZE(p010_ubwc_formats));
  3820. /* Virtual ViG pipe input formats (all virt pipes use DMA formats) */
  3821. virt_vig_list_size = ARRAY_SIZE(plane_formats);
  3822. sde_cfg->virt_vig_formats = kcalloc(virt_vig_list_size,
  3823. sizeof(struct sde_format_extended), GFP_KERNEL);
  3824. if (!sde_cfg->virt_vig_formats) {
  3825. rc = -ENOMEM;
  3826. goto free_vig;
  3827. }
  3828. index = sde_copy_formats(sde_cfg->virt_vig_formats, virt_vig_list_size,
  3829. 0, plane_formats, ARRAY_SIZE(plane_formats));
  3830. /* WB output formats */
  3831. wb2_list_size = ARRAY_SIZE(wb2_formats);
  3832. sde_cfg->wb_formats = kcalloc(wb2_list_size,
  3833. sizeof(struct sde_format_extended), GFP_KERNEL);
  3834. if (!sde_cfg->wb_formats) {
  3835. SDE_ERROR("failed to allocate wb format list\n");
  3836. rc = -ENOMEM;
  3837. goto free_virt;
  3838. }
  3839. index = sde_copy_formats(sde_cfg->wb_formats, wb2_list_size,
  3840. 0, wb2_formats, ARRAY_SIZE(wb2_formats));
  3841. /* Rotation enabled input formats */
  3842. if (IS_SDE_INLINE_ROT_REV_100(sde_cfg->true_inline_rot_rev)) {
  3843. inline_fmt_tbl = true_inline_rot_v1_fmts;
  3844. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v1_fmts);
  3845. } else if (IS_SDE_INLINE_ROT_REV_200(sde_cfg->true_inline_rot_rev)) {
  3846. inline_fmt_tbl = true_inline_rot_v2_fmts;
  3847. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v2_fmts);
  3848. }
  3849. if (in_rot_list_size) {
  3850. sde_cfg->inline_rot_formats = kcalloc(in_rot_list_size,
  3851. sizeof(struct sde_format_extended), GFP_KERNEL);
  3852. if (!sde_cfg->inline_rot_formats) {
  3853. SDE_ERROR("failed to alloc inline rot format list\n");
  3854. rc = -ENOMEM;
  3855. goto free_wb;
  3856. }
  3857. index = sde_copy_formats(sde_cfg->inline_rot_formats,
  3858. in_rot_list_size, 0, inline_fmt_tbl, in_rot_list_size);
  3859. }
  3860. return 0;
  3861. free_wb:
  3862. kfree(sde_cfg->wb_formats);
  3863. free_virt:
  3864. kfree(sde_cfg->virt_vig_formats);
  3865. free_vig:
  3866. kfree(sde_cfg->vig_formats);
  3867. free_dma:
  3868. kfree(sde_cfg->dma_formats);
  3869. free_cursor:
  3870. if (sde_cfg->has_cursor)
  3871. kfree(sde_cfg->cursor_formats);
  3872. out:
  3873. return rc;
  3874. }
  3875. static void _sde_hw_setup_uidle(struct sde_uidle_cfg *uidle_cfg)
  3876. {
  3877. if (!uidle_cfg->uidle_rev)
  3878. return;
  3879. if ((IS_SDE_UIDLE_REV_101(uidle_cfg->uidle_rev)) ||
  3880. (IS_SDE_UIDLE_REV_100(uidle_cfg->uidle_rev))) {
  3881. uidle_cfg->fal10_exit_cnt = SDE_UIDLE_FAL10_EXIT_CNT;
  3882. uidle_cfg->fal10_exit_danger = SDE_UIDLE_FAL10_EXIT_DANGER;
  3883. uidle_cfg->fal10_danger = SDE_UIDLE_FAL10_DANGER;
  3884. uidle_cfg->fal10_target_idle_time = SDE_UIDLE_FAL10_TARGET_IDLE;
  3885. uidle_cfg->fal1_target_idle_time = SDE_UIDLE_FAL1_TARGET_IDLE;
  3886. uidle_cfg->max_dwnscale = SDE_UIDLE_MAX_DWNSCALE;
  3887. uidle_cfg->debugfs_ctrl = true;
  3888. if (IS_SDE_UIDLE_REV_100(uidle_cfg->uidle_rev)) {
  3889. uidle_cfg->fal10_threshold =
  3890. SDE_UIDLE_FAL10_THRESHOLD_60;
  3891. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS_60;
  3892. } else if (IS_SDE_UIDLE_REV_101(uidle_cfg->uidle_rev)) {
  3893. set_bit(SDE_UIDLE_QACTIVE_OVERRIDE,
  3894. &uidle_cfg->features);
  3895. uidle_cfg->fal10_threshold =
  3896. SDE_UIDLE_FAL10_THRESHOLD_90;
  3897. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS_90;
  3898. }
  3899. } else {
  3900. pr_err("invalid uidle rev:0x%x, disabling uidle\n",
  3901. uidle_cfg->uidle_rev);
  3902. uidle_cfg->uidle_rev = 0;
  3903. }
  3904. }
  3905. static int _sde_hardware_pre_caps(struct sde_mdss_cfg *sde_cfg, uint32_t hw_rev)
  3906. {
  3907. int rc = 0, i;
  3908. if (!sde_cfg)
  3909. return -EINVAL;
  3910. /* default settings for *MOST* targets */
  3911. sde_cfg->has_mixer_combined_alpha = true;
  3912. sde_cfg->mdss_hw_block_size = DEFAULT_MDSS_HW_BLOCK_SIZE;
  3913. for (i = 0; i < SSPP_MAX; i++) {
  3914. sde_cfg->demura_supported[i][0] = ~0x0;
  3915. sde_cfg->demura_supported[i][1] = ~0x0;
  3916. }
  3917. /* target specific settings */
  3918. if (IS_MSM8996_TARGET(hw_rev)) {
  3919. sde_cfg->perf.min_prefill_lines = 21;
  3920. sde_cfg->has_decimation = true;
  3921. sde_cfg->has_mixer_combined_alpha = false;
  3922. } else if (IS_MSM8998_TARGET(hw_rev)) {
  3923. sde_cfg->has_wb_ubwc = true;
  3924. sde_cfg->perf.min_prefill_lines = 25;
  3925. sde_cfg->vbif_qos_nlvl = 4;
  3926. sde_cfg->ts_prefill_rev = 1;
  3927. sde_cfg->has_decimation = true;
  3928. sde_cfg->has_cursor = true;
  3929. sde_cfg->has_hdr = true;
  3930. sde_cfg->has_mixer_combined_alpha = false;
  3931. } else if (IS_SDM845_TARGET(hw_rev)) {
  3932. sde_cfg->has_wb_ubwc = true;
  3933. sde_cfg->has_cwb_support = true;
  3934. sde_cfg->perf.min_prefill_lines = 24;
  3935. sde_cfg->vbif_qos_nlvl = 8;
  3936. sde_cfg->ts_prefill_rev = 2;
  3937. sde_cfg->sui_misr_supported = true;
  3938. sde_cfg->sui_block_xin_mask = 0x3F71;
  3939. sde_cfg->has_decimation = true;
  3940. sde_cfg->has_hdr = true;
  3941. sde_cfg->has_vig_p010 = true;
  3942. } else if (IS_SDM670_TARGET(hw_rev)) {
  3943. sde_cfg->has_wb_ubwc = true;
  3944. sde_cfg->perf.min_prefill_lines = 24;
  3945. sde_cfg->vbif_qos_nlvl = 8;
  3946. sde_cfg->ts_prefill_rev = 2;
  3947. sde_cfg->has_decimation = true;
  3948. sde_cfg->has_hdr = true;
  3949. sde_cfg->has_vig_p010 = true;
  3950. } else if (IS_SM8150_TARGET(hw_rev)) {
  3951. sde_cfg->has_cwb_support = true;
  3952. sde_cfg->has_wb_ubwc = true;
  3953. sde_cfg->has_qsync = true;
  3954. sde_cfg->has_hdr = true;
  3955. sde_cfg->has_hdr_plus = true;
  3956. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3957. sde_cfg->has_vig_p010 = true;
  3958. sde_cfg->perf.min_prefill_lines = 24;
  3959. sde_cfg->vbif_qos_nlvl = 8;
  3960. sde_cfg->ts_prefill_rev = 2;
  3961. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3962. sde_cfg->delay_prg_fetch_start = true;
  3963. sde_cfg->sui_ns_allowed = true;
  3964. sde_cfg->sui_misr_supported = true;
  3965. sde_cfg->sui_block_xin_mask = 0x3F71;
  3966. sde_cfg->has_sui_blendstage = true;
  3967. sde_cfg->has_3d_merge_reset = true;
  3968. sde_cfg->has_decimation = true;
  3969. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3970. } else if (IS_SDMSHRIKE_TARGET(hw_rev)) {
  3971. sde_cfg->has_wb_ubwc = true;
  3972. sde_cfg->perf.min_prefill_lines = 24;
  3973. sde_cfg->vbif_qos_nlvl = 8;
  3974. sde_cfg->ts_prefill_rev = 2;
  3975. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3976. sde_cfg->delay_prg_fetch_start = true;
  3977. sde_cfg->has_decimation = true;
  3978. sde_cfg->has_hdr = true;
  3979. sde_cfg->has_vig_p010 = true;
  3980. } else if (IS_SM6150_TARGET(hw_rev)) {
  3981. sde_cfg->has_cwb_support = true;
  3982. sde_cfg->has_qsync = true;
  3983. sde_cfg->perf.min_prefill_lines = 24;
  3984. sde_cfg->vbif_qos_nlvl = 8;
  3985. sde_cfg->ts_prefill_rev = 2;
  3986. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3987. sde_cfg->delay_prg_fetch_start = true;
  3988. sde_cfg->sui_ns_allowed = true;
  3989. sde_cfg->sui_misr_supported = true;
  3990. sde_cfg->has_decimation = true;
  3991. sde_cfg->sui_block_xin_mask = 0x2EE1;
  3992. sde_cfg->has_sui_blendstage = true;
  3993. sde_cfg->has_3d_merge_reset = true;
  3994. sde_cfg->has_hdr = true;
  3995. sde_cfg->has_vig_p010 = true;
  3996. sde_cfg->vbif_disable_inner_outer_shareable = true;
  3997. } else if (IS_SDMMAGPIE_TARGET(hw_rev)) {
  3998. sde_cfg->has_cwb_support = true;
  3999. sde_cfg->has_wb_ubwc = true;
  4000. sde_cfg->has_qsync = true;
  4001. sde_cfg->perf.min_prefill_lines = 24;
  4002. sde_cfg->vbif_qos_nlvl = 8;
  4003. sde_cfg->ts_prefill_rev = 2;
  4004. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4005. sde_cfg->delay_prg_fetch_start = true;
  4006. sde_cfg->sui_ns_allowed = true;
  4007. sde_cfg->sui_misr_supported = true;
  4008. sde_cfg->sui_block_xin_mask = 0xE71;
  4009. sde_cfg->has_sui_blendstage = true;
  4010. sde_cfg->has_3d_merge_reset = true;
  4011. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4012. } else if (IS_KONA_TARGET(hw_rev)) {
  4013. sde_cfg->has_cwb_support = true;
  4014. sde_cfg->has_wb_ubwc = true;
  4015. sde_cfg->has_qsync = true;
  4016. sde_cfg->perf.min_prefill_lines = 35;
  4017. sde_cfg->vbif_qos_nlvl = 8;
  4018. sde_cfg->ts_prefill_rev = 2;
  4019. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4020. sde_cfg->delay_prg_fetch_start = true;
  4021. sde_cfg->sui_ns_allowed = true;
  4022. sde_cfg->sui_misr_supported = true;
  4023. sde_cfg->sui_block_xin_mask = 0x3F71;
  4024. sde_cfg->has_sui_blendstage = true;
  4025. sde_cfg->has_3d_merge_reset = true;
  4026. sde_cfg->has_hdr = true;
  4027. sde_cfg->has_hdr_plus = true;
  4028. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  4029. sde_cfg->has_vig_p010 = true;
  4030. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  4031. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_0;
  4032. sde_cfg->inline_disable_const_clr = true;
  4033. } else if (IS_SAIPAN_TARGET(hw_rev)) {
  4034. sde_cfg->has_cwb_support = true;
  4035. sde_cfg->has_wb_ubwc = true;
  4036. sde_cfg->has_qsync = true;
  4037. sde_cfg->perf.min_prefill_lines = 40;
  4038. sde_cfg->vbif_qos_nlvl = 8;
  4039. sde_cfg->ts_prefill_rev = 2;
  4040. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4041. sde_cfg->delay_prg_fetch_start = true;
  4042. sde_cfg->sui_ns_allowed = true;
  4043. sde_cfg->sui_misr_supported = true;
  4044. sde_cfg->sui_block_xin_mask = 0xE71;
  4045. sde_cfg->has_sui_blendstage = true;
  4046. sde_cfg->has_3d_merge_reset = true;
  4047. sde_cfg->has_hdr = true;
  4048. sde_cfg->has_hdr_plus = true;
  4049. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  4050. sde_cfg->has_vig_p010 = true;
  4051. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  4052. sde_cfg->inline_disable_const_clr = true;
  4053. } else if (IS_SDMTRINKET_TARGET(hw_rev)) {
  4054. sde_cfg->has_cwb_support = true;
  4055. sde_cfg->has_qsync = true;
  4056. sde_cfg->perf.min_prefill_lines = 24;
  4057. sde_cfg->vbif_qos_nlvl = 8;
  4058. sde_cfg->ts_prefill_rev = 2;
  4059. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4060. sde_cfg->delay_prg_fetch_start = true;
  4061. sde_cfg->sui_ns_allowed = true;
  4062. sde_cfg->sui_misr_supported = true;
  4063. sde_cfg->sui_block_xin_mask = 0xC61;
  4064. sde_cfg->has_hdr = false;
  4065. sde_cfg->has_sui_blendstage = true;
  4066. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4067. } else if (IS_BENGAL_TARGET(hw_rev)) {
  4068. sde_cfg->has_cwb_support = false;
  4069. sde_cfg->has_qsync = true;
  4070. sde_cfg->perf.min_prefill_lines = 24;
  4071. sde_cfg->vbif_qos_nlvl = 8;
  4072. sde_cfg->ts_prefill_rev = 2;
  4073. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4074. sde_cfg->delay_prg_fetch_start = true;
  4075. sde_cfg->sui_ns_allowed = true;
  4076. sde_cfg->sui_misr_supported = true;
  4077. sde_cfg->sui_block_xin_mask = 0xC01;
  4078. sde_cfg->has_hdr = false;
  4079. sde_cfg->has_sui_blendstage = true;
  4080. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4081. } else if (IS_LAGOON_TARGET(hw_rev)) {
  4082. sde_cfg->has_cwb_support = true;
  4083. sde_cfg->has_qsync = true;
  4084. sde_cfg->perf.min_prefill_lines = 40;
  4085. sde_cfg->vbif_qos_nlvl = 8;
  4086. sde_cfg->ts_prefill_rev = 2;
  4087. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4088. sde_cfg->delay_prg_fetch_start = true;
  4089. sde_cfg->sui_ns_allowed = true;
  4090. sde_cfg->sui_misr_supported = true;
  4091. sde_cfg->sui_block_xin_mask = 0x261;
  4092. sde_cfg->has_sui_blendstage = true;
  4093. sde_cfg->has_hdr = true;
  4094. sde_cfg->has_vig_p010 = true;
  4095. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4096. } else if (IS_SCUBA_TARGET(hw_rev)) {
  4097. sde_cfg->has_cwb_support = false;
  4098. sde_cfg->has_qsync = true;
  4099. sde_cfg->perf.min_prefill_lines = 24;
  4100. sde_cfg->vbif_qos_nlvl = 8;
  4101. sde_cfg->ts_prefill_rev = 2;
  4102. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4103. sde_cfg->delay_prg_fetch_start = true;
  4104. sde_cfg->sui_ns_allowed = true;
  4105. sde_cfg->sui_misr_supported = true;
  4106. sde_cfg->sui_block_xin_mask = 0x1;
  4107. sde_cfg->has_hdr = false;
  4108. sde_cfg->has_sui_blendstage = true;
  4109. } else if (IS_LAHAINA_TARGET(hw_rev)) {
  4110. sde_cfg->has_demura = true;
  4111. sde_cfg->demura_supported[SSPP_DMA1][0] = 0;
  4112. sde_cfg->demura_supported[SSPP_DMA1][1] = 1;
  4113. sde_cfg->demura_supported[SSPP_DMA3][0] = 0;
  4114. sde_cfg->demura_supported[SSPP_DMA3][1] = 1;
  4115. sde_cfg->has_cwb_support = true;
  4116. sde_cfg->has_wb_ubwc = true;
  4117. sde_cfg->has_qsync = true;
  4118. sde_cfg->perf.min_prefill_lines = 40;
  4119. sde_cfg->vbif_qos_nlvl = 8;
  4120. sde_cfg->ts_prefill_rev = 2;
  4121. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4122. sde_cfg->delay_prg_fetch_start = true;
  4123. sde_cfg->sui_ns_allowed = true;
  4124. sde_cfg->sui_misr_supported = true;
  4125. sde_cfg->sui_block_xin_mask = 0x3F71;
  4126. sde_cfg->has_sui_blendstage = true;
  4127. sde_cfg->has_3d_merge_reset = true;
  4128. sde_cfg->has_hdr = true;
  4129. sde_cfg->has_hdr_plus = true;
  4130. set_bit(SDE_MDP_DHDR_MEMPOOL_4K, &sde_cfg->mdp[0].features);
  4131. sde_cfg->has_vig_p010 = true;
  4132. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_2_0_0;
  4133. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_1;
  4134. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4135. sde_cfg->dither_luma_mode_support = true;
  4136. sde_cfg->mdss_hw_block_size = 0x158;
  4137. sde_cfg->has_trusted_vm_support = true;
  4138. sde_cfg->syscache_supported = true;
  4139. } else if (IS_HOLI_TARGET(hw_rev)) {
  4140. sde_cfg->has_cwb_support = false;
  4141. sde_cfg->has_qsync = true;
  4142. sde_cfg->perf.min_prefill_lines = 24;
  4143. sde_cfg->vbif_qos_nlvl = 8;
  4144. sde_cfg->ts_prefill_rev = 2;
  4145. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4146. sde_cfg->delay_prg_fetch_start = true;
  4147. sde_cfg->sui_ns_allowed = true;
  4148. sde_cfg->sui_misr_supported = true;
  4149. sde_cfg->sui_block_xin_mask = 0xC01;
  4150. sde_cfg->has_hdr = false;
  4151. sde_cfg->has_sui_blendstage = true;
  4152. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4153. sde_cfg->mdss_hw_block_size = 0x158;
  4154. sde_cfg->rc_lm_flush_override = true;
  4155. } else if (IS_SHIMA_TARGET(hw_rev)) {
  4156. sde_cfg->has_cwb_support = true;
  4157. sde_cfg->has_wb_ubwc = true;
  4158. sde_cfg->has_qsync = true;
  4159. sde_cfg->perf.min_prefill_lines = 35;
  4160. sde_cfg->vbif_qos_nlvl = 8;
  4161. sde_cfg->ts_prefill_rev = 2;
  4162. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4163. sde_cfg->delay_prg_fetch_start = true;
  4164. sde_cfg->sui_ns_allowed = true;
  4165. sde_cfg->sui_misr_supported = true;
  4166. sde_cfg->sui_block_xin_mask = 0xE71;
  4167. sde_cfg->has_sui_blendstage = true;
  4168. sde_cfg->has_3d_merge_reset = true;
  4169. sde_cfg->has_hdr = true;
  4170. sde_cfg->has_hdr_plus = true;
  4171. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  4172. sde_cfg->has_vig_p010 = true;
  4173. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  4174. sde_cfg->inline_disable_const_clr = true;
  4175. sde_cfg->vbif_disable_inner_outer_shareable = true;
  4176. sde_cfg->mdss_hw_block_size = 0x158;
  4177. sde_cfg->has_trusted_vm_support = true;
  4178. sde_cfg->syscache_supported = true;
  4179. } else {
  4180. SDE_ERROR("unsupported chipset id:%X\n", hw_rev);
  4181. sde_cfg->perf.min_prefill_lines = 0xffff;
  4182. rc = -ENODEV;
  4183. }
  4184. if (!rc)
  4185. rc = sde_hardware_format_caps(sde_cfg, hw_rev);
  4186. _sde_hw_setup_uidle(&sde_cfg->uidle_cfg);
  4187. return rc;
  4188. }
  4189. static int _sde_hardware_post_caps(struct sde_mdss_cfg *sde_cfg,
  4190. uint32_t hw_rev)
  4191. {
  4192. int rc = 0, i;
  4193. u32 max_horz_deci = 0, max_vert_deci = 0;
  4194. if (!sde_cfg)
  4195. return -EINVAL;
  4196. if (sde_cfg->has_sui_blendstage)
  4197. sde_cfg->sui_supported_blendstage =
  4198. sde_cfg->max_mixer_blendstages - SDE_STAGE_0;
  4199. for (i = 0; i < sde_cfg->sspp_count; i++) {
  4200. if (sde_cfg->sspp[i].sblk) {
  4201. max_horz_deci = max(max_horz_deci,
  4202. sde_cfg->sspp[i].sblk->maxhdeciexp);
  4203. max_vert_deci = max(max_vert_deci,
  4204. sde_cfg->sspp[i].sblk->maxvdeciexp);
  4205. }
  4206. /*
  4207. * set sec-ui blocked SSPP feature flag based on blocked
  4208. * xin-mask if sec-ui-misr feature is enabled;
  4209. */
  4210. if (sde_cfg->sui_misr_supported
  4211. && (sde_cfg->sui_block_xin_mask
  4212. & BIT(sde_cfg->sspp[i].xin_id)))
  4213. set_bit(SDE_SSPP_BLOCK_SEC_UI,
  4214. &sde_cfg->sspp[i].features);
  4215. }
  4216. if (max_horz_deci)
  4217. sde_cfg->max_display_width = sde_cfg->max_sspp_linewidth *
  4218. max_horz_deci;
  4219. else
  4220. sde_cfg->max_display_width = sde_cfg->max_sspp_linewidth *
  4221. MAX_DOWNSCALE_RATIO;
  4222. if (max_vert_deci)
  4223. sde_cfg->max_display_height =
  4224. MAX_DISPLAY_HEIGHT_WITH_DECIMATION * max_vert_deci;
  4225. else
  4226. sde_cfg->max_display_height = MAX_DISPLAY_HEIGHT_WITH_DECIMATION
  4227. * MAX_DOWNSCALE_RATIO;
  4228. sde_cfg->min_display_height = MIN_DISPLAY_HEIGHT;
  4229. sde_cfg->min_display_width = MIN_DISPLAY_WIDTH;
  4230. return rc;
  4231. }
  4232. void sde_hw_catalog_deinit(struct sde_mdss_cfg *sde_cfg)
  4233. {
  4234. int i, j;
  4235. if (!sde_cfg)
  4236. return;
  4237. sde_hw_catalog_irq_offset_list_delete(&sde_cfg->irq_offset_list);
  4238. for (i = 0; i < sde_cfg->sspp_count; i++)
  4239. kfree(sde_cfg->sspp[i].sblk);
  4240. for (i = 0; i < sde_cfg->mixer_count; i++)
  4241. kfree(sde_cfg->mixer[i].sblk);
  4242. for (i = 0; i < sde_cfg->wb_count; i++)
  4243. kfree(sde_cfg->wb[i].sblk);
  4244. for (i = 0; i < sde_cfg->dspp_count; i++)
  4245. kfree(sde_cfg->dspp[i].sblk);
  4246. if (sde_cfg->ds_count)
  4247. kfree(sde_cfg->ds[0].top);
  4248. for (i = 0; i < sde_cfg->pingpong_count; i++)
  4249. kfree(sde_cfg->pingpong[i].sblk);
  4250. for (i = 0; i < sde_cfg->vdc_count; i++)
  4251. kfree(sde_cfg->vdc[i].sblk);
  4252. for (i = 0; i < sde_cfg->vbif_count; i++) {
  4253. kfree(sde_cfg->vbif[i].dynamic_ot_rd_tbl.cfg);
  4254. kfree(sde_cfg->vbif[i].dynamic_ot_wr_tbl.cfg);
  4255. for (j = VBIF_RT_CLIENT; j < VBIF_MAX_CLIENT; j++)
  4256. kfree(sde_cfg->vbif[i].qos_tbl[j].priority_lvl);
  4257. }
  4258. kfree(sde_cfg->perf.qos_refresh_rate);
  4259. kfree(sde_cfg->perf.danger_lut);
  4260. kfree(sde_cfg->perf.safe_lut);
  4261. kfree(sde_cfg->perf.creq_lut);
  4262. kfree(sde_cfg->dma_formats);
  4263. kfree(sde_cfg->cursor_formats);
  4264. kfree(sde_cfg->vig_formats);
  4265. kfree(sde_cfg->wb_formats);
  4266. kfree(sde_cfg->virt_vig_formats);
  4267. kfree(sde_cfg->inline_rot_formats);
  4268. kfree(sde_cfg);
  4269. }
  4270. static int sde_hw_ver_parse_dt(struct drm_device *dev, struct device_node *np,
  4271. struct sde_mdss_cfg *cfg)
  4272. {
  4273. int rc, len, prop_count[SDE_HW_PROP_MAX];
  4274. struct sde_prop_value *prop_value = NULL;
  4275. bool prop_exists[SDE_HW_PROP_MAX];
  4276. if (!cfg) {
  4277. SDE_ERROR("invalid argument\n");
  4278. return -EINVAL;
  4279. }
  4280. prop_value = kzalloc(SDE_HW_PROP_MAX *
  4281. sizeof(struct sde_prop_value), GFP_KERNEL);
  4282. if (!prop_value)
  4283. return -ENOMEM;
  4284. rc = _validate_dt_entry(np, sde_hw_prop, ARRAY_SIZE(sde_hw_prop),
  4285. prop_count, &len);
  4286. if (rc)
  4287. goto end;
  4288. rc = _read_dt_entry(np, sde_hw_prop, ARRAY_SIZE(sde_hw_prop),
  4289. prop_count, prop_exists, prop_value);
  4290. if (rc)
  4291. goto end;
  4292. if (prop_exists[SDE_HW_VERSION])
  4293. cfg->hwversion = PROP_VALUE_ACCESS(prop_value,
  4294. SDE_HW_VERSION, 0);
  4295. else
  4296. cfg->hwversion = sde_kms_get_hw_version(dev);
  4297. end:
  4298. kfree(prop_value);
  4299. return rc;
  4300. }
  4301. /*************************************************************
  4302. * hardware catalog init
  4303. *************************************************************/
  4304. struct sde_mdss_cfg *sde_hw_catalog_init(struct drm_device *dev)
  4305. {
  4306. int rc;
  4307. struct sde_mdss_cfg *sde_cfg;
  4308. struct device_node *np = dev->dev->of_node;
  4309. if (!np)
  4310. return ERR_PTR(-EINVAL);
  4311. sde_cfg = kzalloc(sizeof(*sde_cfg), GFP_KERNEL);
  4312. if (!sde_cfg)
  4313. return ERR_PTR(-ENOMEM);
  4314. INIT_LIST_HEAD(&sde_cfg->irq_offset_list);
  4315. rc = sde_hw_ver_parse_dt(dev, np, sde_cfg);
  4316. if (rc)
  4317. goto end;
  4318. rc = _sde_hardware_pre_caps(sde_cfg, sde_cfg->hwversion);
  4319. if (rc)
  4320. goto end;
  4321. rc = sde_top_parse_dt(np, sde_cfg);
  4322. if (rc)
  4323. goto end;
  4324. rc = sde_perf_parse_dt(np, sde_cfg);
  4325. if (rc)
  4326. goto end;
  4327. rc = sde_qos_parse_dt(np, sde_cfg);
  4328. if (rc)
  4329. goto end;
  4330. /* uidle must be done before sspp and ctl,
  4331. * so if something goes wrong, we won't
  4332. * enable it in ctl and sspp.
  4333. */
  4334. rc = sde_uidle_parse_dt(np, sde_cfg);
  4335. if (rc)
  4336. goto end;
  4337. rc = sde_cache_parse_dt(np, sde_cfg);
  4338. if (rc)
  4339. goto end;
  4340. rc = sde_ctl_parse_dt(np, sde_cfg);
  4341. if (rc)
  4342. goto end;
  4343. rc = sde_sspp_parse_dt(np, sde_cfg);
  4344. if (rc)
  4345. goto end;
  4346. rc = sde_dspp_top_parse_dt(np, sde_cfg);
  4347. if (rc)
  4348. goto end;
  4349. rc = sde_dspp_parse_dt(np, sde_cfg);
  4350. if (rc)
  4351. goto end;
  4352. rc = sde_ds_parse_dt(np, sde_cfg);
  4353. if (rc)
  4354. goto end;
  4355. rc = sde_dsc_parse_dt(np, sde_cfg);
  4356. if (rc)
  4357. goto end;
  4358. rc = sde_vdc_parse_dt(np, sde_cfg);
  4359. if (rc)
  4360. goto end;
  4361. rc = sde_pp_parse_dt(np, sde_cfg);
  4362. if (rc)
  4363. goto end;
  4364. /* mixer parsing should be done after dspp,
  4365. * ds and pp for mapping setup
  4366. */
  4367. rc = sde_mixer_parse_dt(np, sde_cfg);
  4368. if (rc)
  4369. goto end;
  4370. rc = sde_intf_parse_dt(np, sde_cfg);
  4371. if (rc)
  4372. goto end;
  4373. rc = sde_wb_parse_dt(np, sde_cfg);
  4374. if (rc)
  4375. goto end;
  4376. /* cdm parsing should be done after intf and wb for mapping setup */
  4377. rc = sde_cdm_parse_dt(np, sde_cfg);
  4378. if (rc)
  4379. goto end;
  4380. rc = sde_vbif_parse_dt(np, sde_cfg);
  4381. if (rc)
  4382. goto end;
  4383. rc = sde_parse_reg_dma_dt(np, sde_cfg);
  4384. if (rc)
  4385. goto end;
  4386. rc = sde_parse_merge_3d_dt(np, sde_cfg);
  4387. if (rc)
  4388. goto end;
  4389. rc = sde_qdss_parse_dt(np, sde_cfg);
  4390. if (rc)
  4391. goto end;
  4392. rc = _sde_hardware_post_caps(sde_cfg, sde_cfg->hwversion);
  4393. if (rc)
  4394. goto end;
  4395. return sde_cfg;
  4396. end:
  4397. sde_hw_catalog_deinit(sde_cfg);
  4398. return NULL;
  4399. }