sde_encoder.c 144 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* worst case poll time for delay_kickoff to be cleared */
  60. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  61. /* Maximum number of VSYNC wait attempts for RSC state transition */
  62. #define MAX_RSC_WAIT 5
  63. /**
  64. * enum sde_enc_rc_events - events for resource control state machine
  65. * @SDE_ENC_RC_EVENT_KICKOFF:
  66. * This event happens at NORMAL priority.
  67. * Event that signals the start of the transfer. When this event is
  68. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  69. * Regardless of the previous state, the resource should be in ON state
  70. * at the end of this event. At the end of this event, a delayed work is
  71. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  72. * ktime.
  73. * @SDE_ENC_RC_EVENT_PRE_STOP:
  74. * This event happens at NORMAL priority.
  75. * This event, when received during the ON state, set RSC to IDLE, and
  76. * and leave the RC STATE in the PRE_OFF state.
  77. * It should be followed by the STOP event as part of encoder disable.
  78. * If received during IDLE or OFF states, it will do nothing.
  79. * @SDE_ENC_RC_EVENT_STOP:
  80. * This event happens at NORMAL priority.
  81. * When this event is received, disable all the MDP/DSI core clocks, and
  82. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  83. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  84. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  85. * Resource state should be in OFF at the end of the event.
  86. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  87. * This event happens at NORMAL priority from a work item.
  88. * Event signals that there is a seamless mode switch is in prgoress. A
  89. * client needs to turn of only irq - leave clocks ON to reduce the mode
  90. * switch latency.
  91. * @SDE_ENC_RC_EVENT_POST_MODESET:
  92. * This event happens at NORMAL priority from a work item.
  93. * Event signals that seamless mode switch is complete and resources are
  94. * acquired. Clients wants to turn on the irq again and update the rsc
  95. * with new vtotal.
  96. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there were no frame updates for
  99. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  100. * and request RSC with IDLE state and change the resource state to IDLE.
  101. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  102. * This event is triggered from the input event thread when touch event is
  103. * received from the input device. On receiving this event,
  104. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  105. clocks and enable RSC.
  106. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  107. * off work since a new commit is imminent.
  108. */
  109. enum sde_enc_rc_events {
  110. SDE_ENC_RC_EVENT_KICKOFF = 1,
  111. SDE_ENC_RC_EVENT_PRE_STOP,
  112. SDE_ENC_RC_EVENT_STOP,
  113. SDE_ENC_RC_EVENT_PRE_MODESET,
  114. SDE_ENC_RC_EVENT_POST_MODESET,
  115. SDE_ENC_RC_EVENT_ENTER_IDLE,
  116. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  117. };
  118. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  119. {
  120. struct sde_encoder_virt *sde_enc;
  121. int i;
  122. sde_enc = to_sde_encoder_virt(drm_enc);
  123. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  124. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  125. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  126. SDE_EVT32(DRMID(drm_enc), enable);
  127. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  128. }
  129. }
  130. }
  131. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  132. {
  133. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  134. struct msm_drm_private *priv;
  135. struct sde_kms *sde_kms;
  136. struct device *cpu_dev;
  137. struct cpumask *cpu_mask = NULL;
  138. int cpu = 0;
  139. u32 cpu_dma_latency;
  140. priv = drm_enc->dev->dev_private;
  141. sde_kms = to_sde_kms(priv->kms);
  142. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  143. return;
  144. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  145. cpumask_clear(&sde_enc->valid_cpu_mask);
  146. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  147. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  148. if (!cpu_mask &&
  149. sde_encoder_check_curr_mode(drm_enc,
  150. MSM_DISPLAY_CMD_MODE))
  151. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  152. if (!cpu_mask)
  153. return;
  154. for_each_cpu(cpu, cpu_mask) {
  155. cpu_dev = get_cpu_device(cpu);
  156. if (!cpu_dev) {
  157. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  158. cpu);
  159. return;
  160. }
  161. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  162. dev_pm_qos_add_request(cpu_dev,
  163. &sde_enc->pm_qos_cpu_req[cpu],
  164. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  165. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  166. }
  167. }
  168. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  169. {
  170. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  171. struct device *cpu_dev;
  172. int cpu = 0;
  173. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  174. cpu_dev = get_cpu_device(cpu);
  175. if (!cpu_dev) {
  176. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  177. cpu);
  178. continue;
  179. }
  180. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  181. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  182. }
  183. cpumask_clear(&sde_enc->valid_cpu_mask);
  184. }
  185. static bool _sde_encoder_is_autorefresh_enabled(
  186. struct sde_encoder_virt *sde_enc)
  187. {
  188. struct drm_connector *drm_conn;
  189. if (!sde_enc->cur_master ||
  190. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  191. return false;
  192. drm_conn = sde_enc->cur_master->connector;
  193. if (!drm_conn || !drm_conn->state)
  194. return false;
  195. return sde_connector_get_property(drm_conn->state,
  196. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  197. }
  198. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  199. struct sde_hw_qdss *hw_qdss,
  200. struct sde_encoder_phys *phys, bool enable)
  201. {
  202. if (sde_enc->qdss_status == enable)
  203. return;
  204. sde_enc->qdss_status = enable;
  205. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  206. sde_enc->qdss_status);
  207. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  208. }
  209. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  210. s64 timeout_ms, struct sde_encoder_wait_info *info)
  211. {
  212. int rc = 0;
  213. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  214. ktime_t cur_ktime;
  215. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  216. do {
  217. rc = wait_event_timeout(*(info->wq),
  218. atomic_read(info->atomic_cnt) == info->count_check,
  219. wait_time_jiffies);
  220. cur_ktime = ktime_get();
  221. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  222. timeout_ms, atomic_read(info->atomic_cnt),
  223. info->count_check);
  224. /* If we timed out, counter is valid and time is less, wait again */
  225. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  226. (rc == 0) &&
  227. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  228. return rc;
  229. }
  230. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  231. {
  232. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  233. return sde_enc &&
  234. (sde_enc->disp_info.display_type ==
  235. SDE_CONNECTOR_PRIMARY);
  236. }
  237. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  238. {
  239. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  240. return sde_enc &&
  241. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  242. }
  243. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  244. {
  245. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  246. return sde_enc && sde_enc->cur_master &&
  247. sde_enc->cur_master->cont_splash_enabled;
  248. }
  249. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  250. enum sde_intr_idx intr_idx)
  251. {
  252. SDE_EVT32(DRMID(phys_enc->parent),
  253. phys_enc->intf_idx - INTF_0,
  254. phys_enc->hw_pp->idx - PINGPONG_0,
  255. intr_idx);
  256. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  257. if (phys_enc->parent_ops.handle_frame_done)
  258. phys_enc->parent_ops.handle_frame_done(
  259. phys_enc->parent, phys_enc,
  260. SDE_ENCODER_FRAME_EVENT_ERROR);
  261. }
  262. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  263. enum sde_intr_idx intr_idx,
  264. struct sde_encoder_wait_info *wait_info)
  265. {
  266. struct sde_encoder_irq *irq;
  267. u32 irq_status;
  268. int ret, i;
  269. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  270. SDE_ERROR("invalid params\n");
  271. return -EINVAL;
  272. }
  273. irq = &phys_enc->irq[intr_idx];
  274. /* note: do master / slave checking outside */
  275. /* return EWOULDBLOCK since we know the wait isn't necessary */
  276. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  277. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  278. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  279. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  280. return -EWOULDBLOCK;
  281. }
  282. if (irq->irq_idx < 0) {
  283. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  284. irq->name, irq->hw_idx);
  285. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  286. irq->irq_idx);
  287. return 0;
  288. }
  289. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  290. atomic_read(wait_info->atomic_cnt));
  291. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  292. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  293. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  294. /*
  295. * Some module X may disable interrupt for longer duration
  296. * and it may trigger all interrupts including timer interrupt
  297. * when module X again enable the interrupt.
  298. * That may cause interrupt wait timeout API in this API.
  299. * It is handled by split the wait timer in two halves.
  300. */
  301. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  302. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  303. irq->hw_idx,
  304. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  305. wait_info);
  306. if (ret)
  307. break;
  308. }
  309. if (ret <= 0) {
  310. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  311. irq->irq_idx, true);
  312. if (irq_status) {
  313. unsigned long flags;
  314. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  315. irq->hw_idx, irq->irq_idx,
  316. phys_enc->hw_pp->idx - PINGPONG_0,
  317. atomic_read(wait_info->atomic_cnt));
  318. SDE_DEBUG_PHYS(phys_enc,
  319. "done but irq %d not triggered\n",
  320. irq->irq_idx);
  321. local_irq_save(flags);
  322. irq->cb.func(phys_enc, irq->irq_idx);
  323. local_irq_restore(flags);
  324. ret = 0;
  325. } else {
  326. ret = -ETIMEDOUT;
  327. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  328. irq->hw_idx, irq->irq_idx,
  329. phys_enc->hw_pp->idx - PINGPONG_0,
  330. atomic_read(wait_info->atomic_cnt), irq_status,
  331. SDE_EVTLOG_ERROR);
  332. }
  333. } else {
  334. ret = 0;
  335. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  336. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  337. atomic_read(wait_info->atomic_cnt));
  338. }
  339. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  340. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  341. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  342. return ret;
  343. }
  344. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  345. enum sde_intr_idx intr_idx)
  346. {
  347. struct sde_encoder_irq *irq;
  348. int ret = 0;
  349. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  350. SDE_ERROR("invalid params\n");
  351. return -EINVAL;
  352. }
  353. irq = &phys_enc->irq[intr_idx];
  354. if (irq->irq_idx >= 0) {
  355. SDE_DEBUG_PHYS(phys_enc,
  356. "skipping already registered irq %s type %d\n",
  357. irq->name, irq->intr_type);
  358. return 0;
  359. }
  360. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  361. irq->intr_type, irq->hw_idx);
  362. if (irq->irq_idx < 0) {
  363. SDE_ERROR_PHYS(phys_enc,
  364. "failed to lookup IRQ index for %s type:%d\n",
  365. irq->name, irq->intr_type);
  366. return -EINVAL;
  367. }
  368. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  369. &irq->cb);
  370. if (ret) {
  371. SDE_ERROR_PHYS(phys_enc,
  372. "failed to register IRQ callback for %s\n",
  373. irq->name);
  374. irq->irq_idx = -EINVAL;
  375. return ret;
  376. }
  377. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  378. if (ret) {
  379. SDE_ERROR_PHYS(phys_enc,
  380. "enable IRQ for intr:%s failed, irq_idx %d\n",
  381. irq->name, irq->irq_idx);
  382. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  383. irq->irq_idx, &irq->cb);
  384. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  385. irq->irq_idx, SDE_EVTLOG_ERROR);
  386. irq->irq_idx = -EINVAL;
  387. return ret;
  388. }
  389. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  390. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  391. irq->name, irq->irq_idx);
  392. return ret;
  393. }
  394. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  395. enum sde_intr_idx intr_idx)
  396. {
  397. struct sde_encoder_irq *irq;
  398. int ret;
  399. if (!phys_enc) {
  400. SDE_ERROR("invalid encoder\n");
  401. return -EINVAL;
  402. }
  403. irq = &phys_enc->irq[intr_idx];
  404. /* silently skip irqs that weren't registered */
  405. if (irq->irq_idx < 0) {
  406. SDE_ERROR(
  407. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  408. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  409. irq->irq_idx);
  410. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  411. irq->irq_idx, SDE_EVTLOG_ERROR);
  412. return 0;
  413. }
  414. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  415. if (ret)
  416. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  417. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  418. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  419. &irq->cb);
  420. if (ret)
  421. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  422. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  423. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  424. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  425. irq->irq_idx = -EINVAL;
  426. return 0;
  427. }
  428. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  429. struct sde_encoder_hw_resources *hw_res,
  430. struct drm_connector_state *conn_state)
  431. {
  432. struct sde_encoder_virt *sde_enc = NULL;
  433. int ret, i = 0;
  434. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  435. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  436. -EINVAL, !drm_enc, !hw_res, !conn_state,
  437. hw_res ? !hw_res->comp_info : 0);
  438. return;
  439. }
  440. sde_enc = to_sde_encoder_virt(drm_enc);
  441. SDE_DEBUG_ENC(sde_enc, "\n");
  442. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  443. hw_res->display_type = sde_enc->disp_info.display_type;
  444. /* Query resources used by phys encs, expected to be without overlap */
  445. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  446. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  447. if (phys && phys->ops.get_hw_resources)
  448. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  449. }
  450. /*
  451. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  452. * called from atomic_check phase. Use the below API to get mode
  453. * information of the temporary conn_state passed
  454. */
  455. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  456. if (ret)
  457. SDE_ERROR("failed to get topology ret %d\n", ret);
  458. ret = sde_connector_state_get_compression_info(conn_state,
  459. hw_res->comp_info);
  460. if (ret)
  461. SDE_ERROR("failed to get compression info ret %d\n", ret);
  462. }
  463. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  464. {
  465. struct sde_encoder_virt *sde_enc = NULL;
  466. int i = 0;
  467. unsigned int num_encs;
  468. if (!drm_enc) {
  469. SDE_ERROR("invalid encoder\n");
  470. return;
  471. }
  472. sde_enc = to_sde_encoder_virt(drm_enc);
  473. SDE_DEBUG_ENC(sde_enc, "\n");
  474. num_encs = sde_enc->num_phys_encs;
  475. mutex_lock(&sde_enc->enc_lock);
  476. sde_rsc_client_destroy(sde_enc->rsc_client);
  477. for (i = 0; i < num_encs; i++) {
  478. struct sde_encoder_phys *phys;
  479. phys = sde_enc->phys_vid_encs[i];
  480. if (phys && phys->ops.destroy) {
  481. phys->ops.destroy(phys);
  482. --sde_enc->num_phys_encs;
  483. sde_enc->phys_vid_encs[i] = NULL;
  484. }
  485. phys = sde_enc->phys_cmd_encs[i];
  486. if (phys && phys->ops.destroy) {
  487. phys->ops.destroy(phys);
  488. --sde_enc->num_phys_encs;
  489. sde_enc->phys_cmd_encs[i] = NULL;
  490. }
  491. phys = sde_enc->phys_encs[i];
  492. if (phys && phys->ops.destroy) {
  493. phys->ops.destroy(phys);
  494. --sde_enc->num_phys_encs;
  495. sde_enc->phys_encs[i] = NULL;
  496. }
  497. }
  498. if (sde_enc->num_phys_encs)
  499. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  500. sde_enc->num_phys_encs);
  501. sde_enc->num_phys_encs = 0;
  502. mutex_unlock(&sde_enc->enc_lock);
  503. drm_encoder_cleanup(drm_enc);
  504. mutex_destroy(&sde_enc->enc_lock);
  505. kfree(sde_enc->input_handler);
  506. sde_enc->input_handler = NULL;
  507. kfree(sde_enc);
  508. }
  509. void sde_encoder_helper_update_intf_cfg(
  510. struct sde_encoder_phys *phys_enc)
  511. {
  512. struct sde_encoder_virt *sde_enc;
  513. struct sde_hw_intf_cfg_v1 *intf_cfg;
  514. enum sde_3d_blend_mode mode_3d;
  515. if (!phys_enc || !phys_enc->hw_pp) {
  516. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  517. return;
  518. }
  519. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  520. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  521. SDE_DEBUG_ENC(sde_enc,
  522. "intf_cfg updated for %d at idx %d\n",
  523. phys_enc->intf_idx,
  524. intf_cfg->intf_count);
  525. /* setup interface configuration */
  526. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  527. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  528. return;
  529. }
  530. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  531. if (phys_enc == sde_enc->cur_master) {
  532. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  533. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  534. else
  535. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  536. }
  537. /* configure this interface as master for split display */
  538. if (phys_enc->split_role == ENC_ROLE_MASTER)
  539. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  540. /* setup which pp blk will connect to this intf */
  541. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  542. phys_enc->hw_intf->ops.bind_pingpong_blk(
  543. phys_enc->hw_intf,
  544. true,
  545. phys_enc->hw_pp->idx);
  546. /*setup merge_3d configuration */
  547. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  548. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  549. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  550. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  551. phys_enc->hw_pp->merge_3d->idx;
  552. if (phys_enc->hw_pp->ops.setup_3d_mode)
  553. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  554. mode_3d);
  555. }
  556. void sde_encoder_helper_split_config(
  557. struct sde_encoder_phys *phys_enc,
  558. enum sde_intf interface)
  559. {
  560. struct sde_encoder_virt *sde_enc;
  561. struct split_pipe_cfg *cfg;
  562. struct sde_hw_mdp *hw_mdptop;
  563. enum sde_rm_topology_name topology;
  564. struct msm_display_info *disp_info;
  565. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  566. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  567. return;
  568. }
  569. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  570. hw_mdptop = phys_enc->hw_mdptop;
  571. disp_info = &sde_enc->disp_info;
  572. cfg = &phys_enc->hw_intf->cfg;
  573. memset(cfg, 0, sizeof(*cfg));
  574. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  575. return;
  576. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  577. cfg->split_link_en = true;
  578. /**
  579. * disable split modes since encoder will be operating in as the only
  580. * encoder, either for the entire use case in the case of, for example,
  581. * single DSI, or for this frame in the case of left/right only partial
  582. * update.
  583. */
  584. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  585. if (hw_mdptop->ops.setup_split_pipe)
  586. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  587. if (hw_mdptop->ops.setup_pp_split)
  588. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  589. return;
  590. }
  591. cfg->en = true;
  592. cfg->mode = phys_enc->intf_mode;
  593. cfg->intf = interface;
  594. if (cfg->en && phys_enc->ops.needs_single_flush &&
  595. phys_enc->ops.needs_single_flush(phys_enc))
  596. cfg->split_flush_en = true;
  597. topology = sde_connector_get_topology_name(phys_enc->connector);
  598. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  599. cfg->pp_split_slave = cfg->intf;
  600. else
  601. cfg->pp_split_slave = INTF_MAX;
  602. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  603. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  604. if (hw_mdptop->ops.setup_split_pipe)
  605. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  606. } else if (sde_enc->hw_pp[0]) {
  607. /*
  608. * slave encoder
  609. * - determine split index from master index,
  610. * assume master is first pp
  611. */
  612. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  613. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  614. cfg->pp_split_index);
  615. if (hw_mdptop->ops.setup_pp_split)
  616. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  617. }
  618. }
  619. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  620. {
  621. struct sde_encoder_virt *sde_enc;
  622. int i = 0;
  623. if (!drm_enc)
  624. return false;
  625. sde_enc = to_sde_encoder_virt(drm_enc);
  626. if (!sde_enc)
  627. return false;
  628. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  629. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  630. if (phys && phys->in_clone_mode)
  631. return true;
  632. }
  633. return false;
  634. }
  635. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  636. struct drm_crtc *crtc)
  637. {
  638. struct sde_encoder_virt *sde_enc;
  639. int i;
  640. if (!drm_enc)
  641. return false;
  642. sde_enc = to_sde_encoder_virt(drm_enc);
  643. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  644. return false;
  645. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  646. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  647. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  648. return true;
  649. }
  650. return false;
  651. }
  652. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  653. struct drm_crtc_state *crtc_state,
  654. struct drm_connector_state *conn_state)
  655. {
  656. const struct drm_display_mode *mode;
  657. struct drm_display_mode *adj_mode;
  658. int i = 0;
  659. int ret = 0;
  660. mode = &crtc_state->mode;
  661. adj_mode = &crtc_state->adjusted_mode;
  662. /* perform atomic check on the first physical encoder (master) */
  663. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  664. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  665. if (phys && phys->ops.atomic_check)
  666. ret = phys->ops.atomic_check(phys, crtc_state,
  667. conn_state);
  668. else if (phys && phys->ops.mode_fixup)
  669. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  670. ret = -EINVAL;
  671. if (ret) {
  672. SDE_ERROR_ENC(sde_enc,
  673. "mode unsupported, phys idx %d\n", i);
  674. break;
  675. }
  676. }
  677. return ret;
  678. }
  679. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  680. struct drm_crtc_state *crtc_state,
  681. struct drm_connector_state *conn_state,
  682. struct sde_connector_state *sde_conn_state,
  683. struct sde_crtc_state *sde_crtc_state)
  684. {
  685. int ret = 0;
  686. if (crtc_state->mode_changed || crtc_state->active_changed) {
  687. struct sde_rect mode_roi, roi;
  688. mode_roi.x = 0;
  689. mode_roi.y = 0;
  690. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  691. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  692. if (sde_conn_state->rois.num_rects) {
  693. sde_kms_rect_merge_rectangles(
  694. &sde_conn_state->rois, &roi);
  695. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  696. SDE_ERROR_ENC(sde_enc,
  697. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  698. roi.x, roi.y, roi.w, roi.h);
  699. ret = -EINVAL;
  700. }
  701. }
  702. if (sde_crtc_state->user_roi_list.num_rects) {
  703. sde_kms_rect_merge_rectangles(
  704. &sde_crtc_state->user_roi_list, &roi);
  705. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  706. SDE_ERROR_ENC(sde_enc,
  707. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  708. roi.x, roi.y, roi.w, roi.h);
  709. ret = -EINVAL;
  710. }
  711. }
  712. }
  713. return ret;
  714. }
  715. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  716. struct drm_crtc_state *crtc_state,
  717. struct drm_connector_state *conn_state,
  718. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  719. struct sde_connector *sde_conn,
  720. struct sde_connector_state *sde_conn_state)
  721. {
  722. int ret = 0;
  723. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  724. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  725. struct msm_display_topology *topology = NULL;
  726. ret = sde_connector_get_mode_info(&sde_conn->base,
  727. adj_mode, &sde_conn_state->mode_info);
  728. if (ret) {
  729. SDE_ERROR_ENC(sde_enc,
  730. "failed to get mode info, rc = %d\n", ret);
  731. return ret;
  732. }
  733. if (sde_conn_state->mode_info.comp_info.comp_type &&
  734. sde_conn_state->mode_info.comp_info.comp_ratio >=
  735. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  736. SDE_ERROR_ENC(sde_enc,
  737. "invalid compression ratio: %d\n",
  738. sde_conn_state->mode_info.comp_info.comp_ratio);
  739. ret = -EINVAL;
  740. return ret;
  741. }
  742. /* Reserve dynamic resources, indicating atomic_check phase */
  743. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  744. conn_state, true);
  745. if (ret) {
  746. SDE_ERROR_ENC(sde_enc,
  747. "RM failed to reserve resources, rc = %d\n",
  748. ret);
  749. return ret;
  750. }
  751. /**
  752. * Update connector state with the topology selected for the
  753. * resource set validated. Reset the topology if we are
  754. * de-activating crtc.
  755. */
  756. if (crtc_state->active)
  757. topology = &sde_conn_state->mode_info.topology;
  758. ret = sde_rm_update_topology(&sde_kms->rm,
  759. conn_state, topology);
  760. if (ret) {
  761. SDE_ERROR_ENC(sde_enc,
  762. "RM failed to update topology, rc: %d\n", ret);
  763. return ret;
  764. }
  765. ret = sde_connector_set_blob_data(conn_state->connector,
  766. conn_state,
  767. CONNECTOR_PROP_SDE_INFO);
  768. if (ret) {
  769. SDE_ERROR_ENC(sde_enc,
  770. "connector failed to update info, rc: %d\n",
  771. ret);
  772. return ret;
  773. }
  774. }
  775. return ret;
  776. }
  777. static int sde_encoder_virt_atomic_check(
  778. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  779. struct drm_connector_state *conn_state)
  780. {
  781. struct sde_encoder_virt *sde_enc;
  782. struct sde_kms *sde_kms;
  783. const struct drm_display_mode *mode;
  784. struct drm_display_mode *adj_mode;
  785. struct sde_connector *sde_conn = NULL;
  786. struct sde_connector_state *sde_conn_state = NULL;
  787. struct sde_crtc_state *sde_crtc_state = NULL;
  788. enum sde_rm_topology_name old_top;
  789. int ret = 0;
  790. if (!drm_enc || !crtc_state || !conn_state) {
  791. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  792. !drm_enc, !crtc_state, !conn_state);
  793. return -EINVAL;
  794. }
  795. sde_enc = to_sde_encoder_virt(drm_enc);
  796. SDE_DEBUG_ENC(sde_enc, "\n");
  797. sde_kms = sde_encoder_get_kms(drm_enc);
  798. if (!sde_kms)
  799. return -EINVAL;
  800. mode = &crtc_state->mode;
  801. adj_mode = &crtc_state->adjusted_mode;
  802. sde_conn = to_sde_connector(conn_state->connector);
  803. sde_conn_state = to_sde_connector_state(conn_state);
  804. sde_crtc_state = to_sde_crtc_state(crtc_state);
  805. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  806. crtc_state->active_changed, crtc_state->connectors_changed);
  807. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  808. conn_state);
  809. if (ret)
  810. return ret;
  811. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  812. conn_state, sde_conn_state, sde_crtc_state);
  813. if (ret)
  814. return ret;
  815. /**
  816. * record topology in previous atomic state to be able to handle
  817. * topology transitions correctly.
  818. */
  819. old_top = sde_connector_get_property(conn_state,
  820. CONNECTOR_PROP_TOPOLOGY_NAME);
  821. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  822. if (ret)
  823. return ret;
  824. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  825. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  826. if (ret)
  827. return ret;
  828. ret = sde_connector_roi_v1_check_roi(conn_state);
  829. if (ret) {
  830. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  831. ret);
  832. return ret;
  833. }
  834. drm_mode_set_crtcinfo(adj_mode, 0);
  835. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags,
  836. old_top, adj_mode->vrefresh, adj_mode->hdisplay,
  837. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal);
  838. return ret;
  839. }
  840. static void _sde_encoder_get_connector_roi(
  841. struct sde_encoder_virt *sde_enc,
  842. struct sde_rect *merged_conn_roi)
  843. {
  844. struct drm_connector *drm_conn;
  845. struct sde_connector_state *c_state;
  846. if (!sde_enc || !merged_conn_roi)
  847. return;
  848. drm_conn = sde_enc->phys_encs[0]->connector;
  849. if (!drm_conn || !drm_conn->state)
  850. return;
  851. c_state = to_sde_connector_state(drm_conn->state);
  852. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  853. }
  854. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  855. {
  856. struct sde_encoder_virt *sde_enc;
  857. struct drm_connector *drm_conn;
  858. struct drm_display_mode *adj_mode;
  859. struct sde_rect roi;
  860. if (!drm_enc) {
  861. SDE_ERROR("invalid encoder parameter\n");
  862. return -EINVAL;
  863. }
  864. sde_enc = to_sde_encoder_virt(drm_enc);
  865. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  866. SDE_ERROR("invalid crtc parameter\n");
  867. return -EINVAL;
  868. }
  869. if (!sde_enc->cur_master) {
  870. SDE_ERROR("invalid cur_master parameter\n");
  871. return -EINVAL;
  872. }
  873. adj_mode = &sde_enc->cur_master->cached_mode;
  874. drm_conn = sde_enc->cur_master->connector;
  875. _sde_encoder_get_connector_roi(sde_enc, &roi);
  876. if (sde_kms_rect_is_null(&roi)) {
  877. roi.w = adj_mode->hdisplay;
  878. roi.h = adj_mode->vdisplay;
  879. }
  880. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  881. sizeof(sde_enc->prv_conn_roi));
  882. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  883. return 0;
  884. }
  885. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  886. u32 vsync_source, bool is_dummy)
  887. {
  888. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  889. struct sde_kms *sde_kms;
  890. struct sde_hw_mdp *hw_mdptop;
  891. struct sde_encoder_virt *sde_enc;
  892. int i;
  893. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  894. if (!sde_enc) {
  895. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  896. return;
  897. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  898. SDE_ERROR("invalid num phys enc %d/%d\n",
  899. sde_enc->num_phys_encs,
  900. (int) ARRAY_SIZE(sde_enc->hw_pp));
  901. return;
  902. }
  903. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  904. if (!sde_kms) {
  905. SDE_ERROR("invalid sde_kms\n");
  906. return;
  907. }
  908. hw_mdptop = sde_kms->hw_mdp;
  909. if (!hw_mdptop) {
  910. SDE_ERROR("invalid mdptop\n");
  911. return;
  912. }
  913. if (hw_mdptop->ops.setup_vsync_source) {
  914. for (i = 0; i < sde_enc->num_phys_encs; i++)
  915. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  916. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  917. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  918. vsync_cfg.vsync_source = vsync_source;
  919. vsync_cfg.is_dummy = is_dummy;
  920. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  921. }
  922. }
  923. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  924. struct msm_display_info *disp_info, bool is_dummy)
  925. {
  926. struct sde_encoder_phys *phys;
  927. int i;
  928. u32 vsync_source;
  929. if (!sde_enc || !disp_info) {
  930. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  931. sde_enc != NULL, disp_info != NULL);
  932. return;
  933. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  934. SDE_ERROR("invalid num phys enc %d/%d\n",
  935. sde_enc->num_phys_encs,
  936. (int) ARRAY_SIZE(sde_enc->hw_pp));
  937. return;
  938. }
  939. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  940. if (is_dummy)
  941. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  942. sde_enc->te_source;
  943. else if (disp_info->is_te_using_watchdog_timer)
  944. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 +
  945. sde_enc->te_source;
  946. else
  947. vsync_source = sde_enc->te_source;
  948. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  949. disp_info->is_te_using_watchdog_timer);
  950. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  951. phys = sde_enc->phys_encs[i];
  952. if (phys && phys->ops.setup_vsync_source)
  953. phys->ops.setup_vsync_source(phys,
  954. vsync_source, is_dummy);
  955. }
  956. }
  957. }
  958. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  959. bool watchdog_te)
  960. {
  961. struct sde_encoder_virt *sde_enc;
  962. struct msm_display_info disp_info;
  963. if (!drm_enc) {
  964. pr_err("invalid drm encoder\n");
  965. return -EINVAL;
  966. }
  967. sde_enc = to_sde_encoder_virt(drm_enc);
  968. sde_encoder_control_te(drm_enc, false);
  969. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  970. disp_info.is_te_using_watchdog_timer = watchdog_te;
  971. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  972. sde_encoder_control_te(drm_enc, true);
  973. return 0;
  974. }
  975. static int _sde_encoder_rsc_client_update_vsync_wait(
  976. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  977. int wait_vblank_crtc_id)
  978. {
  979. int wait_refcount = 0, ret = 0;
  980. int pipe = -1;
  981. int wait_count = 0;
  982. struct drm_crtc *primary_crtc;
  983. struct drm_crtc *crtc;
  984. crtc = sde_enc->crtc;
  985. if (wait_vblank_crtc_id)
  986. wait_refcount =
  987. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  988. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  989. SDE_EVTLOG_FUNC_ENTRY);
  990. if (crtc->base.id != wait_vblank_crtc_id) {
  991. primary_crtc = drm_crtc_find(drm_enc->dev,
  992. NULL, wait_vblank_crtc_id);
  993. if (!primary_crtc) {
  994. SDE_ERROR_ENC(sde_enc,
  995. "failed to find primary crtc id %d\n",
  996. wait_vblank_crtc_id);
  997. return -EINVAL;
  998. }
  999. pipe = drm_crtc_index(primary_crtc);
  1000. }
  1001. /**
  1002. * note: VBLANK is expected to be enabled at this point in
  1003. * resource control state machine if on primary CRTC
  1004. */
  1005. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1006. if (sde_rsc_client_is_state_update_complete(
  1007. sde_enc->rsc_client))
  1008. break;
  1009. if (crtc->base.id == wait_vblank_crtc_id)
  1010. ret = sde_encoder_wait_for_event(drm_enc,
  1011. MSM_ENC_VBLANK);
  1012. else
  1013. drm_wait_one_vblank(drm_enc->dev, pipe);
  1014. if (ret) {
  1015. SDE_ERROR_ENC(sde_enc,
  1016. "wait for vblank failed ret:%d\n", ret);
  1017. /**
  1018. * rsc hardware may hang without vsync. avoid rsc hang
  1019. * by generating the vsync from watchdog timer.
  1020. */
  1021. if (crtc->base.id == wait_vblank_crtc_id)
  1022. sde_encoder_helper_switch_vsync(drm_enc, true);
  1023. }
  1024. }
  1025. if (wait_count >= MAX_RSC_WAIT)
  1026. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1027. SDE_EVTLOG_ERROR);
  1028. if (wait_refcount)
  1029. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1030. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1031. SDE_EVTLOG_FUNC_EXIT);
  1032. return ret;
  1033. }
  1034. static int _sde_encoder_update_rsc_client(
  1035. struct drm_encoder *drm_enc, bool enable)
  1036. {
  1037. struct sde_encoder_virt *sde_enc;
  1038. struct drm_crtc *crtc;
  1039. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1040. struct sde_rsc_cmd_config *rsc_config;
  1041. int ret;
  1042. struct msm_display_info *disp_info;
  1043. struct msm_mode_info *mode_info;
  1044. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1045. u32 qsync_mode = 0, v_front_porch;
  1046. struct drm_display_mode *mode;
  1047. bool is_vid_mode;
  1048. struct drm_encoder *enc;
  1049. if (!drm_enc || !drm_enc->dev) {
  1050. SDE_ERROR("invalid encoder arguments\n");
  1051. return -EINVAL;
  1052. }
  1053. sde_enc = to_sde_encoder_virt(drm_enc);
  1054. mode_info = &sde_enc->mode_info;
  1055. crtc = sde_enc->crtc;
  1056. if (!sde_enc->crtc) {
  1057. SDE_ERROR("invalid crtc parameter\n");
  1058. return -EINVAL;
  1059. }
  1060. disp_info = &sde_enc->disp_info;
  1061. rsc_config = &sde_enc->rsc_config;
  1062. if (!sde_enc->rsc_client) {
  1063. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1064. return 0;
  1065. }
  1066. /**
  1067. * only primary command mode panel without Qsync can request CMD state.
  1068. * all other panels/displays can request for VID state including
  1069. * secondary command mode panel.
  1070. * Clone mode encoder can request CLK STATE only.
  1071. */
  1072. if (sde_enc->cur_master)
  1073. qsync_mode = sde_connector_get_qsync_mode(
  1074. sde_enc->cur_master->connector);
  1075. /* left primary encoder keep vote */
  1076. if (sde_encoder_in_clone_mode(drm_enc)) {
  1077. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1078. return 0;
  1079. }
  1080. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1081. (disp_info->display_type && qsync_mode))
  1082. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1083. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1084. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1085. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1086. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1087. drm_for_each_encoder(enc, drm_enc->dev) {
  1088. if (enc->base.id != drm_enc->base.id &&
  1089. sde_encoder_in_cont_splash(enc))
  1090. rsc_state = SDE_RSC_CLK_STATE;
  1091. }
  1092. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1093. MSM_DISPLAY_VIDEO_MODE);
  1094. mode = &sde_enc->crtc->state->mode;
  1095. v_front_porch = mode->vsync_start - mode->vdisplay;
  1096. /* compare specific items and reconfigure the rsc */
  1097. if ((rsc_config->fps != mode_info->frame_rate) ||
  1098. (rsc_config->vtotal != mode_info->vtotal) ||
  1099. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1100. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1101. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1102. rsc_config->fps = mode_info->frame_rate;
  1103. rsc_config->vtotal = mode_info->vtotal;
  1104. /*
  1105. * for video mode, prefill lines should not go beyond vertical
  1106. * front porch for RSCC configuration. This will ensure bw
  1107. * downvotes are not sent within the active region. Additional
  1108. * -1 is to give one line time for rscc mode min_threshold.
  1109. */
  1110. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1111. rsc_config->prefill_lines = v_front_porch - 1;
  1112. else
  1113. rsc_config->prefill_lines = mode_info->prefill_lines;
  1114. rsc_config->jitter_numer = mode_info->jitter_numer;
  1115. rsc_config->jitter_denom = mode_info->jitter_denom;
  1116. sde_enc->rsc_state_init = false;
  1117. }
  1118. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1119. rsc_config->fps, sde_enc->rsc_state_init);
  1120. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1121. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1122. /* update it only once */
  1123. sde_enc->rsc_state_init = true;
  1124. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1125. rsc_state, rsc_config, crtc->base.id,
  1126. &wait_vblank_crtc_id);
  1127. } else {
  1128. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1129. rsc_state, NULL, crtc->base.id,
  1130. &wait_vblank_crtc_id);
  1131. }
  1132. /**
  1133. * if RSC performed a state change that requires a VBLANK wait, it will
  1134. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1135. *
  1136. * if we are the primary display, we will need to enable and wait
  1137. * locally since we hold the commit thread
  1138. *
  1139. * if we are an external display, we must send a signal to the primary
  1140. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1141. * by the primary panel's VBLANK signals
  1142. */
  1143. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1144. if (ret) {
  1145. SDE_ERROR_ENC(sde_enc,
  1146. "sde rsc client update failed ret:%d\n", ret);
  1147. return ret;
  1148. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1149. return ret;
  1150. }
  1151. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1152. sde_enc, wait_vblank_crtc_id);
  1153. return ret;
  1154. }
  1155. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1156. {
  1157. struct sde_encoder_virt *sde_enc;
  1158. int i;
  1159. if (!drm_enc) {
  1160. SDE_ERROR("invalid encoder\n");
  1161. return;
  1162. }
  1163. sde_enc = to_sde_encoder_virt(drm_enc);
  1164. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1165. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1166. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1167. if (phys && phys->ops.irq_control)
  1168. phys->ops.irq_control(phys, enable);
  1169. }
  1170. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1171. }
  1172. /* keep track of the userspace vblank during modeset */
  1173. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1174. u32 sw_event)
  1175. {
  1176. struct sde_encoder_virt *sde_enc;
  1177. bool enable;
  1178. int i;
  1179. if (!drm_enc) {
  1180. SDE_ERROR("invalid encoder\n");
  1181. return;
  1182. }
  1183. sde_enc = to_sde_encoder_virt(drm_enc);
  1184. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1185. sw_event, sde_enc->vblank_enabled);
  1186. /* nothing to do if vblank not enabled by userspace */
  1187. if (!sde_enc->vblank_enabled)
  1188. return;
  1189. /* disable vblank on pre_modeset */
  1190. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1191. enable = false;
  1192. /* enable vblank on post_modeset */
  1193. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1194. enable = true;
  1195. else
  1196. return;
  1197. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1198. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1199. if (phys && phys->ops.control_vblank_irq)
  1200. phys->ops.control_vblank_irq(phys, enable);
  1201. }
  1202. }
  1203. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1204. {
  1205. struct sde_encoder_virt *sde_enc;
  1206. if (!drm_enc)
  1207. return NULL;
  1208. sde_enc = to_sde_encoder_virt(drm_enc);
  1209. return sde_enc->rsc_client;
  1210. }
  1211. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1212. bool enable)
  1213. {
  1214. struct sde_kms *sde_kms;
  1215. struct sde_encoder_virt *sde_enc;
  1216. int rc;
  1217. sde_enc = to_sde_encoder_virt(drm_enc);
  1218. sde_kms = sde_encoder_get_kms(drm_enc);
  1219. if (!sde_kms)
  1220. return -EINVAL;
  1221. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1222. SDE_EVT32(DRMID(drm_enc), enable);
  1223. if (!sde_enc->cur_master) {
  1224. SDE_ERROR("encoder master not set\n");
  1225. return -EINVAL;
  1226. }
  1227. if (enable) {
  1228. /* enable SDE core clks */
  1229. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1230. if (rc < 0) {
  1231. SDE_ERROR("failed to enable power resource %d\n", rc);
  1232. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1233. return rc;
  1234. }
  1235. sde_enc->elevated_ahb_vote = true;
  1236. /* enable DSI clks */
  1237. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1238. true);
  1239. if (rc) {
  1240. SDE_ERROR("failed to enable clk control %d\n", rc);
  1241. pm_runtime_put_sync(drm_enc->dev->dev);
  1242. return rc;
  1243. }
  1244. /* enable all the irq */
  1245. sde_encoder_irq_control(drm_enc, true);
  1246. _sde_encoder_pm_qos_add_request(drm_enc);
  1247. } else {
  1248. _sde_encoder_pm_qos_remove_request(drm_enc);
  1249. /* disable all the irq */
  1250. sde_encoder_irq_control(drm_enc, false);
  1251. /* disable DSI clks */
  1252. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1253. /* disable SDE core clks */
  1254. pm_runtime_put_sync(drm_enc->dev->dev);
  1255. }
  1256. return 0;
  1257. }
  1258. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1259. bool enable, u32 frame_count)
  1260. {
  1261. struct sde_encoder_virt *sde_enc;
  1262. int i;
  1263. if (!drm_enc) {
  1264. SDE_ERROR("invalid encoder\n");
  1265. return;
  1266. }
  1267. sde_enc = to_sde_encoder_virt(drm_enc);
  1268. if (!sde_enc->misr_reconfigure)
  1269. return;
  1270. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1271. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1272. if (!phys || !phys->ops.setup_misr)
  1273. continue;
  1274. phys->ops.setup_misr(phys, enable, frame_count);
  1275. }
  1276. sde_enc->misr_reconfigure = false;
  1277. }
  1278. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1279. unsigned int type, unsigned int code, int value)
  1280. {
  1281. struct drm_encoder *drm_enc = NULL;
  1282. struct sde_encoder_virt *sde_enc = NULL;
  1283. struct msm_drm_thread *disp_thread = NULL;
  1284. struct msm_drm_private *priv = NULL;
  1285. if (!handle || !handle->handler || !handle->handler->private) {
  1286. SDE_ERROR("invalid encoder for the input event\n");
  1287. return;
  1288. }
  1289. drm_enc = (struct drm_encoder *)handle->handler->private;
  1290. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1291. SDE_ERROR("invalid parameters\n");
  1292. return;
  1293. }
  1294. priv = drm_enc->dev->dev_private;
  1295. sde_enc = to_sde_encoder_virt(drm_enc);
  1296. if (!sde_enc->crtc || (sde_enc->crtc->index
  1297. >= ARRAY_SIZE(priv->disp_thread))) {
  1298. SDE_DEBUG_ENC(sde_enc,
  1299. "invalid cached CRTC: %d or crtc index: %d\n",
  1300. sde_enc->crtc == NULL,
  1301. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1302. return;
  1303. }
  1304. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1305. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1306. kthread_queue_work(&disp_thread->worker,
  1307. &sde_enc->input_event_work);
  1308. }
  1309. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1310. {
  1311. struct sde_encoder_virt *sde_enc;
  1312. if (!drm_enc) {
  1313. SDE_ERROR("invalid encoder\n");
  1314. return;
  1315. }
  1316. sde_enc = to_sde_encoder_virt(drm_enc);
  1317. /* return early if there is no state change */
  1318. if (sde_enc->idle_pc_enabled == enable)
  1319. return;
  1320. sde_enc->idle_pc_enabled = enable;
  1321. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1322. SDE_EVT32(sde_enc->idle_pc_enabled);
  1323. }
  1324. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1325. u32 sw_event)
  1326. {
  1327. struct drm_encoder *drm_enc = &sde_enc->base;
  1328. struct msm_drm_private *priv;
  1329. unsigned int lp, idle_pc_duration;
  1330. struct msm_drm_thread *disp_thread;
  1331. /* set idle timeout based on master connector's lp value */
  1332. if (sde_enc->cur_master)
  1333. lp = sde_connector_get_lp(
  1334. sde_enc->cur_master->connector);
  1335. else
  1336. lp = SDE_MODE_DPMS_ON;
  1337. if (lp == SDE_MODE_DPMS_LP2)
  1338. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1339. else
  1340. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1341. priv = drm_enc->dev->dev_private;
  1342. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1343. kthread_mod_delayed_work(
  1344. &disp_thread->worker,
  1345. &sde_enc->delayed_off_work,
  1346. msecs_to_jiffies(idle_pc_duration));
  1347. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1348. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1349. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1350. sw_event);
  1351. }
  1352. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1353. u32 sw_event)
  1354. {
  1355. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1356. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1357. sw_event);
  1358. }
  1359. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1360. u32 sw_event)
  1361. {
  1362. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1363. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1364. else
  1365. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1366. }
  1367. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1368. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1369. {
  1370. int ret = 0;
  1371. mutex_lock(&sde_enc->rc_lock);
  1372. /* return if the resource control is already in ON state */
  1373. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1374. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1375. sw_event);
  1376. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1377. SDE_EVTLOG_FUNC_CASE1);
  1378. goto end;
  1379. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1380. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1381. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1382. sw_event, sde_enc->rc_state);
  1383. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1384. SDE_EVTLOG_ERROR);
  1385. goto end;
  1386. }
  1387. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1388. sde_encoder_irq_control(drm_enc, true);
  1389. } else {
  1390. /* enable all the clks and resources */
  1391. ret = _sde_encoder_resource_control_helper(drm_enc,
  1392. true);
  1393. if (ret) {
  1394. SDE_ERROR_ENC(sde_enc,
  1395. "sw_event:%d, rc in state %d\n",
  1396. sw_event, sde_enc->rc_state);
  1397. SDE_EVT32(DRMID(drm_enc), sw_event,
  1398. sde_enc->rc_state,
  1399. SDE_EVTLOG_ERROR);
  1400. goto end;
  1401. }
  1402. _sde_encoder_update_rsc_client(drm_enc, true);
  1403. }
  1404. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1405. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1406. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1407. end:
  1408. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1409. mutex_unlock(&sde_enc->rc_lock);
  1410. return ret;
  1411. }
  1412. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1413. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1414. {
  1415. /* cancel delayed off work, if any */
  1416. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1417. mutex_lock(&sde_enc->rc_lock);
  1418. if (is_vid_mode &&
  1419. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1420. sde_encoder_irq_control(drm_enc, true);
  1421. }
  1422. /* skip if is already OFF or IDLE, resources are off already */
  1423. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1424. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1425. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1426. sw_event, sde_enc->rc_state);
  1427. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1428. SDE_EVTLOG_FUNC_CASE3);
  1429. goto end;
  1430. }
  1431. /**
  1432. * IRQs are still enabled currently, which allows wait for
  1433. * VBLANK which RSC may require to correctly transition to OFF
  1434. */
  1435. _sde_encoder_update_rsc_client(drm_enc, false);
  1436. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1437. SDE_ENC_RC_STATE_PRE_OFF,
  1438. SDE_EVTLOG_FUNC_CASE3);
  1439. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1440. end:
  1441. mutex_unlock(&sde_enc->rc_lock);
  1442. return 0;
  1443. }
  1444. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1445. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1446. {
  1447. int ret = 0;
  1448. mutex_lock(&sde_enc->rc_lock);
  1449. /* return if the resource control is already in OFF state */
  1450. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1451. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1452. sw_event);
  1453. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1454. SDE_EVTLOG_FUNC_CASE4);
  1455. goto end;
  1456. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1457. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1458. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1459. sw_event, sde_enc->rc_state);
  1460. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1461. SDE_EVTLOG_ERROR);
  1462. ret = -EINVAL;
  1463. goto end;
  1464. }
  1465. /**
  1466. * expect to arrive here only if in either idle state or pre-off
  1467. * and in IDLE state the resources are already disabled
  1468. */
  1469. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1470. _sde_encoder_resource_control_helper(drm_enc, false);
  1471. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1472. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1473. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1474. end:
  1475. mutex_unlock(&sde_enc->rc_lock);
  1476. return ret;
  1477. }
  1478. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1479. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1480. {
  1481. int ret = 0;
  1482. /* cancel delayed off work, if any */
  1483. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1484. mutex_lock(&sde_enc->rc_lock);
  1485. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1486. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1487. sw_event);
  1488. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1489. SDE_EVTLOG_FUNC_CASE5);
  1490. goto end;
  1491. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1492. /* enable all the clks and resources */
  1493. ret = _sde_encoder_resource_control_helper(drm_enc,
  1494. true);
  1495. if (ret) {
  1496. SDE_ERROR_ENC(sde_enc,
  1497. "sw_event:%d, rc in state %d\n",
  1498. sw_event, sde_enc->rc_state);
  1499. SDE_EVT32(DRMID(drm_enc), sw_event,
  1500. sde_enc->rc_state,
  1501. SDE_EVTLOG_ERROR);
  1502. goto end;
  1503. }
  1504. _sde_encoder_update_rsc_client(drm_enc, true);
  1505. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1506. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1507. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1508. }
  1509. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1510. if (ret && ret != -EWOULDBLOCK) {
  1511. SDE_ERROR_ENC(sde_enc,
  1512. "wait for commit done returned %d\n",
  1513. ret);
  1514. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1515. ret, SDE_EVTLOG_ERROR);
  1516. ret = -EINVAL;
  1517. goto end;
  1518. }
  1519. sde_encoder_irq_control(drm_enc, false);
  1520. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1521. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1522. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1523. _sde_encoder_pm_qos_remove_request(drm_enc);
  1524. end:
  1525. mutex_unlock(&sde_enc->rc_lock);
  1526. return ret;
  1527. }
  1528. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1529. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1530. {
  1531. int ret = 0;
  1532. mutex_lock(&sde_enc->rc_lock);
  1533. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1534. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1535. sw_event);
  1536. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1537. SDE_EVTLOG_FUNC_CASE5);
  1538. goto end;
  1539. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1540. SDE_ERROR_ENC(sde_enc,
  1541. "sw_event:%d, rc:%d !MODESET state\n",
  1542. sw_event, sde_enc->rc_state);
  1543. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1544. SDE_EVTLOG_ERROR);
  1545. ret = -EINVAL;
  1546. goto end;
  1547. }
  1548. sde_encoder_irq_control(drm_enc, true);
  1549. _sde_encoder_update_rsc_client(drm_enc, true);
  1550. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1551. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1552. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1553. _sde_encoder_pm_qos_add_request(drm_enc);
  1554. end:
  1555. mutex_unlock(&sde_enc->rc_lock);
  1556. return ret;
  1557. }
  1558. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1559. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1560. {
  1561. struct msm_drm_private *priv;
  1562. struct sde_kms *sde_kms;
  1563. struct drm_crtc *crtc = drm_enc->crtc;
  1564. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1565. priv = drm_enc->dev->dev_private;
  1566. sde_kms = to_sde_kms(priv->kms);
  1567. mutex_lock(&sde_enc->rc_lock);
  1568. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1569. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1570. sw_event, sde_enc->rc_state);
  1571. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1572. SDE_EVTLOG_ERROR);
  1573. goto end;
  1574. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1575. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1576. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1577. sde_crtc_frame_pending(sde_enc->crtc),
  1578. SDE_EVTLOG_ERROR);
  1579. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1580. goto end;
  1581. }
  1582. if (is_vid_mode) {
  1583. sde_encoder_irq_control(drm_enc, false);
  1584. } else {
  1585. /* disable all the clks and resources */
  1586. _sde_encoder_update_rsc_client(drm_enc, false);
  1587. _sde_encoder_resource_control_helper(drm_enc, false);
  1588. if (!sde_kms->perf.bw_vote_mode)
  1589. memset(&sde_crtc->cur_perf, 0,
  1590. sizeof(struct sde_core_perf_params));
  1591. }
  1592. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1593. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1594. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1595. end:
  1596. mutex_unlock(&sde_enc->rc_lock);
  1597. return 0;
  1598. }
  1599. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1600. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1601. struct msm_drm_private *priv, bool is_vid_mode)
  1602. {
  1603. bool autorefresh_enabled = false;
  1604. struct msm_drm_thread *disp_thread;
  1605. int ret = 0;
  1606. if (!sde_enc->crtc ||
  1607. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1608. SDE_DEBUG_ENC(sde_enc,
  1609. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1610. sde_enc->crtc == NULL,
  1611. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1612. sw_event);
  1613. return -EINVAL;
  1614. }
  1615. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1616. mutex_lock(&sde_enc->rc_lock);
  1617. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1618. if (sde_enc->cur_master &&
  1619. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1620. autorefresh_enabled =
  1621. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1622. sde_enc->cur_master);
  1623. if (autorefresh_enabled) {
  1624. SDE_DEBUG_ENC(sde_enc,
  1625. "not handling early wakeup since auto refresh is enabled\n");
  1626. goto end;
  1627. }
  1628. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1629. kthread_mod_delayed_work(&disp_thread->worker,
  1630. &sde_enc->delayed_off_work,
  1631. msecs_to_jiffies(
  1632. IDLE_POWERCOLLAPSE_DURATION));
  1633. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1634. /* enable all the clks and resources */
  1635. ret = _sde_encoder_resource_control_helper(drm_enc,
  1636. true);
  1637. if (ret) {
  1638. SDE_ERROR_ENC(sde_enc,
  1639. "sw_event:%d, rc in state %d\n",
  1640. sw_event, sde_enc->rc_state);
  1641. SDE_EVT32(DRMID(drm_enc), sw_event,
  1642. sde_enc->rc_state,
  1643. SDE_EVTLOG_ERROR);
  1644. goto end;
  1645. }
  1646. _sde_encoder_update_rsc_client(drm_enc, true);
  1647. /*
  1648. * In some cases, commit comes with slight delay
  1649. * (> 80 ms)after early wake up, prevent clock switch
  1650. * off to avoid jank in next update. So, increase the
  1651. * command mode idle timeout sufficiently to prevent
  1652. * such case.
  1653. */
  1654. kthread_mod_delayed_work(&disp_thread->worker,
  1655. &sde_enc->delayed_off_work,
  1656. msecs_to_jiffies(
  1657. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1658. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1659. }
  1660. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1661. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1662. end:
  1663. mutex_unlock(&sde_enc->rc_lock);
  1664. return ret;
  1665. }
  1666. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1667. u32 sw_event)
  1668. {
  1669. struct sde_encoder_virt *sde_enc;
  1670. struct msm_drm_private *priv;
  1671. int ret = 0;
  1672. bool is_vid_mode = false;
  1673. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1674. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1675. sw_event);
  1676. return -EINVAL;
  1677. }
  1678. sde_enc = to_sde_encoder_virt(drm_enc);
  1679. priv = drm_enc->dev->dev_private;
  1680. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1681. is_vid_mode = true;
  1682. /*
  1683. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1684. * events and return early for other events (ie wb display).
  1685. */
  1686. if (!sde_enc->idle_pc_enabled &&
  1687. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1688. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1689. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1690. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1691. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1692. return 0;
  1693. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1694. sw_event, sde_enc->idle_pc_enabled);
  1695. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1696. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1697. switch (sw_event) {
  1698. case SDE_ENC_RC_EVENT_KICKOFF:
  1699. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1700. is_vid_mode);
  1701. break;
  1702. case SDE_ENC_RC_EVENT_PRE_STOP:
  1703. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1704. is_vid_mode);
  1705. break;
  1706. case SDE_ENC_RC_EVENT_STOP:
  1707. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1708. break;
  1709. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1710. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1711. break;
  1712. case SDE_ENC_RC_EVENT_POST_MODESET:
  1713. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1714. break;
  1715. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1716. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1717. is_vid_mode);
  1718. break;
  1719. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1720. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1721. priv, is_vid_mode);
  1722. break;
  1723. default:
  1724. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1725. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1726. break;
  1727. }
  1728. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1729. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1730. return ret;
  1731. }
  1732. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1733. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1734. {
  1735. int i = 0;
  1736. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1737. if (intf_mode == INTF_MODE_CMD)
  1738. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1739. else if (intf_mode == INTF_MODE_VIDEO)
  1740. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1741. _sde_encoder_update_rsc_client(drm_enc, true);
  1742. if (intf_mode == INTF_MODE_CMD) {
  1743. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1744. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1745. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1746. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, adj_mode->flags,
  1747. adj_mode->private_flags, SDE_EVTLOG_FUNC_CASE1);
  1748. } else if (intf_mode == INTF_MODE_VIDEO) {
  1749. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1750. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1751. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1752. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, adj_mode->flags,
  1753. adj_mode->private_flags, SDE_EVTLOG_FUNC_CASE2);
  1754. }
  1755. }
  1756. static struct drm_connector *_sde_encoder_get_connector(
  1757. struct drm_device *dev, struct drm_encoder *drm_enc)
  1758. {
  1759. struct drm_connector_list_iter conn_iter;
  1760. struct drm_connector *conn = NULL, *conn_search;
  1761. drm_connector_list_iter_begin(dev, &conn_iter);
  1762. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1763. if (conn_search->encoder == drm_enc) {
  1764. conn = conn_search;
  1765. break;
  1766. }
  1767. }
  1768. drm_connector_list_iter_end(&conn_iter);
  1769. return conn;
  1770. }
  1771. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1772. {
  1773. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1774. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1775. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1776. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1777. struct sde_rm_hw_request request_hw;
  1778. int i, j;
  1779. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1780. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1781. sde_enc->hw_pp[i] = NULL;
  1782. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1783. break;
  1784. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1785. }
  1786. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1787. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1788. if (phys) {
  1789. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1790. SDE_HW_BLK_QDSS);
  1791. for (j = 0; j < QDSS_MAX; j++) {
  1792. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1793. phys->hw_qdss =
  1794. (struct sde_hw_qdss *)qdss_iter.hw;
  1795. break;
  1796. }
  1797. }
  1798. }
  1799. }
  1800. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1801. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1802. sde_enc->hw_dsc[i] = NULL;
  1803. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1804. break;
  1805. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1806. }
  1807. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1808. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1809. sde_enc->hw_vdc[i] = NULL;
  1810. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1811. break;
  1812. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1813. }
  1814. /* Get PP for DSC configuration */
  1815. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1816. struct sde_hw_pingpong *pp = NULL;
  1817. unsigned long features = 0;
  1818. if (!sde_enc->hw_dsc[i])
  1819. continue;
  1820. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1821. request_hw.type = SDE_HW_BLK_PINGPONG;
  1822. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1823. break;
  1824. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1825. features = pp->ops.get_hw_caps(pp);
  1826. if (test_bit(SDE_PINGPONG_DSC, &features))
  1827. sde_enc->hw_dsc_pp[i] = pp;
  1828. else
  1829. sde_enc->hw_dsc_pp[i] = NULL;
  1830. }
  1831. }
  1832. static bool sde_encoder_detect_panel_mode_switch(
  1833. struct drm_display_mode *adj_mode, enum sde_intf_mode intf_mode)
  1834. {
  1835. /* don't rely on POMS flag as it may not be set for power-on modeset */
  1836. if ((intf_mode == INTF_MODE_CMD &&
  1837. adj_mode->flags & DRM_MODE_FLAG_VID_MODE_PANEL) ||
  1838. (intf_mode == INTF_MODE_VIDEO &&
  1839. adj_mode->flags & DRM_MODE_FLAG_CMD_MODE_PANEL))
  1840. return true;
  1841. return false;
  1842. }
  1843. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1844. struct drm_display_mode *adj_mode, bool pre_modeset)
  1845. {
  1846. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1847. enum sde_intf_mode intf_mode;
  1848. int ret;
  1849. bool is_cmd_mode = false;
  1850. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1851. is_cmd_mode = true;
  1852. if (pre_modeset) {
  1853. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1854. if (msm_is_mode_seamless_dms(adj_mode) ||
  1855. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1856. is_cmd_mode)) {
  1857. /* restore resource state before releasing them */
  1858. ret = sde_encoder_resource_control(drm_enc,
  1859. SDE_ENC_RC_EVENT_PRE_MODESET);
  1860. if (ret) {
  1861. SDE_ERROR_ENC(sde_enc,
  1862. "sde resource control failed: %d\n",
  1863. ret);
  1864. return ret;
  1865. }
  1866. /*
  1867. * Disable dce before switching the mode and after pre-
  1868. * modeset to guarantee previous kickoff has finished.
  1869. */
  1870. sde_encoder_dce_disable(sde_enc);
  1871. } else if (sde_encoder_detect_panel_mode_switch(adj_mode,
  1872. intf_mode)) {
  1873. _sde_encoder_modeset_helper_locked(drm_enc,
  1874. SDE_ENC_RC_EVENT_PRE_MODESET);
  1875. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  1876. adj_mode);
  1877. }
  1878. } else {
  1879. if (msm_is_mode_seamless_dms(adj_mode) ||
  1880. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1881. is_cmd_mode))
  1882. sde_encoder_resource_control(&sde_enc->base,
  1883. SDE_ENC_RC_EVENT_POST_MODESET);
  1884. else if (msm_is_mode_seamless_poms(adj_mode))
  1885. _sde_encoder_modeset_helper_locked(drm_enc,
  1886. SDE_ENC_RC_EVENT_POST_MODESET);
  1887. }
  1888. return 0;
  1889. }
  1890. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1891. struct drm_display_mode *mode,
  1892. struct drm_display_mode *adj_mode)
  1893. {
  1894. struct sde_encoder_virt *sde_enc;
  1895. struct sde_kms *sde_kms;
  1896. struct drm_connector *conn;
  1897. int i = 0, ret;
  1898. int num_lm, num_intf, num_pp_per_intf;
  1899. if (!drm_enc) {
  1900. SDE_ERROR("invalid encoder\n");
  1901. return;
  1902. }
  1903. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1904. SDE_ERROR("power resource is not enabled\n");
  1905. return;
  1906. }
  1907. sde_kms = sde_encoder_get_kms(drm_enc);
  1908. if (!sde_kms)
  1909. return;
  1910. sde_enc = to_sde_encoder_virt(drm_enc);
  1911. SDE_DEBUG_ENC(sde_enc, "\n");
  1912. SDE_EVT32(DRMID(drm_enc));
  1913. /*
  1914. * cache the crtc in sde_enc on enable for duration of use case
  1915. * for correctly servicing asynchronous irq events and timers
  1916. */
  1917. if (!drm_enc->crtc) {
  1918. SDE_ERROR("invalid crtc\n");
  1919. return;
  1920. }
  1921. sde_enc->crtc = drm_enc->crtc;
  1922. sde_crtc_set_qos_dirty(drm_enc->crtc);
  1923. /* get and store the mode_info */
  1924. conn = _sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1925. if (!conn) {
  1926. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1927. return;
  1928. } else if (!conn->state) {
  1929. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1930. return;
  1931. }
  1932. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1933. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  1934. /* release resources before seamless mode change */
  1935. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, true);
  1936. if (ret)
  1937. return;
  1938. /* reserve dynamic resources now, indicating non test-only */
  1939. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1940. conn->state, false);
  1941. if (ret) {
  1942. SDE_ERROR_ENC(sde_enc,
  1943. "failed to reserve hw resources, %d\n", ret);
  1944. return;
  1945. }
  1946. /* assign the reserved HW blocks to this encoder */
  1947. _sde_encoder_virt_populate_hw_res(drm_enc);
  1948. /* determine left HW PP block to map to INTF */
  1949. num_lm = sde_enc->mode_info.topology.num_lm;
  1950. num_intf = sde_enc->mode_info.topology.num_intf;
  1951. num_pp_per_intf = num_lm / num_intf;
  1952. if (!num_pp_per_intf)
  1953. num_pp_per_intf = 1;
  1954. /* perform mode_set on phys_encs */
  1955. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1956. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1957. if (phys) {
  1958. if (!sde_enc->hw_pp[i * num_pp_per_intf] &&
  1959. sde_enc->topology.num_intf) {
  1960. SDE_ERROR_ENC(sde_enc, "invalid hw_pp[%d]\n",
  1961. i * num_pp_per_intf);
  1962. return;
  1963. }
  1964. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  1965. phys->connector = conn->state->connector;
  1966. if (phys->ops.mode_set)
  1967. phys->ops.mode_set(phys, mode, adj_mode);
  1968. }
  1969. }
  1970. /* update resources after seamless mode change */
  1971. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, false);
  1972. }
  1973. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1974. {
  1975. struct sde_encoder_virt *sde_enc;
  1976. struct sde_encoder_phys *phys;
  1977. int i;
  1978. if (!drm_enc) {
  1979. SDE_ERROR("invalid parameters\n");
  1980. return;
  1981. }
  1982. sde_enc = to_sde_encoder_virt(drm_enc);
  1983. if (!sde_enc) {
  1984. SDE_ERROR("invalid sde encoder\n");
  1985. return;
  1986. }
  1987. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1988. phys = sde_enc->phys_encs[i];
  1989. if (phys && phys->ops.control_te)
  1990. phys->ops.control_te(phys, enable);
  1991. }
  1992. }
  1993. static int _sde_encoder_input_connect(struct input_handler *handler,
  1994. struct input_dev *dev, const struct input_device_id *id)
  1995. {
  1996. struct input_handle *handle;
  1997. int rc = 0;
  1998. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1999. if (!handle)
  2000. return -ENOMEM;
  2001. handle->dev = dev;
  2002. handle->handler = handler;
  2003. handle->name = handler->name;
  2004. rc = input_register_handle(handle);
  2005. if (rc) {
  2006. pr_err("failed to register input handle\n");
  2007. goto error;
  2008. }
  2009. rc = input_open_device(handle);
  2010. if (rc) {
  2011. pr_err("failed to open input device\n");
  2012. goto error_unregister;
  2013. }
  2014. return 0;
  2015. error_unregister:
  2016. input_unregister_handle(handle);
  2017. error:
  2018. kfree(handle);
  2019. return rc;
  2020. }
  2021. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2022. {
  2023. input_close_device(handle);
  2024. input_unregister_handle(handle);
  2025. kfree(handle);
  2026. }
  2027. /**
  2028. * Structure for specifying event parameters on which to receive callbacks.
  2029. * This structure will trigger a callback in case of a touch event (specified by
  2030. * EV_ABS) where there is a change in X and Y coordinates,
  2031. */
  2032. static const struct input_device_id sde_input_ids[] = {
  2033. {
  2034. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2035. .evbit = { BIT_MASK(EV_ABS) },
  2036. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2037. BIT_MASK(ABS_MT_POSITION_X) |
  2038. BIT_MASK(ABS_MT_POSITION_Y) },
  2039. },
  2040. { },
  2041. };
  2042. static void _sde_encoder_input_handler_register(
  2043. struct drm_encoder *drm_enc)
  2044. {
  2045. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2046. int rc;
  2047. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2048. !sde_enc->input_event_enabled)
  2049. return;
  2050. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2051. sde_enc->input_handler->private = sde_enc;
  2052. /* register input handler if not already registered */
  2053. rc = input_register_handler(sde_enc->input_handler);
  2054. if (rc) {
  2055. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2056. rc);
  2057. kfree(sde_enc->input_handler);
  2058. }
  2059. }
  2060. }
  2061. static void _sde_encoder_input_handler_unregister(
  2062. struct drm_encoder *drm_enc)
  2063. {
  2064. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2065. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2066. !sde_enc->input_event_enabled)
  2067. return;
  2068. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2069. input_unregister_handler(sde_enc->input_handler);
  2070. sde_enc->input_handler->private = NULL;
  2071. }
  2072. }
  2073. static int _sde_encoder_input_handler(
  2074. struct sde_encoder_virt *sde_enc)
  2075. {
  2076. struct input_handler *input_handler = NULL;
  2077. int rc = 0;
  2078. if (sde_enc->input_handler) {
  2079. SDE_ERROR_ENC(sde_enc,
  2080. "input_handle is active. unexpected\n");
  2081. return -EINVAL;
  2082. }
  2083. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2084. if (!input_handler)
  2085. return -ENOMEM;
  2086. input_handler->event = sde_encoder_input_event_handler;
  2087. input_handler->connect = _sde_encoder_input_connect;
  2088. input_handler->disconnect = _sde_encoder_input_disconnect;
  2089. input_handler->name = "sde";
  2090. input_handler->id_table = sde_input_ids;
  2091. sde_enc->input_handler = input_handler;
  2092. return rc;
  2093. }
  2094. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2095. {
  2096. struct sde_encoder_virt *sde_enc = NULL;
  2097. struct sde_kms *sde_kms;
  2098. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2099. SDE_ERROR("invalid parameters\n");
  2100. return;
  2101. }
  2102. sde_kms = sde_encoder_get_kms(drm_enc);
  2103. if (!sde_kms)
  2104. return;
  2105. sde_enc = to_sde_encoder_virt(drm_enc);
  2106. if (!sde_enc || !sde_enc->cur_master) {
  2107. SDE_DEBUG("invalid sde encoder/master\n");
  2108. return;
  2109. }
  2110. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2111. sde_enc->cur_master->hw_mdptop &&
  2112. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2113. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2114. sde_enc->cur_master->hw_mdptop);
  2115. if (sde_enc->cur_master->hw_mdptop &&
  2116. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2117. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2118. sde_enc->cur_master->hw_mdptop,
  2119. sde_kms->catalog);
  2120. if (sde_enc->cur_master->hw_ctl &&
  2121. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2122. !sde_enc->cur_master->cont_splash_enabled)
  2123. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2124. sde_enc->cur_master->hw_ctl,
  2125. &sde_enc->cur_master->intf_cfg_v1);
  2126. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2127. sde_encoder_control_te(drm_enc, true);
  2128. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2129. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2130. }
  2131. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2132. {
  2133. struct sde_kms *sde_kms;
  2134. void *dither_cfg = NULL;
  2135. int ret = 0, i = 0;
  2136. size_t len = 0;
  2137. enum sde_rm_topology_name topology;
  2138. struct drm_encoder *drm_enc;
  2139. struct msm_display_dsc_info *dsc = NULL;
  2140. struct sde_encoder_virt *sde_enc;
  2141. struct sde_hw_pingpong *hw_pp;
  2142. u32 bpp, bpc;
  2143. int num_lm;
  2144. if (!phys || !phys->connector || !phys->hw_pp ||
  2145. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2146. return;
  2147. sde_kms = sde_encoder_get_kms(phys->parent);
  2148. if (!sde_kms)
  2149. return;
  2150. topology = sde_connector_get_topology_name(phys->connector);
  2151. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2152. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2153. (phys->split_role == ENC_ROLE_SLAVE)))
  2154. return;
  2155. drm_enc = phys->parent;
  2156. sde_enc = to_sde_encoder_virt(drm_enc);
  2157. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2158. bpc = dsc->config.bits_per_component;
  2159. bpp = dsc->config.bits_per_pixel;
  2160. /* disable dither for 10 bpp or 10bpc dsc config */
  2161. if (bpp == 10 || bpc == 10) {
  2162. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2163. return;
  2164. }
  2165. ret = sde_connector_get_dither_cfg(phys->connector,
  2166. phys->connector->state, &dither_cfg,
  2167. &len, sde_enc->idle_pc_restore);
  2168. /* skip reg writes when return values are invalid or no data */
  2169. if (ret && ret == -ENODATA)
  2170. return;
  2171. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2172. for (i = 0; i < num_lm; i++) {
  2173. hw_pp = sde_enc->hw_pp[i];
  2174. phys->hw_pp->ops.setup_dither(hw_pp,
  2175. dither_cfg, len);
  2176. }
  2177. }
  2178. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2179. {
  2180. struct sde_encoder_virt *sde_enc = NULL;
  2181. int i;
  2182. if (!drm_enc) {
  2183. SDE_ERROR("invalid encoder\n");
  2184. return;
  2185. }
  2186. sde_enc = to_sde_encoder_virt(drm_enc);
  2187. if (!sde_enc->cur_master) {
  2188. SDE_DEBUG("virt encoder has no master\n");
  2189. return;
  2190. }
  2191. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2192. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2193. sde_enc->idle_pc_restore = true;
  2194. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2195. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2196. if (!phys)
  2197. continue;
  2198. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2199. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2200. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2201. phys->ops.restore(phys);
  2202. _sde_encoder_setup_dither(phys);
  2203. }
  2204. if (sde_enc->cur_master->ops.restore)
  2205. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2206. _sde_encoder_virt_enable_helper(drm_enc);
  2207. }
  2208. static void sde_encoder_off_work(struct kthread_work *work)
  2209. {
  2210. struct sde_encoder_virt *sde_enc = container_of(work,
  2211. struct sde_encoder_virt, delayed_off_work.work);
  2212. struct drm_encoder *drm_enc;
  2213. if (!sde_enc) {
  2214. SDE_ERROR("invalid sde encoder\n");
  2215. return;
  2216. }
  2217. drm_enc = &sde_enc->base;
  2218. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2219. sde_encoder_idle_request(drm_enc);
  2220. SDE_ATRACE_END("sde_encoder_off_work");
  2221. }
  2222. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2223. {
  2224. struct sde_encoder_virt *sde_enc = NULL;
  2225. int i, ret = 0;
  2226. struct msm_compression_info *comp_info = NULL;
  2227. struct drm_display_mode *cur_mode = NULL;
  2228. struct msm_display_info *disp_info;
  2229. if (!drm_enc || !drm_enc->crtc) {
  2230. SDE_ERROR("invalid encoder\n");
  2231. return;
  2232. }
  2233. sde_enc = to_sde_encoder_virt(drm_enc);
  2234. disp_info = &sde_enc->disp_info;
  2235. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2236. SDE_ERROR("power resource is not enabled\n");
  2237. return;
  2238. }
  2239. if (!sde_enc->crtc)
  2240. sde_enc->crtc = drm_enc->crtc;
  2241. comp_info = &sde_enc->mode_info.comp_info;
  2242. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2243. SDE_DEBUG_ENC(sde_enc, "\n");
  2244. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2245. sde_enc->cur_master = NULL;
  2246. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2247. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2248. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2249. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2250. sde_enc->cur_master = phys;
  2251. break;
  2252. }
  2253. }
  2254. if (!sde_enc->cur_master) {
  2255. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2256. return;
  2257. }
  2258. _sde_encoder_input_handler_register(drm_enc);
  2259. if ((drm_enc->crtc->state->connectors_changed &&
  2260. sde_encoder_in_clone_mode(drm_enc)) ||
  2261. !(msm_is_mode_seamless_vrr(cur_mode)
  2262. || msm_is_mode_seamless_dms(cur_mode)
  2263. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2264. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2265. sde_encoder_off_work);
  2266. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2267. if (ret) {
  2268. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2269. ret);
  2270. return;
  2271. }
  2272. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2273. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2274. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2275. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2276. if (!phys)
  2277. continue;
  2278. phys->comp_type = comp_info->comp_type;
  2279. phys->comp_ratio = comp_info->comp_ratio;
  2280. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2281. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2282. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2283. phys->dsc_extra_pclk_cycle_cnt =
  2284. comp_info->dsc_info.pclk_per_line;
  2285. phys->dsc_extra_disp_width =
  2286. comp_info->dsc_info.extra_width;
  2287. phys->dce_bytes_per_line =
  2288. comp_info->dsc_info.bytes_per_pkt *
  2289. comp_info->dsc_info.pkt_per_line;
  2290. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2291. phys->dce_bytes_per_line =
  2292. comp_info->vdc_info.bytes_per_pkt *
  2293. comp_info->vdc_info.pkt_per_line;
  2294. }
  2295. if (phys != sde_enc->cur_master) {
  2296. /**
  2297. * on DMS request, the encoder will be enabled
  2298. * already. Invoke restore to reconfigure the
  2299. * new mode.
  2300. */
  2301. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2302. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2303. phys->ops.restore)
  2304. phys->ops.restore(phys);
  2305. else if (phys->ops.enable)
  2306. phys->ops.enable(phys);
  2307. }
  2308. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2309. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2310. phys->ops.setup_misr(phys, true,
  2311. sde_enc->misr_frame_count);
  2312. }
  2313. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2314. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2315. sde_enc->cur_master->ops.restore)
  2316. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2317. else if (sde_enc->cur_master->ops.enable)
  2318. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2319. _sde_encoder_virt_enable_helper(drm_enc);
  2320. }
  2321. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2322. {
  2323. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2324. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2325. int i = 0;
  2326. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2327. if (sde_enc->phys_encs[i]) {
  2328. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2329. sde_enc->phys_encs[i]->connector = NULL;
  2330. }
  2331. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2332. }
  2333. sde_enc->cur_master = NULL;
  2334. /*
  2335. * clear the cached crtc in sde_enc on use case finish, after all the
  2336. * outstanding events and timers have been completed
  2337. */
  2338. sde_enc->crtc = NULL;
  2339. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2340. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2341. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2342. }
  2343. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2344. {
  2345. struct sde_encoder_virt *sde_enc = NULL;
  2346. struct sde_kms *sde_kms;
  2347. enum sde_intf_mode intf_mode;
  2348. int i = 0;
  2349. if (!drm_enc) {
  2350. SDE_ERROR("invalid encoder\n");
  2351. return;
  2352. } else if (!drm_enc->dev) {
  2353. SDE_ERROR("invalid dev\n");
  2354. return;
  2355. } else if (!drm_enc->dev->dev_private) {
  2356. SDE_ERROR("invalid dev_private\n");
  2357. return;
  2358. }
  2359. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2360. SDE_ERROR("power resource is not enabled\n");
  2361. return;
  2362. }
  2363. sde_enc = to_sde_encoder_virt(drm_enc);
  2364. SDE_DEBUG_ENC(sde_enc, "\n");
  2365. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2366. if (!sde_kms)
  2367. return;
  2368. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2369. SDE_EVT32(DRMID(drm_enc));
  2370. /* wait for idle */
  2371. if (!sde_encoder_in_clone_mode(drm_enc))
  2372. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2373. _sde_encoder_input_handler_unregister(drm_enc);
  2374. /*
  2375. * For primary command mode and video mode encoders, execute the
  2376. * resource control pre-stop operations before the physical encoders
  2377. * are disabled, to allow the rsc to transition its states properly.
  2378. *
  2379. * For other encoder types, rsc should not be enabled until after
  2380. * they have been fully disabled, so delay the pre-stop operations
  2381. * until after the physical disable calls have returned.
  2382. */
  2383. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2384. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2385. sde_encoder_resource_control(drm_enc,
  2386. SDE_ENC_RC_EVENT_PRE_STOP);
  2387. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2388. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2389. if (phys && phys->ops.disable)
  2390. phys->ops.disable(phys);
  2391. }
  2392. } else {
  2393. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2394. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2395. if (phys && phys->ops.disable)
  2396. phys->ops.disable(phys);
  2397. }
  2398. sde_encoder_resource_control(drm_enc,
  2399. SDE_ENC_RC_EVENT_PRE_STOP);
  2400. }
  2401. /*
  2402. * disable dce after the transfer is complete (for command mode)
  2403. * and after physical encoder is disabled, to make sure timing
  2404. * engine is already disabled (for video mode).
  2405. */
  2406. if (!sde_in_trusted_vm(sde_kms))
  2407. sde_encoder_dce_disable(sde_enc);
  2408. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2409. if (!sde_encoder_in_clone_mode(drm_enc))
  2410. sde_encoder_virt_reset(drm_enc);
  2411. }
  2412. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2413. struct sde_encoder_phys_wb *wb_enc)
  2414. {
  2415. struct sde_encoder_virt *sde_enc;
  2416. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2417. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2418. if (wb_enc) {
  2419. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2420. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2421. false, phys_enc->hw_pp->idx);
  2422. if (phys_enc->hw_ctl->ops.update_bitmask)
  2423. phys_enc->hw_ctl->ops.update_bitmask(
  2424. phys_enc->hw_ctl,
  2425. SDE_HW_FLUSH_WB,
  2426. wb_enc->hw_wb->idx, true);
  2427. }
  2428. } else {
  2429. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2430. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2431. phys_enc->hw_intf, false,
  2432. phys_enc->hw_pp->idx);
  2433. if (phys_enc->hw_ctl->ops.update_bitmask)
  2434. phys_enc->hw_ctl->ops.update_bitmask(
  2435. phys_enc->hw_ctl,
  2436. SDE_HW_FLUSH_INTF,
  2437. phys_enc->hw_intf->idx, true);
  2438. }
  2439. }
  2440. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2441. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2442. if (phys_enc->hw_ctl->ops.update_bitmask &&
  2443. phys_enc->hw_pp->merge_3d)
  2444. phys_enc->hw_ctl->ops.update_bitmask(
  2445. phys_enc->hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  2446. phys_enc->hw_pp->merge_3d->idx, true);
  2447. }
  2448. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2449. phys_enc->hw_pp) {
  2450. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2451. false, phys_enc->hw_pp->idx);
  2452. if (phys_enc->hw_ctl->ops.update_bitmask)
  2453. phys_enc->hw_ctl->ops.update_bitmask(
  2454. phys_enc->hw_ctl, SDE_HW_FLUSH_CDM,
  2455. phys_enc->hw_cdm->idx, true);
  2456. }
  2457. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2458. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2459. phys_enc->hw_ctl->ops.reset_post_disable)
  2460. phys_enc->hw_ctl->ops.reset_post_disable(
  2461. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2462. phys_enc->hw_pp->merge_3d ?
  2463. phys_enc->hw_pp->merge_3d->idx : 0);
  2464. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2465. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2466. }
  2467. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2468. enum sde_intf_type type, u32 controller_id)
  2469. {
  2470. int i = 0;
  2471. for (i = 0; i < catalog->intf_count; i++) {
  2472. if (catalog->intf[i].type == type
  2473. && catalog->intf[i].controller_id == controller_id) {
  2474. return catalog->intf[i].id;
  2475. }
  2476. }
  2477. return INTF_MAX;
  2478. }
  2479. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2480. enum sde_intf_type type, u32 controller_id)
  2481. {
  2482. if (controller_id < catalog->wb_count)
  2483. return catalog->wb[controller_id].id;
  2484. return WB_MAX;
  2485. }
  2486. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2487. struct drm_crtc *crtc)
  2488. {
  2489. struct sde_hw_uidle *uidle;
  2490. struct sde_uidle_cntr cntr;
  2491. struct sde_uidle_status status;
  2492. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2493. pr_err("invalid params %d %d\n",
  2494. !sde_kms, !crtc);
  2495. return;
  2496. }
  2497. /* check if perf counters are enabled and setup */
  2498. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2499. return;
  2500. uidle = sde_kms->hw_uidle;
  2501. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2502. && uidle->ops.uidle_get_status) {
  2503. uidle->ops.uidle_get_status(uidle, &status);
  2504. trace_sde_perf_uidle_status(
  2505. crtc->base.id,
  2506. status.uidle_danger_status_0,
  2507. status.uidle_danger_status_1,
  2508. status.uidle_safe_status_0,
  2509. status.uidle_safe_status_1,
  2510. status.uidle_idle_status_0,
  2511. status.uidle_idle_status_1,
  2512. status.uidle_fal_status_0,
  2513. status.uidle_fal_status_1,
  2514. status.uidle_status,
  2515. status.uidle_en_fal10);
  2516. }
  2517. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2518. && uidle->ops.uidle_get_cntr) {
  2519. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2520. trace_sde_perf_uidle_cntr(
  2521. crtc->base.id,
  2522. cntr.fal1_gate_cntr,
  2523. cntr.fal10_gate_cntr,
  2524. cntr.fal_wait_gate_cntr,
  2525. cntr.fal1_num_transitions_cntr,
  2526. cntr.fal10_num_transitions_cntr,
  2527. cntr.min_gate_cntr,
  2528. cntr.max_gate_cntr);
  2529. }
  2530. }
  2531. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2532. struct sde_encoder_phys *phy_enc)
  2533. {
  2534. struct sde_encoder_virt *sde_enc = NULL;
  2535. unsigned long lock_flags;
  2536. if (!drm_enc || !phy_enc)
  2537. return;
  2538. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2539. sde_enc = to_sde_encoder_virt(drm_enc);
  2540. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2541. if (sde_enc->crtc_vblank_cb)
  2542. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2543. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2544. if (phy_enc->sde_kms &&
  2545. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2546. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2547. atomic_inc(&phy_enc->vsync_cnt);
  2548. SDE_ATRACE_END("encoder_vblank_callback");
  2549. }
  2550. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2551. struct sde_encoder_phys *phy_enc)
  2552. {
  2553. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2554. if (!phy_enc)
  2555. return;
  2556. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2557. atomic_inc(&phy_enc->underrun_cnt);
  2558. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2559. if (sde_enc->cur_master &&
  2560. sde_enc->cur_master->ops.get_underrun_line_count)
  2561. sde_enc->cur_master->ops.get_underrun_line_count(
  2562. sde_enc->cur_master);
  2563. trace_sde_encoder_underrun(DRMID(drm_enc),
  2564. atomic_read(&phy_enc->underrun_cnt));
  2565. SDE_DBG_CTRL("stop_ftrace");
  2566. SDE_DBG_CTRL("panic_underrun");
  2567. SDE_ATRACE_END("encoder_underrun_callback");
  2568. }
  2569. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2570. void (*vbl_cb)(void *), void *vbl_data)
  2571. {
  2572. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2573. unsigned long lock_flags;
  2574. bool enable;
  2575. int i;
  2576. enable = vbl_cb ? true : false;
  2577. if (!drm_enc) {
  2578. SDE_ERROR("invalid encoder\n");
  2579. return;
  2580. }
  2581. SDE_DEBUG_ENC(sde_enc, "\n");
  2582. SDE_EVT32(DRMID(drm_enc), enable);
  2583. if (sde_encoder_in_clone_mode(drm_enc)) {
  2584. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2585. return;
  2586. }
  2587. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2588. sde_enc->crtc_vblank_cb = vbl_cb;
  2589. sde_enc->crtc_vblank_cb_data = vbl_data;
  2590. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2591. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2592. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2593. if (phys && phys->ops.control_vblank_irq)
  2594. phys->ops.control_vblank_irq(phys, enable);
  2595. }
  2596. sde_enc->vblank_enabled = enable;
  2597. }
  2598. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2599. void (*frame_event_cb)(void *, u32 event),
  2600. struct drm_crtc *crtc)
  2601. {
  2602. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2603. unsigned long lock_flags;
  2604. bool enable;
  2605. enable = frame_event_cb ? true : false;
  2606. if (!drm_enc) {
  2607. SDE_ERROR("invalid encoder\n");
  2608. return;
  2609. }
  2610. SDE_DEBUG_ENC(sde_enc, "\n");
  2611. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2612. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2613. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2614. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2615. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2616. }
  2617. static void sde_encoder_frame_done_callback(
  2618. struct drm_encoder *drm_enc,
  2619. struct sde_encoder_phys *ready_phys, u32 event)
  2620. {
  2621. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2622. unsigned int i;
  2623. bool trigger = true;
  2624. bool is_cmd_mode = false;
  2625. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2626. if (!drm_enc || !sde_enc->cur_master) {
  2627. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2628. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2629. return;
  2630. }
  2631. sde_enc->crtc_frame_event_cb_data.connector =
  2632. sde_enc->cur_master->connector;
  2633. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2634. is_cmd_mode = true;
  2635. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2636. | SDE_ENCODER_FRAME_EVENT_ERROR
  2637. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2638. if (ready_phys->connector)
  2639. topology = sde_connector_get_topology_name(
  2640. ready_phys->connector);
  2641. /* One of the physical encoders has become idle */
  2642. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2643. if (sde_enc->phys_encs[i] == ready_phys) {
  2644. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2645. atomic_read(&sde_enc->frame_done_cnt[i]));
  2646. if (!atomic_add_unless(
  2647. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2648. SDE_EVT32(DRMID(drm_enc), event,
  2649. ready_phys->intf_idx,
  2650. SDE_EVTLOG_ERROR);
  2651. SDE_ERROR_ENC(sde_enc,
  2652. "intf idx:%d, event:%d\n",
  2653. ready_phys->intf_idx, event);
  2654. return;
  2655. }
  2656. }
  2657. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2658. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2659. trigger = false;
  2660. }
  2661. if (trigger) {
  2662. if (sde_enc->crtc_frame_event_cb)
  2663. sde_enc->crtc_frame_event_cb(
  2664. &sde_enc->crtc_frame_event_cb_data,
  2665. event);
  2666. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2667. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2668. -1, 0);
  2669. }
  2670. } else if (sde_enc->crtc_frame_event_cb) {
  2671. sde_enc->crtc_frame_event_cb(
  2672. &sde_enc->crtc_frame_event_cb_data, event);
  2673. }
  2674. }
  2675. static void sde_encoder_get_qsync_fps_callback(
  2676. struct drm_encoder *drm_enc,
  2677. u32 *qsync_fps, u32 vrr_fps)
  2678. {
  2679. struct msm_display_info *disp_info;
  2680. struct sde_encoder_virt *sde_enc;
  2681. int rc = 0;
  2682. struct sde_connector *sde_conn;
  2683. if (!qsync_fps)
  2684. return;
  2685. *qsync_fps = 0;
  2686. if (!drm_enc) {
  2687. SDE_ERROR("invalid drm encoder\n");
  2688. return;
  2689. }
  2690. sde_enc = to_sde_encoder_virt(drm_enc);
  2691. disp_info = &sde_enc->disp_info;
  2692. *qsync_fps = disp_info->qsync_min_fps;
  2693. /**
  2694. * If "dsi-supported-qsync-min-fps-list" is defined, get
  2695. * the qsync min fps corresponding to the fps in dfps list
  2696. */
  2697. if (disp_info->has_qsync_min_fps_list) {
  2698. if (!sde_enc->cur_master ||
  2699. !(sde_enc->disp_info.capabilities &
  2700. MSM_DISPLAY_CAP_VID_MODE)) {
  2701. SDE_ERROR("invalid qsync settings %b\n",
  2702. !sde_enc->cur_master);
  2703. return;
  2704. }
  2705. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2706. if (sde_conn->ops.get_qsync_min_fps)
  2707. rc = sde_conn->ops.get_qsync_min_fps(sde_conn->display,
  2708. vrr_fps);
  2709. if (rc <= 0) {
  2710. SDE_ERROR("invalid qsync min fps %d\n", rc);
  2711. return;
  2712. }
  2713. *qsync_fps = rc;
  2714. }
  2715. }
  2716. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2717. {
  2718. struct sde_encoder_virt *sde_enc;
  2719. if (!drm_enc) {
  2720. SDE_ERROR("invalid drm encoder\n");
  2721. return -EINVAL;
  2722. }
  2723. sde_enc = to_sde_encoder_virt(drm_enc);
  2724. sde_encoder_resource_control(&sde_enc->base,
  2725. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2726. return 0;
  2727. }
  2728. /**
  2729. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2730. * drm_enc: Pointer to drm encoder structure
  2731. * phys: Pointer to physical encoder structure
  2732. * extra_flush: Additional bit mask to include in flush trigger
  2733. * config_changed: if true new config is applied, avoid increment of retire
  2734. * count if false
  2735. */
  2736. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2737. struct sde_encoder_phys *phys,
  2738. struct sde_ctl_flush_cfg *extra_flush,
  2739. bool config_changed)
  2740. {
  2741. struct sde_hw_ctl *ctl;
  2742. unsigned long lock_flags;
  2743. struct sde_encoder_virt *sde_enc;
  2744. int pend_ret_fence_cnt;
  2745. struct sde_connector *c_conn;
  2746. if (!drm_enc || !phys) {
  2747. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2748. !drm_enc, !phys);
  2749. return;
  2750. }
  2751. sde_enc = to_sde_encoder_virt(drm_enc);
  2752. c_conn = to_sde_connector(phys->connector);
  2753. if (!phys->hw_pp) {
  2754. SDE_ERROR("invalid pingpong hw\n");
  2755. return;
  2756. }
  2757. ctl = phys->hw_ctl;
  2758. if (!ctl || !phys->ops.trigger_flush) {
  2759. SDE_ERROR("missing ctl/trigger cb\n");
  2760. return;
  2761. }
  2762. if (phys->split_role == ENC_ROLE_SKIP) {
  2763. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2764. "skip flush pp%d ctl%d\n",
  2765. phys->hw_pp->idx - PINGPONG_0,
  2766. ctl->idx - CTL_0);
  2767. return;
  2768. }
  2769. /* update pending counts and trigger kickoff ctl flush atomically */
  2770. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2771. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2772. atomic_inc(&phys->pending_retire_fence_cnt);
  2773. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2774. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2775. ctl->ops.update_bitmask) {
  2776. /* perform peripheral flush on every frame update for dp dsc */
  2777. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2778. phys->comp_ratio && c_conn->ops.update_pps) {
  2779. c_conn->ops.update_pps(phys->connector, NULL,
  2780. c_conn->display);
  2781. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2782. phys->hw_intf->idx, 1);
  2783. }
  2784. if (sde_enc->dynamic_hdr_updated)
  2785. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2786. phys->hw_intf->idx, 1);
  2787. }
  2788. if ((extra_flush && extra_flush->pending_flush_mask)
  2789. && ctl->ops.update_pending_flush)
  2790. ctl->ops.update_pending_flush(ctl, extra_flush);
  2791. phys->ops.trigger_flush(phys);
  2792. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2793. if (ctl->ops.get_pending_flush) {
  2794. struct sde_ctl_flush_cfg pending_flush = {0,};
  2795. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2796. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2797. ctl->idx - CTL_0,
  2798. pending_flush.pending_flush_mask,
  2799. pend_ret_fence_cnt);
  2800. } else {
  2801. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2802. ctl->idx - CTL_0,
  2803. pend_ret_fence_cnt);
  2804. }
  2805. }
  2806. /**
  2807. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2808. * phys: Pointer to physical encoder structure
  2809. */
  2810. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2811. {
  2812. struct sde_hw_ctl *ctl;
  2813. struct sde_encoder_virt *sde_enc;
  2814. if (!phys) {
  2815. SDE_ERROR("invalid argument(s)\n");
  2816. return;
  2817. }
  2818. if (!phys->hw_pp) {
  2819. SDE_ERROR("invalid pingpong hw\n");
  2820. return;
  2821. }
  2822. if (!phys->parent) {
  2823. SDE_ERROR("invalid parent\n");
  2824. return;
  2825. }
  2826. /* avoid ctrl start for encoder in clone mode */
  2827. if (phys->in_clone_mode)
  2828. return;
  2829. ctl = phys->hw_ctl;
  2830. sde_enc = to_sde_encoder_virt(phys->parent);
  2831. if (phys->split_role == ENC_ROLE_SKIP) {
  2832. SDE_DEBUG_ENC(sde_enc,
  2833. "skip start pp%d ctl%d\n",
  2834. phys->hw_pp->idx - PINGPONG_0,
  2835. ctl->idx - CTL_0);
  2836. return;
  2837. }
  2838. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2839. phys->ops.trigger_start(phys);
  2840. }
  2841. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2842. {
  2843. struct sde_hw_ctl *ctl;
  2844. if (!phys_enc) {
  2845. SDE_ERROR("invalid encoder\n");
  2846. return;
  2847. }
  2848. ctl = phys_enc->hw_ctl;
  2849. if (ctl && ctl->ops.trigger_flush)
  2850. ctl->ops.trigger_flush(ctl);
  2851. }
  2852. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2853. {
  2854. struct sde_hw_ctl *ctl;
  2855. if (!phys_enc) {
  2856. SDE_ERROR("invalid encoder\n");
  2857. return;
  2858. }
  2859. ctl = phys_enc->hw_ctl;
  2860. if (ctl && ctl->ops.trigger_start) {
  2861. ctl->ops.trigger_start(ctl);
  2862. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2863. }
  2864. }
  2865. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2866. {
  2867. struct sde_encoder_virt *sde_enc;
  2868. struct sde_connector *sde_con;
  2869. void *sde_con_disp;
  2870. struct sde_hw_ctl *ctl;
  2871. int rc;
  2872. if (!phys_enc) {
  2873. SDE_ERROR("invalid encoder\n");
  2874. return;
  2875. }
  2876. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2877. ctl = phys_enc->hw_ctl;
  2878. if (!ctl || !ctl->ops.reset)
  2879. return;
  2880. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2881. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2882. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2883. phys_enc->connector) {
  2884. sde_con = to_sde_connector(phys_enc->connector);
  2885. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2886. if (sde_con->ops.soft_reset) {
  2887. rc = sde_con->ops.soft_reset(sde_con_disp);
  2888. if (rc) {
  2889. SDE_ERROR_ENC(sde_enc,
  2890. "connector soft reset failure\n");
  2891. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2892. "panic");
  2893. }
  2894. }
  2895. }
  2896. phys_enc->enable_state = SDE_ENC_ENABLED;
  2897. }
  2898. /**
  2899. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2900. * Iterate through the physical encoders and perform consolidated flush
  2901. * and/or control start triggering as needed. This is done in the virtual
  2902. * encoder rather than the individual physical ones in order to handle
  2903. * use cases that require visibility into multiple physical encoders at
  2904. * a time.
  2905. * sde_enc: Pointer to virtual encoder structure
  2906. * config_changed: if true new config is applied. Avoid regdma_flush and
  2907. * incrementing the retire count if false.
  2908. */
  2909. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  2910. bool config_changed)
  2911. {
  2912. struct sde_hw_ctl *ctl;
  2913. uint32_t i;
  2914. struct sde_ctl_flush_cfg pending_flush = {0,};
  2915. u32 pending_kickoff_cnt;
  2916. struct msm_drm_private *priv = NULL;
  2917. struct sde_kms *sde_kms = NULL;
  2918. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2919. bool is_regdma_blocking = false, is_vid_mode = false;
  2920. struct sde_crtc *sde_crtc;
  2921. if (!sde_enc) {
  2922. SDE_ERROR("invalid encoder\n");
  2923. return;
  2924. }
  2925. sde_crtc = to_sde_crtc(sde_enc->crtc);
  2926. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2927. is_vid_mode = true;
  2928. is_regdma_blocking = (is_vid_mode ||
  2929. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2930. /* don't perform flush/start operations for slave encoders */
  2931. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2932. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2933. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2934. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2935. continue;
  2936. ctl = phys->hw_ctl;
  2937. if (!ctl)
  2938. continue;
  2939. if (phys->connector)
  2940. topology = sde_connector_get_topology_name(
  2941. phys->connector);
  2942. if (!phys->ops.needs_single_flush ||
  2943. !phys->ops.needs_single_flush(phys)) {
  2944. if (config_changed && ctl->ops.reg_dma_flush)
  2945. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2946. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  2947. config_changed);
  2948. } else if (ctl->ops.get_pending_flush) {
  2949. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2950. }
  2951. }
  2952. /* for split flush, combine pending flush masks and send to master */
  2953. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2954. ctl = sde_enc->cur_master->hw_ctl;
  2955. if (config_changed && ctl->ops.reg_dma_flush)
  2956. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2957. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2958. &pending_flush,
  2959. config_changed);
  2960. }
  2961. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2962. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2963. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2964. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2965. continue;
  2966. if (!phys->ops.needs_single_flush ||
  2967. !phys->ops.needs_single_flush(phys)) {
  2968. pending_kickoff_cnt =
  2969. sde_encoder_phys_inc_pending(phys);
  2970. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2971. } else {
  2972. pending_kickoff_cnt =
  2973. sde_encoder_phys_inc_pending(phys);
  2974. SDE_EVT32(pending_kickoff_cnt,
  2975. pending_flush.pending_flush_mask,
  2976. SDE_EVTLOG_FUNC_CASE2);
  2977. }
  2978. }
  2979. if (sde_enc->misr_enable)
  2980. sde_encoder_misr_configure(&sde_enc->base, true,
  2981. sde_enc->misr_frame_count);
  2982. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2983. if (crtc_misr_info.misr_enable && sde_crtc &&
  2984. sde_crtc->misr_reconfigure) {
  2985. sde_crtc_misr_setup(sde_enc->crtc, true,
  2986. crtc_misr_info.misr_frame_count);
  2987. sde_crtc->misr_reconfigure = false;
  2988. }
  2989. _sde_encoder_trigger_start(sde_enc->cur_master);
  2990. if (sde_enc->elevated_ahb_vote) {
  2991. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2992. priv = sde_enc->base.dev->dev_private;
  2993. if (sde_kms != NULL) {
  2994. sde_power_scale_reg_bus(&priv->phandle,
  2995. VOTE_INDEX_LOW,
  2996. false);
  2997. }
  2998. sde_enc->elevated_ahb_vote = false;
  2999. }
  3000. }
  3001. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3002. struct drm_encoder *drm_enc,
  3003. unsigned long *affected_displays,
  3004. int num_active_phys)
  3005. {
  3006. struct sde_encoder_virt *sde_enc;
  3007. struct sde_encoder_phys *master;
  3008. enum sde_rm_topology_name topology;
  3009. bool is_right_only;
  3010. if (!drm_enc || !affected_displays)
  3011. return;
  3012. sde_enc = to_sde_encoder_virt(drm_enc);
  3013. master = sde_enc->cur_master;
  3014. if (!master || !master->connector)
  3015. return;
  3016. topology = sde_connector_get_topology_name(master->connector);
  3017. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3018. return;
  3019. /*
  3020. * For pingpong split, the slave pingpong won't generate IRQs. For
  3021. * right-only updates, we can't swap pingpongs, or simply swap the
  3022. * master/slave assignment, we actually have to swap the interfaces
  3023. * so that the master physical encoder will use a pingpong/interface
  3024. * that generates irqs on which to wait.
  3025. */
  3026. is_right_only = !test_bit(0, affected_displays) &&
  3027. test_bit(1, affected_displays);
  3028. if (is_right_only && !sde_enc->intfs_swapped) {
  3029. /* right-only update swap interfaces */
  3030. swap(sde_enc->phys_encs[0]->intf_idx,
  3031. sde_enc->phys_encs[1]->intf_idx);
  3032. sde_enc->intfs_swapped = true;
  3033. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3034. /* left-only or full update, swap back */
  3035. swap(sde_enc->phys_encs[0]->intf_idx,
  3036. sde_enc->phys_encs[1]->intf_idx);
  3037. sde_enc->intfs_swapped = false;
  3038. }
  3039. SDE_DEBUG_ENC(sde_enc,
  3040. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3041. is_right_only, sde_enc->intfs_swapped,
  3042. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3043. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3044. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3045. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3046. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3047. *affected_displays);
  3048. /* ppsplit always uses master since ppslave invalid for irqs*/
  3049. if (num_active_phys == 1)
  3050. *affected_displays = BIT(0);
  3051. }
  3052. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3053. struct sde_encoder_kickoff_params *params)
  3054. {
  3055. struct sde_encoder_virt *sde_enc;
  3056. struct sde_encoder_phys *phys;
  3057. int i, num_active_phys;
  3058. bool master_assigned = false;
  3059. if (!drm_enc || !params)
  3060. return;
  3061. sde_enc = to_sde_encoder_virt(drm_enc);
  3062. if (sde_enc->num_phys_encs <= 1)
  3063. return;
  3064. /* count bits set */
  3065. num_active_phys = hweight_long(params->affected_displays);
  3066. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3067. params->affected_displays, num_active_phys);
  3068. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3069. num_active_phys);
  3070. /* for left/right only update, ppsplit master switches interface */
  3071. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3072. &params->affected_displays, num_active_phys);
  3073. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3074. enum sde_enc_split_role prv_role, new_role;
  3075. bool active = false;
  3076. phys = sde_enc->phys_encs[i];
  3077. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3078. continue;
  3079. active = test_bit(i, &params->affected_displays);
  3080. prv_role = phys->split_role;
  3081. if (active && num_active_phys == 1)
  3082. new_role = ENC_ROLE_SOLO;
  3083. else if (active && !master_assigned)
  3084. new_role = ENC_ROLE_MASTER;
  3085. else if (active)
  3086. new_role = ENC_ROLE_SLAVE;
  3087. else
  3088. new_role = ENC_ROLE_SKIP;
  3089. phys->ops.update_split_role(phys, new_role);
  3090. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3091. sde_enc->cur_master = phys;
  3092. master_assigned = true;
  3093. }
  3094. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3095. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3096. phys->split_role, active);
  3097. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3098. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3099. phys->split_role, active, num_active_phys);
  3100. }
  3101. }
  3102. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3103. {
  3104. struct sde_encoder_virt *sde_enc;
  3105. struct msm_display_info *disp_info;
  3106. if (!drm_enc) {
  3107. SDE_ERROR("invalid encoder\n");
  3108. return false;
  3109. }
  3110. sde_enc = to_sde_encoder_virt(drm_enc);
  3111. disp_info = &sde_enc->disp_info;
  3112. return (disp_info->curr_panel_mode == mode);
  3113. }
  3114. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3115. {
  3116. struct sde_encoder_virt *sde_enc;
  3117. struct sde_encoder_phys *phys;
  3118. unsigned int i;
  3119. struct sde_hw_ctl *ctl;
  3120. if (!drm_enc) {
  3121. SDE_ERROR("invalid encoder\n");
  3122. return;
  3123. }
  3124. sde_enc = to_sde_encoder_virt(drm_enc);
  3125. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3126. phys = sde_enc->phys_encs[i];
  3127. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3128. sde_encoder_check_curr_mode(drm_enc,
  3129. MSM_DISPLAY_CMD_MODE)) {
  3130. ctl = phys->hw_ctl;
  3131. if (ctl->ops.trigger_pending)
  3132. /* update only for command mode primary ctl */
  3133. ctl->ops.trigger_pending(ctl);
  3134. }
  3135. }
  3136. sde_enc->idle_pc_restore = false;
  3137. }
  3138. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3139. {
  3140. struct sde_encoder_virt *sde_enc = container_of(work,
  3141. struct sde_encoder_virt, esd_trigger_work);
  3142. if (!sde_enc) {
  3143. SDE_ERROR("invalid sde encoder\n");
  3144. return;
  3145. }
  3146. sde_encoder_resource_control(&sde_enc->base,
  3147. SDE_ENC_RC_EVENT_KICKOFF);
  3148. }
  3149. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3150. {
  3151. struct sde_encoder_virt *sde_enc = container_of(work,
  3152. struct sde_encoder_virt, input_event_work);
  3153. if (!sde_enc) {
  3154. SDE_ERROR("invalid sde encoder\n");
  3155. return;
  3156. }
  3157. sde_encoder_resource_control(&sde_enc->base,
  3158. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3159. }
  3160. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3161. {
  3162. struct sde_encoder_virt *sde_enc = container_of(work,
  3163. struct sde_encoder_virt, early_wakeup_work);
  3164. if (!sde_enc) {
  3165. SDE_ERROR("invalid sde encoder\n");
  3166. return;
  3167. }
  3168. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3169. sde_encoder_resource_control(&sde_enc->base,
  3170. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3171. SDE_ATRACE_END("encoder_early_wakeup");
  3172. }
  3173. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3174. {
  3175. struct sde_encoder_virt *sde_enc = NULL;
  3176. struct msm_drm_thread *disp_thread = NULL;
  3177. struct msm_drm_private *priv = NULL;
  3178. priv = drm_enc->dev->dev_private;
  3179. sde_enc = to_sde_encoder_virt(drm_enc);
  3180. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3181. SDE_DEBUG_ENC(sde_enc,
  3182. "should only early wake up command mode display\n");
  3183. return;
  3184. }
  3185. if (!sde_enc->crtc || (sde_enc->crtc->index
  3186. >= ARRAY_SIZE(priv->event_thread))) {
  3187. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3188. sde_enc->crtc == NULL,
  3189. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3190. return;
  3191. }
  3192. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3193. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3194. kthread_queue_work(&disp_thread->worker,
  3195. &sde_enc->early_wakeup_work);
  3196. SDE_ATRACE_END("queue_early_wakeup_work");
  3197. }
  3198. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3199. {
  3200. static const uint64_t timeout_us = 50000;
  3201. static const uint64_t sleep_us = 20;
  3202. struct sde_encoder_virt *sde_enc;
  3203. ktime_t cur_ktime, exp_ktime;
  3204. uint32_t line_count, tmp, i;
  3205. if (!drm_enc) {
  3206. SDE_ERROR("invalid encoder\n");
  3207. return -EINVAL;
  3208. }
  3209. sde_enc = to_sde_encoder_virt(drm_enc);
  3210. if (!sde_enc->cur_master ||
  3211. !sde_enc->cur_master->ops.get_line_count) {
  3212. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3213. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3214. return -EINVAL;
  3215. }
  3216. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3217. line_count = sde_enc->cur_master->ops.get_line_count(
  3218. sde_enc->cur_master);
  3219. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3220. tmp = line_count;
  3221. line_count = sde_enc->cur_master->ops.get_line_count(
  3222. sde_enc->cur_master);
  3223. if (line_count < tmp) {
  3224. SDE_EVT32(DRMID(drm_enc), line_count);
  3225. return 0;
  3226. }
  3227. cur_ktime = ktime_get();
  3228. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3229. break;
  3230. usleep_range(sleep_us / 2, sleep_us);
  3231. }
  3232. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3233. return -ETIMEDOUT;
  3234. }
  3235. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3236. {
  3237. struct drm_encoder *drm_enc;
  3238. struct sde_rm_hw_iter rm_iter;
  3239. bool lm_valid = false;
  3240. bool intf_valid = false;
  3241. if (!phys_enc || !phys_enc->parent) {
  3242. SDE_ERROR("invalid encoder\n");
  3243. return -EINVAL;
  3244. }
  3245. drm_enc = phys_enc->parent;
  3246. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3247. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3248. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3249. phys_enc->has_intf_te)) {
  3250. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3251. SDE_HW_BLK_INTF);
  3252. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3253. struct sde_hw_intf *hw_intf =
  3254. (struct sde_hw_intf *)rm_iter.hw;
  3255. if (!hw_intf)
  3256. continue;
  3257. if (phys_enc->hw_ctl->ops.update_bitmask)
  3258. phys_enc->hw_ctl->ops.update_bitmask(
  3259. phys_enc->hw_ctl,
  3260. SDE_HW_FLUSH_INTF,
  3261. hw_intf->idx, 1);
  3262. intf_valid = true;
  3263. }
  3264. if (!intf_valid) {
  3265. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3266. "intf not found to flush\n");
  3267. return -EFAULT;
  3268. }
  3269. } else {
  3270. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3271. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3272. struct sde_hw_mixer *hw_lm =
  3273. (struct sde_hw_mixer *)rm_iter.hw;
  3274. if (!hw_lm)
  3275. continue;
  3276. /* update LM flush for HW without INTF TE */
  3277. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3278. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3279. phys_enc->hw_ctl,
  3280. hw_lm->idx, 1);
  3281. lm_valid = true;
  3282. }
  3283. if (!lm_valid) {
  3284. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3285. "lm not found to flush\n");
  3286. return -EFAULT;
  3287. }
  3288. }
  3289. return 0;
  3290. }
  3291. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3292. struct sde_encoder_virt *sde_enc)
  3293. {
  3294. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3295. struct sde_hw_mdp *mdptop = NULL;
  3296. sde_enc->dynamic_hdr_updated = false;
  3297. if (sde_enc->cur_master) {
  3298. mdptop = sde_enc->cur_master->hw_mdptop;
  3299. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3300. sde_enc->cur_master->connector);
  3301. }
  3302. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3303. return;
  3304. if (mdptop->ops.set_hdr_plus_metadata) {
  3305. sde_enc->dynamic_hdr_updated = true;
  3306. mdptop->ops.set_hdr_plus_metadata(
  3307. mdptop, dhdr_meta->dynamic_hdr_payload,
  3308. dhdr_meta->dynamic_hdr_payload_size,
  3309. sde_enc->cur_master->intf_idx == INTF_0 ?
  3310. 0 : 1);
  3311. }
  3312. }
  3313. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3314. {
  3315. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3316. struct sde_encoder_phys *phys;
  3317. int i;
  3318. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3319. phys = sde_enc->phys_encs[i];
  3320. if (phys && phys->ops.hw_reset)
  3321. phys->ops.hw_reset(phys);
  3322. }
  3323. }
  3324. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3325. struct sde_encoder_kickoff_params *params)
  3326. {
  3327. struct sde_encoder_virt *sde_enc;
  3328. struct sde_encoder_phys *phys;
  3329. struct sde_kms *sde_kms = NULL;
  3330. struct sde_crtc *sde_crtc;
  3331. bool needs_hw_reset = false, is_cmd_mode;
  3332. int i, rc, ret = 0;
  3333. struct msm_display_info *disp_info;
  3334. if (!drm_enc || !params || !drm_enc->dev ||
  3335. !drm_enc->dev->dev_private) {
  3336. SDE_ERROR("invalid args\n");
  3337. return -EINVAL;
  3338. }
  3339. sde_enc = to_sde_encoder_virt(drm_enc);
  3340. sde_kms = sde_encoder_get_kms(drm_enc);
  3341. if (!sde_kms)
  3342. return -EINVAL;
  3343. disp_info = &sde_enc->disp_info;
  3344. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3345. SDE_DEBUG_ENC(sde_enc, "\n");
  3346. SDE_EVT32(DRMID(drm_enc));
  3347. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3348. MSM_DISPLAY_CMD_MODE);
  3349. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3350. && is_cmd_mode)
  3351. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3352. sde_enc->cur_master->connector->state,
  3353. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3354. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3355. /* prepare for next kickoff, may include waiting on previous kickoff */
  3356. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3357. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3358. phys = sde_enc->phys_encs[i];
  3359. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3360. params->recovery_events_enabled =
  3361. sde_enc->recovery_events_enabled;
  3362. if (phys) {
  3363. if (phys->ops.prepare_for_kickoff) {
  3364. rc = phys->ops.prepare_for_kickoff(
  3365. phys, params);
  3366. if (rc)
  3367. ret = rc;
  3368. }
  3369. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3370. needs_hw_reset = true;
  3371. _sde_encoder_setup_dither(phys);
  3372. if (sde_enc->cur_master &&
  3373. sde_connector_is_qsync_updated(
  3374. sde_enc->cur_master->connector)) {
  3375. _helper_flush_qsync(phys);
  3376. if (is_cmd_mode)
  3377. _sde_encoder_update_rsc_client(drm_enc,
  3378. true);
  3379. }
  3380. }
  3381. }
  3382. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3383. if (rc) {
  3384. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3385. ret = rc;
  3386. goto end;
  3387. }
  3388. /* if any phys needs reset, reset all phys, in-order */
  3389. if (needs_hw_reset)
  3390. sde_encoder_needs_hw_reset(drm_enc);
  3391. _sde_encoder_update_master(drm_enc, params);
  3392. _sde_encoder_update_roi(drm_enc);
  3393. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3394. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3395. if (rc) {
  3396. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3397. sde_enc->cur_master->connector->base.id,
  3398. rc);
  3399. ret = rc;
  3400. }
  3401. }
  3402. if (sde_enc->cur_master &&
  3403. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3404. !sde_enc->cur_master->cont_splash_enabled)) {
  3405. rc = sde_encoder_dce_setup(sde_enc, params);
  3406. if (rc) {
  3407. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3408. ret = rc;
  3409. }
  3410. }
  3411. sde_encoder_dce_flush(sde_enc);
  3412. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3413. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3414. sde_enc->cur_master, sde_kms->qdss_enabled);
  3415. end:
  3416. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3417. return ret;
  3418. }
  3419. /**
  3420. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3421. * with the specified encoder, and unstage all pipes from it
  3422. * @encoder: encoder pointer
  3423. * Returns: 0 on success
  3424. */
  3425. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3426. {
  3427. struct sde_encoder_virt *sde_enc;
  3428. struct sde_encoder_phys *phys;
  3429. unsigned int i;
  3430. int rc = 0;
  3431. if (!drm_enc) {
  3432. SDE_ERROR("invalid encoder\n");
  3433. return -EINVAL;
  3434. }
  3435. sde_enc = to_sde_encoder_virt(drm_enc);
  3436. SDE_ATRACE_BEGIN("encoder_release_lm");
  3437. SDE_DEBUG_ENC(sde_enc, "\n");
  3438. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3439. phys = sde_enc->phys_encs[i];
  3440. if (!phys)
  3441. continue;
  3442. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3443. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3444. if (rc)
  3445. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3446. }
  3447. SDE_ATRACE_END("encoder_release_lm");
  3448. return rc;
  3449. }
  3450. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error,
  3451. bool config_changed)
  3452. {
  3453. struct sde_encoder_virt *sde_enc;
  3454. struct sde_encoder_phys *phys;
  3455. unsigned int i;
  3456. if (!drm_enc) {
  3457. SDE_ERROR("invalid encoder\n");
  3458. return;
  3459. }
  3460. SDE_ATRACE_BEGIN("encoder_kickoff");
  3461. sde_enc = to_sde_encoder_virt(drm_enc);
  3462. SDE_DEBUG_ENC(sde_enc, "\n");
  3463. /* create a 'no pipes' commit to release buffers on errors */
  3464. if (is_error)
  3465. _sde_encoder_reset_ctl_hw(drm_enc);
  3466. if (sde_enc->delay_kickoff) {
  3467. u32 loop_count = 20;
  3468. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3469. for (i = 0; i < loop_count; i++) {
  3470. usleep_range(sleep, sleep * 2);
  3471. if (!sde_enc->delay_kickoff)
  3472. break;
  3473. }
  3474. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3475. }
  3476. /* All phys encs are ready to go, trigger the kickoff */
  3477. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3478. /* allow phys encs to handle any post-kickoff business */
  3479. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3480. phys = sde_enc->phys_encs[i];
  3481. if (phys && phys->ops.handle_post_kickoff)
  3482. phys->ops.handle_post_kickoff(phys);
  3483. }
  3484. SDE_ATRACE_END("encoder_kickoff");
  3485. }
  3486. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3487. struct sde_hw_pp_vsync_info *info)
  3488. {
  3489. struct sde_encoder_virt *sde_enc;
  3490. struct sde_encoder_phys *phys;
  3491. int i, ret;
  3492. if (!drm_enc || !info)
  3493. return;
  3494. sde_enc = to_sde_encoder_virt(drm_enc);
  3495. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3496. phys = sde_enc->phys_encs[i];
  3497. if (phys && phys->hw_intf && phys->hw_pp
  3498. && phys->hw_intf->ops.get_vsync_info) {
  3499. ret = phys->hw_intf->ops.get_vsync_info(
  3500. phys->hw_intf, &info[i]);
  3501. if (!ret) {
  3502. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3503. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3504. }
  3505. }
  3506. }
  3507. }
  3508. void sde_encoder_helper_get_transfer_time(struct drm_encoder *drm_enc,
  3509. u32 *transfer_time_us)
  3510. {
  3511. struct sde_encoder_virt *sde_enc;
  3512. struct msm_mode_info *info;
  3513. if (!drm_enc || !transfer_time_us) {
  3514. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3515. !transfer_time_us);
  3516. return;
  3517. }
  3518. sde_enc = to_sde_encoder_virt(drm_enc);
  3519. info = &sde_enc->mode_info;
  3520. *transfer_time_us = info->mdp_transfer_time_us;
  3521. }
  3522. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3523. struct drm_framebuffer *fb)
  3524. {
  3525. struct drm_encoder *drm_enc;
  3526. struct sde_hw_mixer_cfg mixer;
  3527. struct sde_rm_hw_iter lm_iter;
  3528. bool lm_valid = false;
  3529. if (!phys_enc || !phys_enc->parent) {
  3530. SDE_ERROR("invalid encoder\n");
  3531. return -EINVAL;
  3532. }
  3533. drm_enc = phys_enc->parent;
  3534. memset(&mixer, 0, sizeof(mixer));
  3535. /* reset associated CTL/LMs */
  3536. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3537. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3538. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3539. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3540. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3541. if (!hw_lm)
  3542. continue;
  3543. /* need to flush LM to remove it */
  3544. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3545. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3546. phys_enc->hw_ctl,
  3547. hw_lm->idx, 1);
  3548. if (fb) {
  3549. /* assume a single LM if targeting a frame buffer */
  3550. if (lm_valid)
  3551. continue;
  3552. mixer.out_height = fb->height;
  3553. mixer.out_width = fb->width;
  3554. if (hw_lm->ops.setup_mixer_out)
  3555. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3556. }
  3557. lm_valid = true;
  3558. /* only enable border color on LM */
  3559. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3560. phys_enc->hw_ctl->ops.setup_blendstage(
  3561. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3562. }
  3563. if (!lm_valid) {
  3564. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3565. return -EFAULT;
  3566. }
  3567. return 0;
  3568. }
  3569. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3570. {
  3571. struct sde_encoder_virt *sde_enc;
  3572. struct sde_encoder_phys *phys;
  3573. int i, rc = 0, ret = 0;
  3574. struct sde_hw_ctl *ctl;
  3575. if (!drm_enc) {
  3576. SDE_ERROR("invalid encoder\n");
  3577. return -EINVAL;
  3578. }
  3579. sde_enc = to_sde_encoder_virt(drm_enc);
  3580. /* update the qsync parameters for the current frame */
  3581. if (sde_enc->cur_master)
  3582. sde_connector_set_qsync_params(
  3583. sde_enc->cur_master->connector);
  3584. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3585. phys = sde_enc->phys_encs[i];
  3586. if (phys && phys->ops.prepare_commit)
  3587. phys->ops.prepare_commit(phys);
  3588. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3589. ret = -ETIMEDOUT;
  3590. if (phys && phys->hw_ctl) {
  3591. ctl = phys->hw_ctl;
  3592. /*
  3593. * avoid clearing the pending flush during the first
  3594. * frame update after idle power collpase as the
  3595. * restore path would have updated the pending flush
  3596. */
  3597. if (!sde_enc->idle_pc_restore &&
  3598. ctl->ops.clear_pending_flush)
  3599. ctl->ops.clear_pending_flush(ctl);
  3600. }
  3601. }
  3602. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3603. rc = sde_connector_prepare_commit(
  3604. sde_enc->cur_master->connector);
  3605. if (rc)
  3606. SDE_ERROR_ENC(sde_enc,
  3607. "prepare commit failed conn %d rc %d\n",
  3608. sde_enc->cur_master->connector->base.id,
  3609. rc);
  3610. }
  3611. return ret;
  3612. }
  3613. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3614. bool enable, u32 frame_count)
  3615. {
  3616. if (!phys_enc)
  3617. return;
  3618. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3619. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3620. enable, frame_count);
  3621. }
  3622. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3623. bool nonblock, u32 *misr_value)
  3624. {
  3625. if (!phys_enc)
  3626. return -EINVAL;
  3627. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3628. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3629. nonblock, misr_value) : -ENOTSUPP;
  3630. }
  3631. #ifdef CONFIG_DEBUG_FS
  3632. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3633. {
  3634. struct sde_encoder_virt *sde_enc;
  3635. int i;
  3636. if (!s || !s->private)
  3637. return -EINVAL;
  3638. sde_enc = s->private;
  3639. mutex_lock(&sde_enc->enc_lock);
  3640. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3641. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3642. if (!phys)
  3643. continue;
  3644. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3645. phys->intf_idx - INTF_0,
  3646. atomic_read(&phys->vsync_cnt),
  3647. atomic_read(&phys->underrun_cnt));
  3648. switch (phys->intf_mode) {
  3649. case INTF_MODE_VIDEO:
  3650. seq_puts(s, "mode: video\n");
  3651. break;
  3652. case INTF_MODE_CMD:
  3653. seq_puts(s, "mode: command\n");
  3654. break;
  3655. case INTF_MODE_WB_BLOCK:
  3656. seq_puts(s, "mode: wb block\n");
  3657. break;
  3658. case INTF_MODE_WB_LINE:
  3659. seq_puts(s, "mode: wb line\n");
  3660. break;
  3661. default:
  3662. seq_puts(s, "mode: ???\n");
  3663. break;
  3664. }
  3665. }
  3666. mutex_unlock(&sde_enc->enc_lock);
  3667. return 0;
  3668. }
  3669. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3670. struct file *file)
  3671. {
  3672. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3673. }
  3674. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3675. const char __user *user_buf, size_t count, loff_t *ppos)
  3676. {
  3677. struct sde_encoder_virt *sde_enc;
  3678. char buf[MISR_BUFF_SIZE + 1];
  3679. size_t buff_copy;
  3680. u32 frame_count, enable;
  3681. struct sde_kms *sde_kms = NULL;
  3682. struct drm_encoder *drm_enc;
  3683. if (!file || !file->private_data)
  3684. return -EINVAL;
  3685. sde_enc = file->private_data;
  3686. if (!sde_enc)
  3687. return -EINVAL;
  3688. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3689. if (!sde_kms)
  3690. return -EINVAL;
  3691. drm_enc = &sde_enc->base;
  3692. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3693. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3694. return -ENOTSUPP;
  3695. }
  3696. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3697. if (copy_from_user(buf, user_buf, buff_copy))
  3698. return -EINVAL;
  3699. buf[buff_copy] = 0; /* end of string */
  3700. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3701. return -EINVAL;
  3702. sde_enc->misr_enable = enable;
  3703. sde_enc->misr_reconfigure = true;
  3704. sde_enc->misr_frame_count = frame_count;
  3705. return count;
  3706. }
  3707. static ssize_t _sde_encoder_misr_read(struct file *file,
  3708. char __user *user_buff, size_t count, loff_t *ppos)
  3709. {
  3710. struct sde_encoder_virt *sde_enc;
  3711. struct sde_kms *sde_kms = NULL;
  3712. struct drm_encoder *drm_enc;
  3713. int i = 0, len = 0;
  3714. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3715. int rc;
  3716. if (*ppos)
  3717. return 0;
  3718. if (!file || !file->private_data)
  3719. return -EINVAL;
  3720. sde_enc = file->private_data;
  3721. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3722. if (!sde_kms)
  3723. return -EINVAL;
  3724. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3725. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3726. return -ENOTSUPP;
  3727. }
  3728. drm_enc = &sde_enc->base;
  3729. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3730. if (rc < 0)
  3731. return rc;
  3732. if (!sde_enc->misr_enable) {
  3733. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3734. "disabled\n");
  3735. goto buff_check;
  3736. }
  3737. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3738. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3739. u32 misr_value = 0;
  3740. if (!phys || !phys->ops.collect_misr) {
  3741. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3742. "invalid\n");
  3743. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3744. continue;
  3745. }
  3746. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3747. if (rc) {
  3748. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3749. "invalid\n");
  3750. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3751. rc);
  3752. continue;
  3753. } else {
  3754. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3755. "Intf idx:%d\n",
  3756. phys->intf_idx - INTF_0);
  3757. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3758. "0x%x\n", misr_value);
  3759. }
  3760. }
  3761. buff_check:
  3762. if (count <= len) {
  3763. len = 0;
  3764. goto end;
  3765. }
  3766. if (copy_to_user(user_buff, buf, len)) {
  3767. len = -EFAULT;
  3768. goto end;
  3769. }
  3770. *ppos += len; /* increase offset */
  3771. end:
  3772. pm_runtime_put_sync(drm_enc->dev->dev);
  3773. return len;
  3774. }
  3775. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3776. {
  3777. struct sde_encoder_virt *sde_enc;
  3778. struct sde_kms *sde_kms;
  3779. int i;
  3780. static const struct file_operations debugfs_status_fops = {
  3781. .open = _sde_encoder_debugfs_status_open,
  3782. .read = seq_read,
  3783. .llseek = seq_lseek,
  3784. .release = single_release,
  3785. };
  3786. static const struct file_operations debugfs_misr_fops = {
  3787. .open = simple_open,
  3788. .read = _sde_encoder_misr_read,
  3789. .write = _sde_encoder_misr_setup,
  3790. };
  3791. char name[SDE_NAME_SIZE];
  3792. if (!drm_enc) {
  3793. SDE_ERROR("invalid encoder\n");
  3794. return -EINVAL;
  3795. }
  3796. sde_enc = to_sde_encoder_virt(drm_enc);
  3797. sde_kms = sde_encoder_get_kms(drm_enc);
  3798. if (!sde_kms) {
  3799. SDE_ERROR("invalid sde_kms\n");
  3800. return -EINVAL;
  3801. }
  3802. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3803. /* create overall sub-directory for the encoder */
  3804. sde_enc->debugfs_root = debugfs_create_dir(name,
  3805. drm_enc->dev->primary->debugfs_root);
  3806. if (!sde_enc->debugfs_root)
  3807. return -ENOMEM;
  3808. /* don't error check these */
  3809. debugfs_create_file("status", 0400,
  3810. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3811. debugfs_create_file("misr_data", 0600,
  3812. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3813. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3814. &sde_enc->idle_pc_enabled);
  3815. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3816. &sde_enc->frame_trigger_mode);
  3817. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3818. if (sde_enc->phys_encs[i] &&
  3819. sde_enc->phys_encs[i]->ops.late_register)
  3820. sde_enc->phys_encs[i]->ops.late_register(
  3821. sde_enc->phys_encs[i],
  3822. sde_enc->debugfs_root);
  3823. return 0;
  3824. }
  3825. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3826. {
  3827. struct sde_encoder_virt *sde_enc;
  3828. if (!drm_enc)
  3829. return;
  3830. sde_enc = to_sde_encoder_virt(drm_enc);
  3831. debugfs_remove_recursive(sde_enc->debugfs_root);
  3832. }
  3833. #else
  3834. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3835. {
  3836. return 0;
  3837. }
  3838. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3839. {
  3840. }
  3841. #endif
  3842. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3843. {
  3844. return _sde_encoder_init_debugfs(encoder);
  3845. }
  3846. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3847. {
  3848. _sde_encoder_destroy_debugfs(encoder);
  3849. }
  3850. static int sde_encoder_virt_add_phys_encs(
  3851. struct msm_display_info *disp_info,
  3852. struct sde_encoder_virt *sde_enc,
  3853. struct sde_enc_phys_init_params *params)
  3854. {
  3855. struct sde_encoder_phys *enc = NULL;
  3856. u32 display_caps = disp_info->capabilities;
  3857. SDE_DEBUG_ENC(sde_enc, "\n");
  3858. /*
  3859. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3860. * in this function, check up-front.
  3861. */
  3862. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3863. ARRAY_SIZE(sde_enc->phys_encs)) {
  3864. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3865. sde_enc->num_phys_encs);
  3866. return -EINVAL;
  3867. }
  3868. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3869. enc = sde_encoder_phys_vid_init(params);
  3870. if (IS_ERR_OR_NULL(enc)) {
  3871. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3872. PTR_ERR(enc));
  3873. return !enc ? -EINVAL : PTR_ERR(enc);
  3874. }
  3875. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3876. }
  3877. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3878. enc = sde_encoder_phys_cmd_init(params);
  3879. if (IS_ERR_OR_NULL(enc)) {
  3880. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3881. PTR_ERR(enc));
  3882. return !enc ? -EINVAL : PTR_ERR(enc);
  3883. }
  3884. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3885. }
  3886. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3887. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3888. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3889. else
  3890. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3891. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3892. ++sde_enc->num_phys_encs;
  3893. return 0;
  3894. }
  3895. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3896. struct sde_enc_phys_init_params *params)
  3897. {
  3898. struct sde_encoder_phys *enc = NULL;
  3899. if (!sde_enc) {
  3900. SDE_ERROR("invalid encoder\n");
  3901. return -EINVAL;
  3902. }
  3903. SDE_DEBUG_ENC(sde_enc, "\n");
  3904. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3905. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3906. sde_enc->num_phys_encs);
  3907. return -EINVAL;
  3908. }
  3909. enc = sde_encoder_phys_wb_init(params);
  3910. if (IS_ERR_OR_NULL(enc)) {
  3911. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3912. PTR_ERR(enc));
  3913. return !enc ? -EINVAL : PTR_ERR(enc);
  3914. }
  3915. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3916. ++sde_enc->num_phys_encs;
  3917. return 0;
  3918. }
  3919. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3920. struct sde_kms *sde_kms,
  3921. struct msm_display_info *disp_info,
  3922. int *drm_enc_mode)
  3923. {
  3924. int ret = 0;
  3925. int i = 0;
  3926. enum sde_intf_type intf_type;
  3927. struct sde_encoder_virt_ops parent_ops = {
  3928. sde_encoder_vblank_callback,
  3929. sde_encoder_underrun_callback,
  3930. sde_encoder_frame_done_callback,
  3931. sde_encoder_get_qsync_fps_callback,
  3932. };
  3933. struct sde_enc_phys_init_params phys_params;
  3934. if (!sde_enc || !sde_kms) {
  3935. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3936. !sde_enc, !sde_kms);
  3937. return -EINVAL;
  3938. }
  3939. memset(&phys_params, 0, sizeof(phys_params));
  3940. phys_params.sde_kms = sde_kms;
  3941. phys_params.parent = &sde_enc->base;
  3942. phys_params.parent_ops = parent_ops;
  3943. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3944. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3945. SDE_DEBUG("\n");
  3946. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3947. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3948. intf_type = INTF_DSI;
  3949. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3950. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3951. intf_type = INTF_HDMI;
  3952. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3953. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3954. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3955. else
  3956. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3957. intf_type = INTF_DP;
  3958. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3959. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3960. intf_type = INTF_WB;
  3961. } else {
  3962. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3963. return -EINVAL;
  3964. }
  3965. WARN_ON(disp_info->num_of_h_tiles < 1);
  3966. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3967. sde_enc->te_source = disp_info->te_source;
  3968. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3969. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3970. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3971. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3972. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  3973. mutex_lock(&sde_enc->enc_lock);
  3974. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3975. /*
  3976. * Left-most tile is at index 0, content is controller id
  3977. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3978. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3979. */
  3980. u32 controller_id = disp_info->h_tile_instance[i];
  3981. if (disp_info->num_of_h_tiles > 1) {
  3982. if (i == 0)
  3983. phys_params.split_role = ENC_ROLE_MASTER;
  3984. else
  3985. phys_params.split_role = ENC_ROLE_SLAVE;
  3986. } else {
  3987. phys_params.split_role = ENC_ROLE_SOLO;
  3988. }
  3989. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3990. i, controller_id, phys_params.split_role);
  3991. if (sde_enc->ops.phys_init) {
  3992. struct sde_encoder_phys *enc;
  3993. enc = sde_enc->ops.phys_init(intf_type,
  3994. controller_id,
  3995. &phys_params);
  3996. if (enc) {
  3997. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3998. enc;
  3999. ++sde_enc->num_phys_encs;
  4000. } else
  4001. SDE_ERROR_ENC(sde_enc,
  4002. "failed to add phys encs\n");
  4003. continue;
  4004. }
  4005. if (intf_type == INTF_WB) {
  4006. phys_params.intf_idx = INTF_MAX;
  4007. phys_params.wb_idx = sde_encoder_get_wb(
  4008. sde_kms->catalog,
  4009. intf_type, controller_id);
  4010. if (phys_params.wb_idx == WB_MAX) {
  4011. SDE_ERROR_ENC(sde_enc,
  4012. "could not get wb: type %d, id %d\n",
  4013. intf_type, controller_id);
  4014. ret = -EINVAL;
  4015. }
  4016. } else {
  4017. phys_params.wb_idx = WB_MAX;
  4018. phys_params.intf_idx = sde_encoder_get_intf(
  4019. sde_kms->catalog, intf_type,
  4020. controller_id);
  4021. if (phys_params.intf_idx == INTF_MAX) {
  4022. SDE_ERROR_ENC(sde_enc,
  4023. "could not get wb: type %d, id %d\n",
  4024. intf_type, controller_id);
  4025. ret = -EINVAL;
  4026. }
  4027. }
  4028. if (!ret) {
  4029. if (intf_type == INTF_WB)
  4030. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4031. &phys_params);
  4032. else
  4033. ret = sde_encoder_virt_add_phys_encs(
  4034. disp_info,
  4035. sde_enc,
  4036. &phys_params);
  4037. if (ret)
  4038. SDE_ERROR_ENC(sde_enc,
  4039. "failed to add phys encs\n");
  4040. }
  4041. }
  4042. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4043. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4044. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4045. if (vid_phys) {
  4046. atomic_set(&vid_phys->vsync_cnt, 0);
  4047. atomic_set(&vid_phys->underrun_cnt, 0);
  4048. }
  4049. if (cmd_phys) {
  4050. atomic_set(&cmd_phys->vsync_cnt, 0);
  4051. atomic_set(&cmd_phys->underrun_cnt, 0);
  4052. }
  4053. }
  4054. mutex_unlock(&sde_enc->enc_lock);
  4055. return ret;
  4056. }
  4057. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4058. .mode_set = sde_encoder_virt_mode_set,
  4059. .disable = sde_encoder_virt_disable,
  4060. .enable = sde_encoder_virt_enable,
  4061. .atomic_check = sde_encoder_virt_atomic_check,
  4062. };
  4063. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4064. .destroy = sde_encoder_destroy,
  4065. .late_register = sde_encoder_late_register,
  4066. .early_unregister = sde_encoder_early_unregister,
  4067. };
  4068. struct drm_encoder *sde_encoder_init_with_ops(
  4069. struct drm_device *dev,
  4070. struct msm_display_info *disp_info,
  4071. const struct sde_encoder_ops *ops)
  4072. {
  4073. struct msm_drm_private *priv = dev->dev_private;
  4074. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4075. struct drm_encoder *drm_enc = NULL;
  4076. struct sde_encoder_virt *sde_enc = NULL;
  4077. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4078. char name[SDE_NAME_SIZE];
  4079. int ret = 0, i, intf_index = INTF_MAX;
  4080. struct sde_encoder_phys *phys = NULL;
  4081. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4082. if (!sde_enc) {
  4083. ret = -ENOMEM;
  4084. goto fail;
  4085. }
  4086. if (ops)
  4087. sde_enc->ops = *ops;
  4088. mutex_init(&sde_enc->enc_lock);
  4089. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4090. &drm_enc_mode);
  4091. if (ret)
  4092. goto fail;
  4093. sde_enc->cur_master = NULL;
  4094. spin_lock_init(&sde_enc->enc_spinlock);
  4095. mutex_init(&sde_enc->vblank_ctl_lock);
  4096. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4097. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4098. drm_enc = &sde_enc->base;
  4099. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4100. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4101. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4102. phys = sde_enc->phys_encs[i];
  4103. if (!phys)
  4104. continue;
  4105. if (phys->ops.is_master && phys->ops.is_master(phys))
  4106. intf_index = phys->intf_idx - INTF_0;
  4107. }
  4108. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4109. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4110. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4111. SDE_RSC_PRIMARY_DISP_CLIENT :
  4112. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4113. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4114. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4115. PTR_ERR(sde_enc->rsc_client));
  4116. sde_enc->rsc_client = NULL;
  4117. }
  4118. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4119. sde_enc->input_event_enabled) {
  4120. ret = _sde_encoder_input_handler(sde_enc);
  4121. if (ret)
  4122. SDE_ERROR(
  4123. "input handler registration failed, rc = %d\n", ret);
  4124. }
  4125. mutex_init(&sde_enc->rc_lock);
  4126. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4127. sde_encoder_off_work);
  4128. sde_enc->vblank_enabled = false;
  4129. sde_enc->qdss_status = false;
  4130. kthread_init_work(&sde_enc->input_event_work,
  4131. sde_encoder_input_event_work_handler);
  4132. kthread_init_work(&sde_enc->early_wakeup_work,
  4133. sde_encoder_early_wakeup_work_handler);
  4134. kthread_init_work(&sde_enc->esd_trigger_work,
  4135. sde_encoder_esd_trigger_work_handler);
  4136. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4137. SDE_DEBUG_ENC(sde_enc, "created\n");
  4138. return drm_enc;
  4139. fail:
  4140. SDE_ERROR("failed to create encoder\n");
  4141. if (drm_enc)
  4142. sde_encoder_destroy(drm_enc);
  4143. return ERR_PTR(ret);
  4144. }
  4145. struct drm_encoder *sde_encoder_init(
  4146. struct drm_device *dev,
  4147. struct msm_display_info *disp_info)
  4148. {
  4149. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4150. }
  4151. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4152. enum msm_event_wait event)
  4153. {
  4154. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4155. struct sde_encoder_virt *sde_enc = NULL;
  4156. int i, ret = 0;
  4157. char atrace_buf[32];
  4158. if (!drm_enc) {
  4159. SDE_ERROR("invalid encoder\n");
  4160. return -EINVAL;
  4161. }
  4162. sde_enc = to_sde_encoder_virt(drm_enc);
  4163. SDE_DEBUG_ENC(sde_enc, "\n");
  4164. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4165. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4166. switch (event) {
  4167. case MSM_ENC_COMMIT_DONE:
  4168. fn_wait = phys->ops.wait_for_commit_done;
  4169. break;
  4170. case MSM_ENC_TX_COMPLETE:
  4171. fn_wait = phys->ops.wait_for_tx_complete;
  4172. break;
  4173. case MSM_ENC_VBLANK:
  4174. fn_wait = phys->ops.wait_for_vblank;
  4175. break;
  4176. case MSM_ENC_ACTIVE_REGION:
  4177. fn_wait = phys->ops.wait_for_active;
  4178. break;
  4179. default:
  4180. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4181. event);
  4182. return -EINVAL;
  4183. }
  4184. if (phys && fn_wait) {
  4185. snprintf(atrace_buf, sizeof(atrace_buf),
  4186. "wait_completion_event_%d", event);
  4187. SDE_ATRACE_BEGIN(atrace_buf);
  4188. ret = fn_wait(phys);
  4189. SDE_ATRACE_END(atrace_buf);
  4190. if (ret)
  4191. return ret;
  4192. }
  4193. }
  4194. return ret;
  4195. }
  4196. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4197. u64 *l_bound, u64 *u_bound)
  4198. {
  4199. struct sde_encoder_virt *sde_enc;
  4200. u64 jitter_ns, frametime_ns;
  4201. struct msm_mode_info *info;
  4202. if (!drm_enc) {
  4203. SDE_ERROR("invalid encoder\n");
  4204. return;
  4205. }
  4206. sde_enc = to_sde_encoder_virt(drm_enc);
  4207. info = &sde_enc->mode_info;
  4208. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4209. jitter_ns = info->jitter_numer * frametime_ns;
  4210. do_div(jitter_ns, info->jitter_denom * 100);
  4211. *l_bound = frametime_ns - jitter_ns;
  4212. *u_bound = frametime_ns + jitter_ns;
  4213. }
  4214. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4215. {
  4216. struct sde_encoder_virt *sde_enc;
  4217. if (!drm_enc) {
  4218. SDE_ERROR("invalid encoder\n");
  4219. return 0;
  4220. }
  4221. sde_enc = to_sde_encoder_virt(drm_enc);
  4222. return sde_enc->mode_info.frame_rate;
  4223. }
  4224. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4225. {
  4226. struct sde_encoder_virt *sde_enc = NULL;
  4227. int i;
  4228. if (!encoder) {
  4229. SDE_ERROR("invalid encoder\n");
  4230. return INTF_MODE_NONE;
  4231. }
  4232. sde_enc = to_sde_encoder_virt(encoder);
  4233. if (sde_enc->cur_master)
  4234. return sde_enc->cur_master->intf_mode;
  4235. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4236. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4237. if (phys)
  4238. return phys->intf_mode;
  4239. }
  4240. return INTF_MODE_NONE;
  4241. }
  4242. static void _sde_encoder_cache_hw_res_cont_splash(
  4243. struct drm_encoder *encoder,
  4244. struct sde_kms *sde_kms)
  4245. {
  4246. int i, idx;
  4247. struct sde_encoder_virt *sde_enc;
  4248. struct sde_encoder_phys *phys_enc;
  4249. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4250. sde_enc = to_sde_encoder_virt(encoder);
  4251. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4252. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4253. sde_enc->hw_pp[i] = NULL;
  4254. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4255. break;
  4256. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4257. }
  4258. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4259. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4260. sde_enc->hw_dsc[i] = NULL;
  4261. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4262. break;
  4263. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4264. }
  4265. /*
  4266. * If we have multiple phys encoders with one controller, make
  4267. * sure to populate the controller pointer in both phys encoders.
  4268. */
  4269. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4270. phys_enc = sde_enc->phys_encs[idx];
  4271. phys_enc->hw_ctl = NULL;
  4272. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4273. SDE_HW_BLK_CTL);
  4274. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4275. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4276. phys_enc->hw_ctl =
  4277. (struct sde_hw_ctl *) ctl_iter.hw;
  4278. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4279. phys_enc->intf_idx, phys_enc->hw_ctl);
  4280. }
  4281. }
  4282. }
  4283. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4284. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4285. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4286. phys->hw_intf = NULL;
  4287. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4288. break;
  4289. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4290. }
  4291. }
  4292. /**
  4293. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4294. * device bootup when cont_splash is enabled
  4295. * @drm_enc: Pointer to drm encoder structure
  4296. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4297. * @enable: boolean indicates enable or displae state of splash
  4298. * @Return: true if successful in updating the encoder structure
  4299. */
  4300. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4301. struct sde_splash_display *splash_display, bool enable)
  4302. {
  4303. struct sde_encoder_virt *sde_enc;
  4304. struct msm_drm_private *priv;
  4305. struct sde_kms *sde_kms;
  4306. struct drm_connector *conn = NULL;
  4307. struct sde_connector *sde_conn = NULL;
  4308. struct sde_connector_state *sde_conn_state = NULL;
  4309. struct drm_display_mode *drm_mode = NULL;
  4310. struct sde_encoder_phys *phys_enc;
  4311. int ret = 0, i;
  4312. if (!encoder) {
  4313. SDE_ERROR("invalid drm enc\n");
  4314. return -EINVAL;
  4315. }
  4316. sde_enc = to_sde_encoder_virt(encoder);
  4317. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4318. if (!sde_kms) {
  4319. SDE_ERROR("invalid sde_kms\n");
  4320. return -EINVAL;
  4321. }
  4322. priv = encoder->dev->dev_private;
  4323. if (!priv->num_connectors) {
  4324. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4325. return -EINVAL;
  4326. }
  4327. SDE_DEBUG_ENC(sde_enc,
  4328. "num of connectors: %d\n", priv->num_connectors);
  4329. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4330. if (!enable) {
  4331. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4332. phys_enc = sde_enc->phys_encs[i];
  4333. if (phys_enc)
  4334. phys_enc->cont_splash_enabled = false;
  4335. }
  4336. return ret;
  4337. }
  4338. if (!splash_display) {
  4339. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4340. return -EINVAL;
  4341. }
  4342. for (i = 0; i < priv->num_connectors; i++) {
  4343. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4344. priv->connectors[i]->base.id);
  4345. sde_conn = to_sde_connector(priv->connectors[i]);
  4346. if (!sde_conn->encoder) {
  4347. SDE_DEBUG_ENC(sde_enc,
  4348. "encoder not attached to connector\n");
  4349. continue;
  4350. }
  4351. if (sde_conn->encoder->base.id
  4352. == encoder->base.id) {
  4353. conn = (priv->connectors[i]);
  4354. break;
  4355. }
  4356. }
  4357. if (!conn || !conn->state) {
  4358. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4359. return -EINVAL;
  4360. }
  4361. sde_conn_state = to_sde_connector_state(conn->state);
  4362. if (!sde_conn->ops.get_mode_info) {
  4363. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4364. return -EINVAL;
  4365. }
  4366. ret = sde_connector_get_mode_info(&sde_conn->base,
  4367. &encoder->crtc->state->adjusted_mode,
  4368. &sde_conn_state->mode_info);
  4369. if (ret) {
  4370. SDE_ERROR_ENC(sde_enc,
  4371. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4372. return ret;
  4373. }
  4374. if (sde_conn->encoder) {
  4375. conn->state->best_encoder = sde_conn->encoder;
  4376. SDE_DEBUG_ENC(sde_enc,
  4377. "configured cstate->best_encoder to ID = %d\n",
  4378. conn->state->best_encoder->base.id);
  4379. } else {
  4380. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4381. conn->base.id);
  4382. }
  4383. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4384. conn->state, false);
  4385. if (ret) {
  4386. SDE_ERROR_ENC(sde_enc,
  4387. "failed to reserve hw resources, %d\n", ret);
  4388. return ret;
  4389. }
  4390. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4391. sde_connector_get_topology_name(conn));
  4392. drm_mode = &encoder->crtc->state->adjusted_mode;
  4393. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4394. drm_mode->hdisplay, drm_mode->vdisplay);
  4395. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4396. if (encoder->bridge) {
  4397. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4398. /*
  4399. * For cont-splash use case, we update the mode
  4400. * configurations manually. This will skip the
  4401. * usually mode set call when actual frame is
  4402. * pushed from framework. The bridge needs to
  4403. * be updated with the current drm mode by
  4404. * calling the bridge mode set ops.
  4405. */
  4406. if (encoder->bridge->funcs) {
  4407. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4408. encoder->bridge->funcs->mode_set(encoder->bridge,
  4409. drm_mode, drm_mode);
  4410. }
  4411. } else {
  4412. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4413. }
  4414. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4415. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4416. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4417. if (!phys) {
  4418. SDE_ERROR_ENC(sde_enc,
  4419. "phys encoders not initialized\n");
  4420. return -EINVAL;
  4421. }
  4422. /* update connector for master and slave phys encoders */
  4423. phys->connector = conn;
  4424. phys->cont_splash_enabled = true;
  4425. phys->hw_pp = sde_enc->hw_pp[i];
  4426. if (phys->ops.cont_splash_mode_set)
  4427. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4428. if (phys->ops.is_master && phys->ops.is_master(phys))
  4429. sde_enc->cur_master = phys;
  4430. }
  4431. return ret;
  4432. }
  4433. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4434. bool skip_pre_kickoff)
  4435. {
  4436. struct msm_drm_thread *event_thread = NULL;
  4437. struct msm_drm_private *priv = NULL;
  4438. struct sde_encoder_virt *sde_enc = NULL;
  4439. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4440. SDE_ERROR("invalid parameters\n");
  4441. return -EINVAL;
  4442. }
  4443. priv = enc->dev->dev_private;
  4444. sde_enc = to_sde_encoder_virt(enc);
  4445. if (!sde_enc->crtc || (sde_enc->crtc->index
  4446. >= ARRAY_SIZE(priv->event_thread))) {
  4447. SDE_DEBUG_ENC(sde_enc,
  4448. "invalid cached CRTC: %d or crtc index: %d\n",
  4449. sde_enc->crtc == NULL,
  4450. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4451. return -EINVAL;
  4452. }
  4453. SDE_EVT32_VERBOSE(DRMID(enc));
  4454. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4455. if (!skip_pre_kickoff) {
  4456. sde_enc->delay_kickoff = true;
  4457. kthread_queue_work(&event_thread->worker,
  4458. &sde_enc->esd_trigger_work);
  4459. kthread_flush_work(&sde_enc->esd_trigger_work);
  4460. }
  4461. /*
  4462. * panel may stop generating te signal (vsync) during esd failure. rsc
  4463. * hardware may hang without vsync. Avoid rsc hang by generating the
  4464. * vsync from watchdog timer instead of panel.
  4465. */
  4466. sde_encoder_helper_switch_vsync(enc, true);
  4467. if (!skip_pre_kickoff) {
  4468. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4469. sde_enc->delay_kickoff = false;
  4470. }
  4471. return 0;
  4472. }
  4473. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4474. {
  4475. struct sde_encoder_virt *sde_enc;
  4476. if (!encoder) {
  4477. SDE_ERROR("invalid drm enc\n");
  4478. return false;
  4479. }
  4480. sde_enc = to_sde_encoder_virt(encoder);
  4481. return sde_enc->recovery_events_enabled;
  4482. }
  4483. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4484. bool enabled)
  4485. {
  4486. struct sde_encoder_virt *sde_enc;
  4487. if (!encoder) {
  4488. SDE_ERROR("invalid drm enc\n");
  4489. return;
  4490. }
  4491. sde_enc = to_sde_encoder_virt(encoder);
  4492. sde_enc->recovery_events_enabled = enabled;
  4493. }