sde_crtc.c 184 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924
  1. /*
  2. * Copyright (c) 2014-2020 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  42. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  43. struct sde_crtc_custom_events {
  44. u32 event;
  45. int (*func)(struct drm_crtc *crtc, bool en,
  46. struct sde_irq_callback *irq);
  47. };
  48. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  49. bool en, struct sde_irq_callback *ad_irq);
  50. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  51. bool en, struct sde_irq_callback *idle_irq);
  52. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  53. struct sde_irq_callback *noirq);
  54. static struct sde_crtc_custom_events custom_events[] = {
  55. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  56. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  57. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  58. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  59. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  60. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  61. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  62. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. #define SKIP_STAGING_PIPE_ZPOS 255
  85. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  86. {
  87. struct msm_drm_private *priv;
  88. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  89. SDE_ERROR("invalid crtc\n");
  90. return NULL;
  91. }
  92. priv = crtc->dev->dev_private;
  93. if (!priv || !priv->kms) {
  94. SDE_ERROR("invalid kms\n");
  95. return NULL;
  96. }
  97. return to_sde_kms(priv->kms);
  98. }
  99. /**
  100. * sde_crtc_calc_fps() - Calculates fps value.
  101. * @sde_crtc : CRTC structure
  102. *
  103. * This function is called at frame done. It counts the number
  104. * of frames done for every 1 sec. Stores the value in measured_fps.
  105. * measured_fps value is 10 times the calculated fps value.
  106. * For example, measured_fps= 594 for calculated fps of 59.4
  107. */
  108. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  109. {
  110. ktime_t current_time_us;
  111. u64 fps, diff_us;
  112. current_time_us = ktime_get();
  113. diff_us = (u64)ktime_us_delta(current_time_us,
  114. sde_crtc->fps_info.last_sampled_time_us);
  115. sde_crtc->fps_info.frame_count++;
  116. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  117. /* Multiplying with 10 to get fps in floating point */
  118. fps = ((u64)sde_crtc->fps_info.frame_count)
  119. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  120. do_div(fps, diff_us);
  121. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  122. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  123. sde_crtc->base.base.id, (unsigned int)fps/10,
  124. (unsigned int)fps%10);
  125. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  126. sde_crtc->fps_info.frame_count = 0;
  127. }
  128. if (!sde_crtc->fps_info.time_buf)
  129. return;
  130. /**
  131. * Array indexing is based on sliding window algorithm.
  132. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  133. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  134. * counter loops around and comes back to the first index to store
  135. * the next ktime.
  136. */
  137. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  138. ktime_get();
  139. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  140. }
  141. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  142. {
  143. if (!sde_crtc)
  144. return;
  145. }
  146. #ifdef CONFIG_DEBUG_FS
  147. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  148. {
  149. struct sde_crtc *sde_crtc;
  150. u64 fps_int, fps_float;
  151. ktime_t current_time_us;
  152. u64 fps, diff_us;
  153. if (!s || !s->private) {
  154. SDE_ERROR("invalid input param(s)\n");
  155. return -EAGAIN;
  156. }
  157. sde_crtc = s->private;
  158. current_time_us = ktime_get();
  159. diff_us = (u64)ktime_us_delta(current_time_us,
  160. sde_crtc->fps_info.last_sampled_time_us);
  161. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  162. /* Multiplying with 10 to get fps in floating point */
  163. fps = ((u64)sde_crtc->fps_info.frame_count)
  164. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  165. do_div(fps, diff_us);
  166. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  167. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  168. sde_crtc->fps_info.frame_count = 0;
  169. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  170. sde_crtc->base.base.id, (unsigned int)fps/10,
  171. (unsigned int)fps%10);
  172. }
  173. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  174. fps_float = do_div(fps_int, 10);
  175. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  176. return 0;
  177. }
  178. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  179. {
  180. return single_open(file, _sde_debugfs_fps_status_show,
  181. inode->i_private);
  182. }
  183. #endif
  184. static ssize_t fps_periodicity_ms_store(struct device *device,
  185. struct device_attribute *attr, const char *buf, size_t count)
  186. {
  187. struct drm_crtc *crtc;
  188. struct sde_crtc *sde_crtc;
  189. int res;
  190. /* Base of the input */
  191. int cnt = 10;
  192. if (!device || !buf) {
  193. SDE_ERROR("invalid input param(s)\n");
  194. return -EAGAIN;
  195. }
  196. crtc = dev_get_drvdata(device);
  197. if (!crtc)
  198. return -EINVAL;
  199. sde_crtc = to_sde_crtc(crtc);
  200. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  201. if (res < 0)
  202. return res;
  203. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  204. sde_crtc->fps_info.fps_periodic_duration =
  205. DEFAULT_FPS_PERIOD_1_SEC;
  206. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  207. MAX_FPS_PERIOD_5_SECONDS)
  208. sde_crtc->fps_info.fps_periodic_duration =
  209. MAX_FPS_PERIOD_5_SECONDS;
  210. else
  211. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  212. return count;
  213. }
  214. static ssize_t fps_periodicity_ms_show(struct device *device,
  215. struct device_attribute *attr, char *buf)
  216. {
  217. struct drm_crtc *crtc;
  218. struct sde_crtc *sde_crtc;
  219. if (!device || !buf) {
  220. SDE_ERROR("invalid input param(s)\n");
  221. return -EAGAIN;
  222. }
  223. crtc = dev_get_drvdata(device);
  224. if (!crtc)
  225. return -EINVAL;
  226. sde_crtc = to_sde_crtc(crtc);
  227. return scnprintf(buf, PAGE_SIZE, "%d\n",
  228. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  229. }
  230. static ssize_t measured_fps_show(struct device *device,
  231. struct device_attribute *attr, char *buf)
  232. {
  233. struct drm_crtc *crtc;
  234. struct sde_crtc *sde_crtc;
  235. uint64_t fps_int, fps_decimal;
  236. u64 fps = 0, frame_count = 0;
  237. ktime_t current_time;
  238. int i = 0, current_time_index;
  239. u64 diff_us;
  240. if (!device || !buf) {
  241. SDE_ERROR("invalid input param(s)\n");
  242. return -EAGAIN;
  243. }
  244. crtc = dev_get_drvdata(device);
  245. if (!crtc) {
  246. scnprintf(buf, PAGE_SIZE, "fps information not available");
  247. return -EINVAL;
  248. }
  249. sde_crtc = to_sde_crtc(crtc);
  250. if (!sde_crtc->fps_info.time_buf) {
  251. scnprintf(buf, PAGE_SIZE,
  252. "timebuf null - fps information not available");
  253. return -EINVAL;
  254. }
  255. /**
  256. * Whenever the time_index counter comes to zero upon decrementing,
  257. * it is set to the last index since it is the next index that we
  258. * should check for calculating the buftime.
  259. */
  260. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  261. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  262. current_time = ktime_get();
  263. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  264. u64 ptime = (u64)ktime_to_us(current_time);
  265. u64 buftime = (u64)ktime_to_us(
  266. sde_crtc->fps_info.time_buf[current_time_index]);
  267. diff_us = (u64)ktime_us_delta(current_time,
  268. sde_crtc->fps_info.time_buf[current_time_index]);
  269. if (ptime > buftime && diff_us >= (u64)
  270. sde_crtc->fps_info.fps_periodic_duration) {
  271. /* Multiplying with 10 to get fps in floating point */
  272. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  273. do_div(fps, diff_us);
  274. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  275. SDE_DEBUG("measured fps: %d\n",
  276. sde_crtc->fps_info.measured_fps);
  277. break;
  278. }
  279. current_time_index = (current_time_index == 0) ?
  280. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  281. SDE_DEBUG("current time index: %d\n", current_time_index);
  282. frame_count++;
  283. }
  284. if (i == MAX_FRAME_COUNT) {
  285. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  286. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  287. diff_us = (u64)ktime_us_delta(current_time,
  288. sde_crtc->fps_info.time_buf[current_time_index]);
  289. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  290. /* Multiplying with 10 to get fps in floating point */
  291. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  292. do_div(fps, diff_us);
  293. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  294. }
  295. }
  296. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  297. fps_decimal = do_div(fps_int, 10);
  298. return scnprintf(buf, PAGE_SIZE,
  299. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  300. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  301. }
  302. static ssize_t vsync_event_show(struct device *device,
  303. struct device_attribute *attr, char *buf)
  304. {
  305. struct drm_crtc *crtc;
  306. struct sde_crtc *sde_crtc;
  307. if (!device || !buf) {
  308. SDE_ERROR("invalid input param(s)\n");
  309. return -EAGAIN;
  310. }
  311. crtc = dev_get_drvdata(device);
  312. sde_crtc = to_sde_crtc(crtc);
  313. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  314. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  315. }
  316. static ssize_t retire_frame_event_show(struct device *device,
  317. struct device_attribute *attr, char *buf)
  318. {
  319. struct drm_crtc *crtc;
  320. struct sde_crtc *sde_crtc;
  321. if (!device || !buf) {
  322. SDE_ERROR("invalid input param(s)\n");
  323. return -EAGAIN;
  324. }
  325. crtc = dev_get_drvdata(device);
  326. sde_crtc = to_sde_crtc(crtc);
  327. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  328. ktime_to_ns(sde_crtc->retire_frame_event_time));
  329. }
  330. static DEVICE_ATTR_RO(vsync_event);
  331. static DEVICE_ATTR_RO(measured_fps);
  332. static DEVICE_ATTR_RW(fps_periodicity_ms);
  333. static DEVICE_ATTR_RO(retire_frame_event);
  334. static struct attribute *sde_crtc_dev_attrs[] = {
  335. &dev_attr_vsync_event.attr,
  336. &dev_attr_measured_fps.attr,
  337. &dev_attr_fps_periodicity_ms.attr,
  338. &dev_attr_retire_frame_event.attr,
  339. NULL
  340. };
  341. static const struct attribute_group sde_crtc_attr_group = {
  342. .attrs = sde_crtc_dev_attrs,
  343. };
  344. static const struct attribute_group *sde_crtc_attr_groups[] = {
  345. &sde_crtc_attr_group,
  346. NULL,
  347. };
  348. static void sde_crtc_destroy(struct drm_crtc *crtc)
  349. {
  350. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  351. SDE_DEBUG("\n");
  352. if (!crtc)
  353. return;
  354. if (sde_crtc->vsync_event_sf)
  355. sysfs_put(sde_crtc->vsync_event_sf);
  356. if (sde_crtc->retire_frame_event_sf)
  357. sysfs_put(sde_crtc->retire_frame_event_sf);
  358. if (sde_crtc->sysfs_dev)
  359. device_unregister(sde_crtc->sysfs_dev);
  360. if (sde_crtc->blob_info)
  361. drm_property_blob_put(sde_crtc->blob_info);
  362. msm_property_destroy(&sde_crtc->property_info);
  363. sde_cp_crtc_destroy_properties(crtc);
  364. sde_fence_deinit(sde_crtc->output_fence);
  365. _sde_crtc_deinit_events(sde_crtc);
  366. drm_crtc_cleanup(crtc);
  367. mutex_destroy(&sde_crtc->crtc_lock);
  368. kfree(sde_crtc);
  369. }
  370. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  371. const struct drm_display_mode *mode,
  372. struct drm_display_mode *adjusted_mode)
  373. {
  374. SDE_DEBUG("\n");
  375. if ((msm_is_mode_seamless(adjusted_mode) ||
  376. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  377. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  378. (!crtc->enabled)) {
  379. SDE_ERROR("crtc state prevents seamless transition\n");
  380. return false;
  381. }
  382. return true;
  383. }
  384. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  385. struct sde_plane_state *pstate, struct sde_format *format)
  386. {
  387. uint32_t blend_op, fg_alpha, bg_alpha;
  388. uint32_t blend_type;
  389. struct sde_hw_mixer *lm = mixer->hw_lm;
  390. /* default to opaque blending */
  391. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  392. bg_alpha = 0xFF - fg_alpha;
  393. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  394. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  395. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  396. switch (blend_type) {
  397. case SDE_DRM_BLEND_OP_OPAQUE:
  398. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  399. SDE_BLEND_BG_ALPHA_BG_CONST;
  400. break;
  401. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  402. if (format->alpha_enable) {
  403. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  404. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  405. if (fg_alpha != 0xff) {
  406. bg_alpha = fg_alpha;
  407. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  408. SDE_BLEND_BG_INV_MOD_ALPHA;
  409. } else {
  410. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  411. }
  412. }
  413. break;
  414. case SDE_DRM_BLEND_OP_COVERAGE:
  415. if (format->alpha_enable) {
  416. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  417. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  418. if (fg_alpha != 0xff) {
  419. bg_alpha = fg_alpha;
  420. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  421. SDE_BLEND_BG_MOD_ALPHA |
  422. SDE_BLEND_BG_INV_MOD_ALPHA;
  423. } else {
  424. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  425. }
  426. }
  427. break;
  428. default:
  429. /* do nothing */
  430. break;
  431. }
  432. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  433. bg_alpha, blend_op);
  434. SDE_DEBUG(
  435. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  436. (char *) &format->base.pixel_format,
  437. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  438. }
  439. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  440. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  441. struct sde_hw_dim_layer *dim_layer)
  442. {
  443. struct sde_crtc_state *cstate;
  444. struct sde_hw_mixer *lm;
  445. struct sde_hw_dim_layer split_dim_layer;
  446. int i;
  447. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  448. SDE_DEBUG("empty dim_layer\n");
  449. return;
  450. }
  451. cstate = to_sde_crtc_state(crtc->state);
  452. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  453. dim_layer->flags, dim_layer->stage);
  454. split_dim_layer.stage = dim_layer->stage;
  455. split_dim_layer.color_fill = dim_layer->color_fill;
  456. /*
  457. * traverse through the layer mixers attached to crtc and find the
  458. * intersecting dim layer rect in each LM and program accordingly.
  459. */
  460. for (i = 0; i < sde_crtc->num_mixers; i++) {
  461. split_dim_layer.flags = dim_layer->flags;
  462. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  463. &split_dim_layer.rect);
  464. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  465. /*
  466. * no extra programming required for non-intersecting
  467. * layer mixers with INCLUSIVE dim layer
  468. */
  469. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  470. continue;
  471. /*
  472. * program the other non-intersecting layer mixers with
  473. * INCLUSIVE dim layer of full size for uniformity
  474. * with EXCLUSIVE dim layer config.
  475. */
  476. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  477. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  478. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  479. sizeof(split_dim_layer.rect));
  480. } else {
  481. split_dim_layer.rect.x =
  482. split_dim_layer.rect.x -
  483. cstate->lm_roi[i].x;
  484. split_dim_layer.rect.y =
  485. split_dim_layer.rect.y -
  486. cstate->lm_roi[i].y;
  487. }
  488. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  489. cstate->lm_roi[i].x,
  490. cstate->lm_roi[i].y,
  491. cstate->lm_roi[i].w,
  492. cstate->lm_roi[i].h,
  493. dim_layer->rect.x,
  494. dim_layer->rect.y,
  495. dim_layer->rect.w,
  496. dim_layer->rect.h,
  497. split_dim_layer.rect.x,
  498. split_dim_layer.rect.y,
  499. split_dim_layer.rect.w,
  500. split_dim_layer.rect.h);
  501. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  502. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  503. split_dim_layer.rect.w, split_dim_layer.rect.h);
  504. lm = mixer[i].hw_lm;
  505. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  506. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  507. }
  508. }
  509. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  510. const struct sde_rect **crtc_roi)
  511. {
  512. struct sde_crtc_state *crtc_state;
  513. if (!state || !crtc_roi)
  514. return;
  515. crtc_state = to_sde_crtc_state(state);
  516. *crtc_roi = &crtc_state->crtc_roi;
  517. }
  518. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  519. {
  520. struct sde_crtc_state *cstate;
  521. struct sde_crtc *sde_crtc;
  522. if (!state || !state->crtc)
  523. return false;
  524. sde_crtc = to_sde_crtc(state->crtc);
  525. cstate = to_sde_crtc_state(state);
  526. return msm_property_is_dirty(&sde_crtc->property_info,
  527. &cstate->property_state, CRTC_PROP_ROI_V1);
  528. }
  529. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  530. void __user *usr_ptr)
  531. {
  532. struct drm_crtc *crtc;
  533. struct sde_crtc_state *cstate;
  534. struct sde_drm_roi_v1 roi_v1;
  535. int i;
  536. if (!state) {
  537. SDE_ERROR("invalid args\n");
  538. return -EINVAL;
  539. }
  540. cstate = to_sde_crtc_state(state);
  541. crtc = cstate->base.crtc;
  542. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  543. if (!usr_ptr) {
  544. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  545. return 0;
  546. }
  547. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  548. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  549. return -EINVAL;
  550. }
  551. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  552. if (roi_v1.num_rects == 0) {
  553. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  554. return 0;
  555. }
  556. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  557. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  558. roi_v1.num_rects);
  559. return -EINVAL;
  560. }
  561. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  562. for (i = 0; i < roi_v1.num_rects; ++i) {
  563. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  564. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  565. DRMID(crtc), i,
  566. cstate->user_roi_list.roi[i].x1,
  567. cstate->user_roi_list.roi[i].y1,
  568. cstate->user_roi_list.roi[i].x2,
  569. cstate->user_roi_list.roi[i].y2);
  570. SDE_EVT32_VERBOSE(DRMID(crtc),
  571. cstate->user_roi_list.roi[i].x1,
  572. cstate->user_roi_list.roi[i].y1,
  573. cstate->user_roi_list.roi[i].x2,
  574. cstate->user_roi_list.roi[i].y2);
  575. }
  576. return 0;
  577. }
  578. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  579. struct drm_crtc_state *state)
  580. {
  581. struct drm_connector *conn;
  582. struct drm_connector_state *conn_state;
  583. struct sde_crtc *sde_crtc;
  584. struct sde_crtc_state *crtc_state;
  585. struct sde_rect *crtc_roi;
  586. struct msm_mode_info mode_info;
  587. int i = 0;
  588. int rc;
  589. bool is_crtc_roi_dirty;
  590. bool is_any_conn_roi_dirty;
  591. if (!crtc || !state)
  592. return -EINVAL;
  593. sde_crtc = to_sde_crtc(crtc);
  594. crtc_state = to_sde_crtc_state(state);
  595. crtc_roi = &crtc_state->crtc_roi;
  596. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  597. is_any_conn_roi_dirty = false;
  598. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  599. struct sde_connector *sde_conn;
  600. struct sde_connector_state *sde_conn_state;
  601. struct sde_rect conn_roi;
  602. if (!conn_state || conn_state->crtc != crtc)
  603. continue;
  604. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  605. if (rc) {
  606. SDE_ERROR("failed to get mode info\n");
  607. return -EINVAL;
  608. }
  609. sde_conn = to_sde_connector(conn_state->connector);
  610. sde_conn_state = to_sde_connector_state(conn_state);
  611. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  612. msm_property_is_dirty(
  613. &sde_conn->property_info,
  614. &sde_conn_state->property_state,
  615. CONNECTOR_PROP_ROI_V1);
  616. if (!mode_info.roi_caps.enabled)
  617. continue;
  618. /*
  619. * current driver only supports same connector and crtc size,
  620. * but if support for different sizes is added, driver needs
  621. * to check the connector roi here to make sure is full screen
  622. * for dsc 3d-mux topology that doesn't support partial update.
  623. */
  624. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  625. sizeof(crtc_state->user_roi_list))) {
  626. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  627. sde_crtc->name);
  628. return -EINVAL;
  629. }
  630. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  631. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  632. conn_roi.x, conn_roi.y,
  633. conn_roi.w, conn_roi.h);
  634. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  635. conn_roi.x, conn_roi.y,
  636. conn_roi.w, conn_roi.h);
  637. }
  638. /*
  639. * Check against CRTC ROI and Connector ROI not being updated together.
  640. * This restriction should be relaxed when Connector ROI scaling is
  641. * supported.
  642. */
  643. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  644. SDE_ERROR("connector/crtc rois not updated together\n");
  645. return -EINVAL;
  646. }
  647. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  648. /* clear the ROI to null if it matches full screen anyways */
  649. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  650. crtc_roi->w == state->adjusted_mode.hdisplay &&
  651. crtc_roi->h == state->adjusted_mode.vdisplay)
  652. memset(crtc_roi, 0, sizeof(*crtc_roi));
  653. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  654. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  655. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  656. crtc_roi->h);
  657. return 0;
  658. }
  659. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  660. struct drm_crtc_state *state)
  661. {
  662. struct sde_crtc *sde_crtc;
  663. struct sde_crtc_state *crtc_state;
  664. struct drm_connector *conn;
  665. struct drm_connector_state *conn_state;
  666. int i;
  667. if (!crtc || !state)
  668. return -EINVAL;
  669. sde_crtc = to_sde_crtc(crtc);
  670. crtc_state = to_sde_crtc_state(state);
  671. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  672. return 0;
  673. /* partial update active, check if autorefresh is also requested */
  674. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  675. uint64_t autorefresh;
  676. if (!conn_state || conn_state->crtc != crtc)
  677. continue;
  678. autorefresh = sde_connector_get_property(conn_state,
  679. CONNECTOR_PROP_AUTOREFRESH);
  680. if (autorefresh) {
  681. SDE_ERROR(
  682. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  683. sde_crtc->name, autorefresh);
  684. return -EINVAL;
  685. }
  686. }
  687. return 0;
  688. }
  689. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  690. struct drm_crtc_state *state, int lm_idx)
  691. {
  692. struct sde_kms *sde_kms;
  693. struct sde_crtc *sde_crtc;
  694. struct sde_crtc_state *crtc_state;
  695. const struct sde_rect *crtc_roi;
  696. const struct sde_rect *lm_bounds;
  697. struct sde_rect *lm_roi;
  698. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  699. return -EINVAL;
  700. sde_kms = _sde_crtc_get_kms(crtc);
  701. if (!sde_kms || !sde_kms->catalog) {
  702. SDE_ERROR("invalid parameters\n");
  703. return -EINVAL;
  704. }
  705. sde_crtc = to_sde_crtc(crtc);
  706. crtc_state = to_sde_crtc_state(state);
  707. crtc_roi = &crtc_state->crtc_roi;
  708. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  709. lm_roi = &crtc_state->lm_roi[lm_idx];
  710. if (sde_kms_rect_is_null(crtc_roi))
  711. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  712. else
  713. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  714. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  715. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  716. /*
  717. * partial update is not supported with 3dmux dsc or dest scaler.
  718. * hence, crtc roi must match the mixer dimensions.
  719. */
  720. if (crtc_state->num_ds_enabled ||
  721. sde_rm_topology_is_group(&sde_kms->rm, state,
  722. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  723. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  724. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  725. return -EINVAL;
  726. }
  727. }
  728. /* if any dimension is zero, clear all dimensions for clarity */
  729. if (sde_kms_rect_is_null(lm_roi))
  730. memset(lm_roi, 0, sizeof(*lm_roi));
  731. return 0;
  732. }
  733. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  734. struct drm_crtc_state *state)
  735. {
  736. struct sde_crtc *sde_crtc;
  737. struct sde_crtc_state *crtc_state;
  738. u32 disp_bitmask = 0;
  739. int i;
  740. if (!crtc || !state) {
  741. pr_err("Invalid crtc or state\n");
  742. return 0;
  743. }
  744. sde_crtc = to_sde_crtc(crtc);
  745. crtc_state = to_sde_crtc_state(state);
  746. /* pingpong split: one ROI, one LM, two physical displays */
  747. if (crtc_state->is_ppsplit) {
  748. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  749. struct sde_rect *roi = &crtc_state->lm_roi[0];
  750. if (sde_kms_rect_is_null(roi))
  751. disp_bitmask = 0;
  752. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  753. disp_bitmask = BIT(0); /* left only */
  754. else if (roi->x >= lm_split_width)
  755. disp_bitmask = BIT(1); /* right only */
  756. else
  757. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  758. } else if (sde_crtc->mixers_swapped) {
  759. disp_bitmask = BIT(0);
  760. } else {
  761. for (i = 0; i < sde_crtc->num_mixers; i++) {
  762. if (!sde_kms_rect_is_null(
  763. &crtc_state->lm_roi[i]))
  764. disp_bitmask |= BIT(i);
  765. }
  766. }
  767. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  768. return disp_bitmask;
  769. }
  770. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  771. struct drm_crtc_state *state)
  772. {
  773. struct sde_crtc *sde_crtc;
  774. struct sde_crtc_state *crtc_state;
  775. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  776. if (!crtc || !state)
  777. return -EINVAL;
  778. sde_crtc = to_sde_crtc(crtc);
  779. crtc_state = to_sde_crtc_state(state);
  780. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  781. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  782. sde_crtc->name, sde_crtc->num_mixers);
  783. return -EINVAL;
  784. }
  785. /*
  786. * If using pingpong split: one ROI, one LM, two physical displays
  787. * then the ROI must be centered on the panel split boundary and
  788. * be of equal width across the split.
  789. */
  790. if (crtc_state->is_ppsplit) {
  791. u16 panel_split_width;
  792. u32 display_mask;
  793. roi[0] = &crtc_state->lm_roi[0];
  794. if (sde_kms_rect_is_null(roi[0]))
  795. return 0;
  796. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  797. if (display_mask != (BIT(0) | BIT(1)))
  798. return 0;
  799. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  800. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  801. SDE_ERROR("%s: roi x %d w %d split %d\n",
  802. sde_crtc->name, roi[0]->x, roi[0]->w,
  803. panel_split_width);
  804. return -EINVAL;
  805. }
  806. return 0;
  807. }
  808. /*
  809. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  810. * LMs and be of equal width.
  811. */
  812. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  813. return 0;
  814. roi[0] = &crtc_state->lm_roi[0];
  815. roi[1] = &crtc_state->lm_roi[1];
  816. /* if one of the roi is null it's a left/right-only update */
  817. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  818. return 0;
  819. /* check lm rois are equal width & first roi ends at 2nd roi */
  820. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  821. SDE_ERROR(
  822. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  823. sde_crtc->name, roi[0]->x, roi[0]->w,
  824. roi[1]->x, roi[1]->w);
  825. return -EINVAL;
  826. }
  827. return 0;
  828. }
  829. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  830. struct drm_crtc_state *state)
  831. {
  832. struct sde_crtc *sde_crtc;
  833. struct sde_crtc_state *crtc_state;
  834. const struct sde_rect *crtc_roi;
  835. const struct drm_plane_state *pstate;
  836. struct drm_plane *plane;
  837. if (!crtc || !state)
  838. return -EINVAL;
  839. /*
  840. * Reject commit if a Plane CRTC destination coordinates fall outside
  841. * the partial CRTC ROI. LM output is determined via connector ROIs,
  842. * if they are specified, not Plane CRTC ROIs.
  843. */
  844. sde_crtc = to_sde_crtc(crtc);
  845. crtc_state = to_sde_crtc_state(state);
  846. crtc_roi = &crtc_state->crtc_roi;
  847. if (sde_kms_rect_is_null(crtc_roi))
  848. return 0;
  849. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  850. struct sde_rect plane_roi, intersection;
  851. if (IS_ERR_OR_NULL(pstate)) {
  852. int rc = PTR_ERR(pstate);
  853. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  854. sde_crtc->name, plane->base.id, rc);
  855. return rc;
  856. }
  857. plane_roi.x = pstate->crtc_x;
  858. plane_roi.y = pstate->crtc_y;
  859. plane_roi.w = pstate->crtc_w;
  860. plane_roi.h = pstate->crtc_h;
  861. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  862. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  863. SDE_ERROR(
  864. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  865. sde_crtc->name, plane->base.id,
  866. plane_roi.x, plane_roi.y,
  867. plane_roi.w, plane_roi.h,
  868. crtc_roi->x, crtc_roi->y,
  869. crtc_roi->w, crtc_roi->h);
  870. return -E2BIG;
  871. }
  872. }
  873. return 0;
  874. }
  875. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  876. struct drm_crtc_state *state)
  877. {
  878. struct sde_crtc *sde_crtc;
  879. struct sde_crtc_state *sde_crtc_state;
  880. struct msm_mode_info mode_info;
  881. int rc, lm_idx, i;
  882. if (!crtc || !state)
  883. return -EINVAL;
  884. memset(&mode_info, 0, sizeof(mode_info));
  885. sde_crtc = to_sde_crtc(crtc);
  886. sde_crtc_state = to_sde_crtc_state(state);
  887. /*
  888. * check connector array cached at modeset time since incoming atomic
  889. * state may not include any connectors if they aren't modified
  890. */
  891. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  892. struct drm_connector *conn = sde_crtc_state->connectors[i];
  893. if (!conn || !conn->state)
  894. continue;
  895. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  896. if (rc) {
  897. SDE_ERROR("failed to get mode info\n");
  898. return -EINVAL;
  899. }
  900. if (!mode_info.roi_caps.enabled)
  901. continue;
  902. if (sde_crtc_state->user_roi_list.num_rects >
  903. mode_info.roi_caps.num_roi) {
  904. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  905. sde_crtc_state->user_roi_list.num_rects,
  906. mode_info.roi_caps.num_roi);
  907. return -E2BIG;
  908. }
  909. rc = _sde_crtc_set_crtc_roi(crtc, state);
  910. if (rc)
  911. return rc;
  912. rc = _sde_crtc_check_autorefresh(crtc, state);
  913. if (rc)
  914. return rc;
  915. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  916. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  917. if (rc)
  918. return rc;
  919. }
  920. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  921. if (rc)
  922. return rc;
  923. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  924. if (rc)
  925. return rc;
  926. }
  927. return 0;
  928. }
  929. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  930. {
  931. struct sde_crtc *sde_crtc;
  932. struct sde_crtc_state *cstate;
  933. const struct sde_rect *lm_roi;
  934. struct sde_hw_mixer *hw_lm;
  935. bool right_mixer = false;
  936. bool lm_updated = false;
  937. int lm_idx;
  938. if (!crtc)
  939. return;
  940. sde_crtc = to_sde_crtc(crtc);
  941. cstate = to_sde_crtc_state(crtc->state);
  942. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  943. struct sde_hw_mixer_cfg cfg;
  944. lm_roi = &cstate->lm_roi[lm_idx];
  945. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  946. if (!sde_crtc->mixers_swapped)
  947. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  948. if (lm_roi->w != hw_lm->cfg.out_width ||
  949. lm_roi->h != hw_lm->cfg.out_height ||
  950. right_mixer != hw_lm->cfg.right_mixer) {
  951. hw_lm->cfg.out_width = lm_roi->w;
  952. hw_lm->cfg.out_height = lm_roi->h;
  953. hw_lm->cfg.right_mixer = right_mixer;
  954. cfg.out_width = lm_roi->w;
  955. cfg.out_height = lm_roi->h;
  956. cfg.right_mixer = right_mixer;
  957. cfg.flags = 0;
  958. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  959. lm_updated = true;
  960. }
  961. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  962. lm_roi->h, right_mixer, lm_updated);
  963. }
  964. if (lm_updated)
  965. sde_cp_crtc_res_change(crtc);
  966. }
  967. struct plane_state {
  968. struct sde_plane_state *sde_pstate;
  969. const struct drm_plane_state *drm_pstate;
  970. int stage;
  971. u32 pipe_id;
  972. };
  973. static int pstate_cmp(const void *a, const void *b)
  974. {
  975. struct plane_state *pa = (struct plane_state *)a;
  976. struct plane_state *pb = (struct plane_state *)b;
  977. int rc = 0;
  978. int pa_zpos, pb_zpos;
  979. enum sde_layout pa_layout, pb_layout;
  980. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  981. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  982. pa_layout = pa->sde_pstate->layout;
  983. pb_layout = pb->sde_pstate->layout;
  984. if (pa_zpos != pb_zpos)
  985. rc = pa_zpos - pb_zpos;
  986. else if (pa_layout != pb_layout)
  987. rc = pa_layout - pb_layout;
  988. else
  989. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  990. return rc;
  991. }
  992. /*
  993. * validate and set source split:
  994. * use pstates sorted by stage to check planes on same stage
  995. * we assume that all pipes are in source split so its valid to compare
  996. * without taking into account left/right mixer placement
  997. */
  998. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  999. struct plane_state *pstates, int cnt)
  1000. {
  1001. struct plane_state *prv_pstate, *cur_pstate;
  1002. enum sde_layout prev_layout, cur_layout;
  1003. struct sde_rect left_rect, right_rect;
  1004. struct sde_kms *sde_kms;
  1005. int32_t left_pid, right_pid;
  1006. int32_t stage;
  1007. int i, rc = 0;
  1008. sde_kms = _sde_crtc_get_kms(crtc);
  1009. if (!sde_kms || !sde_kms->catalog) {
  1010. SDE_ERROR("invalid parameters\n");
  1011. return -EINVAL;
  1012. }
  1013. for (i = 1; i < cnt; i++) {
  1014. prv_pstate = &pstates[i - 1];
  1015. cur_pstate = &pstates[i];
  1016. prev_layout = prv_pstate->sde_pstate->layout;
  1017. cur_layout = cur_pstate->sde_pstate->layout;
  1018. if (prv_pstate->stage != cur_pstate->stage ||
  1019. prev_layout != cur_layout)
  1020. continue;
  1021. stage = cur_pstate->stage;
  1022. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1023. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1024. prv_pstate->drm_pstate->crtc_y,
  1025. prv_pstate->drm_pstate->crtc_w,
  1026. prv_pstate->drm_pstate->crtc_h, false);
  1027. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1028. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1029. cur_pstate->drm_pstate->crtc_y,
  1030. cur_pstate->drm_pstate->crtc_w,
  1031. cur_pstate->drm_pstate->crtc_h, false);
  1032. if (right_rect.x < left_rect.x) {
  1033. swap(left_pid, right_pid);
  1034. swap(left_rect, right_rect);
  1035. swap(prv_pstate, cur_pstate);
  1036. }
  1037. /*
  1038. * - planes are enumerated in pipe-priority order such that
  1039. * planes with lower drm_id must be left-most in a shared
  1040. * blend-stage when using source split.
  1041. * - planes in source split must be contiguous in width
  1042. * - planes in source split must have same dest yoff and height
  1043. */
  1044. if ((right_pid < left_pid) &&
  1045. !sde_kms->catalog->pipe_order_type) {
  1046. SDE_ERROR(
  1047. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1048. stage, left_pid, right_pid);
  1049. return -EINVAL;
  1050. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1051. SDE_ERROR(
  1052. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1053. stage, left_rect.x, left_rect.w,
  1054. right_rect.x, right_rect.w);
  1055. return -EINVAL;
  1056. } else if ((left_rect.y != right_rect.y) ||
  1057. (left_rect.h != right_rect.h)) {
  1058. SDE_ERROR(
  1059. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1060. stage, left_rect.y, left_rect.h,
  1061. right_rect.y, right_rect.h);
  1062. return -EINVAL;
  1063. }
  1064. }
  1065. return rc;
  1066. }
  1067. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1068. struct plane_state *pstates, int cnt)
  1069. {
  1070. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1071. enum sde_layout prev_layout, cur_layout;
  1072. struct sde_kms *sde_kms;
  1073. struct sde_rect left_rect, right_rect;
  1074. int32_t left_pid, right_pid;
  1075. int32_t stage;
  1076. int i;
  1077. sde_kms = _sde_crtc_get_kms(crtc);
  1078. if (!sde_kms || !sde_kms->catalog) {
  1079. SDE_ERROR("invalid parameters\n");
  1080. return;
  1081. }
  1082. if (!sde_kms->catalog->pipe_order_type)
  1083. return;
  1084. for (i = 0; i < cnt; i++) {
  1085. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1086. cur_pstate = &pstates[i];
  1087. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1088. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1089. SDE_LAYOUT_NONE;
  1090. cur_layout = cur_pstate->sde_pstate->layout;
  1091. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1092. || (prev_layout != cur_layout)) {
  1093. /*
  1094. * reset if prv or nxt pipes are not in the same stage
  1095. * as the cur pipe
  1096. */
  1097. if ((!nxt_pstate)
  1098. || (nxt_pstate->stage != cur_pstate->stage)
  1099. || (nxt_pstate->sde_pstate->layout !=
  1100. cur_pstate->sde_pstate->layout))
  1101. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1102. continue;
  1103. }
  1104. stage = cur_pstate->stage;
  1105. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1106. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1107. prv_pstate->drm_pstate->crtc_y,
  1108. prv_pstate->drm_pstate->crtc_w,
  1109. prv_pstate->drm_pstate->crtc_h, false);
  1110. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1111. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1112. cur_pstate->drm_pstate->crtc_y,
  1113. cur_pstate->drm_pstate->crtc_w,
  1114. cur_pstate->drm_pstate->crtc_h, false);
  1115. if (right_rect.x < left_rect.x) {
  1116. swap(left_pid, right_pid);
  1117. swap(left_rect, right_rect);
  1118. swap(prv_pstate, cur_pstate);
  1119. }
  1120. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1121. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1122. }
  1123. for (i = 0; i < cnt; i++) {
  1124. cur_pstate = &pstates[i];
  1125. sde_plane_setup_src_split_order(
  1126. cur_pstate->drm_pstate->plane,
  1127. cur_pstate->sde_pstate->multirect_index,
  1128. cur_pstate->sde_pstate->pipe_order_flags);
  1129. }
  1130. }
  1131. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1132. int num_mixers, struct plane_state *pstates, int cnt)
  1133. {
  1134. int i, lm_idx;
  1135. struct sde_format *format;
  1136. bool blend_stage[SDE_STAGE_MAX] = { false };
  1137. u32 blend_type;
  1138. for (i = cnt - 1; i >= 0; i--) {
  1139. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1140. PLANE_PROP_BLEND_OP);
  1141. /* stage has already been programmed or BLEND_OP_SKIP type */
  1142. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1143. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1144. continue;
  1145. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1146. format = to_sde_format(msm_framebuffer_format(
  1147. pstates[i].sde_pstate->base.fb));
  1148. if (!format) {
  1149. SDE_ERROR("invalid format\n");
  1150. return;
  1151. }
  1152. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1153. pstates[i].sde_pstate, format);
  1154. blend_stage[pstates[i].sde_pstate->stage] = true;
  1155. }
  1156. }
  1157. }
  1158. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1159. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1160. struct sde_crtc_mixer *mixer)
  1161. {
  1162. struct drm_plane *plane;
  1163. struct drm_framebuffer *fb;
  1164. struct drm_plane_state *state;
  1165. struct sde_crtc_state *cstate;
  1166. struct sde_plane_state *pstate = NULL;
  1167. struct plane_state *pstates = NULL;
  1168. struct sde_format *format;
  1169. struct sde_hw_ctl *ctl;
  1170. struct sde_hw_mixer *lm;
  1171. struct sde_hw_stage_cfg *stage_cfg;
  1172. struct sde_rect plane_crtc_roi;
  1173. uint32_t stage_idx, lm_idx, layout_idx;
  1174. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1175. int i, mode, cnt = 0;
  1176. bool bg_alpha_enable = false;
  1177. u32 blend_type;
  1178. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1179. if (!sde_crtc || !crtc->state || !mixer) {
  1180. SDE_ERROR("invalid sde_crtc or mixer\n");
  1181. return;
  1182. }
  1183. ctl = mixer->hw_ctl;
  1184. lm = mixer->hw_lm;
  1185. cstate = to_sde_crtc_state(crtc->state);
  1186. pstates = kcalloc(SDE_PSTATES_MAX,
  1187. sizeof(struct plane_state), GFP_KERNEL);
  1188. if (!pstates)
  1189. return;
  1190. memset(fetch_active, 0, sizeof(fetch_active));
  1191. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1192. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1193. state = plane->state;
  1194. if (!state)
  1195. continue;
  1196. plane_crtc_roi.x = state->crtc_x;
  1197. plane_crtc_roi.y = state->crtc_y;
  1198. plane_crtc_roi.w = state->crtc_w;
  1199. plane_crtc_roi.h = state->crtc_h;
  1200. pstate = to_sde_plane_state(state);
  1201. fb = state->fb;
  1202. mode = sde_plane_get_property(pstate,
  1203. PLANE_PROP_FB_TRANSLATION_MODE);
  1204. set_bit(sde_plane_pipe(plane), fetch_active);
  1205. sde_plane_ctl_flush(plane, ctl, true);
  1206. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1207. crtc->base.id,
  1208. pstate->stage,
  1209. plane->base.id,
  1210. sde_plane_pipe(plane) - SSPP_VIG0,
  1211. state->fb ? state->fb->base.id : -1);
  1212. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1213. if (!format) {
  1214. SDE_ERROR("invalid format\n");
  1215. goto end;
  1216. }
  1217. blend_type = sde_plane_get_property(pstate,
  1218. PLANE_PROP_BLEND_OP);
  1219. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1220. if (pstate->stage == SDE_STAGE_BASE &&
  1221. format->alpha_enable)
  1222. bg_alpha_enable = true;
  1223. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1224. state->fb ? state->fb->base.id : -1,
  1225. state->src_x >> 16, state->src_y >> 16,
  1226. state->src_w >> 16, state->src_h >> 16,
  1227. state->crtc_x, state->crtc_y,
  1228. state->crtc_w, state->crtc_h,
  1229. pstate->rotation, mode);
  1230. /*
  1231. * none or left layout will program to layer mixer
  1232. * group 0, right layout will program to layer mixer
  1233. * group 1.
  1234. */
  1235. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1236. layout_idx = 0;
  1237. else
  1238. layout_idx = 1;
  1239. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1240. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1241. stage_cfg->stage[pstate->stage][stage_idx] =
  1242. sde_plane_pipe(plane);
  1243. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1244. pstate->multirect_index;
  1245. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1246. sde_plane_pipe(plane) - SSPP_VIG0,
  1247. pstate->stage,
  1248. pstate->multirect_index,
  1249. pstate->multirect_mode,
  1250. format->base.pixel_format,
  1251. fb ? fb->modifier : 0,
  1252. layout_idx);
  1253. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1254. lm_idx++) {
  1255. if (bg_alpha_enable && !format->alpha_enable)
  1256. mixer[lm_idx].mixer_op_mode = 0;
  1257. else
  1258. mixer[lm_idx].mixer_op_mode |=
  1259. 1 << pstate->stage;
  1260. }
  1261. }
  1262. if (cnt >= SDE_PSTATES_MAX)
  1263. continue;
  1264. pstates[cnt].sde_pstate = pstate;
  1265. pstates[cnt].drm_pstate = state;
  1266. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1267. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1268. else
  1269. pstates[cnt].stage = sde_plane_get_property(
  1270. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1271. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1272. cnt++;
  1273. }
  1274. /* blend config update */
  1275. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1276. pstates, cnt);
  1277. if (ctl->ops.set_active_pipes)
  1278. ctl->ops.set_active_pipes(ctl, fetch_active);
  1279. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1280. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1281. if (lm && lm->ops.setup_dim_layer) {
  1282. cstate = to_sde_crtc_state(crtc->state);
  1283. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1284. for (i = 0; i < cstate->num_dim_layers; i++)
  1285. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1286. mixer, &cstate->dim_layer[i]);
  1287. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1288. }
  1289. }
  1290. end:
  1291. kfree(pstates);
  1292. }
  1293. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1294. struct drm_crtc *crtc)
  1295. {
  1296. struct sde_crtc *sde_crtc;
  1297. struct sde_crtc_state *cstate;
  1298. struct drm_encoder *drm_enc;
  1299. bool is_right_only;
  1300. bool encoder_in_dsc_merge = false;
  1301. if (!crtc || !crtc->state)
  1302. return;
  1303. sde_crtc = to_sde_crtc(crtc);
  1304. cstate = to_sde_crtc_state(crtc->state);
  1305. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1306. return;
  1307. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1308. crtc->state->encoder_mask) {
  1309. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1310. encoder_in_dsc_merge = true;
  1311. break;
  1312. }
  1313. }
  1314. /**
  1315. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1316. * This is due to two reasons:
  1317. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1318. * the left DSC must be used, right DSC cannot be used alone.
  1319. * For right-only partial update, this means swap layer mixers to map
  1320. * Left LM to Right INTF. On later HW this was relaxed.
  1321. * - In DSC Merge mode, the physical encoder has already registered
  1322. * PP0 as the master, to switch to right-only we would have to
  1323. * reprogram to be driven by PP1 instead.
  1324. * To support both cases, we prefer to support the mixer swap solution.
  1325. */
  1326. if (!encoder_in_dsc_merge) {
  1327. if (sde_crtc->mixers_swapped) {
  1328. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1329. sde_crtc->mixers_swapped = false;
  1330. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1331. }
  1332. return;
  1333. }
  1334. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1335. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1336. if (is_right_only && !sde_crtc->mixers_swapped) {
  1337. /* right-only update swap mixers */
  1338. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1339. sde_crtc->mixers_swapped = true;
  1340. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1341. /* left-only or full update, swap back */
  1342. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1343. sde_crtc->mixers_swapped = false;
  1344. }
  1345. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1346. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1347. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1348. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1349. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1350. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1351. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1352. }
  1353. /**
  1354. * _sde_crtc_blend_setup - configure crtc mixers
  1355. * @crtc: Pointer to drm crtc structure
  1356. * @old_state: Pointer to old crtc state
  1357. * @add_planes: Whether or not to add planes to mixers
  1358. */
  1359. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1360. struct drm_crtc_state *old_state, bool add_planes)
  1361. {
  1362. struct sde_crtc *sde_crtc;
  1363. struct sde_crtc_state *sde_crtc_state;
  1364. struct sde_crtc_mixer *mixer;
  1365. struct sde_hw_ctl *ctl;
  1366. struct sde_hw_mixer *lm;
  1367. struct sde_ctl_flush_cfg cfg = {0,};
  1368. int i;
  1369. if (!crtc)
  1370. return;
  1371. sde_crtc = to_sde_crtc(crtc);
  1372. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1373. mixer = sde_crtc->mixers;
  1374. SDE_DEBUG("%s\n", sde_crtc->name);
  1375. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1376. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1377. return;
  1378. }
  1379. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1380. if (!mixer[i].hw_lm) {
  1381. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1382. return;
  1383. }
  1384. mixer[i].mixer_op_mode = 0;
  1385. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1386. sde_crtc_state->dirty)) {
  1387. /* clear dim_layer settings */
  1388. lm = mixer[i].hw_lm;
  1389. if (lm->ops.clear_dim_layer)
  1390. lm->ops.clear_dim_layer(lm);
  1391. }
  1392. }
  1393. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1394. /* initialize stage cfg */
  1395. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1396. if (add_planes)
  1397. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1398. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1399. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1400. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1401. ctl = mixer[i].hw_ctl;
  1402. lm = mixer[i].hw_lm;
  1403. if (sde_kms_rect_is_null(lm_roi))
  1404. sde_crtc->mixers[i].mixer_op_mode = 0;
  1405. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1406. /* stage config flush mask */
  1407. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1408. ctl->ops.get_pending_flush(ctl, &cfg);
  1409. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1410. mixer[i].hw_lm->idx - LM_0,
  1411. mixer[i].mixer_op_mode,
  1412. ctl->idx - CTL_0,
  1413. cfg.pending_flush_mask);
  1414. if (sde_kms_rect_is_null(lm_roi)) {
  1415. SDE_DEBUG(
  1416. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1417. sde_crtc->name, lm->idx - LM_0,
  1418. ctl->idx - CTL_0);
  1419. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1420. NULL, true);
  1421. } else {
  1422. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1423. &sde_crtc->stage_cfg[lm_layout],
  1424. false);
  1425. }
  1426. }
  1427. _sde_crtc_program_lm_output_roi(crtc);
  1428. }
  1429. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1430. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1431. {
  1432. struct drm_plane *plane;
  1433. struct sde_plane_state *sde_pstate;
  1434. uint32_t mode = 0;
  1435. int rc;
  1436. if (!crtc) {
  1437. SDE_ERROR("invalid state\n");
  1438. return -EINVAL;
  1439. }
  1440. *fb_ns = 0;
  1441. *fb_sec = 0;
  1442. *fb_sec_dir = 0;
  1443. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1444. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1445. rc = PTR_ERR(plane);
  1446. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1447. DRMID(crtc), DRMID(plane), rc);
  1448. return rc;
  1449. }
  1450. sde_pstate = to_sde_plane_state(plane->state);
  1451. mode = sde_plane_get_property(sde_pstate,
  1452. PLANE_PROP_FB_TRANSLATION_MODE);
  1453. switch (mode) {
  1454. case SDE_DRM_FB_NON_SEC:
  1455. (*fb_ns)++;
  1456. break;
  1457. case SDE_DRM_FB_SEC:
  1458. (*fb_sec)++;
  1459. break;
  1460. case SDE_DRM_FB_SEC_DIR_TRANS:
  1461. (*fb_sec_dir)++;
  1462. break;
  1463. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1464. break;
  1465. default:
  1466. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1467. DRMID(plane), mode);
  1468. return -EINVAL;
  1469. }
  1470. }
  1471. return 0;
  1472. }
  1473. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1474. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1475. {
  1476. struct drm_plane *plane;
  1477. const struct drm_plane_state *pstate;
  1478. struct sde_plane_state *sde_pstate;
  1479. uint32_t mode = 0;
  1480. int rc;
  1481. if (!state) {
  1482. SDE_ERROR("invalid state\n");
  1483. return -EINVAL;
  1484. }
  1485. *fb_ns = 0;
  1486. *fb_sec = 0;
  1487. *fb_sec_dir = 0;
  1488. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1489. if (IS_ERR_OR_NULL(pstate)) {
  1490. rc = PTR_ERR(pstate);
  1491. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1492. DRMID(state->crtc), DRMID(plane), rc);
  1493. return rc;
  1494. }
  1495. sde_pstate = to_sde_plane_state(pstate);
  1496. mode = sde_plane_get_property(sde_pstate,
  1497. PLANE_PROP_FB_TRANSLATION_MODE);
  1498. switch (mode) {
  1499. case SDE_DRM_FB_NON_SEC:
  1500. (*fb_ns)++;
  1501. break;
  1502. case SDE_DRM_FB_SEC:
  1503. (*fb_sec)++;
  1504. break;
  1505. case SDE_DRM_FB_SEC_DIR_TRANS:
  1506. (*fb_sec_dir)++;
  1507. break;
  1508. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1509. break;
  1510. default:
  1511. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1512. DRMID(plane), mode);
  1513. return -EINVAL;
  1514. }
  1515. }
  1516. return 0;
  1517. }
  1518. static void _sde_drm_fb_sec_dir_trans(
  1519. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1520. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1521. {
  1522. /* secure display usecase */
  1523. if ((smmu_state->state == ATTACHED)
  1524. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1525. smmu_state->state = catalog->sui_ns_allowed ?
  1526. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1527. smmu_state->secure_level = secure_level;
  1528. smmu_state->transition_type = PRE_COMMIT;
  1529. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1530. if (old_valid_fb)
  1531. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1532. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1533. if (catalog->sui_misr_supported)
  1534. smmu_state->sui_misr_state =
  1535. SUI_MISR_ENABLE_REQ;
  1536. /* secure camera usecase */
  1537. } else if (smmu_state->state == ATTACHED) {
  1538. smmu_state->state = DETACH_SEC_REQ;
  1539. smmu_state->secure_level = secure_level;
  1540. smmu_state->transition_type = PRE_COMMIT;
  1541. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1542. }
  1543. }
  1544. static void _sde_drm_fb_transactions(
  1545. struct sde_kms_smmu_state_data *smmu_state,
  1546. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1547. int *ops)
  1548. {
  1549. if (((smmu_state->state == DETACHED)
  1550. || (smmu_state->state == DETACH_ALL_REQ))
  1551. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1552. && ((smmu_state->state == DETACHED_SEC)
  1553. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1554. smmu_state->state = catalog->sui_ns_allowed ?
  1555. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1556. smmu_state->transition_type = post_commit ?
  1557. POST_COMMIT : PRE_COMMIT;
  1558. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1559. if (old_valid_fb)
  1560. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1561. if (catalog->sui_misr_supported)
  1562. smmu_state->sui_misr_state =
  1563. SUI_MISR_DISABLE_REQ;
  1564. } else if ((smmu_state->state == DETACHED_SEC)
  1565. || (smmu_state->state == DETACH_SEC_REQ)) {
  1566. smmu_state->state = ATTACH_SEC_REQ;
  1567. smmu_state->transition_type = post_commit ?
  1568. POST_COMMIT : PRE_COMMIT;
  1569. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1570. if (old_valid_fb)
  1571. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1572. }
  1573. }
  1574. /**
  1575. * sde_crtc_get_secure_transition_ops - determines the operations that
  1576. * need to be performed before transitioning to secure state
  1577. * This function should be called after swapping the new state
  1578. * @crtc: Pointer to drm crtc structure
  1579. * Returns the bitmask of operations need to be performed, -Error in
  1580. * case of error cases
  1581. */
  1582. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1583. struct drm_crtc_state *old_crtc_state,
  1584. bool old_valid_fb)
  1585. {
  1586. struct drm_plane *plane;
  1587. struct drm_encoder *encoder;
  1588. struct sde_crtc *sde_crtc;
  1589. struct sde_kms *sde_kms;
  1590. struct sde_mdss_cfg *catalog;
  1591. struct sde_kms_smmu_state_data *smmu_state;
  1592. uint32_t translation_mode = 0, secure_level;
  1593. int ops = 0;
  1594. bool post_commit = false;
  1595. if (!crtc || !crtc->state) {
  1596. SDE_ERROR("invalid crtc\n");
  1597. return -EINVAL;
  1598. }
  1599. sde_kms = _sde_crtc_get_kms(crtc);
  1600. if (!sde_kms)
  1601. return -EINVAL;
  1602. smmu_state = &sde_kms->smmu_state;
  1603. smmu_state->prev_state = smmu_state->state;
  1604. smmu_state->prev_secure_level = smmu_state->secure_level;
  1605. sde_crtc = to_sde_crtc(crtc);
  1606. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1607. catalog = sde_kms->catalog;
  1608. /*
  1609. * SMMU operations need to be delayed in case of video mode panels
  1610. * when switching back to non_secure mode
  1611. */
  1612. drm_for_each_encoder_mask(encoder, crtc->dev,
  1613. crtc->state->encoder_mask) {
  1614. if (sde_encoder_is_dsi_display(encoder))
  1615. post_commit |= sde_encoder_check_curr_mode(encoder,
  1616. MSM_DISPLAY_VIDEO_MODE);
  1617. }
  1618. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1619. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1620. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1621. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1622. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1623. if (!plane->state)
  1624. continue;
  1625. translation_mode = sde_plane_get_property(
  1626. to_sde_plane_state(plane->state),
  1627. PLANE_PROP_FB_TRANSLATION_MODE);
  1628. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1629. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1630. DRMID(crtc), translation_mode);
  1631. return -EINVAL;
  1632. }
  1633. /* we can break if we find sec_dir plane */
  1634. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1635. break;
  1636. }
  1637. mutex_lock(&sde_kms->secure_transition_lock);
  1638. switch (translation_mode) {
  1639. case SDE_DRM_FB_SEC_DIR_TRANS:
  1640. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1641. catalog, old_valid_fb, &ops);
  1642. break;
  1643. case SDE_DRM_FB_SEC:
  1644. case SDE_DRM_FB_NON_SEC:
  1645. _sde_drm_fb_transactions(smmu_state, catalog,
  1646. old_valid_fb, post_commit, &ops);
  1647. break;
  1648. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1649. ops = 0;
  1650. break;
  1651. default:
  1652. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1653. DRMID(crtc), translation_mode);
  1654. ops = -EINVAL;
  1655. }
  1656. /* log only during actual transition times */
  1657. if (ops) {
  1658. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1659. DRMID(crtc), smmu_state->state,
  1660. secure_level, smmu_state->secure_level,
  1661. smmu_state->transition_type, ops);
  1662. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1663. smmu_state->state, smmu_state->transition_type,
  1664. smmu_state->secure_level, old_valid_fb,
  1665. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1666. }
  1667. mutex_unlock(&sde_kms->secure_transition_lock);
  1668. return ops;
  1669. }
  1670. /**
  1671. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1672. * LUTs are configured only once during boot
  1673. * @sde_crtc: Pointer to sde crtc
  1674. * @cstate: Pointer to sde crtc state
  1675. */
  1676. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1677. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1678. {
  1679. struct sde_hw_scaler3_lut_cfg *cfg;
  1680. struct sde_kms *sde_kms;
  1681. u32 *lut_data = NULL;
  1682. size_t len = 0;
  1683. int ret = 0;
  1684. if (!sde_crtc || !cstate) {
  1685. SDE_ERROR("invalid args\n");
  1686. return -EINVAL;
  1687. }
  1688. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1689. if (!sde_kms)
  1690. return -EINVAL;
  1691. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1692. return 0;
  1693. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1694. &cstate->property_state, &len, lut_idx);
  1695. if (!lut_data || !len) {
  1696. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1697. lut_idx, lut_data, len);
  1698. lut_data = NULL;
  1699. len = 0;
  1700. }
  1701. cfg = &cstate->scl3_lut_cfg;
  1702. switch (lut_idx) {
  1703. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1704. cfg->dir_lut = lut_data;
  1705. cfg->dir_len = len;
  1706. break;
  1707. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1708. cfg->cir_lut = lut_data;
  1709. cfg->cir_len = len;
  1710. break;
  1711. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1712. cfg->sep_lut = lut_data;
  1713. cfg->sep_len = len;
  1714. break;
  1715. default:
  1716. ret = -EINVAL;
  1717. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1718. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1719. break;
  1720. }
  1721. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1722. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1723. cfg->is_configured);
  1724. return ret;
  1725. }
  1726. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1727. {
  1728. struct sde_crtc *sde_crtc;
  1729. if (!crtc) {
  1730. SDE_ERROR("invalid crtc\n");
  1731. return;
  1732. }
  1733. sde_crtc = to_sde_crtc(crtc);
  1734. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1735. }
  1736. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1737. {
  1738. int i;
  1739. /**
  1740. * Check if sufficient hw resources are
  1741. * available as per target caps & topology
  1742. */
  1743. if (!sde_crtc) {
  1744. SDE_ERROR("invalid argument\n");
  1745. return -EINVAL;
  1746. }
  1747. if (!sde_crtc->num_mixers ||
  1748. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1749. SDE_ERROR("%s: invalid number mixers: %d\n",
  1750. sde_crtc->name, sde_crtc->num_mixers);
  1751. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1752. SDE_EVTLOG_ERROR);
  1753. return -EINVAL;
  1754. }
  1755. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1756. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1757. || !sde_crtc->mixers[i].hw_ds) {
  1758. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1759. sde_crtc->name, i);
  1760. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1761. i, sde_crtc->mixers[i].hw_lm,
  1762. sde_crtc->mixers[i].hw_ctl,
  1763. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1764. return -EINVAL;
  1765. }
  1766. }
  1767. return 0;
  1768. }
  1769. /**
  1770. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1771. * @crtc: Pointer to drm crtc
  1772. */
  1773. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1774. {
  1775. struct sde_crtc *sde_crtc;
  1776. struct sde_crtc_state *cstate;
  1777. struct sde_hw_mixer *hw_lm;
  1778. struct sde_hw_ctl *hw_ctl;
  1779. struct sde_hw_ds *hw_ds;
  1780. struct sde_hw_ds_cfg *cfg;
  1781. struct sde_kms *kms;
  1782. u32 op_mode = 0;
  1783. u32 lm_idx = 0, num_mixers = 0;
  1784. int i, count = 0;
  1785. if (!crtc)
  1786. return;
  1787. sde_crtc = to_sde_crtc(crtc);
  1788. cstate = to_sde_crtc_state(crtc->state);
  1789. kms = _sde_crtc_get_kms(crtc);
  1790. num_mixers = sde_crtc->num_mixers;
  1791. count = cstate->num_ds;
  1792. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1793. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1794. cstate->num_ds_enabled);
  1795. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1796. SDE_DEBUG("no change in settings, skip commit\n");
  1797. } else if (!kms || !kms->catalog) {
  1798. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1799. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1800. SDE_DEBUG("dest scaler feature not supported\n");
  1801. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1802. //do nothing
  1803. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1804. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1805. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1806. } else {
  1807. for (i = 0; i < count; i++) {
  1808. cfg = &cstate->ds_cfg[i];
  1809. if (!cfg->flags)
  1810. continue;
  1811. lm_idx = cfg->idx;
  1812. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1813. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1814. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1815. /* Setup op mode - Dual/single */
  1816. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1817. op_mode |= BIT(hw_ds->idx - DS_0);
  1818. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1819. op_mode |= (cstate->num_ds_enabled ==
  1820. CRTC_DUAL_MIXERS_ONLY) ?
  1821. SDE_DS_OP_MODE_DUAL : 0;
  1822. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1823. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1824. }
  1825. /* Setup scaler */
  1826. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1827. (cfg->flags &
  1828. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1829. if (hw_ds->ops.setup_scaler)
  1830. hw_ds->ops.setup_scaler(hw_ds,
  1831. &cfg->scl3_cfg,
  1832. &cstate->scl3_lut_cfg);
  1833. }
  1834. /*
  1835. * Dest scaler shares the flush bit of the LM in control
  1836. */
  1837. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1838. hw_ctl->ops.update_bitmask_mixer(
  1839. hw_ctl, hw_lm->idx, 1);
  1840. }
  1841. }
  1842. }
  1843. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1844. {
  1845. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1846. struct sde_crtc *sde_crtc;
  1847. struct msm_drm_private *priv;
  1848. struct sde_crtc_frame_event *fevent;
  1849. struct sde_kms_frame_event_cb_data *cb_data;
  1850. struct drm_plane *plane;
  1851. u32 ubwc_error;
  1852. unsigned long flags;
  1853. u32 crtc_id;
  1854. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1855. if (!data) {
  1856. SDE_ERROR("invalid parameters\n");
  1857. return;
  1858. }
  1859. crtc = cb_data->crtc;
  1860. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1861. SDE_ERROR("invalid parameters\n");
  1862. return;
  1863. }
  1864. sde_crtc = to_sde_crtc(crtc);
  1865. priv = crtc->dev->dev_private;
  1866. crtc_id = drm_crtc_index(crtc);
  1867. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1868. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1869. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1870. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1871. struct sde_crtc_frame_event, list);
  1872. if (fevent)
  1873. list_del_init(&fevent->list);
  1874. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1875. if (!fevent) {
  1876. SDE_ERROR("crtc%d event %d overflow\n",
  1877. crtc->base.id, event);
  1878. SDE_EVT32(DRMID(crtc), event);
  1879. return;
  1880. }
  1881. /* log and clear plane ubwc errors if any */
  1882. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1883. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1884. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1885. drm_for_each_plane_mask(plane, crtc->dev,
  1886. sde_crtc->plane_mask_old) {
  1887. ubwc_error = sde_plane_get_ubwc_error(plane);
  1888. if (ubwc_error) {
  1889. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1890. ubwc_error, SDE_EVTLOG_ERROR);
  1891. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1892. DRMID(crtc), DRMID(plane),
  1893. ubwc_error);
  1894. sde_plane_clear_ubwc_error(plane);
  1895. }
  1896. }
  1897. }
  1898. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  1899. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  1900. sde_crtc->retire_frame_event_time = ktime_get();
  1901. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  1902. }
  1903. fevent->event = event;
  1904. fevent->crtc = crtc;
  1905. fevent->connector = cb_data->connector;
  1906. fevent->ts = ktime_get();
  1907. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1908. }
  1909. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1910. struct drm_crtc_state *old_state)
  1911. {
  1912. struct drm_device *dev;
  1913. struct sde_crtc *sde_crtc;
  1914. struct sde_crtc_state *cstate;
  1915. struct drm_connector *conn;
  1916. struct drm_encoder *encoder;
  1917. struct drm_connector_list_iter conn_iter;
  1918. if (!crtc || !crtc->state) {
  1919. SDE_ERROR("invalid crtc\n");
  1920. return;
  1921. }
  1922. dev = crtc->dev;
  1923. sde_crtc = to_sde_crtc(crtc);
  1924. cstate = to_sde_crtc_state(crtc->state);
  1925. SDE_EVT32_VERBOSE(DRMID(crtc));
  1926. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1927. /* identify connectors attached to this crtc */
  1928. cstate->num_connectors = 0;
  1929. drm_connector_list_iter_begin(dev, &conn_iter);
  1930. drm_for_each_connector_iter(conn, &conn_iter)
  1931. if (conn->state && conn->state->crtc == crtc &&
  1932. cstate->num_connectors < MAX_CONNECTORS) {
  1933. encoder = conn->state->best_encoder;
  1934. if (encoder)
  1935. sde_encoder_register_frame_event_callback(
  1936. encoder,
  1937. sde_crtc_frame_event_cb,
  1938. crtc);
  1939. cstate->connectors[cstate->num_connectors++] = conn;
  1940. sde_connector_prepare_fence(conn);
  1941. }
  1942. drm_connector_list_iter_end(&conn_iter);
  1943. /* prepare main output fence */
  1944. sde_fence_prepare(sde_crtc->output_fence);
  1945. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1946. }
  1947. /**
  1948. * sde_crtc_complete_flip - signal pending page_flip events
  1949. * Any pending vblank events are added to the vblank_event_list
  1950. * so that the next vblank interrupt shall signal them.
  1951. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1952. * This API signals any pending PAGE_FLIP events requested through
  1953. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1954. * if file!=NULL, this is preclose potential cancel-flip path
  1955. * @crtc: Pointer to drm crtc structure
  1956. * @file: Pointer to drm file
  1957. */
  1958. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1959. struct drm_file *file)
  1960. {
  1961. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1962. struct drm_device *dev = crtc->dev;
  1963. struct drm_pending_vblank_event *event;
  1964. unsigned long flags;
  1965. spin_lock_irqsave(&dev->event_lock, flags);
  1966. event = sde_crtc->event;
  1967. if (!event)
  1968. goto end;
  1969. /*
  1970. * if regular vblank case (!file) or if cancel-flip from
  1971. * preclose on file that requested flip, then send the
  1972. * event:
  1973. */
  1974. if (!file || (event->base.file_priv == file)) {
  1975. sde_crtc->event = NULL;
  1976. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1977. sde_crtc->name, event);
  1978. SDE_EVT32_VERBOSE(DRMID(crtc));
  1979. drm_crtc_send_vblank_event(crtc, event);
  1980. }
  1981. end:
  1982. spin_unlock_irqrestore(&dev->event_lock, flags);
  1983. }
  1984. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  1985. struct drm_crtc_state *cstate)
  1986. {
  1987. struct drm_encoder *encoder;
  1988. if (!crtc || !crtc->dev || !cstate) {
  1989. SDE_ERROR("invalid crtc\n");
  1990. return INTF_MODE_NONE;
  1991. }
  1992. drm_for_each_encoder_mask(encoder, crtc->dev,
  1993. cstate->encoder_mask) {
  1994. /* continue if copy encoder is encountered */
  1995. if (sde_encoder_in_clone_mode(encoder))
  1996. continue;
  1997. return sde_encoder_get_intf_mode(encoder);
  1998. }
  1999. return INTF_MODE_NONE;
  2000. }
  2001. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2002. {
  2003. struct drm_encoder *encoder;
  2004. if (!crtc || !crtc->dev) {
  2005. SDE_ERROR("invalid crtc\n");
  2006. return INTF_MODE_NONE;
  2007. }
  2008. drm_for_each_encoder(encoder, crtc->dev)
  2009. if ((encoder->crtc == crtc)
  2010. && !sde_encoder_in_cont_splash(encoder))
  2011. return sde_encoder_get_fps(encoder);
  2012. return 0;
  2013. }
  2014. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2015. {
  2016. struct drm_encoder *encoder;
  2017. if (!crtc || !crtc->dev) {
  2018. SDE_ERROR("invalid crtc\n");
  2019. return 0;
  2020. }
  2021. drm_for_each_encoder_mask(encoder, crtc->dev,
  2022. crtc->state->encoder_mask) {
  2023. if (!sde_encoder_in_cont_splash(encoder))
  2024. return sde_encoder_get_dfps_maxfps(encoder);
  2025. }
  2026. return 0;
  2027. }
  2028. static void sde_crtc_vblank_cb(void *data)
  2029. {
  2030. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2031. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2032. /* keep statistics on vblank callback - with auto reset via debugfs */
  2033. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2034. sde_crtc->vblank_cb_time = ktime_get();
  2035. else
  2036. sde_crtc->vblank_cb_count++;
  2037. sde_crtc->vblank_last_cb_time = ktime_get();
  2038. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2039. drm_crtc_handle_vblank(crtc);
  2040. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  2041. SDE_EVT32_VERBOSE(DRMID(crtc));
  2042. }
  2043. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2044. ktime_t ts, enum sde_fence_event fence_event)
  2045. {
  2046. if (!connector) {
  2047. SDE_ERROR("invalid param\n");
  2048. return;
  2049. }
  2050. SDE_ATRACE_BEGIN("signal_retire_fence");
  2051. sde_connector_complete_commit(connector, ts, fence_event);
  2052. SDE_ATRACE_END("signal_retire_fence");
  2053. }
  2054. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2055. {
  2056. struct msm_drm_private *priv;
  2057. struct sde_crtc_frame_event *fevent;
  2058. struct drm_crtc *crtc;
  2059. struct sde_crtc *sde_crtc;
  2060. struct sde_kms *sde_kms;
  2061. unsigned long flags;
  2062. bool in_clone_mode = false;
  2063. if (!work) {
  2064. SDE_ERROR("invalid work handle\n");
  2065. return;
  2066. }
  2067. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2068. if (!fevent->crtc || !fevent->crtc->state) {
  2069. SDE_ERROR("invalid crtc\n");
  2070. return;
  2071. }
  2072. crtc = fevent->crtc;
  2073. sde_crtc = to_sde_crtc(crtc);
  2074. sde_kms = _sde_crtc_get_kms(crtc);
  2075. if (!sde_kms) {
  2076. SDE_ERROR("invalid kms handle\n");
  2077. return;
  2078. }
  2079. priv = sde_kms->dev->dev_private;
  2080. SDE_ATRACE_BEGIN("crtc_frame_event");
  2081. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2082. ktime_to_ns(fevent->ts));
  2083. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2084. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2085. true : false;
  2086. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2087. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2088. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2089. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2090. /* this should not happen */
  2091. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2092. crtc->base.id,
  2093. ktime_to_ns(fevent->ts),
  2094. atomic_read(&sde_crtc->frame_pending));
  2095. SDE_EVT32(DRMID(crtc), fevent->event,
  2096. SDE_EVTLOG_FUNC_CASE1);
  2097. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2098. /* release bandwidth and other resources */
  2099. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2100. crtc->base.id,
  2101. ktime_to_ns(fevent->ts));
  2102. SDE_EVT32(DRMID(crtc), fevent->event,
  2103. SDE_EVTLOG_FUNC_CASE2);
  2104. sde_core_perf_crtc_release_bw(crtc);
  2105. } else {
  2106. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2107. SDE_EVTLOG_FUNC_CASE3);
  2108. }
  2109. }
  2110. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2111. SDE_ATRACE_BEGIN("signal_release_fence");
  2112. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2113. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2114. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2115. SDE_ATRACE_END("signal_release_fence");
  2116. }
  2117. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2118. /* this api should be called without spin_lock */
  2119. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2120. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2121. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2122. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2123. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2124. crtc->base.id, ktime_to_ns(fevent->ts));
  2125. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2126. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2127. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2128. SDE_ATRACE_END("crtc_frame_event");
  2129. }
  2130. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2131. struct drm_crtc_state *old_state)
  2132. {
  2133. struct sde_crtc *sde_crtc;
  2134. if (!crtc || !crtc->state) {
  2135. SDE_ERROR("invalid crtc\n");
  2136. return;
  2137. }
  2138. sde_crtc = to_sde_crtc(crtc);
  2139. SDE_EVT32_VERBOSE(DRMID(crtc));
  2140. sde_core_perf_crtc_update(crtc, 0, false);
  2141. }
  2142. /**
  2143. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2144. * @cstate: Pointer to sde crtc state
  2145. */
  2146. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2147. {
  2148. if (!cstate) {
  2149. SDE_ERROR("invalid cstate\n");
  2150. return;
  2151. }
  2152. cstate->input_fence_timeout_ns =
  2153. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2154. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2155. }
  2156. /**
  2157. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2158. * @cstate: Pointer to sde crtc state
  2159. */
  2160. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2161. {
  2162. u32 i;
  2163. if (!cstate)
  2164. return;
  2165. for (i = 0; i < cstate->num_dim_layers; i++)
  2166. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2167. cstate->num_dim_layers = 0;
  2168. }
  2169. /**
  2170. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2171. * @cstate: Pointer to sde crtc state
  2172. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2173. */
  2174. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2175. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2176. {
  2177. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2178. struct sde_drm_dim_layer_cfg *user_cfg;
  2179. struct sde_hw_dim_layer *dim_layer;
  2180. u32 count, i;
  2181. struct sde_kms *kms;
  2182. if (!crtc || !cstate) {
  2183. SDE_ERROR("invalid crtc or cstate\n");
  2184. return;
  2185. }
  2186. dim_layer = cstate->dim_layer;
  2187. if (!usr_ptr) {
  2188. /* usr_ptr is null when setting the default property value */
  2189. _sde_crtc_clear_dim_layers_v1(cstate);
  2190. SDE_DEBUG("dim_layer data removed\n");
  2191. goto clear;
  2192. }
  2193. kms = _sde_crtc_get_kms(crtc);
  2194. if (!kms || !kms->catalog) {
  2195. SDE_ERROR("invalid kms\n");
  2196. return;
  2197. }
  2198. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2199. SDE_ERROR("failed to copy dim_layer data\n");
  2200. return;
  2201. }
  2202. count = dim_layer_v1.num_layers;
  2203. if (count > SDE_MAX_DIM_LAYERS) {
  2204. SDE_ERROR("invalid number of dim_layers:%d", count);
  2205. return;
  2206. }
  2207. /* populate from user space */
  2208. cstate->num_dim_layers = count;
  2209. for (i = 0; i < count; i++) {
  2210. user_cfg = &dim_layer_v1.layer_cfg[i];
  2211. dim_layer[i].flags = user_cfg->flags;
  2212. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2213. user_cfg->stage : user_cfg->stage +
  2214. SDE_STAGE_0;
  2215. dim_layer[i].rect.x = user_cfg->rect.x1;
  2216. dim_layer[i].rect.y = user_cfg->rect.y1;
  2217. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2218. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2219. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2220. user_cfg->color_fill.color_0,
  2221. user_cfg->color_fill.color_1,
  2222. user_cfg->color_fill.color_2,
  2223. user_cfg->color_fill.color_3,
  2224. };
  2225. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2226. i, dim_layer[i].flags, dim_layer[i].stage);
  2227. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2228. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2229. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2230. dim_layer[i].color_fill.color_0,
  2231. dim_layer[i].color_fill.color_1,
  2232. dim_layer[i].color_fill.color_2,
  2233. dim_layer[i].color_fill.color_3);
  2234. }
  2235. clear:
  2236. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2237. }
  2238. /**
  2239. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2240. * @sde_crtc : Pointer to sde crtc
  2241. * @cstate : Pointer to sde crtc state
  2242. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2243. */
  2244. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2245. struct sde_crtc_state *cstate,
  2246. void __user *usr_ptr)
  2247. {
  2248. struct sde_drm_dest_scaler_data ds_data;
  2249. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2250. struct sde_drm_scaler_v2 scaler_v2;
  2251. void __user *scaler_v2_usr;
  2252. int i, count;
  2253. if (!sde_crtc || !cstate) {
  2254. SDE_ERROR("invalid sde_crtc/state\n");
  2255. return -EINVAL;
  2256. }
  2257. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2258. if (!usr_ptr) {
  2259. SDE_DEBUG("ds data removed\n");
  2260. return 0;
  2261. }
  2262. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2263. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2264. sde_crtc->name);
  2265. return -EINVAL;
  2266. }
  2267. count = ds_data.num_dest_scaler;
  2268. if (!count) {
  2269. SDE_DEBUG("no ds data available\n");
  2270. return 0;
  2271. }
  2272. if (count > SDE_MAX_DS_COUNT) {
  2273. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2274. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2275. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2276. return -EINVAL;
  2277. }
  2278. /* Populate from user space */
  2279. for (i = 0; i < count; i++) {
  2280. ds_cfg_usr = &ds_data.ds_cfg[i];
  2281. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2282. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2283. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2284. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2285. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2286. if (ds_cfg_usr->scaler_cfg) {
  2287. scaler_v2_usr =
  2288. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2289. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2290. sizeof(scaler_v2))) {
  2291. SDE_ERROR("%s:scaler: copy from user failed\n",
  2292. sde_crtc->name);
  2293. return -EINVAL;
  2294. }
  2295. }
  2296. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2297. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2298. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2299. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2300. scaler_v2.dst_width, scaler_v2.dst_height);
  2301. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2302. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2303. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2304. scaler_v2.dst_width, scaler_v2.dst_height);
  2305. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2306. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2307. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2308. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2309. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2310. ds_cfg_usr->lm_height);
  2311. }
  2312. cstate->num_ds = count;
  2313. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2314. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2315. return 0;
  2316. }
  2317. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2318. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2319. struct sde_hw_ds_cfg *prev_cfg)
  2320. {
  2321. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2322. || !cfg->lm_width || !cfg->lm_height) {
  2323. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2324. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2325. hdisplay, mode->vdisplay);
  2326. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2327. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2328. return -E2BIG;
  2329. }
  2330. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2331. cfg->lm_height != prev_cfg->lm_height)) {
  2332. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2333. crtc->base.id, cfg->lm_width,
  2334. cfg->lm_height, prev_cfg->lm_width,
  2335. prev_cfg->lm_height);
  2336. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2337. prev_cfg->lm_width, prev_cfg->lm_height,
  2338. SDE_EVTLOG_ERROR);
  2339. return -EINVAL;
  2340. }
  2341. return 0;
  2342. }
  2343. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2344. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2345. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2346. u32 max_in_width, u32 max_out_width)
  2347. {
  2348. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2349. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2350. /**
  2351. * Scaler src and dst width shouldn't exceed the maximum
  2352. * width limitation. Also, if there is no partial update
  2353. * dst width and height must match display resolution.
  2354. */
  2355. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2356. cfg->scl3_cfg.dst_width > max_out_width ||
  2357. !cfg->scl3_cfg.src_width[0] ||
  2358. !cfg->scl3_cfg.dst_width ||
  2359. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2360. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2361. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2362. SDE_ERROR("crtc%d: ", crtc->base.id);
  2363. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2364. cfg->scl3_cfg.src_width[0],
  2365. cfg->scl3_cfg.dst_width,
  2366. cfg->scl3_cfg.dst_height,
  2367. hdisplay, mode->vdisplay);
  2368. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2369. sde_crtc->num_mixers, cfg->flags,
  2370. hw_ds->idx - DS_0);
  2371. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2372. cfg->scl3_cfg.enable,
  2373. cfg->scl3_cfg.de.enable);
  2374. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2375. cfg->scl3_cfg.de.enable, cfg->flags,
  2376. max_in_width, max_out_width,
  2377. cfg->scl3_cfg.src_width[0],
  2378. cfg->scl3_cfg.dst_width,
  2379. cfg->scl3_cfg.dst_height, hdisplay,
  2380. mode->vdisplay, sde_crtc->num_mixers,
  2381. SDE_EVTLOG_ERROR);
  2382. cfg->flags &=
  2383. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2384. cfg->flags &=
  2385. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2386. return -EINVAL;
  2387. }
  2388. }
  2389. return 0;
  2390. }
  2391. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2392. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2393. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2394. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2395. {
  2396. int i, ret;
  2397. u32 lm_idx;
  2398. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2399. for (i = 0; i < cstate->num_ds; i++) {
  2400. cfg = &cstate->ds_cfg[i];
  2401. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2402. lm_idx = cfg->idx;
  2403. /**
  2404. * Validate against topology
  2405. * No of dest scalers should match the num of mixers
  2406. * unless it is partial update left only/right only use case
  2407. */
  2408. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2409. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2410. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2411. crtc->base.id, i, lm_idx, cfg->flags);
  2412. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2413. SDE_EVTLOG_ERROR);
  2414. return -EINVAL;
  2415. }
  2416. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2417. if (!max_in_width && !max_out_width) {
  2418. max_in_width = hw_ds->scl->top->maxinputwidth;
  2419. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2420. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2421. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2422. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2423. max_in_width, max_out_width, cstate->num_ds);
  2424. }
  2425. /* Check LM width and height */
  2426. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2427. prev_cfg);
  2428. if (ret)
  2429. return ret;
  2430. /* Check scaler data */
  2431. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2432. hw_ds, cfg, hdisplay,
  2433. max_in_width, max_out_width);
  2434. if (ret)
  2435. return ret;
  2436. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2437. (*num_ds_enable)++;
  2438. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2439. hw_ds->idx - DS_0, cfg->flags);
  2440. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2441. }
  2442. return 0;
  2443. }
  2444. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2445. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2446. {
  2447. struct sde_hw_ds_cfg *cfg;
  2448. int i;
  2449. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2450. cstate->num_ds_enabled, num_ds_enable);
  2451. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2452. cstate->num_ds, cstate->dirty[0]);
  2453. if (cstate->num_ds_enabled != num_ds_enable) {
  2454. /* Disabling destination scaler */
  2455. if (!num_ds_enable) {
  2456. for (i = 0; i < cstate->num_ds; i++) {
  2457. cfg = &cstate->ds_cfg[i];
  2458. cfg->idx = i;
  2459. /* Update scaler settings in disable case */
  2460. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2461. cfg->scl3_cfg.enable = 0;
  2462. cfg->scl3_cfg.de.enable = 0;
  2463. }
  2464. }
  2465. cstate->num_ds_enabled = num_ds_enable;
  2466. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2467. } else {
  2468. if (!cstate->num_ds_enabled)
  2469. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2470. }
  2471. }
  2472. /**
  2473. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2474. * @crtc : Pointer to drm crtc
  2475. * @state : Pointer to drm crtc state
  2476. */
  2477. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2478. struct drm_crtc_state *state)
  2479. {
  2480. struct sde_crtc *sde_crtc;
  2481. struct sde_crtc_state *cstate;
  2482. struct drm_display_mode *mode;
  2483. struct sde_kms *kms;
  2484. struct sde_hw_ds *hw_ds = NULL;
  2485. u32 ret = 0;
  2486. u32 num_ds_enable = 0, hdisplay = 0;
  2487. u32 max_in_width = 0, max_out_width = 0;
  2488. if (!crtc || !state)
  2489. return -EINVAL;
  2490. sde_crtc = to_sde_crtc(crtc);
  2491. cstate = to_sde_crtc_state(state);
  2492. kms = _sde_crtc_get_kms(crtc);
  2493. mode = &state->adjusted_mode;
  2494. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2495. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2496. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2497. return 0;
  2498. }
  2499. if (!kms || !kms->catalog) {
  2500. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2501. return -EINVAL;
  2502. }
  2503. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2504. SDE_DEBUG("dest scaler feature not supported\n");
  2505. return 0;
  2506. }
  2507. if (!sde_crtc->num_mixers) {
  2508. SDE_DEBUG("mixers not allocated\n");
  2509. return 0;
  2510. }
  2511. ret = _sde_validate_hw_resources(sde_crtc);
  2512. if (ret)
  2513. goto err;
  2514. /**
  2515. * No of dest scalers shouldn't exceed hw ds block count and
  2516. * also, match the num of mixers unless it is partial update
  2517. * left only/right only use case - currently PU + DS is not supported
  2518. */
  2519. if (cstate->num_ds > kms->catalog->ds_count ||
  2520. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2521. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2522. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2523. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2524. cstate->ds_cfg[0].flags);
  2525. ret = -EINVAL;
  2526. goto err;
  2527. }
  2528. /**
  2529. * Check if DS needs to be enabled or disabled
  2530. * In case of enable, validate the data
  2531. */
  2532. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2533. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2534. cstate->num_ds, cstate->ds_cfg[0].flags);
  2535. goto disable;
  2536. }
  2537. /* Display resolution */
  2538. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2539. /* Validate the DS data */
  2540. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2541. mode, hw_ds, hdisplay, &num_ds_enable,
  2542. max_in_width, max_out_width);
  2543. if (ret)
  2544. goto err;
  2545. disable:
  2546. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2547. return 0;
  2548. err:
  2549. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2550. return ret;
  2551. }
  2552. /**
  2553. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2554. * @crtc: Pointer to CRTC object
  2555. */
  2556. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2557. {
  2558. struct drm_plane *plane = NULL;
  2559. uint32_t wait_ms = 1;
  2560. ktime_t kt_end, kt_wait;
  2561. int rc = 0;
  2562. SDE_DEBUG("\n");
  2563. if (!crtc || !crtc->state) {
  2564. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2565. return;
  2566. }
  2567. /* use monotonic timer to limit total fence wait time */
  2568. kt_end = ktime_add_ns(ktime_get(),
  2569. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2570. /*
  2571. * Wait for fences sequentially, as all of them need to be signalled
  2572. * before we can proceed.
  2573. *
  2574. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2575. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2576. * that each plane can check its fence status and react appropriately
  2577. * if its fence has timed out. Call input fence wait multiple times if
  2578. * fence wait is interrupted due to interrupt call.
  2579. */
  2580. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2581. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2582. do {
  2583. kt_wait = ktime_sub(kt_end, ktime_get());
  2584. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2585. wait_ms = ktime_to_ms(kt_wait);
  2586. else
  2587. wait_ms = 0;
  2588. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2589. } while (wait_ms && rc == -ERESTARTSYS);
  2590. }
  2591. SDE_ATRACE_END("plane_wait_input_fence");
  2592. }
  2593. static void _sde_crtc_setup_mixer_for_encoder(
  2594. struct drm_crtc *crtc,
  2595. struct drm_encoder *enc)
  2596. {
  2597. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2598. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2599. struct sde_rm *rm = &sde_kms->rm;
  2600. struct sde_crtc_mixer *mixer;
  2601. struct sde_hw_ctl *last_valid_ctl = NULL;
  2602. int i;
  2603. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2604. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2605. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2606. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2607. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2608. /* Set up all the mixers and ctls reserved by this encoder */
  2609. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2610. mixer = &sde_crtc->mixers[i];
  2611. if (!sde_rm_get_hw(rm, &lm_iter))
  2612. break;
  2613. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2614. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2615. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2616. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2617. mixer->hw_lm->idx - LM_0);
  2618. mixer->hw_ctl = last_valid_ctl;
  2619. } else {
  2620. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2621. last_valid_ctl = mixer->hw_ctl;
  2622. sde_crtc->num_ctls++;
  2623. }
  2624. /* Shouldn't happen, mixers are always >= ctls */
  2625. if (!mixer->hw_ctl) {
  2626. SDE_ERROR("no valid ctls found for lm %d\n",
  2627. mixer->hw_lm->idx - LM_0);
  2628. return;
  2629. }
  2630. /* Dspp may be null */
  2631. (void) sde_rm_get_hw(rm, &dspp_iter);
  2632. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2633. /* DS may be null */
  2634. (void) sde_rm_get_hw(rm, &ds_iter);
  2635. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2636. mixer->encoder = enc;
  2637. sde_crtc->num_mixers++;
  2638. SDE_DEBUG("setup mixer %d: lm %d\n",
  2639. i, mixer->hw_lm->idx - LM_0);
  2640. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2641. i, mixer->hw_ctl->idx - CTL_0);
  2642. if (mixer->hw_ds)
  2643. SDE_DEBUG("setup mixer %d: ds %d\n",
  2644. i, mixer->hw_ds->idx - DS_0);
  2645. }
  2646. }
  2647. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2648. {
  2649. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2650. struct drm_encoder *enc;
  2651. sde_crtc->num_ctls = 0;
  2652. sde_crtc->num_mixers = 0;
  2653. sde_crtc->mixers_swapped = false;
  2654. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2655. mutex_lock(&sde_crtc->crtc_lock);
  2656. /* Check for mixers on all encoders attached to this crtc */
  2657. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2658. if (enc->crtc != crtc)
  2659. continue;
  2660. /* avoid overwriting mixers info from a copy encoder */
  2661. if (sde_encoder_in_clone_mode(enc))
  2662. continue;
  2663. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2664. }
  2665. mutex_unlock(&sde_crtc->crtc_lock);
  2666. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2667. }
  2668. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2669. {
  2670. int i;
  2671. struct sde_crtc_state *cstate;
  2672. cstate = to_sde_crtc_state(state);
  2673. cstate->is_ppsplit = false;
  2674. for (i = 0; i < cstate->num_connectors; i++) {
  2675. struct drm_connector *conn = cstate->connectors[i];
  2676. if (sde_connector_get_topology_name(conn) ==
  2677. SDE_RM_TOPOLOGY_PPSPLIT)
  2678. cstate->is_ppsplit = true;
  2679. }
  2680. }
  2681. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2682. struct drm_crtc_state *state)
  2683. {
  2684. struct sde_crtc *sde_crtc;
  2685. struct sde_crtc_state *cstate;
  2686. struct drm_display_mode *adj_mode;
  2687. u32 crtc_split_width;
  2688. int i;
  2689. if (!crtc || !state) {
  2690. SDE_ERROR("invalid args\n");
  2691. return;
  2692. }
  2693. sde_crtc = to_sde_crtc(crtc);
  2694. cstate = to_sde_crtc_state(state);
  2695. adj_mode = &state->adjusted_mode;
  2696. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2697. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2698. cstate->lm_bounds[i].x = crtc_split_width * i;
  2699. cstate->lm_bounds[i].y = 0;
  2700. cstate->lm_bounds[i].w = crtc_split_width;
  2701. cstate->lm_bounds[i].h =
  2702. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2703. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2704. sizeof(cstate->lm_roi[i]));
  2705. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2706. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2707. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2708. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2709. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2710. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2711. }
  2712. drm_mode_debug_printmodeline(adj_mode);
  2713. }
  2714. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2715. {
  2716. struct sde_crtc_mixer mixer;
  2717. /*
  2718. * Use mixer[0] to get hw_ctl which will use ops to clear
  2719. * all blendstages. Clear all blendstages will iterate through
  2720. * all mixers.
  2721. */
  2722. if (sde_crtc->num_mixers) {
  2723. mixer = sde_crtc->mixers[0];
  2724. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2725. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2726. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2727. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2728. }
  2729. }
  2730. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2731. struct drm_crtc_state *old_state)
  2732. {
  2733. struct sde_crtc *sde_crtc;
  2734. struct drm_encoder *encoder;
  2735. struct drm_device *dev;
  2736. struct sde_kms *sde_kms;
  2737. struct drm_plane *plane;
  2738. struct sde_splash_display *splash_display;
  2739. bool cont_splash_enabled = false, apply_cp_prop = false;
  2740. size_t i;
  2741. if (!crtc) {
  2742. SDE_ERROR("invalid crtc\n");
  2743. return;
  2744. }
  2745. if (!crtc->state->enable) {
  2746. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2747. crtc->base.id, crtc->state->enable);
  2748. return;
  2749. }
  2750. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2751. SDE_ERROR("power resource is not enabled\n");
  2752. return;
  2753. }
  2754. sde_kms = _sde_crtc_get_kms(crtc);
  2755. if (!sde_kms)
  2756. return;
  2757. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2758. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2759. sde_crtc = to_sde_crtc(crtc);
  2760. dev = crtc->dev;
  2761. if (!sde_crtc->num_mixers) {
  2762. _sde_crtc_setup_mixers(crtc);
  2763. _sde_crtc_setup_is_ppsplit(crtc->state);
  2764. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2765. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2766. }
  2767. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2768. if (encoder->crtc != crtc)
  2769. continue;
  2770. /* encoder will trigger pending mask now */
  2771. sde_encoder_trigger_kickoff_pending(encoder);
  2772. }
  2773. /* update performance setting */
  2774. sde_core_perf_crtc_update(crtc, 1, false);
  2775. /*
  2776. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2777. * it means we are trying to flush a CRTC whose state is disabled:
  2778. * nothing else needs to be done.
  2779. */
  2780. if (unlikely(!sde_crtc->num_mixers))
  2781. goto end;
  2782. _sde_crtc_blend_setup(crtc, old_state, true);
  2783. _sde_crtc_dest_scaler_setup(crtc);
  2784. if (old_state->mode_changed) {
  2785. sde_core_perf_crtc_update_uidle(crtc, true);
  2786. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2787. if (plane->state && plane->state->fb)
  2788. _sde_plane_set_qos_lut(plane, crtc,
  2789. plane->state->fb);
  2790. }
  2791. }
  2792. /*
  2793. * Since CP properties use AXI buffer to program the
  2794. * HW, check if context bank is in attached state,
  2795. * apply color processing properties only if
  2796. * smmu state is attached,
  2797. */
  2798. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2799. splash_display = &sde_kms->splash_data.splash_display[i];
  2800. if (splash_display->cont_splash_enabled &&
  2801. splash_display->encoder &&
  2802. crtc == splash_display->encoder->crtc)
  2803. cont_splash_enabled = true;
  2804. }
  2805. apply_cp_prop = sde_kms->catalog->trusted_vm_env ?
  2806. true : sde_crtc->enabled;
  2807. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2808. (cont_splash_enabled || apply_cp_prop))
  2809. sde_cp_crtc_apply_properties(crtc);
  2810. /*
  2811. * PP_DONE irq is only used by command mode for now.
  2812. * It is better to request pending before FLUSH and START trigger
  2813. * to make sure no pp_done irq missed.
  2814. * This is safe because no pp_done will happen before SW trigger
  2815. * in command mode.
  2816. */
  2817. end:
  2818. SDE_ATRACE_END("crtc_atomic_begin");
  2819. }
  2820. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2821. struct drm_crtc_state *old_crtc_state)
  2822. {
  2823. struct drm_encoder *encoder;
  2824. struct sde_crtc *sde_crtc;
  2825. struct drm_device *dev;
  2826. struct drm_plane *plane;
  2827. struct msm_drm_private *priv;
  2828. struct sde_crtc_state *cstate;
  2829. struct sde_kms *sde_kms;
  2830. int i;
  2831. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2832. SDE_ERROR("invalid crtc\n");
  2833. return;
  2834. }
  2835. if (!crtc->state->enable) {
  2836. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2837. crtc->base.id, crtc->state->enable);
  2838. return;
  2839. }
  2840. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2841. SDE_ERROR("power resource is not enabled\n");
  2842. return;
  2843. }
  2844. sde_kms = _sde_crtc_get_kms(crtc);
  2845. if (!sde_kms) {
  2846. SDE_ERROR("invalid kms\n");
  2847. return;
  2848. }
  2849. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2850. sde_crtc = to_sde_crtc(crtc);
  2851. cstate = to_sde_crtc_state(crtc->state);
  2852. dev = crtc->dev;
  2853. priv = dev->dev_private;
  2854. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  2855. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  2856. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  2857. false);
  2858. else
  2859. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  2860. /*
  2861. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2862. * it means we are trying to flush a CRTC whose state is disabled:
  2863. * nothing else needs to be done.
  2864. */
  2865. if (unlikely(!sde_crtc->num_mixers))
  2866. return;
  2867. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2868. /*
  2869. * For planes without commit update, drm framework will not add
  2870. * those planes to current state since hardware update is not
  2871. * required. However, if those planes were power collapsed since
  2872. * last commit cycle, driver has to restore the hardware state
  2873. * of those planes explicitly here prior to plane flush.
  2874. * Also use this iteration to see if any plane requires cache,
  2875. * so during the perf update driver can activate/deactivate
  2876. * the cache accordingly.
  2877. */
  2878. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  2879. sde_crtc->new_perf.llcc_active[i] = false;
  2880. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2881. sde_plane_restore(plane);
  2882. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  2883. if (sde_plane_is_cache_required(plane, i))
  2884. sde_crtc->new_perf.llcc_active[i] = true;
  2885. }
  2886. }
  2887. sde_core_perf_crtc_update_llcc(crtc);
  2888. /* wait for acquire fences before anything else is done */
  2889. _sde_crtc_wait_for_fences(crtc);
  2890. if (!cstate->rsc_update) {
  2891. drm_for_each_encoder_mask(encoder, dev,
  2892. crtc->state->encoder_mask) {
  2893. cstate->rsc_client =
  2894. sde_encoder_get_rsc_client(encoder);
  2895. }
  2896. cstate->rsc_update = true;
  2897. }
  2898. /*
  2899. * Final plane updates: Give each plane a chance to complete all
  2900. * required writes/flushing before crtc's "flush
  2901. * everything" call below.
  2902. */
  2903. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2904. if (sde_kms->smmu_state.transition_error)
  2905. sde_plane_set_error(plane, true);
  2906. sde_plane_flush(plane);
  2907. }
  2908. /* Kickoff will be scheduled by outer layer */
  2909. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2910. }
  2911. /**
  2912. * sde_crtc_destroy_state - state destroy hook
  2913. * @crtc: drm CRTC
  2914. * @state: CRTC state object to release
  2915. */
  2916. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2917. struct drm_crtc_state *state)
  2918. {
  2919. struct sde_crtc *sde_crtc;
  2920. struct sde_crtc_state *cstate;
  2921. struct drm_encoder *enc;
  2922. struct sde_kms *sde_kms;
  2923. if (!crtc || !state) {
  2924. SDE_ERROR("invalid argument(s)\n");
  2925. return;
  2926. }
  2927. sde_crtc = to_sde_crtc(crtc);
  2928. cstate = to_sde_crtc_state(state);
  2929. sde_kms = _sde_crtc_get_kms(crtc);
  2930. if (!sde_kms) {
  2931. SDE_ERROR("invalid sde_kms\n");
  2932. return;
  2933. }
  2934. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2935. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2936. sde_rm_release(&sde_kms->rm, enc, true);
  2937. __drm_atomic_helper_crtc_destroy_state(state);
  2938. /* destroy value helper */
  2939. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2940. &cstate->property_state);
  2941. }
  2942. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2943. {
  2944. struct sde_crtc *sde_crtc;
  2945. int i;
  2946. if (!crtc) {
  2947. SDE_ERROR("invalid argument\n");
  2948. return -EINVAL;
  2949. }
  2950. sde_crtc = to_sde_crtc(crtc);
  2951. if (!atomic_read(&sde_crtc->frame_pending)) {
  2952. SDE_DEBUG("no frames pending\n");
  2953. return 0;
  2954. }
  2955. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2956. /*
  2957. * flush all the event thread work to make sure all the
  2958. * FRAME_EVENTS from encoder are propagated to crtc
  2959. */
  2960. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2961. if (list_empty(&sde_crtc->frame_events[i].list))
  2962. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2963. }
  2964. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2965. return 0;
  2966. }
  2967. /**
  2968. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2969. * @crtc: Pointer to crtc structure
  2970. */
  2971. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2972. {
  2973. struct drm_plane *plane;
  2974. struct drm_plane_state *state;
  2975. struct sde_crtc *sde_crtc;
  2976. struct sde_crtc_mixer *mixer;
  2977. struct sde_hw_ctl *ctl;
  2978. if (!crtc)
  2979. return;
  2980. sde_crtc = to_sde_crtc(crtc);
  2981. mixer = sde_crtc->mixers;
  2982. if (!mixer)
  2983. return;
  2984. ctl = mixer->hw_ctl;
  2985. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2986. state = plane->state;
  2987. if (!state)
  2988. continue;
  2989. /* clear plane flush bitmask */
  2990. sde_plane_ctl_flush(plane, ctl, false);
  2991. }
  2992. }
  2993. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc)
  2994. {
  2995. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2996. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  2997. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2998. struct msm_drm_private *priv;
  2999. struct msm_drm_thread *event_thread;
  3000. int idle_time = 0;
  3001. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3002. return;
  3003. priv = sde_kms->dev->dev_private;
  3004. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  3005. if (!idle_time ||
  3006. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3007. MSM_DISPLAY_VIDEO_MODE) ||
  3008. (crtc->index >= ARRAY_SIZE(priv->event_thread)) ||
  3009. (sde_crtc->cache_state > CACHE_STATE_NORMAL))
  3010. return;
  3011. /* schedule the idle notify delayed work */
  3012. event_thread = &priv->event_thread[crtc->index];
  3013. kthread_mod_delayed_work(&event_thread->worker,
  3014. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  3015. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  3016. }
  3017. /**
  3018. * sde_crtc_reset_hw - attempt hardware reset on errors
  3019. * @crtc: Pointer to DRM crtc instance
  3020. * @old_state: Pointer to crtc state for previous commit
  3021. * @recovery_events: Whether or not recovery events are enabled
  3022. * Returns: Zero if current commit should still be attempted
  3023. */
  3024. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3025. bool recovery_events)
  3026. {
  3027. struct drm_plane *plane_halt[MAX_PLANES];
  3028. struct drm_plane *plane;
  3029. struct drm_encoder *encoder;
  3030. struct sde_crtc *sde_crtc;
  3031. struct sde_crtc_state *cstate;
  3032. struct sde_hw_ctl *ctl;
  3033. signed int i, plane_count;
  3034. int rc;
  3035. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3036. return -EINVAL;
  3037. sde_crtc = to_sde_crtc(crtc);
  3038. cstate = to_sde_crtc_state(crtc->state);
  3039. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3040. /* optionally generate a panic instead of performing a h/w reset */
  3041. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3042. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3043. ctl = sde_crtc->mixers[i].hw_ctl;
  3044. if (!ctl || !ctl->ops.reset)
  3045. continue;
  3046. rc = ctl->ops.reset(ctl);
  3047. if (rc) {
  3048. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3049. crtc->base.id, ctl->idx - CTL_0);
  3050. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3051. SDE_EVTLOG_ERROR);
  3052. break;
  3053. }
  3054. }
  3055. /* Early out if simple ctl reset succeeded */
  3056. if (i == sde_crtc->num_ctls)
  3057. return 0;
  3058. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3059. /* force all components in the system into reset at the same time */
  3060. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3061. ctl = sde_crtc->mixers[i].hw_ctl;
  3062. if (!ctl || !ctl->ops.hard_reset)
  3063. continue;
  3064. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3065. ctl->ops.hard_reset(ctl, true);
  3066. }
  3067. plane_count = 0;
  3068. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3069. if (plane_count >= ARRAY_SIZE(plane_halt))
  3070. break;
  3071. plane_halt[plane_count++] = plane;
  3072. sde_plane_halt_requests(plane, true);
  3073. sde_plane_set_revalidate(plane, true);
  3074. }
  3075. /* provide safe "border color only" commit configuration for later */
  3076. _sde_crtc_remove_pipe_flush(crtc);
  3077. _sde_crtc_blend_setup(crtc, old_state, false);
  3078. /* take h/w components out of reset */
  3079. for (i = plane_count - 1; i >= 0; --i)
  3080. sde_plane_halt_requests(plane_halt[i], false);
  3081. /* attempt to poll for start of frame cycle before reset release */
  3082. list_for_each_entry(encoder,
  3083. &crtc->dev->mode_config.encoder_list, head) {
  3084. if (encoder->crtc != crtc)
  3085. continue;
  3086. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3087. sde_encoder_poll_line_counts(encoder);
  3088. }
  3089. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3090. ctl = sde_crtc->mixers[i].hw_ctl;
  3091. if (!ctl || !ctl->ops.hard_reset)
  3092. continue;
  3093. ctl->ops.hard_reset(ctl, false);
  3094. }
  3095. list_for_each_entry(encoder,
  3096. &crtc->dev->mode_config.encoder_list, head) {
  3097. if (encoder->crtc != crtc)
  3098. continue;
  3099. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3100. sde_encoder_kickoff(encoder, false, true);
  3101. }
  3102. /* panic the device if VBIF is not in good state */
  3103. return !recovery_events ? 0 : -EAGAIN;
  3104. }
  3105. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3106. struct drm_crtc_state *old_state)
  3107. {
  3108. struct drm_encoder *encoder;
  3109. struct drm_device *dev;
  3110. struct sde_crtc *sde_crtc;
  3111. struct sde_kms *sde_kms;
  3112. struct sde_crtc_state *cstate;
  3113. bool is_error = false;
  3114. unsigned long flags;
  3115. enum sde_crtc_idle_pc_state idle_pc_state;
  3116. struct sde_encoder_kickoff_params params = { 0 };
  3117. if (!crtc) {
  3118. SDE_ERROR("invalid argument\n");
  3119. return;
  3120. }
  3121. dev = crtc->dev;
  3122. sde_crtc = to_sde_crtc(crtc);
  3123. sde_kms = _sde_crtc_get_kms(crtc);
  3124. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3125. SDE_ERROR("invalid argument\n");
  3126. return;
  3127. }
  3128. cstate = to_sde_crtc_state(crtc->state);
  3129. /*
  3130. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3131. * it means we are trying to start a CRTC whose state is disabled:
  3132. * nothing else needs to be done.
  3133. */
  3134. if (unlikely(!sde_crtc->num_mixers))
  3135. return;
  3136. SDE_ATRACE_BEGIN("crtc_commit");
  3137. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3138. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3139. if (encoder->crtc != crtc)
  3140. continue;
  3141. /*
  3142. * Encoder will flush/start now, unless it has a tx pending.
  3143. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3144. */
  3145. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3146. crtc->state);
  3147. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3148. sde_crtc->needs_hw_reset = true;
  3149. if (idle_pc_state != IDLE_PC_NONE)
  3150. sde_encoder_control_idle_pc(encoder,
  3151. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3152. }
  3153. /*
  3154. * Optionally attempt h/w recovery if any errors were detected while
  3155. * preparing for the kickoff
  3156. */
  3157. if (sde_crtc->needs_hw_reset) {
  3158. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3159. if (sde_crtc->frame_trigger_mode
  3160. != FRAME_DONE_WAIT_POSTED_START &&
  3161. sde_crtc_reset_hw(crtc, old_state,
  3162. params.recovery_events_enabled))
  3163. is_error = true;
  3164. sde_crtc->needs_hw_reset = false;
  3165. }
  3166. sde_crtc_calc_fps(sde_crtc);
  3167. SDE_ATRACE_BEGIN("flush_event_thread");
  3168. _sde_crtc_flush_event_thread(crtc);
  3169. SDE_ATRACE_END("flush_event_thread");
  3170. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3171. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3172. /* acquire bandwidth and other resources */
  3173. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3174. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3175. } else {
  3176. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3177. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3178. }
  3179. sde_crtc->play_count++;
  3180. sde_vbif_clear_errors(sde_kms);
  3181. if (is_error) {
  3182. _sde_crtc_remove_pipe_flush(crtc);
  3183. _sde_crtc_blend_setup(crtc, old_state, false);
  3184. }
  3185. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3186. if (encoder->crtc != crtc)
  3187. continue;
  3188. sde_encoder_kickoff(encoder, false, true);
  3189. }
  3190. /* store the event after frame trigger */
  3191. if (sde_crtc->event) {
  3192. WARN_ON(sde_crtc->event);
  3193. } else {
  3194. spin_lock_irqsave(&dev->event_lock, flags);
  3195. sde_crtc->event = crtc->state->event;
  3196. spin_unlock_irqrestore(&dev->event_lock, flags);
  3197. }
  3198. _sde_crtc_schedule_idle_notify(crtc);
  3199. SDE_ATRACE_END("crtc_commit");
  3200. }
  3201. /**
  3202. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3203. * @sde_crtc: Pointer to sde crtc structure
  3204. * @enable: Whether to enable/disable vblanks
  3205. *
  3206. * @Return: error code
  3207. */
  3208. static int _sde_crtc_vblank_enable_no_lock(
  3209. struct sde_crtc *sde_crtc, bool enable)
  3210. {
  3211. struct drm_crtc *crtc;
  3212. struct drm_encoder *enc;
  3213. if (!sde_crtc) {
  3214. SDE_ERROR("invalid crtc\n");
  3215. return -EINVAL;
  3216. }
  3217. crtc = &sde_crtc->base;
  3218. if (enable) {
  3219. int ret;
  3220. /* drop lock since power crtc cb may try to re-acquire lock */
  3221. mutex_unlock(&sde_crtc->crtc_lock);
  3222. ret = pm_runtime_get_sync(crtc->dev->dev);
  3223. mutex_lock(&sde_crtc->crtc_lock);
  3224. if (ret < 0)
  3225. return ret;
  3226. drm_for_each_encoder_mask(enc, crtc->dev,
  3227. crtc->state->encoder_mask) {
  3228. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3229. sde_crtc->enabled);
  3230. sde_encoder_register_vblank_callback(enc,
  3231. sde_crtc_vblank_cb, (void *)crtc);
  3232. }
  3233. } else {
  3234. drm_for_each_encoder_mask(enc, crtc->dev,
  3235. crtc->state->encoder_mask) {
  3236. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3237. sde_crtc->enabled);
  3238. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3239. }
  3240. /* drop lock since power crtc cb may try to re-acquire lock */
  3241. mutex_unlock(&sde_crtc->crtc_lock);
  3242. pm_runtime_put_sync(crtc->dev->dev);
  3243. mutex_lock(&sde_crtc->crtc_lock);
  3244. }
  3245. return 0;
  3246. }
  3247. /**
  3248. * sde_crtc_duplicate_state - state duplicate hook
  3249. * @crtc: Pointer to drm crtc structure
  3250. * @Returns: Pointer to new drm_crtc_state structure
  3251. */
  3252. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3253. {
  3254. struct sde_crtc *sde_crtc;
  3255. struct sde_crtc_state *cstate, *old_cstate;
  3256. if (!crtc || !crtc->state) {
  3257. SDE_ERROR("invalid argument(s)\n");
  3258. return NULL;
  3259. }
  3260. sde_crtc = to_sde_crtc(crtc);
  3261. old_cstate = to_sde_crtc_state(crtc->state);
  3262. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3263. if (!cstate) {
  3264. SDE_ERROR("failed to allocate state\n");
  3265. return NULL;
  3266. }
  3267. /* duplicate value helper */
  3268. msm_property_duplicate_state(&sde_crtc->property_info,
  3269. old_cstate, cstate,
  3270. &cstate->property_state, cstate->property_values);
  3271. /* duplicate base helper */
  3272. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3273. return &cstate->base;
  3274. }
  3275. /**
  3276. * sde_crtc_reset - reset hook for CRTCs
  3277. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3278. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3279. * @crtc: Pointer to drm crtc structure
  3280. */
  3281. static void sde_crtc_reset(struct drm_crtc *crtc)
  3282. {
  3283. struct sde_crtc *sde_crtc;
  3284. struct sde_crtc_state *cstate;
  3285. if (!crtc) {
  3286. SDE_ERROR("invalid crtc\n");
  3287. return;
  3288. }
  3289. /* revert suspend actions, if necessary */
  3290. if (!sde_crtc_is_reset_required(crtc)) {
  3291. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3292. return;
  3293. }
  3294. /* remove previous state, if present */
  3295. if (crtc->state) {
  3296. sde_crtc_destroy_state(crtc, crtc->state);
  3297. crtc->state = 0;
  3298. }
  3299. sde_crtc = to_sde_crtc(crtc);
  3300. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3301. if (!cstate) {
  3302. SDE_ERROR("failed to allocate state\n");
  3303. return;
  3304. }
  3305. /* reset value helper */
  3306. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3307. &cstate->property_state,
  3308. cstate->property_values);
  3309. _sde_crtc_set_input_fence_timeout(cstate);
  3310. cstate->base.crtc = crtc;
  3311. crtc->state = &cstate->base;
  3312. }
  3313. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3314. {
  3315. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3316. struct sde_hw_mixer *hw_lm;
  3317. int lm_idx;
  3318. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3319. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3320. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3321. hw_lm->cfg.out_width = 0;
  3322. hw_lm->cfg.out_height = 0;
  3323. }
  3324. SDE_EVT32(DRMID(crtc));
  3325. }
  3326. static void sde_crtc_reset_sw_state_for_ipc(struct drm_crtc *crtc)
  3327. {
  3328. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3329. struct drm_plane *plane;
  3330. /* mark planes, mixers, and other blocks dirty for next update */
  3331. drm_atomic_crtc_for_each_plane(plane, crtc)
  3332. sde_plane_set_revalidate(plane, true);
  3333. /* mark mixers dirty for next update */
  3334. sde_crtc_clear_cached_mixer_cfg(crtc);
  3335. /* mark other properties which need to be dirty for next update */
  3336. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  3337. if (cstate->num_ds_enabled)
  3338. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3339. }
  3340. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3341. {
  3342. struct sde_crtc *sde_crtc;
  3343. struct sde_crtc_state *cstate;
  3344. struct drm_encoder *encoder;
  3345. sde_crtc = to_sde_crtc(crtc);
  3346. cstate = to_sde_crtc_state(crtc->state);
  3347. /* restore encoder; crtc will be programmed during commit */
  3348. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3349. sde_encoder_virt_restore(encoder);
  3350. /* restore UIDLE */
  3351. sde_core_perf_crtc_update_uidle(crtc, true);
  3352. sde_cp_crtc_post_ipc(crtc);
  3353. }
  3354. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3355. {
  3356. struct drm_crtc *crtc = arg;
  3357. struct sde_crtc *sde_crtc;
  3358. struct drm_encoder *encoder;
  3359. u32 power_on;
  3360. unsigned long flags;
  3361. struct sde_crtc_irq_info *node = NULL;
  3362. int ret = 0;
  3363. struct drm_event event;
  3364. if (!crtc) {
  3365. SDE_ERROR("invalid crtc\n");
  3366. return;
  3367. }
  3368. sde_crtc = to_sde_crtc(crtc);
  3369. mutex_lock(&sde_crtc->crtc_lock);
  3370. SDE_EVT32(DRMID(crtc), event_type);
  3371. switch (event_type) {
  3372. case SDE_POWER_EVENT_POST_ENABLE:
  3373. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3374. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3375. ret = 0;
  3376. if (node->func)
  3377. ret = node->func(crtc, true, &node->irq);
  3378. if (ret)
  3379. SDE_ERROR("%s failed to enable event %x\n",
  3380. sde_crtc->name, node->event);
  3381. }
  3382. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3383. sde_crtc_post_ipc(crtc);
  3384. break;
  3385. case SDE_POWER_EVENT_PRE_DISABLE:
  3386. drm_for_each_encoder_mask(encoder, crtc->dev,
  3387. crtc->state->encoder_mask) {
  3388. /*
  3389. * disable the vsync source after updating the
  3390. * rsc state. rsc state update might have vsync wait
  3391. * and vsync source must be disabled after it.
  3392. * It will avoid generating any vsync from this point
  3393. * till mode-2 entry. It is SW workaround for HW
  3394. * limitation and should not be removed without
  3395. * checking the updated design.
  3396. */
  3397. sde_encoder_control_te(encoder, false);
  3398. }
  3399. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3400. node = NULL;
  3401. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3402. ret = 0;
  3403. if (node->func)
  3404. ret = node->func(crtc, false, &node->irq);
  3405. if (ret)
  3406. SDE_ERROR("%s failed to disable event %x\n",
  3407. sde_crtc->name, node->event);
  3408. }
  3409. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3410. sde_cp_crtc_pre_ipc(crtc);
  3411. break;
  3412. case SDE_POWER_EVENT_POST_DISABLE:
  3413. sde_crtc_reset_sw_state_for_ipc(crtc);
  3414. sde_cp_crtc_suspend(crtc);
  3415. event.type = DRM_EVENT_SDE_POWER;
  3416. event.length = sizeof(power_on);
  3417. power_on = 0;
  3418. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3419. (u8 *)&power_on);
  3420. break;
  3421. default:
  3422. SDE_DEBUG("event:%d not handled\n", event_type);
  3423. break;
  3424. }
  3425. mutex_unlock(&sde_crtc->crtc_lock);
  3426. }
  3427. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3428. {
  3429. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3430. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3431. /* mark mixer cfgs dirty before wiping them */
  3432. sde_crtc_clear_cached_mixer_cfg(crtc);
  3433. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3434. sde_crtc->num_mixers = 0;
  3435. sde_crtc->mixers_swapped = false;
  3436. /* disable clk & bw control until clk & bw properties are set */
  3437. cstate->bw_control = false;
  3438. cstate->bw_split_vote = false;
  3439. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3440. }
  3441. static void sde_crtc_disable(struct drm_crtc *crtc)
  3442. {
  3443. struct sde_kms *sde_kms;
  3444. struct sde_crtc *sde_crtc;
  3445. struct sde_crtc_state *cstate;
  3446. struct drm_encoder *encoder;
  3447. struct msm_drm_private *priv;
  3448. unsigned long flags;
  3449. struct sde_crtc_irq_info *node = NULL;
  3450. struct drm_event event;
  3451. u32 power_on;
  3452. bool in_cont_splash = false;
  3453. int ret, i;
  3454. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3455. SDE_ERROR("invalid crtc\n");
  3456. return;
  3457. }
  3458. sde_kms = _sde_crtc_get_kms(crtc);
  3459. if (!sde_kms) {
  3460. SDE_ERROR("invalid kms\n");
  3461. return;
  3462. }
  3463. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3464. SDE_ERROR("power resource is not enabled\n");
  3465. return;
  3466. }
  3467. sde_crtc = to_sde_crtc(crtc);
  3468. cstate = to_sde_crtc_state(crtc->state);
  3469. priv = crtc->dev->dev_private;
  3470. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3471. drm_crtc_vblank_off(crtc);
  3472. mutex_lock(&sde_crtc->crtc_lock);
  3473. SDE_EVT32_VERBOSE(DRMID(crtc));
  3474. /* update color processing on suspend */
  3475. event.type = DRM_EVENT_CRTC_POWER;
  3476. event.length = sizeof(u32);
  3477. sde_cp_crtc_suspend(crtc);
  3478. power_on = 0;
  3479. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3480. (u8 *)&power_on);
  3481. if (atomic_read(&sde_crtc->frame_pending)) {
  3482. mutex_unlock(&sde_crtc->crtc_lock);
  3483. _sde_crtc_flush_event_thread(crtc);
  3484. mutex_lock(&sde_crtc->crtc_lock);
  3485. }
  3486. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3487. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3488. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3489. crtc->state->active, crtc->state->enable);
  3490. sde_crtc->enabled = false;
  3491. /* Try to disable uidle */
  3492. sde_core_perf_crtc_update_uidle(crtc, false);
  3493. if (atomic_read(&sde_crtc->frame_pending)) {
  3494. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3495. atomic_read(&sde_crtc->frame_pending));
  3496. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3497. SDE_EVTLOG_FUNC_CASE2);
  3498. sde_core_perf_crtc_release_bw(crtc);
  3499. atomic_set(&sde_crtc->frame_pending, 0);
  3500. }
  3501. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3502. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3503. ret = 0;
  3504. if (node->func)
  3505. ret = node->func(crtc, false, &node->irq);
  3506. if (ret)
  3507. SDE_ERROR("%s failed to disable event %x\n",
  3508. sde_crtc->name, node->event);
  3509. }
  3510. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3511. drm_for_each_encoder_mask(encoder, crtc->dev,
  3512. crtc->state->encoder_mask) {
  3513. if (sde_encoder_in_cont_splash(encoder)) {
  3514. in_cont_splash = true;
  3515. break;
  3516. }
  3517. }
  3518. /* avoid clk/bw downvote if cont-splash is enabled */
  3519. if (!in_cont_splash)
  3520. sde_core_perf_crtc_update(crtc, 0, true);
  3521. drm_for_each_encoder_mask(encoder, crtc->dev,
  3522. crtc->state->encoder_mask) {
  3523. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3524. cstate->rsc_client = NULL;
  3525. cstate->rsc_update = false;
  3526. /*
  3527. * reset idle power-collapse to original state during suspend;
  3528. * user-mode will change the state on resume, if required
  3529. */
  3530. if (sde_kms->catalog->has_idle_pc)
  3531. sde_encoder_control_idle_pc(encoder, true);
  3532. }
  3533. if (sde_crtc->power_event) {
  3534. sde_power_handle_unregister_event(&priv->phandle,
  3535. sde_crtc->power_event);
  3536. sde_crtc->power_event = NULL;
  3537. }
  3538. /**
  3539. * All callbacks are unregistered and frame done waits are complete
  3540. * at this point. No buffers are accessed by hardware.
  3541. * reset the fence timeline if crtc will not be enabled for this commit
  3542. */
  3543. if (!crtc->state->active || !crtc->state->enable) {
  3544. sde_fence_signal(sde_crtc->output_fence,
  3545. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3546. for (i = 0; i < cstate->num_connectors; ++i)
  3547. sde_connector_commit_reset(cstate->connectors[i],
  3548. ktime_get());
  3549. }
  3550. _sde_crtc_reset(crtc);
  3551. sde_cp_crtc_disable(crtc);
  3552. mutex_unlock(&sde_crtc->crtc_lock);
  3553. }
  3554. static void sde_crtc_enable(struct drm_crtc *crtc,
  3555. struct drm_crtc_state *old_crtc_state)
  3556. {
  3557. struct sde_crtc *sde_crtc;
  3558. struct drm_encoder *encoder;
  3559. struct msm_drm_private *priv;
  3560. unsigned long flags;
  3561. struct sde_crtc_irq_info *node = NULL;
  3562. struct drm_event event;
  3563. u32 power_on;
  3564. int ret, i;
  3565. struct sde_crtc_state *cstate;
  3566. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3567. SDE_ERROR("invalid crtc\n");
  3568. return;
  3569. }
  3570. priv = crtc->dev->dev_private;
  3571. cstate = to_sde_crtc_state(crtc->state);
  3572. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3573. SDE_ERROR("power resource is not enabled\n");
  3574. return;
  3575. }
  3576. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3577. SDE_EVT32_VERBOSE(DRMID(crtc));
  3578. sde_crtc = to_sde_crtc(crtc);
  3579. /*
  3580. * Avoid drm_crtc_vblank_on during seamless DMS case
  3581. * when CRTC is already in enabled state
  3582. */
  3583. if (!sde_crtc->enabled)
  3584. drm_crtc_vblank_on(crtc);
  3585. mutex_lock(&sde_crtc->crtc_lock);
  3586. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3587. /*
  3588. * Try to enable uidle (if possible), we do this before the call
  3589. * to return early during seamless dms mode, so any fps
  3590. * change is also consider to enable/disable UIDLE
  3591. */
  3592. sde_core_perf_crtc_update_uidle(crtc, true);
  3593. /* return early if crtc is already enabled, do this after UIDLE check */
  3594. if (sde_crtc->enabled) {
  3595. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3596. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3597. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3598. sde_crtc->name);
  3599. else
  3600. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3601. mutex_unlock(&sde_crtc->crtc_lock);
  3602. return;
  3603. }
  3604. drm_for_each_encoder_mask(encoder, crtc->dev,
  3605. crtc->state->encoder_mask) {
  3606. sde_encoder_register_frame_event_callback(encoder,
  3607. sde_crtc_frame_event_cb, crtc);
  3608. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3609. sde_encoder_check_curr_mode(encoder,
  3610. MSM_DISPLAY_VIDEO_MODE));
  3611. }
  3612. sde_crtc->enabled = true;
  3613. sde_cp_crtc_enable(crtc);
  3614. /* update color processing on resume */
  3615. event.type = DRM_EVENT_CRTC_POWER;
  3616. event.length = sizeof(u32);
  3617. sde_cp_crtc_resume(crtc);
  3618. power_on = 1;
  3619. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3620. (u8 *)&power_on);
  3621. mutex_unlock(&sde_crtc->crtc_lock);
  3622. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3623. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3624. ret = 0;
  3625. if (node->func)
  3626. ret = node->func(crtc, true, &node->irq);
  3627. if (ret)
  3628. SDE_ERROR("%s failed to enable event %x\n",
  3629. sde_crtc->name, node->event);
  3630. }
  3631. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3632. sde_crtc->power_event = sde_power_handle_register_event(
  3633. &priv->phandle,
  3634. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3635. SDE_POWER_EVENT_PRE_DISABLE,
  3636. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3637. /* Enable ESD thread */
  3638. for (i = 0; i < cstate->num_connectors; i++)
  3639. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3640. }
  3641. /* no input validation - caller API has all the checks */
  3642. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3643. struct plane_state pstates[], int cnt)
  3644. {
  3645. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3646. struct drm_display_mode *mode = &state->adjusted_mode;
  3647. const struct drm_plane_state *pstate;
  3648. struct sde_plane_state *sde_pstate;
  3649. int rc = 0, i;
  3650. /* Check dim layer rect bounds and stage */
  3651. for (i = 0; i < cstate->num_dim_layers; i++) {
  3652. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3653. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3654. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3655. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3656. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3657. (!cstate->dim_layer[i].rect.w) ||
  3658. (!cstate->dim_layer[i].rect.h)) {
  3659. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3660. cstate->dim_layer[i].rect.x,
  3661. cstate->dim_layer[i].rect.y,
  3662. cstate->dim_layer[i].rect.w,
  3663. cstate->dim_layer[i].rect.h,
  3664. cstate->dim_layer[i].stage);
  3665. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3666. mode->vdisplay);
  3667. rc = -E2BIG;
  3668. goto end;
  3669. }
  3670. }
  3671. /* log all src and excl_rect, useful for debugging */
  3672. for (i = 0; i < cnt; i++) {
  3673. pstate = pstates[i].drm_pstate;
  3674. sde_pstate = to_sde_plane_state(pstate);
  3675. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3676. pstate->plane->base.id, pstates[i].stage,
  3677. pstate->crtc_x, pstate->crtc_y,
  3678. pstate->crtc_w, pstate->crtc_h,
  3679. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3680. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3681. }
  3682. end:
  3683. return rc;
  3684. }
  3685. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3686. struct drm_crtc_state *state, struct plane_state pstates[],
  3687. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3688. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3689. {
  3690. struct drm_plane *plane;
  3691. int i;
  3692. if (secure == SDE_DRM_SEC_ONLY) {
  3693. /*
  3694. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3695. * - fb_sec_dir is for secure camera preview and
  3696. * secure display use case
  3697. * - fb_sec is for secure video playback
  3698. * - fb_ns is for normal non secure use cases
  3699. */
  3700. if (fb_ns || fb_sec) {
  3701. SDE_ERROR(
  3702. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3703. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3704. return -EINVAL;
  3705. }
  3706. /*
  3707. * - only one blending stage is allowed in sec_crtc
  3708. * - validate if pipe is allowed for sec-ui updates
  3709. */
  3710. for (i = 1; i < cnt; i++) {
  3711. if (!pstates[i].drm_pstate
  3712. || !pstates[i].drm_pstate->plane) {
  3713. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3714. DRMID(crtc), i);
  3715. return -EINVAL;
  3716. }
  3717. plane = pstates[i].drm_pstate->plane;
  3718. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3719. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3720. DRMID(crtc), plane->base.id);
  3721. return -EINVAL;
  3722. } else if (pstates[i].stage != pstates[i-1].stage) {
  3723. SDE_ERROR(
  3724. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3725. DRMID(crtc), i, pstates[i].stage,
  3726. i-1, pstates[i-1].stage);
  3727. return -EINVAL;
  3728. }
  3729. }
  3730. /* check if all the dim_layers are in the same stage */
  3731. for (i = 1; i < cstate->num_dim_layers; i++) {
  3732. if (cstate->dim_layer[i].stage !=
  3733. cstate->dim_layer[i-1].stage) {
  3734. SDE_ERROR(
  3735. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3736. DRMID(crtc),
  3737. i, cstate->dim_layer[i].stage,
  3738. i-1, cstate->dim_layer[i-1].stage);
  3739. return -EINVAL;
  3740. }
  3741. }
  3742. /*
  3743. * if secure-ui supported blendstage is specified,
  3744. * - fail empty commit
  3745. * - validate dim_layer or plane is staged in the supported
  3746. * blendstage
  3747. */
  3748. if (sde_kms->catalog->sui_supported_blendstage) {
  3749. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3750. cstate->dim_layer[0].stage;
  3751. if (!sde_kms->catalog->has_base_layer)
  3752. sec_stage -= SDE_STAGE_0;
  3753. if ((!cnt && !cstate->num_dim_layers) ||
  3754. (sde_kms->catalog->sui_supported_blendstage
  3755. != sec_stage)) {
  3756. SDE_ERROR(
  3757. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3758. DRMID(crtc), cnt,
  3759. cstate->num_dim_layers, sec_stage);
  3760. return -EINVAL;
  3761. }
  3762. }
  3763. }
  3764. return 0;
  3765. }
  3766. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3767. struct drm_crtc_state *state, int fb_sec_dir)
  3768. {
  3769. struct drm_encoder *encoder;
  3770. int encoder_cnt = 0;
  3771. if (fb_sec_dir) {
  3772. drm_for_each_encoder_mask(encoder, crtc->dev,
  3773. state->encoder_mask)
  3774. encoder_cnt++;
  3775. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3776. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3777. DRMID(crtc), encoder_cnt);
  3778. return -EINVAL;
  3779. }
  3780. }
  3781. return 0;
  3782. }
  3783. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3784. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3785. int fb_ns, int fb_sec, int fb_sec_dir)
  3786. {
  3787. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3788. struct drm_encoder *encoder;
  3789. int is_video_mode = false;
  3790. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3791. if (sde_encoder_is_dsi_display(encoder))
  3792. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3793. MSM_DISPLAY_VIDEO_MODE);
  3794. }
  3795. /*
  3796. * Secure display to secure camera needs without direct
  3797. * transition is currently not allowed
  3798. */
  3799. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  3800. smmu_state->state != ATTACHED &&
  3801. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  3802. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3803. smmu_state->state, smmu_state->secure_level,
  3804. secure);
  3805. goto sec_err;
  3806. }
  3807. /*
  3808. * In video mode check for null commit before transition
  3809. * from secure to non secure and vice versa
  3810. */
  3811. if (is_video_mode && smmu_state &&
  3812. state->plane_mask && crtc->state->plane_mask &&
  3813. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3814. (secure == SDE_DRM_SEC_ONLY))) ||
  3815. (fb_ns && ((smmu_state->state == DETACHED) ||
  3816. (smmu_state->state == DETACH_ALL_REQ))) ||
  3817. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3818. (smmu_state->state == DETACH_SEC_REQ)) &&
  3819. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3820. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3821. smmu_state->state, smmu_state->secure_level,
  3822. secure, crtc->state->plane_mask, state->plane_mask);
  3823. goto sec_err;
  3824. }
  3825. return 0;
  3826. sec_err:
  3827. SDE_ERROR(
  3828. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3829. DRMID(crtc), secure, smmu_state->state,
  3830. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3831. return -EINVAL;
  3832. }
  3833. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3834. struct drm_crtc_state *state, uint32_t fb_sec)
  3835. {
  3836. bool conn_secure = false, is_wb = false;
  3837. struct drm_connector *conn;
  3838. struct drm_connector_state *conn_state;
  3839. int i;
  3840. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3841. if (conn_state && conn_state->crtc == crtc) {
  3842. if (conn->connector_type ==
  3843. DRM_MODE_CONNECTOR_VIRTUAL)
  3844. is_wb = true;
  3845. if (sde_connector_get_property(conn_state,
  3846. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3847. SDE_DRM_FB_SEC)
  3848. conn_secure = true;
  3849. }
  3850. }
  3851. /*
  3852. * If any input buffers are secure for wb,
  3853. * the output buffer must also be secure.
  3854. */
  3855. if (is_wb && fb_sec && !conn_secure) {
  3856. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3857. DRMID(crtc), fb_sec, conn_secure);
  3858. return -EINVAL;
  3859. }
  3860. return 0;
  3861. }
  3862. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3863. struct drm_crtc_state *state, struct plane_state pstates[],
  3864. int cnt)
  3865. {
  3866. struct sde_crtc_state *cstate;
  3867. struct sde_kms *sde_kms;
  3868. uint32_t secure;
  3869. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3870. int rc;
  3871. if (!crtc || !state) {
  3872. SDE_ERROR("invalid arguments\n");
  3873. return -EINVAL;
  3874. }
  3875. sde_kms = _sde_crtc_get_kms(crtc);
  3876. if (!sde_kms || !sde_kms->catalog) {
  3877. SDE_ERROR("invalid kms\n");
  3878. return -EINVAL;
  3879. }
  3880. cstate = to_sde_crtc_state(state);
  3881. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3882. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3883. &fb_sec, &fb_sec_dir);
  3884. if (rc)
  3885. return rc;
  3886. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3887. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3888. if (rc)
  3889. return rc;
  3890. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  3891. if (rc)
  3892. return rc;
  3893. /*
  3894. * secure_crtc is not allowed in a shared toppolgy
  3895. * across different encoders.
  3896. */
  3897. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3898. if (rc)
  3899. return rc;
  3900. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3901. secure, fb_ns, fb_sec, fb_sec_dir);
  3902. if (rc)
  3903. return rc;
  3904. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3905. return 0;
  3906. }
  3907. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3908. struct drm_crtc_state *state,
  3909. struct drm_display_mode *mode,
  3910. struct plane_state *pstates,
  3911. struct drm_plane *plane,
  3912. struct sde_multirect_plane_states *multirect_plane,
  3913. int *cnt)
  3914. {
  3915. struct sde_crtc *sde_crtc;
  3916. struct sde_crtc_state *cstate;
  3917. const struct drm_plane_state *pstate;
  3918. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3919. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3920. int inc_sde_stage = 0;
  3921. struct sde_kms *kms;
  3922. sde_crtc = to_sde_crtc(crtc);
  3923. cstate = to_sde_crtc_state(state);
  3924. kms = _sde_crtc_get_kms(crtc);
  3925. if (!kms || !kms->catalog) {
  3926. SDE_ERROR("invalid kms\n");
  3927. return -EINVAL;
  3928. }
  3929. memset(pipe_staged, 0, sizeof(pipe_staged));
  3930. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3931. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3932. if (cstate->num_ds_enabled)
  3933. mixer_width = mixer_width * cstate->num_ds_enabled;
  3934. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3935. if (IS_ERR_OR_NULL(pstate)) {
  3936. rc = PTR_ERR(pstate);
  3937. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3938. sde_crtc->name, plane->base.id, rc);
  3939. return rc;
  3940. }
  3941. if (*cnt >= SDE_PSTATES_MAX)
  3942. continue;
  3943. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3944. pstates[*cnt].drm_pstate = pstate;
  3945. pstates[*cnt].stage = sde_plane_get_property(
  3946. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3947. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3948. if (!kms->catalog->has_base_layer)
  3949. inc_sde_stage = SDE_STAGE_0;
  3950. /* check dim layer stage with every plane */
  3951. for (i = 0; i < cstate->num_dim_layers; i++) {
  3952. if (cstate->dim_layer[i].stage ==
  3953. (pstates[*cnt].stage + inc_sde_stage)) {
  3954. SDE_ERROR(
  3955. "plane:%d/dim_layer:%i-same stage:%d\n",
  3956. plane->base.id, i,
  3957. cstate->dim_layer[i].stage);
  3958. return -EINVAL;
  3959. }
  3960. }
  3961. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3962. multirect_plane[multirect_count].r0 =
  3963. pipe_staged[pstates[*cnt].pipe_id];
  3964. multirect_plane[multirect_count].r1 = pstate;
  3965. multirect_count++;
  3966. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3967. } else {
  3968. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3969. }
  3970. (*cnt)++;
  3971. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3972. mode->vdisplay) ||
  3973. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3974. mode->hdisplay)) {
  3975. SDE_ERROR("invalid vertical/horizontal destination\n");
  3976. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3977. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3978. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3979. return -E2BIG;
  3980. }
  3981. if (cstate->num_ds_enabled &&
  3982. ((pstate->crtc_h > mixer_height) ||
  3983. (pstate->crtc_w > mixer_width))) {
  3984. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3985. pstate->crtc_w, pstate->crtc_h,
  3986. mixer_width, mixer_height);
  3987. return -E2BIG;
  3988. }
  3989. }
  3990. for (i = 1; i < SSPP_MAX; i++) {
  3991. if (pipe_staged[i]) {
  3992. sde_plane_clear_multirect(pipe_staged[i]);
  3993. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3994. struct sde_plane_state *psde_state;
  3995. SDE_DEBUG("r1 only virt plane:%d staged\n",
  3996. pipe_staged[i]->plane->base.id);
  3997. psde_state = to_sde_plane_state(
  3998. pipe_staged[i]);
  3999. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4000. }
  4001. }
  4002. }
  4003. for (i = 0; i < multirect_count; i++) {
  4004. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4005. SDE_ERROR(
  4006. "multirect validation failed for planes (%d - %d)\n",
  4007. multirect_plane[i].r0->plane->base.id,
  4008. multirect_plane[i].r1->plane->base.id);
  4009. return -EINVAL;
  4010. }
  4011. }
  4012. return rc;
  4013. }
  4014. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4015. struct sde_crtc *sde_crtc,
  4016. struct plane_state *pstates,
  4017. struct sde_crtc_state *cstate,
  4018. struct drm_display_mode *mode,
  4019. int cnt)
  4020. {
  4021. int rc = 0, i, z_pos;
  4022. u32 zpos_cnt = 0;
  4023. struct drm_crtc *crtc;
  4024. struct sde_kms *kms;
  4025. enum sde_layout layout;
  4026. crtc = &sde_crtc->base;
  4027. kms = _sde_crtc_get_kms(crtc);
  4028. if (!kms || !kms->catalog) {
  4029. SDE_ERROR("Invalid kms\n");
  4030. return -EINVAL;
  4031. }
  4032. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4033. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  4034. if (rc)
  4035. return rc;
  4036. if (!sde_is_custom_client()) {
  4037. int stage_old = pstates[0].stage;
  4038. z_pos = 0;
  4039. for (i = 0; i < cnt; i++) {
  4040. if (stage_old != pstates[i].stage)
  4041. ++z_pos;
  4042. stage_old = pstates[i].stage;
  4043. pstates[i].stage = z_pos;
  4044. }
  4045. }
  4046. z_pos = -1;
  4047. layout = SDE_LAYOUT_NONE;
  4048. for (i = 0; i < cnt; i++) {
  4049. /* reset counts at every new blend stage */
  4050. if (pstates[i].stage != z_pos ||
  4051. pstates[i].sde_pstate->layout != layout) {
  4052. zpos_cnt = 0;
  4053. z_pos = pstates[i].stage;
  4054. layout = pstates[i].sde_pstate->layout;
  4055. }
  4056. /* verify z_pos setting before using it */
  4057. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4058. SDE_ERROR("> %d plane stages assigned\n",
  4059. SDE_STAGE_MAX - SDE_STAGE_0);
  4060. return -EINVAL;
  4061. } else if (zpos_cnt == 2) {
  4062. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4063. return -EINVAL;
  4064. } else {
  4065. zpos_cnt++;
  4066. }
  4067. if (!kms->catalog->has_base_layer)
  4068. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4069. else
  4070. pstates[i].sde_pstate->stage = z_pos;
  4071. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4072. z_pos);
  4073. }
  4074. return rc;
  4075. }
  4076. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4077. struct drm_crtc_state *state,
  4078. struct plane_state *pstates,
  4079. struct sde_multirect_plane_states *multirect_plane)
  4080. {
  4081. struct sde_crtc *sde_crtc;
  4082. struct sde_crtc_state *cstate;
  4083. struct sde_kms *kms;
  4084. struct drm_plane *plane = NULL;
  4085. struct drm_display_mode *mode;
  4086. int rc = 0, cnt = 0;
  4087. kms = _sde_crtc_get_kms(crtc);
  4088. if (!kms || !kms->catalog) {
  4089. SDE_ERROR("invalid parameters\n");
  4090. return -EINVAL;
  4091. }
  4092. sde_crtc = to_sde_crtc(crtc);
  4093. cstate = to_sde_crtc_state(state);
  4094. mode = &state->adjusted_mode;
  4095. /* get plane state for all drm planes associated with crtc state */
  4096. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4097. plane, multirect_plane, &cnt);
  4098. if (rc)
  4099. return rc;
  4100. /* assign mixer stages based on sorted zpos property */
  4101. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4102. if (rc)
  4103. return rc;
  4104. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4105. if (rc)
  4106. return rc;
  4107. /*
  4108. * validate and set source split:
  4109. * use pstates sorted by stage to check planes on same stage
  4110. * we assume that all pipes are in source split so its valid to compare
  4111. * without taking into account left/right mixer placement
  4112. */
  4113. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4114. if (rc)
  4115. return rc;
  4116. return 0;
  4117. }
  4118. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4119. struct drm_crtc_state *crtc_state)
  4120. {
  4121. struct sde_kms *kms;
  4122. struct drm_plane *plane;
  4123. struct drm_plane_state *plane_state;
  4124. struct sde_plane_state *pstate;
  4125. int layout_split;
  4126. kms = _sde_crtc_get_kms(crtc);
  4127. if (!kms || !kms->catalog) {
  4128. SDE_ERROR("invalid parameters\n");
  4129. return -EINVAL;
  4130. }
  4131. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4132. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4133. return 0;
  4134. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4135. plane_state = drm_atomic_get_existing_plane_state(
  4136. crtc_state->state, plane);
  4137. if (!plane_state)
  4138. continue;
  4139. pstate = to_sde_plane_state(plane_state);
  4140. layout_split = crtc_state->mode.hdisplay >> 1;
  4141. if (plane_state->crtc_x >= layout_split) {
  4142. plane_state->crtc_x -= layout_split;
  4143. pstate->layout_offset = layout_split;
  4144. pstate->layout = SDE_LAYOUT_RIGHT;
  4145. } else {
  4146. pstate->layout_offset = -1;
  4147. pstate->layout = SDE_LAYOUT_LEFT;
  4148. }
  4149. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4150. DRMID(plane), plane_state->crtc_x,
  4151. pstate->layout);
  4152. /* check layout boundary */
  4153. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4154. plane_state->crtc_w, layout_split)) {
  4155. SDE_ERROR("invalid horizontal destination\n");
  4156. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4157. plane_state->crtc_x,
  4158. plane_state->crtc_w,
  4159. layout_split, pstate->layout);
  4160. return -E2BIG;
  4161. }
  4162. }
  4163. return 0;
  4164. }
  4165. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4166. struct drm_crtc_state *state)
  4167. {
  4168. struct drm_device *dev;
  4169. struct sde_crtc *sde_crtc;
  4170. struct plane_state *pstates = NULL;
  4171. struct sde_crtc_state *cstate;
  4172. struct drm_display_mode *mode;
  4173. int rc = 0;
  4174. struct sde_multirect_plane_states *multirect_plane = NULL;
  4175. struct drm_connector *conn;
  4176. struct drm_connector_list_iter conn_iter;
  4177. if (!crtc) {
  4178. SDE_ERROR("invalid crtc\n");
  4179. return -EINVAL;
  4180. }
  4181. dev = crtc->dev;
  4182. sde_crtc = to_sde_crtc(crtc);
  4183. cstate = to_sde_crtc_state(state);
  4184. if (!state->enable || !state->active) {
  4185. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4186. crtc->base.id, state->enable, state->active);
  4187. goto end;
  4188. }
  4189. pstates = kcalloc(SDE_PSTATES_MAX,
  4190. sizeof(struct plane_state), GFP_KERNEL);
  4191. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4192. sizeof(struct sde_multirect_plane_states),
  4193. GFP_KERNEL);
  4194. if (!pstates || !multirect_plane) {
  4195. rc = -ENOMEM;
  4196. goto end;
  4197. }
  4198. mode = &state->adjusted_mode;
  4199. SDE_DEBUG("%s: check", sde_crtc->name);
  4200. /* force a full mode set if active state changed */
  4201. if (state->active_changed)
  4202. state->mode_changed = true;
  4203. /* identify connectors attached to this crtc */
  4204. cstate->num_connectors = 0;
  4205. drm_connector_list_iter_begin(dev, &conn_iter);
  4206. drm_for_each_connector_iter(conn, &conn_iter)
  4207. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4208. && cstate->num_connectors < MAX_CONNECTORS) {
  4209. cstate->connectors[cstate->num_connectors++] = conn;
  4210. }
  4211. drm_connector_list_iter_end(&conn_iter);
  4212. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4213. if (rc) {
  4214. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4215. crtc->base.id, rc);
  4216. goto end;
  4217. }
  4218. rc = _sde_crtc_check_plane_layout(crtc, state);
  4219. if (rc) {
  4220. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4221. crtc->base.id, rc);
  4222. goto end;
  4223. }
  4224. _sde_crtc_setup_is_ppsplit(state);
  4225. _sde_crtc_setup_lm_bounds(crtc, state);
  4226. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4227. multirect_plane);
  4228. if (rc) {
  4229. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4230. goto end;
  4231. }
  4232. rc = sde_core_perf_crtc_check(crtc, state);
  4233. if (rc) {
  4234. SDE_ERROR("crtc%d failed performance check %d\n",
  4235. crtc->base.id, rc);
  4236. goto end;
  4237. }
  4238. rc = _sde_crtc_check_rois(crtc, state);
  4239. if (rc) {
  4240. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4241. goto end;
  4242. }
  4243. rc = sde_cp_crtc_check_properties(crtc, state);
  4244. if (rc) {
  4245. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4246. crtc->base.id, rc);
  4247. goto end;
  4248. }
  4249. end:
  4250. kfree(pstates);
  4251. kfree(multirect_plane);
  4252. return rc;
  4253. }
  4254. /**
  4255. * sde_crtc_get_num_datapath - get the number of datapath active
  4256. * of primary connector
  4257. * @crtc: Pointer to DRM crtc object
  4258. * @connector: Pointer to DRM connector object of WB in CWB case
  4259. */
  4260. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4261. struct drm_connector *connector)
  4262. {
  4263. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4264. struct sde_connector_state *sde_conn_state = NULL;
  4265. struct drm_connector *conn;
  4266. struct drm_connector_list_iter conn_iter;
  4267. if (!sde_crtc || !connector) {
  4268. SDE_DEBUG("Invalid argument\n");
  4269. return 0;
  4270. }
  4271. if (sde_crtc->num_mixers)
  4272. return sde_crtc->num_mixers;
  4273. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4274. drm_for_each_connector_iter(conn, &conn_iter) {
  4275. if (conn->state && conn->state->crtc == crtc &&
  4276. conn != connector)
  4277. sde_conn_state = to_sde_connector_state(conn->state);
  4278. }
  4279. drm_connector_list_iter_end(&conn_iter);
  4280. if (sde_conn_state)
  4281. return sde_conn_state->mode_info.topology.num_lm;
  4282. return 0;
  4283. }
  4284. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4285. {
  4286. struct sde_crtc *sde_crtc;
  4287. int ret;
  4288. if (!crtc) {
  4289. SDE_ERROR("invalid crtc\n");
  4290. return -EINVAL;
  4291. }
  4292. sde_crtc = to_sde_crtc(crtc);
  4293. mutex_lock(&sde_crtc->crtc_lock);
  4294. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  4295. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  4296. if (ret)
  4297. SDE_ERROR("%s vblank enable failed: %d\n",
  4298. sde_crtc->name, ret);
  4299. mutex_unlock(&sde_crtc->crtc_lock);
  4300. return 0;
  4301. }
  4302. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4303. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4304. {
  4305. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4306. catalog->mdp[0].has_dest_scaler);
  4307. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4308. catalog->ds_count);
  4309. if (catalog->ds[0].top) {
  4310. sde_kms_info_add_keyint(info,
  4311. "max_dest_scaler_input_width",
  4312. catalog->ds[0].top->maxinputwidth);
  4313. sde_kms_info_add_keyint(info,
  4314. "max_dest_scaler_output_width",
  4315. catalog->ds[0].top->maxoutputwidth);
  4316. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4317. catalog->ds[0].top->maxupscale);
  4318. }
  4319. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4320. msm_property_install_volatile_range(
  4321. &sde_crtc->property_info, "dest_scaler",
  4322. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4323. msm_property_install_blob(&sde_crtc->property_info,
  4324. "ds_lut_ed", 0,
  4325. CRTC_PROP_DEST_SCALER_LUT_ED);
  4326. msm_property_install_blob(&sde_crtc->property_info,
  4327. "ds_lut_cir", 0,
  4328. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4329. msm_property_install_blob(&sde_crtc->property_info,
  4330. "ds_lut_sep", 0,
  4331. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4332. } else if (catalog->ds[0].features
  4333. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4334. msm_property_install_volatile_range(
  4335. &sde_crtc->property_info, "dest_scaler",
  4336. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4337. }
  4338. }
  4339. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4340. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4341. struct sde_kms_info *info)
  4342. {
  4343. msm_property_install_range(&sde_crtc->property_info,
  4344. "core_clk", 0x0, 0, U64_MAX,
  4345. sde_kms->perf.max_core_clk_rate,
  4346. CRTC_PROP_CORE_CLK);
  4347. msm_property_install_range(&sde_crtc->property_info,
  4348. "core_ab", 0x0, 0, U64_MAX,
  4349. catalog->perf.max_bw_high * 1000ULL,
  4350. CRTC_PROP_CORE_AB);
  4351. msm_property_install_range(&sde_crtc->property_info,
  4352. "core_ib", 0x0, 0, U64_MAX,
  4353. catalog->perf.max_bw_high * 1000ULL,
  4354. CRTC_PROP_CORE_IB);
  4355. msm_property_install_range(&sde_crtc->property_info,
  4356. "llcc_ab", 0x0, 0, U64_MAX,
  4357. catalog->perf.max_bw_high * 1000ULL,
  4358. CRTC_PROP_LLCC_AB);
  4359. msm_property_install_range(&sde_crtc->property_info,
  4360. "llcc_ib", 0x0, 0, U64_MAX,
  4361. catalog->perf.max_bw_high * 1000ULL,
  4362. CRTC_PROP_LLCC_IB);
  4363. msm_property_install_range(&sde_crtc->property_info,
  4364. "dram_ab", 0x0, 0, U64_MAX,
  4365. catalog->perf.max_bw_high * 1000ULL,
  4366. CRTC_PROP_DRAM_AB);
  4367. msm_property_install_range(&sde_crtc->property_info,
  4368. "dram_ib", 0x0, 0, U64_MAX,
  4369. catalog->perf.max_bw_high * 1000ULL,
  4370. CRTC_PROP_DRAM_IB);
  4371. msm_property_install_range(&sde_crtc->property_info,
  4372. "rot_prefill_bw", 0, 0, U64_MAX,
  4373. catalog->perf.max_bw_high * 1000ULL,
  4374. CRTC_PROP_ROT_PREFILL_BW);
  4375. msm_property_install_range(&sde_crtc->property_info,
  4376. "rot_clk", 0, 0, U64_MAX,
  4377. sde_kms->perf.max_core_clk_rate,
  4378. CRTC_PROP_ROT_CLK);
  4379. if (catalog->perf.max_bw_low)
  4380. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4381. catalog->perf.max_bw_low * 1000LL);
  4382. if (catalog->perf.max_bw_high)
  4383. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4384. catalog->perf.max_bw_high * 1000LL);
  4385. if (catalog->perf.min_core_ib)
  4386. sde_kms_info_add_keyint(info, "min_core_ib",
  4387. catalog->perf.min_core_ib * 1000LL);
  4388. if (catalog->perf.min_llcc_ib)
  4389. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4390. catalog->perf.min_llcc_ib * 1000LL);
  4391. if (catalog->perf.min_dram_ib)
  4392. sde_kms_info_add_keyint(info, "min_dram_ib",
  4393. catalog->perf.min_dram_ib * 1000LL);
  4394. if (sde_kms->perf.max_core_clk_rate)
  4395. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4396. sde_kms->perf.max_core_clk_rate);
  4397. }
  4398. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4399. struct sde_mdss_cfg *catalog)
  4400. {
  4401. sde_kms_info_reset(info);
  4402. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4403. sde_kms_info_add_keyint(info, "max_linewidth",
  4404. catalog->max_mixer_width);
  4405. sde_kms_info_add_keyint(info, "max_blendstages",
  4406. catalog->max_mixer_blendstages);
  4407. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4408. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4409. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4410. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4411. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4412. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4413. if (catalog->ubwc_version) {
  4414. sde_kms_info_add_keyint(info, "UBWC version",
  4415. catalog->ubwc_version);
  4416. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4417. catalog->macrotile_mode);
  4418. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4419. catalog->mdp[0].highest_bank_bit);
  4420. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4421. catalog->mdp[0].ubwc_swizzle);
  4422. }
  4423. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4424. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4425. else
  4426. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4427. if (sde_is_custom_client()) {
  4428. /* No support for SMART_DMA_V1 yet */
  4429. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4430. sde_kms_info_add_keystr(info,
  4431. "smart_dma_rev", "smart_dma_v2");
  4432. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4433. sde_kms_info_add_keystr(info,
  4434. "smart_dma_rev", "smart_dma_v2p5");
  4435. }
  4436. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4437. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4438. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4439. if (catalog->uidle_cfg.uidle_rev)
  4440. sde_kms_info_add_keyint(info, "has_uidle",
  4441. true);
  4442. sde_kms_info_add_keystr(info, "core_ib_ff",
  4443. catalog->perf.core_ib_ff);
  4444. sde_kms_info_add_keystr(info, "core_clk_ff",
  4445. catalog->perf.core_clk_ff);
  4446. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4447. catalog->perf.comp_ratio_rt);
  4448. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4449. catalog->perf.comp_ratio_nrt);
  4450. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4451. catalog->perf.dest_scale_prefill_lines);
  4452. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4453. catalog->perf.undersized_prefill_lines);
  4454. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4455. catalog->perf.macrotile_prefill_lines);
  4456. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4457. catalog->perf.yuv_nv12_prefill_lines);
  4458. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4459. catalog->perf.linear_prefill_lines);
  4460. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4461. catalog->perf.downscaling_prefill_lines);
  4462. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4463. catalog->perf.xtra_prefill_lines);
  4464. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4465. catalog->perf.amortizable_threshold);
  4466. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4467. catalog->perf.min_prefill_lines);
  4468. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4469. catalog->perf.num_mnoc_ports);
  4470. sde_kms_info_add_keyint(info, "axi_bus_width",
  4471. catalog->perf.axi_bus_width);
  4472. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4473. catalog->sui_supported_blendstage);
  4474. if (catalog->ubwc_bw_calc_version)
  4475. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4476. catalog->ubwc_bw_calc_version);
  4477. }
  4478. /**
  4479. * sde_crtc_install_properties - install all drm properties for crtc
  4480. * @crtc: Pointer to drm crtc structure
  4481. */
  4482. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4483. struct sde_mdss_cfg *catalog)
  4484. {
  4485. struct sde_crtc *sde_crtc;
  4486. struct sde_kms_info *info;
  4487. struct sde_kms *sde_kms;
  4488. static const struct drm_prop_enum_list e_secure_level[] = {
  4489. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4490. {SDE_DRM_SEC_ONLY, "sec_only"},
  4491. };
  4492. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4493. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4494. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4495. };
  4496. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4497. {IDLE_PC_NONE, "idle_pc_none"},
  4498. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4499. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4500. };
  4501. static const struct drm_prop_enum_list e_cache_state[] = {
  4502. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4503. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4504. };
  4505. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4506. {VM_REQ_NONE, "vm_req_none"},
  4507. {VM_REQ_RELEASE, "vm_req_release"},
  4508. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4509. };
  4510. SDE_DEBUG("\n");
  4511. if (!crtc || !catalog) {
  4512. SDE_ERROR("invalid crtc or catalog\n");
  4513. return;
  4514. }
  4515. sde_crtc = to_sde_crtc(crtc);
  4516. sde_kms = _sde_crtc_get_kms(crtc);
  4517. if (!sde_kms) {
  4518. SDE_ERROR("invalid argument\n");
  4519. return;
  4520. }
  4521. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4522. if (!info) {
  4523. SDE_ERROR("failed to allocate info memory\n");
  4524. return;
  4525. }
  4526. sde_crtc_setup_capabilities_blob(info, catalog);
  4527. msm_property_install_range(&sde_crtc->property_info,
  4528. "input_fence_timeout", 0x0, 0,
  4529. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4530. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4531. msm_property_install_volatile_range(&sde_crtc->property_info,
  4532. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4533. msm_property_install_range(&sde_crtc->property_info,
  4534. "output_fence_offset", 0x0, 0, 1, 0,
  4535. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4536. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4537. msm_property_install_range(&sde_crtc->property_info,
  4538. "idle_time", 0, 0, U64_MAX, 0,
  4539. CRTC_PROP_IDLE_TIMEOUT);
  4540. if (catalog->has_trusted_vm_support) {
  4541. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4542. msm_property_install_enum(&sde_crtc->property_info,
  4543. "vm_request_state", 0x0, 0, e_vm_req_state,
  4544. ARRAY_SIZE(e_vm_req_state), init_idx,
  4545. CRTC_PROP_VM_REQ_STATE);
  4546. }
  4547. if (catalog->has_idle_pc)
  4548. msm_property_install_enum(&sde_crtc->property_info,
  4549. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4550. ARRAY_SIZE(e_idle_pc_state), 0,
  4551. CRTC_PROP_IDLE_PC_STATE);
  4552. if (catalog->has_cwb_support)
  4553. msm_property_install_enum(&sde_crtc->property_info,
  4554. "capture_mode", 0, 0, e_cwb_data_points,
  4555. ARRAY_SIZE(e_cwb_data_points), 0,
  4556. CRTC_PROP_CAPTURE_OUTPUT);
  4557. msm_property_install_volatile_range(&sde_crtc->property_info,
  4558. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4559. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4560. 0x0, 0, e_secure_level,
  4561. ARRAY_SIZE(e_secure_level), 0,
  4562. CRTC_PROP_SECURITY_LEVEL);
  4563. if (catalog->syscache_supported)
  4564. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4565. 0x0, 0, e_cache_state,
  4566. ARRAY_SIZE(e_cache_state), 0,
  4567. CRTC_PROP_CACHE_STATE);
  4568. if (catalog->has_dim_layer) {
  4569. msm_property_install_volatile_range(&sde_crtc->property_info,
  4570. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4571. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4572. SDE_MAX_DIM_LAYERS);
  4573. }
  4574. if (catalog->mdp[0].has_dest_scaler)
  4575. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4576. info);
  4577. if (catalog->dspp_count && catalog->rc_count)
  4578. sde_kms_info_add_keyint(info, "rc_mem_size",
  4579. catalog->dspp[0].sblk->rc.mem_total_size);
  4580. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4581. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4582. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4583. catalog->has_base_layer);
  4584. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4585. info->data, SDE_KMS_INFO_DATALEN(info),
  4586. CRTC_PROP_INFO);
  4587. kfree(info);
  4588. }
  4589. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4590. const struct drm_crtc_state *state, uint64_t *val)
  4591. {
  4592. struct sde_crtc *sde_crtc;
  4593. struct sde_crtc_state *cstate;
  4594. uint32_t offset;
  4595. bool is_vid = false;
  4596. struct drm_encoder *encoder;
  4597. sde_crtc = to_sde_crtc(crtc);
  4598. cstate = to_sde_crtc_state(state);
  4599. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4600. if (sde_encoder_check_curr_mode(encoder,
  4601. MSM_DISPLAY_VIDEO_MODE))
  4602. is_vid = true;
  4603. if (is_vid)
  4604. break;
  4605. }
  4606. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4607. /*
  4608. * Increment trigger offset for vidoe mode alone as its release fence
  4609. * can be triggered only after the next frame-update. For cmd mode &
  4610. * virtual displays the release fence for the current frame can be
  4611. * triggered right after PP_DONE/WB_DONE interrupt
  4612. */
  4613. if (is_vid)
  4614. offset++;
  4615. /*
  4616. * Hwcomposer now queries the fences using the commit list in atomic
  4617. * commit ioctl. The offset should be set to next timeline
  4618. * which will be incremented during the prepare commit phase
  4619. */
  4620. offset++;
  4621. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4622. }
  4623. /**
  4624. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4625. * @crtc: Pointer to drm crtc structure
  4626. * @state: Pointer to drm crtc state structure
  4627. * @property: Pointer to targeted drm property
  4628. * @val: Updated property value
  4629. * @Returns: Zero on success
  4630. */
  4631. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4632. struct drm_crtc_state *state,
  4633. struct drm_property *property,
  4634. uint64_t val)
  4635. {
  4636. struct sde_crtc *sde_crtc;
  4637. struct sde_crtc_state *cstate;
  4638. int idx, ret;
  4639. uint64_t fence_user_fd;
  4640. uint64_t __user prev_user_fd;
  4641. if (!crtc || !state || !property) {
  4642. SDE_ERROR("invalid argument(s)\n");
  4643. return -EINVAL;
  4644. }
  4645. sde_crtc = to_sde_crtc(crtc);
  4646. cstate = to_sde_crtc_state(state);
  4647. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4648. /* check with cp property system first */
  4649. ret = sde_cp_crtc_set_property(crtc, property, val);
  4650. if (ret != -ENOENT)
  4651. goto exit;
  4652. /* if not handled by cp, check msm_property system */
  4653. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4654. &cstate->property_state, property, val);
  4655. if (ret)
  4656. goto exit;
  4657. idx = msm_property_index(&sde_crtc->property_info, property);
  4658. switch (idx) {
  4659. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4660. _sde_crtc_set_input_fence_timeout(cstate);
  4661. break;
  4662. case CRTC_PROP_DIM_LAYER_V1:
  4663. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4664. (void __user *)(uintptr_t)val);
  4665. break;
  4666. case CRTC_PROP_ROI_V1:
  4667. ret = _sde_crtc_set_roi_v1(state,
  4668. (void __user *)(uintptr_t)val);
  4669. break;
  4670. case CRTC_PROP_DEST_SCALER:
  4671. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4672. (void __user *)(uintptr_t)val);
  4673. break;
  4674. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4675. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4676. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4677. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4678. break;
  4679. case CRTC_PROP_CORE_CLK:
  4680. case CRTC_PROP_CORE_AB:
  4681. case CRTC_PROP_CORE_IB:
  4682. cstate->bw_control = true;
  4683. break;
  4684. case CRTC_PROP_LLCC_AB:
  4685. case CRTC_PROP_LLCC_IB:
  4686. case CRTC_PROP_DRAM_AB:
  4687. case CRTC_PROP_DRAM_IB:
  4688. cstate->bw_control = true;
  4689. cstate->bw_split_vote = true;
  4690. break;
  4691. case CRTC_PROP_OUTPUT_FENCE:
  4692. if (!val)
  4693. goto exit;
  4694. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4695. sizeof(uint64_t));
  4696. if (ret) {
  4697. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4698. ret = -EFAULT;
  4699. goto exit;
  4700. }
  4701. /*
  4702. * client is expected to reset the property to -1 before
  4703. * requesting for the release fence
  4704. */
  4705. if (prev_user_fd == -1) {
  4706. ret = _sde_crtc_get_output_fence(crtc, state,
  4707. &fence_user_fd);
  4708. if (ret) {
  4709. SDE_ERROR("fence create failed rc:%d\n", ret);
  4710. goto exit;
  4711. }
  4712. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4713. &fence_user_fd, sizeof(uint64_t));
  4714. if (ret) {
  4715. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4716. put_unused_fd(fence_user_fd);
  4717. ret = -EFAULT;
  4718. goto exit;
  4719. }
  4720. }
  4721. break;
  4722. default:
  4723. /* nothing to do */
  4724. break;
  4725. }
  4726. exit:
  4727. if (ret) {
  4728. if (ret != -EPERM)
  4729. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4730. crtc->name, DRMID(property),
  4731. property->name, ret);
  4732. else
  4733. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4734. crtc->name, DRMID(property),
  4735. property->name, ret);
  4736. } else {
  4737. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4738. property->base.id, val);
  4739. }
  4740. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4741. return ret;
  4742. }
  4743. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  4744. {
  4745. struct drm_plane *plane;
  4746. struct drm_plane_state *state;
  4747. struct sde_plane_state *pstate;
  4748. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4749. state = plane->state;
  4750. if (!state)
  4751. continue;
  4752. pstate = to_sde_plane_state(state);
  4753. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  4754. }
  4755. }
  4756. /**
  4757. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4758. * @crtc: Pointer to drm crtc structure
  4759. * @state: Pointer to drm crtc state structure
  4760. * @property: Pointer to targeted drm property
  4761. * @val: Pointer to variable for receiving property value
  4762. * @Returns: Zero on success
  4763. */
  4764. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4765. const struct drm_crtc_state *state,
  4766. struct drm_property *property,
  4767. uint64_t *val)
  4768. {
  4769. struct sde_crtc *sde_crtc;
  4770. struct sde_crtc_state *cstate;
  4771. int ret = -EINVAL, i;
  4772. if (!crtc || !state) {
  4773. SDE_ERROR("invalid argument(s)\n");
  4774. goto end;
  4775. }
  4776. sde_crtc = to_sde_crtc(crtc);
  4777. cstate = to_sde_crtc_state(state);
  4778. i = msm_property_index(&sde_crtc->property_info, property);
  4779. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4780. *val = ~0;
  4781. ret = 0;
  4782. } else {
  4783. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4784. &cstate->property_state, property, val);
  4785. if (ret)
  4786. ret = sde_cp_crtc_get_property(crtc, property, val);
  4787. }
  4788. if (ret)
  4789. DRM_ERROR("get property failed\n");
  4790. end:
  4791. return ret;
  4792. }
  4793. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4794. struct drm_crtc_state *crtc_state)
  4795. {
  4796. struct sde_crtc *sde_crtc;
  4797. struct sde_crtc_state *cstate;
  4798. struct drm_property *drm_prop;
  4799. enum msm_mdp_crtc_property prop_idx;
  4800. if (!crtc || !crtc_state) {
  4801. SDE_ERROR("invalid params\n");
  4802. return -EINVAL;
  4803. }
  4804. sde_crtc = to_sde_crtc(crtc);
  4805. cstate = to_sde_crtc_state(crtc_state);
  4806. sde_cp_crtc_clear(crtc);
  4807. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4808. uint64_t val = cstate->property_values[prop_idx].value;
  4809. uint64_t def;
  4810. int ret;
  4811. drm_prop = msm_property_index_to_drm_property(
  4812. &sde_crtc->property_info, prop_idx);
  4813. if (!drm_prop) {
  4814. /* not all props will be installed, based on caps */
  4815. SDE_DEBUG("%s: invalid property index %d\n",
  4816. sde_crtc->name, prop_idx);
  4817. continue;
  4818. }
  4819. def = msm_property_get_default(&sde_crtc->property_info,
  4820. prop_idx);
  4821. if (val == def)
  4822. continue;
  4823. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4824. sde_crtc->name, drm_prop->name, prop_idx, val,
  4825. def);
  4826. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4827. def);
  4828. if (ret) {
  4829. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4830. sde_crtc->name, prop_idx, ret);
  4831. continue;
  4832. }
  4833. }
  4834. /* disable clk and bw control until clk & bw properties are set */
  4835. cstate->bw_control = false;
  4836. cstate->bw_split_vote = false;
  4837. return 0;
  4838. }
  4839. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4840. {
  4841. struct sde_crtc *sde_crtc;
  4842. struct sde_crtc_mixer *m;
  4843. int i;
  4844. if (!crtc) {
  4845. SDE_ERROR("invalid argument\n");
  4846. return;
  4847. }
  4848. sde_crtc = to_sde_crtc(crtc);
  4849. sde_crtc->misr_enable_sui = enable;
  4850. sde_crtc->misr_frame_count = frame_count;
  4851. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4852. m = &sde_crtc->mixers[i];
  4853. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4854. continue;
  4855. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4856. }
  4857. }
  4858. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4859. struct sde_crtc_misr_info *crtc_misr_info)
  4860. {
  4861. struct sde_crtc *sde_crtc;
  4862. struct sde_kms *sde_kms;
  4863. if (!crtc_misr_info) {
  4864. SDE_ERROR("invalid misr info\n");
  4865. return;
  4866. }
  4867. crtc_misr_info->misr_enable = false;
  4868. crtc_misr_info->misr_frame_count = 0;
  4869. if (!crtc) {
  4870. SDE_ERROR("invalid crtc\n");
  4871. return;
  4872. }
  4873. sde_kms = _sde_crtc_get_kms(crtc);
  4874. if (!sde_kms) {
  4875. SDE_ERROR("invalid sde_kms\n");
  4876. return;
  4877. }
  4878. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4879. return;
  4880. sde_crtc = to_sde_crtc(crtc);
  4881. crtc_misr_info->misr_enable =
  4882. sde_crtc->misr_enable_debugfs ? true : false;
  4883. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4884. }
  4885. #ifdef CONFIG_DEBUG_FS
  4886. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4887. {
  4888. struct sde_crtc *sde_crtc;
  4889. struct sde_plane_state *pstate = NULL;
  4890. struct sde_crtc_mixer *m;
  4891. struct drm_crtc *crtc;
  4892. struct drm_plane *plane;
  4893. struct drm_display_mode *mode;
  4894. struct drm_framebuffer *fb;
  4895. struct drm_plane_state *state;
  4896. struct sde_crtc_state *cstate;
  4897. int i, out_width, out_height;
  4898. if (!s || !s->private)
  4899. return -EINVAL;
  4900. sde_crtc = s->private;
  4901. crtc = &sde_crtc->base;
  4902. cstate = to_sde_crtc_state(crtc->state);
  4903. mutex_lock(&sde_crtc->crtc_lock);
  4904. mode = &crtc->state->adjusted_mode;
  4905. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4906. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4907. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4908. mode->hdisplay, mode->vdisplay);
  4909. seq_puts(s, "\n");
  4910. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4911. m = &sde_crtc->mixers[i];
  4912. if (!m->hw_lm)
  4913. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4914. else if (!m->hw_ctl)
  4915. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4916. else
  4917. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4918. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4919. out_width, out_height);
  4920. }
  4921. seq_puts(s, "\n");
  4922. for (i = 0; i < cstate->num_dim_layers; i++) {
  4923. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4924. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4925. i, dim_layer->stage, dim_layer->flags);
  4926. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4927. dim_layer->rect.x, dim_layer->rect.y,
  4928. dim_layer->rect.w, dim_layer->rect.h);
  4929. seq_printf(s,
  4930. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4931. dim_layer->color_fill.color_0,
  4932. dim_layer->color_fill.color_1,
  4933. dim_layer->color_fill.color_2,
  4934. dim_layer->color_fill.color_3);
  4935. seq_puts(s, "\n");
  4936. }
  4937. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4938. pstate = to_sde_plane_state(plane->state);
  4939. state = plane->state;
  4940. if (!pstate || !state)
  4941. continue;
  4942. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4943. plane->base.id, pstate->stage, pstate->rotation);
  4944. if (plane->state->fb) {
  4945. fb = plane->state->fb;
  4946. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4947. fb->base.id, (char *) &fb->format->format,
  4948. fb->width, fb->height);
  4949. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4950. seq_printf(s, "cpp[%d]:%u ",
  4951. i, fb->format->cpp[i]);
  4952. seq_puts(s, "\n\t");
  4953. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4954. seq_puts(s, "\n");
  4955. seq_puts(s, "\t");
  4956. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4957. seq_printf(s, "pitches[%d]:%8u ", i,
  4958. fb->pitches[i]);
  4959. seq_puts(s, "\n");
  4960. seq_puts(s, "\t");
  4961. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4962. seq_printf(s, "offsets[%d]:%8u ", i,
  4963. fb->offsets[i]);
  4964. seq_puts(s, "\n");
  4965. }
  4966. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4967. state->src_x >> 16, state->src_y >> 16,
  4968. state->src_w >> 16, state->src_h >> 16);
  4969. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4970. state->crtc_x, state->crtc_y, state->crtc_w,
  4971. state->crtc_h);
  4972. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4973. pstate->multirect_mode, pstate->multirect_index);
  4974. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4975. pstate->excl_rect.x, pstate->excl_rect.y,
  4976. pstate->excl_rect.w, pstate->excl_rect.h);
  4977. seq_puts(s, "\n");
  4978. }
  4979. if (sde_crtc->vblank_cb_count) {
  4980. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4981. u32 diff_ms = ktime_to_ms(diff);
  4982. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4983. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4984. seq_printf(s,
  4985. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4986. fps, sde_crtc->vblank_cb_count,
  4987. ktime_to_ms(diff), sde_crtc->play_count);
  4988. /* reset time & count for next measurement */
  4989. sde_crtc->vblank_cb_count = 0;
  4990. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4991. }
  4992. mutex_unlock(&sde_crtc->crtc_lock);
  4993. return 0;
  4994. }
  4995. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4996. {
  4997. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4998. }
  4999. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5000. const char __user *user_buf, size_t count, loff_t *ppos)
  5001. {
  5002. struct drm_crtc *crtc;
  5003. struct sde_crtc *sde_crtc;
  5004. char buf[MISR_BUFF_SIZE + 1];
  5005. u32 frame_count, enable;
  5006. size_t buff_copy;
  5007. struct sde_kms *sde_kms;
  5008. if (!file || !file->private_data)
  5009. return -EINVAL;
  5010. sde_crtc = file->private_data;
  5011. crtc = &sde_crtc->base;
  5012. sde_kms = _sde_crtc_get_kms(crtc);
  5013. if (!sde_kms) {
  5014. SDE_ERROR("invalid sde_kms\n");
  5015. return -EINVAL;
  5016. }
  5017. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5018. if (copy_from_user(buf, user_buf, buff_copy)) {
  5019. SDE_ERROR("buffer copy failed\n");
  5020. return -EINVAL;
  5021. }
  5022. buf[buff_copy] = 0; /* end of string */
  5023. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5024. return -EINVAL;
  5025. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5026. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5027. DRMID(crtc));
  5028. return -EINVAL;
  5029. }
  5030. sde_crtc->misr_enable_debugfs = enable;
  5031. sde_crtc->misr_frame_count = frame_count;
  5032. sde_crtc->misr_reconfigure = true;
  5033. return count;
  5034. }
  5035. static ssize_t _sde_crtc_misr_read(struct file *file,
  5036. char __user *user_buff, size_t count, loff_t *ppos)
  5037. {
  5038. struct drm_crtc *crtc;
  5039. struct sde_crtc *sde_crtc;
  5040. struct sde_kms *sde_kms;
  5041. struct sde_crtc_mixer *m;
  5042. int i = 0, rc;
  5043. ssize_t len = 0;
  5044. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5045. if (*ppos)
  5046. return 0;
  5047. if (!file || !file->private_data)
  5048. return -EINVAL;
  5049. sde_crtc = file->private_data;
  5050. crtc = &sde_crtc->base;
  5051. sde_kms = _sde_crtc_get_kms(crtc);
  5052. if (!sde_kms)
  5053. return -EINVAL;
  5054. rc = pm_runtime_get_sync(crtc->dev->dev);
  5055. if (rc < 0)
  5056. return rc;
  5057. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5058. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5059. goto end;
  5060. }
  5061. if (!sde_crtc->misr_enable_debugfs) {
  5062. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5063. "disabled\n");
  5064. goto buff_check;
  5065. }
  5066. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5067. u32 misr_value = 0;
  5068. m = &sde_crtc->mixers[i];
  5069. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5070. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5071. "invalid\n");
  5072. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5073. continue;
  5074. }
  5075. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5076. if (rc) {
  5077. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5078. "invalid\n");
  5079. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  5080. DRMID(crtc), rc);
  5081. continue;
  5082. } else {
  5083. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5084. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5085. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5086. "0x%x\n", misr_value);
  5087. }
  5088. }
  5089. buff_check:
  5090. if (count <= len) {
  5091. len = 0;
  5092. goto end;
  5093. }
  5094. if (copy_to_user(user_buff, buf, len)) {
  5095. len = -EFAULT;
  5096. goto end;
  5097. }
  5098. *ppos += len; /* increase offset */
  5099. end:
  5100. pm_runtime_put_sync(crtc->dev->dev);
  5101. return len;
  5102. }
  5103. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5104. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5105. { \
  5106. return single_open(file, __prefix ## _show, inode->i_private); \
  5107. } \
  5108. static const struct file_operations __prefix ## _fops = { \
  5109. .owner = THIS_MODULE, \
  5110. .open = __prefix ## _open, \
  5111. .release = single_release, \
  5112. .read = seq_read, \
  5113. .llseek = seq_lseek, \
  5114. }
  5115. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5116. {
  5117. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5118. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5119. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5120. int i;
  5121. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5122. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5123. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5124. crtc->state));
  5125. seq_printf(s, "core_clk_rate: %llu\n",
  5126. sde_crtc->cur_perf.core_clk_rate);
  5127. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5128. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5129. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5130. sde_power_handle_get_dbus_name(i),
  5131. sde_crtc->cur_perf.bw_ctl[i]);
  5132. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5133. sde_power_handle_get_dbus_name(i),
  5134. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5135. }
  5136. return 0;
  5137. }
  5138. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5139. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5140. {
  5141. struct drm_crtc *crtc;
  5142. struct drm_plane *plane;
  5143. struct drm_connector *conn;
  5144. struct drm_mode_object *drm_obj;
  5145. struct sde_crtc *sde_crtc;
  5146. struct sde_crtc_state *cstate;
  5147. struct sde_fence_context *ctx;
  5148. struct drm_connector_list_iter conn_iter;
  5149. struct drm_device *dev;
  5150. if (!s || !s->private)
  5151. return -EINVAL;
  5152. sde_crtc = s->private;
  5153. crtc = &sde_crtc->base;
  5154. dev = crtc->dev;
  5155. cstate = to_sde_crtc_state(crtc->state);
  5156. /* Dump input fence info */
  5157. seq_puts(s, "===Input fence===\n");
  5158. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5159. struct sde_plane_state *pstate;
  5160. struct dma_fence *fence;
  5161. pstate = to_sde_plane_state(plane->state);
  5162. if (!pstate)
  5163. continue;
  5164. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5165. pstate->stage);
  5166. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5167. if (pstate->input_fence) {
  5168. rcu_read_lock();
  5169. fence = dma_fence_get_rcu(pstate->input_fence);
  5170. rcu_read_unlock();
  5171. if (fence) {
  5172. sde_fence_list_dump(fence, &s);
  5173. dma_fence_put(fence);
  5174. }
  5175. }
  5176. }
  5177. /* Dump release fence info */
  5178. seq_puts(s, "\n");
  5179. seq_puts(s, "===Release fence===\n");
  5180. ctx = sde_crtc->output_fence;
  5181. drm_obj = &crtc->base;
  5182. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5183. seq_puts(s, "\n");
  5184. /* Dump retire fence info */
  5185. seq_puts(s, "===Retire fence===\n");
  5186. drm_connector_list_iter_begin(dev, &conn_iter);
  5187. drm_for_each_connector_iter(conn, &conn_iter)
  5188. if (conn->state && conn->state->crtc == crtc &&
  5189. cstate->num_connectors < MAX_CONNECTORS) {
  5190. struct sde_connector *c_conn;
  5191. c_conn = to_sde_connector(conn);
  5192. ctx = c_conn->retire_fence;
  5193. drm_obj = &conn->base;
  5194. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5195. }
  5196. drm_connector_list_iter_end(&conn_iter);
  5197. seq_puts(s, "\n");
  5198. return 0;
  5199. }
  5200. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5201. {
  5202. return single_open(file, _sde_debugfs_fence_status_show,
  5203. inode->i_private);
  5204. }
  5205. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5206. {
  5207. struct sde_crtc *sde_crtc;
  5208. struct sde_kms *sde_kms;
  5209. static const struct file_operations debugfs_status_fops = {
  5210. .open = _sde_debugfs_status_open,
  5211. .read = seq_read,
  5212. .llseek = seq_lseek,
  5213. .release = single_release,
  5214. };
  5215. static const struct file_operations debugfs_misr_fops = {
  5216. .open = simple_open,
  5217. .read = _sde_crtc_misr_read,
  5218. .write = _sde_crtc_misr_setup,
  5219. };
  5220. static const struct file_operations debugfs_fps_fops = {
  5221. .open = _sde_debugfs_fps_status,
  5222. .read = seq_read,
  5223. };
  5224. static const struct file_operations debugfs_fence_fops = {
  5225. .open = _sde_debugfs_fence_status,
  5226. .read = seq_read,
  5227. };
  5228. if (!crtc)
  5229. return -EINVAL;
  5230. sde_crtc = to_sde_crtc(crtc);
  5231. sde_kms = _sde_crtc_get_kms(crtc);
  5232. if (!sde_kms)
  5233. return -EINVAL;
  5234. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5235. crtc->dev->primary->debugfs_root);
  5236. if (!sde_crtc->debugfs_root)
  5237. return -ENOMEM;
  5238. /* don't error check these */
  5239. debugfs_create_file("status", 0400,
  5240. sde_crtc->debugfs_root,
  5241. sde_crtc, &debugfs_status_fops);
  5242. debugfs_create_file("state", 0400,
  5243. sde_crtc->debugfs_root,
  5244. &sde_crtc->base,
  5245. &sde_crtc_debugfs_state_fops);
  5246. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5247. sde_crtc, &debugfs_misr_fops);
  5248. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5249. sde_crtc, &debugfs_fps_fops);
  5250. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5251. sde_crtc, &debugfs_fence_fops);
  5252. return 0;
  5253. }
  5254. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5255. {
  5256. struct sde_crtc *sde_crtc;
  5257. if (!crtc)
  5258. return;
  5259. sde_crtc = to_sde_crtc(crtc);
  5260. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5261. }
  5262. #else
  5263. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5264. {
  5265. return 0;
  5266. }
  5267. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5268. {
  5269. }
  5270. #endif /* CONFIG_DEBUG_FS */
  5271. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5272. {
  5273. return _sde_crtc_init_debugfs(crtc);
  5274. }
  5275. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5276. {
  5277. _sde_crtc_destroy_debugfs(crtc);
  5278. }
  5279. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5280. .set_config = drm_atomic_helper_set_config,
  5281. .destroy = sde_crtc_destroy,
  5282. .page_flip = drm_atomic_helper_page_flip,
  5283. .atomic_set_property = sde_crtc_atomic_set_property,
  5284. .atomic_get_property = sde_crtc_atomic_get_property,
  5285. .reset = sde_crtc_reset,
  5286. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5287. .atomic_destroy_state = sde_crtc_destroy_state,
  5288. .late_register = sde_crtc_late_register,
  5289. .early_unregister = sde_crtc_early_unregister,
  5290. };
  5291. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5292. .mode_fixup = sde_crtc_mode_fixup,
  5293. .disable = sde_crtc_disable,
  5294. .atomic_enable = sde_crtc_enable,
  5295. .atomic_check = sde_crtc_atomic_check,
  5296. .atomic_begin = sde_crtc_atomic_begin,
  5297. .atomic_flush = sde_crtc_atomic_flush,
  5298. };
  5299. static void _sde_crtc_event_cb(struct kthread_work *work)
  5300. {
  5301. struct sde_crtc_event *event;
  5302. struct sde_crtc *sde_crtc;
  5303. unsigned long irq_flags;
  5304. if (!work) {
  5305. SDE_ERROR("invalid work item\n");
  5306. return;
  5307. }
  5308. event = container_of(work, struct sde_crtc_event, kt_work);
  5309. /* set sde_crtc to NULL for static work structures */
  5310. sde_crtc = event->sde_crtc;
  5311. if (!sde_crtc)
  5312. return;
  5313. if (event->cb_func)
  5314. event->cb_func(&sde_crtc->base, event->usr);
  5315. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5316. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5317. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5318. }
  5319. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5320. void (*func)(struct drm_crtc *crtc, void *usr),
  5321. void *usr, bool color_processing_event)
  5322. {
  5323. unsigned long irq_flags;
  5324. struct sde_crtc *sde_crtc;
  5325. struct msm_drm_private *priv;
  5326. struct sde_crtc_event *event = NULL;
  5327. u32 crtc_id;
  5328. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5329. SDE_ERROR("invalid parameters\n");
  5330. return -EINVAL;
  5331. }
  5332. sde_crtc = to_sde_crtc(crtc);
  5333. priv = crtc->dev->dev_private;
  5334. crtc_id = drm_crtc_index(crtc);
  5335. /*
  5336. * Obtain an event struct from the private cache. This event
  5337. * queue may be called from ISR contexts, so use a private
  5338. * cache to avoid calling any memory allocation functions.
  5339. */
  5340. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5341. if (!list_empty(&sde_crtc->event_free_list)) {
  5342. event = list_first_entry(&sde_crtc->event_free_list,
  5343. struct sde_crtc_event, list);
  5344. list_del_init(&event->list);
  5345. }
  5346. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5347. if (!event)
  5348. return -ENOMEM;
  5349. /* populate event node */
  5350. event->sde_crtc = sde_crtc;
  5351. event->cb_func = func;
  5352. event->usr = usr;
  5353. /* queue new event request */
  5354. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5355. if (color_processing_event)
  5356. kthread_queue_work(&priv->pp_event_worker,
  5357. &event->kt_work);
  5358. else
  5359. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5360. &event->kt_work);
  5361. return 0;
  5362. }
  5363. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5364. {
  5365. int i, rc = 0;
  5366. if (!sde_crtc) {
  5367. SDE_ERROR("invalid crtc\n");
  5368. return -EINVAL;
  5369. }
  5370. spin_lock_init(&sde_crtc->event_lock);
  5371. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5372. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5373. list_add_tail(&sde_crtc->event_cache[i].list,
  5374. &sde_crtc->event_free_list);
  5375. return rc;
  5376. }
  5377. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5378. enum sde_crtc_cache_state state,
  5379. bool is_vidmode)
  5380. {
  5381. struct drm_plane *plane;
  5382. struct sde_crtc *sde_crtc;
  5383. struct sde_kms *sde_kms;
  5384. if (!crtc || !crtc->dev)
  5385. return;
  5386. sde_kms = _sde_crtc_get_kms(crtc);
  5387. if (!sde_kms || !sde_kms->catalog) {
  5388. SDE_ERROR("invalid params\n");
  5389. return;
  5390. }
  5391. if (!sde_kms->catalog->syscache_supported) {
  5392. SDE_DEBUG("syscache not supported\n");
  5393. return;
  5394. }
  5395. sde_crtc = to_sde_crtc(crtc);
  5396. if (sde_crtc->cache_state == state)
  5397. return;
  5398. switch (state) {
  5399. case CACHE_STATE_NORMAL:
  5400. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5401. && !is_vidmode)
  5402. return;
  5403. kthread_cancel_delayed_work_sync(
  5404. &sde_crtc->static_cache_read_work);
  5405. break;
  5406. case CACHE_STATE_PRE_CACHE:
  5407. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5408. return;
  5409. break;
  5410. case CACHE_STATE_FRAME_WRITE:
  5411. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5412. return;
  5413. break;
  5414. case CACHE_STATE_FRAME_READ:
  5415. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5416. return;
  5417. break;
  5418. case CACHE_STATE_DISABLED:
  5419. break;
  5420. default:
  5421. return;
  5422. }
  5423. sde_crtc->cache_state = state;
  5424. drm_atomic_crtc_for_each_plane(plane, crtc)
  5425. sde_plane_static_img_control(plane, state);
  5426. }
  5427. /*
  5428. * __sde_crtc_static_cache_read_work - transition to cache read
  5429. */
  5430. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5431. {
  5432. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5433. static_cache_read_work.work);
  5434. struct drm_crtc *crtc = &sde_crtc->base;
  5435. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  5436. struct drm_encoder *enc, *drm_enc = NULL;
  5437. struct drm_plane *plane;
  5438. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5439. return;
  5440. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  5441. drm_enc = enc;
  5442. if (sde_encoder_in_clone_mode(drm_enc))
  5443. return;
  5444. }
  5445. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  5446. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  5447. !ctl);
  5448. return;
  5449. }
  5450. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  5451. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5452. /* flush only the sys-cache enabled SSPPs */
  5453. if (ctl->ops.clear_pending_flush)
  5454. ctl->ops.clear_pending_flush(ctl);
  5455. drm_atomic_crtc_for_each_plane(plane, crtc)
  5456. sde_plane_ctl_flush(plane, ctl, true);
  5457. /* kickoff encoder and wait for VBLANK */
  5458. sde_encoder_kickoff(drm_enc, false, false);
  5459. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  5460. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  5461. }
  5462. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5463. {
  5464. struct drm_device *dev;
  5465. struct msm_drm_private *priv;
  5466. struct msm_drm_thread *disp_thread;
  5467. struct sde_crtc *sde_crtc;
  5468. struct sde_crtc_state *cstate;
  5469. u32 msecs_fps = 0;
  5470. if (!crtc)
  5471. return;
  5472. dev = crtc->dev;
  5473. sde_crtc = to_sde_crtc(crtc);
  5474. cstate = to_sde_crtc_state(crtc->state);
  5475. if (!dev || !dev->dev_private || !sde_crtc)
  5476. return;
  5477. priv = dev->dev_private;
  5478. disp_thread = &priv->disp_thread[crtc->index];
  5479. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5480. return;
  5481. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5482. /* Kickoff transition to read state after next vblank */
  5483. kthread_queue_delayed_work(&disp_thread->worker,
  5484. &sde_crtc->static_cache_read_work,
  5485. msecs_to_jiffies(msecs_fps));
  5486. }
  5487. /*
  5488. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5489. */
  5490. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5491. {
  5492. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5493. idle_notify_work.work);
  5494. struct drm_crtc *crtc;
  5495. struct drm_event event;
  5496. int ret = 0;
  5497. if (!sde_crtc) {
  5498. SDE_ERROR("invalid sde crtc\n");
  5499. } else {
  5500. crtc = &sde_crtc->base;
  5501. event.type = DRM_EVENT_IDLE_NOTIFY;
  5502. event.length = sizeof(u32);
  5503. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5504. &event, (u8 *)&ret);
  5505. SDE_EVT32(DRMID(crtc));
  5506. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5507. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5508. }
  5509. }
  5510. /* initialize crtc */
  5511. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5512. {
  5513. struct drm_crtc *crtc = NULL;
  5514. struct sde_crtc *sde_crtc = NULL;
  5515. struct msm_drm_private *priv = NULL;
  5516. struct sde_kms *kms = NULL;
  5517. int i, rc;
  5518. priv = dev->dev_private;
  5519. kms = to_sde_kms(priv->kms);
  5520. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5521. if (!sde_crtc)
  5522. return ERR_PTR(-ENOMEM);
  5523. crtc = &sde_crtc->base;
  5524. crtc->dev = dev;
  5525. mutex_init(&sde_crtc->crtc_lock);
  5526. spin_lock_init(&sde_crtc->spin_lock);
  5527. atomic_set(&sde_crtc->frame_pending, 0);
  5528. sde_crtc->enabled = false;
  5529. /* Below parameters are for fps calculation for sysfs node */
  5530. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5531. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5532. sizeof(ktime_t), GFP_KERNEL);
  5533. if (!sde_crtc->fps_info.time_buf)
  5534. SDE_ERROR("invalid buffer\n");
  5535. else
  5536. memset(sde_crtc->fps_info.time_buf, 0,
  5537. sizeof(*(sde_crtc->fps_info.time_buf)));
  5538. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5539. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5540. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5541. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5542. list_add(&sde_crtc->frame_events[i].list,
  5543. &sde_crtc->frame_event_list);
  5544. kthread_init_work(&sde_crtc->frame_events[i].work,
  5545. sde_crtc_frame_event_work);
  5546. }
  5547. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5548. NULL);
  5549. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5550. /* save user friendly CRTC name for later */
  5551. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5552. /* initialize event handling */
  5553. rc = _sde_crtc_init_events(sde_crtc);
  5554. if (rc) {
  5555. drm_crtc_cleanup(crtc);
  5556. kfree(sde_crtc);
  5557. return ERR_PTR(rc);
  5558. }
  5559. /* initialize output fence support */
  5560. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5561. if (IS_ERR(sde_crtc->output_fence)) {
  5562. rc = PTR_ERR(sde_crtc->output_fence);
  5563. SDE_ERROR("failed to init fence, %d\n", rc);
  5564. drm_crtc_cleanup(crtc);
  5565. kfree(sde_crtc);
  5566. return ERR_PTR(rc);
  5567. }
  5568. /* create CRTC properties */
  5569. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5570. priv->crtc_property, sde_crtc->property_data,
  5571. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5572. sizeof(struct sde_crtc_state));
  5573. sde_crtc_install_properties(crtc, kms->catalog);
  5574. /* Install color processing properties */
  5575. sde_cp_crtc_init(crtc);
  5576. sde_cp_crtc_install_properties(crtc);
  5577. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  5578. sde_crtc->cur_perf.llcc_active[i] = false;
  5579. sde_crtc->new_perf.llcc_active[i] = false;
  5580. }
  5581. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5582. __sde_crtc_idle_notify_work);
  5583. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  5584. __sde_crtc_static_cache_read_work);
  5585. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5586. crtc->base.id,
  5587. sde_crtc->new_perf.llcc_active,
  5588. sde_crtc->cur_perf.llcc_active);
  5589. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5590. return crtc;
  5591. }
  5592. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5593. {
  5594. struct sde_crtc *sde_crtc;
  5595. int rc = 0;
  5596. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5597. SDE_ERROR("invalid input param(s)\n");
  5598. rc = -EINVAL;
  5599. goto end;
  5600. }
  5601. sde_crtc = to_sde_crtc(crtc);
  5602. sde_crtc->sysfs_dev = device_create_with_groups(
  5603. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5604. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5605. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5606. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5607. PTR_ERR(sde_crtc->sysfs_dev));
  5608. if (!sde_crtc->sysfs_dev)
  5609. rc = -EINVAL;
  5610. else
  5611. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5612. goto end;
  5613. }
  5614. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5615. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5616. if (!sde_crtc->vsync_event_sf)
  5617. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5618. crtc->base.id);
  5619. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  5620. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  5621. if (!sde_crtc->retire_frame_event_sf)
  5622. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  5623. crtc->base.id);
  5624. end:
  5625. return rc;
  5626. }
  5627. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5628. struct drm_crtc *crtc_drm, u32 event)
  5629. {
  5630. struct sde_crtc *crtc = NULL;
  5631. struct sde_crtc_irq_info *node;
  5632. unsigned long flags;
  5633. bool found = false;
  5634. int ret, i = 0;
  5635. bool add_event = false;
  5636. crtc = to_sde_crtc(crtc_drm);
  5637. spin_lock_irqsave(&crtc->spin_lock, flags);
  5638. list_for_each_entry(node, &crtc->user_event_list, list) {
  5639. if (node->event == event) {
  5640. found = true;
  5641. break;
  5642. }
  5643. }
  5644. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5645. /* event already enabled */
  5646. if (found)
  5647. return 0;
  5648. node = NULL;
  5649. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5650. if (custom_events[i].event == event &&
  5651. custom_events[i].func) {
  5652. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5653. if (!node)
  5654. return -ENOMEM;
  5655. INIT_LIST_HEAD(&node->list);
  5656. INIT_LIST_HEAD(&node->irq.list);
  5657. node->func = custom_events[i].func;
  5658. node->event = event;
  5659. node->state = IRQ_NOINIT;
  5660. spin_lock_init(&node->state_lock);
  5661. break;
  5662. }
  5663. }
  5664. if (!node) {
  5665. SDE_ERROR("unsupported event %x\n", event);
  5666. return -EINVAL;
  5667. }
  5668. ret = 0;
  5669. if (crtc_drm->enabled) {
  5670. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5671. if (ret < 0) {
  5672. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5673. kfree(node);
  5674. return ret;
  5675. }
  5676. INIT_LIST_HEAD(&node->irq.list);
  5677. mutex_lock(&crtc->crtc_lock);
  5678. ret = node->func(crtc_drm, true, &node->irq);
  5679. if (!ret) {
  5680. spin_lock_irqsave(&crtc->spin_lock, flags);
  5681. list_add_tail(&node->list, &crtc->user_event_list);
  5682. add_event = true;
  5683. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5684. }
  5685. mutex_unlock(&crtc->crtc_lock);
  5686. pm_runtime_put_sync(crtc_drm->dev->dev);
  5687. }
  5688. if (add_event)
  5689. return 0;
  5690. if (!ret) {
  5691. spin_lock_irqsave(&crtc->spin_lock, flags);
  5692. list_add_tail(&node->list, &crtc->user_event_list);
  5693. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5694. } else {
  5695. kfree(node);
  5696. }
  5697. return ret;
  5698. }
  5699. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5700. struct drm_crtc *crtc_drm, u32 event)
  5701. {
  5702. struct sde_crtc *crtc = NULL;
  5703. struct sde_crtc_irq_info *node = NULL;
  5704. unsigned long flags;
  5705. bool found = false;
  5706. int ret;
  5707. crtc = to_sde_crtc(crtc_drm);
  5708. spin_lock_irqsave(&crtc->spin_lock, flags);
  5709. list_for_each_entry(node, &crtc->user_event_list, list) {
  5710. if (node->event == event) {
  5711. list_del_init(&node->list);
  5712. found = true;
  5713. break;
  5714. }
  5715. }
  5716. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5717. /* event already disabled */
  5718. if (!found)
  5719. return 0;
  5720. /**
  5721. * crtc is disabled interrupts are cleared remove from the list,
  5722. * no need to disable/de-register.
  5723. */
  5724. if (!crtc_drm->enabled) {
  5725. kfree(node);
  5726. return 0;
  5727. }
  5728. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5729. if (ret < 0) {
  5730. SDE_ERROR("failed to enable power resource %d\n", ret);
  5731. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5732. kfree(node);
  5733. return ret;
  5734. }
  5735. ret = node->func(crtc_drm, false, &node->irq);
  5736. if (ret) {
  5737. spin_lock_irqsave(&crtc->spin_lock, flags);
  5738. list_add_tail(&node->list, &crtc->user_event_list);
  5739. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5740. } else {
  5741. kfree(node);
  5742. }
  5743. pm_runtime_put_sync(crtc_drm->dev->dev);
  5744. return ret;
  5745. }
  5746. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5747. struct drm_crtc *crtc_drm, u32 event, bool en)
  5748. {
  5749. struct sde_crtc *crtc = NULL;
  5750. int ret;
  5751. crtc = to_sde_crtc(crtc_drm);
  5752. if (!crtc || !kms || !kms->dev) {
  5753. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5754. kms, ((kms) ? (kms->dev) : NULL));
  5755. return -EINVAL;
  5756. }
  5757. if (en)
  5758. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5759. else
  5760. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5761. return ret;
  5762. }
  5763. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5764. bool en, struct sde_irq_callback *irq)
  5765. {
  5766. return 0;
  5767. }
  5768. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5769. struct sde_irq_callback *noirq)
  5770. {
  5771. /*
  5772. * IRQ object noirq is not being used here since there is
  5773. * no crtc irq from pm event.
  5774. */
  5775. return 0;
  5776. }
  5777. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5778. bool en, struct sde_irq_callback *irq)
  5779. {
  5780. return 0;
  5781. }
  5782. /**
  5783. * sde_crtc_update_cont_splash_settings - update mixer settings
  5784. * and initial clk during device bootup for cont_splash use case
  5785. * @crtc: Pointer to drm crtc structure
  5786. */
  5787. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5788. {
  5789. struct sde_kms *kms = NULL;
  5790. struct msm_drm_private *priv;
  5791. struct sde_crtc *sde_crtc;
  5792. u64 rate;
  5793. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5794. SDE_ERROR("invalid crtc\n");
  5795. return;
  5796. }
  5797. priv = crtc->dev->dev_private;
  5798. kms = to_sde_kms(priv->kms);
  5799. if (!kms || !kms->catalog) {
  5800. SDE_ERROR("invalid parameters\n");
  5801. return;
  5802. }
  5803. _sde_crtc_setup_mixers(crtc);
  5804. crtc->enabled = true;
  5805. /* update core clk value for initial state with cont-splash */
  5806. sde_crtc = to_sde_crtc(crtc);
  5807. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5808. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5809. rate : kms->perf.max_core_clk_rate;
  5810. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5811. }