dp_catalog.c 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2017-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/delay.h>
  6. #include <linux/iopoll.h>
  7. #include "dp_catalog.h"
  8. #include "dp_reg.h"
  9. #include "dp_debug.h"
  10. #define DP_GET_MSB(x) (x >> 8)
  11. #define DP_GET_LSB(x) (x & 0xff)
  12. #define DP_PHY_READY BIT(1)
  13. #define dp_catalog_get_priv(x) ({ \
  14. struct dp_catalog *dp_catalog; \
  15. dp_catalog = container_of(x, struct dp_catalog, x); \
  16. container_of(dp_catalog, struct dp_catalog_private, \
  17. dp_catalog); \
  18. })
  19. #define DP_INTERRUPT_STATUS1 \
  20. (DP_INTR_AUX_I2C_DONE| \
  21. DP_INTR_WRONG_ADDR | DP_INTR_TIMEOUT | \
  22. DP_INTR_NACK_DEFER | DP_INTR_WRONG_DATA_CNT | \
  23. DP_INTR_I2C_NACK | DP_INTR_I2C_DEFER | \
  24. DP_INTR_PLL_UNLOCKED | DP_INTR_AUX_ERROR)
  25. #define DP_INTR_MASK1 (DP_INTERRUPT_STATUS1 << 2)
  26. #define DP_INTERRUPT_STATUS2 \
  27. (DP_INTR_READY_FOR_VIDEO | DP_INTR_IDLE_PATTERN_SENT | \
  28. DP_INTR_FRAME_END | DP_INTR_CRC_UPDATED)
  29. #define DP_INTR_MASK2 (DP_INTERRUPT_STATUS2 << 2)
  30. #define DP_INTERRUPT_STATUS5 \
  31. (DP_INTR_MST_DP0_VCPF_SENT | DP_INTR_MST_DP1_VCPF_SENT)
  32. #define DP_INTR_MASK5 (DP_INTERRUPT_STATUS5 << 2)
  33. #define dp_catalog_fill_io(x) { \
  34. catalog->io.x = parser->get_io(parser, #x); \
  35. }
  36. #define dp_catalog_fill_io_buf(x) { \
  37. parser->get_io_buf(parser, #x); \
  38. }
  39. #define dp_read(x) ({ \
  40. catalog->read(catalog, io_data, x); \
  41. })
  42. #define dp_write(x, y) ({ \
  43. catalog->write(catalog, io_data, x, y); \
  44. })
  45. static u8 const vm_pre_emphasis[4][4] = {
  46. {0x00, 0x0B, 0x12, 0xFF}, /* pe0, 0 db */
  47. {0x00, 0x0A, 0x12, 0xFF}, /* pe1, 3.5 db */
  48. {0x00, 0x0C, 0xFF, 0xFF}, /* pe2, 6.0 db */
  49. {0xFF, 0xFF, 0xFF, 0xFF} /* pe3, 9.5 db */
  50. };
  51. /* voltage swing, 0.2v and 1.0v are not support */
  52. static u8 const vm_voltage_swing[4][4] = {
  53. {0x07, 0x0F, 0x14, 0xFF}, /* sw0, 0.4v */
  54. {0x11, 0x1D, 0x1F, 0xFF}, /* sw1, 0.6 v */
  55. {0x18, 0x1F, 0xFF, 0xFF}, /* sw1, 0.8 v */
  56. {0xFF, 0xFF, 0xFF, 0xFF} /* sw1, 1.2 v, optional */
  57. };
  58. static u8 const vm_pre_emphasis_hbr3_hbr2[4][4] = {
  59. {0x00, 0x0C, 0x15, 0x1A},
  60. {0x02, 0x0E, 0x16, 0xFF},
  61. {0x02, 0x11, 0xFF, 0xFF},
  62. {0x04, 0xFF, 0xFF, 0xFF}
  63. };
  64. static u8 const vm_voltage_swing_hbr3_hbr2[4][4] = {
  65. {0x02, 0x12, 0x16, 0x1A},
  66. {0x09, 0x19, 0x1F, 0xFF},
  67. {0x10, 0x1F, 0xFF, 0xFF},
  68. {0x1F, 0xFF, 0xFF, 0xFF}
  69. };
  70. static u8 const vm_pre_emphasis_hbr_rbr[4][4] = {
  71. {0x00, 0x0C, 0x14, 0x19},
  72. {0x00, 0x0B, 0x12, 0xFF},
  73. {0x00, 0x0B, 0xFF, 0xFF},
  74. {0x04, 0xFF, 0xFF, 0xFF}
  75. };
  76. static u8 const vm_voltage_swing_hbr_rbr[4][4] = {
  77. {0x08, 0x0F, 0x16, 0x1F},
  78. {0x11, 0x1E, 0x1F, 0xFF},
  79. {0x19, 0x1F, 0xFF, 0xFF},
  80. {0x1F, 0xFF, 0xFF, 0xFF}
  81. };
  82. enum dp_flush_bit {
  83. DP_PPS_FLUSH,
  84. DP_DHDR_FLUSH,
  85. };
  86. /* audio related catalog functions */
  87. struct dp_catalog_private {
  88. struct device *dev;
  89. struct dp_catalog_io io;
  90. struct dp_parser *parser;
  91. u32 (*read)(struct dp_catalog_private *catalog,
  92. struct dp_io_data *io_data, u32 offset);
  93. void (*write)(struct dp_catalog_private *catlog,
  94. struct dp_io_data *io_data, u32 offset, u32 data);
  95. u32 (*audio_map)[DP_AUDIO_SDP_HEADER_MAX];
  96. struct dp_catalog dp_catalog;
  97. char exe_mode[SZ_4];
  98. };
  99. static u32 dp_read_sw(struct dp_catalog_private *catalog,
  100. struct dp_io_data *io_data, u32 offset)
  101. {
  102. u32 data = 0;
  103. if (io_data->buf)
  104. memcpy(&data, io_data->buf + offset, sizeof(offset));
  105. return data;
  106. }
  107. static void dp_write_sw(struct dp_catalog_private *catalog,
  108. struct dp_io_data *io_data, u32 offset, u32 data)
  109. {
  110. if (io_data->buf)
  111. memcpy(io_data->buf + offset, &data, sizeof(data));
  112. }
  113. static u32 dp_read_hw(struct dp_catalog_private *catalog,
  114. struct dp_io_data *io_data, u32 offset)
  115. {
  116. u32 data = 0;
  117. data = readl_relaxed(io_data->io.base + offset);
  118. return data;
  119. }
  120. static void dp_write_hw(struct dp_catalog_private *catalog,
  121. struct dp_io_data *io_data, u32 offset, u32 data)
  122. {
  123. writel_relaxed(data, io_data->io.base + offset);
  124. }
  125. static u32 dp_read_sub_sw(struct dp_catalog *dp_catalog,
  126. struct dp_io_data *io_data, u32 offset)
  127. {
  128. struct dp_catalog_private *catalog = container_of(dp_catalog,
  129. struct dp_catalog_private, dp_catalog);
  130. return dp_read_sw(catalog, io_data, offset);
  131. }
  132. static void dp_write_sub_sw(struct dp_catalog *dp_catalog,
  133. struct dp_io_data *io_data, u32 offset, u32 data)
  134. {
  135. struct dp_catalog_private *catalog = container_of(dp_catalog,
  136. struct dp_catalog_private, dp_catalog);
  137. dp_write_sw(catalog, io_data, offset, data);
  138. }
  139. static u32 dp_read_sub_hw(struct dp_catalog *dp_catalog,
  140. struct dp_io_data *io_data, u32 offset)
  141. {
  142. struct dp_catalog_private *catalog = container_of(dp_catalog,
  143. struct dp_catalog_private, dp_catalog);
  144. return dp_read_hw(catalog, io_data, offset);
  145. }
  146. static void dp_write_sub_hw(struct dp_catalog *dp_catalog,
  147. struct dp_io_data *io_data, u32 offset, u32 data)
  148. {
  149. struct dp_catalog_private *catalog = container_of(dp_catalog,
  150. struct dp_catalog_private, dp_catalog);
  151. dp_write_hw(catalog, io_data, offset, data);
  152. }
  153. /* aux related catalog functions */
  154. static u32 dp_catalog_aux_read_data(struct dp_catalog_aux *aux)
  155. {
  156. struct dp_catalog_private *catalog;
  157. struct dp_io_data *io_data;
  158. if (!aux) {
  159. DP_ERR("invalid input\n");
  160. goto end;
  161. }
  162. catalog = dp_catalog_get_priv(aux);
  163. io_data = catalog->io.dp_aux;
  164. return dp_read(DP_AUX_DATA);
  165. end:
  166. return 0;
  167. }
  168. static int dp_catalog_aux_write_data(struct dp_catalog_aux *aux)
  169. {
  170. int rc = 0;
  171. struct dp_catalog_private *catalog;
  172. struct dp_io_data *io_data;
  173. if (!aux) {
  174. DP_ERR("invalid input\n");
  175. rc = -EINVAL;
  176. goto end;
  177. }
  178. catalog = dp_catalog_get_priv(aux);
  179. io_data = catalog->io.dp_aux;
  180. dp_write(DP_AUX_DATA, aux->data);
  181. end:
  182. return rc;
  183. }
  184. static int dp_catalog_aux_write_trans(struct dp_catalog_aux *aux)
  185. {
  186. int rc = 0;
  187. struct dp_catalog_private *catalog;
  188. struct dp_io_data *io_data;
  189. if (!aux) {
  190. DP_ERR("invalid input\n");
  191. rc = -EINVAL;
  192. goto end;
  193. }
  194. catalog = dp_catalog_get_priv(aux);
  195. io_data = catalog->io.dp_aux;
  196. dp_write(DP_AUX_TRANS_CTRL, aux->data);
  197. end:
  198. return rc;
  199. }
  200. static int dp_catalog_aux_clear_trans(struct dp_catalog_aux *aux, bool read)
  201. {
  202. int rc = 0;
  203. u32 data = 0;
  204. struct dp_catalog_private *catalog;
  205. struct dp_io_data *io_data;
  206. if (!aux) {
  207. DP_ERR("invalid input\n");
  208. rc = -EINVAL;
  209. goto end;
  210. }
  211. catalog = dp_catalog_get_priv(aux);
  212. io_data = catalog->io.dp_aux;
  213. if (read) {
  214. data = dp_read(DP_AUX_TRANS_CTRL);
  215. data &= ~BIT(9);
  216. dp_write(DP_AUX_TRANS_CTRL, data);
  217. } else {
  218. dp_write(DP_AUX_TRANS_CTRL, 0);
  219. }
  220. end:
  221. return rc;
  222. }
  223. static void dp_catalog_aux_clear_hw_interrupts(struct dp_catalog_aux *aux)
  224. {
  225. struct dp_catalog_private *catalog;
  226. struct dp_io_data *io_data;
  227. u32 data = 0;
  228. if (!aux) {
  229. DP_ERR("invalid input\n");
  230. return;
  231. }
  232. catalog = dp_catalog_get_priv(aux);
  233. io_data = catalog->io.dp_phy;
  234. data = dp_read(DP_PHY_AUX_INTERRUPT_STATUS);
  235. dp_write(DP_PHY_AUX_INTERRUPT_CLEAR, 0x1f);
  236. wmb(); /* make sure 0x1f is written before next write */
  237. dp_write(DP_PHY_AUX_INTERRUPT_CLEAR, 0x9f);
  238. wmb(); /* make sure 0x9f is written before next write */
  239. dp_write(DP_PHY_AUX_INTERRUPT_CLEAR, 0);
  240. wmb(); /* make sure register is cleared */
  241. }
  242. static void dp_catalog_aux_reset(struct dp_catalog_aux *aux)
  243. {
  244. u32 aux_ctrl;
  245. struct dp_catalog_private *catalog;
  246. struct dp_io_data *io_data;
  247. if (!aux) {
  248. DP_ERR("invalid input\n");
  249. return;
  250. }
  251. catalog = dp_catalog_get_priv(aux);
  252. io_data = catalog->io.dp_aux;
  253. aux_ctrl = dp_read(DP_AUX_CTRL);
  254. aux_ctrl |= BIT(1);
  255. dp_write(DP_AUX_CTRL, aux_ctrl);
  256. usleep_range(1000, 1010); /* h/w recommended delay */
  257. aux_ctrl &= ~BIT(1);
  258. dp_write(DP_AUX_CTRL, aux_ctrl);
  259. wmb(); /* make sure AUX reset is done here */
  260. }
  261. static void dp_catalog_aux_enable(struct dp_catalog_aux *aux, bool enable)
  262. {
  263. u32 aux_ctrl;
  264. struct dp_catalog_private *catalog;
  265. struct dp_io_data *io_data;
  266. if (!aux) {
  267. DP_ERR("invalid input\n");
  268. return;
  269. }
  270. catalog = dp_catalog_get_priv(aux);
  271. io_data = catalog->io.dp_aux;
  272. aux_ctrl = dp_read(DP_AUX_CTRL);
  273. if (enable) {
  274. aux_ctrl |= BIT(0);
  275. dp_write(DP_AUX_CTRL, aux_ctrl);
  276. wmb(); /* make sure AUX module is enabled */
  277. dp_write(DP_TIMEOUT_COUNT, 0xffff);
  278. dp_write(DP_AUX_LIMITS, 0xffff);
  279. } else {
  280. aux_ctrl &= ~BIT(0);
  281. dp_write(DP_AUX_CTRL, aux_ctrl);
  282. }
  283. }
  284. static void dp_catalog_aux_update_cfg(struct dp_catalog_aux *aux,
  285. struct dp_aux_cfg *cfg, enum dp_phy_aux_config_type type)
  286. {
  287. struct dp_catalog_private *catalog;
  288. u32 new_index = 0, current_index = 0;
  289. struct dp_io_data *io_data;
  290. if (!aux || !cfg || (type >= PHY_AUX_CFG_MAX)) {
  291. DP_ERR("invalid input\n");
  292. return;
  293. }
  294. catalog = dp_catalog_get_priv(aux);
  295. io_data = catalog->io.dp_phy;
  296. current_index = cfg[type].current_index;
  297. new_index = (current_index + 1) % cfg[type].cfg_cnt;
  298. DP_DEBUG("Updating %s from 0x%08x to 0x%08x\n",
  299. dp_phy_aux_config_type_to_string(type),
  300. cfg[type].lut[current_index], cfg[type].lut[new_index]);
  301. dp_write(cfg[type].offset, cfg[type].lut[new_index]);
  302. cfg[type].current_index = new_index;
  303. }
  304. static void dp_catalog_aux_setup(struct dp_catalog_aux *aux,
  305. struct dp_aux_cfg *cfg)
  306. {
  307. struct dp_catalog_private *catalog;
  308. struct dp_io_data *io_data;
  309. int i = 0;
  310. if (!aux || !cfg) {
  311. DP_ERR("invalid input\n");
  312. return;
  313. }
  314. catalog = dp_catalog_get_priv(aux);
  315. io_data = catalog->io.dp_phy;
  316. dp_write(DP_PHY_PD_CTL, 0x65);
  317. wmb(); /* make sure PD programming happened */
  318. /* Turn on BIAS current for PHY/PLL */
  319. io_data = catalog->io.dp_pll;
  320. dp_write(QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x1b);
  321. io_data = catalog->io.dp_phy;
  322. dp_write(DP_PHY_PD_CTL, 0x02);
  323. wmb(); /* make sure PD programming happened */
  324. dp_write(DP_PHY_PD_CTL, 0x7d);
  325. /* Turn on BIAS current for PHY/PLL */
  326. io_data = catalog->io.dp_pll;
  327. dp_write(QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x3f);
  328. /* DP AUX CFG register programming */
  329. io_data = catalog->io.dp_phy;
  330. for (i = 0; i < PHY_AUX_CFG_MAX; i++)
  331. dp_write(cfg[i].offset, cfg[i].lut[cfg[i].current_index]);
  332. dp_write(DP_PHY_AUX_INTERRUPT_MASK, 0x1F);
  333. wmb(); /* make sure AUX configuration is done before enabling it */
  334. }
  335. static void dp_catalog_aux_get_irq(struct dp_catalog_aux *aux, bool cmd_busy)
  336. {
  337. u32 ack;
  338. struct dp_catalog_private *catalog;
  339. struct dp_io_data *io_data;
  340. if (!aux) {
  341. DP_ERR("invalid input\n");
  342. return;
  343. }
  344. catalog = dp_catalog_get_priv(aux);
  345. io_data = catalog->io.dp_ahb;
  346. aux->isr = dp_read(DP_INTR_STATUS);
  347. aux->isr &= ~DP_INTR_MASK1;
  348. ack = aux->isr & DP_INTERRUPT_STATUS1;
  349. ack <<= 1;
  350. ack |= DP_INTR_MASK1;
  351. dp_write(DP_INTR_STATUS, ack);
  352. }
  353. static bool dp_catalog_ctrl_wait_for_phy_ready(
  354. struct dp_catalog_private *catalog)
  355. {
  356. u32 reg = DP_PHY_STATUS, state;
  357. void __iomem *base = catalog->io.dp_phy->io.base;
  358. bool success = true;
  359. u32 const poll_sleep_us = 500;
  360. u32 const pll_timeout_us = 10000;
  361. if (readl_poll_timeout_atomic((base + reg), state,
  362. ((state & DP_PHY_READY) > 0),
  363. poll_sleep_us, pll_timeout_us)) {
  364. DP_ERR("PHY status failed, status=%x\n", state);
  365. success = false;
  366. }
  367. return success;
  368. }
  369. /* controller related catalog functions */
  370. static int dp_catalog_ctrl_late_phy_init(struct dp_catalog_ctrl *ctrl,
  371. u8 lane_cnt, bool flipped)
  372. {
  373. int rc = 0;
  374. u32 bias0_en, drvr0_en, bias1_en, drvr1_en;
  375. struct dp_catalog_private *catalog;
  376. struct dp_io_data *io_data;
  377. if (!ctrl) {
  378. DP_ERR("invalid input\n");
  379. return -EINVAL;
  380. }
  381. catalog = dp_catalog_get_priv(ctrl);
  382. switch (lane_cnt) {
  383. case 1:
  384. drvr0_en = flipped ? 0x13 : 0x10;
  385. bias0_en = flipped ? 0x3E : 0x15;
  386. drvr1_en = flipped ? 0x10 : 0x13;
  387. bias1_en = flipped ? 0x15 : 0x3E;
  388. break;
  389. case 2:
  390. drvr0_en = flipped ? 0x10 : 0x10;
  391. bias0_en = flipped ? 0x3F : 0x15;
  392. drvr1_en = flipped ? 0x10 : 0x10;
  393. bias1_en = flipped ? 0x15 : 0x3F;
  394. break;
  395. case 4:
  396. default:
  397. drvr0_en = 0x10;
  398. bias0_en = 0x3F;
  399. drvr1_en = 0x10;
  400. bias1_en = 0x3F;
  401. break;
  402. }
  403. io_data = catalog->io.dp_ln_tx0;
  404. dp_write(TXn_HIGHZ_DRVR_EN_V420, drvr0_en);
  405. dp_write(TXn_TRANSCEIVER_BIAS_EN_V420, bias0_en);
  406. io_data = catalog->io.dp_ln_tx1;
  407. dp_write(TXn_HIGHZ_DRVR_EN_V420, drvr1_en);
  408. dp_write(TXn_TRANSCEIVER_BIAS_EN_V420, bias1_en);
  409. io_data = catalog->io.dp_phy;
  410. dp_write(DP_PHY_CFG, 0x18);
  411. /* add hardware recommended delay */
  412. udelay(2000);
  413. dp_write(DP_PHY_CFG, 0x19);
  414. /*
  415. * Make sure all the register writes are completed before
  416. * doing any other operation
  417. */
  418. wmb();
  419. if (!dp_catalog_ctrl_wait_for_phy_ready(catalog)) {
  420. rc = -EINVAL;
  421. goto lock_err;
  422. }
  423. io_data = catalog->io.dp_ln_tx0;
  424. dp_write(TXn_TX_POL_INV_V420, 0x0a);
  425. io_data = catalog->io.dp_ln_tx1;
  426. dp_write(TXn_TX_POL_INV_V420, 0x0a);
  427. io_data = catalog->io.dp_ln_tx0;
  428. dp_write(TXn_TX_DRV_LVL_V420, 0x27);
  429. io_data = catalog->io.dp_ln_tx1;
  430. dp_write(TXn_TX_DRV_LVL_V420, 0x27);
  431. io_data = catalog->io.dp_ln_tx0;
  432. dp_write(TXn_TX_EMP_POST1_LVL, 0x20);
  433. io_data = catalog->io.dp_ln_tx1;
  434. dp_write(TXn_TX_EMP_POST1_LVL, 0x20);
  435. /* Make sure the PHY register writes are done */
  436. wmb();
  437. lock_err:
  438. return rc;
  439. }
  440. static u32 dp_catalog_ctrl_read_hdcp_status(struct dp_catalog_ctrl *ctrl)
  441. {
  442. struct dp_catalog_private *catalog;
  443. struct dp_io_data *io_data;
  444. if (!ctrl) {
  445. DP_ERR("invalid input\n");
  446. return -EINVAL;
  447. }
  448. catalog = dp_catalog_get_priv(ctrl);
  449. io_data = catalog->io.dp_ahb;
  450. return dp_read(DP_HDCP_STATUS);
  451. }
  452. static void dp_catalog_panel_sdp_update(struct dp_catalog_panel *panel)
  453. {
  454. struct dp_catalog_private *catalog;
  455. struct dp_io_data *io_data;
  456. u32 sdp_cfg3_off = 0;
  457. if (panel->stream_id >= DP_STREAM_MAX) {
  458. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  459. return;
  460. }
  461. if (panel->stream_id == DP_STREAM_1)
  462. sdp_cfg3_off = MMSS_DP1_SDP_CFG3 - MMSS_DP_SDP_CFG3;
  463. catalog = dp_catalog_get_priv(panel);
  464. io_data = catalog->io.dp_link;
  465. dp_write(MMSS_DP_SDP_CFG3 + sdp_cfg3_off, 0x01);
  466. dp_write(MMSS_DP_SDP_CFG3 + sdp_cfg3_off, 0x00);
  467. }
  468. static void dp_catalog_panel_setup_vsif_infoframe_sdp(
  469. struct dp_catalog_panel *panel)
  470. {
  471. struct dp_catalog_private *catalog;
  472. struct drm_msm_ext_hdr_metadata *hdr;
  473. struct dp_io_data *io_data;
  474. u32 header, parity, data, mst_offset = 0;
  475. u8 buf[SZ_64], off = 0;
  476. if (panel->stream_id >= DP_STREAM_MAX) {
  477. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  478. return;
  479. }
  480. if (panel->stream_id == DP_STREAM_1)
  481. mst_offset = MMSS_DP1_VSCEXT_0 - MMSS_DP_VSCEXT_0;
  482. catalog = dp_catalog_get_priv(panel);
  483. hdr = &panel->hdr_meta;
  484. io_data = catalog->io.dp_link;
  485. /* HEADER BYTE 1 */
  486. header = panel->dhdr_vsif_sdp.HB1;
  487. parity = dp_header_get_parity(header);
  488. data = ((header << HEADER_BYTE_1_BIT)
  489. | (parity << PARITY_BYTE_1_BIT));
  490. dp_write(MMSS_DP_VSCEXT_0 + mst_offset, data);
  491. memcpy(buf + off, &data, sizeof(data));
  492. off += sizeof(data);
  493. /* HEADER BYTE 2 */
  494. header = panel->dhdr_vsif_sdp.HB2;
  495. parity = dp_header_get_parity(header);
  496. data = ((header << HEADER_BYTE_2_BIT)
  497. | (parity << PARITY_BYTE_2_BIT));
  498. dp_write(MMSS_DP_VSCEXT_1 + mst_offset, data);
  499. /* HEADER BYTE 3 */
  500. header = panel->dhdr_vsif_sdp.HB3;
  501. parity = dp_header_get_parity(header);
  502. data = ((header << HEADER_BYTE_3_BIT)
  503. | (parity << PARITY_BYTE_3_BIT));
  504. data |= dp_read(MMSS_DP_VSCEXT_1 + mst_offset);
  505. dp_write(MMSS_DP_VSCEXT_1 + mst_offset, data);
  506. memcpy(buf + off, &data, sizeof(data));
  507. off += sizeof(data);
  508. print_hex_dump_debug("[drm-dp] VSCEXT: ",
  509. DUMP_PREFIX_NONE, 16, 4, buf, off, false);
  510. }
  511. static void dp_catalog_panel_setup_hdr_infoframe_sdp(
  512. struct dp_catalog_panel *panel)
  513. {
  514. struct dp_catalog_private *catalog;
  515. struct drm_msm_ext_hdr_metadata *hdr;
  516. struct dp_io_data *io_data;
  517. u32 header, parity, data, mst_offset = 0;
  518. u8 buf[SZ_64], off = 0;
  519. u32 const version = 0x01;
  520. u32 const length = 0x1a;
  521. if (panel->stream_id >= DP_STREAM_MAX) {
  522. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  523. return;
  524. }
  525. if (panel->stream_id == DP_STREAM_1)
  526. mst_offset = MMSS_DP1_GENERIC2_0 - MMSS_DP_GENERIC2_0;
  527. catalog = dp_catalog_get_priv(panel);
  528. hdr = &panel->hdr_meta;
  529. io_data = catalog->io.dp_link;
  530. /* HEADER BYTE 1 */
  531. header = panel->shdr_if_sdp.HB1;
  532. parity = dp_header_get_parity(header);
  533. data = ((header << HEADER_BYTE_1_BIT)
  534. | (parity << PARITY_BYTE_1_BIT));
  535. dp_write(MMSS_DP_GENERIC2_0 + mst_offset,
  536. data);
  537. memcpy(buf + off, &data, sizeof(data));
  538. off += sizeof(data);
  539. /* HEADER BYTE 2 */
  540. header = panel->shdr_if_sdp.HB2;
  541. parity = dp_header_get_parity(header);
  542. data = ((header << HEADER_BYTE_2_BIT)
  543. | (parity << PARITY_BYTE_2_BIT));
  544. dp_write(MMSS_DP_GENERIC2_1 + mst_offset, data);
  545. /* HEADER BYTE 3 */
  546. header = panel->shdr_if_sdp.HB3;
  547. parity = dp_header_get_parity(header);
  548. data = ((header << HEADER_BYTE_3_BIT)
  549. | (parity << PARITY_BYTE_3_BIT));
  550. data |= dp_read(MMSS_DP_VSCEXT_1 + mst_offset);
  551. dp_write(MMSS_DP_GENERIC2_1 + mst_offset,
  552. data);
  553. memcpy(buf + off, &data, sizeof(data));
  554. off += sizeof(data);
  555. data = version;
  556. data |= length << 8;
  557. data |= hdr->eotf << 16;
  558. dp_write(MMSS_DP_GENERIC2_2 + mst_offset, data);
  559. memcpy(buf + off, &data, sizeof(data));
  560. off += sizeof(data);
  561. data = (DP_GET_LSB(hdr->display_primaries_x[0]) |
  562. (DP_GET_MSB(hdr->display_primaries_x[0]) << 8) |
  563. (DP_GET_LSB(hdr->display_primaries_y[0]) << 16) |
  564. (DP_GET_MSB(hdr->display_primaries_y[0]) << 24));
  565. dp_write(MMSS_DP_GENERIC2_3 + mst_offset, data);
  566. memcpy(buf + off, &data, sizeof(data));
  567. off += sizeof(data);
  568. data = (DP_GET_LSB(hdr->display_primaries_x[1]) |
  569. (DP_GET_MSB(hdr->display_primaries_x[1]) << 8) |
  570. (DP_GET_LSB(hdr->display_primaries_y[1]) << 16) |
  571. (DP_GET_MSB(hdr->display_primaries_y[1]) << 24));
  572. dp_write(MMSS_DP_GENERIC2_4 + mst_offset, data);
  573. memcpy(buf + off, &data, sizeof(data));
  574. off += sizeof(data);
  575. data = (DP_GET_LSB(hdr->display_primaries_x[2]) |
  576. (DP_GET_MSB(hdr->display_primaries_x[2]) << 8) |
  577. (DP_GET_LSB(hdr->display_primaries_y[2]) << 16) |
  578. (DP_GET_MSB(hdr->display_primaries_y[2]) << 24));
  579. dp_write(MMSS_DP_GENERIC2_5 + mst_offset, data);
  580. memcpy(buf + off, &data, sizeof(data));
  581. off += sizeof(data);
  582. data = (DP_GET_LSB(hdr->white_point_x) |
  583. (DP_GET_MSB(hdr->white_point_x) << 8) |
  584. (DP_GET_LSB(hdr->white_point_y) << 16) |
  585. (DP_GET_MSB(hdr->white_point_y) << 24));
  586. dp_write(MMSS_DP_GENERIC2_6 + mst_offset, data);
  587. memcpy(buf + off, &data, sizeof(data));
  588. off += sizeof(data);
  589. data = (DP_GET_LSB(hdr->max_luminance) |
  590. (DP_GET_MSB(hdr->max_luminance) << 8) |
  591. (DP_GET_LSB(hdr->min_luminance) << 16) |
  592. (DP_GET_MSB(hdr->min_luminance) << 24));
  593. dp_write(MMSS_DP_GENERIC2_7 + mst_offset, data);
  594. memcpy(buf + off, &data, sizeof(data));
  595. off += sizeof(data);
  596. data = (DP_GET_LSB(hdr->max_content_light_level) |
  597. (DP_GET_MSB(hdr->max_content_light_level) << 8) |
  598. (DP_GET_LSB(hdr->max_average_light_level) << 16) |
  599. (DP_GET_MSB(hdr->max_average_light_level) << 24));
  600. dp_write(MMSS_DP_GENERIC2_8 + mst_offset, data);
  601. memcpy(buf + off, &data, sizeof(data));
  602. off += sizeof(data);
  603. data = 0;
  604. dp_write(MMSS_DP_GENERIC2_9 + mst_offset, data);
  605. memcpy(buf + off, &data, sizeof(data));
  606. off += sizeof(data);
  607. print_hex_dump_debug("[drm-dp] HDR: ",
  608. DUMP_PREFIX_NONE, 16, 4, buf, off, false);
  609. }
  610. static void dp_catalog_panel_setup_vsc_sdp(struct dp_catalog_panel *panel)
  611. {
  612. struct dp_catalog_private *catalog;
  613. struct dp_io_data *io_data;
  614. u32 header, parity, data, mst_offset = 0;
  615. u8 off = 0;
  616. u8 buf[SZ_128];
  617. if (!panel) {
  618. DP_ERR("invalid input\n");
  619. return;
  620. }
  621. if (panel->stream_id >= DP_STREAM_MAX) {
  622. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  623. return;
  624. }
  625. if (panel->stream_id == DP_STREAM_1)
  626. mst_offset = MMSS_DP1_GENERIC0_0 - MMSS_DP_GENERIC0_0;
  627. catalog = dp_catalog_get_priv(panel);
  628. io_data = catalog->io.dp_link;
  629. /* HEADER BYTE 1 */
  630. header = panel->vsc_colorimetry.header.HB1;
  631. parity = dp_header_get_parity(header);
  632. data = ((header << HEADER_BYTE_1_BIT)
  633. | (parity << PARITY_BYTE_1_BIT));
  634. dp_write(MMSS_DP_GENERIC0_0 + mst_offset, data);
  635. memcpy(buf + off, &data, sizeof(data));
  636. off += sizeof(data);
  637. /* HEADER BYTE 2 */
  638. header = panel->vsc_colorimetry.header.HB2;
  639. parity = dp_header_get_parity(header);
  640. data = ((header << HEADER_BYTE_2_BIT)
  641. | (parity << PARITY_BYTE_2_BIT));
  642. dp_write(MMSS_DP_GENERIC0_1 + mst_offset, data);
  643. /* HEADER BYTE 3 */
  644. header = panel->vsc_colorimetry.header.HB3;
  645. parity = dp_header_get_parity(header);
  646. data = ((header << HEADER_BYTE_3_BIT)
  647. | (parity << PARITY_BYTE_3_BIT));
  648. data |= dp_read(MMSS_DP_GENERIC0_1 + mst_offset);
  649. dp_write(MMSS_DP_GENERIC0_1 + mst_offset, data);
  650. memcpy(buf + off, &data, sizeof(data));
  651. off += sizeof(data);
  652. data = 0;
  653. dp_write(MMSS_DP_GENERIC0_2 + mst_offset, data);
  654. memcpy(buf + off, &data, sizeof(data));
  655. off += sizeof(data);
  656. dp_write(MMSS_DP_GENERIC0_3 + mst_offset, data);
  657. memcpy(buf + off, &data, sizeof(data));
  658. off += sizeof(data);
  659. dp_write(MMSS_DP_GENERIC0_4 + mst_offset, data);
  660. memcpy(buf + off, &data, sizeof(data));
  661. off += sizeof(data);
  662. dp_write(MMSS_DP_GENERIC0_5 + mst_offset, data);
  663. memcpy(buf + off, &data, sizeof(data));
  664. off += sizeof(data);
  665. data = (panel->vsc_colorimetry.data[16] & 0xFF) |
  666. ((panel->vsc_colorimetry.data[17] & 0xFF) << 8) |
  667. ((panel->vsc_colorimetry.data[18] & 0x7) << 16);
  668. dp_write(MMSS_DP_GENERIC0_6 + mst_offset, data);
  669. memcpy(buf + off, &data, sizeof(data));
  670. off += sizeof(data);
  671. data = 0;
  672. dp_write(MMSS_DP_GENERIC0_7 + mst_offset, data);
  673. memcpy(buf + off, &data, sizeof(data));
  674. off += sizeof(data);
  675. dp_write(MMSS_DP_GENERIC0_8 + mst_offset, data);
  676. memcpy(buf + off, &data, sizeof(data));
  677. off += sizeof(data);
  678. dp_write(MMSS_DP_GENERIC0_9 + mst_offset, data);
  679. memcpy(buf + off, &data, sizeof(data));
  680. off += sizeof(data);
  681. print_hex_dump_debug("[drm-dp] VSC: ",
  682. DUMP_PREFIX_NONE, 16, 4, buf, off, false);
  683. }
  684. static void dp_catalog_panel_config_sdp(struct dp_catalog_panel *panel,
  685. bool en)
  686. {
  687. struct dp_catalog_private *catalog;
  688. struct dp_io_data *io_data;
  689. u32 cfg, cfg2;
  690. u32 sdp_cfg_off = 0;
  691. u32 sdp_cfg2_off = 0;
  692. if (panel->stream_id >= DP_STREAM_MAX) {
  693. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  694. return;
  695. }
  696. catalog = dp_catalog_get_priv(panel);
  697. io_data = catalog->io.dp_link;
  698. if (panel->stream_id == DP_STREAM_1) {
  699. sdp_cfg_off = MMSS_DP1_SDP_CFG - MMSS_DP_SDP_CFG;
  700. sdp_cfg2_off = MMSS_DP1_SDP_CFG2 - MMSS_DP_SDP_CFG2;
  701. }
  702. cfg = dp_read(MMSS_DP_SDP_CFG + sdp_cfg_off);
  703. cfg2 = dp_read(MMSS_DP_SDP_CFG2 + sdp_cfg2_off);
  704. if (en) {
  705. /* GEN0_SDP_EN */
  706. cfg |= BIT(17);
  707. dp_write(MMSS_DP_SDP_CFG + sdp_cfg_off, cfg);
  708. /* GENERIC0_SDPSIZE */
  709. cfg2 |= BIT(16);
  710. dp_write(MMSS_DP_SDP_CFG2 + sdp_cfg2_off, cfg2);
  711. /* setup the GENERIC0 in case of en = true */
  712. dp_catalog_panel_setup_vsc_sdp(panel);
  713. } else {
  714. /* GEN0_SDP_EN */
  715. cfg &= ~BIT(17);
  716. dp_write(MMSS_DP_SDP_CFG + sdp_cfg_off, cfg);
  717. /* GENERIC0_SDPSIZE */
  718. cfg2 &= ~BIT(16);
  719. dp_write(MMSS_DP_SDP_CFG2 + sdp_cfg2_off, cfg2);
  720. }
  721. dp_catalog_panel_sdp_update(panel);
  722. }
  723. static void dp_catalog_panel_config_misc(struct dp_catalog_panel *panel)
  724. {
  725. struct dp_catalog_private *catalog;
  726. struct dp_io_data *io_data;
  727. u32 reg_offset = 0;
  728. if (!panel) {
  729. DP_ERR("invalid input\n");
  730. return;
  731. }
  732. if (panel->stream_id >= DP_STREAM_MAX) {
  733. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  734. return;
  735. }
  736. catalog = dp_catalog_get_priv(panel);
  737. io_data = catalog->io.dp_link;
  738. if (panel->stream_id == DP_STREAM_1)
  739. reg_offset = DP1_MISC1_MISC0 - DP_MISC1_MISC0;
  740. DP_DEBUG("misc settings = 0x%x\n", panel->misc_val);
  741. dp_write(DP_MISC1_MISC0 + reg_offset, panel->misc_val);
  742. }
  743. static int dp_catalog_panel_set_colorspace(struct dp_catalog_panel *panel,
  744. bool vsc_supported)
  745. {
  746. struct dp_catalog_private *catalog;
  747. struct dp_io_data *io_data;
  748. if (!panel) {
  749. DP_ERR("invalid input\n");
  750. return -EINVAL;
  751. }
  752. if (panel->stream_id >= DP_STREAM_MAX) {
  753. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  754. return -EINVAL;
  755. }
  756. catalog = dp_catalog_get_priv(panel);
  757. io_data = catalog->io.dp_link;
  758. if (vsc_supported) {
  759. dp_catalog_panel_setup_vsc_sdp(panel);
  760. dp_catalog_panel_sdp_update(panel);
  761. } else
  762. dp_catalog_panel_config_misc(panel);
  763. return 0;
  764. }
  765. static void dp_catalog_panel_config_hdr(struct dp_catalog_panel *panel, bool en,
  766. u32 dhdr_max_pkts, bool flush)
  767. {
  768. struct dp_catalog_private *catalog;
  769. struct dp_io_data *io_data;
  770. u32 cfg, cfg2, cfg4, misc;
  771. u32 sdp_cfg_off = 0;
  772. u32 sdp_cfg2_off = 0;
  773. u32 sdp_cfg4_off = 0;
  774. u32 misc1_misc0_off = 0;
  775. if (!panel) {
  776. DP_ERR("invalid input\n");
  777. return;
  778. }
  779. if (panel->stream_id >= DP_STREAM_MAX) {
  780. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  781. return;
  782. }
  783. catalog = dp_catalog_get_priv(panel);
  784. io_data = catalog->io.dp_link;
  785. if (panel->stream_id == DP_STREAM_1) {
  786. sdp_cfg_off = MMSS_DP1_SDP_CFG - MMSS_DP_SDP_CFG;
  787. sdp_cfg2_off = MMSS_DP1_SDP_CFG2 - MMSS_DP_SDP_CFG2;
  788. sdp_cfg4_off = MMSS_DP1_SDP_CFG4 - MMSS_DP_SDP_CFG4;
  789. misc1_misc0_off = DP1_MISC1_MISC0 - DP_MISC1_MISC0;
  790. }
  791. cfg = dp_read(MMSS_DP_SDP_CFG + sdp_cfg_off);
  792. cfg2 = dp_read(MMSS_DP_SDP_CFG2 + sdp_cfg2_off);
  793. misc = dp_read(DP_MISC1_MISC0 + misc1_misc0_off);
  794. if (en) {
  795. if (dhdr_max_pkts) {
  796. /* VSCEXT_SDP_EN */
  797. cfg |= BIT(16);
  798. /* DHDR_EN, DHDR_PACKET_LIMIT */
  799. cfg4 = (dhdr_max_pkts << 1) | BIT(0);
  800. dp_write(MMSS_DP_SDP_CFG4 + sdp_cfg4_off, cfg4);
  801. dp_catalog_panel_setup_vsif_infoframe_sdp(panel);
  802. }
  803. /* GEN2_SDP_EN */
  804. cfg |= BIT(19);
  805. dp_write(MMSS_DP_SDP_CFG + sdp_cfg_off, cfg);
  806. /* GENERIC2_SDPSIZE */
  807. cfg2 |= BIT(20);
  808. dp_write(MMSS_DP_SDP_CFG2 + sdp_cfg2_off, cfg2);
  809. dp_catalog_panel_setup_hdr_infoframe_sdp(panel);
  810. if (panel->hdr_meta.eotf)
  811. DP_DEBUG("Enabled\n");
  812. else
  813. DP_DEBUG("Reset\n");
  814. } else {
  815. /* VSCEXT_SDP_ENG */
  816. cfg &= ~BIT(16) & ~BIT(19);
  817. dp_write(MMSS_DP_SDP_CFG + sdp_cfg_off, cfg);
  818. /* GENERIC0_SDPSIZE GENERIC2_SDPSIZE */
  819. cfg2 &= ~BIT(20);
  820. dp_write(MMSS_DP_SDP_CFG2 + sdp_cfg2_off, cfg2);
  821. /* DHDR_EN, DHDR_PACKET_LIMIT */
  822. cfg4 = 0;
  823. dp_write(MMSS_DP_SDP_CFG4 + sdp_cfg4_off, cfg4);
  824. DP_DEBUG("Disabled\n");
  825. }
  826. if (flush) {
  827. DP_DEBUG("flushing HDR metadata\n");
  828. dp_catalog_panel_sdp_update(panel);
  829. }
  830. }
  831. static void dp_catalog_panel_update_transfer_unit(
  832. struct dp_catalog_panel *panel)
  833. {
  834. struct dp_catalog_private *catalog;
  835. struct dp_io_data *io_data;
  836. if (!panel || panel->stream_id >= DP_STREAM_MAX) {
  837. DP_ERR("invalid input\n");
  838. return;
  839. }
  840. catalog = dp_catalog_get_priv(panel);
  841. io_data = catalog->io.dp_link;
  842. dp_write(DP_VALID_BOUNDARY, panel->valid_boundary);
  843. dp_write(DP_TU, panel->dp_tu);
  844. dp_write(DP_VALID_BOUNDARY_2, panel->valid_boundary2);
  845. }
  846. static void dp_catalog_ctrl_state_ctrl(struct dp_catalog_ctrl *ctrl, u32 state)
  847. {
  848. struct dp_catalog_private *catalog;
  849. struct dp_io_data *io_data;
  850. if (!ctrl) {
  851. DP_ERR("invalid input\n");
  852. return;
  853. }
  854. catalog = dp_catalog_get_priv(ctrl);
  855. io_data = catalog->io.dp_link;
  856. dp_write(DP_STATE_CTRL, state);
  857. /* make sure to change the hw state */
  858. wmb();
  859. }
  860. static void dp_catalog_ctrl_config_ctrl(struct dp_catalog_ctrl *ctrl, u8 ln_cnt)
  861. {
  862. struct dp_catalog_private *catalog;
  863. struct dp_io_data *io_data;
  864. u32 cfg;
  865. if (!ctrl) {
  866. DP_ERR("invalid input\n");
  867. return;
  868. }
  869. catalog = dp_catalog_get_priv(ctrl);
  870. io_data = catalog->io.dp_link;
  871. cfg = dp_read(DP_CONFIGURATION_CTRL);
  872. cfg &= ~(BIT(4) | BIT(5));
  873. cfg |= (ln_cnt - 1) << 4;
  874. dp_write(DP_CONFIGURATION_CTRL, cfg);
  875. cfg = dp_read(DP_MAINLINK_CTRL);
  876. cfg |= 0x02000000;
  877. dp_write(DP_MAINLINK_CTRL, cfg);
  878. DP_DEBUG("DP_MAINLINK_CTRL=0x%x\n", cfg);
  879. }
  880. static void dp_catalog_panel_config_ctrl(struct dp_catalog_panel *panel,
  881. u32 cfg)
  882. {
  883. struct dp_catalog_private *catalog;
  884. struct dp_io_data *io_data;
  885. u32 strm_reg_off = 0, mainlink_ctrl;
  886. if (!panel) {
  887. DP_ERR("invalid input\n");
  888. return;
  889. }
  890. if (panel->stream_id >= DP_STREAM_MAX) {
  891. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  892. return;
  893. }
  894. catalog = dp_catalog_get_priv(panel);
  895. io_data = catalog->io.dp_link;
  896. if (panel->stream_id == DP_STREAM_1)
  897. strm_reg_off = DP1_CONFIGURATION_CTRL - DP_CONFIGURATION_CTRL;
  898. DP_DEBUG("DP_CONFIGURATION_CTRL=0x%x\n", cfg);
  899. dp_write(DP_CONFIGURATION_CTRL + strm_reg_off, cfg);
  900. mainlink_ctrl = dp_read(DP_MAINLINK_CTRL);
  901. if (panel->stream_id == DP_STREAM_0)
  902. io_data = catalog->io.dp_p0;
  903. else if (panel->stream_id == DP_STREAM_1)
  904. io_data = catalog->io.dp_p1;
  905. if (mainlink_ctrl & BIT(8))
  906. dp_write(MMSS_DP_ASYNC_FIFO_CONFIG, 0x01);
  907. else
  908. dp_write(MMSS_DP_ASYNC_FIFO_CONFIG, 0x00);
  909. }
  910. static void dp_catalog_panel_config_dto(struct dp_catalog_panel *panel,
  911. bool ack)
  912. {
  913. struct dp_catalog_private *catalog;
  914. struct dp_io_data *io_data;
  915. u32 dsc_dto;
  916. if (!panel) {
  917. DP_ERR("invalid input\n");
  918. return;
  919. }
  920. if (panel->stream_id >= DP_STREAM_MAX) {
  921. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  922. return;
  923. }
  924. catalog = dp_catalog_get_priv(panel);
  925. io_data = catalog->io.dp_link;
  926. switch (panel->stream_id) {
  927. case DP_STREAM_0:
  928. io_data = catalog->io.dp_p0;
  929. break;
  930. case DP_STREAM_1:
  931. io_data = catalog->io.dp_p1;
  932. break;
  933. default:
  934. DP_ERR("invalid stream id\n");
  935. return;
  936. }
  937. dsc_dto = dp_read(MMSS_DP_DSC_DTO);
  938. if (ack)
  939. dsc_dto = BIT(1);
  940. else
  941. dsc_dto &= ~BIT(1);
  942. dp_write(MMSS_DP_DSC_DTO, dsc_dto);
  943. }
  944. static void dp_catalog_ctrl_lane_mapping(struct dp_catalog_ctrl *ctrl,
  945. bool flipped, char *lane_map)
  946. {
  947. struct dp_catalog_private *catalog;
  948. struct dp_io_data *io_data;
  949. if (!ctrl) {
  950. DP_ERR("invalid input\n");
  951. return;
  952. }
  953. catalog = dp_catalog_get_priv(ctrl);
  954. io_data = catalog->io.dp_link;
  955. dp_write(DP_LOGICAL2PHYSICAL_LANE_MAPPING, 0xe4);
  956. }
  957. static void dp_catalog_ctrl_lane_pnswap(struct dp_catalog_ctrl *ctrl,
  958. u8 ln_pnswap)
  959. {
  960. struct dp_catalog_private *catalog;
  961. struct dp_io_data *io_data;
  962. u32 cfg0, cfg1;
  963. catalog = dp_catalog_get_priv(ctrl);
  964. cfg0 = 0x0a;
  965. cfg1 = 0x0a;
  966. cfg0 |= ((ln_pnswap >> 0) & 0x1) << 0;
  967. cfg0 |= ((ln_pnswap >> 1) & 0x1) << 2;
  968. cfg1 |= ((ln_pnswap >> 2) & 0x1) << 0;
  969. cfg1 |= ((ln_pnswap >> 3) & 0x1) << 2;
  970. io_data = catalog->io.dp_ln_tx0;
  971. dp_write(TXn_TX_POL_INV, cfg0);
  972. io_data = catalog->io.dp_ln_tx1;
  973. dp_write(TXn_TX_POL_INV, cfg1);
  974. }
  975. static void dp_catalog_ctrl_mainlink_ctrl(struct dp_catalog_ctrl *ctrl,
  976. bool enable)
  977. {
  978. u32 mainlink_ctrl, reg;
  979. struct dp_catalog_private *catalog;
  980. struct dp_io_data *io_data;
  981. if (!ctrl) {
  982. DP_ERR("invalid input\n");
  983. return;
  984. }
  985. catalog = dp_catalog_get_priv(ctrl);
  986. io_data = catalog->io.dp_link;
  987. if (enable) {
  988. reg = dp_read(DP_MAINLINK_CTRL);
  989. mainlink_ctrl = reg & ~(0x03);
  990. dp_write(DP_MAINLINK_CTRL, mainlink_ctrl);
  991. wmb(); /* make sure mainlink is turned off before reset */
  992. mainlink_ctrl = reg | 0x02;
  993. dp_write(DP_MAINLINK_CTRL, mainlink_ctrl);
  994. wmb(); /* make sure mainlink entered reset */
  995. mainlink_ctrl = reg & ~(0x03);
  996. dp_write(DP_MAINLINK_CTRL, mainlink_ctrl);
  997. wmb(); /* make sure mainlink reset done */
  998. mainlink_ctrl = reg | 0x01;
  999. dp_write(DP_MAINLINK_CTRL, mainlink_ctrl);
  1000. wmb(); /* make sure mainlink turned on */
  1001. } else {
  1002. mainlink_ctrl = dp_read(DP_MAINLINK_CTRL);
  1003. mainlink_ctrl &= ~BIT(0);
  1004. dp_write(DP_MAINLINK_CTRL, mainlink_ctrl);
  1005. }
  1006. }
  1007. static void dp_catalog_panel_config_msa(struct dp_catalog_panel *panel,
  1008. u32 rate, u32 stream_rate_khz)
  1009. {
  1010. u32 pixel_m, pixel_n;
  1011. u32 mvid, nvid;
  1012. u32 const nvid_fixed = 0x8000;
  1013. u32 const link_rate_hbr2 = 540000;
  1014. u32 const link_rate_hbr3 = 810000;
  1015. struct dp_catalog_private *catalog;
  1016. struct dp_io_data *io_data;
  1017. u32 strm_reg_off = 0;
  1018. u32 mvid_reg_off = 0, nvid_reg_off = 0;
  1019. if (!panel) {
  1020. DP_ERR("invalid input\n");
  1021. return;
  1022. }
  1023. if (panel->stream_id >= DP_STREAM_MAX) {
  1024. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  1025. return;
  1026. }
  1027. catalog = dp_catalog_get_priv(panel);
  1028. io_data = catalog->io.dp_mmss_cc;
  1029. if (panel->stream_id == DP_STREAM_1)
  1030. strm_reg_off = MMSS_DP_PIXEL1_M - MMSS_DP_PIXEL_M;
  1031. pixel_m = dp_read(MMSS_DP_PIXEL_M + strm_reg_off);
  1032. pixel_n = dp_read(MMSS_DP_PIXEL_N + strm_reg_off);
  1033. DP_DEBUG("pixel_m=0x%x, pixel_n=0x%x\n", pixel_m, pixel_n);
  1034. mvid = (pixel_m & 0xFFFF) * 5;
  1035. nvid = (0xFFFF & (~pixel_n)) + (pixel_m & 0xFFFF);
  1036. if (nvid < nvid_fixed) {
  1037. u32 temp;
  1038. temp = (nvid_fixed / nvid) * nvid;
  1039. mvid = (nvid_fixed / nvid) * mvid;
  1040. nvid = temp;
  1041. }
  1042. DP_DEBUG("rate = %d\n", rate);
  1043. if (panel->widebus_en)
  1044. mvid <<= 1;
  1045. if (link_rate_hbr2 == rate)
  1046. nvid *= 2;
  1047. if (link_rate_hbr3 == rate)
  1048. nvid *= 3;
  1049. io_data = catalog->io.dp_link;
  1050. if (panel->stream_id == DP_STREAM_1) {
  1051. mvid_reg_off = DP1_SOFTWARE_MVID - DP_SOFTWARE_MVID;
  1052. nvid_reg_off = DP1_SOFTWARE_NVID - DP_SOFTWARE_NVID;
  1053. }
  1054. DP_DEBUG("mvid=0x%x, nvid=0x%x\n", mvid, nvid);
  1055. dp_write(DP_SOFTWARE_MVID + mvid_reg_off, mvid);
  1056. dp_write(DP_SOFTWARE_NVID + nvid_reg_off, nvid);
  1057. }
  1058. static void dp_catalog_ctrl_set_pattern(struct dp_catalog_ctrl *ctrl,
  1059. u32 pattern)
  1060. {
  1061. int bit, cnt = 10;
  1062. u32 data;
  1063. const u32 link_training_offset = 3;
  1064. struct dp_catalog_private *catalog;
  1065. struct dp_io_data *io_data;
  1066. if (!ctrl) {
  1067. DP_ERR("invalid input\n");
  1068. return;
  1069. }
  1070. catalog = dp_catalog_get_priv(ctrl);
  1071. io_data = catalog->io.dp_link;
  1072. switch (pattern) {
  1073. case DP_TRAINING_PATTERN_4:
  1074. bit = 3;
  1075. break;
  1076. case DP_TRAINING_PATTERN_3:
  1077. case DP_TRAINING_PATTERN_2:
  1078. case DP_TRAINING_PATTERN_1:
  1079. bit = pattern - 1;
  1080. break;
  1081. default:
  1082. DP_ERR("invalid pattern\n");
  1083. return;
  1084. }
  1085. DP_DEBUG("hw: bit=%d train=%d\n", bit, pattern);
  1086. dp_write(DP_STATE_CTRL, BIT(bit));
  1087. bit += link_training_offset;
  1088. while (cnt--) {
  1089. data = dp_read(DP_MAINLINK_READY);
  1090. if (data & BIT(bit))
  1091. break;
  1092. }
  1093. if (cnt == 0)
  1094. DP_ERR("set link_train=%d failed\n", pattern);
  1095. }
  1096. static void dp_catalog_ctrl_usb_reset(struct dp_catalog_ctrl *ctrl, bool flip)
  1097. {
  1098. struct dp_catalog_private *catalog;
  1099. struct dp_io_data *io_data;
  1100. if (!ctrl) {
  1101. DP_ERR("invalid input\n");
  1102. return;
  1103. }
  1104. catalog = dp_catalog_get_priv(ctrl);
  1105. io_data = catalog->io.usb3_dp_com;
  1106. DP_DEBUG("Program PHYMODE to DP only\n");
  1107. dp_write(USB3_DP_COM_RESET_OVRD_CTRL, 0x0a);
  1108. dp_write(USB3_DP_COM_PHY_MODE_CTRL, 0x02);
  1109. dp_write(USB3_DP_COM_SW_RESET, 0x01);
  1110. /* make sure usb3 com phy software reset is done */
  1111. wmb();
  1112. if (!flip) /* CC1 */
  1113. dp_write(USB3_DP_COM_TYPEC_CTRL, 0x02);
  1114. else /* CC2 */
  1115. dp_write(USB3_DP_COM_TYPEC_CTRL, 0x03);
  1116. dp_write(USB3_DP_COM_SWI_CTRL, 0x00);
  1117. dp_write(USB3_DP_COM_SW_RESET, 0x00);
  1118. /* make sure the software reset is done */
  1119. wmb();
  1120. dp_write(USB3_DP_COM_POWER_DOWN_CTRL, 0x01);
  1121. dp_write(USB3_DP_COM_RESET_OVRD_CTRL, 0x00);
  1122. /* make sure phy is brought out of reset */
  1123. wmb();
  1124. }
  1125. static void dp_catalog_panel_tpg_cfg(struct dp_catalog_panel *panel,
  1126. bool enable)
  1127. {
  1128. struct dp_catalog_private *catalog;
  1129. struct dp_io_data *io_data;
  1130. if (!panel) {
  1131. DP_ERR("invalid input\n");
  1132. return;
  1133. }
  1134. if (panel->stream_id >= DP_STREAM_MAX) {
  1135. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  1136. return;
  1137. }
  1138. catalog = dp_catalog_get_priv(panel);
  1139. if (panel->stream_id == DP_STREAM_0)
  1140. io_data = catalog->io.dp_p0;
  1141. else if (panel->stream_id == DP_STREAM_1)
  1142. io_data = catalog->io.dp_p1;
  1143. if (!enable) {
  1144. dp_write(MMSS_DP_TPG_MAIN_CONTROL, 0x0);
  1145. dp_write(MMSS_DP_BIST_ENABLE, 0x0);
  1146. dp_write(MMSS_DP_TIMING_ENGINE_EN, 0x0);
  1147. wmb(); /* ensure Timing generator is turned off */
  1148. return;
  1149. }
  1150. dp_write(MMSS_DP_INTF_CONFIG, 0x0);
  1151. dp_write(MMSS_DP_INTF_HSYNC_CTL,
  1152. panel->hsync_ctl);
  1153. dp_write(MMSS_DP_INTF_VSYNC_PERIOD_F0,
  1154. panel->vsync_period * panel->hsync_period);
  1155. dp_write(MMSS_DP_INTF_VSYNC_PULSE_WIDTH_F0,
  1156. panel->v_sync_width * panel->hsync_period);
  1157. dp_write(MMSS_DP_INTF_VSYNC_PERIOD_F1, 0);
  1158. dp_write(MMSS_DP_INTF_VSYNC_PULSE_WIDTH_F1, 0);
  1159. dp_write(MMSS_DP_INTF_DISPLAY_HCTL, panel->display_hctl);
  1160. dp_write(MMSS_DP_INTF_ACTIVE_HCTL, 0);
  1161. dp_write(MMSS_INTF_DISPLAY_V_START_F0, panel->display_v_start);
  1162. dp_write(MMSS_DP_INTF_DISPLAY_V_END_F0, panel->display_v_end);
  1163. dp_write(MMSS_INTF_DISPLAY_V_START_F1, 0);
  1164. dp_write(MMSS_DP_INTF_DISPLAY_V_END_F1, 0);
  1165. dp_write(MMSS_DP_INTF_ACTIVE_V_START_F0, 0);
  1166. dp_write(MMSS_DP_INTF_ACTIVE_V_END_F0, 0);
  1167. dp_write(MMSS_DP_INTF_ACTIVE_V_START_F1, 0);
  1168. dp_write(MMSS_DP_INTF_ACTIVE_V_END_F1, 0);
  1169. dp_write(MMSS_DP_INTF_POLARITY_CTL, 0);
  1170. wmb(); /* ensure TPG registers are programmed */
  1171. dp_write(MMSS_DP_TPG_MAIN_CONTROL, 0x100);
  1172. dp_write(MMSS_DP_TPG_VIDEO_CONFIG, 0x5);
  1173. wmb(); /* ensure TPG config is programmed */
  1174. dp_write(MMSS_DP_BIST_ENABLE, 0x1);
  1175. dp_write(MMSS_DP_TIMING_ENGINE_EN, 0x1);
  1176. wmb(); /* ensure Timing generator is turned on */
  1177. }
  1178. static void dp_catalog_panel_dsc_cfg(struct dp_catalog_panel *panel)
  1179. {
  1180. struct dp_catalog_private *catalog;
  1181. struct dp_io_data *io_data;
  1182. u32 reg, offset;
  1183. int i;
  1184. if (!panel) {
  1185. DP_ERR("invalid input\n");
  1186. return;
  1187. }
  1188. if (panel->stream_id >= DP_STREAM_MAX) {
  1189. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  1190. return;
  1191. }
  1192. catalog = dp_catalog_get_priv(panel);
  1193. if (panel->stream_id == DP_STREAM_0)
  1194. io_data = catalog->io.dp_p0;
  1195. else
  1196. io_data = catalog->io.dp_p1;
  1197. dp_write(MMSS_DP_DSC_DTO_COUNT, panel->dsc.dto_count);
  1198. reg = dp_read(MMSS_DP_DSC_DTO);
  1199. if (panel->dsc.dto_en) {
  1200. reg |= BIT(0);
  1201. reg |= BIT(3);
  1202. reg |= (panel->dsc.dto_n << 8);
  1203. reg |= (panel->dsc.dto_d << 16);
  1204. }
  1205. dp_write(MMSS_DP_DSC_DTO, reg);
  1206. io_data = catalog->io.dp_link;
  1207. if (panel->stream_id == DP_STREAM_0)
  1208. offset = 0;
  1209. else
  1210. offset = DP1_COMPRESSION_MODE_CTRL - DP_COMPRESSION_MODE_CTRL;
  1211. dp_write(DP_PPS_HB_0_3 + offset, 0x7F1000);
  1212. dp_write(DP_PPS_PB_0_3 + offset, 0xA22300);
  1213. for (i = 0; i < panel->dsc.parity_word_len; i++)
  1214. dp_write(DP_PPS_PB_4_7 + (i << 2) + offset,
  1215. panel->dsc.parity_word[i]);
  1216. for (i = 0; i < panel->dsc.pps_word_len; i++)
  1217. dp_write(DP_PPS_PPS_0_3 + (i << 2) + offset,
  1218. panel->dsc.pps_word[i]);
  1219. reg = 0;
  1220. if (panel->dsc.dsc_en) {
  1221. reg = BIT(0);
  1222. reg |= (panel->dsc.eol_byte_num << 3);
  1223. reg |= (panel->dsc.slice_per_pkt << 5);
  1224. reg |= (panel->dsc.bytes_per_pkt << 16);
  1225. reg |= (panel->dsc.be_in_lane << 10);
  1226. }
  1227. dp_write(DP_COMPRESSION_MODE_CTRL + offset, reg);
  1228. DP_DEBUG("compression:0x%x for stream:%d\n",
  1229. reg, panel->stream_id);
  1230. }
  1231. static void dp_catalog_panel_dp_flush(struct dp_catalog_panel *panel,
  1232. enum dp_flush_bit flush_bit)
  1233. {
  1234. struct dp_catalog_private *catalog;
  1235. struct dp_io_data *io_data;
  1236. u32 dp_flush, offset;
  1237. if (!panel) {
  1238. DP_ERR("invalid input\n");
  1239. return;
  1240. }
  1241. if (panel->stream_id >= DP_STREAM_MAX) {
  1242. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  1243. return;
  1244. }
  1245. catalog = dp_catalog_get_priv(panel);
  1246. io_data = catalog->io.dp_link;
  1247. if (panel->stream_id == DP_STREAM_0)
  1248. offset = 0;
  1249. else
  1250. offset = MMSS_DP1_FLUSH - MMSS_DP_FLUSH;
  1251. dp_flush = dp_read(MMSS_DP_FLUSH + offset);
  1252. dp_flush |= BIT(flush_bit);
  1253. dp_write(MMSS_DP_FLUSH + offset, dp_flush);
  1254. }
  1255. static void dp_catalog_panel_pps_flush(struct dp_catalog_panel *panel)
  1256. {
  1257. dp_catalog_panel_dp_flush(panel, DP_PPS_FLUSH);
  1258. DP_DEBUG("pps flush for stream:%d\n", panel->stream_id);
  1259. }
  1260. static void dp_catalog_panel_dhdr_flush(struct dp_catalog_panel *panel)
  1261. {
  1262. dp_catalog_panel_dp_flush(panel, DP_DHDR_FLUSH);
  1263. DP_DEBUG("dhdr flush for stream:%d\n", panel->stream_id);
  1264. }
  1265. static bool dp_catalog_panel_dhdr_busy(struct dp_catalog_panel *panel)
  1266. {
  1267. struct dp_catalog_private *catalog;
  1268. struct dp_io_data *io_data;
  1269. u32 dp_flush, offset;
  1270. if (panel->stream_id >= DP_STREAM_MAX) {
  1271. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  1272. return false;
  1273. }
  1274. catalog = dp_catalog_get_priv(panel);
  1275. io_data = catalog->io.dp_link;
  1276. if (panel->stream_id == DP_STREAM_0)
  1277. offset = 0;
  1278. else
  1279. offset = MMSS_DP1_FLUSH - MMSS_DP_FLUSH;
  1280. dp_flush = dp_read(MMSS_DP_FLUSH + offset);
  1281. return dp_flush & BIT(DP_DHDR_FLUSH) ? true : false;
  1282. }
  1283. static void dp_catalog_ctrl_reset(struct dp_catalog_ctrl *ctrl)
  1284. {
  1285. u32 sw_reset;
  1286. struct dp_catalog_private *catalog;
  1287. struct dp_io_data *io_data;
  1288. if (!ctrl) {
  1289. DP_ERR("invalid input\n");
  1290. return;
  1291. }
  1292. catalog = dp_catalog_get_priv(ctrl);
  1293. io_data = catalog->io.dp_ahb;
  1294. sw_reset = dp_read(DP_SW_RESET);
  1295. sw_reset |= BIT(0);
  1296. dp_write(DP_SW_RESET, sw_reset);
  1297. usleep_range(1000, 1010); /* h/w recommended delay */
  1298. sw_reset &= ~BIT(0);
  1299. dp_write(DP_SW_RESET, sw_reset);
  1300. }
  1301. static bool dp_catalog_ctrl_mainlink_ready(struct dp_catalog_ctrl *ctrl)
  1302. {
  1303. u32 data;
  1304. int cnt = 10;
  1305. struct dp_catalog_private *catalog;
  1306. struct dp_io_data *io_data;
  1307. if (!ctrl) {
  1308. DP_ERR("invalid input\n");
  1309. goto end;
  1310. }
  1311. catalog = dp_catalog_get_priv(ctrl);
  1312. io_data = catalog->io.dp_link;
  1313. while (--cnt) {
  1314. /* DP_MAINLINK_READY */
  1315. data = dp_read(DP_MAINLINK_READY);
  1316. if (data & BIT(0))
  1317. return true;
  1318. usleep_range(1000, 1010); /* 1ms wait before next reg read */
  1319. }
  1320. DP_ERR("mainlink not ready\n");
  1321. end:
  1322. return false;
  1323. }
  1324. static void dp_catalog_ctrl_enable_irq(struct dp_catalog_ctrl *ctrl,
  1325. bool enable)
  1326. {
  1327. struct dp_catalog_private *catalog;
  1328. struct dp_io_data *io_data;
  1329. if (!ctrl) {
  1330. DP_ERR("invalid input\n");
  1331. return;
  1332. }
  1333. catalog = dp_catalog_get_priv(ctrl);
  1334. io_data = catalog->io.dp_ahb;
  1335. if (enable) {
  1336. dp_write(DP_INTR_STATUS, DP_INTR_MASK1);
  1337. dp_write(DP_INTR_STATUS2, DP_INTR_MASK2);
  1338. dp_write(DP_INTR_STATUS5, DP_INTR_MASK5);
  1339. } else {
  1340. dp_write(DP_INTR_STATUS, 0x00);
  1341. dp_write(DP_INTR_STATUS2, 0x00);
  1342. dp_write(DP_INTR_STATUS5, 0x00);
  1343. }
  1344. }
  1345. static void dp_catalog_ctrl_get_interrupt(struct dp_catalog_ctrl *ctrl)
  1346. {
  1347. u32 ack = 0;
  1348. struct dp_catalog_private *catalog;
  1349. struct dp_io_data *io_data;
  1350. if (!ctrl) {
  1351. DP_ERR("invalid input\n");
  1352. return;
  1353. }
  1354. catalog = dp_catalog_get_priv(ctrl);
  1355. io_data = catalog->io.dp_ahb;
  1356. ctrl->isr = dp_read(DP_INTR_STATUS2);
  1357. ctrl->isr &= ~DP_INTR_MASK2;
  1358. ack = ctrl->isr & DP_INTERRUPT_STATUS2;
  1359. ack <<= 1;
  1360. ack |= DP_INTR_MASK2;
  1361. dp_write(DP_INTR_STATUS2, ack);
  1362. ctrl->isr5 = dp_read(DP_INTR_STATUS5);
  1363. ctrl->isr5 &= ~DP_INTR_MASK5;
  1364. ack = ctrl->isr5 & DP_INTERRUPT_STATUS5;
  1365. ack <<= 1;
  1366. ack |= DP_INTR_MASK5;
  1367. dp_write(DP_INTR_STATUS5, ack);
  1368. }
  1369. static void dp_catalog_ctrl_phy_reset(struct dp_catalog_ctrl *ctrl)
  1370. {
  1371. struct dp_catalog_private *catalog;
  1372. struct dp_io_data *io_data;
  1373. if (!ctrl) {
  1374. DP_ERR("invalid input\n");
  1375. return;
  1376. }
  1377. catalog = dp_catalog_get_priv(ctrl);
  1378. io_data = catalog->io.dp_ahb;
  1379. dp_write(DP_PHY_CTRL, 0x5); /* bit 0 & 2 */
  1380. usleep_range(1000, 1010); /* h/w recommended delay */
  1381. dp_write(DP_PHY_CTRL, 0x0);
  1382. wmb(); /* make sure PHY reset done */
  1383. }
  1384. static void dp_catalog_ctrl_phy_lane_cfg(struct dp_catalog_ctrl *ctrl,
  1385. bool flipped, u8 ln_cnt)
  1386. {
  1387. u32 info = 0x0;
  1388. struct dp_catalog_private *catalog;
  1389. struct dp_io_data *io_data;
  1390. u8 orientation = BIT(!!flipped);
  1391. if (!ctrl) {
  1392. DP_ERR("invalid input\n");
  1393. return;
  1394. }
  1395. catalog = dp_catalog_get_priv(ctrl);
  1396. io_data = catalog->io.dp_phy;
  1397. info |= (ln_cnt & 0x0F);
  1398. info |= ((orientation & 0x0F) << 4);
  1399. DP_DEBUG("Shared Info = 0x%x\n", info);
  1400. dp_write(DP_PHY_SPARE0, info);
  1401. }
  1402. static void dp_catalog_ctrl_update_vx_px(struct dp_catalog_ctrl *ctrl,
  1403. u8 v_level, u8 p_level, bool high)
  1404. {
  1405. struct dp_catalog_private *catalog;
  1406. struct dp_io_data *io_data;
  1407. u8 value0, value1;
  1408. u32 version;
  1409. if (!ctrl) {
  1410. DP_ERR("invalid input\n");
  1411. return;
  1412. }
  1413. catalog = dp_catalog_get_priv(ctrl);
  1414. DP_DEBUG("hw: v=%d p=%d\n", v_level, p_level);
  1415. io_data = catalog->io.dp_ahb;
  1416. version = dp_read(DP_HW_VERSION);
  1417. if (version == 0x10020004) {
  1418. if (high) {
  1419. value0 = vm_voltage_swing_hbr3_hbr2[v_level][p_level];
  1420. value1 = vm_pre_emphasis_hbr3_hbr2[v_level][p_level];
  1421. } else {
  1422. value0 = vm_voltage_swing_hbr_rbr[v_level][p_level];
  1423. value1 = vm_pre_emphasis_hbr_rbr[v_level][p_level];
  1424. }
  1425. } else {
  1426. value0 = vm_voltage_swing[v_level][p_level];
  1427. value1 = vm_pre_emphasis[v_level][p_level];
  1428. }
  1429. /* program default setting first */
  1430. io_data = catalog->io.dp_ln_tx0;
  1431. dp_write(TXn_TX_DRV_LVL, 0x2A);
  1432. dp_write(TXn_TX_EMP_POST1_LVL, 0x20);
  1433. io_data = catalog->io.dp_ln_tx1;
  1434. dp_write(TXn_TX_DRV_LVL, 0x2A);
  1435. dp_write(TXn_TX_EMP_POST1_LVL, 0x20);
  1436. /* Enable MUX to use Cursor values from these registers */
  1437. value0 |= BIT(5);
  1438. value1 |= BIT(5);
  1439. /* Configure host and panel only if both values are allowed */
  1440. if (value0 != 0xFF && value1 != 0xFF) {
  1441. io_data = catalog->io.dp_ln_tx0;
  1442. dp_write(TXn_TX_DRV_LVL, value0);
  1443. dp_write(TXn_TX_EMP_POST1_LVL, value1);
  1444. io_data = catalog->io.dp_ln_tx1;
  1445. dp_write(TXn_TX_DRV_LVL, value0);
  1446. dp_write(TXn_TX_EMP_POST1_LVL, value1);
  1447. DP_DEBUG("hw: vx_value=0x%x px_value=0x%x\n",
  1448. value0, value1);
  1449. } else {
  1450. DP_ERR("invalid vx (0x%x=0x%x), px (0x%x=0x%x\n",
  1451. v_level, value0, p_level, value1);
  1452. }
  1453. }
  1454. static void dp_catalog_ctrl_send_phy_pattern(struct dp_catalog_ctrl *ctrl,
  1455. u32 pattern)
  1456. {
  1457. struct dp_catalog_private *catalog;
  1458. u32 value = 0x0;
  1459. struct dp_io_data *io_data = NULL;
  1460. if (!ctrl) {
  1461. DP_ERR("invalid input\n");
  1462. return;
  1463. }
  1464. catalog = dp_catalog_get_priv(ctrl);
  1465. io_data = catalog->io.dp_link;
  1466. dp_write(DP_STATE_CTRL, 0x0);
  1467. switch (pattern) {
  1468. case DP_TEST_PHY_PATTERN_D10_2_NO_SCRAMBLING:
  1469. dp_write(DP_STATE_CTRL, 0x1);
  1470. break;
  1471. case DP_TEST_PHY_PATTERN_SYMBOL_ERR_MEASUREMENT_CNT:
  1472. value &= ~(1 << 16);
  1473. dp_write(DP_HBR2_COMPLIANCE_SCRAMBLER_RESET, value);
  1474. value |= 0xFC;
  1475. dp_write(DP_HBR2_COMPLIANCE_SCRAMBLER_RESET, value);
  1476. dp_write(DP_MAINLINK_LEVELS, 0x2);
  1477. dp_write(DP_STATE_CTRL, 0x10);
  1478. break;
  1479. case DP_TEST_PHY_PATTERN_PRBS7:
  1480. dp_write(DP_STATE_CTRL, 0x20);
  1481. break;
  1482. case DP_TEST_PHY_PATTERN_80_BIT_CUSTOM_PATTERN:
  1483. dp_write(DP_STATE_CTRL, 0x40);
  1484. /* 00111110000011111000001111100000 */
  1485. dp_write(DP_TEST_80BIT_CUSTOM_PATTERN_REG0, 0x3E0F83E0);
  1486. /* 00001111100000111110000011111000 */
  1487. dp_write(DP_TEST_80BIT_CUSTOM_PATTERN_REG1, 0x0F83E0F8);
  1488. /* 1111100000111110 */
  1489. dp_write(DP_TEST_80BIT_CUSTOM_PATTERN_REG2, 0x0000F83E);
  1490. break;
  1491. case DP_TEST_PHY_PATTERN_CP2520_PATTERN_1:
  1492. value = dp_read(DP_MAINLINK_CTRL);
  1493. value &= ~BIT(4);
  1494. dp_write(DP_MAINLINK_CTRL, value);
  1495. value = BIT(16);
  1496. dp_write(DP_HBR2_COMPLIANCE_SCRAMBLER_RESET, value);
  1497. value |= 0xFC;
  1498. dp_write(DP_HBR2_COMPLIANCE_SCRAMBLER_RESET, value);
  1499. dp_write(DP_MAINLINK_LEVELS, 0x2);
  1500. dp_write(DP_STATE_CTRL, 0x10);
  1501. value = dp_read(DP_MAINLINK_CTRL);
  1502. value |= BIT(0);
  1503. dp_write(DP_MAINLINK_CTRL, value);
  1504. break;
  1505. case DP_TEST_PHY_PATTERN_CP2520_PATTERN_3:
  1506. dp_write(DP_MAINLINK_CTRL, 0x01);
  1507. dp_write(DP_STATE_CTRL, 0x8);
  1508. break;
  1509. default:
  1510. DP_DEBUG("No valid test pattern requested: 0x%x\n", pattern);
  1511. return;
  1512. }
  1513. /* Make sure the test pattern is programmed in the hardware */
  1514. wmb();
  1515. }
  1516. static u32 dp_catalog_ctrl_read_phy_pattern(struct dp_catalog_ctrl *ctrl)
  1517. {
  1518. struct dp_catalog_private *catalog;
  1519. struct dp_io_data *io_data = NULL;
  1520. if (!ctrl) {
  1521. DP_ERR("invalid input\n");
  1522. return 0;
  1523. }
  1524. catalog = dp_catalog_get_priv(ctrl);
  1525. io_data = catalog->io.dp_link;
  1526. return dp_read(DP_MAINLINK_READY);
  1527. }
  1528. static void dp_catalog_ctrl_fec_config(struct dp_catalog_ctrl *ctrl,
  1529. bool enable)
  1530. {
  1531. struct dp_catalog_private *catalog;
  1532. struct dp_io_data *io_data = NULL;
  1533. u32 reg;
  1534. if (!ctrl) {
  1535. DP_ERR("invalid input\n");
  1536. return;
  1537. }
  1538. catalog = dp_catalog_get_priv(ctrl);
  1539. io_data = catalog->io.dp_link;
  1540. reg = dp_read(DP_MAINLINK_CTRL);
  1541. /*
  1542. * fec_en = BIT(12)
  1543. * fec_seq_mode = BIT(22)
  1544. * sde_flush = BIT(23) | BIT(24)
  1545. * fb_boundary_sel = BIT(25)
  1546. */
  1547. if (enable)
  1548. reg |= BIT(12) | BIT(22) | BIT(23) | BIT(24) | BIT(25);
  1549. else
  1550. reg &= ~BIT(12);
  1551. dp_write(DP_MAINLINK_CTRL, reg);
  1552. /* make sure mainlink configuration is updated with fec sequence */
  1553. wmb();
  1554. }
  1555. static int dp_catalog_reg_dump(struct dp_catalog *dp_catalog,
  1556. char *name, u8 **out_buf, u32 *out_buf_len)
  1557. {
  1558. int ret = 0;
  1559. u8 *buf;
  1560. u32 len;
  1561. struct dp_io_data *io_data;
  1562. struct dp_catalog_private *catalog;
  1563. struct dp_parser *parser;
  1564. if (!dp_catalog) {
  1565. DP_ERR("invalid input\n");
  1566. return -EINVAL;
  1567. }
  1568. catalog = container_of(dp_catalog, struct dp_catalog_private,
  1569. dp_catalog);
  1570. parser = catalog->parser;
  1571. parser->get_io_buf(parser, name);
  1572. io_data = parser->get_io(parser, name);
  1573. if (!io_data) {
  1574. DP_ERR("IO %s not found\n", name);
  1575. ret = -EINVAL;
  1576. goto end;
  1577. }
  1578. buf = io_data->buf;
  1579. len = io_data->io.len;
  1580. if (!buf || !len) {
  1581. DP_ERR("no buffer available\n");
  1582. ret = -ENOMEM;
  1583. goto end;
  1584. }
  1585. if (!strcmp(catalog->exe_mode, "hw") ||
  1586. !strcmp(catalog->exe_mode, "all")) {
  1587. u32 i, data;
  1588. u32 const rowsize = 4;
  1589. void __iomem *addr = io_data->io.base;
  1590. memset(buf, 0, len);
  1591. for (i = 0; i < len / rowsize; i++) {
  1592. data = readl_relaxed(addr);
  1593. memcpy(buf + (rowsize * i), &data, sizeof(u32));
  1594. addr += rowsize;
  1595. }
  1596. }
  1597. *out_buf = buf;
  1598. *out_buf_len = len;
  1599. end:
  1600. if (ret)
  1601. parser->clear_io_buf(parser);
  1602. return ret;
  1603. }
  1604. static void dp_catalog_ctrl_mst_config(struct dp_catalog_ctrl *ctrl,
  1605. bool enable)
  1606. {
  1607. struct dp_catalog_private *catalog;
  1608. struct dp_io_data *io_data = NULL;
  1609. u32 reg;
  1610. if (!ctrl) {
  1611. DP_ERR("invalid input\n");
  1612. return;
  1613. }
  1614. catalog = dp_catalog_get_priv(ctrl);
  1615. io_data = catalog->io.dp_link;
  1616. reg = dp_read(DP_MAINLINK_CTRL);
  1617. if (enable)
  1618. reg |= (0x04000100);
  1619. else
  1620. reg &= ~(0x04000100);
  1621. dp_write(DP_MAINLINK_CTRL, reg);
  1622. /* make sure mainlink MST configuration is updated */
  1623. wmb();
  1624. }
  1625. static void dp_catalog_ctrl_trigger_act(struct dp_catalog_ctrl *ctrl)
  1626. {
  1627. struct dp_catalog_private *catalog;
  1628. struct dp_io_data *io_data = NULL;
  1629. if (!ctrl) {
  1630. DP_ERR("invalid input\n");
  1631. return;
  1632. }
  1633. catalog = dp_catalog_get_priv(ctrl);
  1634. io_data = catalog->io.dp_link;
  1635. dp_write(DP_MST_ACT, 0x1);
  1636. /* make sure ACT signal is performed */
  1637. wmb();
  1638. }
  1639. static void dp_catalog_ctrl_read_act_complete_sts(struct dp_catalog_ctrl *ctrl,
  1640. bool *sts)
  1641. {
  1642. struct dp_catalog_private *catalog;
  1643. struct dp_io_data *io_data = NULL;
  1644. u32 reg;
  1645. if (!ctrl || !sts) {
  1646. DP_ERR("invalid input\n");
  1647. return;
  1648. }
  1649. *sts = false;
  1650. catalog = dp_catalog_get_priv(ctrl);
  1651. io_data = catalog->io.dp_link;
  1652. reg = dp_read(DP_MST_ACT);
  1653. if (!reg)
  1654. *sts = true;
  1655. }
  1656. static void dp_catalog_ctrl_channel_alloc(struct dp_catalog_ctrl *ctrl,
  1657. u32 ch, u32 ch_start_slot, u32 tot_slot_cnt)
  1658. {
  1659. struct dp_catalog_private *catalog;
  1660. struct dp_io_data *io_data = NULL;
  1661. u32 i, slot_reg_1, slot_reg_2, slot;
  1662. u32 reg_off = 0;
  1663. int const num_slots_per_reg = 32;
  1664. if (!ctrl || ch >= DP_STREAM_MAX) {
  1665. DP_ERR("invalid input. ch %d\n", ch);
  1666. return;
  1667. }
  1668. if (ch_start_slot > DP_MAX_TIME_SLOTS ||
  1669. (ch_start_slot + tot_slot_cnt > DP_MAX_TIME_SLOTS)) {
  1670. DP_ERR("invalid slots start %d, tot %d\n",
  1671. ch_start_slot, tot_slot_cnt);
  1672. return;
  1673. }
  1674. catalog = dp_catalog_get_priv(ctrl);
  1675. io_data = catalog->io.dp_link;
  1676. DP_DEBUG("ch %d, start_slot %d, tot_slot %d\n",
  1677. ch, ch_start_slot, tot_slot_cnt);
  1678. if (ch == DP_STREAM_1)
  1679. reg_off = DP_DP1_TIMESLOT_1_32 - DP_DP0_TIMESLOT_1_32;
  1680. slot_reg_1 = 0;
  1681. slot_reg_2 = 0;
  1682. if (ch_start_slot && tot_slot_cnt) {
  1683. ch_start_slot--;
  1684. for (i = 0; i < tot_slot_cnt; i++) {
  1685. if (ch_start_slot < num_slots_per_reg) {
  1686. slot_reg_1 |= BIT(ch_start_slot);
  1687. } else {
  1688. slot = ch_start_slot - num_slots_per_reg;
  1689. slot_reg_2 |= BIT(slot);
  1690. }
  1691. ch_start_slot++;
  1692. }
  1693. }
  1694. DP_DEBUG("ch:%d slot_reg_1:%d, slot_reg_2:%d\n", ch,
  1695. slot_reg_1, slot_reg_2);
  1696. dp_write(DP_DP0_TIMESLOT_1_32 + reg_off, slot_reg_1);
  1697. dp_write(DP_DP0_TIMESLOT_33_63 + reg_off, slot_reg_2);
  1698. }
  1699. static void dp_catalog_ctrl_channel_dealloc(struct dp_catalog_ctrl *ctrl,
  1700. u32 ch, u32 ch_start_slot, u32 tot_slot_cnt)
  1701. {
  1702. struct dp_catalog_private *catalog;
  1703. struct dp_io_data *io_data = NULL;
  1704. u32 i, slot_reg_1, slot_reg_2, slot;
  1705. u32 reg_off = 0;
  1706. if (!ctrl || ch >= DP_STREAM_MAX) {
  1707. DP_ERR("invalid input. ch %d\n", ch);
  1708. return;
  1709. }
  1710. if (ch_start_slot > DP_MAX_TIME_SLOTS ||
  1711. (ch_start_slot + tot_slot_cnt > DP_MAX_TIME_SLOTS)) {
  1712. DP_ERR("invalid slots start %d, tot %d\n",
  1713. ch_start_slot, tot_slot_cnt);
  1714. return;
  1715. }
  1716. catalog = dp_catalog_get_priv(ctrl);
  1717. io_data = catalog->io.dp_link;
  1718. DP_DEBUG("dealloc ch %d, start_slot %d, tot_slot %d\n",
  1719. ch, ch_start_slot, tot_slot_cnt);
  1720. if (ch == DP_STREAM_1)
  1721. reg_off = DP_DP1_TIMESLOT_1_32 - DP_DP0_TIMESLOT_1_32;
  1722. slot_reg_1 = dp_read(DP_DP0_TIMESLOT_1_32 + reg_off);
  1723. slot_reg_2 = dp_read(DP_DP0_TIMESLOT_33_63 + reg_off);
  1724. ch_start_slot = ch_start_slot - 1;
  1725. for (i = 0; i < tot_slot_cnt; i++) {
  1726. if (ch_start_slot < 33) {
  1727. slot_reg_1 &= ~BIT(ch_start_slot);
  1728. } else {
  1729. slot = ch_start_slot - 33;
  1730. slot_reg_2 &= ~BIT(slot);
  1731. }
  1732. ch_start_slot++;
  1733. }
  1734. DP_DEBUG("dealloc ch:%d slot_reg_1:%d, slot_reg_2:%d\n", ch,
  1735. slot_reg_1, slot_reg_2);
  1736. dp_write(DP_DP0_TIMESLOT_1_32 + reg_off, slot_reg_1);
  1737. dp_write(DP_DP0_TIMESLOT_33_63 + reg_off, slot_reg_2);
  1738. }
  1739. static void dp_catalog_ctrl_update_rg(struct dp_catalog_ctrl *ctrl, u32 ch,
  1740. u32 x_int, u32 y_frac_enum)
  1741. {
  1742. struct dp_catalog_private *catalog;
  1743. struct dp_io_data *io_data = NULL;
  1744. u32 rg, reg_off = 0;
  1745. if (!ctrl || ch >= DP_STREAM_MAX) {
  1746. DP_ERR("invalid input. ch %d\n", ch);
  1747. return;
  1748. }
  1749. catalog = dp_catalog_get_priv(ctrl);
  1750. io_data = catalog->io.dp_link;
  1751. rg = y_frac_enum;
  1752. rg |= (x_int << 16);
  1753. DP_DEBUG("ch: %d x_int:%d y_frac_enum:%d rg:%d\n", ch, x_int,
  1754. y_frac_enum, rg);
  1755. if (ch == DP_STREAM_1)
  1756. reg_off = DP_DP1_RG - DP_DP0_RG;
  1757. dp_write(DP_DP0_RG + reg_off, rg);
  1758. }
  1759. static void dp_catalog_ctrl_mainlink_levels(struct dp_catalog_ctrl *ctrl,
  1760. u8 lane_cnt)
  1761. {
  1762. struct dp_catalog_private *catalog;
  1763. struct dp_io_data *io_data;
  1764. u32 mainlink_levels, safe_to_exit_level = 14;
  1765. catalog = dp_catalog_get_priv(ctrl);
  1766. io_data = catalog->io.dp_link;
  1767. switch (lane_cnt) {
  1768. case 1:
  1769. safe_to_exit_level = 14;
  1770. break;
  1771. case 2:
  1772. safe_to_exit_level = 8;
  1773. break;
  1774. case 4:
  1775. safe_to_exit_level = 5;
  1776. break;
  1777. default:
  1778. DP_DEBUG("setting the default safe_to_exit_level = %u\n",
  1779. safe_to_exit_level);
  1780. break;
  1781. }
  1782. mainlink_levels = dp_read(DP_MAINLINK_LEVELS);
  1783. mainlink_levels &= 0xFE0;
  1784. mainlink_levels |= safe_to_exit_level;
  1785. DP_DEBUG("mainlink_level = 0x%x, safe_to_exit_level = 0x%x\n",
  1786. mainlink_levels, safe_to_exit_level);
  1787. dp_write(DP_MAINLINK_LEVELS, mainlink_levels);
  1788. }
  1789. /* panel related catalog functions */
  1790. static int dp_catalog_panel_timing_cfg(struct dp_catalog_panel *panel)
  1791. {
  1792. struct dp_catalog_private *catalog;
  1793. struct dp_io_data *io_data;
  1794. u32 offset = 0, reg;
  1795. if (!panel) {
  1796. DP_ERR("invalid input\n");
  1797. goto end;
  1798. }
  1799. if (panel->stream_id >= DP_STREAM_MAX) {
  1800. DP_ERR("invalid stream_id:%d\n", panel->stream_id);
  1801. goto end;
  1802. }
  1803. catalog = dp_catalog_get_priv(panel);
  1804. io_data = catalog->io.dp_link;
  1805. if (panel->stream_id == DP_STREAM_1)
  1806. offset = DP1_TOTAL_HOR_VER - DP_TOTAL_HOR_VER;
  1807. dp_write(DP_TOTAL_HOR_VER + offset, panel->total);
  1808. dp_write(DP_START_HOR_VER_FROM_SYNC + offset, panel->sync_start);
  1809. dp_write(DP_HSYNC_VSYNC_WIDTH_POLARITY + offset, panel->width_blanking);
  1810. dp_write(DP_ACTIVE_HOR_VER + offset, panel->dp_active);
  1811. if (panel->stream_id == DP_STREAM_0)
  1812. io_data = catalog->io.dp_p0;
  1813. else
  1814. io_data = catalog->io.dp_p1;
  1815. reg = dp_read(MMSS_DP_INTF_CONFIG);
  1816. if (panel->widebus_en)
  1817. reg |= BIT(4);
  1818. else
  1819. reg &= ~BIT(4);
  1820. dp_write(MMSS_DP_INTF_CONFIG, reg);
  1821. end:
  1822. return 0;
  1823. }
  1824. static void dp_catalog_hpd_config_hpd(struct dp_catalog_hpd *hpd, bool en)
  1825. {
  1826. struct dp_catalog_private *catalog;
  1827. struct dp_io_data *io_data;
  1828. if (!hpd) {
  1829. DP_ERR("invalid input\n");
  1830. return;
  1831. }
  1832. catalog = dp_catalog_get_priv(hpd);
  1833. io_data = catalog->io.dp_aux;
  1834. if (en) {
  1835. u32 reftimer = dp_read(DP_DP_HPD_REFTIMER);
  1836. /* Arm only the UNPLUG and HPD_IRQ interrupts */
  1837. dp_write(DP_DP_HPD_INT_ACK, 0xF);
  1838. dp_write(DP_DP_HPD_INT_MASK, 0xA);
  1839. /* Enable REFTIMER to count 1ms */
  1840. reftimer |= BIT(16);
  1841. dp_write(DP_DP_HPD_REFTIMER, reftimer);
  1842. /* Connect_time is 250us & disconnect_time is 2ms */
  1843. dp_write(DP_DP_HPD_EVENT_TIME_0, 0x3E800FA);
  1844. dp_write(DP_DP_HPD_EVENT_TIME_1, 0x1F407D0);
  1845. /* Enable HPD */
  1846. dp_write(DP_DP_HPD_CTRL, 0x1);
  1847. } else {
  1848. /* Disable HPD */
  1849. dp_write(DP_DP_HPD_CTRL, 0x0);
  1850. }
  1851. }
  1852. static u32 dp_catalog_hpd_get_interrupt(struct dp_catalog_hpd *hpd)
  1853. {
  1854. u32 isr = 0;
  1855. struct dp_catalog_private *catalog;
  1856. struct dp_io_data *io_data;
  1857. if (!hpd) {
  1858. DP_ERR("invalid input\n");
  1859. return isr;
  1860. }
  1861. catalog = dp_catalog_get_priv(hpd);
  1862. io_data = catalog->io.dp_aux;
  1863. isr = dp_read(DP_DP_HPD_INT_STATUS);
  1864. dp_write(DP_DP_HPD_INT_ACK, (isr & 0xf));
  1865. return isr;
  1866. }
  1867. static void dp_catalog_audio_init(struct dp_catalog_audio *audio)
  1868. {
  1869. struct dp_catalog_private *catalog;
  1870. static u32 sdp_map[][DP_AUDIO_SDP_HEADER_MAX] = {
  1871. {
  1872. MMSS_DP_AUDIO_STREAM_0,
  1873. MMSS_DP_AUDIO_STREAM_1,
  1874. MMSS_DP_AUDIO_STREAM_1,
  1875. },
  1876. {
  1877. MMSS_DP_AUDIO_TIMESTAMP_0,
  1878. MMSS_DP_AUDIO_TIMESTAMP_1,
  1879. MMSS_DP_AUDIO_TIMESTAMP_1,
  1880. },
  1881. {
  1882. MMSS_DP_AUDIO_INFOFRAME_0,
  1883. MMSS_DP_AUDIO_INFOFRAME_1,
  1884. MMSS_DP_AUDIO_INFOFRAME_1,
  1885. },
  1886. {
  1887. MMSS_DP_AUDIO_COPYMANAGEMENT_0,
  1888. MMSS_DP_AUDIO_COPYMANAGEMENT_1,
  1889. MMSS_DP_AUDIO_COPYMANAGEMENT_1,
  1890. },
  1891. {
  1892. MMSS_DP_AUDIO_ISRC_0,
  1893. MMSS_DP_AUDIO_ISRC_1,
  1894. MMSS_DP_AUDIO_ISRC_1,
  1895. },
  1896. };
  1897. if (!audio)
  1898. return;
  1899. catalog = dp_catalog_get_priv(audio);
  1900. catalog->audio_map = sdp_map;
  1901. }
  1902. static void dp_catalog_audio_config_sdp(struct dp_catalog_audio *audio)
  1903. {
  1904. struct dp_catalog_private *catalog;
  1905. struct dp_io_data *io_data;
  1906. u32 sdp_cfg = 0, sdp_cfg_off = 0;
  1907. u32 sdp_cfg2 = 0, sdp_cfg2_off = 0;
  1908. if (!audio)
  1909. return;
  1910. if (audio->stream_id >= DP_STREAM_MAX) {
  1911. DP_ERR("invalid stream id:%d\n", audio->stream_id);
  1912. return;
  1913. }
  1914. if (audio->stream_id == DP_STREAM_1) {
  1915. sdp_cfg_off = MMSS_DP1_SDP_CFG - MMSS_DP_SDP_CFG;
  1916. sdp_cfg2_off = MMSS_DP1_SDP_CFG2 - MMSS_DP_SDP_CFG2;
  1917. }
  1918. catalog = dp_catalog_get_priv(audio);
  1919. io_data = catalog->io.dp_link;
  1920. sdp_cfg = dp_read(MMSS_DP_SDP_CFG + sdp_cfg_off);
  1921. /* AUDIO_TIMESTAMP_SDP_EN */
  1922. sdp_cfg |= BIT(1);
  1923. /* AUDIO_STREAM_SDP_EN */
  1924. sdp_cfg |= BIT(2);
  1925. /* AUDIO_COPY_MANAGEMENT_SDP_EN */
  1926. sdp_cfg |= BIT(5);
  1927. /* AUDIO_ISRC_SDP_EN */
  1928. sdp_cfg |= BIT(6);
  1929. /* AUDIO_INFOFRAME_SDP_EN */
  1930. sdp_cfg |= BIT(20);
  1931. DP_DEBUG("sdp_cfg = 0x%x\n", sdp_cfg);
  1932. dp_write(MMSS_DP_SDP_CFG + sdp_cfg_off, sdp_cfg);
  1933. sdp_cfg2 = dp_read(MMSS_DP_SDP_CFG2 + sdp_cfg_off);
  1934. /* IFRM_REGSRC -> Do not use reg values */
  1935. sdp_cfg2 &= ~BIT(0);
  1936. /* AUDIO_STREAM_HB3_REGSRC-> Do not use reg values */
  1937. sdp_cfg2 &= ~BIT(1);
  1938. DP_DEBUG("sdp_cfg2 = 0x%x\n", sdp_cfg2);
  1939. dp_write(MMSS_DP_SDP_CFG2 + sdp_cfg_off, sdp_cfg2);
  1940. }
  1941. static void dp_catalog_audio_get_header(struct dp_catalog_audio *audio)
  1942. {
  1943. struct dp_catalog_private *catalog;
  1944. u32 (*sdp_map)[DP_AUDIO_SDP_HEADER_MAX];
  1945. struct dp_io_data *io_data;
  1946. enum dp_catalog_audio_sdp_type sdp;
  1947. enum dp_catalog_audio_header_type header;
  1948. if (!audio)
  1949. return;
  1950. catalog = dp_catalog_get_priv(audio);
  1951. io_data = catalog->io.dp_link;
  1952. sdp_map = catalog->audio_map;
  1953. sdp = audio->sdp_type;
  1954. header = audio->sdp_header;
  1955. audio->data = dp_read(sdp_map[sdp][header]);
  1956. }
  1957. static void dp_catalog_audio_set_header(struct dp_catalog_audio *audio)
  1958. {
  1959. struct dp_catalog_private *catalog;
  1960. u32 (*sdp_map)[DP_AUDIO_SDP_HEADER_MAX];
  1961. struct dp_io_data *io_data;
  1962. enum dp_catalog_audio_sdp_type sdp;
  1963. enum dp_catalog_audio_header_type header;
  1964. u32 data;
  1965. if (!audio)
  1966. return;
  1967. catalog = dp_catalog_get_priv(audio);
  1968. io_data = catalog->io.dp_link;
  1969. sdp_map = catalog->audio_map;
  1970. sdp = audio->sdp_type;
  1971. header = audio->sdp_header;
  1972. data = audio->data;
  1973. dp_write(sdp_map[sdp][header], data);
  1974. }
  1975. static void dp_catalog_audio_config_acr(struct dp_catalog_audio *audio)
  1976. {
  1977. struct dp_catalog_private *catalog;
  1978. struct dp_io_data *io_data;
  1979. u32 acr_ctrl, select;
  1980. catalog = dp_catalog_get_priv(audio);
  1981. select = audio->data;
  1982. io_data = catalog->io.dp_link;
  1983. acr_ctrl = select << 4 | BIT(31) | BIT(8) | BIT(14);
  1984. DP_DEBUG("select = 0x%x, acr_ctrl = 0x%x\n", select, acr_ctrl);
  1985. dp_write(MMSS_DP_AUDIO_ACR_CTRL, acr_ctrl);
  1986. }
  1987. static void dp_catalog_audio_enable(struct dp_catalog_audio *audio)
  1988. {
  1989. struct dp_catalog_private *catalog;
  1990. struct dp_io_data *io_data;
  1991. bool enable;
  1992. u32 audio_ctrl;
  1993. catalog = dp_catalog_get_priv(audio);
  1994. io_data = catalog->io.dp_link;
  1995. enable = !!audio->data;
  1996. audio_ctrl = dp_read(MMSS_DP_AUDIO_CFG);
  1997. if (enable)
  1998. audio_ctrl |= BIT(0);
  1999. else
  2000. audio_ctrl &= ~BIT(0);
  2001. DP_DEBUG("dp_audio_cfg = 0x%x\n", audio_ctrl);
  2002. dp_write(MMSS_DP_AUDIO_CFG, audio_ctrl);
  2003. /* make sure audio engine is disabled */
  2004. wmb();
  2005. }
  2006. static void dp_catalog_config_spd_header(struct dp_catalog_panel *panel)
  2007. {
  2008. struct dp_catalog_private *catalog;
  2009. struct dp_io_data *io_data;
  2010. u32 value, new_value, offset = 0;
  2011. u8 parity_byte;
  2012. if (!panel || panel->stream_id >= DP_STREAM_MAX)
  2013. return;
  2014. catalog = dp_catalog_get_priv(panel);
  2015. io_data = catalog->io.dp_link;
  2016. if (panel->stream_id == DP_STREAM_1)
  2017. offset = MMSS_DP1_GENERIC0_0 - MMSS_DP_GENERIC0_0;
  2018. /* Config header and parity byte 1 */
  2019. value = dp_read(MMSS_DP_GENERIC1_0 + offset);
  2020. new_value = 0x83;
  2021. parity_byte = dp_header_get_parity(new_value);
  2022. value |= ((new_value << HEADER_BYTE_1_BIT)
  2023. | (parity_byte << PARITY_BYTE_1_BIT));
  2024. DP_DEBUG("Header Byte 1: value = 0x%x, parity_byte = 0x%x\n",
  2025. value, parity_byte);
  2026. dp_write(MMSS_DP_GENERIC1_0 + offset, value);
  2027. /* Config header and parity byte 2 */
  2028. value = dp_read(MMSS_DP_GENERIC1_1 + offset);
  2029. new_value = 0x1b;
  2030. parity_byte = dp_header_get_parity(new_value);
  2031. value |= ((new_value << HEADER_BYTE_2_BIT)
  2032. | (parity_byte << PARITY_BYTE_2_BIT));
  2033. DP_DEBUG("Header Byte 2: value = 0x%x, parity_byte = 0x%x\n",
  2034. value, parity_byte);
  2035. dp_write(MMSS_DP_GENERIC1_1 + offset, value);
  2036. /* Config header and parity byte 3 */
  2037. value = dp_read(MMSS_DP_GENERIC1_1 + offset);
  2038. new_value = (0x0 | (0x12 << 2));
  2039. parity_byte = dp_header_get_parity(new_value);
  2040. value |= ((new_value << HEADER_BYTE_3_BIT)
  2041. | (parity_byte << PARITY_BYTE_3_BIT));
  2042. DP_DEBUG("Header Byte 3: value = 0x%x, parity_byte = 0x%x\n",
  2043. new_value, parity_byte);
  2044. dp_write(MMSS_DP_GENERIC1_1 + offset, value);
  2045. }
  2046. static void dp_catalog_panel_config_spd(struct dp_catalog_panel *panel)
  2047. {
  2048. struct dp_catalog_private *catalog;
  2049. struct dp_io_data *io_data;
  2050. u32 spd_cfg = 0, spd_cfg2 = 0;
  2051. u8 *vendor = NULL, *product = NULL;
  2052. u32 offset = 0;
  2053. u32 sdp_cfg_off = 0;
  2054. u32 sdp_cfg2_off = 0;
  2055. /*
  2056. * Source Device Information
  2057. * 00h unknown
  2058. * 01h Digital STB
  2059. * 02h DVD
  2060. * 03h D-VHS
  2061. * 04h HDD Video
  2062. * 05h DVC
  2063. * 06h DSC
  2064. * 07h Video CD
  2065. * 08h Game
  2066. * 09h PC general
  2067. * 0ah Bluray-Disc
  2068. * 0bh Super Audio CD
  2069. * 0ch HD DVD
  2070. * 0dh PMP
  2071. * 0eh-ffh reserved
  2072. */
  2073. u32 device_type = 0;
  2074. if (!panel || panel->stream_id >= DP_STREAM_MAX)
  2075. return;
  2076. catalog = dp_catalog_get_priv(panel);
  2077. io_data = catalog->io.dp_link;
  2078. if (panel->stream_id == DP_STREAM_1)
  2079. offset = MMSS_DP1_GENERIC0_0 - MMSS_DP_GENERIC0_0;
  2080. dp_catalog_config_spd_header(panel);
  2081. vendor = panel->spd_vendor_name;
  2082. product = panel->spd_product_description;
  2083. dp_write(MMSS_DP_GENERIC1_2 + offset,
  2084. ((vendor[0] & 0x7f) |
  2085. ((vendor[1] & 0x7f) << 8) |
  2086. ((vendor[2] & 0x7f) << 16) |
  2087. ((vendor[3] & 0x7f) << 24)));
  2088. dp_write(MMSS_DP_GENERIC1_3 + offset,
  2089. ((vendor[4] & 0x7f) |
  2090. ((vendor[5] & 0x7f) << 8) |
  2091. ((vendor[6] & 0x7f) << 16) |
  2092. ((vendor[7] & 0x7f) << 24)));
  2093. dp_write(MMSS_DP_GENERIC1_4 + offset,
  2094. ((product[0] & 0x7f) |
  2095. ((product[1] & 0x7f) << 8) |
  2096. ((product[2] & 0x7f) << 16) |
  2097. ((product[3] & 0x7f) << 24)));
  2098. dp_write(MMSS_DP_GENERIC1_5 + offset,
  2099. ((product[4] & 0x7f) |
  2100. ((product[5] & 0x7f) << 8) |
  2101. ((product[6] & 0x7f) << 16) |
  2102. ((product[7] & 0x7f) << 24)));
  2103. dp_write(MMSS_DP_GENERIC1_6 + offset,
  2104. ((product[8] & 0x7f) |
  2105. ((product[9] & 0x7f) << 8) |
  2106. ((product[10] & 0x7f) << 16) |
  2107. ((product[11] & 0x7f) << 24)));
  2108. dp_write(MMSS_DP_GENERIC1_7 + offset,
  2109. ((product[12] & 0x7f) |
  2110. ((product[13] & 0x7f) << 8) |
  2111. ((product[14] & 0x7f) << 16) |
  2112. ((product[15] & 0x7f) << 24)));
  2113. dp_write(MMSS_DP_GENERIC1_8 + offset, device_type);
  2114. dp_write(MMSS_DP_GENERIC1_9 + offset, 0x00);
  2115. if (panel->stream_id == DP_STREAM_1) {
  2116. sdp_cfg_off = MMSS_DP1_SDP_CFG - MMSS_DP_SDP_CFG;
  2117. sdp_cfg2_off = MMSS_DP1_SDP_CFG2 - MMSS_DP_SDP_CFG2;
  2118. }
  2119. spd_cfg = dp_read(MMSS_DP_SDP_CFG + sdp_cfg_off);
  2120. /* GENERIC1_SDP for SPD Infoframe */
  2121. spd_cfg |= BIT(18);
  2122. dp_write(MMSS_DP_SDP_CFG + sdp_cfg_off, spd_cfg);
  2123. spd_cfg2 = dp_read(MMSS_DP_SDP_CFG2 + sdp_cfg2_off);
  2124. /* 28 data bytes for SPD Infoframe with GENERIC1 set */
  2125. spd_cfg2 |= BIT(17);
  2126. dp_write(MMSS_DP_SDP_CFG2 + sdp_cfg2_off, spd_cfg2);
  2127. dp_catalog_panel_sdp_update(panel);
  2128. }
  2129. static void dp_catalog_get_io_buf(struct dp_catalog_private *catalog)
  2130. {
  2131. struct dp_parser *parser = catalog->parser;
  2132. dp_catalog_fill_io_buf(dp_ahb);
  2133. dp_catalog_fill_io_buf(dp_aux);
  2134. dp_catalog_fill_io_buf(dp_link);
  2135. dp_catalog_fill_io_buf(dp_p0);
  2136. dp_catalog_fill_io_buf(dp_phy);
  2137. dp_catalog_fill_io_buf(dp_ln_tx0);
  2138. dp_catalog_fill_io_buf(dp_ln_tx1);
  2139. dp_catalog_fill_io_buf(dp_pll);
  2140. dp_catalog_fill_io_buf(usb3_dp_com);
  2141. dp_catalog_fill_io_buf(dp_mmss_cc);
  2142. dp_catalog_fill_io_buf(hdcp_physical);
  2143. dp_catalog_fill_io_buf(dp_p1);
  2144. dp_catalog_fill_io_buf(dp_tcsr);
  2145. }
  2146. static void dp_catalog_get_io(struct dp_catalog_private *catalog)
  2147. {
  2148. struct dp_parser *parser = catalog->parser;
  2149. dp_catalog_fill_io(dp_ahb);
  2150. dp_catalog_fill_io(dp_aux);
  2151. dp_catalog_fill_io(dp_link);
  2152. dp_catalog_fill_io(dp_p0);
  2153. dp_catalog_fill_io(dp_phy);
  2154. dp_catalog_fill_io(dp_ln_tx0);
  2155. dp_catalog_fill_io(dp_ln_tx1);
  2156. dp_catalog_fill_io(dp_pll);
  2157. dp_catalog_fill_io(usb3_dp_com);
  2158. dp_catalog_fill_io(dp_mmss_cc);
  2159. dp_catalog_fill_io(hdcp_physical);
  2160. dp_catalog_fill_io(dp_p1);
  2161. dp_catalog_fill_io(dp_tcsr);
  2162. }
  2163. static void dp_catalog_set_exe_mode(struct dp_catalog *dp_catalog, char *mode)
  2164. {
  2165. struct dp_catalog_private *catalog;
  2166. if (!dp_catalog) {
  2167. DP_ERR("invalid input\n");
  2168. return;
  2169. }
  2170. catalog = container_of(dp_catalog, struct dp_catalog_private,
  2171. dp_catalog);
  2172. strlcpy(catalog->exe_mode, mode, sizeof(catalog->exe_mode));
  2173. if (!strcmp(catalog->exe_mode, "hw"))
  2174. catalog->parser->clear_io_buf(catalog->parser);
  2175. else
  2176. dp_catalog_get_io_buf(catalog);
  2177. if (!strcmp(catalog->exe_mode, "hw") ||
  2178. !strcmp(catalog->exe_mode, "all")) {
  2179. catalog->read = dp_read_hw;
  2180. catalog->write = dp_write_hw;
  2181. dp_catalog->sub->read = dp_read_sub_hw;
  2182. dp_catalog->sub->write = dp_write_sub_hw;
  2183. } else {
  2184. catalog->read = dp_read_sw;
  2185. catalog->write = dp_write_sw;
  2186. dp_catalog->sub->read = dp_read_sub_sw;
  2187. dp_catalog->sub->write = dp_write_sub_sw;
  2188. }
  2189. }
  2190. static int dp_catalog_init(struct device *dev, struct dp_catalog *dp_catalog,
  2191. struct dp_parser *parser)
  2192. {
  2193. int rc = 0;
  2194. struct dp_catalog_private *catalog = container_of(dp_catalog,
  2195. struct dp_catalog_private, dp_catalog);
  2196. switch (parser->hw_cfg.phy_version) {
  2197. case DP_PHY_VERSION_4_2_0:
  2198. dp_catalog->sub = dp_catalog_get_v420(dev, dp_catalog,
  2199. &catalog->io);
  2200. break;
  2201. case DP_PHY_VERSION_2_0_0:
  2202. dp_catalog->sub = dp_catalog_get_v200(dev, dp_catalog,
  2203. &catalog->io);
  2204. break;
  2205. default:
  2206. goto end;
  2207. }
  2208. if (IS_ERR(dp_catalog->sub)) {
  2209. rc = PTR_ERR(dp_catalog->sub);
  2210. dp_catalog->sub = NULL;
  2211. } else {
  2212. dp_catalog->sub->read = dp_read_sub_hw;
  2213. dp_catalog->sub->write = dp_write_sub_hw;
  2214. }
  2215. end:
  2216. return rc;
  2217. }
  2218. void dp_catalog_put(struct dp_catalog *dp_catalog)
  2219. {
  2220. struct dp_catalog_private *catalog;
  2221. if (!dp_catalog)
  2222. return;
  2223. catalog = container_of(dp_catalog, struct dp_catalog_private,
  2224. dp_catalog);
  2225. if (dp_catalog->sub && dp_catalog->sub->put)
  2226. dp_catalog->sub->put(dp_catalog);
  2227. catalog->parser->clear_io_buf(catalog->parser);
  2228. devm_kfree(catalog->dev, catalog);
  2229. }
  2230. struct dp_catalog *dp_catalog_get(struct device *dev, struct dp_parser *parser)
  2231. {
  2232. int rc = 0;
  2233. struct dp_catalog *dp_catalog;
  2234. struct dp_catalog_private *catalog;
  2235. struct dp_catalog_aux aux = {
  2236. .read_data = dp_catalog_aux_read_data,
  2237. .write_data = dp_catalog_aux_write_data,
  2238. .write_trans = dp_catalog_aux_write_trans,
  2239. .clear_trans = dp_catalog_aux_clear_trans,
  2240. .reset = dp_catalog_aux_reset,
  2241. .update_aux_cfg = dp_catalog_aux_update_cfg,
  2242. .enable = dp_catalog_aux_enable,
  2243. .setup = dp_catalog_aux_setup,
  2244. .get_irq = dp_catalog_aux_get_irq,
  2245. .clear_hw_interrupts = dp_catalog_aux_clear_hw_interrupts,
  2246. };
  2247. struct dp_catalog_ctrl ctrl = {
  2248. .state_ctrl = dp_catalog_ctrl_state_ctrl,
  2249. .config_ctrl = dp_catalog_ctrl_config_ctrl,
  2250. .lane_mapping = dp_catalog_ctrl_lane_mapping,
  2251. .lane_pnswap = dp_catalog_ctrl_lane_pnswap,
  2252. .mainlink_ctrl = dp_catalog_ctrl_mainlink_ctrl,
  2253. .set_pattern = dp_catalog_ctrl_set_pattern,
  2254. .reset = dp_catalog_ctrl_reset,
  2255. .usb_reset = dp_catalog_ctrl_usb_reset,
  2256. .mainlink_ready = dp_catalog_ctrl_mainlink_ready,
  2257. .enable_irq = dp_catalog_ctrl_enable_irq,
  2258. .phy_reset = dp_catalog_ctrl_phy_reset,
  2259. .phy_lane_cfg = dp_catalog_ctrl_phy_lane_cfg,
  2260. .update_vx_px = dp_catalog_ctrl_update_vx_px,
  2261. .get_interrupt = dp_catalog_ctrl_get_interrupt,
  2262. .read_hdcp_status = dp_catalog_ctrl_read_hdcp_status,
  2263. .send_phy_pattern = dp_catalog_ctrl_send_phy_pattern,
  2264. .read_phy_pattern = dp_catalog_ctrl_read_phy_pattern,
  2265. .mst_config = dp_catalog_ctrl_mst_config,
  2266. .trigger_act = dp_catalog_ctrl_trigger_act,
  2267. .read_act_complete_sts = dp_catalog_ctrl_read_act_complete_sts,
  2268. .channel_alloc = dp_catalog_ctrl_channel_alloc,
  2269. .update_rg = dp_catalog_ctrl_update_rg,
  2270. .channel_dealloc = dp_catalog_ctrl_channel_dealloc,
  2271. .fec_config = dp_catalog_ctrl_fec_config,
  2272. .mainlink_levels = dp_catalog_ctrl_mainlink_levels,
  2273. .late_phy_init = dp_catalog_ctrl_late_phy_init,
  2274. };
  2275. struct dp_catalog_hpd hpd = {
  2276. .config_hpd = dp_catalog_hpd_config_hpd,
  2277. .get_interrupt = dp_catalog_hpd_get_interrupt,
  2278. };
  2279. struct dp_catalog_audio audio = {
  2280. .init = dp_catalog_audio_init,
  2281. .config_acr = dp_catalog_audio_config_acr,
  2282. .enable = dp_catalog_audio_enable,
  2283. .config_sdp = dp_catalog_audio_config_sdp,
  2284. .set_header = dp_catalog_audio_set_header,
  2285. .get_header = dp_catalog_audio_get_header,
  2286. };
  2287. struct dp_catalog_panel panel = {
  2288. .timing_cfg = dp_catalog_panel_timing_cfg,
  2289. .config_hdr = dp_catalog_panel_config_hdr,
  2290. .config_sdp = dp_catalog_panel_config_sdp,
  2291. .tpg_config = dp_catalog_panel_tpg_cfg,
  2292. .config_spd = dp_catalog_panel_config_spd,
  2293. .config_misc = dp_catalog_panel_config_misc,
  2294. .set_colorspace = dp_catalog_panel_set_colorspace,
  2295. .config_msa = dp_catalog_panel_config_msa,
  2296. .update_transfer_unit = dp_catalog_panel_update_transfer_unit,
  2297. .config_ctrl = dp_catalog_panel_config_ctrl,
  2298. .config_dto = dp_catalog_panel_config_dto,
  2299. .dsc_cfg = dp_catalog_panel_dsc_cfg,
  2300. .pps_flush = dp_catalog_panel_pps_flush,
  2301. .dhdr_flush = dp_catalog_panel_dhdr_flush,
  2302. .dhdr_busy = dp_catalog_panel_dhdr_busy,
  2303. };
  2304. if (!dev || !parser) {
  2305. DP_ERR("invalid input\n");
  2306. rc = -EINVAL;
  2307. goto error;
  2308. }
  2309. catalog = devm_kzalloc(dev, sizeof(*catalog), GFP_KERNEL);
  2310. if (!catalog) {
  2311. rc = -ENOMEM;
  2312. goto error;
  2313. }
  2314. catalog->dev = dev;
  2315. catalog->parser = parser;
  2316. catalog->read = dp_read_hw;
  2317. catalog->write = dp_write_hw;
  2318. dp_catalog_get_io(catalog);
  2319. strlcpy(catalog->exe_mode, "hw", sizeof(catalog->exe_mode));
  2320. dp_catalog = &catalog->dp_catalog;
  2321. dp_catalog->aux = aux;
  2322. dp_catalog->ctrl = ctrl;
  2323. dp_catalog->hpd = hpd;
  2324. dp_catalog->audio = audio;
  2325. dp_catalog->panel = panel;
  2326. rc = dp_catalog_init(dev, dp_catalog, parser);
  2327. if (rc) {
  2328. dp_catalog_put(dp_catalog);
  2329. goto error;
  2330. }
  2331. dp_catalog->set_exe_mode = dp_catalog_set_exe_mode;
  2332. dp_catalog->get_reg_dump = dp_catalog_reg_dump;
  2333. return dp_catalog;
  2334. error:
  2335. return ERR_PTR(rc);
  2336. }