hal_8074v1_rx.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "cdp_txrx_mon_struct.h"
  21. #include "qdf_trace.h"
  22. #include "hal_rx.h"
  23. #include "hal_tx.h"
  24. #include "dp_types.h"
  25. #include "hal_api_mon.h"
  26. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  27. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  28. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  29. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  30. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  31. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  32. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  33. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  34. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  35. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  36. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  37. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  38. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  39. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  40. RX_MSDU_END_5_SA_IS_VALID_LSB))
  41. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  42. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  43. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  44. RX_MSDU_END_13_SA_IDX_MASK, \
  45. RX_MSDU_END_13_SA_IDX_LSB))
  46. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  47. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  48. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  49. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  50. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  51. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  52. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  53. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  54. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  55. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  56. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  57. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  58. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  59. RX_MPDU_INFO_4_PN_31_0_MASK, \
  60. RX_MPDU_INFO_4_PN_31_0_LSB))
  61. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  62. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  63. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  64. RX_MPDU_INFO_5_PN_63_32_MASK, \
  65. RX_MPDU_INFO_5_PN_63_32_LSB))
  66. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  67. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  68. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  69. RX_MPDU_INFO_6_PN_95_64_MASK, \
  70. RX_MPDU_INFO_6_PN_95_64_LSB))
  71. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  72. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  73. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  74. RX_MPDU_INFO_7_PN_127_96_MASK, \
  75. RX_MPDU_INFO_7_PN_127_96_LSB))
  76. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  77. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  78. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  79. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  80. RX_MSDU_END_5_FIRST_MSDU_LSB))
  81. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  82. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  83. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  84. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  85. RX_MSDU_END_5_DA_IS_VALID_LSB))
  86. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  87. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  88. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  89. RX_MSDU_END_5_LAST_MSDU_MASK, \
  90. RX_MSDU_END_5_LAST_MSDU_LSB))
  91. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  92. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  93. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  94. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  95. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  96. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  97. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  98. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  99. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  100. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  101. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  102. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  103. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  104. RX_MPDU_INFO_2_TO_DS_MASK, \
  105. RX_MPDU_INFO_2_TO_DS_LSB))
  106. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  107. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  108. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  109. RX_MPDU_INFO_2_FR_DS_MASK, \
  110. RX_MPDU_INFO_2_FR_DS_LSB))
  111. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  112. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  113. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  114. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  115. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  116. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  117. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  118. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  119. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  120. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  121. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  122. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  123. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  124. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  125. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  126. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  127. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  128. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  129. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  130. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  131. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  132. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  133. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  134. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  135. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  136. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  137. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  138. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  139. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  140. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  141. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  142. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  143. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  144. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  145. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  146. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  147. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  148. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \
  149. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK, \
  150. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB))
  151. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  152. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  153. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  154. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  155. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  156. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  157. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  158. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  159. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  160. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  161. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  162. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  163. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  164. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  165. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  166. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  167. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  168. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  169. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  170. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  171. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  172. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  173. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  174. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  175. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  176. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  177. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  178. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  179. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  180. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  181. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  182. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  183. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)), \
  184. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK, \
  185. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB))
  186. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  187. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  188. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  189. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  190. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  191. #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va) \
  192. (uint8_t *)(link_desc_va) + \
  193. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  194. #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0) \
  195. (uint8_t *)(msdu0) + \
  196. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  197. #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc) \
  198. (uint8_t *)(ent_ring_desc) + \
  199. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  200. #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc) \
  201. (uint8_t *)(dst_ring_desc) + \
  202. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  203. /*
  204. * hal_rx_msdu_start_nss_get_8074(): API to get the NSS
  205. * Interval from rx_msdu_start
  206. *
  207. * @buf: pointer to the start of RX PKT TLV header
  208. * Return: uint32_t(nss)
  209. */
  210. static uint32_t
  211. hal_rx_msdu_start_nss_get_8074(uint8_t *buf)
  212. {
  213. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  214. struct rx_msdu_start *msdu_start =
  215. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  216. uint32_t nss;
  217. nss = HAL_RX_MSDU_START_NSS_GET(msdu_start);
  218. return nss;
  219. }
  220. /**
  221. * hal_rx_mon_hw_desc_get_mpdu_status_8074(): Retrieve MPDU status
  222. *
  223. * @ hw_desc_addr: Start address of Rx HW TLVs
  224. * @ rs: Status for monitor mode
  225. *
  226. * Return: void
  227. */
  228. static void hal_rx_mon_hw_desc_get_mpdu_status_8074(void *hw_desc_addr,
  229. struct mon_rx_status *rs)
  230. {
  231. struct rx_msdu_start *rx_msdu_start;
  232. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  233. uint32_t reg_value;
  234. const uint32_t sgi_hw_to_cdp[] = {
  235. CDP_SGI_0_8_US,
  236. CDP_SGI_0_4_US,
  237. CDP_SGI_1_6_US,
  238. CDP_SGI_3_2_US,
  239. };
  240. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  241. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  242. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  243. RX_MSDU_START_5, USER_RSSI);
  244. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  245. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  246. rs->sgi = sgi_hw_to_cdp[reg_value];
  247. rs->nr_ant = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, NSS);
  248. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  249. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  250. /* TODO: rs->beamformed should be set for SU beamforming also */
  251. }
  252. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  253. static uint32_t hal_get_link_desc_size_8074(void)
  254. {
  255. return LINK_DESC_SIZE;
  256. }
  257. /*
  258. * hal_rx_get_tlv_8074(): API to get the tlv
  259. *
  260. * @rx_tlv: TLV data extracted from the rx packet
  261. * Return: uint8_t
  262. */
  263. static uint8_t hal_rx_get_tlv_8074(void *rx_tlv)
  264. {
  265. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_35, RECEIVE_BANDWIDTH);
  266. }
  267. /**
  268. * hal_rx_proc_phyrx_other_receive_info_tlv_8074()
  269. * -process other receive info TLV
  270. * @rx_tlv_hdr: pointer to TLV header
  271. * @ppdu_info: pointer to ppdu_info
  272. *
  273. * Return: None
  274. */
  275. static
  276. void hal_rx_proc_phyrx_other_receive_info_tlv_8074(void *rx_tlv_hdr,
  277. void *ppdu_info)
  278. {
  279. }
  280. /**
  281. * hal_rx_dump_msdu_start_tlv_8074() : dump RX msdu_start TLV in structured
  282. * human readable format.
  283. * @ msdu_start: pointer the msdu_start TLV in pkt.
  284. * @ dbg_level: log level.
  285. *
  286. * Return: void
  287. */
  288. static void hal_rx_dump_msdu_start_tlv_8074(void *msdustart,
  289. uint8_t dbg_level)
  290. {
  291. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  292. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  293. "rx_msdu_start tlv - "
  294. "rxpcu_mpdu_filter_in_category: %d "
  295. "sw_frame_group_id: %d "
  296. "phy_ppdu_id: %d "
  297. "msdu_length: %d "
  298. "ipsec_esp: %d "
  299. "l3_offset: %d "
  300. "ipsec_ah: %d "
  301. "l4_offset: %d "
  302. "msdu_number: %d "
  303. "decap_format: %d "
  304. "ipv4_proto: %d "
  305. "ipv6_proto: %d "
  306. "tcp_proto: %d "
  307. "udp_proto: %d "
  308. "ip_frag: %d "
  309. "tcp_only_ack: %d "
  310. "da_is_bcast_mcast: %d "
  311. "ip4_protocol_ip6_next_header: %d "
  312. "toeplitz_hash_2_or_4: %d "
  313. "flow_id_toeplitz: %d "
  314. "user_rssi: %d "
  315. "pkt_type: %d "
  316. "stbc: %d "
  317. "sgi: %d "
  318. "rate_mcs: %d "
  319. "receive_bandwidth: %d "
  320. "reception_type: %d "
  321. "toeplitz_hash: %d "
  322. "nss: %d "
  323. "ppdu_start_timestamp: %d "
  324. "sw_phy_meta_data: %d ",
  325. msdu_start->rxpcu_mpdu_filter_in_category,
  326. msdu_start->sw_frame_group_id,
  327. msdu_start->phy_ppdu_id,
  328. msdu_start->msdu_length,
  329. msdu_start->ipsec_esp,
  330. msdu_start->l3_offset,
  331. msdu_start->ipsec_ah,
  332. msdu_start->l4_offset,
  333. msdu_start->msdu_number,
  334. msdu_start->decap_format,
  335. msdu_start->ipv4_proto,
  336. msdu_start->ipv6_proto,
  337. msdu_start->tcp_proto,
  338. msdu_start->udp_proto,
  339. msdu_start->ip_frag,
  340. msdu_start->tcp_only_ack,
  341. msdu_start->da_is_bcast_mcast,
  342. msdu_start->ip4_protocol_ip6_next_header,
  343. msdu_start->toeplitz_hash_2_or_4,
  344. msdu_start->flow_id_toeplitz,
  345. msdu_start->user_rssi,
  346. msdu_start->pkt_type,
  347. msdu_start->stbc,
  348. msdu_start->sgi,
  349. msdu_start->rate_mcs,
  350. msdu_start->receive_bandwidth,
  351. msdu_start->reception_type,
  352. msdu_start->toeplitz_hash,
  353. msdu_start->nss,
  354. msdu_start->ppdu_start_timestamp,
  355. msdu_start->sw_phy_meta_data);
  356. }
  357. /**
  358. * hal_rx_dump_msdu_end_tlv_8074: dump RX msdu_end TLV in structured
  359. * human readable format.
  360. * @ msdu_end: pointer the msdu_end TLV in pkt.
  361. * @ dbg_level: log level.
  362. *
  363. * Return: void
  364. */
  365. static void hal_rx_dump_msdu_end_tlv_8074(void *msduend,
  366. uint8_t dbg_level)
  367. {
  368. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  369. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  370. "rx_msdu_end tlv - "
  371. "rxpcu_mpdu_filter_in_category: %d "
  372. "sw_frame_group_id: %d "
  373. "phy_ppdu_id: %d "
  374. "ip_hdr_chksum: %d "
  375. "tcp_udp_chksum: %d "
  376. "key_id_octet: %d "
  377. "cce_super_rule: %d "
  378. "cce_classify_not_done_truncat: %d "
  379. "cce_classify_not_done_cce_dis: %d "
  380. "ext_wapi_pn_63_48: %d "
  381. "ext_wapi_pn_95_64: %d "
  382. "ext_wapi_pn_127_96: %d "
  383. "reported_mpdu_length: %d "
  384. "first_msdu: %d "
  385. "last_msdu: %d "
  386. "sa_idx_timeout: %d "
  387. "da_idx_timeout: %d "
  388. "msdu_limit_error: %d "
  389. "flow_idx_timeout: %d "
  390. "flow_idx_invalid: %d "
  391. "wifi_parser_error: %d "
  392. "amsdu_parser_error: %d "
  393. "sa_is_valid: %d "
  394. "da_is_valid: %d "
  395. "da_is_mcbc: %d "
  396. "l3_header_padding: %d "
  397. "ipv6_options_crc: %d "
  398. "tcp_seq_number: %d "
  399. "tcp_ack_number: %d "
  400. "tcp_flag: %d "
  401. "lro_eligible: %d "
  402. "window_size: %d "
  403. "da_offset: %d "
  404. "sa_offset: %d "
  405. "da_offset_valid: %d "
  406. "sa_offset_valid: %d "
  407. "rule_indication_31_0: %d "
  408. "rule_indication_63_32: %d "
  409. "sa_idx: %d "
  410. "da_idx: %d "
  411. "msdu_drop: %d "
  412. "reo_destination_indication: %d "
  413. "flow_idx: %d "
  414. "fse_metadata: %d "
  415. "cce_metadata: %d "
  416. "sa_sw_peer_id: %d ",
  417. msdu_end->rxpcu_mpdu_filter_in_category,
  418. msdu_end->sw_frame_group_id,
  419. msdu_end->phy_ppdu_id,
  420. msdu_end->ip_hdr_chksum,
  421. msdu_end->tcp_udp_chksum,
  422. msdu_end->key_id_octet,
  423. msdu_end->cce_super_rule,
  424. msdu_end->cce_classify_not_done_truncate,
  425. msdu_end->cce_classify_not_done_cce_dis,
  426. msdu_end->ext_wapi_pn_63_48,
  427. msdu_end->ext_wapi_pn_95_64,
  428. msdu_end->ext_wapi_pn_127_96,
  429. msdu_end->reported_mpdu_length,
  430. msdu_end->first_msdu,
  431. msdu_end->last_msdu,
  432. msdu_end->sa_idx_timeout,
  433. msdu_end->da_idx_timeout,
  434. msdu_end->msdu_limit_error,
  435. msdu_end->flow_idx_timeout,
  436. msdu_end->flow_idx_invalid,
  437. msdu_end->wifi_parser_error,
  438. msdu_end->amsdu_parser_error,
  439. msdu_end->sa_is_valid,
  440. msdu_end->da_is_valid,
  441. msdu_end->da_is_mcbc,
  442. msdu_end->l3_header_padding,
  443. msdu_end->ipv6_options_crc,
  444. msdu_end->tcp_seq_number,
  445. msdu_end->tcp_ack_number,
  446. msdu_end->tcp_flag,
  447. msdu_end->lro_eligible,
  448. msdu_end->window_size,
  449. msdu_end->da_offset,
  450. msdu_end->sa_offset,
  451. msdu_end->da_offset_valid,
  452. msdu_end->sa_offset_valid,
  453. msdu_end->rule_indication_31_0,
  454. msdu_end->rule_indication_63_32,
  455. msdu_end->sa_idx,
  456. msdu_end->da_idx,
  457. msdu_end->msdu_drop,
  458. msdu_end->reo_destination_indication,
  459. msdu_end->flow_idx,
  460. msdu_end->fse_metadata,
  461. msdu_end->cce_metadata,
  462. msdu_end->sa_sw_peer_id);
  463. }
  464. /*
  465. * Get tid from RX_MPDU_START
  466. */
  467. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  468. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  469. RX_MPDU_INFO_3_TID_OFFSET)), \
  470. RX_MPDU_INFO_3_TID_MASK, \
  471. RX_MPDU_INFO_3_TID_LSB))
  472. static uint32_t hal_rx_mpdu_start_tid_get_8074(uint8_t *buf)
  473. {
  474. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  475. struct rx_mpdu_start *mpdu_start =
  476. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  477. uint32_t tid;
  478. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  479. return tid;
  480. }
  481. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  482. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  483. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  484. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  485. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  486. /*
  487. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  488. * Interval from rx_msdu_start
  489. *
  490. * @buf: pointer to the start of RX PKT TLV header
  491. * Return: uint32_t(reception_type)
  492. */
  493. static uint32_t hal_rx_msdu_start_reception_type_get_8074(uint8_t *buf)
  494. {
  495. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  496. struct rx_msdu_start *msdu_start =
  497. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  498. uint32_t reception_type;
  499. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  500. return reception_type;
  501. }
  502. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  503. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  504. RX_MSDU_END_13_DA_IDX_OFFSET)), \
  505. RX_MSDU_END_13_DA_IDX_MASK, \
  506. RX_MSDU_END_13_DA_IDX_LSB))
  507. /**
  508. * hal_rx_msdu_end_da_idx_get_8074: API to get da_idx
  509. * from rx_msdu_end TLV
  510. *
  511. * @ buf: pointer to the start of RX PKT TLV headers
  512. * Return: da index
  513. */
  514. static uint16_t hal_rx_msdu_end_da_idx_get_8074(uint8_t *buf)
  515. {
  516. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  517. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  518. uint16_t da_idx;
  519. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  520. return da_idx;
  521. }