hal_rx.h 111 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_api.h>
  21. #define HAL_RX_OFFSET(block, field) block##_##field##_OFFSET
  22. #define HAL_RX_LSB(block, field) block##_##field##_LSB
  23. #define HAL_RX_MASk(block, field) block##_##field##_MASK
  24. #define HAL_RX_GET(_ptr, block, field) \
  25. (((*((volatile uint32_t *)_ptr + (HAL_RX_OFFSET(block, field)>>2))) & \
  26. HAL_RX_MASk(block, field)) >> \
  27. HAL_RX_LSB(block, field))
  28. /* BUFFER_SIZE = 1536 data bytes + 384 RX TLV bytes + some spare bytes */
  29. #ifndef RX_DATA_BUFFER_SIZE
  30. #define RX_DATA_BUFFER_SIZE 2048
  31. #endif
  32. #ifndef RX_MONITOR_BUFFER_SIZE
  33. #define RX_MONITOR_BUFFER_SIZE 2048
  34. #endif
  35. /* HAL_RX_NON_QOS_TID = NON_QOS_TID which is 16 */
  36. #define HAL_RX_NON_QOS_TID 16
  37. enum {
  38. HAL_HW_RX_DECAP_FORMAT_RAW = 0,
  39. HAL_HW_RX_DECAP_FORMAT_NWIFI,
  40. HAL_HW_RX_DECAP_FORMAT_ETH2,
  41. HAL_HW_RX_DECAP_FORMAT_8023,
  42. };
  43. /**
  44. * struct hal_wbm_err_desc_info: structure to hold wbm error codes and reasons
  45. *
  46. * @reo_psh_rsn: REO push reason
  47. * @reo_err_code: REO Error code
  48. * @rxdma_psh_rsn: RXDMA push reason
  49. * @rxdma_err_code: RXDMA Error code
  50. * @reserved_1: Reserved bits
  51. * @wbm_err_src: WBM error source
  52. * @pool_id: pool ID, indicates which rxdma pool
  53. * @reserved_2: Reserved bits
  54. */
  55. struct hal_wbm_err_desc_info {
  56. uint16_t reo_psh_rsn:2,
  57. reo_err_code:5,
  58. rxdma_psh_rsn:2,
  59. rxdma_err_code:5,
  60. reserved_1:2;
  61. uint8_t wbm_err_src:3,
  62. pool_id:2,
  63. msdu_continued:1,
  64. reserved_2:2;
  65. };
  66. /**
  67. * struct hal_rx_msdu_metadata:Structure to hold rx fast path information.
  68. *
  69. * @l3_hdr_pad: l3 header padding
  70. * @reserved: Reserved bits
  71. * @sa_sw_peer_id: sa sw peer id
  72. * @sa_idx: sa index
  73. * @da_idx: da index
  74. */
  75. struct hal_rx_msdu_metadata {
  76. uint32_t l3_hdr_pad:16,
  77. sa_sw_peer_id:16;
  78. uint32_t sa_idx:16,
  79. da_idx:16;
  80. };
  81. /**
  82. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  83. *
  84. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  85. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  86. */
  87. enum hal_reo_error_status {
  88. HAL_REO_ERROR_DETECTED = 0,
  89. HAL_REO_ROUTING_INSTRUCTION = 1,
  90. };
  91. /**
  92. * @msdu_flags: [0] first_msdu_in_mpdu
  93. * [1] last_msdu_in_mpdu
  94. * [2] msdu_continuation - MSDU spread across buffers
  95. * [23] sa_is_valid - SA match in peer table
  96. * [24] sa_idx_timeout - Timeout while searching for SA match
  97. * [25] da_is_valid - Used to identtify intra-bss forwarding
  98. * [26] da_is_MCBC
  99. * [27] da_idx_timeout - Timeout while searching for DA match
  100. *
  101. */
  102. struct hal_rx_msdu_desc_info {
  103. uint32_t msdu_flags;
  104. uint16_t msdu_len; /* 14 bits for length */
  105. };
  106. /**
  107. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  108. *
  109. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  110. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  111. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  112. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  113. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  114. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  115. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  116. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  117. */
  118. enum hal_rx_msdu_desc_flags {
  119. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  120. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  121. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  122. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  123. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  124. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  125. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  126. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  127. };
  128. /*
  129. * @msdu_count: no. of msdus in the MPDU
  130. * @mpdu_seq: MPDU sequence number
  131. * @mpdu_flags [0] Fragment flag
  132. * [1] MPDU_retry_bit
  133. * [2] AMPDU flag
  134. * [3] raw_ampdu
  135. * @peer_meta_data: Upper bits containing peer id, vdev id
  136. */
  137. struct hal_rx_mpdu_desc_info {
  138. uint16_t msdu_count;
  139. uint16_t mpdu_seq; /* 12 bits for length */
  140. uint32_t mpdu_flags;
  141. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  142. };
  143. /**
  144. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  145. *
  146. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  147. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  148. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  149. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  150. */
  151. enum hal_rx_mpdu_desc_flags {
  152. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  153. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  154. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  155. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  156. };
  157. /**
  158. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  159. * BUFFER_ADDR_INFO structure
  160. *
  161. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  162. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  163. * descriptor list
  164. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  165. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  166. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  167. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  168. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  169. */
  170. enum hal_rx_ret_buf_manager {
  171. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  172. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  173. HAL_RX_BUF_RBM_FW_BM = 2,
  174. HAL_RX_BUF_RBM_SW0_BM = 3,
  175. HAL_RX_BUF_RBM_SW1_BM = 4,
  176. HAL_RX_BUF_RBM_SW2_BM = 5,
  177. HAL_RX_BUF_RBM_SW3_BM = 6,
  178. };
  179. /*
  180. * Given the offset of a field in bytes, returns uint8_t *
  181. */
  182. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  183. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  184. /*
  185. * Given the offset of a field in bytes, returns uint32_t *
  186. */
  187. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  188. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  189. #define _HAL_MS(_word, _mask, _shift) \
  190. (((_word) & (_mask)) >> (_shift))
  191. /*
  192. * macro to set the LSW of the nbuf data physical address
  193. * to the rxdma ring entry
  194. */
  195. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  196. ((*(((unsigned int *) buff_addr_info) + \
  197. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  198. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  199. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  200. /*
  201. * macro to set the LSB of MSW of the nbuf data physical address
  202. * to the rxdma ring entry
  203. */
  204. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  205. ((*(((unsigned int *) buff_addr_info) + \
  206. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  207. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  208. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  209. #define HAL_RX_COOKIE_INVALID_MASK 0x80000000
  210. /*
  211. * macro to get the invalid bit for sw cookie
  212. */
  213. #define HAL_RX_BUF_COOKIE_INVALID_GET(buff_addr_info) \
  214. ((*(((unsigned int *)buff_addr_info) + \
  215. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) & \
  216. HAL_RX_COOKIE_INVALID_MASK)
  217. /*
  218. * macro to set the invalid bit for sw cookie
  219. */
  220. #define HAL_RX_BUF_COOKIE_INVALID_SET(buff_addr_info) \
  221. ((*(((unsigned int *)buff_addr_info) + \
  222. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  223. HAL_RX_COOKIE_INVALID_MASK)
  224. /*
  225. * macro to set the cookie into the rxdma ring entry
  226. */
  227. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  228. ((*(((unsigned int *) buff_addr_info) + \
  229. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  230. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  231. ((*(((unsigned int *) buff_addr_info) + \
  232. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  233. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  234. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  235. /*
  236. * macro to set the manager into the rxdma ring entry
  237. */
  238. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  239. ((*(((unsigned int *) buff_addr_info) + \
  240. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  241. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  242. ((*(((unsigned int *) buff_addr_info) + \
  243. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  244. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  245. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  246. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  247. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  248. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  249. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  250. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  251. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  252. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  253. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  254. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  255. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  256. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  257. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  258. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  259. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  260. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  261. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  262. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  263. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  264. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  265. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  266. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  267. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  268. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  269. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  270. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  271. #define HAL_RX_LINK_COOKIE_INVALID_MASK 0x40000000
  272. #define HAL_RX_BUF_LINK_COOKIE_INVALID_GET(buff_addr_info) \
  273. ((*(((unsigned int *)buff_addr_info) + \
  274. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) & \
  275. HAL_RX_LINK_COOKIE_INVALID_MASK)
  276. #define HAL_RX_BUF_LINK_COOKIE_INVALID_SET(buff_addr_info) \
  277. ((*(((unsigned int *)buff_addr_info) + \
  278. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  279. HAL_RX_LINK_COOKIE_INVALID_MASK)
  280. #define HAL_RX_REO_BUF_LINK_COOKIE_INVALID_GET(reo_desc) \
  281. (HAL_RX_BUF_LINK_COOKIE_INVALID_GET(& \
  282. (((struct reo_destination_ring *) \
  283. reo_desc)->buf_or_link_desc_addr_info)))
  284. #define HAL_RX_REO_BUF_LINK_COOKIE_INVALID_SET(reo_desc) \
  285. (HAL_RX_BUF_LINK_COOKIE_INVALID_SET(& \
  286. (((struct reo_destination_ring *) \
  287. reo_desc)->buf_or_link_desc_addr_info)))
  288. /* TODO: Convert the following structure fields accesseses to offsets */
  289. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  290. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  291. (((struct reo_destination_ring *) \
  292. reo_desc)->buf_or_link_desc_addr_info)))
  293. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  294. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  295. (((struct reo_destination_ring *) \
  296. reo_desc)->buf_or_link_desc_addr_info)))
  297. #define HAL_RX_REO_BUF_COOKIE_INVALID_GET(reo_desc) \
  298. (HAL_RX_BUF_COOKIE_INVALID_GET(& \
  299. (((struct reo_destination_ring *) \
  300. reo_desc)->buf_or_link_desc_addr_info)))
  301. #define HAL_RX_REO_BUF_COOKIE_INVALID_SET(reo_desc) \
  302. (HAL_RX_BUF_COOKIE_INVALID_SET(& \
  303. (((struct reo_destination_ring *) \
  304. reo_desc)->buf_or_link_desc_addr_info)))
  305. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  306. (HAL_RX_BUF_COOKIE_GET(& \
  307. (((struct reo_destination_ring *) \
  308. reo_desc)->buf_or_link_desc_addr_info)))
  309. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  310. ((mpdu_info_ptr \
  311. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  312. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  313. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  314. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  315. ((mpdu_info_ptr \
  316. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  317. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  318. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  319. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  320. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  321. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  322. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  323. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  324. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  325. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  326. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  327. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  328. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  329. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  330. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  331. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  332. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  333. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  334. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  335. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  336. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  337. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  338. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  339. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  340. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  341. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  342. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  343. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  344. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  345. /*
  346. * NOTE: None of the following _GET macros need a right
  347. * shift by the corresponding _LSB. This is because, they are
  348. * finally taken and "OR'ed" into a single word again.
  349. */
  350. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  351. ((*(((uint32_t *)msdu_info_ptr) + \
  352. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  353. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  354. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  355. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  356. ((*(((uint32_t *)msdu_info_ptr) + \
  357. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  358. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  359. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  360. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  361. ((*(((uint32_t *)msdu_info_ptr) + \
  362. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  363. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  364. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  365. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  366. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  367. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  368. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  369. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  370. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  371. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  372. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  373. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  374. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  375. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  376. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  377. #define HAL_RX_MSDU_REO_DST_IND_GET(msdu_info_ptr) \
  378. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  379. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_OFFSET)), \
  380. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_MASK, \
  381. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_LSB))
  382. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  383. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  384. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  385. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  386. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  387. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  388. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  389. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  390. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  391. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  392. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  393. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  394. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  395. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  396. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  397. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  398. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  399. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  400. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  401. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  402. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  403. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  404. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  405. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  406. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  407. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  408. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  409. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  410. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  411. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  412. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  413. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  414. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  415. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  416. #define HAL_RX_FLD_SET(_ptr, _wrd, _field, _val) \
  417. (*(uint32_t *)(((uint8_t *)_ptr) + \
  418. _wrd ## _ ## _field ## _OFFSET) |= \
  419. ((_val << _wrd ## _ ## _field ## _LSB) & \
  420. _wrd ## _ ## _field ## _MASK))
  421. #define HAL_RX_UNIFORM_HDR_SET(_rx_msdu_link, _field, _val) \
  422. HAL_RX_FLD_SET(_rx_msdu_link, UNIFORM_DESCRIPTOR_HEADER_0, \
  423. _field, _val)
  424. #define HAL_RX_MSDU_DESC_INFO_SET(_msdu_info_ptr, _field, _val) \
  425. HAL_RX_FLD_SET(_msdu_info_ptr, RX_MSDU_DESC_INFO_0, \
  426. _field, _val)
  427. #define HAL_RX_MPDU_DESC_INFO_SET(_mpdu_info_ptr, _field, _val) \
  428. HAL_RX_FLD_SET(_mpdu_info_ptr, RX_MPDU_DESC_INFO_0, \
  429. _field, _val)
  430. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  431. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  432. {
  433. struct reo_destination_ring *reo_dst_ring;
  434. uint32_t *mpdu_info;
  435. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  436. mpdu_info = (uint32_t *)&reo_dst_ring->rx_mpdu_desc_info_details;
  437. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  438. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  439. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  440. mpdu_desc_info->peer_meta_data =
  441. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  442. }
  443. /*
  444. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  445. * @ Specifically flags needed are:
  446. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  447. * @ msdu_continuation, sa_is_valid,
  448. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  449. * @ da_is_MCBC
  450. *
  451. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  452. * @ descriptor
  453. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  454. * @ Return: void
  455. */
  456. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  457. struct hal_rx_msdu_desc_info *msdu_desc_info)
  458. {
  459. struct reo_destination_ring *reo_dst_ring;
  460. uint32_t *msdu_info;
  461. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  462. msdu_info = (uint32_t *)&reo_dst_ring->rx_msdu_desc_info_details;
  463. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  464. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  465. }
  466. /*
  467. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  468. * rxdma ring entry.
  469. * @rxdma_entry: descriptor entry
  470. * @paddr: physical address of nbuf data pointer.
  471. * @cookie: SW cookie used as a index to SW rx desc.
  472. * @manager: who owns the nbuf (host, NSS, etc...).
  473. *
  474. */
  475. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  476. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  477. {
  478. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  479. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  480. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  481. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  482. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  483. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  484. }
  485. /*
  486. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  487. * pre-header.
  488. */
  489. /*
  490. * Every Rx packet starts at an offset from the top of the buffer.
  491. * If the host hasn't subscribed to any specific TLV, there is
  492. * still space reserved for the following TLV's from the start of
  493. * the buffer:
  494. * -- RX ATTENTION
  495. * -- RX MPDU START
  496. * -- RX MSDU START
  497. * -- RX MSDU END
  498. * -- RX MPDU END
  499. * -- RX PACKET HEADER (802.11)
  500. * If the host subscribes to any of the TLV's above, that TLV
  501. * if populated by the HW
  502. */
  503. #define NUM_DWORDS_TAG 1
  504. /* By default the packet header TLV is 128 bytes */
  505. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  506. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  507. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  508. #define RX_PKT_OFFSET_WORDS \
  509. ( \
  510. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  511. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  512. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  513. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  514. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  515. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  516. )
  517. #define RX_PKT_OFFSET_BYTES \
  518. (RX_PKT_OFFSET_WORDS << 2)
  519. #define RX_PKT_HDR_TLV_LEN 120
  520. /*
  521. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  522. */
  523. struct rx_attention_tlv {
  524. uint32_t tag;
  525. struct rx_attention rx_attn;
  526. };
  527. struct rx_mpdu_start_tlv {
  528. uint32_t tag;
  529. struct rx_mpdu_start rx_mpdu_start;
  530. };
  531. struct rx_msdu_start_tlv {
  532. uint32_t tag;
  533. struct rx_msdu_start rx_msdu_start;
  534. };
  535. struct rx_msdu_end_tlv {
  536. uint32_t tag;
  537. struct rx_msdu_end rx_msdu_end;
  538. };
  539. struct rx_mpdu_end_tlv {
  540. uint32_t tag;
  541. struct rx_mpdu_end rx_mpdu_end;
  542. };
  543. struct rx_pkt_hdr_tlv {
  544. uint32_t tag; /* 4 B */
  545. uint32_t phy_ppdu_id; /* 4 B */
  546. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  547. };
  548. #define RXDMA_OPTIMIZATION
  549. /* rx_pkt_tlvs structure should be used to process Data buffers, monitor status
  550. * buffers, monitor destination buffers and monitor descriptor buffers.
  551. */
  552. #ifdef RXDMA_OPTIMIZATION
  553. /*
  554. * The RX_PADDING_BYTES is required so that the TLV's don't
  555. * spread across the 128 byte boundary
  556. * RXDMA optimization requires:
  557. * 1) MSDU_END & ATTENTION TLV's follow in that order
  558. * 2) TLV's don't span across 128 byte lines
  559. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  560. */
  561. #define RX_PADDING0_BYTES 4
  562. #define RX_PADDING1_BYTES 16
  563. struct rx_pkt_tlvs {
  564. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  565. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  566. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  567. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  568. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  569. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  570. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  571. #ifndef NO_RX_PKT_HDR_TLV
  572. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  573. #endif
  574. };
  575. #else /* RXDMA_OPTIMIZATION */
  576. struct rx_pkt_tlvs {
  577. struct rx_attention_tlv attn_tlv;
  578. struct rx_mpdu_start_tlv mpdu_start_tlv;
  579. struct rx_msdu_start_tlv msdu_start_tlv;
  580. struct rx_msdu_end_tlv msdu_end_tlv;
  581. struct rx_mpdu_end_tlv mpdu_end_tlv;
  582. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  583. };
  584. #endif /* RXDMA_OPTIMIZATION */
  585. /* rx_mon_pkt_tlvs structure should be used to process monitor data buffers */
  586. #ifdef RXDMA_OPTIMIZATION
  587. struct rx_mon_pkt_tlvs {
  588. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  589. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  590. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  591. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  592. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  593. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  594. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  595. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  596. };
  597. #else /* RXDMA_OPTIMIZATION */
  598. struct rx_mon_pkt_tlvs {
  599. struct rx_attention_tlv attn_tlv;
  600. struct rx_mpdu_start_tlv mpdu_start_tlv;
  601. struct rx_msdu_start_tlv msdu_start_tlv;
  602. struct rx_msdu_end_tlv msdu_end_tlv;
  603. struct rx_mpdu_end_tlv mpdu_end_tlv;
  604. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  605. };
  606. #endif
  607. #define SIZE_OF_MONITOR_TLV sizeof(struct rx_mon_pkt_tlvs)
  608. #define SIZE_OF_DATA_RX_TLV sizeof(struct rx_pkt_tlvs)
  609. #define RX_PKT_TLVS_LEN SIZE_OF_DATA_RX_TLV
  610. #ifdef NO_RX_PKT_HDR_TLV
  611. static inline uint8_t
  612. *hal_rx_pkt_hdr_get(uint8_t *buf)
  613. {
  614. return buf + RX_PKT_TLVS_LEN;
  615. }
  616. #else
  617. static inline uint8_t
  618. *hal_rx_pkt_hdr_get(uint8_t *buf)
  619. {
  620. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  621. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  622. }
  623. #endif
  624. #define RX_PKT_TLV_OFFSET(field) qdf_offsetof(struct rx_pkt_tlvs, field)
  625. #define HAL_RX_PKT_TLV_MPDU_START_OFFSET(hal_soc) \
  626. RX_PKT_TLV_OFFSET(mpdu_start_tlv)
  627. #define HAL_RX_PKT_TLV_MPDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(mpdu_end_tlv)
  628. #define HAL_RX_PKT_TLV_MSDU_START_OFFSET(hal_soc) \
  629. RX_PKT_TLV_OFFSET(msdu_start_tlv)
  630. #define HAL_RX_PKT_TLV_MSDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(msdu_end_tlv)
  631. #define HAL_RX_PKT_TLV_ATTN_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(attn_tlv)
  632. #define HAL_RX_PKT_TLV_PKT_HDR_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(pkt_hdr_tlv)
  633. static inline uint8_t
  634. *hal_rx_padding0_get(uint8_t *buf)
  635. {
  636. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  637. return pkt_tlvs->rx_padding0;
  638. }
  639. /*
  640. * hal_rx_encryption_info_valid(): Returns encryption type.
  641. *
  642. * @hal_soc_hdl: hal soc handle
  643. * @buf: rx_tlv_hdr of the received packet
  644. *
  645. * Return: encryption type
  646. */
  647. static inline uint32_t
  648. hal_rx_encryption_info_valid(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  649. {
  650. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  651. return hal_soc->ops->hal_rx_encryption_info_valid(buf);
  652. }
  653. /*
  654. * hal_rx_print_pn: Prints the PN of rx packet.
  655. * @hal_soc_hdl: hal soc handle
  656. * @buf: rx_tlv_hdr of the received packet
  657. *
  658. * Return: void
  659. */
  660. static inline void
  661. hal_rx_print_pn(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  662. {
  663. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  664. hal_soc->ops->hal_rx_print_pn(buf);
  665. }
  666. /*
  667. * Get msdu_done bit from the RX_ATTENTION TLV
  668. */
  669. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  670. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  671. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  672. RX_ATTENTION_2_MSDU_DONE_MASK, \
  673. RX_ATTENTION_2_MSDU_DONE_LSB))
  674. static inline uint32_t
  675. hal_rx_attn_msdu_done_get(uint8_t *buf)
  676. {
  677. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  678. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  679. uint32_t msdu_done;
  680. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  681. return msdu_done;
  682. }
  683. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  684. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  685. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  686. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  687. RX_ATTENTION_1_FIRST_MPDU_LSB))
  688. /*
  689. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  690. * @buf: pointer to rx_pkt_tlvs
  691. *
  692. * reutm: uint32_t(first_msdu)
  693. */
  694. static inline uint32_t
  695. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  696. {
  697. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  698. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  699. uint32_t first_mpdu;
  700. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  701. return first_mpdu;
  702. }
  703. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  704. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  705. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  706. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  707. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  708. /*
  709. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  710. * from rx attention
  711. * @buf: pointer to rx_pkt_tlvs
  712. *
  713. * Return: tcp_udp_cksum_fail
  714. */
  715. static inline bool
  716. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  717. {
  718. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  719. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  720. bool tcp_udp_cksum_fail;
  721. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  722. return tcp_udp_cksum_fail;
  723. }
  724. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  725. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  726. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  727. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  728. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  729. /*
  730. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  731. * from rx attention
  732. * @buf: pointer to rx_pkt_tlvs
  733. *
  734. * Return: ip_cksum_fail
  735. */
  736. static inline bool
  737. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  738. {
  739. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  740. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  741. bool ip_cksum_fail;
  742. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  743. return ip_cksum_fail;
  744. }
  745. #define HAL_RX_ATTN_PHY_PPDU_ID_GET(_rx_attn) \
  746. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  747. RX_ATTENTION_0_PHY_PPDU_ID_OFFSET)), \
  748. RX_ATTENTION_0_PHY_PPDU_ID_MASK, \
  749. RX_ATTENTION_0_PHY_PPDU_ID_LSB))
  750. /*
  751. * hal_rx_attn_phy_ppdu_id_get(): get phy_ppdu_id value
  752. * from rx attention
  753. * @buf: pointer to rx_pkt_tlvs
  754. *
  755. * Return: phy_ppdu_id
  756. */
  757. static inline uint16_t
  758. hal_rx_attn_phy_ppdu_id_get(uint8_t *buf)
  759. {
  760. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  761. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  762. uint16_t phy_ppdu_id;
  763. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  764. return phy_ppdu_id;
  765. }
  766. #define HAL_RX_ATTN_CCE_MATCH_GET(_rx_attn) \
  767. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  768. RX_ATTENTION_1_CCE_MATCH_OFFSET)), \
  769. RX_ATTENTION_1_CCE_MATCH_MASK, \
  770. RX_ATTENTION_1_CCE_MATCH_LSB))
  771. /*
  772. * hal_rx_msdu_cce_match_get(): get CCE match bit
  773. * from rx attention
  774. * @buf: pointer to rx_pkt_tlvs
  775. * Return: CCE match value
  776. */
  777. static inline bool
  778. hal_rx_msdu_cce_match_get(uint8_t *buf)
  779. {
  780. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  781. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  782. bool cce_match_val;
  783. cce_match_val = HAL_RX_ATTN_CCE_MATCH_GET(rx_attn);
  784. return cce_match_val;
  785. }
  786. /*
  787. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  788. */
  789. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  790. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  791. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  792. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  793. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  794. static inline uint32_t
  795. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  796. {
  797. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  798. struct rx_mpdu_start *mpdu_start =
  799. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  800. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  801. uint32_t peer_meta_data;
  802. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  803. return peer_meta_data;
  804. }
  805. #define HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(_rx_mpdu_info) \
  806. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  807. RX_MPDU_INFO_12_AMPDU_FLAG_OFFSET)), \
  808. RX_MPDU_INFO_12_AMPDU_FLAG_MASK, \
  809. RX_MPDU_INFO_12_AMPDU_FLAG_LSB))
  810. /**
  811. * hal_rx_mpdu_info_ampdu_flag_get(): get ampdu flag bit
  812. * from rx mpdu info
  813. * @buf: pointer to rx_pkt_tlvs
  814. *
  815. * Return: ampdu flag
  816. */
  817. static inline bool
  818. hal_rx_mpdu_info_ampdu_flag_get(uint8_t *buf)
  819. {
  820. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  821. struct rx_mpdu_start *mpdu_start =
  822. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  823. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  824. bool ampdu_flag;
  825. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  826. return ampdu_flag;
  827. }
  828. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  829. ((*(((uint32_t *)_rx_mpdu_info) + \
  830. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  831. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  832. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  833. /*
  834. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  835. *
  836. * @ buf: rx_tlv_hdr of the received packet
  837. * @ peer_mdata: peer meta data to be set.
  838. * @ Return: void
  839. */
  840. static inline void
  841. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  842. {
  843. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  844. struct rx_mpdu_start *mpdu_start =
  845. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  846. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  847. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  848. }
  849. /**
  850. * LRO information needed from the TLVs
  851. */
  852. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  853. (_HAL_MS( \
  854. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  855. msdu_end_tlv.rx_msdu_end), \
  856. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  857. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  858. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  859. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  860. (_HAL_MS( \
  861. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  862. msdu_end_tlv.rx_msdu_end), \
  863. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  864. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  865. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  866. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  867. (_HAL_MS( \
  868. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  869. msdu_end_tlv.rx_msdu_end), \
  870. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  871. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  872. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  873. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  874. (_HAL_MS( \
  875. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  876. msdu_end_tlv.rx_msdu_end), \
  877. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  878. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  879. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  880. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  881. (_HAL_MS( \
  882. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  883. msdu_start_tlv.rx_msdu_start), \
  884. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  885. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  886. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  887. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  888. (_HAL_MS( \
  889. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  890. msdu_start_tlv.rx_msdu_start), \
  891. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  892. RX_MSDU_START_2_TCP_PROTO_MASK, \
  893. RX_MSDU_START_2_TCP_PROTO_LSB))
  894. #define HAL_RX_TLV_GET_UDP_PROTO(buf) \
  895. (_HAL_MS( \
  896. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  897. msdu_start_tlv.rx_msdu_start), \
  898. RX_MSDU_START_2_UDP_PROTO_OFFSET)), \
  899. RX_MSDU_START_2_UDP_PROTO_MASK, \
  900. RX_MSDU_START_2_UDP_PROTO_LSB))
  901. #define HAL_RX_TLV_GET_IPV6(buf) \
  902. (_HAL_MS( \
  903. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  904. msdu_start_tlv.rx_msdu_start), \
  905. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  906. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  907. RX_MSDU_START_2_IPV6_PROTO_LSB))
  908. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  909. (_HAL_MS( \
  910. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  911. msdu_start_tlv.rx_msdu_start), \
  912. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  913. RX_MSDU_START_1_L3_OFFSET_MASK, \
  914. RX_MSDU_START_1_L3_OFFSET_LSB))
  915. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  916. (_HAL_MS( \
  917. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  918. msdu_start_tlv.rx_msdu_start), \
  919. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  920. RX_MSDU_START_1_L4_OFFSET_MASK, \
  921. RX_MSDU_START_1_L4_OFFSET_LSB))
  922. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  923. (_HAL_MS( \
  924. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  925. msdu_start_tlv.rx_msdu_start), \
  926. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  927. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  928. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  929. /**
  930. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  931. * l3_header padding from rx_msdu_end TLV
  932. *
  933. * @buf: pointer to the start of RX PKT TLV headers
  934. * Return: number of l3 header padding bytes
  935. */
  936. static inline uint32_t
  937. hal_rx_msdu_end_l3_hdr_padding_get(hal_soc_handle_t hal_soc_hdl,
  938. uint8_t *buf)
  939. {
  940. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  941. return hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get(buf);
  942. }
  943. /**
  944. * hal_rx_msdu_end_sa_idx_get(): API to get the
  945. * sa_idx from rx_msdu_end TLV
  946. *
  947. * @ buf: pointer to the start of RX PKT TLV headers
  948. * Return: sa_idx (SA AST index)
  949. */
  950. static inline uint16_t
  951. hal_rx_msdu_end_sa_idx_get(hal_soc_handle_t hal_soc_hdl,
  952. uint8_t *buf)
  953. {
  954. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  955. return hal_soc->ops->hal_rx_msdu_end_sa_idx_get(buf);
  956. }
  957. /**
  958. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  959. * sa_is_valid bit from rx_msdu_end TLV
  960. *
  961. * @ buf: pointer to the start of RX PKT TLV headers
  962. * Return: sa_is_valid bit
  963. */
  964. static inline uint8_t
  965. hal_rx_msdu_end_sa_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  966. uint8_t *buf)
  967. {
  968. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  969. return hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get(buf);
  970. }
  971. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  972. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  973. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  974. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  975. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  976. /**
  977. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  978. * from rx_msdu_start TLV
  979. *
  980. * @ buf: pointer to the start of RX PKT TLV headers
  981. * Return: msdu length
  982. */
  983. static inline uint32_t
  984. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  985. {
  986. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  987. struct rx_msdu_start *msdu_start =
  988. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  989. uint32_t msdu_len;
  990. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  991. return msdu_len;
  992. }
  993. /**
  994. * hal_rx_msdu_start_msdu_len_set(): API to set the MSDU length
  995. * from rx_msdu_start TLV
  996. *
  997. * @buf: pointer to the start of RX PKT TLV headers
  998. * @len: msdu length
  999. *
  1000. * Return: none
  1001. */
  1002. static inline void
  1003. hal_rx_msdu_start_msdu_len_set(uint8_t *buf, uint32_t len)
  1004. {
  1005. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1006. struct rx_msdu_start *msdu_start =
  1007. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1008. void *wrd1;
  1009. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  1010. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  1011. *(uint32_t *)wrd1 |= len;
  1012. }
  1013. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  1014. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1015. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  1016. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  1017. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  1018. /*
  1019. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  1020. * Interval from rx_msdu_start
  1021. *
  1022. * @buf: pointer to the start of RX PKT TLV header
  1023. * Return: uint32_t(bw)
  1024. */
  1025. static inline uint32_t
  1026. hal_rx_msdu_start_bw_get(uint8_t *buf)
  1027. {
  1028. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1029. struct rx_msdu_start *msdu_start =
  1030. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1031. uint32_t bw;
  1032. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  1033. return bw;
  1034. }
  1035. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  1036. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1037. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  1038. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  1039. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  1040. /**
  1041. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  1042. * from rx_msdu_start TLV
  1043. *
  1044. * @ buf: pointer to the start of RX PKT TLV headers
  1045. * Return: toeplitz hash
  1046. */
  1047. static inline uint32_t
  1048. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  1049. {
  1050. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1051. struct rx_msdu_start *msdu_start =
  1052. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1053. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  1054. }
  1055. /**
  1056. * enum hal_rx_mpdu_info_sw_frame_group_id_type: Enum for group id in MPDU_INFO
  1057. *
  1058. * @ HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME: NDP frame
  1059. * @ HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA: multicast data frame
  1060. * @ HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA: unicast data frame
  1061. * @ HAL_MPDU_SW_FRAME_GROUP_NULL_DATA: NULL data frame
  1062. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT: management frame
  1063. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ: probe req frame
  1064. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL: control frame
  1065. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_NDPA: NDPA frame
  1066. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_BAR: BAR frame
  1067. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS: RTS frame
  1068. * @ HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED: unsupported
  1069. * @ HAL_MPDU_SW_FRAME_GROUP_MAX: max limit
  1070. */
  1071. enum hal_rx_mpdu_info_sw_frame_group_id_type {
  1072. HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME = 0,
  1073. HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA,
  1074. HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA,
  1075. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA,
  1076. HAL_MPDU_SW_FRAME_GROUP_MGMT,
  1077. HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ = 8,
  1078. HAL_MPDU_SW_FRAME_GROUP_MGMT_BEACON = 12,
  1079. HAL_MPDU_SW_FRAME_GROUP_CTRL = 20,
  1080. HAL_MPDU_SW_FRAME_GROUP_CTRL_NDPA = 25,
  1081. HAL_MPDU_SW_FRAME_GROUP_CTRL_BAR = 28,
  1082. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS = 31,
  1083. HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED = 36,
  1084. HAL_MPDU_SW_FRAME_GROUP_MAX = 37,
  1085. };
  1086. /**
  1087. * hal_rx_mpdu_start_mpdu_qos_control_valid_get():
  1088. * Retrieve qos control valid bit from the tlv.
  1089. * @hal_soc_hdl: hal_soc handle
  1090. * @buf: pointer to rx pkt TLV.
  1091. *
  1092. * Return: qos control value.
  1093. */
  1094. static inline uint32_t
  1095. hal_rx_mpdu_start_mpdu_qos_control_valid_get(
  1096. hal_soc_handle_t hal_soc_hdl,
  1097. uint8_t *buf)
  1098. {
  1099. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1100. if ((!hal_soc) || (!hal_soc->ops)) {
  1101. hal_err("hal handle is NULL");
  1102. QDF_BUG(0);
  1103. return QDF_STATUS_E_INVAL;
  1104. }
  1105. if (hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get)
  1106. return hal_soc->ops->
  1107. hal_rx_mpdu_start_mpdu_qos_control_valid_get(buf);
  1108. return QDF_STATUS_E_INVAL;
  1109. }
  1110. /**
  1111. * hal_rx_is_unicast: check packet is unicast frame or not.
  1112. * @hal_soc_hdl: hal_soc handle
  1113. * @buf: pointer to rx pkt TLV.
  1114. *
  1115. * Return: true on unicast.
  1116. */
  1117. static inline bool
  1118. hal_rx_is_unicast(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1119. {
  1120. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1121. return hal_soc->ops->hal_rx_is_unicast(buf);
  1122. }
  1123. /**
  1124. * hal_rx_tid_get: get tid based on qos control valid.
  1125. * @hal_soc_hdl: hal soc handle
  1126. * @buf: pointer to rx pkt TLV.
  1127. *
  1128. * Return: tid
  1129. */
  1130. static inline uint32_t
  1131. hal_rx_tid_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1132. {
  1133. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1134. return hal_soc->ops->hal_rx_tid_get(hal_soc_hdl, buf);
  1135. }
  1136. /**
  1137. * hal_rx_mpdu_start_sw_peer_id_get() - Retrieve sw peer id
  1138. * @hal_soc_hdl: hal soc handle
  1139. * @buf: pointer to rx pkt TLV.
  1140. *
  1141. * Return: sw peer_id
  1142. */
  1143. static inline uint32_t
  1144. hal_rx_mpdu_start_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  1145. uint8_t *buf)
  1146. {
  1147. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1148. return hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get(buf);
  1149. }
  1150. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1151. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1152. RX_MSDU_START_5_SGI_OFFSET)), \
  1153. RX_MSDU_START_5_SGI_MASK, \
  1154. RX_MSDU_START_5_SGI_LSB))
  1155. /**
  1156. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1157. * Interval from rx_msdu_start TLV
  1158. *
  1159. * @buf: pointer to the start of RX PKT TLV headers
  1160. * Return: uint32_t(sgi)
  1161. */
  1162. static inline uint32_t
  1163. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1164. {
  1165. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1166. struct rx_msdu_start *msdu_start =
  1167. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1168. uint32_t sgi;
  1169. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1170. return sgi;
  1171. }
  1172. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1173. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1174. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1175. RX_MSDU_START_5_RATE_MCS_MASK, \
  1176. RX_MSDU_START_5_RATE_MCS_LSB))
  1177. /**
  1178. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1179. * from rx_msdu_start TLV
  1180. *
  1181. * @buf: pointer to the start of RX PKT TLV headers
  1182. * Return: uint32_t(rate_mcs)
  1183. */
  1184. static inline uint32_t
  1185. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1186. {
  1187. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1188. struct rx_msdu_start *msdu_start =
  1189. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1190. uint32_t rate_mcs;
  1191. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1192. return rate_mcs;
  1193. }
  1194. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1195. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1196. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1197. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1198. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1199. /*
  1200. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1201. * packet from rx_attention
  1202. *
  1203. * @buf: pointer to the start of RX PKT TLV header
  1204. * Return: uint32_t(decryt status)
  1205. */
  1206. static inline uint32_t
  1207. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1208. {
  1209. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1210. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1211. uint32_t is_decrypt = 0;
  1212. uint32_t decrypt_status;
  1213. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1214. if (!decrypt_status)
  1215. is_decrypt = 1;
  1216. return is_decrypt;
  1217. }
  1218. /*
  1219. * Get key index from RX_MSDU_END
  1220. */
  1221. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1222. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1223. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1224. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1225. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1226. /*
  1227. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1228. * from rx_msdu_end
  1229. *
  1230. * @buf: pointer to the start of RX PKT TLV header
  1231. * Return: uint32_t(key id)
  1232. */
  1233. static inline uint32_t
  1234. hal_rx_msdu_get_keyid(uint8_t *buf)
  1235. {
  1236. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1237. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1238. uint32_t keyid_octet;
  1239. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1240. return keyid_octet & 0x3;
  1241. }
  1242. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1243. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1244. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1245. RX_MSDU_START_5_USER_RSSI_MASK, \
  1246. RX_MSDU_START_5_USER_RSSI_LSB))
  1247. /*
  1248. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1249. * from rx_msdu_start
  1250. *
  1251. * @buf: pointer to the start of RX PKT TLV header
  1252. * Return: uint32_t(rssi)
  1253. */
  1254. static inline uint32_t
  1255. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1256. {
  1257. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1258. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1259. uint32_t rssi;
  1260. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1261. return rssi;
  1262. }
  1263. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1264. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1265. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1266. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1267. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1268. /*
  1269. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1270. * from rx_msdu_start
  1271. *
  1272. * @buf: pointer to the start of RX PKT TLV header
  1273. * Return: uint32_t(frequency)
  1274. */
  1275. static inline uint32_t
  1276. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1277. {
  1278. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1279. struct rx_msdu_start *msdu_start =
  1280. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1281. uint32_t freq;
  1282. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1283. return freq;
  1284. }
  1285. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1286. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1287. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1288. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1289. RX_MSDU_START_5_PKT_TYPE_LSB))
  1290. /*
  1291. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1292. * from rx_msdu_start
  1293. *
  1294. * @buf: pointer to the start of RX PKT TLV header
  1295. * Return: uint32_t(pkt type)
  1296. */
  1297. static inline uint32_t
  1298. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1299. {
  1300. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1301. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1302. uint32_t pkt_type;
  1303. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1304. return pkt_type;
  1305. }
  1306. /*
  1307. * hal_rx_mpdu_get_tods(): API to get the tods info
  1308. * from rx_mpdu_start
  1309. *
  1310. * @buf: pointer to the start of RX PKT TLV header
  1311. * Return: uint32_t(to_ds)
  1312. */
  1313. static inline uint32_t
  1314. hal_rx_mpdu_get_to_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1315. {
  1316. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1317. return hal_soc->ops->hal_rx_mpdu_get_to_ds(buf);
  1318. }
  1319. /*
  1320. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1321. * from rx_mpdu_start
  1322. * @hal_soc_hdl: hal soc handle
  1323. * @buf: pointer to the start of RX PKT TLV header
  1324. *
  1325. * Return: uint32_t(fr_ds)
  1326. */
  1327. static inline uint32_t
  1328. hal_rx_mpdu_get_fr_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1329. {
  1330. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1331. return hal_soc->ops->hal_rx_mpdu_get_fr_ds(buf);
  1332. }
  1333. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  1334. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1335. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  1336. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  1337. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  1338. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  1339. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1340. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  1341. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  1342. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  1343. /*
  1344. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1345. * @hal_soc_hdl: hal soc handle
  1346. * @buf: pointer to the start of RX PKT TLV headera
  1347. * @mac_addr: pointer to mac address
  1348. *
  1349. * Return: success/failure
  1350. */
  1351. static inline
  1352. QDF_STATUS hal_rx_mpdu_get_addr1(hal_soc_handle_t hal_soc_hdl,
  1353. uint8_t *buf, uint8_t *mac_addr)
  1354. {
  1355. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1356. return hal_soc->ops->hal_rx_mpdu_get_addr1(buf, mac_addr);
  1357. }
  1358. /*
  1359. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1360. * in the packet
  1361. * @hal_soc_hdl: hal soc handle
  1362. * @buf: pointer to the start of RX PKT TLV header
  1363. * @mac_addr: pointer to mac address
  1364. *
  1365. * Return: success/failure
  1366. */
  1367. static inline
  1368. QDF_STATUS hal_rx_mpdu_get_addr2(hal_soc_handle_t hal_soc_hdl,
  1369. uint8_t *buf, uint8_t *mac_addr)
  1370. {
  1371. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1372. return hal_soc->ops->hal_rx_mpdu_get_addr2(buf, mac_addr);
  1373. }
  1374. /*
  1375. * hal_rx_mpdu_get_addr3(): API to get address3 of the mpdu
  1376. * in the packet
  1377. * @hal_soc_hdl: hal soc handle
  1378. * @buf: pointer to the start of RX PKT TLV header
  1379. * @mac_addr: pointer to mac address
  1380. *
  1381. * Return: success/failure
  1382. */
  1383. static inline
  1384. QDF_STATUS hal_rx_mpdu_get_addr3(hal_soc_handle_t hal_soc_hdl,
  1385. uint8_t *buf, uint8_t *mac_addr)
  1386. {
  1387. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1388. return hal_soc->ops->hal_rx_mpdu_get_addr3(buf, mac_addr);
  1389. }
  1390. /*
  1391. * hal_rx_mpdu_get_addr4(): API to get address4 of the mpdu
  1392. * in the packet
  1393. * @hal_soc_hdl: hal_soc handle
  1394. * @buf: pointer to the start of RX PKT TLV header
  1395. * @mac_addr: pointer to mac address
  1396. * Return: success/failure
  1397. */
  1398. static inline
  1399. QDF_STATUS hal_rx_mpdu_get_addr4(hal_soc_handle_t hal_soc_hdl,
  1400. uint8_t *buf, uint8_t *mac_addr)
  1401. {
  1402. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1403. return hal_soc->ops->hal_rx_mpdu_get_addr4(buf, mac_addr);
  1404. }
  1405. /**
  1406. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1407. * from rx_msdu_end TLV
  1408. *
  1409. * @ buf: pointer to the start of RX PKT TLV headers
  1410. * Return: da index
  1411. */
  1412. static inline uint16_t
  1413. hal_rx_msdu_end_da_idx_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1414. {
  1415. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1416. return hal_soc->ops->hal_rx_msdu_end_da_idx_get(buf);
  1417. }
  1418. /**
  1419. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1420. * from rx_msdu_end TLV
  1421. * @hal_soc_hdl: hal soc handle
  1422. * @ buf: pointer to the start of RX PKT TLV headers
  1423. *
  1424. * Return: da_is_valid
  1425. */
  1426. static inline uint8_t
  1427. hal_rx_msdu_end_da_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  1428. uint8_t *buf)
  1429. {
  1430. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1431. return hal_soc->ops->hal_rx_msdu_end_da_is_valid_get(buf);
  1432. }
  1433. /**
  1434. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1435. * from rx_msdu_end TLV
  1436. *
  1437. * @buf: pointer to the start of RX PKT TLV headers
  1438. *
  1439. * Return: da_is_mcbc
  1440. */
  1441. static inline uint8_t
  1442. hal_rx_msdu_end_da_is_mcbc_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1443. {
  1444. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1445. return hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get(buf);
  1446. }
  1447. /**
  1448. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1449. * from rx_msdu_end TLV
  1450. * @hal_soc_hdl: hal soc handle
  1451. * @buf: pointer to the start of RX PKT TLV headers
  1452. *
  1453. * Return: first_msdu
  1454. */
  1455. static inline uint8_t
  1456. hal_rx_msdu_end_first_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1457. uint8_t *buf)
  1458. {
  1459. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1460. return hal_soc->ops->hal_rx_msdu_end_first_msdu_get(buf);
  1461. }
  1462. /**
  1463. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1464. * from rx_msdu_end TLV
  1465. * @hal_soc_hdl: hal soc handle
  1466. * @buf: pointer to the start of RX PKT TLV headers
  1467. *
  1468. * Return: last_msdu
  1469. */
  1470. static inline uint8_t
  1471. hal_rx_msdu_end_last_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1472. uint8_t *buf)
  1473. {
  1474. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1475. return hal_soc->ops->hal_rx_msdu_end_last_msdu_get(buf);
  1476. }
  1477. /**
  1478. * hal_rx_msdu_cce_metadata_get: API to get CCE metadata
  1479. * from rx_msdu_end TLV
  1480. * @buf: pointer to the start of RX PKT TLV headers
  1481. * Return: cce_meta_data
  1482. */
  1483. static inline uint16_t
  1484. hal_rx_msdu_cce_metadata_get(hal_soc_handle_t hal_soc_hdl,
  1485. uint8_t *buf)
  1486. {
  1487. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1488. return hal_soc->ops->hal_rx_msdu_cce_metadata_get(buf);
  1489. }
  1490. /*******************************************************************************
  1491. * RX ERROR APIS
  1492. ******************************************************************************/
  1493. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1494. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1495. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1496. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1497. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1498. /**
  1499. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1500. * from rx_mpdu_end TLV
  1501. *
  1502. * @buf: pointer to the start of RX PKT TLV headers
  1503. * Return: uint32_t(decrypt_err)
  1504. */
  1505. static inline uint32_t
  1506. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1507. {
  1508. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1509. struct rx_mpdu_end *mpdu_end =
  1510. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1511. uint32_t decrypt_err;
  1512. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1513. return decrypt_err;
  1514. }
  1515. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1516. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1517. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1518. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1519. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1520. /**
  1521. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1522. * from rx_mpdu_end TLV
  1523. *
  1524. * @buf: pointer to the start of RX PKT TLV headers
  1525. * Return: uint32_t(mic_err)
  1526. */
  1527. static inline uint32_t
  1528. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1529. {
  1530. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1531. struct rx_mpdu_end *mpdu_end =
  1532. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1533. uint32_t mic_err;
  1534. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1535. return mic_err;
  1536. }
  1537. /*******************************************************************************
  1538. * RX REO ERROR APIS
  1539. ******************************************************************************/
  1540. #define HAL_RX_NUM_MSDU_DESC 6
  1541. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1542. /* TODO: rework the structure */
  1543. struct hal_rx_msdu_list {
  1544. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1545. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1546. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1547. /* physical address of the msdu */
  1548. uint64_t paddr[HAL_RX_NUM_MSDU_DESC];
  1549. };
  1550. struct hal_buf_info {
  1551. uint64_t paddr;
  1552. uint32_t sw_cookie;
  1553. uint8_t rbm;
  1554. };
  1555. /**
  1556. * hal_rx_link_desc_msdu0_ptr - Get pointer to rx_msdu details
  1557. * @msdu_link_ptr - msdu link ptr
  1558. * @hal - pointer to hal_soc
  1559. * Return - Pointer to rx_msdu_details structure
  1560. *
  1561. */
  1562. static inline
  1563. void *hal_rx_link_desc_msdu0_ptr(void *msdu_link_ptr,
  1564. struct hal_soc *hal_soc)
  1565. {
  1566. return hal_soc->ops->hal_rx_link_desc_msdu0_ptr(msdu_link_ptr);
  1567. }
  1568. /**
  1569. * hal_rx_msdu_desc_info_get_ptr() - Get msdu desc info ptr
  1570. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1571. * @hal - pointer to hal_soc
  1572. * Return - Pointer to rx_msdu_desc_info structure.
  1573. *
  1574. */
  1575. static inline
  1576. void *hal_rx_msdu_desc_info_get_ptr(void *msdu_details_ptr,
  1577. struct hal_soc *hal_soc)
  1578. {
  1579. return hal_soc->ops->hal_rx_msdu_desc_info_get_ptr(msdu_details_ptr);
  1580. }
  1581. /* This special cookie value will be used to indicate FW allocated buffers
  1582. * received through RXDMA2SW ring for RXDMA WARs
  1583. */
  1584. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1585. /**
  1586. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1587. * from the MSDU link descriptor
  1588. *
  1589. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1590. * MSDU link descriptor (struct rx_msdu_link)
  1591. *
  1592. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1593. *
  1594. * @num_msdus: Number of MSDUs in the MPDU
  1595. *
  1596. * Return: void
  1597. */
  1598. static inline void hal_rx_msdu_list_get(hal_soc_handle_t hal_soc_hdl,
  1599. void *msdu_link_desc,
  1600. struct hal_rx_msdu_list *msdu_list,
  1601. uint16_t *num_msdus)
  1602. {
  1603. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1604. struct rx_msdu_details *msdu_details;
  1605. struct rx_msdu_desc_info *msdu_desc_info;
  1606. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1607. int i;
  1608. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1609. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1610. "[%s][%d] msdu_link=%pK msdu_details=%pK",
  1611. __func__, __LINE__, msdu_link, msdu_details);
  1612. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1613. /* num_msdus received in mpdu descriptor may be incorrect
  1614. * sometimes due to HW issue. Check msdu buffer address also
  1615. */
  1616. if (!i && (HAL_RX_BUFFER_ADDR_31_0_GET(
  1617. &msdu_details[i].buffer_addr_info_details) == 0))
  1618. break;
  1619. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1620. &msdu_details[i].buffer_addr_info_details) == 0) {
  1621. /* set the last msdu bit in the prev msdu_desc_info */
  1622. msdu_desc_info =
  1623. hal_rx_msdu_desc_info_get_ptr(&msdu_details[i - 1], hal_soc);
  1624. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1625. break;
  1626. }
  1627. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[i],
  1628. hal_soc);
  1629. /* set first MSDU bit or the last MSDU bit */
  1630. if (!i)
  1631. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1632. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1633. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1634. msdu_list->msdu_info[i].msdu_flags =
  1635. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1636. msdu_list->msdu_info[i].msdu_len =
  1637. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1638. msdu_list->sw_cookie[i] =
  1639. HAL_RX_BUF_COOKIE_GET(
  1640. &msdu_details[i].buffer_addr_info_details);
  1641. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1642. &msdu_details[i].buffer_addr_info_details);
  1643. msdu_list->paddr[i] = HAL_RX_BUFFER_ADDR_31_0_GET(
  1644. &msdu_details[i].buffer_addr_info_details) |
  1645. (uint64_t)HAL_RX_BUFFER_ADDR_39_32_GET(
  1646. &msdu_details[i].buffer_addr_info_details) << 32;
  1647. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1648. "[%s][%d] i=%d sw_cookie=%d",
  1649. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1650. }
  1651. *num_msdus = i;
  1652. }
  1653. /**
  1654. * hal_rx_msdu_reo_dst_ind_get: Gets the REO
  1655. * destination ring ID from the msdu desc info
  1656. *
  1657. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  1658. * the current descriptor
  1659. *
  1660. * Return: dst_ind (REO destination ring ID)
  1661. */
  1662. static inline uint32_t
  1663. hal_rx_msdu_reo_dst_ind_get(hal_soc_handle_t hal_soc_hdl, void *msdu_link_desc)
  1664. {
  1665. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1666. struct rx_msdu_details *msdu_details;
  1667. struct rx_msdu_desc_info *msdu_desc_info;
  1668. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1669. uint32_t dst_ind;
  1670. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1671. /* The first msdu in the link should exsist */
  1672. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[0],
  1673. hal_soc);
  1674. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  1675. return dst_ind;
  1676. }
  1677. /**
  1678. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1679. * cookie from the REO destination ring element
  1680. *
  1681. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1682. * the current descriptor
  1683. * @ buf_info: structure to return the buffer information
  1684. * Return: void
  1685. */
  1686. static inline
  1687. void hal_rx_reo_buf_paddr_get(hal_ring_desc_t rx_desc,
  1688. struct hal_buf_info *buf_info)
  1689. {
  1690. struct reo_destination_ring *reo_ring =
  1691. (struct reo_destination_ring *)rx_desc;
  1692. buf_info->paddr =
  1693. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1694. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1695. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1696. }
  1697. /**
  1698. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1699. *
  1700. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1701. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1702. * descriptor
  1703. */
  1704. enum hal_rx_reo_buf_type {
  1705. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1706. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1707. };
  1708. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1709. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1710. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1711. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1712. #define HAL_RX_REO_QUEUE_NUMBER_GET(reo_desc) (((*(((uint32_t *)reo_desc) + \
  1713. (REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_OFFSET >> 2))) & \
  1714. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_MASK) >> \
  1715. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_LSB)
  1716. /**
  1717. * enum hal_reo_error_code: Error code describing the type of error detected
  1718. *
  1719. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1720. * REO_ENTRANCE ring is set to 0
  1721. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1722. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1723. * having been setup
  1724. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1725. * Retry bit set: duplicate frame
  1726. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1727. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1728. * received with 2K jump in SN
  1729. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1730. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1731. * with SN falling within the OOR window
  1732. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1733. * OOR window
  1734. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1735. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1736. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1737. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1738. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1739. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1740. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1741. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1742. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1743. * in the process of making updates to this descriptor
  1744. */
  1745. enum hal_reo_error_code {
  1746. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1747. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1748. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1749. HAL_REO_ERR_NON_BA_DUPLICATE,
  1750. HAL_REO_ERR_BA_DUPLICATE,
  1751. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1752. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1753. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1754. HAL_REO_ERR_BAR_FRAME_OOR,
  1755. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1756. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1757. HAL_REO_ERR_PN_CHECK_FAILED,
  1758. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1759. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1760. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1761. HAL_REO_ERR_MAX
  1762. };
  1763. /**
  1764. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1765. *
  1766. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1767. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1768. * overflow
  1769. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1770. * incomplete
  1771. * MPDU from the PHY
  1772. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1773. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1774. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1775. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1776. * encrypted but wasn’t
  1777. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1778. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1779. * the max allowed
  1780. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1781. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1782. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1783. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1784. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1785. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1786. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1787. */
  1788. enum hal_rxdma_error_code {
  1789. HAL_RXDMA_ERR_OVERFLOW = 0,
  1790. HAL_RXDMA_ERR_MPDU_LENGTH,
  1791. HAL_RXDMA_ERR_FCS,
  1792. HAL_RXDMA_ERR_DECRYPT,
  1793. HAL_RXDMA_ERR_TKIP_MIC,
  1794. HAL_RXDMA_ERR_UNENCRYPTED,
  1795. HAL_RXDMA_ERR_MSDU_LEN,
  1796. HAL_RXDMA_ERR_MSDU_LIMIT,
  1797. HAL_RXDMA_ERR_WIFI_PARSE,
  1798. HAL_RXDMA_ERR_AMSDU_PARSE,
  1799. HAL_RXDMA_ERR_SA_TIMEOUT,
  1800. HAL_RXDMA_ERR_DA_TIMEOUT,
  1801. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1802. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1803. HAL_RXDMA_ERR_WAR = 31,
  1804. HAL_RXDMA_ERR_MAX
  1805. };
  1806. /**
  1807. * HW BM action settings in WBM release ring
  1808. */
  1809. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1810. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1811. /**
  1812. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1813. * release of this buffer or descriptor
  1814. *
  1815. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1816. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1817. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1818. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1819. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1820. */
  1821. enum hal_rx_wbm_error_source {
  1822. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1823. HAL_RX_WBM_ERR_SRC_RXDMA,
  1824. HAL_RX_WBM_ERR_SRC_REO,
  1825. HAL_RX_WBM_ERR_SRC_FW,
  1826. HAL_RX_WBM_ERR_SRC_SW,
  1827. };
  1828. /**
  1829. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1830. * released
  1831. *
  1832. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1833. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1834. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1835. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1836. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1837. */
  1838. enum hal_rx_wbm_buf_type {
  1839. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1840. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1841. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1842. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1843. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1844. };
  1845. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1846. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1847. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1848. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1849. /**
  1850. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1851. * PN check failure
  1852. *
  1853. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1854. *
  1855. * Return: true: error caused by PN check, false: other error
  1856. */
  1857. static inline bool hal_rx_reo_is_pn_error(hal_ring_desc_t rx_desc)
  1858. {
  1859. struct reo_destination_ring *reo_desc =
  1860. (struct reo_destination_ring *)rx_desc;
  1861. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1862. HAL_REO_ERR_PN_CHECK_FAILED) |
  1863. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1864. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1865. true : false;
  1866. }
  1867. /**
  1868. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1869. * the sequence number
  1870. *
  1871. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1872. *
  1873. * Return: true: error caused by 2K jump, false: other error
  1874. */
  1875. static inline bool hal_rx_reo_is_2k_jump(hal_ring_desc_t rx_desc)
  1876. {
  1877. struct reo_destination_ring *reo_desc =
  1878. (struct reo_destination_ring *)rx_desc;
  1879. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1880. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1881. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1882. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1883. true : false;
  1884. }
  1885. /**
  1886. * hal_rx_reo_is_oor_error() - Indicate if this error was caused by OOR
  1887. *
  1888. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1889. *
  1890. * Return: true: error caused by OOR, false: other error
  1891. */
  1892. static inline bool hal_rx_reo_is_oor_error(void *rx_desc)
  1893. {
  1894. struct reo_destination_ring *reo_desc =
  1895. (struct reo_destination_ring *)rx_desc;
  1896. return (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1897. HAL_REO_ERR_REGULAR_FRAME_OOR) ? true : false;
  1898. }
  1899. #define HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS (NUM_OF_DWORDS_WBM_RELEASE_RING)
  1900. /**
  1901. * hal_dump_wbm_rel_desc() - dump wbm release descriptor
  1902. * @hal_desc: hardware descriptor pointer
  1903. *
  1904. * This function will print wbm release descriptor
  1905. *
  1906. * Return: none
  1907. */
  1908. static inline void hal_dump_wbm_rel_desc(void *src_srng_desc)
  1909. {
  1910. uint32_t *wbm_comp = (uint32_t *)src_srng_desc;
  1911. uint32_t i;
  1912. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1913. "Current Rx wbm release descriptor is");
  1914. for (i = 0; i < HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS; i++) {
  1915. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1916. "DWORD[i] = 0x%x", wbm_comp[i]);
  1917. }
  1918. }
  1919. /**
  1920. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1921. *
  1922. * @ hal_soc_hdl : HAL version of the SOC pointer
  1923. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1924. * @ buf_addr_info : void pointer to the buffer_addr_info
  1925. * @ bm_action : put in IDLE list or release to MSDU_LIST
  1926. *
  1927. * Return: void
  1928. */
  1929. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1930. static inline
  1931. void hal_rx_msdu_link_desc_set(hal_soc_handle_t hal_soc_hdl,
  1932. void *src_srng_desc,
  1933. hal_buff_addrinfo_t buf_addr_info,
  1934. uint8_t bm_action)
  1935. {
  1936. struct wbm_release_ring *wbm_rel_srng =
  1937. (struct wbm_release_ring *)src_srng_desc;
  1938. uint32_t addr_31_0;
  1939. uint8_t addr_39_32;
  1940. /* Structure copy !!! */
  1941. wbm_rel_srng->released_buff_or_desc_addr_info =
  1942. *((struct buffer_addr_info *)buf_addr_info);
  1943. addr_31_0 =
  1944. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_31_0;
  1945. addr_39_32 =
  1946. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_39_32;
  1947. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1948. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1949. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1950. bm_action);
  1951. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1952. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1953. /* WBM error is indicated when any of the link descriptors given to
  1954. * WBM has a NULL address, and one those paths is the link descriptors
  1955. * released from host after processing RXDMA errors,
  1956. * or from Rx defrag path, and we want to add an assert here to ensure
  1957. * host is not releasing descriptors with NULL address.
  1958. */
  1959. if (qdf_unlikely(!addr_31_0 && !addr_39_32)) {
  1960. hal_dump_wbm_rel_desc(src_srng_desc);
  1961. qdf_assert_always(0);
  1962. }
  1963. }
  1964. /*
  1965. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1966. * REO entrance ring
  1967. *
  1968. * @ soc: HAL version of the SOC pointer
  1969. * @ pa: Physical address of the MSDU Link Descriptor
  1970. * @ cookie: SW cookie to get to the virtual address
  1971. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  1972. * to the error enabled REO queue
  1973. *
  1974. * Return: void
  1975. */
  1976. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  1977. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  1978. {
  1979. /* TODO */
  1980. }
  1981. /**
  1982. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  1983. * BUFFER_ADDR_INFO, give the RX descriptor
  1984. * (Assumption -- BUFFER_ADDR_INFO is the
  1985. * first field in the descriptor structure)
  1986. */
  1987. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) \
  1988. ((hal_link_desc_t)(ring_desc))
  1989. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1990. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1991. /**
  1992. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  1993. * from the BUFFER_ADDR_INFO structure
  1994. * given a REO destination ring descriptor.
  1995. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  1996. *
  1997. * Return: uint8_t (value of the return_buffer_manager)
  1998. */
  1999. static inline
  2000. uint8_t hal_rx_ret_buf_manager_get(hal_ring_desc_t ring_desc)
  2001. {
  2002. /*
  2003. * The following macro takes buf_addr_info as argument,
  2004. * but since buf_addr_info is the first field in ring_desc
  2005. * Hence the following call is OK
  2006. */
  2007. return HAL_RX_BUF_RBM_GET(ring_desc);
  2008. }
  2009. /*******************************************************************************
  2010. * RX WBM ERROR APIS
  2011. ******************************************************************************/
  2012. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2013. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  2014. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  2015. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  2016. /**
  2017. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  2018. * the frame to this release ring
  2019. *
  2020. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  2021. * frame to this queue
  2022. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  2023. * received routing instructions. No error within REO was detected
  2024. */
  2025. enum hal_rx_wbm_reo_push_reason {
  2026. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  2027. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  2028. };
  2029. /**
  2030. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  2031. * this release ring
  2032. *
  2033. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  2034. * this frame to this queue
  2035. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  2036. * per received routing instructions. No error within RXDMA was detected
  2037. */
  2038. enum hal_rx_wbm_rxdma_push_reason {
  2039. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  2040. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  2041. };
  2042. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  2043. (((*(((uint32_t *) wbm_desc) + \
  2044. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  2045. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  2046. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  2047. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  2048. (((*(((uint32_t *) wbm_desc) + \
  2049. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  2050. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  2051. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  2052. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  2053. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  2054. wbm_desc)->released_buff_or_desc_addr_info)
  2055. /**
  2056. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  2057. * humman readable format.
  2058. * @ rx_attn: pointer the rx_attention TLV in pkt.
  2059. * @ dbg_level: log level.
  2060. *
  2061. * Return: void
  2062. */
  2063. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  2064. uint8_t dbg_level)
  2065. {
  2066. hal_verbose_debug(
  2067. "rx_attention tlv (1/2) - "
  2068. "rxpcu_mpdu_filter_in_category: %x "
  2069. "sw_frame_group_id: %x "
  2070. "reserved_0: %x "
  2071. "phy_ppdu_id: %x "
  2072. "first_mpdu : %x "
  2073. "reserved_1a: %x "
  2074. "mcast_bcast: %x "
  2075. "ast_index_not_found: %x "
  2076. "ast_index_timeout: %x "
  2077. "power_mgmt: %x "
  2078. "non_qos: %x "
  2079. "null_data: %x "
  2080. "mgmt_type: %x "
  2081. "ctrl_type: %x "
  2082. "more_data: %x "
  2083. "eosp: %x "
  2084. "a_msdu_error: %x "
  2085. "fragment_flag: %x "
  2086. "order: %x "
  2087. "cce_match: %x "
  2088. "overflow_err: %x "
  2089. "msdu_length_err: %x "
  2090. "tcp_udp_chksum_fail: %x "
  2091. "ip_chksum_fail: %x "
  2092. "sa_idx_invalid: %x "
  2093. "da_idx_invalid: %x "
  2094. "reserved_1b: %x "
  2095. "rx_in_tx_decrypt_byp: %x ",
  2096. rx_attn->rxpcu_mpdu_filter_in_category,
  2097. rx_attn->sw_frame_group_id,
  2098. rx_attn->reserved_0,
  2099. rx_attn->phy_ppdu_id,
  2100. rx_attn->first_mpdu,
  2101. rx_attn->reserved_1a,
  2102. rx_attn->mcast_bcast,
  2103. rx_attn->ast_index_not_found,
  2104. rx_attn->ast_index_timeout,
  2105. rx_attn->power_mgmt,
  2106. rx_attn->non_qos,
  2107. rx_attn->null_data,
  2108. rx_attn->mgmt_type,
  2109. rx_attn->ctrl_type,
  2110. rx_attn->more_data,
  2111. rx_attn->eosp,
  2112. rx_attn->a_msdu_error,
  2113. rx_attn->fragment_flag,
  2114. rx_attn->order,
  2115. rx_attn->cce_match,
  2116. rx_attn->overflow_err,
  2117. rx_attn->msdu_length_err,
  2118. rx_attn->tcp_udp_chksum_fail,
  2119. rx_attn->ip_chksum_fail,
  2120. rx_attn->sa_idx_invalid,
  2121. rx_attn->da_idx_invalid,
  2122. rx_attn->reserved_1b,
  2123. rx_attn->rx_in_tx_decrypt_byp);
  2124. hal_verbose_debug(
  2125. "rx_attention tlv (2/2) - "
  2126. "encrypt_required: %x "
  2127. "directed: %x "
  2128. "buffer_fragment: %x "
  2129. "mpdu_length_err: %x "
  2130. "tkip_mic_err: %x "
  2131. "decrypt_err: %x "
  2132. "unencrypted_frame_err: %x "
  2133. "fcs_err: %x "
  2134. "flow_idx_timeout: %x "
  2135. "flow_idx_invalid: %x "
  2136. "wifi_parser_error: %x "
  2137. "amsdu_parser_error: %x "
  2138. "sa_idx_timeout: %x "
  2139. "da_idx_timeout: %x "
  2140. "msdu_limit_error: %x "
  2141. "da_is_valid: %x "
  2142. "da_is_mcbc: %x "
  2143. "sa_is_valid: %x "
  2144. "decrypt_status_code: %x "
  2145. "rx_bitmap_not_updated: %x "
  2146. "reserved_2: %x "
  2147. "msdu_done: %x ",
  2148. rx_attn->encrypt_required,
  2149. rx_attn->directed,
  2150. rx_attn->buffer_fragment,
  2151. rx_attn->mpdu_length_err,
  2152. rx_attn->tkip_mic_err,
  2153. rx_attn->decrypt_err,
  2154. rx_attn->unencrypted_frame_err,
  2155. rx_attn->fcs_err,
  2156. rx_attn->flow_idx_timeout,
  2157. rx_attn->flow_idx_invalid,
  2158. rx_attn->wifi_parser_error,
  2159. rx_attn->amsdu_parser_error,
  2160. rx_attn->sa_idx_timeout,
  2161. rx_attn->da_idx_timeout,
  2162. rx_attn->msdu_limit_error,
  2163. rx_attn->da_is_valid,
  2164. rx_attn->da_is_mcbc,
  2165. rx_attn->sa_is_valid,
  2166. rx_attn->decrypt_status_code,
  2167. rx_attn->rx_bitmap_not_updated,
  2168. rx_attn->reserved_2,
  2169. rx_attn->msdu_done);
  2170. }
  2171. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2172. uint8_t dbg_level,
  2173. struct hal_soc *hal)
  2174. {
  2175. hal->ops->hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2176. }
  2177. /**
  2178. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2179. * human readable format.
  2180. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2181. * @ dbg_level: log level.
  2182. *
  2183. * Return: void
  2184. */
  2185. static inline void hal_rx_dump_msdu_end_tlv(struct hal_soc *hal_soc,
  2186. struct rx_msdu_end *msdu_end,
  2187. uint8_t dbg_level)
  2188. {
  2189. hal_soc->ops->hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2190. }
  2191. /**
  2192. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2193. * human readable format.
  2194. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2195. * @ dbg_level: log level.
  2196. *
  2197. * Return: void
  2198. */
  2199. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2200. uint8_t dbg_level)
  2201. {
  2202. hal_verbose_debug(
  2203. "rx_mpdu_end tlv - "
  2204. "rxpcu_mpdu_filter_in_category: %x "
  2205. "sw_frame_group_id: %x "
  2206. "phy_ppdu_id: %x "
  2207. "unsup_ktype_short_frame: %x "
  2208. "rx_in_tx_decrypt_byp: %x "
  2209. "overflow_err: %x "
  2210. "mpdu_length_err: %x "
  2211. "tkip_mic_err: %x "
  2212. "decrypt_err: %x "
  2213. "unencrypted_frame_err: %x "
  2214. "pn_fields_contain_valid_info: %x "
  2215. "fcs_err: %x "
  2216. "msdu_length_err: %x "
  2217. "rxdma0_destination_ring: %x "
  2218. "rxdma1_destination_ring: %x "
  2219. "decrypt_status_code: %x "
  2220. "rx_bitmap_not_updated: %x ",
  2221. mpdu_end->rxpcu_mpdu_filter_in_category,
  2222. mpdu_end->sw_frame_group_id,
  2223. mpdu_end->phy_ppdu_id,
  2224. mpdu_end->unsup_ktype_short_frame,
  2225. mpdu_end->rx_in_tx_decrypt_byp,
  2226. mpdu_end->overflow_err,
  2227. mpdu_end->mpdu_length_err,
  2228. mpdu_end->tkip_mic_err,
  2229. mpdu_end->decrypt_err,
  2230. mpdu_end->unencrypted_frame_err,
  2231. mpdu_end->pn_fields_contain_valid_info,
  2232. mpdu_end->fcs_err,
  2233. mpdu_end->msdu_length_err,
  2234. mpdu_end->rxdma0_destination_ring,
  2235. mpdu_end->rxdma1_destination_ring,
  2236. mpdu_end->decrypt_status_code,
  2237. mpdu_end->rx_bitmap_not_updated);
  2238. }
  2239. #ifdef NO_RX_PKT_HDR_TLV
  2240. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2241. uint8_t dbg_level)
  2242. {
  2243. }
  2244. #else
  2245. /**
  2246. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2247. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2248. * @ dbg_level: log level.
  2249. *
  2250. * Return: void
  2251. */
  2252. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2253. uint8_t dbg_level)
  2254. {
  2255. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2256. hal_verbose_debug(
  2257. "\n---------------\n"
  2258. "rx_pkt_hdr_tlv \n"
  2259. "---------------\n"
  2260. "phy_ppdu_id %d ",
  2261. pkt_hdr_tlv->phy_ppdu_id);
  2262. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr, 128);
  2263. }
  2264. #endif
  2265. /**
  2266. * hal_srng_ring_id_get: API to retrieve ring id from hal ring
  2267. * structure
  2268. * @hal_ring: pointer to hal_srng structure
  2269. *
  2270. * Return: ring_id
  2271. */
  2272. static inline uint8_t hal_srng_ring_id_get(hal_ring_handle_t hal_ring_hdl)
  2273. {
  2274. return ((struct hal_srng *)hal_ring_hdl)->ring_id;
  2275. }
  2276. /* Rx MSDU link pointer info */
  2277. struct hal_rx_msdu_link_ptr_info {
  2278. struct rx_msdu_link msdu_link;
  2279. struct hal_buf_info msdu_link_buf_info;
  2280. };
  2281. /**
  2282. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2283. *
  2284. * @nbuf: Pointer to data buffer field
  2285. * Returns: pointer to rx_pkt_tlvs
  2286. */
  2287. static inline
  2288. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2289. {
  2290. return (struct rx_pkt_tlvs *)rx_buf_start;
  2291. }
  2292. /**
  2293. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2294. *
  2295. * @pkt_tlvs: Pointer to pkt_tlvs
  2296. * Returns: pointer to rx_mpdu_info structure
  2297. */
  2298. static inline
  2299. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2300. {
  2301. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2302. }
  2303. #define DOT11_SEQ_FRAG_MASK 0x000f
  2304. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2305. /**
  2306. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2307. *
  2308. * @nbuf: Network buffer
  2309. * Returns: rx fragment number
  2310. */
  2311. static inline
  2312. uint8_t hal_rx_get_rx_fragment_number(struct hal_soc *hal_soc,
  2313. uint8_t *buf)
  2314. {
  2315. return hal_soc->ops->hal_rx_get_rx_fragment_number(buf);
  2316. }
  2317. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2318. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2319. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2320. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2321. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2322. /**
  2323. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2324. *
  2325. * @nbuf: Network buffer
  2326. * Returns: rx more fragment bit
  2327. */
  2328. static inline
  2329. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2330. {
  2331. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2332. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2333. uint16_t frame_ctrl = 0;
  2334. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2335. DOT11_FC1_MORE_FRAG_OFFSET;
  2336. /* more fragment bit if at offset bit 4 */
  2337. return frame_ctrl;
  2338. }
  2339. /**
  2340. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2341. *
  2342. * @nbuf: Network buffer
  2343. * Returns: rx more fragment bit
  2344. *
  2345. */
  2346. static inline
  2347. uint16_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2348. {
  2349. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2350. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2351. uint16_t frame_ctrl = 0;
  2352. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2353. return frame_ctrl;
  2354. }
  2355. /*
  2356. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2357. *
  2358. * @nbuf: Network buffer
  2359. * Returns: flag to indicate whether the nbuf has MC/BC address
  2360. */
  2361. static inline
  2362. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2363. {
  2364. uint8 *buf = qdf_nbuf_data(nbuf);
  2365. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2366. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2367. return rx_attn->mcast_bcast;
  2368. }
  2369. /*
  2370. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2371. * @hal_soc_hdl: hal soc handle
  2372. * @nbuf: Network buffer
  2373. *
  2374. * Return: value of sequence control valid field
  2375. */
  2376. static inline
  2377. uint8_t hal_rx_get_mpdu_sequence_control_valid(hal_soc_handle_t hal_soc_hdl,
  2378. uint8_t *buf)
  2379. {
  2380. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2381. return hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid(buf);
  2382. }
  2383. /*
  2384. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2385. * @hal_soc_hdl: hal soc handle
  2386. * @nbuf: Network buffer
  2387. *
  2388. * Returns: value of frame control valid field
  2389. */
  2390. static inline
  2391. uint8_t hal_rx_get_mpdu_frame_control_valid(hal_soc_handle_t hal_soc_hdl,
  2392. uint8_t *buf)
  2393. {
  2394. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2395. return hal_soc->ops->hal_rx_get_mpdu_frame_control_valid(buf);
  2396. }
  2397. /**
  2398. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2399. * @hal_soc_hdl: hal soc handle
  2400. * @nbuf: Network buffer
  2401. * Returns: value of mpdu 4th address valid field
  2402. */
  2403. static inline
  2404. bool hal_rx_get_mpdu_mac_ad4_valid(hal_soc_handle_t hal_soc_hdl,
  2405. uint8_t *buf)
  2406. {
  2407. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2408. return hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid(buf);
  2409. }
  2410. /*
  2411. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2412. *
  2413. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2414. * Returns: None
  2415. */
  2416. static inline
  2417. void hal_rx_clear_mpdu_desc_info(
  2418. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2419. {
  2420. qdf_mem_zero(rx_mpdu_desc_info,
  2421. sizeof(*rx_mpdu_desc_info));
  2422. }
  2423. /*
  2424. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2425. *
  2426. * @msdu_link_ptr: HAL view of msdu link ptr
  2427. * @size: number of msdu link pointers
  2428. * Returns: None
  2429. */
  2430. static inline
  2431. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2432. int size)
  2433. {
  2434. qdf_mem_zero(msdu_link_ptr,
  2435. (sizeof(*msdu_link_ptr) * size));
  2436. }
  2437. /*
  2438. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2439. * @msdu_link_ptr: msdu link pointer
  2440. * @mpdu_desc_info: mpdu descriptor info
  2441. *
  2442. * Build a list of msdus using msdu link pointer. If the
  2443. * number of msdus are more, chain them together
  2444. *
  2445. * Returns: Number of processed msdus
  2446. */
  2447. static inline
  2448. int hal_rx_chain_msdu_links(struct hal_soc *hal_soc, qdf_nbuf_t msdu,
  2449. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2450. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2451. {
  2452. int j;
  2453. struct rx_msdu_link *msdu_link_ptr =
  2454. &msdu_link_ptr_info->msdu_link;
  2455. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2456. struct rx_msdu_details *msdu_details =
  2457. hal_rx_link_desc_msdu0_ptr(msdu_link_ptr, hal_soc);
  2458. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2459. struct rx_msdu_desc_info *msdu_desc_info;
  2460. uint8_t fragno, more_frag;
  2461. uint8_t *rx_desc_info;
  2462. struct hal_rx_msdu_list msdu_list;
  2463. for (j = 0; j < num_msdus; j++) {
  2464. msdu_desc_info =
  2465. hal_rx_msdu_desc_info_get_ptr(&msdu_details[j],
  2466. hal_soc);
  2467. msdu_list.msdu_info[j].msdu_flags =
  2468. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2469. msdu_list.msdu_info[j].msdu_len =
  2470. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2471. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2472. &msdu_details[j].buffer_addr_info_details);
  2473. }
  2474. /* Chain msdu links together */
  2475. if (prev_msdu_link_ptr) {
  2476. /* 31-0 bits of the physical address */
  2477. prev_msdu_link_ptr->
  2478. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2479. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2480. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2481. /* 39-32 bits of the physical address */
  2482. prev_msdu_link_ptr->
  2483. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2484. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2485. >> 32) &
  2486. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2487. prev_msdu_link_ptr->
  2488. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2489. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2490. }
  2491. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2492. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2493. /* mark first and last MSDUs */
  2494. rx_desc_info = qdf_nbuf_data(msdu);
  2495. fragno = hal_rx_get_rx_fragment_number(hal_soc, rx_desc_info);
  2496. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2497. /* TODO: create skb->fragslist[] */
  2498. if (more_frag == 0) {
  2499. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2500. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2501. } else if (fragno == 1) {
  2502. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2503. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2504. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2505. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2506. }
  2507. num_msdus++;
  2508. /* Number of MSDUs per mpdu descriptor is updated */
  2509. mpdu_desc_info->msdu_count += num_msdus;
  2510. } else {
  2511. num_msdus = 0;
  2512. prev_msdu_link_ptr = msdu_link_ptr;
  2513. }
  2514. return num_msdus;
  2515. }
  2516. /*
  2517. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2518. *
  2519. * @ring_desc: HAL view of ring descriptor
  2520. * @mpdu_des_info: saved mpdu desc info
  2521. * @msdu_link_ptr: saved msdu link ptr
  2522. *
  2523. * API used explicitly for rx defrag to update ring desc with
  2524. * mpdu desc info and msdu link ptr before reinjecting the
  2525. * packet back to REO
  2526. *
  2527. * Returns: None
  2528. */
  2529. static inline
  2530. void hal_rx_defrag_update_src_ring_desc(
  2531. hal_ring_desc_t ring_desc,
  2532. void *saved_mpdu_desc_info,
  2533. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2534. {
  2535. struct reo_entrance_ring *reo_ent_ring;
  2536. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2537. struct hal_buf_info buf_info;
  2538. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2539. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2540. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2541. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2542. sizeof(*reo_ring_mpdu_desc_info));
  2543. /*
  2544. * TODO: Check for additional fields that need configuration in
  2545. * reo_ring_mpdu_desc_info
  2546. */
  2547. /* Update msdu_link_ptr in the reo entrance ring */
  2548. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2549. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2550. buf_info.sw_cookie =
  2551. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2552. }
  2553. /*
  2554. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2555. *
  2556. * @msdu_link_desc_va: msdu link descriptor handle
  2557. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2558. *
  2559. * API used to save msdu link information along with physical
  2560. * address. The API also copues the sw cookie.
  2561. *
  2562. * Returns: None
  2563. */
  2564. static inline
  2565. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2566. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2567. struct hal_buf_info *hbi)
  2568. {
  2569. struct rx_msdu_link *msdu_link_ptr =
  2570. (struct rx_msdu_link *)msdu_link_desc_va;
  2571. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2572. sizeof(struct rx_msdu_link));
  2573. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2574. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2575. }
  2576. /*
  2577. * hal_rx_get_desc_len(): Returns rx descriptor length
  2578. *
  2579. * Returns the size of rx_pkt_tlvs which follows the
  2580. * data in the nbuf
  2581. *
  2582. * Returns: Length of rx descriptor
  2583. */
  2584. static inline
  2585. uint16_t hal_rx_get_desc_len(void)
  2586. {
  2587. return SIZE_OF_DATA_RX_TLV;
  2588. }
  2589. /*
  2590. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2591. * reo_entrance_ring descriptor
  2592. *
  2593. * @reo_ent_desc: reo_entrance_ring descriptor
  2594. * Returns: value of rxdma_push_reason
  2595. */
  2596. static inline
  2597. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(hal_rxdma_desc_t reo_ent_desc)
  2598. {
  2599. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2600. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2601. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2602. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2603. }
  2604. /**
  2605. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2606. * reo_entrance_ring descriptor
  2607. * @reo_ent_desc: reo_entrance_ring descriptor
  2608. * Return: value of rxdma_error_code
  2609. */
  2610. static inline
  2611. uint8_t hal_rx_reo_ent_rxdma_error_code_get(hal_rxdma_desc_t reo_ent_desc)
  2612. {
  2613. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2614. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2615. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2616. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2617. }
  2618. /**
  2619. * hal_rx_wbm_err_info_get(): Retrieves WBM error code and reason and
  2620. * save it to hal_wbm_err_desc_info structure passed by caller
  2621. * @wbm_desc: wbm ring descriptor
  2622. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2623. * Return: void
  2624. */
  2625. static inline void hal_rx_wbm_err_info_get(void *wbm_desc,
  2626. struct hal_wbm_err_desc_info *wbm_er_info,
  2627. hal_soc_handle_t hal_soc_hdl)
  2628. {
  2629. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2630. hal_soc->ops->hal_rx_wbm_err_info_get(wbm_desc, (void *)wbm_er_info);
  2631. }
  2632. /**
  2633. * hal_rx_wbm_err_info_set_in_tlv(): Save the wbm error codes and reason to
  2634. * the reserved bytes of rx_tlv_hdr
  2635. * @buf: start of rx_tlv_hdr
  2636. * @wbm_er_info: hal_wbm_err_desc_info structure
  2637. * Return: void
  2638. */
  2639. static inline void hal_rx_wbm_err_info_set_in_tlv(uint8_t *buf,
  2640. struct hal_wbm_err_desc_info *wbm_er_info)
  2641. {
  2642. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2643. qdf_mem_copy(pkt_tlvs->rx_padding0, wbm_er_info,
  2644. sizeof(struct hal_wbm_err_desc_info));
  2645. }
  2646. /**
  2647. * hal_rx_wbm_err_info_get_from_tlv(): retrieve wbm error codes and reason from
  2648. * the reserved bytes of rx_tlv_hdr.
  2649. * @buf: start of rx_tlv_hdr
  2650. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2651. * Return: void
  2652. */
  2653. static inline void hal_rx_wbm_err_info_get_from_tlv(uint8_t *buf,
  2654. struct hal_wbm_err_desc_info *wbm_er_info)
  2655. {
  2656. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2657. qdf_mem_copy(wbm_er_info, pkt_tlvs->rx_padding0,
  2658. sizeof(struct hal_wbm_err_desc_info));
  2659. }
  2660. /**
  2661. * hal_rx_wbm_err_msdu_continuation_get(): Get wbm msdu continuation
  2662. * bit from wbm release ring descriptor
  2663. * @wbm_desc: wbm ring descriptor
  2664. * Return: uint8_t
  2665. */
  2666. static inline
  2667. uint8_t hal_rx_wbm_err_msdu_continuation_get(hal_soc_handle_t hal_soc_hdl,
  2668. void *wbm_desc)
  2669. {
  2670. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2671. return hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get(wbm_desc);
  2672. }
  2673. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  2674. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  2675. RX_MSDU_START_5_NSS_OFFSET)), \
  2676. RX_MSDU_START_5_NSS_MASK, \
  2677. RX_MSDU_START_5_NSS_LSB))
  2678. /**
  2679. * hal_rx_mon_hw_desc_get_mpdu_status: Retrieve MPDU status
  2680. *
  2681. * @ hal_soc: HAL version of the SOC pointer
  2682. * @ hw_desc_addr: Start address of Rx HW TLVs
  2683. * @ rs: Status for monitor mode
  2684. *
  2685. * Return: void
  2686. */
  2687. static inline
  2688. void hal_rx_mon_hw_desc_get_mpdu_status(hal_soc_handle_t hal_soc_hdl,
  2689. void *hw_desc_addr,
  2690. struct mon_rx_status *rs)
  2691. {
  2692. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2693. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status(hw_desc_addr, rs);
  2694. }
  2695. /*
  2696. * hal_rx_get_tlv(): API to get the tlv
  2697. *
  2698. * @hal_soc: HAL version of the SOC pointer
  2699. * @rx_tlv: TLV data extracted from the rx packet
  2700. * Return: uint8_t
  2701. */
  2702. static inline uint8_t hal_rx_get_tlv(struct hal_soc *hal_soc, void *rx_tlv)
  2703. {
  2704. return hal_soc->ops->hal_rx_get_tlv(rx_tlv);
  2705. }
  2706. /*
  2707. * hal_rx_msdu_start_nss_get(): API to get the NSS
  2708. * Interval from rx_msdu_start
  2709. *
  2710. * @hal_soc: HAL version of the SOC pointer
  2711. * @buf: pointer to the start of RX PKT TLV header
  2712. * Return: uint32_t(nss)
  2713. */
  2714. static inline
  2715. uint32_t hal_rx_msdu_start_nss_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  2716. {
  2717. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2718. return hal_soc->ops->hal_rx_msdu_start_nss_get(buf);
  2719. }
  2720. /**
  2721. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2722. * human readable format.
  2723. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2724. * @ dbg_level: log level.
  2725. *
  2726. * Return: void
  2727. */
  2728. static inline void hal_rx_dump_msdu_start_tlv(struct hal_soc *hal_soc,
  2729. struct rx_msdu_start *msdu_start,
  2730. uint8_t dbg_level)
  2731. {
  2732. hal_soc->ops->hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2733. }
  2734. /**
  2735. * hal_rx_mpdu_start_tid_get - Return tid info from the rx mpdu start
  2736. * info details
  2737. *
  2738. * @ buf - Pointer to buffer containing rx pkt tlvs.
  2739. *
  2740. *
  2741. */
  2742. static inline uint32_t hal_rx_mpdu_start_tid_get(hal_soc_handle_t hal_soc_hdl,
  2743. uint8_t *buf)
  2744. {
  2745. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2746. return hal_soc->ops->hal_rx_mpdu_start_tid_get(buf);
  2747. }
  2748. /*
  2749. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  2750. * Interval from rx_msdu_start
  2751. *
  2752. * @buf: pointer to the start of RX PKT TLV header
  2753. * Return: uint32_t(reception_type)
  2754. */
  2755. static inline
  2756. uint32_t hal_rx_msdu_start_reception_type_get(hal_soc_handle_t hal_soc_hdl,
  2757. uint8_t *buf)
  2758. {
  2759. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2760. return hal_soc->ops->hal_rx_msdu_start_reception_type_get(buf);
  2761. }
  2762. /**
  2763. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2764. * RX TLVs
  2765. * @ buf: pointer the pkt buffer.
  2766. * @ dbg_level: log level.
  2767. *
  2768. * Return: void
  2769. */
  2770. static inline void hal_rx_dump_pkt_tlvs(hal_soc_handle_t hal_soc_hdl,
  2771. uint8_t *buf, uint8_t dbg_level)
  2772. {
  2773. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2774. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2775. struct rx_mpdu_start *mpdu_start =
  2776. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2777. struct rx_msdu_start *msdu_start =
  2778. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2779. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2780. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2781. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2782. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2783. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level, hal_soc);
  2784. hal_rx_dump_msdu_start_tlv(hal_soc, msdu_start, dbg_level);
  2785. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2786. hal_rx_dump_msdu_end_tlv(hal_soc, msdu_end, dbg_level);
  2787. hal_rx_dump_pkt_hdr_tlv(pkt_tlvs, dbg_level);
  2788. }
  2789. /**
  2790. * hal_reo_status_get_header_generic - Process reo desc info
  2791. * @d - Pointer to reo descriptior
  2792. * @b - tlv type info
  2793. * @h - Pointer to hal_reo_status_header where info to be stored
  2794. * @hal- pointer to hal_soc structure
  2795. * Return - none.
  2796. *
  2797. */
  2798. static inline
  2799. void hal_reo_status_get_header(uint32_t *d, int b,
  2800. void *h, struct hal_soc *hal_soc)
  2801. {
  2802. hal_soc->ops->hal_reo_status_get_header(d, b, h);
  2803. }
  2804. /**
  2805. * hal_rx_desc_is_first_msdu() - Check if first msdu
  2806. *
  2807. * @hal_soc_hdl: hal_soc handle
  2808. * @hw_desc_addr: hardware descriptor address
  2809. *
  2810. * Return: 0 - success/ non-zero failure
  2811. */
  2812. static inline
  2813. uint32_t hal_rx_desc_is_first_msdu(hal_soc_handle_t hal_soc_hdl,
  2814. void *hw_desc_addr)
  2815. {
  2816. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2817. return hal_soc->ops->hal_rx_desc_is_first_msdu(hw_desc_addr);
  2818. }
  2819. static inline
  2820. uint32_t
  2821. HAL_RX_DESC_GET_DECAP_FORMAT(void *hw_desc_addr) {
  2822. struct rx_msdu_start *rx_msdu_start;
  2823. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2824. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  2825. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  2826. }
  2827. #ifdef NO_RX_PKT_HDR_TLV
  2828. static inline
  2829. uint8_t *
  2830. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2831. uint8_t *rx_pkt_hdr;
  2832. struct rx_mon_pkt_tlvs *rx_desc =
  2833. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  2834. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2835. return rx_pkt_hdr;
  2836. }
  2837. #else
  2838. static inline
  2839. uint8_t *
  2840. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2841. uint8_t *rx_pkt_hdr;
  2842. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2843. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2844. return rx_pkt_hdr;
  2845. }
  2846. #endif
  2847. static inline
  2848. bool HAL_IS_DECAP_FORMAT_RAW(hal_soc_handle_t hal_soc_hdl,
  2849. uint8_t *rx_tlv_hdr)
  2850. {
  2851. uint8_t decap_format;
  2852. if (hal_rx_desc_is_first_msdu(hal_soc_hdl, rx_tlv_hdr)) {
  2853. decap_format = HAL_RX_DESC_GET_DECAP_FORMAT(rx_tlv_hdr);
  2854. if (decap_format == HAL_HW_RX_DECAP_FORMAT_RAW)
  2855. return true;
  2856. }
  2857. return false;
  2858. }
  2859. /**
  2860. * hal_rx_msdu_fse_metadata_get: API to get FSE metadata
  2861. * from rx_msdu_end TLV
  2862. * @buf: pointer to the start of RX PKT TLV headers
  2863. *
  2864. * Return: fse metadata value from MSDU END TLV
  2865. */
  2866. static inline uint32_t
  2867. hal_rx_msdu_fse_metadata_get(hal_soc_handle_t hal_soc_hdl,
  2868. uint8_t *buf)
  2869. {
  2870. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2871. return hal_soc->ops->hal_rx_msdu_fse_metadata_get(buf);
  2872. }
  2873. /**
  2874. * hal_rx_msdu_flow_idx_get: API to get flow index
  2875. * from rx_msdu_end TLV
  2876. * @buf: pointer to the start of RX PKT TLV headers
  2877. *
  2878. * Return: flow index value from MSDU END TLV
  2879. */
  2880. static inline uint32_t
  2881. hal_rx_msdu_flow_idx_get(hal_soc_handle_t hal_soc_hdl,
  2882. uint8_t *buf)
  2883. {
  2884. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2885. return hal_soc->ops->hal_rx_msdu_flow_idx_get(buf);
  2886. }
  2887. /**
  2888. * hal_rx_msdu_flow_idx_timeout: API to get flow index timeout
  2889. * from rx_msdu_end TLV
  2890. * @buf: pointer to the start of RX PKT TLV headers
  2891. *
  2892. * Return: flow index timeout value from MSDU END TLV
  2893. */
  2894. static inline bool
  2895. hal_rx_msdu_flow_idx_timeout(hal_soc_handle_t hal_soc_hdl,
  2896. uint8_t *buf)
  2897. {
  2898. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2899. return hal_soc->ops->hal_rx_msdu_flow_idx_timeout(buf);
  2900. }
  2901. /**
  2902. * hal_rx_msdu_flow_idx_invalid: API to get flow index invalid
  2903. * from rx_msdu_end TLV
  2904. * @buf: pointer to the start of RX PKT TLV headers
  2905. *
  2906. * Return: flow index invalid value from MSDU END TLV
  2907. */
  2908. static inline bool
  2909. hal_rx_msdu_flow_idx_invalid(hal_soc_handle_t hal_soc_hdl,
  2910. uint8_t *buf)
  2911. {
  2912. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2913. return hal_soc->ops->hal_rx_msdu_flow_idx_invalid(buf);
  2914. }
  2915. /**
  2916. * hal_rx_hw_desc_get_ppduid_get() - Retrieve ppdu id
  2917. * @hal_soc_hdl: hal_soc handle
  2918. * @rx_tlv_hdr: Rx_tlv_hdr
  2919. * @rxdma_dst_ring_desc: Rx HW descriptor
  2920. *
  2921. * Return: ppdu id
  2922. */
  2923. static inline
  2924. uint32_t hal_rx_hw_desc_get_ppduid_get(hal_soc_handle_t hal_soc_hdl,
  2925. void *rx_tlv_hdr,
  2926. void *rxdma_dst_ring_desc)
  2927. {
  2928. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2929. return hal_soc->ops->hal_rx_hw_desc_get_ppduid_get(rx_tlv_hdr,
  2930. rxdma_dst_ring_desc);
  2931. }
  2932. /**
  2933. * hal_rx_msdu_end_sa_sw_peer_id_get() - get sw peer id
  2934. * @hal_soc_hdl: hal_soc handle
  2935. * @buf: rx tlv address
  2936. *
  2937. * Return: sw peer id
  2938. */
  2939. static inline
  2940. uint32_t hal_rx_msdu_end_sa_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  2941. uint8_t *buf)
  2942. {
  2943. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2944. if ((!hal_soc) || (!hal_soc->ops)) {
  2945. hal_err("hal handle is NULL");
  2946. QDF_BUG(0);
  2947. return QDF_STATUS_E_INVAL;
  2948. }
  2949. if (hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get)
  2950. return hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get(buf);
  2951. return QDF_STATUS_E_INVAL;
  2952. }
  2953. static inline
  2954. void *hal_rx_msdu0_buffer_addr_lsb(hal_soc_handle_t hal_soc_hdl,
  2955. void *link_desc_addr)
  2956. {
  2957. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2958. return hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb(link_desc_addr);
  2959. }
  2960. static inline
  2961. void *hal_rx_msdu_desc_info_ptr_get(hal_soc_handle_t hal_soc_hdl,
  2962. void *msdu_addr)
  2963. {
  2964. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2965. return hal_soc->ops->hal_rx_msdu_desc_info_ptr_get(msdu_addr);
  2966. }
  2967. static inline
  2968. void *hal_ent_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  2969. void *hw_addr)
  2970. {
  2971. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2972. return hal_soc->ops->hal_ent_mpdu_desc_info(hw_addr);
  2973. }
  2974. static inline
  2975. void *hal_dst_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  2976. void *hw_addr)
  2977. {
  2978. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2979. return hal_soc->ops->hal_dst_mpdu_desc_info(hw_addr);
  2980. }
  2981. static inline
  2982. uint8_t hal_rx_get_fc_valid(hal_soc_handle_t hal_soc_hdl,
  2983. uint8_t *buf)
  2984. {
  2985. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2986. return hal_soc->ops->hal_rx_get_fc_valid(buf);
  2987. }
  2988. static inline
  2989. uint8_t hal_rx_get_to_ds_flag(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  2990. {
  2991. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2992. return hal_soc->ops->hal_rx_get_to_ds_flag(buf);
  2993. }
  2994. static inline
  2995. uint8_t hal_rx_get_mac_addr2_valid(hal_soc_handle_t hal_soc_hdl,
  2996. uint8_t *buf)
  2997. {
  2998. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2999. return hal_soc->ops->hal_rx_get_mac_addr2_valid(buf);
  3000. }
  3001. static inline
  3002. uint8_t hal_rx_get_filter_category(hal_soc_handle_t hal_soc_hdl,
  3003. uint8_t *buf)
  3004. {
  3005. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3006. return hal_soc->ops->hal_rx_get_filter_category(buf);
  3007. }
  3008. static inline
  3009. uint32_t hal_rx_get_ppdu_id(hal_soc_handle_t hal_soc_hdl,
  3010. uint8_t *buf)
  3011. {
  3012. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3013. return hal_soc->ops->hal_rx_get_ppdu_id(buf);
  3014. }
  3015. /**
  3016. * hal_reo_config(): Set reo config parameters
  3017. * @soc: hal soc handle
  3018. * @reg_val: value to be set
  3019. * @reo_params: reo parameters
  3020. *
  3021. * Return: void
  3022. */
  3023. static inline
  3024. void hal_reo_config(struct hal_soc *hal_soc,
  3025. uint32_t reg_val,
  3026. struct hal_reo_params *reo_params)
  3027. {
  3028. hal_soc->ops->hal_reo_config(hal_soc,
  3029. reg_val,
  3030. reo_params);
  3031. }
  3032. /**
  3033. * hal_rx_msdu_get_flow_params: API to get flow index,
  3034. * flow index invalid and flow index timeout from rx_msdu_end TLV
  3035. * @buf: pointer to the start of RX PKT TLV headers
  3036. * @flow_invalid: pointer to return value of flow_idx_valid
  3037. * @flow_timeout: pointer to return value of flow_idx_timeout
  3038. * @flow_index: pointer to return value of flow_idx
  3039. *
  3040. * Return: none
  3041. */
  3042. static inline void
  3043. hal_rx_msdu_get_flow_params(hal_soc_handle_t hal_soc_hdl,
  3044. uint8_t *buf,
  3045. bool *flow_invalid,
  3046. bool *flow_timeout,
  3047. uint32_t *flow_index)
  3048. {
  3049. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3050. if ((!hal_soc) || (!hal_soc->ops)) {
  3051. hal_err("hal handle is NULL");
  3052. QDF_BUG(0);
  3053. return;
  3054. }
  3055. if (hal_soc->ops->hal_rx_msdu_get_flow_params)
  3056. hal_soc->ops->
  3057. hal_rx_msdu_get_flow_params(buf,
  3058. flow_invalid,
  3059. flow_timeout,
  3060. flow_index);
  3061. }
  3062. static inline
  3063. uint16_t hal_rx_tlv_get_tcp_chksum(hal_soc_handle_t hal_soc_hdl,
  3064. uint8_t *buf)
  3065. {
  3066. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3067. return hal_soc->ops->hal_rx_tlv_get_tcp_chksum(buf);
  3068. }
  3069. static inline
  3070. uint16_t hal_rx_get_rx_sequence(hal_soc_handle_t hal_soc_hdl,
  3071. uint8_t *buf)
  3072. {
  3073. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3074. return hal_soc->ops->hal_rx_get_rx_sequence(buf);
  3075. }
  3076. static inline void
  3077. hal_rx_get_bb_info(hal_soc_handle_t hal_soc_hdl,
  3078. void *rx_tlv,
  3079. void *ppdu_info)
  3080. {
  3081. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3082. if (hal_soc->ops->hal_rx_get_bb_info)
  3083. hal_soc->ops->hal_rx_get_bb_info(rx_tlv, ppdu_info);
  3084. }
  3085. static inline void
  3086. hal_rx_get_rtt_info(hal_soc_handle_t hal_soc_hdl,
  3087. void *rx_tlv,
  3088. void *ppdu_info)
  3089. {
  3090. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3091. if (hal_soc->ops->hal_rx_get_rtt_info)
  3092. hal_soc->ops->hal_rx_get_rtt_info(rx_tlv, ppdu_info);
  3093. }
  3094. /**
  3095. * hal_rx_msdu_metadata_get(): API to get the
  3096. * fast path information from rx_msdu_end TLV
  3097. *
  3098. * @ hal_soc_hdl: DP soc handle
  3099. * @ buf: pointer to the start of RX PKT TLV headers
  3100. * @ msdu_metadata: Structure to hold msdu end information
  3101. * Return: none
  3102. */
  3103. static inline void
  3104. hal_rx_msdu_metadata_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf,
  3105. struct hal_rx_msdu_metadata *msdu_md)
  3106. {
  3107. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3108. return hal_soc->ops->hal_rx_msdu_packet_metadata_get(buf, msdu_md);
  3109. }
  3110. /**
  3111. * hal_rx_get_fisa_cumulative_l4_checksum: API to get cumulative_l4_checksum
  3112. * from rx_msdu_end TLV
  3113. * @buf: pointer to the start of RX PKT TLV headers
  3114. *
  3115. * Return: cumulative_l4_checksum
  3116. */
  3117. static inline uint16_t
  3118. hal_rx_get_fisa_cumulative_l4_checksum(hal_soc_handle_t hal_soc_hdl,
  3119. uint8_t *buf)
  3120. {
  3121. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3122. if (!hal_soc || !hal_soc->ops) {
  3123. hal_err("hal handle is NULL");
  3124. QDF_BUG(0);
  3125. return 0;
  3126. }
  3127. if (!hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum)
  3128. return 0;
  3129. return hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum(buf);
  3130. }
  3131. /**
  3132. * hal_rx_get_fisa_cumulative_ip_length: API to get cumulative_ip_length
  3133. * from rx_msdu_end TLV
  3134. * @buf: pointer to the start of RX PKT TLV headers
  3135. *
  3136. * Return: cumulative_ip_length
  3137. */
  3138. static inline uint16_t
  3139. hal_rx_get_fisa_cumulative_ip_length(hal_soc_handle_t hal_soc_hdl,
  3140. uint8_t *buf)
  3141. {
  3142. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3143. if (!hal_soc || !hal_soc->ops) {
  3144. hal_err("hal handle is NULL");
  3145. QDF_BUG(0);
  3146. return 0;
  3147. }
  3148. if (hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length)
  3149. return hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length(buf);
  3150. return 0;
  3151. }
  3152. /**
  3153. * hal_rx_get_udp_proto: API to get UDP proto field
  3154. * from rx_msdu_start TLV
  3155. * @buf: pointer to the start of RX PKT TLV headers
  3156. *
  3157. * Return: UDP proto field value
  3158. */
  3159. static inline bool
  3160. hal_rx_get_udp_proto(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  3161. {
  3162. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3163. if (!hal_soc || !hal_soc->ops) {
  3164. hal_err("hal handle is NULL");
  3165. QDF_BUG(0);
  3166. return 0;
  3167. }
  3168. if (hal_soc->ops->hal_rx_get_udp_proto)
  3169. return hal_soc->ops->hal_rx_get_udp_proto(buf);
  3170. return 0;
  3171. }
  3172. /**
  3173. * hal_rx_get_fisa_flow_agg_continuation: API to get fisa flow_agg_continuation
  3174. * from rx_msdu_end TLV
  3175. * @buf: pointer to the start of RX PKT TLV headers
  3176. *
  3177. * Return: flow_agg_continuation bit field value
  3178. */
  3179. static inline bool
  3180. hal_rx_get_fisa_flow_agg_continuation(hal_soc_handle_t hal_soc_hdl,
  3181. uint8_t *buf)
  3182. {
  3183. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3184. if (!hal_soc || !hal_soc->ops) {
  3185. hal_err("hal handle is NULL");
  3186. QDF_BUG(0);
  3187. return 0;
  3188. }
  3189. if (hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation)
  3190. return hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation(buf);
  3191. return 0;
  3192. }
  3193. /**
  3194. * hal_rx_get_fisa_flow_agg_count: API to get fisa flow_agg count from
  3195. * rx_msdu_end TLV
  3196. * @buf: pointer to the start of RX PKT TLV headers
  3197. *
  3198. * Return: flow_agg count value
  3199. */
  3200. static inline uint8_t
  3201. hal_rx_get_fisa_flow_agg_count(hal_soc_handle_t hal_soc_hdl,
  3202. uint8_t *buf)
  3203. {
  3204. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3205. if (!hal_soc || !hal_soc->ops) {
  3206. hal_err("hal handle is NULL");
  3207. QDF_BUG(0);
  3208. return 0;
  3209. }
  3210. if (hal_soc->ops->hal_rx_get_fisa_flow_agg_count)
  3211. return hal_soc->ops->hal_rx_get_fisa_flow_agg_count(buf);
  3212. return 0;
  3213. }
  3214. /**
  3215. * hal_rx_get_fisa_timeout: API to get fisa time out from rx_msdu_end TLV
  3216. * @buf: pointer to the start of RX PKT TLV headers
  3217. *
  3218. * Return: fisa flow_agg timeout bit value
  3219. */
  3220. static inline bool
  3221. hal_rx_get_fisa_timeout(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  3222. {
  3223. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3224. if (!hal_soc || !hal_soc->ops) {
  3225. hal_err("hal handle is NULL");
  3226. QDF_BUG(0);
  3227. return 0;
  3228. }
  3229. if (hal_soc->ops->hal_rx_get_fisa_timeout)
  3230. return hal_soc->ops->hal_rx_get_fisa_timeout(buf);
  3231. return 0;
  3232. }
  3233. /**
  3234. * hal_rx_mpdu_start_tlv_tag_valid - API to check if RX_MPDU_START tlv
  3235. * tag is valid
  3236. *
  3237. * @hal_soc_hdl: HAL SOC handle
  3238. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  3239. *
  3240. * Return: true if RX_MPDU_START tlv tag is valid, else false
  3241. */
  3242. static inline uint8_t
  3243. hal_rx_mpdu_start_tlv_tag_valid(hal_soc_handle_t hal_soc_hdl,
  3244. void *rx_tlv_hdr)
  3245. {
  3246. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  3247. if (hal->ops->hal_rx_mpdu_start_tlv_tag_valid)
  3248. return hal->ops->hal_rx_mpdu_start_tlv_tag_valid(rx_tlv_hdr);
  3249. return 0;
  3250. }
  3251. /**
  3252. * hal_rx_buffer_addr_info_get_paddr(): get paddr/sw_cookie from
  3253. * <struct buffer_addr_info> structure
  3254. * @buf_addr_info: pointer to <struct buffer_addr_info> structure
  3255. * @buf_info: structure to return the buffer information including
  3256. * paddr/cookie
  3257. *
  3258. * return: None
  3259. */
  3260. static inline
  3261. void hal_rx_buffer_addr_info_get_paddr(void *buf_addr_info,
  3262. struct hal_buf_info *buf_info)
  3263. {
  3264. buf_info->paddr =
  3265. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  3266. ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  3267. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  3268. }
  3269. /**
  3270. * hal_rx_get_next_msdu_link_desc_buf_addr_info(): get next msdu link desc
  3271. * buffer addr info
  3272. * @link_desc_va: pointer to current msdu link Desc
  3273. * @next_addr_info: buffer to save next msdu link Desc buffer addr info
  3274. *
  3275. * return: None
  3276. */
  3277. static inline
  3278. void hal_rx_get_next_msdu_link_desc_buf_addr_info(
  3279. void *link_desc_va,
  3280. struct buffer_addr_info *next_addr_info)
  3281. {
  3282. struct rx_msdu_link *msdu_link = link_desc_va;
  3283. if (!msdu_link) {
  3284. qdf_mem_zero(next_addr_info,
  3285. sizeof(struct buffer_addr_info));
  3286. return;
  3287. }
  3288. *next_addr_info = msdu_link->next_msdu_link_desc_addr_info;
  3289. }
  3290. /**
  3291. * hal_rx_is_buf_addr_info_valid(): check is the buf_addr_info valid
  3292. *
  3293. * @buf_addr_info: pointer to buf_addr_info structure
  3294. *
  3295. * return: true: has valid paddr, false: not.
  3296. */
  3297. static inline
  3298. bool hal_rx_is_buf_addr_info_valid(
  3299. struct buffer_addr_info *buf_addr_info)
  3300. {
  3301. return (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) == 0) ?
  3302. false : true;
  3303. }
  3304. /**
  3305. * hal_rx_msdu_end_offset_get(): Get the MSDU end offset from
  3306. * rx_pkt_tlvs structure
  3307. *
  3308. * @hal_soc_hdl: HAL SOC handle
  3309. * return: msdu_end_tlv offset value
  3310. */
  3311. static inline
  3312. uint32_t hal_rx_msdu_end_offset_get(hal_soc_handle_t hal_soc_hdl)
  3313. {
  3314. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3315. if (!hal_soc || !hal_soc->ops) {
  3316. hal_err("hal handle is NULL");
  3317. QDF_BUG(0);
  3318. return 0;
  3319. }
  3320. return hal_soc->ops->hal_rx_msdu_end_offset_get();
  3321. }
  3322. /**
  3323. * hal_rx_msdu_start_offset_get(): Get the MSDU start offset from
  3324. * rx_pkt_tlvs structure
  3325. *
  3326. * @hal_soc_hdl: HAL SOC handle
  3327. * return: msdu_start_tlv offset value
  3328. */
  3329. static inline
  3330. uint32_t hal_rx_msdu_start_offset_get(hal_soc_handle_t hal_soc_hdl)
  3331. {
  3332. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3333. if (!hal_soc || !hal_soc->ops) {
  3334. hal_err("hal handle is NULL");
  3335. QDF_BUG(0);
  3336. return 0;
  3337. }
  3338. return hal_soc->ops->hal_rx_msdu_start_offset_get();
  3339. }
  3340. /**
  3341. * hal_rx_mpdu_start_offset_get(): Get the MPDU start offset from
  3342. * rx_pkt_tlvs structure
  3343. *
  3344. * @hal_soc_hdl: HAL SOC handle
  3345. * return: mpdu_start_tlv offset value
  3346. */
  3347. static inline
  3348. uint32_t hal_rx_mpdu_start_offset_get(hal_soc_handle_t hal_soc_hdl)
  3349. {
  3350. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3351. if (!hal_soc || !hal_soc->ops) {
  3352. hal_err("hal handle is NULL");
  3353. QDF_BUG(0);
  3354. return 0;
  3355. }
  3356. return hal_soc->ops->hal_rx_mpdu_start_offset_get();
  3357. }
  3358. /**
  3359. * hal_rx_mpdu_end_offset_get(): Get the MPDU end offset from
  3360. * rx_pkt_tlvs structure
  3361. *
  3362. * @hal_soc_hdl: HAL SOC handle
  3363. * return: mpdu_end_tlv offset value
  3364. */
  3365. static inline
  3366. uint32_t hal_rx_mpdu_end_offset_get(hal_soc_handle_t hal_soc_hdl)
  3367. {
  3368. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3369. if (!hal_soc || !hal_soc->ops) {
  3370. hal_err("hal handle is NULL");
  3371. QDF_BUG(0);
  3372. return 0;
  3373. }
  3374. return hal_soc->ops->hal_rx_mpdu_end_offset_get();
  3375. }
  3376. /**
  3377. * hal_rx_attn_offset_get(): Get the ATTENTION offset from
  3378. * rx_pkt_tlvs structure
  3379. *
  3380. * @hal_soc_hdl: HAL SOC handle
  3381. * return: attn_tlv offset value
  3382. */
  3383. static inline
  3384. uint32_t hal_rx_attn_offset_get(hal_soc_handle_t hal_soc_hdl)
  3385. {
  3386. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3387. if (!hal_soc || !hal_soc->ops) {
  3388. hal_err("hal handle is NULL");
  3389. QDF_BUG(0);
  3390. return 0;
  3391. }
  3392. return hal_soc->ops->hal_rx_attn_offset_get();
  3393. }
  3394. #endif /* _HAL_RX_H */