dsi_drm.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #include <drm/drm_atomic_helper.h>
  7. #include <drm/drm_atomic.h>
  8. #include <drm/drm_edid.h>
  9. #include "msm_kms.h"
  10. #include "sde_connector.h"
  11. #include "dsi_drm.h"
  12. #include "sde_trace.h"
  13. #include "sde_dbg.h"
  14. #include "msm_drv.h"
  15. #include "sde_encoder.h"
  16. #define to_dsi_bridge(x) container_of((x), struct dsi_bridge, base)
  17. #define to_dsi_state(x) container_of((x), struct dsi_connector_state, base)
  18. #define DEFAULT_PANEL_JITTER_NUMERATOR 2
  19. #define DEFAULT_PANEL_JITTER_DENOMINATOR 1
  20. #define DEFAULT_PANEL_JITTER_ARRAY_SIZE 2
  21. #define DEFAULT_PANEL_PREFILL_LINES 25
  22. static struct dsi_display_mode_priv_info default_priv_info = {
  23. .panel_jitter_numer = DEFAULT_PANEL_JITTER_NUMERATOR,
  24. .panel_jitter_denom = DEFAULT_PANEL_JITTER_DENOMINATOR,
  25. .panel_prefill_lines = DEFAULT_PANEL_PREFILL_LINES,
  26. .dsc_enabled = false,
  27. };
  28. static void convert_to_dsi_mode(const struct drm_display_mode *drm_mode,
  29. struct dsi_display_mode *dsi_mode)
  30. {
  31. memset(dsi_mode, 0, sizeof(*dsi_mode));
  32. dsi_mode->timing.h_active = drm_mode->hdisplay;
  33. dsi_mode->timing.h_back_porch = drm_mode->htotal - drm_mode->hsync_end;
  34. dsi_mode->timing.h_sync_width = drm_mode->htotal -
  35. (drm_mode->hsync_start + dsi_mode->timing.h_back_porch);
  36. dsi_mode->timing.h_front_porch = drm_mode->hsync_start -
  37. drm_mode->hdisplay;
  38. dsi_mode->timing.h_skew = drm_mode->hskew;
  39. dsi_mode->timing.v_active = drm_mode->vdisplay;
  40. dsi_mode->timing.v_back_porch = drm_mode->vtotal - drm_mode->vsync_end;
  41. dsi_mode->timing.v_sync_width = drm_mode->vtotal -
  42. (drm_mode->vsync_start + dsi_mode->timing.v_back_porch);
  43. dsi_mode->timing.v_front_porch = drm_mode->vsync_start -
  44. drm_mode->vdisplay;
  45. dsi_mode->timing.refresh_rate = drm_mode_vrefresh(drm_mode);
  46. dsi_mode->timing.h_sync_polarity =
  47. !!(drm_mode->flags & DRM_MODE_FLAG_PHSYNC);
  48. dsi_mode->timing.v_sync_polarity =
  49. !!(drm_mode->flags & DRM_MODE_FLAG_PVSYNC);
  50. }
  51. static void msm_parse_mode_priv_info(const struct msm_display_mode *msm_mode,
  52. struct dsi_display_mode *dsi_mode)
  53. {
  54. dsi_mode->priv_info =
  55. (struct dsi_display_mode_priv_info *)msm_mode->private;
  56. if (dsi_mode->priv_info) {
  57. dsi_mode->timing.dsc_enabled = dsi_mode->priv_info->dsc_enabled;
  58. dsi_mode->timing.dsc = &dsi_mode->priv_info->dsc;
  59. dsi_mode->timing.vdc_enabled = dsi_mode->priv_info->vdc_enabled;
  60. dsi_mode->timing.vdc = &dsi_mode->priv_info->vdc;
  61. dsi_mode->timing.pclk_scale = dsi_mode->priv_info->pclk_scale;
  62. dsi_mode->timing.clk_rate_hz = dsi_mode->priv_info->clk_rate_hz;
  63. }
  64. if (msm_is_mode_seamless(msm_mode))
  65. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_SEAMLESS;
  66. if (msm_is_mode_dynamic_fps(msm_mode))
  67. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS;
  68. if (msm_needs_vblank_pre_modeset(msm_mode))
  69. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  70. if (msm_is_mode_seamless_dms(msm_mode))
  71. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  72. if (msm_is_mode_seamless_vrr(msm_mode))
  73. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  74. if (msm_is_mode_seamless_poms_to_vid(msm_mode))
  75. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_VID;
  76. if (msm_is_mode_seamless_poms_to_cmd(msm_mode))
  77. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_CMD;
  78. if (msm_is_mode_seamless_dyn_clk(msm_mode))
  79. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DYN_CLK;
  80. if (msm_is_mode_bpp_switch(msm_mode))
  81. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_NONDSC_BPP_SWITCH;
  82. }
  83. void dsi_convert_to_drm_mode(const struct dsi_display_mode *dsi_mode,
  84. struct drm_display_mode *drm_mode)
  85. {
  86. char *panel_caps = "vid";
  87. if ((dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE) &&
  88. (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE))
  89. panel_caps = "vid_cmd";
  90. else if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  91. panel_caps = "vid";
  92. else if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  93. panel_caps = "cmd";
  94. memset(drm_mode, 0, sizeof(*drm_mode));
  95. drm_mode->hdisplay = dsi_mode->timing.h_active;
  96. drm_mode->hsync_start = drm_mode->hdisplay +
  97. dsi_mode->timing.h_front_porch;
  98. drm_mode->hsync_end = drm_mode->hsync_start +
  99. dsi_mode->timing.h_sync_width;
  100. drm_mode->htotal = drm_mode->hsync_end + dsi_mode->timing.h_back_porch;
  101. drm_mode->hskew = dsi_mode->timing.h_skew;
  102. drm_mode->vdisplay = dsi_mode->timing.v_active;
  103. drm_mode->vsync_start = drm_mode->vdisplay +
  104. dsi_mode->timing.v_front_porch;
  105. drm_mode->vsync_end = drm_mode->vsync_start +
  106. dsi_mode->timing.v_sync_width;
  107. drm_mode->vtotal = drm_mode->vsync_end + dsi_mode->timing.v_back_porch;
  108. drm_mode->clock = drm_mode->htotal * drm_mode->vtotal * dsi_mode->timing.refresh_rate;
  109. drm_mode->clock /= 1000;
  110. if (dsi_mode->timing.h_sync_polarity)
  111. drm_mode->flags |= DRM_MODE_FLAG_PHSYNC;
  112. if (dsi_mode->timing.v_sync_polarity)
  113. drm_mode->flags |= DRM_MODE_FLAG_PVSYNC;
  114. /* set mode name */
  115. snprintf(drm_mode->name, DRM_DISPLAY_MODE_LEN, "%dx%dx%d%s",
  116. drm_mode->hdisplay, drm_mode->vdisplay,
  117. drm_mode_vrefresh(drm_mode), panel_caps);
  118. }
  119. static void dsi_convert_to_msm_mode(const struct dsi_display_mode *dsi_mode,
  120. struct msm_display_mode *msm_mode)
  121. {
  122. msm_mode->private_flags = 0;
  123. msm_mode->private = (int *)dsi_mode->priv_info;
  124. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)
  125. msm_mode->private_flags |= DRM_MODE_FLAG_SEAMLESS;
  126. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DFPS)
  127. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYNAMIC_FPS;
  128. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VBLANK_PRE_MODESET)
  129. msm_mode->private_flags |= MSM_MODE_FLAG_VBLANK_PRE_MODESET;
  130. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS)
  131. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DMS;
  132. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)
  133. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_VRR;
  134. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)
  135. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_VID;
  136. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)
  137. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_CMD;
  138. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)
  139. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYN_CLK;
  140. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_NONDSC_BPP_SWITCH)
  141. msm_mode->private_flags |= MSM_MODE_FLAG_NONDSC_BPP_SWITCH;
  142. }
  143. static int dsi_bridge_attach(struct drm_bridge *bridge,
  144. enum drm_bridge_attach_flags flags)
  145. {
  146. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  147. if (!bridge) {
  148. DSI_ERR("Invalid params\n");
  149. return -EINVAL;
  150. }
  151. DSI_DEBUG("[%d] attached\n", c_bridge->id);
  152. return 0;
  153. }
  154. static void dsi_bridge_pre_enable(struct drm_bridge *bridge)
  155. {
  156. int rc = 0;
  157. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  158. if (!bridge) {
  159. DSI_ERR("Invalid params\n");
  160. return;
  161. }
  162. if (!c_bridge || !c_bridge->display || !c_bridge->display->panel) {
  163. DSI_ERR("Incorrect bridge details\n");
  164. return;
  165. }
  166. if (bridge->encoder->crtc->state->active_changed)
  167. atomic_set(&c_bridge->display->panel->esd_recovery_pending, 0);
  168. /* By this point mode should have been validated through mode_fixup */
  169. rc = dsi_display_set_mode(c_bridge->display,
  170. &(c_bridge->dsi_mode), 0x0);
  171. if (rc) {
  172. DSI_ERR("[%d] failed to perform a mode set, rc=%d\n",
  173. c_bridge->id, rc);
  174. return;
  175. }
  176. if (c_bridge->dsi_mode.dsi_mode_flags &
  177. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  178. DSI_MODE_FLAG_DYN_CLK)) {
  179. DSI_DEBUG("[%d] seamless pre-enable\n", c_bridge->id);
  180. return;
  181. }
  182. SDE_ATRACE_BEGIN("dsi_display_prepare");
  183. rc = dsi_display_prepare(c_bridge->display);
  184. if (rc) {
  185. DSI_ERR("[%d] DSI display prepare failed, rc=%d\n",
  186. c_bridge->id, rc);
  187. SDE_ATRACE_END("dsi_display_prepare");
  188. return;
  189. }
  190. SDE_ATRACE_END("dsi_display_prepare");
  191. SDE_ATRACE_BEGIN("dsi_display_enable");
  192. rc = dsi_display_enable(c_bridge->display);
  193. if (rc) {
  194. DSI_ERR("[%d] DSI display enable failed, rc=%d\n",
  195. c_bridge->id, rc);
  196. (void)dsi_display_unprepare(c_bridge->display);
  197. }
  198. SDE_ATRACE_END("dsi_display_enable");
  199. rc = dsi_display_splash_res_cleanup(c_bridge->display);
  200. if (rc)
  201. DSI_ERR("Continuous splash pipeline cleanup failed, rc=%d\n",
  202. rc);
  203. }
  204. static void dsi_bridge_enable(struct drm_bridge *bridge)
  205. {
  206. int rc = 0;
  207. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  208. struct dsi_display *display;
  209. if (!bridge) {
  210. DSI_ERR("Invalid params\n");
  211. return;
  212. }
  213. if (c_bridge->dsi_mode.dsi_mode_flags &
  214. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  215. DSI_MODE_FLAG_DYN_CLK)) {
  216. DSI_DEBUG("[%d] seamless enable\n", c_bridge->id);
  217. return;
  218. }
  219. display = c_bridge->display;
  220. rc = dsi_display_post_enable(display);
  221. if (rc)
  222. DSI_ERR("[%d] DSI display post enabled failed, rc=%d\n",
  223. c_bridge->id, rc);
  224. if (display)
  225. display->enabled = true;
  226. if (display && display->drm_conn) {
  227. sde_connector_helper_bridge_enable(display->drm_conn);
  228. if (display->poms_pending) {
  229. display->poms_pending = false;
  230. sde_connector_schedule_status_work(display->drm_conn,
  231. true);
  232. }
  233. }
  234. }
  235. static void dsi_bridge_disable(struct drm_bridge *bridge)
  236. {
  237. int rc = 0;
  238. struct dsi_display *display;
  239. struct sde_connector_state *conn_state;
  240. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  241. if (!bridge) {
  242. DSI_ERR("Invalid params\n");
  243. return;
  244. }
  245. display = c_bridge->display;
  246. if (display)
  247. display->enabled = false;
  248. if (display && display->drm_conn) {
  249. conn_state = to_sde_connector_state(display->drm_conn->state);
  250. if (!conn_state) {
  251. DSI_ERR("invalid params\n");
  252. return;
  253. }
  254. display->poms_pending = msm_is_mode_seamless_poms(
  255. &conn_state->msm_mode);
  256. sde_connector_helper_bridge_disable(display->drm_conn);
  257. }
  258. rc = dsi_display_pre_disable(c_bridge->display);
  259. if (rc) {
  260. DSI_ERR("[%d] DSI display pre disable failed, rc=%d\n",
  261. c_bridge->id, rc);
  262. }
  263. }
  264. static void dsi_bridge_post_disable(struct drm_bridge *bridge)
  265. {
  266. int rc = 0;
  267. struct dsi_display *display;
  268. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  269. if (!bridge) {
  270. DSI_ERR("Invalid params\n");
  271. return;
  272. }
  273. display = c_bridge->display;
  274. SDE_ATRACE_BEGIN("dsi_bridge_post_disable");
  275. SDE_ATRACE_BEGIN("dsi_display_disable");
  276. rc = dsi_display_disable(c_bridge->display);
  277. if (rc) {
  278. DSI_ERR("[%d] DSI display disable failed, rc=%d\n",
  279. c_bridge->id, rc);
  280. SDE_ATRACE_END("dsi_display_disable");
  281. return;
  282. }
  283. SDE_ATRACE_END("dsi_display_disable");
  284. if (display && display->drm_conn)
  285. sde_connector_helper_bridge_post_disable(display->drm_conn);
  286. rc = dsi_display_unprepare(c_bridge->display);
  287. if (rc) {
  288. DSI_ERR("[%d] DSI display unprepare failed, rc=%d\n",
  289. c_bridge->id, rc);
  290. SDE_ATRACE_END("dsi_bridge_post_disable");
  291. return;
  292. }
  293. SDE_ATRACE_END("dsi_bridge_post_disable");
  294. }
  295. static void dsi_bridge_mode_set(struct drm_bridge *bridge,
  296. const struct drm_display_mode *mode,
  297. const struct drm_display_mode *adjusted_mode)
  298. {
  299. int rc = 0;
  300. struct dsi_bridge *c_bridge = NULL;
  301. struct dsi_display *display;
  302. struct drm_connector *conn;
  303. struct sde_connector_state *conn_state;
  304. if (!bridge || !mode || !adjusted_mode) {
  305. DSI_ERR("Invalid params\n");
  306. return;
  307. }
  308. c_bridge = to_dsi_bridge(bridge);
  309. if (!c_bridge) {
  310. DSI_ERR("invalid dsi bridge\n");
  311. return;
  312. }
  313. display = c_bridge->display;
  314. if (!display || !display->drm_conn || !display->drm_conn->state) {
  315. DSI_ERR("invalid display\n");
  316. return;
  317. }
  318. memset(&(c_bridge->dsi_mode), 0x0, sizeof(struct dsi_display_mode));
  319. convert_to_dsi_mode(adjusted_mode, &(c_bridge->dsi_mode));
  320. conn = sde_encoder_get_connector(bridge->dev, bridge->encoder);
  321. if (!conn)
  322. return;
  323. conn_state = to_sde_connector_state(conn->state);
  324. if (!conn_state) {
  325. DSI_ERR("invalid connector state\n");
  326. return;
  327. }
  328. msm_parse_mode_priv_info(&conn_state->msm_mode,
  329. &(c_bridge->dsi_mode));
  330. rc = dsi_display_restore_bit_clk(display, &c_bridge->dsi_mode);
  331. if (rc) {
  332. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  333. return;
  334. }
  335. DSI_DEBUG("clk_rate: %llu\n", c_bridge->dsi_mode.timing.clk_rate_hz);
  336. }
  337. static bool _dsi_bridge_mode_validate_and_fixup(struct drm_bridge *bridge,
  338. struct drm_crtc_state *crtc_state, struct dsi_display *display,
  339. struct dsi_display_mode *adj_mode)
  340. {
  341. int rc = 0;
  342. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  343. struct dsi_display_mode cur_dsi_mode;
  344. struct sde_connector_state *old_conn_state;
  345. struct drm_display_mode *cur_mode;
  346. if (!bridge->encoder || !bridge->encoder->crtc || !crtc_state->crtc)
  347. return 0;
  348. cur_mode = &crtc_state->crtc->state->mode;
  349. old_conn_state = to_sde_connector_state(display->drm_conn->state);
  350. convert_to_dsi_mode(cur_mode, &cur_dsi_mode);
  351. msm_parse_mode_priv_info(&old_conn_state->msm_mode, &cur_dsi_mode);
  352. cur_dsi_mode.pixel_format_caps = display->panel->host_config.dst_format;
  353. if (cur_dsi_mode.priv_info) {
  354. // in TUI, sometimes msm_mode->private == NULL
  355. rc = dsi_display_restore_bit_clk(display, &cur_dsi_mode);
  356. if (rc) {
  357. DSI_WARN("couldn't restore dsi bit clk");
  358. return rc;
  359. }
  360. }
  361. rc = dsi_display_validate_mode_change(c_bridge->display, &cur_dsi_mode, adj_mode);
  362. if (rc) {
  363. DSI_ERR("[%s] seamless mode mismatch failure rc=%d\n", c_bridge->display->name, rc);
  364. return rc;
  365. }
  366. /*
  367. * DMS Flag if set during active changed condition cannot be
  368. * treated as seamless. Hence, removing DMS flag in such cases.
  369. */
  370. if ((adj_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  371. crtc_state->active_changed)
  372. adj_mode->dsi_mode_flags &= ~DSI_MODE_FLAG_DMS;
  373. /* No DMS/VRR when drm pipeline is changing */
  374. if (!dsi_display_mode_match(&cur_dsi_mode, adj_mode,
  375. DSI_MODE_MATCH_FULL_TIMINGS) &&
  376. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)) &&
  377. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) &&
  378. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)) &&
  379. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)) &&
  380. (!crtc_state->active_changed ||
  381. display->is_cont_splash_enabled)) {
  382. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  383. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2,
  384. adj_mode->timing.h_active,
  385. adj_mode->timing.v_active,
  386. adj_mode->timing.refresh_rate,
  387. adj_mode->pixel_clk_khz,
  388. adj_mode->panel_mode_caps);
  389. }
  390. return rc;
  391. }
  392. static bool dsi_bridge_mode_fixup(struct drm_bridge *bridge,
  393. const struct drm_display_mode *mode,
  394. struct drm_display_mode *adjusted_mode)
  395. {
  396. int rc = 0;
  397. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  398. struct dsi_display *display;
  399. struct dsi_display_mode dsi_mode, *panel_dsi_mode;
  400. struct drm_crtc_state *crtc_state;
  401. struct drm_connector_state *drm_conn_state;
  402. struct sde_connector_state *conn_state;
  403. struct msm_sub_mode new_sub_mode;
  404. crtc_state = container_of(mode, struct drm_crtc_state, mode);
  405. if (!bridge || !mode || !adjusted_mode) {
  406. DSI_ERR("invalid params\n");
  407. return false;
  408. }
  409. display = c_bridge->display;
  410. if (!display || !display->drm_conn || !display->drm_conn->state) {
  411. DSI_ERR("invalid params\n");
  412. return false;
  413. }
  414. drm_conn_state = drm_atomic_get_new_connector_state(crtc_state->state,
  415. display->drm_conn);
  416. conn_state = to_sde_connector_state(drm_conn_state);
  417. if (!conn_state) {
  418. DSI_ERR("invalid params\n");
  419. return false;
  420. }
  421. /*
  422. * if no timing defined in panel, it must be external mode
  423. * and we'll use empty priv info to populate the mode
  424. */
  425. if (display->panel && !display->panel->num_timing_nodes) {
  426. *adjusted_mode = *mode;
  427. conn_state->msm_mode.base = adjusted_mode;
  428. conn_state->msm_mode.private = (int *)&default_priv_info;
  429. conn_state->msm_mode.private_flags = 0;
  430. return true;
  431. }
  432. convert_to_dsi_mode(mode, &dsi_mode);
  433. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  434. new_sub_mode.dsc_mode = sde_connector_get_property(drm_conn_state,
  435. CONNECTOR_PROP_DSC_MODE);
  436. new_sub_mode.pixel_format_mode = sde_connector_get_property(drm_conn_state,
  437. CONNECTOR_PROP_BPP_MODE);
  438. /*
  439. * retrieve dsi mode from dsi driver's cache since not safe to take
  440. * the drm mode config mutex in all paths
  441. */
  442. rc = dsi_display_find_mode(display, &dsi_mode, &new_sub_mode,
  443. &panel_dsi_mode);
  444. if (rc)
  445. return rc;
  446. /* propagate the private info to the adjusted_mode derived dsi mode */
  447. dsi_mode.priv_info = panel_dsi_mode->priv_info;
  448. dsi_mode.dsi_mode_flags = panel_dsi_mode->dsi_mode_flags;
  449. dsi_mode.panel_mode_caps = panel_dsi_mode->panel_mode_caps;
  450. dsi_mode.pixel_format_caps = panel_dsi_mode->pixel_format_caps;
  451. dsi_mode.timing.dsc_enabled = dsi_mode.priv_info->dsc_enabled;
  452. dsi_mode.timing.dsc = &dsi_mode.priv_info->dsc;
  453. rc = dsi_display_restore_bit_clk(display, &dsi_mode);
  454. if (rc) {
  455. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  456. return false;
  457. }
  458. rc = dsi_display_update_dyn_bit_clk(display, &dsi_mode);
  459. if (rc) {
  460. DSI_ERR("[%s] failed to update bit clock\n", display->name);
  461. return false;
  462. }
  463. rc = dsi_display_validate_mode(c_bridge->display, &dsi_mode,
  464. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  465. if (rc) {
  466. DSI_ERR("[%d] mode is not valid, rc=%d\n", c_bridge->id, rc);
  467. return false;
  468. }
  469. rc = _dsi_bridge_mode_validate_and_fixup(bridge, crtc_state, display, &dsi_mode);
  470. if (rc) {
  471. DSI_ERR("[%s] failed to validate dsi bridge mode.\n", display->name);
  472. return false;
  473. }
  474. /* Reject seamless transition when active changed */
  475. if (crtc_state->active_changed &&
  476. ((dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) ||
  477. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) ||
  478. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID) ||
  479. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD))) {
  480. DSI_INFO("seamless upon active changed 0x%x %d\n",
  481. dsi_mode.dsi_mode_flags, crtc_state->active_changed);
  482. return false;
  483. }
  484. /* convert back to drm mode, propagating the private info & flags */
  485. dsi_convert_to_drm_mode(&dsi_mode, adjusted_mode);
  486. dsi_convert_to_msm_mode(&dsi_mode, &conn_state->msm_mode);
  487. return true;
  488. }
  489. u32 dsi_drm_get_dfps_maxfps(void *display)
  490. {
  491. u32 dfps_maxfps = 0;
  492. struct dsi_display *dsi_display = display;
  493. /*
  494. * The time of SDE transmitting one frame active data
  495. * will not be changed, if frame rate is adjusted with
  496. * VFP method.
  497. * So only return max fps of DFPS for UIDLE update, if DFPS
  498. * is enabled with VFP.
  499. */
  500. if (dsi_display && dsi_display->panel &&
  501. dsi_display->panel->panel_mode == DSI_OP_VIDEO_MODE &&
  502. dsi_display->panel->dfps_caps.type ==
  503. DSI_DFPS_IMMEDIATE_VFP)
  504. dfps_maxfps =
  505. dsi_display->panel->dfps_caps.max_refresh_rate;
  506. return dfps_maxfps;
  507. }
  508. int dsi_conn_get_lm_from_mode(void *display, const struct drm_display_mode *drm_mode)
  509. {
  510. struct dsi_display *dsi_display = display;
  511. struct dsi_display_mode dsi_mode, *panel_dsi_mode;
  512. int rc = -EINVAL;
  513. if (!dsi_display || !drm_mode) {
  514. DSI_ERR("Invalid params %d %d\n", !display, !drm_mode);
  515. return rc;
  516. }
  517. convert_to_dsi_mode(drm_mode, &dsi_mode);
  518. rc = dsi_display_find_mode(dsi_display, &dsi_mode, NULL, &panel_dsi_mode);
  519. if (rc) {
  520. DSI_ERR("mode not found %d\n", rc);
  521. drm_mode_debug_printmodeline(drm_mode);
  522. return rc;
  523. }
  524. return panel_dsi_mode->priv_info->topology.num_lm;
  525. }
  526. int dsi_conn_get_mode_info(struct drm_connector *connector,
  527. const struct drm_display_mode *drm_mode,
  528. struct msm_sub_mode *sub_mode,
  529. struct msm_mode_info *mode_info,
  530. void *display, const struct msm_resource_caps_info *avail_res)
  531. {
  532. struct dsi_display_mode partial_dsi_mode, *dsi_mode = NULL;
  533. struct dsi_mode_info *timing;
  534. int src_bpp, tar_bpp, rc = 0;
  535. struct dsi_display *dsi_display = (struct dsi_display *) display;
  536. if (!drm_mode || !mode_info)
  537. return -EINVAL;
  538. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  539. rc = dsi_display_find_mode(dsi_display, &partial_dsi_mode, sub_mode, &dsi_mode);
  540. if (rc || !dsi_mode->priv_info || !dsi_display || !dsi_display->panel)
  541. return -EINVAL;
  542. memset(mode_info, 0, sizeof(*mode_info));
  543. timing = &dsi_mode->timing;
  544. mode_info->frame_rate = dsi_mode->timing.refresh_rate;
  545. mode_info->vtotal = DSI_V_TOTAL(timing);
  546. mode_info->prefill_lines = dsi_mode->priv_info->panel_prefill_lines;
  547. mode_info->jitter_numer = dsi_mode->priv_info->panel_jitter_numer;
  548. mode_info->jitter_denom = dsi_mode->priv_info->panel_jitter_denom;
  549. mode_info->dfps_maxfps = dsi_drm_get_dfps_maxfps(display);
  550. mode_info->panel_mode_caps = dsi_mode->panel_mode_caps;
  551. mode_info->bpp = dsi_mode->bpp;
  552. mode_info->pixel_format_caps = dsi_mode->pixel_format_caps;
  553. mode_info->mdp_transfer_time_us = dsi_mode->priv_info->mdp_transfer_time_us;
  554. mode_info->mdp_transfer_time_us_min = dsi_mode->priv_info->mdp_transfer_time_us_min;
  555. mode_info->mdp_transfer_time_us_max = dsi_mode->priv_info->mdp_transfer_time_us_max;
  556. mode_info->disable_rsc_solver = dsi_mode->priv_info->disable_rsc_solver;
  557. mode_info->qsync_min_fps = dsi_mode->timing.qsync_min_fps;
  558. mode_info->avr_step_fps = dsi_mode->timing.avr_step_fps;
  559. mode_info->wd_jitter = dsi_mode->priv_info->wd_jitter;
  560. mode_info->vpadding = dsi_display->panel->host_config.vpadding;
  561. if (mode_info->vpadding < drm_mode->vdisplay) {
  562. mode_info->vpadding = 0;
  563. dsi_display->panel->host_config.line_insertion_enable = 0;
  564. }
  565. memcpy(&mode_info->topology, &dsi_mode->priv_info->topology,
  566. sizeof(struct msm_display_topology));
  567. if (dsi_mode->priv_info->bit_clk_list.count) {
  568. struct msm_dyn_clk_list *dyn_clk_list = &mode_info->dyn_clk_list;
  569. dyn_clk_list->rates = dsi_mode->priv_info->bit_clk_list.rates;
  570. dyn_clk_list->count = dsi_mode->priv_info->bit_clk_list.count;
  571. dyn_clk_list->type = dsi_display->panel->dyn_clk_caps.type;
  572. dyn_clk_list->front_porches = dsi_mode->priv_info->bit_clk_list.front_porches;
  573. dyn_clk_list->pixel_clks_khz = dsi_mode->priv_info->bit_clk_list.pixel_clks_khz;
  574. rc = dsi_display_restore_bit_clk(dsi_display, dsi_mode);
  575. if (rc) {
  576. DSI_ERR("[%s] bit clk rate cannot be restored\n", dsi_display->name);
  577. return rc;
  578. }
  579. }
  580. mode_info->clk_rate = dsi_mode->timing.clk_rate_hz;
  581. if (dsi_mode->priv_info->dsc_enabled) {
  582. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  583. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  584. memcpy(&mode_info->comp_info.dsc_info, &dsi_mode->priv_info->dsc,
  585. sizeof(dsi_mode->priv_info->dsc));
  586. } else if (dsi_mode->priv_info->vdc_enabled) {
  587. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  588. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  589. memcpy(&mode_info->comp_info.vdc_info, &dsi_mode->priv_info->vdc,
  590. sizeof(dsi_mode->priv_info->vdc));
  591. }
  592. if (mode_info->comp_info.comp_type) {
  593. tar_bpp = dsi_mode->priv_info->pclk_scale.numer;
  594. src_bpp = dsi_mode->priv_info->pclk_scale.denom;
  595. mode_info->comp_info.comp_ratio = mult_frac(100, src_bpp,
  596. tar_bpp);
  597. mode_info->wide_bus_en = dsi_mode->priv_info->widebus_support;
  598. }
  599. if (dsi_mode->priv_info->roi_caps.enabled) {
  600. memcpy(&mode_info->roi_caps, &dsi_mode->priv_info->roi_caps,
  601. sizeof(dsi_mode->priv_info->roi_caps));
  602. }
  603. mode_info->allowed_mode_switches =
  604. dsi_mode->priv_info->allowed_mode_switch;
  605. return 0;
  606. }
  607. static const struct drm_bridge_funcs dsi_bridge_ops = {
  608. .attach = dsi_bridge_attach,
  609. .mode_fixup = dsi_bridge_mode_fixup,
  610. .pre_enable = dsi_bridge_pre_enable,
  611. .enable = dsi_bridge_enable,
  612. .disable = dsi_bridge_disable,
  613. .post_disable = dsi_bridge_post_disable,
  614. .mode_set = dsi_bridge_mode_set,
  615. };
  616. int dsi_conn_get_qsync_min_fps(struct drm_connector_state *conn_state)
  617. {
  618. struct sde_connector_state *sde_conn_state = to_sde_connector_state(conn_state);
  619. struct msm_display_mode *msm_mode;
  620. struct dsi_display_mode_priv_info *priv_info;
  621. if (!sde_conn_state)
  622. return -EINVAL;
  623. msm_mode = &sde_conn_state->msm_mode;
  624. if (!msm_mode || !msm_mode->private)
  625. return -EINVAL;
  626. priv_info = (struct dsi_display_mode_priv_info *)(msm_mode->private);
  627. return priv_info->qsync_min_fps;
  628. }
  629. int dsi_conn_get_avr_step_fps(struct drm_connector_state *conn_state)
  630. {
  631. struct sde_connector_state *sde_conn_state = to_sde_connector_state(conn_state);
  632. struct msm_display_mode *msm_mode;
  633. struct dsi_display_mode_priv_info *priv_info;
  634. if (!sde_conn_state)
  635. return -EINVAL;
  636. msm_mode = &sde_conn_state->msm_mode;
  637. if (!msm_mode || !msm_mode->private)
  638. return -EINVAL;
  639. priv_info = (struct dsi_display_mode_priv_info *)(msm_mode->private);
  640. return priv_info->avr_step_fps;
  641. }
  642. int dsi_conn_set_info_blob(struct drm_connector *connector,
  643. void *info, void *display, struct msm_mode_info *mode_info)
  644. {
  645. struct dsi_display *dsi_display = display;
  646. struct dsi_panel *panel;
  647. enum dsi_pixel_format fmt;
  648. u32 bpp;
  649. if (!info || !dsi_display)
  650. return -EINVAL;
  651. dsi_display->drm_conn = connector;
  652. sde_kms_info_add_keystr(info,
  653. "display type", dsi_display->display_type);
  654. switch (dsi_display->type) {
  655. case DSI_DISPLAY_SINGLE:
  656. sde_kms_info_add_keystr(info, "display config",
  657. "single display");
  658. break;
  659. case DSI_DISPLAY_EXT_BRIDGE:
  660. sde_kms_info_add_keystr(info, "display config", "ext bridge");
  661. break;
  662. case DSI_DISPLAY_SPLIT:
  663. sde_kms_info_add_keystr(info, "display config",
  664. "split display");
  665. break;
  666. case DSI_DISPLAY_SPLIT_EXT_BRIDGE:
  667. sde_kms_info_add_keystr(info, "display config",
  668. "split ext bridge");
  669. break;
  670. default:
  671. DSI_DEBUG("invalid display type:%d\n", dsi_display->type);
  672. break;
  673. }
  674. if (!dsi_display->panel) {
  675. DSI_DEBUG("invalid panel data\n");
  676. goto end;
  677. }
  678. panel = dsi_display->panel;
  679. sde_kms_info_add_keystr(info, "panel name", panel->name);
  680. switch (panel->panel_mode) {
  681. case DSI_OP_VIDEO_MODE:
  682. sde_kms_info_add_keystr(info, "panel mode", "video");
  683. break;
  684. case DSI_OP_CMD_MODE:
  685. sde_kms_info_add_keystr(info, "panel mode", "command");
  686. sde_kms_info_add_keyint(info, "mdp_transfer_time_us",
  687. mode_info->mdp_transfer_time_us);
  688. break;
  689. default:
  690. DSI_DEBUG("invalid panel type:%d\n", panel->panel_mode);
  691. break;
  692. }
  693. sde_kms_info_add_keystr(info, "qsync support",
  694. panel->qsync_caps.qsync_support ?
  695. "true" : "false");
  696. if (panel->qsync_caps.qsync_min_fps)
  697. sde_kms_info_add_keyint(info, "qsync_fps",
  698. panel->qsync_caps.qsync_min_fps);
  699. sde_kms_info_add_keystr(info, "dfps support",
  700. panel->dfps_caps.dfps_support ? "true" : "false");
  701. if (panel->dfps_caps.dfps_support) {
  702. sde_kms_info_add_keyint(info, "min_fps",
  703. panel->dfps_caps.min_refresh_rate);
  704. sde_kms_info_add_keyint(info, "max_fps",
  705. panel->dfps_caps.max_refresh_rate);
  706. }
  707. sde_kms_info_add_keystr(info, "dyn bitclk support",
  708. panel->dyn_clk_caps.dyn_clk_support ? "true" : "false");
  709. switch (panel->phy_props.rotation) {
  710. case DSI_PANEL_ROTATE_NONE:
  711. sde_kms_info_add_keystr(info, "panel orientation", "none");
  712. break;
  713. case DSI_PANEL_ROTATE_H_FLIP:
  714. sde_kms_info_add_keystr(info, "panel orientation", "horz flip");
  715. break;
  716. case DSI_PANEL_ROTATE_V_FLIP:
  717. sde_kms_info_add_keystr(info, "panel orientation", "vert flip");
  718. break;
  719. case DSI_PANEL_ROTATE_HV_FLIP:
  720. sde_kms_info_add_keystr(info, "panel orientation",
  721. "horz & vert flip");
  722. break;
  723. default:
  724. DSI_DEBUG("invalid panel rotation:%d\n",
  725. panel->phy_props.rotation);
  726. break;
  727. }
  728. switch (panel->bl_config.type) {
  729. case DSI_BACKLIGHT_PWM:
  730. sde_kms_info_add_keystr(info, "backlight type", "pwm");
  731. break;
  732. case DSI_BACKLIGHT_WLED:
  733. sde_kms_info_add_keystr(info, "backlight type", "wled");
  734. break;
  735. case DSI_BACKLIGHT_DCS:
  736. sde_kms_info_add_keystr(info, "backlight type", "dcs");
  737. break;
  738. default:
  739. DSI_DEBUG("invalid panel backlight type:%d\n",
  740. panel->bl_config.type);
  741. break;
  742. }
  743. sde_kms_info_add_keyint(info, "max os brightness", panel->bl_config.brightness_max_level);
  744. sde_kms_info_add_keyint(info, "max panel backlight", panel->bl_config.bl_max_level);
  745. if (panel->spr_info.enable)
  746. sde_kms_info_add_keystr(info, "spr_pack_type",
  747. msm_spr_pack_type_str[panel->spr_info.pack_type]);
  748. if (mode_info && mode_info->roi_caps.enabled) {
  749. sde_kms_info_add_keyint(info, "partial_update_num_roi",
  750. mode_info->roi_caps.num_roi);
  751. sde_kms_info_add_keyint(info, "partial_update_xstart",
  752. mode_info->roi_caps.align.xstart_pix_align);
  753. sde_kms_info_add_keyint(info, "partial_update_walign",
  754. mode_info->roi_caps.align.width_pix_align);
  755. sde_kms_info_add_keyint(info, "partial_update_wmin",
  756. mode_info->roi_caps.align.min_width);
  757. sde_kms_info_add_keyint(info, "partial_update_ystart",
  758. mode_info->roi_caps.align.ystart_pix_align);
  759. sde_kms_info_add_keyint(info, "partial_update_halign",
  760. mode_info->roi_caps.align.height_pix_align);
  761. sde_kms_info_add_keyint(info, "partial_update_hmin",
  762. mode_info->roi_caps.align.min_height);
  763. sde_kms_info_add_keyint(info, "partial_update_roimerge",
  764. mode_info->roi_caps.merge_rois);
  765. }
  766. fmt = dsi_display->config.common_config.dst_format;
  767. bpp = dsi_ctrl_pixel_format_to_bpp(fmt);
  768. sde_kms_info_add_keyint(info, "bit_depth", bpp);
  769. end:
  770. return 0;
  771. }
  772. void dsi_conn_set_submode_blob_info(struct drm_connector *conn,
  773. void *info, void *display, struct drm_display_mode *drm_mode)
  774. {
  775. struct dsi_display *dsi_display = display;
  776. struct dsi_display_mode partial_dsi_mode;
  777. int count, i;
  778. int preferred_submode_idx = -EINVAL;
  779. enum dsi_dyn_clk_feature_type dyn_clk_type;
  780. char *dyn_clk_types[DSI_DYN_CLK_TYPE_MAX] = {
  781. [DSI_DYN_CLK_TYPE_LEGACY] = "none",
  782. [DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP] = "hfp",
  783. [DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP] = "vfp",
  784. };
  785. if (!conn || !display || !drm_mode) {
  786. DSI_ERR("Invalid params\n");
  787. return;
  788. }
  789. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  790. mutex_lock(&dsi_display->display_lock);
  791. count = dsi_display->panel->num_display_modes;
  792. for (i = 0; i < count; i++) {
  793. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  794. u32 panel_mode_caps = 0;
  795. u32 pixel_format_caps = 0;
  796. const char *topo_name = NULL;
  797. if (!dsi_display_mode_match(&partial_dsi_mode, dsi_mode,
  798. DSI_MODE_MATCH_FULL_TIMINGS))
  799. continue;
  800. sde_kms_info_add_keyint(info, "submode_idx", i);
  801. if (dsi_mode->is_preferred)
  802. preferred_submode_idx = i;
  803. if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  804. panel_mode_caps |= DRM_MODE_FLAG_CMD_MODE_PANEL;
  805. if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  806. panel_mode_caps |= DRM_MODE_FLAG_VID_MODE_PANEL;
  807. sde_kms_info_add_keyint(info, "panel_mode_capabilities",
  808. panel_mode_caps);
  809. switch (dsi_mode->pixel_format_caps) {
  810. case DSI_PIXEL_FORMAT_RGB888:
  811. pixel_format_caps = DRM_MODE_FLAG_DSI_24BPP;
  812. break;
  813. case DSI_PIXEL_FORMAT_RGB101010:
  814. pixel_format_caps = DRM_MODE_FLAG_DSI_30BPP;
  815. break;
  816. default:
  817. break;
  818. }
  819. sde_kms_info_add_keyint(info, "bpp_mode", pixel_format_caps);
  820. sde_kms_info_add_keyint(info, "dsc_mode",
  821. dsi_mode->priv_info->dsc_enabled ? MSM_DISPLAY_DSC_MODE_ENABLED :
  822. MSM_DISPLAY_DSC_MODE_DISABLED);
  823. topo_name = sde_conn_get_topology_name(conn,
  824. dsi_mode->priv_info->topology);
  825. if (topo_name)
  826. sde_kms_info_add_keystr(info, "topology", topo_name);
  827. if (!dsi_mode->priv_info->bit_clk_list.count)
  828. continue;
  829. dyn_clk_type = dsi_display->panel->dyn_clk_caps.type;
  830. sde_kms_info_add_list(info, "dyn_bitclk_list",
  831. dsi_mode->priv_info->bit_clk_list.rates,
  832. dsi_mode->priv_info->bit_clk_list.count);
  833. sde_kms_info_add_keystr(info, "dyn_fp_type",
  834. dyn_clk_types[dyn_clk_type]);
  835. sde_kms_info_add_list(info, "dyn_fp_list",
  836. dsi_mode->priv_info->bit_clk_list.front_porches,
  837. dsi_mode->priv_info->bit_clk_list.count);
  838. sde_kms_info_add_list(info, "dyn_pclk_list",
  839. dsi_mode->priv_info->bit_clk_list.pixel_clks_khz,
  840. dsi_mode->priv_info->bit_clk_list.count);
  841. }
  842. if (preferred_submode_idx >= 0)
  843. sde_kms_info_add_keyint(info, "preferred_submode_idx",
  844. preferred_submode_idx);
  845. mutex_unlock(&dsi_display->display_lock);
  846. }
  847. enum drm_connector_status dsi_conn_detect(struct drm_connector *conn,
  848. bool force,
  849. void *display)
  850. {
  851. enum drm_connector_status status = connector_status_unknown;
  852. struct msm_display_info info;
  853. int rc;
  854. if (!conn || !display)
  855. return status;
  856. /* get display dsi_info */
  857. memset(&info, 0x0, sizeof(info));
  858. rc = dsi_display_get_info(conn, &info, display);
  859. if (rc) {
  860. DSI_ERR("failed to get display info, rc=%d\n", rc);
  861. return connector_status_disconnected;
  862. }
  863. if (info.capabilities & MSM_DISPLAY_CAP_HOT_PLUG)
  864. status = (info.is_connected ? connector_status_connected :
  865. connector_status_disconnected);
  866. else
  867. status = connector_status_connected;
  868. conn->display_info.width_mm = info.width_mm;
  869. conn->display_info.height_mm = info.height_mm;
  870. return status;
  871. }
  872. void dsi_connector_put_modes(struct drm_connector *connector,
  873. void *display)
  874. {
  875. struct dsi_display *dsi_display;
  876. int count, i;
  877. if (!connector || !display)
  878. return;
  879. dsi_display = display;
  880. count = dsi_display->panel->num_display_modes;
  881. for (i = 0; i < count; i++) {
  882. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  883. dsi_display_put_mode(dsi_display, dsi_mode);
  884. }
  885. /* free the display structure modes also */
  886. kfree(dsi_display->modes);
  887. dsi_display->modes = NULL;
  888. }
  889. static int dsi_drm_update_edid_name(struct edid *edid, const char *name)
  890. {
  891. u8 *dtd = (u8 *)&edid->detailed_timings[3];
  892. u8 standard_header[] = {0x00, 0x00, 0x00, 0xFE, 0x00};
  893. u32 dtd_size = 18;
  894. u32 header_size = sizeof(standard_header);
  895. if (!name)
  896. return -EINVAL;
  897. /* Fill standard header */
  898. memcpy(dtd, standard_header, header_size);
  899. dtd_size -= header_size;
  900. dtd_size = min_t(u32, dtd_size, strlen(name));
  901. memcpy(dtd + header_size, name, dtd_size);
  902. return 0;
  903. }
  904. static void dsi_drm_update_dtd(struct edid *edid,
  905. struct dsi_display_mode *modes, u32 modes_count)
  906. {
  907. u32 i;
  908. u32 count = min_t(u32, modes_count, 3);
  909. for (i = 0; i < count; i++) {
  910. struct detailed_timing *dtd = &edid->detailed_timings[i];
  911. struct dsi_display_mode *mode = &modes[i];
  912. struct dsi_mode_info *timing = &mode->timing;
  913. struct detailed_pixel_timing *pd = &dtd->data.pixel_data;
  914. u32 h_blank = timing->h_front_porch + timing->h_sync_width +
  915. timing->h_back_porch;
  916. u32 v_blank = timing->v_front_porch + timing->v_sync_width +
  917. timing->v_back_porch;
  918. u32 h_img = 0, v_img = 0;
  919. dtd->pixel_clock = mode->pixel_clk_khz / 10;
  920. pd->hactive_lo = timing->h_active & 0xFF;
  921. pd->hblank_lo = h_blank & 0xFF;
  922. pd->hactive_hblank_hi = ((h_blank >> 8) & 0xF) |
  923. ((timing->h_active >> 8) & 0xF) << 4;
  924. pd->vactive_lo = timing->v_active & 0xFF;
  925. pd->vblank_lo = v_blank & 0xFF;
  926. pd->vactive_vblank_hi = ((v_blank >> 8) & 0xF) |
  927. ((timing->v_active >> 8) & 0xF) << 4;
  928. pd->hsync_offset_lo = timing->h_front_porch & 0xFF;
  929. pd->hsync_pulse_width_lo = timing->h_sync_width & 0xFF;
  930. pd->vsync_offset_pulse_width_lo =
  931. ((timing->v_front_porch & 0xF) << 4) |
  932. (timing->v_sync_width & 0xF);
  933. pd->hsync_vsync_offset_pulse_width_hi =
  934. (((timing->h_front_porch >> 8) & 0x3) << 6) |
  935. (((timing->h_sync_width >> 8) & 0x3) << 4) |
  936. (((timing->v_front_porch >> 4) & 0x3) << 2) |
  937. (((timing->v_sync_width >> 4) & 0x3) << 0);
  938. pd->width_mm_lo = h_img & 0xFF;
  939. pd->height_mm_lo = v_img & 0xFF;
  940. pd->width_height_mm_hi = (((h_img >> 8) & 0xF) << 4) |
  941. ((v_img >> 8) & 0xF);
  942. pd->hborder = 0;
  943. pd->vborder = 0;
  944. pd->misc = 0;
  945. }
  946. }
  947. static void dsi_drm_update_checksum(struct edid *edid)
  948. {
  949. u8 *data = (u8 *)edid;
  950. u32 i, sum = 0;
  951. for (i = 0; i < EDID_LENGTH - 1; i++)
  952. sum += data[i];
  953. edid->checksum = 0x100 - (sum & 0xFF);
  954. }
  955. int dsi_connector_get_modes(struct drm_connector *connector, void *data,
  956. const struct msm_resource_caps_info *avail_res)
  957. {
  958. int rc, i;
  959. u32 count = 0, edid_size;
  960. struct dsi_display_mode *modes = NULL;
  961. struct drm_display_mode drm_mode;
  962. struct dsi_display *display = data;
  963. struct edid edid;
  964. unsigned int width_mm = connector->display_info.width_mm;
  965. unsigned int height_mm = connector->display_info.height_mm;
  966. const u8 edid_buf[EDID_LENGTH] = {
  967. 0x00, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x44, 0x6D,
  968. 0x01, 0x00, 0x01, 0x00, 0x00, 0x00, 0x1B, 0x10, 0x01, 0x03,
  969. 0x80, 0x00, 0x00, 0x78, 0x0A, 0x0D, 0xC9, 0xA0, 0x57, 0x47,
  970. 0x98, 0x27, 0x12, 0x48, 0x4C, 0x00, 0x00, 0x00, 0x01, 0x01,
  971. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  972. 0x01, 0x01, 0x01, 0x01,
  973. };
  974. edid_size = min_t(u32, sizeof(edid), EDID_LENGTH);
  975. memcpy(&edid, edid_buf, edid_size);
  976. rc = dsi_display_get_mode_count(display, &count);
  977. if (rc) {
  978. DSI_ERR("failed to get num of modes, rc=%d\n", rc);
  979. goto end;
  980. }
  981. rc = dsi_display_get_modes(display, &modes);
  982. if (rc) {
  983. DSI_ERR("failed to get modes, rc=%d\n", rc);
  984. count = 0;
  985. goto end;
  986. }
  987. for (i = 0; i < count; i++) {
  988. struct drm_display_mode *m;
  989. memset(&drm_mode, 0x0, sizeof(drm_mode));
  990. dsi_convert_to_drm_mode(&modes[i], &drm_mode);
  991. m = drm_mode_duplicate(connector->dev, &drm_mode);
  992. if (!m) {
  993. DSI_ERR("failed to add mode %ux%u\n",
  994. drm_mode.hdisplay,
  995. drm_mode.vdisplay);
  996. count = -ENOMEM;
  997. goto end;
  998. }
  999. m->width_mm = connector->display_info.width_mm;
  1000. m->height_mm = connector->display_info.height_mm;
  1001. if (display->cmdline_timing != NO_OVERRIDE) {
  1002. /* get the preferred mode from dsi display mode */
  1003. if (modes[i].is_preferred)
  1004. m->type |= DRM_MODE_TYPE_PREFERRED;
  1005. } else if (modes[i].mode_idx == 0) {
  1006. /* set the first mode in device tree list as preferred */
  1007. m->type |= DRM_MODE_TYPE_PREFERRED;
  1008. }
  1009. drm_mode_probed_add(connector, m);
  1010. }
  1011. rc = dsi_drm_update_edid_name(&edid, display->panel->name);
  1012. if (rc) {
  1013. count = 0;
  1014. goto end;
  1015. }
  1016. edid.width_cm = (connector->display_info.width_mm) / 10;
  1017. edid.height_cm = (connector->display_info.height_mm) / 10;
  1018. dsi_drm_update_dtd(&edid, modes, count);
  1019. dsi_drm_update_checksum(&edid);
  1020. rc = drm_connector_update_edid_property(connector, &edid);
  1021. if (rc)
  1022. count = 0;
  1023. /*
  1024. * DRM EDID structure maintains panel physical dimensions in
  1025. * centimeters, we will be losing the precision anything below cm.
  1026. * Changing DRM framework will effect other clients at this
  1027. * moment, overriding the values back to millimeter.
  1028. */
  1029. connector->display_info.width_mm = width_mm;
  1030. connector->display_info.height_mm = height_mm;
  1031. end:
  1032. DSI_DEBUG("MODE COUNT =%d\n\n", count);
  1033. return count;
  1034. }
  1035. enum drm_mode_status dsi_conn_mode_valid(struct drm_connector *connector,
  1036. struct drm_display_mode *mode,
  1037. void *display, const struct msm_resource_caps_info *avail_res)
  1038. {
  1039. struct dsi_display_mode dsi_mode;
  1040. struct dsi_display_mode *full_dsi_mode = NULL;
  1041. struct sde_connector_state *conn_state;
  1042. int rc;
  1043. if (!connector || !mode) {
  1044. DSI_ERR("Invalid params\n");
  1045. return MODE_ERROR;
  1046. }
  1047. convert_to_dsi_mode(mode, &dsi_mode);
  1048. conn_state = to_sde_connector_state(connector->state);
  1049. if (conn_state)
  1050. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  1051. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &full_dsi_mode);
  1052. if (rc) {
  1053. DSI_ERR("could not find mode %s\n", mode->name);
  1054. return MODE_ERROR;
  1055. }
  1056. rc = dsi_display_validate_mode(display, full_dsi_mode,
  1057. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  1058. if (rc) {
  1059. DSI_ERR("mode not supported, rc=%d\n", rc);
  1060. return MODE_BAD;
  1061. }
  1062. return MODE_OK;
  1063. }
  1064. int dsi_conn_pre_kickoff(struct drm_connector *connector,
  1065. void *display,
  1066. struct msm_display_kickoff_params *params)
  1067. {
  1068. if (!connector || !display || !params) {
  1069. DSI_ERR("Invalid params\n");
  1070. return -EINVAL;
  1071. }
  1072. return dsi_display_pre_kickoff(connector, display, params);
  1073. }
  1074. int dsi_conn_prepare_commit(void *display,
  1075. struct msm_display_conn_params *params)
  1076. {
  1077. if (!display || !params) {
  1078. pr_err("Invalid params\n");
  1079. return -EINVAL;
  1080. }
  1081. return dsi_display_pre_commit(display, params);
  1082. }
  1083. void dsi_conn_enable_event(struct drm_connector *connector,
  1084. uint32_t event_idx, bool enable, void *display)
  1085. {
  1086. struct dsi_event_cb_info event_info;
  1087. memset(&event_info, 0, sizeof(event_info));
  1088. event_info.event_cb = sde_connector_trigger_event;
  1089. event_info.event_usr_ptr = connector;
  1090. dsi_display_enable_event(connector, display,
  1091. event_idx, &event_info, enable);
  1092. }
  1093. int dsi_conn_post_kickoff(struct drm_connector *connector,
  1094. struct msm_display_conn_params *params)
  1095. {
  1096. struct drm_encoder *encoder;
  1097. struct drm_bridge *bridge;
  1098. struct dsi_bridge *c_bridge;
  1099. struct dsi_display_mode adj_mode;
  1100. struct dsi_display *display;
  1101. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1102. int i, rc = 0, ctrl_version;
  1103. u32 pf_time_in_us = 0;
  1104. bool enable;
  1105. struct dsi_dyn_clk_caps *dyn_clk_caps;
  1106. if (!connector || !connector->state) {
  1107. DSI_ERR("invalid connector or connector state\n");
  1108. return -EINVAL;
  1109. }
  1110. encoder = connector->state->best_encoder;
  1111. if (!encoder) {
  1112. DSI_DEBUG("best encoder is not available\n");
  1113. return 0;
  1114. }
  1115. bridge = drm_bridge_chain_get_first_bridge(encoder);
  1116. if (!bridge) {
  1117. DSI_DEBUG("bridge is not available\n");
  1118. return 0;
  1119. }
  1120. c_bridge = to_dsi_bridge(bridge);
  1121. adj_mode = c_bridge->dsi_mode;
  1122. display = c_bridge->display;
  1123. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  1124. pf_time_in_us = sde_encoder_get_programmed_fetch_time(encoder);
  1125. if (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) {
  1126. m_ctrl = &display->ctrl[display->clk_master_idx];
  1127. ctrl_version = m_ctrl->ctrl->version;
  1128. rc = dsi_ctrl_timing_db_update(m_ctrl->ctrl, false, pf_time_in_us);
  1129. if (rc) {
  1130. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1131. display->name, rc);
  1132. return -EINVAL;
  1133. }
  1134. /*
  1135. * When both DFPS and dynamic clock switch with constant
  1136. * fps features are enabled, wait for dynamic refresh done
  1137. * only in case of clock switch.
  1138. * In case where only fps changes, clock remains same.
  1139. * So, wait for dynamic refresh done is not required.
  1140. */
  1141. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  1142. (dyn_clk_caps->maintain_const_fps) &&
  1143. (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) {
  1144. display_for_each_ctrl(i, display) {
  1145. ctrl = &display->ctrl[i];
  1146. rc = dsi_ctrl_wait4dynamic_refresh_done(
  1147. ctrl->ctrl);
  1148. if (rc)
  1149. DSI_ERR("wait4dfps refresh failed\n");
  1150. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  1151. dsi_clk_disable_unprepare(&display->clock_info.pll_clks);
  1152. }
  1153. }
  1154. /* Update the rest of the controllers */
  1155. display_for_each_ctrl(i, display) {
  1156. ctrl = &display->ctrl[i];
  1157. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1158. continue;
  1159. rc = dsi_ctrl_timing_db_update(ctrl->ctrl, false, pf_time_in_us);
  1160. if (rc) {
  1161. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1162. display->name, rc);
  1163. return -EINVAL;
  1164. }
  1165. }
  1166. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_VRR;
  1167. }
  1168. /* ensure dynamic clk switch flag is reset */
  1169. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_DYN_CLK;
  1170. if (params->qsync_update) {
  1171. enable = (params->qsync_mode > 0) ? true : false;
  1172. display_for_each_ctrl(i, display)
  1173. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  1174. }
  1175. return 0;
  1176. }
  1177. struct dsi_bridge *dsi_drm_bridge_init(struct dsi_display *display,
  1178. struct drm_device *dev,
  1179. struct drm_encoder *encoder)
  1180. {
  1181. int rc = 0;
  1182. struct dsi_bridge *bridge;
  1183. bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
  1184. if (!bridge) {
  1185. rc = -ENOMEM;
  1186. goto error;
  1187. }
  1188. bridge->display = display;
  1189. bridge->base.funcs = &dsi_bridge_ops;
  1190. bridge->base.encoder = encoder;
  1191. rc = drm_bridge_attach(encoder, &bridge->base, NULL,
  1192. DRM_BRIDGE_ATTACH_NO_CONNECTOR);
  1193. if (rc) {
  1194. DSI_ERR("failed to attach bridge, rc=%d\n", rc);
  1195. goto error_free_bridge;
  1196. }
  1197. return bridge;
  1198. error_free_bridge:
  1199. kfree(bridge);
  1200. error:
  1201. return ERR_PTR(rc);
  1202. }
  1203. void dsi_drm_bridge_cleanup(struct dsi_bridge *bridge)
  1204. {
  1205. kfree(bridge);
  1206. }
  1207. static bool is_valid_poms_switch(struct dsi_display_mode *mode_a,
  1208. struct dsi_display_mode *mode_b)
  1209. {
  1210. /*
  1211. * POMS cannot happen in conjunction with any other type of mode set.
  1212. * Check to ensure FPS remains same between the modes and also
  1213. * resolution.
  1214. */
  1215. return((mode_a->timing.refresh_rate == mode_b->timing.refresh_rate) &&
  1216. (mode_a->timing.v_active == mode_b->timing.v_active) &&
  1217. (mode_a->timing.h_active == mode_b->timing.h_active));
  1218. }
  1219. void dsi_conn_set_allowed_mode_switch(struct drm_connector *connector,
  1220. void *display)
  1221. {
  1222. u32 mode_idx = 0, cmp_mode_idx = 0;
  1223. u32 common_mode_caps = 0;
  1224. struct drm_display_mode *drm_mode, *cmp_drm_mode;
  1225. struct dsi_display_mode dsi_mode, *panel_dsi_mode, *cmp_panel_dsi_mode;
  1226. struct list_head *mode_list = &connector->modes;
  1227. struct dsi_display *disp = display;
  1228. struct dsi_panel *panel;
  1229. int mode_count = 0, rc = 0;
  1230. struct dsi_display_mode_priv_info *dsi_mode_info, *cmp_dsi_mode_info;
  1231. bool allow_switch = false;
  1232. if (!disp || !disp->panel) {
  1233. DSI_ERR("invalid parameters");
  1234. return;
  1235. }
  1236. panel = disp->panel;
  1237. list_for_each_entry(drm_mode, &connector->modes, head)
  1238. mode_count++;
  1239. list_for_each_entry(drm_mode, &connector->modes, head) {
  1240. convert_to_dsi_mode(drm_mode, &dsi_mode);
  1241. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &panel_dsi_mode);
  1242. if (rc)
  1243. return;
  1244. dsi_mode_info = panel_dsi_mode->priv_info;
  1245. dsi_mode_info->allowed_mode_switch |= BIT(mode_idx);
  1246. if (mode_idx == mode_count - 1)
  1247. break;
  1248. mode_list = mode_list->next;
  1249. cmp_mode_idx = 1;
  1250. list_for_each_entry(cmp_drm_mode, mode_list, head) {
  1251. if (&cmp_drm_mode->head == &connector->modes)
  1252. continue;
  1253. convert_to_dsi_mode(cmp_drm_mode, &dsi_mode);
  1254. rc = dsi_display_find_mode(display, &dsi_mode,
  1255. NULL, &cmp_panel_dsi_mode);
  1256. if (rc)
  1257. return;
  1258. cmp_dsi_mode_info = cmp_panel_dsi_mode->priv_info;
  1259. allow_switch = false;
  1260. common_mode_caps = (panel_dsi_mode->panel_mode_caps &
  1261. cmp_panel_dsi_mode->panel_mode_caps);
  1262. /*
  1263. * FPS switch among video modes, is only supported
  1264. * if DFPS or dynamic clocks are specified.
  1265. * Reject any mode switches between video mode timing
  1266. * nodes if support for those features is not present.
  1267. */
  1268. if (common_mode_caps & DSI_OP_CMD_MODE) {
  1269. allow_switch = true;
  1270. } else if ((common_mode_caps & DSI_OP_VIDEO_MODE) &&
  1271. (panel->dfps_caps.dfps_support ||
  1272. panel->dyn_clk_caps.dyn_clk_support)) {
  1273. allow_switch = true;
  1274. } else {
  1275. if (is_valid_poms_switch(panel_dsi_mode,
  1276. cmp_panel_dsi_mode))
  1277. allow_switch = true;
  1278. }
  1279. if (allow_switch) {
  1280. dsi_mode_info->allowed_mode_switch |=
  1281. BIT(mode_idx + cmp_mode_idx);
  1282. cmp_dsi_mode_info->allowed_mode_switch |=
  1283. BIT(mode_idx);
  1284. }
  1285. if ((mode_idx + cmp_mode_idx) >= mode_count - 1)
  1286. break;
  1287. cmp_mode_idx++;
  1288. }
  1289. mode_idx++;
  1290. }
  1291. }
  1292. int dsi_conn_set_dyn_bit_clk(struct drm_connector *connector, uint64_t value)
  1293. {
  1294. struct sde_connector *c_conn = NULL;
  1295. struct dsi_display *display;
  1296. if (!connector) {
  1297. DSI_ERR("invalid connector\n");
  1298. return -EINVAL;
  1299. }
  1300. c_conn = to_sde_connector(connector);
  1301. display = (struct dsi_display *) c_conn->display;
  1302. display->dyn_bit_clk = value;
  1303. display->dyn_bit_clk_pending = true;
  1304. SDE_EVT32(display->dyn_bit_clk);
  1305. DSI_DEBUG("update dynamic bit clock rate to %llu\n", display->dyn_bit_clk);
  1306. return 0;
  1307. }