sde_encoder.c 163 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include "sde_hwio.h"
  30. #include "sde_hw_catalog.h"
  31. #include "sde_hw_intf.h"
  32. #include "sde_hw_ctl.h"
  33. #include "sde_formats.h"
  34. #include "sde_encoder.h"
  35. #include "sde_encoder_phys.h"
  36. #include "sde_hw_dsc.h"
  37. #include "sde_hw_vdc.h"
  38. #include "sde_crtc.h"
  39. #include "sde_trace.h"
  40. #include "sde_core_irq.h"
  41. #include "sde_hw_top.h"
  42. #include "sde_hw_qdss.h"
  43. #include "sde_encoder_dce.h"
  44. #include "sde_vm.h"
  45. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  50. (p) ? (p)->parent->base.id : -1, \
  51. (p) ? (p)->intf_idx - INTF_0 : -1, \
  52. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  53. ##__VA_ARGS__)
  54. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  55. (p) ? (p)->parent->base.id : -1, \
  56. (p) ? (p)->intf_idx - INTF_0 : -1, \
  57. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  58. ##__VA_ARGS__)
  59. #define SEC_TO_MILLI_SEC 1000
  60. #define MISR_BUFF_SIZE 256
  61. #define IDLE_SHORT_TIMEOUT 1
  62. #define EVT_TIME_OUT_SPLIT 2
  63. /* worst case poll time for delay_kickoff to be cleared */
  64. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  65. /* Maximum number of VSYNC wait attempts for RSC state transition */
  66. #define MAX_RSC_WAIT 5
  67. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  68. a.y1 != b.y1 || a.y2 != b.y2)
  69. /**
  70. * enum sde_enc_rc_events - events for resource control state machine
  71. * @SDE_ENC_RC_EVENT_KICKOFF:
  72. * This event happens at NORMAL priority.
  73. * Event that signals the start of the transfer. When this event is
  74. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  75. * Regardless of the previous state, the resource should be in ON state
  76. * at the end of this event. At the end of this event, a delayed work is
  77. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  78. * ktime.
  79. * @SDE_ENC_RC_EVENT_PRE_STOP:
  80. * This event happens at NORMAL priority.
  81. * This event, when received during the ON state, set RSC to IDLE, and
  82. * and leave the RC STATE in the PRE_OFF state.
  83. * It should be followed by the STOP event as part of encoder disable.
  84. * If received during IDLE or OFF states, it will do nothing.
  85. * @SDE_ENC_RC_EVENT_STOP:
  86. * This event happens at NORMAL priority.
  87. * When this event is received, disable all the MDP/DSI core clocks, and
  88. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  89. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  90. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  91. * Resource state should be in OFF at the end of the event.
  92. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  93. * This event happens at NORMAL priority from a work item.
  94. * Event signals that there is a seamless mode switch is in prgoress. A
  95. * client needs to leave clocks ON to reduce the mode switch latency.
  96. * @SDE_ENC_RC_EVENT_POST_MODESET:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that seamless mode switch is complete and resources are
  99. * acquired. Clients wants to update the rsc with new vtotal and update
  100. * pm_qos vote.
  101. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  102. * This event happens at NORMAL priority from a work item.
  103. * Event signals that there were no frame updates for
  104. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  105. * and request RSC with IDLE state and change the resource state to IDLE.
  106. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  107. * This event is triggered from the input event thread when touch event is
  108. * received from the input device. On receiving this event,
  109. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  110. clocks and enable RSC.
  111. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  112. * off work since a new commit is imminent.
  113. */
  114. enum sde_enc_rc_events {
  115. SDE_ENC_RC_EVENT_KICKOFF = 1,
  116. SDE_ENC_RC_EVENT_PRE_STOP,
  117. SDE_ENC_RC_EVENT_STOP,
  118. SDE_ENC_RC_EVENT_PRE_MODESET,
  119. SDE_ENC_RC_EVENT_POST_MODESET,
  120. SDE_ENC_RC_EVENT_ENTER_IDLE,
  121. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  122. };
  123. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  124. {
  125. struct sde_encoder_virt *sde_enc;
  126. int i;
  127. sde_enc = to_sde_encoder_virt(drm_enc);
  128. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  129. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  130. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  131. if (enable)
  132. SDE_EVT32(DRMID(drm_enc), enable);
  133. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  134. }
  135. }
  136. }
  137. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  138. {
  139. struct sde_encoder_virt *sde_enc;
  140. struct sde_encoder_phys *cur_master;
  141. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  142. ktime_t tvblank, cur_time;
  143. struct intf_status intf_status = {0};
  144. unsigned long features;
  145. u32 fps;
  146. bool is_cmd, is_vid;
  147. sde_enc = to_sde_encoder_virt(drm_enc);
  148. cur_master = sde_enc->cur_master;
  149. fps = sde_encoder_get_fps(drm_enc);
  150. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  151. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  152. if (!cur_master || !cur_master->hw_intf || !fps
  153. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  154. return 0;
  155. features = cur_master->hw_intf->cap->features;
  156. /*
  157. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  158. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  159. * at panel vsync and not at MDP VSYNC
  160. */
  161. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  162. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  163. if (intf_status.is_prog_fetch_en)
  164. return 0;
  165. }
  166. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  167. qtmr_counter = arch_timer_read_counter();
  168. cur_time = ktime_get_ns();
  169. /* check for counter rollover between the two timestamps [56 bits] */
  170. if (qtmr_counter < vsync_counter) {
  171. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  172. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  173. qtmr_counter >> 32, qtmr_counter, hw_diff,
  174. fps, SDE_EVTLOG_FUNC_CASE1);
  175. } else {
  176. hw_diff = qtmr_counter - vsync_counter;
  177. }
  178. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  179. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  180. /* avoid setting timestamp, if diff is more than one vsync */
  181. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  182. tvblank = 0;
  183. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  184. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  185. fps, SDE_EVTLOG_ERROR);
  186. } else {
  187. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  188. }
  189. SDE_DEBUG_ENC(sde_enc,
  190. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  191. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  192. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  193. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  194. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  195. return tvblank;
  196. }
  197. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  198. {
  199. bool clone_mode;
  200. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  201. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  202. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  203. return;
  204. /*
  205. * clone mode is the only scenario where we want to enable software override
  206. * of fal10 veto.
  207. */
  208. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  209. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  210. if (clone_mode && veto) {
  211. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  212. sde_enc->fal10_veto_override = true;
  213. } else if (sde_enc->fal10_veto_override && !veto) {
  214. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  215. sde_enc->fal10_veto_override = false;
  216. }
  217. }
  218. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  219. {
  220. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  221. struct msm_drm_private *priv;
  222. struct sde_kms *sde_kms;
  223. struct device *cpu_dev;
  224. struct cpumask *cpu_mask = NULL;
  225. int cpu = 0;
  226. u32 cpu_dma_latency;
  227. priv = drm_enc->dev->dev_private;
  228. sde_kms = to_sde_kms(priv->kms);
  229. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  230. return;
  231. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  232. cpumask_clear(&sde_enc->valid_cpu_mask);
  233. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  234. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  235. if (!cpu_mask &&
  236. sde_encoder_check_curr_mode(drm_enc,
  237. MSM_DISPLAY_CMD_MODE))
  238. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  239. if (!cpu_mask)
  240. return;
  241. for_each_cpu(cpu, cpu_mask) {
  242. cpu_dev = get_cpu_device(cpu);
  243. if (!cpu_dev) {
  244. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  245. cpu);
  246. return;
  247. }
  248. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  249. dev_pm_qos_add_request(cpu_dev,
  250. &sde_enc->pm_qos_cpu_req[cpu],
  251. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  252. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  253. }
  254. }
  255. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  256. {
  257. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  258. struct device *cpu_dev;
  259. int cpu = 0;
  260. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  261. cpu_dev = get_cpu_device(cpu);
  262. if (!cpu_dev) {
  263. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  264. cpu);
  265. continue;
  266. }
  267. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  268. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  269. }
  270. cpumask_clear(&sde_enc->valid_cpu_mask);
  271. }
  272. static bool _sde_encoder_is_autorefresh_enabled(
  273. struct sde_encoder_virt *sde_enc)
  274. {
  275. struct drm_connector *drm_conn;
  276. if (!sde_enc->cur_master ||
  277. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  278. return false;
  279. drm_conn = sde_enc->cur_master->connector;
  280. if (!drm_conn || !drm_conn->state)
  281. return false;
  282. return sde_connector_get_property(drm_conn->state,
  283. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  284. }
  285. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  286. struct sde_hw_qdss *hw_qdss,
  287. struct sde_encoder_phys *phys, bool enable)
  288. {
  289. if (sde_enc->qdss_status == enable)
  290. return;
  291. sde_enc->qdss_status = enable;
  292. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  293. sde_enc->qdss_status);
  294. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  295. }
  296. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  297. s64 timeout_ms, struct sde_encoder_wait_info *info)
  298. {
  299. int rc = 0;
  300. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  301. ktime_t cur_ktime;
  302. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  303. do {
  304. rc = wait_event_timeout(*(info->wq),
  305. atomic_read(info->atomic_cnt) == info->count_check,
  306. wait_time_jiffies);
  307. cur_ktime = ktime_get();
  308. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  309. timeout_ms, atomic_read(info->atomic_cnt),
  310. info->count_check);
  311. /* If we timed out, counter is valid and time is less, wait again */
  312. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  313. (rc == 0) &&
  314. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  315. return rc;
  316. }
  317. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  318. {
  319. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  320. return sde_enc &&
  321. (sde_enc->disp_info.display_type ==
  322. SDE_CONNECTOR_PRIMARY);
  323. }
  324. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  325. {
  326. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  327. return sde_enc &&
  328. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  329. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  330. }
  331. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  332. {
  333. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  334. return sde_enc &&
  335. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  336. }
  337. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  338. {
  339. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  340. return sde_enc && sde_enc->cur_master &&
  341. sde_enc->cur_master->cont_splash_enabled;
  342. }
  343. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  344. enum sde_intr_idx intr_idx)
  345. {
  346. SDE_EVT32(DRMID(phys_enc->parent),
  347. phys_enc->intf_idx - INTF_0,
  348. phys_enc->hw_pp->idx - PINGPONG_0,
  349. intr_idx);
  350. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  351. if (phys_enc->parent_ops.handle_frame_done)
  352. phys_enc->parent_ops.handle_frame_done(
  353. phys_enc->parent, phys_enc,
  354. SDE_ENCODER_FRAME_EVENT_ERROR);
  355. }
  356. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  357. enum sde_intr_idx intr_idx,
  358. struct sde_encoder_wait_info *wait_info)
  359. {
  360. struct sde_encoder_irq *irq;
  361. u32 irq_status;
  362. int ret, i;
  363. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  364. SDE_ERROR("invalid params\n");
  365. return -EINVAL;
  366. }
  367. irq = &phys_enc->irq[intr_idx];
  368. /* note: do master / slave checking outside */
  369. /* return EWOULDBLOCK since we know the wait isn't necessary */
  370. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  371. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  372. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  373. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  374. return -EWOULDBLOCK;
  375. }
  376. if (irq->irq_idx < 0) {
  377. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  378. irq->name, irq->hw_idx);
  379. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  380. irq->irq_idx);
  381. return 0;
  382. }
  383. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  384. atomic_read(wait_info->atomic_cnt));
  385. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  386. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  387. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  388. /*
  389. * Some module X may disable interrupt for longer duration
  390. * and it may trigger all interrupts including timer interrupt
  391. * when module X again enable the interrupt.
  392. * That may cause interrupt wait timeout API in this API.
  393. * It is handled by split the wait timer in two halves.
  394. */
  395. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  396. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  397. irq->hw_idx,
  398. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  399. wait_info);
  400. if (ret)
  401. break;
  402. }
  403. if (ret <= 0) {
  404. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  405. irq->irq_idx, true);
  406. if (irq_status) {
  407. unsigned long flags;
  408. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  409. irq->hw_idx, irq->irq_idx,
  410. phys_enc->hw_pp->idx - PINGPONG_0,
  411. atomic_read(wait_info->atomic_cnt));
  412. SDE_DEBUG_PHYS(phys_enc,
  413. "done but irq %d not triggered\n",
  414. irq->irq_idx);
  415. local_irq_save(flags);
  416. irq->cb.func(phys_enc, irq->irq_idx);
  417. local_irq_restore(flags);
  418. ret = 0;
  419. } else {
  420. ret = -ETIMEDOUT;
  421. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  422. irq->hw_idx, irq->irq_idx,
  423. phys_enc->hw_pp->idx - PINGPONG_0,
  424. atomic_read(wait_info->atomic_cnt), irq_status,
  425. SDE_EVTLOG_ERROR);
  426. }
  427. } else {
  428. ret = 0;
  429. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  430. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  431. atomic_read(wait_info->atomic_cnt));
  432. }
  433. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  434. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  435. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  436. return ret;
  437. }
  438. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  439. enum sde_intr_idx intr_idx)
  440. {
  441. struct sde_encoder_irq *irq;
  442. int ret = 0;
  443. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  444. SDE_ERROR("invalid params\n");
  445. return -EINVAL;
  446. }
  447. irq = &phys_enc->irq[intr_idx];
  448. if (irq->irq_idx >= 0) {
  449. SDE_DEBUG_PHYS(phys_enc,
  450. "skipping already registered irq %s type %d\n",
  451. irq->name, irq->intr_type);
  452. return 0;
  453. }
  454. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  455. irq->intr_type, irq->hw_idx);
  456. if (irq->irq_idx < 0) {
  457. SDE_ERROR_PHYS(phys_enc,
  458. "failed to lookup IRQ index for %s type:%d\n",
  459. irq->name, irq->intr_type);
  460. return -EINVAL;
  461. }
  462. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  463. &irq->cb);
  464. if (ret) {
  465. SDE_ERROR_PHYS(phys_enc,
  466. "failed to register IRQ callback for %s\n",
  467. irq->name);
  468. irq->irq_idx = -EINVAL;
  469. return ret;
  470. }
  471. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  472. if (ret) {
  473. SDE_ERROR_PHYS(phys_enc,
  474. "enable IRQ for intr:%s failed, irq_idx %d\n",
  475. irq->name, irq->irq_idx);
  476. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  477. irq->irq_idx, &irq->cb);
  478. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  479. irq->irq_idx, SDE_EVTLOG_ERROR);
  480. irq->irq_idx = -EINVAL;
  481. return ret;
  482. }
  483. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  484. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  485. irq->name, irq->irq_idx);
  486. return ret;
  487. }
  488. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  489. enum sde_intr_idx intr_idx)
  490. {
  491. struct sde_encoder_irq *irq;
  492. int ret;
  493. if (!phys_enc) {
  494. SDE_ERROR("invalid encoder\n");
  495. return -EINVAL;
  496. }
  497. irq = &phys_enc->irq[intr_idx];
  498. /* silently skip irqs that weren't registered */
  499. if (irq->irq_idx < 0) {
  500. SDE_ERROR(
  501. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  502. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  503. irq->irq_idx);
  504. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  505. irq->irq_idx, SDE_EVTLOG_ERROR);
  506. return 0;
  507. }
  508. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  509. if (ret)
  510. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  511. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  512. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  513. &irq->cb);
  514. if (ret)
  515. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  516. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  517. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  518. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  519. irq->irq_idx = -EINVAL;
  520. return 0;
  521. }
  522. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  523. struct sde_encoder_hw_resources *hw_res,
  524. struct drm_connector_state *conn_state)
  525. {
  526. struct sde_encoder_virt *sde_enc = NULL;
  527. int ret, i = 0;
  528. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  529. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  530. -EINVAL, !drm_enc, !hw_res, !conn_state,
  531. hw_res ? !hw_res->comp_info : 0);
  532. return;
  533. }
  534. sde_enc = to_sde_encoder_virt(drm_enc);
  535. SDE_DEBUG_ENC(sde_enc, "\n");
  536. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  537. hw_res->display_type = sde_enc->disp_info.display_type;
  538. /* Query resources used by phys encs, expected to be without overlap */
  539. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  540. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  541. if (phys && phys->ops.get_hw_resources)
  542. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  543. }
  544. /*
  545. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  546. * called from atomic_check phase. Use the below API to get mode
  547. * information of the temporary conn_state passed
  548. */
  549. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  550. if (ret)
  551. SDE_ERROR("failed to get topology ret %d\n", ret);
  552. ret = sde_connector_state_get_compression_info(conn_state,
  553. hw_res->comp_info);
  554. if (ret)
  555. SDE_ERROR("failed to get compression info ret %d\n", ret);
  556. }
  557. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  558. {
  559. struct sde_encoder_virt *sde_enc = NULL;
  560. int i = 0;
  561. unsigned int num_encs;
  562. if (!drm_enc) {
  563. SDE_ERROR("invalid encoder\n");
  564. return;
  565. }
  566. sde_enc = to_sde_encoder_virt(drm_enc);
  567. SDE_DEBUG_ENC(sde_enc, "\n");
  568. num_encs = sde_enc->num_phys_encs;
  569. mutex_lock(&sde_enc->enc_lock);
  570. sde_rsc_client_destroy(sde_enc->rsc_client);
  571. for (i = 0; i < num_encs; i++) {
  572. struct sde_encoder_phys *phys;
  573. phys = sde_enc->phys_vid_encs[i];
  574. if (phys && phys->ops.destroy) {
  575. phys->ops.destroy(phys);
  576. --sde_enc->num_phys_encs;
  577. sde_enc->phys_vid_encs[i] = NULL;
  578. }
  579. phys = sde_enc->phys_cmd_encs[i];
  580. if (phys && phys->ops.destroy) {
  581. phys->ops.destroy(phys);
  582. --sde_enc->num_phys_encs;
  583. sde_enc->phys_cmd_encs[i] = NULL;
  584. }
  585. phys = sde_enc->phys_encs[i];
  586. if (phys && phys->ops.destroy) {
  587. phys->ops.destroy(phys);
  588. --sde_enc->num_phys_encs;
  589. sde_enc->phys_encs[i] = NULL;
  590. }
  591. }
  592. if (sde_enc->num_phys_encs)
  593. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  594. sde_enc->num_phys_encs);
  595. sde_enc->num_phys_encs = 0;
  596. mutex_unlock(&sde_enc->enc_lock);
  597. drm_encoder_cleanup(drm_enc);
  598. mutex_destroy(&sde_enc->enc_lock);
  599. kfree(sde_enc->input_handler);
  600. sde_enc->input_handler = NULL;
  601. kfree(sde_enc);
  602. }
  603. void sde_encoder_helper_update_intf_cfg(
  604. struct sde_encoder_phys *phys_enc)
  605. {
  606. struct sde_encoder_virt *sde_enc;
  607. struct sde_hw_intf_cfg_v1 *intf_cfg;
  608. enum sde_3d_blend_mode mode_3d;
  609. if (!phys_enc || !phys_enc->hw_pp) {
  610. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  611. return;
  612. }
  613. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  614. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  615. SDE_DEBUG_ENC(sde_enc,
  616. "intf_cfg updated for %d at idx %d\n",
  617. phys_enc->intf_idx,
  618. intf_cfg->intf_count);
  619. /* setup interface configuration */
  620. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  621. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  622. return;
  623. }
  624. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  625. if (phys_enc == sde_enc->cur_master) {
  626. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  627. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  628. else
  629. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  630. }
  631. /* configure this interface as master for split display */
  632. if (phys_enc->split_role == ENC_ROLE_MASTER)
  633. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  634. /* setup which pp blk will connect to this intf */
  635. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  636. phys_enc->hw_intf->ops.bind_pingpong_blk(
  637. phys_enc->hw_intf,
  638. true,
  639. phys_enc->hw_pp->idx);
  640. /*setup merge_3d configuration */
  641. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  642. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  643. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  644. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  645. phys_enc->hw_pp->merge_3d->idx;
  646. if (phys_enc->hw_pp->ops.setup_3d_mode)
  647. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  648. mode_3d);
  649. }
  650. void sde_encoder_helper_split_config(
  651. struct sde_encoder_phys *phys_enc,
  652. enum sde_intf interface)
  653. {
  654. struct sde_encoder_virt *sde_enc;
  655. struct split_pipe_cfg *cfg;
  656. struct sde_hw_mdp *hw_mdptop;
  657. enum sde_rm_topology_name topology;
  658. struct msm_display_info *disp_info;
  659. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  660. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  661. return;
  662. }
  663. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  664. hw_mdptop = phys_enc->hw_mdptop;
  665. disp_info = &sde_enc->disp_info;
  666. cfg = &phys_enc->hw_intf->cfg;
  667. memset(cfg, 0, sizeof(*cfg));
  668. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  669. return;
  670. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  671. cfg->split_link_en = true;
  672. /**
  673. * disable split modes since encoder will be operating in as the only
  674. * encoder, either for the entire use case in the case of, for example,
  675. * single DSI, or for this frame in the case of left/right only partial
  676. * update.
  677. */
  678. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  679. if (hw_mdptop->ops.setup_split_pipe)
  680. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  681. if (hw_mdptop->ops.setup_pp_split)
  682. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  683. return;
  684. }
  685. cfg->en = true;
  686. cfg->mode = phys_enc->intf_mode;
  687. cfg->intf = interface;
  688. if (cfg->en && phys_enc->ops.needs_single_flush &&
  689. phys_enc->ops.needs_single_flush(phys_enc))
  690. cfg->split_flush_en = true;
  691. topology = sde_connector_get_topology_name(phys_enc->connector);
  692. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  693. cfg->pp_split_slave = cfg->intf;
  694. else
  695. cfg->pp_split_slave = INTF_MAX;
  696. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  697. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  698. if (hw_mdptop->ops.setup_split_pipe)
  699. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  700. } else if (sde_enc->hw_pp[0]) {
  701. /*
  702. * slave encoder
  703. * - determine split index from master index,
  704. * assume master is first pp
  705. */
  706. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  707. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  708. cfg->pp_split_index);
  709. if (hw_mdptop->ops.setup_pp_split)
  710. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  711. }
  712. }
  713. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  714. {
  715. struct sde_encoder_virt *sde_enc;
  716. int i = 0;
  717. if (!drm_enc)
  718. return false;
  719. sde_enc = to_sde_encoder_virt(drm_enc);
  720. if (!sde_enc)
  721. return false;
  722. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  723. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  724. if (phys && phys->in_clone_mode)
  725. return true;
  726. }
  727. return false;
  728. }
  729. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  730. struct drm_crtc *crtc)
  731. {
  732. struct sde_encoder_virt *sde_enc;
  733. int i;
  734. if (!drm_enc)
  735. return false;
  736. sde_enc = to_sde_encoder_virt(drm_enc);
  737. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  738. return false;
  739. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  740. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  741. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  742. return true;
  743. }
  744. return false;
  745. }
  746. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  747. struct drm_crtc_state *crtc_state)
  748. {
  749. struct sde_encoder_virt *sde_enc;
  750. struct sde_crtc_state *sde_crtc_state;
  751. int i = 0;
  752. if (!drm_enc || !crtc_state) {
  753. SDE_DEBUG("invalid params\n");
  754. return;
  755. }
  756. sde_enc = to_sde_encoder_virt(drm_enc);
  757. sde_crtc_state = to_sde_crtc_state(crtc_state);
  758. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  759. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  760. return;
  761. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  762. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  763. if (phys) {
  764. phys->in_clone_mode = true;
  765. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  766. }
  767. }
  768. sde_crtc_state->cwb_enc_mask = 0;
  769. }
  770. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  771. struct drm_crtc_state *crtc_state,
  772. struct drm_connector_state *conn_state)
  773. {
  774. const struct drm_display_mode *mode;
  775. struct drm_display_mode *adj_mode;
  776. int i = 0;
  777. int ret = 0;
  778. mode = &crtc_state->mode;
  779. adj_mode = &crtc_state->adjusted_mode;
  780. /* perform atomic check on the first physical encoder (master) */
  781. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  782. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  783. if (phys && phys->ops.atomic_check)
  784. ret = phys->ops.atomic_check(phys, crtc_state,
  785. conn_state);
  786. else if (phys && phys->ops.mode_fixup)
  787. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  788. ret = -EINVAL;
  789. if (ret) {
  790. SDE_ERROR_ENC(sde_enc,
  791. "mode unsupported, phys idx %d\n", i);
  792. break;
  793. }
  794. }
  795. return ret;
  796. }
  797. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  798. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  799. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  800. {
  801. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  802. int ret = 0;
  803. if (crtc_state->mode_changed || crtc_state->active_changed) {
  804. struct sde_rect mode_roi, roi;
  805. u32 width, height;
  806. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  807. mode_roi.x = 0;
  808. mode_roi.y = 0;
  809. mode_roi.w = width;
  810. mode_roi.h = height;
  811. if (sde_conn_state->rois.num_rects) {
  812. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  813. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  814. SDE_ERROR_ENC(sde_enc,
  815. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  816. roi.x, roi.y, roi.w, roi.h);
  817. ret = -EINVAL;
  818. }
  819. }
  820. if (sde_crtc_state->user_roi_list.num_rects) {
  821. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  822. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  823. SDE_ERROR_ENC(sde_enc,
  824. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  825. roi.x, roi.y, roi.w, roi.h);
  826. ret = -EINVAL;
  827. }
  828. }
  829. }
  830. return ret;
  831. }
  832. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  833. struct drm_crtc_state *crtc_state,
  834. struct drm_connector_state *conn_state,
  835. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  836. struct sde_connector *sde_conn,
  837. struct sde_connector_state *sde_conn_state)
  838. {
  839. int ret = 0;
  840. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  841. struct msm_sub_mode sub_mode;
  842. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  843. struct msm_display_topology *topology = NULL;
  844. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  845. CONNECTOR_PROP_DSC_MODE);
  846. ret = sde_connector_get_mode_info(&sde_conn->base,
  847. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  848. if (ret) {
  849. SDE_ERROR_ENC(sde_enc,
  850. "failed to get mode info, rc = %d\n", ret);
  851. return ret;
  852. }
  853. if (sde_conn_state->mode_info.comp_info.comp_type &&
  854. sde_conn_state->mode_info.comp_info.comp_ratio >=
  855. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  856. SDE_ERROR_ENC(sde_enc,
  857. "invalid compression ratio: %d\n",
  858. sde_conn_state->mode_info.comp_info.comp_ratio);
  859. ret = -EINVAL;
  860. return ret;
  861. }
  862. /* Reserve dynamic resources, indicating atomic_check phase */
  863. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  864. conn_state, true);
  865. if (ret) {
  866. if (ret != -EAGAIN)
  867. SDE_ERROR_ENC(sde_enc,
  868. "RM failed to reserve resources, rc = %d\n", ret);
  869. return ret;
  870. }
  871. /**
  872. * Update connector state with the topology selected for the
  873. * resource set validated. Reset the topology if we are
  874. * de-activating crtc.
  875. */
  876. if (crtc_state->active) {
  877. topology = &sde_conn_state->mode_info.topology;
  878. ret = sde_rm_update_topology(&sde_kms->rm,
  879. conn_state, topology);
  880. if (ret) {
  881. SDE_ERROR_ENC(sde_enc,
  882. "RM failed to update topology, rc: %d\n", ret);
  883. return ret;
  884. }
  885. }
  886. ret = sde_connector_set_blob_data(conn_state->connector,
  887. conn_state,
  888. CONNECTOR_PROP_SDE_INFO);
  889. if (ret) {
  890. SDE_ERROR_ENC(sde_enc,
  891. "connector failed to update info, rc: %d\n",
  892. ret);
  893. return ret;
  894. }
  895. }
  896. return ret;
  897. }
  898. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  899. {
  900. struct sde_connector *sde_conn = NULL;
  901. struct sde_kms *sde_kms = NULL;
  902. struct drm_connector *conn = NULL;
  903. if (!drm_enc) {
  904. SDE_ERROR("invalid drm encoder\n");
  905. return false;
  906. }
  907. sde_kms = sde_encoder_get_kms(drm_enc);
  908. if (!sde_kms)
  909. return false;
  910. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  911. if (!conn || !conn->state)
  912. return false;
  913. sde_conn = to_sde_connector(conn);
  914. if (!sde_conn)
  915. return false;
  916. return sde_connector_is_line_insertion_supported(sde_conn);
  917. }
  918. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  919. u32 *qsync_fps, struct drm_connector_state *conn_state)
  920. {
  921. struct sde_encoder_virt *sde_enc;
  922. int rc = 0;
  923. struct sde_connector *sde_conn;
  924. if (!qsync_fps)
  925. return;
  926. *qsync_fps = 0;
  927. if (!drm_enc) {
  928. SDE_ERROR("invalid drm encoder\n");
  929. return;
  930. }
  931. sde_enc = to_sde_encoder_virt(drm_enc);
  932. if (!sde_enc->cur_master) {
  933. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  934. return;
  935. }
  936. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  937. if (sde_conn->ops.get_qsync_min_fps)
  938. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  939. if (rc < 0) {
  940. SDE_ERROR("invalid qsync min fps %d\n", rc);
  941. return;
  942. }
  943. *qsync_fps = rc;
  944. }
  945. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  946. struct sde_connector_state *sde_conn_state, u32 step)
  947. {
  948. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  949. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  950. u32 min_fps, req_fps = 0;
  951. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  952. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  953. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  954. CONNECTOR_PROP_QSYNC_MODE);
  955. if (has_panel_req) {
  956. if (!sde_conn->ops.get_avr_step_req) {
  957. SDE_ERROR("unable to retrieve required step rate\n");
  958. return -EINVAL;
  959. }
  960. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  961. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  962. if (qsync_mode && req_fps != step) {
  963. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  964. step, req_fps, nom_fps);
  965. return -EINVAL;
  966. }
  967. }
  968. if (!step)
  969. return 0;
  970. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  971. &sde_conn_state->base);
  972. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  973. (vtotal * nom_fps) % step) {
  974. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  975. min_fps, step, vtotal);
  976. return -EINVAL;
  977. }
  978. return 0;
  979. }
  980. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  981. struct sde_connector_state *sde_conn_state)
  982. {
  983. int rc = 0;
  984. u32 avr_step;
  985. bool qsync_dirty, has_modeset;
  986. struct drm_connector_state *conn_state = &sde_conn_state->base;
  987. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  988. CONNECTOR_PROP_QSYNC_MODE);
  989. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  990. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  991. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  992. if (has_modeset && qsync_dirty && (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  993. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  994. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  995. sde_conn_state->msm_mode.private_flags);
  996. return -EINVAL;
  997. }
  998. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  999. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  1000. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  1001. return rc;
  1002. }
  1003. static int sde_encoder_virt_atomic_check(
  1004. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1005. struct drm_connector_state *conn_state)
  1006. {
  1007. struct sde_encoder_virt *sde_enc;
  1008. struct sde_kms *sde_kms;
  1009. const struct drm_display_mode *mode;
  1010. struct drm_display_mode *adj_mode;
  1011. struct sde_connector *sde_conn = NULL;
  1012. struct sde_connector_state *sde_conn_state = NULL;
  1013. struct sde_crtc_state *sde_crtc_state = NULL;
  1014. enum sde_rm_topology_name old_top;
  1015. enum sde_rm_topology_name top_name;
  1016. struct msm_display_info *disp_info;
  1017. int ret = 0;
  1018. if (!drm_enc || !crtc_state || !conn_state) {
  1019. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1020. !drm_enc, !crtc_state, !conn_state);
  1021. return -EINVAL;
  1022. }
  1023. sde_enc = to_sde_encoder_virt(drm_enc);
  1024. disp_info = &sde_enc->disp_info;
  1025. SDE_DEBUG_ENC(sde_enc, "\n");
  1026. sde_kms = sde_encoder_get_kms(drm_enc);
  1027. if (!sde_kms)
  1028. return -EINVAL;
  1029. mode = &crtc_state->mode;
  1030. adj_mode = &crtc_state->adjusted_mode;
  1031. sde_conn = to_sde_connector(conn_state->connector);
  1032. sde_conn_state = to_sde_connector_state(conn_state);
  1033. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1034. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1035. if (ret)
  1036. return ret;
  1037. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1038. crtc_state->active_changed, crtc_state->connectors_changed);
  1039. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1040. conn_state);
  1041. if (ret)
  1042. return ret;
  1043. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1044. conn_state, sde_conn_state, sde_crtc_state);
  1045. if (ret)
  1046. return ret;
  1047. /**
  1048. * record topology in previous atomic state to be able to handle
  1049. * topology transitions correctly.
  1050. */
  1051. old_top = sde_connector_get_property(conn_state,
  1052. CONNECTOR_PROP_TOPOLOGY_NAME);
  1053. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1054. if (ret)
  1055. return ret;
  1056. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1057. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1058. if (ret)
  1059. return ret;
  1060. top_name = sde_connector_get_property(conn_state,
  1061. CONNECTOR_PROP_TOPOLOGY_NAME);
  1062. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1063. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1064. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1065. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1066. top_name);
  1067. return -EINVAL;
  1068. }
  1069. }
  1070. ret = sde_connector_roi_v1_check_roi(conn_state);
  1071. if (ret) {
  1072. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1073. ret);
  1074. return ret;
  1075. }
  1076. drm_mode_set_crtcinfo(adj_mode, 0);
  1077. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1078. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1079. sde_conn_state->msm_mode.private_flags,
  1080. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1081. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1082. return ret;
  1083. }
  1084. static void _sde_encoder_get_connector_roi(
  1085. struct sde_encoder_virt *sde_enc,
  1086. struct sde_rect *merged_conn_roi)
  1087. {
  1088. struct drm_connector *drm_conn;
  1089. struct sde_connector_state *c_state;
  1090. if (!sde_enc || !merged_conn_roi)
  1091. return;
  1092. drm_conn = sde_enc->phys_encs[0]->connector;
  1093. if (!drm_conn || !drm_conn->state)
  1094. return;
  1095. c_state = to_sde_connector_state(drm_conn->state);
  1096. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1097. }
  1098. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1099. {
  1100. struct sde_encoder_virt *sde_enc;
  1101. struct drm_connector *drm_conn;
  1102. struct drm_display_mode *adj_mode;
  1103. struct sde_rect roi;
  1104. if (!drm_enc) {
  1105. SDE_ERROR("invalid encoder parameter\n");
  1106. return -EINVAL;
  1107. }
  1108. sde_enc = to_sde_encoder_virt(drm_enc);
  1109. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1110. SDE_ERROR("invalid crtc parameter\n");
  1111. return -EINVAL;
  1112. }
  1113. if (!sde_enc->cur_master) {
  1114. SDE_ERROR("invalid cur_master parameter\n");
  1115. return -EINVAL;
  1116. }
  1117. adj_mode = &sde_enc->cur_master->cached_mode;
  1118. drm_conn = sde_enc->cur_master->connector;
  1119. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1120. if (sde_kms_rect_is_null(&roi)) {
  1121. roi.w = adj_mode->hdisplay;
  1122. roi.h = adj_mode->vdisplay;
  1123. }
  1124. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1125. sizeof(sde_enc->prv_conn_roi));
  1126. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1127. return 0;
  1128. }
  1129. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1130. {
  1131. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1132. struct sde_kms *sde_kms;
  1133. struct sde_hw_mdp *hw_mdptop;
  1134. struct sde_encoder_virt *sde_enc;
  1135. int i;
  1136. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1137. if (!sde_enc) {
  1138. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1139. return;
  1140. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1141. SDE_ERROR("invalid num phys enc %d/%d\n",
  1142. sde_enc->num_phys_encs,
  1143. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1144. return;
  1145. }
  1146. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1147. if (!sde_kms) {
  1148. SDE_ERROR("invalid sde_kms\n");
  1149. return;
  1150. }
  1151. hw_mdptop = sde_kms->hw_mdp;
  1152. if (!hw_mdptop) {
  1153. SDE_ERROR("invalid mdptop\n");
  1154. return;
  1155. }
  1156. if (hw_mdptop->ops.setup_vsync_source) {
  1157. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1158. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1159. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1160. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1161. vsync_cfg.vsync_source = vsync_source;
  1162. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1163. }
  1164. }
  1165. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1166. struct msm_display_info *disp_info)
  1167. {
  1168. struct sde_encoder_phys *phys;
  1169. struct sde_connector *sde_conn;
  1170. int i;
  1171. u32 vsync_source;
  1172. if (!sde_enc || !disp_info) {
  1173. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1174. sde_enc != NULL, disp_info != NULL);
  1175. return;
  1176. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1177. SDE_ERROR("invalid num phys enc %d/%d\n",
  1178. sde_enc->num_phys_encs,
  1179. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1180. return;
  1181. }
  1182. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1183. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1184. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1185. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1186. else
  1187. vsync_source = sde_enc->te_source;
  1188. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1189. disp_info->is_te_using_watchdog_timer);
  1190. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1191. phys = sde_enc->phys_encs[i];
  1192. if (phys && phys->ops.setup_vsync_source)
  1193. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1194. }
  1195. }
  1196. }
  1197. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1198. bool watchdog_te)
  1199. {
  1200. struct sde_encoder_virt *sde_enc;
  1201. struct msm_display_info disp_info;
  1202. if (!drm_enc) {
  1203. pr_err("invalid drm encoder\n");
  1204. return -EINVAL;
  1205. }
  1206. sde_enc = to_sde_encoder_virt(drm_enc);
  1207. sde_encoder_control_te(drm_enc, false);
  1208. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1209. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1210. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1211. sde_encoder_control_te(drm_enc, true);
  1212. return 0;
  1213. }
  1214. static int _sde_encoder_rsc_client_update_vsync_wait(
  1215. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1216. int wait_vblank_crtc_id)
  1217. {
  1218. int wait_refcount = 0, ret = 0;
  1219. int pipe = -1;
  1220. int wait_count = 0;
  1221. struct drm_crtc *primary_crtc;
  1222. struct drm_crtc *crtc;
  1223. crtc = sde_enc->crtc;
  1224. if (wait_vblank_crtc_id)
  1225. wait_refcount =
  1226. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1227. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1228. SDE_EVTLOG_FUNC_ENTRY);
  1229. if (crtc->base.id != wait_vblank_crtc_id) {
  1230. primary_crtc = drm_crtc_find(drm_enc->dev,
  1231. NULL, wait_vblank_crtc_id);
  1232. if (!primary_crtc) {
  1233. SDE_ERROR_ENC(sde_enc,
  1234. "failed to find primary crtc id %d\n",
  1235. wait_vblank_crtc_id);
  1236. return -EINVAL;
  1237. }
  1238. pipe = drm_crtc_index(primary_crtc);
  1239. }
  1240. /**
  1241. * note: VBLANK is expected to be enabled at this point in
  1242. * resource control state machine if on primary CRTC
  1243. */
  1244. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1245. if (sde_rsc_client_is_state_update_complete(
  1246. sde_enc->rsc_client))
  1247. break;
  1248. if (crtc->base.id == wait_vblank_crtc_id)
  1249. ret = sde_encoder_wait_for_event(drm_enc,
  1250. MSM_ENC_VBLANK);
  1251. else
  1252. drm_wait_one_vblank(drm_enc->dev, pipe);
  1253. if (ret) {
  1254. SDE_ERROR_ENC(sde_enc,
  1255. "wait for vblank failed ret:%d\n", ret);
  1256. /**
  1257. * rsc hardware may hang without vsync. avoid rsc hang
  1258. * by generating the vsync from watchdog timer.
  1259. */
  1260. if (crtc->base.id == wait_vblank_crtc_id)
  1261. sde_encoder_helper_switch_vsync(drm_enc, true);
  1262. }
  1263. }
  1264. if (wait_count >= MAX_RSC_WAIT)
  1265. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1266. SDE_EVTLOG_ERROR);
  1267. if (wait_refcount)
  1268. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1269. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1270. SDE_EVTLOG_FUNC_EXIT);
  1271. return ret;
  1272. }
  1273. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1274. {
  1275. struct sde_encoder_virt *sde_enc;
  1276. struct msm_display_info *disp_info;
  1277. struct sde_rsc_cmd_config *rsc_config;
  1278. struct drm_crtc *crtc;
  1279. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1280. int ret;
  1281. /**
  1282. * Already checked drm_enc, sde_enc is valid in function
  1283. * _sde_encoder_update_rsc_client() which pass the parameters
  1284. * to this function.
  1285. */
  1286. sde_enc = to_sde_encoder_virt(drm_enc);
  1287. crtc = sde_enc->crtc;
  1288. disp_info = &sde_enc->disp_info;
  1289. rsc_config = &sde_enc->rsc_config;
  1290. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1291. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1292. /* update it only once */
  1293. sde_enc->rsc_state_init = true;
  1294. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1295. rsc_state, rsc_config, crtc->base.id,
  1296. &wait_vblank_crtc_id);
  1297. } else {
  1298. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1299. rsc_state, NULL, crtc->base.id,
  1300. &wait_vblank_crtc_id);
  1301. }
  1302. /**
  1303. * if RSC performed a state change that requires a VBLANK wait, it will
  1304. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1305. *
  1306. * if we are the primary display, we will need to enable and wait
  1307. * locally since we hold the commit thread
  1308. *
  1309. * if we are an external display, we must send a signal to the primary
  1310. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1311. * by the primary panel's VBLANK signals
  1312. */
  1313. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1314. if (ret) {
  1315. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1316. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1317. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1318. sde_enc, wait_vblank_crtc_id);
  1319. }
  1320. return ret;
  1321. }
  1322. static int _sde_encoder_update_rsc_client(
  1323. struct drm_encoder *drm_enc, bool enable)
  1324. {
  1325. struct sde_encoder_virt *sde_enc;
  1326. struct drm_crtc *crtc;
  1327. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1328. struct sde_rsc_cmd_config *rsc_config;
  1329. int ret;
  1330. struct msm_display_info *disp_info;
  1331. struct msm_mode_info *mode_info;
  1332. u32 qsync_mode = 0, v_front_porch;
  1333. struct drm_display_mode *mode;
  1334. bool is_vid_mode;
  1335. struct drm_encoder *enc;
  1336. if (!drm_enc || !drm_enc->dev) {
  1337. SDE_ERROR("invalid encoder arguments\n");
  1338. return -EINVAL;
  1339. }
  1340. sde_enc = to_sde_encoder_virt(drm_enc);
  1341. mode_info = &sde_enc->mode_info;
  1342. crtc = sde_enc->crtc;
  1343. if (!sde_enc->crtc) {
  1344. SDE_ERROR("invalid crtc parameter\n");
  1345. return -EINVAL;
  1346. }
  1347. disp_info = &sde_enc->disp_info;
  1348. rsc_config = &sde_enc->rsc_config;
  1349. if (!sde_enc->rsc_client) {
  1350. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1351. return 0;
  1352. }
  1353. /**
  1354. * only primary command mode panel without Qsync can request CMD state.
  1355. * all other panels/displays can request for VID state including
  1356. * secondary command mode panel.
  1357. * Clone mode encoder can request CLK STATE only.
  1358. */
  1359. if (sde_enc->cur_master) {
  1360. qsync_mode = sde_connector_get_qsync_mode(
  1361. sde_enc->cur_master->connector);
  1362. sde_enc->autorefresh_solver_disable =
  1363. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1364. }
  1365. /* left primary encoder keep vote */
  1366. if (sde_encoder_in_clone_mode(drm_enc)) {
  1367. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1368. return 0;
  1369. }
  1370. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1371. (disp_info->display_type && qsync_mode) ||
  1372. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1373. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1374. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1375. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1376. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1377. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1378. drm_for_each_encoder(enc, drm_enc->dev) {
  1379. if (enc->base.id != drm_enc->base.id &&
  1380. sde_encoder_in_cont_splash(enc))
  1381. rsc_state = SDE_RSC_CLK_STATE;
  1382. }
  1383. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1384. MSM_DISPLAY_VIDEO_MODE);
  1385. mode = &sde_enc->crtc->state->mode;
  1386. v_front_porch = mode->vsync_start - mode->vdisplay;
  1387. /* compare specific items and reconfigure the rsc */
  1388. if ((rsc_config->fps != mode_info->frame_rate) ||
  1389. (rsc_config->vtotal != mode_info->vtotal) ||
  1390. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1391. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1392. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1393. rsc_config->fps = mode_info->frame_rate;
  1394. rsc_config->vtotal = mode_info->vtotal;
  1395. rsc_config->prefill_lines = mode_info->prefill_lines;
  1396. rsc_config->jitter_numer = mode_info->jitter_numer;
  1397. rsc_config->jitter_denom = mode_info->jitter_denom;
  1398. sde_enc->rsc_state_init = false;
  1399. }
  1400. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1401. rsc_config->fps, sde_enc->rsc_state_init);
  1402. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1403. return ret;
  1404. }
  1405. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1406. {
  1407. struct sde_encoder_virt *sde_enc;
  1408. int i;
  1409. if (!drm_enc) {
  1410. SDE_ERROR("invalid encoder\n");
  1411. return;
  1412. }
  1413. sde_enc = to_sde_encoder_virt(drm_enc);
  1414. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1415. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1416. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1417. if (phys && phys->ops.irq_control)
  1418. phys->ops.irq_control(phys, enable);
  1419. }
  1420. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1421. }
  1422. /* keep track of the userspace vblank during modeset */
  1423. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1424. u32 sw_event)
  1425. {
  1426. struct sde_encoder_virt *sde_enc;
  1427. bool enable;
  1428. int i;
  1429. if (!drm_enc) {
  1430. SDE_ERROR("invalid encoder\n");
  1431. return;
  1432. }
  1433. sde_enc = to_sde_encoder_virt(drm_enc);
  1434. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1435. sw_event, sde_enc->vblank_enabled);
  1436. /* nothing to do if vblank not enabled by userspace */
  1437. if (!sde_enc->vblank_enabled)
  1438. return;
  1439. /* disable vblank on pre_modeset */
  1440. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1441. enable = false;
  1442. /* enable vblank on post_modeset */
  1443. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1444. enable = true;
  1445. else
  1446. return;
  1447. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1448. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1449. if (phys && phys->ops.control_vblank_irq)
  1450. phys->ops.control_vblank_irq(phys, enable);
  1451. }
  1452. }
  1453. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1454. {
  1455. struct sde_encoder_virt *sde_enc;
  1456. if (!drm_enc)
  1457. return NULL;
  1458. sde_enc = to_sde_encoder_virt(drm_enc);
  1459. return sde_enc->rsc_client;
  1460. }
  1461. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1462. bool enable)
  1463. {
  1464. struct sde_kms *sde_kms;
  1465. struct sde_encoder_virt *sde_enc;
  1466. int rc;
  1467. sde_enc = to_sde_encoder_virt(drm_enc);
  1468. sde_kms = sde_encoder_get_kms(drm_enc);
  1469. if (!sde_kms)
  1470. return -EINVAL;
  1471. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1472. SDE_EVT32(DRMID(drm_enc), enable);
  1473. if (!sde_enc->cur_master) {
  1474. SDE_ERROR("encoder master not set\n");
  1475. return -EINVAL;
  1476. }
  1477. if (enable) {
  1478. /* enable SDE core clks */
  1479. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1480. if (rc < 0) {
  1481. SDE_ERROR("failed to enable power resource %d\n", rc);
  1482. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1483. return rc;
  1484. }
  1485. sde_enc->elevated_ahb_vote = true;
  1486. /* enable DSI clks */
  1487. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1488. true);
  1489. if (rc) {
  1490. SDE_ERROR("failed to enable clk control %d\n", rc);
  1491. pm_runtime_put_sync(drm_enc->dev->dev);
  1492. return rc;
  1493. }
  1494. /* enable all the irq */
  1495. sde_encoder_irq_control(drm_enc, true);
  1496. _sde_encoder_pm_qos_add_request(drm_enc);
  1497. } else {
  1498. _sde_encoder_pm_qos_remove_request(drm_enc);
  1499. /* disable all the irq */
  1500. sde_encoder_irq_control(drm_enc, false);
  1501. /* disable DSI clks */
  1502. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1503. /* disable SDE core clks */
  1504. pm_runtime_put_sync(drm_enc->dev->dev);
  1505. }
  1506. return 0;
  1507. }
  1508. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1509. bool enable, u32 frame_count)
  1510. {
  1511. struct sde_encoder_virt *sde_enc;
  1512. int i;
  1513. if (!drm_enc) {
  1514. SDE_ERROR("invalid encoder\n");
  1515. return;
  1516. }
  1517. sde_enc = to_sde_encoder_virt(drm_enc);
  1518. if (!sde_enc->misr_reconfigure)
  1519. return;
  1520. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1521. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1522. if (!phys || !phys->ops.setup_misr)
  1523. continue;
  1524. phys->ops.setup_misr(phys, enable, frame_count);
  1525. }
  1526. sde_enc->misr_reconfigure = false;
  1527. }
  1528. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1529. unsigned int type, unsigned int code, int value)
  1530. {
  1531. struct drm_encoder *drm_enc = NULL;
  1532. struct sde_encoder_virt *sde_enc = NULL;
  1533. struct msm_drm_thread *disp_thread = NULL;
  1534. struct msm_drm_private *priv = NULL;
  1535. if (!handle || !handle->handler || !handle->handler->private) {
  1536. SDE_ERROR("invalid encoder for the input event\n");
  1537. return;
  1538. }
  1539. drm_enc = (struct drm_encoder *)handle->handler->private;
  1540. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1541. SDE_ERROR("invalid parameters\n");
  1542. return;
  1543. }
  1544. priv = drm_enc->dev->dev_private;
  1545. sde_enc = to_sde_encoder_virt(drm_enc);
  1546. if (!sde_enc->crtc || (sde_enc->crtc->index
  1547. >= ARRAY_SIZE(priv->disp_thread))) {
  1548. SDE_DEBUG_ENC(sde_enc,
  1549. "invalid cached CRTC: %d or crtc index: %d\n",
  1550. sde_enc->crtc == NULL,
  1551. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1552. return;
  1553. }
  1554. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1555. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1556. kthread_queue_work(&disp_thread->worker,
  1557. &sde_enc->input_event_work);
  1558. }
  1559. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1560. {
  1561. struct sde_encoder_virt *sde_enc;
  1562. if (!drm_enc) {
  1563. SDE_ERROR("invalid encoder\n");
  1564. return;
  1565. }
  1566. sde_enc = to_sde_encoder_virt(drm_enc);
  1567. /* return early if there is no state change */
  1568. if (sde_enc->idle_pc_enabled == enable)
  1569. return;
  1570. sde_enc->idle_pc_enabled = enable;
  1571. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1572. SDE_EVT32(sde_enc->idle_pc_enabled);
  1573. }
  1574. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1575. u32 sw_event)
  1576. {
  1577. struct drm_encoder *drm_enc = &sde_enc->base;
  1578. struct msm_drm_private *priv;
  1579. unsigned int lp, idle_pc_duration;
  1580. struct msm_drm_thread *disp_thread;
  1581. /* return early if called from esd thread */
  1582. if (sde_enc->delay_kickoff)
  1583. return;
  1584. /* set idle timeout based on master connector's lp value */
  1585. if (sde_enc->cur_master)
  1586. lp = sde_connector_get_lp(
  1587. sde_enc->cur_master->connector);
  1588. else
  1589. lp = SDE_MODE_DPMS_ON;
  1590. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1591. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1592. else
  1593. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1594. priv = drm_enc->dev->dev_private;
  1595. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1596. kthread_mod_delayed_work(
  1597. &disp_thread->worker,
  1598. &sde_enc->delayed_off_work,
  1599. msecs_to_jiffies(idle_pc_duration));
  1600. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1601. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1602. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1603. sw_event);
  1604. }
  1605. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1606. u32 sw_event)
  1607. {
  1608. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1609. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1610. sw_event);
  1611. }
  1612. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1613. {
  1614. struct sde_encoder_virt *sde_enc;
  1615. if (!encoder)
  1616. return;
  1617. sde_enc = to_sde_encoder_virt(encoder);
  1618. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1619. }
  1620. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1621. u32 sw_event)
  1622. {
  1623. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1624. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1625. else
  1626. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1627. }
  1628. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1629. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1630. {
  1631. int ret = 0;
  1632. mutex_lock(&sde_enc->rc_lock);
  1633. /* return if the resource control is already in ON state */
  1634. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1635. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1636. sw_event);
  1637. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1638. SDE_EVTLOG_FUNC_CASE1);
  1639. goto end;
  1640. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1641. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1642. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1643. sw_event, sde_enc->rc_state);
  1644. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1645. SDE_EVTLOG_ERROR);
  1646. goto end;
  1647. }
  1648. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1649. sde_encoder_irq_control(drm_enc, true);
  1650. _sde_encoder_pm_qos_add_request(drm_enc);
  1651. } else {
  1652. /* enable all the clks and resources */
  1653. ret = _sde_encoder_resource_control_helper(drm_enc,
  1654. true);
  1655. if (ret) {
  1656. SDE_ERROR_ENC(sde_enc,
  1657. "sw_event:%d, rc in state %d\n",
  1658. sw_event, sde_enc->rc_state);
  1659. SDE_EVT32(DRMID(drm_enc), sw_event,
  1660. sde_enc->rc_state,
  1661. SDE_EVTLOG_ERROR);
  1662. goto end;
  1663. }
  1664. _sde_encoder_update_rsc_client(drm_enc, true);
  1665. }
  1666. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1667. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1668. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1669. end:
  1670. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1671. mutex_unlock(&sde_enc->rc_lock);
  1672. return ret;
  1673. }
  1674. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1675. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1676. {
  1677. /* cancel delayed off work, if any */
  1678. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1679. mutex_lock(&sde_enc->rc_lock);
  1680. if (is_vid_mode &&
  1681. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1682. sde_encoder_irq_control(drm_enc, true);
  1683. }
  1684. /* skip if is already OFF or IDLE, resources are off already */
  1685. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1686. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1687. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1688. sw_event, sde_enc->rc_state);
  1689. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1690. SDE_EVTLOG_FUNC_CASE3);
  1691. goto end;
  1692. }
  1693. /**
  1694. * IRQs are still enabled currently, which allows wait for
  1695. * VBLANK which RSC may require to correctly transition to OFF
  1696. */
  1697. _sde_encoder_update_rsc_client(drm_enc, false);
  1698. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1699. SDE_ENC_RC_STATE_PRE_OFF,
  1700. SDE_EVTLOG_FUNC_CASE3);
  1701. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1702. end:
  1703. mutex_unlock(&sde_enc->rc_lock);
  1704. return 0;
  1705. }
  1706. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1707. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1708. {
  1709. int ret = 0;
  1710. mutex_lock(&sde_enc->rc_lock);
  1711. /* return if the resource control is already in OFF state */
  1712. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1713. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1714. sw_event);
  1715. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1716. SDE_EVTLOG_FUNC_CASE4);
  1717. goto end;
  1718. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1719. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1720. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1721. sw_event, sde_enc->rc_state);
  1722. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1723. SDE_EVTLOG_ERROR);
  1724. ret = -EINVAL;
  1725. goto end;
  1726. }
  1727. /**
  1728. * expect to arrive here only if in either idle state or pre-off
  1729. * and in IDLE state the resources are already disabled
  1730. */
  1731. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1732. _sde_encoder_resource_control_helper(drm_enc, false);
  1733. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1734. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1735. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1736. end:
  1737. mutex_unlock(&sde_enc->rc_lock);
  1738. return ret;
  1739. }
  1740. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1741. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1742. {
  1743. int ret = 0;
  1744. mutex_lock(&sde_enc->rc_lock);
  1745. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1746. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1747. sw_event);
  1748. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1749. SDE_EVTLOG_FUNC_CASE5);
  1750. goto end;
  1751. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1752. /* enable all the clks and resources */
  1753. ret = _sde_encoder_resource_control_helper(drm_enc,
  1754. true);
  1755. if (ret) {
  1756. SDE_ERROR_ENC(sde_enc,
  1757. "sw_event:%d, rc in state %d\n",
  1758. sw_event, sde_enc->rc_state);
  1759. SDE_EVT32(DRMID(drm_enc), sw_event,
  1760. sde_enc->rc_state,
  1761. SDE_EVTLOG_ERROR);
  1762. goto end;
  1763. }
  1764. _sde_encoder_update_rsc_client(drm_enc, true);
  1765. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1766. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1767. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1768. }
  1769. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1770. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1771. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1772. _sde_encoder_pm_qos_remove_request(drm_enc);
  1773. end:
  1774. mutex_unlock(&sde_enc->rc_lock);
  1775. return ret;
  1776. }
  1777. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1778. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1779. {
  1780. int ret = 0;
  1781. mutex_lock(&sde_enc->rc_lock);
  1782. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1783. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1784. sw_event);
  1785. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1786. SDE_EVTLOG_FUNC_CASE5);
  1787. goto end;
  1788. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1789. SDE_ERROR_ENC(sde_enc,
  1790. "sw_event:%d, rc:%d !MODESET state\n",
  1791. sw_event, sde_enc->rc_state);
  1792. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1793. SDE_EVTLOG_ERROR);
  1794. ret = -EINVAL;
  1795. goto end;
  1796. }
  1797. /* toggle te bit to update vsync source for sim cmd mode panels */
  1798. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  1799. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  1800. sde_encoder_control_te(drm_enc, false);
  1801. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  1802. sde_encoder_control_te(drm_enc, true);
  1803. }
  1804. _sde_encoder_update_rsc_client(drm_enc, true);
  1805. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1806. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1807. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1808. _sde_encoder_pm_qos_add_request(drm_enc);
  1809. end:
  1810. mutex_unlock(&sde_enc->rc_lock);
  1811. return ret;
  1812. }
  1813. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1814. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1815. {
  1816. struct msm_drm_private *priv;
  1817. struct sde_kms *sde_kms;
  1818. struct drm_crtc *crtc = drm_enc->crtc;
  1819. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1820. struct sde_connector *sde_conn;
  1821. int crtc_id = 0;
  1822. priv = drm_enc->dev->dev_private;
  1823. sde_kms = to_sde_kms(priv->kms);
  1824. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1825. mutex_lock(&sde_enc->rc_lock);
  1826. if (sde_conn->panel_dead) {
  1827. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1828. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1829. goto end;
  1830. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1831. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1832. sw_event, sde_enc->rc_state);
  1833. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1834. goto end;
  1835. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1836. sde_crtc->kickoff_in_progress) {
  1837. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1838. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1839. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1840. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1841. goto end;
  1842. }
  1843. crtc_id = drm_crtc_index(crtc);
  1844. if (is_vid_mode) {
  1845. sde_encoder_irq_control(drm_enc, false);
  1846. _sde_encoder_pm_qos_remove_request(drm_enc);
  1847. } else {
  1848. if (priv->event_thread[crtc_id].thread)
  1849. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  1850. /* disable all the clks and resources */
  1851. _sde_encoder_update_rsc_client(drm_enc, false);
  1852. _sde_encoder_resource_control_helper(drm_enc, false);
  1853. if (!sde_kms->perf.bw_vote_mode)
  1854. memset(&sde_crtc->cur_perf, 0,
  1855. sizeof(struct sde_core_perf_params));
  1856. }
  1857. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1858. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1859. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1860. end:
  1861. mutex_unlock(&sde_enc->rc_lock);
  1862. return 0;
  1863. }
  1864. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1865. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1866. struct msm_drm_private *priv, bool is_vid_mode)
  1867. {
  1868. bool autorefresh_enabled = false;
  1869. struct msm_drm_thread *disp_thread;
  1870. int ret = 0;
  1871. if (!sde_enc->crtc ||
  1872. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1873. SDE_DEBUG_ENC(sde_enc,
  1874. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1875. sde_enc->crtc == NULL,
  1876. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1877. sw_event);
  1878. return -EINVAL;
  1879. }
  1880. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1881. mutex_lock(&sde_enc->rc_lock);
  1882. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1883. if (sde_enc->cur_master &&
  1884. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1885. autorefresh_enabled =
  1886. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1887. sde_enc->cur_master);
  1888. if (autorefresh_enabled) {
  1889. SDE_DEBUG_ENC(sde_enc,
  1890. "not handling early wakeup since auto refresh is enabled\n");
  1891. goto end;
  1892. }
  1893. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1894. kthread_mod_delayed_work(&disp_thread->worker,
  1895. &sde_enc->delayed_off_work,
  1896. msecs_to_jiffies(
  1897. IDLE_POWERCOLLAPSE_DURATION));
  1898. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1899. /* enable all the clks and resources */
  1900. ret = _sde_encoder_resource_control_helper(drm_enc,
  1901. true);
  1902. if (ret) {
  1903. SDE_ERROR_ENC(sde_enc,
  1904. "sw_event:%d, rc in state %d\n",
  1905. sw_event, sde_enc->rc_state);
  1906. SDE_EVT32(DRMID(drm_enc), sw_event,
  1907. sde_enc->rc_state,
  1908. SDE_EVTLOG_ERROR);
  1909. goto end;
  1910. }
  1911. _sde_encoder_update_rsc_client(drm_enc, true);
  1912. /*
  1913. * In some cases, commit comes with slight delay
  1914. * (> 80 ms)after early wake up, prevent clock switch
  1915. * off to avoid jank in next update. So, increase the
  1916. * command mode idle timeout sufficiently to prevent
  1917. * such case.
  1918. */
  1919. kthread_mod_delayed_work(&disp_thread->worker,
  1920. &sde_enc->delayed_off_work,
  1921. msecs_to_jiffies(
  1922. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1923. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1924. }
  1925. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1926. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1927. end:
  1928. mutex_unlock(&sde_enc->rc_lock);
  1929. return ret;
  1930. }
  1931. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1932. u32 sw_event)
  1933. {
  1934. struct sde_encoder_virt *sde_enc;
  1935. struct msm_drm_private *priv;
  1936. int ret = 0;
  1937. bool is_vid_mode = false;
  1938. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1939. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1940. sw_event);
  1941. return -EINVAL;
  1942. }
  1943. sde_enc = to_sde_encoder_virt(drm_enc);
  1944. priv = drm_enc->dev->dev_private;
  1945. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1946. is_vid_mode = true;
  1947. /*
  1948. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1949. * events and return early for other events (ie wb display).
  1950. */
  1951. if (!sde_enc->idle_pc_enabled &&
  1952. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1953. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1954. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1955. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1956. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1957. return 0;
  1958. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1959. sw_event, sde_enc->idle_pc_enabled);
  1960. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1961. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1962. switch (sw_event) {
  1963. case SDE_ENC_RC_EVENT_KICKOFF:
  1964. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1965. is_vid_mode);
  1966. break;
  1967. case SDE_ENC_RC_EVENT_PRE_STOP:
  1968. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1969. is_vid_mode);
  1970. break;
  1971. case SDE_ENC_RC_EVENT_STOP:
  1972. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1973. break;
  1974. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1975. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1976. break;
  1977. case SDE_ENC_RC_EVENT_POST_MODESET:
  1978. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1979. break;
  1980. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1981. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1982. is_vid_mode);
  1983. break;
  1984. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1985. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1986. priv, is_vid_mode);
  1987. break;
  1988. default:
  1989. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1990. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1991. break;
  1992. }
  1993. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1994. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1995. return ret;
  1996. }
  1997. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1998. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1999. {
  2000. int i = 0;
  2001. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2002. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2003. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2004. if (poms_to_vid)
  2005. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2006. else if (poms_to_cmd)
  2007. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2008. _sde_encoder_update_rsc_client(drm_enc, true);
  2009. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2010. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2011. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2012. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2013. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2014. SDE_EVTLOG_FUNC_CASE1);
  2015. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2016. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2017. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2018. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2019. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2020. SDE_EVTLOG_FUNC_CASE2);
  2021. }
  2022. }
  2023. struct drm_connector *sde_encoder_get_connector(
  2024. struct drm_device *dev, struct drm_encoder *drm_enc)
  2025. {
  2026. struct drm_connector_list_iter conn_iter;
  2027. struct drm_connector *conn = NULL, *conn_search;
  2028. drm_connector_list_iter_begin(dev, &conn_iter);
  2029. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2030. if (conn_search->encoder == drm_enc) {
  2031. conn = conn_search;
  2032. break;
  2033. }
  2034. }
  2035. drm_connector_list_iter_end(&conn_iter);
  2036. return conn;
  2037. }
  2038. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2039. {
  2040. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2041. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2042. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2043. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2044. struct sde_rm_hw_request request_hw;
  2045. int i, j;
  2046. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2047. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2048. sde_enc->hw_pp[i] = NULL;
  2049. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2050. break;
  2051. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2052. }
  2053. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2054. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2055. if (phys) {
  2056. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2057. SDE_HW_BLK_QDSS);
  2058. for (j = 0; j < QDSS_MAX; j++) {
  2059. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2060. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2061. break;
  2062. }
  2063. }
  2064. }
  2065. }
  2066. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2067. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2068. sde_enc->hw_dsc[i] = NULL;
  2069. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2070. break;
  2071. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2072. }
  2073. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2074. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2075. sde_enc->hw_vdc[i] = NULL;
  2076. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2077. break;
  2078. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2079. }
  2080. /* Get PP for DSC configuration */
  2081. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2082. struct sde_hw_pingpong *pp = NULL;
  2083. unsigned long features = 0;
  2084. if (!sde_enc->hw_dsc[i])
  2085. continue;
  2086. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2087. request_hw.type = SDE_HW_BLK_PINGPONG;
  2088. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2089. break;
  2090. pp = to_sde_hw_pingpong(request_hw.hw);
  2091. features = pp->ops.get_hw_caps(pp);
  2092. if (test_bit(SDE_PINGPONG_DSC, &features))
  2093. sde_enc->hw_dsc_pp[i] = pp;
  2094. else
  2095. sde_enc->hw_dsc_pp[i] = NULL;
  2096. }
  2097. }
  2098. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2099. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2100. {
  2101. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2102. enum sde_intf_mode intf_mode;
  2103. struct drm_display_mode *old_adj_mode = NULL;
  2104. int ret;
  2105. bool is_cmd_mode = false, res_switch = false;
  2106. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2107. is_cmd_mode = true;
  2108. if (pre_modeset) {
  2109. if (sde_enc->cur_master)
  2110. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2111. if (old_adj_mode && is_cmd_mode)
  2112. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2113. DRM_MODE_MATCH_TIMINGS);
  2114. if (res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) {
  2115. /*
  2116. * add tx wait for sim panel to avoid wd timer getting
  2117. * updated in middle of frame to avoid early vsync
  2118. */
  2119. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2120. if (ret && ret != -EWOULDBLOCK) {
  2121. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2122. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2123. return ret;
  2124. }
  2125. }
  2126. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2127. if (msm_is_mode_seamless_dms(msm_mode) ||
  2128. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2129. is_cmd_mode)) {
  2130. /* restore resource state before releasing them */
  2131. ret = sde_encoder_resource_control(drm_enc,
  2132. SDE_ENC_RC_EVENT_PRE_MODESET);
  2133. if (ret) {
  2134. SDE_ERROR_ENC(sde_enc,
  2135. "sde resource control failed: %d\n",
  2136. ret);
  2137. return ret;
  2138. }
  2139. /*
  2140. * Disable dce before switching the mode and after pre-
  2141. * modeset to guarantee previous kickoff has finished.
  2142. */
  2143. sde_encoder_dce_disable(sde_enc);
  2144. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2145. _sde_encoder_modeset_helper_locked(drm_enc,
  2146. SDE_ENC_RC_EVENT_PRE_MODESET);
  2147. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2148. msm_mode);
  2149. }
  2150. } else {
  2151. if (msm_is_mode_seamless_dms(msm_mode) ||
  2152. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2153. is_cmd_mode))
  2154. sde_encoder_resource_control(&sde_enc->base,
  2155. SDE_ENC_RC_EVENT_POST_MODESET);
  2156. else if (msm_is_mode_seamless_poms(msm_mode))
  2157. _sde_encoder_modeset_helper_locked(drm_enc,
  2158. SDE_ENC_RC_EVENT_POST_MODESET);
  2159. }
  2160. return 0;
  2161. }
  2162. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2163. struct drm_display_mode *mode,
  2164. struct drm_display_mode *adj_mode)
  2165. {
  2166. struct sde_encoder_virt *sde_enc;
  2167. struct sde_kms *sde_kms;
  2168. struct drm_connector *conn;
  2169. struct sde_connector_state *c_state;
  2170. struct msm_display_mode *msm_mode;
  2171. struct sde_crtc *sde_crtc;
  2172. int i = 0, ret;
  2173. int num_lm, num_intf, num_pp_per_intf;
  2174. if (!drm_enc) {
  2175. SDE_ERROR("invalid encoder\n");
  2176. return;
  2177. }
  2178. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2179. SDE_ERROR("power resource is not enabled\n");
  2180. return;
  2181. }
  2182. sde_kms = sde_encoder_get_kms(drm_enc);
  2183. if (!sde_kms)
  2184. return;
  2185. sde_enc = to_sde_encoder_virt(drm_enc);
  2186. SDE_DEBUG_ENC(sde_enc, "\n");
  2187. SDE_EVT32(DRMID(drm_enc));
  2188. /*
  2189. * cache the crtc in sde_enc on enable for duration of use case
  2190. * for correctly servicing asynchronous irq events and timers
  2191. */
  2192. if (!drm_enc->crtc) {
  2193. SDE_ERROR("invalid crtc\n");
  2194. return;
  2195. }
  2196. sde_enc->crtc = drm_enc->crtc;
  2197. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2198. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2199. /* get and store the mode_info */
  2200. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2201. if (!conn) {
  2202. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2203. return;
  2204. } else if (!conn->state) {
  2205. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2206. return;
  2207. }
  2208. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2209. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2210. c_state = to_sde_connector_state(conn->state);
  2211. if (!c_state) {
  2212. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2213. return;
  2214. }
  2215. /* cancel delayed off work, if any */
  2216. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2217. /* release resources before seamless mode change */
  2218. msm_mode = &c_state->msm_mode;
  2219. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2220. if (ret)
  2221. return;
  2222. /* reserve dynamic resources now, indicating non test-only */
  2223. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2224. if (ret) {
  2225. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2226. return;
  2227. }
  2228. /* assign the reserved HW blocks to this encoder */
  2229. _sde_encoder_virt_populate_hw_res(drm_enc);
  2230. /* determine left HW PP block to map to INTF */
  2231. num_lm = sde_enc->mode_info.topology.num_lm;
  2232. num_intf = sde_enc->mode_info.topology.num_intf;
  2233. num_pp_per_intf = num_lm / num_intf;
  2234. if (!num_pp_per_intf)
  2235. num_pp_per_intf = 1;
  2236. /* perform mode_set on phys_encs */
  2237. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2238. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2239. if (phys) {
  2240. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2241. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2242. i, num_pp_per_intf);
  2243. return;
  2244. }
  2245. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2246. phys->connector = conn;
  2247. if (phys->ops.mode_set)
  2248. phys->ops.mode_set(phys, mode, adj_mode,
  2249. &sde_crtc->reinit_crtc_mixers);
  2250. }
  2251. }
  2252. /* update resources after seamless mode change */
  2253. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2254. }
  2255. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2256. {
  2257. struct sde_encoder_virt *sde_enc;
  2258. struct sde_encoder_phys *phys;
  2259. int i;
  2260. if (!drm_enc) {
  2261. SDE_ERROR("invalid parameters\n");
  2262. return;
  2263. }
  2264. sde_enc = to_sde_encoder_virt(drm_enc);
  2265. if (!sde_enc) {
  2266. SDE_ERROR("invalid sde encoder\n");
  2267. return;
  2268. }
  2269. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2270. phys = sde_enc->phys_encs[i];
  2271. if (phys && phys->ops.control_te)
  2272. phys->ops.control_te(phys, enable);
  2273. }
  2274. }
  2275. static int _sde_encoder_input_connect(struct input_handler *handler,
  2276. struct input_dev *dev, const struct input_device_id *id)
  2277. {
  2278. struct input_handle *handle;
  2279. int rc = 0;
  2280. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2281. if (!handle)
  2282. return -ENOMEM;
  2283. handle->dev = dev;
  2284. handle->handler = handler;
  2285. handle->name = handler->name;
  2286. rc = input_register_handle(handle);
  2287. if (rc) {
  2288. pr_err("failed to register input handle\n");
  2289. goto error;
  2290. }
  2291. rc = input_open_device(handle);
  2292. if (rc) {
  2293. pr_err("failed to open input device\n");
  2294. goto error_unregister;
  2295. }
  2296. return 0;
  2297. error_unregister:
  2298. input_unregister_handle(handle);
  2299. error:
  2300. kfree(handle);
  2301. return rc;
  2302. }
  2303. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2304. {
  2305. input_close_device(handle);
  2306. input_unregister_handle(handle);
  2307. kfree(handle);
  2308. }
  2309. /**
  2310. * Structure for specifying event parameters on which to receive callbacks.
  2311. * This structure will trigger a callback in case of a touch event (specified by
  2312. * EV_ABS) where there is a change in X and Y coordinates,
  2313. */
  2314. static const struct input_device_id sde_input_ids[] = {
  2315. {
  2316. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2317. .evbit = { BIT_MASK(EV_ABS) },
  2318. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2319. BIT_MASK(ABS_MT_POSITION_X) |
  2320. BIT_MASK(ABS_MT_POSITION_Y) },
  2321. },
  2322. { },
  2323. };
  2324. static void _sde_encoder_input_handler_register(
  2325. struct drm_encoder *drm_enc)
  2326. {
  2327. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2328. int rc;
  2329. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2330. !sde_enc->input_event_enabled)
  2331. return;
  2332. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2333. sde_enc->input_handler->private = sde_enc;
  2334. /* register input handler if not already registered */
  2335. rc = input_register_handler(sde_enc->input_handler);
  2336. if (rc) {
  2337. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2338. rc);
  2339. kfree(sde_enc->input_handler);
  2340. }
  2341. }
  2342. }
  2343. static void _sde_encoder_input_handler_unregister(
  2344. struct drm_encoder *drm_enc)
  2345. {
  2346. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2347. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2348. !sde_enc->input_event_enabled)
  2349. return;
  2350. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2351. input_unregister_handler(sde_enc->input_handler);
  2352. sde_enc->input_handler->private = NULL;
  2353. }
  2354. }
  2355. static int _sde_encoder_input_handler(
  2356. struct sde_encoder_virt *sde_enc)
  2357. {
  2358. struct input_handler *input_handler = NULL;
  2359. int rc = 0;
  2360. if (sde_enc->input_handler) {
  2361. SDE_ERROR_ENC(sde_enc,
  2362. "input_handle is active. unexpected\n");
  2363. return -EINVAL;
  2364. }
  2365. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2366. if (!input_handler)
  2367. return -ENOMEM;
  2368. input_handler->event = sde_encoder_input_event_handler;
  2369. input_handler->connect = _sde_encoder_input_connect;
  2370. input_handler->disconnect = _sde_encoder_input_disconnect;
  2371. input_handler->name = "sde";
  2372. input_handler->id_table = sde_input_ids;
  2373. sde_enc->input_handler = input_handler;
  2374. return rc;
  2375. }
  2376. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2377. {
  2378. struct sde_encoder_virt *sde_enc = NULL;
  2379. struct sde_kms *sde_kms;
  2380. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2381. SDE_ERROR("invalid parameters\n");
  2382. return;
  2383. }
  2384. sde_kms = sde_encoder_get_kms(drm_enc);
  2385. if (!sde_kms)
  2386. return;
  2387. sde_enc = to_sde_encoder_virt(drm_enc);
  2388. if (!sde_enc || !sde_enc->cur_master) {
  2389. SDE_DEBUG("invalid sde encoder/master\n");
  2390. return;
  2391. }
  2392. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2393. sde_enc->cur_master->hw_mdptop &&
  2394. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2395. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2396. sde_enc->cur_master->hw_mdptop);
  2397. if (sde_enc->cur_master->hw_mdptop &&
  2398. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2399. !sde_in_trusted_vm(sde_kms))
  2400. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2401. sde_enc->cur_master->hw_mdptop,
  2402. sde_kms->catalog);
  2403. if (sde_enc->cur_master->hw_ctl &&
  2404. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2405. !sde_enc->cur_master->cont_splash_enabled)
  2406. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2407. sde_enc->cur_master->hw_ctl,
  2408. &sde_enc->cur_master->intf_cfg_v1);
  2409. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2410. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2411. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2412. _sde_encoder_control_fal10_veto(drm_enc, true);
  2413. }
  2414. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2415. {
  2416. struct sde_kms *sde_kms;
  2417. void *dither_cfg = NULL;
  2418. int ret = 0, i = 0;
  2419. size_t len = 0;
  2420. enum sde_rm_topology_name topology;
  2421. struct drm_encoder *drm_enc;
  2422. struct msm_display_dsc_info *dsc = NULL;
  2423. struct sde_encoder_virt *sde_enc;
  2424. struct sde_hw_pingpong *hw_pp;
  2425. u32 bpp, bpc;
  2426. int num_lm;
  2427. if (!phys || !phys->connector || !phys->hw_pp ||
  2428. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2429. return;
  2430. sde_kms = sde_encoder_get_kms(phys->parent);
  2431. if (!sde_kms)
  2432. return;
  2433. topology = sde_connector_get_topology_name(phys->connector);
  2434. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2435. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2436. (phys->split_role == ENC_ROLE_SLAVE)))
  2437. return;
  2438. drm_enc = phys->parent;
  2439. sde_enc = to_sde_encoder_virt(drm_enc);
  2440. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2441. bpc = dsc->config.bits_per_component;
  2442. bpp = dsc->config.bits_per_pixel;
  2443. /* disable dither for 10 bpp or 10bpc dsc config */
  2444. if (bpp == 10 || bpc == 10) {
  2445. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2446. return;
  2447. }
  2448. ret = sde_connector_get_dither_cfg(phys->connector,
  2449. phys->connector->state, &dither_cfg,
  2450. &len, sde_enc->idle_pc_restore);
  2451. /* skip reg writes when return values are invalid or no data */
  2452. if (ret && ret == -ENODATA)
  2453. return;
  2454. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2455. for (i = 0; i < num_lm; i++) {
  2456. hw_pp = sde_enc->hw_pp[i];
  2457. phys->hw_pp->ops.setup_dither(hw_pp,
  2458. dither_cfg, len);
  2459. }
  2460. }
  2461. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2462. {
  2463. struct sde_encoder_virt *sde_enc = NULL;
  2464. int i;
  2465. if (!drm_enc) {
  2466. SDE_ERROR("invalid encoder\n");
  2467. return;
  2468. }
  2469. sde_enc = to_sde_encoder_virt(drm_enc);
  2470. if (!sde_enc->cur_master) {
  2471. SDE_DEBUG("virt encoder has no master\n");
  2472. return;
  2473. }
  2474. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2475. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2476. sde_enc->idle_pc_restore = true;
  2477. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2478. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2479. if (!phys)
  2480. continue;
  2481. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2482. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2483. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2484. phys->ops.restore(phys);
  2485. _sde_encoder_setup_dither(phys);
  2486. }
  2487. if (sde_enc->cur_master->ops.restore)
  2488. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2489. _sde_encoder_virt_enable_helper(drm_enc);
  2490. sde_encoder_control_te(drm_enc, true);
  2491. /*
  2492. * During IPC misr ctl register is reset.
  2493. * Need to reconfigure misr after every IPC.
  2494. */
  2495. if (atomic_read(&sde_enc->misr_enable))
  2496. sde_enc->misr_reconfigure = true;
  2497. }
  2498. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2499. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2500. {
  2501. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2502. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2503. int i;
  2504. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2505. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2506. if (!phys)
  2507. continue;
  2508. phys->comp_type = comp_info->comp_type;
  2509. phys->comp_ratio = comp_info->comp_ratio;
  2510. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2511. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2512. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2513. phys->dsc_extra_pclk_cycle_cnt =
  2514. comp_info->dsc_info.pclk_per_line;
  2515. phys->dsc_extra_disp_width =
  2516. comp_info->dsc_info.extra_width;
  2517. phys->dce_bytes_per_line =
  2518. comp_info->dsc_info.bytes_per_pkt *
  2519. comp_info->dsc_info.pkt_per_line;
  2520. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2521. phys->dce_bytes_per_line =
  2522. comp_info->vdc_info.bytes_per_pkt *
  2523. comp_info->vdc_info.pkt_per_line;
  2524. }
  2525. if (phys != sde_enc->cur_master) {
  2526. /**
  2527. * on DMS request, the encoder will be enabled
  2528. * already. Invoke restore to reconfigure the
  2529. * new mode.
  2530. */
  2531. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2532. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2533. phys->ops.restore)
  2534. phys->ops.restore(phys);
  2535. else if (phys->ops.enable)
  2536. phys->ops.enable(phys);
  2537. }
  2538. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2539. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2540. phys->ops.setup_misr(phys, true,
  2541. sde_enc->misr_frame_count);
  2542. }
  2543. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2544. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2545. sde_enc->cur_master->ops.restore)
  2546. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2547. else if (sde_enc->cur_master->ops.enable)
  2548. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2549. }
  2550. static void sde_encoder_off_work(struct kthread_work *work)
  2551. {
  2552. struct sde_encoder_virt *sde_enc = container_of(work,
  2553. struct sde_encoder_virt, delayed_off_work.work);
  2554. struct drm_encoder *drm_enc;
  2555. if (!sde_enc) {
  2556. SDE_ERROR("invalid sde encoder\n");
  2557. return;
  2558. }
  2559. drm_enc = &sde_enc->base;
  2560. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2561. sde_encoder_idle_request(drm_enc);
  2562. SDE_ATRACE_END("sde_encoder_off_work");
  2563. }
  2564. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2565. {
  2566. struct sde_encoder_virt *sde_enc = NULL;
  2567. bool has_master_enc = false;
  2568. int i, ret = 0;
  2569. struct sde_connector_state *c_state;
  2570. struct drm_display_mode *cur_mode = NULL;
  2571. struct msm_display_mode *msm_mode;
  2572. if (!drm_enc || !drm_enc->crtc) {
  2573. SDE_ERROR("invalid encoder\n");
  2574. return;
  2575. }
  2576. sde_enc = to_sde_encoder_virt(drm_enc);
  2577. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2578. SDE_ERROR("power resource is not enabled\n");
  2579. return;
  2580. }
  2581. if (!sde_enc->crtc)
  2582. sde_enc->crtc = drm_enc->crtc;
  2583. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2584. SDE_DEBUG_ENC(sde_enc, "\n");
  2585. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2586. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2587. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2588. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2589. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2590. sde_enc->cur_master = phys;
  2591. has_master_enc = true;
  2592. break;
  2593. }
  2594. }
  2595. if (!has_master_enc) {
  2596. sde_enc->cur_master = NULL;
  2597. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2598. return;
  2599. }
  2600. _sde_encoder_input_handler_register(drm_enc);
  2601. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2602. if (!c_state) {
  2603. SDE_ERROR("invalid connector state\n");
  2604. return;
  2605. }
  2606. msm_mode = &c_state->msm_mode;
  2607. if ((drm_enc->crtc->state->connectors_changed &&
  2608. sde_encoder_in_clone_mode(drm_enc)) ||
  2609. !(msm_is_mode_seamless_vrr(msm_mode)
  2610. || msm_is_mode_seamless_dms(msm_mode)
  2611. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2612. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2613. sde_encoder_off_work);
  2614. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2615. if (ret) {
  2616. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2617. ret);
  2618. return;
  2619. }
  2620. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2621. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2622. /* turn off vsync_in to update tear check configuration */
  2623. sde_encoder_control_te(drm_enc, false);
  2624. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2625. _sde_encoder_virt_enable_helper(drm_enc);
  2626. sde_encoder_control_te(drm_enc, true);
  2627. }
  2628. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2629. {
  2630. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2631. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2632. int i = 0;
  2633. _sde_encoder_control_fal10_veto(drm_enc, false);
  2634. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2635. if (sde_enc->phys_encs[i]) {
  2636. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2637. sde_enc->phys_encs[i]->connector = NULL;
  2638. }
  2639. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2640. }
  2641. sde_enc->cur_master = NULL;
  2642. /*
  2643. * clear the cached crtc in sde_enc on use case finish, after all the
  2644. * outstanding events and timers have been completed
  2645. */
  2646. sde_enc->crtc = NULL;
  2647. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2648. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2649. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2650. }
  2651. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2652. {
  2653. struct sde_encoder_virt *sde_enc = NULL;
  2654. struct sde_connector *sde_conn;
  2655. struct sde_kms *sde_kms;
  2656. enum sde_intf_mode intf_mode;
  2657. int ret, i = 0;
  2658. if (!drm_enc) {
  2659. SDE_ERROR("invalid encoder\n");
  2660. return;
  2661. } else if (!drm_enc->dev) {
  2662. SDE_ERROR("invalid dev\n");
  2663. return;
  2664. } else if (!drm_enc->dev->dev_private) {
  2665. SDE_ERROR("invalid dev_private\n");
  2666. return;
  2667. }
  2668. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2669. SDE_ERROR("power resource is not enabled\n");
  2670. return;
  2671. }
  2672. sde_enc = to_sde_encoder_virt(drm_enc);
  2673. if (!sde_enc->cur_master) {
  2674. SDE_ERROR("Invalid cur_master\n");
  2675. return;
  2676. }
  2677. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2678. SDE_DEBUG_ENC(sde_enc, "\n");
  2679. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2680. if (!sde_kms)
  2681. return;
  2682. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2683. SDE_EVT32(DRMID(drm_enc));
  2684. if (!sde_encoder_in_clone_mode(drm_enc)) {
  2685. /* disable autorefresh */
  2686. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2687. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2688. if (phys && phys->ops.disable_autorefresh)
  2689. phys->ops.disable_autorefresh(phys);
  2690. }
  2691. /* wait for idle */
  2692. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2693. }
  2694. _sde_encoder_input_handler_unregister(drm_enc);
  2695. flush_delayed_work(&sde_conn->status_work);
  2696. /*
  2697. * For primary command mode and video mode encoders, execute the
  2698. * resource control pre-stop operations before the physical encoders
  2699. * are disabled, to allow the rsc to transition its states properly.
  2700. *
  2701. * For other encoder types, rsc should not be enabled until after
  2702. * they have been fully disabled, so delay the pre-stop operations
  2703. * until after the physical disable calls have returned.
  2704. */
  2705. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2706. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2707. sde_encoder_resource_control(drm_enc,
  2708. SDE_ENC_RC_EVENT_PRE_STOP);
  2709. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2710. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2711. if (phys && phys->ops.disable)
  2712. phys->ops.disable(phys);
  2713. }
  2714. } else {
  2715. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2716. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2717. if (phys && phys->ops.disable)
  2718. phys->ops.disable(phys);
  2719. }
  2720. sde_encoder_resource_control(drm_enc,
  2721. SDE_ENC_RC_EVENT_PRE_STOP);
  2722. }
  2723. /*
  2724. * disable dce after the transfer is complete (for command mode)
  2725. * and after physical encoder is disabled, to make sure timing
  2726. * engine is already disabled (for video mode).
  2727. */
  2728. if (!sde_in_trusted_vm(sde_kms))
  2729. sde_encoder_dce_disable(sde_enc);
  2730. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2731. /* reset connector topology name property */
  2732. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2733. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2734. ret = sde_rm_update_topology(&sde_kms->rm,
  2735. sde_enc->cur_master->connector->state, NULL);
  2736. if (ret) {
  2737. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2738. return;
  2739. }
  2740. }
  2741. if (!sde_encoder_in_clone_mode(drm_enc))
  2742. sde_encoder_virt_reset(drm_enc);
  2743. }
  2744. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2745. struct sde_encoder_phys_wb *wb_enc)
  2746. {
  2747. struct sde_encoder_virt *sde_enc;
  2748. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2749. struct sde_ctl_flush_cfg cfg;
  2750. struct sde_hw_dsc *hw_dsc = NULL;
  2751. int i;
  2752. ctl->ops.reset(ctl);
  2753. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2754. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2755. if (wb_enc) {
  2756. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2757. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2758. false, phys_enc->hw_pp->idx);
  2759. if (ctl->ops.update_bitmask)
  2760. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2761. wb_enc->hw_wb->idx, true);
  2762. }
  2763. } else {
  2764. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2765. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2766. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2767. sde_enc->phys_encs[i]->hw_intf, false,
  2768. sde_enc->phys_encs[i]->hw_pp->idx);
  2769. if (ctl->ops.update_bitmask)
  2770. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2771. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2772. }
  2773. }
  2774. }
  2775. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2776. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2777. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2778. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2779. phys_enc->hw_pp->merge_3d->idx, true);
  2780. }
  2781. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2782. phys_enc->hw_pp) {
  2783. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2784. false, phys_enc->hw_pp->idx);
  2785. if (ctl->ops.update_bitmask)
  2786. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2787. phys_enc->hw_cdm->idx, true);
  2788. }
  2789. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2790. phys_enc->hw_pp) {
  2791. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2792. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  2793. if (ctl->ops.update_dnsc_blur_bitmask)
  2794. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2795. }
  2796. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2797. ctl->ops.reset_post_disable)
  2798. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2799. phys_enc->hw_pp->merge_3d ?
  2800. phys_enc->hw_pp->merge_3d->idx : 0);
  2801. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2802. hw_dsc = sde_enc->hw_dsc[i];
  2803. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2804. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2805. if (ctl->ops.update_bitmask)
  2806. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2807. }
  2808. }
  2809. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2810. ctl->ops.get_pending_flush(ctl, &cfg);
  2811. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2812. ctl->ops.trigger_flush(ctl);
  2813. ctl->ops.trigger_start(ctl);
  2814. ctl->ops.clear_pending_flush(ctl);
  2815. }
  2816. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2817. {
  2818. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2819. struct sde_ctl_flush_cfg cfg;
  2820. ctl->ops.reset(ctl);
  2821. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2822. ctl->ops.get_pending_flush(ctl, &cfg);
  2823. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2824. ctl->ops.trigger_flush(ctl);
  2825. ctl->ops.trigger_start(ctl);
  2826. }
  2827. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2828. enum sde_intf_type type, u32 controller_id)
  2829. {
  2830. int i = 0;
  2831. for (i = 0; i < catalog->intf_count; i++) {
  2832. if (catalog->intf[i].type == type
  2833. && catalog->intf[i].controller_id == controller_id) {
  2834. return catalog->intf[i].id;
  2835. }
  2836. }
  2837. return INTF_MAX;
  2838. }
  2839. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2840. enum sde_intf_type type, u32 controller_id)
  2841. {
  2842. if (controller_id < catalog->wb_count)
  2843. return catalog->wb[controller_id].id;
  2844. return WB_MAX;
  2845. }
  2846. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2847. struct drm_crtc *crtc)
  2848. {
  2849. struct sde_hw_uidle *uidle;
  2850. struct sde_uidle_cntr cntr;
  2851. struct sde_uidle_status status;
  2852. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2853. pr_err("invalid params %d %d\n",
  2854. !sde_kms, !crtc);
  2855. return;
  2856. }
  2857. /* check if perf counters are enabled and setup */
  2858. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2859. return;
  2860. uidle = sde_kms->hw_uidle;
  2861. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2862. && uidle->ops.uidle_get_status) {
  2863. uidle->ops.uidle_get_status(uidle, &status);
  2864. trace_sde_perf_uidle_status(
  2865. crtc->base.id,
  2866. status.uidle_danger_status_0,
  2867. status.uidle_danger_status_1,
  2868. status.uidle_safe_status_0,
  2869. status.uidle_safe_status_1,
  2870. status.uidle_idle_status_0,
  2871. status.uidle_idle_status_1,
  2872. status.uidle_fal_status_0,
  2873. status.uidle_fal_status_1,
  2874. status.uidle_status,
  2875. status.uidle_en_fal10);
  2876. }
  2877. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2878. && uidle->ops.uidle_get_cntr) {
  2879. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2880. trace_sde_perf_uidle_cntr(
  2881. crtc->base.id,
  2882. cntr.fal1_gate_cntr,
  2883. cntr.fal10_gate_cntr,
  2884. cntr.fal_wait_gate_cntr,
  2885. cntr.fal1_num_transitions_cntr,
  2886. cntr.fal10_num_transitions_cntr,
  2887. cntr.min_gate_cntr,
  2888. cntr.max_gate_cntr);
  2889. }
  2890. }
  2891. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2892. struct sde_encoder_phys *phy_enc)
  2893. {
  2894. struct sde_encoder_virt *sde_enc = NULL;
  2895. unsigned long lock_flags;
  2896. ktime_t ts = 0;
  2897. if (!drm_enc || !phy_enc)
  2898. return;
  2899. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2900. sde_enc = to_sde_encoder_virt(drm_enc);
  2901. /*
  2902. * calculate accurate vsync timestamp when available
  2903. * set current time otherwise
  2904. */
  2905. if (phy_enc->sde_kms && test_bit(SDE_FEATURE_HW_VSYNC_TS,
  2906. phy_enc->sde_kms->catalog->features))
  2907. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2908. if (!ts)
  2909. ts = ktime_get();
  2910. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2911. phy_enc->last_vsync_timestamp = ts;
  2912. atomic_inc(&phy_enc->vsync_cnt);
  2913. if (sde_enc->crtc_vblank_cb)
  2914. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2915. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2916. if (phy_enc->sde_kms &&
  2917. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2918. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2919. SDE_ATRACE_END("encoder_vblank_callback");
  2920. }
  2921. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2922. struct sde_encoder_phys *phy_enc)
  2923. {
  2924. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2925. if (!phy_enc)
  2926. return;
  2927. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2928. atomic_inc(&phy_enc->underrun_cnt);
  2929. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2930. if (sde_enc->cur_master &&
  2931. sde_enc->cur_master->ops.get_underrun_line_count)
  2932. sde_enc->cur_master->ops.get_underrun_line_count(
  2933. sde_enc->cur_master);
  2934. trace_sde_encoder_underrun(DRMID(drm_enc),
  2935. atomic_read(&phy_enc->underrun_cnt));
  2936. if (phy_enc->sde_kms &&
  2937. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2938. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2939. SDE_DBG_CTRL("stop_ftrace");
  2940. SDE_DBG_CTRL("panic_underrun");
  2941. SDE_ATRACE_END("encoder_underrun_callback");
  2942. }
  2943. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2944. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2945. {
  2946. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2947. unsigned long lock_flags;
  2948. bool enable;
  2949. int i;
  2950. enable = vbl_cb ? true : false;
  2951. if (!drm_enc) {
  2952. SDE_ERROR("invalid encoder\n");
  2953. return;
  2954. }
  2955. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  2956. SDE_EVT32(DRMID(drm_enc), enable);
  2957. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2958. sde_enc->crtc_vblank_cb = vbl_cb;
  2959. sde_enc->crtc_vblank_cb_data = vbl_data;
  2960. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2961. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2962. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2963. if (phys && phys->ops.control_vblank_irq)
  2964. phys->ops.control_vblank_irq(phys, enable);
  2965. }
  2966. sde_enc->vblank_enabled = enable;
  2967. }
  2968. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2969. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2970. struct drm_crtc *crtc)
  2971. {
  2972. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2973. unsigned long lock_flags;
  2974. bool enable;
  2975. enable = frame_event_cb ? true : false;
  2976. if (!drm_enc) {
  2977. SDE_ERROR("invalid encoder\n");
  2978. return;
  2979. }
  2980. SDE_DEBUG_ENC(sde_enc, "\n");
  2981. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2982. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2983. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2984. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2985. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2986. }
  2987. static void sde_encoder_frame_done_callback(
  2988. struct drm_encoder *drm_enc,
  2989. struct sde_encoder_phys *ready_phys, u32 event)
  2990. {
  2991. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2992. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2993. unsigned int i;
  2994. bool trigger = true;
  2995. bool is_cmd_mode = false;
  2996. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2997. ktime_t ts = 0;
  2998. if (!sde_kms || !sde_enc->cur_master) {
  2999. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3000. sde_kms, sde_enc->cur_master);
  3001. return;
  3002. }
  3003. sde_enc->crtc_frame_event_cb_data.connector =
  3004. sde_enc->cur_master->connector;
  3005. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3006. is_cmd_mode = true;
  3007. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3008. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3009. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3010. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3011. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3012. /*
  3013. * get current ktime for other events and when precise timestamp is not
  3014. * available for retire-fence
  3015. */
  3016. if (!ts)
  3017. ts = ktime_get();
  3018. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3019. | SDE_ENCODER_FRAME_EVENT_ERROR
  3020. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3021. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3022. if (ready_phys->connector)
  3023. topology = sde_connector_get_topology_name(
  3024. ready_phys->connector);
  3025. /* One of the physical encoders has become idle */
  3026. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3027. if (sde_enc->phys_encs[i] == ready_phys) {
  3028. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3029. atomic_read(&sde_enc->frame_done_cnt[i]));
  3030. if (!atomic_add_unless(
  3031. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3032. SDE_EVT32(DRMID(drm_enc), event,
  3033. ready_phys->intf_idx,
  3034. SDE_EVTLOG_ERROR);
  3035. SDE_ERROR_ENC(sde_enc,
  3036. "intf idx:%d, event:%d\n",
  3037. ready_phys->intf_idx, event);
  3038. return;
  3039. }
  3040. }
  3041. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3042. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3043. trigger = false;
  3044. }
  3045. if (trigger) {
  3046. if (sde_enc->crtc_frame_event_cb)
  3047. sde_enc->crtc_frame_event_cb(
  3048. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3049. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3050. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3051. -1, 0);
  3052. }
  3053. } else if (sde_enc->crtc_frame_event_cb) {
  3054. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3055. }
  3056. }
  3057. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3058. {
  3059. struct sde_encoder_virt *sde_enc;
  3060. if (!drm_enc) {
  3061. SDE_ERROR("invalid drm encoder\n");
  3062. return -EINVAL;
  3063. }
  3064. sde_enc = to_sde_encoder_virt(drm_enc);
  3065. sde_encoder_resource_control(&sde_enc->base,
  3066. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3067. return 0;
  3068. }
  3069. /**
  3070. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3071. * drm_enc: Pointer to drm encoder structure
  3072. * phys: Pointer to physical encoder structure
  3073. * extra_flush: Additional bit mask to include in flush trigger
  3074. * config_changed: if true new config is applied, avoid increment of retire
  3075. * count if false
  3076. */
  3077. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3078. struct sde_encoder_phys *phys,
  3079. struct sde_ctl_flush_cfg *extra_flush,
  3080. bool config_changed)
  3081. {
  3082. struct sde_hw_ctl *ctl;
  3083. unsigned long lock_flags;
  3084. struct sde_encoder_virt *sde_enc;
  3085. int pend_ret_fence_cnt;
  3086. struct sde_connector *c_conn;
  3087. if (!drm_enc || !phys) {
  3088. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3089. !drm_enc, !phys);
  3090. return;
  3091. }
  3092. sde_enc = to_sde_encoder_virt(drm_enc);
  3093. c_conn = to_sde_connector(phys->connector);
  3094. if (!phys->hw_pp) {
  3095. SDE_ERROR("invalid pingpong hw\n");
  3096. return;
  3097. }
  3098. ctl = phys->hw_ctl;
  3099. if (!ctl || !phys->ops.trigger_flush) {
  3100. SDE_ERROR("missing ctl/trigger cb\n");
  3101. return;
  3102. }
  3103. if (phys->split_role == ENC_ROLE_SKIP) {
  3104. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3105. "skip flush pp%d ctl%d\n",
  3106. phys->hw_pp->idx - PINGPONG_0,
  3107. ctl->idx - CTL_0);
  3108. return;
  3109. }
  3110. /* update pending counts and trigger kickoff ctl flush atomically */
  3111. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3112. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3113. atomic_inc(&phys->pending_retire_fence_cnt);
  3114. atomic_inc(&phys->pending_ctl_start_cnt);
  3115. }
  3116. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3117. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3118. ctl->ops.update_bitmask) {
  3119. /* perform peripheral flush on every frame update for dp dsc */
  3120. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3121. phys->comp_ratio && c_conn->ops.update_pps) {
  3122. c_conn->ops.update_pps(phys->connector, NULL,
  3123. c_conn->display);
  3124. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3125. phys->hw_intf->idx, 1);
  3126. }
  3127. if (sde_enc->dynamic_hdr_updated)
  3128. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3129. phys->hw_intf->idx, 1);
  3130. }
  3131. if ((extra_flush && extra_flush->pending_flush_mask)
  3132. && ctl->ops.update_pending_flush)
  3133. ctl->ops.update_pending_flush(ctl, extra_flush);
  3134. phys->ops.trigger_flush(phys);
  3135. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3136. if (ctl->ops.get_pending_flush) {
  3137. struct sde_ctl_flush_cfg pending_flush = {0,};
  3138. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3139. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3140. ctl->idx - CTL_0,
  3141. pending_flush.pending_flush_mask,
  3142. pend_ret_fence_cnt);
  3143. } else {
  3144. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3145. ctl->idx - CTL_0,
  3146. pend_ret_fence_cnt);
  3147. }
  3148. }
  3149. /**
  3150. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3151. * phys: Pointer to physical encoder structure
  3152. */
  3153. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3154. {
  3155. struct sde_hw_ctl *ctl;
  3156. struct sde_encoder_virt *sde_enc;
  3157. if (!phys) {
  3158. SDE_ERROR("invalid argument(s)\n");
  3159. return;
  3160. }
  3161. if (!phys->hw_pp) {
  3162. SDE_ERROR("invalid pingpong hw\n");
  3163. return;
  3164. }
  3165. if (!phys->parent) {
  3166. SDE_ERROR("invalid parent\n");
  3167. return;
  3168. }
  3169. /* avoid ctrl start for encoder in clone mode */
  3170. if (phys->in_clone_mode)
  3171. return;
  3172. ctl = phys->hw_ctl;
  3173. sde_enc = to_sde_encoder_virt(phys->parent);
  3174. if (phys->split_role == ENC_ROLE_SKIP) {
  3175. SDE_DEBUG_ENC(sde_enc,
  3176. "skip start pp%d ctl%d\n",
  3177. phys->hw_pp->idx - PINGPONG_0,
  3178. ctl->idx - CTL_0);
  3179. return;
  3180. }
  3181. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3182. phys->ops.trigger_start(phys);
  3183. }
  3184. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3185. {
  3186. struct sde_hw_ctl *ctl;
  3187. if (!phys_enc) {
  3188. SDE_ERROR("invalid encoder\n");
  3189. return;
  3190. }
  3191. ctl = phys_enc->hw_ctl;
  3192. if (ctl && ctl->ops.trigger_flush)
  3193. ctl->ops.trigger_flush(ctl);
  3194. }
  3195. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3196. {
  3197. struct sde_hw_ctl *ctl;
  3198. if (!phys_enc) {
  3199. SDE_ERROR("invalid encoder\n");
  3200. return;
  3201. }
  3202. ctl = phys_enc->hw_ctl;
  3203. if (ctl && ctl->ops.trigger_start) {
  3204. ctl->ops.trigger_start(ctl);
  3205. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3206. }
  3207. }
  3208. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3209. {
  3210. struct sde_encoder_virt *sde_enc;
  3211. struct sde_connector *sde_con;
  3212. void *sde_con_disp;
  3213. struct sde_hw_ctl *ctl;
  3214. int rc;
  3215. if (!phys_enc) {
  3216. SDE_ERROR("invalid encoder\n");
  3217. return;
  3218. }
  3219. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3220. ctl = phys_enc->hw_ctl;
  3221. if (!ctl || !ctl->ops.reset)
  3222. return;
  3223. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3224. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3225. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3226. phys_enc->connector) {
  3227. sde_con = to_sde_connector(phys_enc->connector);
  3228. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3229. if (sde_con->ops.soft_reset) {
  3230. rc = sde_con->ops.soft_reset(sde_con_disp);
  3231. if (rc) {
  3232. SDE_ERROR_ENC(sde_enc,
  3233. "connector soft reset failure\n");
  3234. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3235. }
  3236. }
  3237. }
  3238. phys_enc->enable_state = SDE_ENC_ENABLED;
  3239. }
  3240. /**
  3241. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3242. * Iterate through the physical encoders and perform consolidated flush
  3243. * and/or control start triggering as needed. This is done in the virtual
  3244. * encoder rather than the individual physical ones in order to handle
  3245. * use cases that require visibility into multiple physical encoders at
  3246. * a time.
  3247. * sde_enc: Pointer to virtual encoder structure
  3248. * config_changed: if true new config is applied. Avoid regdma_flush and
  3249. * incrementing the retire count if false.
  3250. */
  3251. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3252. bool config_changed)
  3253. {
  3254. struct sde_hw_ctl *ctl;
  3255. uint32_t i;
  3256. struct sde_ctl_flush_cfg pending_flush = {0,};
  3257. u32 pending_kickoff_cnt;
  3258. struct msm_drm_private *priv = NULL;
  3259. struct sde_kms *sde_kms = NULL;
  3260. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3261. bool is_regdma_blocking = false, is_vid_mode = false;
  3262. struct sde_crtc *sde_crtc;
  3263. if (!sde_enc) {
  3264. SDE_ERROR("invalid encoder\n");
  3265. return;
  3266. }
  3267. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3268. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3269. is_vid_mode = true;
  3270. is_regdma_blocking = (is_vid_mode ||
  3271. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3272. /* don't perform flush/start operations for slave encoders */
  3273. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3274. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3275. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3276. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3277. continue;
  3278. ctl = phys->hw_ctl;
  3279. if (!ctl)
  3280. continue;
  3281. if (phys->connector)
  3282. topology = sde_connector_get_topology_name(
  3283. phys->connector);
  3284. if (!phys->ops.needs_single_flush ||
  3285. !phys->ops.needs_single_flush(phys)) {
  3286. if (config_changed && ctl->ops.reg_dma_flush)
  3287. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3288. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3289. config_changed);
  3290. } else if (ctl->ops.get_pending_flush) {
  3291. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3292. }
  3293. }
  3294. /* for split flush, combine pending flush masks and send to master */
  3295. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3296. ctl = sde_enc->cur_master->hw_ctl;
  3297. if (config_changed && ctl->ops.reg_dma_flush)
  3298. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3299. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3300. &pending_flush,
  3301. config_changed);
  3302. }
  3303. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3304. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3305. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3306. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3307. continue;
  3308. if (!phys->ops.needs_single_flush ||
  3309. !phys->ops.needs_single_flush(phys)) {
  3310. pending_kickoff_cnt =
  3311. sde_encoder_phys_inc_pending(phys);
  3312. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3313. } else {
  3314. pending_kickoff_cnt =
  3315. sde_encoder_phys_inc_pending(phys);
  3316. SDE_EVT32(pending_kickoff_cnt,
  3317. pending_flush.pending_flush_mask,
  3318. SDE_EVTLOG_FUNC_CASE2);
  3319. }
  3320. }
  3321. if (atomic_read(&sde_enc->misr_enable))
  3322. sde_encoder_misr_configure(&sde_enc->base, true,
  3323. sde_enc->misr_frame_count);
  3324. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3325. if (crtc_misr_info.misr_enable && sde_crtc &&
  3326. sde_crtc->misr_reconfigure) {
  3327. sde_crtc_misr_setup(sde_enc->crtc, true,
  3328. crtc_misr_info.misr_frame_count);
  3329. sde_crtc->misr_reconfigure = false;
  3330. }
  3331. _sde_encoder_trigger_start(sde_enc->cur_master);
  3332. if (sde_enc->elevated_ahb_vote) {
  3333. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3334. priv = sde_enc->base.dev->dev_private;
  3335. if (sde_kms != NULL) {
  3336. sde_power_scale_reg_bus(&priv->phandle,
  3337. VOTE_INDEX_LOW,
  3338. false);
  3339. }
  3340. sde_enc->elevated_ahb_vote = false;
  3341. }
  3342. }
  3343. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3344. struct drm_encoder *drm_enc,
  3345. unsigned long *affected_displays,
  3346. int num_active_phys)
  3347. {
  3348. struct sde_encoder_virt *sde_enc;
  3349. struct sde_encoder_phys *master;
  3350. enum sde_rm_topology_name topology;
  3351. bool is_right_only;
  3352. if (!drm_enc || !affected_displays)
  3353. return;
  3354. sde_enc = to_sde_encoder_virt(drm_enc);
  3355. master = sde_enc->cur_master;
  3356. if (!master || !master->connector)
  3357. return;
  3358. topology = sde_connector_get_topology_name(master->connector);
  3359. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3360. return;
  3361. /*
  3362. * For pingpong split, the slave pingpong won't generate IRQs. For
  3363. * right-only updates, we can't swap pingpongs, or simply swap the
  3364. * master/slave assignment, we actually have to swap the interfaces
  3365. * so that the master physical encoder will use a pingpong/interface
  3366. * that generates irqs on which to wait.
  3367. */
  3368. is_right_only = !test_bit(0, affected_displays) &&
  3369. test_bit(1, affected_displays);
  3370. if (is_right_only && !sde_enc->intfs_swapped) {
  3371. /* right-only update swap interfaces */
  3372. swap(sde_enc->phys_encs[0]->intf_idx,
  3373. sde_enc->phys_encs[1]->intf_idx);
  3374. sde_enc->intfs_swapped = true;
  3375. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3376. /* left-only or full update, swap back */
  3377. swap(sde_enc->phys_encs[0]->intf_idx,
  3378. sde_enc->phys_encs[1]->intf_idx);
  3379. sde_enc->intfs_swapped = false;
  3380. }
  3381. SDE_DEBUG_ENC(sde_enc,
  3382. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3383. is_right_only, sde_enc->intfs_swapped,
  3384. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3385. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3386. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3387. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3388. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3389. *affected_displays);
  3390. /* ppsplit always uses master since ppslave invalid for irqs*/
  3391. if (num_active_phys == 1)
  3392. *affected_displays = BIT(0);
  3393. }
  3394. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3395. struct sde_encoder_kickoff_params *params)
  3396. {
  3397. struct sde_encoder_virt *sde_enc;
  3398. struct sde_encoder_phys *phys;
  3399. int i, num_active_phys;
  3400. bool master_assigned = false;
  3401. if (!drm_enc || !params)
  3402. return;
  3403. sde_enc = to_sde_encoder_virt(drm_enc);
  3404. if (sde_enc->num_phys_encs <= 1)
  3405. return;
  3406. /* count bits set */
  3407. num_active_phys = hweight_long(params->affected_displays);
  3408. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3409. params->affected_displays, num_active_phys);
  3410. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3411. num_active_phys);
  3412. /* for left/right only update, ppsplit master switches interface */
  3413. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3414. &params->affected_displays, num_active_phys);
  3415. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3416. enum sde_enc_split_role prv_role, new_role;
  3417. bool active = false;
  3418. phys = sde_enc->phys_encs[i];
  3419. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3420. continue;
  3421. active = test_bit(i, &params->affected_displays);
  3422. prv_role = phys->split_role;
  3423. if (active && num_active_phys == 1)
  3424. new_role = ENC_ROLE_SOLO;
  3425. else if (active && !master_assigned)
  3426. new_role = ENC_ROLE_MASTER;
  3427. else if (active)
  3428. new_role = ENC_ROLE_SLAVE;
  3429. else
  3430. new_role = ENC_ROLE_SKIP;
  3431. phys->ops.update_split_role(phys, new_role);
  3432. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3433. sde_enc->cur_master = phys;
  3434. master_assigned = true;
  3435. }
  3436. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3437. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3438. phys->split_role, active);
  3439. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3440. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3441. phys->split_role, active, num_active_phys);
  3442. }
  3443. }
  3444. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3445. {
  3446. struct sde_encoder_virt *sde_enc;
  3447. struct msm_display_info *disp_info;
  3448. if (!drm_enc) {
  3449. SDE_ERROR("invalid encoder\n");
  3450. return false;
  3451. }
  3452. sde_enc = to_sde_encoder_virt(drm_enc);
  3453. disp_info = &sde_enc->disp_info;
  3454. return (disp_info->curr_panel_mode == mode);
  3455. }
  3456. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3457. {
  3458. struct sde_encoder_virt *sde_enc;
  3459. struct sde_encoder_phys *phys;
  3460. unsigned int i;
  3461. struct sde_hw_ctl *ctl;
  3462. if (!drm_enc) {
  3463. SDE_ERROR("invalid encoder\n");
  3464. return;
  3465. }
  3466. sde_enc = to_sde_encoder_virt(drm_enc);
  3467. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3468. phys = sde_enc->phys_encs[i];
  3469. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3470. sde_encoder_check_curr_mode(drm_enc,
  3471. MSM_DISPLAY_CMD_MODE)) {
  3472. ctl = phys->hw_ctl;
  3473. if (ctl->ops.trigger_pending)
  3474. /* update only for command mode primary ctl */
  3475. ctl->ops.trigger_pending(ctl);
  3476. }
  3477. }
  3478. sde_enc->idle_pc_restore = false;
  3479. }
  3480. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3481. {
  3482. struct sde_encoder_virt *sde_enc = container_of(work,
  3483. struct sde_encoder_virt, esd_trigger_work);
  3484. if (!sde_enc) {
  3485. SDE_ERROR("invalid sde encoder\n");
  3486. return;
  3487. }
  3488. sde_encoder_resource_control(&sde_enc->base,
  3489. SDE_ENC_RC_EVENT_KICKOFF);
  3490. }
  3491. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3492. {
  3493. struct sde_encoder_virt *sde_enc = container_of(work,
  3494. struct sde_encoder_virt, input_event_work);
  3495. if (!sde_enc) {
  3496. SDE_ERROR("invalid sde encoder\n");
  3497. return;
  3498. }
  3499. sde_encoder_resource_control(&sde_enc->base,
  3500. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3501. }
  3502. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3503. {
  3504. struct sde_encoder_virt *sde_enc = container_of(work,
  3505. struct sde_encoder_virt, early_wakeup_work);
  3506. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3507. if (!sde_kms)
  3508. return;
  3509. sde_vm_lock(sde_kms);
  3510. if (!sde_vm_owns_hw(sde_kms)) {
  3511. sde_vm_unlock(sde_kms);
  3512. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3513. DRMID(&sde_enc->base));
  3514. return;
  3515. }
  3516. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3517. sde_encoder_resource_control(&sde_enc->base,
  3518. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3519. SDE_ATRACE_END("encoder_early_wakeup");
  3520. sde_vm_unlock(sde_kms);
  3521. }
  3522. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3523. {
  3524. struct sde_encoder_virt *sde_enc = NULL;
  3525. struct msm_drm_thread *disp_thread = NULL;
  3526. struct msm_drm_private *priv = NULL;
  3527. priv = drm_enc->dev->dev_private;
  3528. sde_enc = to_sde_encoder_virt(drm_enc);
  3529. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3530. SDE_DEBUG_ENC(sde_enc,
  3531. "should only early wake up command mode display\n");
  3532. return;
  3533. }
  3534. if (!sde_enc->crtc || (sde_enc->crtc->index
  3535. >= ARRAY_SIZE(priv->event_thread))) {
  3536. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3537. sde_enc->crtc == NULL,
  3538. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3539. return;
  3540. }
  3541. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3542. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3543. kthread_queue_work(&disp_thread->worker,
  3544. &sde_enc->early_wakeup_work);
  3545. SDE_ATRACE_END("queue_early_wakeup_work");
  3546. }
  3547. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3548. {
  3549. static const uint64_t timeout_us = 50000;
  3550. static const uint64_t sleep_us = 20;
  3551. struct sde_encoder_virt *sde_enc;
  3552. ktime_t cur_ktime, exp_ktime;
  3553. uint32_t line_count, tmp, i;
  3554. if (!drm_enc) {
  3555. SDE_ERROR("invalid encoder\n");
  3556. return -EINVAL;
  3557. }
  3558. sde_enc = to_sde_encoder_virt(drm_enc);
  3559. if (!sde_enc->cur_master ||
  3560. !sde_enc->cur_master->ops.get_line_count) {
  3561. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3562. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3563. return -EINVAL;
  3564. }
  3565. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3566. line_count = sde_enc->cur_master->ops.get_line_count(
  3567. sde_enc->cur_master);
  3568. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3569. tmp = line_count;
  3570. line_count = sde_enc->cur_master->ops.get_line_count(
  3571. sde_enc->cur_master);
  3572. if (line_count < tmp) {
  3573. SDE_EVT32(DRMID(drm_enc), line_count);
  3574. return 0;
  3575. }
  3576. cur_ktime = ktime_get();
  3577. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3578. break;
  3579. usleep_range(sleep_us / 2, sleep_us);
  3580. }
  3581. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3582. return -ETIMEDOUT;
  3583. }
  3584. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3585. {
  3586. struct drm_encoder *drm_enc;
  3587. struct sde_rm_hw_iter rm_iter;
  3588. bool lm_valid = false;
  3589. bool intf_valid = false;
  3590. if (!phys_enc || !phys_enc->parent) {
  3591. SDE_ERROR("invalid encoder\n");
  3592. return -EINVAL;
  3593. }
  3594. drm_enc = phys_enc->parent;
  3595. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3596. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3597. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3598. phys_enc->has_intf_te)) {
  3599. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3600. SDE_HW_BLK_INTF);
  3601. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3602. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3603. if (!hw_intf)
  3604. continue;
  3605. if (phys_enc->hw_ctl->ops.update_bitmask)
  3606. phys_enc->hw_ctl->ops.update_bitmask(
  3607. phys_enc->hw_ctl,
  3608. SDE_HW_FLUSH_INTF,
  3609. hw_intf->idx, 1);
  3610. intf_valid = true;
  3611. }
  3612. if (!intf_valid) {
  3613. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3614. "intf not found to flush\n");
  3615. return -EFAULT;
  3616. }
  3617. } else {
  3618. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3619. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3620. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3621. if (!hw_lm)
  3622. continue;
  3623. /* update LM flush for HW without INTF TE */
  3624. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3625. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3626. phys_enc->hw_ctl,
  3627. hw_lm->idx, 1);
  3628. lm_valid = true;
  3629. }
  3630. if (!lm_valid) {
  3631. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3632. "lm not found to flush\n");
  3633. return -EFAULT;
  3634. }
  3635. }
  3636. return 0;
  3637. }
  3638. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3639. struct sde_encoder_virt *sde_enc)
  3640. {
  3641. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3642. struct sde_hw_mdp *mdptop = NULL;
  3643. sde_enc->dynamic_hdr_updated = false;
  3644. if (sde_enc->cur_master) {
  3645. mdptop = sde_enc->cur_master->hw_mdptop;
  3646. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3647. sde_enc->cur_master->connector);
  3648. }
  3649. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3650. return;
  3651. if (mdptop->ops.set_hdr_plus_metadata) {
  3652. sde_enc->dynamic_hdr_updated = true;
  3653. mdptop->ops.set_hdr_plus_metadata(
  3654. mdptop, dhdr_meta->dynamic_hdr_payload,
  3655. dhdr_meta->dynamic_hdr_payload_size,
  3656. sde_enc->cur_master->intf_idx == INTF_0 ?
  3657. 0 : 1);
  3658. }
  3659. }
  3660. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3661. {
  3662. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3663. struct sde_encoder_phys *phys;
  3664. int i;
  3665. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3666. phys = sde_enc->phys_encs[i];
  3667. if (phys && phys->ops.hw_reset)
  3668. phys->ops.hw_reset(phys);
  3669. }
  3670. }
  3671. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  3672. struct sde_encoder_kickoff_params *params,
  3673. struct sde_encoder_virt *sde_enc,
  3674. struct sde_kms *sde_kms,
  3675. bool needs_hw_reset, bool is_cmd_mode)
  3676. {
  3677. int rc, ret = 0;
  3678. /* if any phys needs reset, reset all phys, in-order */
  3679. if (needs_hw_reset)
  3680. sde_encoder_needs_hw_reset(drm_enc);
  3681. _sde_encoder_update_master(drm_enc, params);
  3682. _sde_encoder_update_roi(drm_enc);
  3683. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3684. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3685. if (rc) {
  3686. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3687. sde_enc->cur_master->connector->base.id, rc);
  3688. ret = rc;
  3689. }
  3690. }
  3691. if (sde_enc->cur_master &&
  3692. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3693. !sde_enc->cur_master->cont_splash_enabled)) {
  3694. rc = sde_encoder_dce_setup(sde_enc, params);
  3695. if (rc) {
  3696. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3697. ret = rc;
  3698. }
  3699. }
  3700. sde_encoder_dce_flush(sde_enc);
  3701. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3702. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3703. sde_enc->cur_master, sde_kms->qdss_enabled);
  3704. return ret;
  3705. }
  3706. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3707. struct sde_encoder_kickoff_params *params)
  3708. {
  3709. struct sde_encoder_virt *sde_enc;
  3710. struct sde_encoder_phys *phys, *cur_master;
  3711. struct sde_kms *sde_kms = NULL;
  3712. struct sde_crtc *sde_crtc;
  3713. bool needs_hw_reset = false, is_cmd_mode;
  3714. int i, rc, ret = 0;
  3715. struct msm_display_info *disp_info;
  3716. if (!drm_enc || !params || !drm_enc->dev ||
  3717. !drm_enc->dev->dev_private) {
  3718. SDE_ERROR("invalid args\n");
  3719. return -EINVAL;
  3720. }
  3721. sde_enc = to_sde_encoder_virt(drm_enc);
  3722. sde_kms = sde_encoder_get_kms(drm_enc);
  3723. if (!sde_kms)
  3724. return -EINVAL;
  3725. disp_info = &sde_enc->disp_info;
  3726. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3727. SDE_DEBUG_ENC(sde_enc, "\n");
  3728. SDE_EVT32(DRMID(drm_enc));
  3729. cur_master = sde_enc->cur_master;
  3730. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3731. if (cur_master && cur_master->connector)
  3732. sde_enc->frame_trigger_mode =
  3733. sde_connector_get_property(cur_master->connector->state,
  3734. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3735. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3736. /* prepare for next kickoff, may include waiting on previous kickoff */
  3737. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3738. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3739. phys = sde_enc->phys_encs[i];
  3740. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3741. params->recovery_events_enabled =
  3742. sde_enc->recovery_events_enabled;
  3743. if (phys) {
  3744. if (phys->ops.prepare_for_kickoff) {
  3745. rc = phys->ops.prepare_for_kickoff(
  3746. phys, params);
  3747. if (rc)
  3748. ret = rc;
  3749. }
  3750. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3751. needs_hw_reset = true;
  3752. _sde_encoder_setup_dither(phys);
  3753. if (sde_enc->cur_master &&
  3754. sde_connector_is_qsync_updated(
  3755. sde_enc->cur_master->connector))
  3756. _helper_flush_qsync(phys);
  3757. }
  3758. }
  3759. if (is_cmd_mode && sde_enc->cur_master &&
  3760. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3761. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3762. _sde_encoder_update_rsc_client(drm_enc, true);
  3763. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3764. if (rc) {
  3765. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3766. ret = rc;
  3767. goto end;
  3768. }
  3769. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  3770. needs_hw_reset, is_cmd_mode);
  3771. end:
  3772. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3773. return ret;
  3774. }
  3775. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3776. {
  3777. struct sde_encoder_virt *sde_enc;
  3778. struct sde_encoder_phys *phys;
  3779. unsigned int i;
  3780. if (!drm_enc) {
  3781. SDE_ERROR("invalid encoder\n");
  3782. return;
  3783. }
  3784. SDE_ATRACE_BEGIN("encoder_kickoff");
  3785. sde_enc = to_sde_encoder_virt(drm_enc);
  3786. SDE_DEBUG_ENC(sde_enc, "\n");
  3787. if (sde_enc->delay_kickoff) {
  3788. u32 loop_count = 20;
  3789. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3790. for (i = 0; i < loop_count; i++) {
  3791. usleep_range(sleep, sleep * 2);
  3792. if (!sde_enc->delay_kickoff)
  3793. break;
  3794. }
  3795. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3796. }
  3797. /* All phys encs are ready to go, trigger the kickoff */
  3798. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3799. /* allow phys encs to handle any post-kickoff business */
  3800. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3801. phys = sde_enc->phys_encs[i];
  3802. if (phys && phys->ops.handle_post_kickoff)
  3803. phys->ops.handle_post_kickoff(phys);
  3804. }
  3805. if (sde_enc->autorefresh_solver_disable &&
  3806. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3807. _sde_encoder_update_rsc_client(drm_enc, true);
  3808. SDE_ATRACE_END("encoder_kickoff");
  3809. }
  3810. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3811. struct sde_hw_pp_vsync_info *info)
  3812. {
  3813. struct sde_encoder_virt *sde_enc;
  3814. struct sde_encoder_phys *phys;
  3815. int i, ret;
  3816. if (!drm_enc || !info)
  3817. return;
  3818. sde_enc = to_sde_encoder_virt(drm_enc);
  3819. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3820. phys = sde_enc->phys_encs[i];
  3821. if (phys && phys->hw_intf && phys->hw_pp
  3822. && phys->hw_intf->ops.get_vsync_info) {
  3823. ret = phys->hw_intf->ops.get_vsync_info(
  3824. phys->hw_intf, &info[i]);
  3825. if (!ret) {
  3826. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3827. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3828. }
  3829. }
  3830. }
  3831. }
  3832. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3833. u32 *transfer_time_us)
  3834. {
  3835. struct sde_encoder_virt *sde_enc;
  3836. struct msm_mode_info *info;
  3837. if (!drm_enc || !transfer_time_us) {
  3838. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3839. !transfer_time_us);
  3840. return;
  3841. }
  3842. sde_enc = to_sde_encoder_virt(drm_enc);
  3843. info = &sde_enc->mode_info;
  3844. *transfer_time_us = info->mdp_transfer_time_us;
  3845. }
  3846. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3847. {
  3848. struct drm_encoder *src_enc = drm_enc;
  3849. struct sde_encoder_virt *sde_enc;
  3850. u32 fps;
  3851. if (!drm_enc) {
  3852. SDE_ERROR("invalid encoder\n");
  3853. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3854. }
  3855. if (sde_encoder_in_clone_mode(drm_enc))
  3856. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3857. if (!src_enc)
  3858. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3859. sde_enc = to_sde_encoder_virt(src_enc);
  3860. fps = sde_enc->mode_info.frame_rate;
  3861. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3862. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3863. else
  3864. return (SEC_TO_MILLI_SEC / fps) * 2;
  3865. }
  3866. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3867. {
  3868. struct sde_encoder_virt *sde_enc;
  3869. struct sde_encoder_phys *master;
  3870. bool is_vid_mode;
  3871. if (!drm_enc)
  3872. return -EINVAL;
  3873. sde_enc = to_sde_encoder_virt(drm_enc);
  3874. master = sde_enc->cur_master;
  3875. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3876. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3877. return -ENODATA;
  3878. if (!master->hw_intf->ops.get_avr_status)
  3879. return -EOPNOTSUPP;
  3880. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3881. }
  3882. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3883. struct drm_framebuffer *fb)
  3884. {
  3885. struct drm_encoder *drm_enc;
  3886. struct sde_hw_mixer_cfg mixer;
  3887. struct sde_rm_hw_iter lm_iter;
  3888. bool lm_valid = false;
  3889. if (!phys_enc || !phys_enc->parent) {
  3890. SDE_ERROR("invalid encoder\n");
  3891. return -EINVAL;
  3892. }
  3893. drm_enc = phys_enc->parent;
  3894. memset(&mixer, 0, sizeof(mixer));
  3895. /* reset associated CTL/LMs */
  3896. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3897. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3898. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3899. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3900. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3901. if (!hw_lm)
  3902. continue;
  3903. /* need to flush LM to remove it */
  3904. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3905. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3906. phys_enc->hw_ctl,
  3907. hw_lm->idx, 1);
  3908. if (fb) {
  3909. /* assume a single LM if targeting a frame buffer */
  3910. if (lm_valid)
  3911. continue;
  3912. mixer.out_height = fb->height;
  3913. mixer.out_width = fb->width;
  3914. if (hw_lm->ops.setup_mixer_out)
  3915. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3916. }
  3917. lm_valid = true;
  3918. /* only enable border color on LM */
  3919. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3920. phys_enc->hw_ctl->ops.setup_blendstage(
  3921. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3922. }
  3923. if (!lm_valid) {
  3924. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3925. return -EFAULT;
  3926. }
  3927. return 0;
  3928. }
  3929. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3930. {
  3931. struct sde_encoder_virt *sde_enc;
  3932. struct sde_encoder_phys *phys;
  3933. int i, rc = 0, ret = 0;
  3934. struct sde_hw_ctl *ctl;
  3935. if (!drm_enc) {
  3936. SDE_ERROR("invalid encoder\n");
  3937. return -EINVAL;
  3938. }
  3939. sde_enc = to_sde_encoder_virt(drm_enc);
  3940. /* update the qsync parameters for the current frame */
  3941. if (sde_enc->cur_master)
  3942. sde_connector_set_qsync_params(
  3943. sde_enc->cur_master->connector);
  3944. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3945. phys = sde_enc->phys_encs[i];
  3946. if (phys && phys->ops.prepare_commit)
  3947. phys->ops.prepare_commit(phys);
  3948. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3949. ret = -ETIMEDOUT;
  3950. if (phys && phys->hw_ctl) {
  3951. ctl = phys->hw_ctl;
  3952. /*
  3953. * avoid clearing the pending flush during the first
  3954. * frame update after idle power collpase as the
  3955. * restore path would have updated the pending flush
  3956. */
  3957. if (!sde_enc->idle_pc_restore &&
  3958. ctl->ops.clear_pending_flush)
  3959. ctl->ops.clear_pending_flush(ctl);
  3960. }
  3961. }
  3962. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3963. rc = sde_connector_prepare_commit(
  3964. sde_enc->cur_master->connector);
  3965. if (rc)
  3966. SDE_ERROR_ENC(sde_enc,
  3967. "prepare commit failed conn %d rc %d\n",
  3968. sde_enc->cur_master->connector->base.id,
  3969. rc);
  3970. }
  3971. return ret;
  3972. }
  3973. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3974. bool enable, u32 frame_count)
  3975. {
  3976. if (!phys_enc)
  3977. return;
  3978. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3979. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3980. enable, frame_count);
  3981. }
  3982. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3983. bool nonblock, u32 *misr_value)
  3984. {
  3985. if (!phys_enc)
  3986. return -EINVAL;
  3987. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3988. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3989. nonblock, misr_value) : -ENOTSUPP;
  3990. }
  3991. #if IS_ENABLED(CONFIG_DEBUG_FS)
  3992. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3993. {
  3994. struct sde_encoder_virt *sde_enc;
  3995. int i;
  3996. if (!s || !s->private)
  3997. return -EINVAL;
  3998. sde_enc = s->private;
  3999. mutex_lock(&sde_enc->enc_lock);
  4000. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4001. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4002. if (!phys)
  4003. continue;
  4004. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4005. phys->intf_idx - INTF_0,
  4006. atomic_read(&phys->vsync_cnt),
  4007. atomic_read(&phys->underrun_cnt));
  4008. switch (phys->intf_mode) {
  4009. case INTF_MODE_VIDEO:
  4010. seq_puts(s, "mode: video\n");
  4011. break;
  4012. case INTF_MODE_CMD:
  4013. seq_puts(s, "mode: command\n");
  4014. break;
  4015. case INTF_MODE_WB_BLOCK:
  4016. seq_puts(s, "mode: wb block\n");
  4017. break;
  4018. case INTF_MODE_WB_LINE:
  4019. seq_puts(s, "mode: wb line\n");
  4020. break;
  4021. default:
  4022. seq_puts(s, "mode: ???\n");
  4023. break;
  4024. }
  4025. }
  4026. mutex_unlock(&sde_enc->enc_lock);
  4027. return 0;
  4028. }
  4029. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4030. struct file *file)
  4031. {
  4032. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4033. }
  4034. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4035. const char __user *user_buf, size_t count, loff_t *ppos)
  4036. {
  4037. struct sde_encoder_virt *sde_enc;
  4038. char buf[MISR_BUFF_SIZE + 1];
  4039. size_t buff_copy;
  4040. u32 frame_count, enable;
  4041. struct sde_kms *sde_kms = NULL;
  4042. struct drm_encoder *drm_enc;
  4043. if (!file || !file->private_data)
  4044. return -EINVAL;
  4045. sde_enc = file->private_data;
  4046. if (!sde_enc)
  4047. return -EINVAL;
  4048. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4049. if (!sde_kms)
  4050. return -EINVAL;
  4051. drm_enc = &sde_enc->base;
  4052. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4053. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4054. return -ENOTSUPP;
  4055. }
  4056. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4057. if (copy_from_user(buf, user_buf, buff_copy))
  4058. return -EINVAL;
  4059. buf[buff_copy] = 0; /* end of string */
  4060. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4061. return -EINVAL;
  4062. atomic_set(&sde_enc->misr_enable, enable);
  4063. sde_enc->misr_reconfigure = true;
  4064. sde_enc->misr_frame_count = frame_count;
  4065. return count;
  4066. }
  4067. static ssize_t _sde_encoder_misr_read(struct file *file,
  4068. char __user *user_buff, size_t count, loff_t *ppos)
  4069. {
  4070. struct sde_encoder_virt *sde_enc;
  4071. struct sde_kms *sde_kms = NULL;
  4072. struct drm_encoder *drm_enc;
  4073. int i = 0, len = 0;
  4074. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4075. int rc;
  4076. if (*ppos)
  4077. return 0;
  4078. if (!file || !file->private_data)
  4079. return -EINVAL;
  4080. sde_enc = file->private_data;
  4081. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4082. if (!sde_kms)
  4083. return -EINVAL;
  4084. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4085. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4086. return -ENOTSUPP;
  4087. }
  4088. drm_enc = &sde_enc->base;
  4089. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4090. if (rc < 0) {
  4091. SDE_ERROR("failed to enable power resource %d\n", rc);
  4092. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4093. return rc;
  4094. }
  4095. sde_vm_lock(sde_kms);
  4096. if (!sde_vm_owns_hw(sde_kms)) {
  4097. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4098. rc = -EOPNOTSUPP;
  4099. goto end;
  4100. }
  4101. if (!atomic_read(&sde_enc->misr_enable)) {
  4102. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4103. "disabled\n");
  4104. goto buff_check;
  4105. }
  4106. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4107. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4108. u32 misr_value = 0;
  4109. if (!phys || !phys->ops.collect_misr) {
  4110. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4111. "invalid\n");
  4112. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4113. continue;
  4114. }
  4115. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4116. if (rc) {
  4117. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4118. "invalid\n");
  4119. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4120. rc);
  4121. continue;
  4122. } else {
  4123. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4124. "Intf idx:%d\n",
  4125. phys->intf_idx - INTF_0);
  4126. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4127. "0x%x\n", misr_value);
  4128. }
  4129. }
  4130. buff_check:
  4131. if (count <= len) {
  4132. len = 0;
  4133. goto end;
  4134. }
  4135. if (copy_to_user(user_buff, buf, len)) {
  4136. len = -EFAULT;
  4137. goto end;
  4138. }
  4139. *ppos += len; /* increase offset */
  4140. end:
  4141. sde_vm_unlock(sde_kms);
  4142. pm_runtime_put_sync(drm_enc->dev->dev);
  4143. return len;
  4144. }
  4145. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4146. {
  4147. struct sde_encoder_virt *sde_enc;
  4148. struct sde_kms *sde_kms;
  4149. int i;
  4150. static const struct file_operations debugfs_status_fops = {
  4151. .open = _sde_encoder_debugfs_status_open,
  4152. .read = seq_read,
  4153. .llseek = seq_lseek,
  4154. .release = single_release,
  4155. };
  4156. static const struct file_operations debugfs_misr_fops = {
  4157. .open = simple_open,
  4158. .read = _sde_encoder_misr_read,
  4159. .write = _sde_encoder_misr_setup,
  4160. };
  4161. char name[SDE_NAME_SIZE];
  4162. if (!drm_enc) {
  4163. SDE_ERROR("invalid encoder\n");
  4164. return -EINVAL;
  4165. }
  4166. sde_enc = to_sde_encoder_virt(drm_enc);
  4167. sde_kms = sde_encoder_get_kms(drm_enc);
  4168. if (!sde_kms) {
  4169. SDE_ERROR("invalid sde_kms\n");
  4170. return -EINVAL;
  4171. }
  4172. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4173. /* create overall sub-directory for the encoder */
  4174. sde_enc->debugfs_root = debugfs_create_dir(name,
  4175. drm_enc->dev->primary->debugfs_root);
  4176. if (!sde_enc->debugfs_root)
  4177. return -ENOMEM;
  4178. /* don't error check these */
  4179. debugfs_create_file("status", 0400,
  4180. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4181. debugfs_create_file("misr_data", 0600,
  4182. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4183. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4184. &sde_enc->idle_pc_enabled);
  4185. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4186. &sde_enc->frame_trigger_mode);
  4187. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4188. if (sde_enc->phys_encs[i] &&
  4189. sde_enc->phys_encs[i]->ops.late_register)
  4190. sde_enc->phys_encs[i]->ops.late_register(
  4191. sde_enc->phys_encs[i],
  4192. sde_enc->debugfs_root);
  4193. return 0;
  4194. }
  4195. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4196. {
  4197. struct sde_encoder_virt *sde_enc;
  4198. if (!drm_enc)
  4199. return;
  4200. sde_enc = to_sde_encoder_virt(drm_enc);
  4201. debugfs_remove_recursive(sde_enc->debugfs_root);
  4202. }
  4203. #else
  4204. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4205. {
  4206. return 0;
  4207. }
  4208. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4209. {
  4210. }
  4211. #endif /* CONFIG_DEBUG_FS */
  4212. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4213. {
  4214. return _sde_encoder_init_debugfs(encoder);
  4215. }
  4216. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4217. {
  4218. _sde_encoder_destroy_debugfs(encoder);
  4219. }
  4220. static int sde_encoder_virt_add_phys_encs(
  4221. struct msm_display_info *disp_info,
  4222. struct sde_encoder_virt *sde_enc,
  4223. struct sde_enc_phys_init_params *params)
  4224. {
  4225. struct sde_encoder_phys *enc = NULL;
  4226. u32 display_caps = disp_info->capabilities;
  4227. SDE_DEBUG_ENC(sde_enc, "\n");
  4228. /*
  4229. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4230. * in this function, check up-front.
  4231. */
  4232. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4233. ARRAY_SIZE(sde_enc->phys_encs)) {
  4234. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4235. sde_enc->num_phys_encs);
  4236. return -EINVAL;
  4237. }
  4238. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4239. enc = sde_encoder_phys_vid_init(params);
  4240. if (IS_ERR_OR_NULL(enc)) {
  4241. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4242. PTR_ERR(enc));
  4243. return !enc ? -EINVAL : PTR_ERR(enc);
  4244. }
  4245. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4246. }
  4247. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4248. enc = sde_encoder_phys_cmd_init(params);
  4249. if (IS_ERR_OR_NULL(enc)) {
  4250. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4251. PTR_ERR(enc));
  4252. return !enc ? -EINVAL : PTR_ERR(enc);
  4253. }
  4254. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4255. }
  4256. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4257. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4258. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4259. else
  4260. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4261. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4262. ++sde_enc->num_phys_encs;
  4263. return 0;
  4264. }
  4265. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4266. struct sde_enc_phys_init_params *params)
  4267. {
  4268. struct sde_encoder_phys *enc = NULL;
  4269. if (!sde_enc) {
  4270. SDE_ERROR("invalid encoder\n");
  4271. return -EINVAL;
  4272. }
  4273. SDE_DEBUG_ENC(sde_enc, "\n");
  4274. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4275. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4276. sde_enc->num_phys_encs);
  4277. return -EINVAL;
  4278. }
  4279. enc = sde_encoder_phys_wb_init(params);
  4280. if (IS_ERR_OR_NULL(enc)) {
  4281. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4282. PTR_ERR(enc));
  4283. return !enc ? -EINVAL : PTR_ERR(enc);
  4284. }
  4285. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4286. ++sde_enc->num_phys_encs;
  4287. return 0;
  4288. }
  4289. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4290. struct sde_kms *sde_kms,
  4291. struct msm_display_info *disp_info,
  4292. int *drm_enc_mode)
  4293. {
  4294. int ret = 0;
  4295. int i = 0;
  4296. enum sde_intf_type intf_type;
  4297. struct sde_encoder_virt_ops parent_ops = {
  4298. sde_encoder_vblank_callback,
  4299. sde_encoder_underrun_callback,
  4300. sde_encoder_frame_done_callback,
  4301. _sde_encoder_get_qsync_fps_callback,
  4302. };
  4303. struct sde_enc_phys_init_params phys_params;
  4304. if (!sde_enc || !sde_kms) {
  4305. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4306. !sde_enc, !sde_kms);
  4307. return -EINVAL;
  4308. }
  4309. memset(&phys_params, 0, sizeof(phys_params));
  4310. phys_params.sde_kms = sde_kms;
  4311. phys_params.parent = &sde_enc->base;
  4312. phys_params.parent_ops = parent_ops;
  4313. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4314. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4315. SDE_DEBUG("\n");
  4316. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4317. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4318. intf_type = INTF_DSI;
  4319. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4320. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4321. intf_type = INTF_HDMI;
  4322. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4323. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4324. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4325. else
  4326. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4327. intf_type = INTF_DP;
  4328. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4329. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4330. intf_type = INTF_WB;
  4331. } else {
  4332. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4333. return -EINVAL;
  4334. }
  4335. WARN_ON(disp_info->num_of_h_tiles < 1);
  4336. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4337. sde_enc->te_source = disp_info->te_source;
  4338. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4339. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4340. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4341. sde_kms->catalog->features);
  4342. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4343. sde_kms->catalog->features);
  4344. mutex_lock(&sde_enc->enc_lock);
  4345. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4346. /*
  4347. * Left-most tile is at index 0, content is controller id
  4348. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4349. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4350. */
  4351. u32 controller_id = disp_info->h_tile_instance[i];
  4352. if (disp_info->num_of_h_tiles > 1) {
  4353. if (i == 0)
  4354. phys_params.split_role = ENC_ROLE_MASTER;
  4355. else
  4356. phys_params.split_role = ENC_ROLE_SLAVE;
  4357. } else {
  4358. phys_params.split_role = ENC_ROLE_SOLO;
  4359. }
  4360. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4361. i, controller_id, phys_params.split_role);
  4362. if (intf_type == INTF_WB) {
  4363. phys_params.intf_idx = INTF_MAX;
  4364. phys_params.wb_idx = sde_encoder_get_wb(
  4365. sde_kms->catalog,
  4366. intf_type, controller_id);
  4367. if (phys_params.wb_idx == WB_MAX) {
  4368. SDE_ERROR_ENC(sde_enc,
  4369. "could not get wb: type %d, id %d\n",
  4370. intf_type, controller_id);
  4371. ret = -EINVAL;
  4372. }
  4373. } else {
  4374. phys_params.wb_idx = WB_MAX;
  4375. phys_params.intf_idx = sde_encoder_get_intf(
  4376. sde_kms->catalog, intf_type,
  4377. controller_id);
  4378. if (phys_params.intf_idx == INTF_MAX) {
  4379. SDE_ERROR_ENC(sde_enc,
  4380. "could not get wb: type %d, id %d\n",
  4381. intf_type, controller_id);
  4382. ret = -EINVAL;
  4383. }
  4384. }
  4385. if (!ret) {
  4386. if (intf_type == INTF_WB)
  4387. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4388. &phys_params);
  4389. else
  4390. ret = sde_encoder_virt_add_phys_encs(
  4391. disp_info,
  4392. sde_enc,
  4393. &phys_params);
  4394. if (ret)
  4395. SDE_ERROR_ENC(sde_enc,
  4396. "failed to add phys encs\n");
  4397. }
  4398. }
  4399. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4400. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4401. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4402. if (vid_phys) {
  4403. atomic_set(&vid_phys->vsync_cnt, 0);
  4404. atomic_set(&vid_phys->underrun_cnt, 0);
  4405. }
  4406. if (cmd_phys) {
  4407. atomic_set(&cmd_phys->vsync_cnt, 0);
  4408. atomic_set(&cmd_phys->underrun_cnt, 0);
  4409. }
  4410. }
  4411. mutex_unlock(&sde_enc->enc_lock);
  4412. return ret;
  4413. }
  4414. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4415. .mode_set = sde_encoder_virt_mode_set,
  4416. .disable = sde_encoder_virt_disable,
  4417. .enable = sde_encoder_virt_enable,
  4418. .atomic_check = sde_encoder_virt_atomic_check,
  4419. };
  4420. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4421. .destroy = sde_encoder_destroy,
  4422. .late_register = sde_encoder_late_register,
  4423. .early_unregister = sde_encoder_early_unregister,
  4424. };
  4425. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4426. {
  4427. struct msm_drm_private *priv = dev->dev_private;
  4428. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4429. struct drm_encoder *drm_enc = NULL;
  4430. struct sde_encoder_virt *sde_enc = NULL;
  4431. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4432. char name[SDE_NAME_SIZE];
  4433. int ret = 0, i, intf_index = INTF_MAX;
  4434. struct sde_encoder_phys *phys = NULL;
  4435. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4436. if (!sde_enc) {
  4437. ret = -ENOMEM;
  4438. goto fail;
  4439. }
  4440. mutex_init(&sde_enc->enc_lock);
  4441. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4442. &drm_enc_mode);
  4443. if (ret)
  4444. goto fail;
  4445. sde_enc->cur_master = NULL;
  4446. spin_lock_init(&sde_enc->enc_spinlock);
  4447. mutex_init(&sde_enc->vblank_ctl_lock);
  4448. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4449. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4450. drm_enc = &sde_enc->base;
  4451. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4452. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4453. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4454. phys = sde_enc->phys_encs[i];
  4455. if (!phys)
  4456. continue;
  4457. if (phys->ops.is_master && phys->ops.is_master(phys))
  4458. intf_index = phys->intf_idx - INTF_0;
  4459. }
  4460. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4461. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4462. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4463. SDE_RSC_PRIMARY_DISP_CLIENT :
  4464. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4465. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4466. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4467. PTR_ERR(sde_enc->rsc_client));
  4468. sde_enc->rsc_client = NULL;
  4469. }
  4470. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4471. sde_enc->input_event_enabled) {
  4472. ret = _sde_encoder_input_handler(sde_enc);
  4473. if (ret)
  4474. SDE_ERROR(
  4475. "input handler registration failed, rc = %d\n", ret);
  4476. }
  4477. /* Keep posted start as default configuration in driver
  4478. if SBLUT is supported on target. Do not allow HAL to
  4479. override driver's default frame trigger mode.
  4480. */
  4481. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4482. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4483. mutex_init(&sde_enc->rc_lock);
  4484. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4485. sde_encoder_off_work);
  4486. sde_enc->vblank_enabled = false;
  4487. sde_enc->qdss_status = false;
  4488. kthread_init_work(&sde_enc->input_event_work,
  4489. sde_encoder_input_event_work_handler);
  4490. kthread_init_work(&sde_enc->early_wakeup_work,
  4491. sde_encoder_early_wakeup_work_handler);
  4492. kthread_init_work(&sde_enc->esd_trigger_work,
  4493. sde_encoder_esd_trigger_work_handler);
  4494. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4495. SDE_DEBUG_ENC(sde_enc, "created\n");
  4496. return drm_enc;
  4497. fail:
  4498. SDE_ERROR("failed to create encoder\n");
  4499. if (drm_enc)
  4500. sde_encoder_destroy(drm_enc);
  4501. return ERR_PTR(ret);
  4502. }
  4503. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4504. enum msm_event_wait event)
  4505. {
  4506. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4507. struct sde_encoder_virt *sde_enc = NULL;
  4508. int i, ret = 0;
  4509. char atrace_buf[32];
  4510. if (!drm_enc) {
  4511. SDE_ERROR("invalid encoder\n");
  4512. return -EINVAL;
  4513. }
  4514. sde_enc = to_sde_encoder_virt(drm_enc);
  4515. SDE_DEBUG_ENC(sde_enc, "\n");
  4516. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4517. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4518. switch (event) {
  4519. case MSM_ENC_COMMIT_DONE:
  4520. fn_wait = phys->ops.wait_for_commit_done;
  4521. break;
  4522. case MSM_ENC_TX_COMPLETE:
  4523. fn_wait = phys->ops.wait_for_tx_complete;
  4524. break;
  4525. case MSM_ENC_VBLANK:
  4526. fn_wait = phys->ops.wait_for_vblank;
  4527. break;
  4528. case MSM_ENC_ACTIVE_REGION:
  4529. fn_wait = phys->ops.wait_for_active;
  4530. break;
  4531. default:
  4532. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4533. event);
  4534. return -EINVAL;
  4535. }
  4536. if (phys && fn_wait) {
  4537. snprintf(atrace_buf, sizeof(atrace_buf),
  4538. "wait_completion_event_%d", event);
  4539. SDE_ATRACE_BEGIN(atrace_buf);
  4540. ret = fn_wait(phys);
  4541. SDE_ATRACE_END(atrace_buf);
  4542. if (ret)
  4543. return ret;
  4544. }
  4545. }
  4546. return ret;
  4547. }
  4548. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4549. u64 *l_bound, u64 *u_bound)
  4550. {
  4551. struct sde_encoder_virt *sde_enc;
  4552. u64 jitter_ns, frametime_ns;
  4553. struct msm_mode_info *info;
  4554. if (!drm_enc) {
  4555. SDE_ERROR("invalid encoder\n");
  4556. return;
  4557. }
  4558. sde_enc = to_sde_encoder_virt(drm_enc);
  4559. info = &sde_enc->mode_info;
  4560. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4561. jitter_ns = info->jitter_numer * frametime_ns;
  4562. do_div(jitter_ns, info->jitter_denom * 100);
  4563. *l_bound = frametime_ns - jitter_ns;
  4564. *u_bound = frametime_ns + jitter_ns;
  4565. }
  4566. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4567. {
  4568. struct sde_encoder_virt *sde_enc;
  4569. if (!drm_enc) {
  4570. SDE_ERROR("invalid encoder\n");
  4571. return 0;
  4572. }
  4573. sde_enc = to_sde_encoder_virt(drm_enc);
  4574. return sde_enc->mode_info.frame_rate;
  4575. }
  4576. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4577. {
  4578. struct sde_encoder_virt *sde_enc = NULL;
  4579. int i;
  4580. if (!encoder) {
  4581. SDE_ERROR("invalid encoder\n");
  4582. return INTF_MODE_NONE;
  4583. }
  4584. sde_enc = to_sde_encoder_virt(encoder);
  4585. if (sde_enc->cur_master)
  4586. return sde_enc->cur_master->intf_mode;
  4587. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4588. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4589. if (phys)
  4590. return phys->intf_mode;
  4591. }
  4592. return INTF_MODE_NONE;
  4593. }
  4594. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4595. {
  4596. struct sde_encoder_virt *sde_enc = NULL;
  4597. struct sde_encoder_phys *phys;
  4598. if (!encoder) {
  4599. SDE_ERROR("invalid encoder\n");
  4600. return 0;
  4601. }
  4602. sde_enc = to_sde_encoder_virt(encoder);
  4603. phys = sde_enc->cur_master;
  4604. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4605. }
  4606. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4607. ktime_t *tvblank)
  4608. {
  4609. struct sde_encoder_virt *sde_enc = NULL;
  4610. struct sde_encoder_phys *phys;
  4611. if (!encoder) {
  4612. SDE_ERROR("invalid encoder\n");
  4613. return false;
  4614. }
  4615. sde_enc = to_sde_encoder_virt(encoder);
  4616. phys = sde_enc->cur_master;
  4617. if (!phys)
  4618. return false;
  4619. *tvblank = phys->last_vsync_timestamp;
  4620. return *tvblank ? true : false;
  4621. }
  4622. static void _sde_encoder_cache_hw_res_cont_splash(
  4623. struct drm_encoder *encoder,
  4624. struct sde_kms *sde_kms)
  4625. {
  4626. int i, idx;
  4627. struct sde_encoder_virt *sde_enc;
  4628. struct sde_encoder_phys *phys_enc;
  4629. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4630. sde_enc = to_sde_encoder_virt(encoder);
  4631. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4632. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4633. sde_enc->hw_pp[i] = NULL;
  4634. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4635. break;
  4636. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4637. }
  4638. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4639. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4640. sde_enc->hw_dsc[i] = NULL;
  4641. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4642. break;
  4643. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4644. }
  4645. /*
  4646. * If we have multiple phys encoders with one controller, make
  4647. * sure to populate the controller pointer in both phys encoders.
  4648. */
  4649. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4650. phys_enc = sde_enc->phys_encs[idx];
  4651. phys_enc->hw_ctl = NULL;
  4652. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4653. SDE_HW_BLK_CTL);
  4654. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4655. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4656. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4657. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4658. phys_enc->intf_idx, phys_enc->hw_ctl);
  4659. }
  4660. }
  4661. }
  4662. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4663. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4664. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4665. phys->hw_intf = NULL;
  4666. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4667. break;
  4668. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4669. }
  4670. }
  4671. /**
  4672. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4673. * device bootup when cont_splash is enabled
  4674. * @drm_enc: Pointer to drm encoder structure
  4675. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4676. * @enable: boolean indicates enable or displae state of splash
  4677. * @Return: true if successful in updating the encoder structure
  4678. */
  4679. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4680. struct sde_splash_display *splash_display, bool enable)
  4681. {
  4682. struct sde_encoder_virt *sde_enc;
  4683. struct msm_drm_private *priv;
  4684. struct sde_kms *sde_kms;
  4685. struct drm_connector *conn = NULL;
  4686. struct sde_connector *sde_conn = NULL;
  4687. struct sde_connector_state *sde_conn_state = NULL;
  4688. struct drm_display_mode *drm_mode = NULL;
  4689. struct sde_encoder_phys *phys_enc;
  4690. struct drm_bridge *bridge;
  4691. int ret = 0, i;
  4692. struct msm_sub_mode sub_mode;
  4693. if (!encoder) {
  4694. SDE_ERROR("invalid drm enc\n");
  4695. return -EINVAL;
  4696. }
  4697. sde_enc = to_sde_encoder_virt(encoder);
  4698. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4699. if (!sde_kms) {
  4700. SDE_ERROR("invalid sde_kms\n");
  4701. return -EINVAL;
  4702. }
  4703. priv = encoder->dev->dev_private;
  4704. if (!priv->num_connectors) {
  4705. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4706. return -EINVAL;
  4707. }
  4708. SDE_DEBUG_ENC(sde_enc,
  4709. "num of connectors: %d\n", priv->num_connectors);
  4710. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4711. if (!enable) {
  4712. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4713. phys_enc = sde_enc->phys_encs[i];
  4714. if (phys_enc)
  4715. phys_enc->cont_splash_enabled = false;
  4716. }
  4717. return ret;
  4718. }
  4719. if (!splash_display) {
  4720. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4721. return -EINVAL;
  4722. }
  4723. for (i = 0; i < priv->num_connectors; i++) {
  4724. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4725. priv->connectors[i]->base.id);
  4726. sde_conn = to_sde_connector(priv->connectors[i]);
  4727. if (!sde_conn->encoder) {
  4728. SDE_DEBUG_ENC(sde_enc,
  4729. "encoder not attached to connector\n");
  4730. continue;
  4731. }
  4732. if (sde_conn->encoder->base.id
  4733. == encoder->base.id) {
  4734. conn = (priv->connectors[i]);
  4735. break;
  4736. }
  4737. }
  4738. if (!conn || !conn->state) {
  4739. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4740. return -EINVAL;
  4741. }
  4742. sde_conn_state = to_sde_connector_state(conn->state);
  4743. if (!sde_conn->ops.get_mode_info) {
  4744. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4745. return -EINVAL;
  4746. }
  4747. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4748. MSM_DISPLAY_DSC_MODE_DISABLED;
  4749. drm_mode = &encoder->crtc->state->adjusted_mode;
  4750. ret = sde_connector_get_mode_info(&sde_conn->base,
  4751. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4752. if (ret) {
  4753. SDE_ERROR_ENC(sde_enc,
  4754. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4755. return ret;
  4756. }
  4757. if (sde_conn->encoder) {
  4758. conn->state->best_encoder = sde_conn->encoder;
  4759. SDE_DEBUG_ENC(sde_enc,
  4760. "configured cstate->best_encoder to ID = %d\n",
  4761. conn->state->best_encoder->base.id);
  4762. } else {
  4763. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4764. conn->base.id);
  4765. }
  4766. sde_enc->crtc = encoder->crtc;
  4767. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4768. conn->state, false);
  4769. if (ret) {
  4770. SDE_ERROR_ENC(sde_enc,
  4771. "failed to reserve hw resources, %d\n", ret);
  4772. return ret;
  4773. }
  4774. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4775. sde_connector_get_topology_name(conn));
  4776. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4777. drm_mode->hdisplay, drm_mode->vdisplay);
  4778. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4779. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4780. if (bridge) {
  4781. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4782. /*
  4783. * For cont-splash use case, we update the mode
  4784. * configurations manually. This will skip the
  4785. * usually mode set call when actual frame is
  4786. * pushed from framework. The bridge needs to
  4787. * be updated with the current drm mode by
  4788. * calling the bridge mode set ops.
  4789. */
  4790. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4791. } else {
  4792. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4793. }
  4794. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4795. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4796. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4797. if (!phys) {
  4798. SDE_ERROR_ENC(sde_enc,
  4799. "phys encoders not initialized\n");
  4800. return -EINVAL;
  4801. }
  4802. /* update connector for master and slave phys encoders */
  4803. phys->connector = conn;
  4804. phys->cont_splash_enabled = true;
  4805. phys->hw_pp = sde_enc->hw_pp[i];
  4806. if (phys->ops.cont_splash_mode_set)
  4807. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4808. if (phys->ops.is_master && phys->ops.is_master(phys))
  4809. sde_enc->cur_master = phys;
  4810. }
  4811. return ret;
  4812. }
  4813. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4814. bool skip_pre_kickoff)
  4815. {
  4816. struct msm_drm_thread *event_thread = NULL;
  4817. struct msm_drm_private *priv = NULL;
  4818. struct sde_encoder_virt *sde_enc = NULL;
  4819. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4820. SDE_ERROR("invalid parameters\n");
  4821. return -EINVAL;
  4822. }
  4823. priv = enc->dev->dev_private;
  4824. sde_enc = to_sde_encoder_virt(enc);
  4825. if (!sde_enc->crtc || (sde_enc->crtc->index
  4826. >= ARRAY_SIZE(priv->event_thread))) {
  4827. SDE_DEBUG_ENC(sde_enc,
  4828. "invalid cached CRTC: %d or crtc index: %d\n",
  4829. sde_enc->crtc == NULL,
  4830. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4831. return -EINVAL;
  4832. }
  4833. SDE_EVT32_VERBOSE(DRMID(enc));
  4834. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4835. if (!skip_pre_kickoff) {
  4836. sde_enc->delay_kickoff = true;
  4837. kthread_queue_work(&event_thread->worker,
  4838. &sde_enc->esd_trigger_work);
  4839. kthread_flush_work(&sde_enc->esd_trigger_work);
  4840. }
  4841. /*
  4842. * panel may stop generating te signal (vsync) during esd failure. rsc
  4843. * hardware may hang without vsync. Avoid rsc hang by generating the
  4844. * vsync from watchdog timer instead of panel.
  4845. */
  4846. sde_encoder_helper_switch_vsync(enc, true);
  4847. if (!skip_pre_kickoff) {
  4848. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4849. sde_enc->delay_kickoff = false;
  4850. }
  4851. return 0;
  4852. }
  4853. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4854. {
  4855. struct sde_encoder_virt *sde_enc;
  4856. if (!encoder) {
  4857. SDE_ERROR("invalid drm enc\n");
  4858. return false;
  4859. }
  4860. sde_enc = to_sde_encoder_virt(encoder);
  4861. return sde_enc->recovery_events_enabled;
  4862. }
  4863. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4864. {
  4865. struct sde_encoder_virt *sde_enc;
  4866. if (!encoder) {
  4867. SDE_ERROR("invalid drm enc\n");
  4868. return;
  4869. }
  4870. sde_enc = to_sde_encoder_virt(encoder);
  4871. sde_enc->recovery_events_enabled = true;
  4872. }
  4873. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4874. {
  4875. struct sde_kms *sde_kms;
  4876. struct drm_connector *conn;
  4877. struct sde_connector_state *conn_state;
  4878. if (!drm_enc)
  4879. return false;
  4880. sde_kms = sde_encoder_get_kms(drm_enc);
  4881. if (!sde_kms)
  4882. return false;
  4883. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4884. if (!conn || !conn->state)
  4885. return false;
  4886. conn_state = to_sde_connector_state(conn->state);
  4887. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4888. }
  4889. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  4890. {
  4891. struct sde_encoder_virt *sde_enc;
  4892. struct sde_encoder_phys *phys_enc;
  4893. u32 i;
  4894. sde_enc = to_sde_encoder_virt(drm_enc);
  4895. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4896. {
  4897. phys_enc = sde_enc->phys_encs[i];
  4898. if(phys_enc && phys_enc->ops.add_to_minidump)
  4899. phys_enc->ops.add_to_minidump(phys_enc);
  4900. phys_enc = sde_enc->phys_cmd_encs[i];
  4901. if(phys_enc && phys_enc->ops.add_to_minidump)
  4902. phys_enc->ops.add_to_minidump(phys_enc);
  4903. phys_enc = sde_enc->phys_vid_encs[i];
  4904. if(phys_enc && phys_enc->ops.add_to_minidump)
  4905. phys_enc->ops.add_to_minidump(phys_enc);
  4906. }
  4907. }
  4908. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  4909. {
  4910. struct drm_event event;
  4911. struct drm_connector *connector;
  4912. struct sde_connector *c_conn = NULL;
  4913. struct sde_connector_state *c_state = NULL;
  4914. struct sde_encoder_virt *sde_enc = NULL;
  4915. struct sde_encoder_phys *phys = NULL;
  4916. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  4917. int rc = 0, i = 0;
  4918. bool misr_updated = false, roi_updated = false;
  4919. struct msm_roi_list *prev_roi, *c_state_roi;
  4920. if (!drm_enc)
  4921. return;
  4922. sde_enc = to_sde_encoder_virt(drm_enc);
  4923. if (!atomic_read(&sde_enc->misr_enable)) {
  4924. SDE_DEBUG("MISR is disabled\n");
  4925. return;
  4926. }
  4927. connector = sde_enc->cur_master->connector;
  4928. if (!connector)
  4929. return;
  4930. c_conn = to_sde_connector(connector);
  4931. c_state = to_sde_connector_state(connector->state);
  4932. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  4933. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4934. phys = sde_enc->phys_encs[i];
  4935. if (!phys || !phys->ops.collect_misr) {
  4936. SDE_DEBUG("invalid misr ops\n", i);
  4937. continue;
  4938. }
  4939. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  4940. if (rc) {
  4941. SDE_ERROR("failed to collect misr %d\n", rc);
  4942. return;
  4943. }
  4944. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  4945. }
  4946. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4947. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  4948. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  4949. misr_updated = true;
  4950. }
  4951. }
  4952. prev_roi = &c_conn->previous_misr_sign.roi_list;
  4953. c_state_roi = &c_state->rois;
  4954. if (prev_roi->num_rects != c_state_roi->num_rects) {
  4955. roi_updated = true;
  4956. } else {
  4957. for (i = 0; i < prev_roi->num_rects; i++) {
  4958. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  4959. roi_updated = true;
  4960. }
  4961. }
  4962. if (roi_updated)
  4963. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  4964. if (misr_updated || roi_updated) {
  4965. event.type = DRM_EVENT_MISR_SIGN;
  4966. event.length = sizeof(c_conn->previous_misr_sign);
  4967. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  4968. (u8 *)&c_conn->previous_misr_sign);
  4969. }
  4970. }