sde_crtc.c 220 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/sort.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/ktime.h>
  23. #include <drm/sde_drm.h>
  24. #include <drm/drm_mode.h>
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include <drm/drm_flip_work.h>
  28. #include <soc/qcom/of_common.h>
  29. #include <linux/version.h>
  30. #include "sde_kms.h"
  31. #include "sde_hw_lm.h"
  32. #include "sde_hw_ctl.h"
  33. #include "sde_hw_dspp.h"
  34. #include "sde_crtc.h"
  35. #include "sde_plane.h"
  36. #include "sde_hw_util.h"
  37. #include "sde_hw_catalog.h"
  38. #include "sde_color_processing.h"
  39. #include "sde_encoder.h"
  40. #include "sde_connector.h"
  41. #include "sde_vbif.h"
  42. #include "sde_power_handle.h"
  43. #include "sde_core_perf.h"
  44. #include "sde_trace.h"
  45. #include "msm_drv.h"
  46. #include "sde_vm.h"
  47. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  48. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  49. struct sde_crtc_custom_events {
  50. u32 event;
  51. int (*func)(struct drm_crtc *crtc, bool en,
  52. struct sde_irq_callback *irq);
  53. };
  54. struct vblank_work {
  55. struct kthread_work work;
  56. int crtc_id;
  57. bool enable;
  58. struct msm_drm_private *priv;
  59. };
  60. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  61. bool en, struct sde_irq_callback *ad_irq);
  62. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  63. bool en, struct sde_irq_callback *idle_irq);
  64. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  65. bool en, struct sde_irq_callback *idle_irq);
  66. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  67. struct sde_irq_callback *noirq);
  68. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  69. bool en, struct sde_irq_callback *idle_irq);
  70. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  71. struct sde_crtc_state *cstate,
  72. void __user *usr_ptr);
  73. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  74. bool en, struct sde_irq_callback *irq);
  75. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  76. bool en, struct sde_irq_callback *irq);
  77. static struct sde_crtc_custom_events custom_events[] = {
  78. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  79. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  80. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  81. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  82. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  83. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  84. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  85. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  86. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  87. {DRM_EVENT_VM_RELEASE, sde_crtc_vm_release_handler},
  88. {DRM_EVENT_FRAME_DATA, sde_crtc_frame_data_interrupt_handler},
  89. {DRM_EVENT_OPR_VALUE, sde_crtc_opr_event_handler},
  90. };
  91. /* default input fence timeout, in ms */
  92. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  93. /*
  94. * The default input fence timeout is 2 seconds while max allowed
  95. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  96. * tolerance limit.
  97. */
  98. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  99. /* layer mixer index on sde_crtc */
  100. #define LEFT_MIXER 0
  101. #define RIGHT_MIXER 1
  102. #define MISR_BUFF_SIZE 256
  103. /*
  104. * Time period for fps calculation in micro seconds.
  105. * Default value is set to 1 sec.
  106. */
  107. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  108. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  109. #define MAX_FRAME_COUNT 1000
  110. #define MILI_TO_MICRO 1000
  111. #define SKIP_STAGING_PIPE_ZPOS 255
  112. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  113. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  114. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  115. struct drm_crtc_state *state);
  116. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  117. {
  118. struct msm_drm_private *priv;
  119. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  120. SDE_ERROR("invalid crtc\n");
  121. return NULL;
  122. }
  123. priv = crtc->dev->dev_private;
  124. if (!priv || !priv->kms) {
  125. SDE_ERROR("invalid kms\n");
  126. return NULL;
  127. }
  128. return to_sde_kms(priv->kms);
  129. }
  130. enum sde_wb_usage_type sde_crtc_get_wb_usage_type(struct drm_crtc *crtc)
  131. {
  132. struct drm_connector *conn;
  133. struct drm_connector_list_iter conn_iter;
  134. enum sde_wb_usage_type usage_type = 0;
  135. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  136. drm_for_each_connector_iter(conn, &conn_iter) {
  137. if (conn->state && (conn->state->crtc == crtc)
  138. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  139. usage_type = sde_connector_get_property(conn->state,
  140. CONNECTOR_PROP_WB_USAGE_TYPE);
  141. break;
  142. }
  143. }
  144. drm_connector_list_iter_end(&conn_iter);
  145. return usage_type;
  146. }
  147. static inline struct drm_connector_state *_sde_crtc_get_virt_conn_state(
  148. struct drm_crtc *crtc, struct drm_crtc_state *crtc_state)
  149. {
  150. struct drm_connector *conn;
  151. struct drm_connector_state *conn_state, *virt_conn_state = NULL;
  152. struct drm_connector_list_iter conn_iter;
  153. int i;
  154. if (crtc_state->state) {
  155. for_each_new_connector_in_state(crtc_state->state, conn, conn_state, i) {
  156. if (conn_state && (conn_state->crtc == crtc)
  157. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  158. virt_conn_state = conn_state;
  159. break;
  160. }
  161. }
  162. } else {
  163. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  164. drm_for_each_connector_iter(conn, &conn_iter) {
  165. if (conn->state && (conn->state->crtc == crtc)
  166. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  167. virt_conn_state = conn->state;
  168. break;
  169. }
  170. }
  171. drm_connector_list_iter_end(&conn_iter);
  172. }
  173. return virt_conn_state;
  174. }
  175. void sde_crtc_get_mixer_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  176. struct drm_display_mode *mode, u32 *width, u32 *height)
  177. {
  178. struct sde_crtc *sde_crtc;
  179. struct sde_crtc_state *cstate;
  180. struct drm_connector_state *virt_conn_state;
  181. struct sde_connector_state *virt_cstate;
  182. *width = 0;
  183. *height = 0;
  184. if (!crtc || !crtc_state || !mode)
  185. return;
  186. sde_crtc = to_sde_crtc(crtc);
  187. cstate = to_sde_crtc_state(crtc_state);
  188. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  189. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  190. if (cstate->num_ds_enabled) {
  191. *width = cstate->ds_cfg[0].lm_width;
  192. *height = cstate->ds_cfg[0].lm_height;
  193. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  194. *width = (virt_cstate->dnsc_blur_cfg[0].src_width
  195. * virt_cstate->dnsc_blur_count) / sde_crtc->num_mixers;
  196. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  197. } else {
  198. *width = mode->hdisplay / sde_crtc->num_mixers;
  199. *height = mode->vdisplay;
  200. }
  201. }
  202. void sde_crtc_get_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  203. struct drm_display_mode *mode, u32 *width, u32 *height)
  204. {
  205. struct sde_crtc *sde_crtc;
  206. struct sde_crtc_state *cstate;
  207. struct drm_connector_state *virt_conn_state;
  208. struct sde_connector_state *virt_cstate;
  209. *width = 0;
  210. *height = 0;
  211. if (!crtc || !crtc_state || !mode)
  212. return;
  213. sde_crtc = to_sde_crtc(crtc);
  214. cstate = to_sde_crtc_state(crtc_state);
  215. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  216. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  217. if (cstate->num_ds_enabled) {
  218. *width = cstate->ds_cfg[0].lm_width * cstate->num_ds_enabled;
  219. *height = cstate->ds_cfg[0].lm_height;
  220. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  221. *width = virt_cstate->dnsc_blur_cfg[0].src_width * virt_cstate->dnsc_blur_count;
  222. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  223. } else {
  224. *width = mode->hdisplay;
  225. *height = mode->vdisplay;
  226. }
  227. }
  228. /**
  229. * sde_crtc_calc_fps() - Calculates fps value.
  230. * @sde_crtc : CRTC structure
  231. *
  232. * This function is called at frame done. It counts the number
  233. * of frames done for every 1 sec. Stores the value in measured_fps.
  234. * measured_fps value is 10 times the calculated fps value.
  235. * For example, measured_fps= 594 for calculated fps of 59.4
  236. */
  237. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  238. {
  239. ktime_t current_time_us;
  240. u64 fps, diff_us;
  241. current_time_us = ktime_get();
  242. diff_us = (u64)ktime_us_delta(current_time_us,
  243. sde_crtc->fps_info.last_sampled_time_us);
  244. sde_crtc->fps_info.frame_count++;
  245. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  246. /* Multiplying with 10 to get fps in floating point */
  247. fps = ((u64)sde_crtc->fps_info.frame_count)
  248. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  249. do_div(fps, diff_us);
  250. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  251. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  252. sde_crtc->base.base.id, (unsigned int)fps/10,
  253. (unsigned int)fps%10);
  254. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  255. sde_crtc->fps_info.frame_count = 0;
  256. }
  257. if (!sde_crtc->fps_info.time_buf)
  258. return;
  259. /**
  260. * Array indexing is based on sliding window algorithm.
  261. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  262. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  263. * counter loops around and comes back to the first index to store
  264. * the next ktime.
  265. */
  266. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  267. ktime_get();
  268. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  269. }
  270. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  271. {
  272. if (!sde_crtc)
  273. return;
  274. }
  275. #if IS_ENABLED(CONFIG_DEBUG_FS)
  276. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  277. {
  278. struct sde_crtc *sde_crtc;
  279. u64 fps_int, fps_float;
  280. ktime_t current_time_us;
  281. u64 fps, diff_us;
  282. if (!s || !s->private) {
  283. SDE_ERROR("invalid input param(s)\n");
  284. return -EAGAIN;
  285. }
  286. sde_crtc = s->private;
  287. current_time_us = ktime_get();
  288. diff_us = (u64)ktime_us_delta(current_time_us,
  289. sde_crtc->fps_info.last_sampled_time_us);
  290. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  291. /* Multiplying with 10 to get fps in floating point */
  292. fps = ((u64)sde_crtc->fps_info.frame_count)
  293. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  294. do_div(fps, diff_us);
  295. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  296. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  297. sde_crtc->fps_info.frame_count = 0;
  298. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  299. sde_crtc->base.base.id, (unsigned int)fps/10,
  300. (unsigned int)fps%10);
  301. }
  302. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  303. fps_float = do_div(fps_int, 10);
  304. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  305. return 0;
  306. }
  307. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  308. {
  309. return single_open(file, _sde_debugfs_fps_status_show,
  310. inode->i_private);
  311. }
  312. #endif /* CONFIG_DEBUG_FS */
  313. static ssize_t fps_periodicity_ms_store(struct device *device,
  314. struct device_attribute *attr, const char *buf, size_t count)
  315. {
  316. struct drm_crtc *crtc;
  317. struct sde_crtc *sde_crtc;
  318. int res;
  319. /* Base of the input */
  320. int cnt = 10;
  321. if (!device || !buf) {
  322. SDE_ERROR("invalid input param(s)\n");
  323. return -EAGAIN;
  324. }
  325. crtc = dev_get_drvdata(device);
  326. if (!crtc)
  327. return -EINVAL;
  328. sde_crtc = to_sde_crtc(crtc);
  329. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  330. if (res < 0)
  331. return res;
  332. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  333. sde_crtc->fps_info.fps_periodic_duration =
  334. DEFAULT_FPS_PERIOD_1_SEC;
  335. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  336. MAX_FPS_PERIOD_5_SECONDS)
  337. sde_crtc->fps_info.fps_periodic_duration =
  338. MAX_FPS_PERIOD_5_SECONDS;
  339. else
  340. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  341. return count;
  342. }
  343. static ssize_t fps_periodicity_ms_show(struct device *device,
  344. struct device_attribute *attr, char *buf)
  345. {
  346. struct drm_crtc *crtc;
  347. struct sde_crtc *sde_crtc;
  348. if (!device || !buf) {
  349. SDE_ERROR("invalid input param(s)\n");
  350. return -EAGAIN;
  351. }
  352. crtc = dev_get_drvdata(device);
  353. if (!crtc)
  354. return -EINVAL;
  355. sde_crtc = to_sde_crtc(crtc);
  356. return scnprintf(buf, PAGE_SIZE, "%d\n",
  357. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  358. }
  359. static ssize_t measured_fps_show(struct device *device,
  360. struct device_attribute *attr, char *buf)
  361. {
  362. struct drm_crtc *crtc;
  363. struct sde_crtc *sde_crtc;
  364. uint64_t fps_int, fps_decimal;
  365. u64 fps = 0, frame_count = 0;
  366. ktime_t current_time;
  367. int i = 0, current_time_index;
  368. u64 diff_us;
  369. if (!device || !buf) {
  370. SDE_ERROR("invalid input param(s)\n");
  371. return -EAGAIN;
  372. }
  373. crtc = dev_get_drvdata(device);
  374. if (!crtc) {
  375. scnprintf(buf, PAGE_SIZE, "fps information not available");
  376. return -EINVAL;
  377. }
  378. sde_crtc = to_sde_crtc(crtc);
  379. if (!sde_crtc->fps_info.time_buf) {
  380. scnprintf(buf, PAGE_SIZE,
  381. "timebuf null - fps information not available");
  382. return -EINVAL;
  383. }
  384. /**
  385. * Whenever the time_index counter comes to zero upon decrementing,
  386. * it is set to the last index since it is the next index that we
  387. * should check for calculating the buftime.
  388. */
  389. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  390. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  391. current_time = ktime_get();
  392. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  393. u64 ptime = (u64)ktime_to_us(current_time);
  394. u64 buftime = (u64)ktime_to_us(
  395. sde_crtc->fps_info.time_buf[current_time_index]);
  396. diff_us = (u64)ktime_us_delta(current_time,
  397. sde_crtc->fps_info.time_buf[current_time_index]);
  398. if (ptime > buftime && diff_us >= (u64)
  399. sde_crtc->fps_info.fps_periodic_duration) {
  400. /* Multiplying with 10 to get fps in floating point */
  401. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  402. do_div(fps, diff_us);
  403. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  404. SDE_DEBUG("measured fps: %d\n",
  405. sde_crtc->fps_info.measured_fps);
  406. break;
  407. }
  408. current_time_index = (current_time_index == 0) ?
  409. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  410. SDE_DEBUG("current time index: %d\n", current_time_index);
  411. frame_count++;
  412. }
  413. if (i == MAX_FRAME_COUNT) {
  414. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  415. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  416. diff_us = (u64)ktime_us_delta(current_time,
  417. sde_crtc->fps_info.time_buf[current_time_index]);
  418. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  419. /* Multiplying with 10 to get fps in floating point */
  420. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  421. do_div(fps, diff_us);
  422. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  423. }
  424. }
  425. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  426. fps_decimal = do_div(fps_int, 10);
  427. return scnprintf(buf, PAGE_SIZE,
  428. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  429. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  430. }
  431. static ssize_t vsync_event_show(struct device *device,
  432. struct device_attribute *attr, char *buf)
  433. {
  434. struct drm_crtc *crtc;
  435. struct sde_crtc *sde_crtc;
  436. struct drm_encoder *encoder;
  437. int avr_status = -EPIPE;
  438. if (!device || !buf) {
  439. SDE_ERROR("invalid input param(s)\n");
  440. return -EAGAIN;
  441. }
  442. crtc = dev_get_drvdata(device);
  443. sde_crtc = to_sde_crtc(crtc);
  444. mutex_lock(&sde_crtc->crtc_lock);
  445. if (sde_crtc->enabled) {
  446. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  447. if (sde_encoder_in_clone_mode(encoder))
  448. continue;
  449. avr_status = sde_encoder_get_avr_status(encoder);
  450. break;
  451. }
  452. }
  453. mutex_unlock(&sde_crtc->crtc_lock);
  454. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  455. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  456. }
  457. static ssize_t retire_frame_event_show(struct device *device,
  458. struct device_attribute *attr, char *buf)
  459. {
  460. struct drm_crtc *crtc;
  461. struct sde_crtc *sde_crtc;
  462. if (!device || !buf) {
  463. SDE_ERROR("invalid input param(s)\n");
  464. return -EAGAIN;
  465. }
  466. crtc = dev_get_drvdata(device);
  467. sde_crtc = to_sde_crtc(crtc);
  468. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  469. ktime_to_ns(sde_crtc->retire_frame_event_time));
  470. }
  471. static DEVICE_ATTR_RO(vsync_event);
  472. static DEVICE_ATTR_RO(measured_fps);
  473. static DEVICE_ATTR_RW(fps_periodicity_ms);
  474. static DEVICE_ATTR_RO(retire_frame_event);
  475. static struct attribute *sde_crtc_dev_attrs[] = {
  476. &dev_attr_vsync_event.attr,
  477. &dev_attr_measured_fps.attr,
  478. &dev_attr_fps_periodicity_ms.attr,
  479. &dev_attr_retire_frame_event.attr,
  480. NULL
  481. };
  482. static const struct attribute_group sde_crtc_attr_group = {
  483. .attrs = sde_crtc_dev_attrs,
  484. };
  485. static const struct attribute_group *sde_crtc_attr_groups[] = {
  486. &sde_crtc_attr_group,
  487. NULL,
  488. };
  489. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, void *payload, uint32_t len)
  490. {
  491. struct drm_event event;
  492. uint32_t *data = (uint32_t *)payload;
  493. if (!crtc) {
  494. SDE_ERROR("invalid crtc\n");
  495. return;
  496. }
  497. event.type = type;
  498. event.length = len;
  499. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)payload);
  500. SDE_EVT32(DRMID(crtc), type, len, *data,
  501. ((uint64_t)payload) >> 32, ((uint64_t)payload) & 0xFFFFFFFF);
  502. SDE_DEBUG("crtc:%d event(%lu) ptr(%pK) value(%lu) notified\n",
  503. DRMID(crtc), type, payload, *data);
  504. }
  505. static void sde_crtc_destroy(struct drm_crtc *crtc)
  506. {
  507. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  508. SDE_DEBUG("\n");
  509. if (!crtc)
  510. return;
  511. if (sde_crtc->vsync_event_sf)
  512. sysfs_put(sde_crtc->vsync_event_sf);
  513. if (sde_crtc->retire_frame_event_sf)
  514. sysfs_put(sde_crtc->retire_frame_event_sf);
  515. if (sde_crtc->sysfs_dev)
  516. device_unregister(sde_crtc->sysfs_dev);
  517. if (sde_crtc->blob_info)
  518. drm_property_blob_put(sde_crtc->blob_info);
  519. msm_property_destroy(&sde_crtc->property_info);
  520. sde_cp_crtc_destroy_properties(crtc);
  521. sde_fence_deinit(sde_crtc->output_fence);
  522. _sde_crtc_deinit_events(sde_crtc);
  523. drm_crtc_cleanup(crtc);
  524. mutex_destroy(&sde_crtc->crtc_lock);
  525. kfree(sde_crtc);
  526. }
  527. struct sde_connector_state *_sde_crtc_get_sde_connector_state(struct drm_crtc *crtc,
  528. struct drm_atomic_state *state)
  529. {
  530. struct drm_connector *conn;
  531. struct drm_connector_state *conn_state;
  532. int i;
  533. for_each_new_connector_in_state(state, conn, conn_state, i) {
  534. if (!conn_state || conn_state->crtc != crtc)
  535. continue;
  536. return to_sde_connector_state(conn_state);
  537. }
  538. return NULL;
  539. }
  540. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  541. {
  542. struct drm_connector *connector;
  543. struct drm_encoder *encoder;
  544. struct sde_connector_state *conn_state;
  545. bool encoder_valid = false;
  546. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  547. c_state->encoder_mask) {
  548. if (!sde_encoder_in_clone_mode(encoder)) {
  549. encoder_valid = true;
  550. break;
  551. }
  552. }
  553. if (!encoder_valid)
  554. return NULL;
  555. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  556. if (!connector)
  557. return NULL;
  558. conn_state = to_sde_connector_state(connector->state);
  559. if (!conn_state)
  560. return NULL;
  561. return &conn_state->msm_mode;
  562. }
  563. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  564. const struct drm_display_mode *mode,
  565. struct drm_display_mode *adjusted_mode)
  566. {
  567. struct msm_display_mode *msm_mode;
  568. struct drm_crtc_state *c_state;
  569. struct drm_connector *connector;
  570. struct drm_encoder *encoder;
  571. struct drm_connector_state *new_conn_state;
  572. struct sde_connector_state *c_conn_state = NULL;
  573. bool encoder_valid = false;
  574. int i;
  575. SDE_DEBUG("\n");
  576. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  577. adjusted_mode);
  578. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  579. c_state->encoder_mask) {
  580. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  581. encoder_valid = true;
  582. break;
  583. }
  584. }
  585. if (!encoder_valid) {
  586. SDE_ERROR("encoder not found\n");
  587. return true;
  588. }
  589. for_each_new_connector_in_state(c_state->state, connector,
  590. new_conn_state, i) {
  591. if (new_conn_state->best_encoder == encoder) {
  592. c_conn_state = to_sde_connector_state(new_conn_state);
  593. break;
  594. }
  595. }
  596. if (!c_conn_state) {
  597. SDE_ERROR("could not get connector state\n");
  598. return true;
  599. }
  600. msm_mode = &c_conn_state->msm_mode;
  601. if ((msm_is_mode_seamless(msm_mode) ||
  602. (msm_is_mode_seamless_vrr(msm_mode) ||
  603. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  604. (!crtc->enabled)) {
  605. SDE_ERROR("crtc state prevents seamless transition\n");
  606. return false;
  607. }
  608. return true;
  609. }
  610. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  611. struct sde_plane_state *pstate, struct sde_format *format)
  612. {
  613. uint32_t blend_op, fg_alpha, bg_alpha;
  614. uint32_t blend_type;
  615. struct sde_hw_mixer *lm = mixer->hw_lm;
  616. /* default to opaque blending */
  617. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  618. bg_alpha = 0xFF - fg_alpha;
  619. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  620. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  621. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  622. switch (blend_type) {
  623. case SDE_DRM_BLEND_OP_OPAQUE:
  624. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  625. SDE_BLEND_BG_ALPHA_BG_CONST;
  626. break;
  627. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  628. if (format->alpha_enable) {
  629. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  630. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  631. if (fg_alpha != 0xff) {
  632. bg_alpha = fg_alpha;
  633. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  634. SDE_BLEND_BG_INV_MOD_ALPHA;
  635. } else {
  636. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  637. }
  638. }
  639. break;
  640. case SDE_DRM_BLEND_OP_COVERAGE:
  641. if (format->alpha_enable) {
  642. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  643. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  644. if (fg_alpha != 0xff) {
  645. bg_alpha = fg_alpha;
  646. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  647. SDE_BLEND_BG_MOD_ALPHA |
  648. SDE_BLEND_BG_INV_MOD_ALPHA;
  649. } else {
  650. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  651. }
  652. }
  653. break;
  654. default:
  655. /* do nothing */
  656. break;
  657. }
  658. if (lm->ops.setup_blend_config)
  659. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  660. SDE_DEBUG(
  661. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  662. (char *) &format->base.pixel_format,
  663. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  664. }
  665. static void _sde_crtc_calc_split_dim_layer_yh_param(struct drm_crtc *crtc, u16 *y, u16 *h)
  666. {
  667. u32 padding_y = 0, padding_start = 0, padding_height = 0;
  668. struct sde_crtc_state *cstate;
  669. cstate = to_sde_crtc_state(crtc->state);
  670. if (!cstate->line_insertion.panel_line_insertion_enable)
  671. return;
  672. sde_crtc_calc_vpadding_param(crtc->state, *y, *h, &padding_y,
  673. &padding_start, &padding_height);
  674. *y = padding_y;
  675. *h = padding_height;
  676. }
  677. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  678. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  679. struct sde_hw_dim_layer *dim_layer)
  680. {
  681. struct sde_crtc_state *cstate;
  682. struct sde_hw_mixer *lm;
  683. struct sde_hw_dim_layer split_dim_layer;
  684. int i;
  685. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  686. SDE_DEBUG("empty dim_layer\n");
  687. return;
  688. }
  689. cstate = to_sde_crtc_state(crtc->state);
  690. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  691. dim_layer->flags, dim_layer->stage);
  692. split_dim_layer.stage = dim_layer->stage;
  693. split_dim_layer.color_fill = dim_layer->color_fill;
  694. /*
  695. * traverse through the layer mixers attached to crtc and find the
  696. * intersecting dim layer rect in each LM and program accordingly.
  697. */
  698. for (i = 0; i < sde_crtc->num_mixers; i++) {
  699. split_dim_layer.flags = dim_layer->flags;
  700. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  701. &split_dim_layer.rect);
  702. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  703. /*
  704. * no extra programming required for non-intersecting
  705. * layer mixers with INCLUSIVE dim layer
  706. */
  707. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  708. continue;
  709. /*
  710. * program the other non-intersecting layer mixers with
  711. * INCLUSIVE dim layer of full size for uniformity
  712. * with EXCLUSIVE dim layer config.
  713. */
  714. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  715. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  716. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  717. sizeof(split_dim_layer.rect));
  718. } else {
  719. split_dim_layer.rect.x =
  720. split_dim_layer.rect.x -
  721. cstate->lm_roi[i].x;
  722. split_dim_layer.rect.y =
  723. split_dim_layer.rect.y -
  724. cstate->lm_roi[i].y;
  725. }
  726. /* update dim layer rect for panel stacking crtc */
  727. if (cstate->line_insertion.padding_height)
  728. _sde_crtc_calc_split_dim_layer_yh_param(crtc, &split_dim_layer.rect.y,
  729. &split_dim_layer.rect.h);
  730. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  731. cstate->lm_roi[i].x,
  732. cstate->lm_roi[i].y,
  733. cstate->lm_roi[i].w,
  734. cstate->lm_roi[i].h,
  735. dim_layer->rect.x,
  736. dim_layer->rect.y,
  737. dim_layer->rect.w,
  738. dim_layer->rect.h,
  739. split_dim_layer.rect.x,
  740. split_dim_layer.rect.y,
  741. split_dim_layer.rect.w,
  742. split_dim_layer.rect.h);
  743. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  744. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  745. split_dim_layer.rect.w, split_dim_layer.rect.h);
  746. lm = mixer[i].hw_lm;
  747. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  748. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  749. }
  750. }
  751. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  752. const struct sde_rect **crtc_roi)
  753. {
  754. struct sde_crtc_state *crtc_state;
  755. if (!state || !crtc_roi)
  756. return;
  757. crtc_state = to_sde_crtc_state(state);
  758. *crtc_roi = &crtc_state->crtc_roi;
  759. }
  760. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  761. {
  762. struct sde_crtc_state *cstate;
  763. struct sde_crtc *sde_crtc;
  764. if (!state || !state->crtc)
  765. return false;
  766. sde_crtc = to_sde_crtc(state->crtc);
  767. cstate = to_sde_crtc_state(state);
  768. return msm_property_is_dirty(&sde_crtc->property_info,
  769. &cstate->property_state, CRTC_PROP_ROI_V1);
  770. }
  771. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  772. void __user *usr_ptr)
  773. {
  774. struct drm_crtc *crtc;
  775. struct sde_crtc_state *cstate;
  776. struct sde_drm_roi_v1 roi_v1;
  777. int i;
  778. if (!state) {
  779. SDE_ERROR("invalid args\n");
  780. return -EINVAL;
  781. }
  782. cstate = to_sde_crtc_state(state);
  783. crtc = cstate->base.crtc;
  784. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  785. if (!usr_ptr) {
  786. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  787. return 0;
  788. }
  789. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  790. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  791. return -EINVAL;
  792. }
  793. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  794. if (roi_v1.num_rects == 0) {
  795. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  796. return 0;
  797. }
  798. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  799. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  800. roi_v1.num_rects);
  801. return -EINVAL;
  802. }
  803. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  804. for (i = 0; i < roi_v1.num_rects; ++i) {
  805. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  806. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  807. DRMID(crtc), i,
  808. cstate->user_roi_list.roi[i].x1,
  809. cstate->user_roi_list.roi[i].y1,
  810. cstate->user_roi_list.roi[i].x2,
  811. cstate->user_roi_list.roi[i].y2);
  812. SDE_EVT32_VERBOSE(DRMID(crtc),
  813. cstate->user_roi_list.roi[i].x1,
  814. cstate->user_roi_list.roi[i].y1,
  815. cstate->user_roi_list.roi[i].x2,
  816. cstate->user_roi_list.roi[i].y2);
  817. }
  818. return 0;
  819. }
  820. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  821. struct drm_crtc_state *state)
  822. {
  823. struct drm_connector *conn;
  824. struct drm_connector_state *conn_state;
  825. struct sde_crtc *sde_crtc;
  826. struct sde_crtc_state *crtc_state;
  827. struct sde_rect *crtc_roi;
  828. struct msm_mode_info mode_info;
  829. int i = 0, rc;
  830. bool is_crtc_roi_dirty, is_conn_roi_dirty;
  831. u32 crtc_width, crtc_height;
  832. struct drm_display_mode *adj_mode;
  833. if (!crtc || !state)
  834. return -EINVAL;
  835. sde_crtc = to_sde_crtc(crtc);
  836. crtc_state = to_sde_crtc_state(state);
  837. crtc_roi = &crtc_state->crtc_roi;
  838. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  839. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  840. struct sde_connector *sde_conn;
  841. struct sde_connector_state *sde_conn_state;
  842. struct sde_rect conn_roi;
  843. if (!conn_state || conn_state->crtc != crtc)
  844. continue;
  845. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  846. if (rc) {
  847. SDE_ERROR("failed to get mode info\n");
  848. return -EINVAL;
  849. }
  850. sde_conn = to_sde_connector(conn_state->connector);
  851. sde_conn_state = to_sde_connector_state(conn_state);
  852. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  853. &sde_conn_state->property_state,
  854. CONNECTOR_PROP_ROI_V1);
  855. /*
  856. * Check against CRTC ROI and Connector ROI not being updated together.
  857. * This restriction should be relaxed when Connector ROI scaling is
  858. * supported and while in clone mode.
  859. */
  860. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  861. is_conn_roi_dirty != is_crtc_roi_dirty) {
  862. SDE_ERROR("connector/crtc rois not updated together\n");
  863. return -EINVAL;
  864. }
  865. if (!mode_info.roi_caps.enabled)
  866. continue;
  867. /*
  868. * current driver only supports same connector and crtc size,
  869. * but if support for different sizes is added, driver needs
  870. * to check the connector roi here to make sure is full screen
  871. * for dsc 3d-mux topology that doesn't support partial update.
  872. */
  873. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  874. sizeof(crtc_state->user_roi_list))) {
  875. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  876. sde_crtc->name);
  877. return -EINVAL;
  878. }
  879. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  880. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  881. conn_roi.x, conn_roi.y,
  882. conn_roi.w, conn_roi.h);
  883. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  884. conn_roi.x, conn_roi.y,
  885. conn_roi.w, conn_roi.h);
  886. }
  887. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  888. /* clear the ROI to null if it matches full screen anyways */
  889. adj_mode = &state->adjusted_mode;
  890. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  891. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  892. crtc_roi->w == crtc_width && crtc_roi->h == crtc_height)
  893. memset(crtc_roi, 0, sizeof(*crtc_roi));
  894. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  895. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  896. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  897. return 0;
  898. }
  899. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  900. struct drm_crtc_state *state)
  901. {
  902. struct sde_crtc *sde_crtc;
  903. struct sde_crtc_state *crtc_state;
  904. struct drm_connector *conn;
  905. struct drm_connector_state *conn_state;
  906. int i;
  907. if (!crtc || !state)
  908. return -EINVAL;
  909. sde_crtc = to_sde_crtc(crtc);
  910. crtc_state = to_sde_crtc_state(state);
  911. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  912. return 0;
  913. /* partial update active, check if autorefresh is also requested */
  914. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  915. uint64_t autorefresh;
  916. if (!conn_state || conn_state->crtc != crtc)
  917. continue;
  918. autorefresh = sde_connector_get_property(conn_state,
  919. CONNECTOR_PROP_AUTOREFRESH);
  920. if (autorefresh) {
  921. SDE_ERROR(
  922. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  923. sde_crtc->name, autorefresh);
  924. return -EINVAL;
  925. }
  926. }
  927. return 0;
  928. }
  929. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  930. struct drm_crtc_state *state, int lm_idx)
  931. {
  932. struct sde_kms *sde_kms;
  933. struct sde_crtc *sde_crtc;
  934. struct sde_crtc_state *crtc_state;
  935. const struct sde_rect *crtc_roi;
  936. const struct sde_rect *lm_bounds;
  937. struct sde_rect *lm_roi;
  938. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  939. return -EINVAL;
  940. sde_kms = _sde_crtc_get_kms(crtc);
  941. if (!sde_kms || !sde_kms->catalog) {
  942. SDE_ERROR("invalid parameters\n");
  943. return -EINVAL;
  944. }
  945. sde_crtc = to_sde_crtc(crtc);
  946. crtc_state = to_sde_crtc_state(state);
  947. crtc_roi = &crtc_state->crtc_roi;
  948. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  949. lm_roi = &crtc_state->lm_roi[lm_idx];
  950. if (sde_kms_rect_is_null(crtc_roi))
  951. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  952. else
  953. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  954. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  955. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  956. /*
  957. * partial update is not supported with 3dmux dsc or dest scaler.
  958. * hence, crtc roi must match the mixer dimensions.
  959. */
  960. if (crtc_state->num_ds_enabled ||
  961. sde_rm_topology_is_group(&sde_kms->rm, state,
  962. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  963. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  964. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  965. return -EINVAL;
  966. }
  967. }
  968. /* if any dimension is zero, clear all dimensions for clarity */
  969. if (sde_kms_rect_is_null(lm_roi))
  970. memset(lm_roi, 0, sizeof(*lm_roi));
  971. return 0;
  972. }
  973. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  974. struct drm_crtc_state *state)
  975. {
  976. struct sde_crtc *sde_crtc;
  977. struct sde_crtc_state *crtc_state;
  978. u32 disp_bitmask = 0;
  979. int i;
  980. if (!crtc || !state) {
  981. pr_err("Invalid crtc or state\n");
  982. return 0;
  983. }
  984. sde_crtc = to_sde_crtc(crtc);
  985. crtc_state = to_sde_crtc_state(state);
  986. /* pingpong split: one ROI, one LM, two physical displays */
  987. if (crtc_state->is_ppsplit) {
  988. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  989. struct sde_rect *roi = &crtc_state->lm_roi[0];
  990. if (sde_kms_rect_is_null(roi))
  991. disp_bitmask = 0;
  992. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  993. disp_bitmask = BIT(0); /* left only */
  994. else if (roi->x >= lm_split_width)
  995. disp_bitmask = BIT(1); /* right only */
  996. else
  997. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  998. } else if (sde_crtc->mixers_swapped) {
  999. disp_bitmask = BIT(0);
  1000. } else {
  1001. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1002. if (!sde_kms_rect_is_null(
  1003. &crtc_state->lm_roi[i]))
  1004. disp_bitmask |= BIT(i);
  1005. }
  1006. }
  1007. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  1008. return disp_bitmask;
  1009. }
  1010. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  1011. struct drm_crtc_state *state)
  1012. {
  1013. struct sde_crtc *sde_crtc;
  1014. struct sde_crtc_state *crtc_state;
  1015. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  1016. if (!crtc || !state)
  1017. return -EINVAL;
  1018. sde_crtc = to_sde_crtc(crtc);
  1019. crtc_state = to_sde_crtc_state(state);
  1020. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1021. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  1022. sde_crtc->name, sde_crtc->num_mixers);
  1023. return -EINVAL;
  1024. }
  1025. /*
  1026. * If using pingpong split: one ROI, one LM, two physical displays
  1027. * then the ROI must be centered on the panel split boundary and
  1028. * be of equal width across the split.
  1029. */
  1030. if (crtc_state->is_ppsplit) {
  1031. u16 panel_split_width;
  1032. u32 display_mask;
  1033. roi[0] = &crtc_state->lm_roi[0];
  1034. if (sde_kms_rect_is_null(roi[0]))
  1035. return 0;
  1036. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  1037. if (display_mask != (BIT(0) | BIT(1)))
  1038. return 0;
  1039. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  1040. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  1041. SDE_ERROR("%s: roi x %d w %d split %d\n",
  1042. sde_crtc->name, roi[0]->x, roi[0]->w,
  1043. panel_split_width);
  1044. return -EINVAL;
  1045. }
  1046. return 0;
  1047. }
  1048. /*
  1049. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  1050. * LMs and be of equal width.
  1051. */
  1052. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  1053. return 0;
  1054. roi[0] = &crtc_state->lm_roi[0];
  1055. roi[1] = &crtc_state->lm_roi[1];
  1056. /* if one of the roi is null it's a left/right-only update */
  1057. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  1058. return 0;
  1059. /* check lm rois are equal width & first roi ends at 2nd roi */
  1060. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  1061. SDE_ERROR(
  1062. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  1063. sde_crtc->name, roi[0]->x, roi[0]->w,
  1064. roi[1]->x, roi[1]->w);
  1065. return -EINVAL;
  1066. }
  1067. return 0;
  1068. }
  1069. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  1070. struct drm_crtc_state *state)
  1071. {
  1072. struct sde_crtc *sde_crtc;
  1073. struct sde_crtc_state *crtc_state;
  1074. const struct sde_rect *crtc_roi;
  1075. const struct drm_plane_state *pstate;
  1076. struct drm_plane *plane;
  1077. if (!crtc || !state)
  1078. return -EINVAL;
  1079. /*
  1080. * Reject commit if a Plane CRTC destination coordinates fall outside
  1081. * the partial CRTC ROI. LM output is determined via connector ROIs,
  1082. * if they are specified, not Plane CRTC ROIs.
  1083. */
  1084. sde_crtc = to_sde_crtc(crtc);
  1085. crtc_state = to_sde_crtc_state(state);
  1086. crtc_roi = &crtc_state->crtc_roi;
  1087. if (sde_kms_rect_is_null(crtc_roi))
  1088. return 0;
  1089. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1090. struct sde_rect plane_roi, intersection;
  1091. if (IS_ERR_OR_NULL(pstate)) {
  1092. int rc = PTR_ERR(pstate);
  1093. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  1094. sde_crtc->name, plane->base.id, rc);
  1095. return rc;
  1096. }
  1097. plane_roi.x = pstate->crtc_x;
  1098. plane_roi.y = pstate->crtc_y;
  1099. plane_roi.w = pstate->crtc_w;
  1100. plane_roi.h = pstate->crtc_h;
  1101. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  1102. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  1103. SDE_ERROR(
  1104. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  1105. sde_crtc->name, plane->base.id,
  1106. plane_roi.x, plane_roi.y,
  1107. plane_roi.w, plane_roi.h,
  1108. crtc_roi->x, crtc_roi->y,
  1109. crtc_roi->w, crtc_roi->h);
  1110. return -E2BIG;
  1111. }
  1112. }
  1113. return 0;
  1114. }
  1115. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  1116. struct drm_crtc_state *state)
  1117. {
  1118. struct sde_crtc *sde_crtc;
  1119. struct sde_crtc_state *sde_crtc_state;
  1120. struct msm_mode_info mode_info;
  1121. int rc, lm_idx, i;
  1122. if (!crtc || !state)
  1123. return -EINVAL;
  1124. memset(&mode_info, 0, sizeof(mode_info));
  1125. sde_crtc = to_sde_crtc(crtc);
  1126. sde_crtc_state = to_sde_crtc_state(state);
  1127. /*
  1128. * check connector array cached at modeset time since incoming atomic
  1129. * state may not include any connectors if they aren't modified
  1130. */
  1131. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  1132. struct drm_connector *conn = sde_crtc_state->connectors[i];
  1133. if (!conn || !conn->state)
  1134. continue;
  1135. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  1136. if (rc) {
  1137. SDE_ERROR("failed to get mode info\n");
  1138. return -EINVAL;
  1139. }
  1140. if (!mode_info.roi_caps.enabled)
  1141. continue;
  1142. if (sde_crtc_state->user_roi_list.num_rects >
  1143. mode_info.roi_caps.num_roi) {
  1144. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1145. sde_crtc_state->user_roi_list.num_rects,
  1146. mode_info.roi_caps.num_roi);
  1147. return -E2BIG;
  1148. }
  1149. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1150. if (rc)
  1151. return rc;
  1152. rc = _sde_crtc_check_autorefresh(crtc, state);
  1153. if (rc)
  1154. return rc;
  1155. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1156. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1157. if (rc)
  1158. return rc;
  1159. }
  1160. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1161. if (rc)
  1162. return rc;
  1163. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1164. if (rc)
  1165. return rc;
  1166. }
  1167. return 0;
  1168. }
  1169. static u32 _sde_crtc_calc_gcd(u32 a, u32 b)
  1170. {
  1171. if (b == 0)
  1172. return a;
  1173. return _sde_crtc_calc_gcd(b, a % b);
  1174. }
  1175. static int _sde_crtc_check_panel_stacking(struct drm_crtc *crtc, struct drm_crtc_state *state)
  1176. {
  1177. struct sde_kms *kms;
  1178. struct sde_crtc *sde_crtc;
  1179. struct sde_crtc_state *sde_crtc_state;
  1180. struct drm_connector *conn;
  1181. struct msm_mode_info mode_info;
  1182. struct drm_display_mode *adj_mode = &state->adjusted_mode;
  1183. struct msm_sub_mode sub_mode;
  1184. u32 gcd = 0, num_of_active_lines = 0, num_of_dummy_lines = 0;
  1185. int rc;
  1186. struct drm_encoder *encoder;
  1187. const u32 max_encoder_cnt = 1;
  1188. u32 encoder_cnt = 0;
  1189. kms = _sde_crtc_get_kms(crtc);
  1190. if (!kms || !kms->catalog) {
  1191. SDE_ERROR("invalid kms\n");
  1192. return -EINVAL;
  1193. }
  1194. sde_crtc = to_sde_crtc(crtc);
  1195. sde_crtc_state = to_sde_crtc_state(state);
  1196. /* panel stacking only support single connector */
  1197. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask)
  1198. encoder_cnt++;
  1199. if (!kms->catalog->has_line_insertion || !state->mode_changed ||
  1200. encoder_cnt > max_encoder_cnt) {
  1201. SDE_DEBUG("no line insertion support mode change %d enc cnt %d\n",
  1202. state->mode_changed, encoder_cnt);
  1203. sde_crtc_state->line_insertion.padding_height = 0;
  1204. return 0;
  1205. }
  1206. conn = sde_crtc_state->connectors[0];
  1207. rc = sde_connector_get_mode_info(conn, adj_mode, &sub_mode, &mode_info);
  1208. if (rc) {
  1209. SDE_ERROR("failed to get mode info %d\n", rc);
  1210. return -EINVAL;
  1211. }
  1212. if (!mode_info.vpadding) {
  1213. sde_crtc_state->line_insertion.padding_height = 0;
  1214. return 0;
  1215. }
  1216. if (mode_info.vpadding < state->mode.vdisplay) {
  1217. SDE_ERROR("padding height %d is less than vdisplay %d\n",
  1218. mode_info.vpadding, state->mode.vdisplay);
  1219. return -EINVAL;
  1220. } else if (mode_info.vpadding == state->mode.vdisplay) {
  1221. SDE_DEBUG("padding height %d is equal to the vdisplay %d\n",
  1222. mode_info.vpadding, state->mode.vdisplay);
  1223. sde_crtc_state->line_insertion.padding_height = 0;
  1224. return 0;
  1225. } else if (mode_info.vpadding == sde_crtc_state->line_insertion.padding_height) {
  1226. return 0; /* skip calculation if already cached */
  1227. }
  1228. gcd = _sde_crtc_calc_gcd(mode_info.vpadding, state->mode.vdisplay);
  1229. if (!gcd) {
  1230. SDE_ERROR("zero gcd found for padding height %d %d\n",
  1231. mode_info.vpadding, state->mode.vdisplay);
  1232. return -EINVAL;
  1233. }
  1234. num_of_active_lines = state->mode.vdisplay;
  1235. do_div(num_of_active_lines, gcd);
  1236. num_of_dummy_lines = mode_info.vpadding;
  1237. do_div(num_of_dummy_lines, gcd);
  1238. num_of_dummy_lines = num_of_dummy_lines - num_of_active_lines;
  1239. if (num_of_active_lines > MAX_VPADDING_RATIO_M ||
  1240. num_of_dummy_lines > MAX_VPADDING_RATIO_N) {
  1241. SDE_ERROR("unsupported panel stacking pattern %d:%d", num_of_active_lines,
  1242. num_of_dummy_lines);
  1243. return -EINVAL;
  1244. }
  1245. sde_crtc_state->line_insertion.padding_active = num_of_active_lines;
  1246. sde_crtc_state->line_insertion.padding_dummy = num_of_dummy_lines;
  1247. sde_crtc_state->line_insertion.padding_height = mode_info.vpadding;
  1248. return 0;
  1249. }
  1250. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1251. {
  1252. struct sde_crtc *sde_crtc;
  1253. struct sde_crtc_state *cstate;
  1254. const struct sde_rect *lm_roi;
  1255. struct sde_hw_mixer *hw_lm;
  1256. bool right_mixer = false;
  1257. bool lm_updated = false;
  1258. int lm_idx;
  1259. if (!crtc)
  1260. return;
  1261. sde_crtc = to_sde_crtc(crtc);
  1262. cstate = to_sde_crtc_state(crtc->state);
  1263. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1264. struct sde_hw_mixer_cfg cfg;
  1265. lm_roi = &cstate->lm_roi[lm_idx];
  1266. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1267. if (!sde_crtc->mixers_swapped)
  1268. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1269. if (lm_roi->w != hw_lm->cfg.out_width ||
  1270. lm_roi->h != hw_lm->cfg.out_height ||
  1271. right_mixer != hw_lm->cfg.right_mixer) {
  1272. hw_lm->cfg.out_width = lm_roi->w;
  1273. hw_lm->cfg.out_height = lm_roi->h;
  1274. hw_lm->cfg.right_mixer = right_mixer;
  1275. cfg.out_width = lm_roi->w;
  1276. cfg.out_height = lm_roi->h;
  1277. cfg.right_mixer = right_mixer;
  1278. cfg.flags = 0;
  1279. if (hw_lm->ops.setup_mixer_out)
  1280. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1281. lm_updated = true;
  1282. }
  1283. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1284. lm_roi->h, right_mixer, lm_updated);
  1285. }
  1286. if (lm_updated)
  1287. sde_cp_crtc_res_change(crtc);
  1288. }
  1289. struct plane_state {
  1290. struct sde_plane_state *sde_pstate;
  1291. const struct drm_plane_state *drm_pstate;
  1292. int stage;
  1293. u32 pipe_id;
  1294. };
  1295. static int pstate_cmp(const void *a, const void *b)
  1296. {
  1297. struct plane_state *pa = (struct plane_state *)a;
  1298. struct plane_state *pb = (struct plane_state *)b;
  1299. int rc = 0;
  1300. int pa_zpos, pb_zpos;
  1301. enum sde_layout pa_layout, pb_layout;
  1302. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1303. return rc;
  1304. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1305. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1306. pa_layout = pa->sde_pstate->layout;
  1307. pb_layout = pb->sde_pstate->layout;
  1308. if (pa_zpos != pb_zpos)
  1309. rc = pa_zpos - pb_zpos;
  1310. else if (pa_layout != pb_layout)
  1311. rc = pa_layout - pb_layout;
  1312. else
  1313. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1314. return rc;
  1315. }
  1316. /*
  1317. * validate and set source split:
  1318. * use pstates sorted by stage to check planes on same stage
  1319. * we assume that all pipes are in source split so its valid to compare
  1320. * without taking into account left/right mixer placement
  1321. */
  1322. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1323. struct plane_state *pstates, int cnt)
  1324. {
  1325. struct plane_state *prv_pstate, *cur_pstate;
  1326. enum sde_layout prev_layout, cur_layout;
  1327. struct sde_rect left_rect, right_rect;
  1328. struct sde_kms *sde_kms;
  1329. int32_t left_pid, right_pid;
  1330. int32_t stage;
  1331. int i, rc = 0;
  1332. sde_kms = _sde_crtc_get_kms(crtc);
  1333. if (!sde_kms || !sde_kms->catalog) {
  1334. SDE_ERROR("invalid parameters\n");
  1335. return -EINVAL;
  1336. }
  1337. for (i = 1; i < cnt; i++) {
  1338. prv_pstate = &pstates[i - 1];
  1339. cur_pstate = &pstates[i];
  1340. prev_layout = prv_pstate->sde_pstate->layout;
  1341. cur_layout = cur_pstate->sde_pstate->layout;
  1342. if (prv_pstate->stage != cur_pstate->stage ||
  1343. prev_layout != cur_layout)
  1344. continue;
  1345. stage = cur_pstate->stage;
  1346. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1347. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1348. prv_pstate->drm_pstate->crtc_y,
  1349. prv_pstate->drm_pstate->crtc_w,
  1350. prv_pstate->drm_pstate->crtc_h, false);
  1351. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1352. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1353. cur_pstate->drm_pstate->crtc_y,
  1354. cur_pstate->drm_pstate->crtc_w,
  1355. cur_pstate->drm_pstate->crtc_h, false);
  1356. if (right_rect.x < left_rect.x) {
  1357. swap(left_pid, right_pid);
  1358. swap(left_rect, right_rect);
  1359. swap(prv_pstate, cur_pstate);
  1360. }
  1361. /*
  1362. * - planes are enumerated in pipe-priority order such that
  1363. * planes with lower drm_id must be left-most in a shared
  1364. * blend-stage when using source split.
  1365. * - planes in source split must be contiguous in width
  1366. * - planes in source split must have same dest yoff and height
  1367. */
  1368. if ((right_pid < left_pid) &&
  1369. !sde_kms->catalog->pipe_order_type) {
  1370. SDE_ERROR(
  1371. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1372. stage, left_pid, right_pid);
  1373. return -EINVAL;
  1374. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1375. SDE_ERROR(
  1376. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1377. stage, left_rect.x, left_rect.w,
  1378. right_rect.x, right_rect.w);
  1379. return -EINVAL;
  1380. } else if ((left_rect.y != right_rect.y) ||
  1381. (left_rect.h != right_rect.h)) {
  1382. SDE_ERROR(
  1383. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1384. stage, left_rect.y, left_rect.h,
  1385. right_rect.y, right_rect.h);
  1386. return -EINVAL;
  1387. }
  1388. }
  1389. return rc;
  1390. }
  1391. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1392. struct plane_state *pstates, int cnt)
  1393. {
  1394. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1395. enum sde_layout prev_layout, cur_layout;
  1396. struct sde_kms *sde_kms;
  1397. struct sde_rect left_rect, right_rect;
  1398. int32_t left_pid, right_pid;
  1399. int32_t stage;
  1400. int i;
  1401. sde_kms = _sde_crtc_get_kms(crtc);
  1402. if (!sde_kms || !sde_kms->catalog) {
  1403. SDE_ERROR("invalid parameters\n");
  1404. return;
  1405. }
  1406. if (!sde_kms->catalog->pipe_order_type)
  1407. return;
  1408. for (i = 0; i < cnt; i++) {
  1409. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1410. cur_pstate = &pstates[i];
  1411. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1412. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1413. SDE_LAYOUT_NONE;
  1414. cur_layout = cur_pstate->sde_pstate->layout;
  1415. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1416. || (prev_layout != cur_layout)) {
  1417. /*
  1418. * reset if prv or nxt pipes are not in the same stage
  1419. * as the cur pipe
  1420. */
  1421. if ((!nxt_pstate)
  1422. || (nxt_pstate->stage != cur_pstate->stage)
  1423. || (nxt_pstate->sde_pstate->layout !=
  1424. cur_pstate->sde_pstate->layout))
  1425. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1426. continue;
  1427. }
  1428. stage = cur_pstate->stage;
  1429. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1430. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1431. prv_pstate->drm_pstate->crtc_y,
  1432. prv_pstate->drm_pstate->crtc_w,
  1433. prv_pstate->drm_pstate->crtc_h, false);
  1434. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1435. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1436. cur_pstate->drm_pstate->crtc_y,
  1437. cur_pstate->drm_pstate->crtc_w,
  1438. cur_pstate->drm_pstate->crtc_h, false);
  1439. if (right_rect.x < left_rect.x) {
  1440. swap(left_pid, right_pid);
  1441. swap(left_rect, right_rect);
  1442. swap(prv_pstate, cur_pstate);
  1443. }
  1444. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1445. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1446. }
  1447. for (i = 0; i < cnt; i++) {
  1448. cur_pstate = &pstates[i];
  1449. sde_plane_setup_src_split_order(
  1450. cur_pstate->drm_pstate->plane,
  1451. cur_pstate->sde_pstate->multirect_index,
  1452. cur_pstate->sde_pstate->pipe_order_flags);
  1453. }
  1454. }
  1455. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1456. int num_mixers, struct plane_state *pstates, int cnt)
  1457. {
  1458. int i, lm_idx;
  1459. struct sde_format *format;
  1460. bool blend_stage[SDE_STAGE_MAX] = { false };
  1461. u32 blend_type;
  1462. for (i = cnt - 1; i >= 0; i--) {
  1463. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1464. PLANE_PROP_BLEND_OP);
  1465. /* stage has already been programmed or BLEND_OP_SKIP type */
  1466. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1467. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1468. continue;
  1469. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1470. format = to_sde_format(msm_framebuffer_format(
  1471. pstates[i].sde_pstate->base.fb));
  1472. if (!format) {
  1473. SDE_ERROR("invalid format\n");
  1474. return;
  1475. }
  1476. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1477. pstates[i].sde_pstate, format);
  1478. blend_stage[pstates[i].sde_pstate->stage] = true;
  1479. }
  1480. }
  1481. }
  1482. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1483. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1484. struct sde_crtc_mixer *mixer)
  1485. {
  1486. struct drm_plane *plane;
  1487. struct drm_framebuffer *fb;
  1488. struct drm_plane_state *state;
  1489. struct sde_crtc_state *cstate;
  1490. struct sde_plane_state *pstate = NULL;
  1491. struct plane_state *pstates = NULL;
  1492. struct sde_format *format;
  1493. struct sde_hw_ctl *ctl;
  1494. struct sde_hw_mixer *lm;
  1495. struct sde_hw_stage_cfg *stage_cfg;
  1496. struct sde_rect plane_crtc_roi;
  1497. uint32_t stage_idx, lm_idx, layout_idx;
  1498. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1499. int i, mode, cnt = 0;
  1500. bool bg_alpha_enable = false;
  1501. u32 blend_type;
  1502. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1503. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1504. if (!sde_crtc || !crtc->state || !mixer) {
  1505. SDE_ERROR("invalid sde_crtc or mixer\n");
  1506. return;
  1507. }
  1508. ctl = mixer->hw_ctl;
  1509. lm = mixer->hw_lm;
  1510. cstate = to_sde_crtc_state(crtc->state);
  1511. pstates = kcalloc(SDE_PSTATES_MAX,
  1512. sizeof(struct plane_state), GFP_KERNEL);
  1513. if (!pstates)
  1514. return;
  1515. memset(fetch_active, 0, sizeof(fetch_active));
  1516. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1517. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1518. state = plane->state;
  1519. if (!state)
  1520. continue;
  1521. plane_crtc_roi.x = state->crtc_x;
  1522. plane_crtc_roi.y = state->crtc_y;
  1523. plane_crtc_roi.w = state->crtc_w;
  1524. plane_crtc_roi.h = state->crtc_h;
  1525. pstate = to_sde_plane_state(state);
  1526. fb = state->fb;
  1527. mode = sde_plane_get_property(pstate,
  1528. PLANE_PROP_FB_TRANSLATION_MODE);
  1529. set_bit(sde_plane_pipe(plane), fetch_active);
  1530. sde_plane_ctl_flush(plane, ctl, true);
  1531. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1532. crtc->base.id,
  1533. pstate->stage,
  1534. plane->base.id,
  1535. sde_plane_pipe(plane) - SSPP_VIG0,
  1536. state->fb ? state->fb->base.id : -1);
  1537. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1538. if (!format) {
  1539. SDE_ERROR("invalid format\n");
  1540. goto end;
  1541. }
  1542. blend_type = sde_plane_get_property(pstate,
  1543. PLANE_PROP_BLEND_OP);
  1544. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1545. skip_blend_plane.valid_plane = true;
  1546. skip_blend_plane.plane = sde_plane_pipe(plane);
  1547. skip_blend_plane.height = plane_crtc_roi.h;
  1548. skip_blend_plane.width = plane_crtc_roi.w;
  1549. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1550. }
  1551. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1552. if (pstate->stage == SDE_STAGE_BASE &&
  1553. format->alpha_enable)
  1554. bg_alpha_enable = true;
  1555. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1556. state->fb ? state->fb->base.id : -1,
  1557. state->src_x >> 16, state->src_y >> 16,
  1558. state->src_w >> 16, state->src_h >> 16,
  1559. state->crtc_x, state->crtc_y,
  1560. state->crtc_w, state->crtc_h,
  1561. pstate->rotation, mode);
  1562. /*
  1563. * none or left layout will program to layer mixer
  1564. * group 0, right layout will program to layer mixer
  1565. * group 1.
  1566. */
  1567. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1568. layout_idx = 0;
  1569. else
  1570. layout_idx = 1;
  1571. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1572. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1573. stage_cfg->stage[pstate->stage][stage_idx] =
  1574. sde_plane_pipe(plane);
  1575. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1576. pstate->multirect_index;
  1577. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1578. sde_plane_pipe(plane) - SSPP_VIG0,
  1579. pstate->stage,
  1580. pstate->multirect_index,
  1581. pstate->multirect_mode,
  1582. format->base.pixel_format,
  1583. fb ? fb->modifier : 0,
  1584. layout_idx);
  1585. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1586. lm_idx++) {
  1587. if (bg_alpha_enable && !format->alpha_enable)
  1588. mixer[lm_idx].mixer_op_mode = 0;
  1589. else
  1590. mixer[lm_idx].mixer_op_mode |=
  1591. 1 << pstate->stage;
  1592. }
  1593. }
  1594. if (cnt >= SDE_PSTATES_MAX)
  1595. continue;
  1596. pstates[cnt].sde_pstate = pstate;
  1597. pstates[cnt].drm_pstate = state;
  1598. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1599. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1600. else
  1601. pstates[cnt].stage = sde_plane_get_property(
  1602. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1603. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1604. cnt++;
  1605. }
  1606. /* blend config update */
  1607. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1608. pstates, cnt);
  1609. if (ctl->ops.set_active_pipes)
  1610. ctl->ops.set_active_pipes(ctl, fetch_active);
  1611. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1612. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1613. if (lm && lm->ops.setup_dim_layer) {
  1614. cstate = to_sde_crtc_state(crtc->state);
  1615. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1616. for (i = 0; i < cstate->num_dim_layers; i++)
  1617. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1618. mixer, &cstate->dim_layer[i]);
  1619. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1620. }
  1621. }
  1622. end:
  1623. kfree(pstates);
  1624. }
  1625. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1626. struct drm_crtc *crtc)
  1627. {
  1628. struct sde_crtc *sde_crtc;
  1629. struct sde_crtc_state *cstate;
  1630. struct drm_encoder *drm_enc;
  1631. bool is_right_only;
  1632. bool encoder_in_dsc_merge = false;
  1633. if (!crtc || !crtc->state)
  1634. return;
  1635. sde_crtc = to_sde_crtc(crtc);
  1636. cstate = to_sde_crtc_state(crtc->state);
  1637. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1638. return;
  1639. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1640. crtc->state->encoder_mask) {
  1641. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1642. encoder_in_dsc_merge = true;
  1643. break;
  1644. }
  1645. }
  1646. /**
  1647. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1648. * This is due to two reasons:
  1649. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1650. * the left DSC must be used, right DSC cannot be used alone.
  1651. * For right-only partial update, this means swap layer mixers to map
  1652. * Left LM to Right INTF. On later HW this was relaxed.
  1653. * - In DSC Merge mode, the physical encoder has already registered
  1654. * PP0 as the master, to switch to right-only we would have to
  1655. * reprogram to be driven by PP1 instead.
  1656. * To support both cases, we prefer to support the mixer swap solution.
  1657. */
  1658. if (!encoder_in_dsc_merge) {
  1659. if (sde_crtc->mixers_swapped) {
  1660. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1661. sde_crtc->mixers_swapped = false;
  1662. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1663. }
  1664. return;
  1665. }
  1666. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1667. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1668. if (is_right_only && !sde_crtc->mixers_swapped) {
  1669. /* right-only update swap mixers */
  1670. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1671. sde_crtc->mixers_swapped = true;
  1672. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1673. /* left-only or full update, swap back */
  1674. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1675. sde_crtc->mixers_swapped = false;
  1676. }
  1677. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1678. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1679. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1680. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1681. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1682. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1683. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1684. }
  1685. /**
  1686. * _sde_crtc_blend_setup - configure crtc mixers
  1687. * @crtc: Pointer to drm crtc structure
  1688. * @old_state: Pointer to old crtc state
  1689. * @add_planes: Whether or not to add planes to mixers
  1690. */
  1691. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1692. struct drm_crtc_state *old_state, bool add_planes)
  1693. {
  1694. struct sde_crtc *sde_crtc;
  1695. struct sde_crtc_state *sde_crtc_state;
  1696. struct sde_crtc_mixer *mixer;
  1697. struct sde_hw_ctl *ctl;
  1698. struct sde_hw_mixer *lm;
  1699. struct sde_ctl_flush_cfg cfg = {0,};
  1700. int i;
  1701. if (!crtc)
  1702. return;
  1703. sde_crtc = to_sde_crtc(crtc);
  1704. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1705. mixer = sde_crtc->mixers;
  1706. SDE_DEBUG("%s\n", sde_crtc->name);
  1707. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1708. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1709. return;
  1710. }
  1711. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1712. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1713. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1714. }
  1715. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1716. if (!mixer[i].hw_lm) {
  1717. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1718. return;
  1719. }
  1720. mixer[i].mixer_op_mode = 0;
  1721. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1722. sde_crtc_state->dirty)) {
  1723. /* clear dim_layer settings */
  1724. lm = mixer[i].hw_lm;
  1725. if (lm->ops.clear_dim_layer)
  1726. lm->ops.clear_dim_layer(lm);
  1727. }
  1728. }
  1729. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1730. /* initialize stage cfg */
  1731. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1732. if (add_planes)
  1733. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1734. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1735. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1736. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1737. ctl = mixer[i].hw_ctl;
  1738. lm = mixer[i].hw_lm;
  1739. if (sde_kms_rect_is_null(lm_roi))
  1740. sde_crtc->mixers[i].mixer_op_mode = 0;
  1741. if (lm->ops.setup_alpha_out)
  1742. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1743. /* stage config flush mask */
  1744. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1745. ctl->ops.get_pending_flush(ctl, &cfg);
  1746. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1747. mixer[i].hw_lm->idx - LM_0,
  1748. mixer[i].mixer_op_mode,
  1749. ctl->idx - CTL_0,
  1750. cfg.pending_flush_mask);
  1751. if (sde_kms_rect_is_null(lm_roi)) {
  1752. SDE_DEBUG(
  1753. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1754. sde_crtc->name, lm->idx - LM_0,
  1755. ctl->idx - CTL_0);
  1756. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1757. NULL, true);
  1758. } else {
  1759. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1760. &sde_crtc->stage_cfg[lm_layout],
  1761. false);
  1762. }
  1763. }
  1764. _sde_crtc_program_lm_output_roi(crtc);
  1765. }
  1766. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1767. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1768. {
  1769. struct drm_plane *plane;
  1770. struct sde_plane_state *sde_pstate;
  1771. uint32_t mode = 0;
  1772. int rc;
  1773. if (!crtc) {
  1774. SDE_ERROR("invalid state\n");
  1775. return -EINVAL;
  1776. }
  1777. *fb_ns = 0;
  1778. *fb_sec = 0;
  1779. *fb_sec_dir = 0;
  1780. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1781. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1782. rc = PTR_ERR(plane);
  1783. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1784. DRMID(crtc), DRMID(plane), rc);
  1785. return rc;
  1786. }
  1787. sde_pstate = to_sde_plane_state(plane->state);
  1788. mode = sde_plane_get_property(sde_pstate,
  1789. PLANE_PROP_FB_TRANSLATION_MODE);
  1790. switch (mode) {
  1791. case SDE_DRM_FB_NON_SEC:
  1792. (*fb_ns)++;
  1793. break;
  1794. case SDE_DRM_FB_SEC:
  1795. (*fb_sec)++;
  1796. break;
  1797. case SDE_DRM_FB_SEC_DIR_TRANS:
  1798. (*fb_sec_dir)++;
  1799. break;
  1800. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1801. break;
  1802. default:
  1803. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1804. DRMID(plane), mode);
  1805. return -EINVAL;
  1806. }
  1807. }
  1808. return 0;
  1809. }
  1810. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1811. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1812. {
  1813. struct drm_plane *plane;
  1814. const struct drm_plane_state *pstate;
  1815. struct sde_plane_state *sde_pstate;
  1816. uint32_t mode = 0;
  1817. int rc;
  1818. if (!state) {
  1819. SDE_ERROR("invalid state\n");
  1820. return -EINVAL;
  1821. }
  1822. *fb_ns = 0;
  1823. *fb_sec = 0;
  1824. *fb_sec_dir = 0;
  1825. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1826. if (IS_ERR_OR_NULL(pstate)) {
  1827. rc = PTR_ERR(pstate);
  1828. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1829. DRMID(state->crtc), DRMID(plane), rc);
  1830. return rc;
  1831. }
  1832. sde_pstate = to_sde_plane_state(pstate);
  1833. mode = sde_plane_get_property(sde_pstate,
  1834. PLANE_PROP_FB_TRANSLATION_MODE);
  1835. switch (mode) {
  1836. case SDE_DRM_FB_NON_SEC:
  1837. (*fb_ns)++;
  1838. break;
  1839. case SDE_DRM_FB_SEC:
  1840. (*fb_sec)++;
  1841. break;
  1842. case SDE_DRM_FB_SEC_DIR_TRANS:
  1843. (*fb_sec_dir)++;
  1844. break;
  1845. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1846. break;
  1847. default:
  1848. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1849. DRMID(plane), mode);
  1850. return -EINVAL;
  1851. }
  1852. }
  1853. return 0;
  1854. }
  1855. static void _sde_drm_fb_sec_dir_trans(
  1856. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1857. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1858. {
  1859. /* secure display usecase */
  1860. if ((smmu_state->state == ATTACHED) && (secure_level == SDE_DRM_SEC_ONLY)) {
  1861. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1862. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1863. smmu_state->secure_level = secure_level;
  1864. smmu_state->transition_type = PRE_COMMIT;
  1865. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1866. if (old_valid_fb)
  1867. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE | SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1868. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1869. smmu_state->sui_misr_state = SUI_MISR_ENABLE_REQ;
  1870. /* secure camera usecase */
  1871. } else if (smmu_state->state == ATTACHED) {
  1872. smmu_state->state = DETACH_SEC_REQ;
  1873. smmu_state->secure_level = secure_level;
  1874. smmu_state->transition_type = PRE_COMMIT;
  1875. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1876. }
  1877. }
  1878. static void _sde_drm_fb_transactions(
  1879. struct sde_kms_smmu_state_data *smmu_state,
  1880. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1881. int *ops)
  1882. {
  1883. if (((smmu_state->state == DETACHED)
  1884. || (smmu_state->state == DETACH_ALL_REQ))
  1885. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1886. && ((smmu_state->state == DETACHED_SEC)
  1887. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1888. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1889. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1890. smmu_state->transition_type = post_commit ?
  1891. POST_COMMIT : PRE_COMMIT;
  1892. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1893. if (old_valid_fb)
  1894. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1895. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1896. smmu_state->sui_misr_state = SUI_MISR_DISABLE_REQ;
  1897. } else if ((smmu_state->state == DETACHED_SEC)
  1898. || (smmu_state->state == DETACH_SEC_REQ)) {
  1899. smmu_state->state = ATTACH_SEC_REQ;
  1900. smmu_state->transition_type = post_commit ?
  1901. POST_COMMIT : PRE_COMMIT;
  1902. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1903. if (old_valid_fb)
  1904. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1905. }
  1906. }
  1907. /**
  1908. * sde_crtc_get_secure_transition_ops - determines the operations that
  1909. * need to be performed before transitioning to secure state
  1910. * This function should be called after swapping the new state
  1911. * @crtc: Pointer to drm crtc structure
  1912. * Returns the bitmask of operations need to be performed, -Error in
  1913. * case of error cases
  1914. */
  1915. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1916. struct drm_crtc_state *old_crtc_state,
  1917. bool old_valid_fb)
  1918. {
  1919. struct drm_plane *plane;
  1920. struct drm_encoder *encoder;
  1921. struct sde_crtc *sde_crtc;
  1922. struct sde_kms *sde_kms;
  1923. struct sde_mdss_cfg *catalog;
  1924. struct sde_kms_smmu_state_data *smmu_state;
  1925. uint32_t translation_mode = 0, secure_level;
  1926. int ops = 0;
  1927. bool post_commit = false;
  1928. if (!crtc || !crtc->state) {
  1929. SDE_ERROR("invalid crtc\n");
  1930. return -EINVAL;
  1931. }
  1932. sde_kms = _sde_crtc_get_kms(crtc);
  1933. if (!sde_kms)
  1934. return -EINVAL;
  1935. smmu_state = &sde_kms->smmu_state;
  1936. smmu_state->prev_state = smmu_state->state;
  1937. smmu_state->prev_secure_level = smmu_state->secure_level;
  1938. sde_crtc = to_sde_crtc(crtc);
  1939. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1940. catalog = sde_kms->catalog;
  1941. /*
  1942. * SMMU operations need to be delayed in case of video mode panels
  1943. * when switching back to non_secure mode
  1944. */
  1945. drm_for_each_encoder_mask(encoder, crtc->dev,
  1946. crtc->state->encoder_mask) {
  1947. if (sde_encoder_is_dsi_display(encoder))
  1948. post_commit |= sde_encoder_check_curr_mode(encoder,
  1949. MSM_DISPLAY_VIDEO_MODE);
  1950. }
  1951. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1952. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1953. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1954. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1955. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1956. if (!plane->state)
  1957. continue;
  1958. translation_mode = sde_plane_get_property(
  1959. to_sde_plane_state(plane->state),
  1960. PLANE_PROP_FB_TRANSLATION_MODE);
  1961. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1962. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1963. DRMID(crtc), translation_mode);
  1964. return -EINVAL;
  1965. }
  1966. /* we can break if we find sec_dir plane */
  1967. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1968. break;
  1969. }
  1970. mutex_lock(&sde_kms->secure_transition_lock);
  1971. switch (translation_mode) {
  1972. case SDE_DRM_FB_SEC_DIR_TRANS:
  1973. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1974. catalog, old_valid_fb, &ops);
  1975. break;
  1976. case SDE_DRM_FB_SEC:
  1977. case SDE_DRM_FB_NON_SEC:
  1978. _sde_drm_fb_transactions(smmu_state, catalog,
  1979. old_valid_fb, post_commit, &ops);
  1980. break;
  1981. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1982. ops = 0;
  1983. break;
  1984. default:
  1985. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1986. DRMID(crtc), translation_mode);
  1987. ops = -EINVAL;
  1988. }
  1989. /* log only during actual transition times */
  1990. if (ops) {
  1991. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1992. DRMID(crtc), smmu_state->state,
  1993. secure_level, smmu_state->secure_level,
  1994. smmu_state->transition_type, ops);
  1995. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1996. smmu_state->state, smmu_state->transition_type,
  1997. smmu_state->secure_level, old_valid_fb,
  1998. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1999. }
  2000. mutex_unlock(&sde_kms->secure_transition_lock);
  2001. return ops;
  2002. }
  2003. /**
  2004. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  2005. * LUTs are configured only once during boot
  2006. * @sde_crtc: Pointer to sde crtc
  2007. * @cstate: Pointer to sde crtc state
  2008. */
  2009. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  2010. struct sde_crtc_state *cstate, uint32_t lut_idx)
  2011. {
  2012. struct sde_hw_scaler3_lut_cfg *cfg;
  2013. struct sde_kms *sde_kms;
  2014. u32 *lut_data = NULL;
  2015. size_t len = 0;
  2016. int ret = 0;
  2017. if (!sde_crtc || !cstate) {
  2018. SDE_ERROR("invalid args\n");
  2019. return -EINVAL;
  2020. }
  2021. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  2022. if (!sde_kms)
  2023. return -EINVAL;
  2024. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  2025. return 0;
  2026. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  2027. &cstate->property_state, &len, lut_idx);
  2028. if (!lut_data || !len) {
  2029. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  2030. lut_idx, lut_data, len);
  2031. lut_data = NULL;
  2032. len = 0;
  2033. }
  2034. cfg = &cstate->scl3_lut_cfg;
  2035. switch (lut_idx) {
  2036. case CRTC_PROP_DEST_SCALER_LUT_ED:
  2037. cfg->dir_lut = lut_data;
  2038. cfg->dir_len = len;
  2039. break;
  2040. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  2041. cfg->cir_lut = lut_data;
  2042. cfg->cir_len = len;
  2043. break;
  2044. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  2045. cfg->sep_lut = lut_data;
  2046. cfg->sep_len = len;
  2047. break;
  2048. default:
  2049. ret = -EINVAL;
  2050. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  2051. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  2052. break;
  2053. }
  2054. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  2055. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  2056. cfg->is_configured);
  2057. return ret;
  2058. }
  2059. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  2060. {
  2061. struct sde_crtc *sde_crtc;
  2062. if (!crtc) {
  2063. SDE_ERROR("invalid crtc\n");
  2064. return;
  2065. }
  2066. sde_crtc = to_sde_crtc(crtc);
  2067. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  2068. }
  2069. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  2070. {
  2071. int i;
  2072. /**
  2073. * Check if sufficient hw resources are
  2074. * available as per target caps & topology
  2075. */
  2076. if (!sde_crtc) {
  2077. SDE_ERROR("invalid argument\n");
  2078. return -EINVAL;
  2079. }
  2080. if (!sde_crtc->num_mixers ||
  2081. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  2082. SDE_ERROR("%s: invalid number mixers: %d\n",
  2083. sde_crtc->name, sde_crtc->num_mixers);
  2084. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2085. SDE_EVTLOG_ERROR);
  2086. return -EINVAL;
  2087. }
  2088. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2089. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  2090. || !sde_crtc->mixers[i].hw_ds) {
  2091. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  2092. sde_crtc->name, i);
  2093. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2094. i, sde_crtc->mixers[i].hw_lm,
  2095. sde_crtc->mixers[i].hw_ctl,
  2096. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  2097. return -EINVAL;
  2098. }
  2099. }
  2100. return 0;
  2101. }
  2102. /**
  2103. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  2104. * @crtc: Pointer to drm crtc
  2105. */
  2106. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  2107. {
  2108. struct sde_crtc *sde_crtc;
  2109. struct sde_crtc_state *cstate;
  2110. struct sde_hw_mixer *hw_lm;
  2111. struct sde_hw_ctl *hw_ctl;
  2112. struct sde_hw_ds *hw_ds;
  2113. struct sde_hw_ds_cfg *cfg;
  2114. struct sde_kms *kms;
  2115. u32 op_mode = 0;
  2116. u32 lm_idx = 0, num_mixers = 0;
  2117. int i, count = 0;
  2118. if (!crtc)
  2119. return;
  2120. sde_crtc = to_sde_crtc(crtc);
  2121. cstate = to_sde_crtc_state(crtc->state);
  2122. kms = _sde_crtc_get_kms(crtc);
  2123. num_mixers = sde_crtc->num_mixers;
  2124. count = cstate->num_ds;
  2125. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2126. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  2127. cstate->num_ds_enabled);
  2128. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2129. SDE_DEBUG("no change in settings, skip commit\n");
  2130. } else if (!kms || !kms->catalog) {
  2131. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  2132. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  2133. SDE_DEBUG("dest scaler feature not supported\n");
  2134. } else if (_sde_validate_hw_resources(sde_crtc)) {
  2135. //do nothing
  2136. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  2137. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  2138. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  2139. } else {
  2140. for (i = 0; i < count; i++) {
  2141. cfg = &cstate->ds_cfg[i];
  2142. if (!cfg->flags)
  2143. continue;
  2144. lm_idx = cfg->idx;
  2145. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  2146. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  2147. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2148. /* Setup op mode - Dual/single */
  2149. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2150. op_mode |= BIT(hw_ds->idx - DS_0);
  2151. if (hw_ds->ops.setup_opmode) {
  2152. op_mode |= (cstate->num_ds_enabled ==
  2153. CRTC_DUAL_MIXERS_ONLY) ?
  2154. SDE_DS_OP_MODE_DUAL : 0;
  2155. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  2156. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  2157. }
  2158. /* Setup scaler */
  2159. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  2160. (cfg->flags &
  2161. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  2162. if (hw_ds->ops.setup_scaler)
  2163. hw_ds->ops.setup_scaler(hw_ds,
  2164. &cfg->scl3_cfg,
  2165. &cstate->scl3_lut_cfg);
  2166. }
  2167. /*
  2168. * Dest scaler shares the flush bit of the LM in control
  2169. */
  2170. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  2171. hw_ctl->ops.update_bitmask_mixer(
  2172. hw_ctl, hw_lm->idx, 1);
  2173. }
  2174. }
  2175. }
  2176. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  2177. {
  2178. if (!buf)
  2179. return;
  2180. msm_gem_put_buffer(buf->gem);
  2181. kfree(buf);
  2182. buf = NULL;
  2183. }
  2184. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  2185. {
  2186. struct sde_crtc *sde_crtc;
  2187. struct sde_frame_data_buffer *buf;
  2188. uint32_t cur_buf;
  2189. sde_crtc = to_sde_crtc(crtc);
  2190. cur_buf = sde_crtc->frame_data.cnt;
  2191. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  2192. if (!buf)
  2193. return -ENOMEM;
  2194. sde_crtc->frame_data.buf[cur_buf] = buf;
  2195. buf->fd = fd;
  2196. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  2197. if (!buf->fb) {
  2198. SDE_ERROR("unable to get fb");
  2199. return -EINVAL;
  2200. }
  2201. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  2202. if (!buf->gem) {
  2203. SDE_ERROR("unable to get drm gem");
  2204. return -EINVAL;
  2205. }
  2206. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  2207. sizeof(struct sde_drm_frame_data_packet));
  2208. }
  2209. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  2210. struct sde_crtc_state *cstate, void __user *usr)
  2211. {
  2212. struct sde_crtc *sde_crtc;
  2213. struct sde_drm_frame_data_buffers_ctrl ctrl;
  2214. int i, ret;
  2215. if (!crtc || !cstate || !usr)
  2216. return;
  2217. sde_crtc = to_sde_crtc(crtc);
  2218. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  2219. if (ret) {
  2220. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2221. return;
  2222. }
  2223. if (!ctrl.num_buffers) {
  2224. SDE_DEBUG("clearing frame data buffers");
  2225. goto exit;
  2226. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2227. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2228. return;
  2229. }
  2230. for (i = 0; i < ctrl.num_buffers; i++) {
  2231. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2232. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2233. goto exit;
  2234. }
  2235. sde_crtc->frame_data.cnt++;
  2236. }
  2237. return;
  2238. exit:
  2239. while (sde_crtc->frame_data.cnt--)
  2240. _sde_crtc_put_frame_data_buffer(
  2241. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2242. sde_crtc->frame_data.cnt = 0;
  2243. }
  2244. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2245. struct sde_drm_frame_data_packet *frame_data_packet)
  2246. {
  2247. struct sde_crtc *sde_crtc;
  2248. struct sde_drm_frame_data_buf buf;
  2249. struct msm_gem_object *msm_gem;
  2250. u32 cur_buf;
  2251. sde_crtc = to_sde_crtc(crtc);
  2252. cur_buf = sde_crtc->frame_data.idx;
  2253. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2254. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2255. buf.offset = msm_gem->offset;
  2256. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, &buf,
  2257. sizeof(struct sde_drm_frame_data_buf));
  2258. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2259. }
  2260. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2261. {
  2262. struct sde_crtc *sde_crtc;
  2263. struct drm_plane *plane;
  2264. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2265. struct sde_drm_frame_data_packet *data;
  2266. struct sde_frame_data *frame_data;
  2267. int i = 0;
  2268. if (!crtc || !crtc->state)
  2269. return;
  2270. sde_crtc = to_sde_crtc(crtc);
  2271. frame_data = &sde_crtc->frame_data;
  2272. if (frame_data->cnt) {
  2273. struct msm_gem_object *msm_gem;
  2274. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2275. data = (struct sde_drm_frame_data_packet *)
  2276. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2277. } else {
  2278. data = &frame_data_packet;
  2279. }
  2280. data->commit_count = sde_crtc->play_count;
  2281. data->frame_count = sde_crtc->fps_info.frame_count;
  2282. /* Collect plane specific data */
  2283. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old)
  2284. sde_plane_get_frame_data(plane, &data->plane_frame_data[i]);
  2285. if (frame_data->cnt)
  2286. _sde_crtc_frame_data_notify(crtc, data);
  2287. }
  2288. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2289. {
  2290. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2291. struct sde_crtc *sde_crtc;
  2292. struct msm_drm_private *priv;
  2293. struct sde_crtc_frame_event *fevent;
  2294. struct sde_kms_frame_event_cb_data *cb_data;
  2295. unsigned long flags;
  2296. u32 crtc_id;
  2297. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2298. if (!data) {
  2299. SDE_ERROR("invalid parameters\n");
  2300. return;
  2301. }
  2302. crtc = cb_data->crtc;
  2303. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2304. SDE_ERROR("invalid parameters\n");
  2305. return;
  2306. }
  2307. sde_crtc = to_sde_crtc(crtc);
  2308. priv = crtc->dev->dev_private;
  2309. crtc_id = drm_crtc_index(crtc);
  2310. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2311. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2312. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2313. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2314. struct sde_crtc_frame_event, list);
  2315. if (fevent)
  2316. list_del_init(&fevent->list);
  2317. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2318. if (!fevent) {
  2319. SDE_ERROR("crtc%d event %d overflow\n",
  2320. crtc->base.id, event);
  2321. SDE_EVT32(DRMID(crtc), event);
  2322. return;
  2323. }
  2324. /* log and clear plane ubwc errors if any */
  2325. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2326. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2327. | SDE_ENCODER_FRAME_EVENT_DONE))
  2328. sde_crtc_get_frame_data(crtc);
  2329. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2330. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  2331. sde_crtc->retire_frame_event_time = ktime_get();
  2332. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2333. }
  2334. fevent->event = event;
  2335. fevent->ts = ts;
  2336. fevent->crtc = crtc;
  2337. fevent->connector = cb_data->connector;
  2338. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2339. }
  2340. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2341. struct drm_crtc_state *old_state)
  2342. {
  2343. struct drm_device *dev;
  2344. struct sde_crtc *sde_crtc;
  2345. struct sde_crtc_state *cstate;
  2346. struct drm_connector *conn;
  2347. struct drm_encoder *encoder;
  2348. struct drm_connector_list_iter conn_iter;
  2349. if (!crtc || !crtc->state) {
  2350. SDE_ERROR("invalid crtc\n");
  2351. return;
  2352. }
  2353. dev = crtc->dev;
  2354. sde_crtc = to_sde_crtc(crtc);
  2355. cstate = to_sde_crtc_state(crtc->state);
  2356. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2357. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2358. /* identify connectors attached to this crtc */
  2359. cstate->num_connectors = 0;
  2360. drm_connector_list_iter_begin(dev, &conn_iter);
  2361. drm_for_each_connector_iter(conn, &conn_iter)
  2362. if (conn->state && conn->state->crtc == crtc &&
  2363. cstate->num_connectors < MAX_CONNECTORS) {
  2364. encoder = conn->state->best_encoder;
  2365. if (encoder)
  2366. sde_encoder_register_frame_event_callback(
  2367. encoder,
  2368. sde_crtc_frame_event_cb,
  2369. crtc);
  2370. cstate->connectors[cstate->num_connectors++] = conn;
  2371. sde_connector_prepare_fence(conn);
  2372. sde_encoder_set_clone_mode(encoder, crtc->state);
  2373. }
  2374. drm_connector_list_iter_end(&conn_iter);
  2375. /* prepare main output fence */
  2376. sde_fence_prepare(sde_crtc->output_fence);
  2377. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2378. }
  2379. /**
  2380. * sde_crtc_complete_flip - signal pending page_flip events
  2381. * Any pending vblank events are added to the vblank_event_list
  2382. * so that the next vblank interrupt shall signal them.
  2383. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2384. * This API signals any pending PAGE_FLIP events requested through
  2385. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2386. * if file!=NULL, this is preclose potential cancel-flip path
  2387. * @crtc: Pointer to drm crtc structure
  2388. * @file: Pointer to drm file
  2389. */
  2390. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2391. struct drm_file *file)
  2392. {
  2393. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2394. struct drm_device *dev = crtc->dev;
  2395. struct drm_pending_vblank_event *event;
  2396. unsigned long flags;
  2397. spin_lock_irqsave(&dev->event_lock, flags);
  2398. event = sde_crtc->event;
  2399. if (!event)
  2400. goto end;
  2401. /*
  2402. * if regular vblank case (!file) or if cancel-flip from
  2403. * preclose on file that requested flip, then send the
  2404. * event:
  2405. */
  2406. if (!file || (event->base.file_priv == file)) {
  2407. sde_crtc->event = NULL;
  2408. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2409. sde_crtc->name, event);
  2410. SDE_EVT32_VERBOSE(DRMID(crtc));
  2411. drm_crtc_send_vblank_event(crtc, event);
  2412. }
  2413. end:
  2414. spin_unlock_irqrestore(&dev->event_lock, flags);
  2415. }
  2416. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2417. struct drm_crtc_state *cstate)
  2418. {
  2419. struct drm_encoder *encoder;
  2420. if (!crtc || !crtc->dev || !cstate) {
  2421. SDE_ERROR("invalid crtc\n");
  2422. return INTF_MODE_NONE;
  2423. }
  2424. drm_for_each_encoder_mask(encoder, crtc->dev,
  2425. cstate->encoder_mask) {
  2426. /* continue if copy encoder is encountered */
  2427. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2428. continue;
  2429. return sde_encoder_get_intf_mode(encoder);
  2430. }
  2431. return INTF_MODE_NONE;
  2432. }
  2433. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2434. {
  2435. struct drm_encoder *encoder;
  2436. if (!crtc || !crtc->dev) {
  2437. SDE_ERROR("invalid crtc\n");
  2438. return INTF_MODE_NONE;
  2439. }
  2440. drm_for_each_encoder(encoder, crtc->dev)
  2441. if ((encoder->crtc == crtc)
  2442. && !sde_encoder_in_cont_splash(encoder))
  2443. return sde_encoder_get_fps(encoder);
  2444. return 0;
  2445. }
  2446. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2447. {
  2448. struct drm_encoder *encoder;
  2449. if (!crtc || !crtc->dev) {
  2450. SDE_ERROR("invalid crtc\n");
  2451. return 0;
  2452. }
  2453. drm_for_each_encoder_mask(encoder, crtc->dev,
  2454. crtc->state->encoder_mask) {
  2455. if (!sde_encoder_in_cont_splash(encoder))
  2456. return sde_encoder_get_dfps_maxfps(encoder);
  2457. }
  2458. return 0;
  2459. }
  2460. struct drm_encoder *sde_crtc_get_src_encoder_of_clone(struct drm_crtc *crtc)
  2461. {
  2462. struct drm_encoder *enc;
  2463. struct sde_crtc *sde_crtc;
  2464. if (!crtc || !crtc->dev)
  2465. return NULL;
  2466. sde_crtc = to_sde_crtc(crtc);
  2467. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  2468. if (sde_encoder_in_clone_mode(enc))
  2469. continue;
  2470. return enc;
  2471. }
  2472. return NULL;
  2473. }
  2474. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2475. {
  2476. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2477. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2478. /* keep statistics on vblank callback - with auto reset via debugfs */
  2479. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2480. sde_crtc->vblank_cb_time = ts;
  2481. else
  2482. sde_crtc->vblank_cb_count++;
  2483. sde_crtc->vblank_last_cb_time = ts;
  2484. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2485. drm_crtc_handle_vblank(crtc);
  2486. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2487. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2488. }
  2489. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2490. ktime_t ts, enum sde_fence_event fence_event)
  2491. {
  2492. if (!connector) {
  2493. SDE_ERROR("invalid param\n");
  2494. return;
  2495. }
  2496. SDE_ATRACE_BEGIN("signal_retire_fence");
  2497. sde_connector_complete_commit(connector, ts, fence_event);
  2498. SDE_ATRACE_END("signal_retire_fence");
  2499. }
  2500. void sde_crtc_opr_event_notify(struct drm_crtc *crtc)
  2501. {
  2502. struct sde_crtc *sde_crtc;
  2503. uint32_t current_opr_value[MAX_DSI_DISPLAYS] = {0};
  2504. int i, rc;
  2505. bool updated = false;
  2506. struct drm_event event;
  2507. sde_crtc = to_sde_crtc(crtc);
  2508. atomic_set(&sde_crtc->previous_opr_value.num_valid_opr, 0);
  2509. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2510. rc = sde_dspp_spr_read_opr_value(sde_crtc->mixers[i].hw_dspp,
  2511. &current_opr_value[i]);
  2512. if (rc) {
  2513. SDE_ERROR("failed to collect OPR %d", i, rc);
  2514. continue;
  2515. }
  2516. atomic_inc(&sde_crtc->previous_opr_value.num_valid_opr);
  2517. if (current_opr_value[i] == sde_crtc->previous_opr_value.opr_value[i])
  2518. continue;
  2519. sde_crtc->previous_opr_value.opr_value[i] = current_opr_value[i];
  2520. updated = true;
  2521. }
  2522. if (updated) {
  2523. event.type = DRM_EVENT_OPR_VALUE;
  2524. event.length = sizeof(sde_crtc->previous_opr_value);
  2525. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  2526. (u8 *)&sde_crtc->previous_opr_value);
  2527. }
  2528. }
  2529. static void _sde_crtc_frame_done_notify(struct drm_crtc *crtc,
  2530. struct sde_crtc_frame_event *fevent)
  2531. {
  2532. struct sde_crtc *sde_crtc;
  2533. struct sde_connector *sde_conn;
  2534. sde_crtc = to_sde_crtc(crtc);
  2535. if (sde_crtc->opr_event_notify_enabled)
  2536. sde_crtc_opr_event_notify(crtc);
  2537. sde_conn = to_sde_connector(fevent->connector);
  2538. if (sde_conn && sde_conn->misr_event_notify_enabled)
  2539. sde_encoder_misr_sign_event_notify(fevent->connector->encoder);
  2540. }
  2541. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2542. {
  2543. struct msm_drm_private *priv;
  2544. struct sde_crtc_frame_event *fevent;
  2545. struct drm_crtc *crtc;
  2546. struct sde_crtc *sde_crtc;
  2547. struct sde_kms *sde_kms;
  2548. unsigned long flags;
  2549. bool in_clone_mode = false;
  2550. if (!work) {
  2551. SDE_ERROR("invalid work handle\n");
  2552. return;
  2553. }
  2554. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2555. if (!fevent->crtc || !fevent->crtc->state) {
  2556. SDE_ERROR("invalid crtc\n");
  2557. return;
  2558. }
  2559. crtc = fevent->crtc;
  2560. sde_crtc = to_sde_crtc(crtc);
  2561. sde_kms = _sde_crtc_get_kms(crtc);
  2562. if (!sde_kms) {
  2563. SDE_ERROR("invalid kms handle\n");
  2564. return;
  2565. }
  2566. priv = sde_kms->dev->dev_private;
  2567. SDE_ATRACE_BEGIN("crtc_frame_event");
  2568. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2569. ktime_to_ns(fevent->ts));
  2570. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2571. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2572. true : false;
  2573. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2574. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2575. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2576. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2577. /* this should not happen */
  2578. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2579. crtc->base.id,
  2580. ktime_to_ns(fevent->ts),
  2581. atomic_read(&sde_crtc->frame_pending));
  2582. SDE_EVT32(DRMID(crtc), fevent->event,
  2583. SDE_EVTLOG_FUNC_CASE1);
  2584. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2585. /* release bandwidth and other resources */
  2586. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2587. crtc->base.id,
  2588. ktime_to_ns(fevent->ts));
  2589. SDE_EVT32(DRMID(crtc), fevent->event,
  2590. SDE_EVTLOG_FUNC_CASE2);
  2591. sde_core_perf_crtc_release_bw(crtc);
  2592. } else {
  2593. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2594. SDE_EVTLOG_FUNC_CASE3);
  2595. }
  2596. }
  2597. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2598. SDE_ATRACE_BEGIN("signal_release_fence");
  2599. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2600. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2601. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2602. _sde_crtc_frame_done_notify(crtc, fevent);
  2603. SDE_ATRACE_END("signal_release_fence");
  2604. }
  2605. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2606. /* this api should be called without spin_lock */
  2607. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2608. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2609. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2610. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2611. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2612. crtc->base.id, ktime_to_ns(fevent->ts));
  2613. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2614. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2615. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2616. SDE_ATRACE_END("crtc_frame_event");
  2617. }
  2618. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2619. struct drm_crtc_state *old_state)
  2620. {
  2621. struct sde_crtc *sde_crtc;
  2622. struct sde_splash_display *splash_display = NULL;
  2623. struct sde_kms *sde_kms;
  2624. bool cont_splash_enabled = false;
  2625. int i;
  2626. u32 power_on = 1;
  2627. if (!crtc || !crtc->state) {
  2628. SDE_ERROR("invalid crtc\n");
  2629. return;
  2630. }
  2631. sde_crtc = to_sde_crtc(crtc);
  2632. SDE_EVT32_VERBOSE(DRMID(crtc));
  2633. sde_kms = _sde_crtc_get_kms(crtc);
  2634. if (!sde_kms)
  2635. return;
  2636. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2637. splash_display = &sde_kms->splash_data.splash_display[i];
  2638. if (splash_display->cont_splash_enabled &&
  2639. crtc == splash_display->encoder->crtc)
  2640. cont_splash_enabled = true;
  2641. }
  2642. if ((crtc->state->active_changed || cont_splash_enabled) && crtc->state->active)
  2643. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  2644. sde_core_perf_crtc_update(crtc, 0, false);
  2645. }
  2646. /**
  2647. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2648. * @cstate: Pointer to sde crtc state
  2649. */
  2650. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2651. {
  2652. if (!cstate) {
  2653. SDE_ERROR("invalid cstate\n");
  2654. return;
  2655. }
  2656. cstate->input_fence_timeout_ns =
  2657. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2658. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2659. }
  2660. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2661. {
  2662. u32 i;
  2663. struct sde_crtc_state *cstate;
  2664. if (!state)
  2665. return;
  2666. cstate = to_sde_crtc_state(state);
  2667. for (i = 0; i < cstate->num_dim_layers; i++)
  2668. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2669. cstate->num_dim_layers = 0;
  2670. }
  2671. /**
  2672. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2673. * @cstate: Pointer to sde crtc state
  2674. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2675. */
  2676. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2677. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2678. {
  2679. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2680. struct sde_drm_dim_layer_cfg *user_cfg;
  2681. struct sde_hw_dim_layer *dim_layer;
  2682. u32 count, i;
  2683. struct sde_kms *kms;
  2684. if (!crtc || !cstate) {
  2685. SDE_ERROR("invalid crtc or cstate\n");
  2686. return;
  2687. }
  2688. dim_layer = cstate->dim_layer;
  2689. if (!usr_ptr) {
  2690. /* usr_ptr is null when setting the default property value */
  2691. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2692. SDE_DEBUG("dim_layer data removed\n");
  2693. goto clear;
  2694. }
  2695. kms = _sde_crtc_get_kms(crtc);
  2696. if (!kms || !kms->catalog) {
  2697. SDE_ERROR("invalid kms\n");
  2698. return;
  2699. }
  2700. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2701. SDE_ERROR("failed to copy dim_layer data\n");
  2702. return;
  2703. }
  2704. count = dim_layer_v1.num_layers;
  2705. if (count > SDE_MAX_DIM_LAYERS) {
  2706. SDE_ERROR("invalid number of dim_layers:%d", count);
  2707. return;
  2708. }
  2709. /* populate from user space */
  2710. cstate->num_dim_layers = count;
  2711. for (i = 0; i < count; i++) {
  2712. user_cfg = &dim_layer_v1.layer_cfg[i];
  2713. dim_layer[i].flags = user_cfg->flags;
  2714. dim_layer[i].stage = test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features) ?
  2715. user_cfg->stage : user_cfg->stage + SDE_STAGE_0;
  2716. dim_layer[i].rect.x = user_cfg->rect.x1;
  2717. dim_layer[i].rect.y = user_cfg->rect.y1;
  2718. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2719. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2720. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2721. user_cfg->color_fill.color_0,
  2722. user_cfg->color_fill.color_1,
  2723. user_cfg->color_fill.color_2,
  2724. user_cfg->color_fill.color_3,
  2725. };
  2726. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2727. i, dim_layer[i].flags, dim_layer[i].stage);
  2728. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2729. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2730. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2731. dim_layer[i].color_fill.color_0,
  2732. dim_layer[i].color_fill.color_1,
  2733. dim_layer[i].color_fill.color_2,
  2734. dim_layer[i].color_fill.color_3);
  2735. }
  2736. clear:
  2737. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2738. }
  2739. /**
  2740. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2741. * @sde_crtc : Pointer to sde crtc
  2742. * @cstate : Pointer to sde crtc state
  2743. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2744. */
  2745. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2746. struct sde_crtc_state *cstate,
  2747. void __user *usr_ptr)
  2748. {
  2749. struct sde_drm_dest_scaler_data ds_data;
  2750. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2751. struct sde_drm_scaler_v2 scaler_v2;
  2752. void __user *scaler_v2_usr;
  2753. int i, count;
  2754. if (!sde_crtc || !cstate) {
  2755. SDE_ERROR("invalid sde_crtc/state\n");
  2756. return -EINVAL;
  2757. }
  2758. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2759. if (!usr_ptr) {
  2760. SDE_DEBUG("ds data removed\n");
  2761. return 0;
  2762. }
  2763. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2764. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2765. sde_crtc->name);
  2766. return -EINVAL;
  2767. }
  2768. count = ds_data.num_dest_scaler;
  2769. if (!count) {
  2770. SDE_DEBUG("no ds data available\n");
  2771. return 0;
  2772. }
  2773. if (count > SDE_MAX_DS_COUNT) {
  2774. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2775. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2776. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2777. return -EINVAL;
  2778. }
  2779. /* Populate from user space */
  2780. for (i = 0; i < count; i++) {
  2781. ds_cfg_usr = &ds_data.ds_cfg[i];
  2782. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2783. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2784. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2785. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2786. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2787. if (ds_cfg_usr->scaler_cfg) {
  2788. scaler_v2_usr =
  2789. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2790. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2791. sizeof(scaler_v2))) {
  2792. SDE_ERROR("%s:scaler: copy from user failed\n",
  2793. sde_crtc->name);
  2794. return -EINVAL;
  2795. }
  2796. }
  2797. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2798. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2799. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2800. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2801. scaler_v2.dst_width, scaler_v2.dst_height);
  2802. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2803. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2804. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2805. scaler_v2.dst_width, scaler_v2.dst_height);
  2806. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2807. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2808. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2809. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2810. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2811. ds_cfg_usr->lm_height);
  2812. }
  2813. cstate->num_ds = count;
  2814. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2815. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2816. return 0;
  2817. }
  2818. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2819. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2820. struct sde_hw_ds_cfg *prev_cfg)
  2821. {
  2822. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2823. || !cfg->lm_width || !cfg->lm_height) {
  2824. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2825. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2826. hdisplay, mode->vdisplay);
  2827. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2828. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2829. return -E2BIG;
  2830. }
  2831. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2832. cfg->lm_height != prev_cfg->lm_height)) {
  2833. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2834. crtc->base.id, cfg->lm_width,
  2835. cfg->lm_height, prev_cfg->lm_width,
  2836. prev_cfg->lm_height);
  2837. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2838. prev_cfg->lm_width, prev_cfg->lm_height,
  2839. SDE_EVTLOG_ERROR);
  2840. return -EINVAL;
  2841. }
  2842. return 0;
  2843. }
  2844. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2845. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2846. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2847. u32 max_in_width, u32 max_out_width)
  2848. {
  2849. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2850. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2851. /**
  2852. * Scaler src and dst width shouldn't exceed the maximum
  2853. * width limitation. Also, if there is no partial update
  2854. * dst width and height must match display resolution.
  2855. */
  2856. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2857. cfg->scl3_cfg.dst_width > max_out_width ||
  2858. !cfg->scl3_cfg.src_width[0] ||
  2859. !cfg->scl3_cfg.dst_width ||
  2860. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2861. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2862. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2863. SDE_ERROR("crtc%d: ", crtc->base.id);
  2864. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2865. cfg->scl3_cfg.src_width[0],
  2866. cfg->scl3_cfg.dst_width,
  2867. cfg->scl3_cfg.dst_height,
  2868. hdisplay, mode->vdisplay);
  2869. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2870. sde_crtc->num_mixers, cfg->flags,
  2871. hw_ds->idx - DS_0);
  2872. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2873. cfg->scl3_cfg.enable,
  2874. cfg->scl3_cfg.de.enable);
  2875. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2876. cfg->scl3_cfg.de.enable, cfg->flags,
  2877. max_in_width, max_out_width,
  2878. cfg->scl3_cfg.src_width[0],
  2879. cfg->scl3_cfg.dst_width,
  2880. cfg->scl3_cfg.dst_height, hdisplay,
  2881. mode->vdisplay, sde_crtc->num_mixers,
  2882. SDE_EVTLOG_ERROR);
  2883. cfg->flags &=
  2884. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2885. cfg->flags &=
  2886. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2887. return -EINVAL;
  2888. }
  2889. }
  2890. return 0;
  2891. }
  2892. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2893. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2894. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2895. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2896. {
  2897. int i, ret;
  2898. u32 lm_idx;
  2899. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2900. for (i = 0; i < cstate->num_ds; i++) {
  2901. cfg = &cstate->ds_cfg[i];
  2902. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2903. lm_idx = cfg->idx;
  2904. /**
  2905. * Validate against topology
  2906. * No of dest scalers should match the num of mixers
  2907. * unless it is partial update left only/right only use case
  2908. */
  2909. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2910. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2911. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2912. crtc->base.id, i, lm_idx, cfg->flags);
  2913. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2914. SDE_EVTLOG_ERROR);
  2915. return -EINVAL;
  2916. }
  2917. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2918. if (!max_in_width && !max_out_width) {
  2919. max_in_width = hw_ds->scl->top->maxinputwidth;
  2920. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2921. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2922. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2923. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2924. max_in_width, max_out_width, cstate->num_ds);
  2925. }
  2926. /* Check LM width and height */
  2927. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2928. prev_cfg);
  2929. if (ret)
  2930. return ret;
  2931. /* Check scaler data */
  2932. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2933. hw_ds, cfg, hdisplay,
  2934. max_in_width, max_out_width);
  2935. if (ret)
  2936. return ret;
  2937. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2938. (*num_ds_enable)++;
  2939. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2940. hw_ds->idx - DS_0, cfg->flags);
  2941. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2942. }
  2943. return 0;
  2944. }
  2945. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2946. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2947. {
  2948. struct sde_hw_ds_cfg *cfg;
  2949. int i;
  2950. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2951. cstate->num_ds_enabled, num_ds_enable);
  2952. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2953. cstate->num_ds, cstate->dirty[0]);
  2954. if (cstate->num_ds_enabled != num_ds_enable) {
  2955. /* Disabling destination scaler */
  2956. if (!num_ds_enable) {
  2957. for (i = 0; i < cstate->num_ds; i++) {
  2958. cfg = &cstate->ds_cfg[i];
  2959. cfg->idx = i;
  2960. /* Update scaler settings in disable case */
  2961. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2962. cfg->scl3_cfg.enable = 0;
  2963. cfg->scl3_cfg.de.enable = 0;
  2964. }
  2965. }
  2966. cstate->num_ds_enabled = num_ds_enable;
  2967. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2968. } else {
  2969. if (!cstate->num_ds_enabled)
  2970. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2971. }
  2972. }
  2973. /**
  2974. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2975. * @crtc : Pointer to drm crtc
  2976. * @state : Pointer to drm crtc state
  2977. */
  2978. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2979. struct drm_crtc_state *state)
  2980. {
  2981. struct sde_crtc *sde_crtc;
  2982. struct sde_crtc_state *cstate;
  2983. struct drm_display_mode *mode;
  2984. struct sde_kms *kms;
  2985. struct sde_hw_ds *hw_ds = NULL;
  2986. u32 ret = 0;
  2987. u32 num_ds_enable = 0, hdisplay = 0;
  2988. u32 max_in_width = 0, max_out_width = 0;
  2989. if (!crtc || !state)
  2990. return -EINVAL;
  2991. sde_crtc = to_sde_crtc(crtc);
  2992. cstate = to_sde_crtc_state(state);
  2993. kms = _sde_crtc_get_kms(crtc);
  2994. mode = &state->adjusted_mode;
  2995. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2996. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2997. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2998. return 0;
  2999. }
  3000. if (!kms || !kms->catalog) {
  3001. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  3002. return -EINVAL;
  3003. }
  3004. if (!kms->catalog->mdp[0].has_dest_scaler) {
  3005. SDE_DEBUG("dest scaler feature not supported\n");
  3006. return 0;
  3007. }
  3008. if (!sde_crtc->num_mixers) {
  3009. SDE_DEBUG("mixers not allocated\n");
  3010. return 0;
  3011. }
  3012. ret = _sde_validate_hw_resources(sde_crtc);
  3013. if (ret)
  3014. goto err;
  3015. /**
  3016. * No of dest scalers shouldn't exceed hw ds block count and
  3017. * also, match the num of mixers unless it is partial update
  3018. * left only/right only use case - currently PU + DS is not supported
  3019. */
  3020. if (cstate->num_ds > kms->catalog->ds_count ||
  3021. ((cstate->num_ds != sde_crtc->num_mixers) &&
  3022. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  3023. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  3024. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  3025. cstate->ds_cfg[0].flags);
  3026. ret = -EINVAL;
  3027. goto err;
  3028. }
  3029. /**
  3030. * Check if DS needs to be enabled or disabled
  3031. * In case of enable, validate the data
  3032. */
  3033. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  3034. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  3035. cstate->num_ds, cstate->ds_cfg[0].flags);
  3036. goto disable;
  3037. }
  3038. /* Display resolution */
  3039. hdisplay = mode->hdisplay / sde_crtc->num_mixers;
  3040. /* Validate the DS data */
  3041. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  3042. mode, hw_ds, hdisplay, &num_ds_enable,
  3043. max_in_width, max_out_width);
  3044. if (ret)
  3045. goto err;
  3046. disable:
  3047. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  3048. return 0;
  3049. err:
  3050. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3051. return ret;
  3052. }
  3053. /**
  3054. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  3055. * @crtc: Pointer to CRTC object
  3056. */
  3057. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  3058. {
  3059. struct drm_plane *plane = NULL;
  3060. uint32_t wait_ms = 1;
  3061. ktime_t kt_end, kt_wait;
  3062. int rc = 0;
  3063. SDE_DEBUG("\n");
  3064. if (!crtc || !crtc->state) {
  3065. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  3066. return;
  3067. }
  3068. /* use monotonic timer to limit total fence wait time */
  3069. kt_end = ktime_add_ns(ktime_get(),
  3070. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  3071. /*
  3072. * Wait for fences sequentially, as all of them need to be signalled
  3073. * before we can proceed.
  3074. *
  3075. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  3076. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  3077. * that each plane can check its fence status and react appropriately
  3078. * if its fence has timed out. Call input fence wait multiple times if
  3079. * fence wait is interrupted due to interrupt call.
  3080. */
  3081. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  3082. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3083. do {
  3084. kt_wait = ktime_sub(kt_end, ktime_get());
  3085. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  3086. wait_ms = ktime_to_ms(kt_wait);
  3087. else
  3088. wait_ms = 0;
  3089. rc = sde_plane_wait_input_fence(plane, wait_ms);
  3090. } while (wait_ms && rc == -ERESTARTSYS);
  3091. }
  3092. SDE_ATRACE_END("plane_wait_input_fence");
  3093. }
  3094. static void _sde_crtc_setup_mixer_for_encoder(
  3095. struct drm_crtc *crtc,
  3096. struct drm_encoder *enc)
  3097. {
  3098. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3099. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3100. struct sde_rm *rm = &sde_kms->rm;
  3101. struct sde_crtc_mixer *mixer;
  3102. struct sde_hw_ctl *last_valid_ctl = NULL;
  3103. int i;
  3104. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  3105. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  3106. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  3107. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  3108. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  3109. /* Set up all the mixers and ctls reserved by this encoder */
  3110. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  3111. mixer = &sde_crtc->mixers[i];
  3112. if (!sde_rm_get_hw(rm, &lm_iter))
  3113. break;
  3114. mixer->hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3115. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  3116. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  3117. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  3118. mixer->hw_lm->idx - LM_0);
  3119. mixer->hw_ctl = last_valid_ctl;
  3120. } else {
  3121. mixer->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  3122. last_valid_ctl = mixer->hw_ctl;
  3123. sde_crtc->num_ctls++;
  3124. }
  3125. /* Shouldn't happen, mixers are always >= ctls */
  3126. if (!mixer->hw_ctl) {
  3127. SDE_ERROR("no valid ctls found for lm %d\n",
  3128. mixer->hw_lm->idx - LM_0);
  3129. return;
  3130. }
  3131. /* Dspp may be null */
  3132. (void) sde_rm_get_hw(rm, &dspp_iter);
  3133. mixer->hw_dspp = to_sde_hw_dspp(dspp_iter.hw);
  3134. /* DS may be null */
  3135. (void) sde_rm_get_hw(rm, &ds_iter);
  3136. mixer->hw_ds = to_sde_hw_ds(ds_iter.hw);
  3137. mixer->encoder = enc;
  3138. sde_crtc->num_mixers++;
  3139. SDE_DEBUG("setup mixer %d: lm %d\n",
  3140. i, mixer->hw_lm->idx - LM_0);
  3141. SDE_DEBUG("setup mixer %d: ctl %d\n",
  3142. i, mixer->hw_ctl->idx - CTL_0);
  3143. if (mixer->hw_ds)
  3144. SDE_DEBUG("setup mixer %d: ds %d\n",
  3145. i, mixer->hw_ds->idx - DS_0);
  3146. }
  3147. }
  3148. bool sde_crtc_is_line_insertion_supported(struct drm_crtc *crtc)
  3149. {
  3150. struct drm_encoder *enc = NULL;
  3151. struct sde_kms *kms;
  3152. if (!crtc)
  3153. return false;
  3154. kms = _sde_crtc_get_kms(crtc);
  3155. if (!kms || !kms->catalog || !kms->catalog->has_line_insertion)
  3156. return false;
  3157. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3158. if (enc->crtc == crtc)
  3159. return sde_encoder_is_line_insertion_supported(enc);
  3160. }
  3161. return false;
  3162. }
  3163. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  3164. {
  3165. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3166. struct drm_encoder *enc;
  3167. sde_crtc->num_ctls = 0;
  3168. sde_crtc->num_mixers = 0;
  3169. sde_crtc->mixers_swapped = false;
  3170. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3171. mutex_lock(&sde_crtc->crtc_lock);
  3172. /* Check for mixers on all encoders attached to this crtc */
  3173. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3174. if (enc->crtc != crtc)
  3175. continue;
  3176. /* avoid overwriting mixers info from a copy encoder */
  3177. if (sde_encoder_in_clone_mode(enc))
  3178. continue;
  3179. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  3180. }
  3181. mutex_unlock(&sde_crtc->crtc_lock);
  3182. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  3183. }
  3184. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  3185. {
  3186. int i;
  3187. struct sde_crtc_state *cstate;
  3188. cstate = to_sde_crtc_state(state);
  3189. cstate->is_ppsplit = false;
  3190. for (i = 0; i < cstate->num_connectors; i++) {
  3191. struct drm_connector *conn = cstate->connectors[i];
  3192. if (sde_connector_get_topology_name(conn) ==
  3193. SDE_RM_TOPOLOGY_PPSPLIT)
  3194. cstate->is_ppsplit = true;
  3195. }
  3196. }
  3197. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc, struct drm_crtc_state *state)
  3198. {
  3199. struct sde_crtc *sde_crtc;
  3200. struct sde_crtc_state *cstate;
  3201. struct drm_display_mode *adj_mode;
  3202. u32 mixer_width, mixer_height;
  3203. int i;
  3204. if (!crtc || !state) {
  3205. SDE_ERROR("invalid args\n");
  3206. return;
  3207. }
  3208. sde_crtc = to_sde_crtc(crtc);
  3209. cstate = to_sde_crtc_state(state);
  3210. adj_mode = &state->adjusted_mode;
  3211. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  3212. for (i = 0; i < sde_crtc->num_mixers; i++) {
  3213. cstate->lm_bounds[i].x = mixer_width * i;
  3214. cstate->lm_bounds[i].y = 0;
  3215. cstate->lm_bounds[i].w = mixer_width;
  3216. cstate->lm_bounds[i].h = mixer_height;
  3217. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i], sizeof(cstate->lm_roi[i]));
  3218. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  3219. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  3220. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  3221. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  3222. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  3223. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  3224. }
  3225. drm_mode_debug_printmodeline(adj_mode);
  3226. }
  3227. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  3228. {
  3229. struct sde_crtc_mixer mixer;
  3230. /*
  3231. * Use mixer[0] to get hw_ctl which will use ops to clear
  3232. * all blendstages. Clear all blendstages will iterate through
  3233. * all mixers.
  3234. */
  3235. if (sde_crtc->num_mixers) {
  3236. mixer = sde_crtc->mixers[0];
  3237. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  3238. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  3239. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  3240. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  3241. }
  3242. }
  3243. static void _sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3244. struct drm_crtc_state *old_state)
  3245. {
  3246. struct sde_crtc *sde_crtc;
  3247. struct drm_encoder *encoder;
  3248. struct drm_device *dev;
  3249. struct sde_kms *sde_kms;
  3250. struct sde_splash_display *splash_display;
  3251. bool cont_splash_enabled = false;
  3252. size_t i;
  3253. if (!crtc->state->enable) {
  3254. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  3255. crtc->base.id, crtc->state->enable);
  3256. return;
  3257. }
  3258. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3259. SDE_ERROR("power resource is not enabled\n");
  3260. return;
  3261. }
  3262. sde_kms = _sde_crtc_get_kms(crtc);
  3263. if (!sde_kms)
  3264. return;
  3265. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  3266. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3267. sde_crtc = to_sde_crtc(crtc);
  3268. dev = crtc->dev;
  3269. if (!sde_crtc->num_mixers) {
  3270. _sde_crtc_setup_mixers(crtc);
  3271. _sde_crtc_setup_is_ppsplit(crtc->state);
  3272. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  3273. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3274. } else if (sde_crtc->num_mixers && sde_crtc->reinit_crtc_mixers) {
  3275. _sde_crtc_setup_mixers(crtc);
  3276. sde_crtc->reinit_crtc_mixers = false;
  3277. }
  3278. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3279. if (encoder->crtc != crtc)
  3280. continue;
  3281. /* encoder will trigger pending mask now */
  3282. sde_encoder_trigger_kickoff_pending(encoder);
  3283. }
  3284. /* update performance setting */
  3285. sde_core_perf_crtc_update(crtc, 1, false);
  3286. /*
  3287. * If no mixers have been allocated in sde_crtc_atomic_check(),
  3288. * it means we are trying to flush a CRTC whose state is disabled:
  3289. * nothing else needs to be done.
  3290. */
  3291. if (unlikely(!sde_crtc->num_mixers))
  3292. goto end;
  3293. _sde_crtc_blend_setup(crtc, old_state, true);
  3294. _sde_crtc_dest_scaler_setup(crtc);
  3295. sde_cp_crtc_apply_noise(crtc, old_state);
  3296. if (crtc->state->mode_changed || sde_kms->perf.catalog->uidle_cfg.dirty)
  3297. sde_core_perf_crtc_update_uidle(crtc, true);
  3298. /* update cached_encoder_mask if new conn is added or removed */
  3299. if (crtc->state->connectors_changed)
  3300. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3301. /*
  3302. * Since CP properties use AXI buffer to program the
  3303. * HW, check if context bank is in attached state,
  3304. * apply color processing properties only if
  3305. * smmu state is attached,
  3306. */
  3307. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3308. splash_display = &sde_kms->splash_data.splash_display[i];
  3309. if (splash_display->cont_splash_enabled &&
  3310. splash_display->encoder &&
  3311. crtc == splash_display->encoder->crtc)
  3312. cont_splash_enabled = true;
  3313. }
  3314. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3315. sde_cp_crtc_apply_properties(crtc);
  3316. if (!sde_crtc->enabled)
  3317. sde_cp_crtc_mark_features_dirty(crtc);
  3318. /*
  3319. * PP_DONE irq is only used by command mode for now.
  3320. * It is better to request pending before FLUSH and START trigger
  3321. * to make sure no pp_done irq missed.
  3322. * This is safe because no pp_done will happen before SW trigger
  3323. * in command mode.
  3324. */
  3325. end:
  3326. SDE_ATRACE_END("crtc_atomic_begin");
  3327. }
  3328. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3329. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3330. struct drm_atomic_state *state)
  3331. {
  3332. struct drm_crtc_state *old_state = NULL;
  3333. if (!crtc) {
  3334. SDE_ERROR("invalid crtc\n");
  3335. return;
  3336. }
  3337. old_state = drm_atomic_get_old_crtc_state(state, crtc);
  3338. _sde_crtc_atomic_begin(crtc, old_state);
  3339. }
  3340. #else
  3341. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3342. struct drm_crtc_state *old_state)
  3343. {
  3344. if (!crtc) {
  3345. SDE_ERROR("invalid crtc\n");
  3346. return;
  3347. }
  3348. _sde_crtc_atomic_begin(crtc, old_state);
  3349. }
  3350. #endif
  3351. static void sde_crtc_atomic_flush_common(struct drm_crtc *crtc,
  3352. struct drm_atomic_state *state)
  3353. {
  3354. struct drm_encoder *encoder;
  3355. struct sde_crtc *sde_crtc;
  3356. struct drm_device *dev;
  3357. struct drm_plane *plane;
  3358. struct msm_drm_private *priv;
  3359. struct sde_crtc_state *cstate;
  3360. struct sde_kms *sde_kms;
  3361. struct drm_connector *conn;
  3362. struct drm_connector_state *conn_state;
  3363. struct sde_connector *sde_conn = NULL;
  3364. int i;
  3365. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3366. SDE_ERROR("invalid crtc\n");
  3367. return;
  3368. }
  3369. if (!crtc->state->enable) {
  3370. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3371. crtc->base.id, crtc->state->enable);
  3372. return;
  3373. }
  3374. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3375. SDE_ERROR("power resource is not enabled\n");
  3376. return;
  3377. }
  3378. sde_kms = _sde_crtc_get_kms(crtc);
  3379. if (!sde_kms) {
  3380. SDE_ERROR("invalid kms\n");
  3381. return;
  3382. }
  3383. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3384. sde_crtc = to_sde_crtc(crtc);
  3385. cstate = to_sde_crtc_state(crtc->state);
  3386. dev = crtc->dev;
  3387. priv = dev->dev_private;
  3388. for_each_new_connector_in_state(state, conn, conn_state, i) {
  3389. if (!conn_state || conn_state->crtc != crtc)
  3390. continue;
  3391. sde_conn = to_sde_connector(conn_state->connector);
  3392. }
  3393. /* When doze is requested, switch first to normal mode */
  3394. if (sde_conn && sde_conn->lp_mode && sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3395. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3396. if ((sde_crtc->cache_state == CACHE_STATE_NORMAL) &&
  3397. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3398. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3399. false);
  3400. else
  3401. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3402. /*
  3403. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3404. * it means we are trying to flush a CRTC whose state is disabled:
  3405. * nothing else needs to be done.
  3406. */
  3407. if (unlikely(!sde_crtc->num_mixers))
  3408. return;
  3409. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3410. /*
  3411. * For planes without commit update, drm framework will not add
  3412. * those planes to current state since hardware update is not
  3413. * required. However, if those planes were power collapsed since
  3414. * last commit cycle, driver has to restore the hardware state
  3415. * of those planes explicitly here prior to plane flush.
  3416. * Also use this iteration to see if any plane requires cache,
  3417. * so during the perf update driver can activate/deactivate
  3418. * the cache accordingly.
  3419. */
  3420. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3421. sde_crtc->new_perf.llcc_active[i] = false;
  3422. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3423. sde_plane_restore(plane);
  3424. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3425. if (sde_plane_is_cache_required(plane, i))
  3426. sde_crtc->new_perf.llcc_active[i] = true;
  3427. }
  3428. }
  3429. sde_core_perf_crtc_update_llcc(crtc);
  3430. /* wait for acquire fences before anything else is done */
  3431. _sde_crtc_wait_for_fences(crtc);
  3432. if (!cstate->rsc_update) {
  3433. drm_for_each_encoder_mask(encoder, dev,
  3434. crtc->state->encoder_mask) {
  3435. cstate->rsc_client =
  3436. sde_encoder_get_rsc_client(encoder);
  3437. }
  3438. cstate->rsc_update = true;
  3439. }
  3440. /*
  3441. * Final plane updates: Give each plane a chance to complete all
  3442. * required writes/flushing before crtc's "flush
  3443. * everything" call below.
  3444. */
  3445. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3446. if (sde_kms->smmu_state.transition_error)
  3447. sde_plane_set_error(plane, true);
  3448. sde_plane_flush(plane);
  3449. }
  3450. /* Kickoff will be scheduled by outer layer */
  3451. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3452. }
  3453. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3454. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3455. struct drm_atomic_state *state)
  3456. {
  3457. return sde_crtc_atomic_flush_common(crtc, state);
  3458. }
  3459. #else
  3460. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3461. struct drm_crtc_state *old_crtc_state)
  3462. {
  3463. return sde_crtc_atomic_flush_common(crtc, old_crtc_state->state);
  3464. }
  3465. #endif
  3466. /**
  3467. * sde_crtc_destroy_state - state destroy hook
  3468. * @crtc: drm CRTC
  3469. * @state: CRTC state object to release
  3470. */
  3471. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3472. struct drm_crtc_state *state)
  3473. {
  3474. struct sde_crtc *sde_crtc;
  3475. struct sde_crtc_state *cstate;
  3476. struct drm_encoder *enc;
  3477. struct sde_kms *sde_kms;
  3478. if (!crtc || !state) {
  3479. SDE_ERROR("invalid argument(s)\n");
  3480. return;
  3481. }
  3482. sde_crtc = to_sde_crtc(crtc);
  3483. cstate = to_sde_crtc_state(state);
  3484. sde_kms = _sde_crtc_get_kms(crtc);
  3485. if (!sde_kms) {
  3486. SDE_ERROR("invalid sde_kms\n");
  3487. return;
  3488. }
  3489. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3490. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3491. sde_rm_release(&sde_kms->rm, enc, true);
  3492. sde_cp_clear_state_info(state);
  3493. __drm_atomic_helper_crtc_destroy_state(state);
  3494. /* destroy value helper */
  3495. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3496. &cstate->property_state);
  3497. }
  3498. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3499. {
  3500. struct sde_crtc *sde_crtc;
  3501. int i;
  3502. if (!crtc) {
  3503. SDE_ERROR("invalid argument\n");
  3504. return -EINVAL;
  3505. }
  3506. sde_crtc = to_sde_crtc(crtc);
  3507. if (!atomic_read(&sde_crtc->frame_pending)) {
  3508. SDE_DEBUG("no frames pending\n");
  3509. return 0;
  3510. }
  3511. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3512. /*
  3513. * flush all the event thread work to make sure all the
  3514. * FRAME_EVENTS from encoder are propagated to crtc
  3515. */
  3516. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3517. if (list_empty(&sde_crtc->frame_events[i].list))
  3518. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3519. }
  3520. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3521. return 0;
  3522. }
  3523. /**
  3524. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3525. * @crtc: Pointer to crtc structure
  3526. */
  3527. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3528. {
  3529. struct drm_plane *plane;
  3530. struct drm_plane_state *state;
  3531. struct sde_crtc *sde_crtc;
  3532. struct sde_crtc_mixer *mixer;
  3533. struct sde_hw_ctl *ctl;
  3534. if (!crtc)
  3535. return;
  3536. sde_crtc = to_sde_crtc(crtc);
  3537. mixer = sde_crtc->mixers;
  3538. if (!mixer)
  3539. return;
  3540. ctl = mixer->hw_ctl;
  3541. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3542. state = plane->state;
  3543. if (!state)
  3544. continue;
  3545. /* clear plane flush bitmask */
  3546. sde_plane_ctl_flush(plane, ctl, false);
  3547. }
  3548. }
  3549. /**
  3550. * sde_crtc_reset_hw - attempt hardware reset on errors
  3551. * @crtc: Pointer to DRM crtc instance
  3552. * @old_state: Pointer to crtc state for previous commit
  3553. * @recovery_events: Whether or not recovery events are enabled
  3554. * Returns: Zero if current commit should still be attempted
  3555. */
  3556. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3557. bool recovery_events)
  3558. {
  3559. struct drm_plane *plane_halt[MAX_PLANES];
  3560. struct drm_plane *plane;
  3561. struct drm_encoder *encoder;
  3562. struct sde_crtc *sde_crtc;
  3563. struct sde_crtc_state *cstate;
  3564. struct sde_hw_ctl *ctl;
  3565. signed int i, plane_count;
  3566. int rc;
  3567. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3568. return -EINVAL;
  3569. sde_crtc = to_sde_crtc(crtc);
  3570. cstate = to_sde_crtc_state(crtc->state);
  3571. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3572. /* optionally generate a panic instead of performing a h/w reset */
  3573. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3574. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3575. ctl = sde_crtc->mixers[i].hw_ctl;
  3576. if (!ctl || !ctl->ops.reset)
  3577. continue;
  3578. rc = ctl->ops.reset(ctl);
  3579. if (rc) {
  3580. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3581. crtc->base.id, ctl->idx - CTL_0);
  3582. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3583. SDE_EVTLOG_ERROR);
  3584. break;
  3585. }
  3586. }
  3587. /*
  3588. * Early out if simple ctl reset succeeded or reset is
  3589. * being performed after timeout
  3590. */
  3591. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  3592. return 0;
  3593. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3594. /* force all components in the system into reset at the same time */
  3595. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3596. ctl = sde_crtc->mixers[i].hw_ctl;
  3597. if (!ctl || !ctl->ops.hard_reset)
  3598. continue;
  3599. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3600. ctl->ops.hard_reset(ctl, true);
  3601. }
  3602. plane_count = 0;
  3603. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3604. if (plane_count >= ARRAY_SIZE(plane_halt))
  3605. break;
  3606. plane_halt[plane_count++] = plane;
  3607. sde_plane_halt_requests(plane, true);
  3608. sde_plane_set_revalidate(plane, true);
  3609. }
  3610. /* provide safe "border color only" commit configuration for later */
  3611. _sde_crtc_remove_pipe_flush(crtc);
  3612. _sde_crtc_blend_setup(crtc, old_state, false);
  3613. /* take h/w components out of reset */
  3614. for (i = plane_count - 1; i >= 0; --i)
  3615. sde_plane_halt_requests(plane_halt[i], false);
  3616. /* attempt to poll for start of frame cycle before reset release */
  3617. list_for_each_entry(encoder,
  3618. &crtc->dev->mode_config.encoder_list, head) {
  3619. if (encoder->crtc != crtc)
  3620. continue;
  3621. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3622. sde_encoder_poll_line_counts(encoder);
  3623. }
  3624. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3625. ctl = sde_crtc->mixers[i].hw_ctl;
  3626. if (!ctl || !ctl->ops.hard_reset)
  3627. continue;
  3628. ctl->ops.hard_reset(ctl, false);
  3629. }
  3630. list_for_each_entry(encoder,
  3631. &crtc->dev->mode_config.encoder_list, head) {
  3632. if (encoder->crtc != crtc)
  3633. continue;
  3634. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3635. sde_encoder_kickoff(encoder, true);
  3636. }
  3637. /* panic the device if VBIF is not in good state */
  3638. return !recovery_events ? 0 : -EAGAIN;
  3639. }
  3640. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3641. struct drm_crtc_state *old_state)
  3642. {
  3643. struct drm_encoder *encoder;
  3644. struct drm_device *dev;
  3645. struct sde_crtc *sde_crtc;
  3646. struct sde_kms *sde_kms;
  3647. struct sde_crtc_state *cstate;
  3648. bool is_error = false;
  3649. unsigned long flags;
  3650. enum sde_crtc_idle_pc_state idle_pc_state;
  3651. struct sde_encoder_kickoff_params params = { 0 };
  3652. if (!crtc) {
  3653. SDE_ERROR("invalid argument\n");
  3654. return;
  3655. }
  3656. dev = crtc->dev;
  3657. sde_crtc = to_sde_crtc(crtc);
  3658. sde_kms = _sde_crtc_get_kms(crtc);
  3659. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3660. SDE_ERROR("invalid argument\n");
  3661. return;
  3662. }
  3663. cstate = to_sde_crtc_state(crtc->state);
  3664. /*
  3665. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3666. * it means we are trying to start a CRTC whose state is disabled:
  3667. * nothing else needs to be done.
  3668. */
  3669. if (unlikely(!sde_crtc->num_mixers))
  3670. return;
  3671. SDE_ATRACE_BEGIN("crtc_commit");
  3672. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3673. sde_crtc->kickoff_in_progress = true;
  3674. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3675. if (encoder->crtc != crtc)
  3676. continue;
  3677. /*
  3678. * Encoder will flush/start now, unless it has a tx pending.
  3679. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3680. */
  3681. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3682. crtc->state);
  3683. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3684. sde_crtc->needs_hw_reset = true;
  3685. if (idle_pc_state != IDLE_PC_NONE)
  3686. sde_encoder_control_idle_pc(encoder,
  3687. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3688. }
  3689. /*
  3690. * Optionally attempt h/w recovery if any errors were detected while
  3691. * preparing for the kickoff
  3692. */
  3693. if (sde_crtc->needs_hw_reset) {
  3694. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3695. if (sde_crtc->frame_trigger_mode
  3696. != FRAME_DONE_WAIT_POSTED_START &&
  3697. sde_crtc_reset_hw(crtc, old_state,
  3698. params.recovery_events_enabled))
  3699. is_error = true;
  3700. sde_crtc->needs_hw_reset = false;
  3701. }
  3702. sde_crtc_calc_fps(sde_crtc);
  3703. SDE_ATRACE_BEGIN("flush_event_thread");
  3704. _sde_crtc_flush_frame_events(crtc);
  3705. SDE_ATRACE_END("flush_event_thread");
  3706. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3707. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3708. /* acquire bandwidth and other resources */
  3709. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3710. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3711. } else {
  3712. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3713. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3714. }
  3715. sde_crtc->play_count++;
  3716. sde_vbif_clear_errors(sde_kms);
  3717. if (is_error) {
  3718. _sde_crtc_remove_pipe_flush(crtc);
  3719. _sde_crtc_blend_setup(crtc, old_state, false);
  3720. }
  3721. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3722. if (encoder->crtc != crtc)
  3723. continue;
  3724. sde_encoder_kickoff(encoder, true);
  3725. }
  3726. sde_crtc->kickoff_in_progress = false;
  3727. /* store the event after frame trigger */
  3728. if (sde_crtc->event) {
  3729. WARN_ON(sde_crtc->event);
  3730. } else {
  3731. spin_lock_irqsave(&dev->event_lock, flags);
  3732. sde_crtc->event = crtc->state->event;
  3733. spin_unlock_irqrestore(&dev->event_lock, flags);
  3734. }
  3735. SDE_ATRACE_END("crtc_commit");
  3736. }
  3737. /**
  3738. * _sde_crtc_vblank_enable - update power resource and vblank request
  3739. * @sde_crtc: Pointer to sde crtc structure
  3740. * @enable: Whether to enable/disable vblanks
  3741. *
  3742. * @Return: error code
  3743. */
  3744. static int _sde_crtc_vblank_enable(
  3745. struct sde_crtc *sde_crtc, bool enable)
  3746. {
  3747. struct drm_crtc *crtc;
  3748. struct drm_encoder *enc;
  3749. if (!sde_crtc) {
  3750. SDE_ERROR("invalid crtc\n");
  3751. return -EINVAL;
  3752. }
  3753. crtc = &sde_crtc->base;
  3754. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3755. crtc->state->encoder_mask,
  3756. sde_crtc->cached_encoder_mask);
  3757. if (enable) {
  3758. int ret;
  3759. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  3760. if (ret < 0) {
  3761. SDE_ERROR("failed to enable power resource %d\n", ret);
  3762. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  3763. return ret;
  3764. }
  3765. mutex_lock(&sde_crtc->crtc_lock);
  3766. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3767. if (sde_encoder_in_clone_mode(enc))
  3768. continue;
  3769. sde_encoder_register_vblank_callback(enc, sde_crtc_vblank_cb, (void *)crtc);
  3770. }
  3771. mutex_unlock(&sde_crtc->crtc_lock);
  3772. } else {
  3773. mutex_lock(&sde_crtc->crtc_lock);
  3774. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3775. if (sde_encoder_in_clone_mode(enc))
  3776. continue;
  3777. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3778. }
  3779. mutex_unlock(&sde_crtc->crtc_lock);
  3780. pm_runtime_put_sync(crtc->dev->dev);
  3781. }
  3782. return 0;
  3783. }
  3784. static void _sde_crtc_reserve_resource(struct drm_crtc *crtc, struct drm_connector *conn)
  3785. {
  3786. u32 min_transfer_time = 0, lm_count = 1;
  3787. u64 mode_clock_hz = 0, updated_fps = 0, topology_id;
  3788. struct drm_encoder *encoder;
  3789. if (!crtc || !conn)
  3790. return;
  3791. encoder = conn->state->best_encoder;
  3792. if (!sde_encoder_is_built_in_display(encoder))
  3793. return;
  3794. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  3795. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  3796. if (min_transfer_time)
  3797. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  3798. else
  3799. updated_fps = drm_mode_vrefresh(&crtc->mode);
  3800. topology_id = sde_connector_get_topology_name(conn);
  3801. if (TOPOLOGY_DUALPIPE_MODE(topology_id))
  3802. lm_count = 2;
  3803. else if (TOPOLOGY_QUADPIPE_MODE(topology_id))
  3804. lm_count = 4;
  3805. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3806. mode_clock_hz = mult_frac(crtc->mode.htotal * crtc->mode.vtotal * updated_fps, 105, 100);
  3807. mode_clock_hz = div_u64(mode_clock_hz, lm_count);
  3808. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u\n",
  3809. crtc->mode.name, crtc->mode.htotal, crtc->mode.vtotal,
  3810. updated_fps, lm_count, mode_clock_hz);
  3811. sde_core_perf_crtc_reserve_res(crtc, mode_clock_hz);
  3812. }
  3813. /**
  3814. * sde_crtc_duplicate_state - state duplicate hook
  3815. * @crtc: Pointer to drm crtc structure
  3816. * @Returns: Pointer to new drm_crtc_state structure
  3817. */
  3818. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3819. {
  3820. struct sde_crtc *sde_crtc;
  3821. struct sde_crtc_state *cstate, *old_cstate;
  3822. if (!crtc || !crtc->state) {
  3823. SDE_ERROR("invalid argument(s)\n");
  3824. return NULL;
  3825. }
  3826. sde_crtc = to_sde_crtc(crtc);
  3827. old_cstate = to_sde_crtc_state(crtc->state);
  3828. if (old_cstate->cont_splash_populated) {
  3829. crtc->state->plane_mask = 0;
  3830. crtc->state->connector_mask = 0;
  3831. crtc->state->encoder_mask = 0;
  3832. crtc->state->enable = false;
  3833. old_cstate->cont_splash_populated = false;
  3834. }
  3835. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3836. if (!cstate) {
  3837. SDE_ERROR("failed to allocate state\n");
  3838. return NULL;
  3839. }
  3840. /* duplicate value helper */
  3841. msm_property_duplicate_state(&sde_crtc->property_info,
  3842. old_cstate, cstate,
  3843. &cstate->property_state, cstate->property_values);
  3844. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  3845. /* duplicate base helper */
  3846. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3847. return &cstate->base;
  3848. }
  3849. /**
  3850. * sde_crtc_reset - reset hook for CRTCs
  3851. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3852. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3853. * @crtc: Pointer to drm crtc structure
  3854. */
  3855. static void sde_crtc_reset(struct drm_crtc *crtc)
  3856. {
  3857. struct sde_crtc *sde_crtc;
  3858. struct sde_crtc_state *cstate;
  3859. if (!crtc) {
  3860. SDE_ERROR("invalid crtc\n");
  3861. return;
  3862. }
  3863. /* revert suspend actions, if necessary */
  3864. if (!sde_crtc_is_reset_required(crtc)) {
  3865. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3866. return;
  3867. }
  3868. /* remove previous state, if present */
  3869. if (crtc->state) {
  3870. sde_crtc_destroy_state(crtc, crtc->state);
  3871. crtc->state = 0;
  3872. }
  3873. sde_crtc = to_sde_crtc(crtc);
  3874. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3875. if (!cstate) {
  3876. SDE_ERROR("failed to allocate state\n");
  3877. return;
  3878. }
  3879. /* reset value helper */
  3880. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3881. &cstate->property_state,
  3882. cstate->property_values);
  3883. _sde_crtc_set_input_fence_timeout(cstate);
  3884. cstate->base.crtc = crtc;
  3885. crtc->state = &cstate->base;
  3886. }
  3887. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3888. {
  3889. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3890. struct sde_hw_mixer *hw_lm;
  3891. int lm_idx;
  3892. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3893. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3894. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3895. hw_lm->cfg.out_width = 0;
  3896. hw_lm->cfg.out_height = 0;
  3897. }
  3898. SDE_EVT32(DRMID(crtc));
  3899. }
  3900. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  3901. {
  3902. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3903. struct drm_plane *plane;
  3904. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3905. /* mark planes, mixers, and other blocks dirty for next update */
  3906. drm_atomic_crtc_for_each_plane(plane, crtc)
  3907. sde_plane_set_revalidate(plane, true);
  3908. /* mark mixers dirty for next update */
  3909. sde_crtc_clear_cached_mixer_cfg(crtc);
  3910. /* mark other properties which need to be dirty for next update */
  3911. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  3912. if (cstate->num_ds_enabled)
  3913. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3914. }
  3915. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3916. {
  3917. struct sde_crtc *sde_crtc;
  3918. struct sde_crtc_state *cstate;
  3919. struct drm_encoder *encoder;
  3920. sde_crtc = to_sde_crtc(crtc);
  3921. cstate = to_sde_crtc_state(crtc->state);
  3922. /* restore encoder; crtc will be programmed during commit */
  3923. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3924. sde_encoder_virt_restore(encoder);
  3925. /* restore UIDLE */
  3926. sde_core_perf_crtc_update_uidle(crtc, true);
  3927. sde_cp_crtc_post_ipc(crtc);
  3928. }
  3929. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  3930. {
  3931. struct msm_drm_private *priv;
  3932. unsigned long requested_clk;
  3933. struct sde_kms *kms = NULL;
  3934. if (!crtc->dev->dev_private) {
  3935. pr_err("invalid crtc priv\n");
  3936. return;
  3937. }
  3938. priv = crtc->dev->dev_private;
  3939. kms = to_sde_kms(priv->kms);
  3940. if (!kms) {
  3941. SDE_ERROR("invalid parameters\n");
  3942. return;
  3943. }
  3944. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  3945. kms->perf.clk_name);
  3946. /* notify user space the reduced clk rate */
  3947. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, &requested_clk, sizeof(unsigned long));
  3948. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  3949. crtc->base.id, requested_clk);
  3950. }
  3951. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3952. {
  3953. struct drm_crtc *crtc = arg;
  3954. struct sde_crtc *sde_crtc;
  3955. struct drm_encoder *encoder;
  3956. u32 power_on;
  3957. unsigned long flags;
  3958. struct sde_crtc_irq_info *node = NULL;
  3959. int ret = 0;
  3960. if (!crtc) {
  3961. SDE_ERROR("invalid crtc\n");
  3962. return;
  3963. }
  3964. sde_crtc = to_sde_crtc(crtc);
  3965. mutex_lock(&sde_crtc->crtc_lock);
  3966. SDE_EVT32(DRMID(crtc), event_type);
  3967. switch (event_type) {
  3968. case SDE_POWER_EVENT_POST_ENABLE:
  3969. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3970. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3971. ret = 0;
  3972. if (node->func)
  3973. ret = node->func(crtc, true, &node->irq);
  3974. if (ret)
  3975. SDE_ERROR("%s failed to enable event %x\n",
  3976. sde_crtc->name, node->event);
  3977. }
  3978. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3979. sde_crtc_post_ipc(crtc);
  3980. break;
  3981. case SDE_POWER_EVENT_PRE_DISABLE:
  3982. drm_for_each_encoder_mask(encoder, crtc->dev,
  3983. crtc->state->encoder_mask) {
  3984. /*
  3985. * disable the vsync source after updating the
  3986. * rsc state. rsc state update might have vsync wait
  3987. * and vsync source must be disabled after it.
  3988. * It will avoid generating any vsync from this point
  3989. * till mode-2 entry. It is SW workaround for HW
  3990. * limitation and should not be removed without
  3991. * checking the updated design.
  3992. */
  3993. sde_encoder_control_te(encoder, false);
  3994. }
  3995. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3996. node = NULL;
  3997. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3998. ret = 0;
  3999. if (node->func)
  4000. ret = node->func(crtc, false, &node->irq);
  4001. if (ret)
  4002. SDE_ERROR("%s failed to disable event %x\n",
  4003. sde_crtc->name, node->event);
  4004. }
  4005. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4006. sde_cp_crtc_pre_ipc(crtc);
  4007. break;
  4008. case SDE_POWER_EVENT_POST_DISABLE:
  4009. sde_crtc_reset_sw_state(crtc);
  4010. sde_cp_crtc_suspend(crtc);
  4011. power_on = 0;
  4012. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, &power_on, sizeof(u32));
  4013. break;
  4014. case SDE_POWER_EVENT_MMRM_CALLBACK:
  4015. sde_crtc_mmrm_cb_notification(crtc);
  4016. break;
  4017. default:
  4018. SDE_DEBUG("event:%d not handled\n", event_type);
  4019. break;
  4020. }
  4021. mutex_unlock(&sde_crtc->crtc_lock);
  4022. }
  4023. static void _sde_crtc_reset(struct drm_crtc *crtc)
  4024. {
  4025. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4026. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4027. /* mark mixer cfgs dirty before wiping them */
  4028. sde_crtc_clear_cached_mixer_cfg(crtc);
  4029. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  4030. sde_crtc->num_mixers = 0;
  4031. sde_crtc->mixers_swapped = false;
  4032. /* disable clk & bw control until clk & bw properties are set */
  4033. cstate->bw_control = false;
  4034. cstate->bw_split_vote = false;
  4035. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  4036. }
  4037. static void sde_crtc_disable(struct drm_crtc *crtc)
  4038. {
  4039. struct sde_kms *sde_kms;
  4040. struct sde_crtc *sde_crtc;
  4041. struct sde_crtc_state *cstate;
  4042. struct drm_encoder *encoder;
  4043. struct msm_drm_private *priv;
  4044. unsigned long flags;
  4045. struct sde_crtc_irq_info *node = NULL;
  4046. u32 power_on;
  4047. bool in_cont_splash = false;
  4048. int ret, i;
  4049. enum sde_intf_mode intf_mode;
  4050. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  4051. SDE_ERROR("invalid crtc\n");
  4052. return;
  4053. }
  4054. sde_kms = _sde_crtc_get_kms(crtc);
  4055. if (!sde_kms) {
  4056. SDE_ERROR("invalid kms\n");
  4057. return;
  4058. }
  4059. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4060. SDE_ERROR("power resource is not enabled\n");
  4061. return;
  4062. }
  4063. sde_crtc = to_sde_crtc(crtc);
  4064. cstate = to_sde_crtc_state(crtc->state);
  4065. priv = crtc->dev->dev_private;
  4066. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4067. /* avoid vblank on/off for virtual display */
  4068. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4069. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  4070. drm_crtc_vblank_off(crtc);
  4071. mutex_lock(&sde_crtc->crtc_lock);
  4072. SDE_EVT32_VERBOSE(DRMID(crtc));
  4073. /* update color processing on suspend */
  4074. sde_cp_crtc_suspend(crtc);
  4075. mutex_unlock(&sde_crtc->crtc_lock);
  4076. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  4077. mutex_lock(&sde_crtc->crtc_lock);
  4078. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  4079. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  4080. crtc->state->enable, sde_crtc->cached_encoder_mask);
  4081. sde_crtc->enabled = false;
  4082. sde_crtc->cached_encoder_mask = 0;
  4083. /* Try to disable uidle */
  4084. sde_core_perf_crtc_update_uidle(crtc, false);
  4085. if (atomic_read(&sde_crtc->frame_pending)) {
  4086. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  4087. atomic_read(&sde_crtc->frame_pending));
  4088. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  4089. SDE_EVTLOG_FUNC_CASE2);
  4090. sde_core_perf_crtc_release_bw(crtc);
  4091. atomic_set(&sde_crtc->frame_pending, 0);
  4092. }
  4093. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4094. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4095. ret = 0;
  4096. if (node->func)
  4097. ret = node->func(crtc, false, &node->irq);
  4098. if (ret)
  4099. SDE_ERROR("%s failed to disable event %x\n",
  4100. sde_crtc->name, node->event);
  4101. }
  4102. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4103. drm_for_each_encoder_mask(encoder, crtc->dev,
  4104. crtc->state->encoder_mask) {
  4105. if (sde_encoder_in_cont_splash(encoder)) {
  4106. in_cont_splash = true;
  4107. break;
  4108. }
  4109. }
  4110. /* avoid clk/bw downvote if cont-splash is enabled */
  4111. if (!in_cont_splash)
  4112. sde_core_perf_crtc_update(crtc, 0, true);
  4113. drm_for_each_encoder_mask(encoder, crtc->dev,
  4114. crtc->state->encoder_mask) {
  4115. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  4116. cstate->rsc_client = NULL;
  4117. cstate->rsc_update = false;
  4118. /*
  4119. * reset idle power-collapse to original state during suspend;
  4120. * user-mode will change the state on resume, if required
  4121. */
  4122. if (test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features))
  4123. sde_encoder_control_idle_pc(encoder, true);
  4124. }
  4125. if (sde_crtc->power_event) {
  4126. sde_power_handle_unregister_event(&priv->phandle,
  4127. sde_crtc->power_event);
  4128. sde_crtc->power_event = NULL;
  4129. }
  4130. /**
  4131. * All callbacks are unregistered and frame done waits are complete
  4132. * at this point. No buffers are accessed by hardware.
  4133. * reset the fence timeline if crtc will not be enabled for this commit
  4134. */
  4135. if (!crtc->state->active || !crtc->state->enable) {
  4136. sde_fence_signal(sde_crtc->output_fence,
  4137. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  4138. for (i = 0; i < cstate->num_connectors; ++i)
  4139. sde_connector_commit_reset(cstate->connectors[i],
  4140. ktime_get());
  4141. }
  4142. _sde_crtc_reset(crtc);
  4143. sde_cp_crtc_disable(crtc);
  4144. power_on = 0;
  4145. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  4146. /* suspend case: clear stale OPR value */
  4147. if (sde_crtc->opr_event_notify_enabled)
  4148. memset(&sde_crtc->previous_opr_value, 0, sizeof(struct sde_opr_value));
  4149. mutex_unlock(&sde_crtc->crtc_lock);
  4150. }
  4151. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  4152. static void sde_crtc_enable(struct drm_crtc *crtc,
  4153. struct drm_atomic_state *old_state)
  4154. #else
  4155. static void sde_crtc_enable(struct drm_crtc *crtc,
  4156. struct drm_crtc_state *old_crtc_state)
  4157. #endif
  4158. {
  4159. struct sde_crtc *sde_crtc;
  4160. struct drm_encoder *encoder;
  4161. struct msm_drm_private *priv;
  4162. unsigned long flags;
  4163. struct sde_crtc_irq_info *node = NULL;
  4164. int ret, i;
  4165. struct sde_crtc_state *cstate;
  4166. struct msm_display_mode *msm_mode;
  4167. enum sde_intf_mode intf_mode;
  4168. struct sde_kms *kms;
  4169. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  4170. SDE_ERROR("invalid crtc\n");
  4171. return;
  4172. }
  4173. kms = _sde_crtc_get_kms(crtc);
  4174. if (!kms || !kms->catalog) {
  4175. SDE_ERROR("invalid kms handle\n");
  4176. return;
  4177. }
  4178. priv = crtc->dev->dev_private;
  4179. cstate = to_sde_crtc_state(crtc->state);
  4180. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4181. SDE_ERROR("power resource is not enabled\n");
  4182. return;
  4183. }
  4184. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4185. SDE_EVT32_VERBOSE(DRMID(crtc));
  4186. sde_crtc = to_sde_crtc(crtc);
  4187. cstate->line_insertion.panel_line_insertion_enable =
  4188. sde_crtc_is_line_insertion_supported(crtc);
  4189. /*
  4190. * Avoid drm_crtc_vblank_on during seamless DMS case
  4191. * when CRTC is already in enabled state
  4192. */
  4193. if (!sde_crtc->enabled) {
  4194. /* cache the encoder mask now for vblank work */
  4195. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  4196. /* avoid vblank on/off for virtual display */
  4197. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4198. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE)) {
  4199. /* max possible vsync_cnt(atomic_t) soft counter */
  4200. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features))
  4201. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  4202. drm_crtc_vblank_on(crtc);
  4203. }
  4204. }
  4205. mutex_lock(&sde_crtc->crtc_lock);
  4206. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  4207. /*
  4208. * Try to enable uidle (if possible), we do this before the call
  4209. * to return early during seamless dms mode, so any fps
  4210. * change is also consider to enable/disable UIDLE
  4211. */
  4212. sde_core_perf_crtc_update_uidle(crtc, true);
  4213. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  4214. if (!msm_mode){
  4215. SDE_ERROR("invalid msm mode, %s\n",
  4216. crtc->state->adjusted_mode.name);
  4217. return;
  4218. }
  4219. /* return early if crtc is already enabled, do this after UIDLE check */
  4220. if (sde_crtc->enabled) {
  4221. if (msm_is_mode_seamless_dms(msm_mode) ||
  4222. msm_is_mode_seamless_dyn_clk(msm_mode))
  4223. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  4224. sde_crtc->name);
  4225. else
  4226. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  4227. mutex_unlock(&sde_crtc->crtc_lock);
  4228. return;
  4229. }
  4230. drm_for_each_encoder_mask(encoder, crtc->dev,
  4231. crtc->state->encoder_mask) {
  4232. sde_encoder_register_frame_event_callback(encoder,
  4233. sde_crtc_frame_event_cb, crtc);
  4234. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  4235. sde_encoder_check_curr_mode(encoder,
  4236. MSM_DISPLAY_VIDEO_MODE));
  4237. }
  4238. sde_crtc->enabled = true;
  4239. sde_cp_crtc_enable(crtc);
  4240. /* update color processing on resume */
  4241. sde_cp_crtc_resume(crtc);
  4242. mutex_unlock(&sde_crtc->crtc_lock);
  4243. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4244. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4245. ret = 0;
  4246. if (node->func)
  4247. ret = node->func(crtc, true, &node->irq);
  4248. if (ret)
  4249. SDE_ERROR("%s failed to enable event %x\n",
  4250. sde_crtc->name, node->event);
  4251. }
  4252. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4253. sde_crtc->power_event = sde_power_handle_register_event(
  4254. &priv->phandle,
  4255. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  4256. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  4257. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  4258. /* Enable ESD thread */
  4259. for (i = 0; i < cstate->num_connectors; i++) {
  4260. sde_connector_schedule_status_work(cstate->connectors[i], true);
  4261. _sde_crtc_reserve_resource(crtc, cstate->connectors[i]);
  4262. }
  4263. }
  4264. /* no input validation - caller API has all the checks */
  4265. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc *crtc, struct drm_crtc_state *state,
  4266. struct plane_state pstates[], int cnt)
  4267. {
  4268. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  4269. struct drm_display_mode *mode = &state->adjusted_mode;
  4270. const struct drm_plane_state *pstate;
  4271. struct sde_plane_state *sde_pstate;
  4272. int rc = 0, i;
  4273. struct sde_rect *rect;
  4274. u32 crtc_width, crtc_height;
  4275. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4276. /* Check dim layer rect bounds and stage */
  4277. for (i = 0; i < cstate->num_dim_layers; i++) {
  4278. rect = &cstate->dim_layer[i].rect;
  4279. if ((CHECK_LAYER_BOUNDS(rect->y, rect->h, crtc_height)) ||
  4280. (CHECK_LAYER_BOUNDS(rect->x, rect->w, crtc_width)) ||
  4281. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) || (!rect->w) || (!rect->h)) {
  4282. SDE_ERROR("crtc:%d wxh:%dx%d, invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  4283. DRMID(state->crtc), crtc_width, crtc_height,
  4284. rect->x, rect->y, rect->w, rect->h,
  4285. cstate->dim_layer[i].stage);
  4286. rc = -E2BIG;
  4287. goto end;
  4288. }
  4289. }
  4290. /* log all src and excl_rect, useful for debugging */
  4291. for (i = 0; i < cnt; i++) {
  4292. pstate = pstates[i].drm_pstate;
  4293. sde_pstate = to_sde_plane_state(pstate);
  4294. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  4295. DRMID(pstate->plane), pstates[i].stage,
  4296. pstate->crtc_x, pstate->crtc_y, pstate->crtc_w, pstate->crtc_h,
  4297. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  4298. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  4299. }
  4300. end:
  4301. return rc;
  4302. }
  4303. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  4304. struct drm_crtc_state *state, struct plane_state pstates[],
  4305. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  4306. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  4307. {
  4308. struct drm_plane *plane;
  4309. int i;
  4310. if (secure == SDE_DRM_SEC_ONLY) {
  4311. /*
  4312. * validate planes - only fb_sec_dir is allowed during sec_crtc
  4313. * - fb_sec_dir is for secure camera preview and
  4314. * secure display use case
  4315. * - fb_sec is for secure video playback
  4316. * - fb_ns is for normal non secure use cases
  4317. */
  4318. if (fb_ns || fb_sec) {
  4319. SDE_ERROR(
  4320. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  4321. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  4322. return -EINVAL;
  4323. }
  4324. /*
  4325. * - only one blending stage is allowed in sec_crtc
  4326. * - validate if pipe is allowed for sec-ui updates
  4327. */
  4328. for (i = 1; i < cnt; i++) {
  4329. if (!pstates[i].drm_pstate
  4330. || !pstates[i].drm_pstate->plane) {
  4331. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  4332. DRMID(crtc), i);
  4333. return -EINVAL;
  4334. }
  4335. plane = pstates[i].drm_pstate->plane;
  4336. if (!sde_plane_is_sec_ui_allowed(plane)) {
  4337. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  4338. DRMID(crtc), plane->base.id);
  4339. return -EINVAL;
  4340. } else if (pstates[i].stage != pstates[i-1].stage) {
  4341. SDE_ERROR(
  4342. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  4343. DRMID(crtc), i, pstates[i].stage,
  4344. i-1, pstates[i-1].stage);
  4345. return -EINVAL;
  4346. }
  4347. }
  4348. /* check if all the dim_layers are in the same stage */
  4349. for (i = 1; i < cstate->num_dim_layers; i++) {
  4350. if (cstate->dim_layer[i].stage !=
  4351. cstate->dim_layer[i-1].stage) {
  4352. SDE_ERROR(
  4353. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  4354. DRMID(crtc),
  4355. i, cstate->dim_layer[i].stage,
  4356. i-1, cstate->dim_layer[i-1].stage);
  4357. return -EINVAL;
  4358. }
  4359. }
  4360. /*
  4361. * if secure-ui supported blendstage is specified,
  4362. * - fail empty commit
  4363. * - validate dim_layer or plane is staged in the supported
  4364. * blendstage
  4365. */
  4366. if (sde_kms->catalog->sui_supported_blendstage) {
  4367. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  4368. cstate->dim_layer[0].stage;
  4369. if (!test_bit(SDE_FEATURE_BASE_LAYER, sde_kms->catalog->features))
  4370. sec_stage -= SDE_STAGE_0;
  4371. if ((!cnt && !cstate->num_dim_layers) ||
  4372. (sde_kms->catalog->sui_supported_blendstage
  4373. != sec_stage)) {
  4374. SDE_ERROR(
  4375. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  4376. DRMID(crtc), cnt,
  4377. cstate->num_dim_layers, sec_stage);
  4378. return -EINVAL;
  4379. }
  4380. }
  4381. }
  4382. return 0;
  4383. }
  4384. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4385. struct drm_crtc_state *state, int fb_sec_dir)
  4386. {
  4387. struct drm_encoder *encoder;
  4388. int encoder_cnt = 0;
  4389. if (fb_sec_dir) {
  4390. drm_for_each_encoder_mask(encoder, crtc->dev,
  4391. state->encoder_mask)
  4392. encoder_cnt++;
  4393. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4394. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4395. DRMID(crtc), encoder_cnt);
  4396. return -EINVAL;
  4397. }
  4398. }
  4399. return 0;
  4400. }
  4401. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4402. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4403. int fb_ns, int fb_sec, int fb_sec_dir)
  4404. {
  4405. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4406. struct drm_encoder *encoder;
  4407. int is_video_mode = false;
  4408. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4409. if (sde_encoder_is_dsi_display(encoder))
  4410. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4411. MSM_DISPLAY_VIDEO_MODE);
  4412. }
  4413. /*
  4414. * Secure display to secure camera needs without direct
  4415. * transition is currently not allowed
  4416. */
  4417. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4418. smmu_state->state != ATTACHED &&
  4419. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4420. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4421. smmu_state->state, smmu_state->secure_level,
  4422. secure);
  4423. goto sec_err;
  4424. }
  4425. /*
  4426. * In video mode check for null commit before transition
  4427. * from secure to non secure and vice versa
  4428. */
  4429. if (is_video_mode && smmu_state &&
  4430. state->plane_mask && crtc->state->plane_mask &&
  4431. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4432. (secure == SDE_DRM_SEC_ONLY))) ||
  4433. (fb_ns && ((smmu_state->state == DETACHED) ||
  4434. (smmu_state->state == DETACH_ALL_REQ))) ||
  4435. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4436. (smmu_state->state == DETACH_SEC_REQ)) &&
  4437. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4438. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4439. smmu_state->state, smmu_state->secure_level,
  4440. secure, crtc->state->plane_mask, state->plane_mask);
  4441. goto sec_err;
  4442. }
  4443. return 0;
  4444. sec_err:
  4445. SDE_ERROR(
  4446. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4447. DRMID(crtc), secure, smmu_state->state,
  4448. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4449. return -EINVAL;
  4450. }
  4451. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4452. struct drm_crtc_state *state, uint32_t fb_sec)
  4453. {
  4454. bool conn_secure = false, is_wb = false;
  4455. struct drm_connector *conn;
  4456. struct drm_connector_state *conn_state;
  4457. int i;
  4458. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4459. if (conn_state && conn_state->crtc == crtc) {
  4460. if (conn->connector_type ==
  4461. DRM_MODE_CONNECTOR_VIRTUAL)
  4462. is_wb = true;
  4463. if (sde_connector_get_property(conn_state,
  4464. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4465. SDE_DRM_FB_SEC)
  4466. conn_secure = true;
  4467. }
  4468. }
  4469. /*
  4470. * If any input buffers are secure for wb,
  4471. * the output buffer must also be secure.
  4472. */
  4473. if (is_wb && fb_sec && !conn_secure) {
  4474. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4475. DRMID(crtc), fb_sec, conn_secure);
  4476. return -EINVAL;
  4477. }
  4478. return 0;
  4479. }
  4480. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4481. struct drm_crtc_state *state, struct plane_state pstates[],
  4482. int cnt)
  4483. {
  4484. struct sde_crtc_state *cstate;
  4485. struct sde_kms *sde_kms;
  4486. uint32_t secure;
  4487. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4488. int rc;
  4489. if (!crtc || !state) {
  4490. SDE_ERROR("invalid arguments\n");
  4491. return -EINVAL;
  4492. }
  4493. sde_kms = _sde_crtc_get_kms(crtc);
  4494. if (!sde_kms || !sde_kms->catalog) {
  4495. SDE_ERROR("invalid kms\n");
  4496. return -EINVAL;
  4497. }
  4498. cstate = to_sde_crtc_state(state);
  4499. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4500. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4501. &fb_sec, &fb_sec_dir);
  4502. if (rc)
  4503. return rc;
  4504. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4505. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4506. if (rc)
  4507. return rc;
  4508. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4509. if (rc)
  4510. return rc;
  4511. /*
  4512. * secure_crtc is not allowed in a shared toppolgy
  4513. * across different encoders.
  4514. */
  4515. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4516. if (rc)
  4517. return rc;
  4518. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4519. secure, fb_ns, fb_sec, fb_sec_dir);
  4520. if (rc)
  4521. return rc;
  4522. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4523. return 0;
  4524. }
  4525. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4526. struct drm_crtc_state *state,
  4527. struct drm_display_mode *mode,
  4528. struct plane_state *pstates,
  4529. struct drm_plane *plane,
  4530. struct sde_multirect_plane_states *multirect_plane,
  4531. int *cnt)
  4532. {
  4533. struct sde_crtc *sde_crtc;
  4534. struct sde_crtc_state *cstate;
  4535. const struct drm_plane_state *pstate;
  4536. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4537. int rc = 0, multirect_count = 0, i, crtc_width, crtc_height;
  4538. int inc_sde_stage = 0;
  4539. struct sde_kms *kms;
  4540. u32 blend_type;
  4541. sde_crtc = to_sde_crtc(crtc);
  4542. cstate = to_sde_crtc_state(state);
  4543. kms = _sde_crtc_get_kms(crtc);
  4544. if (!kms || !kms->catalog) {
  4545. SDE_ERROR("invalid kms\n");
  4546. return -EINVAL;
  4547. }
  4548. memset(pipe_staged, 0, sizeof(pipe_staged));
  4549. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4550. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4551. if (IS_ERR_OR_NULL(pstate)) {
  4552. rc = PTR_ERR(pstate);
  4553. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4554. sde_crtc->name, plane->base.id, rc);
  4555. return rc;
  4556. }
  4557. if (*cnt >= SDE_PSTATES_MAX)
  4558. continue;
  4559. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4560. pstates[*cnt].drm_pstate = pstate;
  4561. pstates[*cnt].stage = sde_plane_get_property(
  4562. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4563. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4564. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4565. PLANE_PROP_BLEND_OP);
  4566. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4567. inc_sde_stage = SDE_STAGE_0;
  4568. /* check dim layer stage with every plane */
  4569. for (i = 0; i < cstate->num_dim_layers; i++) {
  4570. if (cstate->dim_layer[i].stage ==
  4571. (pstates[*cnt].stage + inc_sde_stage)) {
  4572. SDE_ERROR(
  4573. "plane:%d/dim_layer:%i-same stage:%d\n",
  4574. plane->base.id, i,
  4575. cstate->dim_layer[i].stage);
  4576. return -EINVAL;
  4577. }
  4578. }
  4579. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4580. multirect_plane[multirect_count].r0 =
  4581. pipe_staged[pstates[*cnt].pipe_id];
  4582. multirect_plane[multirect_count].r1 = pstate;
  4583. multirect_count++;
  4584. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4585. } else {
  4586. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4587. }
  4588. (*cnt)++;
  4589. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, crtc_height) ||
  4590. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, crtc_width)) {
  4591. SDE_ERROR("invalid dest - y:%d h:%d crtc_h:%d x:%d w:%d crtc_w:%d\n",
  4592. pstate->crtc_y, pstate->crtc_h, crtc_height,
  4593. pstate->crtc_x, pstate->crtc_w, crtc_width);
  4594. return -E2BIG;
  4595. }
  4596. if (blend_type != SDE_DRM_BLEND_OP_SKIP && cstate->num_ds_enabled &&
  4597. ((pstate->crtc_h > crtc_height) || (pstate->crtc_w > crtc_width))) {
  4598. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  4599. pstate->crtc_w, pstate->crtc_h, crtc_width, crtc_height);
  4600. return -E2BIG;
  4601. }
  4602. }
  4603. for (i = 1; i < SSPP_MAX; i++) {
  4604. if (pipe_staged[i]) {
  4605. sde_plane_clear_multirect(pipe_staged[i]);
  4606. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4607. struct sde_plane_state *psde_state;
  4608. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4609. pipe_staged[i]->plane->base.id);
  4610. psde_state = to_sde_plane_state(
  4611. pipe_staged[i]);
  4612. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4613. }
  4614. }
  4615. }
  4616. for (i = 0; i < multirect_count; i++) {
  4617. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4618. SDE_ERROR(
  4619. "multirect validation failed for planes (%d - %d)\n",
  4620. multirect_plane[i].r0->plane->base.id,
  4621. multirect_plane[i].r1->plane->base.id);
  4622. return -EINVAL;
  4623. }
  4624. }
  4625. return rc;
  4626. }
  4627. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4628. u32 zpos) {
  4629. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4630. !cstate->noise_layer_en) {
  4631. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4632. return 0;
  4633. }
  4634. if (cstate->layer_cfg.zposn == zpos ||
  4635. cstate->layer_cfg.zposattn == zpos) {
  4636. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4637. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4638. return -EINVAL;
  4639. }
  4640. return 0;
  4641. }
  4642. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4643. struct sde_crtc *sde_crtc,
  4644. struct plane_state *pstates,
  4645. struct sde_crtc_state *cstate,
  4646. struct drm_display_mode *mode,
  4647. int cnt)
  4648. {
  4649. int rc = 0, i, z_pos;
  4650. u32 zpos_cnt = 0;
  4651. struct drm_crtc *crtc;
  4652. struct sde_kms *kms;
  4653. enum sde_layout layout;
  4654. crtc = &sde_crtc->base;
  4655. kms = _sde_crtc_get_kms(crtc);
  4656. if (!kms || !kms->catalog) {
  4657. SDE_ERROR("Invalid kms\n");
  4658. return -EINVAL;
  4659. }
  4660. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4661. rc = _sde_crtc_excl_dim_layer_check(crtc, state, pstates, cnt);
  4662. if (rc)
  4663. return rc;
  4664. if (!sde_is_custom_client()) {
  4665. int stage_old = pstates[0].stage;
  4666. z_pos = 0;
  4667. for (i = 0; i < cnt; i++) {
  4668. if (stage_old != pstates[i].stage)
  4669. ++z_pos;
  4670. stage_old = pstates[i].stage;
  4671. pstates[i].stage = z_pos;
  4672. }
  4673. }
  4674. z_pos = -1;
  4675. layout = SDE_LAYOUT_NONE;
  4676. for (i = 0; i < cnt; i++) {
  4677. /* reset counts at every new blend stage */
  4678. if (pstates[i].stage != z_pos ||
  4679. pstates[i].sde_pstate->layout != layout) {
  4680. zpos_cnt = 0;
  4681. z_pos = pstates[i].stage;
  4682. layout = pstates[i].sde_pstate->layout;
  4683. }
  4684. /* verify z_pos setting before using it */
  4685. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4686. SDE_ERROR("> %d plane stages assigned\n",
  4687. SDE_STAGE_MAX - SDE_STAGE_0);
  4688. return -EINVAL;
  4689. } else if (zpos_cnt == 2) {
  4690. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4691. return -EINVAL;
  4692. } else {
  4693. zpos_cnt++;
  4694. }
  4695. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4696. if (rc)
  4697. break;
  4698. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4699. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4700. else
  4701. pstates[i].sde_pstate->stage = z_pos;
  4702. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4703. z_pos);
  4704. }
  4705. return rc;
  4706. }
  4707. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4708. struct drm_crtc_state *state,
  4709. struct plane_state *pstates,
  4710. struct sde_multirect_plane_states *multirect_plane)
  4711. {
  4712. struct sde_crtc *sde_crtc;
  4713. struct sde_crtc_state *cstate;
  4714. struct sde_kms *kms;
  4715. struct drm_plane *plane = NULL;
  4716. struct drm_display_mode *mode;
  4717. int rc = 0, cnt = 0;
  4718. kms = _sde_crtc_get_kms(crtc);
  4719. if (!kms || !kms->catalog) {
  4720. SDE_ERROR("invalid parameters\n");
  4721. return -EINVAL;
  4722. }
  4723. sde_crtc = to_sde_crtc(crtc);
  4724. cstate = to_sde_crtc_state(state);
  4725. mode = &state->adjusted_mode;
  4726. /* get plane state for all drm planes associated with crtc state */
  4727. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4728. plane, multirect_plane, &cnt);
  4729. if (rc)
  4730. return rc;
  4731. /* assign mixer stages based on sorted zpos property */
  4732. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4733. if (rc)
  4734. return rc;
  4735. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4736. if (rc)
  4737. return rc;
  4738. /*
  4739. * validate and set source split:
  4740. * use pstates sorted by stage to check planes on same stage
  4741. * we assume that all pipes are in source split so its valid to compare
  4742. * without taking into account left/right mixer placement
  4743. */
  4744. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4745. if (rc)
  4746. return rc;
  4747. return 0;
  4748. }
  4749. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4750. struct drm_crtc_state *crtc_state)
  4751. {
  4752. struct sde_kms *kms;
  4753. struct drm_plane *plane;
  4754. struct drm_plane_state *plane_state;
  4755. struct sde_plane_state *pstate;
  4756. struct drm_display_mode *mode;
  4757. int layout_split;
  4758. u32 crtc_width, crtc_height;
  4759. kms = _sde_crtc_get_kms(crtc);
  4760. if (!kms || !kms->catalog) {
  4761. SDE_ERROR("invalid parameters\n");
  4762. return -EINVAL;
  4763. }
  4764. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4765. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4766. return 0;
  4767. mode = &crtc->state->adjusted_mode;
  4768. sde_crtc_get_resolution(crtc, crtc_state, mode, &crtc_width, &crtc_height);
  4769. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4770. plane_state = drm_atomic_get_existing_plane_state(
  4771. crtc_state->state, plane);
  4772. if (!plane_state)
  4773. continue;
  4774. pstate = to_sde_plane_state(plane_state);
  4775. layout_split = crtc_width >> 1;
  4776. if (plane_state->crtc_x >= layout_split) {
  4777. plane_state->crtc_x -= layout_split;
  4778. pstate->layout_offset = layout_split;
  4779. pstate->layout = SDE_LAYOUT_RIGHT;
  4780. } else {
  4781. pstate->layout_offset = -1;
  4782. pstate->layout = SDE_LAYOUT_LEFT;
  4783. }
  4784. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4785. DRMID(plane), plane_state->crtc_x,
  4786. pstate->layout);
  4787. /* check layout boundary */
  4788. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4789. plane_state->crtc_w, layout_split)) {
  4790. SDE_ERROR("invalid horizontal destination\n");
  4791. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4792. plane_state->crtc_x,
  4793. plane_state->crtc_w,
  4794. layout_split, pstate->layout);
  4795. return -E2BIG;
  4796. }
  4797. }
  4798. return 0;
  4799. }
  4800. static int _sde_crtc_atomic_check(struct drm_crtc *crtc,
  4801. struct drm_crtc_state *state)
  4802. {
  4803. struct drm_device *dev;
  4804. struct sde_crtc *sde_crtc;
  4805. struct plane_state *pstates = NULL;
  4806. struct sde_crtc_state *cstate;
  4807. struct drm_display_mode *mode;
  4808. int rc = 0;
  4809. struct sde_multirect_plane_states *multirect_plane = NULL;
  4810. struct drm_connector *conn;
  4811. struct drm_connector_list_iter conn_iter;
  4812. if (!crtc) {
  4813. SDE_ERROR("invalid crtc\n");
  4814. return -EINVAL;
  4815. }
  4816. dev = crtc->dev;
  4817. sde_crtc = to_sde_crtc(crtc);
  4818. cstate = to_sde_crtc_state(state);
  4819. if (!state->enable || !state->active) {
  4820. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4821. crtc->base.id, state->enable, state->active);
  4822. goto end;
  4823. }
  4824. pstates = kcalloc(SDE_PSTATES_MAX,
  4825. sizeof(struct plane_state), GFP_KERNEL);
  4826. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4827. sizeof(struct sde_multirect_plane_states),
  4828. GFP_KERNEL);
  4829. if (!pstates || !multirect_plane) {
  4830. rc = -ENOMEM;
  4831. goto end;
  4832. }
  4833. mode = &state->adjusted_mode;
  4834. SDE_DEBUG("%s: check", sde_crtc->name);
  4835. /* force a full mode set if active state changed */
  4836. if (state->active_changed)
  4837. state->mode_changed = true;
  4838. /* identify connectors attached to this crtc */
  4839. cstate->num_connectors = 0;
  4840. drm_connector_list_iter_begin(dev, &conn_iter);
  4841. drm_for_each_connector_iter(conn, &conn_iter)
  4842. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4843. && cstate->num_connectors < MAX_CONNECTORS) {
  4844. cstate->connectors[cstate->num_connectors++] = conn;
  4845. }
  4846. drm_connector_list_iter_end(&conn_iter);
  4847. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4848. if (rc) {
  4849. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4850. crtc->base.id, rc);
  4851. goto end;
  4852. }
  4853. rc = _sde_crtc_check_plane_layout(crtc, state);
  4854. if (rc) {
  4855. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4856. crtc->base.id, rc);
  4857. goto end;
  4858. }
  4859. _sde_crtc_setup_is_ppsplit(state);
  4860. _sde_crtc_setup_lm_bounds(crtc, state);
  4861. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4862. multirect_plane);
  4863. if (rc) {
  4864. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4865. goto end;
  4866. }
  4867. rc = sde_core_perf_crtc_check(crtc, state);
  4868. if (rc) {
  4869. SDE_ERROR("crtc%d failed performance check %d\n",
  4870. crtc->base.id, rc);
  4871. goto end;
  4872. }
  4873. rc = _sde_crtc_check_rois(crtc, state);
  4874. if (rc) {
  4875. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4876. goto end;
  4877. }
  4878. rc = sde_cp_crtc_check_properties(crtc, state);
  4879. if (rc) {
  4880. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4881. crtc->base.id, rc);
  4882. goto end;
  4883. }
  4884. rc = _sde_crtc_check_panel_stacking(crtc, state);
  4885. if (rc) {
  4886. SDE_ERROR("crtc%d failed panel stacking check %d\n",
  4887. crtc->base.id, rc);
  4888. goto end;
  4889. }
  4890. end:
  4891. kfree(pstates);
  4892. kfree(multirect_plane);
  4893. return rc;
  4894. }
  4895. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  4896. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4897. struct drm_atomic_state *atomic_state)
  4898. {
  4899. struct drm_crtc_state *state = NULL;
  4900. if (!crtc) {
  4901. SDE_ERROR("invalid crtc\n");
  4902. return -EINVAL;
  4903. }
  4904. state = drm_atomic_get_new_crtc_state(atomic_state, crtc);
  4905. return _sde_crtc_atomic_check(crtc, state);
  4906. }
  4907. #else
  4908. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4909. struct drm_crtc_state *state)
  4910. {
  4911. if (!crtc) {
  4912. SDE_ERROR("invalid crtc\n");
  4913. return -EINVAL;
  4914. }
  4915. return _sde_crtc_atomic_check(crtc, state);
  4916. }
  4917. #endif
  4918. /**
  4919. * sde_crtc_get_num_datapath - get the number of layermixers active
  4920. * on primary connector
  4921. * @crtc: Pointer to DRM crtc object
  4922. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  4923. * @crtc_state: Pointer to DRM crtc state
  4924. */
  4925. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4926. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  4927. {
  4928. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4929. struct drm_connector *conn, *primary_conn = NULL;
  4930. struct sde_connector_state *sde_conn_state = NULL;
  4931. struct drm_connector_list_iter conn_iter;
  4932. int num_lm = 0;
  4933. if (!sde_crtc || !virtual_conn || !crtc_state) {
  4934. SDE_DEBUG("Invalid argument\n");
  4935. return 0;
  4936. }
  4937. /* return num_mixers used for primary when available in sde_crtc */
  4938. if (sde_crtc->num_mixers)
  4939. return sde_crtc->num_mixers;
  4940. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4941. drm_for_each_connector_iter(conn, &conn_iter) {
  4942. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  4943. && conn != virtual_conn) {
  4944. sde_conn_state = to_sde_connector_state(conn->state);
  4945. primary_conn = conn;
  4946. break;
  4947. }
  4948. }
  4949. drm_connector_list_iter_end(&conn_iter);
  4950. /* if primary sde_conn_state has mode info available, return num_lm from here */
  4951. if (sde_conn_state)
  4952. num_lm = sde_conn_state->mode_info.topology.num_lm;
  4953. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  4954. if (primary_conn && !num_lm) {
  4955. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  4956. &crtc_state->adjusted_mode);
  4957. if (num_lm < 0) {
  4958. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  4959. primary_conn->base.id, num_lm);
  4960. num_lm = 0;
  4961. }
  4962. }
  4963. return num_lm;
  4964. }
  4965. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4966. {
  4967. struct sde_crtc *sde_crtc;
  4968. int ret;
  4969. if (!crtc) {
  4970. SDE_ERROR("invalid crtc\n");
  4971. return -EINVAL;
  4972. }
  4973. sde_crtc = to_sde_crtc(crtc);
  4974. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  4975. if (ret)
  4976. SDE_ERROR("%s vblank enable failed: %d\n",
  4977. sde_crtc->name, ret);
  4978. return 0;
  4979. }
  4980. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  4981. {
  4982. struct drm_encoder *encoder;
  4983. struct sde_crtc *sde_crtc;
  4984. bool is_built_in;
  4985. u32 vblank_cnt;
  4986. if (!crtc)
  4987. return 0;
  4988. sde_crtc = to_sde_crtc(crtc);
  4989. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4990. if (sde_encoder_in_clone_mode(encoder))
  4991. continue;
  4992. is_built_in = sde_encoder_is_built_in_display(encoder);
  4993. vblank_cnt = sde_encoder_get_frame_count(encoder);
  4994. SDE_EVT32(DRMID(crtc), DRMID(encoder), is_built_in, vblank_cnt);
  4995. SDE_DEBUG("crtc:%d enc:%d is_built_in:%d vblank_cnt:%d\n",
  4996. DRMID(crtc), DRMID(encoder), is_built_in, vblank_cnt);
  4997. return vblank_cnt;
  4998. }
  4999. return 0;
  5000. }
  5001. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  5002. ktime_t *tvblank, bool in_vblank_irq)
  5003. {
  5004. struct drm_encoder *encoder;
  5005. struct sde_crtc *sde_crtc;
  5006. if (!crtc)
  5007. return false;
  5008. sde_crtc = to_sde_crtc(crtc);
  5009. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5010. if (sde_encoder_in_clone_mode(encoder))
  5011. continue;
  5012. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  5013. }
  5014. return false;
  5015. }
  5016. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  5017. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  5018. {
  5019. sde_kms_info_add_keyint(info, "has_dest_scaler",
  5020. catalog->mdp[0].has_dest_scaler);
  5021. sde_kms_info_add_keyint(info, "dest_scaler_count",
  5022. catalog->ds_count);
  5023. if (catalog->ds[0].top) {
  5024. sde_kms_info_add_keyint(info,
  5025. "max_dest_scaler_input_width",
  5026. catalog->ds[0].top->maxinputwidth);
  5027. sde_kms_info_add_keyint(info,
  5028. "max_dest_scaler_output_width",
  5029. catalog->ds[0].top->maxoutputwidth);
  5030. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  5031. catalog->ds[0].top->maxupscale);
  5032. }
  5033. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  5034. msm_property_install_volatile_range(
  5035. &sde_crtc->property_info, "dest_scaler",
  5036. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5037. msm_property_install_blob(&sde_crtc->property_info,
  5038. "ds_lut_ed", 0,
  5039. CRTC_PROP_DEST_SCALER_LUT_ED);
  5040. msm_property_install_blob(&sde_crtc->property_info,
  5041. "ds_lut_cir", 0,
  5042. CRTC_PROP_DEST_SCALER_LUT_CIR);
  5043. msm_property_install_blob(&sde_crtc->property_info,
  5044. "ds_lut_sep", 0,
  5045. CRTC_PROP_DEST_SCALER_LUT_SEP);
  5046. } else if (catalog->ds[0].features
  5047. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  5048. msm_property_install_volatile_range(
  5049. &sde_crtc->property_info, "dest_scaler",
  5050. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5051. }
  5052. }
  5053. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  5054. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  5055. struct sde_kms_info *info)
  5056. {
  5057. msm_property_install_range(&sde_crtc->property_info,
  5058. "core_clk", 0x0, 0, U64_MAX,
  5059. sde_kms->perf.max_core_clk_rate,
  5060. CRTC_PROP_CORE_CLK);
  5061. msm_property_install_range(&sde_crtc->property_info,
  5062. "core_ab", 0x0, 0, U64_MAX,
  5063. catalog->perf.max_bw_high * 1000ULL,
  5064. CRTC_PROP_CORE_AB);
  5065. msm_property_install_range(&sde_crtc->property_info,
  5066. "core_ib", 0x0, 0, U64_MAX,
  5067. catalog->perf.max_bw_high * 1000ULL,
  5068. CRTC_PROP_CORE_IB);
  5069. msm_property_install_range(&sde_crtc->property_info,
  5070. "llcc_ab", 0x0, 0, U64_MAX,
  5071. catalog->perf.max_bw_high * 1000ULL,
  5072. CRTC_PROP_LLCC_AB);
  5073. msm_property_install_range(&sde_crtc->property_info,
  5074. "llcc_ib", 0x0, 0, U64_MAX,
  5075. catalog->perf.max_bw_high * 1000ULL,
  5076. CRTC_PROP_LLCC_IB);
  5077. msm_property_install_range(&sde_crtc->property_info,
  5078. "dram_ab", 0x0, 0, U64_MAX,
  5079. catalog->perf.max_bw_high * 1000ULL,
  5080. CRTC_PROP_DRAM_AB);
  5081. msm_property_install_range(&sde_crtc->property_info,
  5082. "dram_ib", 0x0, 0, U64_MAX,
  5083. catalog->perf.max_bw_high * 1000ULL,
  5084. CRTC_PROP_DRAM_IB);
  5085. msm_property_install_range(&sde_crtc->property_info,
  5086. "rot_prefill_bw", 0, 0, U64_MAX,
  5087. catalog->perf.max_bw_high * 1000ULL,
  5088. CRTC_PROP_ROT_PREFILL_BW);
  5089. msm_property_install_range(&sde_crtc->property_info,
  5090. "rot_clk", 0, 0, U64_MAX,
  5091. sde_kms->perf.max_core_clk_rate,
  5092. CRTC_PROP_ROT_CLK);
  5093. if (catalog->perf.max_bw_low)
  5094. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  5095. catalog->perf.max_bw_low * 1000LL);
  5096. if (catalog->perf.max_bw_high)
  5097. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  5098. catalog->perf.max_bw_high * 1000LL);
  5099. if (catalog->perf.min_core_ib)
  5100. sde_kms_info_add_keyint(info, "min_core_ib",
  5101. catalog->perf.min_core_ib * 1000LL);
  5102. if (catalog->perf.min_llcc_ib)
  5103. sde_kms_info_add_keyint(info, "min_llcc_ib",
  5104. catalog->perf.min_llcc_ib * 1000LL);
  5105. if (catalog->perf.min_dram_ib)
  5106. sde_kms_info_add_keyint(info, "min_dram_ib",
  5107. catalog->perf.min_dram_ib * 1000LL);
  5108. if (sde_kms->perf.max_core_clk_rate)
  5109. sde_kms_info_add_keyint(info, "max_mdp_clk",
  5110. sde_kms->perf.max_core_clk_rate);
  5111. }
  5112. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  5113. struct sde_mdss_cfg *catalog)
  5114. {
  5115. sde_kms_info_reset(info);
  5116. sde_kms_info_add_keyint(info, "hw_version", catalog->hw_rev);
  5117. sde_kms_info_add_keyint(info, "max_linewidth",
  5118. catalog->max_mixer_width);
  5119. sde_kms_info_add_keyint(info, "max_blendstages",
  5120. catalog->max_mixer_blendstages);
  5121. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  5122. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  5123. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  5124. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  5125. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  5126. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  5127. if (catalog->ubwc_rev) {
  5128. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_rev);
  5129. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  5130. catalog->macrotile_mode);
  5131. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  5132. catalog->mdp[0].highest_bank_bit);
  5133. sde_kms_info_add_keyint(info, "UBWC swizzle",
  5134. catalog->mdp[0].ubwc_swizzle);
  5135. }
  5136. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  5137. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  5138. else
  5139. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  5140. if (sde_is_custom_client()) {
  5141. /* No support for SMART_DMA_V1 yet */
  5142. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  5143. sde_kms_info_add_keystr(info,
  5144. "smart_dma_rev", "smart_dma_v2");
  5145. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  5146. sde_kms_info_add_keystr(info,
  5147. "smart_dma_rev", "smart_dma_v2p5");
  5148. }
  5149. sde_kms_info_add_keyint(info, "has_src_split", test_bit(SDE_FEATURE_SRC_SPLIT,
  5150. catalog->features));
  5151. sde_kms_info_add_keyint(info, "has_hdr", test_bit(SDE_FEATURE_HDR, catalog->features));
  5152. sde_kms_info_add_keyint(info, "has_hdr_plus", test_bit(SDE_FEATURE_HDR_PLUS,
  5153. catalog->features));
  5154. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  5155. test_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, catalog->features));
  5156. if (catalog->allowed_dsc_reservation_switch)
  5157. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  5158. catalog->allowed_dsc_reservation_switch);
  5159. if (catalog->uidle_cfg.uidle_rev)
  5160. sde_kms_info_add_keyint(info, "has_uidle",
  5161. true);
  5162. sde_kms_info_add_keystr(info, "core_ib_ff",
  5163. catalog->perf.core_ib_ff);
  5164. sde_kms_info_add_keystr(info, "core_clk_ff",
  5165. catalog->perf.core_clk_ff);
  5166. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  5167. catalog->perf.comp_ratio_rt);
  5168. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  5169. catalog->perf.comp_ratio_nrt);
  5170. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  5171. catalog->perf.dest_scale_prefill_lines);
  5172. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  5173. catalog->perf.undersized_prefill_lines);
  5174. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  5175. catalog->perf.macrotile_prefill_lines);
  5176. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  5177. catalog->perf.yuv_nv12_prefill_lines);
  5178. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  5179. catalog->perf.linear_prefill_lines);
  5180. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  5181. catalog->perf.downscaling_prefill_lines);
  5182. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  5183. catalog->perf.xtra_prefill_lines);
  5184. sde_kms_info_add_keyint(info, "amortizable_threshold",
  5185. catalog->perf.amortizable_threshold);
  5186. sde_kms_info_add_keyint(info, "min_prefill_lines",
  5187. catalog->perf.min_prefill_lines);
  5188. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  5189. catalog->perf.num_mnoc_ports);
  5190. sde_kms_info_add_keyint(info, "axi_bus_width",
  5191. catalog->perf.axi_bus_width);
  5192. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  5193. catalog->sui_supported_blendstage);
  5194. if (catalog->ubwc_bw_calc_rev)
  5195. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver", catalog->ubwc_bw_calc_rev);
  5196. }
  5197. /**
  5198. * sde_crtc_install_properties - install all drm properties for crtc
  5199. * @crtc: Pointer to drm crtc structure
  5200. */
  5201. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  5202. struct sde_mdss_cfg *catalog)
  5203. {
  5204. struct sde_crtc *sde_crtc;
  5205. struct sde_kms_info *info;
  5206. struct sde_kms *sde_kms;
  5207. static const struct drm_prop_enum_list e_secure_level[] = {
  5208. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  5209. {SDE_DRM_SEC_ONLY, "sec_only"},
  5210. };
  5211. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  5212. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5213. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5214. };
  5215. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  5216. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5217. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5218. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  5219. };
  5220. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  5221. {IDLE_PC_NONE, "idle_pc_none"},
  5222. {IDLE_PC_ENABLE, "idle_pc_enable"},
  5223. {IDLE_PC_DISABLE, "idle_pc_disable"},
  5224. };
  5225. static const struct drm_prop_enum_list e_cache_state[] = {
  5226. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  5227. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  5228. };
  5229. static const struct drm_prop_enum_list e_vm_req_state[] = {
  5230. {VM_REQ_NONE, "vm_req_none"},
  5231. {VM_REQ_RELEASE, "vm_req_release"},
  5232. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  5233. };
  5234. SDE_DEBUG("\n");
  5235. if (!crtc || !catalog) {
  5236. SDE_ERROR("invalid crtc or catalog\n");
  5237. return;
  5238. }
  5239. sde_crtc = to_sde_crtc(crtc);
  5240. sde_kms = _sde_crtc_get_kms(crtc);
  5241. if (!sde_kms) {
  5242. SDE_ERROR("invalid argument\n");
  5243. return;
  5244. }
  5245. info = vzalloc(sizeof(struct sde_kms_info));
  5246. if (!info) {
  5247. SDE_ERROR("failed to allocate info memory\n");
  5248. return;
  5249. }
  5250. sde_crtc_setup_capabilities_blob(info, catalog);
  5251. msm_property_install_range(&sde_crtc->property_info,
  5252. "input_fence_timeout", 0x0, 0,
  5253. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  5254. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  5255. msm_property_install_volatile_range(&sde_crtc->property_info,
  5256. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  5257. msm_property_install_range(&sde_crtc->property_info,
  5258. "output_fence_offset", 0x0, 0, 1, 0,
  5259. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5260. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  5261. if (test_bit(SDE_FEATURE_TRUSTED_VM, catalog->features)) {
  5262. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  5263. msm_property_install_enum(&sde_crtc->property_info,
  5264. "vm_request_state", 0x0, 0, e_vm_req_state,
  5265. ARRAY_SIZE(e_vm_req_state), init_idx,
  5266. CRTC_PROP_VM_REQ_STATE);
  5267. }
  5268. if (test_bit(SDE_FEATURE_IDLE_PC, catalog->features))
  5269. msm_property_install_enum(&sde_crtc->property_info,
  5270. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  5271. ARRAY_SIZE(e_idle_pc_state), 0,
  5272. CRTC_PROP_IDLE_PC_STATE);
  5273. if (test_bit(SDE_FEATURE_DEDICATED_CWB, catalog->features))
  5274. msm_property_install_enum(&sde_crtc->property_info,
  5275. "capture_mode", 0, 0, e_dcwb_data_points,
  5276. ARRAY_SIZE(e_dcwb_data_points), 0,
  5277. CRTC_PROP_CAPTURE_OUTPUT);
  5278. else if (test_bit(SDE_FEATURE_CWB, catalog->features))
  5279. msm_property_install_enum(&sde_crtc->property_info,
  5280. "capture_mode", 0, 0, e_cwb_data_points,
  5281. ARRAY_SIZE(e_cwb_data_points), 0,
  5282. CRTC_PROP_CAPTURE_OUTPUT);
  5283. msm_property_install_volatile_range(&sde_crtc->property_info,
  5284. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  5285. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  5286. 0x0, 0, e_secure_level,
  5287. ARRAY_SIZE(e_secure_level), 0,
  5288. CRTC_PROP_SECURITY_LEVEL);
  5289. if (test_bit(SDE_SYS_CACHE_DISP, catalog->sde_sys_cache_type_map))
  5290. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  5291. 0x0, 0, e_cache_state,
  5292. ARRAY_SIZE(e_cache_state), 0,
  5293. CRTC_PROP_CACHE_STATE);
  5294. if (test_bit(SDE_FEATURE_DIM_LAYER, catalog->features)) {
  5295. msm_property_install_volatile_range(&sde_crtc->property_info,
  5296. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  5297. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  5298. SDE_MAX_DIM_LAYERS);
  5299. }
  5300. if (catalog->mdp[0].has_dest_scaler)
  5301. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  5302. info);
  5303. if (catalog->dspp_count) {
  5304. sde_kms_info_add_keyint(info, "dspp_count",
  5305. catalog->dspp_count);
  5306. if (catalog->rc_count) {
  5307. sde_kms_info_add_keyint(info, "rc_count", catalog->rc_count);
  5308. sde_kms_info_add_keyint(info, "rc_mem_size",
  5309. catalog->dspp[0].sblk->rc.mem_total_size);
  5310. }
  5311. if (catalog->demura_count)
  5312. sde_kms_info_add_keyint(info, "demura_count",
  5313. catalog->demura_count);
  5314. }
  5315. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  5316. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  5317. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  5318. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  5319. test_bit(SDE_FEATURE_BASE_LAYER, catalog->features));
  5320. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  5321. info->data, SDE_KMS_INFO_DATALEN(info),
  5322. CRTC_PROP_INFO);
  5323. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  5324. if (test_bit(SDE_FEATURE_UBWC_STATS, catalog->features))
  5325. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  5326. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  5327. vfree(info);
  5328. }
  5329. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  5330. const struct drm_crtc_state *state, uint64_t *val)
  5331. {
  5332. struct sde_crtc *sde_crtc;
  5333. struct sde_crtc_state *cstate;
  5334. uint32_t offset;
  5335. bool is_vid = false;
  5336. struct drm_encoder *encoder;
  5337. sde_crtc = to_sde_crtc(crtc);
  5338. cstate = to_sde_crtc_state(state);
  5339. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  5340. if (sde_encoder_check_curr_mode(encoder,
  5341. MSM_DISPLAY_VIDEO_MODE))
  5342. is_vid = true;
  5343. if (is_vid)
  5344. break;
  5345. }
  5346. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5347. /*
  5348. * Increment trigger offset for vidoe mode alone as its release fence
  5349. * can be triggered only after the next frame-update. For cmd mode &
  5350. * virtual displays the release fence for the current frame can be
  5351. * triggered right after PP_DONE/WB_DONE interrupt
  5352. */
  5353. if (is_vid)
  5354. offset++;
  5355. /*
  5356. * Hwcomposer now queries the fences using the commit list in atomic
  5357. * commit ioctl. The offset should be set to next timeline
  5358. * which will be incremented during the prepare commit phase
  5359. */
  5360. offset++;
  5361. return sde_fence_create(sde_crtc->output_fence, val, offset);
  5362. }
  5363. /**
  5364. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  5365. * @crtc: Pointer to drm crtc structure
  5366. * @state: Pointer to drm crtc state structure
  5367. * @property: Pointer to targeted drm property
  5368. * @val: Updated property value
  5369. * @Returns: Zero on success
  5370. */
  5371. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  5372. struct drm_crtc_state *state,
  5373. struct drm_property *property,
  5374. uint64_t val)
  5375. {
  5376. struct sde_crtc *sde_crtc;
  5377. struct sde_crtc_state *cstate;
  5378. int idx, ret;
  5379. uint64_t fence_user_fd;
  5380. uint64_t __user prev_user_fd;
  5381. if (!crtc || !state || !property) {
  5382. SDE_ERROR("invalid argument(s)\n");
  5383. return -EINVAL;
  5384. }
  5385. sde_crtc = to_sde_crtc(crtc);
  5386. cstate = to_sde_crtc_state(state);
  5387. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  5388. /* check with cp property system first */
  5389. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  5390. if (ret != -ENOENT)
  5391. goto exit;
  5392. /* if not handled by cp, check msm_property system */
  5393. ret = msm_property_atomic_set(&sde_crtc->property_info,
  5394. &cstate->property_state, property, val);
  5395. if (ret)
  5396. goto exit;
  5397. idx = msm_property_index(&sde_crtc->property_info, property);
  5398. switch (idx) {
  5399. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  5400. _sde_crtc_set_input_fence_timeout(cstate);
  5401. break;
  5402. case CRTC_PROP_DIM_LAYER_V1:
  5403. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  5404. (void __user *)(uintptr_t)val);
  5405. break;
  5406. case CRTC_PROP_ROI_V1:
  5407. ret = _sde_crtc_set_roi_v1(state,
  5408. (void __user *)(uintptr_t)val);
  5409. break;
  5410. case CRTC_PROP_DEST_SCALER:
  5411. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5412. (void __user *)(uintptr_t)val);
  5413. break;
  5414. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5415. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5416. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5417. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5418. break;
  5419. case CRTC_PROP_CORE_CLK:
  5420. case CRTC_PROP_CORE_AB:
  5421. case CRTC_PROP_CORE_IB:
  5422. cstate->bw_control = true;
  5423. break;
  5424. case CRTC_PROP_LLCC_AB:
  5425. case CRTC_PROP_LLCC_IB:
  5426. case CRTC_PROP_DRAM_AB:
  5427. case CRTC_PROP_DRAM_IB:
  5428. cstate->bw_control = true;
  5429. cstate->bw_split_vote = true;
  5430. break;
  5431. case CRTC_PROP_OUTPUT_FENCE:
  5432. if (!val)
  5433. goto exit;
  5434. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5435. sizeof(uint64_t));
  5436. if (ret) {
  5437. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5438. ret = -EFAULT;
  5439. goto exit;
  5440. }
  5441. /*
  5442. * client is expected to reset the property to -1 before
  5443. * requesting for the release fence
  5444. */
  5445. if (prev_user_fd == -1) {
  5446. ret = _sde_crtc_get_output_fence(crtc, state,
  5447. &fence_user_fd);
  5448. if (ret) {
  5449. SDE_ERROR("fence create failed rc:%d\n", ret);
  5450. goto exit;
  5451. }
  5452. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5453. &fence_user_fd, sizeof(uint64_t));
  5454. if (ret) {
  5455. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5456. put_unused_fd(fence_user_fd);
  5457. ret = -EFAULT;
  5458. goto exit;
  5459. }
  5460. }
  5461. break;
  5462. case CRTC_PROP_NOISE_LAYER_V1:
  5463. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5464. (void __user *)(uintptr_t)val);
  5465. break;
  5466. case CRTC_PROP_FRAME_DATA_BUF:
  5467. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5468. break;
  5469. default:
  5470. /* nothing to do */
  5471. break;
  5472. }
  5473. exit:
  5474. if (ret) {
  5475. if (ret != -EPERM)
  5476. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5477. crtc->name, DRMID(property),
  5478. property->name, ret);
  5479. else
  5480. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5481. crtc->name, DRMID(property),
  5482. property->name, ret);
  5483. } else {
  5484. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5485. property->base.id, val);
  5486. }
  5487. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5488. return ret;
  5489. }
  5490. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5491. {
  5492. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5493. struct drm_encoder *encoder;
  5494. u32 min_transfer_time = 0, updated_fps = 0;
  5495. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5496. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5497. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5498. }
  5499. if (min_transfer_time) {
  5500. /* get fps by doing 1000 ms / transfer_time */
  5501. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5502. /* get line time by doing 1000ns / (fps * vactive) */
  5503. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5504. updated_fps * crtc->mode.vdisplay);
  5505. } else {
  5506. /* get line time by doing 1000ns / (fps * vtotal) */
  5507. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5508. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  5509. }
  5510. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  5511. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  5512. }
  5513. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  5514. {
  5515. struct drm_plane *plane;
  5516. struct drm_plane_state *state;
  5517. struct sde_plane_state *pstate;
  5518. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5519. state = plane->state;
  5520. if (!state)
  5521. continue;
  5522. pstate = to_sde_plane_state(state);
  5523. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  5524. }
  5525. sde_crtc_update_line_time(crtc);
  5526. }
  5527. /**
  5528. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  5529. * @crtc: Pointer to drm crtc structure
  5530. * @state: Pointer to drm crtc state structure
  5531. * @property: Pointer to targeted drm property
  5532. * @val: Pointer to variable for receiving property value
  5533. * @Returns: Zero on success
  5534. */
  5535. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  5536. const struct drm_crtc_state *state,
  5537. struct drm_property *property,
  5538. uint64_t *val)
  5539. {
  5540. struct sde_crtc *sde_crtc;
  5541. struct sde_crtc_state *cstate;
  5542. int ret = -EINVAL, i;
  5543. if (!crtc || !state) {
  5544. SDE_ERROR("invalid argument(s)\n");
  5545. goto end;
  5546. }
  5547. sde_crtc = to_sde_crtc(crtc);
  5548. cstate = to_sde_crtc_state(state);
  5549. i = msm_property_index(&sde_crtc->property_info, property);
  5550. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5551. *val = ~0;
  5552. ret = 0;
  5553. } else {
  5554. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5555. &cstate->property_state, property, val);
  5556. if (ret)
  5557. ret = sde_cp_crtc_get_property(crtc, property, val);
  5558. }
  5559. if (ret)
  5560. DRM_ERROR("get property failed\n");
  5561. end:
  5562. return ret;
  5563. }
  5564. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5565. struct drm_crtc_state *crtc_state)
  5566. {
  5567. struct sde_crtc *sde_crtc;
  5568. struct sde_crtc_state *cstate;
  5569. struct drm_property *drm_prop;
  5570. enum msm_mdp_crtc_property prop_idx;
  5571. if (!crtc || !crtc_state) {
  5572. SDE_ERROR("invalid params\n");
  5573. return -EINVAL;
  5574. }
  5575. sde_crtc = to_sde_crtc(crtc);
  5576. cstate = to_sde_crtc_state(crtc_state);
  5577. sde_cp_crtc_clear(crtc);
  5578. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5579. uint64_t val = cstate->property_values[prop_idx].value;
  5580. uint64_t def;
  5581. int ret;
  5582. drm_prop = msm_property_index_to_drm_property(
  5583. &sde_crtc->property_info, prop_idx);
  5584. if (!drm_prop) {
  5585. /* not all props will be installed, based on caps */
  5586. SDE_DEBUG("%s: invalid property index %d\n",
  5587. sde_crtc->name, prop_idx);
  5588. continue;
  5589. }
  5590. def = msm_property_get_default(&sde_crtc->property_info,
  5591. prop_idx);
  5592. if (val == def)
  5593. continue;
  5594. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5595. sde_crtc->name, drm_prop->name, prop_idx, val,
  5596. def);
  5597. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5598. def);
  5599. if (ret) {
  5600. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5601. sde_crtc->name, prop_idx, ret);
  5602. continue;
  5603. }
  5604. }
  5605. /* disable clk and bw control until clk & bw properties are set */
  5606. cstate->bw_control = false;
  5607. cstate->bw_split_vote = false;
  5608. return 0;
  5609. }
  5610. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5611. {
  5612. struct sde_crtc *sde_crtc;
  5613. struct sde_crtc_mixer *m;
  5614. int i;
  5615. if (!crtc) {
  5616. SDE_ERROR("invalid argument\n");
  5617. return;
  5618. }
  5619. sde_crtc = to_sde_crtc(crtc);
  5620. sde_crtc->misr_enable_sui = enable;
  5621. sde_crtc->misr_frame_count = frame_count;
  5622. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5623. m = &sde_crtc->mixers[i];
  5624. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5625. continue;
  5626. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5627. }
  5628. }
  5629. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5630. struct sde_crtc_misr_info *crtc_misr_info)
  5631. {
  5632. struct sde_crtc *sde_crtc;
  5633. struct sde_kms *sde_kms;
  5634. if (!crtc_misr_info) {
  5635. SDE_ERROR("invalid misr info\n");
  5636. return;
  5637. }
  5638. crtc_misr_info->misr_enable = false;
  5639. crtc_misr_info->misr_frame_count = 0;
  5640. if (!crtc) {
  5641. SDE_ERROR("invalid crtc\n");
  5642. return;
  5643. }
  5644. sde_kms = _sde_crtc_get_kms(crtc);
  5645. if (!sde_kms) {
  5646. SDE_ERROR("invalid sde_kms\n");
  5647. return;
  5648. }
  5649. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5650. return;
  5651. sde_crtc = to_sde_crtc(crtc);
  5652. crtc_misr_info->misr_enable =
  5653. sde_crtc->misr_enable_debugfs ? true : false;
  5654. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5655. }
  5656. #if IS_ENABLED(CONFIG_DEBUG_FS)
  5657. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5658. {
  5659. struct sde_crtc *sde_crtc;
  5660. struct sde_plane_state *pstate = NULL;
  5661. struct sde_crtc_mixer *m;
  5662. struct drm_crtc *crtc;
  5663. struct drm_plane *plane;
  5664. struct drm_display_mode *mode;
  5665. struct drm_framebuffer *fb;
  5666. struct drm_plane_state *state;
  5667. struct sde_crtc_state *cstate;
  5668. int i, mixer_width, mixer_height;
  5669. if (!s || !s->private)
  5670. return -EINVAL;
  5671. sde_crtc = s->private;
  5672. crtc = &sde_crtc->base;
  5673. cstate = to_sde_crtc_state(crtc->state);
  5674. mutex_lock(&sde_crtc->crtc_lock);
  5675. mode = &crtc->state->adjusted_mode;
  5676. sde_crtc_get_mixer_resolution(crtc, crtc->state, mode, &mixer_width, &mixer_height);
  5677. seq_printf(s, "crtc:%d width:%d height:%d\n", DRMID(crtc),
  5678. mixer_width * sde_crtc->num_mixers, mixer_height);
  5679. seq_puts(s, "\n");
  5680. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5681. m = &sde_crtc->mixers[i];
  5682. if (!m->hw_lm)
  5683. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5684. else if (!m->hw_ctl)
  5685. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5686. else
  5687. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5688. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5689. mixer_width, mixer_height);
  5690. }
  5691. seq_puts(s, "\n");
  5692. for (i = 0; i < cstate->num_dim_layers; i++) {
  5693. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5694. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5695. i, dim_layer->stage, dim_layer->flags);
  5696. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5697. dim_layer->rect.x, dim_layer->rect.y,
  5698. dim_layer->rect.w, dim_layer->rect.h);
  5699. seq_printf(s,
  5700. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5701. dim_layer->color_fill.color_0,
  5702. dim_layer->color_fill.color_1,
  5703. dim_layer->color_fill.color_2,
  5704. dim_layer->color_fill.color_3);
  5705. seq_puts(s, "\n");
  5706. }
  5707. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5708. pstate = to_sde_plane_state(plane->state);
  5709. state = plane->state;
  5710. if (!pstate || !state)
  5711. continue;
  5712. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5713. plane->base.id, pstate->stage, pstate->rotation);
  5714. if (plane->state->fb) {
  5715. fb = plane->state->fb;
  5716. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5717. fb->base.id, (char *) &fb->format->format,
  5718. fb->width, fb->height);
  5719. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5720. seq_printf(s, "cpp[%d]:%u ",
  5721. i, fb->format->cpp[i]);
  5722. seq_puts(s, "\n\t");
  5723. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5724. seq_puts(s, "\n");
  5725. seq_puts(s, "\t");
  5726. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5727. seq_printf(s, "pitches[%d]:%8u ", i,
  5728. fb->pitches[i]);
  5729. seq_puts(s, "\n");
  5730. seq_puts(s, "\t");
  5731. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5732. seq_printf(s, "offsets[%d]:%8u ", i,
  5733. fb->offsets[i]);
  5734. seq_puts(s, "\n");
  5735. }
  5736. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5737. state->src_x >> 16, state->src_y >> 16,
  5738. state->src_w >> 16, state->src_h >> 16);
  5739. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5740. state->crtc_x, state->crtc_y, state->crtc_w,
  5741. state->crtc_h);
  5742. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5743. pstate->multirect_mode, pstate->multirect_index);
  5744. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5745. pstate->excl_rect.x, pstate->excl_rect.y,
  5746. pstate->excl_rect.w, pstate->excl_rect.h);
  5747. seq_puts(s, "\n");
  5748. }
  5749. if (sde_crtc->vblank_cb_count) {
  5750. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5751. u32 diff_ms = ktime_to_ms(diff);
  5752. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5753. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5754. seq_printf(s,
  5755. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5756. fps, sde_crtc->vblank_cb_count,
  5757. ktime_to_ms(diff), sde_crtc->play_count);
  5758. /* reset time & count for next measurement */
  5759. sde_crtc->vblank_cb_count = 0;
  5760. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5761. }
  5762. mutex_unlock(&sde_crtc->crtc_lock);
  5763. return 0;
  5764. }
  5765. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5766. {
  5767. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5768. }
  5769. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5770. const char __user *user_buf, size_t count, loff_t *ppos)
  5771. {
  5772. struct drm_crtc *crtc;
  5773. struct sde_crtc *sde_crtc;
  5774. char buf[MISR_BUFF_SIZE + 1];
  5775. u32 frame_count, enable;
  5776. size_t buff_copy;
  5777. struct sde_kms *sde_kms;
  5778. if (!file || !file->private_data)
  5779. return -EINVAL;
  5780. sde_crtc = file->private_data;
  5781. crtc = &sde_crtc->base;
  5782. sde_kms = _sde_crtc_get_kms(crtc);
  5783. if (!sde_kms) {
  5784. SDE_ERROR("invalid sde_kms\n");
  5785. return -EINVAL;
  5786. }
  5787. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5788. if (copy_from_user(buf, user_buf, buff_copy)) {
  5789. SDE_ERROR("buffer copy failed\n");
  5790. return -EINVAL;
  5791. }
  5792. buf[buff_copy] = 0; /* end of string */
  5793. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5794. return -EINVAL;
  5795. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5796. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5797. DRMID(crtc));
  5798. return -EINVAL;
  5799. }
  5800. sde_crtc->misr_enable_debugfs = enable;
  5801. sde_crtc->misr_frame_count = frame_count;
  5802. sde_crtc->misr_reconfigure = true;
  5803. return count;
  5804. }
  5805. static ssize_t _sde_crtc_misr_read(struct file *file,
  5806. char __user *user_buff, size_t count, loff_t *ppos)
  5807. {
  5808. struct drm_crtc *crtc;
  5809. struct sde_crtc *sde_crtc;
  5810. struct sde_kms *sde_kms;
  5811. struct sde_crtc_mixer *m;
  5812. int i = 0, rc;
  5813. ssize_t len = 0;
  5814. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5815. if (*ppos)
  5816. return 0;
  5817. if (!file || !file->private_data)
  5818. return -EINVAL;
  5819. sde_crtc = file->private_data;
  5820. crtc = &sde_crtc->base;
  5821. sde_kms = _sde_crtc_get_kms(crtc);
  5822. if (!sde_kms)
  5823. return -EINVAL;
  5824. rc = pm_runtime_resume_and_get(crtc->dev->dev);
  5825. if (rc < 0) {
  5826. SDE_ERROR("failed to enable power resource %d\n", rc);
  5827. return rc;
  5828. }
  5829. sde_vm_lock(sde_kms);
  5830. if (!sde_vm_owns_hw(sde_kms)) {
  5831. SDE_DEBUG("op not supported due to HW unavailability\n");
  5832. rc = -EOPNOTSUPP;
  5833. goto end;
  5834. }
  5835. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5836. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5837. rc = -EOPNOTSUPP;
  5838. goto end;
  5839. }
  5840. if (!sde_crtc->misr_enable_debugfs) {
  5841. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5842. "disabled\n");
  5843. goto buff_check;
  5844. }
  5845. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5846. u32 misr_value = 0;
  5847. m = &sde_crtc->mixers[i];
  5848. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5849. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  5850. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  5851. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5852. }
  5853. continue;
  5854. }
  5855. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5856. if (rc) {
  5857. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  5858. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  5859. continue;
  5860. } else {
  5861. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5862. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5863. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  5864. }
  5865. }
  5866. buff_check:
  5867. if (count <= len) {
  5868. len = 0;
  5869. goto end;
  5870. }
  5871. if (copy_to_user(user_buff, buf, len)) {
  5872. len = -EFAULT;
  5873. goto end;
  5874. }
  5875. *ppos += len; /* increase offset */
  5876. end:
  5877. sde_vm_unlock(sde_kms);
  5878. pm_runtime_put_sync(crtc->dev->dev);
  5879. return len;
  5880. }
  5881. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5882. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5883. { \
  5884. return single_open(file, __prefix ## _show, inode->i_private); \
  5885. } \
  5886. static const struct file_operations __prefix ## _fops = { \
  5887. .owner = THIS_MODULE, \
  5888. .open = __prefix ## _open, \
  5889. .release = single_release, \
  5890. .read = seq_read, \
  5891. .llseek = seq_lseek, \
  5892. }
  5893. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5894. {
  5895. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5896. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5897. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5898. int i;
  5899. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5900. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5901. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5902. crtc->state));
  5903. seq_printf(s, "core_clk_rate: %llu\n",
  5904. sde_crtc->cur_perf.core_clk_rate);
  5905. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5906. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5907. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5908. sde_power_handle_get_dbus_name(i),
  5909. sde_crtc->cur_perf.bw_ctl[i]);
  5910. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5911. sde_power_handle_get_dbus_name(i),
  5912. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5913. }
  5914. return 0;
  5915. }
  5916. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5917. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5918. {
  5919. struct drm_crtc *crtc;
  5920. struct drm_plane *plane;
  5921. struct drm_connector *conn;
  5922. struct drm_mode_object *drm_obj;
  5923. struct sde_crtc *sde_crtc;
  5924. struct sde_crtc_state *cstate;
  5925. struct sde_fence_context *ctx;
  5926. struct drm_connector_list_iter conn_iter;
  5927. struct drm_device *dev;
  5928. if (!s || !s->private)
  5929. return -EINVAL;
  5930. sde_crtc = s->private;
  5931. crtc = &sde_crtc->base;
  5932. dev = crtc->dev;
  5933. cstate = to_sde_crtc_state(crtc->state);
  5934. if (!sde_crtc->kickoff_in_progress)
  5935. goto skip_input_fence;
  5936. /* Dump input fence info */
  5937. seq_puts(s, "===Input fence===\n");
  5938. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5939. struct sde_plane_state *pstate;
  5940. struct dma_fence *fence;
  5941. pstate = to_sde_plane_state(plane->state);
  5942. if (!pstate)
  5943. continue;
  5944. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5945. pstate->stage);
  5946. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5947. if (pstate->input_fence) {
  5948. rcu_read_lock();
  5949. fence = dma_fence_get_rcu(pstate->input_fence);
  5950. rcu_read_unlock();
  5951. if (fence) {
  5952. sde_fence_list_dump(fence, &s);
  5953. dma_fence_put(fence);
  5954. }
  5955. }
  5956. }
  5957. skip_input_fence:
  5958. /* Dump release fence info */
  5959. seq_puts(s, "\n");
  5960. seq_puts(s, "===Release fence===\n");
  5961. ctx = sde_crtc->output_fence;
  5962. drm_obj = &crtc->base;
  5963. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5964. seq_puts(s, "\n");
  5965. /* Dump retire fence info */
  5966. seq_puts(s, "===Retire fence===\n");
  5967. drm_connector_list_iter_begin(dev, &conn_iter);
  5968. drm_for_each_connector_iter(conn, &conn_iter)
  5969. if (conn->state && conn->state->crtc == crtc &&
  5970. cstate->num_connectors < MAX_CONNECTORS) {
  5971. struct sde_connector *c_conn;
  5972. c_conn = to_sde_connector(conn);
  5973. ctx = c_conn->retire_fence;
  5974. drm_obj = &conn->base;
  5975. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5976. }
  5977. drm_connector_list_iter_end(&conn_iter);
  5978. seq_puts(s, "\n");
  5979. return 0;
  5980. }
  5981. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5982. {
  5983. return single_open(file, _sde_debugfs_fence_status_show,
  5984. inode->i_private);
  5985. }
  5986. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5987. {
  5988. struct sde_crtc *sde_crtc;
  5989. struct sde_kms *sde_kms;
  5990. static const struct file_operations debugfs_status_fops = {
  5991. .open = _sde_debugfs_status_open,
  5992. .read = seq_read,
  5993. .llseek = seq_lseek,
  5994. .release = single_release,
  5995. };
  5996. static const struct file_operations debugfs_misr_fops = {
  5997. .open = simple_open,
  5998. .read = _sde_crtc_misr_read,
  5999. .write = _sde_crtc_misr_setup,
  6000. };
  6001. static const struct file_operations debugfs_fps_fops = {
  6002. .open = _sde_debugfs_fps_status,
  6003. .read = seq_read,
  6004. };
  6005. static const struct file_operations debugfs_fence_fops = {
  6006. .open = _sde_debugfs_fence_status,
  6007. .read = seq_read,
  6008. };
  6009. if (!crtc)
  6010. return -EINVAL;
  6011. sde_crtc = to_sde_crtc(crtc);
  6012. sde_kms = _sde_crtc_get_kms(crtc);
  6013. if (!sde_kms)
  6014. return -EINVAL;
  6015. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  6016. crtc->dev->primary->debugfs_root);
  6017. if (!sde_crtc->debugfs_root)
  6018. return -ENOMEM;
  6019. /* don't error check these */
  6020. debugfs_create_file("status", 0400,
  6021. sde_crtc->debugfs_root,
  6022. sde_crtc, &debugfs_status_fops);
  6023. debugfs_create_file("state", 0400,
  6024. sde_crtc->debugfs_root,
  6025. &sde_crtc->base,
  6026. &sde_crtc_debugfs_state_fops);
  6027. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  6028. sde_crtc, &debugfs_misr_fops);
  6029. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  6030. sde_crtc, &debugfs_fps_fops);
  6031. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  6032. sde_crtc, &debugfs_fence_fops);
  6033. return 0;
  6034. }
  6035. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6036. {
  6037. struct sde_crtc *sde_crtc;
  6038. if (!crtc)
  6039. return;
  6040. sde_crtc = to_sde_crtc(crtc);
  6041. debugfs_remove_recursive(sde_crtc->debugfs_root);
  6042. }
  6043. #else
  6044. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6045. {
  6046. return 0;
  6047. }
  6048. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6049. {
  6050. }
  6051. #endif /* CONFIG_DEBUG_FS */
  6052. static void vblank_ctrl_worker(struct kthread_work *work)
  6053. {
  6054. struct vblank_work *cur_work = container_of(work,
  6055. struct vblank_work, work);
  6056. struct msm_drm_private *priv = cur_work->priv;
  6057. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  6058. kfree(cur_work);
  6059. }
  6060. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  6061. int crtc_id, bool enable)
  6062. {
  6063. struct vblank_work *cur_work;
  6064. struct drm_crtc *crtc;
  6065. struct kthread_worker *worker;
  6066. if (!priv || crtc_id >= priv->num_crtcs)
  6067. return -EINVAL;
  6068. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  6069. if (!cur_work)
  6070. return -ENOMEM;
  6071. crtc = priv->crtcs[crtc_id];
  6072. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  6073. cur_work->crtc_id = crtc_id;
  6074. cur_work->enable = enable;
  6075. cur_work->priv = priv;
  6076. worker = &priv->event_thread[crtc_id].worker;
  6077. kthread_queue_work(worker, &cur_work->work);
  6078. return 0;
  6079. }
  6080. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  6081. {
  6082. struct drm_device *dev = crtc->dev;
  6083. unsigned int pipe = crtc->index;
  6084. struct msm_drm_private *priv = dev->dev_private;
  6085. struct msm_kms *kms = priv->kms;
  6086. if (!kms)
  6087. return -ENXIO;
  6088. DBG("dev=%pK, crtc=%u", dev, pipe);
  6089. return vblank_ctrl_queue_work(priv, pipe, true);
  6090. }
  6091. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  6092. {
  6093. struct drm_device *dev = crtc->dev;
  6094. unsigned int pipe = crtc->index;
  6095. struct msm_drm_private *priv = dev->dev_private;
  6096. struct msm_kms *kms = priv->kms;
  6097. if (!kms)
  6098. return;
  6099. DBG("dev=%pK, crtc=%u", dev, pipe);
  6100. vblank_ctrl_queue_work(priv, pipe, false);
  6101. }
  6102. static int sde_crtc_late_register(struct drm_crtc *crtc)
  6103. {
  6104. return _sde_crtc_init_debugfs(crtc);
  6105. }
  6106. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  6107. {
  6108. _sde_crtc_destroy_debugfs(crtc);
  6109. }
  6110. static const struct drm_crtc_funcs sde_crtc_funcs = {
  6111. .set_config = drm_atomic_helper_set_config,
  6112. .destroy = sde_crtc_destroy,
  6113. .enable_vblank = sde_crtc_enable_vblank,
  6114. .disable_vblank = sde_crtc_disable_vblank,
  6115. .page_flip = drm_atomic_helper_page_flip,
  6116. .atomic_set_property = sde_crtc_atomic_set_property,
  6117. .atomic_get_property = sde_crtc_atomic_get_property,
  6118. .reset = sde_crtc_reset,
  6119. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6120. .atomic_destroy_state = sde_crtc_destroy_state,
  6121. .late_register = sde_crtc_late_register,
  6122. .early_unregister = sde_crtc_early_unregister,
  6123. };
  6124. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  6125. .set_config = drm_atomic_helper_set_config,
  6126. .destroy = sde_crtc_destroy,
  6127. .enable_vblank = sde_crtc_enable_vblank,
  6128. .disable_vblank = sde_crtc_disable_vblank,
  6129. .page_flip = drm_atomic_helper_page_flip,
  6130. .atomic_set_property = sde_crtc_atomic_set_property,
  6131. .atomic_get_property = sde_crtc_atomic_get_property,
  6132. .reset = sde_crtc_reset,
  6133. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6134. .atomic_destroy_state = sde_crtc_destroy_state,
  6135. .late_register = sde_crtc_late_register,
  6136. .early_unregister = sde_crtc_early_unregister,
  6137. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  6138. .get_vblank_counter = sde_crtc_get_vblank_counter,
  6139. };
  6140. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  6141. .mode_fixup = sde_crtc_mode_fixup,
  6142. .disable = sde_crtc_disable,
  6143. .atomic_enable = sde_crtc_enable,
  6144. .atomic_check = sde_crtc_atomic_check,
  6145. .atomic_begin = sde_crtc_atomic_begin,
  6146. .atomic_flush = sde_crtc_atomic_flush,
  6147. };
  6148. static void _sde_crtc_event_cb(struct kthread_work *work)
  6149. {
  6150. struct sde_crtc_event *event;
  6151. struct sde_crtc *sde_crtc;
  6152. unsigned long irq_flags;
  6153. if (!work) {
  6154. SDE_ERROR("invalid work item\n");
  6155. return;
  6156. }
  6157. event = container_of(work, struct sde_crtc_event, kt_work);
  6158. /* set sde_crtc to NULL for static work structures */
  6159. sde_crtc = event->sde_crtc;
  6160. if (!sde_crtc)
  6161. return;
  6162. if (event->cb_func)
  6163. event->cb_func(&sde_crtc->base, event->usr);
  6164. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6165. list_add_tail(&event->list, &sde_crtc->event_free_list);
  6166. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6167. }
  6168. int sde_crtc_event_queue(struct drm_crtc *crtc,
  6169. void (*func)(struct drm_crtc *crtc, void *usr),
  6170. void *usr, bool color_processing_event)
  6171. {
  6172. unsigned long irq_flags;
  6173. struct sde_crtc *sde_crtc;
  6174. struct msm_drm_private *priv;
  6175. struct sde_crtc_event *event = NULL;
  6176. u32 crtc_id;
  6177. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  6178. SDE_ERROR("invalid parameters\n");
  6179. return -EINVAL;
  6180. }
  6181. sde_crtc = to_sde_crtc(crtc);
  6182. priv = crtc->dev->dev_private;
  6183. crtc_id = drm_crtc_index(crtc);
  6184. /*
  6185. * Obtain an event struct from the private cache. This event
  6186. * queue may be called from ISR contexts, so use a private
  6187. * cache to avoid calling any memory allocation functions.
  6188. */
  6189. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6190. if (!list_empty(&sde_crtc->event_free_list)) {
  6191. event = list_first_entry(&sde_crtc->event_free_list,
  6192. struct sde_crtc_event, list);
  6193. list_del_init(&event->list);
  6194. }
  6195. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6196. if (!event)
  6197. return -ENOMEM;
  6198. /* populate event node */
  6199. event->sde_crtc = sde_crtc;
  6200. event->cb_func = func;
  6201. event->usr = usr;
  6202. /* queue new event request */
  6203. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  6204. if (color_processing_event)
  6205. kthread_queue_work(&priv->pp_event_worker,
  6206. &event->kt_work);
  6207. else
  6208. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  6209. &event->kt_work);
  6210. return 0;
  6211. }
  6212. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  6213. {
  6214. int i, rc = 0;
  6215. if (!sde_crtc) {
  6216. SDE_ERROR("invalid crtc\n");
  6217. return -EINVAL;
  6218. }
  6219. spin_lock_init(&sde_crtc->event_lock);
  6220. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  6221. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  6222. list_add_tail(&sde_crtc->event_cache[i].list,
  6223. &sde_crtc->event_free_list);
  6224. return rc;
  6225. }
  6226. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  6227. enum sde_sys_cache_state state,
  6228. bool is_vidmode)
  6229. {
  6230. struct drm_plane *plane;
  6231. struct sde_crtc *sde_crtc;
  6232. struct sde_kms *sde_kms;
  6233. if (!crtc || !crtc->dev)
  6234. return;
  6235. sde_kms = _sde_crtc_get_kms(crtc);
  6236. if (!sde_kms || !sde_kms->catalog) {
  6237. SDE_ERROR("invalid params\n");
  6238. return;
  6239. }
  6240. if (!test_bit(SDE_SYS_CACHE_DISP, sde_kms->catalog->sde_sys_cache_type_map)) {
  6241. SDE_DEBUG("DISP syscache not supported\n");
  6242. return;
  6243. }
  6244. sde_crtc = to_sde_crtc(crtc);
  6245. if (sde_crtc->cache_state == state)
  6246. return;
  6247. switch (state) {
  6248. case CACHE_STATE_NORMAL:
  6249. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  6250. && !is_vidmode)
  6251. return;
  6252. kthread_cancel_delayed_work_sync(
  6253. &sde_crtc->static_cache_read_work);
  6254. break;
  6255. case CACHE_STATE_FRAME_WRITE:
  6256. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  6257. return;
  6258. break;
  6259. case CACHE_STATE_FRAME_READ:
  6260. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6261. return;
  6262. break;
  6263. case CACHE_STATE_DISABLED:
  6264. break;
  6265. default:
  6266. return;
  6267. }
  6268. if (test_bit(SDE_SYS_CACHE_DISP_1, sde_kms->catalog->sde_sys_cache_type_map)) {
  6269. if (state == CACHE_STATE_FRAME_WRITE)
  6270. sde_crtc->cache_type = (sde_crtc->cache_type == SDE_SYS_CACHE_DISP) ?
  6271. SDE_SYS_CACHE_DISP_1 : SDE_SYS_CACHE_DISP;
  6272. } else {
  6273. sde_crtc->cache_type = SDE_SYS_CACHE_DISP;
  6274. }
  6275. SDE_EVT32(DRMID(crtc), state, sde_crtc->cache_state, sde_crtc->cache_type);
  6276. sde_crtc->cache_state = state;
  6277. drm_atomic_crtc_for_each_plane(plane, crtc)
  6278. sde_plane_static_img_control(plane, sde_crtc->cache_state, sde_crtc->cache_type);
  6279. }
  6280. /*
  6281. * __sde_crtc_static_cache_read_work - transition to cache read
  6282. */
  6283. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  6284. {
  6285. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  6286. static_cache_read_work.work);
  6287. struct drm_crtc *crtc = &sde_crtc->base;
  6288. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  6289. struct drm_encoder *enc, *drm_enc = NULL;
  6290. struct drm_plane *plane;
  6291. struct sde_encoder_kickoff_params params = { 0 };
  6292. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6293. return;
  6294. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  6295. drm_enc = enc;
  6296. if (sde_encoder_in_clone_mode(drm_enc))
  6297. return;
  6298. }
  6299. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  6300. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  6301. !ctl);
  6302. return;
  6303. }
  6304. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  6305. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  6306. /* flush only the sys-cache enabled SSPPs */
  6307. if (ctl->ops.clear_pending_flush)
  6308. ctl->ops.clear_pending_flush(ctl);
  6309. drm_atomic_crtc_for_each_plane(plane, crtc)
  6310. sde_plane_ctl_flush(plane, ctl, true);
  6311. /* Enable clocks and IRQ and wait for VBLANK */
  6312. params.affected_displays = _sde_crtc_get_displays_affected(crtc, crtc->state);
  6313. sde_encoder_prepare_for_kickoff(drm_enc, &params);
  6314. sde_encoder_kickoff(drm_enc, false);
  6315. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  6316. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  6317. }
  6318. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  6319. {
  6320. struct drm_device *dev;
  6321. struct msm_drm_private *priv;
  6322. struct msm_drm_thread *disp_thread;
  6323. struct sde_crtc *sde_crtc;
  6324. struct sde_crtc_state *cstate;
  6325. u32 msecs_fps = 0;
  6326. if (!crtc)
  6327. return;
  6328. dev = crtc->dev;
  6329. sde_crtc = to_sde_crtc(crtc);
  6330. cstate = to_sde_crtc_state(crtc->state);
  6331. if (!dev || !dev->dev_private || !sde_crtc)
  6332. return;
  6333. priv = dev->dev_private;
  6334. disp_thread = &priv->disp_thread[crtc->index];
  6335. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6336. return;
  6337. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  6338. /* Kickoff transition to read state after next vblank */
  6339. kthread_queue_delayed_work(&disp_thread->worker,
  6340. &sde_crtc->static_cache_read_work,
  6341. msecs_to_jiffies(msecs_fps));
  6342. SDE_EVT32(DRMID(crtc), sde_crtc->cache_state, msecs_fps);
  6343. }
  6344. void sde_crtc_cancel_delayed_work(struct drm_crtc *crtc)
  6345. {
  6346. struct sde_crtc *sde_crtc;
  6347. struct sde_crtc_state *cstate;
  6348. bool cache_status;
  6349. if (!crtc || !crtc->state)
  6350. return;
  6351. sde_crtc = to_sde_crtc(crtc);
  6352. cstate = to_sde_crtc_state(crtc->state);
  6353. cache_status = kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  6354. SDE_EVT32(DRMID(crtc), cache_status);
  6355. }
  6356. /* initialize crtc */
  6357. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  6358. {
  6359. struct drm_crtc *crtc = NULL;
  6360. struct sde_crtc *sde_crtc = NULL;
  6361. struct msm_drm_private *priv = NULL;
  6362. struct sde_kms *kms = NULL;
  6363. const struct drm_crtc_funcs *crtc_funcs;
  6364. int i, rc;
  6365. priv = dev->dev_private;
  6366. kms = to_sde_kms(priv->kms);
  6367. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  6368. if (!sde_crtc)
  6369. return ERR_PTR(-ENOMEM);
  6370. crtc = &sde_crtc->base;
  6371. crtc->dev = dev;
  6372. mutex_init(&sde_crtc->crtc_lock);
  6373. spin_lock_init(&sde_crtc->spin_lock);
  6374. spin_lock_init(&sde_crtc->fevent_spin_lock);
  6375. atomic_set(&sde_crtc->frame_pending, 0);
  6376. sde_crtc->enabled = false;
  6377. sde_crtc->kickoff_in_progress = false;
  6378. /* Below parameters are for fps calculation for sysfs node */
  6379. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  6380. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  6381. sizeof(ktime_t), GFP_KERNEL);
  6382. if (!sde_crtc->fps_info.time_buf)
  6383. SDE_ERROR("invalid buffer\n");
  6384. else
  6385. memset(sde_crtc->fps_info.time_buf, 0,
  6386. sizeof(*(sde_crtc->fps_info.time_buf)));
  6387. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  6388. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  6389. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  6390. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  6391. list_add(&sde_crtc->frame_events[i].list,
  6392. &sde_crtc->frame_event_list);
  6393. kthread_init_work(&sde_crtc->frame_events[i].work,
  6394. sde_crtc_frame_event_work);
  6395. }
  6396. crtc_funcs = test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features) ?
  6397. &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  6398. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  6399. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  6400. /* save user friendly CRTC name for later */
  6401. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  6402. /* initialize event handling */
  6403. rc = _sde_crtc_init_events(sde_crtc);
  6404. if (rc) {
  6405. drm_crtc_cleanup(crtc);
  6406. kfree(sde_crtc);
  6407. return ERR_PTR(rc);
  6408. }
  6409. /* initialize output fence support */
  6410. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  6411. if (IS_ERR(sde_crtc->output_fence)) {
  6412. rc = PTR_ERR(sde_crtc->output_fence);
  6413. SDE_ERROR("failed to init fence, %d\n", rc);
  6414. drm_crtc_cleanup(crtc);
  6415. kfree(sde_crtc);
  6416. return ERR_PTR(rc);
  6417. }
  6418. /* create CRTC properties */
  6419. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  6420. priv->crtc_property, sde_crtc->property_data,
  6421. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  6422. sizeof(struct sde_crtc_state));
  6423. sde_crtc_install_properties(crtc, kms->catalog);
  6424. /* Install color processing properties */
  6425. sde_cp_crtc_init(crtc);
  6426. sde_cp_crtc_install_properties(crtc);
  6427. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  6428. sde_crtc->cur_perf.llcc_active[i] = false;
  6429. sde_crtc->new_perf.llcc_active[i] = false;
  6430. }
  6431. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  6432. __sde_crtc_static_cache_read_work);
  6433. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  6434. return crtc;
  6435. }
  6436. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  6437. {
  6438. struct sde_crtc *sde_crtc;
  6439. int rc = 0;
  6440. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  6441. SDE_ERROR("invalid input param(s)\n");
  6442. rc = -EINVAL;
  6443. goto end;
  6444. }
  6445. sde_crtc = to_sde_crtc(crtc);
  6446. sde_crtc->sysfs_dev = device_create_with_groups(
  6447. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  6448. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  6449. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  6450. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  6451. PTR_ERR(sde_crtc->sysfs_dev));
  6452. if (!sde_crtc->sysfs_dev)
  6453. rc = -EINVAL;
  6454. else
  6455. rc = PTR_ERR(sde_crtc->sysfs_dev);
  6456. goto end;
  6457. }
  6458. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  6459. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  6460. if (!sde_crtc->vsync_event_sf)
  6461. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  6462. crtc->base.id);
  6463. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  6464. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  6465. if (!sde_crtc->retire_frame_event_sf)
  6466. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  6467. crtc->base.id);
  6468. end:
  6469. return rc;
  6470. }
  6471. static int _sde_crtc_event_enable(struct sde_kms *kms,
  6472. struct drm_crtc *crtc_drm, u32 event)
  6473. {
  6474. struct sde_crtc *crtc = NULL;
  6475. struct sde_crtc_irq_info *node;
  6476. unsigned long flags;
  6477. bool found = false;
  6478. int ret, i = 0;
  6479. bool add_event = false;
  6480. crtc = to_sde_crtc(crtc_drm);
  6481. spin_lock_irqsave(&crtc->spin_lock, flags);
  6482. list_for_each_entry(node, &crtc->user_event_list, list) {
  6483. if (node->event == event) {
  6484. found = true;
  6485. break;
  6486. }
  6487. }
  6488. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6489. /* event already enabled */
  6490. if (found)
  6491. return 0;
  6492. node = NULL;
  6493. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  6494. if (custom_events[i].event == event &&
  6495. custom_events[i].func) {
  6496. node = kzalloc(sizeof(*node), GFP_KERNEL);
  6497. if (!node)
  6498. return -ENOMEM;
  6499. INIT_LIST_HEAD(&node->list);
  6500. INIT_LIST_HEAD(&node->irq.list);
  6501. node->func = custom_events[i].func;
  6502. node->event = event;
  6503. node->state = IRQ_NOINIT;
  6504. spin_lock_init(&node->state_lock);
  6505. break;
  6506. }
  6507. }
  6508. if (!node) {
  6509. SDE_ERROR("unsupported event %x\n", event);
  6510. return -EINVAL;
  6511. }
  6512. ret = 0;
  6513. if (crtc_drm->enabled) {
  6514. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6515. if (ret < 0) {
  6516. SDE_ERROR("failed to enable power resource %d\n", ret);
  6517. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6518. kfree(node);
  6519. return ret;
  6520. }
  6521. INIT_LIST_HEAD(&node->irq.list);
  6522. mutex_lock(&crtc->crtc_lock);
  6523. ret = node->func(crtc_drm, true, &node->irq);
  6524. if (!ret) {
  6525. spin_lock_irqsave(&crtc->spin_lock, flags);
  6526. list_add_tail(&node->list, &crtc->user_event_list);
  6527. add_event = true;
  6528. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6529. }
  6530. mutex_unlock(&crtc->crtc_lock);
  6531. pm_runtime_put_sync(crtc_drm->dev->dev);
  6532. }
  6533. if (add_event)
  6534. return 0;
  6535. if (!ret) {
  6536. spin_lock_irqsave(&crtc->spin_lock, flags);
  6537. list_add_tail(&node->list, &crtc->user_event_list);
  6538. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6539. } else {
  6540. kfree(node);
  6541. }
  6542. return ret;
  6543. }
  6544. static int _sde_crtc_event_disable(struct sde_kms *kms,
  6545. struct drm_crtc *crtc_drm, u32 event)
  6546. {
  6547. struct sde_crtc *crtc = NULL;
  6548. struct sde_crtc_irq_info *node = NULL;
  6549. unsigned long flags;
  6550. bool found = false;
  6551. int ret;
  6552. crtc = to_sde_crtc(crtc_drm);
  6553. spin_lock_irqsave(&crtc->spin_lock, flags);
  6554. list_for_each_entry(node, &crtc->user_event_list, list) {
  6555. if (node->event == event) {
  6556. list_del_init(&node->list);
  6557. found = true;
  6558. break;
  6559. }
  6560. }
  6561. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6562. /* event already disabled */
  6563. if (!found)
  6564. return 0;
  6565. /**
  6566. * crtc is disabled interrupts are cleared remove from the list,
  6567. * no need to disable/de-register.
  6568. */
  6569. if (!crtc_drm->enabled) {
  6570. kfree(node);
  6571. return 0;
  6572. }
  6573. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6574. if (ret < 0) {
  6575. SDE_ERROR("failed to enable power resource %d\n", ret);
  6576. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6577. kfree(node);
  6578. return ret;
  6579. }
  6580. ret = node->func(crtc_drm, false, &node->irq);
  6581. if (ret) {
  6582. spin_lock_irqsave(&crtc->spin_lock, flags);
  6583. list_add_tail(&node->list, &crtc->user_event_list);
  6584. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6585. } else {
  6586. kfree(node);
  6587. }
  6588. pm_runtime_put_sync(crtc_drm->dev->dev);
  6589. return ret;
  6590. }
  6591. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6592. struct drm_crtc *crtc_drm, u32 event, bool en)
  6593. {
  6594. struct sde_crtc *crtc = NULL;
  6595. int ret;
  6596. crtc = to_sde_crtc(crtc_drm);
  6597. if (!crtc || !kms || !kms->dev) {
  6598. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6599. kms, ((kms) ? (kms->dev) : NULL));
  6600. return -EINVAL;
  6601. }
  6602. if (en)
  6603. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6604. else
  6605. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6606. return ret;
  6607. }
  6608. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6609. bool en, struct sde_irq_callback *irq)
  6610. {
  6611. return 0;
  6612. }
  6613. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6614. struct sde_irq_callback *noirq)
  6615. {
  6616. /*
  6617. * IRQ object noirq is not being used here since there is
  6618. * no crtc irq from pm event.
  6619. */
  6620. return 0;
  6621. }
  6622. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6623. bool en, struct sde_irq_callback *irq)
  6624. {
  6625. return 0;
  6626. }
  6627. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6628. bool en, struct sde_irq_callback *irq)
  6629. {
  6630. return 0;
  6631. }
  6632. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  6633. bool en, struct sde_irq_callback *irq)
  6634. {
  6635. struct sde_crtc *sde_crtc;
  6636. sde_crtc = to_sde_crtc(crtc_drm);
  6637. if (!sde_crtc)
  6638. return -EINVAL;
  6639. sde_crtc->opr_event_notify_enabled = en;
  6640. return 0;
  6641. }
  6642. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  6643. bool en, struct sde_irq_callback *irq)
  6644. {
  6645. return 0;
  6646. }
  6647. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  6648. bool en, struct sde_irq_callback *irq)
  6649. {
  6650. return 0;
  6651. }
  6652. /**
  6653. * sde_crtc_update_cont_splash_settings - update mixer settings
  6654. * and initial clk during device bootup for cont_splash use case
  6655. * @crtc: Pointer to drm crtc structure
  6656. */
  6657. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6658. {
  6659. struct sde_kms *kms = NULL;
  6660. struct msm_drm_private *priv;
  6661. struct sde_crtc *sde_crtc;
  6662. u64 rate;
  6663. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6664. SDE_ERROR("invalid crtc\n");
  6665. return;
  6666. }
  6667. priv = crtc->dev->dev_private;
  6668. kms = to_sde_kms(priv->kms);
  6669. if (!kms || !kms->catalog) {
  6670. SDE_ERROR("invalid parameters\n");
  6671. return;
  6672. }
  6673. _sde_crtc_setup_mixers(crtc);
  6674. sde_cp_crtc_refresh_status_properties(crtc);
  6675. crtc->enabled = true;
  6676. /* update core clk value for initial state with cont-splash */
  6677. sde_crtc = to_sde_crtc(crtc);
  6678. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6679. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6680. rate : kms->perf.max_core_clk_rate;
  6681. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6682. }
  6683. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6684. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6685. {
  6686. struct sde_lm_cfg *lm;
  6687. char feature_name[256];
  6688. u32 version;
  6689. if (!catalog->mixer_count)
  6690. return;
  6691. lm = &catalog->mixer[0];
  6692. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6693. return;
  6694. version = lm->sblk->nlayer.version >> 16;
  6695. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6696. switch (version) {
  6697. case 1:
  6698. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6699. msm_property_install_volatile_range(&sde_crtc->property_info,
  6700. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6701. break;
  6702. default:
  6703. SDE_ERROR("unsupported noise layer version %d\n", version);
  6704. break;
  6705. }
  6706. }
  6707. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  6708. struct sde_crtc_state *cstate,
  6709. void __user *usr_ptr)
  6710. {
  6711. int ret;
  6712. if (!sde_crtc || !cstate) {
  6713. SDE_ERROR("invalid sde_crtc/state\n");
  6714. return -EINVAL;
  6715. }
  6716. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  6717. if (!usr_ptr) {
  6718. SDE_DEBUG("noise layer removed\n");
  6719. cstate->noise_layer_en = false;
  6720. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6721. return 0;
  6722. }
  6723. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  6724. sizeof(cstate->layer_cfg));
  6725. if (ret) {
  6726. SDE_ERROR("failed to copy noise layer %d\n", ret);
  6727. return -EFAULT;
  6728. }
  6729. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  6730. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  6731. !cstate->layer_cfg.attn_factor ||
  6732. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  6733. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  6734. !cstate->layer_cfg.alpha_noise ||
  6735. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  6736. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  6737. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  6738. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  6739. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  6740. return -EINVAL;
  6741. }
  6742. cstate->noise_layer_en = true;
  6743. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6744. return 0;
  6745. }
  6746. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  6747. struct drm_crtc_state *state)
  6748. {
  6749. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  6750. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6751. struct sde_hw_mixer *lm;
  6752. int i;
  6753. struct sde_hw_noise_layer_cfg cfg;
  6754. struct sde_kms *kms;
  6755. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  6756. return;
  6757. kms = _sde_crtc_get_kms(crtc);
  6758. if (!kms || !kms->catalog) {
  6759. SDE_ERROR("Invalid kms\n");
  6760. return;
  6761. }
  6762. cfg.flags = cstate->layer_cfg.flags;
  6763. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  6764. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  6765. cfg.strength = cstate->layer_cfg.strength;
  6766. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features)) {
  6767. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  6768. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  6769. } else {
  6770. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  6771. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  6772. }
  6773. for (i = 0; i < scrtc->num_mixers; i++) {
  6774. lm = scrtc->mixers[i].hw_lm;
  6775. if (!lm->ops.setup_noise_layer)
  6776. break;
  6777. if (!cstate->noise_layer_en)
  6778. lm->ops.setup_noise_layer(lm, NULL);
  6779. else
  6780. lm->ops.setup_noise_layer(lm, &cfg);
  6781. }
  6782. if (!cstate->noise_layer_en)
  6783. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6784. }
  6785. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  6786. {
  6787. sde_cp_disable_features(crtc);
  6788. }
  6789. void _sde_crtc_vm_release_notify(struct drm_crtc *crtc)
  6790. {
  6791. uint32_t val = 1;
  6792. sde_crtc_event_notify(crtc, DRM_EVENT_VM_RELEASE, &val, sizeof(uint32_t));
  6793. }
  6794. void sde_crtc_calc_vpadding_param(struct drm_crtc_state *state, u32 crtc_y, uint32_t crtc_h,
  6795. u32 *padding_y, u32 *padding_start, u32 *padding_height)
  6796. {
  6797. struct sde_kms *kms;
  6798. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  6799. u32 y_remain, y_start, y_end;
  6800. u32 m, n;
  6801. kms = _sde_crtc_get_kms(state->crtc);
  6802. if (!kms || !kms->catalog) {
  6803. SDE_ERROR("invalid kms or catalog\n");
  6804. return;
  6805. }
  6806. if (!kms->catalog->has_line_insertion)
  6807. return;
  6808. if (!cstate->line_insertion.padding_active) {
  6809. SDE_ERROR("zero padding active value\n");
  6810. return;
  6811. }
  6812. /*
  6813. * Computation logic to add number of dummy and active line at
  6814. * precise position on display
  6815. */
  6816. m = cstate->line_insertion.padding_active;
  6817. n = m + cstate->line_insertion.padding_dummy;
  6818. if (m == 0)
  6819. return;
  6820. y_remain = crtc_y % m;
  6821. y_start = y_remain + crtc_y / m * n;
  6822. y_end = (((crtc_y + crtc_h - 1) / m) * n) + ((crtc_y + crtc_h - 1) % m);
  6823. *padding_y = y_start;
  6824. *padding_start = m - y_remain;
  6825. *padding_height = y_end - y_start + 1;
  6826. SDE_EVT32(DRMID(cstate->base.crtc), y_remain, y_start, y_end, *padding_y, *padding_start,
  6827. *padding_height);
  6828. SDE_DEBUG("crtc:%d padding_y:%d padding_start:%d padding_height:%d\n",
  6829. DRMID(cstate->base.crtc), *padding_y, *padding_start, *padding_height);
  6830. }