sde_encoder.c 155 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #include "sde_vm.h"
  43. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  44. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  45. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  48. (p) ? (p)->parent->base.id : -1, \
  49. (p) ? (p)->intf_idx - INTF_0 : -1, \
  50. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  51. ##__VA_ARGS__)
  52. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  53. (p) ? (p)->parent->base.id : -1, \
  54. (p) ? (p)->intf_idx - INTF_0 : -1, \
  55. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  56. ##__VA_ARGS__)
  57. #define MISR_BUFF_SIZE 256
  58. #define IDLE_SHORT_TIMEOUT 1
  59. #define EVT_TIME_OUT_SPLIT 2
  60. /* worst case poll time for delay_kickoff to be cleared */
  61. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  62. /* Maximum number of VSYNC wait attempts for RSC state transition */
  63. #define MAX_RSC_WAIT 5
  64. /**
  65. * enum sde_enc_rc_events - events for resource control state machine
  66. * @SDE_ENC_RC_EVENT_KICKOFF:
  67. * This event happens at NORMAL priority.
  68. * Event that signals the start of the transfer. When this event is
  69. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  70. * Regardless of the previous state, the resource should be in ON state
  71. * at the end of this event. At the end of this event, a delayed work is
  72. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  73. * ktime.
  74. * @SDE_ENC_RC_EVENT_PRE_STOP:
  75. * This event happens at NORMAL priority.
  76. * This event, when received during the ON state, set RSC to IDLE, and
  77. * and leave the RC STATE in the PRE_OFF state.
  78. * It should be followed by the STOP event as part of encoder disable.
  79. * If received during IDLE or OFF states, it will do nothing.
  80. * @SDE_ENC_RC_EVENT_STOP:
  81. * This event happens at NORMAL priority.
  82. * When this event is received, disable all the MDP/DSI core clocks, and
  83. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  84. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  85. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  86. * Resource state should be in OFF at the end of the event.
  87. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  88. * This event happens at NORMAL priority from a work item.
  89. * Event signals that there is a seamless mode switch is in prgoress. A
  90. * client needs to leave clocks ON to reduce the mode switch latency.
  91. * @SDE_ENC_RC_EVENT_POST_MODESET:
  92. * This event happens at NORMAL priority from a work item.
  93. * Event signals that seamless mode switch is complete and resources are
  94. * acquired. Clients wants to update the rsc with new vtotal and update
  95. * pm_qos vote.
  96. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there were no frame updates for
  99. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  100. * and request RSC with IDLE state and change the resource state to IDLE.
  101. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  102. * This event is triggered from the input event thread when touch event is
  103. * received from the input device. On receiving this event,
  104. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  105. clocks and enable RSC.
  106. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  107. * off work since a new commit is imminent.
  108. */
  109. enum sde_enc_rc_events {
  110. SDE_ENC_RC_EVENT_KICKOFF = 1,
  111. SDE_ENC_RC_EVENT_PRE_STOP,
  112. SDE_ENC_RC_EVENT_STOP,
  113. SDE_ENC_RC_EVENT_PRE_MODESET,
  114. SDE_ENC_RC_EVENT_POST_MODESET,
  115. SDE_ENC_RC_EVENT_ENTER_IDLE,
  116. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  117. };
  118. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  119. {
  120. struct sde_encoder_virt *sde_enc;
  121. int i;
  122. sde_enc = to_sde_encoder_virt(drm_enc);
  123. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  124. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  125. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  126. SDE_EVT32(DRMID(drm_enc), enable);
  127. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  128. }
  129. }
  130. }
  131. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  132. {
  133. struct sde_encoder_virt *sde_enc;
  134. struct sde_encoder_phys *cur_master;
  135. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  136. ktime_t tvblank, cur_time;
  137. struct intf_status intf_status = {0};
  138. u32 fps;
  139. sde_enc = to_sde_encoder_virt(drm_enc);
  140. cur_master = sde_enc->cur_master;
  141. fps = sde_encoder_get_fps(drm_enc);
  142. if (!cur_master || !cur_master->hw_intf || !fps
  143. || !cur_master->hw_intf->ops.get_vsync_timestamp
  144. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  145. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  146. return 0;
  147. /*
  148. * avoid calculation and rely on ktime_get, if programmable fetch is enabled
  149. * as the HW VSYNC timestamp will be updated at panel vsync and not at MDP VSYNC
  150. */
  151. if (cur_master->hw_intf->ops.get_status) {
  152. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  153. if (intf_status.is_prog_fetch_en)
  154. return 0;
  155. }
  156. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  157. qtmr_counter = arch_timer_read_counter();
  158. cur_time = ktime_get_ns();
  159. /* check for counter rollover between the two timestamps [56 bits] */
  160. if (qtmr_counter < vsync_counter) {
  161. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  162. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  163. qtmr_counter >> 32, qtmr_counter, hw_diff,
  164. fps, SDE_EVTLOG_FUNC_CASE1);
  165. } else {
  166. hw_diff = qtmr_counter - vsync_counter;
  167. }
  168. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  169. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  170. /* avoid setting timestamp, if diff is more than one vsync */
  171. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  172. tvblank = 0;
  173. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  174. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  175. fps, SDE_EVTLOG_ERROR);
  176. } else {
  177. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  178. }
  179. SDE_DEBUG_ENC(sde_enc,
  180. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  181. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  182. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  183. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  184. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  185. return tvblank;
  186. }
  187. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  188. {
  189. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  190. struct msm_drm_private *priv;
  191. struct sde_kms *sde_kms;
  192. struct device *cpu_dev;
  193. struct cpumask *cpu_mask = NULL;
  194. int cpu = 0;
  195. u32 cpu_dma_latency;
  196. priv = drm_enc->dev->dev_private;
  197. sde_kms = to_sde_kms(priv->kms);
  198. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  199. return;
  200. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  201. cpumask_clear(&sde_enc->valid_cpu_mask);
  202. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  203. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  204. if (!cpu_mask &&
  205. sde_encoder_check_curr_mode(drm_enc,
  206. MSM_DISPLAY_CMD_MODE))
  207. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  208. if (!cpu_mask)
  209. return;
  210. for_each_cpu(cpu, cpu_mask) {
  211. cpu_dev = get_cpu_device(cpu);
  212. if (!cpu_dev) {
  213. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  214. cpu);
  215. return;
  216. }
  217. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  218. dev_pm_qos_add_request(cpu_dev,
  219. &sde_enc->pm_qos_cpu_req[cpu],
  220. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  221. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  222. }
  223. }
  224. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  225. {
  226. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  227. struct device *cpu_dev;
  228. int cpu = 0;
  229. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  230. cpu_dev = get_cpu_device(cpu);
  231. if (!cpu_dev) {
  232. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  233. cpu);
  234. continue;
  235. }
  236. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  237. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  238. }
  239. cpumask_clear(&sde_enc->valid_cpu_mask);
  240. }
  241. static bool _sde_encoder_is_autorefresh_enabled(
  242. struct sde_encoder_virt *sde_enc)
  243. {
  244. struct drm_connector *drm_conn;
  245. if (!sde_enc->cur_master ||
  246. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  247. return false;
  248. drm_conn = sde_enc->cur_master->connector;
  249. if (!drm_conn || !drm_conn->state)
  250. return false;
  251. return sde_connector_get_property(drm_conn->state,
  252. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  253. }
  254. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  255. struct sde_hw_qdss *hw_qdss,
  256. struct sde_encoder_phys *phys, bool enable)
  257. {
  258. if (sde_enc->qdss_status == enable)
  259. return;
  260. sde_enc->qdss_status = enable;
  261. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  262. sde_enc->qdss_status);
  263. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  264. }
  265. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  266. s64 timeout_ms, struct sde_encoder_wait_info *info)
  267. {
  268. int rc = 0;
  269. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  270. ktime_t cur_ktime;
  271. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  272. do {
  273. rc = wait_event_timeout(*(info->wq),
  274. atomic_read(info->atomic_cnt) == info->count_check,
  275. wait_time_jiffies);
  276. cur_ktime = ktime_get();
  277. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  278. timeout_ms, atomic_read(info->atomic_cnt),
  279. info->count_check);
  280. /* If we timed out, counter is valid and time is less, wait again */
  281. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  282. (rc == 0) &&
  283. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  284. return rc;
  285. }
  286. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  287. {
  288. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  289. return sde_enc &&
  290. (sde_enc->disp_info.display_type ==
  291. SDE_CONNECTOR_PRIMARY);
  292. }
  293. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  294. {
  295. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  296. return sde_enc &&
  297. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  298. }
  299. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  300. {
  301. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  302. return sde_enc && sde_enc->cur_master &&
  303. sde_enc->cur_master->cont_splash_enabled;
  304. }
  305. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  306. enum sde_intr_idx intr_idx)
  307. {
  308. SDE_EVT32(DRMID(phys_enc->parent),
  309. phys_enc->intf_idx - INTF_0,
  310. phys_enc->hw_pp->idx - PINGPONG_0,
  311. intr_idx);
  312. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  313. if (phys_enc->parent_ops.handle_frame_done)
  314. phys_enc->parent_ops.handle_frame_done(
  315. phys_enc->parent, phys_enc,
  316. SDE_ENCODER_FRAME_EVENT_ERROR);
  317. }
  318. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  319. enum sde_intr_idx intr_idx,
  320. struct sde_encoder_wait_info *wait_info)
  321. {
  322. struct sde_encoder_irq *irq;
  323. u32 irq_status;
  324. int ret, i;
  325. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  326. SDE_ERROR("invalid params\n");
  327. return -EINVAL;
  328. }
  329. irq = &phys_enc->irq[intr_idx];
  330. /* note: do master / slave checking outside */
  331. /* return EWOULDBLOCK since we know the wait isn't necessary */
  332. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  333. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  334. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  335. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  336. return -EWOULDBLOCK;
  337. }
  338. if (irq->irq_idx < 0) {
  339. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  340. irq->name, irq->hw_idx);
  341. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  342. irq->irq_idx);
  343. return 0;
  344. }
  345. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  346. atomic_read(wait_info->atomic_cnt));
  347. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  348. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  349. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  350. /*
  351. * Some module X may disable interrupt for longer duration
  352. * and it may trigger all interrupts including timer interrupt
  353. * when module X again enable the interrupt.
  354. * That may cause interrupt wait timeout API in this API.
  355. * It is handled by split the wait timer in two halves.
  356. */
  357. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  358. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  359. irq->hw_idx,
  360. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  361. wait_info);
  362. if (ret)
  363. break;
  364. }
  365. if (ret <= 0) {
  366. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  367. irq->irq_idx, true);
  368. if (irq_status) {
  369. unsigned long flags;
  370. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  371. irq->hw_idx, irq->irq_idx,
  372. phys_enc->hw_pp->idx - PINGPONG_0,
  373. atomic_read(wait_info->atomic_cnt));
  374. SDE_DEBUG_PHYS(phys_enc,
  375. "done but irq %d not triggered\n",
  376. irq->irq_idx);
  377. local_irq_save(flags);
  378. irq->cb.func(phys_enc, irq->irq_idx);
  379. local_irq_restore(flags);
  380. ret = 0;
  381. } else {
  382. ret = -ETIMEDOUT;
  383. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  384. irq->hw_idx, irq->irq_idx,
  385. phys_enc->hw_pp->idx - PINGPONG_0,
  386. atomic_read(wait_info->atomic_cnt), irq_status,
  387. SDE_EVTLOG_ERROR);
  388. }
  389. } else {
  390. ret = 0;
  391. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  392. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  393. atomic_read(wait_info->atomic_cnt));
  394. }
  395. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  396. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  397. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  398. return ret;
  399. }
  400. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  401. enum sde_intr_idx intr_idx)
  402. {
  403. struct sde_encoder_irq *irq;
  404. int ret = 0;
  405. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  406. SDE_ERROR("invalid params\n");
  407. return -EINVAL;
  408. }
  409. irq = &phys_enc->irq[intr_idx];
  410. if (irq->irq_idx >= 0) {
  411. SDE_DEBUG_PHYS(phys_enc,
  412. "skipping already registered irq %s type %d\n",
  413. irq->name, irq->intr_type);
  414. return 0;
  415. }
  416. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  417. irq->intr_type, irq->hw_idx);
  418. if (irq->irq_idx < 0) {
  419. SDE_ERROR_PHYS(phys_enc,
  420. "failed to lookup IRQ index for %s type:%d\n",
  421. irq->name, irq->intr_type);
  422. return -EINVAL;
  423. }
  424. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  425. &irq->cb);
  426. if (ret) {
  427. SDE_ERROR_PHYS(phys_enc,
  428. "failed to register IRQ callback for %s\n",
  429. irq->name);
  430. irq->irq_idx = -EINVAL;
  431. return ret;
  432. }
  433. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  434. if (ret) {
  435. SDE_ERROR_PHYS(phys_enc,
  436. "enable IRQ for intr:%s failed, irq_idx %d\n",
  437. irq->name, irq->irq_idx);
  438. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  439. irq->irq_idx, &irq->cb);
  440. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  441. irq->irq_idx, SDE_EVTLOG_ERROR);
  442. irq->irq_idx = -EINVAL;
  443. return ret;
  444. }
  445. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  446. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  447. irq->name, irq->irq_idx);
  448. return ret;
  449. }
  450. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  451. enum sde_intr_idx intr_idx)
  452. {
  453. struct sde_encoder_irq *irq;
  454. int ret;
  455. if (!phys_enc) {
  456. SDE_ERROR("invalid encoder\n");
  457. return -EINVAL;
  458. }
  459. irq = &phys_enc->irq[intr_idx];
  460. /* silently skip irqs that weren't registered */
  461. if (irq->irq_idx < 0) {
  462. SDE_ERROR(
  463. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  464. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  465. irq->irq_idx);
  466. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  467. irq->irq_idx, SDE_EVTLOG_ERROR);
  468. return 0;
  469. }
  470. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  471. if (ret)
  472. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  473. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  474. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  475. &irq->cb);
  476. if (ret)
  477. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  478. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  479. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  480. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  481. irq->irq_idx = -EINVAL;
  482. return 0;
  483. }
  484. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  485. struct sde_encoder_hw_resources *hw_res,
  486. struct drm_connector_state *conn_state)
  487. {
  488. struct sde_encoder_virt *sde_enc = NULL;
  489. int ret, i = 0;
  490. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  491. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  492. -EINVAL, !drm_enc, !hw_res, !conn_state,
  493. hw_res ? !hw_res->comp_info : 0);
  494. return;
  495. }
  496. sde_enc = to_sde_encoder_virt(drm_enc);
  497. SDE_DEBUG_ENC(sde_enc, "\n");
  498. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  499. hw_res->display_type = sde_enc->disp_info.display_type;
  500. /* Query resources used by phys encs, expected to be without overlap */
  501. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  502. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  503. if (phys && phys->ops.get_hw_resources)
  504. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  505. }
  506. /*
  507. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  508. * called from atomic_check phase. Use the below API to get mode
  509. * information of the temporary conn_state passed
  510. */
  511. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  512. if (ret)
  513. SDE_ERROR("failed to get topology ret %d\n", ret);
  514. ret = sde_connector_state_get_compression_info(conn_state,
  515. hw_res->comp_info);
  516. if (ret)
  517. SDE_ERROR("failed to get compression info ret %d\n", ret);
  518. }
  519. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  520. {
  521. struct sde_encoder_virt *sde_enc = NULL;
  522. int i = 0;
  523. unsigned int num_encs;
  524. if (!drm_enc) {
  525. SDE_ERROR("invalid encoder\n");
  526. return;
  527. }
  528. sde_enc = to_sde_encoder_virt(drm_enc);
  529. SDE_DEBUG_ENC(sde_enc, "\n");
  530. num_encs = sde_enc->num_phys_encs;
  531. mutex_lock(&sde_enc->enc_lock);
  532. sde_rsc_client_destroy(sde_enc->rsc_client);
  533. for (i = 0; i < num_encs; i++) {
  534. struct sde_encoder_phys *phys;
  535. phys = sde_enc->phys_vid_encs[i];
  536. if (phys && phys->ops.destroy) {
  537. phys->ops.destroy(phys);
  538. --sde_enc->num_phys_encs;
  539. sde_enc->phys_vid_encs[i] = NULL;
  540. }
  541. phys = sde_enc->phys_cmd_encs[i];
  542. if (phys && phys->ops.destroy) {
  543. phys->ops.destroy(phys);
  544. --sde_enc->num_phys_encs;
  545. sde_enc->phys_cmd_encs[i] = NULL;
  546. }
  547. phys = sde_enc->phys_encs[i];
  548. if (phys && phys->ops.destroy) {
  549. phys->ops.destroy(phys);
  550. --sde_enc->num_phys_encs;
  551. sde_enc->phys_encs[i] = NULL;
  552. }
  553. }
  554. if (sde_enc->num_phys_encs)
  555. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  556. sde_enc->num_phys_encs);
  557. sde_enc->num_phys_encs = 0;
  558. mutex_unlock(&sde_enc->enc_lock);
  559. drm_encoder_cleanup(drm_enc);
  560. mutex_destroy(&sde_enc->enc_lock);
  561. kfree(sde_enc->input_handler);
  562. sde_enc->input_handler = NULL;
  563. kfree(sde_enc);
  564. }
  565. void sde_encoder_helper_update_intf_cfg(
  566. struct sde_encoder_phys *phys_enc)
  567. {
  568. struct sde_encoder_virt *sde_enc;
  569. struct sde_hw_intf_cfg_v1 *intf_cfg;
  570. enum sde_3d_blend_mode mode_3d;
  571. if (!phys_enc || !phys_enc->hw_pp) {
  572. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  573. return;
  574. }
  575. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  576. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  577. SDE_DEBUG_ENC(sde_enc,
  578. "intf_cfg updated for %d at idx %d\n",
  579. phys_enc->intf_idx,
  580. intf_cfg->intf_count);
  581. /* setup interface configuration */
  582. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  583. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  584. return;
  585. }
  586. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  587. if (phys_enc == sde_enc->cur_master) {
  588. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  589. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  590. else
  591. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  592. }
  593. /* configure this interface as master for split display */
  594. if (phys_enc->split_role == ENC_ROLE_MASTER)
  595. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  596. /* setup which pp blk will connect to this intf */
  597. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  598. phys_enc->hw_intf->ops.bind_pingpong_blk(
  599. phys_enc->hw_intf,
  600. true,
  601. phys_enc->hw_pp->idx);
  602. /*setup merge_3d configuration */
  603. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  604. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  605. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  606. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  607. phys_enc->hw_pp->merge_3d->idx;
  608. if (phys_enc->hw_pp->ops.setup_3d_mode)
  609. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  610. mode_3d);
  611. }
  612. void sde_encoder_helper_split_config(
  613. struct sde_encoder_phys *phys_enc,
  614. enum sde_intf interface)
  615. {
  616. struct sde_encoder_virt *sde_enc;
  617. struct split_pipe_cfg *cfg;
  618. struct sde_hw_mdp *hw_mdptop;
  619. enum sde_rm_topology_name topology;
  620. struct msm_display_info *disp_info;
  621. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  622. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  623. return;
  624. }
  625. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  626. hw_mdptop = phys_enc->hw_mdptop;
  627. disp_info = &sde_enc->disp_info;
  628. cfg = &phys_enc->hw_intf->cfg;
  629. memset(cfg, 0, sizeof(*cfg));
  630. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  631. return;
  632. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  633. cfg->split_link_en = true;
  634. /**
  635. * disable split modes since encoder will be operating in as the only
  636. * encoder, either for the entire use case in the case of, for example,
  637. * single DSI, or for this frame in the case of left/right only partial
  638. * update.
  639. */
  640. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  641. if (hw_mdptop->ops.setup_split_pipe)
  642. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  643. if (hw_mdptop->ops.setup_pp_split)
  644. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  645. return;
  646. }
  647. cfg->en = true;
  648. cfg->mode = phys_enc->intf_mode;
  649. cfg->intf = interface;
  650. if (cfg->en && phys_enc->ops.needs_single_flush &&
  651. phys_enc->ops.needs_single_flush(phys_enc))
  652. cfg->split_flush_en = true;
  653. topology = sde_connector_get_topology_name(phys_enc->connector);
  654. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  655. cfg->pp_split_slave = cfg->intf;
  656. else
  657. cfg->pp_split_slave = INTF_MAX;
  658. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  659. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  660. if (hw_mdptop->ops.setup_split_pipe)
  661. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  662. } else if (sde_enc->hw_pp[0]) {
  663. /*
  664. * slave encoder
  665. * - determine split index from master index,
  666. * assume master is first pp
  667. */
  668. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  669. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  670. cfg->pp_split_index);
  671. if (hw_mdptop->ops.setup_pp_split)
  672. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  673. }
  674. }
  675. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  676. {
  677. struct sde_encoder_virt *sde_enc;
  678. int i = 0;
  679. if (!drm_enc)
  680. return false;
  681. sde_enc = to_sde_encoder_virt(drm_enc);
  682. if (!sde_enc)
  683. return false;
  684. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  685. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  686. if (phys && phys->in_clone_mode)
  687. return true;
  688. }
  689. return false;
  690. }
  691. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  692. struct drm_crtc *crtc)
  693. {
  694. struct sde_encoder_virt *sde_enc;
  695. int i;
  696. if (!drm_enc)
  697. return false;
  698. sde_enc = to_sde_encoder_virt(drm_enc);
  699. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  700. return false;
  701. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  702. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  703. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  704. return true;
  705. }
  706. return false;
  707. }
  708. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  709. struct drm_crtc_state *crtc_state)
  710. {
  711. struct sde_encoder_virt *sde_enc;
  712. struct sde_crtc_state *sde_crtc_state;
  713. int i = 0;
  714. if (!drm_enc || !crtc_state) {
  715. SDE_DEBUG("invalid params\n");
  716. return;
  717. }
  718. sde_enc = to_sde_encoder_virt(drm_enc);
  719. sde_crtc_state = to_sde_crtc_state(crtc_state);
  720. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  721. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  722. return;
  723. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  724. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  725. if (phys) {
  726. phys->in_clone_mode = true;
  727. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  728. }
  729. }
  730. sde_crtc_state->cwb_enc_mask = 0;
  731. }
  732. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  733. struct drm_crtc_state *crtc_state,
  734. struct drm_connector_state *conn_state)
  735. {
  736. const struct drm_display_mode *mode;
  737. struct drm_display_mode *adj_mode;
  738. int i = 0;
  739. int ret = 0;
  740. mode = &crtc_state->mode;
  741. adj_mode = &crtc_state->adjusted_mode;
  742. /* perform atomic check on the first physical encoder (master) */
  743. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  744. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  745. if (phys && phys->ops.atomic_check)
  746. ret = phys->ops.atomic_check(phys, crtc_state,
  747. conn_state);
  748. else if (phys && phys->ops.mode_fixup)
  749. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  750. ret = -EINVAL;
  751. if (ret) {
  752. SDE_ERROR_ENC(sde_enc,
  753. "mode unsupported, phys idx %d\n", i);
  754. break;
  755. }
  756. }
  757. return ret;
  758. }
  759. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  760. struct drm_crtc_state *crtc_state,
  761. struct drm_connector_state *conn_state,
  762. struct sde_connector_state *sde_conn_state,
  763. struct sde_crtc_state *sde_crtc_state)
  764. {
  765. int ret = 0;
  766. if (crtc_state->mode_changed || crtc_state->active_changed) {
  767. struct sde_rect mode_roi, roi;
  768. mode_roi.x = 0;
  769. mode_roi.y = 0;
  770. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  771. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  772. if (sde_conn_state->rois.num_rects) {
  773. sde_kms_rect_merge_rectangles(
  774. &sde_conn_state->rois, &roi);
  775. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  776. SDE_ERROR_ENC(sde_enc,
  777. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  778. roi.x, roi.y, roi.w, roi.h);
  779. ret = -EINVAL;
  780. }
  781. }
  782. if (sde_crtc_state->user_roi_list.num_rects) {
  783. sde_kms_rect_merge_rectangles(
  784. &sde_crtc_state->user_roi_list, &roi);
  785. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  786. SDE_ERROR_ENC(sde_enc,
  787. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  788. roi.x, roi.y, roi.w, roi.h);
  789. ret = -EINVAL;
  790. }
  791. }
  792. }
  793. return ret;
  794. }
  795. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  796. struct drm_crtc_state *crtc_state,
  797. struct drm_connector_state *conn_state,
  798. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  799. struct sde_connector *sde_conn,
  800. struct sde_connector_state *sde_conn_state)
  801. {
  802. int ret = 0;
  803. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  804. struct msm_sub_mode sub_mode;
  805. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  806. struct msm_display_topology *topology = NULL;
  807. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  808. CONNECTOR_PROP_DSC_MODE);
  809. ret = sde_connector_get_mode_info(&sde_conn->base,
  810. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  811. if (ret) {
  812. SDE_ERROR_ENC(sde_enc,
  813. "failed to get mode info, rc = %d\n", ret);
  814. return ret;
  815. }
  816. if (sde_conn_state->mode_info.comp_info.comp_type &&
  817. sde_conn_state->mode_info.comp_info.comp_ratio >=
  818. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  819. SDE_ERROR_ENC(sde_enc,
  820. "invalid compression ratio: %d\n",
  821. sde_conn_state->mode_info.comp_info.comp_ratio);
  822. ret = -EINVAL;
  823. return ret;
  824. }
  825. /* Reserve dynamic resources, indicating atomic_check phase */
  826. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  827. conn_state, true);
  828. if (ret) {
  829. if (ret != -EAGAIN)
  830. SDE_ERROR_ENC(sde_enc,
  831. "RM failed to reserve resources, rc = %d\n", ret);
  832. return ret;
  833. }
  834. /**
  835. * Update connector state with the topology selected for the
  836. * resource set validated. Reset the topology if we are
  837. * de-activating crtc.
  838. */
  839. if (crtc_state->active) {
  840. topology = &sde_conn_state->mode_info.topology;
  841. ret = sde_rm_update_topology(&sde_kms->rm,
  842. conn_state, topology);
  843. if (ret) {
  844. SDE_ERROR_ENC(sde_enc,
  845. "RM failed to update topology, rc: %d\n", ret);
  846. return ret;
  847. }
  848. }
  849. ret = sde_connector_set_blob_data(conn_state->connector,
  850. conn_state,
  851. CONNECTOR_PROP_SDE_INFO);
  852. if (ret) {
  853. SDE_ERROR_ENC(sde_enc,
  854. "connector failed to update info, rc: %d\n",
  855. ret);
  856. return ret;
  857. }
  858. }
  859. return ret;
  860. }
  861. static void _sde_encoder_get_qsync_fps_callback(
  862. struct drm_encoder *drm_enc, u32 *qsync_fps, u32 vrr_fps)
  863. {
  864. struct msm_display_info *disp_info;
  865. struct sde_encoder_virt *sde_enc;
  866. int rc = 0;
  867. struct sde_connector *sde_conn;
  868. if (!qsync_fps)
  869. return;
  870. *qsync_fps = 0;
  871. if (!drm_enc) {
  872. SDE_ERROR("invalid drm encoder\n");
  873. return;
  874. }
  875. sde_enc = to_sde_encoder_virt(drm_enc);
  876. disp_info = &sde_enc->disp_info;
  877. *qsync_fps = disp_info->qsync_min_fps;
  878. if (!disp_info->has_qsync_min_fps_list) {
  879. return;
  880. } else if (!sde_enc->cur_master || !(disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE)) {
  881. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  882. return;
  883. }
  884. /*
  885. * If "dsi-supported-qsync-min-fps-list" is defined, get
  886. * the qsync min fps corresponding to the fps in dfps list
  887. */
  888. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  889. if (sde_conn->ops.get_qsync_min_fps)
  890. rc = sde_conn->ops.get_qsync_min_fps(sde_conn->display, vrr_fps);
  891. if (rc <= 0) {
  892. SDE_ERROR("invalid qsync min fps %d\n", rc);
  893. return;
  894. }
  895. *qsync_fps = rc;
  896. }
  897. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  898. struct sde_connector_state *sde_conn_state, u32 step)
  899. {
  900. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  901. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  902. u32 min_fps, req_fps = 0;
  903. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  904. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  905. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  906. CONNECTOR_PROP_QSYNC_MODE);
  907. if (has_panel_req) {
  908. if (!sde_conn->ops.get_avr_step_req) {
  909. SDE_ERROR("unable to retrieve required step rate\n");
  910. return -EINVAL;
  911. }
  912. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  913. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  914. if (qsync_mode && req_fps != step) {
  915. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  916. step, req_fps, nom_fps);
  917. return -EINVAL;
  918. }
  919. }
  920. if (!step)
  921. return 0;
  922. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps, nom_fps);
  923. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  924. (vtotal * nom_fps) % step) {
  925. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  926. min_fps, step, vtotal);
  927. return -EINVAL;
  928. }
  929. return 0;
  930. }
  931. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  932. struct sde_connector_state *sde_conn_state)
  933. {
  934. int rc = 0;
  935. u32 avr_step;
  936. bool qsync_dirty, has_modeset;
  937. struct drm_connector_state *conn_state = &sde_conn_state->base;
  938. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  939. CONNECTOR_PROP_QSYNC_MODE);
  940. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  941. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  942. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  943. if (has_modeset && qsync_dirty &&
  944. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  945. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  946. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  947. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  948. sde_conn_state->msm_mode.private_flags);
  949. return -EINVAL;
  950. }
  951. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  952. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  953. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  954. return rc;
  955. }
  956. static int sde_encoder_virt_atomic_check(
  957. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  958. struct drm_connector_state *conn_state)
  959. {
  960. struct sde_encoder_virt *sde_enc;
  961. struct sde_kms *sde_kms;
  962. const struct drm_display_mode *mode;
  963. struct drm_display_mode *adj_mode;
  964. struct sde_connector *sde_conn = NULL;
  965. struct sde_connector_state *sde_conn_state = NULL;
  966. struct sde_crtc_state *sde_crtc_state = NULL;
  967. enum sde_rm_topology_name old_top;
  968. enum sde_rm_topology_name top_name;
  969. struct msm_display_info *disp_info;
  970. int ret = 0;
  971. if (!drm_enc || !crtc_state || !conn_state) {
  972. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  973. !drm_enc, !crtc_state, !conn_state);
  974. return -EINVAL;
  975. }
  976. sde_enc = to_sde_encoder_virt(drm_enc);
  977. disp_info = &sde_enc->disp_info;
  978. SDE_DEBUG_ENC(sde_enc, "\n");
  979. sde_kms = sde_encoder_get_kms(drm_enc);
  980. if (!sde_kms)
  981. return -EINVAL;
  982. mode = &crtc_state->mode;
  983. adj_mode = &crtc_state->adjusted_mode;
  984. sde_conn = to_sde_connector(conn_state->connector);
  985. sde_conn_state = to_sde_connector_state(conn_state);
  986. sde_crtc_state = to_sde_crtc_state(crtc_state);
  987. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  988. if (ret)
  989. return ret;
  990. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  991. crtc_state->active_changed, crtc_state->connectors_changed);
  992. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  993. conn_state);
  994. if (ret)
  995. return ret;
  996. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  997. conn_state, sde_conn_state, sde_crtc_state);
  998. if (ret)
  999. return ret;
  1000. /**
  1001. * record topology in previous atomic state to be able to handle
  1002. * topology transitions correctly.
  1003. */
  1004. old_top = sde_connector_get_property(conn_state,
  1005. CONNECTOR_PROP_TOPOLOGY_NAME);
  1006. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1007. if (ret)
  1008. return ret;
  1009. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1010. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1011. if (ret)
  1012. return ret;
  1013. top_name = sde_connector_get_property(conn_state,
  1014. CONNECTOR_PROP_TOPOLOGY_NAME);
  1015. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1016. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1017. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1018. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1019. top_name);
  1020. return -EINVAL;
  1021. }
  1022. }
  1023. ret = sde_connector_roi_v1_check_roi(conn_state);
  1024. if (ret) {
  1025. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1026. ret);
  1027. return ret;
  1028. }
  1029. drm_mode_set_crtcinfo(adj_mode, 0);
  1030. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1031. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1032. sde_conn_state->msm_mode.private_flags,
  1033. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1034. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1035. return ret;
  1036. }
  1037. static void _sde_encoder_get_connector_roi(
  1038. struct sde_encoder_virt *sde_enc,
  1039. struct sde_rect *merged_conn_roi)
  1040. {
  1041. struct drm_connector *drm_conn;
  1042. struct sde_connector_state *c_state;
  1043. if (!sde_enc || !merged_conn_roi)
  1044. return;
  1045. drm_conn = sde_enc->phys_encs[0]->connector;
  1046. if (!drm_conn || !drm_conn->state)
  1047. return;
  1048. c_state = to_sde_connector_state(drm_conn->state);
  1049. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1050. }
  1051. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1052. {
  1053. struct sde_encoder_virt *sde_enc;
  1054. struct drm_connector *drm_conn;
  1055. struct drm_display_mode *adj_mode;
  1056. struct sde_rect roi;
  1057. if (!drm_enc) {
  1058. SDE_ERROR("invalid encoder parameter\n");
  1059. return -EINVAL;
  1060. }
  1061. sde_enc = to_sde_encoder_virt(drm_enc);
  1062. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1063. SDE_ERROR("invalid crtc parameter\n");
  1064. return -EINVAL;
  1065. }
  1066. if (!sde_enc->cur_master) {
  1067. SDE_ERROR("invalid cur_master parameter\n");
  1068. return -EINVAL;
  1069. }
  1070. adj_mode = &sde_enc->cur_master->cached_mode;
  1071. drm_conn = sde_enc->cur_master->connector;
  1072. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1073. if (sde_kms_rect_is_null(&roi)) {
  1074. roi.w = adj_mode->hdisplay;
  1075. roi.h = adj_mode->vdisplay;
  1076. }
  1077. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1078. sizeof(sde_enc->prv_conn_roi));
  1079. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1080. return 0;
  1081. }
  1082. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1083. {
  1084. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1085. struct sde_kms *sde_kms;
  1086. struct sde_hw_mdp *hw_mdptop;
  1087. struct sde_encoder_virt *sde_enc;
  1088. int i;
  1089. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1090. if (!sde_enc) {
  1091. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1092. return;
  1093. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1094. SDE_ERROR("invalid num phys enc %d/%d\n",
  1095. sde_enc->num_phys_encs,
  1096. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1097. return;
  1098. }
  1099. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1100. if (!sde_kms) {
  1101. SDE_ERROR("invalid sde_kms\n");
  1102. return;
  1103. }
  1104. hw_mdptop = sde_kms->hw_mdp;
  1105. if (!hw_mdptop) {
  1106. SDE_ERROR("invalid mdptop\n");
  1107. return;
  1108. }
  1109. if (hw_mdptop->ops.setup_vsync_source) {
  1110. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1111. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1112. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1113. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1114. vsync_cfg.vsync_source = vsync_source;
  1115. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1116. }
  1117. }
  1118. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1119. struct msm_display_info *disp_info)
  1120. {
  1121. struct sde_encoder_phys *phys;
  1122. struct sde_connector *sde_conn;
  1123. int i;
  1124. u32 vsync_source;
  1125. if (!sde_enc || !disp_info) {
  1126. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1127. sde_enc != NULL, disp_info != NULL);
  1128. return;
  1129. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1130. SDE_ERROR("invalid num phys enc %d/%d\n",
  1131. sde_enc->num_phys_encs,
  1132. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1133. return;
  1134. }
  1135. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1136. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1137. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1138. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1139. else
  1140. vsync_source = sde_enc->te_source;
  1141. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1142. disp_info->is_te_using_watchdog_timer);
  1143. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1144. phys = sde_enc->phys_encs[i];
  1145. if (phys && phys->ops.setup_vsync_source)
  1146. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1147. }
  1148. }
  1149. }
  1150. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1151. bool watchdog_te)
  1152. {
  1153. struct sde_encoder_virt *sde_enc;
  1154. struct msm_display_info disp_info;
  1155. if (!drm_enc) {
  1156. pr_err("invalid drm encoder\n");
  1157. return -EINVAL;
  1158. }
  1159. sde_enc = to_sde_encoder_virt(drm_enc);
  1160. sde_encoder_control_te(drm_enc, false);
  1161. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1162. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1163. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1164. sde_encoder_control_te(drm_enc, true);
  1165. return 0;
  1166. }
  1167. static int _sde_encoder_rsc_client_update_vsync_wait(
  1168. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1169. int wait_vblank_crtc_id)
  1170. {
  1171. int wait_refcount = 0, ret = 0;
  1172. int pipe = -1;
  1173. int wait_count = 0;
  1174. struct drm_crtc *primary_crtc;
  1175. struct drm_crtc *crtc;
  1176. crtc = sde_enc->crtc;
  1177. if (wait_vblank_crtc_id)
  1178. wait_refcount =
  1179. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1180. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1181. SDE_EVTLOG_FUNC_ENTRY);
  1182. if (crtc->base.id != wait_vblank_crtc_id) {
  1183. primary_crtc = drm_crtc_find(drm_enc->dev,
  1184. NULL, wait_vblank_crtc_id);
  1185. if (!primary_crtc) {
  1186. SDE_ERROR_ENC(sde_enc,
  1187. "failed to find primary crtc id %d\n",
  1188. wait_vblank_crtc_id);
  1189. return -EINVAL;
  1190. }
  1191. pipe = drm_crtc_index(primary_crtc);
  1192. }
  1193. /**
  1194. * note: VBLANK is expected to be enabled at this point in
  1195. * resource control state machine if on primary CRTC
  1196. */
  1197. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1198. if (sde_rsc_client_is_state_update_complete(
  1199. sde_enc->rsc_client))
  1200. break;
  1201. if (crtc->base.id == wait_vblank_crtc_id)
  1202. ret = sde_encoder_wait_for_event(drm_enc,
  1203. MSM_ENC_VBLANK);
  1204. else
  1205. drm_wait_one_vblank(drm_enc->dev, pipe);
  1206. if (ret) {
  1207. SDE_ERROR_ENC(sde_enc,
  1208. "wait for vblank failed ret:%d\n", ret);
  1209. /**
  1210. * rsc hardware may hang without vsync. avoid rsc hang
  1211. * by generating the vsync from watchdog timer.
  1212. */
  1213. if (crtc->base.id == wait_vblank_crtc_id)
  1214. sde_encoder_helper_switch_vsync(drm_enc, true);
  1215. }
  1216. }
  1217. if (wait_count >= MAX_RSC_WAIT)
  1218. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1219. SDE_EVTLOG_ERROR);
  1220. if (wait_refcount)
  1221. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1222. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1223. SDE_EVTLOG_FUNC_EXIT);
  1224. return ret;
  1225. }
  1226. static int _sde_encoder_update_rsc_client(
  1227. struct drm_encoder *drm_enc, bool enable)
  1228. {
  1229. struct sde_encoder_virt *sde_enc;
  1230. struct drm_crtc *crtc;
  1231. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1232. struct sde_rsc_cmd_config *rsc_config;
  1233. int ret;
  1234. struct msm_display_info *disp_info;
  1235. struct msm_mode_info *mode_info;
  1236. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1237. u32 qsync_mode = 0, v_front_porch;
  1238. struct drm_display_mode *mode;
  1239. bool is_vid_mode;
  1240. struct drm_encoder *enc;
  1241. if (!drm_enc || !drm_enc->dev) {
  1242. SDE_ERROR("invalid encoder arguments\n");
  1243. return -EINVAL;
  1244. }
  1245. sde_enc = to_sde_encoder_virt(drm_enc);
  1246. mode_info = &sde_enc->mode_info;
  1247. crtc = sde_enc->crtc;
  1248. if (!sde_enc->crtc) {
  1249. SDE_ERROR("invalid crtc parameter\n");
  1250. return -EINVAL;
  1251. }
  1252. disp_info = &sde_enc->disp_info;
  1253. rsc_config = &sde_enc->rsc_config;
  1254. if (!sde_enc->rsc_client) {
  1255. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1256. return 0;
  1257. }
  1258. /**
  1259. * only primary command mode panel without Qsync can request CMD state.
  1260. * all other panels/displays can request for VID state including
  1261. * secondary command mode panel.
  1262. * Clone mode encoder can request CLK STATE only.
  1263. */
  1264. if (sde_enc->cur_master) {
  1265. qsync_mode = sde_connector_get_qsync_mode(
  1266. sde_enc->cur_master->connector);
  1267. sde_enc->autorefresh_solver_disable =
  1268. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1269. }
  1270. /* left primary encoder keep vote */
  1271. if (sde_encoder_in_clone_mode(drm_enc)) {
  1272. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1273. return 0;
  1274. }
  1275. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1276. (disp_info->display_type && qsync_mode) ||
  1277. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1278. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1279. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1280. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1281. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1282. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1283. drm_for_each_encoder(enc, drm_enc->dev) {
  1284. if (enc->base.id != drm_enc->base.id &&
  1285. sde_encoder_in_cont_splash(enc))
  1286. rsc_state = SDE_RSC_CLK_STATE;
  1287. }
  1288. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1289. MSM_DISPLAY_VIDEO_MODE);
  1290. mode = &sde_enc->crtc->state->mode;
  1291. v_front_porch = mode->vsync_start - mode->vdisplay;
  1292. /* compare specific items and reconfigure the rsc */
  1293. if ((rsc_config->fps != mode_info->frame_rate) ||
  1294. (rsc_config->vtotal != mode_info->vtotal) ||
  1295. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1296. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1297. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1298. rsc_config->fps = mode_info->frame_rate;
  1299. rsc_config->vtotal = mode_info->vtotal;
  1300. /*
  1301. * for video mode, prefill lines should not go beyond vertical
  1302. * front porch for RSCC configuration. This will ensure bw
  1303. * downvotes are not sent within the active region. Additional
  1304. * -1 is to give one line time for rscc mode min_threshold.
  1305. */
  1306. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1307. rsc_config->prefill_lines = v_front_porch - 1;
  1308. else
  1309. rsc_config->prefill_lines = mode_info->prefill_lines;
  1310. rsc_config->jitter_numer = mode_info->jitter_numer;
  1311. rsc_config->jitter_denom = mode_info->jitter_denom;
  1312. sde_enc->rsc_state_init = false;
  1313. }
  1314. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1315. rsc_config->fps, sde_enc->rsc_state_init);
  1316. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1317. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1318. /* update it only once */
  1319. sde_enc->rsc_state_init = true;
  1320. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1321. rsc_state, rsc_config, crtc->base.id,
  1322. &wait_vblank_crtc_id);
  1323. } else {
  1324. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1325. rsc_state, NULL, crtc->base.id,
  1326. &wait_vblank_crtc_id);
  1327. }
  1328. /**
  1329. * if RSC performed a state change that requires a VBLANK wait, it will
  1330. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1331. *
  1332. * if we are the primary display, we will need to enable and wait
  1333. * locally since we hold the commit thread
  1334. *
  1335. * if we are an external display, we must send a signal to the primary
  1336. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1337. * by the primary panel's VBLANK signals
  1338. */
  1339. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1340. if (ret) {
  1341. SDE_ERROR_ENC(sde_enc,
  1342. "sde rsc client update failed ret:%d\n", ret);
  1343. return ret;
  1344. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1345. return ret;
  1346. }
  1347. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1348. sde_enc, wait_vblank_crtc_id);
  1349. return ret;
  1350. }
  1351. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1352. {
  1353. struct sde_encoder_virt *sde_enc;
  1354. int i;
  1355. if (!drm_enc) {
  1356. SDE_ERROR("invalid encoder\n");
  1357. return;
  1358. }
  1359. sde_enc = to_sde_encoder_virt(drm_enc);
  1360. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1361. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1362. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1363. if (phys && phys->ops.irq_control)
  1364. phys->ops.irq_control(phys, enable);
  1365. }
  1366. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1367. }
  1368. /* keep track of the userspace vblank during modeset */
  1369. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1370. u32 sw_event)
  1371. {
  1372. struct sde_encoder_virt *sde_enc;
  1373. bool enable;
  1374. int i;
  1375. if (!drm_enc) {
  1376. SDE_ERROR("invalid encoder\n");
  1377. return;
  1378. }
  1379. sde_enc = to_sde_encoder_virt(drm_enc);
  1380. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1381. sw_event, sde_enc->vblank_enabled);
  1382. /* nothing to do if vblank not enabled by userspace */
  1383. if (!sde_enc->vblank_enabled)
  1384. return;
  1385. /* disable vblank on pre_modeset */
  1386. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1387. enable = false;
  1388. /* enable vblank on post_modeset */
  1389. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1390. enable = true;
  1391. else
  1392. return;
  1393. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1394. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1395. if (phys && phys->ops.control_vblank_irq)
  1396. phys->ops.control_vblank_irq(phys, enable);
  1397. }
  1398. }
  1399. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1400. {
  1401. struct sde_encoder_virt *sde_enc;
  1402. if (!drm_enc)
  1403. return NULL;
  1404. sde_enc = to_sde_encoder_virt(drm_enc);
  1405. return sde_enc->rsc_client;
  1406. }
  1407. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1408. bool enable)
  1409. {
  1410. struct sde_kms *sde_kms;
  1411. struct sde_encoder_virt *sde_enc;
  1412. int rc;
  1413. sde_enc = to_sde_encoder_virt(drm_enc);
  1414. sde_kms = sde_encoder_get_kms(drm_enc);
  1415. if (!sde_kms)
  1416. return -EINVAL;
  1417. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1418. SDE_EVT32(DRMID(drm_enc), enable);
  1419. if (!sde_enc->cur_master) {
  1420. SDE_ERROR("encoder master not set\n");
  1421. return -EINVAL;
  1422. }
  1423. if (enable) {
  1424. /* enable SDE core clks */
  1425. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1426. if (rc < 0) {
  1427. SDE_ERROR("failed to enable power resource %d\n", rc);
  1428. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1429. return rc;
  1430. }
  1431. sde_enc->elevated_ahb_vote = true;
  1432. /* enable DSI clks */
  1433. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1434. true);
  1435. if (rc) {
  1436. SDE_ERROR("failed to enable clk control %d\n", rc);
  1437. pm_runtime_put_sync(drm_enc->dev->dev);
  1438. return rc;
  1439. }
  1440. /* enable all the irq */
  1441. sde_encoder_irq_control(drm_enc, true);
  1442. _sde_encoder_pm_qos_add_request(drm_enc);
  1443. } else {
  1444. _sde_encoder_pm_qos_remove_request(drm_enc);
  1445. /* disable all the irq */
  1446. sde_encoder_irq_control(drm_enc, false);
  1447. /* disable DSI clks */
  1448. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1449. /* disable SDE core clks */
  1450. pm_runtime_put_sync(drm_enc->dev->dev);
  1451. }
  1452. return 0;
  1453. }
  1454. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1455. bool enable, u32 frame_count)
  1456. {
  1457. struct sde_encoder_virt *sde_enc;
  1458. int i;
  1459. if (!drm_enc) {
  1460. SDE_ERROR("invalid encoder\n");
  1461. return;
  1462. }
  1463. sde_enc = to_sde_encoder_virt(drm_enc);
  1464. if (!sde_enc->misr_reconfigure)
  1465. return;
  1466. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1467. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1468. if (!phys || !phys->ops.setup_misr)
  1469. continue;
  1470. phys->ops.setup_misr(phys, enable, frame_count);
  1471. }
  1472. sde_enc->misr_reconfigure = false;
  1473. }
  1474. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1475. unsigned int type, unsigned int code, int value)
  1476. {
  1477. struct drm_encoder *drm_enc = NULL;
  1478. struct sde_encoder_virt *sde_enc = NULL;
  1479. struct msm_drm_thread *disp_thread = NULL;
  1480. struct msm_drm_private *priv = NULL;
  1481. if (!handle || !handle->handler || !handle->handler->private) {
  1482. SDE_ERROR("invalid encoder for the input event\n");
  1483. return;
  1484. }
  1485. drm_enc = (struct drm_encoder *)handle->handler->private;
  1486. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1487. SDE_ERROR("invalid parameters\n");
  1488. return;
  1489. }
  1490. priv = drm_enc->dev->dev_private;
  1491. sde_enc = to_sde_encoder_virt(drm_enc);
  1492. if (!sde_enc->crtc || (sde_enc->crtc->index
  1493. >= ARRAY_SIZE(priv->disp_thread))) {
  1494. SDE_DEBUG_ENC(sde_enc,
  1495. "invalid cached CRTC: %d or crtc index: %d\n",
  1496. sde_enc->crtc == NULL,
  1497. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1498. return;
  1499. }
  1500. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1501. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1502. kthread_queue_work(&disp_thread->worker,
  1503. &sde_enc->input_event_work);
  1504. }
  1505. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1506. {
  1507. struct sde_encoder_virt *sde_enc;
  1508. if (!drm_enc) {
  1509. SDE_ERROR("invalid encoder\n");
  1510. return;
  1511. }
  1512. sde_enc = to_sde_encoder_virt(drm_enc);
  1513. /* return early if there is no state change */
  1514. if (sde_enc->idle_pc_enabled == enable)
  1515. return;
  1516. sde_enc->idle_pc_enabled = enable;
  1517. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1518. SDE_EVT32(sde_enc->idle_pc_enabled);
  1519. }
  1520. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1521. u32 sw_event)
  1522. {
  1523. struct drm_encoder *drm_enc = &sde_enc->base;
  1524. struct msm_drm_private *priv;
  1525. unsigned int lp, idle_pc_duration;
  1526. struct msm_drm_thread *disp_thread;
  1527. /* return early if called from esd thread */
  1528. if (sde_enc->delay_kickoff)
  1529. return;
  1530. /* set idle timeout based on master connector's lp value */
  1531. if (sde_enc->cur_master)
  1532. lp = sde_connector_get_lp(
  1533. sde_enc->cur_master->connector);
  1534. else
  1535. lp = SDE_MODE_DPMS_ON;
  1536. if (lp == SDE_MODE_DPMS_LP2)
  1537. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1538. else
  1539. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1540. priv = drm_enc->dev->dev_private;
  1541. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1542. kthread_mod_delayed_work(
  1543. &disp_thread->worker,
  1544. &sde_enc->delayed_off_work,
  1545. msecs_to_jiffies(idle_pc_duration));
  1546. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1547. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1548. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1549. sw_event);
  1550. }
  1551. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1552. u32 sw_event)
  1553. {
  1554. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1555. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1556. sw_event);
  1557. }
  1558. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1559. {
  1560. struct sde_encoder_virt *sde_enc;
  1561. if (!encoder)
  1562. return;
  1563. sde_enc = to_sde_encoder_virt(encoder);
  1564. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1565. }
  1566. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1567. u32 sw_event)
  1568. {
  1569. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1570. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1571. else
  1572. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1573. }
  1574. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1575. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1576. {
  1577. int ret = 0;
  1578. mutex_lock(&sde_enc->rc_lock);
  1579. /* return if the resource control is already in ON state */
  1580. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1581. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1582. sw_event);
  1583. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1584. SDE_EVTLOG_FUNC_CASE1);
  1585. goto end;
  1586. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1587. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1588. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1589. sw_event, sde_enc->rc_state);
  1590. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1591. SDE_EVTLOG_ERROR);
  1592. goto end;
  1593. }
  1594. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1595. sde_encoder_irq_control(drm_enc, true);
  1596. _sde_encoder_pm_qos_add_request(drm_enc);
  1597. } else {
  1598. /* enable all the clks and resources */
  1599. ret = _sde_encoder_resource_control_helper(drm_enc,
  1600. true);
  1601. if (ret) {
  1602. SDE_ERROR_ENC(sde_enc,
  1603. "sw_event:%d, rc in state %d\n",
  1604. sw_event, sde_enc->rc_state);
  1605. SDE_EVT32(DRMID(drm_enc), sw_event,
  1606. sde_enc->rc_state,
  1607. SDE_EVTLOG_ERROR);
  1608. goto end;
  1609. }
  1610. _sde_encoder_update_rsc_client(drm_enc, true);
  1611. }
  1612. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1613. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1614. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1615. end:
  1616. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1617. mutex_unlock(&sde_enc->rc_lock);
  1618. return ret;
  1619. }
  1620. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1621. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1622. {
  1623. /* cancel delayed off work, if any */
  1624. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1625. mutex_lock(&sde_enc->rc_lock);
  1626. if (is_vid_mode &&
  1627. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1628. sde_encoder_irq_control(drm_enc, true);
  1629. }
  1630. /* skip if is already OFF or IDLE, resources are off already */
  1631. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1632. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1633. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1634. sw_event, sde_enc->rc_state);
  1635. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1636. SDE_EVTLOG_FUNC_CASE3);
  1637. goto end;
  1638. }
  1639. /**
  1640. * IRQs are still enabled currently, which allows wait for
  1641. * VBLANK which RSC may require to correctly transition to OFF
  1642. */
  1643. _sde_encoder_update_rsc_client(drm_enc, false);
  1644. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1645. SDE_ENC_RC_STATE_PRE_OFF,
  1646. SDE_EVTLOG_FUNC_CASE3);
  1647. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1648. end:
  1649. mutex_unlock(&sde_enc->rc_lock);
  1650. return 0;
  1651. }
  1652. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1653. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1654. {
  1655. int ret = 0;
  1656. mutex_lock(&sde_enc->rc_lock);
  1657. /* return if the resource control is already in OFF state */
  1658. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1659. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1660. sw_event);
  1661. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1662. SDE_EVTLOG_FUNC_CASE4);
  1663. goto end;
  1664. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1665. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1666. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1667. sw_event, sde_enc->rc_state);
  1668. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1669. SDE_EVTLOG_ERROR);
  1670. ret = -EINVAL;
  1671. goto end;
  1672. }
  1673. /**
  1674. * expect to arrive here only if in either idle state or pre-off
  1675. * and in IDLE state the resources are already disabled
  1676. */
  1677. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1678. _sde_encoder_resource_control_helper(drm_enc, false);
  1679. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1680. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1681. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1682. end:
  1683. mutex_unlock(&sde_enc->rc_lock);
  1684. return ret;
  1685. }
  1686. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1687. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1688. {
  1689. int ret = 0;
  1690. mutex_lock(&sde_enc->rc_lock);
  1691. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1692. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1693. sw_event);
  1694. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1695. SDE_EVTLOG_FUNC_CASE5);
  1696. goto end;
  1697. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1698. /* enable all the clks and resources */
  1699. ret = _sde_encoder_resource_control_helper(drm_enc,
  1700. true);
  1701. if (ret) {
  1702. SDE_ERROR_ENC(sde_enc,
  1703. "sw_event:%d, rc in state %d\n",
  1704. sw_event, sde_enc->rc_state);
  1705. SDE_EVT32(DRMID(drm_enc), sw_event,
  1706. sde_enc->rc_state,
  1707. SDE_EVTLOG_ERROR);
  1708. goto end;
  1709. }
  1710. _sde_encoder_update_rsc_client(drm_enc, true);
  1711. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1712. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1713. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1714. }
  1715. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1716. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1717. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1718. _sde_encoder_pm_qos_remove_request(drm_enc);
  1719. end:
  1720. mutex_unlock(&sde_enc->rc_lock);
  1721. return ret;
  1722. }
  1723. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1724. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1725. {
  1726. int ret = 0;
  1727. mutex_lock(&sde_enc->rc_lock);
  1728. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1729. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1730. sw_event);
  1731. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1732. SDE_EVTLOG_FUNC_CASE5);
  1733. goto end;
  1734. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1735. SDE_ERROR_ENC(sde_enc,
  1736. "sw_event:%d, rc:%d !MODESET state\n",
  1737. sw_event, sde_enc->rc_state);
  1738. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1739. SDE_EVTLOG_ERROR);
  1740. ret = -EINVAL;
  1741. goto end;
  1742. }
  1743. _sde_encoder_update_rsc_client(drm_enc, true);
  1744. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1745. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1746. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1747. _sde_encoder_pm_qos_add_request(drm_enc);
  1748. end:
  1749. mutex_unlock(&sde_enc->rc_lock);
  1750. return ret;
  1751. }
  1752. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1753. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1754. {
  1755. struct msm_drm_private *priv;
  1756. struct sde_kms *sde_kms;
  1757. struct drm_crtc *crtc = drm_enc->crtc;
  1758. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1759. struct sde_connector *sde_conn;
  1760. priv = drm_enc->dev->dev_private;
  1761. sde_kms = to_sde_kms(priv->kms);
  1762. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1763. mutex_lock(&sde_enc->rc_lock);
  1764. if (sde_conn->panel_dead) {
  1765. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1766. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1767. goto end;
  1768. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1769. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1770. sw_event, sde_enc->rc_state);
  1771. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1772. goto end;
  1773. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1774. sde_crtc->kickoff_in_progress) {
  1775. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1776. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1777. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1778. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1779. goto end;
  1780. }
  1781. if (is_vid_mode) {
  1782. sde_encoder_irq_control(drm_enc, false);
  1783. _sde_encoder_pm_qos_remove_request(drm_enc);
  1784. } else {
  1785. /* disable all the clks and resources */
  1786. _sde_encoder_update_rsc_client(drm_enc, false);
  1787. _sde_encoder_resource_control_helper(drm_enc, false);
  1788. if (!sde_kms->perf.bw_vote_mode)
  1789. memset(&sde_crtc->cur_perf, 0,
  1790. sizeof(struct sde_core_perf_params));
  1791. }
  1792. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1793. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1794. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1795. end:
  1796. mutex_unlock(&sde_enc->rc_lock);
  1797. return 0;
  1798. }
  1799. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1800. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1801. struct msm_drm_private *priv, bool is_vid_mode)
  1802. {
  1803. bool autorefresh_enabled = false;
  1804. struct msm_drm_thread *disp_thread;
  1805. int ret = 0;
  1806. if (!sde_enc->crtc ||
  1807. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1808. SDE_DEBUG_ENC(sde_enc,
  1809. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1810. sde_enc->crtc == NULL,
  1811. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1812. sw_event);
  1813. return -EINVAL;
  1814. }
  1815. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1816. mutex_lock(&sde_enc->rc_lock);
  1817. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1818. if (sde_enc->cur_master &&
  1819. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1820. autorefresh_enabled =
  1821. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1822. sde_enc->cur_master);
  1823. if (autorefresh_enabled) {
  1824. SDE_DEBUG_ENC(sde_enc,
  1825. "not handling early wakeup since auto refresh is enabled\n");
  1826. goto end;
  1827. }
  1828. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1829. kthread_mod_delayed_work(&disp_thread->worker,
  1830. &sde_enc->delayed_off_work,
  1831. msecs_to_jiffies(
  1832. IDLE_POWERCOLLAPSE_DURATION));
  1833. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1834. /* enable all the clks and resources */
  1835. ret = _sde_encoder_resource_control_helper(drm_enc,
  1836. true);
  1837. if (ret) {
  1838. SDE_ERROR_ENC(sde_enc,
  1839. "sw_event:%d, rc in state %d\n",
  1840. sw_event, sde_enc->rc_state);
  1841. SDE_EVT32(DRMID(drm_enc), sw_event,
  1842. sde_enc->rc_state,
  1843. SDE_EVTLOG_ERROR);
  1844. goto end;
  1845. }
  1846. _sde_encoder_update_rsc_client(drm_enc, true);
  1847. /*
  1848. * In some cases, commit comes with slight delay
  1849. * (> 80 ms)after early wake up, prevent clock switch
  1850. * off to avoid jank in next update. So, increase the
  1851. * command mode idle timeout sufficiently to prevent
  1852. * such case.
  1853. */
  1854. kthread_mod_delayed_work(&disp_thread->worker,
  1855. &sde_enc->delayed_off_work,
  1856. msecs_to_jiffies(
  1857. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1858. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1859. }
  1860. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1861. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1862. end:
  1863. mutex_unlock(&sde_enc->rc_lock);
  1864. return ret;
  1865. }
  1866. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1867. u32 sw_event)
  1868. {
  1869. struct sde_encoder_virt *sde_enc;
  1870. struct msm_drm_private *priv;
  1871. int ret = 0;
  1872. bool is_vid_mode = false;
  1873. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1874. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1875. sw_event);
  1876. return -EINVAL;
  1877. }
  1878. sde_enc = to_sde_encoder_virt(drm_enc);
  1879. priv = drm_enc->dev->dev_private;
  1880. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1881. is_vid_mode = true;
  1882. /*
  1883. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1884. * events and return early for other events (ie wb display).
  1885. */
  1886. if (!sde_enc->idle_pc_enabled &&
  1887. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1888. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1889. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1890. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1891. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1892. return 0;
  1893. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1894. sw_event, sde_enc->idle_pc_enabled);
  1895. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1896. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1897. switch (sw_event) {
  1898. case SDE_ENC_RC_EVENT_KICKOFF:
  1899. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1900. is_vid_mode);
  1901. break;
  1902. case SDE_ENC_RC_EVENT_PRE_STOP:
  1903. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1904. is_vid_mode);
  1905. break;
  1906. case SDE_ENC_RC_EVENT_STOP:
  1907. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1908. break;
  1909. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1910. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1911. break;
  1912. case SDE_ENC_RC_EVENT_POST_MODESET:
  1913. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1914. break;
  1915. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1916. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1917. is_vid_mode);
  1918. break;
  1919. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1920. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1921. priv, is_vid_mode);
  1922. break;
  1923. default:
  1924. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1925. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1926. break;
  1927. }
  1928. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1929. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1930. return ret;
  1931. }
  1932. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1933. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1934. {
  1935. int i = 0;
  1936. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1937. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1938. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1939. if (poms_to_vid)
  1940. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1941. else if (poms_to_cmd)
  1942. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1943. _sde_encoder_update_rsc_client(drm_enc, true);
  1944. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1945. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1946. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1947. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1948. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1949. SDE_EVTLOG_FUNC_CASE1);
  1950. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1951. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1952. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1953. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1954. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1955. SDE_EVTLOG_FUNC_CASE2);
  1956. }
  1957. }
  1958. struct drm_connector *sde_encoder_get_connector(
  1959. struct drm_device *dev, struct drm_encoder *drm_enc)
  1960. {
  1961. struct drm_connector_list_iter conn_iter;
  1962. struct drm_connector *conn = NULL, *conn_search;
  1963. drm_connector_list_iter_begin(dev, &conn_iter);
  1964. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1965. if (conn_search->encoder == drm_enc) {
  1966. conn = conn_search;
  1967. break;
  1968. }
  1969. }
  1970. drm_connector_list_iter_end(&conn_iter);
  1971. return conn;
  1972. }
  1973. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1974. {
  1975. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1976. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1977. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1978. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1979. struct sde_rm_hw_request request_hw;
  1980. int i, j;
  1981. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1982. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1983. sde_enc->hw_pp[i] = NULL;
  1984. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1985. break;
  1986. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1987. }
  1988. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1989. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1990. if (phys) {
  1991. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1992. SDE_HW_BLK_QDSS);
  1993. for (j = 0; j < QDSS_MAX; j++) {
  1994. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1995. phys->hw_qdss =
  1996. (struct sde_hw_qdss *)qdss_iter.hw;
  1997. break;
  1998. }
  1999. }
  2000. }
  2001. }
  2002. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2003. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2004. sde_enc->hw_dsc[i] = NULL;
  2005. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2006. break;
  2007. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2008. }
  2009. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2010. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2011. sde_enc->hw_vdc[i] = NULL;
  2012. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2013. break;
  2014. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  2015. }
  2016. /* Get PP for DSC configuration */
  2017. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2018. struct sde_hw_pingpong *pp = NULL;
  2019. unsigned long features = 0;
  2020. if (!sde_enc->hw_dsc[i])
  2021. continue;
  2022. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2023. request_hw.type = SDE_HW_BLK_PINGPONG;
  2024. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2025. break;
  2026. pp = (struct sde_hw_pingpong *) request_hw.hw;
  2027. features = pp->ops.get_hw_caps(pp);
  2028. if (test_bit(SDE_PINGPONG_DSC, &features))
  2029. sde_enc->hw_dsc_pp[i] = pp;
  2030. else
  2031. sde_enc->hw_dsc_pp[i] = NULL;
  2032. }
  2033. }
  2034. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2035. struct msm_display_mode *msm_mode, bool pre_modeset)
  2036. {
  2037. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2038. enum sde_intf_mode intf_mode;
  2039. int ret;
  2040. bool is_cmd_mode = false;
  2041. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2042. is_cmd_mode = true;
  2043. if (pre_modeset) {
  2044. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2045. if (msm_is_mode_seamless_dms(msm_mode) ||
  2046. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2047. is_cmd_mode)) {
  2048. /* restore resource state before releasing them */
  2049. ret = sde_encoder_resource_control(drm_enc,
  2050. SDE_ENC_RC_EVENT_PRE_MODESET);
  2051. if (ret) {
  2052. SDE_ERROR_ENC(sde_enc,
  2053. "sde resource control failed: %d\n",
  2054. ret);
  2055. return ret;
  2056. }
  2057. /*
  2058. * Disable dce before switching the mode and after pre-
  2059. * modeset to guarantee previous kickoff has finished.
  2060. */
  2061. sde_encoder_dce_disable(sde_enc);
  2062. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2063. _sde_encoder_modeset_helper_locked(drm_enc,
  2064. SDE_ENC_RC_EVENT_PRE_MODESET);
  2065. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2066. msm_mode);
  2067. }
  2068. } else {
  2069. if (msm_is_mode_seamless_dms(msm_mode) ||
  2070. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2071. is_cmd_mode))
  2072. sde_encoder_resource_control(&sde_enc->base,
  2073. SDE_ENC_RC_EVENT_POST_MODESET);
  2074. else if (msm_is_mode_seamless_poms(msm_mode))
  2075. _sde_encoder_modeset_helper_locked(drm_enc,
  2076. SDE_ENC_RC_EVENT_POST_MODESET);
  2077. }
  2078. return 0;
  2079. }
  2080. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2081. struct drm_display_mode *mode,
  2082. struct drm_display_mode *adj_mode)
  2083. {
  2084. struct sde_encoder_virt *sde_enc;
  2085. struct sde_kms *sde_kms;
  2086. struct drm_connector *conn;
  2087. struct sde_connector_state *c_state;
  2088. struct msm_display_mode *msm_mode;
  2089. int i = 0, ret;
  2090. int num_lm, num_intf, num_pp_per_intf;
  2091. if (!drm_enc) {
  2092. SDE_ERROR("invalid encoder\n");
  2093. return;
  2094. }
  2095. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2096. SDE_ERROR("power resource is not enabled\n");
  2097. return;
  2098. }
  2099. sde_kms = sde_encoder_get_kms(drm_enc);
  2100. if (!sde_kms)
  2101. return;
  2102. sde_enc = to_sde_encoder_virt(drm_enc);
  2103. SDE_DEBUG_ENC(sde_enc, "\n");
  2104. SDE_EVT32(DRMID(drm_enc));
  2105. /*
  2106. * cache the crtc in sde_enc on enable for duration of use case
  2107. * for correctly servicing asynchronous irq events and timers
  2108. */
  2109. if (!drm_enc->crtc) {
  2110. SDE_ERROR("invalid crtc\n");
  2111. return;
  2112. }
  2113. sde_enc->crtc = drm_enc->crtc;
  2114. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2115. /* get and store the mode_info */
  2116. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2117. if (!conn) {
  2118. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2119. return;
  2120. } else if (!conn->state) {
  2121. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2122. return;
  2123. }
  2124. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2125. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2126. c_state = to_sde_connector_state(conn->state);
  2127. if (!c_state) {
  2128. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2129. return;
  2130. }
  2131. /* cancel delayed off work, if any */
  2132. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2133. /* release resources before seamless mode change */
  2134. msm_mode = &c_state->msm_mode;
  2135. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  2136. if (ret)
  2137. return;
  2138. /* reserve dynamic resources now, indicating non test-only */
  2139. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2140. if (ret) {
  2141. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2142. return;
  2143. }
  2144. /* assign the reserved HW blocks to this encoder */
  2145. _sde_encoder_virt_populate_hw_res(drm_enc);
  2146. /* determine left HW PP block to map to INTF */
  2147. num_lm = sde_enc->mode_info.topology.num_lm;
  2148. num_intf = sde_enc->mode_info.topology.num_intf;
  2149. num_pp_per_intf = num_lm / num_intf;
  2150. if (!num_pp_per_intf)
  2151. num_pp_per_intf = 1;
  2152. /* perform mode_set on phys_encs */
  2153. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2154. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2155. if (phys) {
  2156. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2157. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2158. i, num_pp_per_intf);
  2159. return;
  2160. }
  2161. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2162. phys->connector = conn;
  2163. if (phys->ops.mode_set)
  2164. phys->ops.mode_set(phys, mode, adj_mode);
  2165. }
  2166. }
  2167. /* update resources after seamless mode change */
  2168. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2169. }
  2170. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2171. {
  2172. struct sde_encoder_virt *sde_enc;
  2173. struct sde_encoder_phys *phys;
  2174. int i;
  2175. if (!drm_enc) {
  2176. SDE_ERROR("invalid parameters\n");
  2177. return;
  2178. }
  2179. sde_enc = to_sde_encoder_virt(drm_enc);
  2180. if (!sde_enc) {
  2181. SDE_ERROR("invalid sde encoder\n");
  2182. return;
  2183. }
  2184. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2185. phys = sde_enc->phys_encs[i];
  2186. if (phys && phys->ops.control_te)
  2187. phys->ops.control_te(phys, enable);
  2188. }
  2189. }
  2190. static int _sde_encoder_input_connect(struct input_handler *handler,
  2191. struct input_dev *dev, const struct input_device_id *id)
  2192. {
  2193. struct input_handle *handle;
  2194. int rc = 0;
  2195. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2196. if (!handle)
  2197. return -ENOMEM;
  2198. handle->dev = dev;
  2199. handle->handler = handler;
  2200. handle->name = handler->name;
  2201. rc = input_register_handle(handle);
  2202. if (rc) {
  2203. pr_err("failed to register input handle\n");
  2204. goto error;
  2205. }
  2206. rc = input_open_device(handle);
  2207. if (rc) {
  2208. pr_err("failed to open input device\n");
  2209. goto error_unregister;
  2210. }
  2211. return 0;
  2212. error_unregister:
  2213. input_unregister_handle(handle);
  2214. error:
  2215. kfree(handle);
  2216. return rc;
  2217. }
  2218. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2219. {
  2220. input_close_device(handle);
  2221. input_unregister_handle(handle);
  2222. kfree(handle);
  2223. }
  2224. /**
  2225. * Structure for specifying event parameters on which to receive callbacks.
  2226. * This structure will trigger a callback in case of a touch event (specified by
  2227. * EV_ABS) where there is a change in X and Y coordinates,
  2228. */
  2229. static const struct input_device_id sde_input_ids[] = {
  2230. {
  2231. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2232. .evbit = { BIT_MASK(EV_ABS) },
  2233. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2234. BIT_MASK(ABS_MT_POSITION_X) |
  2235. BIT_MASK(ABS_MT_POSITION_Y) },
  2236. },
  2237. { },
  2238. };
  2239. static void _sde_encoder_input_handler_register(
  2240. struct drm_encoder *drm_enc)
  2241. {
  2242. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2243. int rc;
  2244. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2245. !sde_enc->input_event_enabled)
  2246. return;
  2247. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2248. sde_enc->input_handler->private = sde_enc;
  2249. /* register input handler if not already registered */
  2250. rc = input_register_handler(sde_enc->input_handler);
  2251. if (rc) {
  2252. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2253. rc);
  2254. kfree(sde_enc->input_handler);
  2255. }
  2256. }
  2257. }
  2258. static void _sde_encoder_input_handler_unregister(
  2259. struct drm_encoder *drm_enc)
  2260. {
  2261. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2262. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2263. !sde_enc->input_event_enabled)
  2264. return;
  2265. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2266. input_unregister_handler(sde_enc->input_handler);
  2267. sde_enc->input_handler->private = NULL;
  2268. }
  2269. }
  2270. static int _sde_encoder_input_handler(
  2271. struct sde_encoder_virt *sde_enc)
  2272. {
  2273. struct input_handler *input_handler = NULL;
  2274. int rc = 0;
  2275. if (sde_enc->input_handler) {
  2276. SDE_ERROR_ENC(sde_enc,
  2277. "input_handle is active. unexpected\n");
  2278. return -EINVAL;
  2279. }
  2280. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2281. if (!input_handler)
  2282. return -ENOMEM;
  2283. input_handler->event = sde_encoder_input_event_handler;
  2284. input_handler->connect = _sde_encoder_input_connect;
  2285. input_handler->disconnect = _sde_encoder_input_disconnect;
  2286. input_handler->name = "sde";
  2287. input_handler->id_table = sde_input_ids;
  2288. sde_enc->input_handler = input_handler;
  2289. return rc;
  2290. }
  2291. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2292. {
  2293. struct sde_encoder_virt *sde_enc = NULL;
  2294. struct sde_kms *sde_kms;
  2295. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2296. SDE_ERROR("invalid parameters\n");
  2297. return;
  2298. }
  2299. sde_kms = sde_encoder_get_kms(drm_enc);
  2300. if (!sde_kms)
  2301. return;
  2302. sde_enc = to_sde_encoder_virt(drm_enc);
  2303. if (!sde_enc || !sde_enc->cur_master) {
  2304. SDE_DEBUG("invalid sde encoder/master\n");
  2305. return;
  2306. }
  2307. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2308. sde_enc->cur_master->hw_mdptop &&
  2309. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2310. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2311. sde_enc->cur_master->hw_mdptop);
  2312. if (sde_enc->cur_master->hw_mdptop &&
  2313. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2314. !sde_in_trusted_vm(sde_kms))
  2315. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2316. sde_enc->cur_master->hw_mdptop,
  2317. sde_kms->catalog);
  2318. if (sde_enc->cur_master->hw_ctl &&
  2319. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2320. !sde_enc->cur_master->cont_splash_enabled)
  2321. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2322. sde_enc->cur_master->hw_ctl,
  2323. &sde_enc->cur_master->intf_cfg_v1);
  2324. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2325. sde_encoder_control_te(drm_enc, true);
  2326. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2327. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2328. }
  2329. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2330. {
  2331. struct sde_kms *sde_kms;
  2332. void *dither_cfg = NULL;
  2333. int ret = 0, i = 0;
  2334. size_t len = 0;
  2335. enum sde_rm_topology_name topology;
  2336. struct drm_encoder *drm_enc;
  2337. struct msm_display_dsc_info *dsc = NULL;
  2338. struct sde_encoder_virt *sde_enc;
  2339. struct sde_hw_pingpong *hw_pp;
  2340. u32 bpp, bpc;
  2341. int num_lm;
  2342. if (!phys || !phys->connector || !phys->hw_pp ||
  2343. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2344. return;
  2345. sde_kms = sde_encoder_get_kms(phys->parent);
  2346. if (!sde_kms)
  2347. return;
  2348. topology = sde_connector_get_topology_name(phys->connector);
  2349. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2350. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2351. (phys->split_role == ENC_ROLE_SLAVE)))
  2352. return;
  2353. drm_enc = phys->parent;
  2354. sde_enc = to_sde_encoder_virt(drm_enc);
  2355. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2356. bpc = dsc->config.bits_per_component;
  2357. bpp = dsc->config.bits_per_pixel;
  2358. /* disable dither for 10 bpp or 10bpc dsc config */
  2359. if (bpp == 10 || bpc == 10) {
  2360. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2361. return;
  2362. }
  2363. ret = sde_connector_get_dither_cfg(phys->connector,
  2364. phys->connector->state, &dither_cfg,
  2365. &len, sde_enc->idle_pc_restore);
  2366. /* skip reg writes when return values are invalid or no data */
  2367. if (ret && ret == -ENODATA)
  2368. return;
  2369. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2370. for (i = 0; i < num_lm; i++) {
  2371. hw_pp = sde_enc->hw_pp[i];
  2372. phys->hw_pp->ops.setup_dither(hw_pp,
  2373. dither_cfg, len);
  2374. }
  2375. }
  2376. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2377. {
  2378. struct sde_encoder_virt *sde_enc = NULL;
  2379. int i;
  2380. if (!drm_enc) {
  2381. SDE_ERROR("invalid encoder\n");
  2382. return;
  2383. }
  2384. sde_enc = to_sde_encoder_virt(drm_enc);
  2385. if (!sde_enc->cur_master) {
  2386. SDE_DEBUG("virt encoder has no master\n");
  2387. return;
  2388. }
  2389. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2390. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2391. sde_enc->idle_pc_restore = true;
  2392. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2393. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2394. if (!phys)
  2395. continue;
  2396. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2397. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2398. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2399. phys->ops.restore(phys);
  2400. _sde_encoder_setup_dither(phys);
  2401. }
  2402. if (sde_enc->cur_master->ops.restore)
  2403. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2404. _sde_encoder_virt_enable_helper(drm_enc);
  2405. }
  2406. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2407. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2408. {
  2409. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2410. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2411. int i;
  2412. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2413. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2414. if (!phys)
  2415. continue;
  2416. phys->comp_type = comp_info->comp_type;
  2417. phys->comp_ratio = comp_info->comp_ratio;
  2418. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2419. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2420. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2421. phys->dsc_extra_pclk_cycle_cnt =
  2422. comp_info->dsc_info.pclk_per_line;
  2423. phys->dsc_extra_disp_width =
  2424. comp_info->dsc_info.extra_width;
  2425. phys->dce_bytes_per_line =
  2426. comp_info->dsc_info.bytes_per_pkt *
  2427. comp_info->dsc_info.pkt_per_line;
  2428. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2429. phys->dce_bytes_per_line =
  2430. comp_info->vdc_info.bytes_per_pkt *
  2431. comp_info->vdc_info.pkt_per_line;
  2432. }
  2433. if (phys != sde_enc->cur_master) {
  2434. /**
  2435. * on DMS request, the encoder will be enabled
  2436. * already. Invoke restore to reconfigure the
  2437. * new mode.
  2438. */
  2439. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2440. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2441. phys->ops.restore)
  2442. phys->ops.restore(phys);
  2443. else if (phys->ops.enable)
  2444. phys->ops.enable(phys);
  2445. }
  2446. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2447. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2448. phys->ops.setup_misr(phys, true,
  2449. sde_enc->misr_frame_count);
  2450. }
  2451. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2452. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2453. sde_enc->cur_master->ops.restore)
  2454. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2455. else if (sde_enc->cur_master->ops.enable)
  2456. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2457. }
  2458. static void sde_encoder_off_work(struct kthread_work *work)
  2459. {
  2460. struct sde_encoder_virt *sde_enc = container_of(work,
  2461. struct sde_encoder_virt, delayed_off_work.work);
  2462. struct drm_encoder *drm_enc;
  2463. if (!sde_enc) {
  2464. SDE_ERROR("invalid sde encoder\n");
  2465. return;
  2466. }
  2467. drm_enc = &sde_enc->base;
  2468. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2469. sde_encoder_idle_request(drm_enc);
  2470. SDE_ATRACE_END("sde_encoder_off_work");
  2471. }
  2472. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2473. {
  2474. struct sde_encoder_virt *sde_enc = NULL;
  2475. int i, ret = 0;
  2476. struct sde_connector_state *c_state;
  2477. struct drm_display_mode *cur_mode = NULL;
  2478. struct msm_display_mode *msm_mode;
  2479. if (!drm_enc || !drm_enc->crtc) {
  2480. SDE_ERROR("invalid encoder\n");
  2481. return;
  2482. }
  2483. sde_enc = to_sde_encoder_virt(drm_enc);
  2484. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2485. SDE_ERROR("power resource is not enabled\n");
  2486. return;
  2487. }
  2488. if (!sde_enc->crtc)
  2489. sde_enc->crtc = drm_enc->crtc;
  2490. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2491. SDE_DEBUG_ENC(sde_enc, "\n");
  2492. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2493. sde_enc->cur_master = NULL;
  2494. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2495. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2496. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2497. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2498. sde_enc->cur_master = phys;
  2499. break;
  2500. }
  2501. }
  2502. if (!sde_enc->cur_master) {
  2503. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2504. return;
  2505. }
  2506. _sde_encoder_input_handler_register(drm_enc);
  2507. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2508. if (!c_state) {
  2509. SDE_ERROR("invalid connector state\n");
  2510. return;
  2511. }
  2512. msm_mode = &c_state->msm_mode;
  2513. if ((drm_enc->crtc->state->connectors_changed &&
  2514. sde_encoder_in_clone_mode(drm_enc)) ||
  2515. !(msm_is_mode_seamless_vrr(msm_mode)
  2516. || msm_is_mode_seamless_dms(msm_mode)
  2517. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2518. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2519. sde_encoder_off_work);
  2520. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2521. if (ret) {
  2522. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2523. ret);
  2524. return;
  2525. }
  2526. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2527. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2528. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2529. _sde_encoder_virt_enable_helper(drm_enc);
  2530. }
  2531. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2532. {
  2533. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2534. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2535. int i = 0;
  2536. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2537. if (sde_enc->phys_encs[i]) {
  2538. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2539. sde_enc->phys_encs[i]->connector = NULL;
  2540. }
  2541. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2542. }
  2543. sde_enc->cur_master = NULL;
  2544. /*
  2545. * clear the cached crtc in sde_enc on use case finish, after all the
  2546. * outstanding events and timers have been completed
  2547. */
  2548. sde_enc->crtc = NULL;
  2549. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2550. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2551. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2552. }
  2553. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2554. {
  2555. struct sde_encoder_virt *sde_enc = NULL;
  2556. struct sde_kms *sde_kms;
  2557. enum sde_intf_mode intf_mode;
  2558. int ret, i = 0;
  2559. if (!drm_enc) {
  2560. SDE_ERROR("invalid encoder\n");
  2561. return;
  2562. } else if (!drm_enc->dev) {
  2563. SDE_ERROR("invalid dev\n");
  2564. return;
  2565. } else if (!drm_enc->dev->dev_private) {
  2566. SDE_ERROR("invalid dev_private\n");
  2567. return;
  2568. }
  2569. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2570. SDE_ERROR("power resource is not enabled\n");
  2571. return;
  2572. }
  2573. sde_enc = to_sde_encoder_virt(drm_enc);
  2574. SDE_DEBUG_ENC(sde_enc, "\n");
  2575. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2576. if (!sde_kms)
  2577. return;
  2578. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2579. SDE_EVT32(DRMID(drm_enc));
  2580. /* wait for idle */
  2581. if (!sde_encoder_in_clone_mode(drm_enc))
  2582. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2583. _sde_encoder_input_handler_unregister(drm_enc);
  2584. /*
  2585. * For primary command mode and video mode encoders, execute the
  2586. * resource control pre-stop operations before the physical encoders
  2587. * are disabled, to allow the rsc to transition its states properly.
  2588. *
  2589. * For other encoder types, rsc should not be enabled until after
  2590. * they have been fully disabled, so delay the pre-stop operations
  2591. * until after the physical disable calls have returned.
  2592. */
  2593. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2594. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2595. sde_encoder_resource_control(drm_enc,
  2596. SDE_ENC_RC_EVENT_PRE_STOP);
  2597. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2598. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2599. if (phys && phys->ops.disable)
  2600. phys->ops.disable(phys);
  2601. }
  2602. } else {
  2603. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2604. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2605. if (phys && phys->ops.disable)
  2606. phys->ops.disable(phys);
  2607. }
  2608. sde_encoder_resource_control(drm_enc,
  2609. SDE_ENC_RC_EVENT_PRE_STOP);
  2610. }
  2611. /*
  2612. * disable dce after the transfer is complete (for command mode)
  2613. * and after physical encoder is disabled, to make sure timing
  2614. * engine is already disabled (for video mode).
  2615. */
  2616. if (!sde_in_trusted_vm(sde_kms))
  2617. sde_encoder_dce_disable(sde_enc);
  2618. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2619. /* reset connector topology name property */
  2620. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2621. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2622. ret = sde_rm_update_topology(&sde_kms->rm,
  2623. sde_enc->cur_master->connector->state, NULL);
  2624. if (ret) {
  2625. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2626. return;
  2627. }
  2628. }
  2629. if (!sde_encoder_in_clone_mode(drm_enc))
  2630. sde_encoder_virt_reset(drm_enc);
  2631. }
  2632. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2633. struct sde_encoder_phys_wb *wb_enc)
  2634. {
  2635. struct sde_encoder_virt *sde_enc;
  2636. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2637. struct sde_ctl_flush_cfg cfg;
  2638. ctl->ops.reset(ctl);
  2639. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2640. if (wb_enc) {
  2641. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2642. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2643. false, phys_enc->hw_pp->idx);
  2644. if (ctl->ops.update_bitmask)
  2645. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2646. wb_enc->hw_wb->idx, true);
  2647. }
  2648. } else {
  2649. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2650. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2651. phys_enc->hw_intf, false,
  2652. phys_enc->hw_pp->idx);
  2653. if (ctl->ops.update_bitmask)
  2654. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2655. phys_enc->hw_intf->idx, true);
  2656. }
  2657. }
  2658. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2659. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2660. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2661. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2662. phys_enc->hw_pp->merge_3d->idx, true);
  2663. }
  2664. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2665. phys_enc->hw_pp) {
  2666. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2667. false, phys_enc->hw_pp->idx);
  2668. if (ctl->ops.update_bitmask)
  2669. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2670. phys_enc->hw_cdm->idx, true);
  2671. }
  2672. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2673. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2674. ctl->ops.reset_post_disable)
  2675. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2676. phys_enc->hw_pp->merge_3d ?
  2677. phys_enc->hw_pp->merge_3d->idx : 0);
  2678. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2679. ctl->ops.get_pending_flush(ctl, &cfg);
  2680. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2681. ctl->ops.trigger_flush(ctl);
  2682. ctl->ops.trigger_start(ctl);
  2683. ctl->ops.clear_pending_flush(ctl);
  2684. }
  2685. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2686. enum sde_intf_type type, u32 controller_id)
  2687. {
  2688. int i = 0;
  2689. for (i = 0; i < catalog->intf_count; i++) {
  2690. if (catalog->intf[i].type == type
  2691. && catalog->intf[i].controller_id == controller_id) {
  2692. return catalog->intf[i].id;
  2693. }
  2694. }
  2695. return INTF_MAX;
  2696. }
  2697. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2698. enum sde_intf_type type, u32 controller_id)
  2699. {
  2700. if (controller_id < catalog->wb_count)
  2701. return catalog->wb[controller_id].id;
  2702. return WB_MAX;
  2703. }
  2704. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2705. struct drm_crtc *crtc)
  2706. {
  2707. struct sde_hw_uidle *uidle;
  2708. struct sde_uidle_cntr cntr;
  2709. struct sde_uidle_status status;
  2710. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2711. pr_err("invalid params %d %d\n",
  2712. !sde_kms, !crtc);
  2713. return;
  2714. }
  2715. /* check if perf counters are enabled and setup */
  2716. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2717. return;
  2718. uidle = sde_kms->hw_uidle;
  2719. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2720. && uidle->ops.uidle_get_status) {
  2721. uidle->ops.uidle_get_status(uidle, &status);
  2722. trace_sde_perf_uidle_status(
  2723. crtc->base.id,
  2724. status.uidle_danger_status_0,
  2725. status.uidle_danger_status_1,
  2726. status.uidle_safe_status_0,
  2727. status.uidle_safe_status_1,
  2728. status.uidle_idle_status_0,
  2729. status.uidle_idle_status_1,
  2730. status.uidle_fal_status_0,
  2731. status.uidle_fal_status_1,
  2732. status.uidle_status,
  2733. status.uidle_en_fal10);
  2734. }
  2735. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2736. && uidle->ops.uidle_get_cntr) {
  2737. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2738. trace_sde_perf_uidle_cntr(
  2739. crtc->base.id,
  2740. cntr.fal1_gate_cntr,
  2741. cntr.fal10_gate_cntr,
  2742. cntr.fal_wait_gate_cntr,
  2743. cntr.fal1_num_transitions_cntr,
  2744. cntr.fal10_num_transitions_cntr,
  2745. cntr.min_gate_cntr,
  2746. cntr.max_gate_cntr);
  2747. }
  2748. }
  2749. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2750. struct sde_encoder_phys *phy_enc)
  2751. {
  2752. struct sde_encoder_virt *sde_enc = NULL;
  2753. unsigned long lock_flags;
  2754. ktime_t ts = 0;
  2755. if (!drm_enc || !phy_enc)
  2756. return;
  2757. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2758. sde_enc = to_sde_encoder_virt(drm_enc);
  2759. /*
  2760. * calculate accurate vsync timestamp when available
  2761. * set current time otherwise
  2762. */
  2763. if (phy_enc->sde_kms && phy_enc->sde_kms->catalog->has_precise_vsync_ts)
  2764. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2765. if (!ts)
  2766. ts = ktime_get();
  2767. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2768. phy_enc->last_vsync_timestamp = ts;
  2769. atomic_inc(&phy_enc->vsync_cnt);
  2770. if (sde_enc->crtc_vblank_cb)
  2771. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2772. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2773. if (phy_enc->sde_kms &&
  2774. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2775. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2776. SDE_ATRACE_END("encoder_vblank_callback");
  2777. }
  2778. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2779. struct sde_encoder_phys *phy_enc)
  2780. {
  2781. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2782. if (!phy_enc)
  2783. return;
  2784. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2785. atomic_inc(&phy_enc->underrun_cnt);
  2786. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2787. if (sde_enc->cur_master &&
  2788. sde_enc->cur_master->ops.get_underrun_line_count)
  2789. sde_enc->cur_master->ops.get_underrun_line_count(
  2790. sde_enc->cur_master);
  2791. trace_sde_encoder_underrun(DRMID(drm_enc),
  2792. atomic_read(&phy_enc->underrun_cnt));
  2793. if (phy_enc->sde_kms &&
  2794. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2795. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2796. SDE_DBG_CTRL("stop_ftrace");
  2797. SDE_DBG_CTRL("panic_underrun");
  2798. SDE_ATRACE_END("encoder_underrun_callback");
  2799. }
  2800. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2801. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2802. {
  2803. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2804. unsigned long lock_flags;
  2805. bool enable;
  2806. int i;
  2807. enable = vbl_cb ? true : false;
  2808. if (!drm_enc) {
  2809. SDE_ERROR("invalid encoder\n");
  2810. return;
  2811. }
  2812. SDE_DEBUG_ENC(sde_enc, "\n");
  2813. SDE_EVT32(DRMID(drm_enc), enable);
  2814. if (sde_encoder_in_clone_mode(drm_enc)) {
  2815. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2816. return;
  2817. }
  2818. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2819. sde_enc->crtc_vblank_cb = vbl_cb;
  2820. sde_enc->crtc_vblank_cb_data = vbl_data;
  2821. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2822. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2823. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2824. if (phys && phys->ops.control_vblank_irq)
  2825. phys->ops.control_vblank_irq(phys, enable);
  2826. }
  2827. sde_enc->vblank_enabled = enable;
  2828. }
  2829. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2830. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2831. struct drm_crtc *crtc)
  2832. {
  2833. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2834. unsigned long lock_flags;
  2835. bool enable;
  2836. enable = frame_event_cb ? true : false;
  2837. if (!drm_enc) {
  2838. SDE_ERROR("invalid encoder\n");
  2839. return;
  2840. }
  2841. SDE_DEBUG_ENC(sde_enc, "\n");
  2842. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2843. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2844. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2845. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2846. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2847. }
  2848. static void sde_encoder_frame_done_callback(
  2849. struct drm_encoder *drm_enc,
  2850. struct sde_encoder_phys *ready_phys, u32 event)
  2851. {
  2852. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2853. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2854. unsigned int i;
  2855. bool trigger = true;
  2856. bool is_cmd_mode = false;
  2857. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2858. ktime_t ts = 0;
  2859. if (!sde_kms || !sde_enc->cur_master) {
  2860. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2861. sde_kms, sde_enc->cur_master);
  2862. return;
  2863. }
  2864. sde_enc->crtc_frame_event_cb_data.connector =
  2865. sde_enc->cur_master->connector;
  2866. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2867. is_cmd_mode = true;
  2868. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2869. if (sde_kms->catalog->has_precise_vsync_ts
  2870. && (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2871. && (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2872. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2873. /*
  2874. * get current ktime for other events and when precise timestamp is not
  2875. * available for retire-fence
  2876. */
  2877. if (!ts)
  2878. ts = ktime_get();
  2879. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2880. | SDE_ENCODER_FRAME_EVENT_ERROR
  2881. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2882. if (ready_phys->connector)
  2883. topology = sde_connector_get_topology_name(
  2884. ready_phys->connector);
  2885. /* One of the physical encoders has become idle */
  2886. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2887. if (sde_enc->phys_encs[i] == ready_phys) {
  2888. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2889. atomic_read(&sde_enc->frame_done_cnt[i]));
  2890. if (!atomic_add_unless(
  2891. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2892. SDE_EVT32(DRMID(drm_enc), event,
  2893. ready_phys->intf_idx,
  2894. SDE_EVTLOG_ERROR);
  2895. SDE_ERROR_ENC(sde_enc,
  2896. "intf idx:%d, event:%d\n",
  2897. ready_phys->intf_idx, event);
  2898. return;
  2899. }
  2900. }
  2901. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2902. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2903. trigger = false;
  2904. }
  2905. if (trigger) {
  2906. if (sde_enc->crtc_frame_event_cb)
  2907. sde_enc->crtc_frame_event_cb(
  2908. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2909. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2910. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2911. -1, 0);
  2912. }
  2913. } else if (sde_enc->crtc_frame_event_cb) {
  2914. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2915. }
  2916. }
  2917. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2918. {
  2919. struct sde_encoder_virt *sde_enc;
  2920. if (!drm_enc) {
  2921. SDE_ERROR("invalid drm encoder\n");
  2922. return -EINVAL;
  2923. }
  2924. sde_enc = to_sde_encoder_virt(drm_enc);
  2925. sde_encoder_resource_control(&sde_enc->base,
  2926. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2927. return 0;
  2928. }
  2929. /**
  2930. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2931. * drm_enc: Pointer to drm encoder structure
  2932. * phys: Pointer to physical encoder structure
  2933. * extra_flush: Additional bit mask to include in flush trigger
  2934. * config_changed: if true new config is applied, avoid increment of retire
  2935. * count if false
  2936. */
  2937. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2938. struct sde_encoder_phys *phys,
  2939. struct sde_ctl_flush_cfg *extra_flush,
  2940. bool config_changed)
  2941. {
  2942. struct sde_hw_ctl *ctl;
  2943. unsigned long lock_flags;
  2944. struct sde_encoder_virt *sde_enc;
  2945. int pend_ret_fence_cnt;
  2946. struct sde_connector *c_conn;
  2947. if (!drm_enc || !phys) {
  2948. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2949. !drm_enc, !phys);
  2950. return;
  2951. }
  2952. sde_enc = to_sde_encoder_virt(drm_enc);
  2953. c_conn = to_sde_connector(phys->connector);
  2954. if (!phys->hw_pp) {
  2955. SDE_ERROR("invalid pingpong hw\n");
  2956. return;
  2957. }
  2958. ctl = phys->hw_ctl;
  2959. if (!ctl || !phys->ops.trigger_flush) {
  2960. SDE_ERROR("missing ctl/trigger cb\n");
  2961. return;
  2962. }
  2963. if (phys->split_role == ENC_ROLE_SKIP) {
  2964. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2965. "skip flush pp%d ctl%d\n",
  2966. phys->hw_pp->idx - PINGPONG_0,
  2967. ctl->idx - CTL_0);
  2968. return;
  2969. }
  2970. /* update pending counts and trigger kickoff ctl flush atomically */
  2971. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2972. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2973. atomic_inc(&phys->pending_retire_fence_cnt);
  2974. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2975. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2976. ctl->ops.update_bitmask) {
  2977. /* perform peripheral flush on every frame update for dp dsc */
  2978. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2979. phys->comp_ratio && c_conn->ops.update_pps) {
  2980. c_conn->ops.update_pps(phys->connector, NULL,
  2981. c_conn->display);
  2982. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2983. phys->hw_intf->idx, 1);
  2984. }
  2985. if (sde_enc->dynamic_hdr_updated)
  2986. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2987. phys->hw_intf->idx, 1);
  2988. }
  2989. if ((extra_flush && extra_flush->pending_flush_mask)
  2990. && ctl->ops.update_pending_flush)
  2991. ctl->ops.update_pending_flush(ctl, extra_flush);
  2992. phys->ops.trigger_flush(phys);
  2993. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2994. if (ctl->ops.get_pending_flush) {
  2995. struct sde_ctl_flush_cfg pending_flush = {0,};
  2996. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2997. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2998. ctl->idx - CTL_0,
  2999. pending_flush.pending_flush_mask,
  3000. pend_ret_fence_cnt);
  3001. } else {
  3002. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3003. ctl->idx - CTL_0,
  3004. pend_ret_fence_cnt);
  3005. }
  3006. }
  3007. /**
  3008. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3009. * phys: Pointer to physical encoder structure
  3010. */
  3011. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3012. {
  3013. struct sde_hw_ctl *ctl;
  3014. struct sde_encoder_virt *sde_enc;
  3015. if (!phys) {
  3016. SDE_ERROR("invalid argument(s)\n");
  3017. return;
  3018. }
  3019. if (!phys->hw_pp) {
  3020. SDE_ERROR("invalid pingpong hw\n");
  3021. return;
  3022. }
  3023. if (!phys->parent) {
  3024. SDE_ERROR("invalid parent\n");
  3025. return;
  3026. }
  3027. /* avoid ctrl start for encoder in clone mode */
  3028. if (phys->in_clone_mode)
  3029. return;
  3030. ctl = phys->hw_ctl;
  3031. sde_enc = to_sde_encoder_virt(phys->parent);
  3032. if (phys->split_role == ENC_ROLE_SKIP) {
  3033. SDE_DEBUG_ENC(sde_enc,
  3034. "skip start pp%d ctl%d\n",
  3035. phys->hw_pp->idx - PINGPONG_0,
  3036. ctl->idx - CTL_0);
  3037. return;
  3038. }
  3039. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3040. phys->ops.trigger_start(phys);
  3041. }
  3042. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3043. {
  3044. struct sde_hw_ctl *ctl;
  3045. if (!phys_enc) {
  3046. SDE_ERROR("invalid encoder\n");
  3047. return;
  3048. }
  3049. ctl = phys_enc->hw_ctl;
  3050. if (ctl && ctl->ops.trigger_flush)
  3051. ctl->ops.trigger_flush(ctl);
  3052. }
  3053. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3054. {
  3055. struct sde_hw_ctl *ctl;
  3056. if (!phys_enc) {
  3057. SDE_ERROR("invalid encoder\n");
  3058. return;
  3059. }
  3060. ctl = phys_enc->hw_ctl;
  3061. if (ctl && ctl->ops.trigger_start) {
  3062. ctl->ops.trigger_start(ctl);
  3063. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3064. }
  3065. }
  3066. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3067. {
  3068. struct sde_encoder_virt *sde_enc;
  3069. struct sde_connector *sde_con;
  3070. void *sde_con_disp;
  3071. struct sde_hw_ctl *ctl;
  3072. int rc;
  3073. if (!phys_enc) {
  3074. SDE_ERROR("invalid encoder\n");
  3075. return;
  3076. }
  3077. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3078. ctl = phys_enc->hw_ctl;
  3079. if (!ctl || !ctl->ops.reset)
  3080. return;
  3081. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3082. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3083. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3084. phys_enc->connector) {
  3085. sde_con = to_sde_connector(phys_enc->connector);
  3086. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3087. if (sde_con->ops.soft_reset) {
  3088. rc = sde_con->ops.soft_reset(sde_con_disp);
  3089. if (rc) {
  3090. SDE_ERROR_ENC(sde_enc,
  3091. "connector soft reset failure\n");
  3092. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3093. }
  3094. }
  3095. }
  3096. phys_enc->enable_state = SDE_ENC_ENABLED;
  3097. }
  3098. /**
  3099. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3100. * Iterate through the physical encoders and perform consolidated flush
  3101. * and/or control start triggering as needed. This is done in the virtual
  3102. * encoder rather than the individual physical ones in order to handle
  3103. * use cases that require visibility into multiple physical encoders at
  3104. * a time.
  3105. * sde_enc: Pointer to virtual encoder structure
  3106. * config_changed: if true new config is applied. Avoid regdma_flush and
  3107. * incrementing the retire count if false.
  3108. */
  3109. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3110. bool config_changed)
  3111. {
  3112. struct sde_hw_ctl *ctl;
  3113. uint32_t i;
  3114. struct sde_ctl_flush_cfg pending_flush = {0,};
  3115. u32 pending_kickoff_cnt;
  3116. struct msm_drm_private *priv = NULL;
  3117. struct sde_kms *sde_kms = NULL;
  3118. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3119. bool is_regdma_blocking = false, is_vid_mode = false;
  3120. struct sde_crtc *sde_crtc;
  3121. if (!sde_enc) {
  3122. SDE_ERROR("invalid encoder\n");
  3123. return;
  3124. }
  3125. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3126. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3127. is_vid_mode = true;
  3128. is_regdma_blocking = (is_vid_mode ||
  3129. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3130. /* don't perform flush/start operations for slave encoders */
  3131. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3132. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3133. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3134. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3135. continue;
  3136. ctl = phys->hw_ctl;
  3137. if (!ctl)
  3138. continue;
  3139. if (phys->connector)
  3140. topology = sde_connector_get_topology_name(
  3141. phys->connector);
  3142. if (!phys->ops.needs_single_flush ||
  3143. !phys->ops.needs_single_flush(phys)) {
  3144. if (config_changed && ctl->ops.reg_dma_flush)
  3145. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3146. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3147. config_changed);
  3148. } else if (ctl->ops.get_pending_flush) {
  3149. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3150. }
  3151. }
  3152. /* for split flush, combine pending flush masks and send to master */
  3153. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3154. ctl = sde_enc->cur_master->hw_ctl;
  3155. if (config_changed && ctl->ops.reg_dma_flush)
  3156. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3157. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3158. &pending_flush,
  3159. config_changed);
  3160. }
  3161. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3162. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3163. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3164. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3165. continue;
  3166. if (!phys->ops.needs_single_flush ||
  3167. !phys->ops.needs_single_flush(phys)) {
  3168. pending_kickoff_cnt =
  3169. sde_encoder_phys_inc_pending(phys);
  3170. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3171. } else {
  3172. pending_kickoff_cnt =
  3173. sde_encoder_phys_inc_pending(phys);
  3174. SDE_EVT32(pending_kickoff_cnt,
  3175. pending_flush.pending_flush_mask,
  3176. SDE_EVTLOG_FUNC_CASE2);
  3177. }
  3178. }
  3179. if (sde_enc->misr_enable)
  3180. sde_encoder_misr_configure(&sde_enc->base, true,
  3181. sde_enc->misr_frame_count);
  3182. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3183. if (crtc_misr_info.misr_enable && sde_crtc &&
  3184. sde_crtc->misr_reconfigure) {
  3185. sde_crtc_misr_setup(sde_enc->crtc, true,
  3186. crtc_misr_info.misr_frame_count);
  3187. sde_crtc->misr_reconfigure = false;
  3188. }
  3189. _sde_encoder_trigger_start(sde_enc->cur_master);
  3190. if (sde_enc->elevated_ahb_vote) {
  3191. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3192. priv = sde_enc->base.dev->dev_private;
  3193. if (sde_kms != NULL) {
  3194. sde_power_scale_reg_bus(&priv->phandle,
  3195. VOTE_INDEX_LOW,
  3196. false);
  3197. }
  3198. sde_enc->elevated_ahb_vote = false;
  3199. }
  3200. }
  3201. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3202. struct drm_encoder *drm_enc,
  3203. unsigned long *affected_displays,
  3204. int num_active_phys)
  3205. {
  3206. struct sde_encoder_virt *sde_enc;
  3207. struct sde_encoder_phys *master;
  3208. enum sde_rm_topology_name topology;
  3209. bool is_right_only;
  3210. if (!drm_enc || !affected_displays)
  3211. return;
  3212. sde_enc = to_sde_encoder_virt(drm_enc);
  3213. master = sde_enc->cur_master;
  3214. if (!master || !master->connector)
  3215. return;
  3216. topology = sde_connector_get_topology_name(master->connector);
  3217. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3218. return;
  3219. /*
  3220. * For pingpong split, the slave pingpong won't generate IRQs. For
  3221. * right-only updates, we can't swap pingpongs, or simply swap the
  3222. * master/slave assignment, we actually have to swap the interfaces
  3223. * so that the master physical encoder will use a pingpong/interface
  3224. * that generates irqs on which to wait.
  3225. */
  3226. is_right_only = !test_bit(0, affected_displays) &&
  3227. test_bit(1, affected_displays);
  3228. if (is_right_only && !sde_enc->intfs_swapped) {
  3229. /* right-only update swap interfaces */
  3230. swap(sde_enc->phys_encs[0]->intf_idx,
  3231. sde_enc->phys_encs[1]->intf_idx);
  3232. sde_enc->intfs_swapped = true;
  3233. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3234. /* left-only or full update, swap back */
  3235. swap(sde_enc->phys_encs[0]->intf_idx,
  3236. sde_enc->phys_encs[1]->intf_idx);
  3237. sde_enc->intfs_swapped = false;
  3238. }
  3239. SDE_DEBUG_ENC(sde_enc,
  3240. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3241. is_right_only, sde_enc->intfs_swapped,
  3242. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3243. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3244. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3245. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3246. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3247. *affected_displays);
  3248. /* ppsplit always uses master since ppslave invalid for irqs*/
  3249. if (num_active_phys == 1)
  3250. *affected_displays = BIT(0);
  3251. }
  3252. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3253. struct sde_encoder_kickoff_params *params)
  3254. {
  3255. struct sde_encoder_virt *sde_enc;
  3256. struct sde_encoder_phys *phys;
  3257. int i, num_active_phys;
  3258. bool master_assigned = false;
  3259. if (!drm_enc || !params)
  3260. return;
  3261. sde_enc = to_sde_encoder_virt(drm_enc);
  3262. if (sde_enc->num_phys_encs <= 1)
  3263. return;
  3264. /* count bits set */
  3265. num_active_phys = hweight_long(params->affected_displays);
  3266. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3267. params->affected_displays, num_active_phys);
  3268. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3269. num_active_phys);
  3270. /* for left/right only update, ppsplit master switches interface */
  3271. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3272. &params->affected_displays, num_active_phys);
  3273. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3274. enum sde_enc_split_role prv_role, new_role;
  3275. bool active = false;
  3276. phys = sde_enc->phys_encs[i];
  3277. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3278. continue;
  3279. active = test_bit(i, &params->affected_displays);
  3280. prv_role = phys->split_role;
  3281. if (active && num_active_phys == 1)
  3282. new_role = ENC_ROLE_SOLO;
  3283. else if (active && !master_assigned)
  3284. new_role = ENC_ROLE_MASTER;
  3285. else if (active)
  3286. new_role = ENC_ROLE_SLAVE;
  3287. else
  3288. new_role = ENC_ROLE_SKIP;
  3289. phys->ops.update_split_role(phys, new_role);
  3290. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3291. sde_enc->cur_master = phys;
  3292. master_assigned = true;
  3293. }
  3294. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3295. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3296. phys->split_role, active);
  3297. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3298. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3299. phys->split_role, active, num_active_phys);
  3300. }
  3301. }
  3302. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3303. {
  3304. struct sde_encoder_virt *sde_enc;
  3305. struct msm_display_info *disp_info;
  3306. if (!drm_enc) {
  3307. SDE_ERROR("invalid encoder\n");
  3308. return false;
  3309. }
  3310. sde_enc = to_sde_encoder_virt(drm_enc);
  3311. disp_info = &sde_enc->disp_info;
  3312. return (disp_info->curr_panel_mode == mode);
  3313. }
  3314. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3315. {
  3316. struct sde_encoder_virt *sde_enc;
  3317. struct sde_encoder_phys *phys;
  3318. unsigned int i;
  3319. struct sde_hw_ctl *ctl;
  3320. if (!drm_enc) {
  3321. SDE_ERROR("invalid encoder\n");
  3322. return;
  3323. }
  3324. sde_enc = to_sde_encoder_virt(drm_enc);
  3325. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3326. phys = sde_enc->phys_encs[i];
  3327. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3328. sde_encoder_check_curr_mode(drm_enc,
  3329. MSM_DISPLAY_CMD_MODE)) {
  3330. ctl = phys->hw_ctl;
  3331. if (ctl->ops.trigger_pending)
  3332. /* update only for command mode primary ctl */
  3333. ctl->ops.trigger_pending(ctl);
  3334. }
  3335. }
  3336. sde_enc->idle_pc_restore = false;
  3337. }
  3338. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3339. {
  3340. struct sde_encoder_virt *sde_enc = container_of(work,
  3341. struct sde_encoder_virt, esd_trigger_work);
  3342. if (!sde_enc) {
  3343. SDE_ERROR("invalid sde encoder\n");
  3344. return;
  3345. }
  3346. sde_encoder_resource_control(&sde_enc->base,
  3347. SDE_ENC_RC_EVENT_KICKOFF);
  3348. }
  3349. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3350. {
  3351. struct sde_encoder_virt *sde_enc = container_of(work,
  3352. struct sde_encoder_virt, input_event_work);
  3353. if (!sde_enc) {
  3354. SDE_ERROR("invalid sde encoder\n");
  3355. return;
  3356. }
  3357. sde_encoder_resource_control(&sde_enc->base,
  3358. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3359. }
  3360. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3361. {
  3362. struct sde_encoder_virt *sde_enc = container_of(work,
  3363. struct sde_encoder_virt, early_wakeup_work);
  3364. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3365. sde_vm_lock(sde_kms);
  3366. if (!sde_vm_owns_hw(sde_kms)) {
  3367. sde_vm_unlock(sde_kms);
  3368. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3369. DRMID(&sde_enc->base));
  3370. return;
  3371. }
  3372. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3373. sde_encoder_resource_control(&sde_enc->base,
  3374. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3375. SDE_ATRACE_END("encoder_early_wakeup");
  3376. sde_vm_unlock(sde_kms);
  3377. }
  3378. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3379. {
  3380. struct sde_encoder_virt *sde_enc = NULL;
  3381. struct msm_drm_thread *disp_thread = NULL;
  3382. struct msm_drm_private *priv = NULL;
  3383. priv = drm_enc->dev->dev_private;
  3384. sde_enc = to_sde_encoder_virt(drm_enc);
  3385. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3386. SDE_DEBUG_ENC(sde_enc,
  3387. "should only early wake up command mode display\n");
  3388. return;
  3389. }
  3390. if (!sde_enc->crtc || (sde_enc->crtc->index
  3391. >= ARRAY_SIZE(priv->event_thread))) {
  3392. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3393. sde_enc->crtc == NULL,
  3394. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3395. return;
  3396. }
  3397. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3398. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3399. kthread_queue_work(&disp_thread->worker,
  3400. &sde_enc->early_wakeup_work);
  3401. SDE_ATRACE_END("queue_early_wakeup_work");
  3402. }
  3403. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3404. {
  3405. static const uint64_t timeout_us = 50000;
  3406. static const uint64_t sleep_us = 20;
  3407. struct sde_encoder_virt *sde_enc;
  3408. ktime_t cur_ktime, exp_ktime;
  3409. uint32_t line_count, tmp, i;
  3410. if (!drm_enc) {
  3411. SDE_ERROR("invalid encoder\n");
  3412. return -EINVAL;
  3413. }
  3414. sde_enc = to_sde_encoder_virt(drm_enc);
  3415. if (!sde_enc->cur_master ||
  3416. !sde_enc->cur_master->ops.get_line_count) {
  3417. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3418. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3419. return -EINVAL;
  3420. }
  3421. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3422. line_count = sde_enc->cur_master->ops.get_line_count(
  3423. sde_enc->cur_master);
  3424. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3425. tmp = line_count;
  3426. line_count = sde_enc->cur_master->ops.get_line_count(
  3427. sde_enc->cur_master);
  3428. if (line_count < tmp) {
  3429. SDE_EVT32(DRMID(drm_enc), line_count);
  3430. return 0;
  3431. }
  3432. cur_ktime = ktime_get();
  3433. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3434. break;
  3435. usleep_range(sleep_us / 2, sleep_us);
  3436. }
  3437. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3438. return -ETIMEDOUT;
  3439. }
  3440. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3441. {
  3442. struct drm_encoder *drm_enc;
  3443. struct sde_rm_hw_iter rm_iter;
  3444. bool lm_valid = false;
  3445. bool intf_valid = false;
  3446. if (!phys_enc || !phys_enc->parent) {
  3447. SDE_ERROR("invalid encoder\n");
  3448. return -EINVAL;
  3449. }
  3450. drm_enc = phys_enc->parent;
  3451. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3452. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3453. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3454. phys_enc->has_intf_te)) {
  3455. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3456. SDE_HW_BLK_INTF);
  3457. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3458. struct sde_hw_intf *hw_intf =
  3459. (struct sde_hw_intf *)rm_iter.hw;
  3460. if (!hw_intf)
  3461. continue;
  3462. if (phys_enc->hw_ctl->ops.update_bitmask)
  3463. phys_enc->hw_ctl->ops.update_bitmask(
  3464. phys_enc->hw_ctl,
  3465. SDE_HW_FLUSH_INTF,
  3466. hw_intf->idx, 1);
  3467. intf_valid = true;
  3468. }
  3469. if (!intf_valid) {
  3470. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3471. "intf not found to flush\n");
  3472. return -EFAULT;
  3473. }
  3474. } else {
  3475. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3476. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3477. struct sde_hw_mixer *hw_lm =
  3478. (struct sde_hw_mixer *)rm_iter.hw;
  3479. if (!hw_lm)
  3480. continue;
  3481. /* update LM flush for HW without INTF TE */
  3482. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3483. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3484. phys_enc->hw_ctl,
  3485. hw_lm->idx, 1);
  3486. lm_valid = true;
  3487. }
  3488. if (!lm_valid) {
  3489. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3490. "lm not found to flush\n");
  3491. return -EFAULT;
  3492. }
  3493. }
  3494. return 0;
  3495. }
  3496. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3497. struct sde_encoder_virt *sde_enc)
  3498. {
  3499. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3500. struct sde_hw_mdp *mdptop = NULL;
  3501. sde_enc->dynamic_hdr_updated = false;
  3502. if (sde_enc->cur_master) {
  3503. mdptop = sde_enc->cur_master->hw_mdptop;
  3504. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3505. sde_enc->cur_master->connector);
  3506. }
  3507. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3508. return;
  3509. if (mdptop->ops.set_hdr_plus_metadata) {
  3510. sde_enc->dynamic_hdr_updated = true;
  3511. mdptop->ops.set_hdr_plus_metadata(
  3512. mdptop, dhdr_meta->dynamic_hdr_payload,
  3513. dhdr_meta->dynamic_hdr_payload_size,
  3514. sde_enc->cur_master->intf_idx == INTF_0 ?
  3515. 0 : 1);
  3516. }
  3517. }
  3518. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3519. {
  3520. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3521. struct sde_encoder_phys *phys;
  3522. int i;
  3523. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3524. phys = sde_enc->phys_encs[i];
  3525. if (phys && phys->ops.hw_reset)
  3526. phys->ops.hw_reset(phys);
  3527. }
  3528. }
  3529. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3530. struct sde_encoder_kickoff_params *params)
  3531. {
  3532. struct sde_encoder_virt *sde_enc;
  3533. struct sde_encoder_phys *phys;
  3534. struct sde_kms *sde_kms = NULL;
  3535. struct sde_crtc *sde_crtc;
  3536. bool needs_hw_reset = false, is_cmd_mode;
  3537. int i, rc, ret = 0;
  3538. struct msm_display_info *disp_info;
  3539. if (!drm_enc || !params || !drm_enc->dev ||
  3540. !drm_enc->dev->dev_private) {
  3541. SDE_ERROR("invalid args\n");
  3542. return -EINVAL;
  3543. }
  3544. sde_enc = to_sde_encoder_virt(drm_enc);
  3545. sde_kms = sde_encoder_get_kms(drm_enc);
  3546. if (!sde_kms)
  3547. return -EINVAL;
  3548. disp_info = &sde_enc->disp_info;
  3549. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3550. SDE_DEBUG_ENC(sde_enc, "\n");
  3551. SDE_EVT32(DRMID(drm_enc));
  3552. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3553. MSM_DISPLAY_CMD_MODE);
  3554. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3555. && is_cmd_mode)
  3556. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3557. sde_enc->cur_master->connector->state,
  3558. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3559. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3560. /* prepare for next kickoff, may include waiting on previous kickoff */
  3561. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3562. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3563. phys = sde_enc->phys_encs[i];
  3564. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3565. params->recovery_events_enabled =
  3566. sde_enc->recovery_events_enabled;
  3567. if (phys) {
  3568. if (phys->ops.prepare_for_kickoff) {
  3569. rc = phys->ops.prepare_for_kickoff(
  3570. phys, params);
  3571. if (rc)
  3572. ret = rc;
  3573. }
  3574. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3575. needs_hw_reset = true;
  3576. _sde_encoder_setup_dither(phys);
  3577. if (sde_enc->cur_master &&
  3578. sde_connector_is_qsync_updated(
  3579. sde_enc->cur_master->connector))
  3580. _helper_flush_qsync(phys);
  3581. }
  3582. }
  3583. if (is_cmd_mode && sde_enc->cur_master &&
  3584. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3585. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3586. _sde_encoder_update_rsc_client(drm_enc, true);
  3587. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3588. if (rc) {
  3589. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3590. ret = rc;
  3591. goto end;
  3592. }
  3593. /* if any phys needs reset, reset all phys, in-order */
  3594. if (needs_hw_reset)
  3595. sde_encoder_needs_hw_reset(drm_enc);
  3596. _sde_encoder_update_master(drm_enc, params);
  3597. _sde_encoder_update_roi(drm_enc);
  3598. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3599. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3600. if (rc) {
  3601. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3602. sde_enc->cur_master->connector->base.id,
  3603. rc);
  3604. ret = rc;
  3605. }
  3606. }
  3607. if (sde_enc->cur_master &&
  3608. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3609. !sde_enc->cur_master->cont_splash_enabled)) {
  3610. rc = sde_encoder_dce_setup(sde_enc, params);
  3611. if (rc) {
  3612. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3613. ret = rc;
  3614. }
  3615. }
  3616. sde_encoder_dce_flush(sde_enc);
  3617. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3618. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3619. sde_enc->cur_master, sde_kms->qdss_enabled);
  3620. end:
  3621. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3622. return ret;
  3623. }
  3624. /**
  3625. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3626. * with the specified encoder, and unstage all pipes from it
  3627. * @encoder: encoder pointer
  3628. * Returns: 0 on success
  3629. */
  3630. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3631. {
  3632. struct sde_encoder_virt *sde_enc;
  3633. struct sde_encoder_phys *phys;
  3634. unsigned int i;
  3635. int rc = 0;
  3636. if (!drm_enc) {
  3637. SDE_ERROR("invalid encoder\n");
  3638. return -EINVAL;
  3639. }
  3640. sde_enc = to_sde_encoder_virt(drm_enc);
  3641. SDE_ATRACE_BEGIN("encoder_release_lm");
  3642. SDE_DEBUG_ENC(sde_enc, "\n");
  3643. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3644. phys = sde_enc->phys_encs[i];
  3645. if (!phys)
  3646. continue;
  3647. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3648. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3649. if (rc)
  3650. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3651. }
  3652. SDE_ATRACE_END("encoder_release_lm");
  3653. return rc;
  3654. }
  3655. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error,
  3656. bool config_changed)
  3657. {
  3658. struct sde_encoder_virt *sde_enc;
  3659. struct sde_encoder_phys *phys;
  3660. unsigned int i;
  3661. if (!drm_enc) {
  3662. SDE_ERROR("invalid encoder\n");
  3663. return;
  3664. }
  3665. SDE_ATRACE_BEGIN("encoder_kickoff");
  3666. sde_enc = to_sde_encoder_virt(drm_enc);
  3667. SDE_DEBUG_ENC(sde_enc, "\n");
  3668. /* create a 'no pipes' commit to release buffers on errors */
  3669. if (is_error)
  3670. _sde_encoder_reset_ctl_hw(drm_enc);
  3671. if (sde_enc->delay_kickoff) {
  3672. u32 loop_count = 20;
  3673. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3674. for (i = 0; i < loop_count; i++) {
  3675. usleep_range(sleep, sleep * 2);
  3676. if (!sde_enc->delay_kickoff)
  3677. break;
  3678. }
  3679. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3680. }
  3681. /* All phys encs are ready to go, trigger the kickoff */
  3682. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3683. /* allow phys encs to handle any post-kickoff business */
  3684. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3685. phys = sde_enc->phys_encs[i];
  3686. if (phys && phys->ops.handle_post_kickoff)
  3687. phys->ops.handle_post_kickoff(phys);
  3688. }
  3689. if (sde_enc->autorefresh_solver_disable &&
  3690. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3691. _sde_encoder_update_rsc_client(drm_enc, true);
  3692. SDE_ATRACE_END("encoder_kickoff");
  3693. }
  3694. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3695. struct sde_hw_pp_vsync_info *info)
  3696. {
  3697. struct sde_encoder_virt *sde_enc;
  3698. struct sde_encoder_phys *phys;
  3699. int i, ret;
  3700. if (!drm_enc || !info)
  3701. return;
  3702. sde_enc = to_sde_encoder_virt(drm_enc);
  3703. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3704. phys = sde_enc->phys_encs[i];
  3705. if (phys && phys->hw_intf && phys->hw_pp
  3706. && phys->hw_intf->ops.get_vsync_info) {
  3707. ret = phys->hw_intf->ops.get_vsync_info(
  3708. phys->hw_intf, &info[i]);
  3709. if (!ret) {
  3710. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3711. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3712. }
  3713. }
  3714. }
  3715. }
  3716. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3717. u32 *transfer_time_us)
  3718. {
  3719. struct sde_encoder_virt *sde_enc;
  3720. struct msm_mode_info *info;
  3721. if (!drm_enc || !transfer_time_us) {
  3722. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3723. !transfer_time_us);
  3724. return;
  3725. }
  3726. sde_enc = to_sde_encoder_virt(drm_enc);
  3727. info = &sde_enc->mode_info;
  3728. *transfer_time_us = info->mdp_transfer_time_us;
  3729. }
  3730. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3731. {
  3732. struct sde_encoder_virt *sde_enc;
  3733. struct sde_encoder_phys *master;
  3734. bool is_vid_mode;
  3735. if (!drm_enc)
  3736. return -EINVAL;
  3737. sde_enc = to_sde_encoder_virt(drm_enc);
  3738. master = sde_enc->cur_master;
  3739. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3740. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3741. return -ENODATA;
  3742. if (!master->hw_intf->ops.get_avr_status)
  3743. return -EOPNOTSUPP;
  3744. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3745. }
  3746. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3747. struct drm_framebuffer *fb)
  3748. {
  3749. struct drm_encoder *drm_enc;
  3750. struct sde_hw_mixer_cfg mixer;
  3751. struct sde_rm_hw_iter lm_iter;
  3752. bool lm_valid = false;
  3753. if (!phys_enc || !phys_enc->parent) {
  3754. SDE_ERROR("invalid encoder\n");
  3755. return -EINVAL;
  3756. }
  3757. drm_enc = phys_enc->parent;
  3758. memset(&mixer, 0, sizeof(mixer));
  3759. /* reset associated CTL/LMs */
  3760. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3761. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3762. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3763. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3764. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3765. if (!hw_lm)
  3766. continue;
  3767. /* need to flush LM to remove it */
  3768. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3769. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3770. phys_enc->hw_ctl,
  3771. hw_lm->idx, 1);
  3772. if (fb) {
  3773. /* assume a single LM if targeting a frame buffer */
  3774. if (lm_valid)
  3775. continue;
  3776. mixer.out_height = fb->height;
  3777. mixer.out_width = fb->width;
  3778. if (hw_lm->ops.setup_mixer_out)
  3779. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3780. }
  3781. lm_valid = true;
  3782. /* only enable border color on LM */
  3783. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3784. phys_enc->hw_ctl->ops.setup_blendstage(
  3785. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3786. }
  3787. if (!lm_valid) {
  3788. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3789. return -EFAULT;
  3790. }
  3791. return 0;
  3792. }
  3793. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3794. {
  3795. struct sde_encoder_virt *sde_enc;
  3796. struct sde_encoder_phys *phys;
  3797. int i, rc = 0, ret = 0;
  3798. struct sde_hw_ctl *ctl;
  3799. if (!drm_enc) {
  3800. SDE_ERROR("invalid encoder\n");
  3801. return -EINVAL;
  3802. }
  3803. sde_enc = to_sde_encoder_virt(drm_enc);
  3804. /* update the qsync parameters for the current frame */
  3805. if (sde_enc->cur_master)
  3806. sde_connector_set_qsync_params(
  3807. sde_enc->cur_master->connector);
  3808. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3809. phys = sde_enc->phys_encs[i];
  3810. if (phys && phys->ops.prepare_commit)
  3811. phys->ops.prepare_commit(phys);
  3812. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3813. ret = -ETIMEDOUT;
  3814. if (phys && phys->hw_ctl) {
  3815. ctl = phys->hw_ctl;
  3816. /*
  3817. * avoid clearing the pending flush during the first
  3818. * frame update after idle power collpase as the
  3819. * restore path would have updated the pending flush
  3820. */
  3821. if (!sde_enc->idle_pc_restore &&
  3822. ctl->ops.clear_pending_flush)
  3823. ctl->ops.clear_pending_flush(ctl);
  3824. }
  3825. }
  3826. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3827. rc = sde_connector_prepare_commit(
  3828. sde_enc->cur_master->connector);
  3829. if (rc)
  3830. SDE_ERROR_ENC(sde_enc,
  3831. "prepare commit failed conn %d rc %d\n",
  3832. sde_enc->cur_master->connector->base.id,
  3833. rc);
  3834. }
  3835. return ret;
  3836. }
  3837. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3838. bool enable, u32 frame_count)
  3839. {
  3840. if (!phys_enc)
  3841. return;
  3842. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3843. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3844. enable, frame_count);
  3845. }
  3846. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3847. bool nonblock, u32 *misr_value)
  3848. {
  3849. if (!phys_enc)
  3850. return -EINVAL;
  3851. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3852. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3853. nonblock, misr_value) : -ENOTSUPP;
  3854. }
  3855. #ifdef CONFIG_DEBUG_FS
  3856. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3857. {
  3858. struct sde_encoder_virt *sde_enc;
  3859. int i;
  3860. if (!s || !s->private)
  3861. return -EINVAL;
  3862. sde_enc = s->private;
  3863. mutex_lock(&sde_enc->enc_lock);
  3864. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3865. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3866. if (!phys)
  3867. continue;
  3868. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3869. phys->intf_idx - INTF_0,
  3870. atomic_read(&phys->vsync_cnt),
  3871. atomic_read(&phys->underrun_cnt));
  3872. switch (phys->intf_mode) {
  3873. case INTF_MODE_VIDEO:
  3874. seq_puts(s, "mode: video\n");
  3875. break;
  3876. case INTF_MODE_CMD:
  3877. seq_puts(s, "mode: command\n");
  3878. break;
  3879. case INTF_MODE_WB_BLOCK:
  3880. seq_puts(s, "mode: wb block\n");
  3881. break;
  3882. case INTF_MODE_WB_LINE:
  3883. seq_puts(s, "mode: wb line\n");
  3884. break;
  3885. default:
  3886. seq_puts(s, "mode: ???\n");
  3887. break;
  3888. }
  3889. }
  3890. mutex_unlock(&sde_enc->enc_lock);
  3891. return 0;
  3892. }
  3893. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3894. struct file *file)
  3895. {
  3896. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3897. }
  3898. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3899. const char __user *user_buf, size_t count, loff_t *ppos)
  3900. {
  3901. struct sde_encoder_virt *sde_enc;
  3902. char buf[MISR_BUFF_SIZE + 1];
  3903. size_t buff_copy;
  3904. u32 frame_count, enable;
  3905. struct sde_kms *sde_kms = NULL;
  3906. struct drm_encoder *drm_enc;
  3907. if (!file || !file->private_data)
  3908. return -EINVAL;
  3909. sde_enc = file->private_data;
  3910. if (!sde_enc)
  3911. return -EINVAL;
  3912. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3913. if (!sde_kms)
  3914. return -EINVAL;
  3915. drm_enc = &sde_enc->base;
  3916. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3917. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3918. return -ENOTSUPP;
  3919. }
  3920. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3921. if (copy_from_user(buf, user_buf, buff_copy))
  3922. return -EINVAL;
  3923. buf[buff_copy] = 0; /* end of string */
  3924. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3925. return -EINVAL;
  3926. sde_enc->misr_enable = enable;
  3927. sde_enc->misr_reconfigure = true;
  3928. sde_enc->misr_frame_count = frame_count;
  3929. return count;
  3930. }
  3931. static ssize_t _sde_encoder_misr_read(struct file *file,
  3932. char __user *user_buff, size_t count, loff_t *ppos)
  3933. {
  3934. struct sde_encoder_virt *sde_enc;
  3935. struct sde_kms *sde_kms = NULL;
  3936. struct drm_encoder *drm_enc;
  3937. int i = 0, len = 0;
  3938. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3939. int rc;
  3940. if (*ppos)
  3941. return 0;
  3942. if (!file || !file->private_data)
  3943. return -EINVAL;
  3944. sde_enc = file->private_data;
  3945. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3946. if (!sde_kms)
  3947. return -EINVAL;
  3948. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3949. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3950. return -ENOTSUPP;
  3951. }
  3952. drm_enc = &sde_enc->base;
  3953. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3954. if (rc < 0)
  3955. return rc;
  3956. sde_vm_lock(sde_kms);
  3957. if (!sde_vm_owns_hw(sde_kms)) {
  3958. SDE_DEBUG("op not supported due to HW unavailablity\n");
  3959. rc = -EOPNOTSUPP;
  3960. goto end;
  3961. }
  3962. if (!sde_enc->misr_enable) {
  3963. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3964. "disabled\n");
  3965. goto buff_check;
  3966. }
  3967. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3968. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3969. u32 misr_value = 0;
  3970. if (!phys || !phys->ops.collect_misr) {
  3971. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3972. "invalid\n");
  3973. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3974. continue;
  3975. }
  3976. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3977. if (rc) {
  3978. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3979. "invalid\n");
  3980. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3981. rc);
  3982. continue;
  3983. } else {
  3984. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3985. "Intf idx:%d\n",
  3986. phys->intf_idx - INTF_0);
  3987. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3988. "0x%x\n", misr_value);
  3989. }
  3990. }
  3991. buff_check:
  3992. if (count <= len) {
  3993. len = 0;
  3994. goto end;
  3995. }
  3996. if (copy_to_user(user_buff, buf, len)) {
  3997. len = -EFAULT;
  3998. goto end;
  3999. }
  4000. *ppos += len; /* increase offset */
  4001. end:
  4002. sde_vm_unlock(sde_kms);
  4003. pm_runtime_put_sync(drm_enc->dev->dev);
  4004. return len;
  4005. }
  4006. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4007. {
  4008. struct sde_encoder_virt *sde_enc;
  4009. struct sde_kms *sde_kms;
  4010. int i;
  4011. static const struct file_operations debugfs_status_fops = {
  4012. .open = _sde_encoder_debugfs_status_open,
  4013. .read = seq_read,
  4014. .llseek = seq_lseek,
  4015. .release = single_release,
  4016. };
  4017. static const struct file_operations debugfs_misr_fops = {
  4018. .open = simple_open,
  4019. .read = _sde_encoder_misr_read,
  4020. .write = _sde_encoder_misr_setup,
  4021. };
  4022. char name[SDE_NAME_SIZE];
  4023. if (!drm_enc) {
  4024. SDE_ERROR("invalid encoder\n");
  4025. return -EINVAL;
  4026. }
  4027. sde_enc = to_sde_encoder_virt(drm_enc);
  4028. sde_kms = sde_encoder_get_kms(drm_enc);
  4029. if (!sde_kms) {
  4030. SDE_ERROR("invalid sde_kms\n");
  4031. return -EINVAL;
  4032. }
  4033. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4034. /* create overall sub-directory for the encoder */
  4035. sde_enc->debugfs_root = debugfs_create_dir(name,
  4036. drm_enc->dev->primary->debugfs_root);
  4037. if (!sde_enc->debugfs_root)
  4038. return -ENOMEM;
  4039. /* don't error check these */
  4040. debugfs_create_file("status", 0400,
  4041. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4042. debugfs_create_file("misr_data", 0600,
  4043. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4044. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4045. &sde_enc->idle_pc_enabled);
  4046. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4047. &sde_enc->frame_trigger_mode);
  4048. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4049. if (sde_enc->phys_encs[i] &&
  4050. sde_enc->phys_encs[i]->ops.late_register)
  4051. sde_enc->phys_encs[i]->ops.late_register(
  4052. sde_enc->phys_encs[i],
  4053. sde_enc->debugfs_root);
  4054. return 0;
  4055. }
  4056. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4057. {
  4058. struct sde_encoder_virt *sde_enc;
  4059. if (!drm_enc)
  4060. return;
  4061. sde_enc = to_sde_encoder_virt(drm_enc);
  4062. debugfs_remove_recursive(sde_enc->debugfs_root);
  4063. }
  4064. #else
  4065. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4066. {
  4067. return 0;
  4068. }
  4069. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4070. {
  4071. }
  4072. #endif
  4073. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4074. {
  4075. return _sde_encoder_init_debugfs(encoder);
  4076. }
  4077. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4078. {
  4079. _sde_encoder_destroy_debugfs(encoder);
  4080. }
  4081. static int sde_encoder_virt_add_phys_encs(
  4082. struct msm_display_info *disp_info,
  4083. struct sde_encoder_virt *sde_enc,
  4084. struct sde_enc_phys_init_params *params)
  4085. {
  4086. struct sde_encoder_phys *enc = NULL;
  4087. u32 display_caps = disp_info->capabilities;
  4088. SDE_DEBUG_ENC(sde_enc, "\n");
  4089. /*
  4090. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4091. * in this function, check up-front.
  4092. */
  4093. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4094. ARRAY_SIZE(sde_enc->phys_encs)) {
  4095. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4096. sde_enc->num_phys_encs);
  4097. return -EINVAL;
  4098. }
  4099. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4100. enc = sde_encoder_phys_vid_init(params);
  4101. if (IS_ERR_OR_NULL(enc)) {
  4102. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4103. PTR_ERR(enc));
  4104. return !enc ? -EINVAL : PTR_ERR(enc);
  4105. }
  4106. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4107. }
  4108. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4109. enc = sde_encoder_phys_cmd_init(params);
  4110. if (IS_ERR_OR_NULL(enc)) {
  4111. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4112. PTR_ERR(enc));
  4113. return !enc ? -EINVAL : PTR_ERR(enc);
  4114. }
  4115. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4116. }
  4117. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4118. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4119. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4120. else
  4121. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4122. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4123. ++sde_enc->num_phys_encs;
  4124. return 0;
  4125. }
  4126. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4127. struct sde_enc_phys_init_params *params)
  4128. {
  4129. struct sde_encoder_phys *enc = NULL;
  4130. if (!sde_enc) {
  4131. SDE_ERROR("invalid encoder\n");
  4132. return -EINVAL;
  4133. }
  4134. SDE_DEBUG_ENC(sde_enc, "\n");
  4135. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4136. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4137. sde_enc->num_phys_encs);
  4138. return -EINVAL;
  4139. }
  4140. enc = sde_encoder_phys_wb_init(params);
  4141. if (IS_ERR_OR_NULL(enc)) {
  4142. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4143. PTR_ERR(enc));
  4144. return !enc ? -EINVAL : PTR_ERR(enc);
  4145. }
  4146. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4147. ++sde_enc->num_phys_encs;
  4148. return 0;
  4149. }
  4150. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4151. struct sde_kms *sde_kms,
  4152. struct msm_display_info *disp_info,
  4153. int *drm_enc_mode)
  4154. {
  4155. int ret = 0;
  4156. int i = 0;
  4157. enum sde_intf_type intf_type;
  4158. struct sde_encoder_virt_ops parent_ops = {
  4159. sde_encoder_vblank_callback,
  4160. sde_encoder_underrun_callback,
  4161. sde_encoder_frame_done_callback,
  4162. _sde_encoder_get_qsync_fps_callback,
  4163. };
  4164. struct sde_enc_phys_init_params phys_params;
  4165. if (!sde_enc || !sde_kms) {
  4166. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4167. !sde_enc, !sde_kms);
  4168. return -EINVAL;
  4169. }
  4170. memset(&phys_params, 0, sizeof(phys_params));
  4171. phys_params.sde_kms = sde_kms;
  4172. phys_params.parent = &sde_enc->base;
  4173. phys_params.parent_ops = parent_ops;
  4174. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4175. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4176. SDE_DEBUG("\n");
  4177. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4178. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4179. intf_type = INTF_DSI;
  4180. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4181. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4182. intf_type = INTF_HDMI;
  4183. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4184. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4185. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4186. else
  4187. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4188. intf_type = INTF_DP;
  4189. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4190. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4191. intf_type = INTF_WB;
  4192. } else {
  4193. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4194. return -EINVAL;
  4195. }
  4196. WARN_ON(disp_info->num_of_h_tiles < 1);
  4197. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4198. sde_enc->te_source = disp_info->te_source;
  4199. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4200. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4201. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4202. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4203. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  4204. mutex_lock(&sde_enc->enc_lock);
  4205. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4206. /*
  4207. * Left-most tile is at index 0, content is controller id
  4208. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4209. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4210. */
  4211. u32 controller_id = disp_info->h_tile_instance[i];
  4212. if (disp_info->num_of_h_tiles > 1) {
  4213. if (i == 0)
  4214. phys_params.split_role = ENC_ROLE_MASTER;
  4215. else
  4216. phys_params.split_role = ENC_ROLE_SLAVE;
  4217. } else {
  4218. phys_params.split_role = ENC_ROLE_SOLO;
  4219. }
  4220. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4221. i, controller_id, phys_params.split_role);
  4222. if (intf_type == INTF_WB) {
  4223. phys_params.intf_idx = INTF_MAX;
  4224. phys_params.wb_idx = sde_encoder_get_wb(
  4225. sde_kms->catalog,
  4226. intf_type, controller_id);
  4227. if (phys_params.wb_idx == WB_MAX) {
  4228. SDE_ERROR_ENC(sde_enc,
  4229. "could not get wb: type %d, id %d\n",
  4230. intf_type, controller_id);
  4231. ret = -EINVAL;
  4232. }
  4233. } else {
  4234. phys_params.wb_idx = WB_MAX;
  4235. phys_params.intf_idx = sde_encoder_get_intf(
  4236. sde_kms->catalog, intf_type,
  4237. controller_id);
  4238. if (phys_params.intf_idx == INTF_MAX) {
  4239. SDE_ERROR_ENC(sde_enc,
  4240. "could not get wb: type %d, id %d\n",
  4241. intf_type, controller_id);
  4242. ret = -EINVAL;
  4243. }
  4244. }
  4245. if (!ret) {
  4246. if (intf_type == INTF_WB)
  4247. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4248. &phys_params);
  4249. else
  4250. ret = sde_encoder_virt_add_phys_encs(
  4251. disp_info,
  4252. sde_enc,
  4253. &phys_params);
  4254. if (ret)
  4255. SDE_ERROR_ENC(sde_enc,
  4256. "failed to add phys encs\n");
  4257. }
  4258. }
  4259. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4260. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4261. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4262. if (vid_phys) {
  4263. atomic_set(&vid_phys->vsync_cnt, 0);
  4264. atomic_set(&vid_phys->underrun_cnt, 0);
  4265. }
  4266. if (cmd_phys) {
  4267. atomic_set(&cmd_phys->vsync_cnt, 0);
  4268. atomic_set(&cmd_phys->underrun_cnt, 0);
  4269. }
  4270. }
  4271. mutex_unlock(&sde_enc->enc_lock);
  4272. return ret;
  4273. }
  4274. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4275. .mode_set = sde_encoder_virt_mode_set,
  4276. .disable = sde_encoder_virt_disable,
  4277. .enable = sde_encoder_virt_enable,
  4278. .atomic_check = sde_encoder_virt_atomic_check,
  4279. };
  4280. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4281. .destroy = sde_encoder_destroy,
  4282. .late_register = sde_encoder_late_register,
  4283. .early_unregister = sde_encoder_early_unregister,
  4284. };
  4285. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4286. {
  4287. struct msm_drm_private *priv = dev->dev_private;
  4288. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4289. struct drm_encoder *drm_enc = NULL;
  4290. struct sde_encoder_virt *sde_enc = NULL;
  4291. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4292. char name[SDE_NAME_SIZE];
  4293. int ret = 0, i, intf_index = INTF_MAX;
  4294. struct sde_encoder_phys *phys = NULL;
  4295. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4296. if (!sde_enc) {
  4297. ret = -ENOMEM;
  4298. goto fail;
  4299. }
  4300. mutex_init(&sde_enc->enc_lock);
  4301. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4302. &drm_enc_mode);
  4303. if (ret)
  4304. goto fail;
  4305. sde_enc->cur_master = NULL;
  4306. spin_lock_init(&sde_enc->enc_spinlock);
  4307. mutex_init(&sde_enc->vblank_ctl_lock);
  4308. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4309. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4310. drm_enc = &sde_enc->base;
  4311. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4312. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4313. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4314. phys = sde_enc->phys_encs[i];
  4315. if (!phys)
  4316. continue;
  4317. if (phys->ops.is_master && phys->ops.is_master(phys))
  4318. intf_index = phys->intf_idx - INTF_0;
  4319. }
  4320. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4321. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4322. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4323. SDE_RSC_PRIMARY_DISP_CLIENT :
  4324. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4325. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4326. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4327. PTR_ERR(sde_enc->rsc_client));
  4328. sde_enc->rsc_client = NULL;
  4329. }
  4330. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4331. sde_enc->input_event_enabled) {
  4332. ret = _sde_encoder_input_handler(sde_enc);
  4333. if (ret)
  4334. SDE_ERROR(
  4335. "input handler registration failed, rc = %d\n", ret);
  4336. }
  4337. mutex_init(&sde_enc->rc_lock);
  4338. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4339. sde_encoder_off_work);
  4340. sde_enc->vblank_enabled = false;
  4341. sde_enc->qdss_status = false;
  4342. kthread_init_work(&sde_enc->input_event_work,
  4343. sde_encoder_input_event_work_handler);
  4344. kthread_init_work(&sde_enc->early_wakeup_work,
  4345. sde_encoder_early_wakeup_work_handler);
  4346. kthread_init_work(&sde_enc->esd_trigger_work,
  4347. sde_encoder_esd_trigger_work_handler);
  4348. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4349. SDE_DEBUG_ENC(sde_enc, "created\n");
  4350. return drm_enc;
  4351. fail:
  4352. SDE_ERROR("failed to create encoder\n");
  4353. if (drm_enc)
  4354. sde_encoder_destroy(drm_enc);
  4355. return ERR_PTR(ret);
  4356. }
  4357. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4358. enum msm_event_wait event)
  4359. {
  4360. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4361. struct sde_encoder_virt *sde_enc = NULL;
  4362. int i, ret = 0;
  4363. char atrace_buf[32];
  4364. if (!drm_enc) {
  4365. SDE_ERROR("invalid encoder\n");
  4366. return -EINVAL;
  4367. }
  4368. sde_enc = to_sde_encoder_virt(drm_enc);
  4369. SDE_DEBUG_ENC(sde_enc, "\n");
  4370. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4371. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4372. switch (event) {
  4373. case MSM_ENC_COMMIT_DONE:
  4374. fn_wait = phys->ops.wait_for_commit_done;
  4375. break;
  4376. case MSM_ENC_TX_COMPLETE:
  4377. fn_wait = phys->ops.wait_for_tx_complete;
  4378. break;
  4379. case MSM_ENC_VBLANK:
  4380. fn_wait = phys->ops.wait_for_vblank;
  4381. break;
  4382. case MSM_ENC_ACTIVE_REGION:
  4383. fn_wait = phys->ops.wait_for_active;
  4384. break;
  4385. default:
  4386. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4387. event);
  4388. return -EINVAL;
  4389. }
  4390. if (phys && fn_wait) {
  4391. snprintf(atrace_buf, sizeof(atrace_buf),
  4392. "wait_completion_event_%d", event);
  4393. SDE_ATRACE_BEGIN(atrace_buf);
  4394. ret = fn_wait(phys);
  4395. SDE_ATRACE_END(atrace_buf);
  4396. if (ret)
  4397. return ret;
  4398. }
  4399. }
  4400. return ret;
  4401. }
  4402. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4403. u64 *l_bound, u64 *u_bound)
  4404. {
  4405. struct sde_encoder_virt *sde_enc;
  4406. u64 jitter_ns, frametime_ns;
  4407. struct msm_mode_info *info;
  4408. if (!drm_enc) {
  4409. SDE_ERROR("invalid encoder\n");
  4410. return;
  4411. }
  4412. sde_enc = to_sde_encoder_virt(drm_enc);
  4413. info = &sde_enc->mode_info;
  4414. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4415. jitter_ns = info->jitter_numer * frametime_ns;
  4416. do_div(jitter_ns, info->jitter_denom * 100);
  4417. *l_bound = frametime_ns - jitter_ns;
  4418. *u_bound = frametime_ns + jitter_ns;
  4419. }
  4420. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4421. {
  4422. struct sde_encoder_virt *sde_enc;
  4423. if (!drm_enc) {
  4424. SDE_ERROR("invalid encoder\n");
  4425. return 0;
  4426. }
  4427. sde_enc = to_sde_encoder_virt(drm_enc);
  4428. return sde_enc->mode_info.frame_rate;
  4429. }
  4430. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4431. {
  4432. struct sde_encoder_virt *sde_enc = NULL;
  4433. int i;
  4434. if (!encoder) {
  4435. SDE_ERROR("invalid encoder\n");
  4436. return INTF_MODE_NONE;
  4437. }
  4438. sde_enc = to_sde_encoder_virt(encoder);
  4439. if (sde_enc->cur_master)
  4440. return sde_enc->cur_master->intf_mode;
  4441. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4442. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4443. if (phys)
  4444. return phys->intf_mode;
  4445. }
  4446. return INTF_MODE_NONE;
  4447. }
  4448. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4449. {
  4450. struct sde_encoder_virt *sde_enc = NULL;
  4451. struct sde_encoder_phys *phys;
  4452. if (!encoder) {
  4453. SDE_ERROR("invalid encoder\n");
  4454. return 0;
  4455. }
  4456. sde_enc = to_sde_encoder_virt(encoder);
  4457. phys = sde_enc->cur_master;
  4458. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4459. }
  4460. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4461. ktime_t *tvblank)
  4462. {
  4463. struct sde_encoder_virt *sde_enc = NULL;
  4464. struct sde_encoder_phys *phys;
  4465. if (!encoder) {
  4466. SDE_ERROR("invalid encoder\n");
  4467. return false;
  4468. }
  4469. sde_enc = to_sde_encoder_virt(encoder);
  4470. phys = sde_enc->cur_master;
  4471. if (!phys)
  4472. return false;
  4473. *tvblank = phys->last_vsync_timestamp;
  4474. return *tvblank ? true : false;
  4475. }
  4476. static void _sde_encoder_cache_hw_res_cont_splash(
  4477. struct drm_encoder *encoder,
  4478. struct sde_kms *sde_kms)
  4479. {
  4480. int i, idx;
  4481. struct sde_encoder_virt *sde_enc;
  4482. struct sde_encoder_phys *phys_enc;
  4483. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4484. sde_enc = to_sde_encoder_virt(encoder);
  4485. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4486. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4487. sde_enc->hw_pp[i] = NULL;
  4488. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4489. break;
  4490. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4491. }
  4492. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4493. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4494. sde_enc->hw_dsc[i] = NULL;
  4495. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4496. break;
  4497. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4498. }
  4499. /*
  4500. * If we have multiple phys encoders with one controller, make
  4501. * sure to populate the controller pointer in both phys encoders.
  4502. */
  4503. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4504. phys_enc = sde_enc->phys_encs[idx];
  4505. phys_enc->hw_ctl = NULL;
  4506. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4507. SDE_HW_BLK_CTL);
  4508. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4509. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4510. phys_enc->hw_ctl =
  4511. (struct sde_hw_ctl *) ctl_iter.hw;
  4512. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4513. phys_enc->intf_idx, phys_enc->hw_ctl);
  4514. }
  4515. }
  4516. }
  4517. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4518. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4519. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4520. phys->hw_intf = NULL;
  4521. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4522. break;
  4523. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4524. }
  4525. }
  4526. /**
  4527. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4528. * device bootup when cont_splash is enabled
  4529. * @drm_enc: Pointer to drm encoder structure
  4530. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4531. * @enable: boolean indicates enable or displae state of splash
  4532. * @Return: true if successful in updating the encoder structure
  4533. */
  4534. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4535. struct sde_splash_display *splash_display, bool enable)
  4536. {
  4537. struct sde_encoder_virt *sde_enc;
  4538. struct msm_drm_private *priv;
  4539. struct sde_kms *sde_kms;
  4540. struct drm_connector *conn = NULL;
  4541. struct sde_connector *sde_conn = NULL;
  4542. struct sde_connector_state *sde_conn_state = NULL;
  4543. struct drm_display_mode *drm_mode = NULL;
  4544. struct sde_encoder_phys *phys_enc;
  4545. struct drm_bridge *bridge;
  4546. int ret = 0, i;
  4547. struct msm_sub_mode sub_mode;
  4548. if (!encoder) {
  4549. SDE_ERROR("invalid drm enc\n");
  4550. return -EINVAL;
  4551. }
  4552. sde_enc = to_sde_encoder_virt(encoder);
  4553. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4554. if (!sde_kms) {
  4555. SDE_ERROR("invalid sde_kms\n");
  4556. return -EINVAL;
  4557. }
  4558. priv = encoder->dev->dev_private;
  4559. if (!priv->num_connectors) {
  4560. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4561. return -EINVAL;
  4562. }
  4563. SDE_DEBUG_ENC(sde_enc,
  4564. "num of connectors: %d\n", priv->num_connectors);
  4565. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4566. if (!enable) {
  4567. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4568. phys_enc = sde_enc->phys_encs[i];
  4569. if (phys_enc)
  4570. phys_enc->cont_splash_enabled = false;
  4571. }
  4572. return ret;
  4573. }
  4574. if (!splash_display) {
  4575. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4576. return -EINVAL;
  4577. }
  4578. for (i = 0; i < priv->num_connectors; i++) {
  4579. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4580. priv->connectors[i]->base.id);
  4581. sde_conn = to_sde_connector(priv->connectors[i]);
  4582. if (!sde_conn->encoder) {
  4583. SDE_DEBUG_ENC(sde_enc,
  4584. "encoder not attached to connector\n");
  4585. continue;
  4586. }
  4587. if (sde_conn->encoder->base.id
  4588. == encoder->base.id) {
  4589. conn = (priv->connectors[i]);
  4590. break;
  4591. }
  4592. }
  4593. if (!conn || !conn->state) {
  4594. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4595. return -EINVAL;
  4596. }
  4597. sde_conn_state = to_sde_connector_state(conn->state);
  4598. if (!sde_conn->ops.get_mode_info) {
  4599. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4600. return -EINVAL;
  4601. }
  4602. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4603. MSM_DISPLAY_DSC_MODE_DISABLED;
  4604. drm_mode = &encoder->crtc->state->adjusted_mode;
  4605. ret = sde_connector_get_mode_info(&sde_conn->base,
  4606. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4607. if (ret) {
  4608. SDE_ERROR_ENC(sde_enc,
  4609. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4610. return ret;
  4611. }
  4612. if (sde_conn->encoder) {
  4613. conn->state->best_encoder = sde_conn->encoder;
  4614. SDE_DEBUG_ENC(sde_enc,
  4615. "configured cstate->best_encoder to ID = %d\n",
  4616. conn->state->best_encoder->base.id);
  4617. } else {
  4618. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4619. conn->base.id);
  4620. }
  4621. sde_enc->crtc = encoder->crtc;
  4622. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4623. conn->state, false);
  4624. if (ret) {
  4625. SDE_ERROR_ENC(sde_enc,
  4626. "failed to reserve hw resources, %d\n", ret);
  4627. return ret;
  4628. }
  4629. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4630. sde_connector_get_topology_name(conn));
  4631. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4632. drm_mode->hdisplay, drm_mode->vdisplay);
  4633. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4634. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4635. if (bridge) {
  4636. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4637. /*
  4638. * For cont-splash use case, we update the mode
  4639. * configurations manually. This will skip the
  4640. * usually mode set call when actual frame is
  4641. * pushed from framework. The bridge needs to
  4642. * be updated with the current drm mode by
  4643. * calling the bridge mode set ops.
  4644. */
  4645. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4646. } else {
  4647. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4648. }
  4649. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4650. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4651. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4652. if (!phys) {
  4653. SDE_ERROR_ENC(sde_enc,
  4654. "phys encoders not initialized\n");
  4655. return -EINVAL;
  4656. }
  4657. /* update connector for master and slave phys encoders */
  4658. phys->connector = conn;
  4659. phys->cont_splash_enabled = true;
  4660. phys->hw_pp = sde_enc->hw_pp[i];
  4661. if (phys->ops.cont_splash_mode_set)
  4662. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4663. if (phys->ops.is_master && phys->ops.is_master(phys))
  4664. sde_enc->cur_master = phys;
  4665. }
  4666. return ret;
  4667. }
  4668. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4669. bool skip_pre_kickoff)
  4670. {
  4671. struct msm_drm_thread *event_thread = NULL;
  4672. struct msm_drm_private *priv = NULL;
  4673. struct sde_encoder_virt *sde_enc = NULL;
  4674. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4675. SDE_ERROR("invalid parameters\n");
  4676. return -EINVAL;
  4677. }
  4678. priv = enc->dev->dev_private;
  4679. sde_enc = to_sde_encoder_virt(enc);
  4680. if (!sde_enc->crtc || (sde_enc->crtc->index
  4681. >= ARRAY_SIZE(priv->event_thread))) {
  4682. SDE_DEBUG_ENC(sde_enc,
  4683. "invalid cached CRTC: %d or crtc index: %d\n",
  4684. sde_enc->crtc == NULL,
  4685. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4686. return -EINVAL;
  4687. }
  4688. SDE_EVT32_VERBOSE(DRMID(enc));
  4689. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4690. if (!skip_pre_kickoff) {
  4691. sde_enc->delay_kickoff = true;
  4692. kthread_queue_work(&event_thread->worker,
  4693. &sde_enc->esd_trigger_work);
  4694. kthread_flush_work(&sde_enc->esd_trigger_work);
  4695. }
  4696. /*
  4697. * panel may stop generating te signal (vsync) during esd failure. rsc
  4698. * hardware may hang without vsync. Avoid rsc hang by generating the
  4699. * vsync from watchdog timer instead of panel.
  4700. */
  4701. sde_encoder_helper_switch_vsync(enc, true);
  4702. if (!skip_pre_kickoff) {
  4703. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4704. sde_enc->delay_kickoff = false;
  4705. }
  4706. return 0;
  4707. }
  4708. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4709. {
  4710. struct sde_encoder_virt *sde_enc;
  4711. if (!encoder) {
  4712. SDE_ERROR("invalid drm enc\n");
  4713. return false;
  4714. }
  4715. sde_enc = to_sde_encoder_virt(encoder);
  4716. return sde_enc->recovery_events_enabled;
  4717. }
  4718. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4719. {
  4720. struct sde_encoder_virt *sde_enc;
  4721. if (!encoder) {
  4722. SDE_ERROR("invalid drm enc\n");
  4723. return;
  4724. }
  4725. sde_enc = to_sde_encoder_virt(encoder);
  4726. sde_enc->recovery_events_enabled = true;
  4727. }
  4728. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4729. {
  4730. struct sde_kms *sde_kms;
  4731. struct drm_connector *conn;
  4732. struct sde_connector_state *conn_state;
  4733. if (!drm_enc)
  4734. return false;
  4735. sde_kms = sde_encoder_get_kms(drm_enc);
  4736. if (!sde_kms)
  4737. return false;
  4738. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4739. if (!conn || !conn->state)
  4740. return false;
  4741. conn_state = to_sde_connector_state(conn->state);
  4742. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4743. }