sde_kms.c 111 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <drm/drm_crtc.h>
  20. #include <drm/drm_fixed.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/dma-buf.h>
  25. #include <linux/memblock.h>
  26. #include <drm/drm_atomic_uapi.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "msm_drv.h"
  29. #include "msm_mmu.h"
  30. #include "msm_gem.h"
  31. #include "dsi_display.h"
  32. #include "dsi_drm.h"
  33. #include "sde_wb.h"
  34. #include "dp_display.h"
  35. #include "dp_drm.h"
  36. #include "dp_mst_drm.h"
  37. #include "sde_kms.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_formats.h"
  40. #include "sde_hw_vbif.h"
  41. #include "sde_vbif.h"
  42. #include "sde_encoder.h"
  43. #include "sde_plane.h"
  44. #include "sde_crtc.h"
  45. #include "sde_color_processing.h"
  46. #include "sde_reg_dma.h"
  47. #include "sde_connector.h"
  48. #include "sde_vm.h"
  49. #include <linux/qcom_scm.h>
  50. #include "soc/qcom/secure_buffer.h"
  51. #include <linux/qtee_shmbridge.h>
  52. #include <linux/haven/hh_irq_lend.h>
  53. #define CREATE_TRACE_POINTS
  54. #include "sde_trace.h"
  55. /* defines for secure channel call */
  56. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  57. #define MDP_DEVICE_ID 0x1A
  58. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  59. static const char * const iommu_ports[] = {
  60. "mdp_0",
  61. };
  62. /**
  63. * Controls size of event log buffer. Specified as a power of 2.
  64. */
  65. #define SDE_EVTLOG_SIZE 1024
  66. /*
  67. * To enable overall DRM driver logging
  68. * # echo 0x2 > /sys/module/drm/parameters/debug
  69. *
  70. * To enable DRM driver h/w logging
  71. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  72. *
  73. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  74. */
  75. #define SDE_DEBUGFS_DIR "msm_sde"
  76. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  77. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  78. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  79. /**
  80. * sdecustom - enable certain driver customizations for sde clients
  81. * Enabling this modifies the standard DRM behavior slightly and assumes
  82. * that the clients have specific knowledge about the modifications that
  83. * are involved, so don't enable this unless you know what you're doing.
  84. *
  85. * Parts of the driver that are affected by this setting may be located by
  86. * searching for invocations of the 'sde_is_custom_client()' function.
  87. *
  88. * This is disabled by default.
  89. */
  90. static bool sdecustom = true;
  91. module_param(sdecustom, bool, 0400);
  92. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  93. static int sde_kms_hw_init(struct msm_kms *kms);
  94. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  95. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  96. static int _sde_kms_register_events(struct msm_kms *kms,
  97. struct drm_mode_object *obj, u32 event, bool en);
  98. bool sde_is_custom_client(void)
  99. {
  100. return sdecustom;
  101. }
  102. #ifdef CONFIG_DEBUG_FS
  103. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  104. {
  105. struct msm_drm_private *priv;
  106. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  107. return NULL;
  108. priv = sde_kms->dev->dev_private;
  109. return priv->debug_root;
  110. }
  111. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  112. {
  113. void *p;
  114. int rc;
  115. void *debugfs_root;
  116. p = sde_hw_util_get_log_mask_ptr();
  117. if (!sde_kms || !p)
  118. return -EINVAL;
  119. debugfs_root = sde_debugfs_get_root(sde_kms);
  120. if (!debugfs_root)
  121. return -EINVAL;
  122. /* allow debugfs_root to be NULL */
  123. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  124. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  125. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  126. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  127. if (rc) {
  128. SDE_ERROR("failed to init perf %d\n", rc);
  129. return rc;
  130. }
  131. if (sde_kms->catalog->qdss_count)
  132. debugfs_create_u32("qdss", 0600, debugfs_root,
  133. (u32 *)&sde_kms->qdss_enabled);
  134. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  135. (u32 *)&sde_kms->pm_suspend_clk_dump);
  136. return 0;
  137. }
  138. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  139. {
  140. struct sde_kms *sde_kms = to_sde_kms(kms);
  141. /* don't need to NULL check debugfs_root */
  142. if (sde_kms) {
  143. sde_debugfs_vbif_destroy(sde_kms);
  144. sde_debugfs_core_irq_destroy(sde_kms);
  145. }
  146. }
  147. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  148. {
  149. int i;
  150. struct device *dev = sde_kms->dev->dev;
  151. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  152. for (i = 0; i < sde_kms->dsi_display_count; i++)
  153. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  154. return 0;
  155. }
  156. #else
  157. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  158. {
  159. return 0;
  160. }
  161. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  162. {
  163. }
  164. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  165. {
  166. return 0;
  167. }
  168. #endif
  169. static bool _sde_kms_skip_vblank_op(struct sde_kms *sde_kms)
  170. {
  171. struct sde_vm_ops *vm_ops = sde_vm_get_ops(sde_kms);
  172. if (vm_ops && vm_ops->vm_owns_hw
  173. && !vm_ops->vm_owns_hw(sde_kms))
  174. return true;
  175. return false;
  176. }
  177. static int sde_kms_enable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  178. {
  179. int ret = 0;
  180. struct sde_kms *sde_kms;
  181. if (!kms)
  182. return -EINVAL;
  183. sde_kms = to_sde_kms(kms);
  184. sde_vm_lock(sde_kms);
  185. if (_sde_kms_skip_vblank_op(sde_kms)) {
  186. SDE_DEBUG("skipping vblank enable due to HW unavailablity\n");
  187. goto done;
  188. }
  189. SDE_ATRACE_BEGIN("sde_kms_enable_vblank");
  190. ret = sde_crtc_vblank(crtc, true);
  191. SDE_ATRACE_END("sde_kms_enable_vblank");
  192. done:
  193. sde_vm_unlock(sde_kms);
  194. return ret;
  195. }
  196. static void sde_kms_disable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  197. {
  198. struct sde_kms *sde_kms;
  199. if (!kms)
  200. return;
  201. sde_kms = to_sde_kms(kms);
  202. sde_vm_lock(sde_kms);
  203. if (_sde_kms_skip_vblank_op(sde_kms)) {
  204. SDE_DEBUG("skipping vblank disable due to HW unavailablity\n");
  205. goto done;
  206. }
  207. SDE_ATRACE_BEGIN("sde_kms_disable_vblank");
  208. sde_crtc_vblank(crtc, false);
  209. SDE_ATRACE_END("sde_kms_disable_vblank");
  210. done:
  211. sde_vm_unlock(sde_kms);
  212. }
  213. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  214. struct drm_crtc *crtc)
  215. {
  216. struct drm_encoder *encoder;
  217. struct drm_device *dev;
  218. int ret;
  219. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  220. SDE_ERROR("invalid params\n");
  221. return;
  222. }
  223. if (!crtc->state->enable) {
  224. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  225. return;
  226. }
  227. if (!crtc->state->active) {
  228. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  229. return;
  230. }
  231. dev = crtc->dev;
  232. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  233. if (encoder->crtc != crtc)
  234. continue;
  235. /*
  236. * Video Mode - Wait for VSYNC
  237. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  238. * complete
  239. */
  240. SDE_EVT32_VERBOSE(DRMID(crtc));
  241. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  242. if (ret && ret != -EWOULDBLOCK) {
  243. SDE_ERROR(
  244. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  245. crtc->base.id, encoder->base.id, ret);
  246. break;
  247. }
  248. }
  249. }
  250. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  251. struct drm_crtc *crtc, bool enable)
  252. {
  253. struct drm_device *dev;
  254. struct msm_drm_private *priv;
  255. struct sde_mdss_cfg *sde_cfg;
  256. struct drm_plane *plane;
  257. int i, ret;
  258. dev = sde_kms->dev;
  259. priv = dev->dev_private;
  260. sde_cfg = sde_kms->catalog;
  261. ret = sde_vbif_halt_xin_mask(sde_kms,
  262. sde_cfg->sui_block_xin_mask, enable);
  263. if (ret) {
  264. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  265. return ret;
  266. }
  267. if (enable) {
  268. for (i = 0; i < priv->num_planes; i++) {
  269. plane = priv->planes[i];
  270. sde_plane_secure_ctrl_xin_client(plane, crtc);
  271. }
  272. }
  273. return 0;
  274. }
  275. /**
  276. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  277. * @sde_kms: Pointer to sde_kms struct
  278. * @vimd: switch the stage 2 translation to this VMID
  279. */
  280. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  281. {
  282. struct device dummy = {};
  283. dma_addr_t dma_handle;
  284. uint32_t num_sids;
  285. uint32_t *sec_sid;
  286. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  287. int ret = 0, i;
  288. struct qtee_shm shm;
  289. bool qtee_en = qtee_shmbridge_is_enabled();
  290. phys_addr_t mem_addr;
  291. u64 mem_size;
  292. num_sids = sde_cfg->sec_sid_mask_count;
  293. if (!num_sids) {
  294. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  295. return -EINVAL;
  296. }
  297. if (qtee_en) {
  298. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  299. &shm);
  300. if (ret)
  301. return -ENOMEM;
  302. sec_sid = (uint32_t *) shm.vaddr;
  303. mem_addr = shm.paddr;
  304. /**
  305. * SMMUSecureModeSwitch requires the size to be number of SID's
  306. * but shm allocates size in pages. Modify the args as per
  307. * client requirement.
  308. */
  309. mem_size = sizeof(uint32_t) * num_sids;
  310. } else {
  311. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  312. if (!sec_sid)
  313. return -ENOMEM;
  314. mem_addr = virt_to_phys(sec_sid);
  315. mem_size = sizeof(uint32_t) * num_sids;
  316. }
  317. for (i = 0; i < num_sids; i++) {
  318. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  319. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  320. }
  321. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  322. if (ret) {
  323. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  324. goto map_error;
  325. }
  326. set_dma_ops(&dummy, NULL);
  327. dma_handle = dma_map_single(&dummy, sec_sid,
  328. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  329. if (dma_mapping_error(&dummy, dma_handle)) {
  330. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  331. vmid);
  332. goto map_error;
  333. }
  334. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  335. vmid, num_sids, qtee_en);
  336. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  337. mem_size, vmid);
  338. if (ret)
  339. SDE_ERROR("Error:scm_call2, vmid %lld, ret%d\n",
  340. vmid, ret);
  341. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  342. vmid, qtee_en, num_sids, ret);
  343. dma_unmap_single(&dummy, dma_handle,
  344. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  345. map_error:
  346. if (qtee_en)
  347. qtee_shmbridge_free_shm(&shm);
  348. else
  349. kfree(sec_sid);
  350. return ret;
  351. }
  352. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  353. {
  354. u32 ret;
  355. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  356. return 0;
  357. /* detach_all_contexts */
  358. ret = sde_kms_mmu_detach(sde_kms, false);
  359. if (ret) {
  360. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  361. goto mmu_error;
  362. }
  363. ret = _sde_kms_scm_call(sde_kms, vmid);
  364. if (ret) {
  365. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  366. goto scm_error;
  367. }
  368. return 0;
  369. scm_error:
  370. sde_kms_mmu_attach(sde_kms, false);
  371. mmu_error:
  372. atomic_dec(&sde_kms->detach_all_cb);
  373. return ret;
  374. }
  375. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  376. u32 old_vmid)
  377. {
  378. u32 ret;
  379. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  380. return 0;
  381. ret = _sde_kms_scm_call(sde_kms, vmid);
  382. if (ret) {
  383. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  384. goto scm_error;
  385. }
  386. /* attach_all_contexts */
  387. ret = sde_kms_mmu_attach(sde_kms, false);
  388. if (ret) {
  389. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  390. goto mmu_error;
  391. }
  392. return 0;
  393. mmu_error:
  394. _sde_kms_scm_call(sde_kms, old_vmid);
  395. scm_error:
  396. atomic_inc(&sde_kms->detach_all_cb);
  397. return ret;
  398. }
  399. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  400. {
  401. u32 ret;
  402. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  403. return 0;
  404. /* detach secure_context */
  405. ret = sde_kms_mmu_detach(sde_kms, true);
  406. if (ret) {
  407. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  408. goto mmu_error;
  409. }
  410. ret = _sde_kms_scm_call(sde_kms, vmid);
  411. if (ret) {
  412. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  413. goto scm_error;
  414. }
  415. return 0;
  416. scm_error:
  417. sde_kms_mmu_attach(sde_kms, true);
  418. mmu_error:
  419. atomic_dec(&sde_kms->detach_sec_cb);
  420. return ret;
  421. }
  422. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  423. u32 old_vmid)
  424. {
  425. u32 ret;
  426. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  427. return 0;
  428. ret = _sde_kms_scm_call(sde_kms, vmid);
  429. if (ret) {
  430. goto scm_error;
  431. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  432. }
  433. ret = sde_kms_mmu_attach(sde_kms, true);
  434. if (ret) {
  435. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  436. goto mmu_error;
  437. }
  438. return 0;
  439. mmu_error:
  440. _sde_kms_scm_call(sde_kms, old_vmid);
  441. scm_error:
  442. atomic_inc(&sde_kms->detach_sec_cb);
  443. return ret;
  444. }
  445. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  446. struct drm_crtc *crtc, bool enable)
  447. {
  448. int ret;
  449. if (enable) {
  450. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  451. if (ret < 0) {
  452. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  453. return ret;
  454. }
  455. sde_crtc_misr_setup(crtc, true, 1);
  456. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  457. if (ret) {
  458. sde_crtc_misr_setup(crtc, false, 0);
  459. pm_runtime_put_sync(sde_kms->dev->dev);
  460. return ret;
  461. }
  462. } else {
  463. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  464. sde_crtc_misr_setup(crtc, false, 0);
  465. pm_runtime_put_sync(sde_kms->dev->dev);
  466. }
  467. return 0;
  468. }
  469. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  470. bool post_commit)
  471. {
  472. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  473. int old_smmu_state = smmu_state->state;
  474. int ret = 0;
  475. u32 vmid;
  476. if (!sde_kms || !crtc) {
  477. SDE_ERROR("invalid argument(s)\n");
  478. return -EINVAL;
  479. }
  480. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  481. post_commit, smmu_state->sui_misr_state,
  482. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  483. if ((!smmu_state->transition_type) ||
  484. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  485. /* Bail out */
  486. return 0;
  487. /* enable sui misr if requested, before the transition */
  488. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  489. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  490. if (ret) {
  491. smmu_state->sui_misr_state = NONE;
  492. goto end;
  493. }
  494. }
  495. mutex_lock(&sde_kms->secure_transition_lock);
  496. switch (smmu_state->state) {
  497. case DETACH_ALL_REQ:
  498. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  499. if (!ret)
  500. smmu_state->state = DETACHED;
  501. break;
  502. case ATTACH_ALL_REQ:
  503. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  504. VMID_CP_SEC_DISPLAY);
  505. if (!ret) {
  506. smmu_state->state = ATTACHED;
  507. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  508. }
  509. break;
  510. case DETACH_SEC_REQ:
  511. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  512. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  513. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  514. if (!ret)
  515. smmu_state->state = DETACHED_SEC;
  516. break;
  517. case ATTACH_SEC_REQ:
  518. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  519. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  520. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  521. if (!ret) {
  522. smmu_state->state = ATTACHED;
  523. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  524. }
  525. break;
  526. default:
  527. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  528. DRMID(crtc), smmu_state->state,
  529. smmu_state->transition_type);
  530. ret = -EINVAL;
  531. break;
  532. }
  533. mutex_unlock(&sde_kms->secure_transition_lock);
  534. /* disable sui misr if requested, after the transition */
  535. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  536. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  537. if (ret)
  538. goto end;
  539. }
  540. end:
  541. smmu_state->transition_error = false;
  542. if (ret) {
  543. smmu_state->transition_error = true;
  544. SDE_ERROR(
  545. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  546. DRMID(crtc), old_smmu_state, smmu_state->state,
  547. smmu_state->secure_level, ret);
  548. smmu_state->state = smmu_state->prev_state;
  549. smmu_state->secure_level = smmu_state->prev_secure_level;
  550. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  551. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  552. }
  553. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  554. DRMID(crtc), old_smmu_state, smmu_state->state,
  555. smmu_state->secure_level, ret);
  556. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  557. smmu_state->transition_type,
  558. smmu_state->transition_error,
  559. smmu_state->secure_level, smmu_state->prev_secure_level,
  560. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  561. smmu_state->sui_misr_state = NONE;
  562. smmu_state->transition_type = NONE;
  563. return ret;
  564. }
  565. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  566. struct drm_atomic_state *state)
  567. {
  568. struct drm_crtc *crtc;
  569. struct drm_crtc_state *old_crtc_state;
  570. struct drm_plane_state *old_plane_state, *new_plane_state;
  571. struct drm_plane *plane;
  572. struct drm_plane_state *plane_state;
  573. struct sde_kms *sde_kms = to_sde_kms(kms);
  574. struct drm_device *dev = sde_kms->dev;
  575. int i, ops = 0, ret = 0;
  576. bool old_valid_fb = false;
  577. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  578. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  579. if (!crtc->state || !crtc->state->active)
  580. continue;
  581. /*
  582. * It is safe to assume only one active crtc,
  583. * and compatible translation modes on the
  584. * planes staged on this crtc.
  585. * otherwise validation would have failed.
  586. * For this CRTC,
  587. */
  588. /*
  589. * 1. Check if old state on the CRTC has planes
  590. * staged with valid fbs
  591. */
  592. for_each_old_plane_in_state(state, plane, plane_state, i) {
  593. if (!plane_state->crtc)
  594. continue;
  595. if (plane_state->fb) {
  596. old_valid_fb = true;
  597. break;
  598. }
  599. }
  600. /*
  601. * 2.Get the operations needed to be performed before
  602. * secure transition can be initiated.
  603. */
  604. ops = sde_crtc_get_secure_transition_ops(crtc,
  605. old_crtc_state, old_valid_fb);
  606. if (ops < 0) {
  607. SDE_ERROR("invalid secure operations %x\n", ops);
  608. return ops;
  609. }
  610. if (!ops) {
  611. smmu_state->transition_error = false;
  612. goto no_ops;
  613. }
  614. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  615. crtc->base.id, ops, crtc->state);
  616. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  617. /* 3. Perform operations needed for secure transition */
  618. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  619. SDE_DEBUG("wait_for_transfer_done\n");
  620. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  621. }
  622. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  623. SDE_DEBUG("cleanup planes\n");
  624. drm_atomic_helper_cleanup_planes(dev, state);
  625. for_each_oldnew_plane_in_state(state, plane,
  626. old_plane_state, new_plane_state, i)
  627. sde_plane_destroy_fb(old_plane_state);
  628. }
  629. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  630. SDE_DEBUG("secure ctrl\n");
  631. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  632. }
  633. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  634. SDE_DEBUG("prepare planes %d",
  635. crtc->state->plane_mask);
  636. drm_atomic_crtc_for_each_plane(plane,
  637. crtc) {
  638. const struct drm_plane_helper_funcs *funcs;
  639. plane_state = plane->state;
  640. funcs = plane->helper_private;
  641. SDE_DEBUG("psde:%d FB[%u]\n",
  642. plane->base.id,
  643. plane->fb->base.id);
  644. if (!funcs)
  645. continue;
  646. if (funcs->prepare_fb(plane, plane_state)) {
  647. ret = funcs->prepare_fb(plane,
  648. plane_state);
  649. if (ret)
  650. return ret;
  651. }
  652. }
  653. }
  654. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  655. SDE_DEBUG("secure operations completed\n");
  656. }
  657. no_ops:
  658. return 0;
  659. }
  660. static int _sde_kms_release_splash_buffer(unsigned int mem_addr,
  661. unsigned int splash_buffer_size,
  662. unsigned int ramdump_base,
  663. unsigned int ramdump_buffer_size)
  664. {
  665. unsigned long pfn_start, pfn_end, pfn_idx;
  666. int ret = 0;
  667. if (!mem_addr || !splash_buffer_size) {
  668. SDE_ERROR("invalid params\n");
  669. return -EINVAL;
  670. }
  671. /* leave ramdump memory only if base address matches */
  672. if (ramdump_base == mem_addr &&
  673. ramdump_buffer_size <= splash_buffer_size) {
  674. mem_addr += ramdump_buffer_size;
  675. splash_buffer_size -= ramdump_buffer_size;
  676. }
  677. pfn_start = mem_addr >> PAGE_SHIFT;
  678. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  679. ret = memblock_free(mem_addr, splash_buffer_size);
  680. if (ret) {
  681. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  682. return ret;
  683. }
  684. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  685. free_reserved_page(pfn_to_page(pfn_idx));
  686. return ret;
  687. }
  688. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  689. struct sde_splash_mem *splash)
  690. {
  691. struct msm_mmu *mmu = NULL;
  692. int ret = 0;
  693. if (!sde_kms->aspace[0]) {
  694. SDE_ERROR("aspace not found for sde kms node\n");
  695. return -EINVAL;
  696. }
  697. mmu = sde_kms->aspace[0]->mmu;
  698. if (!mmu) {
  699. SDE_ERROR("mmu not found for aspace\n");
  700. return -EINVAL;
  701. }
  702. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  703. SDE_ERROR("invalid input params for map\n");
  704. return -EINVAL;
  705. }
  706. if (!splash->ref_cnt) {
  707. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  708. splash->splash_buf_base,
  709. splash->splash_buf_size,
  710. IOMMU_READ | IOMMU_NOEXEC);
  711. if (ret)
  712. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  713. }
  714. splash->ref_cnt++;
  715. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  716. splash->splash_buf_base,
  717. splash->splash_buf_size,
  718. splash->ref_cnt);
  719. return ret;
  720. }
  721. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  722. {
  723. int i = 0;
  724. int ret = 0;
  725. if (!sde_kms)
  726. return -EINVAL;
  727. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  728. ret = _sde_kms_splash_mem_get(sde_kms,
  729. sde_kms->splash_data.splash_display[i].splash);
  730. if (ret)
  731. return ret;
  732. }
  733. return ret;
  734. }
  735. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  736. struct sde_splash_mem *splash)
  737. {
  738. struct msm_mmu *mmu = NULL;
  739. int rc = 0;
  740. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  741. SDE_ERROR("invalid params\n");
  742. return -EINVAL;
  743. }
  744. mmu = sde_kms->aspace[0]->mmu;
  745. if (!splash || !splash->ref_cnt ||
  746. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  747. return -EINVAL;
  748. splash->ref_cnt--;
  749. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  750. splash->splash_buf_base, splash->ref_cnt);
  751. if (!splash->ref_cnt) {
  752. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  753. splash->splash_buf_size);
  754. rc = _sde_kms_release_splash_buffer(splash->splash_buf_base,
  755. splash->splash_buf_size, splash->ramdump_base,
  756. splash->ramdump_size);
  757. splash->splash_buf_base = 0;
  758. splash->splash_buf_size = 0;
  759. }
  760. return rc;
  761. }
  762. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  763. {
  764. int i = 0;
  765. int ret = 0;
  766. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  767. return -EINVAL;
  768. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  769. ret = _sde_kms_splash_mem_put(sde_kms,
  770. sde_kms->splash_data.splash_display[i].splash);
  771. if (ret)
  772. return ret;
  773. }
  774. return ret;
  775. }
  776. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  777. struct drm_atomic_state *state)
  778. {
  779. struct drm_device *ddev;
  780. struct drm_crtc *crtc;
  781. struct drm_encoder *encoder;
  782. struct drm_connector *connector;
  783. struct sde_vm_ops *vm_ops;
  784. struct sde_crtc_state *cstate;
  785. enum sde_crtc_vm_req vm_req;
  786. int rc = 0;
  787. ddev = sde_kms->dev;
  788. vm_ops = sde_vm_get_ops(sde_kms);
  789. if (!vm_ops)
  790. return -EINVAL;
  791. crtc = state->crtcs[0].ptr;
  792. cstate = to_sde_crtc_state(state->crtcs[0].new_state);
  793. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  794. if (vm_req != VM_REQ_ACQUIRE)
  795. return 0;
  796. /* enable MDSS irq line */
  797. sde_irq_update(&sde_kms->base, true);
  798. /* clear the stale IRQ status bits */
  799. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  800. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  801. /* enable the display path IRQ's */
  802. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  803. sde_encoder_irq_control(encoder, true);
  804. /* Schedule ESD work */
  805. list_for_each_entry(connector, &ddev->mode_config.connector_list, head)
  806. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  807. sde_connector_schedule_status_work(connector, true);
  808. /* handle non-SDE pre_acquire */
  809. if (vm_ops->vm_client_post_acquire)
  810. rc = vm_ops->vm_client_post_acquire(sde_kms);
  811. return rc;
  812. }
  813. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  814. struct drm_atomic_state *state)
  815. {
  816. struct drm_device *ddev;
  817. struct drm_plane *plane;
  818. struct sde_crtc_state *cstate;
  819. enum sde_crtc_vm_req vm_req;
  820. ddev = sde_kms->dev;
  821. cstate = to_sde_crtc_state(state->crtcs[0].new_state);
  822. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  823. if (vm_req != VM_REQ_ACQUIRE)
  824. return 0;
  825. /* Clear the stale IRQ status bits */
  826. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  827. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  828. /* Program the SID's for the trusted VM */
  829. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  830. sde_plane_set_sid(plane, 1);
  831. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 1);
  832. return 0;
  833. }
  834. static void sde_kms_prepare_commit(struct msm_kms *kms,
  835. struct drm_atomic_state *state)
  836. {
  837. struct sde_kms *sde_kms;
  838. struct msm_drm_private *priv;
  839. struct drm_device *dev;
  840. struct drm_encoder *encoder;
  841. struct drm_crtc *crtc;
  842. struct drm_crtc_state *crtc_state;
  843. struct sde_vm_ops *vm_ops;
  844. int i, rc;
  845. if (!kms)
  846. return;
  847. sde_kms = to_sde_kms(kms);
  848. dev = sde_kms->dev;
  849. if (!dev || !dev->dev_private)
  850. return;
  851. priv = dev->dev_private;
  852. SDE_ATRACE_BEGIN("prepare_commit");
  853. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  854. if (rc < 0) {
  855. SDE_ERROR("failed to enable power resources %d\n", rc);
  856. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  857. goto end;
  858. }
  859. if (sde_kms->first_kickoff) {
  860. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  861. sde_kms->first_kickoff = false;
  862. }
  863. for_each_old_crtc_in_state(state, crtc, crtc_state, i) {
  864. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  865. head) {
  866. if (encoder->crtc != crtc)
  867. continue;
  868. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  869. SDE_ERROR("crtc:%d, initiating hw reset\n",
  870. DRMID(crtc));
  871. sde_encoder_needs_hw_reset(encoder);
  872. sde_crtc_set_needs_hw_reset(crtc);
  873. }
  874. }
  875. }
  876. /*
  877. * NOTE: for secure use cases we want to apply the new HW
  878. * configuration only after completing preparation for secure
  879. * transitions prepare below if any transtions is required.
  880. */
  881. sde_kms_prepare_secure_transition(kms, state);
  882. vm_ops = sde_vm_get_ops(sde_kms);
  883. if (!vm_ops)
  884. goto end;
  885. if (vm_ops->vm_prepare_commit)
  886. vm_ops->vm_prepare_commit(sde_kms, state);
  887. end:
  888. SDE_ATRACE_END("prepare_commit");
  889. }
  890. static void sde_kms_commit(struct msm_kms *kms,
  891. struct drm_atomic_state *old_state)
  892. {
  893. struct sde_kms *sde_kms;
  894. struct drm_crtc *crtc;
  895. struct drm_crtc_state *old_crtc_state;
  896. int i;
  897. if (!kms || !old_state)
  898. return;
  899. sde_kms = to_sde_kms(kms);
  900. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  901. SDE_ERROR("power resource is not enabled\n");
  902. return;
  903. }
  904. SDE_ATRACE_BEGIN("sde_kms_commit");
  905. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  906. if (crtc->state->active) {
  907. SDE_EVT32(DRMID(crtc));
  908. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  909. }
  910. }
  911. SDE_ATRACE_END("sde_kms_commit");
  912. }
  913. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  914. struct sde_splash_display *splash_display)
  915. {
  916. if (!sde_kms || !splash_display ||
  917. !sde_kms->splash_data.num_splash_displays)
  918. return;
  919. if (sde_kms->splash_data.num_splash_regions)
  920. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  921. sde_kms->splash_data.num_splash_displays--;
  922. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  923. sde_kms->splash_data.num_splash_displays);
  924. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  925. }
  926. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  927. struct drm_crtc *crtc)
  928. {
  929. struct msm_drm_private *priv;
  930. struct sde_splash_display *splash_display;
  931. int i;
  932. if (!sde_kms || !crtc)
  933. return;
  934. priv = sde_kms->dev->dev_private;
  935. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  936. return;
  937. SDE_EVT32(DRMID(crtc), crtc->state->active,
  938. sde_kms->splash_data.num_splash_displays);
  939. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  940. splash_display = &sde_kms->splash_data.splash_display[i];
  941. if (splash_display->encoder &&
  942. crtc == splash_display->encoder->crtc)
  943. break;
  944. }
  945. if (i >= MAX_DSI_DISPLAYS)
  946. return;
  947. if (splash_display->cont_splash_enabled) {
  948. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  949. splash_display, false);
  950. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  951. }
  952. /* remove the votes if all displays are done with splash */
  953. if (!sde_kms->splash_data.num_splash_displays) {
  954. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  955. sde_power_data_bus_set_quota(&priv->phandle, i,
  956. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  957. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  958. pm_runtime_put_sync(sde_kms->dev->dev);
  959. }
  960. }
  961. void _sde_kms_program_mode_info(struct sde_kms *sde_kms)
  962. {
  963. struct drm_encoder *encoder;
  964. struct drm_crtc *crtc;
  965. struct drm_connector *connector;
  966. struct drm_connector_list_iter conn_iter;
  967. struct dsi_display *dsi_display;
  968. struct drm_display_mode *drm_mode;
  969. int i;
  970. struct drm_device *dev;
  971. u32 mode_index = 0;
  972. if (!sde_kms->dev || !sde_kms->hw_mdp)
  973. return;
  974. dev = sde_kms->dev;
  975. sde_kms->hw_mdp->ops.clear_mode_index(sde_kms->hw_mdp);
  976. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  977. dsi_display = (struct dsi_display *)sde_kms->dsi_displays[i];
  978. if (dsi_display->bridge->base.encoder) {
  979. encoder = dsi_display->bridge->base.encoder;
  980. crtc = encoder->crtc;
  981. if (!crtc->state->active)
  982. continue;
  983. mutex_lock(&dev->mode_config.mutex);
  984. drm_connector_list_iter_begin(dev, &conn_iter);
  985. drm_for_each_connector_iter(connector, &conn_iter) {
  986. if (connector->encoder_ids[0]
  987. == encoder->base.id)
  988. break;
  989. }
  990. drm_connector_list_iter_end(&conn_iter);
  991. mutex_unlock(&dev->mode_config.mutex);
  992. list_for_each_entry(drm_mode, &connector->modes, head) {
  993. if (drm_mode_equal(
  994. &crtc->state->mode, drm_mode))
  995. break;
  996. mode_index++;
  997. }
  998. sde_kms->hw_mdp->ops.set_mode_index(
  999. sde_kms->hw_mdp, i, mode_index);
  1000. SDE_DEBUG("crtc:%d, display_idx:%d, mode_index:%d\n",
  1001. DRMID(crtc), i, mode_index);
  1002. }
  1003. }
  1004. }
  1005. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1006. struct drm_atomic_state *state)
  1007. {
  1008. struct sde_vm_ops *vm_ops;
  1009. struct drm_device *ddev;
  1010. struct drm_crtc *crtc;
  1011. struct drm_plane *plane;
  1012. struct drm_encoder *encoder;
  1013. struct sde_crtc_state *cstate;
  1014. struct drm_crtc_state *new_cstate;
  1015. enum sde_crtc_vm_req vm_req;
  1016. int rc = 0;
  1017. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1018. return -EINVAL;
  1019. vm_ops = sde_vm_get_ops(sde_kms);
  1020. ddev = sde_kms->dev;
  1021. crtc = state->crtcs[0].ptr;
  1022. new_cstate = state->crtcs[0].new_state;
  1023. cstate = to_sde_crtc_state(new_cstate);
  1024. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1025. if (vm_req != VM_REQ_RELEASE)
  1026. return rc;
  1027. if (!new_cstate->active && !new_cstate->active_changed)
  1028. return rc;
  1029. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1030. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1031. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  1032. sde_encoder_irq_control(encoder, false);
  1033. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  1034. sde_plane_set_sid(plane, 0);
  1035. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 0);
  1036. sde_kms_vm_trusted_resource_deinit(sde_kms);
  1037. if (vm_ops->vm_release)
  1038. rc = vm_ops->vm_release(sde_kms);
  1039. return rc;
  1040. }
  1041. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1042. struct drm_atomic_state *state)
  1043. {
  1044. struct drm_device *ddev;
  1045. struct drm_crtc *crtc;
  1046. struct drm_encoder *encoder;
  1047. struct drm_connector *connector;
  1048. int rc = 0;
  1049. ddev = sde_kms->dev;
  1050. crtc = state->crtcs[0].ptr;
  1051. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1052. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1053. /* disable ESD work */
  1054. list_for_each_entry(connector,
  1055. &ddev->mode_config.connector_list, head) {
  1056. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1057. sde_connector_schedule_status_work(connector, false);
  1058. }
  1059. /* disable SDE irq's */
  1060. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  1061. sde_encoder_irq_control(encoder, false);
  1062. /* disable IRQ line */
  1063. sde_irq_update(&sde_kms->base, false);
  1064. return rc;
  1065. }
  1066. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1067. struct drm_atomic_state *state)
  1068. {
  1069. struct sde_vm_ops *vm_ops;
  1070. struct sde_crtc_state *cstate;
  1071. struct drm_crtc *crtc;
  1072. enum sde_crtc_vm_req vm_req;
  1073. int rc = 0;
  1074. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1075. return -EINVAL;
  1076. vm_ops = sde_vm_get_ops(sde_kms);
  1077. crtc = state->crtcs[0].ptr;
  1078. cstate = to_sde_crtc_state(state->crtcs[0].new_state);
  1079. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1080. if (vm_req != VM_REQ_RELEASE)
  1081. goto exit;
  1082. /* handle SDE pre-release */
  1083. sde_kms_vm_pre_release(sde_kms, state);
  1084. /* properly handoff color processing features */
  1085. sde_cp_crtc_vm_primary_handoff(crtc);
  1086. /* program the current drm mode info to scratch reg */
  1087. _sde_kms_program_mode_info(sde_kms);
  1088. /* handle non-SDE clients pre-release */
  1089. if (vm_ops->vm_client_pre_release) {
  1090. rc = vm_ops->vm_client_pre_release(sde_kms);
  1091. if (rc) {
  1092. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1093. goto exit;
  1094. }
  1095. }
  1096. /* release HW */
  1097. if (vm_ops->vm_release) {
  1098. rc = vm_ops->vm_release(sde_kms);
  1099. if (rc)
  1100. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1101. }
  1102. exit:
  1103. return rc;
  1104. }
  1105. static void sde_kms_complete_commit(struct msm_kms *kms,
  1106. struct drm_atomic_state *old_state)
  1107. {
  1108. struct sde_kms *sde_kms;
  1109. struct msm_drm_private *priv;
  1110. struct drm_crtc *crtc;
  1111. struct drm_crtc_state *old_crtc_state;
  1112. struct drm_connector *connector;
  1113. struct drm_connector_state *old_conn_state;
  1114. struct msm_display_conn_params params;
  1115. struct sde_vm_ops *vm_ops;
  1116. int i, rc = 0;
  1117. if (!kms || !old_state)
  1118. return;
  1119. sde_kms = to_sde_kms(kms);
  1120. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1121. return;
  1122. priv = sde_kms->dev->dev_private;
  1123. if (sde_kms_power_resource_is_enabled(sde_kms->dev) < 0) {
  1124. SDE_ERROR("power resource is not enabled\n");
  1125. return;
  1126. }
  1127. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1128. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1129. sde_crtc_complete_commit(crtc, old_crtc_state);
  1130. /* complete secure transitions if any */
  1131. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1132. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1133. }
  1134. for_each_old_connector_in_state(old_state, connector,
  1135. old_conn_state, i) {
  1136. struct sde_connector *c_conn;
  1137. c_conn = to_sde_connector(connector);
  1138. if (!c_conn->ops.post_kickoff)
  1139. continue;
  1140. memset(&params, 0, sizeof(params));
  1141. sde_connector_complete_qsync_commit(connector, &params);
  1142. rc = c_conn->ops.post_kickoff(connector, &params);
  1143. if (rc) {
  1144. pr_err("Connector Post kickoff failed rc=%d\n",
  1145. rc);
  1146. }
  1147. }
  1148. vm_ops = sde_vm_get_ops(sde_kms);
  1149. if (vm_ops && vm_ops->vm_post_commit) {
  1150. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1151. if (rc)
  1152. SDE_ERROR("vm post commit failed, rc = %d\n",
  1153. rc);
  1154. }
  1155. pm_runtime_put_sync(sde_kms->dev->dev);
  1156. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1157. _sde_kms_release_splash_resource(sde_kms, crtc);
  1158. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1159. SDE_ATRACE_END("sde_kms_complete_commit");
  1160. }
  1161. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1162. struct drm_crtc *crtc)
  1163. {
  1164. struct drm_encoder *encoder;
  1165. struct drm_device *dev;
  1166. int ret;
  1167. if (!kms || !crtc || !crtc->state) {
  1168. SDE_ERROR("invalid params\n");
  1169. return;
  1170. }
  1171. dev = crtc->dev;
  1172. if (!crtc->state->enable) {
  1173. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1174. return;
  1175. }
  1176. if (!crtc->state->active) {
  1177. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1178. return;
  1179. }
  1180. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1181. SDE_ERROR("power resource is not enabled\n");
  1182. return;
  1183. }
  1184. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1185. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1186. if (encoder->crtc != crtc)
  1187. continue;
  1188. /*
  1189. * Wait for post-flush if necessary to delay before
  1190. * plane_cleanup. For example, wait for vsync in case of video
  1191. * mode panels. This may be a no-op for command mode panels.
  1192. */
  1193. SDE_EVT32_VERBOSE(DRMID(crtc));
  1194. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_COMMIT_DONE);
  1195. if (ret && ret != -EWOULDBLOCK) {
  1196. SDE_ERROR("wait for commit done returned %d\n", ret);
  1197. sde_crtc_request_frame_reset(crtc);
  1198. break;
  1199. }
  1200. sde_crtc_complete_flip(crtc, NULL);
  1201. }
  1202. sde_crtc_static_cache_read_kickoff(crtc);
  1203. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  1204. }
  1205. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1206. struct drm_atomic_state *old_state)
  1207. {
  1208. struct drm_crtc *crtc;
  1209. struct drm_crtc_state *old_crtc_state;
  1210. int i, rc;
  1211. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1212. SDE_ERROR("invalid argument(s)\n");
  1213. return;
  1214. }
  1215. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1216. retry:
  1217. /* attempt to acquire ww mutex for connection */
  1218. rc = drm_modeset_lock(&old_state->dev->mode_config.connection_mutex,
  1219. old_state->acquire_ctx);
  1220. if (rc == -EDEADLK) {
  1221. drm_modeset_backoff(old_state->acquire_ctx);
  1222. goto retry;
  1223. }
  1224. /* old_state actually contains updated crtc pointers */
  1225. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1226. if (crtc->state->active || crtc->state->active_changed)
  1227. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1228. }
  1229. SDE_ATRACE_END("sde_kms_prepare_fence");
  1230. }
  1231. /**
  1232. * _sde_kms_get_displays - query for underlying display handles and cache them
  1233. * @sde_kms: Pointer to sde kms structure
  1234. * Returns: Zero on success
  1235. */
  1236. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1237. {
  1238. int rc = -ENOMEM;
  1239. if (!sde_kms) {
  1240. SDE_ERROR("invalid sde kms\n");
  1241. return -EINVAL;
  1242. }
  1243. /* dsi */
  1244. sde_kms->dsi_displays = NULL;
  1245. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1246. if (sde_kms->dsi_display_count) {
  1247. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1248. sizeof(void *),
  1249. GFP_KERNEL);
  1250. if (!sde_kms->dsi_displays) {
  1251. SDE_ERROR("failed to allocate dsi displays\n");
  1252. goto exit_deinit_dsi;
  1253. }
  1254. sde_kms->dsi_display_count =
  1255. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1256. sde_kms->dsi_display_count);
  1257. }
  1258. /* wb */
  1259. sde_kms->wb_displays = NULL;
  1260. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1261. if (sde_kms->wb_display_count) {
  1262. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1263. sizeof(void *),
  1264. GFP_KERNEL);
  1265. if (!sde_kms->wb_displays) {
  1266. SDE_ERROR("failed to allocate wb displays\n");
  1267. goto exit_deinit_wb;
  1268. }
  1269. sde_kms->wb_display_count =
  1270. wb_display_get_displays(sde_kms->wb_displays,
  1271. sde_kms->wb_display_count);
  1272. }
  1273. /* dp */
  1274. sde_kms->dp_displays = NULL;
  1275. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1276. if (sde_kms->dp_display_count) {
  1277. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1278. sizeof(void *), GFP_KERNEL);
  1279. if (!sde_kms->dp_displays) {
  1280. SDE_ERROR("failed to allocate dp displays\n");
  1281. goto exit_deinit_dp;
  1282. }
  1283. sde_kms->dp_display_count =
  1284. dp_display_get_displays(sde_kms->dp_displays,
  1285. sde_kms->dp_display_count);
  1286. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1287. }
  1288. return 0;
  1289. exit_deinit_dp:
  1290. kfree(sde_kms->dp_displays);
  1291. sde_kms->dp_stream_count = 0;
  1292. sde_kms->dp_display_count = 0;
  1293. sde_kms->dp_displays = NULL;
  1294. exit_deinit_wb:
  1295. kfree(sde_kms->wb_displays);
  1296. sde_kms->wb_display_count = 0;
  1297. sde_kms->wb_displays = NULL;
  1298. exit_deinit_dsi:
  1299. kfree(sde_kms->dsi_displays);
  1300. sde_kms->dsi_display_count = 0;
  1301. sde_kms->dsi_displays = NULL;
  1302. return rc;
  1303. }
  1304. /**
  1305. * _sde_kms_release_displays - release cache of underlying display handles
  1306. * @sde_kms: Pointer to sde kms structure
  1307. */
  1308. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1309. {
  1310. if (!sde_kms) {
  1311. SDE_ERROR("invalid sde kms\n");
  1312. return;
  1313. }
  1314. kfree(sde_kms->wb_displays);
  1315. sde_kms->wb_displays = NULL;
  1316. sde_kms->wb_display_count = 0;
  1317. kfree(sde_kms->dsi_displays);
  1318. sde_kms->dsi_displays = NULL;
  1319. sde_kms->dsi_display_count = 0;
  1320. }
  1321. /**
  1322. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1323. * for underlying displays
  1324. * @dev: Pointer to drm device structure
  1325. * @priv: Pointer to private drm device data
  1326. * @sde_kms: Pointer to sde kms structure
  1327. * Returns: Zero on success
  1328. */
  1329. static int _sde_kms_setup_displays(struct drm_device *dev,
  1330. struct msm_drm_private *priv,
  1331. struct sde_kms *sde_kms)
  1332. {
  1333. static const struct sde_connector_ops dsi_ops = {
  1334. .set_info_blob = dsi_conn_set_info_blob,
  1335. .detect = dsi_conn_detect,
  1336. .get_modes = dsi_connector_get_modes,
  1337. .pre_destroy = dsi_connector_put_modes,
  1338. .mode_valid = dsi_conn_mode_valid,
  1339. .get_info = dsi_display_get_info,
  1340. .set_backlight = dsi_display_set_backlight,
  1341. .soft_reset = dsi_display_soft_reset,
  1342. .pre_kickoff = dsi_conn_pre_kickoff,
  1343. .clk_ctrl = dsi_display_clk_ctrl,
  1344. .set_power = dsi_display_set_power,
  1345. .get_mode_info = dsi_conn_get_mode_info,
  1346. .get_dst_format = dsi_display_get_dst_format,
  1347. .post_kickoff = dsi_conn_post_kickoff,
  1348. .check_status = dsi_display_check_status,
  1349. .enable_event = dsi_conn_enable_event,
  1350. .cmd_transfer = dsi_display_cmd_transfer,
  1351. .cont_splash_config = dsi_display_cont_splash_config,
  1352. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1353. .get_panel_vfp = dsi_display_get_panel_vfp,
  1354. .get_default_lms = dsi_display_get_default_lms,
  1355. .cmd_receive = dsi_display_cmd_receive,
  1356. .install_properties = NULL,
  1357. };
  1358. static const struct sde_connector_ops wb_ops = {
  1359. .post_init = sde_wb_connector_post_init,
  1360. .set_info_blob = sde_wb_connector_set_info_blob,
  1361. .detect = sde_wb_connector_detect,
  1362. .get_modes = sde_wb_connector_get_modes,
  1363. .set_property = sde_wb_connector_set_property,
  1364. .get_info = sde_wb_get_info,
  1365. .soft_reset = NULL,
  1366. .get_mode_info = sde_wb_get_mode_info,
  1367. .get_dst_format = NULL,
  1368. .check_status = NULL,
  1369. .cmd_transfer = NULL,
  1370. .cont_splash_config = NULL,
  1371. .cont_splash_res_disable = NULL,
  1372. .get_panel_vfp = NULL,
  1373. .cmd_receive = NULL,
  1374. .install_properties = NULL,
  1375. };
  1376. static const struct sde_connector_ops dp_ops = {
  1377. .post_init = dp_connector_post_init,
  1378. .detect = dp_connector_detect,
  1379. .get_modes = dp_connector_get_modes,
  1380. .atomic_check = dp_connector_atomic_check,
  1381. .mode_valid = dp_connector_mode_valid,
  1382. .get_info = dp_connector_get_info,
  1383. .get_mode_info = dp_connector_get_mode_info,
  1384. .post_open = dp_connector_post_open,
  1385. .check_status = NULL,
  1386. .set_colorspace = dp_connector_set_colorspace,
  1387. .config_hdr = dp_connector_config_hdr,
  1388. .cmd_transfer = NULL,
  1389. .cont_splash_config = NULL,
  1390. .cont_splash_res_disable = NULL,
  1391. .get_panel_vfp = NULL,
  1392. .update_pps = dp_connector_update_pps,
  1393. .cmd_receive = NULL,
  1394. .install_properties = dp_connector_install_properties,
  1395. };
  1396. struct msm_display_info info;
  1397. struct drm_encoder *encoder;
  1398. void *display, *connector;
  1399. int i, max_encoders;
  1400. int rc = 0;
  1401. u32 dsc_count = 0, mixer_count = 0;
  1402. u32 max_dp_dsc_count, max_dp_mixer_count;
  1403. if (!dev || !priv || !sde_kms) {
  1404. SDE_ERROR("invalid argument(s)\n");
  1405. return -EINVAL;
  1406. }
  1407. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1408. sde_kms->dp_display_count +
  1409. sde_kms->dp_stream_count;
  1410. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1411. max_encoders = ARRAY_SIZE(priv->encoders);
  1412. SDE_ERROR("capping number of displays to %d", max_encoders);
  1413. }
  1414. /* wb */
  1415. for (i = 0; i < sde_kms->wb_display_count &&
  1416. priv->num_encoders < max_encoders; ++i) {
  1417. display = sde_kms->wb_displays[i];
  1418. encoder = NULL;
  1419. memset(&info, 0x0, sizeof(info));
  1420. rc = sde_wb_get_info(NULL, &info, display);
  1421. if (rc) {
  1422. SDE_ERROR("wb get_info %d failed\n", i);
  1423. continue;
  1424. }
  1425. encoder = sde_encoder_init(dev, &info);
  1426. if (IS_ERR_OR_NULL(encoder)) {
  1427. SDE_ERROR("encoder init failed for wb %d\n", i);
  1428. continue;
  1429. }
  1430. rc = sde_wb_drm_init(display, encoder);
  1431. if (rc) {
  1432. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1433. sde_encoder_destroy(encoder);
  1434. continue;
  1435. }
  1436. connector = sde_connector_init(dev,
  1437. encoder,
  1438. 0,
  1439. display,
  1440. &wb_ops,
  1441. DRM_CONNECTOR_POLL_HPD,
  1442. DRM_MODE_CONNECTOR_VIRTUAL);
  1443. if (connector) {
  1444. priv->encoders[priv->num_encoders++] = encoder;
  1445. priv->connectors[priv->num_connectors++] = connector;
  1446. } else {
  1447. SDE_ERROR("wb %d connector init failed\n", i);
  1448. sde_wb_drm_deinit(display);
  1449. sde_encoder_destroy(encoder);
  1450. }
  1451. }
  1452. /* dsi */
  1453. for (i = 0; i < sde_kms->dsi_display_count &&
  1454. priv->num_encoders < max_encoders; ++i) {
  1455. display = sde_kms->dsi_displays[i];
  1456. encoder = NULL;
  1457. memset(&info, 0x0, sizeof(info));
  1458. rc = dsi_display_get_info(NULL, &info, display);
  1459. if (rc) {
  1460. SDE_ERROR("dsi get_info %d failed\n", i);
  1461. continue;
  1462. }
  1463. encoder = sde_encoder_init(dev, &info);
  1464. if (IS_ERR_OR_NULL(encoder)) {
  1465. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1466. continue;
  1467. }
  1468. rc = dsi_display_drm_bridge_init(display, encoder);
  1469. if (rc) {
  1470. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1471. sde_encoder_destroy(encoder);
  1472. continue;
  1473. }
  1474. connector = sde_connector_init(dev,
  1475. encoder,
  1476. dsi_display_get_drm_panel(display),
  1477. display,
  1478. &dsi_ops,
  1479. DRM_CONNECTOR_POLL_HPD,
  1480. DRM_MODE_CONNECTOR_DSI);
  1481. if (connector) {
  1482. priv->encoders[priv->num_encoders++] = encoder;
  1483. priv->connectors[priv->num_connectors++] = connector;
  1484. } else {
  1485. SDE_ERROR("dsi %d connector init failed\n", i);
  1486. dsi_display_drm_bridge_deinit(display);
  1487. sde_encoder_destroy(encoder);
  1488. continue;
  1489. }
  1490. rc = dsi_display_drm_ext_bridge_init(display,
  1491. encoder, connector);
  1492. if (rc) {
  1493. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1494. dsi_display_drm_bridge_deinit(display);
  1495. sde_connector_destroy(connector);
  1496. sde_encoder_destroy(encoder);
  1497. }
  1498. dsc_count += info.dsc_count;
  1499. mixer_count += info.lm_count;
  1500. }
  1501. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1502. sde_kms->catalog->mixer_count - mixer_count : 0;
  1503. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1504. sde_kms->catalog->dsc_count - dsc_count : 0;
  1505. /* dp */
  1506. for (i = 0; i < sde_kms->dp_display_count &&
  1507. priv->num_encoders < max_encoders; ++i) {
  1508. int idx;
  1509. display = sde_kms->dp_displays[i];
  1510. encoder = NULL;
  1511. memset(&info, 0x0, sizeof(info));
  1512. rc = dp_connector_get_info(NULL, &info, display);
  1513. if (rc) {
  1514. SDE_ERROR("dp get_info %d failed\n", i);
  1515. continue;
  1516. }
  1517. encoder = sde_encoder_init(dev, &info);
  1518. if (IS_ERR_OR_NULL(encoder)) {
  1519. SDE_ERROR("dp encoder init failed %d\n", i);
  1520. continue;
  1521. }
  1522. rc = dp_drm_bridge_init(display, encoder,
  1523. max_dp_mixer_count, max_dp_dsc_count);
  1524. if (rc) {
  1525. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1526. sde_encoder_destroy(encoder);
  1527. continue;
  1528. }
  1529. connector = sde_connector_init(dev,
  1530. encoder,
  1531. NULL,
  1532. display,
  1533. &dp_ops,
  1534. DRM_CONNECTOR_POLL_HPD,
  1535. DRM_MODE_CONNECTOR_DisplayPort);
  1536. if (connector) {
  1537. priv->encoders[priv->num_encoders++] = encoder;
  1538. priv->connectors[priv->num_connectors++] = connector;
  1539. } else {
  1540. SDE_ERROR("dp %d connector init failed\n", i);
  1541. dp_drm_bridge_deinit(display);
  1542. sde_encoder_destroy(encoder);
  1543. }
  1544. /* update display cap to MST_MODE for DP MST encoders */
  1545. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1546. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1547. priv->num_encoders < max_encoders; idx++) {
  1548. info.h_tile_instance[0] = idx;
  1549. encoder = sde_encoder_init(dev, &info);
  1550. if (IS_ERR_OR_NULL(encoder)) {
  1551. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1552. continue;
  1553. }
  1554. rc = dp_mst_drm_bridge_init(display, encoder);
  1555. if (rc) {
  1556. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1557. i, rc);
  1558. sde_encoder_destroy(encoder);
  1559. continue;
  1560. }
  1561. priv->encoders[priv->num_encoders++] = encoder;
  1562. }
  1563. }
  1564. return 0;
  1565. }
  1566. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1567. {
  1568. struct msm_drm_private *priv;
  1569. int i;
  1570. if (!sde_kms) {
  1571. SDE_ERROR("invalid sde_kms\n");
  1572. return;
  1573. } else if (!sde_kms->dev) {
  1574. SDE_ERROR("invalid dev\n");
  1575. return;
  1576. } else if (!sde_kms->dev->dev_private) {
  1577. SDE_ERROR("invalid dev_private\n");
  1578. return;
  1579. }
  1580. priv = sde_kms->dev->dev_private;
  1581. for (i = 0; i < priv->num_crtcs; i++)
  1582. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1583. priv->num_crtcs = 0;
  1584. for (i = 0; i < priv->num_planes; i++)
  1585. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1586. priv->num_planes = 0;
  1587. for (i = 0; i < priv->num_connectors; i++)
  1588. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1589. priv->num_connectors = 0;
  1590. for (i = 0; i < priv->num_encoders; i++)
  1591. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1592. priv->num_encoders = 0;
  1593. _sde_kms_release_displays(sde_kms);
  1594. }
  1595. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1596. {
  1597. struct drm_device *dev;
  1598. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1599. struct drm_crtc *crtc;
  1600. struct msm_drm_private *priv;
  1601. struct sde_mdss_cfg *catalog;
  1602. int primary_planes_idx = 0, i, ret;
  1603. int max_crtc_count;
  1604. u32 sspp_id[MAX_PLANES];
  1605. u32 master_plane_id[MAX_PLANES];
  1606. u32 num_virt_planes = 0;
  1607. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1608. SDE_ERROR("invalid sde_kms\n");
  1609. return -EINVAL;
  1610. }
  1611. dev = sde_kms->dev;
  1612. priv = dev->dev_private;
  1613. catalog = sde_kms->catalog;
  1614. ret = sde_core_irq_domain_add(sde_kms);
  1615. if (ret)
  1616. goto fail_irq;
  1617. /*
  1618. * Query for underlying display drivers, and create connectors,
  1619. * bridges and encoders for them.
  1620. */
  1621. if (!_sde_kms_get_displays(sde_kms))
  1622. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1623. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1624. /* Create the planes */
  1625. for (i = 0; i < catalog->sspp_count; i++) {
  1626. bool primary = true;
  1627. if (catalog->sspp[i].features & BIT(SDE_SSPP_CURSOR)
  1628. || primary_planes_idx >= max_crtc_count)
  1629. primary = false;
  1630. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1631. (1UL << max_crtc_count) - 1, 0);
  1632. if (IS_ERR(plane)) {
  1633. SDE_ERROR("sde_plane_init failed\n");
  1634. ret = PTR_ERR(plane);
  1635. goto fail;
  1636. }
  1637. priv->planes[priv->num_planes++] = plane;
  1638. if (primary)
  1639. primary_planes[primary_planes_idx++] = plane;
  1640. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1641. sde_is_custom_client()) {
  1642. int priority =
  1643. catalog->sspp[i].sblk->smart_dma_priority;
  1644. sspp_id[priority - 1] = catalog->sspp[i].id;
  1645. master_plane_id[priority - 1] = plane->base.id;
  1646. num_virt_planes++;
  1647. }
  1648. }
  1649. /* Initialize smart DMA virtual planes */
  1650. for (i = 0; i < num_virt_planes; i++) {
  1651. plane = sde_plane_init(dev, sspp_id[i], false,
  1652. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1653. if (IS_ERR(plane)) {
  1654. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1655. ret = PTR_ERR(plane);
  1656. goto fail;
  1657. }
  1658. priv->planes[priv->num_planes++] = plane;
  1659. }
  1660. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1661. /* Create one CRTC per encoder */
  1662. for (i = 0; i < max_crtc_count; i++) {
  1663. crtc = sde_crtc_init(dev, primary_planes[i]);
  1664. if (IS_ERR(crtc)) {
  1665. ret = PTR_ERR(crtc);
  1666. goto fail;
  1667. }
  1668. priv->crtcs[priv->num_crtcs++] = crtc;
  1669. }
  1670. if (sde_is_custom_client()) {
  1671. /* All CRTCs are compatible with all planes */
  1672. for (i = 0; i < priv->num_planes; i++)
  1673. priv->planes[i]->possible_crtcs =
  1674. (1 << priv->num_crtcs) - 1;
  1675. }
  1676. /* All CRTCs are compatible with all encoders */
  1677. for (i = 0; i < priv->num_encoders; i++)
  1678. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1679. return 0;
  1680. fail:
  1681. _sde_kms_drm_obj_destroy(sde_kms);
  1682. fail_irq:
  1683. sde_core_irq_domain_fini(sde_kms);
  1684. return ret;
  1685. }
  1686. /**
  1687. * sde_kms_timeline_status - provides current timeline status
  1688. * This API should be called without mode config lock.
  1689. * @dev: Pointer to drm device
  1690. */
  1691. void sde_kms_timeline_status(struct drm_device *dev)
  1692. {
  1693. struct drm_crtc *crtc;
  1694. struct drm_connector *conn;
  1695. struct drm_connector_list_iter conn_iter;
  1696. if (!dev) {
  1697. SDE_ERROR("invalid drm device node\n");
  1698. return;
  1699. }
  1700. drm_for_each_crtc(crtc, dev)
  1701. sde_crtc_timeline_status(crtc);
  1702. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1703. /*
  1704. *Probably locked from last close dumping status anyway
  1705. */
  1706. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1707. drm_connector_list_iter_begin(dev, &conn_iter);
  1708. drm_for_each_connector_iter(conn, &conn_iter)
  1709. sde_conn_timeline_status(conn);
  1710. drm_connector_list_iter_end(&conn_iter);
  1711. return;
  1712. }
  1713. mutex_lock(&dev->mode_config.mutex);
  1714. drm_connector_list_iter_begin(dev, &conn_iter);
  1715. drm_for_each_connector_iter(conn, &conn_iter)
  1716. sde_conn_timeline_status(conn);
  1717. drm_connector_list_iter_end(&conn_iter);
  1718. mutex_unlock(&dev->mode_config.mutex);
  1719. }
  1720. static int sde_kms_postinit(struct msm_kms *kms)
  1721. {
  1722. struct sde_kms *sde_kms = to_sde_kms(kms);
  1723. struct drm_device *dev;
  1724. struct drm_crtc *crtc;
  1725. int rc;
  1726. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1727. SDE_ERROR("invalid sde_kms\n");
  1728. return -EINVAL;
  1729. }
  1730. dev = sde_kms->dev;
  1731. rc = _sde_debugfs_init(sde_kms);
  1732. if (rc)
  1733. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1734. drm_for_each_crtc(crtc, dev)
  1735. sde_crtc_post_init(dev, crtc);
  1736. return rc;
  1737. }
  1738. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1739. struct drm_encoder *encoder)
  1740. {
  1741. return rate;
  1742. }
  1743. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1744. struct platform_device *pdev)
  1745. {
  1746. struct drm_device *dev;
  1747. struct msm_drm_private *priv;
  1748. struct sde_vm_ops *vm_ops;
  1749. int i;
  1750. if (!sde_kms || !pdev)
  1751. return;
  1752. dev = sde_kms->dev;
  1753. if (!dev)
  1754. return;
  1755. priv = dev->dev_private;
  1756. if (!priv)
  1757. return;
  1758. if (sde_kms->genpd_init) {
  1759. sde_kms->genpd_init = false;
  1760. pm_genpd_remove(&sde_kms->genpd);
  1761. of_genpd_del_provider(pdev->dev.of_node);
  1762. }
  1763. vm_ops = sde_vm_get_ops(sde_kms);
  1764. if (vm_ops && vm_ops->vm_deinit)
  1765. vm_ops->vm_deinit(sde_kms, vm_ops);
  1766. if (sde_kms->hw_intr)
  1767. sde_hw_intr_destroy(sde_kms->hw_intr);
  1768. sde_kms->hw_intr = NULL;
  1769. if (sde_kms->power_event)
  1770. sde_power_handle_unregister_event(
  1771. &priv->phandle, sde_kms->power_event);
  1772. _sde_kms_release_displays(sde_kms);
  1773. _sde_kms_unmap_all_splash_regions(sde_kms);
  1774. if (sde_kms->catalog) {
  1775. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1776. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1777. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1778. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1779. }
  1780. }
  1781. if (sde_kms->rm_init)
  1782. sde_rm_destroy(&sde_kms->rm);
  1783. sde_kms->rm_init = false;
  1784. if (sde_kms->catalog)
  1785. sde_hw_catalog_deinit(sde_kms->catalog);
  1786. sde_kms->catalog = NULL;
  1787. if (sde_kms->sid)
  1788. msm_iounmap(pdev, sde_kms->sid);
  1789. sde_kms->sid = NULL;
  1790. if (sde_kms->reg_dma)
  1791. msm_iounmap(pdev, sde_kms->reg_dma);
  1792. sde_kms->reg_dma = NULL;
  1793. if (sde_kms->vbif[VBIF_NRT])
  1794. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1795. sde_kms->vbif[VBIF_NRT] = NULL;
  1796. if (sde_kms->vbif[VBIF_RT])
  1797. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1798. sde_kms->vbif[VBIF_RT] = NULL;
  1799. if (sde_kms->mmio)
  1800. msm_iounmap(pdev, sde_kms->mmio);
  1801. sde_kms->mmio = NULL;
  1802. sde_reg_dma_deinit();
  1803. _sde_kms_mmu_destroy(sde_kms);
  1804. }
  1805. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1806. {
  1807. int i;
  1808. if (!sde_kms)
  1809. return -EINVAL;
  1810. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1811. struct msm_mmu *mmu;
  1812. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1813. if (!aspace)
  1814. continue;
  1815. mmu = sde_kms->aspace[i]->mmu;
  1816. if (secure_only &&
  1817. !aspace->mmu->funcs->is_domain_secure(mmu))
  1818. continue;
  1819. /* cleanup aspace before detaching */
  1820. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1821. SDE_DEBUG("Detaching domain:%d\n", i);
  1822. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1823. ARRAY_SIZE(iommu_ports));
  1824. aspace->domain_attached = false;
  1825. }
  1826. return 0;
  1827. }
  1828. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1829. {
  1830. int i;
  1831. if (!sde_kms)
  1832. return -EINVAL;
  1833. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1834. struct msm_mmu *mmu;
  1835. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1836. if (!aspace)
  1837. continue;
  1838. mmu = sde_kms->aspace[i]->mmu;
  1839. if (secure_only &&
  1840. !aspace->mmu->funcs->is_domain_secure(mmu))
  1841. continue;
  1842. SDE_DEBUG("Attaching domain:%d\n", i);
  1843. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1844. ARRAY_SIZE(iommu_ports));
  1845. aspace->domain_attached = true;
  1846. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1847. }
  1848. return 0;
  1849. }
  1850. static void sde_kms_destroy(struct msm_kms *kms)
  1851. {
  1852. struct sde_kms *sde_kms;
  1853. struct drm_device *dev;
  1854. if (!kms) {
  1855. SDE_ERROR("invalid kms\n");
  1856. return;
  1857. }
  1858. sde_kms = to_sde_kms(kms);
  1859. dev = sde_kms->dev;
  1860. if (!dev || !dev->dev) {
  1861. SDE_ERROR("invalid device\n");
  1862. return;
  1863. }
  1864. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1865. kfree(sde_kms);
  1866. }
  1867. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  1868. struct drm_atomic_state *state)
  1869. {
  1870. struct drm_device *dev = sde_kms->dev;
  1871. struct drm_plane *plane;
  1872. struct drm_plane_state *plane_state;
  1873. struct drm_crtc *crtc;
  1874. struct drm_crtc_state *crtc_state;
  1875. struct drm_connector *conn;
  1876. struct drm_connector_state *conn_state;
  1877. struct drm_connector_list_iter conn_iter;
  1878. int ret = 0;
  1879. drm_for_each_plane(plane, dev) {
  1880. plane_state = drm_atomic_get_plane_state(state, plane);
  1881. if (IS_ERR(plane_state)) {
  1882. ret = PTR_ERR(plane_state);
  1883. SDE_ERROR("error %d getting plane %d state\n",
  1884. ret, DRMID(plane));
  1885. return ret;
  1886. }
  1887. ret = sde_plane_helper_reset_custom_properties(plane,
  1888. plane_state);
  1889. if (ret) {
  1890. SDE_ERROR("error %d resetting plane props %d\n",
  1891. ret, DRMID(plane));
  1892. return ret;
  1893. }
  1894. }
  1895. drm_for_each_crtc(crtc, dev) {
  1896. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  1897. if (IS_ERR(crtc_state)) {
  1898. ret = PTR_ERR(crtc_state);
  1899. SDE_ERROR("error %d getting crtc %d state\n",
  1900. ret, DRMID(crtc));
  1901. return ret;
  1902. }
  1903. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  1904. if (ret) {
  1905. SDE_ERROR("error %d resetting crtc props %d\n",
  1906. ret, DRMID(crtc));
  1907. return ret;
  1908. }
  1909. }
  1910. drm_connector_list_iter_begin(dev, &conn_iter);
  1911. drm_for_each_connector_iter(conn, &conn_iter) {
  1912. conn_state = drm_atomic_get_connector_state(state, conn);
  1913. if (IS_ERR(conn_state)) {
  1914. ret = PTR_ERR(conn_state);
  1915. SDE_ERROR("error %d getting connector %d state\n",
  1916. ret, DRMID(conn));
  1917. return ret;
  1918. }
  1919. ret = sde_connector_helper_reset_custom_properties(conn,
  1920. conn_state);
  1921. if (ret) {
  1922. SDE_ERROR("error %d resetting connector props %d\n",
  1923. ret, DRMID(conn));
  1924. return ret;
  1925. }
  1926. }
  1927. drm_connector_list_iter_end(&conn_iter);
  1928. return ret;
  1929. }
  1930. static void sde_kms_lastclose(struct msm_kms *kms)
  1931. {
  1932. struct sde_kms *sde_kms;
  1933. struct drm_device *dev;
  1934. struct drm_atomic_state *state;
  1935. struct drm_modeset_acquire_ctx ctx;
  1936. int ret;
  1937. if (!kms) {
  1938. SDE_ERROR("invalid argument\n");
  1939. return;
  1940. }
  1941. sde_kms = to_sde_kms(kms);
  1942. dev = sde_kms->dev;
  1943. drm_modeset_acquire_init(&ctx, 0);
  1944. state = drm_atomic_state_alloc(dev);
  1945. if (!state) {
  1946. ret = -ENOMEM;
  1947. goto out_ctx;
  1948. }
  1949. state->acquire_ctx = &ctx;
  1950. retry:
  1951. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  1952. if (ret)
  1953. goto out_state;
  1954. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  1955. if (ret)
  1956. goto out_state;
  1957. ret = drm_atomic_commit(state);
  1958. out_state:
  1959. if (ret == -EDEADLK)
  1960. goto backoff;
  1961. drm_atomic_state_put(state);
  1962. out_ctx:
  1963. drm_modeset_drop_locks(&ctx);
  1964. drm_modeset_acquire_fini(&ctx);
  1965. if (ret)
  1966. SDE_ERROR("kms lastclose failed: %d\n", ret);
  1967. return;
  1968. backoff:
  1969. drm_atomic_state_clear(state);
  1970. drm_modeset_backoff(&ctx);
  1971. goto retry;
  1972. }
  1973. static int sde_kms_check_vm_request(struct msm_kms *kms,
  1974. struct drm_atomic_state *state)
  1975. {
  1976. struct sde_kms *sde_kms;
  1977. struct drm_device *dev;
  1978. struct drm_crtc *crtc;
  1979. struct drm_crtc_state *new_cstate, *old_cstate;
  1980. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  1981. struct drm_crtc *active_crtc = NULL, *global_active_crtc = NULL;
  1982. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  1983. struct sde_vm_ops *vm_ops;
  1984. bool vm_req_active = false;
  1985. enum sde_crtc_idle_pc_state idle_pc_state;
  1986. int rc = 0;
  1987. if (!kms || !state)
  1988. return -EINVAL;
  1989. sde_kms = to_sde_kms(kms);
  1990. dev = sde_kms->dev;
  1991. vm_ops = sde_vm_get_ops(sde_kms);
  1992. if (!vm_ops)
  1993. return 0;
  1994. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  1995. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  1996. new_state = to_sde_crtc_state(new_cstate);
  1997. if (!new_cstate->active && !new_cstate->active_changed)
  1998. continue;
  1999. new_vm_req = sde_crtc_get_property(new_state,
  2000. CRTC_PROP_VM_REQ_STATE);
  2001. commit_crtc_cnt++;
  2002. if (old_cstate) {
  2003. old_state = to_sde_crtc_state(old_cstate);
  2004. old_vm_req = sde_crtc_get_property(old_state,
  2005. CRTC_PROP_VM_REQ_STATE);
  2006. }
  2007. /**
  2008. * No active request if the transition is from
  2009. * VM_REQ_NONE to VM_REQ_NONE
  2010. */
  2011. if (new_vm_req || (old_state && old_vm_req))
  2012. vm_req_active = true;
  2013. idle_pc_state = sde_crtc_get_property(new_state,
  2014. CRTC_PROP_IDLE_PC_STATE);
  2015. active_crtc = crtc;
  2016. }
  2017. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2018. if (!crtc->state->active)
  2019. continue;
  2020. global_crtc_cnt++;
  2021. global_active_crtc = crtc;
  2022. }
  2023. /* Check for single crtc commits only on valid VM requests */
  2024. if (vm_req_active && active_crtc && global_active_crtc &&
  2025. (commit_crtc_cnt > sde_kms->catalog->max_trusted_vm_displays ||
  2026. global_crtc_cnt > sde_kms->catalog->max_trusted_vm_displays ||
  2027. active_crtc != global_active_crtc)) {
  2028. SDE_ERROR(
  2029. "failed to switch VM due to CRTC concurrencies: MAX_CNT: %d active_cnt: %d global_cnt: %d active_crtc: %d global_crtc: %d\n",
  2030. sde_kms->catalog->max_trusted_vm_displays,
  2031. commit_crtc_cnt, global_crtc_cnt, active_crtc,
  2032. global_active_crtc);
  2033. return -E2BIG;
  2034. }
  2035. if (!vm_req_active)
  2036. return 0;
  2037. /* disable idle-pc before releasing the HW */
  2038. if ((new_vm_req == VM_REQ_RELEASE) &&
  2039. (idle_pc_state == IDLE_PC_ENABLE)) {
  2040. SDE_ERROR("failed to switch VM since idle-pc is enabled\n");
  2041. return -EINVAL;
  2042. }
  2043. sde_vm_lock(sde_kms);
  2044. if (vm_ops->vm_request_valid)
  2045. rc = vm_ops->vm_request_valid(sde_kms, old_vm_req, new_vm_req);
  2046. if (rc)
  2047. SDE_ERROR(
  2048. "failed to complete vm transition request. old_state = %d, new_state = %d, hw_ownership: %d\n",
  2049. old_vm_req, new_vm_req, vm_ops->vm_owns_hw(sde_kms));
  2050. sde_vm_unlock(sde_kms);
  2051. return rc;
  2052. }
  2053. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2054. struct drm_atomic_state *state)
  2055. {
  2056. struct sde_kms *sde_kms;
  2057. struct drm_device *dev;
  2058. struct drm_crtc *crtc;
  2059. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2060. struct drm_crtc_state *crtc_state;
  2061. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2062. bool sec_session = false, global_sec_session = false;
  2063. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2064. int i;
  2065. if (!kms || !state) {
  2066. return -EINVAL;
  2067. SDE_ERROR("invalid arguments\n");
  2068. }
  2069. sde_kms = to_sde_kms(kms);
  2070. dev = sde_kms->dev;
  2071. /* iterate state object for active secure/non-secure crtc */
  2072. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2073. if (!crtc_state->active)
  2074. continue;
  2075. active_crtc_cnt++;
  2076. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2077. &fb_sec, &fb_sec_dir);
  2078. if (fb_sec_dir)
  2079. sec_session = true;
  2080. cur_crtc = crtc;
  2081. }
  2082. /* iterate global list for active and secure/non-secure crtc */
  2083. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2084. if (!crtc->state->active)
  2085. continue;
  2086. global_active_crtc_cnt++;
  2087. /* update only when crtc is not the same as current crtc */
  2088. if (crtc != cur_crtc) {
  2089. fb_ns = fb_sec = fb_sec_dir = 0;
  2090. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2091. &fb_sec, &fb_sec_dir);
  2092. if (fb_sec_dir)
  2093. global_sec_session = true;
  2094. global_crtc = crtc;
  2095. }
  2096. }
  2097. if (!global_sec_session && !sec_session)
  2098. return 0;
  2099. /*
  2100. * - fail crtc commit, if secure-camera/secure-ui session is
  2101. * in-progress in any other display
  2102. * - fail secure-camera/secure-ui crtc commit, if any other display
  2103. * session is in-progress
  2104. */
  2105. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2106. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2107. SDE_ERROR(
  2108. "crtc%d secure check failed global_active:%d active:%d\n",
  2109. cur_crtc ? cur_crtc->base.id : -1,
  2110. global_active_crtc_cnt, active_crtc_cnt);
  2111. return -EPERM;
  2112. /*
  2113. * As only one crtc is allowed during secure session, the crtc
  2114. * in this commit should match with the global crtc
  2115. */
  2116. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2117. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2118. cur_crtc->base.id, sec_session,
  2119. global_crtc->base.id, global_sec_session);
  2120. return -EPERM;
  2121. }
  2122. return 0;
  2123. }
  2124. static int sde_kms_atomic_check(struct msm_kms *kms,
  2125. struct drm_atomic_state *state)
  2126. {
  2127. struct sde_kms *sde_kms;
  2128. struct drm_device *dev;
  2129. int ret;
  2130. if (!kms || !state)
  2131. return -EINVAL;
  2132. sde_kms = to_sde_kms(kms);
  2133. dev = sde_kms->dev;
  2134. SDE_ATRACE_BEGIN("atomic_check");
  2135. if (sde_kms_is_suspend_blocked(dev)) {
  2136. SDE_DEBUG("suspended, skip atomic_check\n");
  2137. ret = -EBUSY;
  2138. goto end;
  2139. }
  2140. ret = drm_atomic_helper_check(dev, state);
  2141. if (ret)
  2142. goto end;
  2143. /*
  2144. * Check if any secure transition(moving CRTC between secure and
  2145. * non-secure state and vice-versa) is allowed or not. when moving
  2146. * to secure state, planes with fb_mode set to dir_translated only can
  2147. * be staged on the CRTC, and only one CRTC can be active during
  2148. * Secure state
  2149. */
  2150. ret = sde_kms_check_secure_transition(kms, state);
  2151. if (ret)
  2152. goto end;
  2153. ret = sde_kms_check_vm_request(kms, state);
  2154. if (ret)
  2155. SDE_ERROR("vm switch request checks failed\n");
  2156. end:
  2157. SDE_ATRACE_END("atomic_check");
  2158. return ret;
  2159. }
  2160. static struct msm_gem_address_space*
  2161. _sde_kms_get_address_space(struct msm_kms *kms,
  2162. unsigned int domain)
  2163. {
  2164. struct sde_kms *sde_kms;
  2165. if (!kms) {
  2166. SDE_ERROR("invalid kms\n");
  2167. return NULL;
  2168. }
  2169. sde_kms = to_sde_kms(kms);
  2170. if (!sde_kms) {
  2171. SDE_ERROR("invalid sde_kms\n");
  2172. return NULL;
  2173. }
  2174. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2175. return NULL;
  2176. return (sde_kms->aspace[domain] &&
  2177. sde_kms->aspace[domain]->domain_attached) ?
  2178. sde_kms->aspace[domain] : NULL;
  2179. }
  2180. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2181. unsigned int domain)
  2182. {
  2183. struct sde_kms *sde_kms;
  2184. struct msm_gem_address_space *aspace;
  2185. if (!kms) {
  2186. SDE_ERROR("invalid kms\n");
  2187. return NULL;
  2188. }
  2189. sde_kms = to_sde_kms(kms);
  2190. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2191. SDE_ERROR("invalid params\n");
  2192. return NULL;
  2193. }
  2194. aspace = _sde_kms_get_address_space(kms, domain);
  2195. return (aspace && aspace->domain_attached) ?
  2196. msm_gem_get_aspace_device(aspace) : NULL;
  2197. }
  2198. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2199. {
  2200. struct drm_device *dev = NULL;
  2201. struct sde_kms *sde_kms = NULL;
  2202. struct drm_connector *connector = NULL;
  2203. struct drm_connector_list_iter conn_iter;
  2204. struct sde_connector *sde_conn = NULL;
  2205. if (!kms) {
  2206. SDE_ERROR("invalid kms\n");
  2207. return;
  2208. }
  2209. sde_kms = to_sde_kms(kms);
  2210. dev = sde_kms->dev;
  2211. if (!dev) {
  2212. SDE_ERROR("invalid device\n");
  2213. return;
  2214. }
  2215. if (!dev->mode_config.poll_enabled)
  2216. return;
  2217. mutex_lock(&dev->mode_config.mutex);
  2218. drm_connector_list_iter_begin(dev, &conn_iter);
  2219. drm_for_each_connector_iter(connector, &conn_iter) {
  2220. /* Only handle HPD capable connectors. */
  2221. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2222. continue;
  2223. sde_conn = to_sde_connector(connector);
  2224. if (sde_conn->ops.post_open)
  2225. sde_conn->ops.post_open(&sde_conn->base,
  2226. sde_conn->display);
  2227. }
  2228. drm_connector_list_iter_end(&conn_iter);
  2229. mutex_unlock(&dev->mode_config.mutex);
  2230. }
  2231. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2232. struct sde_splash_display *splash_display,
  2233. struct drm_crtc *crtc)
  2234. {
  2235. struct msm_drm_private *priv;
  2236. struct drm_plane *plane;
  2237. struct sde_splash_mem *splash;
  2238. enum sde_sspp plane_id;
  2239. bool is_virtual;
  2240. int i, j;
  2241. if (!sde_kms || !splash_display || !crtc) {
  2242. SDE_ERROR("invalid input args\n");
  2243. return -EINVAL;
  2244. }
  2245. priv = sde_kms->dev->dev_private;
  2246. for (i = 0; i < priv->num_planes; i++) {
  2247. plane = priv->planes[i];
  2248. plane_id = sde_plane_pipe(plane);
  2249. is_virtual = is_sde_plane_virtual(plane);
  2250. splash = splash_display->splash;
  2251. for (j = 0; j < splash_display->pipe_cnt; j++) {
  2252. if ((plane_id != splash_display->pipes[j].sspp) ||
  2253. (splash_display->pipes[j].is_virtual
  2254. != is_virtual))
  2255. continue;
  2256. if (splash && sde_plane_validate_src_addr(plane,
  2257. splash->splash_buf_base,
  2258. splash->splash_buf_size)) {
  2259. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2260. plane_id, crtc->base.id);
  2261. }
  2262. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2263. crtc->base.id, plane_id, is_virtual);
  2264. }
  2265. }
  2266. return 0;
  2267. }
  2268. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2269. struct sde_kms *sde_kms, struct drm_connector *connector,
  2270. u32 display_idx)
  2271. {
  2272. struct drm_display_mode *drm_mode = NULL, *curr_mode = NULL;
  2273. u32 i = 0, mode_index;
  2274. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2275. /* currently consider modes[0] as the preferred mode */
  2276. curr_mode = list_first_entry(&connector->modes,
  2277. struct drm_display_mode, head);
  2278. } else if (sde_kms->hw_mdp && sde_kms->hw_mdp->ops.get_mode_index) {
  2279. mode_index = sde_kms->hw_mdp->ops.get_mode_index(
  2280. sde_kms->hw_mdp, display_idx);
  2281. list_for_each_entry(drm_mode, &connector->modes, head) {
  2282. if (mode_index == i) {
  2283. curr_mode = drm_mode;
  2284. break;
  2285. }
  2286. i++;
  2287. }
  2288. }
  2289. return curr_mode;
  2290. }
  2291. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2292. struct dsi_display *dsi_display)
  2293. {
  2294. void *display;
  2295. struct drm_encoder *encoder = NULL;
  2296. struct msm_display_info info;
  2297. struct drm_device *dev;
  2298. struct sde_kms *sde_kms;
  2299. struct drm_connector_list_iter conn_iter;
  2300. struct drm_connector *connector = NULL;
  2301. struct sde_connector *sde_conn = NULL;
  2302. int rc = 0;
  2303. sde_kms = to_sde_kms(kms);
  2304. dev = sde_kms->dev;
  2305. display = dsi_display;
  2306. if (dsi_display) {
  2307. if (dsi_display->bridge->base.encoder) {
  2308. encoder = dsi_display->bridge->base.encoder;
  2309. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2310. }
  2311. memset(&info, 0x0, sizeof(info));
  2312. rc = dsi_display_get_info(NULL, &info, display);
  2313. if (rc) {
  2314. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2315. rc, __func__);
  2316. encoder = NULL;
  2317. }
  2318. }
  2319. drm_connector_list_iter_begin(dev, &conn_iter);
  2320. drm_for_each_connector_iter(connector, &conn_iter) {
  2321. /**
  2322. * Inform cont_splash is disabled to each interface/connector.
  2323. * This is currently supported for DSI interface.
  2324. */
  2325. sde_conn = to_sde_connector(connector);
  2326. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2327. if (!dsi_display || !encoder) {
  2328. sde_conn->ops.cont_splash_res_disable
  2329. (sde_conn->display);
  2330. } else if (connector->encoder_ids[0]
  2331. == encoder->base.id) {
  2332. /**
  2333. * This handles dual DSI
  2334. * configuration where one DSI
  2335. * interface has cont_splash
  2336. * enabled and the other doesn't.
  2337. */
  2338. sde_conn->ops.cont_splash_res_disable
  2339. (sde_conn->display);
  2340. break;
  2341. }
  2342. }
  2343. }
  2344. drm_connector_list_iter_end(&conn_iter);
  2345. return 0;
  2346. }
  2347. static int sde_kms_cont_splash_config(struct msm_kms *kms)
  2348. {
  2349. void *display;
  2350. struct dsi_display *dsi_display;
  2351. struct msm_display_info info;
  2352. struct drm_encoder *encoder = NULL;
  2353. struct drm_crtc *crtc = NULL;
  2354. int i, rc = 0;
  2355. struct drm_display_mode *drm_mode = NULL;
  2356. struct drm_device *dev;
  2357. struct msm_drm_private *priv;
  2358. struct sde_kms *sde_kms;
  2359. struct drm_connector_list_iter conn_iter;
  2360. struct drm_connector *connector = NULL;
  2361. struct sde_connector *sde_conn = NULL;
  2362. struct sde_splash_display *splash_display;
  2363. if (!kms) {
  2364. SDE_ERROR("invalid kms\n");
  2365. return -EINVAL;
  2366. }
  2367. sde_kms = to_sde_kms(kms);
  2368. dev = sde_kms->dev;
  2369. if (!dev) {
  2370. SDE_ERROR("invalid device\n");
  2371. return -EINVAL;
  2372. }
  2373. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  2374. && (!sde_kms->splash_data.num_splash_regions)) ||
  2375. !sde_kms->splash_data.num_splash_displays) {
  2376. DRM_INFO("cont_splash feature not enabled\n");
  2377. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  2378. return rc;
  2379. }
  2380. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  2381. sde_kms->splash_data.num_splash_displays,
  2382. sde_kms->dsi_display_count);
  2383. /* dsi */
  2384. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  2385. display = sde_kms->dsi_displays[i];
  2386. dsi_display = (struct dsi_display *)display;
  2387. splash_display = &sde_kms->splash_data.splash_display[i];
  2388. if (!splash_display->cont_splash_enabled) {
  2389. SDE_DEBUG("display->name = %s splash not enabled\n",
  2390. dsi_display->name);
  2391. sde_kms_inform_cont_splash_res_disable(kms,
  2392. dsi_display);
  2393. continue;
  2394. }
  2395. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  2396. if (dsi_display->bridge->base.encoder) {
  2397. encoder = dsi_display->bridge->base.encoder;
  2398. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2399. }
  2400. memset(&info, 0x0, sizeof(info));
  2401. rc = dsi_display_get_info(NULL, &info, display);
  2402. if (rc) {
  2403. SDE_ERROR("dsi get_info %d failed\n", i);
  2404. encoder = NULL;
  2405. continue;
  2406. }
  2407. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  2408. ((info.is_connected) ? "true" : "false"),
  2409. info.display_type);
  2410. if (!encoder) {
  2411. SDE_ERROR("encoder not initialized\n");
  2412. return -EINVAL;
  2413. }
  2414. priv = sde_kms->dev->dev_private;
  2415. encoder->crtc = priv->crtcs[i];
  2416. crtc = encoder->crtc;
  2417. splash_display->encoder = encoder;
  2418. SDE_DEBUG("for dsi-display:%d crtc id = %d enc id =%d\n",
  2419. i, crtc->base.id, encoder->base.id);
  2420. mutex_lock(&dev->mode_config.mutex);
  2421. drm_connector_list_iter_begin(dev, &conn_iter);
  2422. drm_for_each_connector_iter(connector, &conn_iter) {
  2423. /**
  2424. * SDE_KMS doesn't attach more than one encoder to
  2425. * a DSI connector. So it is safe to check only with
  2426. * the first encoder entry. Revisit this logic if we
  2427. * ever have to support continuous splash for
  2428. * external displays in MST configuration.
  2429. */
  2430. if (connector->encoder_ids[0] == encoder->base.id)
  2431. break;
  2432. }
  2433. drm_connector_list_iter_end(&conn_iter);
  2434. if (!connector) {
  2435. SDE_ERROR("connector not initialized\n");
  2436. mutex_unlock(&dev->mode_config.mutex);
  2437. return -EINVAL;
  2438. }
  2439. if (connector->funcs->fill_modes) {
  2440. connector->funcs->fill_modes(connector,
  2441. dev->mode_config.max_width,
  2442. dev->mode_config.max_height);
  2443. } else {
  2444. SDE_ERROR("fill_modes api not defined\n");
  2445. mutex_unlock(&dev->mode_config.mutex);
  2446. return -EINVAL;
  2447. }
  2448. mutex_unlock(&dev->mode_config.mutex);
  2449. crtc->state->encoder_mask = (1 << drm_encoder_index(encoder));
  2450. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, i);
  2451. if (!drm_mode) {
  2452. SDE_ERROR("invalid drm-mode type:%d, index:%d\n",
  2453. sde_kms->splash_data.type, i);
  2454. return -EINVAL;
  2455. }
  2456. SDE_DEBUG("drm_mode->name = %s, type=0x%x, flags=0x%x\n",
  2457. drm_mode->name, drm_mode->type,
  2458. drm_mode->flags);
  2459. /* Update CRTC drm structure */
  2460. crtc->state->active = true;
  2461. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  2462. if (rc) {
  2463. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  2464. return rc;
  2465. }
  2466. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  2467. drm_mode_copy(&crtc->mode, drm_mode);
  2468. /* Update encoder structure */
  2469. sde_encoder_update_caps_for_cont_splash(encoder,
  2470. splash_display, true);
  2471. sde_crtc_update_cont_splash_settings(crtc);
  2472. sde_conn = to_sde_connector(connector);
  2473. if (sde_conn && sde_conn->ops.cont_splash_config)
  2474. sde_conn->ops.cont_splash_config(sde_conn->display);
  2475. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2476. splash_display, crtc);
  2477. if (rc) {
  2478. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2479. return rc;
  2480. }
  2481. }
  2482. return rc;
  2483. }
  2484. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2485. {
  2486. struct sde_kms *sde_kms;
  2487. if (!kms) {
  2488. SDE_ERROR("invalid kms\n");
  2489. return false;
  2490. }
  2491. sde_kms = to_sde_kms(kms);
  2492. return sde_kms->splash_data.num_splash_displays;
  2493. }
  2494. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  2495. const struct drm_display_mode *mode,
  2496. const struct msm_resource_caps_info *res, u32 *num_lm)
  2497. {
  2498. struct sde_kms *sde_kms;
  2499. s64 mode_clock_hz = 0;
  2500. s64 max_mdp_clock_hz = 0;
  2501. s64 max_lm_width = 0;
  2502. s64 hdisplay_fp = 0;
  2503. s64 htotal_fp = 0;
  2504. s64 vtotal_fp = 0;
  2505. s64 vrefresh_fp = 0;
  2506. s64 mdp_fudge_factor = 0;
  2507. s64 num_lm_fp = 0;
  2508. s64 lm_clk_fp = 0;
  2509. s64 lm_width_fp = 0;
  2510. int rc = 0;
  2511. if (!num_lm) {
  2512. SDE_ERROR("invalid num_lm pointer\n");
  2513. return -EINVAL;
  2514. }
  2515. /* default to 1 layer mixer */
  2516. *num_lm = 1;
  2517. if (!kms || !mode || !res) {
  2518. SDE_ERROR("invalid input args\n");
  2519. return -EINVAL;
  2520. }
  2521. sde_kms = to_sde_kms(kms);
  2522. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  2523. max_lm_width = drm_int2fixp(res->max_mixer_width);
  2524. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  2525. htotal_fp = drm_int2fixp(mode->htotal);
  2526. vtotal_fp = drm_int2fixp(mode->vtotal);
  2527. vrefresh_fp = drm_int2fixp(mode->vrefresh);
  2528. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  2529. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  2530. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  2531. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  2532. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  2533. if (mode_clock_hz > max_mdp_clock_hz ||
  2534. hdisplay_fp > max_lm_width) {
  2535. *num_lm = 0;
  2536. do {
  2537. *num_lm += 2;
  2538. num_lm_fp = drm_int2fixp(*num_lm);
  2539. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  2540. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  2541. if (*num_lm > 4) {
  2542. rc = -EINVAL;
  2543. goto error;
  2544. }
  2545. } while (lm_clk_fp > max_mdp_clock_hz ||
  2546. lm_width_fp > max_lm_width);
  2547. mode_clock_hz = lm_clk_fp;
  2548. }
  2549. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%llu max_clk=%llu\n",
  2550. mode->name, mode->htotal, mode->vtotal, mode->vrefresh,
  2551. *num_lm, drm_fixp2int(mode_clock_hz),
  2552. sde_kms->perf.max_core_clk_rate);
  2553. return 0;
  2554. error:
  2555. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  2556. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%llu max_clk=%llu\n",
  2557. mode->name, mode->htotal, mode->vtotal, mode->vrefresh,
  2558. *num_lm, drm_fixp2int(mode_clock_hz),
  2559. sde_kms->perf.max_core_clk_rate);
  2560. return rc;
  2561. }
  2562. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  2563. u32 hdisplay, u32 *num_dsc)
  2564. {
  2565. struct sde_kms *sde_kms;
  2566. uint32_t max_dsc_width;
  2567. if (!num_dsc) {
  2568. SDE_ERROR("invalid num_dsc pointer\n");
  2569. return -EINVAL;
  2570. }
  2571. *num_dsc = 0;
  2572. if (!kms || !hdisplay) {
  2573. SDE_ERROR("invalid input args\n");
  2574. return -EINVAL;
  2575. }
  2576. sde_kms = to_sde_kms(kms);
  2577. max_dsc_width = sde_kms->catalog->max_dsc_width;
  2578. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  2579. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  2580. hdisplay, max_dsc_width,
  2581. *num_dsc);
  2582. return 0;
  2583. }
  2584. static void _sde_kms_null_commit(struct drm_device *dev,
  2585. struct drm_encoder *enc)
  2586. {
  2587. struct drm_modeset_acquire_ctx ctx;
  2588. struct drm_connector *conn = NULL;
  2589. struct drm_connector *tmp_conn = NULL;
  2590. struct drm_connector_list_iter conn_iter;
  2591. struct drm_atomic_state *state = NULL;
  2592. struct drm_crtc_state *crtc_state = NULL;
  2593. struct drm_connector_state *conn_state = NULL;
  2594. int retry_cnt = 0;
  2595. int ret = 0;
  2596. drm_modeset_acquire_init(&ctx, 0);
  2597. retry:
  2598. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2599. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  2600. drm_modeset_backoff(&ctx);
  2601. retry_cnt++;
  2602. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  2603. goto retry;
  2604. } else if (WARN_ON(ret)) {
  2605. goto end;
  2606. }
  2607. state = drm_atomic_state_alloc(dev);
  2608. if (!state) {
  2609. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  2610. goto end;
  2611. }
  2612. state->acquire_ctx = &ctx;
  2613. drm_connector_list_iter_begin(dev, &conn_iter);
  2614. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2615. if (enc == tmp_conn->state->best_encoder) {
  2616. conn = tmp_conn;
  2617. break;
  2618. }
  2619. }
  2620. drm_connector_list_iter_end(&conn_iter);
  2621. if (!conn) {
  2622. SDE_ERROR("error in finding conn for enc:%d\n", DRMID(enc));
  2623. goto end;
  2624. }
  2625. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2626. conn_state = drm_atomic_get_connector_state(state, conn);
  2627. if (IS_ERR(conn_state)) {
  2628. SDE_ERROR("error %d getting connector %d state\n",
  2629. ret, DRMID(conn));
  2630. goto end;
  2631. }
  2632. crtc_state->active = true;
  2633. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2634. if (ret)
  2635. SDE_ERROR("error %d setting the crtc\n", ret);
  2636. ret = drm_atomic_commit(state);
  2637. if (ret)
  2638. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  2639. end:
  2640. if (state)
  2641. drm_atomic_state_put(state);
  2642. drm_modeset_drop_locks(&ctx);
  2643. drm_modeset_acquire_fini(&ctx);
  2644. }
  2645. void sde_kms_display_early_wakeup(struct drm_device *dev,
  2646. const int32_t connector_id)
  2647. {
  2648. struct drm_connector_list_iter conn_iter;
  2649. struct drm_connector *conn;
  2650. struct drm_encoder *drm_enc;
  2651. drm_connector_list_iter_begin(dev, &conn_iter);
  2652. drm_for_each_connector_iter(conn, &conn_iter) {
  2653. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  2654. connector_id != conn->base.id)
  2655. continue;
  2656. if (conn->state && conn->state->best_encoder)
  2657. drm_enc = conn->state->best_encoder;
  2658. else
  2659. drm_enc = conn->encoder;
  2660. if (drm_enc)
  2661. sde_encoder_early_wakeup(drm_enc);
  2662. }
  2663. drm_connector_list_iter_end(&conn_iter);
  2664. }
  2665. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  2666. struct device *dev)
  2667. {
  2668. int i, ret, crtc_id = 0;
  2669. struct drm_device *ddev = dev_get_drvdata(dev);
  2670. struct drm_connector *conn;
  2671. struct drm_connector_list_iter conn_iter;
  2672. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  2673. drm_connector_list_iter_begin(ddev, &conn_iter);
  2674. drm_for_each_connector_iter(conn, &conn_iter) {
  2675. uint64_t lp;
  2676. lp = sde_connector_get_lp(conn);
  2677. if (lp != SDE_MODE_DPMS_LP2)
  2678. continue;
  2679. if (sde_encoder_in_clone_mode(conn->encoder))
  2680. continue;
  2681. ret = sde_encoder_wait_for_event(conn->encoder,
  2682. MSM_ENC_TX_COMPLETE);
  2683. if (ret && ret != -EWOULDBLOCK) {
  2684. SDE_ERROR(
  2685. "[conn: %d] wait for commit done returned %d\n",
  2686. conn->base.id, ret);
  2687. } else if (!ret) {
  2688. crtc_id = drm_crtc_index(conn->state->crtc);
  2689. if (priv->event_thread[crtc_id].thread)
  2690. kthread_flush_worker(
  2691. &priv->event_thread[crtc_id].worker);
  2692. sde_encoder_idle_request(conn->encoder);
  2693. }
  2694. }
  2695. drm_connector_list_iter_end(&conn_iter);
  2696. for (i = 0; i < priv->num_crtcs; i++) {
  2697. if (priv->disp_thread[i].thread)
  2698. kthread_flush_worker(
  2699. &priv->disp_thread[i].worker);
  2700. if (priv->event_thread[i].thread)
  2701. kthread_flush_worker(
  2702. &priv->event_thread[i].worker);
  2703. }
  2704. kthread_flush_worker(&priv->pp_event_worker);
  2705. }
  2706. static int sde_kms_pm_suspend(struct device *dev)
  2707. {
  2708. struct drm_device *ddev;
  2709. struct drm_modeset_acquire_ctx ctx;
  2710. struct drm_connector *conn;
  2711. struct drm_encoder *enc;
  2712. struct drm_connector_list_iter conn_iter;
  2713. struct drm_atomic_state *state = NULL;
  2714. struct sde_kms *sde_kms;
  2715. int ret = 0, num_crtcs = 0;
  2716. if (!dev)
  2717. return -EINVAL;
  2718. ddev = dev_get_drvdata(dev);
  2719. if (!ddev || !ddev_to_msm_kms(ddev))
  2720. return -EINVAL;
  2721. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2722. SDE_EVT32(0);
  2723. /* disable hot-plug polling */
  2724. drm_kms_helper_poll_disable(ddev);
  2725. /* if a display stuck in CS trigger a null commit to complete handoff */
  2726. drm_for_each_encoder(enc, ddev) {
  2727. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  2728. _sde_kms_null_commit(ddev, enc);
  2729. }
  2730. /* acquire modeset lock(s) */
  2731. drm_modeset_acquire_init(&ctx, 0);
  2732. retry:
  2733. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2734. if (ret)
  2735. goto unlock;
  2736. /* save current state for resume */
  2737. if (sde_kms->suspend_state)
  2738. drm_atomic_state_put(sde_kms->suspend_state);
  2739. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  2740. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  2741. ret = PTR_ERR(sde_kms->suspend_state);
  2742. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  2743. sde_kms->suspend_state = NULL;
  2744. goto unlock;
  2745. }
  2746. /* create atomic state to disable all CRTCs */
  2747. state = drm_atomic_state_alloc(ddev);
  2748. if (!state) {
  2749. ret = -ENOMEM;
  2750. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  2751. goto unlock;
  2752. }
  2753. state->acquire_ctx = &ctx;
  2754. drm_connector_list_iter_begin(ddev, &conn_iter);
  2755. drm_for_each_connector_iter(conn, &conn_iter) {
  2756. struct drm_crtc_state *crtc_state;
  2757. uint64_t lp;
  2758. if (!conn->state || !conn->state->crtc ||
  2759. conn->dpms != DRM_MODE_DPMS_ON ||
  2760. sde_encoder_in_clone_mode(conn->encoder))
  2761. continue;
  2762. lp = sde_connector_get_lp(conn);
  2763. if (lp == SDE_MODE_DPMS_LP1) {
  2764. /* transition LP1->LP2 on pm suspend */
  2765. ret = sde_connector_set_property_for_commit(conn, state,
  2766. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  2767. if (ret) {
  2768. DRM_ERROR("failed to set lp2 for conn %d\n",
  2769. conn->base.id);
  2770. drm_connector_list_iter_end(&conn_iter);
  2771. goto unlock;
  2772. }
  2773. }
  2774. if (lp != SDE_MODE_DPMS_LP2) {
  2775. /* force CRTC to be inactive */
  2776. crtc_state = drm_atomic_get_crtc_state(state,
  2777. conn->state->crtc);
  2778. if (IS_ERR_OR_NULL(crtc_state)) {
  2779. DRM_ERROR("failed to get crtc %d state\n",
  2780. conn->state->crtc->base.id);
  2781. drm_connector_list_iter_end(&conn_iter);
  2782. goto unlock;
  2783. }
  2784. if (lp != SDE_MODE_DPMS_LP1)
  2785. crtc_state->active = false;
  2786. ++num_crtcs;
  2787. }
  2788. }
  2789. drm_connector_list_iter_end(&conn_iter);
  2790. /* check for nothing to do */
  2791. if (num_crtcs == 0) {
  2792. DRM_DEBUG("all crtcs are already in the off state\n");
  2793. sde_kms->suspend_block = true;
  2794. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  2795. goto unlock;
  2796. }
  2797. /* commit the "disable all" state */
  2798. ret = drm_atomic_commit(state);
  2799. if (ret < 0) {
  2800. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  2801. goto unlock;
  2802. }
  2803. sde_kms->suspend_block = true;
  2804. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  2805. unlock:
  2806. if (state) {
  2807. drm_atomic_state_put(state);
  2808. state = NULL;
  2809. }
  2810. if (ret == -EDEADLK) {
  2811. drm_modeset_backoff(&ctx);
  2812. goto retry;
  2813. }
  2814. drm_modeset_drop_locks(&ctx);
  2815. drm_modeset_acquire_fini(&ctx);
  2816. /*
  2817. * pm runtime driver avoids multiple runtime_suspend API call by
  2818. * checking runtime_status. However, this call helps when there is a
  2819. * race condition between pm_suspend call and doze_suspend/power_off
  2820. * commit. It removes the extra vote from suspend and adds it back
  2821. * later to allow power collapse during pm_suspend call
  2822. */
  2823. pm_runtime_put_sync(dev);
  2824. pm_runtime_get_noresume(dev);
  2825. /* dump clock state before entering suspend */
  2826. if (sde_kms->pm_suspend_clk_dump)
  2827. _sde_kms_dump_clks_state(sde_kms);
  2828. return ret;
  2829. }
  2830. static int sde_kms_pm_resume(struct device *dev)
  2831. {
  2832. struct drm_device *ddev;
  2833. struct sde_kms *sde_kms;
  2834. struct drm_modeset_acquire_ctx ctx;
  2835. int ret, i;
  2836. if (!dev)
  2837. return -EINVAL;
  2838. ddev = dev_get_drvdata(dev);
  2839. if (!ddev || !ddev_to_msm_kms(ddev))
  2840. return -EINVAL;
  2841. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2842. SDE_EVT32(sde_kms->suspend_state != NULL);
  2843. drm_mode_config_reset(ddev);
  2844. drm_modeset_acquire_init(&ctx, 0);
  2845. retry:
  2846. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2847. if (ret == -EDEADLK) {
  2848. drm_modeset_backoff(&ctx);
  2849. goto retry;
  2850. } else if (WARN_ON(ret)) {
  2851. goto end;
  2852. }
  2853. sde_kms->suspend_block = false;
  2854. if (sde_kms->suspend_state) {
  2855. sde_kms->suspend_state->acquire_ctx = &ctx;
  2856. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2857. ret = drm_atomic_helper_commit_duplicated_state(
  2858. sde_kms->suspend_state, &ctx);
  2859. if (ret != -EDEADLK)
  2860. break;
  2861. drm_modeset_backoff(&ctx);
  2862. }
  2863. if (ret < 0)
  2864. DRM_ERROR("failed to restore state, %d\n", ret);
  2865. drm_atomic_state_put(sde_kms->suspend_state);
  2866. sde_kms->suspend_state = NULL;
  2867. }
  2868. end:
  2869. drm_modeset_drop_locks(&ctx);
  2870. drm_modeset_acquire_fini(&ctx);
  2871. /* enable hot-plug polling */
  2872. drm_kms_helper_poll_enable(ddev);
  2873. return 0;
  2874. }
  2875. static const struct msm_kms_funcs kms_funcs = {
  2876. .hw_init = sde_kms_hw_init,
  2877. .postinit = sde_kms_postinit,
  2878. .irq_preinstall = sde_irq_preinstall,
  2879. .irq_postinstall = sde_irq_postinstall,
  2880. .irq_uninstall = sde_irq_uninstall,
  2881. .irq = sde_irq,
  2882. .lastclose = sde_kms_lastclose,
  2883. .prepare_fence = sde_kms_prepare_fence,
  2884. .prepare_commit = sde_kms_prepare_commit,
  2885. .commit = sde_kms_commit,
  2886. .complete_commit = sde_kms_complete_commit,
  2887. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  2888. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  2889. .enable_vblank = sde_kms_enable_vblank,
  2890. .disable_vblank = sde_kms_disable_vblank,
  2891. .check_modified_format = sde_format_check_modified_format,
  2892. .atomic_check = sde_kms_atomic_check,
  2893. .get_format = sde_get_msm_format,
  2894. .round_pixclk = sde_kms_round_pixclk,
  2895. .display_early_wakeup = sde_kms_display_early_wakeup,
  2896. .pm_suspend = sde_kms_pm_suspend,
  2897. .pm_resume = sde_kms_pm_resume,
  2898. .destroy = sde_kms_destroy,
  2899. .debugfs_destroy = sde_kms_debugfs_destroy,
  2900. .cont_splash_config = sde_kms_cont_splash_config,
  2901. .register_events = _sde_kms_register_events,
  2902. .get_address_space = _sde_kms_get_address_space,
  2903. .get_address_space_device = _sde_kms_get_address_space_device,
  2904. .postopen = _sde_kms_post_open,
  2905. .check_for_splash = sde_kms_check_for_splash,
  2906. .get_mixer_count = sde_kms_get_mixer_count,
  2907. .get_dsc_count = sde_kms_get_dsc_count,
  2908. };
  2909. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  2910. {
  2911. int i;
  2912. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  2913. if (!sde_kms->aspace[i])
  2914. continue;
  2915. msm_gem_address_space_put(sde_kms->aspace[i]);
  2916. sde_kms->aspace[i] = NULL;
  2917. }
  2918. return 0;
  2919. }
  2920. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  2921. {
  2922. struct msm_mmu *mmu;
  2923. int i, ret;
  2924. int early_map = 0;
  2925. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  2926. return -EINVAL;
  2927. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  2928. struct msm_gem_address_space *aspace;
  2929. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  2930. if (IS_ERR(mmu)) {
  2931. ret = PTR_ERR(mmu);
  2932. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  2933. i, ret);
  2934. continue;
  2935. }
  2936. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  2937. mmu, "sde");
  2938. if (IS_ERR(aspace)) {
  2939. ret = PTR_ERR(aspace);
  2940. goto fail;
  2941. }
  2942. sde_kms->aspace[i] = aspace;
  2943. aspace->domain_attached = true;
  2944. /* Mapping splash memory block */
  2945. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  2946. sde_kms->splash_data.num_splash_regions) {
  2947. ret = _sde_kms_map_all_splash_regions(sde_kms);
  2948. if (ret) {
  2949. SDE_ERROR("failed to map ret:%d\n", ret);
  2950. goto fail;
  2951. }
  2952. }
  2953. /*
  2954. * disable early-map which would have been enabled during
  2955. * bootup by smmu through the device-tree hint for cont-spash
  2956. */
  2957. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  2958. &early_map);
  2959. if (ret) {
  2960. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  2961. ret, early_map);
  2962. goto early_map_fail;
  2963. }
  2964. }
  2965. sde_kms->base.aspace = sde_kms->aspace[0];
  2966. return 0;
  2967. early_map_fail:
  2968. _sde_kms_unmap_all_splash_regions(sde_kms);
  2969. fail:
  2970. mmu->funcs->destroy(mmu);
  2971. _sde_kms_mmu_destroy(sde_kms);
  2972. return ret;
  2973. }
  2974. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  2975. {
  2976. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  2977. return;
  2978. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  2979. }
  2980. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  2981. {
  2982. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  2983. return;
  2984. if (sde_kms->hw_mdp->ops.reset_ubwc)
  2985. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  2986. sde_kms->catalog);
  2987. }
  2988. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  2989. {
  2990. struct sde_vbif_set_qos_params qos_params;
  2991. struct sde_mdss_cfg *catalog;
  2992. if (!sde_kms->catalog)
  2993. return;
  2994. catalog = sde_kms->catalog;
  2995. memset(&qos_params, 0, sizeof(qos_params));
  2996. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  2997. qos_params.xin_id = catalog->dma_cfg.xin_id;
  2998. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  2999. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3000. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3001. }
  3002. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3003. {
  3004. struct sde_hw_uidle *uidle;
  3005. if (!sde_kms) {
  3006. SDE_ERROR("invalid kms\n");
  3007. return -EINVAL;
  3008. }
  3009. uidle = sde_kms->hw_uidle;
  3010. if (uidle && uidle->ops.active_override_enable)
  3011. uidle->ops.active_override_enable(uidle, enable);
  3012. return 0;
  3013. }
  3014. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  3015. {
  3016. struct device *cpu_dev;
  3017. int cpu = 0;
  3018. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  3019. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3020. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3021. return;
  3022. }
  3023. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3024. cpu_dev = get_cpu_device(cpu);
  3025. if (!cpu_dev) {
  3026. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3027. cpu);
  3028. continue;
  3029. }
  3030. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3031. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  3032. cpu_irq_latency);
  3033. else
  3034. dev_pm_qos_add_request(cpu_dev,
  3035. &sde_kms->pm_qos_irq_req[cpu],
  3036. DEV_PM_QOS_RESUME_LATENCY,
  3037. cpu_irq_latency);
  3038. }
  3039. }
  3040. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  3041. {
  3042. struct device *cpu_dev;
  3043. int cpu = 0;
  3044. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3045. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3046. return;
  3047. }
  3048. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3049. cpu_dev = get_cpu_device(cpu);
  3050. if (!cpu_dev) {
  3051. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3052. cpu);
  3053. continue;
  3054. }
  3055. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3056. dev_pm_qos_remove_request(
  3057. &sde_kms->pm_qos_irq_req[cpu]);
  3058. }
  3059. }
  3060. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3061. {
  3062. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3063. mutex_lock(&priv->phandle.phandle_lock);
  3064. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3065. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3066. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3067. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3068. mutex_unlock(&priv->phandle.phandle_lock);
  3069. }
  3070. static void sde_kms_irq_affinity_notify(
  3071. struct irq_affinity_notify *affinity_notify,
  3072. const cpumask_t *mask)
  3073. {
  3074. struct msm_drm_private *priv;
  3075. struct sde_kms *sde_kms = container_of(affinity_notify,
  3076. struct sde_kms, affinity_notify);
  3077. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3078. return;
  3079. priv = sde_kms->dev->dev_private;
  3080. mutex_lock(&priv->phandle.phandle_lock);
  3081. // save irq cpu mask
  3082. sde_kms->irq_cpu_mask = *mask;
  3083. // request vote with updated irq cpu mask
  3084. if (sde_kms->irq_enabled)
  3085. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3086. mutex_unlock(&priv->phandle.phandle_lock);
  3087. }
  3088. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3089. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3090. {
  3091. struct sde_kms *sde_kms = usr;
  3092. struct msm_kms *msm_kms;
  3093. msm_kms = &sde_kms->base;
  3094. if (!sde_kms)
  3095. return;
  3096. SDE_DEBUG("event_type:%d\n", event_type);
  3097. SDE_EVT32_VERBOSE(event_type);
  3098. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3099. sde_irq_update(msm_kms, true);
  3100. sde_kms->first_kickoff = true;
  3101. /**
  3102. * Rotator sid needs to be programmed since uefi doesn't
  3103. * configure it during continuous splash
  3104. */
  3105. sde_kms_init_rot_sid_hw(sde_kms);
  3106. if (sde_kms->splash_data.num_splash_displays ||
  3107. sde_in_trusted_vm(sde_kms))
  3108. return;
  3109. sde_vbif_init_memtypes(sde_kms);
  3110. sde_kms_init_shared_hw(sde_kms);
  3111. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3112. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3113. sde_irq_update(msm_kms, false);
  3114. sde_kms->first_kickoff = false;
  3115. if (sde_in_trusted_vm(sde_kms))
  3116. return;
  3117. _sde_kms_active_override(sde_kms, true);
  3118. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  3119. sde_vbif_axi_halt_request(sde_kms);
  3120. }
  3121. }
  3122. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3123. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3124. {
  3125. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3126. int rc = -EINVAL;
  3127. SDE_DEBUG("\n");
  3128. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  3129. if (rc > 0)
  3130. rc = 0;
  3131. SDE_EVT32(rc, genpd->device_count);
  3132. return rc;
  3133. }
  3134. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3135. {
  3136. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3137. SDE_DEBUG("\n");
  3138. pm_runtime_put_sync(sde_kms->dev->dev);
  3139. SDE_EVT32(genpd->device_count);
  3140. return 0;
  3141. }
  3142. static int _sde_kms_get_splash_data(struct sde_kms *sde_kms,
  3143. struct sde_splash_data *data)
  3144. {
  3145. int i = 0;
  3146. int ret = 0;
  3147. struct device_node *parent, *node, *node1;
  3148. struct resource r, r1;
  3149. const char *node_name = "splash_region";
  3150. struct sde_splash_mem *mem;
  3151. bool share_splash_mem = false;
  3152. int num_displays, num_regions;
  3153. struct sde_splash_display *splash_display;
  3154. if (!data)
  3155. return -EINVAL;
  3156. memset(data, 0, sizeof(*data));
  3157. parent = of_find_node_by_path("/reserved-memory");
  3158. if (!parent) {
  3159. SDE_ERROR("failed to find reserved-memory node\n");
  3160. return -EINVAL;
  3161. }
  3162. node = of_find_node_by_name(parent, node_name);
  3163. if (!node) {
  3164. SDE_DEBUG("failed to find node %s\n", node_name);
  3165. return -EINVAL;
  3166. }
  3167. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3168. if (!node1)
  3169. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3170. /**
  3171. * Support sharing a single splash memory for all the built in displays
  3172. * and also independent splash region per displays. Incase of
  3173. * independent splash region for each connected display, dtsi node of
  3174. * cont_splash_region should be collection of all memory regions
  3175. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3176. */
  3177. num_displays = dsi_display_get_num_of_displays();
  3178. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3179. data->num_splash_displays = num_displays;
  3180. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3181. if (num_displays > num_regions) {
  3182. share_splash_mem = true;
  3183. pr_info(":%d displays share same splash buf\n", num_displays);
  3184. }
  3185. for (i = 0; i < num_displays; i++) {
  3186. splash_display = &data->splash_display[i];
  3187. if (!i || !share_splash_mem) {
  3188. if (of_address_to_resource(node, i, &r)) {
  3189. SDE_ERROR("invalid data for:%s\n", node_name);
  3190. return -EINVAL;
  3191. }
  3192. mem = &data->splash_mem[i];
  3193. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3194. SDE_DEBUG("failed to find ramdump memory\n");
  3195. mem->ramdump_base = 0;
  3196. mem->ramdump_size = 0;
  3197. } else {
  3198. mem->ramdump_base = (unsigned long)r1.start;
  3199. mem->ramdump_size = (r1.end - r1.start) + 1;
  3200. }
  3201. mem->splash_buf_base = (unsigned long)r.start;
  3202. mem->splash_buf_size = (r.end - r.start) + 1;
  3203. mem->ref_cnt = 0;
  3204. splash_display->splash = mem;
  3205. data->num_splash_regions++;
  3206. } else {
  3207. data->splash_display[i].splash = &data->splash_mem[0];
  3208. }
  3209. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3210. splash_display->splash->splash_buf_base,
  3211. splash_display->splash->splash_buf_size);
  3212. }
  3213. sde_kms->splash_data.type = SDE_SPLASH_HANDOFF;
  3214. return ret;
  3215. }
  3216. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  3217. struct platform_device *platformdev)
  3218. {
  3219. int rc = -EINVAL;
  3220. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  3221. if (IS_ERR(sde_kms->mmio)) {
  3222. rc = PTR_ERR(sde_kms->mmio);
  3223. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  3224. sde_kms->mmio = NULL;
  3225. goto error;
  3226. }
  3227. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  3228. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  3229. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  3230. sde_kms->mmio_len);
  3231. if (rc)
  3232. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  3233. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys",
  3234. "vbif_phys");
  3235. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  3236. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  3237. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  3238. sde_kms->vbif[VBIF_RT] = NULL;
  3239. goto error;
  3240. }
  3241. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev,
  3242. "vbif_phys");
  3243. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  3244. sde_kms->vbif_len[VBIF_RT]);
  3245. if (rc)
  3246. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  3247. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys",
  3248. "vbif_nrt_phys");
  3249. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  3250. sde_kms->vbif[VBIF_NRT] = NULL;
  3251. SDE_DEBUG("VBIF NRT is not defined");
  3252. } else {
  3253. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev,
  3254. "vbif_nrt_phys");
  3255. rc = sde_dbg_reg_register_base("vbif_nrt",
  3256. sde_kms->vbif[VBIF_NRT],
  3257. sde_kms->vbif_len[VBIF_NRT]);
  3258. if (rc)
  3259. SDE_ERROR("dbg base register vbif_nrt failed: %d\n",
  3260. rc);
  3261. }
  3262. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys",
  3263. "regdma_phys");
  3264. if (IS_ERR(sde_kms->reg_dma)) {
  3265. sde_kms->reg_dma = NULL;
  3266. SDE_DEBUG("REG_DMA is not defined");
  3267. } else {
  3268. sde_kms->reg_dma_len = msm_iomap_size(platformdev,
  3269. "regdma_phys");
  3270. rc = sde_dbg_reg_register_base("reg_dma",
  3271. sde_kms->reg_dma,
  3272. sde_kms->reg_dma_len);
  3273. if (rc)
  3274. SDE_ERROR("dbg base register reg_dma failed: %d\n",
  3275. rc);
  3276. }
  3277. sde_kms->sid = msm_ioremap(platformdev, "sid_phys",
  3278. "sid_phys");
  3279. if (IS_ERR(sde_kms->sid)) {
  3280. SDE_DEBUG("sid register is not defined: %d\n", rc);
  3281. sde_kms->sid = NULL;
  3282. } else {
  3283. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  3284. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  3285. sde_kms->sid_len);
  3286. if (rc)
  3287. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  3288. }
  3289. error:
  3290. return rc;
  3291. }
  3292. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  3293. struct sde_kms *sde_kms)
  3294. {
  3295. int rc = 0;
  3296. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  3297. sde_kms->genpd.name = dev->unique;
  3298. sde_kms->genpd.power_off = sde_kms_pd_disable;
  3299. sde_kms->genpd.power_on = sde_kms_pd_enable;
  3300. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  3301. if (rc < 0) {
  3302. SDE_ERROR("failed to init genpd provider %s: %d\n",
  3303. sde_kms->genpd.name, rc);
  3304. return rc;
  3305. }
  3306. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  3307. &sde_kms->genpd);
  3308. if (rc < 0) {
  3309. SDE_ERROR("failed to add genpd provider %s: %d\n",
  3310. sde_kms->genpd.name, rc);
  3311. pm_genpd_remove(&sde_kms->genpd);
  3312. return rc;
  3313. }
  3314. sde_kms->genpd_init = true;
  3315. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  3316. }
  3317. return rc;
  3318. }
  3319. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  3320. struct drm_device *dev,
  3321. struct msm_drm_private *priv)
  3322. {
  3323. struct sde_rm *rm = NULL;
  3324. int i, rc = -EINVAL;
  3325. sde_kms->catalog = sde_hw_catalog_init(dev);
  3326. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  3327. rc = PTR_ERR(sde_kms->catalog);
  3328. if (!sde_kms->catalog)
  3329. rc = -EINVAL;
  3330. SDE_ERROR("catalog init failed: %d\n", rc);
  3331. sde_kms->catalog = NULL;
  3332. goto power_error;
  3333. }
  3334. sde_kms->core_rev = sde_kms->catalog->hwversion;
  3335. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  3336. /* initialize power domain if defined */
  3337. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  3338. if (rc) {
  3339. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  3340. goto genpd_err;
  3341. }
  3342. rc = _sde_kms_mmu_init(sde_kms);
  3343. if (rc) {
  3344. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  3345. goto power_error;
  3346. }
  3347. /* Initialize reg dma block which is a singleton */
  3348. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  3349. sde_kms->dev);
  3350. if (rc) {
  3351. SDE_ERROR("failed: reg dma init failed\n");
  3352. goto power_error;
  3353. }
  3354. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  3355. rm = &sde_kms->rm;
  3356. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  3357. sde_kms->dev);
  3358. if (rc) {
  3359. SDE_ERROR("rm init failed: %d\n", rc);
  3360. goto power_error;
  3361. }
  3362. sde_kms->rm_init = true;
  3363. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  3364. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  3365. rc = PTR_ERR(sde_kms->hw_intr);
  3366. SDE_ERROR("hw_intr init failed: %d\n", rc);
  3367. sde_kms->hw_intr = NULL;
  3368. goto hw_intr_init_err;
  3369. }
  3370. /*
  3371. * Attempt continuous splash handoff only if reserved
  3372. * splash memory is found & release resources on any error
  3373. * in finding display hw config in splash
  3374. */
  3375. if (sde_kms->splash_data.num_splash_regions) {
  3376. struct sde_splash_display *display;
  3377. int ret, display_count =
  3378. sde_kms->splash_data.num_splash_displays;
  3379. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3380. &sde_kms->splash_data, sde_kms->catalog);
  3381. for (i = 0; i < display_count; i++) {
  3382. display = &sde_kms->splash_data.splash_display[i];
  3383. /*
  3384. * free splash region on resource init failure and
  3385. * cont-splash disabled case
  3386. */
  3387. if (!display->cont_splash_enabled || ret)
  3388. _sde_kms_free_splash_display_data(
  3389. sde_kms, display);
  3390. }
  3391. }
  3392. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  3393. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  3394. rc = PTR_ERR(sde_kms->hw_mdp);
  3395. if (!sde_kms->hw_mdp)
  3396. rc = -EINVAL;
  3397. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  3398. sde_kms->hw_mdp = NULL;
  3399. goto power_error;
  3400. }
  3401. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  3402. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  3403. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  3404. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  3405. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  3406. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  3407. if (!sde_kms->hw_vbif[vbif_idx])
  3408. rc = -EINVAL;
  3409. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  3410. sde_kms->hw_vbif[vbif_idx] = NULL;
  3411. goto power_error;
  3412. }
  3413. }
  3414. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  3415. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  3416. sde_kms->mmio_len, sde_kms->catalog);
  3417. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  3418. rc = PTR_ERR(sde_kms->hw_uidle);
  3419. if (!sde_kms->hw_uidle)
  3420. rc = -EINVAL;
  3421. /* uidle is optional, so do not make it a fatal error */
  3422. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  3423. sde_kms->hw_uidle = NULL;
  3424. rc = 0;
  3425. }
  3426. } else {
  3427. sde_kms->hw_uidle = NULL;
  3428. }
  3429. if (sde_kms->sid) {
  3430. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  3431. sde_kms->sid_len, sde_kms->catalog);
  3432. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  3433. rc = PTR_ERR(sde_kms->hw_sid);
  3434. SDE_ERROR("failed to init sid %ld\n", rc);
  3435. sde_kms->hw_sid = NULL;
  3436. goto power_error;
  3437. }
  3438. }
  3439. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  3440. &priv->phandle, "core_clk");
  3441. if (rc) {
  3442. SDE_ERROR("failed to init perf %d\n", rc);
  3443. goto perf_err;
  3444. }
  3445. /*
  3446. * _sde_kms_drm_obj_init should create the DRM related objects
  3447. * i.e. CRTCs, planes, encoders, connectors and so forth
  3448. */
  3449. rc = _sde_kms_drm_obj_init(sde_kms);
  3450. if (rc) {
  3451. SDE_ERROR("modeset init failed: %d\n", rc);
  3452. goto drm_obj_init_err;
  3453. }
  3454. return 0;
  3455. genpd_err:
  3456. drm_obj_init_err:
  3457. sde_core_perf_destroy(&sde_kms->perf);
  3458. hw_intr_init_err:
  3459. perf_err:
  3460. power_error:
  3461. return rc;
  3462. }
  3463. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  3464. {
  3465. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  3466. int rc = 0;
  3467. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  3468. if (rc) {
  3469. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  3470. return rc;
  3471. }
  3472. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  3473. if (rc) {
  3474. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  3475. return rc;
  3476. }
  3477. rc = msm_dss_get_io_irq(pdev, &io_res->irq, HH_IRQ_LABEL_SDE);
  3478. if (rc) {
  3479. SDE_ERROR("failed to get io irq for KMS");
  3480. return rc;
  3481. }
  3482. return rc;
  3483. }
  3484. static int sde_kms_hw_init(struct msm_kms *kms)
  3485. {
  3486. struct sde_kms *sde_kms;
  3487. struct drm_device *dev;
  3488. struct msm_drm_private *priv;
  3489. struct platform_device *platformdev;
  3490. int i, irq_num, rc = -EINVAL;
  3491. if (!kms) {
  3492. SDE_ERROR("invalid kms\n");
  3493. goto end;
  3494. }
  3495. sde_kms = to_sde_kms(kms);
  3496. dev = sde_kms->dev;
  3497. if (!dev || !dev->dev) {
  3498. SDE_ERROR("invalid device\n");
  3499. goto end;
  3500. }
  3501. platformdev = to_platform_device(dev->dev);
  3502. priv = dev->dev_private;
  3503. if (!priv) {
  3504. SDE_ERROR("invalid private data\n");
  3505. goto end;
  3506. }
  3507. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  3508. if (rc)
  3509. goto error;
  3510. rc = _sde_kms_get_splash_data(sde_kms, &sde_kms->splash_data);
  3511. if (rc)
  3512. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  3513. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  3514. if (rc)
  3515. goto error;
  3516. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  3517. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  3518. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  3519. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  3520. mutex_init(&sde_kms->secure_transition_lock);
  3521. atomic_set(&sde_kms->detach_sec_cb, 0);
  3522. atomic_set(&sde_kms->detach_all_cb, 0);
  3523. atomic_set(&sde_kms->irq_vote_count, 0);
  3524. /*
  3525. * Support format modifiers for compression etc.
  3526. */
  3527. dev->mode_config.allow_fb_modifiers = true;
  3528. /*
  3529. * Handle (re)initializations during power enable
  3530. */
  3531. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  3532. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  3533. SDE_POWER_EVENT_POST_ENABLE |
  3534. SDE_POWER_EVENT_PRE_DISABLE,
  3535. sde_kms_handle_power_event, sde_kms, "kms");
  3536. if (sde_kms->splash_data.num_splash_displays) {
  3537. SDE_DEBUG("Skipping MDP Resources disable\n");
  3538. } else {
  3539. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  3540. sde_power_data_bus_set_quota(&priv->phandle, i,
  3541. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  3542. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  3543. pm_runtime_put_sync(sde_kms->dev->dev);
  3544. }
  3545. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  3546. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  3547. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  3548. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  3549. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  3550. if (sde_in_trusted_vm(sde_kms))
  3551. rc = sde_vm_trusted_init(sde_kms);
  3552. else
  3553. rc = sde_vm_primary_init(sde_kms);
  3554. if (rc) {
  3555. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  3556. goto error;
  3557. }
  3558. return 0;
  3559. error:
  3560. _sde_kms_hw_destroy(sde_kms, platformdev);
  3561. end:
  3562. return rc;
  3563. }
  3564. struct msm_kms *sde_kms_init(struct drm_device *dev)
  3565. {
  3566. struct msm_drm_private *priv;
  3567. struct sde_kms *sde_kms;
  3568. if (!dev || !dev->dev_private) {
  3569. SDE_ERROR("drm device node invalid\n");
  3570. return ERR_PTR(-EINVAL);
  3571. }
  3572. priv = dev->dev_private;
  3573. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  3574. if (!sde_kms) {
  3575. SDE_ERROR("failed to allocate sde kms\n");
  3576. return ERR_PTR(-ENOMEM);
  3577. }
  3578. msm_kms_init(&sde_kms->base, &kms_funcs);
  3579. sde_kms->dev = dev;
  3580. return &sde_kms->base;
  3581. }
  3582. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  3583. {
  3584. struct dsi_display *display;
  3585. struct sde_splash_display *handoff_display;
  3586. int i;
  3587. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3588. handoff_display = &sde_kms->splash_data.splash_display[i];
  3589. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  3590. if (handoff_display->cont_splash_enabled)
  3591. _sde_kms_free_splash_display_data(sde_kms,
  3592. handoff_display);
  3593. dsi_display_set_active_state(display, false);
  3594. }
  3595. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  3596. }
  3597. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms)
  3598. {
  3599. struct drm_device *dev;
  3600. struct msm_drm_private *priv;
  3601. struct sde_splash_display *handoff_display;
  3602. struct dsi_display *display;
  3603. struct sde_vm_ops *vm_ops;
  3604. int ret, i;
  3605. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3606. SDE_ERROR("invalid params\n");
  3607. return -EINVAL;
  3608. }
  3609. vm_ops = sde_vm_get_ops(sde_kms);
  3610. if (vm_ops && !vm_ops->vm_owns_hw(sde_kms)) {
  3611. SDE_DEBUG(
  3612. "skipping sde res init as device assign is not completed\n");
  3613. return 0;
  3614. }
  3615. if (sde_kms->dsi_display_count != 1) {
  3616. SDE_ERROR("no. of displays not supported:%d\n",
  3617. sde_kms->dsi_display_count);
  3618. return -EINVAL;
  3619. }
  3620. dev = sde_kms->dev;
  3621. priv = dev->dev_private;
  3622. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  3623. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  3624. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3625. &sde_kms->splash_data, sde_kms->catalog);
  3626. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  3627. handoff_display = &sde_kms->splash_data.splash_display[i];
  3628. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  3629. if (!handoff_display->cont_splash_enabled || ret)
  3630. _sde_kms_free_splash_display_data(sde_kms,
  3631. handoff_display);
  3632. else
  3633. dsi_display_set_active_state(display, true);
  3634. }
  3635. ret = sde_kms_cont_splash_config(&sde_kms->base);
  3636. if (ret) {
  3637. SDE_ERROR("error in setting handoff configs\n");
  3638. goto error;
  3639. }
  3640. /**
  3641. * fill-in vote for the continuous splash hanodff path, which will be
  3642. * removed on the successful first commit.
  3643. */
  3644. pm_runtime_get_sync(sde_kms->dev->dev);
  3645. return 0;
  3646. error:
  3647. sde_kms_vm_trusted_resource_deinit(sde_kms);
  3648. return ret;
  3649. }
  3650. static int _sde_kms_register_events(struct msm_kms *kms,
  3651. struct drm_mode_object *obj, u32 event, bool en)
  3652. {
  3653. int ret = 0;
  3654. struct drm_crtc *crtc = NULL;
  3655. struct drm_connector *conn = NULL;
  3656. struct sde_kms *sde_kms = NULL;
  3657. if (!kms || !obj) {
  3658. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  3659. return -EINVAL;
  3660. }
  3661. sde_kms = to_sde_kms(kms);
  3662. switch (obj->type) {
  3663. case DRM_MODE_OBJECT_CRTC:
  3664. crtc = obj_to_crtc(obj);
  3665. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  3666. break;
  3667. case DRM_MODE_OBJECT_CONNECTOR:
  3668. conn = obj_to_connector(obj);
  3669. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  3670. en);
  3671. break;
  3672. }
  3673. return ret;
  3674. }
  3675. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  3676. {
  3677. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  3678. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  3679. }