wlan_firmware_service_v01.h 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /* Copyright (c) 2015-2021, The Linux Foundation. All rights reserved. */
  3. /* Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved. */
  4. #ifndef WLAN_FIRMWARE_SERVICE_V01_H
  5. #define WLAN_FIRMWARE_SERVICE_V01_H
  6. #include <linux/soc/qcom/qmi.h>
  7. #define WLFW_SERVICE_ID_V01 0x45
  8. #define WLFW_SERVICE_VERS_V01 0x01
  9. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_RESP_V01 0x0055
  10. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_REQ_V01 0x0055
  11. #define QMI_WLFW_POWER_SAVE_RESP_V01 0x0050
  12. #define QMI_WLFW_CAP_REQ_V01 0x0024
  13. #define QMI_WLFW_INI_FILE_DOWNLOAD_RESP_V01 0x0056
  14. #define QMI_WLFW_CAL_REPORT_REQ_V01 0x0026
  15. #define QMI_WLFW_M3_INFO_RESP_V01 0x003C
  16. #define QMI_WLFW_CAL_REPORT_RESP_V01 0x0026
  17. #define QMI_WLFW_PCIE_LINK_CTRL_RESP_V01 0x0059
  18. #define QMI_WLFW_MAC_ADDR_RESP_V01 0x0033
  19. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_RESP_V01 0x003B
  20. #define QMI_WLFW_IND_REGISTER_REQ_V01 0x0020
  21. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_REQ_V01 0x003B
  22. #define QMI_WLFW_QDSS_TRACE_MODE_RESP_V01 0x0045
  23. #define QMI_WLFW_AUX_UC_INFO_REQ_V01 0x005A
  24. #define QMI_WLFW_FW_READY_IND_V01 0x0021
  25. #define QMI_WLFW_SOFT_SKU_INFO_RESP_V01 0x0060
  26. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_RESP_V01 0x0040
  27. #define QMI_WLFW_CAL_UPDATE_REQ_V01 0x0029
  28. #define QMI_WLFW_PHY_CAP_REQ_V01 0x0057
  29. #define QMI_WLFW_REQUEST_MEM_IND_V01 0x0035
  30. #define QMI_WLFW_QDSS_TRACE_DATA_RESP_V01 0x0042
  31. #define QMI_WLFW_RESPOND_MEM_RESP_V01 0x0036
  32. #define QMI_WLFW_VBATT_RESP_V01 0x0032
  33. #define QMI_WLFW_QDSS_TRACE_MODE_REQ_V01 0x0045
  34. #define QMI_WLFW_CAL_DOWNLOAD_REQ_V01 0x0027
  35. #define QMI_WLFW_IND_REGISTER_RESP_V01 0x0020
  36. #define QMI_WLFW_CAL_UPDATE_RESP_V01 0x0029
  37. #define QMI_WLFW_BMPS_CTRL_RESP_V01 0x005D
  38. #define QMI_WLFW_LPASS_SSR_RESP_V01 0x005E
  39. #define QMI_WLFW_AUX_UC_INFO_RESP_V01 0x005A
  40. #define QMI_WLFW_M3_INFO_REQ_V01 0x003C
  41. #define QMI_WLFW_PCIE_GEN_SWITCH_REQ_V01 0x0053
  42. #define QMI_WLFW_ANTENNA_GRANT_RESP_V01 0x0048
  43. #define QMI_WLFW_INITIATE_CAL_UPDATE_IND_V01 0x002A
  44. #define QMI_WLFW_RESPOND_MEM_REQ_V01 0x0036
  45. #define QMI_WLFW_HOST_CAP_RESP_V01 0x0034
  46. #define QMI_WLFW_MSA_READY_IND_V01 0x002B
  47. #define QMI_WLFW_WLAN_MODE_REQ_V01 0x0022
  48. #define QMI_WLFW_WLAN_CFG_RESP_V01 0x0023
  49. #define QMI_WLFW_REJUVENATE_IND_V01 0x0039
  50. #define QMI_WLFW_ATHDIAG_WRITE_REQ_V01 0x0031
  51. #define QMI_WLFW_SOC_WAKE_REQ_V01 0x004F
  52. #define QMI_WLFW_PIN_CONNECT_RESULT_IND_V01 0x002C
  53. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_RESP_V01 0x004E
  54. #define QMI_WLFW_QDSS_TRACE_SAVE_IND_V01 0x0041
  55. #define QMI_WLFW_BDF_DOWNLOAD_RESP_V01 0x0025
  56. #define QMI_WLFW_REJUVENATE_ACK_RESP_V01 0x003A
  57. #define QMI_WLFW_MSA_INFO_RESP_V01 0x002D
  58. #define QMI_WLFW_TME_LITE_INFO_RESP_V01 0x005B
  59. #define QMI_WLFW_SHUTDOWN_REQ_V01 0x0043
  60. #define QMI_WLFW_VBATT_REQ_V01 0x0032
  61. #define QMI_WLFW_PCIE_LINK_CTRL_REQ_V01 0x0059
  62. #define QMI_WLFW_MAC_ADDR_REQ_V01 0x0033
  63. #define QMI_WLFW_WLAN_CFG_REQ_V01 0x0023
  64. #define QMI_WLFW_MLO_RECONFIG_INFO_REQ_V01 0x005F
  65. #define QMI_WLFW_ANTENNA_GRANT_REQ_V01 0x0048
  66. #define QMI_WLFW_BDF_DOWNLOAD_REQ_V01 0x0025
  67. #define QMI_WLFW_FW_MEM_READY_IND_V01 0x0037
  68. #define QMI_WLFW_WLAN_HW_INIT_CFG_REQ_V01 0x0058
  69. #define QMI_WLFW_RESPOND_GET_INFO_IND_V01 0x004B
  70. #define QMI_WLFW_QDSS_TRACE_DATA_REQ_V01 0x0042
  71. #define QMI_WLFW_LPASS_SSR_REQ_V01 0x005E
  72. #define QMI_WLFW_MLO_RECONFIG_INFO_RESP_V01 0x005F
  73. #define QMI_WLFW_CAL_DOWNLOAD_RESP_V01 0x0027
  74. #define QMI_WLFW_INI_RESP_V01 0x002F
  75. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_REQ_V01 0x0040
  76. #define QMI_WLFW_ANTENNA_SWITCH_REQ_V01 0x0047
  77. #define QMI_WLFW_QDSS_TRACE_REQ_MEM_IND_V01 0x003F
  78. #define QMI_WLFW_INITIATE_CAL_DOWNLOAD_IND_V01 0x0028
  79. #define QMI_WLFW_ATHDIAG_WRITE_RESP_V01 0x0031
  80. #define QMI_WLFW_FW_SSR_IND_V01 0x005C
  81. #define QMI_WLFW_PHY_CAP_RESP_V01 0x0057
  82. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_V01 0x0044
  83. #define QMI_WLFW_SOC_WAKE_RESP_V01 0x004F
  84. #define QMI_WLFW_GET_INFO_RESP_V01 0x004A
  85. #define QMI_WLFW_BMPS_CTRL_REQ_V01 0x005D
  86. #define QMI_WLFW_PCIE_GEN_SWITCH_RESP_V01 0x0053
  87. #define QMI_WLFW_INI_REQ_V01 0x002F
  88. #define QMI_WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_V01 0x0054
  89. #define QMI_WLFW_MSA_READY_REQ_V01 0x002E
  90. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_REQ_V01 0x004E
  91. #define QMI_WLFW_CAP_RESP_V01 0x0024
  92. #define QMI_WLFW_REJUVENATE_ACK_REQ_V01 0x003A
  93. #define QMI_WLFW_ATHDIAG_READ_RESP_V01 0x0030
  94. #define QMI_WLFW_ANTENNA_SWITCH_RESP_V01 0x0047
  95. #define QMI_WLFW_DEVICE_INFO_REQ_V01 0x004C
  96. #define QMI_WLFW_MSA_INFO_REQ_V01 0x002D
  97. #define QMI_WLFW_HOST_CAP_REQ_V01 0x0034
  98. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_V01 0x0044
  99. #define QMI_WLFW_GET_INFO_REQ_V01 0x004A
  100. #define QMI_WLFW_SOFT_SKU_INFO_REQ_V01 0x0060
  101. #define QMI_WLFW_CAL_DONE_IND_V01 0x003E
  102. #define QMI_WLFW_M3_DUMP_UPLOAD_REQ_IND_V01 0x004D
  103. #define QMI_WLFW_WFC_CALL_STATUS_RESP_V01 0x0049
  104. #define QMI_WLFW_FW_INIT_DONE_IND_V01 0x0038
  105. #define QMI_WLFW_POWER_SAVE_REQ_V01 0x0050
  106. #define QMI_WLFW_XO_CAL_IND_V01 0x003D
  107. #define QMI_WLFW_SHUTDOWN_RESP_V01 0x0043
  108. #define QMI_WLFW_ATHDIAG_READ_REQ_V01 0x0030
  109. #define QMI_WLFW_WFC_CALL_TWT_CONFIG_IND_V01 0x0051
  110. #define QMI_WLFW_WLAN_MODE_RESP_V01 0x0022
  111. #define QMI_WLFW_WFC_CALL_STATUS_REQ_V01 0x0049
  112. #define QMI_WLFW_DEVICE_INFO_RESP_V01 0x004C
  113. #define QMI_WLFW_MSA_READY_RESP_V01 0x002E
  114. #define QMI_WLFW_WLAN_HW_INIT_CFG_RESP_V01 0x0058
  115. #define QMI_WLFW_INI_FILE_DOWNLOAD_REQ_V01 0x0056
  116. #define QMI_WLFW_QDSS_TRACE_FREE_IND_V01 0x0046
  117. #define QMI_WLFW_TME_LITE_INFO_REQ_V01 0x005B
  118. #define QMI_WLFW_QDSS_MEM_READY_IND_V01 0x0052
  119. #define QMI_WLFW_MAX_NUM_CAL_V01 5
  120. #define QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 64
  121. #define QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01 3
  122. #define QMI_WLFW_MAX_MLO_CHIP_V01 3
  123. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V01 24
  124. #define QMI_WLFW_MAX_BUILD_ID_LEN_V01 128
  125. #define QMI_WLFW_MAX_DEV_MEM_NUM_V01 4
  126. #define QMI_WLFW_MAX_NUM_SHARE_MEM_V01 8
  127. #define QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01 2
  128. #define QMI_WLFW_MAX_NUM_SVC_V01 24
  129. #define QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01 2
  130. #define QMI_WLFW_MAC_ADDR_SIZE_V01 6
  131. #define QMI_WLFW_MAX_NUM_GPIO_INFO_V01 20
  132. #define QMI_WLFW_MLO_V2_CHP_V01 4
  133. #define QMI_WLFW_MAX_NUM_MEM_CFG_V01 2
  134. #define QMI_WLFW_PMU_PARAMS_MAX_V01 16
  135. #define QMI_WLFW_MAX_NUM_MEM_SEG_V01 52
  136. #define QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01 256
  137. #define QMI_WLFW_MAX_DATA_SIZE_V01 6144
  138. #define QMI_WLFW_FUNCTION_NAME_LEN_V01 128
  139. #define QMI_WLFW_MAX_NUM_CE_V01 12
  140. #define QMI_WLFW_MAX_TIMESTAMP_LEN_V01 32
  141. #define QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01 10
  142. #define QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01 32
  143. #define QMI_WLFW_MAX_STR_LEN_V01 16
  144. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01 60
  145. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01 36
  146. #define QMI_WLFW_MAX_ADJ_CHIP_V01 2
  147. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_USAGE_V01 40
  148. #define QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01 6144
  149. #define QMI_WLFW_MAX_NUM_GPIO_V01 32
  150. enum wlfw_driver_mode_enum_v01 {
  151. WLFW_DRIVER_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  152. QMI_WLFW_MISSION_V01 = 0,
  153. QMI_WLFW_FTM_V01 = 1,
  154. QMI_WLFW_EPPING_V01 = 2,
  155. QMI_WLFW_WALTEST_V01 = 3,
  156. QMI_WLFW_OFF_V01 = 4,
  157. QMI_WLFW_CCPM_V01 = 5,
  158. QMI_WLFW_QVIT_V01 = 6,
  159. QMI_WLFW_CALIBRATION_V01 = 7,
  160. QMI_WLFW_FTM_CALIBRATION_V01 = 10,
  161. WLFW_DRIVER_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  162. };
  163. enum wlfw_cal_temp_id_enum_v01 {
  164. WLFW_CAL_TEMP_ID_ENUM_MIN_VAL_V01 = INT_MIN,
  165. QMI_WLFW_CAL_TEMP_IDX_0_V01 = 0,
  166. QMI_WLFW_CAL_TEMP_IDX_1_V01 = 1,
  167. QMI_WLFW_CAL_TEMP_IDX_2_V01 = 2,
  168. QMI_WLFW_CAL_TEMP_IDX_3_V01 = 3,
  169. QMI_WLFW_CAL_TEMP_IDX_4_V01 = 4,
  170. WLFW_CAL_TEMP_ID_ENUM_MAX_VAL_V01 = INT_MAX,
  171. };
  172. enum wlfw_pipedir_enum_v01 {
  173. WLFW_PIPEDIR_ENUM_MIN_VAL_V01 = INT_MIN,
  174. QMI_WLFW_PIPEDIR_NONE_V01 = 0,
  175. QMI_WLFW_PIPEDIR_IN_V01 = 1,
  176. QMI_WLFW_PIPEDIR_OUT_V01 = 2,
  177. QMI_WLFW_PIPEDIR_INOUT_V01 = 3,
  178. WLFW_PIPEDIR_ENUM_MAX_VAL_V01 = INT_MAX,
  179. };
  180. enum wlfw_mem_type_enum_v01 {
  181. WLFW_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  182. QMI_WLFW_MEM_TYPE_MSA_V01 = 0,
  183. QMI_WLFW_MEM_TYPE_DDR_V01 = 1,
  184. QMI_WLFW_MEM_BDF_V01 = 2,
  185. QMI_WLFW_MEM_M3_V01 = 3,
  186. QMI_WLFW_MEM_CAL_V01 = 4,
  187. QMI_WLFW_MEM_DPD_V01 = 5,
  188. QMI_WLFW_MEM_QDSS_V01 = 6,
  189. QMI_WLFW_MEM_HANG_DATA_V01 = 7,
  190. QMI_WLFW_MLO_GLOBAL_MEM_V01 = 8,
  191. QMI_WLFW_PAGEABLE_MEM_V01 = 9,
  192. QMI_WLFW_AFC_MEM_V01 = 10,
  193. QMI_WLFW_MEM_LPASS_SHARED_V01 = 11,
  194. QMI_WLFW_MEM_CALDB_SEG_V01 = 12,
  195. WLFW_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  196. };
  197. enum wlfw_share_mem_type_enum_v01 {
  198. WLFW_SHARE_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  199. QMI_WLFW_SHARE_MEM_CRASHDBG_V01 = 0,
  200. QMI_WLFW_SHARE_MEM_TXSAR_V01 = 1,
  201. QMI_WLFW_SHARE_MEM_AFC_V01 = 2,
  202. QMI_WLFW_SHARE_MEM_REMOTE_COPY_V01 = 3,
  203. QMI_WLFW_SHARE_MEM_MAX_V01 = 8,
  204. WLFW_SHARE_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  205. };
  206. enum wlfw_qdss_trace_mode_enum_v01 {
  207. WLFW_QDSS_TRACE_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  208. QMI_WLFW_QDSS_TRACE_OFF_V01 = 0,
  209. QMI_WLFW_QDSS_TRACE_ON_V01 = 1,
  210. WLFW_QDSS_TRACE_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  211. };
  212. enum wlfw_wfc_media_quality_v01 {
  213. WLFW_WFC_MEDIA_QUALITY_MIN_VAL_V01 = INT_MIN,
  214. QMI_WLFW_WFC_MEDIA_QUAL_NOT_AVAILABLE_V01 = 0,
  215. QMI_WLFW_WFC_MEDIA_QUAL_BAD_V01 = 1,
  216. QMI_WLFW_WFC_MEDIA_QUAL_GOOD_V01 = 2,
  217. QMI_WLFW_WFC_MEDIA_QUAL_EXCELLENT_V01 = 3,
  218. WLFW_WFC_MEDIA_QUALITY_MAX_VAL_V01 = INT_MAX,
  219. };
  220. enum wlfw_soc_wake_enum_v01 {
  221. WLFW_SOC_WAKE_ENUM_MIN_VAL_V01 = INT_MIN,
  222. QMI_WLFW_WAKE_REQUEST_V01 = 0,
  223. QMI_WLFW_WAKE_RELEASE_V01 = 1,
  224. WLFW_SOC_WAKE_ENUM_MAX_VAL_V01 = INT_MAX,
  225. };
  226. enum wlfw_host_build_type_v01 {
  227. WLFW_HOST_BUILD_TYPE_MIN_VAL_V01 = INT_MIN,
  228. QMI_HOST_BUILD_TYPE_UNSPECIFIED_V01 = 0,
  229. QMI_HOST_BUILD_TYPE_PRIMARY_V01 = 1,
  230. QMI_HOST_BUILD_TYPE_SECONDARY_V01 = 2,
  231. WLFW_HOST_BUILD_TYPE_MAX_VAL_V01 = INT_MAX,
  232. };
  233. enum wlfw_qmi_param_value_v01 {
  234. WLFW_QMI_PARAM_VALUE_MIN_VAL_V01 = INT_MIN,
  235. QMI_PARAM_INVALID_V01 = 0,
  236. QMI_PARAM_ENABLE_V01 = 1,
  237. QMI_PARAM_DISABLE_V01 = 2,
  238. WLFW_QMI_PARAM_VALUE_MAX_VAL_V01 = INT_MAX,
  239. };
  240. enum wlfw_rd_card_chain_cap_v01 {
  241. WLFW_RD_CARD_CHAIN_CAP_MIN_VAL_V01 = INT_MIN,
  242. WLFW_RD_CARD_CHAIN_CAP_UNSPECIFIED_V01 = 0,
  243. WLFW_RD_CARD_CHAIN_CAP_1x1_V01 = 1,
  244. WLFW_RD_CARD_CHAIN_CAP_2x2_V01 = 2,
  245. WLFW_RD_CARD_CHAIN_CAP_MAX_VAL_V01 = INT_MAX,
  246. };
  247. enum wlfw_he_channel_width_cap_v01 {
  248. WLFW_HE_CHANNEL_WIDTH_CAP_MIN_VAL_V01 = INT_MIN,
  249. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_UNSPECIFIED_V01 = 0,
  250. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_80MHZ_V01 = 1,
  251. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_160MHZ_V01 = 2,
  252. WLFW_HE_CHANNEL_WIDTH_CAP_MAX_VAL_V01 = INT_MAX,
  253. };
  254. enum wlfw_phy_qam_cap_v01 {
  255. WLFW_PHY_QAM_CAP_MIN_VAL_V01 = INT_MIN,
  256. WLFW_PHY_QAM_CAP_UNSPECIFIED_V01 = 0,
  257. WLFW_PHY_QAM_CAP_1K_V01 = 1,
  258. WLFW_PHY_QAM_CAP_4K_V01 = 2,
  259. WLFW_PHY_QAM_CAP_MAX_VAL_V01 = INT_MAX,
  260. };
  261. enum wlfw_pcie_gen_speed_v01 {
  262. WLFW_PCIE_GEN_SPEED_MIN_VAL_V01 = INT_MIN,
  263. QMI_PCIE_GEN_SPEED_INVALID_V01 = 0,
  264. QMI_PCIE_GEN_SPEED_1_V01 = 1,
  265. QMI_PCIE_GEN_SPEED_2_V01 = 2,
  266. QMI_PCIE_GEN_SPEED_3_V01 = 3,
  267. WLFW_PCIE_GEN_SPEED_MAX_VAL_V01 = INT_MAX,
  268. };
  269. enum wlfw_power_save_mode_v01 {
  270. WLFW_POWER_SAVE_MODE_MIN_VAL_V01 = INT_MIN,
  271. WLFW_POWER_SAVE_ENTER_V01 = 0,
  272. WLFW_POWER_SAVE_EXIT_V01 = 1,
  273. WLFW_POWER_SAVE_MODE_MAX_VAL_V01 = INT_MAX,
  274. };
  275. enum wlfw_m3_segment_type_v01 {
  276. WLFW_M3_SEGMENT_TYPE_MIN_VAL_V01 = INT_MIN,
  277. QMI_M3_SEGMENT_INVALID_V01 = 0,
  278. QMI_M3_SEGMENT_PHYAREG_V01 = 1,
  279. QMI_M3_SEGMENT_PHYDBG_V01 = 2,
  280. QMI_M3_SEGMENT_WMAC0_REG_V01 = 3,
  281. QMI_M3_SEGMENT_WCSSDBG_V01 = 4,
  282. QMI_M3_SEGMENT_PHYAPDMEM_V01 = 5,
  283. QMI_M3_SEGMENT_MAX_V01 = 6,
  284. WLFW_M3_SEGMENT_TYPE_MAX_VAL_V01 = INT_MAX,
  285. };
  286. enum cnss_feature_v01 {
  287. CNSS_FEATURE_MIN_VAL_V01 = INT_MIN,
  288. BOOTSTRAP_CLOCK_SELECT_V01 = 0,
  289. CNSS_DRV_SUPPORT_V01 = 1,
  290. CNSS_WLAN_EN_SUPPORT_V01 = 2,
  291. CNSS_QDSS_CFG_MISS_V01 = 3,
  292. CNSS_PCIE_PERST_NO_PULL_V01 = 4,
  293. CNSS_RC_EP_ULTRASHORT_CHANNEL_V01 = 5,
  294. CNSS_AUX_UC_SUPPORT_V01 = 6,
  295. CNSS_MAX_FEATURE_V01 = 64,
  296. CNSS_FEATURE_MAX_VAL_V01 = INT_MAX,
  297. };
  298. enum wlfw_bdf_dnld_method_v01 {
  299. WLFW_BDF_DNLD_METHOD_MIN_VAL_V01 = INT_MIN,
  300. WLFW_DIRECT_BDF_COPY_V01 = 0,
  301. WLFW_SEND_BDF_OVER_QMI_V01 = 1,
  302. WLFW_BDF_DNLD_METHOD_MAX_VAL_V01 = INT_MAX,
  303. };
  304. enum wlfw_gpio_info_type_v01 {
  305. WLFW_GPIO_INFO_TYPE_MIN_VAL_V01 = INT_MIN,
  306. WLAN_EN_GPIO_V01 = 0,
  307. BT_EN_GPIO_V01 = 1,
  308. HOST_SOL_GPIO_V01 = 2,
  309. TARGET_SOL_GPIO_V01 = 3,
  310. GPIO_TYPE_MAX_V01 = 4,
  311. WLFW_GPIO_INFO_TYPE_MAX_VAL_V01 = INT_MAX,
  312. };
  313. enum wlfw_ini_file_type_v01 {
  314. WLFW_INI_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  315. WLFW_INI_CFG_FILE_V01 = 0,
  316. WLFW_CONN_ROAM_INI_V01 = 1,
  317. WLFW_INI_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  318. };
  319. enum wlfw_wlan_rf_subtype_v01 {
  320. WLFW_WLAN_RF_SUBTYPE_MIN_VAL_V01 = INT_MIN,
  321. WLFW_WLAN_RF_SLATE_V01 = 0,
  322. WLFW_WLAN_RF_APACHE_V01 = 1,
  323. WLFW_WLAN_RF_SUBTYPE_MAX_VAL_V01 = INT_MAX,
  324. };
  325. enum wlfw_pcie_link_state_enum_v01 {
  326. WLFW_PCIE_LINK_STATE_ENUM_MIN_VAL_V01 = INT_MIN,
  327. QMI_WLFW_PCIE_ALLOW_LOW_PWR_V01 = 0,
  328. QMI_WLFW_PCIE_PREVENT_LOW_PWR_V01 = 1,
  329. WLFW_PCIE_LINK_STATE_ENUM_MAX_VAL_V01 = INT_MAX,
  330. };
  331. enum wlfw_tme_lite_file_type_v01 {
  332. WLFW_TME_LITE_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  333. WLFW_TME_LITE_PATCH_FILE_V01 = 0,
  334. WLFW_TME_LITE_OEM_FUSE_FILE_V01 = 1,
  335. WLFW_TME_LITE_RPR_FILE_V01 = 2,
  336. WLFW_TME_LITE_DPR_FILE_V01 = 3,
  337. WLFW_TME_LITE_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  338. };
  339. enum wlfw_bmps_state_enum_v01 {
  340. WLFW_BMPS_STATE_ENUM_MIN_VAL_V01 = INT_MIN,
  341. QMI_WLFW_BMPS_ENABLE_V01 = 0,
  342. QMI_WLFW_BMPS_DISABLE_V01 = 1,
  343. WLFW_BMPS_STATE_ENUM_MAX_VAL_V01 = INT_MAX,
  344. };
  345. enum wlfw_fw_ssr_reason_v01 {
  346. WLFW_FW_SSR_REASON_MIN_VAL_V01 = INT_MIN,
  347. WLFW_FW_SSR_REASON_DEFAULT_V01 = 0,
  348. WLFW_FW_SSR_REASON_XPAN_V01 = 1,
  349. WLFW_FW_SSR_REASON_MAX_VAL_V01 = INT_MAX,
  350. };
  351. enum wlfw_lpass_ssr_reason_v01 {
  352. WLFW_LPASS_SSR_REASON_MIN_VAL_V01 = INT_MIN,
  353. WLFW_LPASS_SSR_REASON_NON_CE_V01 = 0,
  354. WLFW_LPASS_SSR_REASON_CE_V01 = 1,
  355. WLFW_LPASS_SSR_REASON_MAX_VAL_V01 = INT_MAX,
  356. };
  357. #define QMI_WLFW_CE_ATTR_FLAGS_V01 ((u32)0x00)
  358. #define QMI_WLFW_CE_ATTR_NO_SNOOP_V01 ((u32)0x01)
  359. #define QMI_WLFW_CE_ATTR_BYTE_SWAP_DATA_V01 ((u32)0x02)
  360. #define QMI_WLFW_CE_ATTR_SWIZZLE_DESCRIPTORS_V01 ((u32)0x04)
  361. #define QMI_WLFW_CE_ATTR_DISABLE_INTR_V01 ((u32)0x08)
  362. #define QMI_WLFW_CE_ATTR_ENABLE_POLL_V01 ((u32)0x10)
  363. #define QMI_WLFW_ALREADY_REGISTERED_V01 ((u64)0x01ULL)
  364. #define QMI_WLFW_FW_READY_V01 ((u64)0x02ULL)
  365. #define QMI_WLFW_MSA_READY_V01 ((u64)0x04ULL)
  366. #define QMI_WLFW_FW_MEM_READY_V01 ((u64)0x08ULL)
  367. #define QMI_WLFW_FW_INIT_DONE_V01 ((u64)0x10ULL)
  368. #define QMI_WLFW_FW_REJUVENATE_V01 ((u64)0x01ULL)
  369. #define QMI_WLFW_HW_XPA_V01 ((u64)0x01ULL)
  370. #define QMI_WLFW_CBC_FILE_DOWNLOAD_V01 ((u64)0x02ULL)
  371. #define QMI_WLFW_HOST_PCIE_GEN_SWITCH_V01 ((u64)0x01ULL)
  372. #define QMI_WLFW_DIRECT_LINK_SUPPORT_V01 ((u64)0x02ULL)
  373. #define QMI_WLFW_AUX_UC_SUPPORT_V01 ((u64)0x04ULL)
  374. #define QMI_WLFW_CALDB_SEG_DDR_SUPPORT_V01 ((u64)0x08ULL)
  375. struct wlfw_ce_tgt_pipe_cfg_s_v01 {
  376. u32 pipe_num;
  377. enum wlfw_pipedir_enum_v01 pipe_dir;
  378. u32 nentries;
  379. u32 nbytes_max;
  380. u32 flags;
  381. };
  382. struct wlfw_ce_svc_pipe_cfg_s_v01 {
  383. u32 service_id;
  384. enum wlfw_pipedir_enum_v01 pipe_dir;
  385. u32 pipe_num;
  386. };
  387. struct wlfw_shadow_reg_cfg_s_v01 {
  388. u16 id;
  389. u16 offset;
  390. };
  391. struct wlfw_shadow_reg_v2_cfg_s_v01 {
  392. u32 addr;
  393. };
  394. struct wlfw_rri_over_ddr_cfg_s_v01 {
  395. u32 base_addr_low;
  396. u32 base_addr_high;
  397. };
  398. struct wlfw_msi_cfg_s_v01 {
  399. u16 ce_id;
  400. u16 msi_vector;
  401. };
  402. struct wlfw_memory_region_info_s_v01 {
  403. u64 region_addr;
  404. u32 size;
  405. u8 secure_flag;
  406. };
  407. struct wlfw_mem_cfg_s_v01 {
  408. u64 offset;
  409. u32 size;
  410. u8 secure_flag;
  411. };
  412. struct wlfw_mem_seg_s_v01 {
  413. u32 size;
  414. enum wlfw_mem_type_enum_v01 type;
  415. u32 mem_cfg_len;
  416. struct wlfw_mem_cfg_s_v01 mem_cfg[QMI_WLFW_MAX_NUM_MEM_CFG_V01];
  417. };
  418. struct wlfw_mem_seg_resp_s_v01 {
  419. u64 addr;
  420. u32 size;
  421. enum wlfw_mem_type_enum_v01 type;
  422. u8 restore;
  423. };
  424. struct wlfw_rf_chip_info_s_v01 {
  425. u32 chip_id;
  426. u32 chip_family;
  427. };
  428. struct wlfw_rf_board_info_s_v01 {
  429. u32 board_id;
  430. };
  431. struct wlfw_soc_info_s_v01 {
  432. u32 soc_id;
  433. };
  434. struct wlfw_fw_version_info_s_v01 {
  435. u32 fw_version;
  436. char fw_build_timestamp[QMI_WLFW_MAX_TIMESTAMP_LEN_V01 + 1];
  437. };
  438. struct wlfw_host_ddr_range_s_v01 {
  439. u64 start;
  440. u64 size;
  441. };
  442. struct wlfw_m3_segment_info_s_v01 {
  443. enum wlfw_m3_segment_type_v01 type;
  444. u64 addr;
  445. u64 size;
  446. char name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  447. };
  448. struct wlfw_dev_mem_info_s_v01 {
  449. u64 start;
  450. u64 size;
  451. };
  452. struct mlo_chip_info_s_v01 {
  453. u8 chip_id;
  454. u8 num_local_links;
  455. u8 hw_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  456. u8 valid_mlo_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  457. };
  458. struct mlo_chip_v2_info_s_v01 {
  459. struct mlo_chip_info_s_v01 mlo_chip_info;
  460. u8 adj_mlo_num_chips;
  461. struct mlo_chip_info_s_v01 adj_mlo_chip_info[QMI_WLFW_MAX_ADJ_CHIP_V01];
  462. };
  463. struct wlfw_pmu_param_v01 {
  464. u8 pin_name[QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01];
  465. u32 wake_volt_valid;
  466. u32 wake_volt;
  467. u32 sleep_volt_valid;
  468. u32 sleep_volt;
  469. };
  470. struct wlfw_pmu_cfg_v01 {
  471. u32 pmu_param_len;
  472. struct wlfw_pmu_param_v01 pmu_param[QMI_WLFW_PMU_PARAMS_MAX_V01];
  473. };
  474. struct wlfw_shadow_reg_v3_cfg_s_v01 {
  475. u32 addr;
  476. };
  477. struct wlfw_share_mem_info_s_v01 {
  478. enum wlfw_share_mem_type_enum_v01 type;
  479. u64 start;
  480. u64 size;
  481. };
  482. struct wlfw_host_pcie_link_info_s_v01 {
  483. u32 pci_link_speed;
  484. u32 pci_link_width;
  485. };
  486. struct wlfw_ind_register_req_msg_v01 {
  487. u8 fw_ready_enable_valid;
  488. u8 fw_ready_enable;
  489. u8 initiate_cal_download_enable_valid;
  490. u8 initiate_cal_download_enable;
  491. u8 initiate_cal_update_enable_valid;
  492. u8 initiate_cal_update_enable;
  493. u8 msa_ready_enable_valid;
  494. u8 msa_ready_enable;
  495. u8 pin_connect_result_enable_valid;
  496. u8 pin_connect_result_enable;
  497. u8 client_id_valid;
  498. u32 client_id;
  499. u8 request_mem_enable_valid;
  500. u8 request_mem_enable;
  501. u8 fw_mem_ready_enable_valid;
  502. u8 fw_mem_ready_enable;
  503. u8 fw_init_done_enable_valid;
  504. u8 fw_init_done_enable;
  505. u8 rejuvenate_enable_valid;
  506. u32 rejuvenate_enable;
  507. u8 xo_cal_enable_valid;
  508. u8 xo_cal_enable;
  509. u8 cal_done_enable_valid;
  510. u8 cal_done_enable;
  511. u8 qdss_trace_req_mem_enable_valid;
  512. u8 qdss_trace_req_mem_enable;
  513. u8 qdss_trace_save_enable_valid;
  514. u8 qdss_trace_save_enable;
  515. u8 qdss_trace_free_enable_valid;
  516. u8 qdss_trace_free_enable;
  517. u8 respond_get_info_enable_valid;
  518. u8 respond_get_info_enable;
  519. u8 m3_dump_upload_req_enable_valid;
  520. u8 m3_dump_upload_req_enable;
  521. u8 wfc_call_twt_config_enable_valid;
  522. u8 wfc_call_twt_config_enable;
  523. u8 qdss_mem_ready_enable_valid;
  524. u8 qdss_mem_ready_enable;
  525. u8 m3_dump_upload_segments_req_enable_valid;
  526. u8 m3_dump_upload_segments_req_enable;
  527. u8 fw_ssr_enable_valid;
  528. u8 fw_ssr_enable;
  529. };
  530. #define WLFW_IND_REGISTER_REQ_MSG_V01_MAX_MSG_LEN 90
  531. extern struct qmi_elem_info wlfw_ind_register_req_msg_v01_ei[];
  532. struct wlfw_ind_register_resp_msg_v01 {
  533. struct qmi_response_type_v01 resp;
  534. u8 fw_status_valid;
  535. u64 fw_status;
  536. };
  537. #define WLFW_IND_REGISTER_RESP_MSG_V01_MAX_MSG_LEN 18
  538. extern struct qmi_elem_info wlfw_ind_register_resp_msg_v01_ei[];
  539. struct wlfw_fw_ready_ind_msg_v01 {
  540. char placeholder;
  541. };
  542. #define WLFW_FW_READY_IND_MSG_V01_MAX_MSG_LEN 0
  543. extern struct qmi_elem_info wlfw_fw_ready_ind_msg_v01_ei[];
  544. struct wlfw_msa_ready_ind_msg_v01 {
  545. u8 hang_data_addr_offset_valid;
  546. u32 hang_data_addr_offset;
  547. u8 hang_data_length_valid;
  548. u16 hang_data_length;
  549. };
  550. #define WLFW_MSA_READY_IND_MSG_V01_MAX_MSG_LEN 12
  551. extern struct qmi_elem_info wlfw_msa_ready_ind_msg_v01_ei[];
  552. struct wlfw_pin_connect_result_ind_msg_v01 {
  553. u8 pwr_pin_result_valid;
  554. u32 pwr_pin_result;
  555. u8 phy_io_pin_result_valid;
  556. u32 phy_io_pin_result;
  557. u8 rf_pin_result_valid;
  558. u32 rf_pin_result;
  559. };
  560. #define WLFW_PIN_CONNECT_RESULT_IND_MSG_V01_MAX_MSG_LEN 21
  561. extern struct qmi_elem_info wlfw_pin_connect_result_ind_msg_v01_ei[];
  562. struct wlfw_wlan_mode_req_msg_v01 {
  563. enum wlfw_driver_mode_enum_v01 mode;
  564. u8 hw_debug_valid;
  565. u8 hw_debug;
  566. u8 xo_cal_data_valid;
  567. u8 xo_cal_data;
  568. u8 wlan_en_delay_valid;
  569. u32 wlan_en_delay;
  570. };
  571. #define WLFW_WLAN_MODE_REQ_MSG_V01_MAX_MSG_LEN 22
  572. extern struct qmi_elem_info wlfw_wlan_mode_req_msg_v01_ei[];
  573. struct wlfw_wlan_mode_resp_msg_v01 {
  574. struct qmi_response_type_v01 resp;
  575. };
  576. #define WLFW_WLAN_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  577. extern struct qmi_elem_info wlfw_wlan_mode_resp_msg_v01_ei[];
  578. struct wlfw_wlan_cfg_req_msg_v01 {
  579. u8 host_version_valid;
  580. char host_version[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  581. u8 tgt_cfg_valid;
  582. u32 tgt_cfg_len;
  583. struct wlfw_ce_tgt_pipe_cfg_s_v01 tgt_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  584. u8 svc_cfg_valid;
  585. u32 svc_cfg_len;
  586. struct wlfw_ce_svc_pipe_cfg_s_v01 svc_cfg[QMI_WLFW_MAX_NUM_SVC_V01];
  587. u8 shadow_reg_valid;
  588. u32 shadow_reg_len;
  589. struct wlfw_shadow_reg_cfg_s_v01 shadow_reg[QMI_WLFW_MAX_NUM_SHADOW_REG_V01];
  590. u8 shadow_reg_v2_valid;
  591. u32 shadow_reg_v2_len;
  592. struct wlfw_shadow_reg_v2_cfg_s_v01 shadow_reg_v2[QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01];
  593. u8 rri_over_ddr_cfg_valid;
  594. struct wlfw_rri_over_ddr_cfg_s_v01 rri_over_ddr_cfg;
  595. u8 msi_cfg_valid;
  596. u32 msi_cfg_len;
  597. struct wlfw_msi_cfg_s_v01 msi_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  598. u8 shadow_reg_v3_valid;
  599. u32 shadow_reg_v3_len;
  600. struct wlfw_shadow_reg_v3_cfg_s_v01 shadow_reg_v3[QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01];
  601. };
  602. #define WLFW_WLAN_CFG_REQ_MSG_V01_MAX_MSG_LEN 1110
  603. extern struct qmi_elem_info wlfw_wlan_cfg_req_msg_v01_ei[];
  604. struct wlfw_wlan_cfg_resp_msg_v01 {
  605. struct qmi_response_type_v01 resp;
  606. };
  607. #define WLFW_WLAN_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  608. extern struct qmi_elem_info wlfw_wlan_cfg_resp_msg_v01_ei[];
  609. struct wlfw_cap_req_msg_v01 {
  610. char placeholder;
  611. };
  612. #define WLFW_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  613. extern struct qmi_elem_info wlfw_cap_req_msg_v01_ei[];
  614. struct wlfw_cap_resp_msg_v01 {
  615. struct qmi_response_type_v01 resp;
  616. u8 chip_info_valid;
  617. struct wlfw_rf_chip_info_s_v01 chip_info;
  618. u8 board_info_valid;
  619. struct wlfw_rf_board_info_s_v01 board_info;
  620. u8 soc_info_valid;
  621. struct wlfw_soc_info_s_v01 soc_info;
  622. u8 fw_version_info_valid;
  623. struct wlfw_fw_version_info_s_v01 fw_version_info;
  624. u8 fw_build_id_valid;
  625. char fw_build_id[QMI_WLFW_MAX_BUILD_ID_LEN_V01 + 1];
  626. u8 num_macs_valid;
  627. u8 num_macs;
  628. u8 voltage_mv_valid;
  629. u32 voltage_mv;
  630. u8 time_freq_hz_valid;
  631. u32 time_freq_hz;
  632. u8 otp_version_valid;
  633. u32 otp_version;
  634. u8 eeprom_caldata_read_timeout_valid;
  635. u32 eeprom_caldata_read_timeout;
  636. u8 fw_caps_valid;
  637. u64 fw_caps;
  638. u8 rd_card_chain_cap_valid;
  639. enum wlfw_rd_card_chain_cap_v01 rd_card_chain_cap;
  640. u8 dev_mem_info_valid;
  641. struct wlfw_dev_mem_info_s_v01 dev_mem_info[QMI_WLFW_MAX_DEV_MEM_NUM_V01];
  642. u8 foundry_name_valid;
  643. char foundry_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  644. u8 hang_data_addr_offset_valid;
  645. u32 hang_data_addr_offset;
  646. u8 hang_data_length_valid;
  647. u16 hang_data_length;
  648. u8 bdf_dnld_method_valid;
  649. enum wlfw_bdf_dnld_method_v01 bdf_dnld_method;
  650. u8 hwid_bitmap_valid;
  651. u8 hwid_bitmap;
  652. u8 ol_cpr_cfg_valid;
  653. struct wlfw_pmu_cfg_v01 ol_cpr_cfg;
  654. u8 regdb_mandatory_valid;
  655. u8 regdb_mandatory;
  656. u8 regdb_support_valid;
  657. u8 regdb_support;
  658. u8 rxgainlut_support_valid;
  659. u8 rxgainlut_support;
  660. u8 he_channel_width_cap_valid;
  661. enum wlfw_he_channel_width_cap_v01 he_channel_width_cap;
  662. u8 phy_qam_cap_valid;
  663. enum wlfw_phy_qam_cap_v01 phy_qam_cap;
  664. };
  665. #define WLFW_CAP_RESP_MSG_V01_MAX_MSG_LEN 1160
  666. extern struct qmi_elem_info wlfw_cap_resp_msg_v01_ei[];
  667. struct wlfw_bdf_download_req_msg_v01 {
  668. u8 valid;
  669. u8 file_id_valid;
  670. enum wlfw_cal_temp_id_enum_v01 file_id;
  671. u8 total_size_valid;
  672. u32 total_size;
  673. u8 seg_id_valid;
  674. u32 seg_id;
  675. u8 data_valid;
  676. u32 data_len;
  677. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  678. u8 end_valid;
  679. u8 end;
  680. u8 bdf_type_valid;
  681. u8 bdf_type;
  682. };
  683. #define WLFW_BDF_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6182
  684. extern struct qmi_elem_info wlfw_bdf_download_req_msg_v01_ei[];
  685. struct wlfw_bdf_download_resp_msg_v01 {
  686. struct qmi_response_type_v01 resp;
  687. u8 host_bdf_data_valid;
  688. u64 host_bdf_data;
  689. };
  690. #define WLFW_BDF_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 18
  691. extern struct qmi_elem_info wlfw_bdf_download_resp_msg_v01_ei[];
  692. struct wlfw_cal_report_req_msg_v01 {
  693. u32 meta_data_len;
  694. enum wlfw_cal_temp_id_enum_v01 meta_data[QMI_WLFW_MAX_NUM_CAL_V01];
  695. u8 xo_cal_data_valid;
  696. u8 xo_cal_data;
  697. u8 cal_remove_supported_valid;
  698. u8 cal_remove_supported;
  699. u8 cal_file_download_size_valid;
  700. u64 cal_file_download_size;
  701. };
  702. #define WLFW_CAL_REPORT_REQ_MSG_V01_MAX_MSG_LEN 43
  703. extern struct qmi_elem_info wlfw_cal_report_req_msg_v01_ei[];
  704. struct wlfw_cal_report_resp_msg_v01 {
  705. struct qmi_response_type_v01 resp;
  706. };
  707. #define WLFW_CAL_REPORT_RESP_MSG_V01_MAX_MSG_LEN 7
  708. extern struct qmi_elem_info wlfw_cal_report_resp_msg_v01_ei[];
  709. struct wlfw_initiate_cal_download_ind_msg_v01 {
  710. enum wlfw_cal_temp_id_enum_v01 cal_id;
  711. u8 total_size_valid;
  712. u32 total_size;
  713. u8 cal_data_location_valid;
  714. u32 cal_data_location;
  715. };
  716. #define WLFW_INITIATE_CAL_DOWNLOAD_IND_MSG_V01_MAX_MSG_LEN 21
  717. extern struct qmi_elem_info wlfw_initiate_cal_download_ind_msg_v01_ei[];
  718. struct wlfw_cal_download_req_msg_v01 {
  719. u8 valid;
  720. u8 file_id_valid;
  721. enum wlfw_cal_temp_id_enum_v01 file_id;
  722. u8 total_size_valid;
  723. u32 total_size;
  724. u8 seg_id_valid;
  725. u32 seg_id;
  726. u8 data_valid;
  727. u32 data_len;
  728. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  729. u8 end_valid;
  730. u8 end;
  731. u8 cal_data_location_valid;
  732. u32 cal_data_location;
  733. };
  734. #define WLFW_CAL_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6185
  735. extern struct qmi_elem_info wlfw_cal_download_req_msg_v01_ei[];
  736. struct wlfw_cal_download_resp_msg_v01 {
  737. struct qmi_response_type_v01 resp;
  738. };
  739. #define WLFW_CAL_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  740. extern struct qmi_elem_info wlfw_cal_download_resp_msg_v01_ei[];
  741. struct wlfw_initiate_cal_update_ind_msg_v01 {
  742. enum wlfw_cal_temp_id_enum_v01 cal_id;
  743. u32 total_size;
  744. u8 cal_data_location_valid;
  745. u32 cal_data_location;
  746. };
  747. #define WLFW_INITIATE_CAL_UPDATE_IND_MSG_V01_MAX_MSG_LEN 21
  748. extern struct qmi_elem_info wlfw_initiate_cal_update_ind_msg_v01_ei[];
  749. struct wlfw_cal_update_req_msg_v01 {
  750. enum wlfw_cal_temp_id_enum_v01 cal_id;
  751. u32 seg_id;
  752. };
  753. #define WLFW_CAL_UPDATE_REQ_MSG_V01_MAX_MSG_LEN 14
  754. extern struct qmi_elem_info wlfw_cal_update_req_msg_v01_ei[];
  755. struct wlfw_cal_update_resp_msg_v01 {
  756. struct qmi_response_type_v01 resp;
  757. u8 file_id_valid;
  758. enum wlfw_cal_temp_id_enum_v01 file_id;
  759. u8 total_size_valid;
  760. u32 total_size;
  761. u8 seg_id_valid;
  762. u32 seg_id;
  763. u8 data_valid;
  764. u32 data_len;
  765. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  766. u8 end_valid;
  767. u8 end;
  768. u8 cal_data_location_valid;
  769. u32 cal_data_location;
  770. };
  771. #define WLFW_CAL_UPDATE_RESP_MSG_V01_MAX_MSG_LEN 6188
  772. extern struct qmi_elem_info wlfw_cal_update_resp_msg_v01_ei[];
  773. struct wlfw_msa_info_req_msg_v01 {
  774. u64 msa_addr;
  775. u32 size;
  776. };
  777. #define WLFW_MSA_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  778. extern struct qmi_elem_info wlfw_msa_info_req_msg_v01_ei[];
  779. struct wlfw_msa_info_resp_msg_v01 {
  780. struct qmi_response_type_v01 resp;
  781. u32 mem_region_info_len;
  782. struct wlfw_memory_region_info_s_v01 mem_region_info[QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01];
  783. };
  784. #define WLFW_MSA_INFO_RESP_MSG_V01_MAX_MSG_LEN 37
  785. extern struct qmi_elem_info wlfw_msa_info_resp_msg_v01_ei[];
  786. struct wlfw_msa_ready_req_msg_v01 {
  787. char placeholder;
  788. };
  789. #define WLFW_MSA_READY_REQ_MSG_V01_MAX_MSG_LEN 0
  790. extern struct qmi_elem_info wlfw_msa_ready_req_msg_v01_ei[];
  791. struct wlfw_msa_ready_resp_msg_v01 {
  792. struct qmi_response_type_v01 resp;
  793. };
  794. #define WLFW_MSA_READY_RESP_MSG_V01_MAX_MSG_LEN 7
  795. extern struct qmi_elem_info wlfw_msa_ready_resp_msg_v01_ei[];
  796. struct wlfw_ini_req_msg_v01 {
  797. u8 enablefwlog_valid;
  798. u8 enablefwlog;
  799. };
  800. #define WLFW_INI_REQ_MSG_V01_MAX_MSG_LEN 4
  801. extern struct qmi_elem_info wlfw_ini_req_msg_v01_ei[];
  802. struct wlfw_ini_resp_msg_v01 {
  803. struct qmi_response_type_v01 resp;
  804. };
  805. #define WLFW_INI_RESP_MSG_V01_MAX_MSG_LEN 7
  806. extern struct qmi_elem_info wlfw_ini_resp_msg_v01_ei[];
  807. struct wlfw_athdiag_read_req_msg_v01 {
  808. u32 offset;
  809. u32 mem_type;
  810. u32 data_len;
  811. };
  812. #define WLFW_ATHDIAG_READ_REQ_MSG_V01_MAX_MSG_LEN 21
  813. extern struct qmi_elem_info wlfw_athdiag_read_req_msg_v01_ei[];
  814. struct wlfw_athdiag_read_resp_msg_v01 {
  815. struct qmi_response_type_v01 resp;
  816. u8 data_valid;
  817. u32 data_len;
  818. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  819. };
  820. #define WLFW_ATHDIAG_READ_RESP_MSG_V01_MAX_MSG_LEN 6156
  821. extern struct qmi_elem_info wlfw_athdiag_read_resp_msg_v01_ei[];
  822. struct wlfw_athdiag_write_req_msg_v01 {
  823. u32 offset;
  824. u32 mem_type;
  825. u32 data_len;
  826. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  827. };
  828. #define WLFW_ATHDIAG_WRITE_REQ_MSG_V01_MAX_MSG_LEN 6163
  829. extern struct qmi_elem_info wlfw_athdiag_write_req_msg_v01_ei[];
  830. struct wlfw_athdiag_write_resp_msg_v01 {
  831. struct qmi_response_type_v01 resp;
  832. };
  833. #define WLFW_ATHDIAG_WRITE_RESP_MSG_V01_MAX_MSG_LEN 7
  834. extern struct qmi_elem_info wlfw_athdiag_write_resp_msg_v01_ei[];
  835. struct wlfw_vbatt_req_msg_v01 {
  836. u64 voltage_uv;
  837. };
  838. #define WLFW_VBATT_REQ_MSG_V01_MAX_MSG_LEN 11
  839. extern struct qmi_elem_info wlfw_vbatt_req_msg_v01_ei[];
  840. struct wlfw_vbatt_resp_msg_v01 {
  841. struct qmi_response_type_v01 resp;
  842. };
  843. #define WLFW_VBATT_RESP_MSG_V01_MAX_MSG_LEN 7
  844. extern struct qmi_elem_info wlfw_vbatt_resp_msg_v01_ei[];
  845. struct wlfw_mac_addr_req_msg_v01 {
  846. u8 mac_addr_valid;
  847. u8 mac_addr[QMI_WLFW_MAC_ADDR_SIZE_V01];
  848. };
  849. #define WLFW_MAC_ADDR_REQ_MSG_V01_MAX_MSG_LEN 9
  850. extern struct qmi_elem_info wlfw_mac_addr_req_msg_v01_ei[];
  851. struct wlfw_mac_addr_resp_msg_v01 {
  852. struct qmi_response_type_v01 resp;
  853. };
  854. #define WLFW_MAC_ADDR_RESP_MSG_V01_MAX_MSG_LEN 7
  855. extern struct qmi_elem_info wlfw_mac_addr_resp_msg_v01_ei[];
  856. struct wlfw_host_cap_req_msg_v01 {
  857. u8 num_clients_valid;
  858. u32 num_clients;
  859. u8 wake_msi_valid;
  860. u32 wake_msi;
  861. u8 gpios_valid;
  862. u32 gpios_len;
  863. u32 gpios[QMI_WLFW_MAX_NUM_GPIO_V01];
  864. u8 nm_modem_valid;
  865. u8 nm_modem;
  866. u8 bdf_support_valid;
  867. u8 bdf_support;
  868. u8 bdf_cache_support_valid;
  869. u8 bdf_cache_support;
  870. u8 m3_support_valid;
  871. u8 m3_support;
  872. u8 m3_cache_support_valid;
  873. u8 m3_cache_support;
  874. u8 cal_filesys_support_valid;
  875. u8 cal_filesys_support;
  876. u8 cal_cache_support_valid;
  877. u8 cal_cache_support;
  878. u8 cal_done_valid;
  879. u8 cal_done;
  880. u8 mem_bucket_valid;
  881. u32 mem_bucket;
  882. u8 mem_cfg_mode_valid;
  883. u8 mem_cfg_mode;
  884. u8 cal_duration_valid;
  885. u16 cal_duration;
  886. u8 platform_name_valid;
  887. char platform_name[QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 + 1];
  888. u8 ddr_range_valid;
  889. struct wlfw_host_ddr_range_s_v01 ddr_range[QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01];
  890. u8 host_build_type_valid;
  891. enum wlfw_host_build_type_v01 host_build_type;
  892. u8 mlo_capable_valid;
  893. u8 mlo_capable;
  894. u8 mlo_chip_id_valid;
  895. u16 mlo_chip_id;
  896. u8 mlo_group_id_valid;
  897. u8 mlo_group_id;
  898. u8 max_mlo_peer_valid;
  899. u16 max_mlo_peer;
  900. u8 mlo_num_chips_valid;
  901. u8 mlo_num_chips;
  902. u8 mlo_chip_info_valid;
  903. struct mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_MLO_CHIP_V01];
  904. u8 feature_list_valid;
  905. u64 feature_list;
  906. u8 num_wlan_clients_valid;
  907. u16 num_wlan_clients;
  908. u8 num_wlan_vaps_valid;
  909. u8 num_wlan_vaps;
  910. u8 wake_msi_addr_valid;
  911. u32 wake_msi_addr;
  912. u8 wlan_enable_delay_valid;
  913. u32 wlan_enable_delay;
  914. u8 ddr_type_valid;
  915. u32 ddr_type;
  916. u8 gpio_info_valid;
  917. u32 gpio_info_len;
  918. u32 gpio_info[QMI_WLFW_MAX_NUM_GPIO_INFO_V01];
  919. u8 fw_ini_cfg_support_valid;
  920. u8 fw_ini_cfg_support;
  921. u8 mlo_chip_v2_info_valid;
  922. struct mlo_chip_v2_info_s_v01 mlo_chip_v2_info[QMI_WLFW_MLO_V2_CHP_V01];
  923. u8 pcie_link_info_valid;
  924. struct wlfw_host_pcie_link_info_s_v01 pcie_link_info;
  925. };
  926. #define WLFW_HOST_CAP_REQ_MSG_V01_MAX_MSG_LEN 581
  927. extern struct qmi_elem_info wlfw_host_cap_req_msg_v01_ei[];
  928. struct wlfw_host_cap_resp_msg_v01 {
  929. struct qmi_response_type_v01 resp;
  930. };
  931. #define WLFW_HOST_CAP_RESP_MSG_V01_MAX_MSG_LEN 7
  932. extern struct qmi_elem_info wlfw_host_cap_resp_msg_v01_ei[];
  933. struct wlfw_request_mem_ind_msg_v01 {
  934. u32 mem_seg_len;
  935. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  936. };
  937. #define WLFW_REQUEST_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  938. extern struct qmi_elem_info wlfw_request_mem_ind_msg_v01_ei[];
  939. struct wlfw_respond_mem_req_msg_v01 {
  940. u32 mem_seg_len;
  941. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  942. };
  943. #define WLFW_RESPOND_MEM_REQ_MSG_V01_MAX_MSG_LEN 888
  944. extern struct qmi_elem_info wlfw_respond_mem_req_msg_v01_ei[];
  945. struct wlfw_respond_mem_resp_msg_v01 {
  946. struct qmi_response_type_v01 resp;
  947. u8 share_mem_valid;
  948. u32 share_mem_len;
  949. struct wlfw_share_mem_info_s_v01 share_mem[QMI_WLFW_MAX_NUM_SHARE_MEM_V01];
  950. };
  951. #define WLFW_RESPOND_MEM_RESP_MSG_V01_MAX_MSG_LEN 171
  952. extern struct qmi_elem_info wlfw_respond_mem_resp_msg_v01_ei[];
  953. struct wlfw_fw_mem_ready_ind_msg_v01 {
  954. char placeholder;
  955. };
  956. #define WLFW_FW_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  957. extern struct qmi_elem_info wlfw_fw_mem_ready_ind_msg_v01_ei[];
  958. struct wlfw_fw_init_done_ind_msg_v01 {
  959. u8 hang_data_addr_offset_valid;
  960. u32 hang_data_addr_offset;
  961. u8 hang_data_length_valid;
  962. u16 hang_data_length;
  963. };
  964. #define WLFW_FW_INIT_DONE_IND_MSG_V01_MAX_MSG_LEN 12
  965. extern struct qmi_elem_info wlfw_fw_init_done_ind_msg_v01_ei[];
  966. struct wlfw_rejuvenate_ind_msg_v01 {
  967. u8 cause_for_rejuvenation_valid;
  968. u8 cause_for_rejuvenation;
  969. u8 requesting_sub_system_valid;
  970. u8 requesting_sub_system;
  971. u8 line_number_valid;
  972. u16 line_number;
  973. u8 function_name_valid;
  974. char function_name[QMI_WLFW_FUNCTION_NAME_LEN_V01 + 1];
  975. };
  976. #define WLFW_REJUVENATE_IND_MSG_V01_MAX_MSG_LEN 144
  977. extern struct qmi_elem_info wlfw_rejuvenate_ind_msg_v01_ei[];
  978. struct wlfw_rejuvenate_ack_req_msg_v01 {
  979. char placeholder;
  980. };
  981. #define WLFW_REJUVENATE_ACK_REQ_MSG_V01_MAX_MSG_LEN 0
  982. extern struct qmi_elem_info wlfw_rejuvenate_ack_req_msg_v01_ei[];
  983. struct wlfw_rejuvenate_ack_resp_msg_v01 {
  984. struct qmi_response_type_v01 resp;
  985. };
  986. #define WLFW_REJUVENATE_ACK_RESP_MSG_V01_MAX_MSG_LEN 7
  987. extern struct qmi_elem_info wlfw_rejuvenate_ack_resp_msg_v01_ei[];
  988. struct wlfw_dynamic_feature_mask_req_msg_v01 {
  989. u8 mask_valid;
  990. u64 mask;
  991. };
  992. #define WLFW_DYNAMIC_FEATURE_MASK_REQ_MSG_V01_MAX_MSG_LEN 11
  993. extern struct qmi_elem_info wlfw_dynamic_feature_mask_req_msg_v01_ei[];
  994. struct wlfw_dynamic_feature_mask_resp_msg_v01 {
  995. struct qmi_response_type_v01 resp;
  996. u8 prev_mask_valid;
  997. u64 prev_mask;
  998. u8 curr_mask_valid;
  999. u64 curr_mask;
  1000. };
  1001. #define WLFW_DYNAMIC_FEATURE_MASK_RESP_MSG_V01_MAX_MSG_LEN 29
  1002. extern struct qmi_elem_info wlfw_dynamic_feature_mask_resp_msg_v01_ei[];
  1003. struct wlfw_m3_info_req_msg_v01 {
  1004. u64 addr;
  1005. u32 size;
  1006. };
  1007. #define WLFW_M3_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  1008. extern struct qmi_elem_info wlfw_m3_info_req_msg_v01_ei[];
  1009. struct wlfw_m3_info_resp_msg_v01 {
  1010. struct qmi_response_type_v01 resp;
  1011. };
  1012. #define WLFW_M3_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1013. extern struct qmi_elem_info wlfw_m3_info_resp_msg_v01_ei[];
  1014. struct wlfw_xo_cal_ind_msg_v01 {
  1015. u8 xo_cal_data;
  1016. };
  1017. #define WLFW_XO_CAL_IND_MSG_V01_MAX_MSG_LEN 4
  1018. extern struct qmi_elem_info wlfw_xo_cal_ind_msg_v01_ei[];
  1019. struct wlfw_cal_done_ind_msg_v01 {
  1020. u8 cal_file_upload_size_valid;
  1021. u64 cal_file_upload_size;
  1022. };
  1023. #define WLFW_CAL_DONE_IND_MSG_V01_MAX_MSG_LEN 11
  1024. extern struct qmi_elem_info wlfw_cal_done_ind_msg_v01_ei[];
  1025. struct wlfw_qdss_trace_req_mem_ind_msg_v01 {
  1026. u32 mem_seg_len;
  1027. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1028. };
  1029. #define WLFW_QDSS_TRACE_REQ_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  1030. extern struct qmi_elem_info wlfw_qdss_trace_req_mem_ind_msg_v01_ei[];
  1031. struct wlfw_qdss_trace_mem_info_req_msg_v01 {
  1032. u32 mem_seg_len;
  1033. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1034. u8 end_valid;
  1035. u8 end;
  1036. };
  1037. #define WLFW_QDSS_TRACE_MEM_INFO_REQ_MSG_V01_MAX_MSG_LEN 892
  1038. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_req_msg_v01_ei[];
  1039. struct wlfw_qdss_trace_mem_info_resp_msg_v01 {
  1040. struct qmi_response_type_v01 resp;
  1041. };
  1042. #define WLFW_QDSS_TRACE_MEM_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1043. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_resp_msg_v01_ei[];
  1044. struct wlfw_qdss_trace_save_ind_msg_v01 {
  1045. u32 source;
  1046. u32 total_size;
  1047. u8 mem_seg_valid;
  1048. u32 mem_seg_len;
  1049. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1050. u8 file_name_valid;
  1051. char file_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  1052. };
  1053. #define WLFW_QDSS_TRACE_SAVE_IND_MSG_V01_MAX_MSG_LEN 921
  1054. extern struct qmi_elem_info wlfw_qdss_trace_save_ind_msg_v01_ei[];
  1055. struct wlfw_qdss_trace_data_req_msg_v01 {
  1056. u32 seg_id;
  1057. };
  1058. #define WLFW_QDSS_TRACE_DATA_REQ_MSG_V01_MAX_MSG_LEN 7
  1059. extern struct qmi_elem_info wlfw_qdss_trace_data_req_msg_v01_ei[];
  1060. struct wlfw_qdss_trace_data_resp_msg_v01 {
  1061. struct qmi_response_type_v01 resp;
  1062. u8 total_size_valid;
  1063. u32 total_size;
  1064. u8 seg_id_valid;
  1065. u32 seg_id;
  1066. u8 data_valid;
  1067. u32 data_len;
  1068. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1069. u8 end_valid;
  1070. u8 end;
  1071. };
  1072. #define WLFW_QDSS_TRACE_DATA_RESP_MSG_V01_MAX_MSG_LEN 6174
  1073. extern struct qmi_elem_info wlfw_qdss_trace_data_resp_msg_v01_ei[];
  1074. struct wlfw_qdss_trace_config_download_req_msg_v01 {
  1075. u8 total_size_valid;
  1076. u32 total_size;
  1077. u8 seg_id_valid;
  1078. u32 seg_id;
  1079. u8 data_valid;
  1080. u32 data_len;
  1081. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1082. u8 end_valid;
  1083. u8 end;
  1084. };
  1085. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6167
  1086. extern struct qmi_elem_info wlfw_qdss_trace_config_download_req_msg_v01_ei[];
  1087. struct wlfw_qdss_trace_config_download_resp_msg_v01 {
  1088. struct qmi_response_type_v01 resp;
  1089. };
  1090. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1091. extern struct qmi_elem_info wlfw_qdss_trace_config_download_resp_msg_v01_ei[];
  1092. struct wlfw_qdss_trace_mode_req_msg_v01 {
  1093. u8 mode_valid;
  1094. enum wlfw_qdss_trace_mode_enum_v01 mode;
  1095. u8 option_valid;
  1096. u64 option;
  1097. u8 hw_trc_disable_override_valid;
  1098. enum wlfw_qmi_param_value_v01 hw_trc_disable_override;
  1099. };
  1100. #define WLFW_QDSS_TRACE_MODE_REQ_MSG_V01_MAX_MSG_LEN 25
  1101. extern struct qmi_elem_info wlfw_qdss_trace_mode_req_msg_v01_ei[];
  1102. struct wlfw_qdss_trace_mode_resp_msg_v01 {
  1103. struct qmi_response_type_v01 resp;
  1104. };
  1105. #define WLFW_QDSS_TRACE_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  1106. extern struct qmi_elem_info wlfw_qdss_trace_mode_resp_msg_v01_ei[];
  1107. struct wlfw_qdss_trace_free_ind_msg_v01 {
  1108. u8 mem_seg_valid;
  1109. u32 mem_seg_len;
  1110. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1111. };
  1112. #define WLFW_QDSS_TRACE_FREE_IND_MSG_V01_MAX_MSG_LEN 888
  1113. extern struct qmi_elem_info wlfw_qdss_trace_free_ind_msg_v01_ei[];
  1114. struct wlfw_shutdown_req_msg_v01 {
  1115. u8 shutdown_valid;
  1116. u8 shutdown;
  1117. };
  1118. #define WLFW_SHUTDOWN_REQ_MSG_V01_MAX_MSG_LEN 4
  1119. extern struct qmi_elem_info wlfw_shutdown_req_msg_v01_ei[];
  1120. struct wlfw_shutdown_resp_msg_v01 {
  1121. struct qmi_response_type_v01 resp;
  1122. };
  1123. #define WLFW_SHUTDOWN_RESP_MSG_V01_MAX_MSG_LEN 7
  1124. extern struct qmi_elem_info wlfw_shutdown_resp_msg_v01_ei[];
  1125. struct wlfw_antenna_switch_req_msg_v01 {
  1126. char placeholder;
  1127. };
  1128. #define WLFW_ANTENNA_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 0
  1129. extern struct qmi_elem_info wlfw_antenna_switch_req_msg_v01_ei[];
  1130. struct wlfw_antenna_switch_resp_msg_v01 {
  1131. struct qmi_response_type_v01 resp;
  1132. u8 antenna_valid;
  1133. u64 antenna;
  1134. };
  1135. #define WLFW_ANTENNA_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 18
  1136. extern struct qmi_elem_info wlfw_antenna_switch_resp_msg_v01_ei[];
  1137. struct wlfw_antenna_grant_req_msg_v01 {
  1138. u8 grant_valid;
  1139. u64 grant;
  1140. };
  1141. #define WLFW_ANTENNA_GRANT_REQ_MSG_V01_MAX_MSG_LEN 11
  1142. extern struct qmi_elem_info wlfw_antenna_grant_req_msg_v01_ei[];
  1143. struct wlfw_antenna_grant_resp_msg_v01 {
  1144. struct qmi_response_type_v01 resp;
  1145. };
  1146. #define WLFW_ANTENNA_GRANT_RESP_MSG_V01_MAX_MSG_LEN 7
  1147. extern struct qmi_elem_info wlfw_antenna_grant_resp_msg_v01_ei[];
  1148. struct wlfw_wfc_call_status_req_msg_v01 {
  1149. u32 wfc_call_status_len;
  1150. u8 wfc_call_status[QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01];
  1151. u8 wfc_call_active_valid;
  1152. u8 wfc_call_active;
  1153. u8 all_wfc_calls_held_valid;
  1154. u8 all_wfc_calls_held;
  1155. u8 is_wfc_emergency_valid;
  1156. u8 is_wfc_emergency;
  1157. u8 twt_ims_start_valid;
  1158. u64 twt_ims_start;
  1159. u8 twt_ims_int_valid;
  1160. u16 twt_ims_int;
  1161. u8 media_quality_valid;
  1162. enum wlfw_wfc_media_quality_v01 media_quality;
  1163. };
  1164. #define WLFW_WFC_CALL_STATUS_REQ_MSG_V01_MAX_MSG_LEN 296
  1165. extern struct qmi_elem_info wlfw_wfc_call_status_req_msg_v01_ei[];
  1166. struct wlfw_wfc_call_status_resp_msg_v01 {
  1167. struct qmi_response_type_v01 resp;
  1168. };
  1169. #define WLFW_WFC_CALL_STATUS_RESP_MSG_V01_MAX_MSG_LEN 7
  1170. extern struct qmi_elem_info wlfw_wfc_call_status_resp_msg_v01_ei[];
  1171. struct wlfw_get_info_req_msg_v01 {
  1172. u8 type;
  1173. u32 data_len;
  1174. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1175. };
  1176. #define WLFW_GET_INFO_REQ_MSG_V01_MAX_MSG_LEN 6153
  1177. extern struct qmi_elem_info wlfw_get_info_req_msg_v01_ei[];
  1178. struct wlfw_get_info_resp_msg_v01 {
  1179. struct qmi_response_type_v01 resp;
  1180. };
  1181. #define WLFW_GET_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1182. extern struct qmi_elem_info wlfw_get_info_resp_msg_v01_ei[];
  1183. struct wlfw_respond_get_info_ind_msg_v01 {
  1184. u32 data_len;
  1185. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1186. u8 type_valid;
  1187. u8 type;
  1188. u8 is_last_valid;
  1189. u8 is_last;
  1190. u8 seq_no_valid;
  1191. u32 seq_no;
  1192. };
  1193. #define WLFW_RESPOND_GET_INFO_IND_MSG_V01_MAX_MSG_LEN 6164
  1194. extern struct qmi_elem_info wlfw_respond_get_info_ind_msg_v01_ei[];
  1195. struct wlfw_device_info_req_msg_v01 {
  1196. char placeholder;
  1197. };
  1198. #define WLFW_DEVICE_INFO_REQ_MSG_V01_MAX_MSG_LEN 0
  1199. extern struct qmi_elem_info wlfw_device_info_req_msg_v01_ei[];
  1200. struct wlfw_device_info_resp_msg_v01 {
  1201. struct qmi_response_type_v01 resp;
  1202. u8 bar_addr_valid;
  1203. u64 bar_addr;
  1204. u8 bar_size_valid;
  1205. u32 bar_size;
  1206. u8 mhi_state_info_addr_valid;
  1207. u64 mhi_state_info_addr;
  1208. u8 mhi_state_info_size_valid;
  1209. u32 mhi_state_info_size;
  1210. };
  1211. #define WLFW_DEVICE_INFO_RESP_MSG_V01_MAX_MSG_LEN 43
  1212. extern struct qmi_elem_info wlfw_device_info_resp_msg_v01_ei[];
  1213. struct wlfw_m3_dump_upload_req_ind_msg_v01 {
  1214. u32 pdev_id;
  1215. u64 addr;
  1216. u64 size;
  1217. };
  1218. #define WLFW_M3_DUMP_UPLOAD_REQ_IND_MSG_V01_MAX_MSG_LEN 29
  1219. extern struct qmi_elem_info wlfw_m3_dump_upload_req_ind_msg_v01_ei[];
  1220. struct wlfw_m3_dump_upload_done_req_msg_v01 {
  1221. u32 pdev_id;
  1222. u32 status;
  1223. };
  1224. #define WLFW_M3_DUMP_UPLOAD_DONE_REQ_MSG_V01_MAX_MSG_LEN 14
  1225. extern struct qmi_elem_info wlfw_m3_dump_upload_done_req_msg_v01_ei[];
  1226. struct wlfw_m3_dump_upload_done_resp_msg_v01 {
  1227. struct qmi_response_type_v01 resp;
  1228. };
  1229. #define WLFW_M3_DUMP_UPLOAD_DONE_RESP_MSG_V01_MAX_MSG_LEN 7
  1230. extern struct qmi_elem_info wlfw_m3_dump_upload_done_resp_msg_v01_ei[];
  1231. struct wlfw_soc_wake_req_msg_v01 {
  1232. u8 wake_valid;
  1233. enum wlfw_soc_wake_enum_v01 wake;
  1234. };
  1235. #define WLFW_SOC_WAKE_REQ_MSG_V01_MAX_MSG_LEN 7
  1236. extern struct qmi_elem_info wlfw_soc_wake_req_msg_v01_ei[];
  1237. struct wlfw_soc_wake_resp_msg_v01 {
  1238. struct qmi_response_type_v01 resp;
  1239. };
  1240. #define WLFW_SOC_WAKE_RESP_MSG_V01_MAX_MSG_LEN 7
  1241. extern struct qmi_elem_info wlfw_soc_wake_resp_msg_v01_ei[];
  1242. struct wlfw_power_save_req_msg_v01 {
  1243. u8 power_save_mode_valid;
  1244. enum wlfw_power_save_mode_v01 power_save_mode;
  1245. };
  1246. #define WLFW_POWER_SAVE_REQ_MSG_V01_MAX_MSG_LEN 7
  1247. extern struct qmi_elem_info wlfw_power_save_req_msg_v01_ei[];
  1248. struct wlfw_power_save_resp_msg_v01 {
  1249. struct qmi_response_type_v01 resp;
  1250. };
  1251. #define WLFW_POWER_SAVE_RESP_MSG_V01_MAX_MSG_LEN 7
  1252. extern struct qmi_elem_info wlfw_power_save_resp_msg_v01_ei[];
  1253. struct wlfw_wfc_call_twt_config_ind_msg_v01 {
  1254. u8 twt_sta_start_valid;
  1255. u64 twt_sta_start;
  1256. u8 twt_sta_int_valid;
  1257. u16 twt_sta_int;
  1258. u8 twt_sta_upo_valid;
  1259. u16 twt_sta_upo;
  1260. u8 twt_sta_sp_valid;
  1261. u16 twt_sta_sp;
  1262. u8 twt_sta_dl_valid;
  1263. u16 twt_sta_dl;
  1264. u8 twt_sta_config_changed_valid;
  1265. u8 twt_sta_config_changed;
  1266. };
  1267. #define WLFW_WFC_CALL_TWT_CONFIG_IND_MSG_V01_MAX_MSG_LEN 35
  1268. extern struct qmi_elem_info wlfw_wfc_call_twt_config_ind_msg_v01_ei[];
  1269. struct wlfw_qdss_mem_ready_ind_msg_v01 {
  1270. char placeholder;
  1271. };
  1272. #define WLFW_QDSS_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  1273. extern struct qmi_elem_info wlfw_qdss_mem_ready_ind_msg_v01_ei[];
  1274. struct wlfw_pcie_gen_switch_req_msg_v01 {
  1275. enum wlfw_pcie_gen_speed_v01 pcie_speed;
  1276. };
  1277. #define WLFW_PCIE_GEN_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 7
  1278. extern struct qmi_elem_info wlfw_pcie_gen_switch_req_msg_v01_ei[];
  1279. struct wlfw_pcie_gen_switch_resp_msg_v01 {
  1280. struct qmi_response_type_v01 resp;
  1281. };
  1282. #define WLFW_PCIE_GEN_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 7
  1283. extern struct qmi_elem_info wlfw_pcie_gen_switch_resp_msg_v01_ei[];
  1284. struct wlfw_m3_dump_upload_segments_req_ind_msg_v01 {
  1285. u32 pdev_id;
  1286. u32 no_of_valid_segments;
  1287. struct wlfw_m3_segment_info_s_v01 m3_segment[QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01];
  1288. };
  1289. #define WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_MSG_V01_MAX_MSG_LEN 387
  1290. extern struct qmi_elem_info wlfw_m3_dump_upload_segments_req_ind_msg_v01_ei[];
  1291. struct wlfw_subsys_restart_level_req_msg_v01 {
  1292. u8 restart_level_type_valid;
  1293. u8 restart_level_type;
  1294. };
  1295. #define WLFW_SUBSYS_RESTART_LEVEL_REQ_MSG_V01_MAX_MSG_LEN 4
  1296. extern struct qmi_elem_info wlfw_subsys_restart_level_req_msg_v01_ei[];
  1297. struct wlfw_subsys_restart_level_resp_msg_v01 {
  1298. struct qmi_response_type_v01 resp;
  1299. };
  1300. #define WLFW_SUBSYS_RESTART_LEVEL_RESP_MSG_V01_MAX_MSG_LEN 7
  1301. extern struct qmi_elem_info wlfw_subsys_restart_level_resp_msg_v01_ei[];
  1302. struct wlfw_ini_file_download_req_msg_v01 {
  1303. u8 file_type_valid;
  1304. enum wlfw_ini_file_type_v01 file_type;
  1305. u8 total_size_valid;
  1306. u32 total_size;
  1307. u8 seg_id_valid;
  1308. u32 seg_id;
  1309. u8 data_valid;
  1310. u32 data_len;
  1311. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1312. u8 end_valid;
  1313. u8 end;
  1314. };
  1315. #define WLFW_INI_FILE_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6174
  1316. extern struct qmi_elem_info wlfw_ini_file_download_req_msg_v01_ei[];
  1317. struct wlfw_ini_file_download_resp_msg_v01 {
  1318. struct qmi_response_type_v01 resp;
  1319. };
  1320. #define WLFW_INI_FILE_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1321. extern struct qmi_elem_info wlfw_ini_file_download_resp_msg_v01_ei[];
  1322. struct wlfw_phy_cap_req_msg_v01 {
  1323. char placeholder;
  1324. };
  1325. #define WLFW_PHY_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  1326. extern struct qmi_elem_info wlfw_phy_cap_req_msg_v01_ei[];
  1327. struct wlfw_phy_cap_resp_msg_v01 {
  1328. struct qmi_response_type_v01 resp;
  1329. u8 num_phy_valid;
  1330. u8 num_phy;
  1331. u8 board_id_valid;
  1332. u32 board_id;
  1333. u8 mlo_cap_v2_support_valid;
  1334. u32 mlo_cap_v2_support;
  1335. };
  1336. #define WLFW_PHY_CAP_RESP_MSG_V01_MAX_MSG_LEN 25
  1337. extern struct qmi_elem_info wlfw_phy_cap_resp_msg_v01_ei[];
  1338. struct wlfw_wlan_hw_init_cfg_req_msg_v01 {
  1339. u8 rf_subtype_valid;
  1340. enum wlfw_wlan_rf_subtype_v01 rf_subtype;
  1341. };
  1342. #define WLFW_WLAN_HW_INIT_CFG_REQ_MSG_V01_MAX_MSG_LEN 7
  1343. extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_req_msg_v01_ei[];
  1344. struct wlfw_wlan_hw_init_cfg_resp_msg_v01 {
  1345. struct qmi_response_type_v01 resp;
  1346. };
  1347. #define WLFW_WLAN_HW_INIT_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  1348. extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_resp_msg_v01_ei[];
  1349. struct wlfw_pcie_link_ctrl_req_msg_v01 {
  1350. enum wlfw_pcie_link_state_enum_v01 link_state_req;
  1351. };
  1352. #define WLFW_PCIE_LINK_CTRL_REQ_MSG_V01_MAX_MSG_LEN 7
  1353. extern struct qmi_elem_info wlfw_pcie_link_ctrl_req_msg_v01_ei[];
  1354. struct wlfw_pcie_link_ctrl_resp_msg_v01 {
  1355. struct qmi_response_type_v01 resp;
  1356. };
  1357. #define WLFW_PCIE_LINK_CTRL_RESP_MSG_V01_MAX_MSG_LEN 7
  1358. extern struct qmi_elem_info wlfw_pcie_link_ctrl_resp_msg_v01_ei[];
  1359. struct wlfw_aux_uc_info_req_msg_v01 {
  1360. u64 addr;
  1361. u32 size;
  1362. };
  1363. #define WLFW_AUX_UC_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  1364. extern struct qmi_elem_info wlfw_aux_uc_info_req_msg_v01_ei[];
  1365. struct wlfw_aux_uc_info_resp_msg_v01 {
  1366. struct qmi_response_type_v01 resp;
  1367. };
  1368. #define WLFW_AUX_UC_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1369. extern struct qmi_elem_info wlfw_aux_uc_info_resp_msg_v01_ei[];
  1370. struct wlfw_tme_lite_info_req_msg_v01 {
  1371. enum wlfw_tme_lite_file_type_v01 tme_file;
  1372. u64 addr;
  1373. u32 size;
  1374. };
  1375. #define WLFW_TME_LITE_INFO_REQ_MSG_V01_MAX_MSG_LEN 25
  1376. extern struct qmi_elem_info wlfw_tme_lite_info_req_msg_v01_ei[];
  1377. struct wlfw_tme_lite_info_resp_msg_v01 {
  1378. struct qmi_response_type_v01 resp;
  1379. };
  1380. #define WLFW_TME_LITE_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1381. extern struct qmi_elem_info wlfw_tme_lite_info_resp_msg_v01_ei[];
  1382. struct wlfw_soft_sku_info_req_msg_v01 {
  1383. u64 addr;
  1384. u32 size;
  1385. };
  1386. #define WLFW_SOFT_SKU_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  1387. extern struct qmi_elem_info wlfw_soft_sku_info_req_msg_v01_ei[];
  1388. struct wlfw_soft_sku_info_resp_msg_v01 {
  1389. struct qmi_response_type_v01 resp;
  1390. };
  1391. #define WLFW_SOFT_SKU_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1392. extern struct qmi_elem_info wlfw_soft_sku_info_resp_msg_v01_ei[];
  1393. struct wlfw_fw_ssr_ind_msg_v01 {
  1394. enum wlfw_fw_ssr_reason_v01 reason_code;
  1395. };
  1396. #define WLFW_FW_SSR_IND_MSG_V01_MAX_MSG_LEN 7
  1397. extern struct qmi_elem_info wlfw_fw_ssr_ind_msg_v01_ei[];
  1398. struct wlfw_bmps_ctrl_req_msg_v01 {
  1399. enum wlfw_bmps_state_enum_v01 bmps_state;
  1400. };
  1401. #define WLFW_BMPS_CTRL_REQ_MSG_V01_MAX_MSG_LEN 7
  1402. extern struct qmi_elem_info wlfw_bmps_ctrl_req_msg_v01_ei[];
  1403. struct wlfw_bmps_ctrl_resp_msg_v01 {
  1404. struct qmi_response_type_v01 resp;
  1405. };
  1406. #define WLFW_BMPS_CTRL_RESP_MSG_V01_MAX_MSG_LEN 7
  1407. extern struct qmi_elem_info wlfw_bmps_ctrl_resp_msg_v01_ei[];
  1408. struct wlfw_lpass_ssr_req_msg_v01 {
  1409. enum wlfw_lpass_ssr_reason_v01 reason_code;
  1410. };
  1411. #define WLFW_LPASS_SSR_REQ_MSG_V01_MAX_MSG_LEN 7
  1412. extern struct qmi_elem_info wlfw_lpass_ssr_req_msg_v01_ei[];
  1413. struct wlfw_lpass_ssr_resp_msg_v01 {
  1414. struct qmi_response_type_v01 resp;
  1415. };
  1416. #define WLFW_LPASS_SSR_RESP_MSG_V01_MAX_MSG_LEN 7
  1417. extern struct qmi_elem_info wlfw_lpass_ssr_resp_msg_v01_ei[];
  1418. struct wlfw_mlo_reconfig_info_req_msg_v01 {
  1419. u8 mlo_capable_valid;
  1420. u8 mlo_capable;
  1421. u8 mlo_chip_id_valid;
  1422. u16 mlo_chip_id;
  1423. u8 mlo_group_id_valid;
  1424. u8 mlo_group_id;
  1425. u8 max_mlo_peer_valid;
  1426. u16 max_mlo_peer;
  1427. u8 mlo_num_chips_valid;
  1428. u8 mlo_num_chips;
  1429. u8 mlo_chip_info_valid;
  1430. struct mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_MLO_CHIP_V01];
  1431. u8 mlo_chip_v2_info_valid;
  1432. struct mlo_chip_v2_info_s_v01 mlo_chip_v2_info[QMI_WLFW_MLO_V2_CHP_V01];
  1433. };
  1434. #define WLFW_MLO_RECONFIG_INFO_REQ_MSG_V01_MAX_MSG_LEN 122
  1435. extern struct qmi_elem_info wlfw_mlo_reconfig_info_req_msg_v01_ei[];
  1436. struct wlfw_mlo_reconfig_info_resp_msg_v01 {
  1437. struct qmi_response_type_v01 resp;
  1438. };
  1439. #define WLFW_MLO_RECONFIG_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1440. extern struct qmi_elem_info wlfw_mlo_reconfig_info_resp_msg_v01_ei[];
  1441. #endif