sde_encoder.c 153 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #include "sde_vm.h"
  43. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  44. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  45. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  48. (p) ? (p)->parent->base.id : -1, \
  49. (p) ? (p)->intf_idx - INTF_0 : -1, \
  50. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  51. ##__VA_ARGS__)
  52. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  53. (p) ? (p)->parent->base.id : -1, \
  54. (p) ? (p)->intf_idx - INTF_0 : -1, \
  55. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  56. ##__VA_ARGS__)
  57. #define MISR_BUFF_SIZE 256
  58. #define IDLE_SHORT_TIMEOUT 1
  59. #define EVT_TIME_OUT_SPLIT 2
  60. /* worst case poll time for delay_kickoff to be cleared */
  61. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  62. /* Maximum number of VSYNC wait attempts for RSC state transition */
  63. #define MAX_RSC_WAIT 5
  64. /**
  65. * enum sde_enc_rc_events - events for resource control state machine
  66. * @SDE_ENC_RC_EVENT_KICKOFF:
  67. * This event happens at NORMAL priority.
  68. * Event that signals the start of the transfer. When this event is
  69. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  70. * Regardless of the previous state, the resource should be in ON state
  71. * at the end of this event. At the end of this event, a delayed work is
  72. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  73. * ktime.
  74. * @SDE_ENC_RC_EVENT_PRE_STOP:
  75. * This event happens at NORMAL priority.
  76. * This event, when received during the ON state, set RSC to IDLE, and
  77. * and leave the RC STATE in the PRE_OFF state.
  78. * It should be followed by the STOP event as part of encoder disable.
  79. * If received during IDLE or OFF states, it will do nothing.
  80. * @SDE_ENC_RC_EVENT_STOP:
  81. * This event happens at NORMAL priority.
  82. * When this event is received, disable all the MDP/DSI core clocks, and
  83. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  84. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  85. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  86. * Resource state should be in OFF at the end of the event.
  87. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  88. * This event happens at NORMAL priority from a work item.
  89. * Event signals that there is a seamless mode switch is in prgoress. A
  90. * client needs to leave clocks ON to reduce the mode switch latency.
  91. * @SDE_ENC_RC_EVENT_POST_MODESET:
  92. * This event happens at NORMAL priority from a work item.
  93. * Event signals that seamless mode switch is complete and resources are
  94. * acquired. Clients wants to update the rsc with new vtotal and update
  95. * pm_qos vote.
  96. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there were no frame updates for
  99. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  100. * and request RSC with IDLE state and change the resource state to IDLE.
  101. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  102. * This event is triggered from the input event thread when touch event is
  103. * received from the input device. On receiving this event,
  104. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  105. clocks and enable RSC.
  106. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  107. * off work since a new commit is imminent.
  108. */
  109. enum sde_enc_rc_events {
  110. SDE_ENC_RC_EVENT_KICKOFF = 1,
  111. SDE_ENC_RC_EVENT_PRE_STOP,
  112. SDE_ENC_RC_EVENT_STOP,
  113. SDE_ENC_RC_EVENT_PRE_MODESET,
  114. SDE_ENC_RC_EVENT_POST_MODESET,
  115. SDE_ENC_RC_EVENT_ENTER_IDLE,
  116. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  117. };
  118. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  119. {
  120. struct sde_encoder_virt *sde_enc;
  121. int i;
  122. sde_enc = to_sde_encoder_virt(drm_enc);
  123. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  124. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  125. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  126. SDE_EVT32(DRMID(drm_enc), enable);
  127. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  128. }
  129. }
  130. }
  131. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  132. {
  133. struct sde_encoder_virt *sde_enc;
  134. struct sde_encoder_phys *cur_master;
  135. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  136. ktime_t tvblank, cur_time;
  137. struct intf_status intf_status = {0};
  138. u32 fps;
  139. sde_enc = to_sde_encoder_virt(drm_enc);
  140. cur_master = sde_enc->cur_master;
  141. fps = sde_encoder_get_fps(drm_enc);
  142. if (!cur_master || !cur_master->hw_intf || !fps
  143. || !cur_master->hw_intf->ops.get_vsync_timestamp
  144. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  145. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  146. return 0;
  147. /*
  148. * avoid calculation and rely on ktime_get, if programmable fetch is enabled
  149. * as the HW VSYNC timestamp will be updated at panel vsync and not at MDP VSYNC
  150. */
  151. if (cur_master->hw_intf->ops.get_status) {
  152. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  153. if (intf_status.is_prog_fetch_en)
  154. return 0;
  155. }
  156. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  157. qtmr_counter = arch_timer_read_counter();
  158. cur_time = ktime_get_ns();
  159. /* check for counter rollover between the two timestamps [56 bits] */
  160. if (qtmr_counter < vsync_counter) {
  161. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  162. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  163. qtmr_counter >> 32, qtmr_counter, hw_diff,
  164. fps, SDE_EVTLOG_FUNC_CASE1);
  165. } else {
  166. hw_diff = qtmr_counter - vsync_counter;
  167. }
  168. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  169. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  170. /* avoid setting timestamp, if diff is more than one vsync */
  171. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  172. tvblank = 0;
  173. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  174. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  175. fps, SDE_EVTLOG_ERROR);
  176. } else {
  177. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  178. }
  179. SDE_DEBUG_ENC(sde_enc,
  180. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  181. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  182. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  183. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  184. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  185. return tvblank;
  186. }
  187. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  188. {
  189. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  190. struct msm_drm_private *priv;
  191. struct sde_kms *sde_kms;
  192. struct device *cpu_dev;
  193. struct cpumask *cpu_mask = NULL;
  194. int cpu = 0;
  195. u32 cpu_dma_latency;
  196. priv = drm_enc->dev->dev_private;
  197. sde_kms = to_sde_kms(priv->kms);
  198. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  199. return;
  200. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  201. cpumask_clear(&sde_enc->valid_cpu_mask);
  202. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  203. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  204. if (!cpu_mask &&
  205. sde_encoder_check_curr_mode(drm_enc,
  206. MSM_DISPLAY_CMD_MODE))
  207. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  208. if (!cpu_mask)
  209. return;
  210. for_each_cpu(cpu, cpu_mask) {
  211. cpu_dev = get_cpu_device(cpu);
  212. if (!cpu_dev) {
  213. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  214. cpu);
  215. return;
  216. }
  217. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  218. dev_pm_qos_add_request(cpu_dev,
  219. &sde_enc->pm_qos_cpu_req[cpu],
  220. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  221. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  222. }
  223. }
  224. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  225. {
  226. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  227. struct device *cpu_dev;
  228. int cpu = 0;
  229. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  230. cpu_dev = get_cpu_device(cpu);
  231. if (!cpu_dev) {
  232. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  233. cpu);
  234. continue;
  235. }
  236. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  237. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  238. }
  239. cpumask_clear(&sde_enc->valid_cpu_mask);
  240. }
  241. static bool _sde_encoder_is_autorefresh_enabled(
  242. struct sde_encoder_virt *sde_enc)
  243. {
  244. struct drm_connector *drm_conn;
  245. if (!sde_enc->cur_master ||
  246. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  247. return false;
  248. drm_conn = sde_enc->cur_master->connector;
  249. if (!drm_conn || !drm_conn->state)
  250. return false;
  251. return sde_connector_get_property(drm_conn->state,
  252. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  253. }
  254. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  255. struct sde_hw_qdss *hw_qdss,
  256. struct sde_encoder_phys *phys, bool enable)
  257. {
  258. if (sde_enc->qdss_status == enable)
  259. return;
  260. sde_enc->qdss_status = enable;
  261. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  262. sde_enc->qdss_status);
  263. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  264. }
  265. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  266. s64 timeout_ms, struct sde_encoder_wait_info *info)
  267. {
  268. int rc = 0;
  269. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  270. ktime_t cur_ktime;
  271. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  272. do {
  273. rc = wait_event_timeout(*(info->wq),
  274. atomic_read(info->atomic_cnt) == info->count_check,
  275. wait_time_jiffies);
  276. cur_ktime = ktime_get();
  277. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  278. timeout_ms, atomic_read(info->atomic_cnt),
  279. info->count_check);
  280. /* If we timed out, counter is valid and time is less, wait again */
  281. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  282. (rc == 0) &&
  283. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  284. return rc;
  285. }
  286. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  287. {
  288. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  289. return sde_enc &&
  290. (sde_enc->disp_info.display_type ==
  291. SDE_CONNECTOR_PRIMARY);
  292. }
  293. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  294. {
  295. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  296. return sde_enc &&
  297. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  298. }
  299. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  300. {
  301. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  302. return sde_enc && sde_enc->cur_master &&
  303. sde_enc->cur_master->cont_splash_enabled;
  304. }
  305. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  306. enum sde_intr_idx intr_idx)
  307. {
  308. SDE_EVT32(DRMID(phys_enc->parent),
  309. phys_enc->intf_idx - INTF_0,
  310. phys_enc->hw_pp->idx - PINGPONG_0,
  311. intr_idx);
  312. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  313. if (phys_enc->parent_ops.handle_frame_done)
  314. phys_enc->parent_ops.handle_frame_done(
  315. phys_enc->parent, phys_enc,
  316. SDE_ENCODER_FRAME_EVENT_ERROR);
  317. }
  318. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  319. enum sde_intr_idx intr_idx,
  320. struct sde_encoder_wait_info *wait_info)
  321. {
  322. struct sde_encoder_irq *irq;
  323. u32 irq_status;
  324. int ret, i;
  325. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  326. SDE_ERROR("invalid params\n");
  327. return -EINVAL;
  328. }
  329. irq = &phys_enc->irq[intr_idx];
  330. /* note: do master / slave checking outside */
  331. /* return EWOULDBLOCK since we know the wait isn't necessary */
  332. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  333. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  334. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  335. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  336. return -EWOULDBLOCK;
  337. }
  338. if (irq->irq_idx < 0) {
  339. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  340. irq->name, irq->hw_idx);
  341. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  342. irq->irq_idx);
  343. return 0;
  344. }
  345. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  346. atomic_read(wait_info->atomic_cnt));
  347. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  348. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  349. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  350. /*
  351. * Some module X may disable interrupt for longer duration
  352. * and it may trigger all interrupts including timer interrupt
  353. * when module X again enable the interrupt.
  354. * That may cause interrupt wait timeout API in this API.
  355. * It is handled by split the wait timer in two halves.
  356. */
  357. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  358. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  359. irq->hw_idx,
  360. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  361. wait_info);
  362. if (ret)
  363. break;
  364. }
  365. if (ret <= 0) {
  366. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  367. irq->irq_idx, true);
  368. if (irq_status) {
  369. unsigned long flags;
  370. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  371. irq->hw_idx, irq->irq_idx,
  372. phys_enc->hw_pp->idx - PINGPONG_0,
  373. atomic_read(wait_info->atomic_cnt));
  374. SDE_DEBUG_PHYS(phys_enc,
  375. "done but irq %d not triggered\n",
  376. irq->irq_idx);
  377. local_irq_save(flags);
  378. irq->cb.func(phys_enc, irq->irq_idx);
  379. local_irq_restore(flags);
  380. ret = 0;
  381. } else {
  382. ret = -ETIMEDOUT;
  383. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  384. irq->hw_idx, irq->irq_idx,
  385. phys_enc->hw_pp->idx - PINGPONG_0,
  386. atomic_read(wait_info->atomic_cnt), irq_status,
  387. SDE_EVTLOG_ERROR);
  388. }
  389. } else {
  390. ret = 0;
  391. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  392. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  393. atomic_read(wait_info->atomic_cnt));
  394. }
  395. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  396. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  397. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  398. return ret;
  399. }
  400. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  401. enum sde_intr_idx intr_idx)
  402. {
  403. struct sde_encoder_irq *irq;
  404. int ret = 0;
  405. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  406. SDE_ERROR("invalid params\n");
  407. return -EINVAL;
  408. }
  409. irq = &phys_enc->irq[intr_idx];
  410. if (irq->irq_idx >= 0) {
  411. SDE_DEBUG_PHYS(phys_enc,
  412. "skipping already registered irq %s type %d\n",
  413. irq->name, irq->intr_type);
  414. return 0;
  415. }
  416. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  417. irq->intr_type, irq->hw_idx);
  418. if (irq->irq_idx < 0) {
  419. SDE_ERROR_PHYS(phys_enc,
  420. "failed to lookup IRQ index for %s type:%d\n",
  421. irq->name, irq->intr_type);
  422. return -EINVAL;
  423. }
  424. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  425. &irq->cb);
  426. if (ret) {
  427. SDE_ERROR_PHYS(phys_enc,
  428. "failed to register IRQ callback for %s\n",
  429. irq->name);
  430. irq->irq_idx = -EINVAL;
  431. return ret;
  432. }
  433. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  434. if (ret) {
  435. SDE_ERROR_PHYS(phys_enc,
  436. "enable IRQ for intr:%s failed, irq_idx %d\n",
  437. irq->name, irq->irq_idx);
  438. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  439. irq->irq_idx, &irq->cb);
  440. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  441. irq->irq_idx, SDE_EVTLOG_ERROR);
  442. irq->irq_idx = -EINVAL;
  443. return ret;
  444. }
  445. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  446. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  447. irq->name, irq->irq_idx);
  448. return ret;
  449. }
  450. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  451. enum sde_intr_idx intr_idx)
  452. {
  453. struct sde_encoder_irq *irq;
  454. int ret;
  455. if (!phys_enc) {
  456. SDE_ERROR("invalid encoder\n");
  457. return -EINVAL;
  458. }
  459. irq = &phys_enc->irq[intr_idx];
  460. /* silently skip irqs that weren't registered */
  461. if (irq->irq_idx < 0) {
  462. SDE_ERROR(
  463. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  464. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  465. irq->irq_idx);
  466. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  467. irq->irq_idx, SDE_EVTLOG_ERROR);
  468. return 0;
  469. }
  470. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  471. if (ret)
  472. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  473. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  474. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  475. &irq->cb);
  476. if (ret)
  477. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  478. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  479. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  480. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  481. irq->irq_idx = -EINVAL;
  482. return 0;
  483. }
  484. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  485. struct sde_encoder_hw_resources *hw_res,
  486. struct drm_connector_state *conn_state)
  487. {
  488. struct sde_encoder_virt *sde_enc = NULL;
  489. int ret, i = 0;
  490. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  491. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  492. -EINVAL, !drm_enc, !hw_res, !conn_state,
  493. hw_res ? !hw_res->comp_info : 0);
  494. return;
  495. }
  496. sde_enc = to_sde_encoder_virt(drm_enc);
  497. SDE_DEBUG_ENC(sde_enc, "\n");
  498. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  499. hw_res->display_type = sde_enc->disp_info.display_type;
  500. /* Query resources used by phys encs, expected to be without overlap */
  501. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  502. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  503. if (phys && phys->ops.get_hw_resources)
  504. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  505. }
  506. /*
  507. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  508. * called from atomic_check phase. Use the below API to get mode
  509. * information of the temporary conn_state passed
  510. */
  511. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  512. if (ret)
  513. SDE_ERROR("failed to get topology ret %d\n", ret);
  514. ret = sde_connector_state_get_compression_info(conn_state,
  515. hw_res->comp_info);
  516. if (ret)
  517. SDE_ERROR("failed to get compression info ret %d\n", ret);
  518. }
  519. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  520. {
  521. struct sde_encoder_virt *sde_enc = NULL;
  522. int i = 0;
  523. unsigned int num_encs;
  524. if (!drm_enc) {
  525. SDE_ERROR("invalid encoder\n");
  526. return;
  527. }
  528. sde_enc = to_sde_encoder_virt(drm_enc);
  529. SDE_DEBUG_ENC(sde_enc, "\n");
  530. num_encs = sde_enc->num_phys_encs;
  531. mutex_lock(&sde_enc->enc_lock);
  532. sde_rsc_client_destroy(sde_enc->rsc_client);
  533. for (i = 0; i < num_encs; i++) {
  534. struct sde_encoder_phys *phys;
  535. phys = sde_enc->phys_vid_encs[i];
  536. if (phys && phys->ops.destroy) {
  537. phys->ops.destroy(phys);
  538. --sde_enc->num_phys_encs;
  539. sde_enc->phys_vid_encs[i] = NULL;
  540. }
  541. phys = sde_enc->phys_cmd_encs[i];
  542. if (phys && phys->ops.destroy) {
  543. phys->ops.destroy(phys);
  544. --sde_enc->num_phys_encs;
  545. sde_enc->phys_cmd_encs[i] = NULL;
  546. }
  547. phys = sde_enc->phys_encs[i];
  548. if (phys && phys->ops.destroy) {
  549. phys->ops.destroy(phys);
  550. --sde_enc->num_phys_encs;
  551. sde_enc->phys_encs[i] = NULL;
  552. }
  553. }
  554. if (sde_enc->num_phys_encs)
  555. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  556. sde_enc->num_phys_encs);
  557. sde_enc->num_phys_encs = 0;
  558. mutex_unlock(&sde_enc->enc_lock);
  559. drm_encoder_cleanup(drm_enc);
  560. mutex_destroy(&sde_enc->enc_lock);
  561. kfree(sde_enc->input_handler);
  562. sde_enc->input_handler = NULL;
  563. kfree(sde_enc);
  564. }
  565. void sde_encoder_helper_update_intf_cfg(
  566. struct sde_encoder_phys *phys_enc)
  567. {
  568. struct sde_encoder_virt *sde_enc;
  569. struct sde_hw_intf_cfg_v1 *intf_cfg;
  570. enum sde_3d_blend_mode mode_3d;
  571. if (!phys_enc || !phys_enc->hw_pp) {
  572. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  573. return;
  574. }
  575. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  576. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  577. SDE_DEBUG_ENC(sde_enc,
  578. "intf_cfg updated for %d at idx %d\n",
  579. phys_enc->intf_idx,
  580. intf_cfg->intf_count);
  581. /* setup interface configuration */
  582. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  583. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  584. return;
  585. }
  586. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  587. if (phys_enc == sde_enc->cur_master) {
  588. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  589. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  590. else
  591. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  592. }
  593. /* configure this interface as master for split display */
  594. if (phys_enc->split_role == ENC_ROLE_MASTER)
  595. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  596. /* setup which pp blk will connect to this intf */
  597. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  598. phys_enc->hw_intf->ops.bind_pingpong_blk(
  599. phys_enc->hw_intf,
  600. true,
  601. phys_enc->hw_pp->idx);
  602. /*setup merge_3d configuration */
  603. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  604. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  605. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  606. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  607. phys_enc->hw_pp->merge_3d->idx;
  608. if (phys_enc->hw_pp->ops.setup_3d_mode)
  609. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  610. mode_3d);
  611. }
  612. void sde_encoder_helper_split_config(
  613. struct sde_encoder_phys *phys_enc,
  614. enum sde_intf interface)
  615. {
  616. struct sde_encoder_virt *sde_enc;
  617. struct split_pipe_cfg *cfg;
  618. struct sde_hw_mdp *hw_mdptop;
  619. enum sde_rm_topology_name topology;
  620. struct msm_display_info *disp_info;
  621. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  622. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  623. return;
  624. }
  625. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  626. hw_mdptop = phys_enc->hw_mdptop;
  627. disp_info = &sde_enc->disp_info;
  628. cfg = &phys_enc->hw_intf->cfg;
  629. memset(cfg, 0, sizeof(*cfg));
  630. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  631. return;
  632. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  633. cfg->split_link_en = true;
  634. /**
  635. * disable split modes since encoder will be operating in as the only
  636. * encoder, either for the entire use case in the case of, for example,
  637. * single DSI, or for this frame in the case of left/right only partial
  638. * update.
  639. */
  640. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  641. if (hw_mdptop->ops.setup_split_pipe)
  642. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  643. if (hw_mdptop->ops.setup_pp_split)
  644. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  645. return;
  646. }
  647. cfg->en = true;
  648. cfg->mode = phys_enc->intf_mode;
  649. cfg->intf = interface;
  650. if (cfg->en && phys_enc->ops.needs_single_flush &&
  651. phys_enc->ops.needs_single_flush(phys_enc))
  652. cfg->split_flush_en = true;
  653. topology = sde_connector_get_topology_name(phys_enc->connector);
  654. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  655. cfg->pp_split_slave = cfg->intf;
  656. else
  657. cfg->pp_split_slave = INTF_MAX;
  658. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  659. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  660. if (hw_mdptop->ops.setup_split_pipe)
  661. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  662. } else if (sde_enc->hw_pp[0]) {
  663. /*
  664. * slave encoder
  665. * - determine split index from master index,
  666. * assume master is first pp
  667. */
  668. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  669. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  670. cfg->pp_split_index);
  671. if (hw_mdptop->ops.setup_pp_split)
  672. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  673. }
  674. }
  675. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  676. {
  677. struct sde_encoder_virt *sde_enc;
  678. int i = 0;
  679. if (!drm_enc)
  680. return false;
  681. sde_enc = to_sde_encoder_virt(drm_enc);
  682. if (!sde_enc)
  683. return false;
  684. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  685. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  686. if (phys && phys->in_clone_mode)
  687. return true;
  688. }
  689. return false;
  690. }
  691. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  692. struct drm_crtc *crtc)
  693. {
  694. struct sde_encoder_virt *sde_enc;
  695. int i;
  696. if (!drm_enc)
  697. return false;
  698. sde_enc = to_sde_encoder_virt(drm_enc);
  699. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  700. return false;
  701. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  702. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  703. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  704. return true;
  705. }
  706. return false;
  707. }
  708. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  709. struct drm_crtc_state *crtc_state,
  710. struct drm_connector_state *conn_state)
  711. {
  712. const struct drm_display_mode *mode;
  713. struct drm_display_mode *adj_mode;
  714. int i = 0;
  715. int ret = 0;
  716. mode = &crtc_state->mode;
  717. adj_mode = &crtc_state->adjusted_mode;
  718. /* perform atomic check on the first physical encoder (master) */
  719. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  720. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  721. if (phys && phys->ops.atomic_check)
  722. ret = phys->ops.atomic_check(phys, crtc_state,
  723. conn_state);
  724. else if (phys && phys->ops.mode_fixup)
  725. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  726. ret = -EINVAL;
  727. if (ret) {
  728. SDE_ERROR_ENC(sde_enc,
  729. "mode unsupported, phys idx %d\n", i);
  730. break;
  731. }
  732. }
  733. return ret;
  734. }
  735. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  736. struct drm_crtc_state *crtc_state,
  737. struct drm_connector_state *conn_state,
  738. struct sde_connector_state *sde_conn_state,
  739. struct sde_crtc_state *sde_crtc_state)
  740. {
  741. int ret = 0;
  742. if (crtc_state->mode_changed || crtc_state->active_changed) {
  743. struct sde_rect mode_roi, roi;
  744. mode_roi.x = 0;
  745. mode_roi.y = 0;
  746. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  747. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  748. if (sde_conn_state->rois.num_rects) {
  749. sde_kms_rect_merge_rectangles(
  750. &sde_conn_state->rois, &roi);
  751. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  752. SDE_ERROR_ENC(sde_enc,
  753. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  754. roi.x, roi.y, roi.w, roi.h);
  755. ret = -EINVAL;
  756. }
  757. }
  758. if (sde_crtc_state->user_roi_list.num_rects) {
  759. sde_kms_rect_merge_rectangles(
  760. &sde_crtc_state->user_roi_list, &roi);
  761. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  762. SDE_ERROR_ENC(sde_enc,
  763. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  764. roi.x, roi.y, roi.w, roi.h);
  765. ret = -EINVAL;
  766. }
  767. }
  768. }
  769. return ret;
  770. }
  771. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  772. struct drm_crtc_state *crtc_state,
  773. struct drm_connector_state *conn_state,
  774. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  775. struct sde_connector *sde_conn,
  776. struct sde_connector_state *sde_conn_state)
  777. {
  778. int ret = 0;
  779. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  780. struct msm_sub_mode sub_mode;
  781. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  782. struct msm_display_topology *topology = NULL;
  783. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  784. CONNECTOR_PROP_DSC_MODE);
  785. ret = sde_connector_get_mode_info(&sde_conn->base,
  786. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  787. if (ret) {
  788. SDE_ERROR_ENC(sde_enc,
  789. "failed to get mode info, rc = %d\n", ret);
  790. return ret;
  791. }
  792. if (sde_conn_state->mode_info.comp_info.comp_type &&
  793. sde_conn_state->mode_info.comp_info.comp_ratio >=
  794. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  795. SDE_ERROR_ENC(sde_enc,
  796. "invalid compression ratio: %d\n",
  797. sde_conn_state->mode_info.comp_info.comp_ratio);
  798. ret = -EINVAL;
  799. return ret;
  800. }
  801. /* Reserve dynamic resources, indicating atomic_check phase */
  802. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  803. conn_state, true);
  804. if (ret) {
  805. if (ret != -EAGAIN)
  806. SDE_ERROR_ENC(sde_enc,
  807. "RM failed to reserve resources, rc = %d\n", ret);
  808. return ret;
  809. }
  810. /**
  811. * Update connector state with the topology selected for the
  812. * resource set validated. Reset the topology if we are
  813. * de-activating crtc.
  814. */
  815. if (crtc_state->active) {
  816. topology = &sde_conn_state->mode_info.topology;
  817. ret = sde_rm_update_topology(&sde_kms->rm,
  818. conn_state, topology);
  819. if (ret) {
  820. SDE_ERROR_ENC(sde_enc,
  821. "RM failed to update topology, rc: %d\n", ret);
  822. return ret;
  823. }
  824. }
  825. ret = sde_connector_set_blob_data(conn_state->connector,
  826. conn_state,
  827. CONNECTOR_PROP_SDE_INFO);
  828. if (ret) {
  829. SDE_ERROR_ENC(sde_enc,
  830. "connector failed to update info, rc: %d\n",
  831. ret);
  832. return ret;
  833. }
  834. }
  835. return ret;
  836. }
  837. static void _sde_encoder_get_qsync_fps_callback(
  838. struct drm_encoder *drm_enc, u32 *qsync_fps, u32 vrr_fps)
  839. {
  840. struct msm_display_info *disp_info;
  841. struct sde_encoder_virt *sde_enc;
  842. int rc = 0;
  843. struct sde_connector *sde_conn;
  844. if (!qsync_fps)
  845. return;
  846. *qsync_fps = 0;
  847. if (!drm_enc) {
  848. SDE_ERROR("invalid drm encoder\n");
  849. return;
  850. }
  851. sde_enc = to_sde_encoder_virt(drm_enc);
  852. disp_info = &sde_enc->disp_info;
  853. *qsync_fps = disp_info->qsync_min_fps;
  854. if (!disp_info->has_qsync_min_fps_list) {
  855. return;
  856. } else if (!sde_enc->cur_master || !(disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE)) {
  857. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  858. return;
  859. }
  860. /*
  861. * If "dsi-supported-qsync-min-fps-list" is defined, get
  862. * the qsync min fps corresponding to the fps in dfps list
  863. */
  864. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  865. if (sde_conn->ops.get_qsync_min_fps)
  866. rc = sde_conn->ops.get_qsync_min_fps(sde_conn->display, vrr_fps);
  867. if (rc <= 0) {
  868. SDE_ERROR("invalid qsync min fps %d\n", rc);
  869. return;
  870. }
  871. *qsync_fps = rc;
  872. }
  873. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  874. struct sde_connector_state *sde_conn_state, u32 step)
  875. {
  876. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  877. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  878. u32 min_fps, req_fps = 0;
  879. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  880. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  881. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  882. CONNECTOR_PROP_QSYNC_MODE);
  883. if (has_panel_req) {
  884. if (!sde_conn->ops.get_avr_step_req) {
  885. SDE_ERROR("unable to retrieve required step rate\n");
  886. return -EINVAL;
  887. }
  888. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  889. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  890. if (qsync_mode && req_fps != step) {
  891. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  892. step, req_fps, nom_fps);
  893. return -EINVAL;
  894. }
  895. }
  896. if (!step)
  897. return 0;
  898. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps, nom_fps);
  899. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  900. (vtotal * nom_fps) % step) {
  901. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  902. min_fps, step, vtotal);
  903. return -EINVAL;
  904. }
  905. return 0;
  906. }
  907. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  908. struct sde_connector_state *sde_conn_state)
  909. {
  910. int rc = 0;
  911. u32 avr_step;
  912. bool qsync_dirty, has_modeset;
  913. struct drm_connector_state *conn_state = &sde_conn_state->base;
  914. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  915. CONNECTOR_PROP_QSYNC_MODE);
  916. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  917. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  918. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  919. if (has_modeset && qsync_dirty &&
  920. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  921. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  922. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  923. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  924. sde_conn_state->msm_mode.private_flags);
  925. return -EINVAL;
  926. }
  927. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  928. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  929. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  930. return rc;
  931. }
  932. static int sde_encoder_virt_atomic_check(
  933. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  934. struct drm_connector_state *conn_state)
  935. {
  936. struct sde_encoder_virt *sde_enc;
  937. struct sde_kms *sde_kms;
  938. const struct drm_display_mode *mode;
  939. struct drm_display_mode *adj_mode;
  940. struct sde_connector *sde_conn = NULL;
  941. struct sde_connector_state *sde_conn_state = NULL;
  942. struct sde_crtc_state *sde_crtc_state = NULL;
  943. enum sde_rm_topology_name old_top;
  944. enum sde_rm_topology_name top_name;
  945. struct msm_display_info *disp_info;
  946. int ret = 0;
  947. if (!drm_enc || !crtc_state || !conn_state) {
  948. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  949. !drm_enc, !crtc_state, !conn_state);
  950. return -EINVAL;
  951. }
  952. sde_enc = to_sde_encoder_virt(drm_enc);
  953. disp_info = &sde_enc->disp_info;
  954. SDE_DEBUG_ENC(sde_enc, "\n");
  955. sde_kms = sde_encoder_get_kms(drm_enc);
  956. if (!sde_kms)
  957. return -EINVAL;
  958. mode = &crtc_state->mode;
  959. adj_mode = &crtc_state->adjusted_mode;
  960. sde_conn = to_sde_connector(conn_state->connector);
  961. sde_conn_state = to_sde_connector_state(conn_state);
  962. sde_crtc_state = to_sde_crtc_state(crtc_state);
  963. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  964. if (ret)
  965. return ret;
  966. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  967. crtc_state->active_changed, crtc_state->connectors_changed);
  968. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  969. conn_state);
  970. if (ret)
  971. return ret;
  972. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  973. conn_state, sde_conn_state, sde_crtc_state);
  974. if (ret)
  975. return ret;
  976. /**
  977. * record topology in previous atomic state to be able to handle
  978. * topology transitions correctly.
  979. */
  980. old_top = sde_connector_get_property(conn_state,
  981. CONNECTOR_PROP_TOPOLOGY_NAME);
  982. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  983. if (ret)
  984. return ret;
  985. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  986. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  987. if (ret)
  988. return ret;
  989. top_name = sde_connector_get_property(conn_state,
  990. CONNECTOR_PROP_TOPOLOGY_NAME);
  991. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  992. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  993. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  994. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  995. top_name);
  996. return -EINVAL;
  997. }
  998. }
  999. ret = sde_connector_roi_v1_check_roi(conn_state);
  1000. if (ret) {
  1001. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1002. ret);
  1003. return ret;
  1004. }
  1005. drm_mode_set_crtcinfo(adj_mode, 0);
  1006. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1007. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1008. sde_conn_state->msm_mode.private_flags,
  1009. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1010. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1011. return ret;
  1012. }
  1013. static void _sde_encoder_get_connector_roi(
  1014. struct sde_encoder_virt *sde_enc,
  1015. struct sde_rect *merged_conn_roi)
  1016. {
  1017. struct drm_connector *drm_conn;
  1018. struct sde_connector_state *c_state;
  1019. if (!sde_enc || !merged_conn_roi)
  1020. return;
  1021. drm_conn = sde_enc->phys_encs[0]->connector;
  1022. if (!drm_conn || !drm_conn->state)
  1023. return;
  1024. c_state = to_sde_connector_state(drm_conn->state);
  1025. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1026. }
  1027. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1028. {
  1029. struct sde_encoder_virt *sde_enc;
  1030. struct drm_connector *drm_conn;
  1031. struct drm_display_mode *adj_mode;
  1032. struct sde_rect roi;
  1033. if (!drm_enc) {
  1034. SDE_ERROR("invalid encoder parameter\n");
  1035. return -EINVAL;
  1036. }
  1037. sde_enc = to_sde_encoder_virt(drm_enc);
  1038. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1039. SDE_ERROR("invalid crtc parameter\n");
  1040. return -EINVAL;
  1041. }
  1042. if (!sde_enc->cur_master) {
  1043. SDE_ERROR("invalid cur_master parameter\n");
  1044. return -EINVAL;
  1045. }
  1046. adj_mode = &sde_enc->cur_master->cached_mode;
  1047. drm_conn = sde_enc->cur_master->connector;
  1048. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1049. if (sde_kms_rect_is_null(&roi)) {
  1050. roi.w = adj_mode->hdisplay;
  1051. roi.h = adj_mode->vdisplay;
  1052. }
  1053. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1054. sizeof(sde_enc->prv_conn_roi));
  1055. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1056. return 0;
  1057. }
  1058. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1059. {
  1060. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1061. struct sde_kms *sde_kms;
  1062. struct sde_hw_mdp *hw_mdptop;
  1063. struct sde_encoder_virt *sde_enc;
  1064. int i;
  1065. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1066. if (!sde_enc) {
  1067. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1068. return;
  1069. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1070. SDE_ERROR("invalid num phys enc %d/%d\n",
  1071. sde_enc->num_phys_encs,
  1072. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1073. return;
  1074. }
  1075. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1076. if (!sde_kms) {
  1077. SDE_ERROR("invalid sde_kms\n");
  1078. return;
  1079. }
  1080. hw_mdptop = sde_kms->hw_mdp;
  1081. if (!hw_mdptop) {
  1082. SDE_ERROR("invalid mdptop\n");
  1083. return;
  1084. }
  1085. if (hw_mdptop->ops.setup_vsync_source) {
  1086. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1087. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1088. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1089. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1090. vsync_cfg.vsync_source = vsync_source;
  1091. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1092. }
  1093. }
  1094. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1095. struct msm_display_info *disp_info)
  1096. {
  1097. struct sde_encoder_phys *phys;
  1098. int i;
  1099. u32 vsync_source;
  1100. if (!sde_enc || !disp_info) {
  1101. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1102. sde_enc != NULL, disp_info != NULL);
  1103. return;
  1104. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1105. SDE_ERROR("invalid num phys enc %d/%d\n",
  1106. sde_enc->num_phys_encs,
  1107. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1108. return;
  1109. }
  1110. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1111. if (disp_info->is_te_using_watchdog_timer)
  1112. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1113. else
  1114. vsync_source = sde_enc->te_source;
  1115. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1116. disp_info->is_te_using_watchdog_timer);
  1117. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1118. phys = sde_enc->phys_encs[i];
  1119. if (phys && phys->ops.setup_vsync_source)
  1120. phys->ops.setup_vsync_source(phys, vsync_source);
  1121. }
  1122. }
  1123. }
  1124. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1125. bool watchdog_te)
  1126. {
  1127. struct sde_encoder_virt *sde_enc;
  1128. struct msm_display_info disp_info;
  1129. if (!drm_enc) {
  1130. pr_err("invalid drm encoder\n");
  1131. return -EINVAL;
  1132. }
  1133. sde_enc = to_sde_encoder_virt(drm_enc);
  1134. sde_encoder_control_te(drm_enc, false);
  1135. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1136. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1137. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1138. sde_encoder_control_te(drm_enc, true);
  1139. return 0;
  1140. }
  1141. static int _sde_encoder_rsc_client_update_vsync_wait(
  1142. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1143. int wait_vblank_crtc_id)
  1144. {
  1145. int wait_refcount = 0, ret = 0;
  1146. int pipe = -1;
  1147. int wait_count = 0;
  1148. struct drm_crtc *primary_crtc;
  1149. struct drm_crtc *crtc;
  1150. crtc = sde_enc->crtc;
  1151. if (wait_vblank_crtc_id)
  1152. wait_refcount =
  1153. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1154. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1155. SDE_EVTLOG_FUNC_ENTRY);
  1156. if (crtc->base.id != wait_vblank_crtc_id) {
  1157. primary_crtc = drm_crtc_find(drm_enc->dev,
  1158. NULL, wait_vblank_crtc_id);
  1159. if (!primary_crtc) {
  1160. SDE_ERROR_ENC(sde_enc,
  1161. "failed to find primary crtc id %d\n",
  1162. wait_vblank_crtc_id);
  1163. return -EINVAL;
  1164. }
  1165. pipe = drm_crtc_index(primary_crtc);
  1166. }
  1167. /**
  1168. * note: VBLANK is expected to be enabled at this point in
  1169. * resource control state machine if on primary CRTC
  1170. */
  1171. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1172. if (sde_rsc_client_is_state_update_complete(
  1173. sde_enc->rsc_client))
  1174. break;
  1175. if (crtc->base.id == wait_vblank_crtc_id)
  1176. ret = sde_encoder_wait_for_event(drm_enc,
  1177. MSM_ENC_VBLANK);
  1178. else
  1179. drm_wait_one_vblank(drm_enc->dev, pipe);
  1180. if (ret) {
  1181. SDE_ERROR_ENC(sde_enc,
  1182. "wait for vblank failed ret:%d\n", ret);
  1183. /**
  1184. * rsc hardware may hang without vsync. avoid rsc hang
  1185. * by generating the vsync from watchdog timer.
  1186. */
  1187. if (crtc->base.id == wait_vblank_crtc_id)
  1188. sde_encoder_helper_switch_vsync(drm_enc, true);
  1189. }
  1190. }
  1191. if (wait_count >= MAX_RSC_WAIT)
  1192. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1193. SDE_EVTLOG_ERROR);
  1194. if (wait_refcount)
  1195. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1196. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1197. SDE_EVTLOG_FUNC_EXIT);
  1198. return ret;
  1199. }
  1200. static int _sde_encoder_update_rsc_client(
  1201. struct drm_encoder *drm_enc, bool enable)
  1202. {
  1203. struct sde_encoder_virt *sde_enc;
  1204. struct drm_crtc *crtc;
  1205. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1206. struct sde_rsc_cmd_config *rsc_config;
  1207. int ret;
  1208. struct msm_display_info *disp_info;
  1209. struct msm_mode_info *mode_info;
  1210. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1211. u32 qsync_mode = 0, v_front_porch;
  1212. struct drm_display_mode *mode;
  1213. bool is_vid_mode;
  1214. struct drm_encoder *enc;
  1215. if (!drm_enc || !drm_enc->dev) {
  1216. SDE_ERROR("invalid encoder arguments\n");
  1217. return -EINVAL;
  1218. }
  1219. sde_enc = to_sde_encoder_virt(drm_enc);
  1220. mode_info = &sde_enc->mode_info;
  1221. crtc = sde_enc->crtc;
  1222. if (!sde_enc->crtc) {
  1223. SDE_ERROR("invalid crtc parameter\n");
  1224. return -EINVAL;
  1225. }
  1226. disp_info = &sde_enc->disp_info;
  1227. rsc_config = &sde_enc->rsc_config;
  1228. if (!sde_enc->rsc_client) {
  1229. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1230. return 0;
  1231. }
  1232. /**
  1233. * only primary command mode panel without Qsync can request CMD state.
  1234. * all other panels/displays can request for VID state including
  1235. * secondary command mode panel.
  1236. * Clone mode encoder can request CLK STATE only.
  1237. */
  1238. if (sde_enc->cur_master) {
  1239. qsync_mode = sde_connector_get_qsync_mode(
  1240. sde_enc->cur_master->connector);
  1241. sde_enc->autorefresh_solver_disable =
  1242. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1243. }
  1244. /* left primary encoder keep vote */
  1245. if (sde_encoder_in_clone_mode(drm_enc)) {
  1246. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1247. return 0;
  1248. }
  1249. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1250. (disp_info->display_type && qsync_mode) ||
  1251. sde_enc->autorefresh_solver_disable)
  1252. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1253. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1254. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1255. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1256. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1257. drm_for_each_encoder(enc, drm_enc->dev) {
  1258. if (enc->base.id != drm_enc->base.id &&
  1259. sde_encoder_in_cont_splash(enc))
  1260. rsc_state = SDE_RSC_CLK_STATE;
  1261. }
  1262. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1263. MSM_DISPLAY_VIDEO_MODE);
  1264. mode = &sde_enc->crtc->state->mode;
  1265. v_front_porch = mode->vsync_start - mode->vdisplay;
  1266. /* compare specific items and reconfigure the rsc */
  1267. if ((rsc_config->fps != mode_info->frame_rate) ||
  1268. (rsc_config->vtotal != mode_info->vtotal) ||
  1269. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1270. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1271. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1272. rsc_config->fps = mode_info->frame_rate;
  1273. rsc_config->vtotal = mode_info->vtotal;
  1274. /*
  1275. * for video mode, prefill lines should not go beyond vertical
  1276. * front porch for RSCC configuration. This will ensure bw
  1277. * downvotes are not sent within the active region. Additional
  1278. * -1 is to give one line time for rscc mode min_threshold.
  1279. */
  1280. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1281. rsc_config->prefill_lines = v_front_porch - 1;
  1282. else
  1283. rsc_config->prefill_lines = mode_info->prefill_lines;
  1284. rsc_config->jitter_numer = mode_info->jitter_numer;
  1285. rsc_config->jitter_denom = mode_info->jitter_denom;
  1286. sde_enc->rsc_state_init = false;
  1287. }
  1288. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1289. rsc_config->fps, sde_enc->rsc_state_init);
  1290. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1291. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1292. /* update it only once */
  1293. sde_enc->rsc_state_init = true;
  1294. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1295. rsc_state, rsc_config, crtc->base.id,
  1296. &wait_vblank_crtc_id);
  1297. } else {
  1298. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1299. rsc_state, NULL, crtc->base.id,
  1300. &wait_vblank_crtc_id);
  1301. }
  1302. /**
  1303. * if RSC performed a state change that requires a VBLANK wait, it will
  1304. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1305. *
  1306. * if we are the primary display, we will need to enable and wait
  1307. * locally since we hold the commit thread
  1308. *
  1309. * if we are an external display, we must send a signal to the primary
  1310. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1311. * by the primary panel's VBLANK signals
  1312. */
  1313. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1314. if (ret) {
  1315. SDE_ERROR_ENC(sde_enc,
  1316. "sde rsc client update failed ret:%d\n", ret);
  1317. return ret;
  1318. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1319. return ret;
  1320. }
  1321. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1322. sde_enc, wait_vblank_crtc_id);
  1323. return ret;
  1324. }
  1325. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1326. {
  1327. struct sde_encoder_virt *sde_enc;
  1328. int i;
  1329. if (!drm_enc) {
  1330. SDE_ERROR("invalid encoder\n");
  1331. return;
  1332. }
  1333. sde_enc = to_sde_encoder_virt(drm_enc);
  1334. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1335. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1336. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1337. if (phys && phys->ops.irq_control)
  1338. phys->ops.irq_control(phys, enable);
  1339. }
  1340. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1341. }
  1342. /* keep track of the userspace vblank during modeset */
  1343. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1344. u32 sw_event)
  1345. {
  1346. struct sde_encoder_virt *sde_enc;
  1347. bool enable;
  1348. int i;
  1349. if (!drm_enc) {
  1350. SDE_ERROR("invalid encoder\n");
  1351. return;
  1352. }
  1353. sde_enc = to_sde_encoder_virt(drm_enc);
  1354. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1355. sw_event, sde_enc->vblank_enabled);
  1356. /* nothing to do if vblank not enabled by userspace */
  1357. if (!sde_enc->vblank_enabled)
  1358. return;
  1359. /* disable vblank on pre_modeset */
  1360. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1361. enable = false;
  1362. /* enable vblank on post_modeset */
  1363. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1364. enable = true;
  1365. else
  1366. return;
  1367. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1368. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1369. if (phys && phys->ops.control_vblank_irq)
  1370. phys->ops.control_vblank_irq(phys, enable);
  1371. }
  1372. }
  1373. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1374. {
  1375. struct sde_encoder_virt *sde_enc;
  1376. if (!drm_enc)
  1377. return NULL;
  1378. sde_enc = to_sde_encoder_virt(drm_enc);
  1379. return sde_enc->rsc_client;
  1380. }
  1381. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1382. bool enable)
  1383. {
  1384. struct sde_kms *sde_kms;
  1385. struct sde_encoder_virt *sde_enc;
  1386. int rc;
  1387. sde_enc = to_sde_encoder_virt(drm_enc);
  1388. sde_kms = sde_encoder_get_kms(drm_enc);
  1389. if (!sde_kms)
  1390. return -EINVAL;
  1391. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1392. SDE_EVT32(DRMID(drm_enc), enable);
  1393. if (!sde_enc->cur_master) {
  1394. SDE_ERROR("encoder master not set\n");
  1395. return -EINVAL;
  1396. }
  1397. if (enable) {
  1398. /* enable SDE core clks */
  1399. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1400. if (rc < 0) {
  1401. SDE_ERROR("failed to enable power resource %d\n", rc);
  1402. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1403. return rc;
  1404. }
  1405. sde_enc->elevated_ahb_vote = true;
  1406. /* enable DSI clks */
  1407. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1408. true);
  1409. if (rc) {
  1410. SDE_ERROR("failed to enable clk control %d\n", rc);
  1411. pm_runtime_put_sync(drm_enc->dev->dev);
  1412. return rc;
  1413. }
  1414. /* enable all the irq */
  1415. sde_encoder_irq_control(drm_enc, true);
  1416. _sde_encoder_pm_qos_add_request(drm_enc);
  1417. } else {
  1418. _sde_encoder_pm_qos_remove_request(drm_enc);
  1419. /* disable all the irq */
  1420. sde_encoder_irq_control(drm_enc, false);
  1421. /* disable DSI clks */
  1422. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1423. /* disable SDE core clks */
  1424. pm_runtime_put_sync(drm_enc->dev->dev);
  1425. }
  1426. return 0;
  1427. }
  1428. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1429. bool enable, u32 frame_count)
  1430. {
  1431. struct sde_encoder_virt *sde_enc;
  1432. int i;
  1433. if (!drm_enc) {
  1434. SDE_ERROR("invalid encoder\n");
  1435. return;
  1436. }
  1437. sde_enc = to_sde_encoder_virt(drm_enc);
  1438. if (!sde_enc->misr_reconfigure)
  1439. return;
  1440. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1441. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1442. if (!phys || !phys->ops.setup_misr)
  1443. continue;
  1444. phys->ops.setup_misr(phys, enable, frame_count);
  1445. }
  1446. sde_enc->misr_reconfigure = false;
  1447. }
  1448. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1449. unsigned int type, unsigned int code, int value)
  1450. {
  1451. struct drm_encoder *drm_enc = NULL;
  1452. struct sde_encoder_virt *sde_enc = NULL;
  1453. struct msm_drm_thread *disp_thread = NULL;
  1454. struct msm_drm_private *priv = NULL;
  1455. if (!handle || !handle->handler || !handle->handler->private) {
  1456. SDE_ERROR("invalid encoder for the input event\n");
  1457. return;
  1458. }
  1459. drm_enc = (struct drm_encoder *)handle->handler->private;
  1460. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1461. SDE_ERROR("invalid parameters\n");
  1462. return;
  1463. }
  1464. priv = drm_enc->dev->dev_private;
  1465. sde_enc = to_sde_encoder_virt(drm_enc);
  1466. if (!sde_enc->crtc || (sde_enc->crtc->index
  1467. >= ARRAY_SIZE(priv->disp_thread))) {
  1468. SDE_DEBUG_ENC(sde_enc,
  1469. "invalid cached CRTC: %d or crtc index: %d\n",
  1470. sde_enc->crtc == NULL,
  1471. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1472. return;
  1473. }
  1474. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1475. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1476. kthread_queue_work(&disp_thread->worker,
  1477. &sde_enc->input_event_work);
  1478. }
  1479. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1480. {
  1481. struct sde_encoder_virt *sde_enc;
  1482. if (!drm_enc) {
  1483. SDE_ERROR("invalid encoder\n");
  1484. return;
  1485. }
  1486. sde_enc = to_sde_encoder_virt(drm_enc);
  1487. /* return early if there is no state change */
  1488. if (sde_enc->idle_pc_enabled == enable)
  1489. return;
  1490. sde_enc->idle_pc_enabled = enable;
  1491. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1492. SDE_EVT32(sde_enc->idle_pc_enabled);
  1493. }
  1494. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1495. u32 sw_event)
  1496. {
  1497. struct drm_encoder *drm_enc = &sde_enc->base;
  1498. struct msm_drm_private *priv;
  1499. unsigned int lp, idle_pc_duration;
  1500. struct msm_drm_thread *disp_thread;
  1501. /* return early if called from esd thread */
  1502. if (sde_enc->delay_kickoff)
  1503. return;
  1504. /* set idle timeout based on master connector's lp value */
  1505. if (sde_enc->cur_master)
  1506. lp = sde_connector_get_lp(
  1507. sde_enc->cur_master->connector);
  1508. else
  1509. lp = SDE_MODE_DPMS_ON;
  1510. if (lp == SDE_MODE_DPMS_LP2)
  1511. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1512. else
  1513. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1514. priv = drm_enc->dev->dev_private;
  1515. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1516. kthread_mod_delayed_work(
  1517. &disp_thread->worker,
  1518. &sde_enc->delayed_off_work,
  1519. msecs_to_jiffies(idle_pc_duration));
  1520. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1521. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1522. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1523. sw_event);
  1524. }
  1525. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1526. u32 sw_event)
  1527. {
  1528. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1529. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1530. sw_event);
  1531. }
  1532. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1533. u32 sw_event)
  1534. {
  1535. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1536. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1537. else
  1538. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1539. }
  1540. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1541. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1542. {
  1543. int ret = 0;
  1544. mutex_lock(&sde_enc->rc_lock);
  1545. /* return if the resource control is already in ON state */
  1546. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1547. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1548. sw_event);
  1549. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1550. SDE_EVTLOG_FUNC_CASE1);
  1551. goto end;
  1552. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1553. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1554. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1555. sw_event, sde_enc->rc_state);
  1556. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1557. SDE_EVTLOG_ERROR);
  1558. goto end;
  1559. }
  1560. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1561. sde_encoder_irq_control(drm_enc, true);
  1562. } else {
  1563. /* enable all the clks and resources */
  1564. ret = _sde_encoder_resource_control_helper(drm_enc,
  1565. true);
  1566. if (ret) {
  1567. SDE_ERROR_ENC(sde_enc,
  1568. "sw_event:%d, rc in state %d\n",
  1569. sw_event, sde_enc->rc_state);
  1570. SDE_EVT32(DRMID(drm_enc), sw_event,
  1571. sde_enc->rc_state,
  1572. SDE_EVTLOG_ERROR);
  1573. goto end;
  1574. }
  1575. _sde_encoder_update_rsc_client(drm_enc, true);
  1576. }
  1577. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1578. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1579. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1580. end:
  1581. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1582. mutex_unlock(&sde_enc->rc_lock);
  1583. return ret;
  1584. }
  1585. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1586. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1587. {
  1588. /* cancel delayed off work, if any */
  1589. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1590. mutex_lock(&sde_enc->rc_lock);
  1591. if (is_vid_mode &&
  1592. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1593. sde_encoder_irq_control(drm_enc, true);
  1594. }
  1595. /* skip if is already OFF or IDLE, resources are off already */
  1596. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1597. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1598. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1599. sw_event, sde_enc->rc_state);
  1600. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1601. SDE_EVTLOG_FUNC_CASE3);
  1602. goto end;
  1603. }
  1604. /**
  1605. * IRQs are still enabled currently, which allows wait for
  1606. * VBLANK which RSC may require to correctly transition to OFF
  1607. */
  1608. _sde_encoder_update_rsc_client(drm_enc, false);
  1609. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1610. SDE_ENC_RC_STATE_PRE_OFF,
  1611. SDE_EVTLOG_FUNC_CASE3);
  1612. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1613. end:
  1614. mutex_unlock(&sde_enc->rc_lock);
  1615. return 0;
  1616. }
  1617. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1618. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1619. {
  1620. int ret = 0;
  1621. mutex_lock(&sde_enc->rc_lock);
  1622. /* return if the resource control is already in OFF state */
  1623. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1624. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1625. sw_event);
  1626. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1627. SDE_EVTLOG_FUNC_CASE4);
  1628. goto end;
  1629. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1630. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1631. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1632. sw_event, sde_enc->rc_state);
  1633. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1634. SDE_EVTLOG_ERROR);
  1635. ret = -EINVAL;
  1636. goto end;
  1637. }
  1638. /**
  1639. * expect to arrive here only if in either idle state or pre-off
  1640. * and in IDLE state the resources are already disabled
  1641. */
  1642. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1643. _sde_encoder_resource_control_helper(drm_enc, false);
  1644. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1645. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1646. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1647. end:
  1648. mutex_unlock(&sde_enc->rc_lock);
  1649. return ret;
  1650. }
  1651. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1652. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1653. {
  1654. int ret = 0;
  1655. /* cancel delayed off work, if any */
  1656. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1657. mutex_lock(&sde_enc->rc_lock);
  1658. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1659. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1660. sw_event);
  1661. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1662. SDE_EVTLOG_FUNC_CASE5);
  1663. goto end;
  1664. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1665. /* enable all the clks and resources */
  1666. ret = _sde_encoder_resource_control_helper(drm_enc,
  1667. true);
  1668. if (ret) {
  1669. SDE_ERROR_ENC(sde_enc,
  1670. "sw_event:%d, rc in state %d\n",
  1671. sw_event, sde_enc->rc_state);
  1672. SDE_EVT32(DRMID(drm_enc), sw_event,
  1673. sde_enc->rc_state,
  1674. SDE_EVTLOG_ERROR);
  1675. goto end;
  1676. }
  1677. _sde_encoder_update_rsc_client(drm_enc, true);
  1678. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1679. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1680. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1681. }
  1682. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1683. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1684. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1685. _sde_encoder_pm_qos_remove_request(drm_enc);
  1686. end:
  1687. mutex_unlock(&sde_enc->rc_lock);
  1688. return ret;
  1689. }
  1690. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1691. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1692. {
  1693. int ret = 0;
  1694. mutex_lock(&sde_enc->rc_lock);
  1695. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1696. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1697. sw_event);
  1698. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1699. SDE_EVTLOG_FUNC_CASE5);
  1700. goto end;
  1701. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1702. SDE_ERROR_ENC(sde_enc,
  1703. "sw_event:%d, rc:%d !MODESET state\n",
  1704. sw_event, sde_enc->rc_state);
  1705. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1706. SDE_EVTLOG_ERROR);
  1707. ret = -EINVAL;
  1708. goto end;
  1709. }
  1710. _sde_encoder_update_rsc_client(drm_enc, true);
  1711. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1712. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1713. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1714. _sde_encoder_pm_qos_add_request(drm_enc);
  1715. end:
  1716. mutex_unlock(&sde_enc->rc_lock);
  1717. return ret;
  1718. }
  1719. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1720. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1721. {
  1722. struct msm_drm_private *priv;
  1723. struct sde_kms *sde_kms;
  1724. struct drm_crtc *crtc = drm_enc->crtc;
  1725. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1726. struct sde_connector *sde_conn;
  1727. priv = drm_enc->dev->dev_private;
  1728. sde_kms = to_sde_kms(priv->kms);
  1729. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1730. mutex_lock(&sde_enc->rc_lock);
  1731. if (sde_conn->panel_dead) {
  1732. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1733. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1734. goto end;
  1735. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1736. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1737. sw_event, sde_enc->rc_state);
  1738. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1739. goto end;
  1740. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1741. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1742. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1743. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1744. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1745. goto end;
  1746. }
  1747. if (is_vid_mode) {
  1748. sde_encoder_irq_control(drm_enc, false);
  1749. } else {
  1750. /* disable all the clks and resources */
  1751. _sde_encoder_update_rsc_client(drm_enc, false);
  1752. _sde_encoder_resource_control_helper(drm_enc, false);
  1753. if (!sde_kms->perf.bw_vote_mode)
  1754. memset(&sde_crtc->cur_perf, 0,
  1755. sizeof(struct sde_core_perf_params));
  1756. }
  1757. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1758. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1759. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1760. end:
  1761. mutex_unlock(&sde_enc->rc_lock);
  1762. return 0;
  1763. }
  1764. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1765. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1766. struct msm_drm_private *priv, bool is_vid_mode)
  1767. {
  1768. bool autorefresh_enabled = false;
  1769. struct msm_drm_thread *disp_thread;
  1770. int ret = 0;
  1771. if (!sde_enc->crtc ||
  1772. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1773. SDE_DEBUG_ENC(sde_enc,
  1774. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1775. sde_enc->crtc == NULL,
  1776. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1777. sw_event);
  1778. return -EINVAL;
  1779. }
  1780. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1781. mutex_lock(&sde_enc->rc_lock);
  1782. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1783. if (sde_enc->cur_master &&
  1784. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1785. autorefresh_enabled =
  1786. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1787. sde_enc->cur_master);
  1788. if (autorefresh_enabled) {
  1789. SDE_DEBUG_ENC(sde_enc,
  1790. "not handling early wakeup since auto refresh is enabled\n");
  1791. goto end;
  1792. }
  1793. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1794. kthread_mod_delayed_work(&disp_thread->worker,
  1795. &sde_enc->delayed_off_work,
  1796. msecs_to_jiffies(
  1797. IDLE_POWERCOLLAPSE_DURATION));
  1798. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1799. /* enable all the clks and resources */
  1800. ret = _sde_encoder_resource_control_helper(drm_enc,
  1801. true);
  1802. if (ret) {
  1803. SDE_ERROR_ENC(sde_enc,
  1804. "sw_event:%d, rc in state %d\n",
  1805. sw_event, sde_enc->rc_state);
  1806. SDE_EVT32(DRMID(drm_enc), sw_event,
  1807. sde_enc->rc_state,
  1808. SDE_EVTLOG_ERROR);
  1809. goto end;
  1810. }
  1811. _sde_encoder_update_rsc_client(drm_enc, true);
  1812. /*
  1813. * In some cases, commit comes with slight delay
  1814. * (> 80 ms)after early wake up, prevent clock switch
  1815. * off to avoid jank in next update. So, increase the
  1816. * command mode idle timeout sufficiently to prevent
  1817. * such case.
  1818. */
  1819. kthread_mod_delayed_work(&disp_thread->worker,
  1820. &sde_enc->delayed_off_work,
  1821. msecs_to_jiffies(
  1822. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1823. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1824. }
  1825. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1826. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1827. end:
  1828. mutex_unlock(&sde_enc->rc_lock);
  1829. return ret;
  1830. }
  1831. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1832. u32 sw_event)
  1833. {
  1834. struct sde_encoder_virt *sde_enc;
  1835. struct msm_drm_private *priv;
  1836. int ret = 0;
  1837. bool is_vid_mode = false;
  1838. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1839. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1840. sw_event);
  1841. return -EINVAL;
  1842. }
  1843. sde_enc = to_sde_encoder_virt(drm_enc);
  1844. priv = drm_enc->dev->dev_private;
  1845. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1846. is_vid_mode = true;
  1847. /*
  1848. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1849. * events and return early for other events (ie wb display).
  1850. */
  1851. if (!sde_enc->idle_pc_enabled &&
  1852. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1853. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1854. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1855. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1856. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1857. return 0;
  1858. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1859. sw_event, sde_enc->idle_pc_enabled);
  1860. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1861. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1862. switch (sw_event) {
  1863. case SDE_ENC_RC_EVENT_KICKOFF:
  1864. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1865. is_vid_mode);
  1866. break;
  1867. case SDE_ENC_RC_EVENT_PRE_STOP:
  1868. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1869. is_vid_mode);
  1870. break;
  1871. case SDE_ENC_RC_EVENT_STOP:
  1872. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1873. break;
  1874. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1875. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1876. break;
  1877. case SDE_ENC_RC_EVENT_POST_MODESET:
  1878. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1879. break;
  1880. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1881. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1882. is_vid_mode);
  1883. break;
  1884. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1885. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1886. priv, is_vid_mode);
  1887. break;
  1888. default:
  1889. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1890. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1891. break;
  1892. }
  1893. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1894. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1895. return ret;
  1896. }
  1897. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1898. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1899. {
  1900. int i = 0;
  1901. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1902. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1903. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1904. if (poms_to_vid)
  1905. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1906. else if (poms_to_cmd)
  1907. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1908. _sde_encoder_update_rsc_client(drm_enc, true);
  1909. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1910. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1911. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1912. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1913. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1914. SDE_EVTLOG_FUNC_CASE1);
  1915. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1916. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1917. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1918. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1919. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1920. SDE_EVTLOG_FUNC_CASE2);
  1921. }
  1922. }
  1923. struct drm_connector *sde_encoder_get_connector(
  1924. struct drm_device *dev, struct drm_encoder *drm_enc)
  1925. {
  1926. struct drm_connector_list_iter conn_iter;
  1927. struct drm_connector *conn = NULL, *conn_search;
  1928. drm_connector_list_iter_begin(dev, &conn_iter);
  1929. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1930. if (conn_search->encoder == drm_enc) {
  1931. conn = conn_search;
  1932. break;
  1933. }
  1934. }
  1935. drm_connector_list_iter_end(&conn_iter);
  1936. return conn;
  1937. }
  1938. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1939. {
  1940. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1941. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1942. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1943. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1944. struct sde_rm_hw_request request_hw;
  1945. int i, j;
  1946. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1947. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1948. sde_enc->hw_pp[i] = NULL;
  1949. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1950. break;
  1951. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1952. }
  1953. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1954. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1955. if (phys) {
  1956. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1957. SDE_HW_BLK_QDSS);
  1958. for (j = 0; j < QDSS_MAX; j++) {
  1959. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1960. phys->hw_qdss =
  1961. (struct sde_hw_qdss *)qdss_iter.hw;
  1962. break;
  1963. }
  1964. }
  1965. }
  1966. }
  1967. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1968. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1969. sde_enc->hw_dsc[i] = NULL;
  1970. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1971. break;
  1972. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1973. }
  1974. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1975. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1976. sde_enc->hw_vdc[i] = NULL;
  1977. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1978. break;
  1979. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1980. }
  1981. /* Get PP for DSC configuration */
  1982. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1983. struct sde_hw_pingpong *pp = NULL;
  1984. unsigned long features = 0;
  1985. if (!sde_enc->hw_dsc[i])
  1986. continue;
  1987. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1988. request_hw.type = SDE_HW_BLK_PINGPONG;
  1989. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1990. break;
  1991. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1992. features = pp->ops.get_hw_caps(pp);
  1993. if (test_bit(SDE_PINGPONG_DSC, &features))
  1994. sde_enc->hw_dsc_pp[i] = pp;
  1995. else
  1996. sde_enc->hw_dsc_pp[i] = NULL;
  1997. }
  1998. }
  1999. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2000. struct msm_display_mode *msm_mode, bool pre_modeset)
  2001. {
  2002. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2003. enum sde_intf_mode intf_mode;
  2004. int ret;
  2005. bool is_cmd_mode = false;
  2006. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2007. is_cmd_mode = true;
  2008. if (pre_modeset) {
  2009. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2010. if (msm_is_mode_seamless_dms(msm_mode) ||
  2011. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2012. is_cmd_mode)) {
  2013. /* restore resource state before releasing them */
  2014. ret = sde_encoder_resource_control(drm_enc,
  2015. SDE_ENC_RC_EVENT_PRE_MODESET);
  2016. if (ret) {
  2017. SDE_ERROR_ENC(sde_enc,
  2018. "sde resource control failed: %d\n",
  2019. ret);
  2020. return ret;
  2021. }
  2022. /*
  2023. * Disable dce before switching the mode and after pre-
  2024. * modeset to guarantee previous kickoff has finished.
  2025. */
  2026. sde_encoder_dce_disable(sde_enc);
  2027. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2028. _sde_encoder_modeset_helper_locked(drm_enc,
  2029. SDE_ENC_RC_EVENT_PRE_MODESET);
  2030. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2031. msm_mode);
  2032. }
  2033. } else {
  2034. if (msm_is_mode_seamless_dms(msm_mode) ||
  2035. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2036. is_cmd_mode))
  2037. sde_encoder_resource_control(&sde_enc->base,
  2038. SDE_ENC_RC_EVENT_POST_MODESET);
  2039. else if (msm_is_mode_seamless_poms(msm_mode))
  2040. _sde_encoder_modeset_helper_locked(drm_enc,
  2041. SDE_ENC_RC_EVENT_POST_MODESET);
  2042. }
  2043. return 0;
  2044. }
  2045. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2046. struct drm_display_mode *mode,
  2047. struct drm_display_mode *adj_mode)
  2048. {
  2049. struct sde_encoder_virt *sde_enc;
  2050. struct sde_kms *sde_kms;
  2051. struct drm_connector *conn;
  2052. struct sde_connector_state *c_state;
  2053. struct msm_display_mode *msm_mode;
  2054. int i = 0, ret;
  2055. int num_lm, num_intf, num_pp_per_intf;
  2056. if (!drm_enc) {
  2057. SDE_ERROR("invalid encoder\n");
  2058. return;
  2059. }
  2060. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2061. SDE_ERROR("power resource is not enabled\n");
  2062. return;
  2063. }
  2064. sde_kms = sde_encoder_get_kms(drm_enc);
  2065. if (!sde_kms)
  2066. return;
  2067. sde_enc = to_sde_encoder_virt(drm_enc);
  2068. SDE_DEBUG_ENC(sde_enc, "\n");
  2069. SDE_EVT32(DRMID(drm_enc));
  2070. /*
  2071. * cache the crtc in sde_enc on enable for duration of use case
  2072. * for correctly servicing asynchronous irq events and timers
  2073. */
  2074. if (!drm_enc->crtc) {
  2075. SDE_ERROR("invalid crtc\n");
  2076. return;
  2077. }
  2078. sde_enc->crtc = drm_enc->crtc;
  2079. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2080. /* get and store the mode_info */
  2081. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2082. if (!conn) {
  2083. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2084. return;
  2085. } else if (!conn->state) {
  2086. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2087. return;
  2088. }
  2089. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2090. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2091. c_state = to_sde_connector_state(conn->state);
  2092. if (!c_state) {
  2093. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2094. return;
  2095. }
  2096. /* release resources before seamless mode change */
  2097. msm_mode = &c_state->msm_mode;
  2098. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  2099. if (ret)
  2100. return;
  2101. /* reserve dynamic resources now, indicating non test-only */
  2102. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2103. if (ret) {
  2104. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2105. return;
  2106. }
  2107. /* assign the reserved HW blocks to this encoder */
  2108. _sde_encoder_virt_populate_hw_res(drm_enc);
  2109. /* determine left HW PP block to map to INTF */
  2110. num_lm = sde_enc->mode_info.topology.num_lm;
  2111. num_intf = sde_enc->mode_info.topology.num_intf;
  2112. num_pp_per_intf = num_lm / num_intf;
  2113. if (!num_pp_per_intf)
  2114. num_pp_per_intf = 1;
  2115. /* perform mode_set on phys_encs */
  2116. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2117. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2118. if (phys) {
  2119. if (!sde_enc->hw_pp[i * num_pp_per_intf] ||
  2120. sde_enc->topology.num_intf) {
  2121. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d num_intf %d",
  2122. i, num_pp_per_intf, sde_enc->topology.num_intf);
  2123. return;
  2124. }
  2125. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2126. phys->connector = conn->state->connector;
  2127. if (phys->ops.mode_set)
  2128. phys->ops.mode_set(phys, mode, adj_mode);
  2129. }
  2130. }
  2131. /* update resources after seamless mode change */
  2132. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2133. }
  2134. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2135. {
  2136. struct sde_encoder_virt *sde_enc;
  2137. struct sde_encoder_phys *phys;
  2138. int i;
  2139. if (!drm_enc) {
  2140. SDE_ERROR("invalid parameters\n");
  2141. return;
  2142. }
  2143. sde_enc = to_sde_encoder_virt(drm_enc);
  2144. if (!sde_enc) {
  2145. SDE_ERROR("invalid sde encoder\n");
  2146. return;
  2147. }
  2148. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2149. phys = sde_enc->phys_encs[i];
  2150. if (phys && phys->ops.control_te)
  2151. phys->ops.control_te(phys, enable);
  2152. }
  2153. }
  2154. static int _sde_encoder_input_connect(struct input_handler *handler,
  2155. struct input_dev *dev, const struct input_device_id *id)
  2156. {
  2157. struct input_handle *handle;
  2158. int rc = 0;
  2159. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2160. if (!handle)
  2161. return -ENOMEM;
  2162. handle->dev = dev;
  2163. handle->handler = handler;
  2164. handle->name = handler->name;
  2165. rc = input_register_handle(handle);
  2166. if (rc) {
  2167. pr_err("failed to register input handle\n");
  2168. goto error;
  2169. }
  2170. rc = input_open_device(handle);
  2171. if (rc) {
  2172. pr_err("failed to open input device\n");
  2173. goto error_unregister;
  2174. }
  2175. return 0;
  2176. error_unregister:
  2177. input_unregister_handle(handle);
  2178. error:
  2179. kfree(handle);
  2180. return rc;
  2181. }
  2182. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2183. {
  2184. input_close_device(handle);
  2185. input_unregister_handle(handle);
  2186. kfree(handle);
  2187. }
  2188. /**
  2189. * Structure for specifying event parameters on which to receive callbacks.
  2190. * This structure will trigger a callback in case of a touch event (specified by
  2191. * EV_ABS) where there is a change in X and Y coordinates,
  2192. */
  2193. static const struct input_device_id sde_input_ids[] = {
  2194. {
  2195. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2196. .evbit = { BIT_MASK(EV_ABS) },
  2197. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2198. BIT_MASK(ABS_MT_POSITION_X) |
  2199. BIT_MASK(ABS_MT_POSITION_Y) },
  2200. },
  2201. { },
  2202. };
  2203. static void _sde_encoder_input_handler_register(
  2204. struct drm_encoder *drm_enc)
  2205. {
  2206. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2207. int rc;
  2208. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2209. !sde_enc->input_event_enabled)
  2210. return;
  2211. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2212. sde_enc->input_handler->private = sde_enc;
  2213. /* register input handler if not already registered */
  2214. rc = input_register_handler(sde_enc->input_handler);
  2215. if (rc) {
  2216. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2217. rc);
  2218. kfree(sde_enc->input_handler);
  2219. }
  2220. }
  2221. }
  2222. static void _sde_encoder_input_handler_unregister(
  2223. struct drm_encoder *drm_enc)
  2224. {
  2225. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2226. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2227. !sde_enc->input_event_enabled)
  2228. return;
  2229. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2230. input_unregister_handler(sde_enc->input_handler);
  2231. sde_enc->input_handler->private = NULL;
  2232. }
  2233. }
  2234. static int _sde_encoder_input_handler(
  2235. struct sde_encoder_virt *sde_enc)
  2236. {
  2237. struct input_handler *input_handler = NULL;
  2238. int rc = 0;
  2239. if (sde_enc->input_handler) {
  2240. SDE_ERROR_ENC(sde_enc,
  2241. "input_handle is active. unexpected\n");
  2242. return -EINVAL;
  2243. }
  2244. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2245. if (!input_handler)
  2246. return -ENOMEM;
  2247. input_handler->event = sde_encoder_input_event_handler;
  2248. input_handler->connect = _sde_encoder_input_connect;
  2249. input_handler->disconnect = _sde_encoder_input_disconnect;
  2250. input_handler->name = "sde";
  2251. input_handler->id_table = sde_input_ids;
  2252. sde_enc->input_handler = input_handler;
  2253. return rc;
  2254. }
  2255. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2256. {
  2257. struct sde_encoder_virt *sde_enc = NULL;
  2258. struct sde_kms *sde_kms;
  2259. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2260. SDE_ERROR("invalid parameters\n");
  2261. return;
  2262. }
  2263. sde_kms = sde_encoder_get_kms(drm_enc);
  2264. if (!sde_kms)
  2265. return;
  2266. sde_enc = to_sde_encoder_virt(drm_enc);
  2267. if (!sde_enc || !sde_enc->cur_master) {
  2268. SDE_DEBUG("invalid sde encoder/master\n");
  2269. return;
  2270. }
  2271. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2272. sde_enc->cur_master->hw_mdptop &&
  2273. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2274. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2275. sde_enc->cur_master->hw_mdptop);
  2276. if (sde_enc->cur_master->hw_mdptop &&
  2277. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2278. !sde_in_trusted_vm(sde_kms))
  2279. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2280. sde_enc->cur_master->hw_mdptop,
  2281. sde_kms->catalog);
  2282. if (sde_enc->cur_master->hw_ctl &&
  2283. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2284. !sde_enc->cur_master->cont_splash_enabled)
  2285. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2286. sde_enc->cur_master->hw_ctl,
  2287. &sde_enc->cur_master->intf_cfg_v1);
  2288. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2289. sde_encoder_control_te(drm_enc, true);
  2290. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2291. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2292. }
  2293. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2294. {
  2295. struct sde_kms *sde_kms;
  2296. void *dither_cfg = NULL;
  2297. int ret = 0, i = 0;
  2298. size_t len = 0;
  2299. enum sde_rm_topology_name topology;
  2300. struct drm_encoder *drm_enc;
  2301. struct msm_display_dsc_info *dsc = NULL;
  2302. struct sde_encoder_virt *sde_enc;
  2303. struct sde_hw_pingpong *hw_pp;
  2304. u32 bpp, bpc;
  2305. int num_lm;
  2306. if (!phys || !phys->connector || !phys->hw_pp ||
  2307. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2308. return;
  2309. sde_kms = sde_encoder_get_kms(phys->parent);
  2310. if (!sde_kms)
  2311. return;
  2312. topology = sde_connector_get_topology_name(phys->connector);
  2313. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2314. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2315. (phys->split_role == ENC_ROLE_SLAVE)))
  2316. return;
  2317. drm_enc = phys->parent;
  2318. sde_enc = to_sde_encoder_virt(drm_enc);
  2319. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2320. bpc = dsc->config.bits_per_component;
  2321. bpp = dsc->config.bits_per_pixel;
  2322. /* disable dither for 10 bpp or 10bpc dsc config */
  2323. if (bpp == 10 || bpc == 10) {
  2324. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2325. return;
  2326. }
  2327. ret = sde_connector_get_dither_cfg(phys->connector,
  2328. phys->connector->state, &dither_cfg,
  2329. &len, sde_enc->idle_pc_restore);
  2330. /* skip reg writes when return values are invalid or no data */
  2331. if (ret && ret == -ENODATA)
  2332. return;
  2333. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2334. for (i = 0; i < num_lm; i++) {
  2335. hw_pp = sde_enc->hw_pp[i];
  2336. phys->hw_pp->ops.setup_dither(hw_pp,
  2337. dither_cfg, len);
  2338. }
  2339. }
  2340. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2341. {
  2342. struct sde_encoder_virt *sde_enc = NULL;
  2343. int i;
  2344. if (!drm_enc) {
  2345. SDE_ERROR("invalid encoder\n");
  2346. return;
  2347. }
  2348. sde_enc = to_sde_encoder_virt(drm_enc);
  2349. if (!sde_enc->cur_master) {
  2350. SDE_DEBUG("virt encoder has no master\n");
  2351. return;
  2352. }
  2353. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2354. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2355. sde_enc->idle_pc_restore = true;
  2356. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2357. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2358. if (!phys)
  2359. continue;
  2360. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2361. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2362. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2363. phys->ops.restore(phys);
  2364. _sde_encoder_setup_dither(phys);
  2365. }
  2366. if (sde_enc->cur_master->ops.restore)
  2367. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2368. _sde_encoder_virt_enable_helper(drm_enc);
  2369. }
  2370. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2371. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2372. {
  2373. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2374. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2375. int i;
  2376. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2377. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2378. if (!phys)
  2379. continue;
  2380. phys->comp_type = comp_info->comp_type;
  2381. phys->comp_ratio = comp_info->comp_ratio;
  2382. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2383. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2384. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2385. phys->dsc_extra_pclk_cycle_cnt =
  2386. comp_info->dsc_info.pclk_per_line;
  2387. phys->dsc_extra_disp_width =
  2388. comp_info->dsc_info.extra_width;
  2389. phys->dce_bytes_per_line =
  2390. comp_info->dsc_info.bytes_per_pkt *
  2391. comp_info->dsc_info.pkt_per_line;
  2392. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2393. phys->dce_bytes_per_line =
  2394. comp_info->vdc_info.bytes_per_pkt *
  2395. comp_info->vdc_info.pkt_per_line;
  2396. }
  2397. if (phys != sde_enc->cur_master) {
  2398. /**
  2399. * on DMS request, the encoder will be enabled
  2400. * already. Invoke restore to reconfigure the
  2401. * new mode.
  2402. */
  2403. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2404. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2405. phys->ops.restore)
  2406. phys->ops.restore(phys);
  2407. else if (phys->ops.enable)
  2408. phys->ops.enable(phys);
  2409. }
  2410. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2411. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2412. phys->ops.setup_misr(phys, true,
  2413. sde_enc->misr_frame_count);
  2414. }
  2415. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2416. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2417. sde_enc->cur_master->ops.restore)
  2418. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2419. else if (sde_enc->cur_master->ops.enable)
  2420. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2421. }
  2422. static void sde_encoder_off_work(struct kthread_work *work)
  2423. {
  2424. struct sde_encoder_virt *sde_enc = container_of(work,
  2425. struct sde_encoder_virt, delayed_off_work.work);
  2426. struct drm_encoder *drm_enc;
  2427. if (!sde_enc) {
  2428. SDE_ERROR("invalid sde encoder\n");
  2429. return;
  2430. }
  2431. drm_enc = &sde_enc->base;
  2432. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2433. sde_encoder_idle_request(drm_enc);
  2434. SDE_ATRACE_END("sde_encoder_off_work");
  2435. }
  2436. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2437. {
  2438. struct sde_encoder_virt *sde_enc = NULL;
  2439. int i, ret = 0;
  2440. struct sde_connector_state *c_state;
  2441. struct drm_display_mode *cur_mode = NULL;
  2442. struct msm_display_mode *msm_mode;
  2443. if (!drm_enc || !drm_enc->crtc) {
  2444. SDE_ERROR("invalid encoder\n");
  2445. return;
  2446. }
  2447. sde_enc = to_sde_encoder_virt(drm_enc);
  2448. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2449. SDE_ERROR("power resource is not enabled\n");
  2450. return;
  2451. }
  2452. if (!sde_enc->crtc)
  2453. sde_enc->crtc = drm_enc->crtc;
  2454. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2455. SDE_DEBUG_ENC(sde_enc, "\n");
  2456. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2457. sde_enc->cur_master = NULL;
  2458. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2459. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2460. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2461. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2462. sde_enc->cur_master = phys;
  2463. break;
  2464. }
  2465. }
  2466. if (!sde_enc->cur_master) {
  2467. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2468. return;
  2469. }
  2470. _sde_encoder_input_handler_register(drm_enc);
  2471. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2472. if (!c_state) {
  2473. SDE_ERROR("invalid connector state\n");
  2474. return;
  2475. }
  2476. msm_mode = &c_state->msm_mode;
  2477. if ((drm_enc->crtc->state->connectors_changed &&
  2478. sde_encoder_in_clone_mode(drm_enc)) ||
  2479. !(msm_is_mode_seamless_vrr(msm_mode)
  2480. || msm_is_mode_seamless_dms(msm_mode)
  2481. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2482. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2483. sde_encoder_off_work);
  2484. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2485. if (ret) {
  2486. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2487. ret);
  2488. return;
  2489. }
  2490. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2491. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2492. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2493. _sde_encoder_virt_enable_helper(drm_enc);
  2494. }
  2495. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2496. {
  2497. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2498. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2499. int i = 0;
  2500. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2501. if (sde_enc->phys_encs[i]) {
  2502. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2503. sde_enc->phys_encs[i]->connector = NULL;
  2504. }
  2505. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2506. }
  2507. sde_enc->cur_master = NULL;
  2508. /*
  2509. * clear the cached crtc in sde_enc on use case finish, after all the
  2510. * outstanding events and timers have been completed
  2511. */
  2512. sde_enc->crtc = NULL;
  2513. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2514. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2515. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2516. }
  2517. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2518. {
  2519. struct sde_encoder_virt *sde_enc = NULL;
  2520. struct sde_kms *sde_kms;
  2521. enum sde_intf_mode intf_mode;
  2522. int ret, i = 0;
  2523. if (!drm_enc) {
  2524. SDE_ERROR("invalid encoder\n");
  2525. return;
  2526. } else if (!drm_enc->dev) {
  2527. SDE_ERROR("invalid dev\n");
  2528. return;
  2529. } else if (!drm_enc->dev->dev_private) {
  2530. SDE_ERROR("invalid dev_private\n");
  2531. return;
  2532. }
  2533. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2534. SDE_ERROR("power resource is not enabled\n");
  2535. return;
  2536. }
  2537. sde_enc = to_sde_encoder_virt(drm_enc);
  2538. SDE_DEBUG_ENC(sde_enc, "\n");
  2539. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2540. if (!sde_kms)
  2541. return;
  2542. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2543. SDE_EVT32(DRMID(drm_enc));
  2544. /* wait for idle */
  2545. if (!sde_encoder_in_clone_mode(drm_enc))
  2546. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2547. _sde_encoder_input_handler_unregister(drm_enc);
  2548. /*
  2549. * For primary command mode and video mode encoders, execute the
  2550. * resource control pre-stop operations before the physical encoders
  2551. * are disabled, to allow the rsc to transition its states properly.
  2552. *
  2553. * For other encoder types, rsc should not be enabled until after
  2554. * they have been fully disabled, so delay the pre-stop operations
  2555. * until after the physical disable calls have returned.
  2556. */
  2557. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2558. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2559. sde_encoder_resource_control(drm_enc,
  2560. SDE_ENC_RC_EVENT_PRE_STOP);
  2561. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2562. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2563. if (phys && phys->ops.disable)
  2564. phys->ops.disable(phys);
  2565. }
  2566. } else {
  2567. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2568. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2569. if (phys && phys->ops.disable)
  2570. phys->ops.disable(phys);
  2571. }
  2572. sde_encoder_resource_control(drm_enc,
  2573. SDE_ENC_RC_EVENT_PRE_STOP);
  2574. }
  2575. /*
  2576. * disable dce after the transfer is complete (for command mode)
  2577. * and after physical encoder is disabled, to make sure timing
  2578. * engine is already disabled (for video mode).
  2579. */
  2580. if (!sde_in_trusted_vm(sde_kms))
  2581. sde_encoder_dce_disable(sde_enc);
  2582. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2583. /* reset connector topology name property */
  2584. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2585. sde_enc->crtc->state->active_changed) {
  2586. ret = sde_rm_update_topology(&sde_kms->rm,
  2587. sde_enc->cur_master->connector->state, NULL);
  2588. if (ret) {
  2589. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2590. return;
  2591. }
  2592. }
  2593. if (!sde_encoder_in_clone_mode(drm_enc))
  2594. sde_encoder_virt_reset(drm_enc);
  2595. }
  2596. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2597. struct sde_encoder_phys_wb *wb_enc)
  2598. {
  2599. struct sde_encoder_virt *sde_enc;
  2600. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2601. struct sde_ctl_flush_cfg cfg;
  2602. ctl->ops.reset(ctl);
  2603. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2604. if (wb_enc) {
  2605. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2606. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2607. false, phys_enc->hw_pp->idx);
  2608. if (ctl->ops.update_bitmask)
  2609. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2610. wb_enc->hw_wb->idx, true);
  2611. }
  2612. } else {
  2613. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2614. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2615. phys_enc->hw_intf, false,
  2616. phys_enc->hw_pp->idx);
  2617. if (ctl->ops.update_bitmask)
  2618. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2619. phys_enc->hw_intf->idx, true);
  2620. }
  2621. }
  2622. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2623. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2624. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2625. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2626. phys_enc->hw_pp->merge_3d->idx, true);
  2627. }
  2628. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2629. phys_enc->hw_pp) {
  2630. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2631. false, phys_enc->hw_pp->idx);
  2632. if (ctl->ops.update_bitmask)
  2633. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2634. phys_enc->hw_cdm->idx, true);
  2635. }
  2636. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2637. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2638. ctl->ops.reset_post_disable)
  2639. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2640. phys_enc->hw_pp->merge_3d ?
  2641. phys_enc->hw_pp->merge_3d->idx : 0);
  2642. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2643. ctl->ops.get_pending_flush(ctl, &cfg);
  2644. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2645. ctl->ops.trigger_flush(ctl);
  2646. ctl->ops.trigger_start(ctl);
  2647. ctl->ops.clear_pending_flush(ctl);
  2648. }
  2649. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2650. enum sde_intf_type type, u32 controller_id)
  2651. {
  2652. int i = 0;
  2653. for (i = 0; i < catalog->intf_count; i++) {
  2654. if (catalog->intf[i].type == type
  2655. && catalog->intf[i].controller_id == controller_id) {
  2656. return catalog->intf[i].id;
  2657. }
  2658. }
  2659. return INTF_MAX;
  2660. }
  2661. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2662. enum sde_intf_type type, u32 controller_id)
  2663. {
  2664. if (controller_id < catalog->wb_count)
  2665. return catalog->wb[controller_id].id;
  2666. return WB_MAX;
  2667. }
  2668. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2669. struct drm_crtc *crtc)
  2670. {
  2671. struct sde_hw_uidle *uidle;
  2672. struct sde_uidle_cntr cntr;
  2673. struct sde_uidle_status status;
  2674. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2675. pr_err("invalid params %d %d\n",
  2676. !sde_kms, !crtc);
  2677. return;
  2678. }
  2679. /* check if perf counters are enabled and setup */
  2680. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2681. return;
  2682. uidle = sde_kms->hw_uidle;
  2683. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2684. && uidle->ops.uidle_get_status) {
  2685. uidle->ops.uidle_get_status(uidle, &status);
  2686. trace_sde_perf_uidle_status(
  2687. crtc->base.id,
  2688. status.uidle_danger_status_0,
  2689. status.uidle_danger_status_1,
  2690. status.uidle_safe_status_0,
  2691. status.uidle_safe_status_1,
  2692. status.uidle_idle_status_0,
  2693. status.uidle_idle_status_1,
  2694. status.uidle_fal_status_0,
  2695. status.uidle_fal_status_1,
  2696. status.uidle_status,
  2697. status.uidle_en_fal10);
  2698. }
  2699. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2700. && uidle->ops.uidle_get_cntr) {
  2701. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2702. trace_sde_perf_uidle_cntr(
  2703. crtc->base.id,
  2704. cntr.fal1_gate_cntr,
  2705. cntr.fal10_gate_cntr,
  2706. cntr.fal_wait_gate_cntr,
  2707. cntr.fal1_num_transitions_cntr,
  2708. cntr.fal10_num_transitions_cntr,
  2709. cntr.min_gate_cntr,
  2710. cntr.max_gate_cntr);
  2711. }
  2712. }
  2713. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2714. struct sde_encoder_phys *phy_enc)
  2715. {
  2716. struct sde_encoder_virt *sde_enc = NULL;
  2717. unsigned long lock_flags;
  2718. ktime_t ts = 0;
  2719. if (!drm_enc || !phy_enc)
  2720. return;
  2721. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2722. sde_enc = to_sde_encoder_virt(drm_enc);
  2723. /*
  2724. * calculate accurate vsync timestamp when available
  2725. * set current time otherwise
  2726. */
  2727. if (phy_enc->sde_kms && phy_enc->sde_kms->catalog->has_precise_vsync_ts)
  2728. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2729. if (!ts)
  2730. ts = ktime_get();
  2731. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2732. phy_enc->last_vsync_timestamp = ts;
  2733. atomic_inc(&phy_enc->vsync_cnt);
  2734. if (sde_enc->crtc_vblank_cb)
  2735. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2736. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2737. if (phy_enc->sde_kms &&
  2738. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2739. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2740. SDE_ATRACE_END("encoder_vblank_callback");
  2741. }
  2742. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2743. struct sde_encoder_phys *phy_enc)
  2744. {
  2745. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2746. if (!phy_enc)
  2747. return;
  2748. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2749. atomic_inc(&phy_enc->underrun_cnt);
  2750. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2751. if (sde_enc->cur_master &&
  2752. sde_enc->cur_master->ops.get_underrun_line_count)
  2753. sde_enc->cur_master->ops.get_underrun_line_count(
  2754. sde_enc->cur_master);
  2755. trace_sde_encoder_underrun(DRMID(drm_enc),
  2756. atomic_read(&phy_enc->underrun_cnt));
  2757. SDE_DBG_CTRL("stop_ftrace");
  2758. SDE_DBG_CTRL("panic_underrun");
  2759. SDE_ATRACE_END("encoder_underrun_callback");
  2760. }
  2761. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2762. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2763. {
  2764. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2765. unsigned long lock_flags;
  2766. bool enable;
  2767. int i;
  2768. enable = vbl_cb ? true : false;
  2769. if (!drm_enc) {
  2770. SDE_ERROR("invalid encoder\n");
  2771. return;
  2772. }
  2773. SDE_DEBUG_ENC(sde_enc, "\n");
  2774. SDE_EVT32(DRMID(drm_enc), enable);
  2775. if (sde_encoder_in_clone_mode(drm_enc)) {
  2776. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2777. return;
  2778. }
  2779. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2780. sde_enc->crtc_vblank_cb = vbl_cb;
  2781. sde_enc->crtc_vblank_cb_data = vbl_data;
  2782. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2783. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2784. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2785. if (phys && phys->ops.control_vblank_irq)
  2786. phys->ops.control_vblank_irq(phys, enable);
  2787. }
  2788. sde_enc->vblank_enabled = enable;
  2789. }
  2790. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2791. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2792. struct drm_crtc *crtc)
  2793. {
  2794. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2795. unsigned long lock_flags;
  2796. bool enable;
  2797. enable = frame_event_cb ? true : false;
  2798. if (!drm_enc) {
  2799. SDE_ERROR("invalid encoder\n");
  2800. return;
  2801. }
  2802. SDE_DEBUG_ENC(sde_enc, "\n");
  2803. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2804. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2805. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2806. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2807. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2808. }
  2809. static void sde_encoder_frame_done_callback(
  2810. struct drm_encoder *drm_enc,
  2811. struct sde_encoder_phys *ready_phys, u32 event)
  2812. {
  2813. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2814. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2815. unsigned int i;
  2816. bool trigger = true;
  2817. bool is_cmd_mode = false;
  2818. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2819. ktime_t ts = 0;
  2820. if (!sde_kms || !sde_enc->cur_master) {
  2821. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2822. sde_kms, sde_enc->cur_master);
  2823. return;
  2824. }
  2825. sde_enc->crtc_frame_event_cb_data.connector =
  2826. sde_enc->cur_master->connector;
  2827. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2828. is_cmd_mode = true;
  2829. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2830. if (sde_kms->catalog->has_precise_vsync_ts
  2831. && (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2832. && (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2833. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2834. /*
  2835. * get current ktime for other events and when precise timestamp is not
  2836. * available for retire-fence
  2837. */
  2838. if (!ts)
  2839. ts = ktime_get();
  2840. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2841. | SDE_ENCODER_FRAME_EVENT_ERROR
  2842. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2843. if (ready_phys->connector)
  2844. topology = sde_connector_get_topology_name(
  2845. ready_phys->connector);
  2846. /* One of the physical encoders has become idle */
  2847. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2848. if (sde_enc->phys_encs[i] == ready_phys) {
  2849. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2850. atomic_read(&sde_enc->frame_done_cnt[i]));
  2851. if (!atomic_add_unless(
  2852. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2853. SDE_EVT32(DRMID(drm_enc), event,
  2854. ready_phys->intf_idx,
  2855. SDE_EVTLOG_ERROR);
  2856. SDE_ERROR_ENC(sde_enc,
  2857. "intf idx:%d, event:%d\n",
  2858. ready_phys->intf_idx, event);
  2859. return;
  2860. }
  2861. }
  2862. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2863. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2864. trigger = false;
  2865. }
  2866. if (trigger) {
  2867. if (sde_enc->crtc_frame_event_cb)
  2868. sde_enc->crtc_frame_event_cb(
  2869. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2870. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2871. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2872. -1, 0);
  2873. }
  2874. } else if (sde_enc->crtc_frame_event_cb) {
  2875. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2876. }
  2877. }
  2878. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2879. {
  2880. struct sde_encoder_virt *sde_enc;
  2881. if (!drm_enc) {
  2882. SDE_ERROR("invalid drm encoder\n");
  2883. return -EINVAL;
  2884. }
  2885. sde_enc = to_sde_encoder_virt(drm_enc);
  2886. sde_encoder_resource_control(&sde_enc->base,
  2887. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2888. return 0;
  2889. }
  2890. /**
  2891. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2892. * drm_enc: Pointer to drm encoder structure
  2893. * phys: Pointer to physical encoder structure
  2894. * extra_flush: Additional bit mask to include in flush trigger
  2895. * config_changed: if true new config is applied, avoid increment of retire
  2896. * count if false
  2897. */
  2898. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2899. struct sde_encoder_phys *phys,
  2900. struct sde_ctl_flush_cfg *extra_flush,
  2901. bool config_changed)
  2902. {
  2903. struct sde_hw_ctl *ctl;
  2904. unsigned long lock_flags;
  2905. struct sde_encoder_virt *sde_enc;
  2906. int pend_ret_fence_cnt;
  2907. struct sde_connector *c_conn;
  2908. if (!drm_enc || !phys) {
  2909. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2910. !drm_enc, !phys);
  2911. return;
  2912. }
  2913. sde_enc = to_sde_encoder_virt(drm_enc);
  2914. c_conn = to_sde_connector(phys->connector);
  2915. if (!phys->hw_pp) {
  2916. SDE_ERROR("invalid pingpong hw\n");
  2917. return;
  2918. }
  2919. ctl = phys->hw_ctl;
  2920. if (!ctl || !phys->ops.trigger_flush) {
  2921. SDE_ERROR("missing ctl/trigger cb\n");
  2922. return;
  2923. }
  2924. if (phys->split_role == ENC_ROLE_SKIP) {
  2925. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2926. "skip flush pp%d ctl%d\n",
  2927. phys->hw_pp->idx - PINGPONG_0,
  2928. ctl->idx - CTL_0);
  2929. return;
  2930. }
  2931. /* update pending counts and trigger kickoff ctl flush atomically */
  2932. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2933. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2934. atomic_inc(&phys->pending_retire_fence_cnt);
  2935. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2936. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2937. ctl->ops.update_bitmask) {
  2938. /* perform peripheral flush on every frame update for dp dsc */
  2939. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2940. phys->comp_ratio && c_conn->ops.update_pps) {
  2941. c_conn->ops.update_pps(phys->connector, NULL,
  2942. c_conn->display);
  2943. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2944. phys->hw_intf->idx, 1);
  2945. }
  2946. if (sde_enc->dynamic_hdr_updated)
  2947. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2948. phys->hw_intf->idx, 1);
  2949. }
  2950. if ((extra_flush && extra_flush->pending_flush_mask)
  2951. && ctl->ops.update_pending_flush)
  2952. ctl->ops.update_pending_flush(ctl, extra_flush);
  2953. phys->ops.trigger_flush(phys);
  2954. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2955. if (ctl->ops.get_pending_flush) {
  2956. struct sde_ctl_flush_cfg pending_flush = {0,};
  2957. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2958. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2959. ctl->idx - CTL_0,
  2960. pending_flush.pending_flush_mask,
  2961. pend_ret_fence_cnt);
  2962. } else {
  2963. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2964. ctl->idx - CTL_0,
  2965. pend_ret_fence_cnt);
  2966. }
  2967. }
  2968. /**
  2969. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2970. * phys: Pointer to physical encoder structure
  2971. */
  2972. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2973. {
  2974. struct sde_hw_ctl *ctl;
  2975. struct sde_encoder_virt *sde_enc;
  2976. if (!phys) {
  2977. SDE_ERROR("invalid argument(s)\n");
  2978. return;
  2979. }
  2980. if (!phys->hw_pp) {
  2981. SDE_ERROR("invalid pingpong hw\n");
  2982. return;
  2983. }
  2984. if (!phys->parent) {
  2985. SDE_ERROR("invalid parent\n");
  2986. return;
  2987. }
  2988. /* avoid ctrl start for encoder in clone mode */
  2989. if (phys->in_clone_mode)
  2990. return;
  2991. ctl = phys->hw_ctl;
  2992. sde_enc = to_sde_encoder_virt(phys->parent);
  2993. if (phys->split_role == ENC_ROLE_SKIP) {
  2994. SDE_DEBUG_ENC(sde_enc,
  2995. "skip start pp%d ctl%d\n",
  2996. phys->hw_pp->idx - PINGPONG_0,
  2997. ctl->idx - CTL_0);
  2998. return;
  2999. }
  3000. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3001. phys->ops.trigger_start(phys);
  3002. }
  3003. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3004. {
  3005. struct sde_hw_ctl *ctl;
  3006. if (!phys_enc) {
  3007. SDE_ERROR("invalid encoder\n");
  3008. return;
  3009. }
  3010. ctl = phys_enc->hw_ctl;
  3011. if (ctl && ctl->ops.trigger_flush)
  3012. ctl->ops.trigger_flush(ctl);
  3013. }
  3014. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3015. {
  3016. struct sde_hw_ctl *ctl;
  3017. if (!phys_enc) {
  3018. SDE_ERROR("invalid encoder\n");
  3019. return;
  3020. }
  3021. ctl = phys_enc->hw_ctl;
  3022. if (ctl && ctl->ops.trigger_start) {
  3023. ctl->ops.trigger_start(ctl);
  3024. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3025. }
  3026. }
  3027. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3028. {
  3029. struct sde_encoder_virt *sde_enc;
  3030. struct sde_connector *sde_con;
  3031. void *sde_con_disp;
  3032. struct sde_hw_ctl *ctl;
  3033. int rc;
  3034. if (!phys_enc) {
  3035. SDE_ERROR("invalid encoder\n");
  3036. return;
  3037. }
  3038. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3039. ctl = phys_enc->hw_ctl;
  3040. if (!ctl || !ctl->ops.reset)
  3041. return;
  3042. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3043. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3044. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3045. phys_enc->connector) {
  3046. sde_con = to_sde_connector(phys_enc->connector);
  3047. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3048. if (sde_con->ops.soft_reset) {
  3049. rc = sde_con->ops.soft_reset(sde_con_disp);
  3050. if (rc) {
  3051. SDE_ERROR_ENC(sde_enc,
  3052. "connector soft reset failure\n");
  3053. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3054. }
  3055. }
  3056. }
  3057. phys_enc->enable_state = SDE_ENC_ENABLED;
  3058. }
  3059. /**
  3060. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3061. * Iterate through the physical encoders and perform consolidated flush
  3062. * and/or control start triggering as needed. This is done in the virtual
  3063. * encoder rather than the individual physical ones in order to handle
  3064. * use cases that require visibility into multiple physical encoders at
  3065. * a time.
  3066. * sde_enc: Pointer to virtual encoder structure
  3067. * config_changed: if true new config is applied. Avoid regdma_flush and
  3068. * incrementing the retire count if false.
  3069. */
  3070. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3071. bool config_changed)
  3072. {
  3073. struct sde_hw_ctl *ctl;
  3074. uint32_t i;
  3075. struct sde_ctl_flush_cfg pending_flush = {0,};
  3076. u32 pending_kickoff_cnt;
  3077. struct msm_drm_private *priv = NULL;
  3078. struct sde_kms *sde_kms = NULL;
  3079. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3080. bool is_regdma_blocking = false, is_vid_mode = false;
  3081. struct sde_crtc *sde_crtc;
  3082. if (!sde_enc) {
  3083. SDE_ERROR("invalid encoder\n");
  3084. return;
  3085. }
  3086. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3087. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3088. is_vid_mode = true;
  3089. is_regdma_blocking = (is_vid_mode ||
  3090. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3091. /* don't perform flush/start operations for slave encoders */
  3092. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3093. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3094. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3095. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3096. continue;
  3097. ctl = phys->hw_ctl;
  3098. if (!ctl)
  3099. continue;
  3100. if (phys->connector)
  3101. topology = sde_connector_get_topology_name(
  3102. phys->connector);
  3103. if (!phys->ops.needs_single_flush ||
  3104. !phys->ops.needs_single_flush(phys)) {
  3105. if (config_changed && ctl->ops.reg_dma_flush)
  3106. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3107. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3108. config_changed);
  3109. } else if (ctl->ops.get_pending_flush) {
  3110. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3111. }
  3112. }
  3113. /* for split flush, combine pending flush masks and send to master */
  3114. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3115. ctl = sde_enc->cur_master->hw_ctl;
  3116. if (config_changed && ctl->ops.reg_dma_flush)
  3117. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3118. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3119. &pending_flush,
  3120. config_changed);
  3121. }
  3122. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3123. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3124. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3125. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3126. continue;
  3127. if (!phys->ops.needs_single_flush ||
  3128. !phys->ops.needs_single_flush(phys)) {
  3129. pending_kickoff_cnt =
  3130. sde_encoder_phys_inc_pending(phys);
  3131. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3132. } else {
  3133. pending_kickoff_cnt =
  3134. sde_encoder_phys_inc_pending(phys);
  3135. SDE_EVT32(pending_kickoff_cnt,
  3136. pending_flush.pending_flush_mask,
  3137. SDE_EVTLOG_FUNC_CASE2);
  3138. }
  3139. }
  3140. if (sde_enc->misr_enable)
  3141. sde_encoder_misr_configure(&sde_enc->base, true,
  3142. sde_enc->misr_frame_count);
  3143. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3144. if (crtc_misr_info.misr_enable && sde_crtc &&
  3145. sde_crtc->misr_reconfigure) {
  3146. sde_crtc_misr_setup(sde_enc->crtc, true,
  3147. crtc_misr_info.misr_frame_count);
  3148. sde_crtc->misr_reconfigure = false;
  3149. }
  3150. _sde_encoder_trigger_start(sde_enc->cur_master);
  3151. if (sde_enc->elevated_ahb_vote) {
  3152. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3153. priv = sde_enc->base.dev->dev_private;
  3154. if (sde_kms != NULL) {
  3155. sde_power_scale_reg_bus(&priv->phandle,
  3156. VOTE_INDEX_LOW,
  3157. false);
  3158. }
  3159. sde_enc->elevated_ahb_vote = false;
  3160. }
  3161. }
  3162. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3163. struct drm_encoder *drm_enc,
  3164. unsigned long *affected_displays,
  3165. int num_active_phys)
  3166. {
  3167. struct sde_encoder_virt *sde_enc;
  3168. struct sde_encoder_phys *master;
  3169. enum sde_rm_topology_name topology;
  3170. bool is_right_only;
  3171. if (!drm_enc || !affected_displays)
  3172. return;
  3173. sde_enc = to_sde_encoder_virt(drm_enc);
  3174. master = sde_enc->cur_master;
  3175. if (!master || !master->connector)
  3176. return;
  3177. topology = sde_connector_get_topology_name(master->connector);
  3178. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3179. return;
  3180. /*
  3181. * For pingpong split, the slave pingpong won't generate IRQs. For
  3182. * right-only updates, we can't swap pingpongs, or simply swap the
  3183. * master/slave assignment, we actually have to swap the interfaces
  3184. * so that the master physical encoder will use a pingpong/interface
  3185. * that generates irqs on which to wait.
  3186. */
  3187. is_right_only = !test_bit(0, affected_displays) &&
  3188. test_bit(1, affected_displays);
  3189. if (is_right_only && !sde_enc->intfs_swapped) {
  3190. /* right-only update swap interfaces */
  3191. swap(sde_enc->phys_encs[0]->intf_idx,
  3192. sde_enc->phys_encs[1]->intf_idx);
  3193. sde_enc->intfs_swapped = true;
  3194. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3195. /* left-only or full update, swap back */
  3196. swap(sde_enc->phys_encs[0]->intf_idx,
  3197. sde_enc->phys_encs[1]->intf_idx);
  3198. sde_enc->intfs_swapped = false;
  3199. }
  3200. SDE_DEBUG_ENC(sde_enc,
  3201. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3202. is_right_only, sde_enc->intfs_swapped,
  3203. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3204. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3205. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3206. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3207. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3208. *affected_displays);
  3209. /* ppsplit always uses master since ppslave invalid for irqs*/
  3210. if (num_active_phys == 1)
  3211. *affected_displays = BIT(0);
  3212. }
  3213. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3214. struct sde_encoder_kickoff_params *params)
  3215. {
  3216. struct sde_encoder_virt *sde_enc;
  3217. struct sde_encoder_phys *phys;
  3218. int i, num_active_phys;
  3219. bool master_assigned = false;
  3220. if (!drm_enc || !params)
  3221. return;
  3222. sde_enc = to_sde_encoder_virt(drm_enc);
  3223. if (sde_enc->num_phys_encs <= 1)
  3224. return;
  3225. /* count bits set */
  3226. num_active_phys = hweight_long(params->affected_displays);
  3227. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3228. params->affected_displays, num_active_phys);
  3229. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3230. num_active_phys);
  3231. /* for left/right only update, ppsplit master switches interface */
  3232. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3233. &params->affected_displays, num_active_phys);
  3234. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3235. enum sde_enc_split_role prv_role, new_role;
  3236. bool active = false;
  3237. phys = sde_enc->phys_encs[i];
  3238. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3239. continue;
  3240. active = test_bit(i, &params->affected_displays);
  3241. prv_role = phys->split_role;
  3242. if (active && num_active_phys == 1)
  3243. new_role = ENC_ROLE_SOLO;
  3244. else if (active && !master_assigned)
  3245. new_role = ENC_ROLE_MASTER;
  3246. else if (active)
  3247. new_role = ENC_ROLE_SLAVE;
  3248. else
  3249. new_role = ENC_ROLE_SKIP;
  3250. phys->ops.update_split_role(phys, new_role);
  3251. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3252. sde_enc->cur_master = phys;
  3253. master_assigned = true;
  3254. }
  3255. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3256. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3257. phys->split_role, active);
  3258. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3259. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3260. phys->split_role, active, num_active_phys);
  3261. }
  3262. }
  3263. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3264. {
  3265. struct sde_encoder_virt *sde_enc;
  3266. struct msm_display_info *disp_info;
  3267. if (!drm_enc) {
  3268. SDE_ERROR("invalid encoder\n");
  3269. return false;
  3270. }
  3271. sde_enc = to_sde_encoder_virt(drm_enc);
  3272. disp_info = &sde_enc->disp_info;
  3273. return (disp_info->curr_panel_mode == mode);
  3274. }
  3275. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3276. {
  3277. struct sde_encoder_virt *sde_enc;
  3278. struct sde_encoder_phys *phys;
  3279. unsigned int i;
  3280. struct sde_hw_ctl *ctl;
  3281. if (!drm_enc) {
  3282. SDE_ERROR("invalid encoder\n");
  3283. return;
  3284. }
  3285. sde_enc = to_sde_encoder_virt(drm_enc);
  3286. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3287. phys = sde_enc->phys_encs[i];
  3288. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3289. sde_encoder_check_curr_mode(drm_enc,
  3290. MSM_DISPLAY_CMD_MODE)) {
  3291. ctl = phys->hw_ctl;
  3292. if (ctl->ops.trigger_pending)
  3293. /* update only for command mode primary ctl */
  3294. ctl->ops.trigger_pending(ctl);
  3295. }
  3296. }
  3297. sde_enc->idle_pc_restore = false;
  3298. }
  3299. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3300. {
  3301. struct sde_encoder_virt *sde_enc = container_of(work,
  3302. struct sde_encoder_virt, esd_trigger_work);
  3303. if (!sde_enc) {
  3304. SDE_ERROR("invalid sde encoder\n");
  3305. return;
  3306. }
  3307. sde_encoder_resource_control(&sde_enc->base,
  3308. SDE_ENC_RC_EVENT_KICKOFF);
  3309. }
  3310. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3311. {
  3312. struct sde_encoder_virt *sde_enc = container_of(work,
  3313. struct sde_encoder_virt, input_event_work);
  3314. if (!sde_enc) {
  3315. SDE_ERROR("invalid sde encoder\n");
  3316. return;
  3317. }
  3318. sde_encoder_resource_control(&sde_enc->base,
  3319. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3320. }
  3321. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3322. {
  3323. struct sde_encoder_virt *sde_enc = container_of(work,
  3324. struct sde_encoder_virt, early_wakeup_work);
  3325. if (!sde_enc) {
  3326. SDE_ERROR("invalid sde encoder\n");
  3327. return;
  3328. }
  3329. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3330. sde_encoder_resource_control(&sde_enc->base,
  3331. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3332. SDE_ATRACE_END("encoder_early_wakeup");
  3333. }
  3334. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3335. {
  3336. struct sde_encoder_virt *sde_enc = NULL;
  3337. struct msm_drm_thread *disp_thread = NULL;
  3338. struct msm_drm_private *priv = NULL;
  3339. priv = drm_enc->dev->dev_private;
  3340. sde_enc = to_sde_encoder_virt(drm_enc);
  3341. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3342. SDE_DEBUG_ENC(sde_enc,
  3343. "should only early wake up command mode display\n");
  3344. return;
  3345. }
  3346. if (!sde_enc->crtc || (sde_enc->crtc->index
  3347. >= ARRAY_SIZE(priv->event_thread))) {
  3348. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3349. sde_enc->crtc == NULL,
  3350. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3351. return;
  3352. }
  3353. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3354. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3355. kthread_queue_work(&disp_thread->worker,
  3356. &sde_enc->early_wakeup_work);
  3357. SDE_ATRACE_END("queue_early_wakeup_work");
  3358. }
  3359. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3360. {
  3361. static const uint64_t timeout_us = 50000;
  3362. static const uint64_t sleep_us = 20;
  3363. struct sde_encoder_virt *sde_enc;
  3364. ktime_t cur_ktime, exp_ktime;
  3365. uint32_t line_count, tmp, i;
  3366. if (!drm_enc) {
  3367. SDE_ERROR("invalid encoder\n");
  3368. return -EINVAL;
  3369. }
  3370. sde_enc = to_sde_encoder_virt(drm_enc);
  3371. if (!sde_enc->cur_master ||
  3372. !sde_enc->cur_master->ops.get_line_count) {
  3373. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3374. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3375. return -EINVAL;
  3376. }
  3377. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3378. line_count = sde_enc->cur_master->ops.get_line_count(
  3379. sde_enc->cur_master);
  3380. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3381. tmp = line_count;
  3382. line_count = sde_enc->cur_master->ops.get_line_count(
  3383. sde_enc->cur_master);
  3384. if (line_count < tmp) {
  3385. SDE_EVT32(DRMID(drm_enc), line_count);
  3386. return 0;
  3387. }
  3388. cur_ktime = ktime_get();
  3389. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3390. break;
  3391. usleep_range(sleep_us / 2, sleep_us);
  3392. }
  3393. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3394. return -ETIMEDOUT;
  3395. }
  3396. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3397. {
  3398. struct drm_encoder *drm_enc;
  3399. struct sde_rm_hw_iter rm_iter;
  3400. bool lm_valid = false;
  3401. bool intf_valid = false;
  3402. if (!phys_enc || !phys_enc->parent) {
  3403. SDE_ERROR("invalid encoder\n");
  3404. return -EINVAL;
  3405. }
  3406. drm_enc = phys_enc->parent;
  3407. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3408. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3409. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3410. phys_enc->has_intf_te)) {
  3411. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3412. SDE_HW_BLK_INTF);
  3413. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3414. struct sde_hw_intf *hw_intf =
  3415. (struct sde_hw_intf *)rm_iter.hw;
  3416. if (!hw_intf)
  3417. continue;
  3418. if (phys_enc->hw_ctl->ops.update_bitmask)
  3419. phys_enc->hw_ctl->ops.update_bitmask(
  3420. phys_enc->hw_ctl,
  3421. SDE_HW_FLUSH_INTF,
  3422. hw_intf->idx, 1);
  3423. intf_valid = true;
  3424. }
  3425. if (!intf_valid) {
  3426. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3427. "intf not found to flush\n");
  3428. return -EFAULT;
  3429. }
  3430. } else {
  3431. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3432. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3433. struct sde_hw_mixer *hw_lm =
  3434. (struct sde_hw_mixer *)rm_iter.hw;
  3435. if (!hw_lm)
  3436. continue;
  3437. /* update LM flush for HW without INTF TE */
  3438. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3439. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3440. phys_enc->hw_ctl,
  3441. hw_lm->idx, 1);
  3442. lm_valid = true;
  3443. }
  3444. if (!lm_valid) {
  3445. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3446. "lm not found to flush\n");
  3447. return -EFAULT;
  3448. }
  3449. }
  3450. return 0;
  3451. }
  3452. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3453. struct sde_encoder_virt *sde_enc)
  3454. {
  3455. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3456. struct sde_hw_mdp *mdptop = NULL;
  3457. sde_enc->dynamic_hdr_updated = false;
  3458. if (sde_enc->cur_master) {
  3459. mdptop = sde_enc->cur_master->hw_mdptop;
  3460. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3461. sde_enc->cur_master->connector);
  3462. }
  3463. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3464. return;
  3465. if (mdptop->ops.set_hdr_plus_metadata) {
  3466. sde_enc->dynamic_hdr_updated = true;
  3467. mdptop->ops.set_hdr_plus_metadata(
  3468. mdptop, dhdr_meta->dynamic_hdr_payload,
  3469. dhdr_meta->dynamic_hdr_payload_size,
  3470. sde_enc->cur_master->intf_idx == INTF_0 ?
  3471. 0 : 1);
  3472. }
  3473. }
  3474. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3475. {
  3476. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3477. struct sde_encoder_phys *phys;
  3478. int i;
  3479. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3480. phys = sde_enc->phys_encs[i];
  3481. if (phys && phys->ops.hw_reset)
  3482. phys->ops.hw_reset(phys);
  3483. }
  3484. }
  3485. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3486. struct sde_encoder_kickoff_params *params)
  3487. {
  3488. struct sde_encoder_virt *sde_enc;
  3489. struct sde_encoder_phys *phys;
  3490. struct sde_kms *sde_kms = NULL;
  3491. struct sde_crtc *sde_crtc;
  3492. bool needs_hw_reset = false, is_cmd_mode;
  3493. int i, rc, ret = 0;
  3494. struct msm_display_info *disp_info;
  3495. if (!drm_enc || !params || !drm_enc->dev ||
  3496. !drm_enc->dev->dev_private) {
  3497. SDE_ERROR("invalid args\n");
  3498. return -EINVAL;
  3499. }
  3500. sde_enc = to_sde_encoder_virt(drm_enc);
  3501. sde_kms = sde_encoder_get_kms(drm_enc);
  3502. if (!sde_kms)
  3503. return -EINVAL;
  3504. disp_info = &sde_enc->disp_info;
  3505. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3506. SDE_DEBUG_ENC(sde_enc, "\n");
  3507. SDE_EVT32(DRMID(drm_enc));
  3508. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3509. MSM_DISPLAY_CMD_MODE);
  3510. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3511. && is_cmd_mode)
  3512. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3513. sde_enc->cur_master->connector->state,
  3514. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3515. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3516. /* prepare for next kickoff, may include waiting on previous kickoff */
  3517. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3518. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3519. phys = sde_enc->phys_encs[i];
  3520. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3521. params->recovery_events_enabled =
  3522. sde_enc->recovery_events_enabled;
  3523. if (phys) {
  3524. if (phys->ops.prepare_for_kickoff) {
  3525. rc = phys->ops.prepare_for_kickoff(
  3526. phys, params);
  3527. if (rc)
  3528. ret = rc;
  3529. }
  3530. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3531. needs_hw_reset = true;
  3532. _sde_encoder_setup_dither(phys);
  3533. if (sde_enc->cur_master &&
  3534. sde_connector_is_qsync_updated(
  3535. sde_enc->cur_master->connector))
  3536. _helper_flush_qsync(phys);
  3537. }
  3538. }
  3539. if (is_cmd_mode && sde_enc->cur_master &&
  3540. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3541. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3542. _sde_encoder_update_rsc_client(drm_enc, true);
  3543. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3544. if (rc) {
  3545. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3546. ret = rc;
  3547. goto end;
  3548. }
  3549. /* if any phys needs reset, reset all phys, in-order */
  3550. if (needs_hw_reset)
  3551. sde_encoder_needs_hw_reset(drm_enc);
  3552. _sde_encoder_update_master(drm_enc, params);
  3553. _sde_encoder_update_roi(drm_enc);
  3554. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3555. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3556. if (rc) {
  3557. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3558. sde_enc->cur_master->connector->base.id,
  3559. rc);
  3560. ret = rc;
  3561. }
  3562. }
  3563. if (sde_enc->cur_master &&
  3564. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3565. !sde_enc->cur_master->cont_splash_enabled)) {
  3566. rc = sde_encoder_dce_setup(sde_enc, params);
  3567. if (rc) {
  3568. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3569. ret = rc;
  3570. }
  3571. }
  3572. sde_encoder_dce_flush(sde_enc);
  3573. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3574. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3575. sde_enc->cur_master, sde_kms->qdss_enabled);
  3576. end:
  3577. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3578. return ret;
  3579. }
  3580. /**
  3581. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3582. * with the specified encoder, and unstage all pipes from it
  3583. * @encoder: encoder pointer
  3584. * Returns: 0 on success
  3585. */
  3586. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3587. {
  3588. struct sde_encoder_virt *sde_enc;
  3589. struct sde_encoder_phys *phys;
  3590. unsigned int i;
  3591. int rc = 0;
  3592. if (!drm_enc) {
  3593. SDE_ERROR("invalid encoder\n");
  3594. return -EINVAL;
  3595. }
  3596. sde_enc = to_sde_encoder_virt(drm_enc);
  3597. SDE_ATRACE_BEGIN("encoder_release_lm");
  3598. SDE_DEBUG_ENC(sde_enc, "\n");
  3599. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3600. phys = sde_enc->phys_encs[i];
  3601. if (!phys)
  3602. continue;
  3603. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3604. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3605. if (rc)
  3606. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3607. }
  3608. SDE_ATRACE_END("encoder_release_lm");
  3609. return rc;
  3610. }
  3611. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error,
  3612. bool config_changed)
  3613. {
  3614. struct sde_encoder_virt *sde_enc;
  3615. struct sde_encoder_phys *phys;
  3616. unsigned int i;
  3617. if (!drm_enc) {
  3618. SDE_ERROR("invalid encoder\n");
  3619. return;
  3620. }
  3621. SDE_ATRACE_BEGIN("encoder_kickoff");
  3622. sde_enc = to_sde_encoder_virt(drm_enc);
  3623. SDE_DEBUG_ENC(sde_enc, "\n");
  3624. /* create a 'no pipes' commit to release buffers on errors */
  3625. if (is_error)
  3626. _sde_encoder_reset_ctl_hw(drm_enc);
  3627. if (sde_enc->delay_kickoff) {
  3628. u32 loop_count = 20;
  3629. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3630. for (i = 0; i < loop_count; i++) {
  3631. usleep_range(sleep, sleep * 2);
  3632. if (!sde_enc->delay_kickoff)
  3633. break;
  3634. }
  3635. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3636. }
  3637. /* All phys encs are ready to go, trigger the kickoff */
  3638. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3639. /* allow phys encs to handle any post-kickoff business */
  3640. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3641. phys = sde_enc->phys_encs[i];
  3642. if (phys && phys->ops.handle_post_kickoff)
  3643. phys->ops.handle_post_kickoff(phys);
  3644. }
  3645. if (sde_enc->autorefresh_solver_disable &&
  3646. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3647. _sde_encoder_update_rsc_client(drm_enc, true);
  3648. SDE_ATRACE_END("encoder_kickoff");
  3649. }
  3650. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3651. struct sde_hw_pp_vsync_info *info)
  3652. {
  3653. struct sde_encoder_virt *sde_enc;
  3654. struct sde_encoder_phys *phys;
  3655. int i, ret;
  3656. if (!drm_enc || !info)
  3657. return;
  3658. sde_enc = to_sde_encoder_virt(drm_enc);
  3659. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3660. phys = sde_enc->phys_encs[i];
  3661. if (phys && phys->hw_intf && phys->hw_pp
  3662. && phys->hw_intf->ops.get_vsync_info) {
  3663. ret = phys->hw_intf->ops.get_vsync_info(
  3664. phys->hw_intf, &info[i]);
  3665. if (!ret) {
  3666. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3667. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3668. }
  3669. }
  3670. }
  3671. }
  3672. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3673. u32 *transfer_time_us)
  3674. {
  3675. struct sde_encoder_virt *sde_enc;
  3676. struct msm_mode_info *info;
  3677. if (!drm_enc || !transfer_time_us) {
  3678. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3679. !transfer_time_us);
  3680. return;
  3681. }
  3682. sde_enc = to_sde_encoder_virt(drm_enc);
  3683. info = &sde_enc->mode_info;
  3684. *transfer_time_us = info->mdp_transfer_time_us;
  3685. }
  3686. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3687. {
  3688. struct sde_encoder_virt *sde_enc;
  3689. struct sde_encoder_phys *master;
  3690. bool is_vid_mode;
  3691. if (!drm_enc)
  3692. return -EINVAL;
  3693. sde_enc = to_sde_encoder_virt(drm_enc);
  3694. master = sde_enc->cur_master;
  3695. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3696. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3697. return -ENODATA;
  3698. if (!master->hw_intf->ops.get_avr_status)
  3699. return -EOPNOTSUPP;
  3700. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3701. }
  3702. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3703. struct drm_framebuffer *fb)
  3704. {
  3705. struct drm_encoder *drm_enc;
  3706. struct sde_hw_mixer_cfg mixer;
  3707. struct sde_rm_hw_iter lm_iter;
  3708. bool lm_valid = false;
  3709. if (!phys_enc || !phys_enc->parent) {
  3710. SDE_ERROR("invalid encoder\n");
  3711. return -EINVAL;
  3712. }
  3713. drm_enc = phys_enc->parent;
  3714. memset(&mixer, 0, sizeof(mixer));
  3715. /* reset associated CTL/LMs */
  3716. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3717. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3718. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3719. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3720. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3721. if (!hw_lm)
  3722. continue;
  3723. /* need to flush LM to remove it */
  3724. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3725. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3726. phys_enc->hw_ctl,
  3727. hw_lm->idx, 1);
  3728. if (fb) {
  3729. /* assume a single LM if targeting a frame buffer */
  3730. if (lm_valid)
  3731. continue;
  3732. mixer.out_height = fb->height;
  3733. mixer.out_width = fb->width;
  3734. if (hw_lm->ops.setup_mixer_out)
  3735. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3736. }
  3737. lm_valid = true;
  3738. /* only enable border color on LM */
  3739. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3740. phys_enc->hw_ctl->ops.setup_blendstage(
  3741. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3742. }
  3743. if (!lm_valid) {
  3744. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3745. return -EFAULT;
  3746. }
  3747. return 0;
  3748. }
  3749. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3750. {
  3751. struct sde_encoder_virt *sde_enc;
  3752. struct sde_encoder_phys *phys;
  3753. int i, rc = 0, ret = 0;
  3754. struct sde_hw_ctl *ctl;
  3755. if (!drm_enc) {
  3756. SDE_ERROR("invalid encoder\n");
  3757. return -EINVAL;
  3758. }
  3759. sde_enc = to_sde_encoder_virt(drm_enc);
  3760. /* update the qsync parameters for the current frame */
  3761. if (sde_enc->cur_master)
  3762. sde_connector_set_qsync_params(
  3763. sde_enc->cur_master->connector);
  3764. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3765. phys = sde_enc->phys_encs[i];
  3766. if (phys && phys->ops.prepare_commit)
  3767. phys->ops.prepare_commit(phys);
  3768. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3769. ret = -ETIMEDOUT;
  3770. if (phys && phys->hw_ctl) {
  3771. ctl = phys->hw_ctl;
  3772. /*
  3773. * avoid clearing the pending flush during the first
  3774. * frame update after idle power collpase as the
  3775. * restore path would have updated the pending flush
  3776. */
  3777. if (!sde_enc->idle_pc_restore &&
  3778. ctl->ops.clear_pending_flush)
  3779. ctl->ops.clear_pending_flush(ctl);
  3780. }
  3781. }
  3782. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3783. rc = sde_connector_prepare_commit(
  3784. sde_enc->cur_master->connector);
  3785. if (rc)
  3786. SDE_ERROR_ENC(sde_enc,
  3787. "prepare commit failed conn %d rc %d\n",
  3788. sde_enc->cur_master->connector->base.id,
  3789. rc);
  3790. }
  3791. return ret;
  3792. }
  3793. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3794. bool enable, u32 frame_count)
  3795. {
  3796. if (!phys_enc)
  3797. return;
  3798. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3799. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3800. enable, frame_count);
  3801. }
  3802. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3803. bool nonblock, u32 *misr_value)
  3804. {
  3805. if (!phys_enc)
  3806. return -EINVAL;
  3807. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3808. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3809. nonblock, misr_value) : -ENOTSUPP;
  3810. }
  3811. #ifdef CONFIG_DEBUG_FS
  3812. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3813. {
  3814. struct sde_encoder_virt *sde_enc;
  3815. int i;
  3816. if (!s || !s->private)
  3817. return -EINVAL;
  3818. sde_enc = s->private;
  3819. mutex_lock(&sde_enc->enc_lock);
  3820. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3821. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3822. if (!phys)
  3823. continue;
  3824. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3825. phys->intf_idx - INTF_0,
  3826. atomic_read(&phys->vsync_cnt),
  3827. atomic_read(&phys->underrun_cnt));
  3828. switch (phys->intf_mode) {
  3829. case INTF_MODE_VIDEO:
  3830. seq_puts(s, "mode: video\n");
  3831. break;
  3832. case INTF_MODE_CMD:
  3833. seq_puts(s, "mode: command\n");
  3834. break;
  3835. case INTF_MODE_WB_BLOCK:
  3836. seq_puts(s, "mode: wb block\n");
  3837. break;
  3838. case INTF_MODE_WB_LINE:
  3839. seq_puts(s, "mode: wb line\n");
  3840. break;
  3841. default:
  3842. seq_puts(s, "mode: ???\n");
  3843. break;
  3844. }
  3845. }
  3846. mutex_unlock(&sde_enc->enc_lock);
  3847. return 0;
  3848. }
  3849. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3850. struct file *file)
  3851. {
  3852. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3853. }
  3854. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3855. const char __user *user_buf, size_t count, loff_t *ppos)
  3856. {
  3857. struct sde_encoder_virt *sde_enc;
  3858. char buf[MISR_BUFF_SIZE + 1];
  3859. size_t buff_copy;
  3860. u32 frame_count, enable;
  3861. struct sde_kms *sde_kms = NULL;
  3862. struct drm_encoder *drm_enc;
  3863. if (!file || !file->private_data)
  3864. return -EINVAL;
  3865. sde_enc = file->private_data;
  3866. if (!sde_enc)
  3867. return -EINVAL;
  3868. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3869. if (!sde_kms)
  3870. return -EINVAL;
  3871. drm_enc = &sde_enc->base;
  3872. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3873. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3874. return -ENOTSUPP;
  3875. }
  3876. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3877. if (copy_from_user(buf, user_buf, buff_copy))
  3878. return -EINVAL;
  3879. buf[buff_copy] = 0; /* end of string */
  3880. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3881. return -EINVAL;
  3882. sde_enc->misr_enable = enable;
  3883. sde_enc->misr_reconfigure = true;
  3884. sde_enc->misr_frame_count = frame_count;
  3885. return count;
  3886. }
  3887. static ssize_t _sde_encoder_misr_read(struct file *file,
  3888. char __user *user_buff, size_t count, loff_t *ppos)
  3889. {
  3890. struct sde_encoder_virt *sde_enc;
  3891. struct sde_kms *sde_kms = NULL;
  3892. struct drm_encoder *drm_enc;
  3893. struct sde_vm_ops *vm_ops;
  3894. int i = 0, len = 0;
  3895. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3896. int rc;
  3897. if (*ppos)
  3898. return 0;
  3899. if (!file || !file->private_data)
  3900. return -EINVAL;
  3901. sde_enc = file->private_data;
  3902. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3903. if (!sde_kms)
  3904. return -EINVAL;
  3905. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3906. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3907. return -ENOTSUPP;
  3908. }
  3909. drm_enc = &sde_enc->base;
  3910. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3911. if (rc < 0)
  3912. return rc;
  3913. vm_ops = sde_vm_get_ops(sde_kms);
  3914. sde_vm_lock(sde_kms);
  3915. if (vm_ops && vm_ops->vm_owns_hw && !vm_ops->vm_owns_hw(sde_kms)) {
  3916. SDE_DEBUG("op not supported due to HW unavailablity\n");
  3917. rc = -EOPNOTSUPP;
  3918. goto end;
  3919. }
  3920. if (!sde_enc->misr_enable) {
  3921. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3922. "disabled\n");
  3923. goto buff_check;
  3924. }
  3925. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3926. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3927. u32 misr_value = 0;
  3928. if (!phys || !phys->ops.collect_misr) {
  3929. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3930. "invalid\n");
  3931. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3932. continue;
  3933. }
  3934. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3935. if (rc) {
  3936. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3937. "invalid\n");
  3938. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3939. rc);
  3940. continue;
  3941. } else {
  3942. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3943. "Intf idx:%d\n",
  3944. phys->intf_idx - INTF_0);
  3945. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3946. "0x%x\n", misr_value);
  3947. }
  3948. }
  3949. buff_check:
  3950. if (count <= len) {
  3951. len = 0;
  3952. goto end;
  3953. }
  3954. if (copy_to_user(user_buff, buf, len)) {
  3955. len = -EFAULT;
  3956. goto end;
  3957. }
  3958. *ppos += len; /* increase offset */
  3959. end:
  3960. sde_vm_unlock(sde_kms);
  3961. pm_runtime_put_sync(drm_enc->dev->dev);
  3962. return len;
  3963. }
  3964. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3965. {
  3966. struct sde_encoder_virt *sde_enc;
  3967. struct sde_kms *sde_kms;
  3968. int i;
  3969. static const struct file_operations debugfs_status_fops = {
  3970. .open = _sde_encoder_debugfs_status_open,
  3971. .read = seq_read,
  3972. .llseek = seq_lseek,
  3973. .release = single_release,
  3974. };
  3975. static const struct file_operations debugfs_misr_fops = {
  3976. .open = simple_open,
  3977. .read = _sde_encoder_misr_read,
  3978. .write = _sde_encoder_misr_setup,
  3979. };
  3980. char name[SDE_NAME_SIZE];
  3981. if (!drm_enc) {
  3982. SDE_ERROR("invalid encoder\n");
  3983. return -EINVAL;
  3984. }
  3985. sde_enc = to_sde_encoder_virt(drm_enc);
  3986. sde_kms = sde_encoder_get_kms(drm_enc);
  3987. if (!sde_kms) {
  3988. SDE_ERROR("invalid sde_kms\n");
  3989. return -EINVAL;
  3990. }
  3991. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3992. /* create overall sub-directory for the encoder */
  3993. sde_enc->debugfs_root = debugfs_create_dir(name,
  3994. drm_enc->dev->primary->debugfs_root);
  3995. if (!sde_enc->debugfs_root)
  3996. return -ENOMEM;
  3997. /* don't error check these */
  3998. debugfs_create_file("status", 0400,
  3999. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4000. debugfs_create_file("misr_data", 0600,
  4001. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4002. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4003. &sde_enc->idle_pc_enabled);
  4004. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4005. &sde_enc->frame_trigger_mode);
  4006. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4007. if (sde_enc->phys_encs[i] &&
  4008. sde_enc->phys_encs[i]->ops.late_register)
  4009. sde_enc->phys_encs[i]->ops.late_register(
  4010. sde_enc->phys_encs[i],
  4011. sde_enc->debugfs_root);
  4012. return 0;
  4013. }
  4014. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4015. {
  4016. struct sde_encoder_virt *sde_enc;
  4017. if (!drm_enc)
  4018. return;
  4019. sde_enc = to_sde_encoder_virt(drm_enc);
  4020. debugfs_remove_recursive(sde_enc->debugfs_root);
  4021. }
  4022. #else
  4023. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4024. {
  4025. return 0;
  4026. }
  4027. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4028. {
  4029. }
  4030. #endif
  4031. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4032. {
  4033. return _sde_encoder_init_debugfs(encoder);
  4034. }
  4035. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4036. {
  4037. _sde_encoder_destroy_debugfs(encoder);
  4038. }
  4039. static int sde_encoder_virt_add_phys_encs(
  4040. struct msm_display_info *disp_info,
  4041. struct sde_encoder_virt *sde_enc,
  4042. struct sde_enc_phys_init_params *params)
  4043. {
  4044. struct sde_encoder_phys *enc = NULL;
  4045. u32 display_caps = disp_info->capabilities;
  4046. SDE_DEBUG_ENC(sde_enc, "\n");
  4047. /*
  4048. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4049. * in this function, check up-front.
  4050. */
  4051. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4052. ARRAY_SIZE(sde_enc->phys_encs)) {
  4053. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4054. sde_enc->num_phys_encs);
  4055. return -EINVAL;
  4056. }
  4057. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4058. enc = sde_encoder_phys_vid_init(params);
  4059. if (IS_ERR_OR_NULL(enc)) {
  4060. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4061. PTR_ERR(enc));
  4062. return !enc ? -EINVAL : PTR_ERR(enc);
  4063. }
  4064. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4065. }
  4066. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4067. enc = sde_encoder_phys_cmd_init(params);
  4068. if (IS_ERR_OR_NULL(enc)) {
  4069. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4070. PTR_ERR(enc));
  4071. return !enc ? -EINVAL : PTR_ERR(enc);
  4072. }
  4073. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4074. }
  4075. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4076. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4077. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4078. else
  4079. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4080. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4081. ++sde_enc->num_phys_encs;
  4082. return 0;
  4083. }
  4084. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4085. struct sde_enc_phys_init_params *params)
  4086. {
  4087. struct sde_encoder_phys *enc = NULL;
  4088. if (!sde_enc) {
  4089. SDE_ERROR("invalid encoder\n");
  4090. return -EINVAL;
  4091. }
  4092. SDE_DEBUG_ENC(sde_enc, "\n");
  4093. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4094. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4095. sde_enc->num_phys_encs);
  4096. return -EINVAL;
  4097. }
  4098. enc = sde_encoder_phys_wb_init(params);
  4099. if (IS_ERR_OR_NULL(enc)) {
  4100. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4101. PTR_ERR(enc));
  4102. return !enc ? -EINVAL : PTR_ERR(enc);
  4103. }
  4104. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4105. ++sde_enc->num_phys_encs;
  4106. return 0;
  4107. }
  4108. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4109. struct sde_kms *sde_kms,
  4110. struct msm_display_info *disp_info,
  4111. int *drm_enc_mode)
  4112. {
  4113. int ret = 0;
  4114. int i = 0;
  4115. enum sde_intf_type intf_type;
  4116. struct sde_encoder_virt_ops parent_ops = {
  4117. sde_encoder_vblank_callback,
  4118. sde_encoder_underrun_callback,
  4119. sde_encoder_frame_done_callback,
  4120. _sde_encoder_get_qsync_fps_callback,
  4121. };
  4122. struct sde_enc_phys_init_params phys_params;
  4123. if (!sde_enc || !sde_kms) {
  4124. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4125. !sde_enc, !sde_kms);
  4126. return -EINVAL;
  4127. }
  4128. memset(&phys_params, 0, sizeof(phys_params));
  4129. phys_params.sde_kms = sde_kms;
  4130. phys_params.parent = &sde_enc->base;
  4131. phys_params.parent_ops = parent_ops;
  4132. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4133. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4134. SDE_DEBUG("\n");
  4135. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4136. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4137. intf_type = INTF_DSI;
  4138. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4139. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4140. intf_type = INTF_HDMI;
  4141. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4142. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4143. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4144. else
  4145. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4146. intf_type = INTF_DP;
  4147. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4148. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4149. intf_type = INTF_WB;
  4150. } else {
  4151. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4152. return -EINVAL;
  4153. }
  4154. WARN_ON(disp_info->num_of_h_tiles < 1);
  4155. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4156. sde_enc->te_source = disp_info->te_source;
  4157. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4158. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4159. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4160. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4161. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  4162. mutex_lock(&sde_enc->enc_lock);
  4163. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4164. /*
  4165. * Left-most tile is at index 0, content is controller id
  4166. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4167. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4168. */
  4169. u32 controller_id = disp_info->h_tile_instance[i];
  4170. if (disp_info->num_of_h_tiles > 1) {
  4171. if (i == 0)
  4172. phys_params.split_role = ENC_ROLE_MASTER;
  4173. else
  4174. phys_params.split_role = ENC_ROLE_SLAVE;
  4175. } else {
  4176. phys_params.split_role = ENC_ROLE_SOLO;
  4177. }
  4178. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4179. i, controller_id, phys_params.split_role);
  4180. if (intf_type == INTF_WB) {
  4181. phys_params.intf_idx = INTF_MAX;
  4182. phys_params.wb_idx = sde_encoder_get_wb(
  4183. sde_kms->catalog,
  4184. intf_type, controller_id);
  4185. if (phys_params.wb_idx == WB_MAX) {
  4186. SDE_ERROR_ENC(sde_enc,
  4187. "could not get wb: type %d, id %d\n",
  4188. intf_type, controller_id);
  4189. ret = -EINVAL;
  4190. }
  4191. } else {
  4192. phys_params.wb_idx = WB_MAX;
  4193. phys_params.intf_idx = sde_encoder_get_intf(
  4194. sde_kms->catalog, intf_type,
  4195. controller_id);
  4196. if (phys_params.intf_idx == INTF_MAX) {
  4197. SDE_ERROR_ENC(sde_enc,
  4198. "could not get wb: type %d, id %d\n",
  4199. intf_type, controller_id);
  4200. ret = -EINVAL;
  4201. }
  4202. }
  4203. if (!ret) {
  4204. if (intf_type == INTF_WB)
  4205. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4206. &phys_params);
  4207. else
  4208. ret = sde_encoder_virt_add_phys_encs(
  4209. disp_info,
  4210. sde_enc,
  4211. &phys_params);
  4212. if (ret)
  4213. SDE_ERROR_ENC(sde_enc,
  4214. "failed to add phys encs\n");
  4215. }
  4216. }
  4217. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4218. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4219. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4220. if (vid_phys) {
  4221. atomic_set(&vid_phys->vsync_cnt, 0);
  4222. atomic_set(&vid_phys->underrun_cnt, 0);
  4223. }
  4224. if (cmd_phys) {
  4225. atomic_set(&cmd_phys->vsync_cnt, 0);
  4226. atomic_set(&cmd_phys->underrun_cnt, 0);
  4227. }
  4228. }
  4229. mutex_unlock(&sde_enc->enc_lock);
  4230. return ret;
  4231. }
  4232. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4233. .mode_set = sde_encoder_virt_mode_set,
  4234. .disable = sde_encoder_virt_disable,
  4235. .enable = sde_encoder_virt_enable,
  4236. .atomic_check = sde_encoder_virt_atomic_check,
  4237. };
  4238. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4239. .destroy = sde_encoder_destroy,
  4240. .late_register = sde_encoder_late_register,
  4241. .early_unregister = sde_encoder_early_unregister,
  4242. };
  4243. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4244. {
  4245. struct msm_drm_private *priv = dev->dev_private;
  4246. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4247. struct drm_encoder *drm_enc = NULL;
  4248. struct sde_encoder_virt *sde_enc = NULL;
  4249. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4250. char name[SDE_NAME_SIZE];
  4251. int ret = 0, i, intf_index = INTF_MAX;
  4252. struct sde_encoder_phys *phys = NULL;
  4253. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4254. if (!sde_enc) {
  4255. ret = -ENOMEM;
  4256. goto fail;
  4257. }
  4258. mutex_init(&sde_enc->enc_lock);
  4259. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4260. &drm_enc_mode);
  4261. if (ret)
  4262. goto fail;
  4263. sde_enc->cur_master = NULL;
  4264. spin_lock_init(&sde_enc->enc_spinlock);
  4265. mutex_init(&sde_enc->vblank_ctl_lock);
  4266. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4267. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4268. drm_enc = &sde_enc->base;
  4269. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4270. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4271. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4272. phys = sde_enc->phys_encs[i];
  4273. if (!phys)
  4274. continue;
  4275. if (phys->ops.is_master && phys->ops.is_master(phys))
  4276. intf_index = phys->intf_idx - INTF_0;
  4277. }
  4278. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4279. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4280. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4281. SDE_RSC_PRIMARY_DISP_CLIENT :
  4282. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4283. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4284. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4285. PTR_ERR(sde_enc->rsc_client));
  4286. sde_enc->rsc_client = NULL;
  4287. }
  4288. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4289. sde_enc->input_event_enabled) {
  4290. ret = _sde_encoder_input_handler(sde_enc);
  4291. if (ret)
  4292. SDE_ERROR(
  4293. "input handler registration failed, rc = %d\n", ret);
  4294. }
  4295. mutex_init(&sde_enc->rc_lock);
  4296. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4297. sde_encoder_off_work);
  4298. sde_enc->vblank_enabled = false;
  4299. sde_enc->qdss_status = false;
  4300. kthread_init_work(&sde_enc->input_event_work,
  4301. sde_encoder_input_event_work_handler);
  4302. kthread_init_work(&sde_enc->early_wakeup_work,
  4303. sde_encoder_early_wakeup_work_handler);
  4304. kthread_init_work(&sde_enc->esd_trigger_work,
  4305. sde_encoder_esd_trigger_work_handler);
  4306. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4307. SDE_DEBUG_ENC(sde_enc, "created\n");
  4308. return drm_enc;
  4309. fail:
  4310. SDE_ERROR("failed to create encoder\n");
  4311. if (drm_enc)
  4312. sde_encoder_destroy(drm_enc);
  4313. return ERR_PTR(ret);
  4314. }
  4315. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4316. enum msm_event_wait event)
  4317. {
  4318. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4319. struct sde_encoder_virt *sde_enc = NULL;
  4320. int i, ret = 0;
  4321. char atrace_buf[32];
  4322. if (!drm_enc) {
  4323. SDE_ERROR("invalid encoder\n");
  4324. return -EINVAL;
  4325. }
  4326. sde_enc = to_sde_encoder_virt(drm_enc);
  4327. SDE_DEBUG_ENC(sde_enc, "\n");
  4328. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4329. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4330. switch (event) {
  4331. case MSM_ENC_COMMIT_DONE:
  4332. fn_wait = phys->ops.wait_for_commit_done;
  4333. break;
  4334. case MSM_ENC_TX_COMPLETE:
  4335. fn_wait = phys->ops.wait_for_tx_complete;
  4336. break;
  4337. case MSM_ENC_VBLANK:
  4338. fn_wait = phys->ops.wait_for_vblank;
  4339. break;
  4340. case MSM_ENC_ACTIVE_REGION:
  4341. fn_wait = phys->ops.wait_for_active;
  4342. break;
  4343. default:
  4344. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4345. event);
  4346. return -EINVAL;
  4347. }
  4348. if (phys && fn_wait) {
  4349. snprintf(atrace_buf, sizeof(atrace_buf),
  4350. "wait_completion_event_%d", event);
  4351. SDE_ATRACE_BEGIN(atrace_buf);
  4352. ret = fn_wait(phys);
  4353. SDE_ATRACE_END(atrace_buf);
  4354. if (ret)
  4355. return ret;
  4356. }
  4357. }
  4358. return ret;
  4359. }
  4360. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4361. u64 *l_bound, u64 *u_bound)
  4362. {
  4363. struct sde_encoder_virt *sde_enc;
  4364. u64 jitter_ns, frametime_ns;
  4365. struct msm_mode_info *info;
  4366. if (!drm_enc) {
  4367. SDE_ERROR("invalid encoder\n");
  4368. return;
  4369. }
  4370. sde_enc = to_sde_encoder_virt(drm_enc);
  4371. info = &sde_enc->mode_info;
  4372. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4373. jitter_ns = info->jitter_numer * frametime_ns;
  4374. do_div(jitter_ns, info->jitter_denom * 100);
  4375. *l_bound = frametime_ns - jitter_ns;
  4376. *u_bound = frametime_ns + jitter_ns;
  4377. }
  4378. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4379. {
  4380. struct sde_encoder_virt *sde_enc;
  4381. if (!drm_enc) {
  4382. SDE_ERROR("invalid encoder\n");
  4383. return 0;
  4384. }
  4385. sde_enc = to_sde_encoder_virt(drm_enc);
  4386. return sde_enc->mode_info.frame_rate;
  4387. }
  4388. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4389. {
  4390. struct sde_encoder_virt *sde_enc = NULL;
  4391. int i;
  4392. if (!encoder) {
  4393. SDE_ERROR("invalid encoder\n");
  4394. return INTF_MODE_NONE;
  4395. }
  4396. sde_enc = to_sde_encoder_virt(encoder);
  4397. if (sde_enc->cur_master)
  4398. return sde_enc->cur_master->intf_mode;
  4399. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4400. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4401. if (phys)
  4402. return phys->intf_mode;
  4403. }
  4404. return INTF_MODE_NONE;
  4405. }
  4406. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4407. {
  4408. struct sde_encoder_virt *sde_enc = NULL;
  4409. struct sde_encoder_phys *phys;
  4410. if (!encoder) {
  4411. SDE_ERROR("invalid encoder\n");
  4412. return 0;
  4413. }
  4414. sde_enc = to_sde_encoder_virt(encoder);
  4415. phys = sde_enc->cur_master;
  4416. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4417. }
  4418. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4419. ktime_t *tvblank)
  4420. {
  4421. struct sde_encoder_virt *sde_enc = NULL;
  4422. struct sde_encoder_phys *phys;
  4423. if (!encoder) {
  4424. SDE_ERROR("invalid encoder\n");
  4425. return false;
  4426. }
  4427. sde_enc = to_sde_encoder_virt(encoder);
  4428. phys = sde_enc->cur_master;
  4429. if (!phys)
  4430. return false;
  4431. *tvblank = phys->last_vsync_timestamp;
  4432. return *tvblank ? true : false;
  4433. }
  4434. static void _sde_encoder_cache_hw_res_cont_splash(
  4435. struct drm_encoder *encoder,
  4436. struct sde_kms *sde_kms)
  4437. {
  4438. int i, idx;
  4439. struct sde_encoder_virt *sde_enc;
  4440. struct sde_encoder_phys *phys_enc;
  4441. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4442. sde_enc = to_sde_encoder_virt(encoder);
  4443. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4444. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4445. sde_enc->hw_pp[i] = NULL;
  4446. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4447. break;
  4448. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4449. }
  4450. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4451. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4452. sde_enc->hw_dsc[i] = NULL;
  4453. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4454. break;
  4455. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4456. }
  4457. /*
  4458. * If we have multiple phys encoders with one controller, make
  4459. * sure to populate the controller pointer in both phys encoders.
  4460. */
  4461. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4462. phys_enc = sde_enc->phys_encs[idx];
  4463. phys_enc->hw_ctl = NULL;
  4464. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4465. SDE_HW_BLK_CTL);
  4466. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4467. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4468. phys_enc->hw_ctl =
  4469. (struct sde_hw_ctl *) ctl_iter.hw;
  4470. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4471. phys_enc->intf_idx, phys_enc->hw_ctl);
  4472. }
  4473. }
  4474. }
  4475. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4476. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4477. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4478. phys->hw_intf = NULL;
  4479. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4480. break;
  4481. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4482. }
  4483. }
  4484. /**
  4485. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4486. * device bootup when cont_splash is enabled
  4487. * @drm_enc: Pointer to drm encoder structure
  4488. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4489. * @enable: boolean indicates enable or displae state of splash
  4490. * @Return: true if successful in updating the encoder structure
  4491. */
  4492. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4493. struct sde_splash_display *splash_display, bool enable)
  4494. {
  4495. struct sde_encoder_virt *sde_enc;
  4496. struct msm_drm_private *priv;
  4497. struct sde_kms *sde_kms;
  4498. struct drm_connector *conn = NULL;
  4499. struct sde_connector *sde_conn = NULL;
  4500. struct sde_connector_state *sde_conn_state = NULL;
  4501. struct drm_display_mode *drm_mode = NULL;
  4502. struct sde_encoder_phys *phys_enc;
  4503. struct drm_bridge *bridge;
  4504. int ret = 0, i;
  4505. struct msm_sub_mode sub_mode;
  4506. if (!encoder) {
  4507. SDE_ERROR("invalid drm enc\n");
  4508. return -EINVAL;
  4509. }
  4510. sde_enc = to_sde_encoder_virt(encoder);
  4511. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4512. if (!sde_kms) {
  4513. SDE_ERROR("invalid sde_kms\n");
  4514. return -EINVAL;
  4515. }
  4516. priv = encoder->dev->dev_private;
  4517. if (!priv->num_connectors) {
  4518. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4519. return -EINVAL;
  4520. }
  4521. SDE_DEBUG_ENC(sde_enc,
  4522. "num of connectors: %d\n", priv->num_connectors);
  4523. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4524. if (!enable) {
  4525. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4526. phys_enc = sde_enc->phys_encs[i];
  4527. if (phys_enc)
  4528. phys_enc->cont_splash_enabled = false;
  4529. }
  4530. return ret;
  4531. }
  4532. if (!splash_display) {
  4533. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4534. return -EINVAL;
  4535. }
  4536. for (i = 0; i < priv->num_connectors; i++) {
  4537. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4538. priv->connectors[i]->base.id);
  4539. sde_conn = to_sde_connector(priv->connectors[i]);
  4540. if (!sde_conn->encoder) {
  4541. SDE_DEBUG_ENC(sde_enc,
  4542. "encoder not attached to connector\n");
  4543. continue;
  4544. }
  4545. if (sde_conn->encoder->base.id
  4546. == encoder->base.id) {
  4547. conn = (priv->connectors[i]);
  4548. break;
  4549. }
  4550. }
  4551. if (!conn || !conn->state) {
  4552. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4553. return -EINVAL;
  4554. }
  4555. sde_conn_state = to_sde_connector_state(conn->state);
  4556. if (!sde_conn->ops.get_mode_info) {
  4557. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4558. return -EINVAL;
  4559. }
  4560. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4561. MSM_DISPLAY_DSC_MODE_DISABLED;
  4562. drm_mode = &encoder->crtc->state->adjusted_mode;
  4563. ret = sde_connector_get_mode_info(&sde_conn->base,
  4564. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4565. if (ret) {
  4566. SDE_ERROR_ENC(sde_enc,
  4567. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4568. return ret;
  4569. }
  4570. if (sde_conn->encoder) {
  4571. conn->state->best_encoder = sde_conn->encoder;
  4572. SDE_DEBUG_ENC(sde_enc,
  4573. "configured cstate->best_encoder to ID = %d\n",
  4574. conn->state->best_encoder->base.id);
  4575. } else {
  4576. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4577. conn->base.id);
  4578. }
  4579. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4580. conn->state, false);
  4581. if (ret) {
  4582. SDE_ERROR_ENC(sde_enc,
  4583. "failed to reserve hw resources, %d\n", ret);
  4584. return ret;
  4585. }
  4586. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4587. sde_connector_get_topology_name(conn));
  4588. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4589. drm_mode->hdisplay, drm_mode->vdisplay);
  4590. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4591. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4592. if (bridge) {
  4593. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4594. /*
  4595. * For cont-splash use case, we update the mode
  4596. * configurations manually. This will skip the
  4597. * usually mode set call when actual frame is
  4598. * pushed from framework. The bridge needs to
  4599. * be updated with the current drm mode by
  4600. * calling the bridge mode set ops.
  4601. */
  4602. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4603. } else {
  4604. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4605. }
  4606. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4607. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4608. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4609. if (!phys) {
  4610. SDE_ERROR_ENC(sde_enc,
  4611. "phys encoders not initialized\n");
  4612. return -EINVAL;
  4613. }
  4614. /* update connector for master and slave phys encoders */
  4615. phys->connector = conn;
  4616. phys->cont_splash_enabled = true;
  4617. phys->hw_pp = sde_enc->hw_pp[i];
  4618. if (phys->ops.cont_splash_mode_set)
  4619. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4620. if (phys->ops.is_master && phys->ops.is_master(phys))
  4621. sde_enc->cur_master = phys;
  4622. }
  4623. return ret;
  4624. }
  4625. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4626. bool skip_pre_kickoff)
  4627. {
  4628. struct msm_drm_thread *event_thread = NULL;
  4629. struct msm_drm_private *priv = NULL;
  4630. struct sde_encoder_virt *sde_enc = NULL;
  4631. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4632. SDE_ERROR("invalid parameters\n");
  4633. return -EINVAL;
  4634. }
  4635. priv = enc->dev->dev_private;
  4636. sde_enc = to_sde_encoder_virt(enc);
  4637. if (!sde_enc->crtc || (sde_enc->crtc->index
  4638. >= ARRAY_SIZE(priv->event_thread))) {
  4639. SDE_DEBUG_ENC(sde_enc,
  4640. "invalid cached CRTC: %d or crtc index: %d\n",
  4641. sde_enc->crtc == NULL,
  4642. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4643. return -EINVAL;
  4644. }
  4645. SDE_EVT32_VERBOSE(DRMID(enc));
  4646. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4647. if (!skip_pre_kickoff) {
  4648. sde_enc->delay_kickoff = true;
  4649. kthread_queue_work(&event_thread->worker,
  4650. &sde_enc->esd_trigger_work);
  4651. kthread_flush_work(&sde_enc->esd_trigger_work);
  4652. }
  4653. /*
  4654. * panel may stop generating te signal (vsync) during esd failure. rsc
  4655. * hardware may hang without vsync. Avoid rsc hang by generating the
  4656. * vsync from watchdog timer instead of panel.
  4657. */
  4658. sde_encoder_helper_switch_vsync(enc, true);
  4659. if (!skip_pre_kickoff) {
  4660. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4661. sde_enc->delay_kickoff = false;
  4662. }
  4663. return 0;
  4664. }
  4665. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4666. {
  4667. struct sde_encoder_virt *sde_enc;
  4668. if (!encoder) {
  4669. SDE_ERROR("invalid drm enc\n");
  4670. return false;
  4671. }
  4672. sde_enc = to_sde_encoder_virt(encoder);
  4673. return sde_enc->recovery_events_enabled;
  4674. }
  4675. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4676. {
  4677. struct sde_encoder_virt *sde_enc;
  4678. if (!encoder) {
  4679. SDE_ERROR("invalid drm enc\n");
  4680. return;
  4681. }
  4682. sde_enc = to_sde_encoder_virt(encoder);
  4683. sde_enc->recovery_events_enabled = true;
  4684. }
  4685. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4686. {
  4687. struct sde_kms *sde_kms;
  4688. struct drm_connector *conn;
  4689. struct sde_connector_state *conn_state;
  4690. if (!drm_enc)
  4691. return false;
  4692. sde_kms = sde_encoder_get_kms(drm_enc);
  4693. if (!sde_kms)
  4694. return false;
  4695. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4696. if (!conn || !conn->state)
  4697. return false;
  4698. conn_state = to_sde_connector_state(conn->state);
  4699. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4700. }