hal_api_mon.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. /*
  2. * Copyright (c) 2017-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_API_MON_H_
  19. #define _HAL_API_MON_H_
  20. #include "qdf_types.h"
  21. #include "hal_internal.h"
  22. #include <target_type.h>
  23. #define HAL_RX_PHY_DATA_RADAR 0x01
  24. #define HAL_SU_MU_CODING_LDPC 0x01
  25. #define HAL_RX_FCS_LEN (4)
  26. #define KEY_EXTIV 0x20
  27. #define HAL_RX_USER_TLV32_TYPE_OFFSET 0x00000000
  28. #define HAL_RX_USER_TLV32_TYPE_LSB 1
  29. #define HAL_RX_USER_TLV32_TYPE_MASK 0x000003FE
  30. #define HAL_RX_USER_TLV32_LEN_OFFSET 0x00000000
  31. #define HAL_RX_USER_TLV32_LEN_LSB 10
  32. #define HAL_RX_USER_TLV32_LEN_MASK 0x003FFC00
  33. #define HAL_RX_USER_TLV32_USERID_OFFSET 0x00000000
  34. #define HAL_RX_USER_TLV32_USERID_LSB 26
  35. #define HAL_RX_USER_TLV32_USERID_MASK 0xFC000000
  36. #define HAL_ALIGN(x, a) HAL_ALIGN_MASK(x, (a)-1)
  37. #define HAL_ALIGN_MASK(x, mask) (typeof(x))(((uint32)(x) + (mask)) & ~(mask))
  38. #define HAL_RX_TLV32_HDR_SIZE 4
  39. #define HAL_RX_GET_USER_TLV32_TYPE(rx_status_tlv_ptr) \
  40. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  41. HAL_RX_USER_TLV32_TYPE_MASK) >> \
  42. HAL_RX_USER_TLV32_TYPE_LSB)
  43. #define HAL_RX_GET_USER_TLV32_LEN(rx_status_tlv_ptr) \
  44. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  45. HAL_RX_USER_TLV32_LEN_MASK) >> \
  46. HAL_RX_USER_TLV32_LEN_LSB)
  47. #define HAL_RX_GET_USER_TLV32_USERID(rx_status_tlv_ptr) \
  48. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  49. HAL_RX_USER_TLV32_USERID_MASK) >> \
  50. HAL_RX_USER_TLV32_USERID_LSB)
  51. #define HAL_TLV_STATUS_PPDU_NOT_DONE 0
  52. #define HAL_TLV_STATUS_PPDU_DONE 1
  53. #define HAL_TLV_STATUS_BUF_DONE 2
  54. #define HAL_TLV_STATUS_PPDU_NON_STD_DONE 3
  55. #define HAL_MAX_UL_MU_USERS 8
  56. #define HAL_RX_PKT_TYPE_11A 0
  57. #define HAL_RX_PKT_TYPE_11B 1
  58. #define HAL_RX_PKT_TYPE_11N 2
  59. #define HAL_RX_PKT_TYPE_11AC 3
  60. #define HAL_RX_PKT_TYPE_11AX 4
  61. #define HAL_RX_RECEPTION_TYPE_SU 0
  62. #define HAL_RX_RECEPTION_TYPE_MU_MIMO 1
  63. #define HAL_RX_RECEPTION_TYPE_OFDMA 2
  64. #define HAL_RX_RECEPTION_TYPE_MU_OFDMA 3
  65. /* Multiply rate by 2 to avoid float point
  66. * and get rate in units of 500kbps
  67. */
  68. #define HAL_11B_RATE_0MCS 11*2
  69. #define HAL_11B_RATE_1MCS 5.5*2
  70. #define HAL_11B_RATE_2MCS 2*2
  71. #define HAL_11B_RATE_3MCS 1*2
  72. #define HAL_11B_RATE_4MCS 11*2
  73. #define HAL_11B_RATE_5MCS 5.5*2
  74. #define HAL_11B_RATE_6MCS 2*2
  75. #define HAL_11A_RATE_0MCS 48*2
  76. #define HAL_11A_RATE_1MCS 24*2
  77. #define HAL_11A_RATE_2MCS 12*2
  78. #define HAL_11A_RATE_3MCS 6*2
  79. #define HAL_11A_RATE_4MCS 54*2
  80. #define HAL_11A_RATE_5MCS 36*2
  81. #define HAL_11A_RATE_6MCS 18*2
  82. #define HAL_11A_RATE_7MCS 9*2
  83. #define HAL_LEGACY_MCS0 0
  84. #define HAL_LEGACY_MCS1 1
  85. #define HAL_LEGACY_MCS2 2
  86. #define HAL_LEGACY_MCS3 3
  87. #define HAL_LEGACY_MCS4 4
  88. #define HAL_LEGACY_MCS5 5
  89. #define HAL_LEGACY_MCS6 6
  90. #define HAL_LEGACY_MCS7 7
  91. #define HE_GI_0_8 0
  92. #define HE_GI_0_4 1
  93. #define HE_GI_1_6 2
  94. #define HE_GI_3_2 3
  95. #define HT_SGI_PRESENT 0x80
  96. #define HE_LTF_1_X 1
  97. #define HE_LTF_2_X 2
  98. #define HE_LTF_4_X 3
  99. #define HE_LTF_UNKNOWN 0
  100. #define VHT_SIG_SU_NSS_MASK 0x7
  101. #define HT_SIG_SU_NSS_SHIFT 0x3
  102. #define HAL_TID_INVALID 31
  103. #define HAL_AST_IDX_INVALID 0xFFFF
  104. #ifdef GET_MSDU_AGGREGATION
  105. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)\
  106. {\
  107. struct rx_msdu_end *rx_msdu_end;\
  108. bool first_msdu, last_msdu; \
  109. rx_msdu_end = &rx_desc->msdu_end_tlv.rx_msdu_end;\
  110. first_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_5, FIRST_MSDU);\
  111. last_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_5, LAST_MSDU);\
  112. if (first_msdu && last_msdu)\
  113. rs->rs_flags &= (~IEEE80211_AMSDU_FLAG);\
  114. else\
  115. rs->rs_flags |= (IEEE80211_AMSDU_FLAG); \
  116. } \
  117. #else
  118. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)
  119. #endif
  120. #define HAL_MAC_ADDR_LEN 6
  121. enum {
  122. DP_PPDU_STATUS_START,
  123. DP_PPDU_STATUS_DONE,
  124. };
  125. static inline
  126. uint32_t HAL_RX_MON_HW_RX_DESC_SIZE(void)
  127. {
  128. /* return the HW_RX_DESC size */
  129. return sizeof(struct rx_pkt_tlvs);
  130. }
  131. static inline
  132. uint8_t *HAL_RX_MON_DEST_GET_DESC(uint8_t *data)
  133. {
  134. return data;
  135. }
  136. static inline
  137. uint32_t HAL_RX_DESC_GET_MPDU_LENGTH_ERR(void *hw_desc_addr)
  138. {
  139. struct rx_attention *rx_attn;
  140. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  141. rx_attn = &rx_desc->attn_tlv.rx_attn;
  142. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, MPDU_LENGTH_ERR);
  143. }
  144. static inline
  145. uint32_t HAL_RX_DESC_GET_MPDU_FCS_ERR(void *hw_desc_addr)
  146. {
  147. struct rx_attention *rx_attn;
  148. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  149. rx_attn = &rx_desc->attn_tlv.rx_attn;
  150. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, FCS_ERR);
  151. }
  152. /*
  153. * HAL_RX_HW_DESC_MPDU_VALID() - check MPDU start TLV tag in MPDU
  154. * start TLV of Hardware TLV descriptor
  155. * @hw_desc_addr: Hardware desciptor address
  156. *
  157. * Return: bool: if TLV tag match
  158. */
  159. static inline
  160. bool HAL_RX_HW_DESC_MPDU_VALID(void *hw_desc_addr)
  161. {
  162. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  163. uint32_t tlv_tag;
  164. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(
  165. &rx_desc->mpdu_start_tlv);
  166. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  167. }
  168. static inline
  169. uint32_t HAL_RX_HW_DESC_GET_PPDUID_GET(void *hw_desc_addr)
  170. {
  171. struct rx_mpdu_info *rx_mpdu_info;
  172. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  173. rx_mpdu_info =
  174. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  175. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_0, PHY_PPDU_ID);
  176. }
  177. /* TODO: Move all Rx descriptor functions to hal_rx.h to avoid duplication */
  178. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  179. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  180. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  181. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  182. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  183. #define HAL_RX_REO_ENT_BUFFER_ADDR_39_32_GET(reo_ent_desc) \
  184. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  185. (((struct reo_entrance_ring *)reo_ent_desc) \
  186. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  187. #define HAL_RX_REO_ENT_BUFFER_ADDR_31_0_GET(reo_ent_desc) \
  188. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  189. (((struct reo_entrance_ring *)reo_ent_desc) \
  190. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  191. #define HAL_RX_REO_ENT_BUF_COOKIE_GET(reo_ent_desc) \
  192. (HAL_RX_BUF_COOKIE_GET(& \
  193. (((struct reo_entrance_ring *)reo_ent_desc) \
  194. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  195. /**
  196. * hal_rx_reo_ent_buf_paddr_get: Gets the physical address and
  197. * cookie from the REO entrance ring element
  198. *
  199. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  200. * the current descriptor
  201. * @ buf_info: structure to return the buffer information
  202. * @ msdu_cnt: pointer to msdu count in MPDU
  203. * Return: void
  204. */
  205. static inline
  206. void hal_rx_reo_ent_buf_paddr_get(void *rx_desc,
  207. struct hal_buf_info *buf_info,
  208. void **pp_buf_addr_info,
  209. uint32_t *msdu_cnt
  210. )
  211. {
  212. struct reo_entrance_ring *reo_ent_ring =
  213. (struct reo_entrance_ring *)rx_desc;
  214. struct buffer_addr_info *buf_addr_info;
  215. struct rx_mpdu_desc_info *rx_mpdu_desc_info_details;
  216. uint32_t loop_cnt;
  217. rx_mpdu_desc_info_details =
  218. &reo_ent_ring->reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  219. *msdu_cnt = HAL_RX_GET(rx_mpdu_desc_info_details,
  220. RX_MPDU_DESC_INFO_0, MSDU_COUNT);
  221. loop_cnt = HAL_RX_GET(reo_ent_ring, REO_ENTRANCE_RING_7, LOOPING_COUNT);
  222. buf_addr_info =
  223. &reo_ent_ring->reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  224. buf_info->paddr =
  225. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  226. ((uint64_t)
  227. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  228. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  229. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  230. "[%s][%d] ReoAddr=%pK, addrInfo=%pK, paddr=0x%llx, loopcnt=%d",
  231. __func__, __LINE__, reo_ent_ring, buf_addr_info,
  232. (unsigned long long)buf_info->paddr, loop_cnt);
  233. *pp_buf_addr_info = (void *)buf_addr_info;
  234. }
  235. static inline
  236. void hal_rx_mon_next_link_desc_get(void *rx_msdu_link_desc,
  237. struct hal_buf_info *buf_info, void **pp_buf_addr_info)
  238. {
  239. struct rx_msdu_link *msdu_link =
  240. (struct rx_msdu_link *)rx_msdu_link_desc;
  241. struct buffer_addr_info *buf_addr_info;
  242. buf_addr_info = &msdu_link->next_msdu_link_desc_addr_info;
  243. buf_info->paddr =
  244. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  245. ((uint64_t)
  246. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  247. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  248. *pp_buf_addr_info = (void *)buf_addr_info;
  249. }
  250. /**
  251. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  252. *
  253. * @ soc : HAL version of the SOC pointer
  254. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  255. * @ buf_addr_info : void pointer to the buffer_addr_info
  256. *
  257. * Return: void
  258. */
  259. static inline void hal_rx_mon_msdu_link_desc_set(struct hal_soc *soc,
  260. void *src_srng_desc, void *buf_addr_info)
  261. {
  262. struct buffer_addr_info *wbm_srng_buffer_addr_info =
  263. (struct buffer_addr_info *)src_srng_desc;
  264. uint64_t paddr;
  265. struct buffer_addr_info *p_buffer_addr_info =
  266. (struct buffer_addr_info *)buf_addr_info;
  267. paddr =
  268. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  269. ((uint64_t)
  270. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  271. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  272. "[%s][%d] src_srng_desc=%pK, buf_addr=0x%llx, cookie=0x%llx",
  273. __func__, __LINE__, src_srng_desc, (unsigned long long)paddr,
  274. (unsigned long long)p_buffer_addr_info->sw_buffer_cookie);
  275. /* Structure copy !!! */
  276. *wbm_srng_buffer_addr_info =
  277. *((struct buffer_addr_info *)buf_addr_info);
  278. }
  279. static inline
  280. uint32 hal_get_rx_msdu_link_desc_size(void)
  281. {
  282. return sizeof(struct rx_msdu_link);
  283. }
  284. enum {
  285. HAL_PKT_TYPE_OFDM = 0,
  286. HAL_PKT_TYPE_CCK,
  287. HAL_PKT_TYPE_HT,
  288. HAL_PKT_TYPE_VHT,
  289. HAL_PKT_TYPE_HE,
  290. };
  291. enum {
  292. HAL_SGI_0_8_US,
  293. HAL_SGI_0_4_US,
  294. HAL_SGI_1_6_US,
  295. HAL_SGI_3_2_US,
  296. };
  297. enum {
  298. HAL_FULL_RX_BW_20,
  299. HAL_FULL_RX_BW_40,
  300. HAL_FULL_RX_BW_80,
  301. HAL_FULL_RX_BW_160,
  302. };
  303. enum {
  304. HAL_RX_TYPE_SU,
  305. HAL_RX_TYPE_MU_MIMO,
  306. HAL_RX_TYPE_MU_OFDMA,
  307. HAL_RX_TYPE_MU_OFDMA_MIMO,
  308. };
  309. /**
  310. * enum
  311. * @HAL_RX_MON_PPDU_START: PPDU start TLV is decoded in HAL
  312. * @HAL_RX_MON_PPDU_END: PPDU end TLV is decided in HAL
  313. */
  314. enum {
  315. HAL_RX_MON_PPDU_START = 0,
  316. HAL_RX_MON_PPDU_END,
  317. };
  318. struct hal_rx_ppdu_user_info {
  319. };
  320. struct hal_rx_ppdu_common_info {
  321. uint32_t ppdu_id;
  322. uint32_t ppdu_timestamp;
  323. uint32_t mpdu_cnt_fcs_ok;
  324. uint32_t mpdu_cnt_fcs_err;
  325. };
  326. struct hal_rx_msdu_payload_info {
  327. uint8_t *first_msdu_payload;
  328. uint32_t payload_len;
  329. };
  330. /**
  331. * struct hal_rx_nac_info - struct for neighbour info
  332. * @fc_valid: flag indicate if it has valid frame control information
  333. * @to_ds_flag: flag indicate to_ds bit
  334. * @mac_addr2_valid: flag indicate if mac_addr2 is valid
  335. * @mac_addr2: mac address2 in wh
  336. */
  337. struct hal_rx_nac_info {
  338. uint8_t fc_valid;
  339. uint8_t to_ds_flag;
  340. uint8_t mac_addr2_valid;
  341. uint8_t mac_addr2[HAL_MAC_ADDR_LEN];
  342. };
  343. struct hal_rx_ppdu_info {
  344. struct hal_rx_ppdu_common_info com_info;
  345. struct hal_rx_ppdu_user_info user_info[HAL_MAX_UL_MU_USERS];
  346. struct mon_rx_status rx_status;
  347. struct hal_rx_msdu_payload_info msdu_info;
  348. struct hal_rx_nac_info nac_info;
  349. /* status ring PPDU start and end state */
  350. uint32_t rx_state;
  351. };
  352. static inline uint32_t
  353. hal_get_rx_status_buf_size(void) {
  354. /* RX status buffer size is hard coded for now */
  355. return 2048;
  356. }
  357. static inline uint8_t*
  358. hal_rx_status_get_next_tlv(uint8_t *rx_tlv) {
  359. uint32_t tlv_len, tlv_tag;
  360. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv);
  361. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  362. /* The actual length of PPDU_END is the combined length of many PHY
  363. * TLVs that follow. Skip the TLV header and
  364. * rx_rxpcu_classification_overview that follows the header to get to
  365. * next TLV.
  366. */
  367. if (tlv_tag == WIFIRX_PPDU_END_E)
  368. tlv_len = sizeof(struct rx_rxpcu_classification_overview);
  369. return (uint8_t *)(((unsigned long)(rx_tlv + tlv_len +
  370. HAL_RX_TLV32_HDR_SIZE + 3)) & (~((unsigned long)3)));
  371. }
  372. /**
  373. * hal_rx_proc_phyrx_other_receive_info_tlv()
  374. * - process other receive info TLV
  375. * @rx_tlv_hdr: pointer to TLV header
  376. * @ppdu_info: pointer to ppdu_info
  377. *
  378. * Return: None
  379. */
  380. static inline void hal_rx_proc_phyrx_other_receive_info_tlv(struct hal_soc *hal_soc,
  381. void *rx_tlv_hdr,
  382. struct hal_rx_ppdu_info
  383. *ppdu_info)
  384. {
  385. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv(rx_tlv_hdr,
  386. (void *)ppdu_info);
  387. }
  388. /**
  389. * hal_rx_status_get_tlv_info() - process receive info TLV
  390. * @rx_tlv_hdr: pointer to TLV header
  391. * @ppdu_info: pointer to ppdu_info
  392. *
  393. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  394. */
  395. static inline uint32_t
  396. hal_rx_status_get_tlv_info(void *rx_tlv_hdr, void *ppdu_info,
  397. struct hal_soc *hal_soc)
  398. {
  399. return hal_soc->ops->hal_rx_status_get_tlv_info(rx_tlv_hdr,
  400. ppdu_info, hal_soc);
  401. }
  402. static inline
  403. uint32_t hal_get_rx_status_done_tlv_size(void *hal_soc)
  404. {
  405. return HAL_RX_TLV32_HDR_SIZE;
  406. }
  407. static inline QDF_STATUS
  408. hal_get_rx_status_done(uint8_t *rx_tlv)
  409. {
  410. uint32_t tlv_tag;
  411. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  412. if (tlv_tag == WIFIRX_STATUS_BUFFER_DONE_E)
  413. return QDF_STATUS_SUCCESS;
  414. else
  415. return QDF_STATUS_E_EMPTY;
  416. }
  417. static inline QDF_STATUS
  418. hal_clear_rx_status_done(uint8_t *rx_tlv)
  419. {
  420. *(uint32_t *)rx_tlv = 0;
  421. return QDF_STATUS_SUCCESS;
  422. }
  423. #endif