hal_rx.h 99 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_api.h>
  21. #define HAL_RX_OFFSET(block, field) block##_##field##_OFFSET
  22. #define HAL_RX_LSB(block, field) block##_##field##_LSB
  23. #define HAL_RX_MASk(block, field) block##_##field##_MASK
  24. #define HAL_RX_GET(_ptr, block, field) \
  25. (((*((volatile uint32_t *)_ptr + (HAL_RX_OFFSET(block, field)>>2))) & \
  26. HAL_RX_MASk(block, field)) >> \
  27. HAL_RX_LSB(block, field))
  28. #ifdef NO_RX_PKT_HDR_TLV
  29. /* RX_BUFFER_SIZE = 1536 data bytes + 256 RX TLV bytes. We are avoiding
  30. * 128 bytes of RX_PKT_HEADER_TLV.
  31. */
  32. #define RX_BUFFER_SIZE 1792
  33. #else
  34. /* RX_BUFFER_SIZE = 1536 data bytes + 384 RX TLV bytes + some spare bytes */
  35. #define RX_BUFFER_SIZE 2048
  36. #endif
  37. /* HAL_RX_NON_QOS_TID = NON_QOS_TID which is 16 */
  38. #define HAL_RX_NON_QOS_TID 16
  39. enum {
  40. HAL_HW_RX_DECAP_FORMAT_RAW = 0,
  41. HAL_HW_RX_DECAP_FORMAT_NWIFI,
  42. HAL_HW_RX_DECAP_FORMAT_ETH2,
  43. HAL_HW_RX_DECAP_FORMAT_8023,
  44. };
  45. /**
  46. * struct hal_wbm_err_desc_info: structure to hold wbm error codes and reasons
  47. *
  48. * @reo_psh_rsn: REO push reason
  49. * @reo_err_code: REO Error code
  50. * @rxdma_psh_rsn: RXDMA push reason
  51. * @rxdma_err_code: RXDMA Error code
  52. * @reserved_1: Reserved bits
  53. * @wbm_err_src: WBM error source
  54. * @pool_id: pool ID, indicates which rxdma pool
  55. * @reserved_2: Reserved bits
  56. */
  57. struct hal_wbm_err_desc_info {
  58. uint16_t reo_psh_rsn:2,
  59. reo_err_code:5,
  60. rxdma_psh_rsn:2,
  61. rxdma_err_code:5,
  62. reserved_1:2;
  63. uint8_t wbm_err_src:3,
  64. pool_id:2,
  65. reserved_2:3;
  66. };
  67. /**
  68. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  69. *
  70. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  71. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  72. */
  73. enum hal_reo_error_status {
  74. HAL_REO_ERROR_DETECTED = 0,
  75. HAL_REO_ROUTING_INSTRUCTION = 1,
  76. };
  77. /**
  78. * @msdu_flags: [0] first_msdu_in_mpdu
  79. * [1] last_msdu_in_mpdu
  80. * [2] msdu_continuation - MSDU spread across buffers
  81. * [23] sa_is_valid - SA match in peer table
  82. * [24] sa_idx_timeout - Timeout while searching for SA match
  83. * [25] da_is_valid - Used to identtify intra-bss forwarding
  84. * [26] da_is_MCBC
  85. * [27] da_idx_timeout - Timeout while searching for DA match
  86. *
  87. */
  88. struct hal_rx_msdu_desc_info {
  89. uint32_t msdu_flags;
  90. uint16_t msdu_len; /* 14 bits for length */
  91. };
  92. /**
  93. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  94. *
  95. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  96. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  97. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  98. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  99. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  100. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  101. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  102. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  103. */
  104. enum hal_rx_msdu_desc_flags {
  105. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  106. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  107. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  108. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  109. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  110. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  111. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  112. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  113. };
  114. /*
  115. * @msdu_count: no. of msdus in the MPDU
  116. * @mpdu_seq: MPDU sequence number
  117. * @mpdu_flags [0] Fragment flag
  118. * [1] MPDU_retry_bit
  119. * [2] AMPDU flag
  120. * [3] raw_ampdu
  121. * @peer_meta_data: Upper bits containing peer id, vdev id
  122. */
  123. struct hal_rx_mpdu_desc_info {
  124. uint16_t msdu_count;
  125. uint16_t mpdu_seq; /* 12 bits for length */
  126. uint32_t mpdu_flags;
  127. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  128. };
  129. /**
  130. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  131. *
  132. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  133. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  134. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  135. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  136. */
  137. enum hal_rx_mpdu_desc_flags {
  138. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  139. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  140. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  141. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  142. };
  143. /**
  144. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  145. * BUFFER_ADDR_INFO structure
  146. *
  147. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  148. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  149. * descriptor list
  150. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  151. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  152. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  153. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  154. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  155. */
  156. enum hal_rx_ret_buf_manager {
  157. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  158. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  159. HAL_RX_BUF_RBM_FW_BM = 2,
  160. HAL_RX_BUF_RBM_SW0_BM = 3,
  161. HAL_RX_BUF_RBM_SW1_BM = 4,
  162. HAL_RX_BUF_RBM_SW2_BM = 5,
  163. HAL_RX_BUF_RBM_SW3_BM = 6,
  164. };
  165. /*
  166. * Given the offset of a field in bytes, returns uint8_t *
  167. */
  168. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  169. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  170. /*
  171. * Given the offset of a field in bytes, returns uint32_t *
  172. */
  173. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  174. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  175. #define _HAL_MS(_word, _mask, _shift) \
  176. (((_word) & (_mask)) >> (_shift))
  177. /*
  178. * macro to set the LSW of the nbuf data physical address
  179. * to the rxdma ring entry
  180. */
  181. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  182. ((*(((unsigned int *) buff_addr_info) + \
  183. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  184. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  185. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  186. /*
  187. * macro to set the LSB of MSW of the nbuf data physical address
  188. * to the rxdma ring entry
  189. */
  190. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  191. ((*(((unsigned int *) buff_addr_info) + \
  192. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  193. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  194. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  195. /*
  196. * macro to set the cookie into the rxdma ring entry
  197. */
  198. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  199. ((*(((unsigned int *) buff_addr_info) + \
  200. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  201. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  202. ((*(((unsigned int *) buff_addr_info) + \
  203. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  204. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  205. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  206. /*
  207. * macro to set the manager into the rxdma ring entry
  208. */
  209. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  210. ((*(((unsigned int *) buff_addr_info) + \
  211. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  212. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  213. ((*(((unsigned int *) buff_addr_info) + \
  214. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  215. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  216. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  217. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  218. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  219. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  220. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  221. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  222. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  223. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  224. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  225. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  226. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  227. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  228. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  229. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  230. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  231. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  232. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  233. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  234. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  235. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  236. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  237. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  238. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  239. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  240. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  241. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  242. /* TODO: Convert the following structure fields accesseses to offsets */
  243. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  244. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  245. (((struct reo_destination_ring *) \
  246. reo_desc)->buf_or_link_desc_addr_info)))
  247. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  248. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  249. (((struct reo_destination_ring *) \
  250. reo_desc)->buf_or_link_desc_addr_info)))
  251. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  252. (HAL_RX_BUF_COOKIE_GET(& \
  253. (((struct reo_destination_ring *) \
  254. reo_desc)->buf_or_link_desc_addr_info)))
  255. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  256. ((mpdu_info_ptr \
  257. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  258. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  259. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  260. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  261. ((mpdu_info_ptr \
  262. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  263. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  264. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  265. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  266. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  267. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  268. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  269. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  270. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  271. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  272. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  273. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  274. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  275. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  276. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  277. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  278. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  279. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  280. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  281. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  282. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  283. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  284. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  285. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  286. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  287. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  288. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  289. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  290. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  291. /*
  292. * NOTE: None of the following _GET macros need a right
  293. * shift by the corresponding _LSB. This is because, they are
  294. * finally taken and "OR'ed" into a single word again.
  295. */
  296. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  297. ((*(((uint32_t *)msdu_info_ptr) + \
  298. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  299. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  300. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  301. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  302. ((*(((uint32_t *)msdu_info_ptr) + \
  303. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  304. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  305. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  306. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  307. ((*(((uint32_t *)msdu_info_ptr) + \
  308. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  309. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  310. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  311. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  312. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  313. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  314. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  315. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  316. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  317. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  318. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  319. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  320. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  321. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  322. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  323. #define HAL_RX_MSDU_REO_DST_IND_GET(msdu_info_ptr) \
  324. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  325. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_OFFSET)), \
  326. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_MASK, \
  327. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_LSB))
  328. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  329. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  330. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  331. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  332. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  333. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  334. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  335. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  336. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  337. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  338. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  339. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  340. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  341. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  342. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  343. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  344. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  345. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  346. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  347. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  348. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  349. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  350. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  351. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  352. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  353. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  354. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  355. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  356. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  357. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  358. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  359. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  360. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  361. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  362. #define HAL_RX_FLD_SET(_ptr, _wrd, _field, _val) \
  363. (*(uint32_t *)(((uint8_t *)_ptr) + \
  364. _wrd ## _ ## _field ## _OFFSET) |= \
  365. ((_val << _wrd ## _ ## _field ## _LSB) & \
  366. _wrd ## _ ## _field ## _MASK))
  367. #define HAL_RX_UNIFORM_HDR_SET(_rx_msdu_link, _field, _val) \
  368. HAL_RX_FLD_SET(_rx_msdu_link, UNIFORM_DESCRIPTOR_HEADER_0, \
  369. _field, _val)
  370. #define HAL_RX_MSDU_DESC_INFO_SET(_msdu_info_ptr, _field, _val) \
  371. HAL_RX_FLD_SET(_msdu_info_ptr, RX_MSDU_DESC_INFO_0, \
  372. _field, _val)
  373. #define HAL_RX_MPDU_DESC_INFO_SET(_mpdu_info_ptr, _field, _val) \
  374. HAL_RX_FLD_SET(_mpdu_info_ptr, RX_MPDU_DESC_INFO_0, \
  375. _field, _val)
  376. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  377. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  378. {
  379. struct reo_destination_ring *reo_dst_ring;
  380. uint32_t *mpdu_info;
  381. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  382. mpdu_info = (uint32_t *)&reo_dst_ring->rx_mpdu_desc_info_details;
  383. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  384. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  385. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  386. mpdu_desc_info->peer_meta_data =
  387. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  388. }
  389. /*
  390. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  391. * @ Specifically flags needed are:
  392. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  393. * @ msdu_continuation, sa_is_valid,
  394. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  395. * @ da_is_MCBC
  396. *
  397. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  398. * @ descriptor
  399. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  400. * @ Return: void
  401. */
  402. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  403. struct hal_rx_msdu_desc_info *msdu_desc_info)
  404. {
  405. struct reo_destination_ring *reo_dst_ring;
  406. uint32_t *msdu_info;
  407. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  408. msdu_info = (uint32_t *)&reo_dst_ring->rx_msdu_desc_info_details;
  409. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  410. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  411. }
  412. /*
  413. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  414. * rxdma ring entry.
  415. * @rxdma_entry: descriptor entry
  416. * @paddr: physical address of nbuf data pointer.
  417. * @cookie: SW cookie used as a index to SW rx desc.
  418. * @manager: who owns the nbuf (host, NSS, etc...).
  419. *
  420. */
  421. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  422. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  423. {
  424. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  425. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  426. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  427. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  428. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  429. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  430. }
  431. /*
  432. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  433. * pre-header.
  434. */
  435. /*
  436. * Every Rx packet starts at an offset from the top of the buffer.
  437. * If the host hasn't subscribed to any specific TLV, there is
  438. * still space reserved for the following TLV's from the start of
  439. * the buffer:
  440. * -- RX ATTENTION
  441. * -- RX MPDU START
  442. * -- RX MSDU START
  443. * -- RX MSDU END
  444. * -- RX MPDU END
  445. * -- RX PACKET HEADER (802.11)
  446. * If the host subscribes to any of the TLV's above, that TLV
  447. * if populated by the HW
  448. */
  449. #define NUM_DWORDS_TAG 1
  450. /* By default the packet header TLV is 128 bytes */
  451. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  452. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  453. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  454. #define RX_PKT_OFFSET_WORDS \
  455. ( \
  456. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  457. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  458. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  459. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  460. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  461. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  462. )
  463. #define RX_PKT_OFFSET_BYTES \
  464. (RX_PKT_OFFSET_WORDS << 2)
  465. #define RX_PKT_HDR_TLV_LEN 120
  466. /*
  467. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  468. */
  469. struct rx_attention_tlv {
  470. uint32_t tag;
  471. struct rx_attention rx_attn;
  472. };
  473. struct rx_mpdu_start_tlv {
  474. uint32_t tag;
  475. struct rx_mpdu_start rx_mpdu_start;
  476. };
  477. struct rx_msdu_start_tlv {
  478. uint32_t tag;
  479. struct rx_msdu_start rx_msdu_start;
  480. };
  481. struct rx_msdu_end_tlv {
  482. uint32_t tag;
  483. struct rx_msdu_end rx_msdu_end;
  484. };
  485. struct rx_mpdu_end_tlv {
  486. uint32_t tag;
  487. struct rx_mpdu_end rx_mpdu_end;
  488. };
  489. struct rx_pkt_hdr_tlv {
  490. uint32_t tag; /* 4 B */
  491. uint32_t phy_ppdu_id; /* 4 B */
  492. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  493. };
  494. #define RXDMA_OPTIMIZATION
  495. #ifdef RXDMA_OPTIMIZATION
  496. /*
  497. * The RX_PADDING_BYTES is required so that the TLV's don't
  498. * spread across the 128 byte boundary
  499. * RXDMA optimization requires:
  500. * 1) MSDU_END & ATTENTION TLV's follow in that order
  501. * 2) TLV's don't span across 128 byte lines
  502. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  503. */
  504. #define RX_PADDING0_BYTES 4
  505. #define RX_PADDING1_BYTES 16
  506. struct rx_pkt_tlvs {
  507. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  508. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  509. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  510. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  511. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  512. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  513. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  514. #ifndef NO_RX_PKT_HDR_TLV
  515. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  516. #endif
  517. };
  518. #else /* RXDMA_OPTIMIZATION */
  519. struct rx_pkt_tlvs {
  520. struct rx_attention_tlv attn_tlv;
  521. struct rx_mpdu_start_tlv mpdu_start_tlv;
  522. struct rx_msdu_start_tlv msdu_start_tlv;
  523. struct rx_msdu_end_tlv msdu_end_tlv;
  524. struct rx_mpdu_end_tlv mpdu_end_tlv;
  525. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  526. };
  527. #endif /* RXDMA_OPTIMIZATION */
  528. #define RX_PKT_TLVS_LEN (sizeof(struct rx_pkt_tlvs))
  529. #ifdef NO_RX_PKT_HDR_TLV
  530. static inline uint8_t
  531. *hal_rx_pkt_hdr_get(uint8_t *buf)
  532. {
  533. return buf + RX_PKT_TLVS_LEN;
  534. }
  535. #else
  536. static inline uint8_t
  537. *hal_rx_pkt_hdr_get(uint8_t *buf)
  538. {
  539. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  540. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  541. }
  542. #endif
  543. #define RX_PKT_TLV_OFFSET(field) qdf_offsetof(struct rx_pkt_tlvs, field)
  544. #define HAL_RX_PKT_TLV_MPDU_START_OFFSET(hal_soc) \
  545. RX_PKT_TLV_OFFSET(mpdu_start_tlv)
  546. #define HAL_RX_PKT_TLV_MPDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(mpdu_end_tlv)
  547. #define HAL_RX_PKT_TLV_MSDU_START_OFFSET(hal_soc) \
  548. RX_PKT_TLV_OFFSET(msdu_start_tlv)
  549. #define HAL_RX_PKT_TLV_MSDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(msdu_end_tlv)
  550. #define HAL_RX_PKT_TLV_ATTN_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(attn_tlv)
  551. #define HAL_RX_PKT_TLV_PKT_HDR_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(pkt_hdr_tlv)
  552. static inline uint8_t
  553. *hal_rx_padding0_get(uint8_t *buf)
  554. {
  555. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  556. return pkt_tlvs->rx_padding0;
  557. }
  558. /*
  559. * hal_rx_encryption_info_valid(): Returns encryption type.
  560. *
  561. * @hal_soc_hdl: hal soc handle
  562. * @buf: rx_tlv_hdr of the received packet
  563. *
  564. * Return: encryption type
  565. */
  566. static inline uint32_t
  567. hal_rx_encryption_info_valid(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  568. {
  569. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  570. return hal_soc->ops->hal_rx_encryption_info_valid(buf);
  571. }
  572. /*
  573. * hal_rx_print_pn: Prints the PN of rx packet.
  574. * @hal_soc_hdl: hal soc handle
  575. * @buf: rx_tlv_hdr of the received packet
  576. *
  577. * Return: void
  578. */
  579. static inline void
  580. hal_rx_print_pn(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  581. {
  582. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  583. hal_soc->ops->hal_rx_print_pn(buf);
  584. }
  585. /*
  586. * Get msdu_done bit from the RX_ATTENTION TLV
  587. */
  588. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  589. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  590. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  591. RX_ATTENTION_2_MSDU_DONE_MASK, \
  592. RX_ATTENTION_2_MSDU_DONE_LSB))
  593. static inline uint32_t
  594. hal_rx_attn_msdu_done_get(uint8_t *buf)
  595. {
  596. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  597. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  598. uint32_t msdu_done;
  599. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  600. return msdu_done;
  601. }
  602. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  603. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  604. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  605. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  606. RX_ATTENTION_1_FIRST_MPDU_LSB))
  607. /*
  608. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  609. * @buf: pointer to rx_pkt_tlvs
  610. *
  611. * reutm: uint32_t(first_msdu)
  612. */
  613. static inline uint32_t
  614. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  615. {
  616. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  617. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  618. uint32_t first_mpdu;
  619. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  620. return first_mpdu;
  621. }
  622. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  623. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  624. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  625. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  626. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  627. /*
  628. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  629. * from rx attention
  630. * @buf: pointer to rx_pkt_tlvs
  631. *
  632. * Return: tcp_udp_cksum_fail
  633. */
  634. static inline bool
  635. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  636. {
  637. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  638. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  639. bool tcp_udp_cksum_fail;
  640. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  641. return tcp_udp_cksum_fail;
  642. }
  643. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  644. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  645. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  646. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  647. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  648. /*
  649. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  650. * from rx attention
  651. * @buf: pointer to rx_pkt_tlvs
  652. *
  653. * Return: ip_cksum_fail
  654. */
  655. static inline bool
  656. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  657. {
  658. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  659. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  660. bool ip_cksum_fail;
  661. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  662. return ip_cksum_fail;
  663. }
  664. #define HAL_RX_ATTN_PHY_PPDU_ID_GET(_rx_attn) \
  665. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  666. RX_ATTENTION_0_PHY_PPDU_ID_OFFSET)), \
  667. RX_ATTENTION_0_PHY_PPDU_ID_MASK, \
  668. RX_ATTENTION_0_PHY_PPDU_ID_LSB))
  669. /*
  670. * hal_rx_attn_phy_ppdu_id_get(): get phy_ppdu_id value
  671. * from rx attention
  672. * @buf: pointer to rx_pkt_tlvs
  673. *
  674. * Return: phy_ppdu_id
  675. */
  676. static inline uint16_t
  677. hal_rx_attn_phy_ppdu_id_get(uint8_t *buf)
  678. {
  679. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  680. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  681. uint16_t phy_ppdu_id;
  682. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  683. return phy_ppdu_id;
  684. }
  685. #define HAL_RX_ATTN_CCE_MATCH_GET(_rx_attn) \
  686. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  687. RX_ATTENTION_1_CCE_MATCH_OFFSET)), \
  688. RX_ATTENTION_1_CCE_MATCH_MASK, \
  689. RX_ATTENTION_1_CCE_MATCH_LSB))
  690. /*
  691. * hal_rx_msdu_cce_match_get(): get CCE match bit
  692. * from rx attention
  693. * @buf: pointer to rx_pkt_tlvs
  694. * Return: CCE match value
  695. */
  696. static inline bool
  697. hal_rx_msdu_cce_match_get(uint8_t *buf)
  698. {
  699. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  700. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  701. bool cce_match_val;
  702. cce_match_val = HAL_RX_ATTN_CCE_MATCH_GET(rx_attn);
  703. return cce_match_val;
  704. }
  705. /*
  706. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  707. */
  708. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  709. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  710. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  711. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  712. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  713. static inline uint32_t
  714. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  715. {
  716. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  717. struct rx_mpdu_start *mpdu_start =
  718. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  719. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  720. uint32_t peer_meta_data;
  721. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  722. return peer_meta_data;
  723. }
  724. #define HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(_rx_mpdu_info) \
  725. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  726. RX_MPDU_INFO_12_AMPDU_FLAG_OFFSET)), \
  727. RX_MPDU_INFO_12_AMPDU_FLAG_MASK, \
  728. RX_MPDU_INFO_12_AMPDU_FLAG_LSB))
  729. /**
  730. * hal_rx_mpdu_info_ampdu_flag_get(): get ampdu flag bit
  731. * from rx mpdu info
  732. * @buf: pointer to rx_pkt_tlvs
  733. *
  734. * Return: ampdu flag
  735. */
  736. static inline bool
  737. hal_rx_mpdu_info_ampdu_flag_get(uint8_t *buf)
  738. {
  739. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  740. struct rx_mpdu_start *mpdu_start =
  741. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  742. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  743. bool ampdu_flag;
  744. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  745. return ampdu_flag;
  746. }
  747. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  748. ((*(((uint32_t *)_rx_mpdu_info) + \
  749. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  750. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  751. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  752. /*
  753. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  754. *
  755. * @ buf: rx_tlv_hdr of the received packet
  756. * @ peer_mdata: peer meta data to be set.
  757. * @ Return: void
  758. */
  759. static inline void
  760. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  761. {
  762. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  763. struct rx_mpdu_start *mpdu_start =
  764. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  765. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  766. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  767. }
  768. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  769. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  770. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  771. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  772. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  773. /**
  774. * LRO information needed from the TLVs
  775. */
  776. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  777. (_HAL_MS( \
  778. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  779. msdu_end_tlv.rx_msdu_end), \
  780. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  781. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  782. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  783. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  784. (_HAL_MS( \
  785. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  786. msdu_end_tlv.rx_msdu_end), \
  787. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  788. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  789. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  790. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  791. (_HAL_MS( \
  792. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  793. msdu_end_tlv.rx_msdu_end), \
  794. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  795. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  796. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  797. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  798. (_HAL_MS( \
  799. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  800. msdu_end_tlv.rx_msdu_end), \
  801. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  802. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  803. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  804. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  805. (_HAL_MS( \
  806. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  807. msdu_start_tlv.rx_msdu_start), \
  808. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  809. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  810. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  811. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  812. (_HAL_MS( \
  813. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  814. msdu_start_tlv.rx_msdu_start), \
  815. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  816. RX_MSDU_START_2_TCP_PROTO_MASK, \
  817. RX_MSDU_START_2_TCP_PROTO_LSB))
  818. #define HAL_RX_TLV_GET_IPV6(buf) \
  819. (_HAL_MS( \
  820. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  821. msdu_start_tlv.rx_msdu_start), \
  822. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  823. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  824. RX_MSDU_START_2_IPV6_PROTO_LSB))
  825. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  826. (_HAL_MS( \
  827. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  828. msdu_start_tlv.rx_msdu_start), \
  829. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  830. RX_MSDU_START_1_L3_OFFSET_MASK, \
  831. RX_MSDU_START_1_L3_OFFSET_LSB))
  832. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  833. (_HAL_MS( \
  834. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  835. msdu_start_tlv.rx_msdu_start), \
  836. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  837. RX_MSDU_START_1_L4_OFFSET_MASK, \
  838. RX_MSDU_START_1_L4_OFFSET_LSB))
  839. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  840. (_HAL_MS( \
  841. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  842. msdu_start_tlv.rx_msdu_start), \
  843. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  844. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  845. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  846. /**
  847. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  848. * l3_header padding from rx_msdu_end TLV
  849. *
  850. * @buf: pointer to the start of RX PKT TLV headers
  851. * Return: number of l3 header padding bytes
  852. */
  853. static inline uint32_t
  854. hal_rx_msdu_end_l3_hdr_padding_get(hal_soc_handle_t hal_soc_hdl,
  855. uint8_t *buf)
  856. {
  857. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  858. return hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get(buf);
  859. }
  860. /**
  861. * hal_rx_msdu_end_sa_idx_get(): API to get the
  862. * sa_idx from rx_msdu_end TLV
  863. *
  864. * @ buf: pointer to the start of RX PKT TLV headers
  865. * Return: sa_idx (SA AST index)
  866. */
  867. static inline uint16_t
  868. hal_rx_msdu_end_sa_idx_get(hal_soc_handle_t hal_soc_hdl,
  869. uint8_t *buf)
  870. {
  871. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  872. return hal_soc->ops->hal_rx_msdu_end_sa_idx_get(buf);
  873. }
  874. /**
  875. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  876. * sa_is_valid bit from rx_msdu_end TLV
  877. *
  878. * @ buf: pointer to the start of RX PKT TLV headers
  879. * Return: sa_is_valid bit
  880. */
  881. static inline uint8_t
  882. hal_rx_msdu_end_sa_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  883. uint8_t *buf)
  884. {
  885. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  886. return hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get(buf);
  887. }
  888. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  889. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  890. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  891. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  892. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  893. /**
  894. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  895. * from rx_msdu_start TLV
  896. *
  897. * @ buf: pointer to the start of RX PKT TLV headers
  898. * Return: msdu length
  899. */
  900. static inline uint32_t
  901. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  902. {
  903. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  904. struct rx_msdu_start *msdu_start =
  905. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  906. uint32_t msdu_len;
  907. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  908. return msdu_len;
  909. }
  910. /**
  911. * hal_rx_msdu_start_msdu_len_set(): API to set the MSDU length
  912. * from rx_msdu_start TLV
  913. *
  914. * @buf: pointer to the start of RX PKT TLV headers
  915. * @len: msdu length
  916. *
  917. * Return: none
  918. */
  919. static inline void
  920. hal_rx_msdu_start_msdu_len_set(uint8_t *buf, uint32_t len)
  921. {
  922. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  923. struct rx_msdu_start *msdu_start =
  924. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  925. void *wrd1;
  926. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  927. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  928. *(uint32_t *)wrd1 |= len;
  929. }
  930. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  931. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  932. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  933. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  934. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  935. /*
  936. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  937. * Interval from rx_msdu_start
  938. *
  939. * @buf: pointer to the start of RX PKT TLV header
  940. * Return: uint32_t(bw)
  941. */
  942. static inline uint32_t
  943. hal_rx_msdu_start_bw_get(uint8_t *buf)
  944. {
  945. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  946. struct rx_msdu_start *msdu_start =
  947. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  948. uint32_t bw;
  949. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  950. return bw;
  951. }
  952. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  953. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  954. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  955. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  956. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  957. /**
  958. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  959. * from rx_msdu_start TLV
  960. *
  961. * @ buf: pointer to the start of RX PKT TLV headers
  962. * Return: toeplitz hash
  963. */
  964. static inline uint32_t
  965. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  966. {
  967. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  968. struct rx_msdu_start *msdu_start =
  969. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  970. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  971. }
  972. /**
  973. * enum hal_rx_mpdu_info_sw_frame_group_id_type: Enum for group id in MPDU_INFO
  974. *
  975. * @ HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME: NDP frame
  976. * @ HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA: multicast data frame
  977. * @ HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA: unicast data frame
  978. * @ HAL_MPDU_SW_FRAME_GROUP_NULL_DATA: NULL data frame
  979. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT: management frame
  980. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL: control frame
  981. * @ HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED: unsupported
  982. * @ HAL_MPDU_SW_FRAME_GROUP_MAX: max limit
  983. */
  984. enum hal_rx_mpdu_info_sw_frame_group_id_type {
  985. HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME = 0,
  986. HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA,
  987. HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA,
  988. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA,
  989. HAL_MPDU_SW_FRAME_GROUP_MGMT,
  990. HAL_MPDU_SW_FRAME_GROUP_CTRL = 20,
  991. HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED = 36,
  992. HAL_MPDU_SW_FRAME_GROUP_MAX = 37,
  993. };
  994. /**
  995. * hal_rx_mpdu_start_mpdu_qos_control_valid_get():
  996. * Retrieve qos control valid bit from the tlv.
  997. * @hal_soc_hdl: hal_soc handle
  998. * @buf: pointer to rx pkt TLV.
  999. *
  1000. * Return: qos control value.
  1001. */
  1002. static inline uint32_t
  1003. hal_rx_mpdu_start_mpdu_qos_control_valid_get(
  1004. hal_soc_handle_t hal_soc_hdl,
  1005. uint8_t *buf)
  1006. {
  1007. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1008. if ((!hal_soc) || (!hal_soc->ops)) {
  1009. hal_err("hal handle is NULL");
  1010. QDF_BUG(0);
  1011. return QDF_STATUS_E_INVAL;
  1012. }
  1013. if (hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get)
  1014. return hal_soc->ops->
  1015. hal_rx_mpdu_start_mpdu_qos_control_valid_get(buf);
  1016. return QDF_STATUS_E_INVAL;
  1017. }
  1018. /**
  1019. * hal_rx_is_unicast: check packet is unicast frame or not.
  1020. * @hal_soc_hdl: hal_soc handle
  1021. * @buf: pointer to rx pkt TLV.
  1022. *
  1023. * Return: true on unicast.
  1024. */
  1025. static inline bool
  1026. hal_rx_is_unicast(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1027. {
  1028. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1029. return hal_soc->ops->hal_rx_is_unicast(buf);
  1030. }
  1031. /**
  1032. * hal_rx_tid_get: get tid based on qos control valid.
  1033. * @hal_soc_hdl: hal soc handle
  1034. * @buf: pointer to rx pkt TLV.
  1035. *
  1036. * Return: tid
  1037. */
  1038. static inline uint32_t
  1039. hal_rx_tid_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1040. {
  1041. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1042. return hal_soc->ops->hal_rx_tid_get(hal_soc_hdl, buf);
  1043. }
  1044. /**
  1045. * hal_rx_mpdu_start_sw_peer_id_get() - Retrieve sw peer id
  1046. * @hal_soc_hdl: hal soc handle
  1047. * @buf: pointer to rx pkt TLV.
  1048. *
  1049. * Return: sw peer_id
  1050. */
  1051. static inline uint32_t
  1052. hal_rx_mpdu_start_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  1053. uint8_t *buf)
  1054. {
  1055. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1056. return hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get(buf);
  1057. }
  1058. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1059. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1060. RX_MSDU_START_5_SGI_OFFSET)), \
  1061. RX_MSDU_START_5_SGI_MASK, \
  1062. RX_MSDU_START_5_SGI_LSB))
  1063. /**
  1064. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1065. * Interval from rx_msdu_start TLV
  1066. *
  1067. * @buf: pointer to the start of RX PKT TLV headers
  1068. * Return: uint32_t(sgi)
  1069. */
  1070. static inline uint32_t
  1071. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1072. {
  1073. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1074. struct rx_msdu_start *msdu_start =
  1075. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1076. uint32_t sgi;
  1077. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1078. return sgi;
  1079. }
  1080. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1081. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1082. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1083. RX_MSDU_START_5_RATE_MCS_MASK, \
  1084. RX_MSDU_START_5_RATE_MCS_LSB))
  1085. /**
  1086. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1087. * from rx_msdu_start TLV
  1088. *
  1089. * @buf: pointer to the start of RX PKT TLV headers
  1090. * Return: uint32_t(rate_mcs)
  1091. */
  1092. static inline uint32_t
  1093. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1094. {
  1095. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1096. struct rx_msdu_start *msdu_start =
  1097. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1098. uint32_t rate_mcs;
  1099. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1100. return rate_mcs;
  1101. }
  1102. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1103. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1104. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1105. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1106. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1107. /*
  1108. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1109. * packet from rx_attention
  1110. *
  1111. * @buf: pointer to the start of RX PKT TLV header
  1112. * Return: uint32_t(decryt status)
  1113. */
  1114. static inline uint32_t
  1115. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1116. {
  1117. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1118. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1119. uint32_t is_decrypt = 0;
  1120. uint32_t decrypt_status;
  1121. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1122. if (!decrypt_status)
  1123. is_decrypt = 1;
  1124. return is_decrypt;
  1125. }
  1126. /*
  1127. * Get key index from RX_MSDU_END
  1128. */
  1129. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1130. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1131. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1132. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1133. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1134. /*
  1135. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1136. * from rx_msdu_end
  1137. *
  1138. * @buf: pointer to the start of RX PKT TLV header
  1139. * Return: uint32_t(key id)
  1140. */
  1141. static inline uint32_t
  1142. hal_rx_msdu_get_keyid(uint8_t *buf)
  1143. {
  1144. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1145. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1146. uint32_t keyid_octet;
  1147. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1148. return keyid_octet & 0x3;
  1149. }
  1150. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1151. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1152. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1153. RX_MSDU_START_5_USER_RSSI_MASK, \
  1154. RX_MSDU_START_5_USER_RSSI_LSB))
  1155. /*
  1156. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1157. * from rx_msdu_start
  1158. *
  1159. * @buf: pointer to the start of RX PKT TLV header
  1160. * Return: uint32_t(rssi)
  1161. */
  1162. static inline uint32_t
  1163. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1164. {
  1165. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1166. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1167. uint32_t rssi;
  1168. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1169. return rssi;
  1170. }
  1171. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1172. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1173. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1174. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1175. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1176. /*
  1177. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1178. * from rx_msdu_start
  1179. *
  1180. * @buf: pointer to the start of RX PKT TLV header
  1181. * Return: uint32_t(frequency)
  1182. */
  1183. static inline uint32_t
  1184. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1185. {
  1186. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1187. struct rx_msdu_start *msdu_start =
  1188. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1189. uint32_t freq;
  1190. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1191. return freq;
  1192. }
  1193. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1194. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1195. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1196. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1197. RX_MSDU_START_5_PKT_TYPE_LSB))
  1198. /*
  1199. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1200. * from rx_msdu_start
  1201. *
  1202. * @buf: pointer to the start of RX PKT TLV header
  1203. * Return: uint32_t(pkt type)
  1204. */
  1205. static inline uint32_t
  1206. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1207. {
  1208. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1209. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1210. uint32_t pkt_type;
  1211. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1212. return pkt_type;
  1213. }
  1214. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  1215. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1216. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  1217. RX_MPDU_INFO_2_TO_DS_MASK, \
  1218. RX_MPDU_INFO_2_TO_DS_LSB))
  1219. /*
  1220. * hal_rx_mpdu_get_tods(): API to get the tods info
  1221. * from rx_mpdu_start
  1222. *
  1223. * @buf: pointer to the start of RX PKT TLV header
  1224. * Return: uint32_t(to_ds)
  1225. */
  1226. static inline uint32_t
  1227. hal_rx_mpdu_get_to_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1228. {
  1229. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1230. return hal_soc->ops->hal_rx_mpdu_get_to_ds(buf);
  1231. }
  1232. /*
  1233. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1234. * from rx_mpdu_start
  1235. * @hal_soc_hdl: hal soc handle
  1236. * @buf: pointer to the start of RX PKT TLV header
  1237. *
  1238. * Return: uint32_t(fr_ds)
  1239. */
  1240. static inline uint32_t
  1241. hal_rx_mpdu_get_fr_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1242. {
  1243. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1244. return hal_soc->ops->hal_rx_mpdu_get_fr_ds(buf);
  1245. }
  1246. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  1247. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1248. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  1249. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  1250. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  1251. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  1252. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1253. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  1254. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  1255. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  1256. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  1257. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1258. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  1259. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  1260. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  1261. /*
  1262. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1263. * @hal_soc_hdl: hal soc handle
  1264. * @buf: pointer to the start of RX PKT TLV headera
  1265. * @mac_addr: pointer to mac address
  1266. *
  1267. * Return: success/failure
  1268. */
  1269. static inline
  1270. QDF_STATUS hal_rx_mpdu_get_addr1(hal_soc_handle_t hal_soc_hdl,
  1271. uint8_t *buf, uint8_t *mac_addr)
  1272. {
  1273. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1274. return hal_soc->ops->hal_rx_mpdu_get_addr1(buf, mac_addr);
  1275. }
  1276. /*
  1277. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1278. * in the packet
  1279. * @hal_soc_hdl: hal soc handle
  1280. * @buf: pointer to the start of RX PKT TLV header
  1281. * @mac_addr: pointer to mac address
  1282. *
  1283. * Return: success/failure
  1284. */
  1285. static inline
  1286. QDF_STATUS hal_rx_mpdu_get_addr2(hal_soc_handle_t hal_soc_hdl,
  1287. uint8_t *buf, uint8_t *mac_addr)
  1288. {
  1289. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1290. return hal_soc->ops->hal_rx_mpdu_get_addr2(buf, mac_addr);
  1291. }
  1292. /*
  1293. * hal_rx_mpdu_get_addr3(): API to get address3 of the mpdu
  1294. * in the packet
  1295. * @hal_soc_hdl: hal soc handle
  1296. * @buf: pointer to the start of RX PKT TLV header
  1297. * @mac_addr: pointer to mac address
  1298. *
  1299. * Return: success/failure
  1300. */
  1301. static inline
  1302. QDF_STATUS hal_rx_mpdu_get_addr3(hal_soc_handle_t hal_soc_hdl,
  1303. uint8_t *buf, uint8_t *mac_addr)
  1304. {
  1305. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1306. return hal_soc->ops->hal_rx_mpdu_get_addr3(buf, mac_addr);
  1307. }
  1308. /*
  1309. * hal_rx_mpdu_get_addr4(): API to get address4 of the mpdu
  1310. * in the packet
  1311. * @hal_soc_hdl: hal_soc handle
  1312. * @buf: pointer to the start of RX PKT TLV header
  1313. * @mac_addr: pointer to mac address
  1314. * Return: success/failure
  1315. */
  1316. static inline
  1317. QDF_STATUS hal_rx_mpdu_get_addr4(hal_soc_handle_t hal_soc_hdl,
  1318. uint8_t *buf, uint8_t *mac_addr)
  1319. {
  1320. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1321. return hal_soc->ops->hal_rx_mpdu_get_addr4(buf, mac_addr);
  1322. }
  1323. /**
  1324. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1325. * from rx_msdu_end TLV
  1326. *
  1327. * @ buf: pointer to the start of RX PKT TLV headers
  1328. * Return: da index
  1329. */
  1330. static inline uint16_t
  1331. hal_rx_msdu_end_da_idx_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1332. {
  1333. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1334. return hal_soc->ops->hal_rx_msdu_end_da_idx_get(buf);
  1335. }
  1336. /**
  1337. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1338. * from rx_msdu_end TLV
  1339. * @hal_soc_hdl: hal soc handle
  1340. * @ buf: pointer to the start of RX PKT TLV headers
  1341. *
  1342. * Return: da_is_valid
  1343. */
  1344. static inline uint8_t
  1345. hal_rx_msdu_end_da_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  1346. uint8_t *buf)
  1347. {
  1348. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1349. return hal_soc->ops->hal_rx_msdu_end_da_is_valid_get(buf);
  1350. }
  1351. /**
  1352. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1353. * from rx_msdu_end TLV
  1354. *
  1355. * @buf: pointer to the start of RX PKT TLV headers
  1356. *
  1357. * Return: da_is_mcbc
  1358. */
  1359. static inline uint8_t
  1360. hal_rx_msdu_end_da_is_mcbc_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1361. {
  1362. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1363. return hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get(buf);
  1364. }
  1365. /**
  1366. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1367. * from rx_msdu_end TLV
  1368. * @hal_soc_hdl: hal soc handle
  1369. * @buf: pointer to the start of RX PKT TLV headers
  1370. *
  1371. * Return: first_msdu
  1372. */
  1373. static inline uint8_t
  1374. hal_rx_msdu_end_first_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1375. uint8_t *buf)
  1376. {
  1377. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1378. return hal_soc->ops->hal_rx_msdu_end_first_msdu_get(buf);
  1379. }
  1380. /**
  1381. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1382. * from rx_msdu_end TLV
  1383. * @hal_soc_hdl: hal soc handle
  1384. * @buf: pointer to the start of RX PKT TLV headers
  1385. *
  1386. * Return: last_msdu
  1387. */
  1388. static inline uint8_t
  1389. hal_rx_msdu_end_last_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1390. uint8_t *buf)
  1391. {
  1392. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1393. return hal_soc->ops->hal_rx_msdu_end_last_msdu_get(buf);
  1394. }
  1395. /**
  1396. * hal_rx_msdu_cce_metadata_get: API to get CCE metadata
  1397. * from rx_msdu_end TLV
  1398. * @buf: pointer to the start of RX PKT TLV headers
  1399. * Return: cce_meta_data
  1400. */
  1401. static inline uint16_t
  1402. hal_rx_msdu_cce_metadata_get(hal_soc_handle_t hal_soc_hdl,
  1403. uint8_t *buf)
  1404. {
  1405. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1406. return hal_soc->ops->hal_rx_msdu_cce_metadata_get(buf);
  1407. }
  1408. /*******************************************************************************
  1409. * RX ERROR APIS
  1410. ******************************************************************************/
  1411. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1412. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1413. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1414. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1415. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1416. /**
  1417. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1418. * from rx_mpdu_end TLV
  1419. *
  1420. * @buf: pointer to the start of RX PKT TLV headers
  1421. * Return: uint32_t(decrypt_err)
  1422. */
  1423. static inline uint32_t
  1424. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1425. {
  1426. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1427. struct rx_mpdu_end *mpdu_end =
  1428. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1429. uint32_t decrypt_err;
  1430. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1431. return decrypt_err;
  1432. }
  1433. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1434. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1435. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1436. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1437. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1438. /**
  1439. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1440. * from rx_mpdu_end TLV
  1441. *
  1442. * @buf: pointer to the start of RX PKT TLV headers
  1443. * Return: uint32_t(mic_err)
  1444. */
  1445. static inline uint32_t
  1446. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1447. {
  1448. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1449. struct rx_mpdu_end *mpdu_end =
  1450. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1451. uint32_t mic_err;
  1452. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1453. return mic_err;
  1454. }
  1455. /*******************************************************************************
  1456. * RX REO ERROR APIS
  1457. ******************************************************************************/
  1458. #define HAL_RX_NUM_MSDU_DESC 6
  1459. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1460. /* TODO: rework the structure */
  1461. struct hal_rx_msdu_list {
  1462. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1463. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1464. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1465. /* physical address of the msdu */
  1466. uint64_t paddr[HAL_RX_NUM_MSDU_DESC];
  1467. };
  1468. struct hal_buf_info {
  1469. uint64_t paddr;
  1470. uint32_t sw_cookie;
  1471. };
  1472. /**
  1473. * hal_rx_link_desc_msdu0_ptr - Get pointer to rx_msdu details
  1474. * @msdu_link_ptr - msdu link ptr
  1475. * @hal - pointer to hal_soc
  1476. * Return - Pointer to rx_msdu_details structure
  1477. *
  1478. */
  1479. static inline
  1480. void *hal_rx_link_desc_msdu0_ptr(void *msdu_link_ptr,
  1481. struct hal_soc *hal_soc)
  1482. {
  1483. return hal_soc->ops->hal_rx_link_desc_msdu0_ptr(msdu_link_ptr);
  1484. }
  1485. /**
  1486. * hal_rx_msdu_desc_info_get_ptr() - Get msdu desc info ptr
  1487. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1488. * @hal - pointer to hal_soc
  1489. * Return - Pointer to rx_msdu_desc_info structure.
  1490. *
  1491. */
  1492. static inline
  1493. void *hal_rx_msdu_desc_info_get_ptr(void *msdu_details_ptr,
  1494. struct hal_soc *hal_soc)
  1495. {
  1496. return hal_soc->ops->hal_rx_msdu_desc_info_get_ptr(msdu_details_ptr);
  1497. }
  1498. /* This special cookie value will be used to indicate FW allocated buffers
  1499. * received through RXDMA2SW ring for RXDMA WARs
  1500. */
  1501. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1502. /**
  1503. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1504. * from the MSDU link descriptor
  1505. *
  1506. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1507. * MSDU link descriptor (struct rx_msdu_link)
  1508. *
  1509. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1510. *
  1511. * @num_msdus: Number of MSDUs in the MPDU
  1512. *
  1513. * Return: void
  1514. */
  1515. static inline void hal_rx_msdu_list_get(hal_soc_handle_t hal_soc_hdl,
  1516. void *msdu_link_desc,
  1517. struct hal_rx_msdu_list *msdu_list,
  1518. uint16_t *num_msdus)
  1519. {
  1520. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1521. struct rx_msdu_details *msdu_details;
  1522. struct rx_msdu_desc_info *msdu_desc_info;
  1523. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1524. int i;
  1525. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1526. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1527. "[%s][%d] msdu_link=%pK msdu_details=%pK",
  1528. __func__, __LINE__, msdu_link, msdu_details);
  1529. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1530. /* num_msdus received in mpdu descriptor may be incorrect
  1531. * sometimes due to HW issue. Check msdu buffer address also
  1532. */
  1533. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1534. &msdu_details[i].buffer_addr_info_details) == 0) {
  1535. /* set the last msdu bit in the prev msdu_desc_info */
  1536. msdu_desc_info =
  1537. hal_rx_msdu_desc_info_get_ptr(&msdu_details[i - 1], hal_soc);
  1538. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1539. break;
  1540. }
  1541. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[i],
  1542. hal_soc);
  1543. /* set first MSDU bit or the last MSDU bit */
  1544. if (!i)
  1545. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1546. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1547. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1548. msdu_list->msdu_info[i].msdu_flags =
  1549. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1550. msdu_list->msdu_info[i].msdu_len =
  1551. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1552. msdu_list->sw_cookie[i] =
  1553. HAL_RX_BUF_COOKIE_GET(
  1554. &msdu_details[i].buffer_addr_info_details);
  1555. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1556. &msdu_details[i].buffer_addr_info_details);
  1557. msdu_list->paddr[i] = HAL_RX_BUFFER_ADDR_31_0_GET(
  1558. &msdu_details[i].buffer_addr_info_details) |
  1559. (uint64_t)HAL_RX_BUFFER_ADDR_39_32_GET(
  1560. &msdu_details[i].buffer_addr_info_details) << 32;
  1561. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1562. "[%s][%d] i=%d sw_cookie=%d",
  1563. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1564. }
  1565. *num_msdus = i;
  1566. }
  1567. /**
  1568. * hal_rx_msdu_reo_dst_ind_get: Gets the REO
  1569. * destination ring ID from the msdu desc info
  1570. *
  1571. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  1572. * the current descriptor
  1573. *
  1574. * Return: dst_ind (REO destination ring ID)
  1575. */
  1576. static inline uint32_t
  1577. hal_rx_msdu_reo_dst_ind_get(hal_soc_handle_t hal_soc_hdl, void *msdu_link_desc)
  1578. {
  1579. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1580. struct rx_msdu_details *msdu_details;
  1581. struct rx_msdu_desc_info *msdu_desc_info;
  1582. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1583. uint32_t dst_ind;
  1584. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1585. /* The first msdu in the link should exsist */
  1586. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[0],
  1587. hal_soc);
  1588. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  1589. return dst_ind;
  1590. }
  1591. /**
  1592. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1593. * cookie from the REO destination ring element
  1594. *
  1595. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1596. * the current descriptor
  1597. * @ buf_info: structure to return the buffer information
  1598. * Return: void
  1599. */
  1600. static inline
  1601. void hal_rx_reo_buf_paddr_get(hal_ring_desc_t rx_desc,
  1602. struct hal_buf_info *buf_info)
  1603. {
  1604. struct reo_destination_ring *reo_ring =
  1605. (struct reo_destination_ring *)rx_desc;
  1606. buf_info->paddr =
  1607. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1608. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1609. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1610. }
  1611. /**
  1612. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1613. *
  1614. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1615. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1616. * descriptor
  1617. */
  1618. enum hal_rx_reo_buf_type {
  1619. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1620. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1621. };
  1622. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1623. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1624. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1625. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1626. #define HAL_RX_REO_QUEUE_NUMBER_GET(reo_desc) (((*(((uint32_t *)reo_desc) + \
  1627. (REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_OFFSET >> 2))) & \
  1628. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_MASK) >> \
  1629. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_LSB)
  1630. /**
  1631. * enum hal_reo_error_code: Error code describing the type of error detected
  1632. *
  1633. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1634. * REO_ENTRANCE ring is set to 0
  1635. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1636. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1637. * having been setup
  1638. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1639. * Retry bit set: duplicate frame
  1640. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1641. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1642. * received with 2K jump in SN
  1643. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1644. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1645. * with SN falling within the OOR window
  1646. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1647. * OOR window
  1648. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1649. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1650. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1651. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1652. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1653. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1654. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1655. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1656. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1657. * in the process of making updates to this descriptor
  1658. */
  1659. enum hal_reo_error_code {
  1660. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1661. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1662. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1663. HAL_REO_ERR_NON_BA_DUPLICATE,
  1664. HAL_REO_ERR_BA_DUPLICATE,
  1665. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1666. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1667. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1668. HAL_REO_ERR_BAR_FRAME_OOR,
  1669. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1670. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1671. HAL_REO_ERR_PN_CHECK_FAILED,
  1672. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1673. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1674. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1675. HAL_REO_ERR_MAX
  1676. };
  1677. /**
  1678. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1679. *
  1680. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1681. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1682. * overflow
  1683. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1684. * incomplete
  1685. * MPDU from the PHY
  1686. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1687. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1688. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1689. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1690. * encrypted but wasn’t
  1691. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1692. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1693. * the max allowed
  1694. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1695. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1696. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1697. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1698. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1699. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1700. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1701. */
  1702. enum hal_rxdma_error_code {
  1703. HAL_RXDMA_ERR_OVERFLOW = 0,
  1704. HAL_RXDMA_ERR_MPDU_LENGTH,
  1705. HAL_RXDMA_ERR_FCS,
  1706. HAL_RXDMA_ERR_DECRYPT,
  1707. HAL_RXDMA_ERR_TKIP_MIC,
  1708. HAL_RXDMA_ERR_UNENCRYPTED,
  1709. HAL_RXDMA_ERR_MSDU_LEN,
  1710. HAL_RXDMA_ERR_MSDU_LIMIT,
  1711. HAL_RXDMA_ERR_WIFI_PARSE,
  1712. HAL_RXDMA_ERR_AMSDU_PARSE,
  1713. HAL_RXDMA_ERR_SA_TIMEOUT,
  1714. HAL_RXDMA_ERR_DA_TIMEOUT,
  1715. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1716. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1717. HAL_RXDMA_ERR_WAR = 31,
  1718. HAL_RXDMA_ERR_MAX
  1719. };
  1720. /**
  1721. * HW BM action settings in WBM release ring
  1722. */
  1723. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1724. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1725. /**
  1726. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1727. * release of this buffer or descriptor
  1728. *
  1729. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1730. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1731. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1732. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1733. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1734. */
  1735. enum hal_rx_wbm_error_source {
  1736. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1737. HAL_RX_WBM_ERR_SRC_RXDMA,
  1738. HAL_RX_WBM_ERR_SRC_REO,
  1739. HAL_RX_WBM_ERR_SRC_FW,
  1740. HAL_RX_WBM_ERR_SRC_SW,
  1741. };
  1742. /**
  1743. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1744. * released
  1745. *
  1746. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1747. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1748. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1749. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1750. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1751. */
  1752. enum hal_rx_wbm_buf_type {
  1753. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1754. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1755. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1756. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1757. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1758. };
  1759. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1760. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1761. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1762. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1763. /**
  1764. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1765. * PN check failure
  1766. *
  1767. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1768. *
  1769. * Return: true: error caused by PN check, false: other error
  1770. */
  1771. static inline bool hal_rx_reo_is_pn_error(hal_ring_desc_t rx_desc)
  1772. {
  1773. struct reo_destination_ring *reo_desc =
  1774. (struct reo_destination_ring *)rx_desc;
  1775. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1776. HAL_REO_ERR_PN_CHECK_FAILED) |
  1777. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1778. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1779. true : false;
  1780. }
  1781. /**
  1782. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1783. * the sequence number
  1784. *
  1785. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1786. *
  1787. * Return: true: error caused by 2K jump, false: other error
  1788. */
  1789. static inline bool hal_rx_reo_is_2k_jump(hal_ring_desc_t rx_desc)
  1790. {
  1791. struct reo_destination_ring *reo_desc =
  1792. (struct reo_destination_ring *)rx_desc;
  1793. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1794. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1795. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1796. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1797. true : false;
  1798. }
  1799. #define HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS (NUM_OF_DWORDS_WBM_RELEASE_RING)
  1800. /**
  1801. * hal_dump_wbm_rel_desc() - dump wbm release descriptor
  1802. * @hal_desc: hardware descriptor pointer
  1803. *
  1804. * This function will print wbm release descriptor
  1805. *
  1806. * Return: none
  1807. */
  1808. static inline void hal_dump_wbm_rel_desc(void *src_srng_desc)
  1809. {
  1810. uint32_t *wbm_comp = (uint32_t *)src_srng_desc;
  1811. uint32_t i;
  1812. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1813. "Current Rx wbm release descriptor is");
  1814. for (i = 0; i < HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS; i++) {
  1815. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1816. "DWORD[i] = 0x%x", wbm_comp[i]);
  1817. }
  1818. }
  1819. /**
  1820. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1821. *
  1822. * @ hal_soc_hdl : HAL version of the SOC pointer
  1823. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1824. * @ buf_addr_info : void pointer to the buffer_addr_info
  1825. * @ bm_action : put in IDLE list or release to MSDU_LIST
  1826. *
  1827. * Return: void
  1828. */
  1829. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1830. static inline
  1831. void hal_rx_msdu_link_desc_set(hal_soc_handle_t hal_soc_hdl,
  1832. void *src_srng_desc,
  1833. hal_link_desc_t buf_addr_info,
  1834. uint8_t bm_action)
  1835. {
  1836. struct wbm_release_ring *wbm_rel_srng =
  1837. (struct wbm_release_ring *)src_srng_desc;
  1838. uint32_t addr_31_0;
  1839. uint8_t addr_39_32;
  1840. /* Structure copy !!! */
  1841. wbm_rel_srng->released_buff_or_desc_addr_info =
  1842. *((struct buffer_addr_info *)buf_addr_info);
  1843. addr_31_0 =
  1844. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_31_0;
  1845. addr_39_32 =
  1846. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_39_32;
  1847. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1848. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1849. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1850. bm_action);
  1851. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1852. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1853. /* WBM error is indicated when any of the link descriptors given to
  1854. * WBM has a NULL address, and one those paths is the link descriptors
  1855. * released from host after processing RXDMA errors,
  1856. * or from Rx defrag path, and we want to add an assert here to ensure
  1857. * host is not releasing descriptors with NULL address.
  1858. */
  1859. if (qdf_unlikely(!addr_31_0 && !addr_39_32)) {
  1860. hal_dump_wbm_rel_desc(src_srng_desc);
  1861. qdf_assert_always(0);
  1862. }
  1863. }
  1864. /*
  1865. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1866. * REO entrance ring
  1867. *
  1868. * @ soc: HAL version of the SOC pointer
  1869. * @ pa: Physical address of the MSDU Link Descriptor
  1870. * @ cookie: SW cookie to get to the virtual address
  1871. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  1872. * to the error enabled REO queue
  1873. *
  1874. * Return: void
  1875. */
  1876. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  1877. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  1878. {
  1879. /* TODO */
  1880. }
  1881. /**
  1882. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  1883. * BUFFER_ADDR_INFO, give the RX descriptor
  1884. * (Assumption -- BUFFER_ADDR_INFO is the
  1885. * first field in the descriptor structure)
  1886. */
  1887. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) \
  1888. ((hal_link_desc_t)(ring_desc))
  1889. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1890. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1891. /**
  1892. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  1893. * from the BUFFER_ADDR_INFO structure
  1894. * given a REO destination ring descriptor.
  1895. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  1896. *
  1897. * Return: uint8_t (value of the return_buffer_manager)
  1898. */
  1899. static inline
  1900. uint8_t hal_rx_ret_buf_manager_get(hal_ring_desc_t ring_desc)
  1901. {
  1902. /*
  1903. * The following macro takes buf_addr_info as argument,
  1904. * but since buf_addr_info is the first field in ring_desc
  1905. * Hence the following call is OK
  1906. */
  1907. return HAL_RX_BUF_RBM_GET(ring_desc);
  1908. }
  1909. /*******************************************************************************
  1910. * RX WBM ERROR APIS
  1911. ******************************************************************************/
  1912. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1913. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  1914. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  1915. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  1916. /**
  1917. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  1918. * the frame to this release ring
  1919. *
  1920. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  1921. * frame to this queue
  1922. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  1923. * received routing instructions. No error within REO was detected
  1924. */
  1925. enum hal_rx_wbm_reo_push_reason {
  1926. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  1927. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  1928. };
  1929. /**
  1930. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  1931. * this release ring
  1932. *
  1933. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  1934. * this frame to this queue
  1935. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  1936. * per received routing instructions. No error within RXDMA was detected
  1937. */
  1938. enum hal_rx_wbm_rxdma_push_reason {
  1939. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  1940. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  1941. };
  1942. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  1943. (((*(((uint32_t *) wbm_desc) + \
  1944. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  1945. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  1946. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  1947. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  1948. (((*(((uint32_t *) wbm_desc) + \
  1949. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  1950. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  1951. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  1952. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  1953. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  1954. wbm_desc)->released_buff_or_desc_addr_info)
  1955. /**
  1956. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  1957. * humman readable format.
  1958. * @ rx_attn: pointer the rx_attention TLV in pkt.
  1959. * @ dbg_level: log level.
  1960. *
  1961. * Return: void
  1962. */
  1963. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  1964. uint8_t dbg_level)
  1965. {
  1966. hal_verbose_debug(
  1967. "rx_attention tlv (1/2) - "
  1968. "rxpcu_mpdu_filter_in_category: %x "
  1969. "sw_frame_group_id: %x "
  1970. "reserved_0: %x "
  1971. "phy_ppdu_id: %x "
  1972. "first_mpdu : %x "
  1973. "reserved_1a: %x "
  1974. "mcast_bcast: %x "
  1975. "ast_index_not_found: %x "
  1976. "ast_index_timeout: %x "
  1977. "power_mgmt: %x "
  1978. "non_qos: %x "
  1979. "null_data: %x "
  1980. "mgmt_type: %x "
  1981. "ctrl_type: %x "
  1982. "more_data: %x "
  1983. "eosp: %x "
  1984. "a_msdu_error: %x "
  1985. "fragment_flag: %x "
  1986. "order: %x "
  1987. "cce_match: %x "
  1988. "overflow_err: %x "
  1989. "msdu_length_err: %x "
  1990. "tcp_udp_chksum_fail: %x "
  1991. "ip_chksum_fail: %x "
  1992. "sa_idx_invalid: %x "
  1993. "da_idx_invalid: %x "
  1994. "reserved_1b: %x "
  1995. "rx_in_tx_decrypt_byp: %x ",
  1996. rx_attn->rxpcu_mpdu_filter_in_category,
  1997. rx_attn->sw_frame_group_id,
  1998. rx_attn->reserved_0,
  1999. rx_attn->phy_ppdu_id,
  2000. rx_attn->first_mpdu,
  2001. rx_attn->reserved_1a,
  2002. rx_attn->mcast_bcast,
  2003. rx_attn->ast_index_not_found,
  2004. rx_attn->ast_index_timeout,
  2005. rx_attn->power_mgmt,
  2006. rx_attn->non_qos,
  2007. rx_attn->null_data,
  2008. rx_attn->mgmt_type,
  2009. rx_attn->ctrl_type,
  2010. rx_attn->more_data,
  2011. rx_attn->eosp,
  2012. rx_attn->a_msdu_error,
  2013. rx_attn->fragment_flag,
  2014. rx_attn->order,
  2015. rx_attn->cce_match,
  2016. rx_attn->overflow_err,
  2017. rx_attn->msdu_length_err,
  2018. rx_attn->tcp_udp_chksum_fail,
  2019. rx_attn->ip_chksum_fail,
  2020. rx_attn->sa_idx_invalid,
  2021. rx_attn->da_idx_invalid,
  2022. rx_attn->reserved_1b,
  2023. rx_attn->rx_in_tx_decrypt_byp);
  2024. hal_verbose_debug(
  2025. "rx_attention tlv (2/2) - "
  2026. "encrypt_required: %x "
  2027. "directed: %x "
  2028. "buffer_fragment: %x "
  2029. "mpdu_length_err: %x "
  2030. "tkip_mic_err: %x "
  2031. "decrypt_err: %x "
  2032. "unencrypted_frame_err: %x "
  2033. "fcs_err: %x "
  2034. "flow_idx_timeout: %x "
  2035. "flow_idx_invalid: %x "
  2036. "wifi_parser_error: %x "
  2037. "amsdu_parser_error: %x "
  2038. "sa_idx_timeout: %x "
  2039. "da_idx_timeout: %x "
  2040. "msdu_limit_error: %x "
  2041. "da_is_valid: %x "
  2042. "da_is_mcbc: %x "
  2043. "sa_is_valid: %x "
  2044. "decrypt_status_code: %x "
  2045. "rx_bitmap_not_updated: %x "
  2046. "reserved_2: %x "
  2047. "msdu_done: %x ",
  2048. rx_attn->encrypt_required,
  2049. rx_attn->directed,
  2050. rx_attn->buffer_fragment,
  2051. rx_attn->mpdu_length_err,
  2052. rx_attn->tkip_mic_err,
  2053. rx_attn->decrypt_err,
  2054. rx_attn->unencrypted_frame_err,
  2055. rx_attn->fcs_err,
  2056. rx_attn->flow_idx_timeout,
  2057. rx_attn->flow_idx_invalid,
  2058. rx_attn->wifi_parser_error,
  2059. rx_attn->amsdu_parser_error,
  2060. rx_attn->sa_idx_timeout,
  2061. rx_attn->da_idx_timeout,
  2062. rx_attn->msdu_limit_error,
  2063. rx_attn->da_is_valid,
  2064. rx_attn->da_is_mcbc,
  2065. rx_attn->sa_is_valid,
  2066. rx_attn->decrypt_status_code,
  2067. rx_attn->rx_bitmap_not_updated,
  2068. rx_attn->reserved_2,
  2069. rx_attn->msdu_done);
  2070. }
  2071. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2072. uint8_t dbg_level,
  2073. struct hal_soc *hal)
  2074. {
  2075. hal->ops->hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2076. }
  2077. /**
  2078. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2079. * human readable format.
  2080. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2081. * @ dbg_level: log level.
  2082. *
  2083. * Return: void
  2084. */
  2085. static inline void hal_rx_dump_msdu_end_tlv(struct hal_soc *hal_soc,
  2086. struct rx_msdu_end *msdu_end,
  2087. uint8_t dbg_level)
  2088. {
  2089. hal_soc->ops->hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2090. }
  2091. /**
  2092. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2093. * human readable format.
  2094. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2095. * @ dbg_level: log level.
  2096. *
  2097. * Return: void
  2098. */
  2099. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2100. uint8_t dbg_level)
  2101. {
  2102. hal_verbose_debug(
  2103. "rx_mpdu_end tlv - "
  2104. "rxpcu_mpdu_filter_in_category: %x "
  2105. "sw_frame_group_id: %x "
  2106. "phy_ppdu_id: %x "
  2107. "unsup_ktype_short_frame: %x "
  2108. "rx_in_tx_decrypt_byp: %x "
  2109. "overflow_err: %x "
  2110. "mpdu_length_err: %x "
  2111. "tkip_mic_err: %x "
  2112. "decrypt_err: %x "
  2113. "unencrypted_frame_err: %x "
  2114. "pn_fields_contain_valid_info: %x "
  2115. "fcs_err: %x "
  2116. "msdu_length_err: %x "
  2117. "rxdma0_destination_ring: %x "
  2118. "rxdma1_destination_ring: %x "
  2119. "decrypt_status_code: %x "
  2120. "rx_bitmap_not_updated: %x ",
  2121. mpdu_end->rxpcu_mpdu_filter_in_category,
  2122. mpdu_end->sw_frame_group_id,
  2123. mpdu_end->phy_ppdu_id,
  2124. mpdu_end->unsup_ktype_short_frame,
  2125. mpdu_end->rx_in_tx_decrypt_byp,
  2126. mpdu_end->overflow_err,
  2127. mpdu_end->mpdu_length_err,
  2128. mpdu_end->tkip_mic_err,
  2129. mpdu_end->decrypt_err,
  2130. mpdu_end->unencrypted_frame_err,
  2131. mpdu_end->pn_fields_contain_valid_info,
  2132. mpdu_end->fcs_err,
  2133. mpdu_end->msdu_length_err,
  2134. mpdu_end->rxdma0_destination_ring,
  2135. mpdu_end->rxdma1_destination_ring,
  2136. mpdu_end->decrypt_status_code,
  2137. mpdu_end->rx_bitmap_not_updated);
  2138. }
  2139. #ifdef NO_RX_PKT_HDR_TLV
  2140. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2141. uint8_t dbg_level)
  2142. {
  2143. }
  2144. #else
  2145. /**
  2146. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2147. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2148. * @ dbg_level: log level.
  2149. *
  2150. * Return: void
  2151. */
  2152. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2153. uint8_t dbg_level)
  2154. {
  2155. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2156. hal_verbose_debug(
  2157. "\n---------------\n"
  2158. "rx_pkt_hdr_tlv \n"
  2159. "---------------\n"
  2160. "phy_ppdu_id %d ",
  2161. pkt_hdr_tlv->phy_ppdu_id);
  2162. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr, 128);
  2163. }
  2164. #endif
  2165. /**
  2166. * hal_srng_ring_id_get: API to retrieve ring id from hal ring
  2167. * structure
  2168. * @hal_ring: pointer to hal_srng structure
  2169. *
  2170. * Return: ring_id
  2171. */
  2172. static inline uint8_t hal_srng_ring_id_get(hal_ring_handle_t hal_ring_hdl)
  2173. {
  2174. return ((struct hal_srng *)hal_ring_hdl)->ring_id;
  2175. }
  2176. /* Rx MSDU link pointer info */
  2177. struct hal_rx_msdu_link_ptr_info {
  2178. struct rx_msdu_link msdu_link;
  2179. struct hal_buf_info msdu_link_buf_info;
  2180. };
  2181. /**
  2182. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2183. *
  2184. * @nbuf: Pointer to data buffer field
  2185. * Returns: pointer to rx_pkt_tlvs
  2186. */
  2187. static inline
  2188. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2189. {
  2190. return (struct rx_pkt_tlvs *)rx_buf_start;
  2191. }
  2192. /**
  2193. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2194. *
  2195. * @pkt_tlvs: Pointer to pkt_tlvs
  2196. * Returns: pointer to rx_mpdu_info structure
  2197. */
  2198. static inline
  2199. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2200. {
  2201. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2202. }
  2203. /**
  2204. * hal_rx_get_rx_sequence(): Function to retrieve rx sequence number
  2205. *
  2206. * @nbuf: Network buffer
  2207. * Returns: rx sequence number
  2208. */
  2209. #define DOT11_SEQ_FRAG_MASK 0x000f
  2210. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2211. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  2212. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2213. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  2214. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  2215. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  2216. static inline
  2217. uint16_t hal_rx_get_rx_sequence(uint8_t *buf)
  2218. {
  2219. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2220. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2221. uint16_t seq_number = 0;
  2222. seq_number = HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  2223. return seq_number;
  2224. }
  2225. /**
  2226. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2227. *
  2228. * @nbuf: Network buffer
  2229. * Returns: rx fragment number
  2230. */
  2231. static inline
  2232. uint8_t hal_rx_get_rx_fragment_number(struct hal_soc *hal_soc,
  2233. uint8_t *buf)
  2234. {
  2235. return hal_soc->ops->hal_rx_get_rx_fragment_number(buf);
  2236. }
  2237. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2238. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2239. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2240. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2241. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2242. /**
  2243. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2244. *
  2245. * @nbuf: Network buffer
  2246. * Returns: rx more fragment bit
  2247. */
  2248. static inline
  2249. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2250. {
  2251. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2252. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2253. uint16_t frame_ctrl = 0;
  2254. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2255. DOT11_FC1_MORE_FRAG_OFFSET;
  2256. /* more fragment bit if at offset bit 4 */
  2257. return frame_ctrl;
  2258. }
  2259. /**
  2260. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2261. *
  2262. * @nbuf: Network buffer
  2263. * Returns: rx more fragment bit
  2264. *
  2265. */
  2266. static inline
  2267. uint16_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2268. {
  2269. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2270. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2271. uint16_t frame_ctrl = 0;
  2272. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2273. return frame_ctrl;
  2274. }
  2275. /*
  2276. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2277. *
  2278. * @nbuf: Network buffer
  2279. * Returns: flag to indicate whether the nbuf has MC/BC address
  2280. */
  2281. static inline
  2282. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2283. {
  2284. uint8 *buf = qdf_nbuf_data(nbuf);
  2285. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2286. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2287. return rx_attn->mcast_bcast;
  2288. }
  2289. /*
  2290. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2291. * @hal_soc_hdl: hal soc handle
  2292. * @nbuf: Network buffer
  2293. *
  2294. * Return: value of sequence control valid field
  2295. */
  2296. static inline
  2297. uint8_t hal_rx_get_mpdu_sequence_control_valid(hal_soc_handle_t hal_soc_hdl,
  2298. uint8_t *buf)
  2299. {
  2300. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2301. return hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid(buf);
  2302. }
  2303. /*
  2304. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2305. * @hal_soc_hdl: hal soc handle
  2306. * @nbuf: Network buffer
  2307. *
  2308. * Returns: value of frame control valid field
  2309. */
  2310. static inline
  2311. uint8_t hal_rx_get_mpdu_frame_control_valid(hal_soc_handle_t hal_soc_hdl,
  2312. uint8_t *buf)
  2313. {
  2314. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2315. return hal_soc->ops->hal_rx_get_mpdu_frame_control_valid(buf);
  2316. }
  2317. /**
  2318. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2319. * @hal_soc_hdl: hal soc handle
  2320. * @nbuf: Network buffer
  2321. * Returns: value of mpdu 4th address valid field
  2322. */
  2323. static inline
  2324. bool hal_rx_get_mpdu_mac_ad4_valid(hal_soc_handle_t hal_soc_hdl,
  2325. uint8_t *buf)
  2326. {
  2327. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2328. return hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid(buf);
  2329. }
  2330. /*
  2331. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2332. *
  2333. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2334. * Returns: None
  2335. */
  2336. static inline
  2337. void hal_rx_clear_mpdu_desc_info(
  2338. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2339. {
  2340. qdf_mem_zero(rx_mpdu_desc_info,
  2341. sizeof(*rx_mpdu_desc_info));
  2342. }
  2343. /*
  2344. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2345. *
  2346. * @msdu_link_ptr: HAL view of msdu link ptr
  2347. * @size: number of msdu link pointers
  2348. * Returns: None
  2349. */
  2350. static inline
  2351. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2352. int size)
  2353. {
  2354. qdf_mem_zero(msdu_link_ptr,
  2355. (sizeof(*msdu_link_ptr) * size));
  2356. }
  2357. /*
  2358. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2359. * @msdu_link_ptr: msdu link pointer
  2360. * @mpdu_desc_info: mpdu descriptor info
  2361. *
  2362. * Build a list of msdus using msdu link pointer. If the
  2363. * number of msdus are more, chain them together
  2364. *
  2365. * Returns: Number of processed msdus
  2366. */
  2367. static inline
  2368. int hal_rx_chain_msdu_links(struct hal_soc *hal_soc, qdf_nbuf_t msdu,
  2369. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2370. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2371. {
  2372. int j;
  2373. struct rx_msdu_link *msdu_link_ptr =
  2374. &msdu_link_ptr_info->msdu_link;
  2375. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2376. struct rx_msdu_details *msdu_details =
  2377. hal_rx_link_desc_msdu0_ptr(msdu_link_ptr, hal_soc);
  2378. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2379. struct rx_msdu_desc_info *msdu_desc_info;
  2380. uint8_t fragno, more_frag;
  2381. uint8_t *rx_desc_info;
  2382. struct hal_rx_msdu_list msdu_list;
  2383. for (j = 0; j < num_msdus; j++) {
  2384. msdu_desc_info =
  2385. hal_rx_msdu_desc_info_get_ptr(&msdu_details[j],
  2386. hal_soc);
  2387. msdu_list.msdu_info[j].msdu_flags =
  2388. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2389. msdu_list.msdu_info[j].msdu_len =
  2390. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2391. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2392. &msdu_details[j].buffer_addr_info_details);
  2393. }
  2394. /* Chain msdu links together */
  2395. if (prev_msdu_link_ptr) {
  2396. /* 31-0 bits of the physical address */
  2397. prev_msdu_link_ptr->
  2398. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2399. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2400. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2401. /* 39-32 bits of the physical address */
  2402. prev_msdu_link_ptr->
  2403. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2404. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2405. >> 32) &
  2406. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2407. prev_msdu_link_ptr->
  2408. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2409. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2410. }
  2411. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2412. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2413. /* mark first and last MSDUs */
  2414. rx_desc_info = qdf_nbuf_data(msdu);
  2415. fragno = hal_rx_get_rx_fragment_number(hal_soc, rx_desc_info);
  2416. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2417. /* TODO: create skb->fragslist[] */
  2418. if (more_frag == 0) {
  2419. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2420. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2421. } else if (fragno == 1) {
  2422. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2423. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2424. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2425. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2426. }
  2427. num_msdus++;
  2428. /* Number of MSDUs per mpdu descriptor is updated */
  2429. mpdu_desc_info->msdu_count += num_msdus;
  2430. } else {
  2431. num_msdus = 0;
  2432. prev_msdu_link_ptr = msdu_link_ptr;
  2433. }
  2434. return num_msdus;
  2435. }
  2436. /*
  2437. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2438. *
  2439. * @ring_desc: HAL view of ring descriptor
  2440. * @mpdu_des_info: saved mpdu desc info
  2441. * @msdu_link_ptr: saved msdu link ptr
  2442. *
  2443. * API used explicitly for rx defrag to update ring desc with
  2444. * mpdu desc info and msdu link ptr before reinjecting the
  2445. * packet back to REO
  2446. *
  2447. * Returns: None
  2448. */
  2449. static inline
  2450. void hal_rx_defrag_update_src_ring_desc(
  2451. hal_ring_desc_t ring_desc,
  2452. void *saved_mpdu_desc_info,
  2453. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2454. {
  2455. struct reo_entrance_ring *reo_ent_ring;
  2456. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2457. struct hal_buf_info buf_info;
  2458. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2459. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2460. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2461. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2462. sizeof(*reo_ring_mpdu_desc_info));
  2463. /*
  2464. * TODO: Check for additional fields that need configuration in
  2465. * reo_ring_mpdu_desc_info
  2466. */
  2467. /* Update msdu_link_ptr in the reo entrance ring */
  2468. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2469. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2470. buf_info.sw_cookie =
  2471. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2472. }
  2473. /*
  2474. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2475. *
  2476. * @msdu_link_desc_va: msdu link descriptor handle
  2477. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2478. *
  2479. * API used to save msdu link information along with physical
  2480. * address. The API also copues the sw cookie.
  2481. *
  2482. * Returns: None
  2483. */
  2484. static inline
  2485. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2486. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2487. struct hal_buf_info *hbi)
  2488. {
  2489. struct rx_msdu_link *msdu_link_ptr =
  2490. (struct rx_msdu_link *)msdu_link_desc_va;
  2491. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2492. sizeof(struct rx_msdu_link));
  2493. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2494. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2495. }
  2496. /*
  2497. * hal_rx_get_desc_len(): Returns rx descriptor length
  2498. *
  2499. * Returns the size of rx_pkt_tlvs which follows the
  2500. * data in the nbuf
  2501. *
  2502. * Returns: Length of rx descriptor
  2503. */
  2504. static inline
  2505. uint16_t hal_rx_get_desc_len(void)
  2506. {
  2507. return sizeof(struct rx_pkt_tlvs);
  2508. }
  2509. /*
  2510. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2511. * reo_entrance_ring descriptor
  2512. *
  2513. * @reo_ent_desc: reo_entrance_ring descriptor
  2514. * Returns: value of rxdma_push_reason
  2515. */
  2516. static inline
  2517. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(hal_rxdma_desc_t reo_ent_desc)
  2518. {
  2519. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2520. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2521. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2522. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2523. }
  2524. /**
  2525. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2526. * reo_entrance_ring descriptor
  2527. * @reo_ent_desc: reo_entrance_ring descriptor
  2528. * Return: value of rxdma_error_code
  2529. */
  2530. static inline
  2531. uint8_t hal_rx_reo_ent_rxdma_error_code_get(hal_rxdma_desc_t reo_ent_desc)
  2532. {
  2533. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2534. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2535. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2536. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2537. }
  2538. /**
  2539. * hal_rx_wbm_err_info_get(): Retrieves WBM error code and reason and
  2540. * save it to hal_wbm_err_desc_info structure passed by caller
  2541. * @wbm_desc: wbm ring descriptor
  2542. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2543. * Return: void
  2544. */
  2545. static inline void hal_rx_wbm_err_info_get(void *wbm_desc,
  2546. struct hal_wbm_err_desc_info *wbm_er_info,
  2547. hal_soc_handle_t hal_soc_hdl)
  2548. {
  2549. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2550. hal_soc->ops->hal_rx_wbm_err_info_get(wbm_desc, (void *)wbm_er_info);
  2551. }
  2552. /**
  2553. * hal_rx_wbm_err_info_set_in_tlv(): Save the wbm error codes and reason to
  2554. * the reserved bytes of rx_tlv_hdr
  2555. * @buf: start of rx_tlv_hdr
  2556. * @wbm_er_info: hal_wbm_err_desc_info structure
  2557. * Return: void
  2558. */
  2559. static inline void hal_rx_wbm_err_info_set_in_tlv(uint8_t *buf,
  2560. struct hal_wbm_err_desc_info *wbm_er_info)
  2561. {
  2562. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2563. qdf_mem_copy(pkt_tlvs->rx_padding0, wbm_er_info,
  2564. sizeof(struct hal_wbm_err_desc_info));
  2565. }
  2566. /**
  2567. * hal_rx_wbm_err_info_get_from_tlv(): retrieve wbm error codes and reason from
  2568. * the reserved bytes of rx_tlv_hdr.
  2569. * @buf: start of rx_tlv_hdr
  2570. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2571. * Return: void
  2572. */
  2573. static inline void hal_rx_wbm_err_info_get_from_tlv(uint8_t *buf,
  2574. struct hal_wbm_err_desc_info *wbm_er_info)
  2575. {
  2576. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2577. qdf_mem_copy(wbm_er_info, pkt_tlvs->rx_padding0,
  2578. sizeof(struct hal_wbm_err_desc_info));
  2579. }
  2580. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  2581. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  2582. RX_MSDU_START_5_NSS_OFFSET)), \
  2583. RX_MSDU_START_5_NSS_MASK, \
  2584. RX_MSDU_START_5_NSS_LSB))
  2585. /**
  2586. * hal_rx_mon_hw_desc_get_mpdu_status: Retrieve MPDU status
  2587. *
  2588. * @ hal_soc: HAL version of the SOC pointer
  2589. * @ hw_desc_addr: Start address of Rx HW TLVs
  2590. * @ rs: Status for monitor mode
  2591. *
  2592. * Return: void
  2593. */
  2594. static inline
  2595. void hal_rx_mon_hw_desc_get_mpdu_status(hal_soc_handle_t hal_soc_hdl,
  2596. void *hw_desc_addr,
  2597. struct mon_rx_status *rs)
  2598. {
  2599. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2600. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status(hw_desc_addr, rs);
  2601. }
  2602. /*
  2603. * hal_rx_get_tlv(): API to get the tlv
  2604. *
  2605. * @hal_soc: HAL version of the SOC pointer
  2606. * @rx_tlv: TLV data extracted from the rx packet
  2607. * Return: uint8_t
  2608. */
  2609. static inline uint8_t hal_rx_get_tlv(struct hal_soc *hal_soc, void *rx_tlv)
  2610. {
  2611. return hal_soc->ops->hal_rx_get_tlv(rx_tlv);
  2612. }
  2613. /*
  2614. * hal_rx_msdu_start_nss_get(): API to get the NSS
  2615. * Interval from rx_msdu_start
  2616. *
  2617. * @hal_soc: HAL version of the SOC pointer
  2618. * @buf: pointer to the start of RX PKT TLV header
  2619. * Return: uint32_t(nss)
  2620. */
  2621. static inline
  2622. uint32_t hal_rx_msdu_start_nss_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  2623. {
  2624. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2625. return hal_soc->ops->hal_rx_msdu_start_nss_get(buf);
  2626. }
  2627. /**
  2628. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2629. * human readable format.
  2630. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2631. * @ dbg_level: log level.
  2632. *
  2633. * Return: void
  2634. */
  2635. static inline void hal_rx_dump_msdu_start_tlv(struct hal_soc *hal_soc,
  2636. struct rx_msdu_start *msdu_start,
  2637. uint8_t dbg_level)
  2638. {
  2639. hal_soc->ops->hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2640. }
  2641. /**
  2642. * hal_rx_mpdu_start_tid_get - Return tid info from the rx mpdu start
  2643. * info details
  2644. *
  2645. * @ buf - Pointer to buffer containing rx pkt tlvs.
  2646. *
  2647. *
  2648. */
  2649. static inline uint32_t hal_rx_mpdu_start_tid_get(hal_soc_handle_t hal_soc_hdl,
  2650. uint8_t *buf)
  2651. {
  2652. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2653. return hal_soc->ops->hal_rx_mpdu_start_tid_get(buf);
  2654. }
  2655. /*
  2656. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  2657. * Interval from rx_msdu_start
  2658. *
  2659. * @buf: pointer to the start of RX PKT TLV header
  2660. * Return: uint32_t(reception_type)
  2661. */
  2662. static inline
  2663. uint32_t hal_rx_msdu_start_reception_type_get(hal_soc_handle_t hal_soc_hdl,
  2664. uint8_t *buf)
  2665. {
  2666. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2667. return hal_soc->ops->hal_rx_msdu_start_reception_type_get(buf);
  2668. }
  2669. /**
  2670. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2671. * RX TLVs
  2672. * @ buf: pointer the pkt buffer.
  2673. * @ dbg_level: log level.
  2674. *
  2675. * Return: void
  2676. */
  2677. static inline void hal_rx_dump_pkt_tlvs(hal_soc_handle_t hal_soc_hdl,
  2678. uint8_t *buf, uint8_t dbg_level)
  2679. {
  2680. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2681. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2682. struct rx_mpdu_start *mpdu_start =
  2683. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2684. struct rx_msdu_start *msdu_start =
  2685. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2686. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2687. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2688. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2689. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2690. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level, hal_soc);
  2691. hal_rx_dump_msdu_start_tlv(hal_soc, msdu_start, dbg_level);
  2692. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2693. hal_rx_dump_msdu_end_tlv(hal_soc, msdu_end, dbg_level);
  2694. hal_rx_dump_pkt_hdr_tlv(pkt_tlvs, dbg_level);
  2695. }
  2696. /**
  2697. * hal_reo_status_get_header_generic - Process reo desc info
  2698. * @d - Pointer to reo descriptior
  2699. * @b - tlv type info
  2700. * @h - Pointer to hal_reo_status_header where info to be stored
  2701. * @hal- pointer to hal_soc structure
  2702. * Return - none.
  2703. *
  2704. */
  2705. static inline
  2706. void hal_reo_status_get_header(uint32_t *d, int b,
  2707. void *h, struct hal_soc *hal_soc)
  2708. {
  2709. hal_soc->ops->hal_reo_status_get_header(d, b, h);
  2710. }
  2711. /**
  2712. * hal_rx_desc_is_first_msdu() - Check if first msdu
  2713. *
  2714. * @hal_soc_hdl: hal_soc handle
  2715. * @hw_desc_addr: hardware descriptor address
  2716. *
  2717. * Return: 0 - success/ non-zero failure
  2718. */
  2719. static inline
  2720. uint32_t hal_rx_desc_is_first_msdu(hal_soc_handle_t hal_soc_hdl,
  2721. void *hw_desc_addr)
  2722. {
  2723. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2724. return hal_soc->ops->hal_rx_desc_is_first_msdu(hw_desc_addr);
  2725. }
  2726. static inline
  2727. uint32_t
  2728. HAL_RX_DESC_GET_DECAP_FORMAT(void *hw_desc_addr) {
  2729. struct rx_msdu_start *rx_msdu_start;
  2730. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2731. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  2732. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  2733. }
  2734. #ifdef NO_RX_PKT_HDR_TLV
  2735. static inline
  2736. uint8_t *
  2737. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2738. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2739. "[%s][%d] decap format not raw", __func__, __LINE__);
  2740. QDF_ASSERT(0);
  2741. return 0;
  2742. }
  2743. #else
  2744. static inline
  2745. uint8_t *
  2746. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2747. uint8_t *rx_pkt_hdr;
  2748. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2749. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2750. return rx_pkt_hdr;
  2751. }
  2752. #endif
  2753. #ifdef NO_RX_PKT_HDR_TLV
  2754. static inline
  2755. bool HAL_IS_DECAP_FORMAT_RAW(hal_soc_handle_t hal_soc_hdl,
  2756. uint8_t *rx_tlv_hdr)
  2757. {
  2758. uint8_t decap_format;
  2759. if (hal_rx_desc_is_first_msdu(hal_soc_hdl, rx_tlv_hdr)) {
  2760. decap_format = HAL_RX_DESC_GET_DECAP_FORMAT(rx_tlv_hdr);
  2761. if (decap_format == HAL_HW_RX_DECAP_FORMAT_RAW)
  2762. return true;
  2763. }
  2764. return false;
  2765. }
  2766. #else
  2767. static inline
  2768. bool HAL_IS_DECAP_FORMAT_RAW(hal_soc_handle_t hal_soc_hdl,
  2769. uint8_t *rx_tlv_hdr)
  2770. {
  2771. return true;
  2772. }
  2773. #endif
  2774. /**
  2775. * hal_rx_msdu_fse_metadata_get: API to get FSE metadata
  2776. * from rx_msdu_end TLV
  2777. * @buf: pointer to the start of RX PKT TLV headers
  2778. *
  2779. * Return: fse metadata value from MSDU END TLV
  2780. */
  2781. static inline uint32_t
  2782. hal_rx_msdu_fse_metadata_get(hal_soc_handle_t hal_soc_hdl,
  2783. uint8_t *buf)
  2784. {
  2785. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2786. return hal_soc->ops->hal_rx_msdu_fse_metadata_get(buf);
  2787. }
  2788. /**
  2789. * hal_rx_msdu_flow_idx_get: API to get flow index
  2790. * from rx_msdu_end TLV
  2791. * @buf: pointer to the start of RX PKT TLV headers
  2792. *
  2793. * Return: flow index value from MSDU END TLV
  2794. */
  2795. static inline uint32_t
  2796. hal_rx_msdu_flow_idx_get(hal_soc_handle_t hal_soc_hdl,
  2797. uint8_t *buf)
  2798. {
  2799. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2800. return hal_soc->ops->hal_rx_msdu_flow_idx_get(buf);
  2801. }
  2802. /**
  2803. * hal_rx_msdu_flow_idx_timeout: API to get flow index timeout
  2804. * from rx_msdu_end TLV
  2805. * @buf: pointer to the start of RX PKT TLV headers
  2806. *
  2807. * Return: flow index timeout value from MSDU END TLV
  2808. */
  2809. static inline bool
  2810. hal_rx_msdu_flow_idx_timeout(hal_soc_handle_t hal_soc_hdl,
  2811. uint8_t *buf)
  2812. {
  2813. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2814. return hal_soc->ops->hal_rx_msdu_flow_idx_timeout(buf);
  2815. }
  2816. /**
  2817. * hal_rx_msdu_flow_idx_invalid: API to get flow index invalid
  2818. * from rx_msdu_end TLV
  2819. * @buf: pointer to the start of RX PKT TLV headers
  2820. *
  2821. * Return: flow index invalid value from MSDU END TLV
  2822. */
  2823. static inline bool
  2824. hal_rx_msdu_flow_idx_invalid(hal_soc_handle_t hal_soc_hdl,
  2825. uint8_t *buf)
  2826. {
  2827. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2828. return hal_soc->ops->hal_rx_msdu_flow_idx_invalid(buf);
  2829. }
  2830. /**
  2831. * hal_rx_hw_desc_get_ppduid_get() - Retrieve ppdu id
  2832. * @hal_soc_hdl: hal_soc handle
  2833. * @hw_desc_addr: hardware descriptor address
  2834. *
  2835. * Return: 0 - success/ non-zero failure
  2836. */
  2837. static inline
  2838. uint32_t hal_rx_hw_desc_get_ppduid_get(hal_soc_handle_t hal_soc_hdl,
  2839. void *hw_desc_addr)
  2840. {
  2841. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2842. return hal_soc->ops->hal_rx_hw_desc_get_ppduid_get(hw_desc_addr);
  2843. }
  2844. /**
  2845. * hal_rx_msdu_end_sa_sw_peer_id_get() - get sw peer id
  2846. * @hal_soc_hdl: hal_soc handle
  2847. * @buf: rx tlv address
  2848. *
  2849. * Return: sw peer id
  2850. */
  2851. static inline
  2852. uint32_t hal_rx_msdu_end_sa_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  2853. uint8_t *buf)
  2854. {
  2855. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2856. if ((!hal_soc) || (!hal_soc->ops)) {
  2857. hal_err("hal handle is NULL");
  2858. QDF_BUG(0);
  2859. return QDF_STATUS_E_INVAL;
  2860. }
  2861. if (hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get)
  2862. return hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get(buf);
  2863. return QDF_STATUS_E_INVAL;
  2864. }
  2865. static inline
  2866. void *hal_rx_msdu0_buffer_addr_lsb(hal_soc_handle_t hal_soc_hdl,
  2867. void *link_desc_addr)
  2868. {
  2869. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2870. return hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb(link_desc_addr);
  2871. }
  2872. static inline
  2873. void *hal_rx_msdu_desc_info_ptr_get(hal_soc_handle_t hal_soc_hdl,
  2874. void *msdu_addr)
  2875. {
  2876. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2877. return hal_soc->ops->hal_rx_msdu_desc_info_ptr_get(msdu_addr);
  2878. }
  2879. static inline
  2880. void *hal_ent_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  2881. void *hw_addr)
  2882. {
  2883. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2884. return hal_soc->ops->hal_ent_mpdu_desc_info(hw_addr);
  2885. }
  2886. static inline
  2887. void *hal_dst_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  2888. void *hw_addr)
  2889. {
  2890. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2891. return hal_soc->ops->hal_dst_mpdu_desc_info(hw_addr);
  2892. }
  2893. static inline
  2894. uint8_t hal_rx_get_fc_valid(hal_soc_handle_t hal_soc_hdl,
  2895. uint8_t *buf)
  2896. {
  2897. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2898. return hal_soc->ops->hal_rx_get_fc_valid(buf);
  2899. }
  2900. static inline
  2901. uint8_t hal_rx_get_to_ds_flag(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  2902. {
  2903. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2904. return hal_soc->ops->hal_rx_get_to_ds_flag(buf);
  2905. }
  2906. static inline
  2907. uint8_t hal_rx_get_mac_addr2_valid(hal_soc_handle_t hal_soc_hdl,
  2908. uint8_t *buf)
  2909. {
  2910. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2911. return hal_soc->ops->hal_rx_get_mac_addr2_valid(buf);
  2912. }
  2913. static inline
  2914. uint8_t hal_rx_get_filter_category(hal_soc_handle_t hal_soc_hdl,
  2915. uint8_t *buf)
  2916. {
  2917. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2918. return hal_soc->ops->hal_rx_get_filter_category(buf);
  2919. }
  2920. static inline
  2921. uint32_t hal_rx_get_ppdu_id(hal_soc_handle_t hal_soc_hdl,
  2922. uint8_t *buf)
  2923. {
  2924. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2925. return hal_soc->ops->hal_rx_get_ppdu_id(buf);
  2926. }
  2927. /**
  2928. * hal_reo_config(): Set reo config parameters
  2929. * @soc: hal soc handle
  2930. * @reg_val: value to be set
  2931. * @reo_params: reo parameters
  2932. *
  2933. * Return: void
  2934. */
  2935. static inline
  2936. void hal_reo_config(struct hal_soc *hal_soc,
  2937. uint32_t reg_val,
  2938. struct hal_reo_params *reo_params)
  2939. {
  2940. hal_soc->ops->hal_reo_config(hal_soc,
  2941. reg_val,
  2942. reo_params);
  2943. }
  2944. /**
  2945. * hal_rx_msdu_get_flow_params: API to get flow index,
  2946. * flow index invalid and flow index timeout from rx_msdu_end TLV
  2947. * @buf: pointer to the start of RX PKT TLV headers
  2948. * @flow_invalid: pointer to return value of flow_idx_valid
  2949. * @flow_timeout: pointer to return value of flow_idx_timeout
  2950. * @flow_index: pointer to return value of flow_idx
  2951. *
  2952. * Return: none
  2953. */
  2954. static inline void
  2955. hal_rx_msdu_get_flow_params(hal_soc_handle_t hal_soc_hdl,
  2956. uint8_t *buf,
  2957. bool *flow_invalid,
  2958. bool *flow_timeout,
  2959. uint32_t *flow_index)
  2960. {
  2961. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2962. if ((!hal_soc) || (!hal_soc->ops)) {
  2963. hal_err("hal handle is NULL");
  2964. QDF_BUG(0);
  2965. return;
  2966. }
  2967. if (hal_soc->ops->hal_rx_msdu_get_flow_params)
  2968. hal_soc->ops->
  2969. hal_rx_msdu_get_flow_params(buf,
  2970. flow_invalid,
  2971. flow_timeout,
  2972. flow_index);
  2973. }
  2974. static inline
  2975. uint16_t hal_rx_tlv_get_tcp_chksum(hal_soc_handle_t hal_soc_hdl,
  2976. uint8_t *buf)
  2977. {
  2978. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2979. return hal_soc->ops->hal_rx_tlv_get_tcp_chksum(buf);
  2980. }
  2981. #endif /* _HAL_RX_H */