htt_stats.h 275 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  137. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  138. * [Bit 16] If this bit is set, reset per peer stats
  139. * of corresponding tlv indicated by config
  140. * param 1.
  141. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  142. * used to get this bit position.
  143. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  144. * indicates that FW supports per peer HTT
  145. * stats reset.
  146. * [Bit31 : Bit17] reserved
  147. * RESP MSG:
  148. * - htt_peer_stats_t
  149. */
  150. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  151. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  152. * PARAMS:
  153. * - No Params
  154. * RESP MSG:
  155. * - htt_tx_pdev_selfgen_stats_t
  156. */
  157. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  158. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  159. * PARAMS:
  160. * - config_param0: [Bit31: Bit0] HWQ mask
  161. * RESP MSG:
  162. * - htt_tx_hwq_mu_mimo_stats_t
  163. */
  164. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  165. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  166. * PARAMS:
  167. * - config_param0:
  168. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  169. * [Bit31: Bit16] reserved
  170. * RESP MSG:
  171. * - htt_ring_if_stats_t
  172. */
  173. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  174. /** HTT_DBG_EXT_STATS_SRNG_INFO
  175. * PARAMS:
  176. * - config_param0:
  177. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  178. * [Bit31: Bit16] reserved
  179. * - No Params
  180. * RESP MSG:
  181. * - htt_sring_stats_t
  182. */
  183. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  184. /** HTT_DBG_EXT_STATS_SFM_INFO
  185. * PARAMS:
  186. * - No Params
  187. * RESP MSG:
  188. * - htt_sfm_stats_t
  189. */
  190. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  191. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  192. * PARAMS:
  193. * - No Params
  194. * RESP MSG:
  195. * - htt_tx_pdev_mu_mimo_stats_t
  196. */
  197. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  198. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  199. * PARAMS:
  200. * - config_param0:
  201. * [Bit7 : Bit0] vdev_id:8
  202. * note:0xFF to get all active peers based on pdev_mask.
  203. * [Bit31 : Bit8] rsvd:24
  204. * RESP MSG:
  205. * - htt_active_peer_details_list_t
  206. */
  207. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  208. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  209. * PARAMS:
  210. * - config_param0:
  211. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  212. * Set bit0 to 1 to read 1sec interval histogram.
  213. * [Bit1] - 100ms interval histogram
  214. * [Bit3] - Cumulative CCA stats
  215. * RESP MSG:
  216. * - htt_pdev_cca_stats_t
  217. */
  218. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  219. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  220. * PARAMS:
  221. * - config_param0:
  222. * No params
  223. * RESP MSG:
  224. * - htt_pdev_twt_sessions_stats_t
  225. */
  226. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  227. /** HTT_DBG_EXT_STATS_REO_CNTS
  228. * PARAMS:
  229. * - config_param0:
  230. * No params
  231. * RESP MSG:
  232. * - htt_soc_reo_resource_stats_t
  233. */
  234. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  235. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  236. * PARAMS:
  237. * - config_param0:
  238. * [Bit0] vdev_id_set:1
  239. * set to 1 if vdev_id is set and vdev stats are requested.
  240. * set to 0 if pdev_stats sounding stats are requested.
  241. * [Bit8 : Bit1] vdev_id:8
  242. * note:0xFF to get all active vdevs based on pdev_mask.
  243. * [Bit31 : Bit9] rsvd:22
  244. *
  245. * RESP MSG:
  246. * - htt_tx_sounding_stats_t
  247. */
  248. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  249. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  250. * PARAMS:
  251. * - config_param0:
  252. * No params
  253. * RESP MSG:
  254. * - htt_pdev_obss_pd_stats_t
  255. */
  256. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  257. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  258. * PARAMS:
  259. * - config_param0:
  260. * No params
  261. * RESP MSG:
  262. * - htt_stats_ring_backpressure_stats_t
  263. */
  264. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  265. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  266. * PARAMS:
  267. *
  268. * RESP MSG:
  269. * - htt_soc_latency_prof_t
  270. */
  271. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  272. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  273. * PARAMS:
  274. * - No Params
  275. * RESP MSG:
  276. * - htt_rx_pdev_ul_trig_stats_t
  277. */
  278. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  279. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  280. * PARAMS:
  281. * - No Params
  282. * RESP MSG:
  283. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  284. */
  285. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  286. /** HTT_DBG_EXT_STATS_FSE_RX
  287. * PARAMS:
  288. * - No Params
  289. * RESP MSG:
  290. * - htt_rx_fse_stats_t
  291. */
  292. HTT_DBG_EXT_STATS_FSE_RX = 28,
  293. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  294. * PARAMS:
  295. * - config_param0: [Bit0] : [1] for mac_addr based request
  296. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  297. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  298. * RESP MSG:
  299. * - htt_ctrl_path_txrx_stats_t
  300. */
  301. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  302. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  303. * PARAMS:
  304. * - No Params
  305. * RESP MSG:
  306. * - htt_rx_pdev_rate_ext_stats_t
  307. */
  308. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  309. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  310. * PARAMS:
  311. * - No Params
  312. * RESP MSG:
  313. * - htt_tx_pdev_txbf_rate_stats_t
  314. */
  315. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  316. /* HTT_DBG_EXT_STATS_TXBF_OFDMA
  317. */
  318. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  319. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  320. * PARAMS:
  321. * - No Params
  322. * RESP MSG:
  323. * - htt_sta_11ax_ul_stats
  324. */
  325. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  326. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  327. * PARAMS:
  328. * - config_param0:
  329. * [Bit7 : Bit0] vdev_id:8
  330. * [Bit31 : Bit8] rsvd:24
  331. * RESP MSG:
  332. * -
  333. */
  334. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  335. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  336. * PARAMS:
  337. * - No Params
  338. * RESP MSG:
  339. * - htt_pktlog_and_htt_ring_stats_t
  340. */
  341. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  342. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  343. * PARAMS:
  344. *
  345. * RESP MSG:
  346. * - htt_dlpager_stats_t
  347. */
  348. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  349. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  350. * PARAMS:
  351. * - No Params
  352. * RESP MSG:
  353. * - htt_phy_counters_and_phy_stats_t
  354. */
  355. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  356. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  357. * PARAMS:
  358. * - No Params
  359. * RESP MSG:
  360. * - htt_vdevs_txrx_stats_t
  361. */
  362. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  363. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  364. /** HTT_DBG_EXT_PDEV_PER_STATS
  365. * PARAMS:
  366. * - No Params
  367. * RESP MSG:
  368. * - htt_tx_pdev_per_stats_t
  369. */
  370. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  371. HTT_DBG_EXT_AST_ENTRIES = 41,
  372. /** HTT_DBG_EXT_RX_RING_STATS
  373. * PARAMS:
  374. * - No Params
  375. * RESP MSG:
  376. * - htt_rx_fw_ring_stats_tlv_v
  377. */
  378. HTT_DBG_EXT_RX_RING_STATS = 42,
  379. /* HTT_STRM_GEN_MPDUS_STATS, HTT_STRM_GEN_MPDUS_DETAILS_STATS
  380. * PARAMS:
  381. * - No params
  382. * RESP MSG: HTT_T2H STREAMING_STATS_IND (not EXT_STATS_CONF)
  383. * - HTT_STRM_GEN_MPDUS_STATS:
  384. * htt_stats_strm_gen_mpdus_tlv_t
  385. * - HTT_STRM_GEN_MPDUS_DETAILS_STATS:
  386. * htt_stats_strm_gen_mpdus_details_tlv_t
  387. */
  388. HTT_STRM_GEN_MPDUS_STATS = 43,
  389. HTT_STRM_GEN_MPDUS_DETAILS_STATS = 44,
  390. /** HTT_DBG_SOC_ERROR_STATS
  391. * PARAMS:
  392. * - No Params
  393. * RESP MSG:
  394. * - htt_dmac_reset_stats_tlv
  395. */
  396. HTT_DBG_SOC_ERROR_STATS = 45,
  397. /** HTT_DBG_PDEV_PUNCTURE_STATS
  398. * PARAMS:
  399. * - param 0: enum from htt_tx_pdev_puncture_stats_upload_t, indicating
  400. * the stats to upload
  401. * RESP MSG:
  402. * - one or more htt_pdev_puncture_stats_tlv, depending on param 0
  403. */
  404. HTT_DBG_PDEV_PUNCTURE_STATS = 46,
  405. /* keep this last */
  406. HTT_DBG_NUM_EXT_STATS = 256,
  407. };
  408. /*
  409. * Macros to get/set the bit field in config param[3] that indicates to
  410. * clear corresponding per peer stats specified by config param 1
  411. */
  412. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  413. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  414. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  415. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  416. HTT_DBG_EXT_PEER_STATS_RESET_S)
  417. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  418. do { \
  419. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  420. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  421. } while (0)
  422. #define HTT_STATS_SUBTYPE_MAX 16
  423. /* htt_mu_stats_upload_t
  424. * Enumerations for specifying whether to upload all MU stats in response to
  425. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  426. */
  427. typedef enum {
  428. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  429. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  430. * (note: included OFDMA stats are limited to 11ax)
  431. */
  432. HTT_UPLOAD_MU_STATS,
  433. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  434. HTT_UPLOAD_MU_MIMO_STATS,
  435. /* HTT_UPLOAD_MU_OFDMA_STATS:
  436. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  437. */
  438. HTT_UPLOAD_MU_OFDMA_STATS,
  439. HTT_UPLOAD_DL_MU_MIMO_STATS,
  440. HTT_UPLOAD_UL_MU_MIMO_STATS,
  441. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  442. * upload DL MU-OFDMA stats (note: 11ax only stats)
  443. */
  444. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  445. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  446. * upload UL MU-OFDMA stats (note: 11ax only stats)
  447. */
  448. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  449. /*
  450. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  451. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  452. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  453. */
  454. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  455. /*
  456. * Upload BE DL MU-OFDMA
  457. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  458. */
  459. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  460. /*
  461. * Upload BE UL MU-OFDMA
  462. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  463. */
  464. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  465. } htt_mu_stats_upload_t;
  466. /* htt_tx_rate_stats_upload_t
  467. * Enumerations for specifying which stats to upload in response to
  468. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  469. */
  470. typedef enum {
  471. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  472. *
  473. * TLV: htt_tx_pdev_rate_stats_tlv
  474. */
  475. HTT_TX_RATE_STATS_DEFAULT,
  476. /*
  477. * Upload 11be OFDMA TX stats
  478. *
  479. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  480. */
  481. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  482. } htt_tx_rate_stats_upload_t;
  483. /* htt_rx_ul_trigger_stats_upload_t
  484. * Enumerations for specifying which stats to upload in response to
  485. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  486. */
  487. typedef enum {
  488. /* Upload 11ax UL OFDMA RX Trigger stats
  489. *
  490. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  491. */
  492. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  493. /*
  494. * Upload 11be UL OFDMA RX Trigger stats
  495. *
  496. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  497. */
  498. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  499. } htt_rx_ul_trigger_stats_upload_t;
  500. /*
  501. * The htt_rx_ul_mumimo_trigger_stats_upload_t enum values are
  502. * provided by the host as one of the config param elements in
  503. * the HTT_H2T EXT_STATS_REQ message, for stats type ==
  504. * HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS.
  505. */
  506. typedef enum {
  507. /*
  508. * Upload 11ax UL MUMIMO RX Trigger stats
  509. * TLV: htt_rx_pdev_ul_mumimo_trig_stats_tlv
  510. */
  511. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11AX,
  512. /*
  513. * Upload 11be UL MUMIMO RX Trigger stats
  514. * TLV: htt_rx_pdev_ul_mumimo_trig_be_stats_tlv
  515. */
  516. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11BE,
  517. } htt_rx_ul_mumimo_trigger_stats_upload_t;
  518. /* htt_tx_pdev_txbf_ofdma_stats_upload_t
  519. * Enumerations for specifying which stats to upload in response to
  520. * HTT_DBG_EXT_STATS_TXBF_OFDMA.
  521. */
  522. typedef enum {
  523. /* upload 11ax TXBF OFDMA stats
  524. *
  525. * TLV: htt_tx_pdev_ax_txbf_ofdma_stats_t
  526. */
  527. HTT_UPLOAD_AX_TXBF_OFDMA_STATS,
  528. /*
  529. * Upload 11be TXBF OFDMA stats
  530. *
  531. * TLV: htt_tx_pdev_be_txbf_ofdma_stats_t
  532. */
  533. HTT_UPLOAD_BE_TXBF_OFDMA_STATS,
  534. } htt_tx_pdev_txbf_ofdma_stats_upload_t;
  535. /* htt_tx_pdev_puncture_stats_upload_t
  536. * Enumerations for specifying which stats to upload in response to
  537. * HTT_DBG_PDEV_PUNCTURE_STATS.
  538. */
  539. typedef enum {
  540. /* upload puncture stats for all supported modes, both TX and RX */
  541. HTT_UPLOAD_PUNCTURE_STATS_ALL,
  542. /* upload puncture stats for all supported TX modes */
  543. HTT_UPLOAD_PUNCTURE_STATS_TX,
  544. /* upload puncture stats for all supported RX modes */
  545. HTT_UPLOAD_PUNCTURE_STATS_RX,
  546. } htt_tx_pdev_puncture_stats_upload_t;
  547. #define HTT_STATS_MAX_STRING_SZ32 4
  548. #define HTT_STATS_MACID_INVALID 0xff
  549. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  550. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  551. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  552. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  553. typedef enum {
  554. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  555. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  556. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  557. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  558. } htt_tx_pdev_underrun_enum;
  559. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  560. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  561. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  562. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  563. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  564. * DEPRECATED - num sched tx mode max is 8
  565. */
  566. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  567. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  568. #define HTT_RX_STATS_REFILL_MAX_RING 4
  569. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  570. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  571. /* Bytes stored in little endian order */
  572. /* Length should be multiple of DWORD */
  573. typedef struct {
  574. htt_tlv_hdr_t tlv_hdr;
  575. A_UINT32 data[1]; /* Can be variable length */
  576. } htt_stats_string_tlv;
  577. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  578. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  579. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  580. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  581. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  582. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  583. do { \
  584. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  585. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  586. } while (0)
  587. /* == TX PDEV STATS == */
  588. typedef struct {
  589. htt_tlv_hdr_t tlv_hdr;
  590. /**
  591. * BIT [ 7 : 0] :- mac_id
  592. * BIT [31 : 8] :- reserved
  593. */
  594. A_UINT32 mac_id__word;
  595. /** Num PPDUs queued to HW */
  596. A_UINT32 hw_queued;
  597. /** Num PPDUs reaped from HW */
  598. A_UINT32 hw_reaped;
  599. /** Num underruns */
  600. A_UINT32 underrun;
  601. /** Num HW Paused counter */
  602. A_UINT32 hw_paused;
  603. /** Num HW flush counter */
  604. A_UINT32 hw_flush;
  605. /** Num HW filtered counter */
  606. A_UINT32 hw_filt;
  607. /** Num PPDUs cleaned up in TX abort */
  608. A_UINT32 tx_abort;
  609. /** Num MPDUs requeued by SW */
  610. A_UINT32 mpdu_requed;
  611. /** excessive retries */
  612. A_UINT32 tx_xretry;
  613. /** Last used data hw rate code */
  614. A_UINT32 data_rc;
  615. /** frames dropped due to excessive SW retries */
  616. A_UINT32 mpdu_dropped_xretry;
  617. /** illegal rate phy errors */
  618. A_UINT32 illgl_rate_phy_err;
  619. /** wal pdev continuous xretry */
  620. A_UINT32 cont_xretry;
  621. /** wal pdev tx timeout */
  622. A_UINT32 tx_timeout;
  623. /** wal pdev resets */
  624. A_UINT32 pdev_resets;
  625. /** PHY/BB underrun */
  626. A_UINT32 phy_underrun;
  627. /** MPDU is more than txop limit */
  628. A_UINT32 txop_ovf;
  629. /** Number of Sequences posted */
  630. A_UINT32 seq_posted;
  631. /** Number of Sequences failed queueing */
  632. A_UINT32 seq_failed_queueing;
  633. /** Number of Sequences completed */
  634. A_UINT32 seq_completed;
  635. /** Number of Sequences restarted */
  636. A_UINT32 seq_restarted;
  637. /** Number of MU Sequences posted */
  638. A_UINT32 mu_seq_posted;
  639. /** Number of time HW ring is paused between seq switch within ISR */
  640. A_UINT32 seq_switch_hw_paused;
  641. /** Number of times seq continuation in DSR */
  642. A_UINT32 next_seq_posted_dsr;
  643. /** Number of times seq continuation in ISR */
  644. A_UINT32 seq_posted_isr;
  645. /** Number of seq_ctrl cached. */
  646. A_UINT32 seq_ctrl_cached;
  647. /** Number of MPDUs successfully transmitted */
  648. A_UINT32 mpdu_count_tqm;
  649. /** Number of MSDUs successfully transmitted */
  650. A_UINT32 msdu_count_tqm;
  651. /** Number of MPDUs dropped */
  652. A_UINT32 mpdu_removed_tqm;
  653. /** Number of MSDUs dropped */
  654. A_UINT32 msdu_removed_tqm;
  655. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  656. A_UINT32 mpdus_sw_flush;
  657. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  658. A_UINT32 mpdus_hw_filter;
  659. /**
  660. * Num MPDUs truncated by PDG
  661. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  662. */
  663. A_UINT32 mpdus_truncated;
  664. /** Num MPDUs that was tried but didn't receive ACK or BA */
  665. A_UINT32 mpdus_ack_failed;
  666. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  667. A_UINT32 mpdus_expired;
  668. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  669. A_UINT32 mpdus_seq_hw_retry;
  670. /** Num of TQM acked cmds processed */
  671. A_UINT32 ack_tlv_proc;
  672. /** coex_abort_mpdu_cnt valid */
  673. A_UINT32 coex_abort_mpdu_cnt_valid;
  674. /** coex_abort_mpdu_cnt from TX FES stats */
  675. A_UINT32 coex_abort_mpdu_cnt;
  676. /**
  677. * Number of total PPDUs
  678. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  679. */
  680. A_UINT32 num_total_ppdus_tried_ota;
  681. /** Number of data PPDUs tried over the air (OTA) */
  682. A_UINT32 num_data_ppdus_tried_ota;
  683. /** Num Local control/mgmt frames (MSDUs) queued */
  684. A_UINT32 local_ctrl_mgmt_enqued;
  685. /**
  686. * Num Local control/mgmt frames (MSDUs) done
  687. * It includes all local ctrl/mgmt completions
  688. * (acked, no ack, flush, TTL, etc)
  689. */
  690. A_UINT32 local_ctrl_mgmt_freed;
  691. /** Num Local data frames (MSDUs) queued */
  692. A_UINT32 local_data_enqued;
  693. /**
  694. * Num Local data frames (MSDUs) done
  695. * It includes all local data completions
  696. * (acked, no ack, flush, TTL, etc)
  697. */
  698. A_UINT32 local_data_freed;
  699. /** Num MPDUs tried by SW */
  700. A_UINT32 mpdu_tried;
  701. /** Num of waiting seq posted in ISR completion handler */
  702. A_UINT32 isr_wait_seq_posted;
  703. A_UINT32 tx_active_dur_us_low;
  704. A_UINT32 tx_active_dur_us_high;
  705. /** Number of MPDUs dropped after max retries */
  706. A_UINT32 remove_mpdus_max_retries;
  707. /** Num HTT cookies dispatched */
  708. A_UINT32 comp_delivered;
  709. /** successful ppdu transmissions */
  710. A_UINT32 ppdu_ok;
  711. /** Scheduler self triggers */
  712. A_UINT32 self_triggers;
  713. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  714. A_UINT32 tx_time_dur_data;
  715. /** Num of times sequence terminated due to ppdu duration < burst limit */
  716. A_UINT32 seq_qdepth_repost_stop;
  717. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  718. A_UINT32 mu_seq_min_msdu_repost_stop;
  719. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  720. A_UINT32 seq_min_msdu_repost_stop;
  721. /** Num of times sequence terminated due to no TXOP available */
  722. A_UINT32 seq_txop_repost_stop;
  723. /** Num of times the next sequence got cancelled */
  724. A_UINT32 next_seq_cancel;
  725. /** Num of times fes offset was misaligned */
  726. A_UINT32 fes_offsets_err_cnt;
  727. /** Num of times peer denylisted for MU-MIMO transmission */
  728. A_UINT32 num_mu_peer_blacklisted;
  729. /** Num of times mu_ofdma seq posted */
  730. A_UINT32 mu_ofdma_seq_posted;
  731. /** Num of times UL MU MIMO seq posted */
  732. A_UINT32 ul_mumimo_seq_posted;
  733. /** Num of times UL OFDMA seq posted */
  734. A_UINT32 ul_ofdma_seq_posted;
  735. /** Num of times Thermal module suspended scheduler */
  736. A_UINT32 thermal_suspend_cnt;
  737. /** Num of times DFS module suspended scheduler */
  738. A_UINT32 dfs_suspend_cnt;
  739. /** Num of times TX abort module suspended scheduler */
  740. A_UINT32 tx_abort_suspend_cnt;
  741. /**
  742. * This field is a target-specific bit mask of suspended PPDU tx queues.
  743. * Since the bit mask definition is different for different targets,
  744. * this field is not meant for general use, but rather for debugging use.
  745. */
  746. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  747. /**
  748. * Last SCHEDULER suspend reason
  749. * 1 -> Thermal Module
  750. * 2 -> DFS Module
  751. * 3 -> Tx Abort Module
  752. */
  753. A_UINT32 last_suspend_reason;
  754. /** Num of dynamic mimo ps dlmumimo sequences posted */
  755. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  756. /** Num of times su bf sequences are denylisted */
  757. A_UINT32 num_su_txbf_denylisted;
  758. } htt_tx_pdev_stats_cmn_tlv;
  759. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  760. /* NOTE: Variable length TLV, use length spec to infer array size */
  761. typedef struct {
  762. htt_tlv_hdr_t tlv_hdr;
  763. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  764. } htt_tx_pdev_stats_urrn_tlv_v;
  765. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  766. /* NOTE: Variable length TLV, use length spec to infer array size */
  767. typedef struct {
  768. htt_tlv_hdr_t tlv_hdr;
  769. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  770. } htt_tx_pdev_stats_flush_tlv_v;
  771. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  772. /* NOTE: Variable length TLV, use length spec to infer array size */
  773. typedef struct {
  774. htt_tlv_hdr_t tlv_hdr;
  775. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  776. } htt_tx_pdev_stats_sifs_tlv_v;
  777. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  778. /* NOTE: Variable length TLV, use length spec to infer array size */
  779. typedef struct {
  780. htt_tlv_hdr_t tlv_hdr;
  781. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  782. } htt_tx_pdev_stats_phy_err_tlv_v;
  783. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  784. /* NOTE: Variable length TLV, use length spec to infer array size */
  785. typedef struct {
  786. htt_tlv_hdr_t tlv_hdr;
  787. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  788. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  789. typedef struct {
  790. htt_tlv_hdr_t tlv_hdr;
  791. A_UINT32 num_data_ppdus_legacy_su;
  792. A_UINT32 num_data_ppdus_ac_su;
  793. A_UINT32 num_data_ppdus_ax_su;
  794. A_UINT32 num_data_ppdus_ac_su_txbf;
  795. A_UINT32 num_data_ppdus_ax_su_txbf;
  796. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  797. typedef enum {
  798. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  799. HTT_TX_WAL_ISR_SCHED_FILTER,
  800. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  801. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  802. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  803. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  804. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  805. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  806. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  807. } htt_tx_wal_tx_isr_sched_status;
  808. /* [0]- nr4 , [1]- nr8 */
  809. #define HTT_STATS_NUM_NR_BINS 2
  810. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  811. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  812. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  813. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  814. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  815. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  816. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  817. typedef enum {
  818. HTT_STATS_HWMODE_AC = 0,
  819. HTT_STATS_HWMODE_AX = 1,
  820. HTT_STATS_HWMODE_BE = 2,
  821. } htt_stats_hw_mode;
  822. typedef struct {
  823. htt_tlv_hdr_t tlv_hdr;
  824. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  825. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  826. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  827. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  828. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  829. } htt_pdev_mu_ppdu_dist_tlv_v;
  830. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  831. /* NOTE: Variable length TLV, use length spec to infer array size .
  832. *
  833. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  834. * The tries here is the count of the MPDUS within a PPDU that the
  835. * HW had attempted to transmit on air, for the HWSCH Schedule
  836. * command submitted by FW.It is not the retry attempts.
  837. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  838. * 10 bins in this histogram. They are defined in FW using the
  839. * following macros
  840. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  841. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  842. *
  843. */
  844. typedef struct {
  845. htt_tlv_hdr_t tlv_hdr;
  846. A_UINT32 hist_bin_size;
  847. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  848. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  849. typedef struct {
  850. htt_tlv_hdr_t tlv_hdr;
  851. /* Num MGMT MPDU transmitted by the target */
  852. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  853. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  854. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  855. * TLV_TAGS:
  856. * - HTT_STATS_TX_PDEV_CMN_TAG
  857. * - HTT_STATS_TX_PDEV_URRN_TAG
  858. * - HTT_STATS_TX_PDEV_SIFS_TAG
  859. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  860. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  861. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  862. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  863. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  864. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  865. * - HTT_STATS_MU_PPDU_DIST_TAG
  866. */
  867. /* NOTE:
  868. * This structure is for documentation, and cannot be safely used directly.
  869. * Instead, use the constituent TLV structures to fill/parse.
  870. */
  871. typedef struct _htt_tx_pdev_stats {
  872. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  873. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  874. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  875. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  876. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  877. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  878. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  879. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  880. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  881. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  882. } htt_tx_pdev_stats_t;
  883. /* == SOC ERROR STATS == */
  884. /* =============== PDEV ERROR STATS ============== */
  885. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  886. typedef struct {
  887. htt_tlv_hdr_t tlv_hdr;
  888. /* Stored as little endian */
  889. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  890. A_UINT32 mask;
  891. A_UINT32 count;
  892. } htt_hw_stats_intr_misc_tlv;
  893. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  894. typedef struct {
  895. htt_tlv_hdr_t tlv_hdr;
  896. /* Stored as little endian */
  897. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  898. A_UINT32 count;
  899. } htt_hw_stats_wd_timeout_tlv;
  900. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  901. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  902. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  903. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  904. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  905. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  906. do { \
  907. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  908. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  909. } while (0)
  910. typedef struct {
  911. htt_tlv_hdr_t tlv_hdr;
  912. /* BIT [ 7 : 0] :- mac_id
  913. * BIT [31 : 8] :- reserved
  914. */
  915. A_UINT32 mac_id__word;
  916. A_UINT32 tx_abort;
  917. A_UINT32 tx_abort_fail_count;
  918. A_UINT32 rx_abort;
  919. A_UINT32 rx_abort_fail_count;
  920. A_UINT32 warm_reset;
  921. A_UINT32 cold_reset;
  922. A_UINT32 tx_flush;
  923. A_UINT32 tx_glb_reset;
  924. A_UINT32 tx_txq_reset;
  925. A_UINT32 rx_timeout_reset;
  926. A_UINT32 mac_cold_reset_restore_cal;
  927. A_UINT32 mac_cold_reset;
  928. A_UINT32 mac_warm_reset;
  929. A_UINT32 mac_only_reset;
  930. A_UINT32 phy_warm_reset;
  931. A_UINT32 phy_warm_reset_ucode_trig;
  932. A_UINT32 mac_warm_reset_restore_cal;
  933. A_UINT32 mac_sfm_reset;
  934. A_UINT32 phy_warm_reset_m3_ssr;
  935. A_UINT32 phy_warm_reset_reason_phy_m3;
  936. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  937. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  938. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  939. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  940. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  941. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  942. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  943. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  944. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  945. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  946. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  947. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  948. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  949. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  950. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  951. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  952. A_UINT32 fw_rx_rings_reset;
  953. /**
  954. * Num of iterations rx leak prevention successfully done.
  955. */
  956. A_UINT32 rx_dest_drain_rx_descs_leak_prevention_done;
  957. /**
  958. * Num of rx descs successfully saved by rx leak prevention.
  959. */
  960. A_UINT32 rx_dest_drain_rx_descs_saved_cnt;
  961. /*
  962. * Stats to debug reason Rx leak prevention
  963. * was not required to be kicked in.
  964. */
  965. A_UINT32 rx_dest_drain_rxdma2reo_leak_detected;
  966. A_UINT32 rx_dest_drain_rxdma2fw_leak_detected;
  967. A_UINT32 rx_dest_drain_rxdma2wbm_leak_detected;
  968. A_UINT32 rx_dest_drain_rxdma1_2sw_leak_detected;
  969. A_UINT32 rx_dest_drain_rx_drain_ok_mac_idle;
  970. A_UINT32 rx_dest_drain_ok_mac_not_idle;
  971. A_UINT32 rx_dest_drain_prerequisite_invld;
  972. A_UINT32 rx_dest_drain_skip_for_non_lmac_reset;
  973. A_UINT32 rx_dest_drain_hw_fifo_not_empty_post_drain_wait;
  974. } htt_hw_stats_pdev_errs_tlv;
  975. typedef struct {
  976. htt_tlv_hdr_t tlv_hdr;
  977. /* BIT [ 7 : 0] :- mac_id
  978. * BIT [31 : 8] :- reserved
  979. */
  980. A_UINT32 mac_id__word;
  981. A_UINT32 last_unpause_ppdu_id;
  982. A_UINT32 hwsch_unpause_wait_tqm_write;
  983. A_UINT32 hwsch_dummy_tlv_skipped;
  984. A_UINT32 hwsch_misaligned_offset_received;
  985. A_UINT32 hwsch_reset_count;
  986. A_UINT32 hwsch_dev_reset_war;
  987. A_UINT32 hwsch_delayed_pause;
  988. A_UINT32 hwsch_long_delayed_pause;
  989. A_UINT32 sch_rx_ppdu_no_response;
  990. A_UINT32 sch_selfgen_response;
  991. A_UINT32 sch_rx_sifs_resp_trigger;
  992. } htt_hw_stats_whal_tx_tlv;
  993. typedef struct {
  994. htt_tlv_hdr_t tlv_hdr;
  995. /**
  996. * BIT [ 7 : 0] :- mac_id
  997. * BIT [31 : 8] :- reserved
  998. */
  999. union {
  1000. struct {
  1001. A_UINT32 mac_id: 8,
  1002. reserved: 24;
  1003. };
  1004. A_UINT32 mac_id__word;
  1005. };
  1006. /**
  1007. * hw_wars is a variable-length array, with each element counting
  1008. * the number of occurrences of the corresponding type of HW WAR.
  1009. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  1010. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  1011. * The target has an internal HW WAR mapping that it uses to keep
  1012. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  1013. */
  1014. A_UINT32 hw_wars[1/*or more*/];
  1015. } htt_hw_war_stats_tlv;
  1016. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  1017. * TLV_TAGS:
  1018. * - HTT_STATS_HW_PDEV_ERRS_TAG
  1019. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  1020. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  1021. * - HTT_STATS_WHAL_TX_TAG
  1022. * - HTT_STATS_HW_WAR_TAG
  1023. */
  1024. /* NOTE:
  1025. * This structure is for documentation, and cannot be safely used directly.
  1026. * Instead, use the constituent TLV structures to fill/parse.
  1027. */
  1028. typedef struct _htt_pdev_err_stats {
  1029. htt_hw_stats_pdev_errs_tlv pdev_errs;
  1030. htt_hw_stats_intr_misc_tlv misc_stats[1];
  1031. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  1032. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  1033. htt_hw_war_stats_tlv hw_war;
  1034. } htt_hw_err_stats_t;
  1035. /* ============ PEER STATS ============ */
  1036. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  1037. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  1038. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  1039. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  1040. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  1041. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  1042. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  1043. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  1044. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  1045. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  1046. do { \
  1047. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  1048. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  1049. } while (0)
  1050. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  1051. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  1052. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  1053. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  1054. do { \
  1055. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  1056. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  1057. } while (0)
  1058. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  1059. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  1060. HTT_MSDU_FLOW_STATS_DROP_S)
  1061. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  1062. do { \
  1063. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  1064. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  1065. } while (0)
  1066. typedef struct _htt_msdu_flow_stats_tlv {
  1067. htt_tlv_hdr_t tlv_hdr;
  1068. A_UINT32 last_update_timestamp;
  1069. A_UINT32 last_add_timestamp;
  1070. A_UINT32 last_remove_timestamp;
  1071. A_UINT32 total_processed_msdu_count;
  1072. A_UINT32 cur_msdu_count_in_flowq;
  1073. /** This will help to find which peer_id is stuck state */
  1074. A_UINT32 sw_peer_id;
  1075. /**
  1076. * BIT [15 : 0] :- tx_flow_number
  1077. * BIT [19 : 16] :- tid_num
  1078. * BIT [20 : 20] :- drop_rule
  1079. * BIT [31 : 21] :- reserved
  1080. */
  1081. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1082. A_UINT32 last_cycle_enqueue_count;
  1083. A_UINT32 last_cycle_dequeue_count;
  1084. A_UINT32 last_cycle_drop_count;
  1085. /**
  1086. * BIT [15 : 0] :- current_drop_th
  1087. * BIT [31 : 16] :- reserved
  1088. */
  1089. A_UINT32 current_drop_th;
  1090. } htt_msdu_flow_stats_tlv;
  1091. #define MAX_HTT_TID_NAME 8
  1092. /* DWORD sw_peer_id__tid_num */
  1093. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1094. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1095. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1096. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1097. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1098. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1099. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1100. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1101. do { \
  1102. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1103. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1104. } while (0)
  1105. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1106. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1107. HTT_TX_TID_STATS_TID_NUM_S)
  1108. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1109. do { \
  1110. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1111. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1112. } while (0)
  1113. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1114. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1115. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1116. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1117. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1118. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1119. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1120. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1121. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1122. do { \
  1123. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1124. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1125. } while (0)
  1126. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1127. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1128. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1129. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1130. do { \
  1131. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1132. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1133. } while (0)
  1134. /* Tidq stats */
  1135. typedef struct _htt_tx_tid_stats_tlv {
  1136. htt_tlv_hdr_t tlv_hdr;
  1137. /** Stored as little endian */
  1138. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1139. /**
  1140. * BIT [15 : 0] :- sw_peer_id
  1141. * BIT [31 : 16] :- tid_num
  1142. */
  1143. A_UINT32 sw_peer_id__tid_num;
  1144. /**
  1145. * BIT [ 7 : 0] :- num_sched_pending
  1146. * BIT [15 : 8] :- num_ppdu_in_hwq
  1147. * BIT [31 : 16] :- reserved
  1148. */
  1149. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1150. A_UINT32 tid_flags;
  1151. /** per tid # of hw_queued ppdu */
  1152. A_UINT32 hw_queued;
  1153. /** number of per tid successful PPDU */
  1154. A_UINT32 hw_reaped;
  1155. /** per tid Num MPDUs filtered by HW */
  1156. A_UINT32 mpdus_hw_filter;
  1157. A_UINT32 qdepth_bytes;
  1158. A_UINT32 qdepth_num_msdu;
  1159. A_UINT32 qdepth_num_mpdu;
  1160. A_UINT32 last_scheduled_tsmp;
  1161. A_UINT32 pause_module_id;
  1162. A_UINT32 block_module_id;
  1163. /** tid tx airtime in sec */
  1164. A_UINT32 tid_tx_airtime;
  1165. } htt_tx_tid_stats_tlv;
  1166. /* Tidq stats */
  1167. typedef struct _htt_tx_tid_stats_v1_tlv {
  1168. htt_tlv_hdr_t tlv_hdr;
  1169. /** Stored as little endian */
  1170. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1171. /**
  1172. * BIT [15 : 0] :- sw_peer_id
  1173. * BIT [31 : 16] :- tid_num
  1174. */
  1175. A_UINT32 sw_peer_id__tid_num;
  1176. /**
  1177. * BIT [ 7 : 0] :- num_sched_pending
  1178. * BIT [15 : 8] :- num_ppdu_in_hwq
  1179. * BIT [31 : 16] :- reserved
  1180. */
  1181. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1182. A_UINT32 tid_flags;
  1183. /** Max qdepth in bytes reached by this tid */
  1184. A_UINT32 max_qdepth_bytes;
  1185. /** number of msdus qdepth reached max */
  1186. A_UINT32 max_qdepth_n_msdus;
  1187. A_UINT32 rsvd;
  1188. A_UINT32 qdepth_bytes;
  1189. A_UINT32 qdepth_num_msdu;
  1190. A_UINT32 qdepth_num_mpdu;
  1191. A_UINT32 last_scheduled_tsmp;
  1192. A_UINT32 pause_module_id;
  1193. A_UINT32 block_module_id;
  1194. /** tid tx airtime in sec */
  1195. A_UINT32 tid_tx_airtime;
  1196. A_UINT32 allow_n_flags;
  1197. /**
  1198. * BIT [15 : 0] :- sendn_frms_allowed
  1199. * BIT [31 : 16] :- reserved
  1200. */
  1201. A_UINT32 sendn_frms_allowed;
  1202. } htt_tx_tid_stats_v1_tlv;
  1203. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1204. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1205. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1206. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1207. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1208. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1209. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1210. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1211. do { \
  1212. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1213. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1214. } while (0)
  1215. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1216. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1217. HTT_RX_TID_STATS_TID_NUM_S)
  1218. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1219. do { \
  1220. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1221. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1222. } while (0)
  1223. typedef struct _htt_rx_tid_stats_tlv {
  1224. htt_tlv_hdr_t tlv_hdr;
  1225. /**
  1226. * BIT [15 : 0] : sw_peer_id
  1227. * BIT [31 : 16] : tid_num
  1228. */
  1229. A_UINT32 sw_peer_id__tid_num;
  1230. /** Stored as little endian */
  1231. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1232. /**
  1233. * dup_in_reorder not collected per tid for now,
  1234. * as there is no wal_peer back ptr in data rx peer.
  1235. */
  1236. A_UINT32 dup_in_reorder;
  1237. A_UINT32 dup_past_outside_window;
  1238. A_UINT32 dup_past_within_window;
  1239. /** Number of per tid MSDUs with flag of decrypt_err */
  1240. A_UINT32 rxdesc_err_decrypt;
  1241. /** tid rx airtime in sec */
  1242. A_UINT32 tid_rx_airtime;
  1243. } htt_rx_tid_stats_tlv;
  1244. #define HTT_MAX_COUNTER_NAME 8
  1245. typedef struct {
  1246. htt_tlv_hdr_t tlv_hdr;
  1247. /** Stored as little endian */
  1248. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1249. A_UINT32 count;
  1250. } htt_counter_tlv;
  1251. typedef struct {
  1252. htt_tlv_hdr_t tlv_hdr;
  1253. /** Number of rx PPDU */
  1254. A_UINT32 ppdu_cnt;
  1255. /** Number of rx MPDU */
  1256. A_UINT32 mpdu_cnt;
  1257. /** Number of rx MSDU */
  1258. A_UINT32 msdu_cnt;
  1259. /** pause bitmap */
  1260. A_UINT32 pause_bitmap;
  1261. /** block bitmap */
  1262. A_UINT32 block_bitmap;
  1263. /** current timestamp */
  1264. A_UINT32 current_timestamp;
  1265. /** Peer cumulative tx airtime in sec */
  1266. A_UINT32 peer_tx_airtime;
  1267. /** Peer cumulative rx airtime in sec */
  1268. A_UINT32 peer_rx_airtime;
  1269. /** Peer current rssi in dBm */
  1270. A_INT32 rssi;
  1271. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1272. A_UINT32 peer_enqueued_count_low;
  1273. A_UINT32 peer_enqueued_count_high;
  1274. A_UINT32 peer_dequeued_count_low;
  1275. A_UINT32 peer_dequeued_count_high;
  1276. A_UINT32 peer_dropped_count_low;
  1277. A_UINT32 peer_dropped_count_high;
  1278. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1279. A_UINT32 ppdu_transmitted_bytes_low;
  1280. A_UINT32 ppdu_transmitted_bytes_high;
  1281. A_UINT32 peer_ttl_removed_count;
  1282. /**
  1283. * inactive_time
  1284. * Running duration of the time since last tx/rx activity by this peer,
  1285. * units = seconds.
  1286. * If the peer is currently active, this inactive_time will be 0x0.
  1287. */
  1288. A_UINT32 inactive_time;
  1289. /** Number of MPDUs dropped after max retries */
  1290. A_UINT32 remove_mpdus_max_retries;
  1291. } htt_peer_stats_cmn_tlv;
  1292. typedef struct {
  1293. htt_tlv_hdr_t tlv_hdr;
  1294. /** This enum type of HTT_PEER_TYPE */
  1295. A_UINT32 peer_type;
  1296. A_UINT32 sw_peer_id;
  1297. /**
  1298. * BIT [7 : 0] :- vdev_id
  1299. * BIT [15 : 8] :- pdev_id
  1300. * BIT [31 : 16] :- ast_indx
  1301. */
  1302. A_UINT32 vdev_pdev_ast_idx;
  1303. htt_mac_addr mac_addr;
  1304. A_UINT32 peer_flags;
  1305. A_UINT32 qpeer_flags;
  1306. } htt_peer_details_tlv;
  1307. typedef struct {
  1308. htt_tlv_hdr_t tlv_hdr;
  1309. A_UINT32 sw_peer_id;
  1310. A_UINT32 ast_index;
  1311. htt_mac_addr mac_addr;
  1312. A_UINT32
  1313. pdev_id : 2,
  1314. vdev_id : 8,
  1315. next_hop : 1,
  1316. mcast : 1,
  1317. monitor_direct : 1,
  1318. mesh_sta : 1,
  1319. mec : 1,
  1320. intra_bss : 1,
  1321. reserved : 16;
  1322. } htt_ast_entry_tlv;
  1323. typedef enum {
  1324. HTT_STATS_DIRECTION_TX,
  1325. HTT_STATS_DIRECTION_RX,
  1326. } HTT_STATS_DIRECTION;
  1327. typedef enum {
  1328. HTT_STATS_PPDU_TYPE_MODE_SU,
  1329. HTT_STATS_PPDU_TYPE_DL_MU_MIMO,
  1330. HTT_STATS_PPDU_TYPE_UL_MU_MIMO,
  1331. HTT_STATS_PPDU_TYPE_DL_MU_OFDMA,
  1332. HTT_STATS_PPDU_TYPE_UL_MU_OFDMA,
  1333. } HTT_STATS_PPDU_TYPE;
  1334. typedef enum {
  1335. HTT_STATS_PREAM_OFDM,
  1336. HTT_STATS_PREAM_CCK,
  1337. HTT_STATS_PREAM_HT,
  1338. HTT_STATS_PREAM_VHT,
  1339. HTT_STATS_PREAM_HE,
  1340. HTT_STATS_PREAM_EHT,
  1341. HTT_STATS_PREAM_RSVD1,
  1342. HTT_STATS_PREAM_COUNT,
  1343. } HTT_STATS_PREAM_TYPE;
  1344. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1345. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1346. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1347. * GI Index 0: WHAL_GI_800
  1348. * GI Index 1: WHAL_GI_400
  1349. * GI Index 2: WHAL_GI_1600
  1350. * GI Index 3: WHAL_GI_3200
  1351. */
  1352. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1353. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1354. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1355. * bw index 0: rssi_pri20_chain0
  1356. * bw index 1: rssi_ext20_chain0
  1357. * bw index 2: rssi_ext40_low20_chain0
  1358. * bw index 3: rssi_ext40_high20_chain0
  1359. */
  1360. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1361. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1362. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1363. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1364. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1365. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1366. */
  1367. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1368. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1369. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1370. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1371. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1372. typedef struct _htt_tx_peer_rate_stats_tlv {
  1373. htt_tlv_hdr_t tlv_hdr;
  1374. /** Number of tx LDPC packets */
  1375. A_UINT32 tx_ldpc;
  1376. /** Number of tx RTS packets */
  1377. A_UINT32 rts_cnt;
  1378. /** RSSI value of last ack packet (units = dB above noise floor) */
  1379. A_UINT32 ack_rssi;
  1380. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1381. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1382. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1383. /**
  1384. * element 0,1, ...7 -> NSS 1,2, ...8
  1385. */
  1386. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1387. /**
  1388. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1389. */
  1390. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1391. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1392. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1393. /**
  1394. * Counters to track number of tx packets in each GI
  1395. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1396. */
  1397. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1398. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1399. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1400. /** Stats for MCS 12/13 */
  1401. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1402. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1403. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1404. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1405. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1406. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1407. } htt_tx_peer_rate_stats_tlv;
  1408. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1409. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1410. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1411. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1412. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1413. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1414. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1415. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1416. typedef struct _htt_rx_peer_rate_stats_tlv {
  1417. htt_tlv_hdr_t tlv_hdr;
  1418. A_UINT32 nsts;
  1419. /** Number of rx LDPC packets */
  1420. A_UINT32 rx_ldpc;
  1421. /** Number of rx RTS packets */
  1422. A_UINT32 rts_cnt;
  1423. /** units = dB above noise floor */
  1424. A_UINT32 rssi_mgmt;
  1425. /** units = dB above noise floor */
  1426. A_UINT32 rssi_data;
  1427. /** units = dB above noise floor */
  1428. A_UINT32 rssi_comb;
  1429. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1430. /**
  1431. * element 0,1, ...7 -> NSS 1,2, ...8
  1432. */
  1433. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1434. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1435. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1436. /**
  1437. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1438. */
  1439. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1440. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1441. /** units = dB above noise floor */
  1442. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1443. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1444. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1445. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1446. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1447. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1448. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1449. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1450. /* per_chain_rssi_pkt_type:
  1451. * This field shows what type of rx frame the per-chain RSSI was computed
  1452. * on, by recording the frame type and sub-type as bit-fields within this
  1453. * field:
  1454. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1455. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1456. * BIT [31 : 8] :- Reserved
  1457. */
  1458. A_UINT32 per_chain_rssi_pkt_type;
  1459. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1460. /** PPDU level */
  1461. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1462. /** PPDU level */
  1463. A_UINT32 rx_ulmumimo_data_ppdu;
  1464. /** MPDU level */
  1465. A_UINT32 rx_ulmumimo_mpdu_ok;
  1466. /** mpdu level */
  1467. A_UINT32 rx_ulmumimo_mpdu_fail;
  1468. /** units = dB above noise floor */
  1469. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1470. /** Stats for MCS 12/13 */
  1471. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1472. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1473. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1474. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1475. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1476. } htt_rx_peer_rate_stats_tlv;
  1477. typedef enum {
  1478. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1479. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1480. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1481. } htt_peer_stats_req_mode_t;
  1482. typedef enum {
  1483. HTT_PEER_STATS_CMN_TLV = 0,
  1484. HTT_PEER_DETAILS_TLV = 1,
  1485. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1486. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1487. HTT_TX_TID_STATS_TLV = 4,
  1488. HTT_RX_TID_STATS_TLV = 5,
  1489. HTT_MSDU_FLOW_STATS_TLV = 6,
  1490. HTT_PEER_SCHED_STATS_TLV = 7,
  1491. HTT_PEER_STATS_MAX_TLV = 31,
  1492. } htt_peer_stats_tlv_enum;
  1493. typedef struct {
  1494. htt_tlv_hdr_t tlv_hdr;
  1495. A_UINT32 peer_id;
  1496. /** Num of DL schedules for peer */
  1497. A_UINT32 num_sched_dl;
  1498. /** Num od UL schedules for peer */
  1499. A_UINT32 num_sched_ul;
  1500. /** Peer TX time */
  1501. A_UINT32 peer_tx_active_dur_us_low;
  1502. A_UINT32 peer_tx_active_dur_us_high;
  1503. /** Peer RX time */
  1504. A_UINT32 peer_rx_active_dur_us_low;
  1505. A_UINT32 peer_rx_active_dur_us_high;
  1506. A_UINT32 peer_curr_rate_kbps;
  1507. } htt_peer_sched_stats_tlv;
  1508. /* config_param0 */
  1509. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1510. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1511. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1512. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1513. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1514. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1515. do { \
  1516. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1517. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1518. } while (0)
  1519. /* DEPRECATED
  1520. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1521. * as an alias for the corrected macro name.
  1522. * If/when all references to the old name are removed, the definition of
  1523. * the old name will also be removed.
  1524. */
  1525. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1526. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1527. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1528. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1529. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1530. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1531. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1532. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1533. do { \
  1534. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1535. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1536. } while (0)
  1537. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1538. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1539. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1540. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1541. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1542. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1543. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1544. do { \
  1545. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1546. } while (0)
  1547. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1548. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1549. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1550. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1551. do { \
  1552. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1553. } while (0)
  1554. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1555. * TLV_TAGS:
  1556. * - HTT_STATS_PEER_STATS_CMN_TAG
  1557. * - HTT_STATS_PEER_DETAILS_TAG
  1558. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1559. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1560. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1561. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1562. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1563. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1564. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1565. */
  1566. /* NOTE:
  1567. * This structure is for documentation, and cannot be safely used directly.
  1568. * Instead, use the constituent TLV structures to fill/parse.
  1569. */
  1570. typedef struct _htt_peer_stats {
  1571. htt_peer_stats_cmn_tlv cmn_tlv;
  1572. htt_peer_details_tlv peer_details;
  1573. /* from g_rate_info_stats */
  1574. htt_tx_peer_rate_stats_tlv tx_rate;
  1575. htt_rx_peer_rate_stats_tlv rx_rate;
  1576. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1577. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1578. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1579. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1580. htt_peer_sched_stats_tlv peer_sched_stats;
  1581. } htt_peer_stats_t;
  1582. /* =========== ACTIVE PEER LIST ========== */
  1583. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1584. * TLV_TAGS:
  1585. * - HTT_STATS_PEER_DETAILS_TAG
  1586. */
  1587. /* NOTE:
  1588. * This structure is for documentation, and cannot be safely used directly.
  1589. * Instead, use the constituent TLV structures to fill/parse.
  1590. */
  1591. typedef struct {
  1592. htt_peer_details_tlv peer_details[1];
  1593. } htt_active_peer_details_list_t;
  1594. /* =========== MUMIMO HWQ stats =========== */
  1595. /* MU MIMO stats per hwQ */
  1596. typedef struct {
  1597. htt_tlv_hdr_t tlv_hdr;
  1598. /** number of MU MIMO schedules posted to HW */
  1599. A_UINT32 mu_mimo_sch_posted;
  1600. /** number of MU MIMO schedules failed to post */
  1601. A_UINT32 mu_mimo_sch_failed;
  1602. /** number of MU MIMO PPDUs posted to HW */
  1603. A_UINT32 mu_mimo_ppdu_posted;
  1604. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1605. typedef struct {
  1606. htt_tlv_hdr_t tlv_hdr;
  1607. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1608. A_UINT32 mu_mimo_mpdus_queued_usr;
  1609. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1610. A_UINT32 mu_mimo_mpdus_tried_usr;
  1611. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1612. A_UINT32 mu_mimo_mpdus_failed_usr;
  1613. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1614. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1615. /** 11AC DL MU MIMO BA not receieved, per user */
  1616. A_UINT32 mu_mimo_err_no_ba_usr;
  1617. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1618. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1619. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1620. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1621. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1622. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1623. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1624. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1625. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1626. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1627. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1628. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1629. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1630. do { \
  1631. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1632. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1633. } while (0)
  1634. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1635. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1636. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1637. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1638. do { \
  1639. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1640. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1641. } while (0)
  1642. typedef struct {
  1643. htt_tlv_hdr_t tlv_hdr;
  1644. /**
  1645. * BIT [ 7 : 0] :- mac_id
  1646. * BIT [15 : 8] :- hwq_id
  1647. * BIT [31 : 16] :- reserved
  1648. */
  1649. A_UINT32 mac_id__hwq_id__word;
  1650. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1651. /* NOTE:
  1652. * This structure is for documentation, and cannot be safely used directly.
  1653. * Instead, use the constituent TLV structures to fill/parse.
  1654. */
  1655. typedef struct {
  1656. struct _hwq_mu_mimo_stats {
  1657. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1658. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1659. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1660. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1661. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1662. } hwq[1];
  1663. } htt_tx_hwq_mu_mimo_stats_t;
  1664. /* == TX HWQ STATS == */
  1665. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1666. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1667. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1668. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1669. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1670. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1671. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1672. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1673. do { \
  1674. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1675. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1676. } while (0)
  1677. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1678. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1679. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1680. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1681. do { \
  1682. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1683. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1684. } while (0)
  1685. typedef struct {
  1686. htt_tlv_hdr_t tlv_hdr;
  1687. /**
  1688. * BIT [ 7 : 0] :- mac_id
  1689. * BIT [15 : 8] :- hwq_id
  1690. * BIT [31 : 16] :- reserved
  1691. */
  1692. A_UINT32 mac_id__hwq_id__word;
  1693. /*--- PPDU level stats */
  1694. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1695. A_UINT32 xretry;
  1696. /** Number of times sched cmd status reported mpdu underrun */
  1697. A_UINT32 underrun_cnt;
  1698. /** Number of times sched cmd is flushed */
  1699. A_UINT32 flush_cnt;
  1700. /** Number of times sched cmd is filtered */
  1701. A_UINT32 filt_cnt;
  1702. /** Number of times HWSCH uploaded null mpdu bitmap */
  1703. A_UINT32 null_mpdu_bmap;
  1704. /**
  1705. * Number of times user ack or BA TLV is not seen on FES ring
  1706. * where it is expected to be
  1707. */
  1708. A_UINT32 user_ack_failure;
  1709. /** Number of times TQM processed ack TLV received from HWSCH */
  1710. A_UINT32 ack_tlv_proc;
  1711. /** Cache latest processed scheduler ID received from ack BA TLV */
  1712. A_UINT32 sched_id_proc;
  1713. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1714. A_UINT32 null_mpdu_tx_count;
  1715. /**
  1716. * Number of times SW did not see any MPDU info bitmap TLV
  1717. * on FES status ring
  1718. */
  1719. A_UINT32 mpdu_bmap_not_recvd;
  1720. /*--- Selfgen stats per hwQ */
  1721. /** Number of SU/MU BAR frames posted to hwQ */
  1722. A_UINT32 num_bar;
  1723. /** Number of RTS frames posted to hwQ */
  1724. A_UINT32 rts;
  1725. /** Number of cts2self frames posted to hwQ */
  1726. A_UINT32 cts2self;
  1727. /** Number of qos null frames posted to hwQ */
  1728. A_UINT32 qos_null;
  1729. /*--- MPDU level stats */
  1730. /** mpdus tried Tx by HWSCH/TQM */
  1731. A_UINT32 mpdu_tried_cnt;
  1732. /** mpdus queued to HWSCH */
  1733. A_UINT32 mpdu_queued_cnt;
  1734. /** mpdus tried but ack was not received */
  1735. A_UINT32 mpdu_ack_fail_cnt;
  1736. /** This will include sched cmd flush and time based discard */
  1737. A_UINT32 mpdu_filt_cnt;
  1738. /** Number of MPDUs for which ACK was sucessful but no Tx happened */
  1739. A_UINT32 false_mpdu_ack_count;
  1740. /** Number of times txq timeout happened */
  1741. A_UINT32 txq_timeout;
  1742. } htt_tx_hwq_stats_cmn_tlv;
  1743. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1744. (sizeof(A_UINT32) * (_num_elems)))
  1745. /* NOTE: Variable length TLV, use length spec to infer array size */
  1746. typedef struct {
  1747. htt_tlv_hdr_t tlv_hdr;
  1748. A_UINT32 hist_intvl;
  1749. /** histogram of ppdu post to hwsch - > cmd status received */
  1750. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1751. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1752. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1753. /* NOTE: Variable length TLV, use length spec to infer array size */
  1754. typedef struct {
  1755. htt_tlv_hdr_t tlv_hdr;
  1756. /** Histogram of sched cmd result */
  1757. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1758. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1759. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1760. /* NOTE: Variable length TLV, use length spec to infer array size */
  1761. typedef struct {
  1762. htt_tlv_hdr_t tlv_hdr;
  1763. /** Histogram of various pause conitions */
  1764. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1765. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1766. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1767. /* NOTE: Variable length TLV, use length spec to infer array size */
  1768. typedef struct {
  1769. htt_tlv_hdr_t tlv_hdr;
  1770. /** Histogram of number of user fes result */
  1771. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1772. } htt_tx_hwq_fes_result_stats_tlv_v;
  1773. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1774. /* NOTE: Variable length TLV, use length spec to infer array size
  1775. *
  1776. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1777. * The tries here is the count of the MPDUS within a PPDU that the HW
  1778. * had attempted to transmit on air, for the HWSCH Schedule command
  1779. * submitted by FW in this HWQ .It is not the retry attempts. The
  1780. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1781. * in this histogram.
  1782. * they are defined in FW using the following macros
  1783. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1784. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1785. *
  1786. * */
  1787. typedef struct {
  1788. htt_tlv_hdr_t tlv_hdr;
  1789. A_UINT32 hist_bin_size;
  1790. /** Histogram of number of mpdus on tried mpdu */
  1791. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1792. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1793. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1794. /* NOTE: Variable length TLV, use length spec to infer array size
  1795. *
  1796. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1797. * completing the burst, we identify the txop used in the burst and
  1798. * incr the corresponding bin.
  1799. * Each bin represents 1ms & we have 10 bins in this histogram.
  1800. * they are deined in FW using the following macros
  1801. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1802. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1803. *
  1804. * */
  1805. typedef struct {
  1806. htt_tlv_hdr_t tlv_hdr;
  1807. /** Histogram of txop used cnt */
  1808. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1809. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1810. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1811. * TLV_TAGS:
  1812. * - HTT_STATS_STRING_TAG
  1813. * - HTT_STATS_TX_HWQ_CMN_TAG
  1814. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1815. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1816. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1817. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1818. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1819. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1820. */
  1821. /* NOTE:
  1822. * This structure is for documentation, and cannot be safely used directly.
  1823. * Instead, use the constituent TLV structures to fill/parse.
  1824. * General HWQ stats Mechanism:
  1825. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1826. * for all the HWQ requested. & the FW send the buffer to host. In the
  1827. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1828. * HWQ distinctly.
  1829. */
  1830. typedef struct _htt_tx_hwq_stats {
  1831. htt_stats_string_tlv hwq_str_tlv;
  1832. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1833. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1834. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1835. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1836. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1837. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1838. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1839. } htt_tx_hwq_stats_t;
  1840. /* == TX SELFGEN STATS == */
  1841. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1842. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1843. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1844. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1845. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1846. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1847. do { \
  1848. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1849. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1850. } while (0)
  1851. typedef enum {
  1852. HTT_TXERR_NONE,
  1853. HTT_TXERR_RESP, /* response timeout, mismatch,
  1854. * BW mismatch, mimo ctrl mismatch,
  1855. * CRC error.. */
  1856. HTT_TXERR_FILT, /* blocked by tx filtering */
  1857. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  1858. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  1859. HTT_TXERR_RESERVED1,
  1860. HTT_TXERR_RESERVED2,
  1861. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  1862. HTT_TXERR_INVALID = 0xff,
  1863. } htt_tx_err_status_t;
  1864. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  1865. typedef enum {
  1866. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  1867. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  1868. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  1869. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  1870. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  1871. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  1872. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  1873. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  1874. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  1875. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  1876. } htt_tx_selfgen_sch_tsflag_error_stats;
  1877. typedef enum {
  1878. HTT_TX_MUMIMO_GRP_VALID,
  1879. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  1880. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  1881. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  1882. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  1883. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  1884. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  1885. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  1886. HTT_TX_MUMIMO_GRP_INVALID,
  1887. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  1888. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  1889. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  1890. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  1891. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  1892. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  1893. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  1894. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  1895. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  1896. /*
  1897. * Each bin represents a 300 mbps throughput
  1898. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  1899. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  1900. */
  1901. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  1902. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  1903. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  1904. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  1905. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  1906. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  1907. typedef struct {
  1908. htt_tlv_hdr_t tlv_hdr;
  1909. /*
  1910. * BIT [ 7 : 0] :- mac_id
  1911. * BIT [31 : 8] :- reserved
  1912. */
  1913. A_UINT32 mac_id__word;
  1914. /** BAR sent out for SU transmission */
  1915. A_UINT32 su_bar;
  1916. /** SW generated RTS frame sent */
  1917. A_UINT32 rts;
  1918. /** SW generated CTS-to-self frame sent */
  1919. A_UINT32 cts2self;
  1920. /** SW generated QOS NULL frame sent */
  1921. A_UINT32 qos_null;
  1922. /** BAR sent for MU user 1 */
  1923. A_UINT32 delayed_bar_1;
  1924. /** BAR sent for MU user 2 */
  1925. A_UINT32 delayed_bar_2;
  1926. /** BAR sent for MU user 3 */
  1927. A_UINT32 delayed_bar_3;
  1928. /** BAR sent for MU user 4 */
  1929. A_UINT32 delayed_bar_4;
  1930. /** BAR sent for MU user 5 */
  1931. A_UINT32 delayed_bar_5;
  1932. /** BAR sent for MU user 6 */
  1933. A_UINT32 delayed_bar_6;
  1934. /** BAR sent for MU user 7 */
  1935. A_UINT32 delayed_bar_7;
  1936. A_UINT32 bar_with_tqm_head_seq_num;
  1937. A_UINT32 bar_with_tid_seq_num;
  1938. /** SW generated RTS frame queued to the HW */
  1939. A_UINT32 su_sw_rts_queued;
  1940. /** SW generated RTS frame sent over the air */
  1941. A_UINT32 su_sw_rts_tried;
  1942. /** SW generated RTS frame completed with error */
  1943. A_UINT32 su_sw_rts_err;
  1944. /** SW generated RTS frame flushed */
  1945. A_UINT32 su_sw_rts_flushed;
  1946. /** CTS (RTS response) received in different BW */
  1947. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  1948. } htt_tx_selfgen_cmn_stats_tlv;
  1949. typedef struct {
  1950. htt_tlv_hdr_t tlv_hdr;
  1951. /** 11AC VHT SU NDPA frame sent over the air */
  1952. A_UINT32 ac_su_ndpa;
  1953. /** 11AC VHT SU NDP frame sent over the air */
  1954. A_UINT32 ac_su_ndp;
  1955. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  1956. A_UINT32 ac_mu_mimo_ndpa;
  1957. /** 11AC VHT MU MIMO NDP frame sent over the air */
  1958. A_UINT32 ac_mu_mimo_ndp;
  1959. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  1960. A_UINT32 ac_mu_mimo_brpoll_1;
  1961. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  1962. A_UINT32 ac_mu_mimo_brpoll_2;
  1963. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  1964. A_UINT32 ac_mu_mimo_brpoll_3;
  1965. /** 11AC VHT SU NDPA frame queued to the HW */
  1966. A_UINT32 ac_su_ndpa_queued;
  1967. /** 11AC VHT SU NDP frame queued to the HW */
  1968. A_UINT32 ac_su_ndp_queued;
  1969. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  1970. A_UINT32 ac_mu_mimo_ndpa_queued;
  1971. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  1972. A_UINT32 ac_mu_mimo_ndp_queued;
  1973. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  1974. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  1975. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  1976. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  1977. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  1978. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  1979. } htt_tx_selfgen_ac_stats_tlv;
  1980. typedef struct {
  1981. htt_tlv_hdr_t tlv_hdr;
  1982. /** 11AX HE SU NDPA frame sent over the air */
  1983. A_UINT32 ax_su_ndpa;
  1984. /** 11AX HE NDP frame sent over the air */
  1985. A_UINT32 ax_su_ndp;
  1986. /** 11AX HE MU MIMO NDPA frame sent over the air */
  1987. A_UINT32 ax_mu_mimo_ndpa;
  1988. /** 11AX HE MU MIMO NDP frame sent over the air */
  1989. A_UINT32 ax_mu_mimo_ndp;
  1990. union {
  1991. struct {
  1992. /* deprecated old names */
  1993. A_UINT32 ax_mu_mimo_brpoll_1;
  1994. A_UINT32 ax_mu_mimo_brpoll_2;
  1995. A_UINT32 ax_mu_mimo_brpoll_3;
  1996. A_UINT32 ax_mu_mimo_brpoll_4;
  1997. A_UINT32 ax_mu_mimo_brpoll_5;
  1998. A_UINT32 ax_mu_mimo_brpoll_6;
  1999. A_UINT32 ax_mu_mimo_brpoll_7;
  2000. };
  2001. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  2002. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2003. };
  2004. /** 11AX HE MU Basic Trigger frame sent over the air */
  2005. A_UINT32 ax_basic_trigger;
  2006. /** 11AX HE MU BSRP Trigger frame sent over the air */
  2007. A_UINT32 ax_bsr_trigger;
  2008. /** 11AX HE MU BAR Trigger frame sent over the air */
  2009. A_UINT32 ax_mu_bar_trigger;
  2010. /** 11AX HE MU RTS Trigger frame sent over the air */
  2011. A_UINT32 ax_mu_rts_trigger;
  2012. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  2013. A_UINT32 ax_ulmumimo_trigger;
  2014. /** 11AX HE SU NDPA frame queued to the HW */
  2015. A_UINT32 ax_su_ndpa_queued;
  2016. /** 11AX HE SU NDP frame queued to the HW */
  2017. A_UINT32 ax_su_ndp_queued;
  2018. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  2019. A_UINT32 ax_mu_mimo_ndpa_queued;
  2020. /** 11AX HE MU MIMO NDP frame queued to the HW */
  2021. A_UINT32 ax_mu_mimo_ndp_queued;
  2022. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  2023. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2024. /**
  2025. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  2026. * successfully sent over the air
  2027. */
  2028. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2029. } htt_tx_selfgen_ax_stats_tlv;
  2030. typedef struct {
  2031. htt_tlv_hdr_t tlv_hdr;
  2032. /** 11be EHT SU NDPA frame sent over the air */
  2033. A_UINT32 be_su_ndpa;
  2034. /** 11be EHT NDP frame sent over the air */
  2035. A_UINT32 be_su_ndp;
  2036. /** 11be EHT MU MIMO NDPA frame sent over the air */
  2037. A_UINT32 be_mu_mimo_ndpa;
  2038. /** 11be EHT MU MIMO NDP frame sent over theT air */
  2039. A_UINT32 be_mu_mimo_ndp;
  2040. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  2041. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2042. /** 11be EHT MU Basic Trigger frame sent over the air */
  2043. A_UINT32 be_basic_trigger;
  2044. /** 11be EHT MU BSRP Trigger frame sent over the air */
  2045. A_UINT32 be_bsr_trigger;
  2046. /** 11be EHT MU BAR Trigger frame sent over the air */
  2047. A_UINT32 be_mu_bar_trigger;
  2048. /** 11be EHT MU RTS Trigger frame sent over the air */
  2049. A_UINT32 be_mu_rts_trigger;
  2050. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  2051. A_UINT32 be_ulmumimo_trigger;
  2052. /** 11be EHT SU NDPA frame queued to the HW */
  2053. A_UINT32 be_su_ndpa_queued;
  2054. /** 11be EHT SU NDP frame queued to the HW */
  2055. A_UINT32 be_su_ndp_queued;
  2056. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  2057. A_UINT32 be_mu_mimo_ndpa_queued;
  2058. /** 11be EHT MU MIMO NDP frame queued to the HW */
  2059. A_UINT32 be_mu_mimo_ndp_queued;
  2060. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  2061. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2062. /**
  2063. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  2064. * successfully sent over the air
  2065. */
  2066. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2067. } htt_tx_selfgen_be_stats_tlv;
  2068. typedef struct { /* DEPRECATED */
  2069. htt_tlv_hdr_t tlv_hdr;
  2070. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2071. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2072. /** 11AX HE OFDMA NDPA frame sent over the air */
  2073. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2074. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2075. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2076. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2077. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2078. } htt_txbf_ofdma_ndpa_stats_tlv;
  2079. typedef struct { /* DEPRECATED */
  2080. htt_tlv_hdr_t tlv_hdr;
  2081. /** 11AX HE OFDMA NDP frame queued to the HW */
  2082. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2083. /** 11AX HE OFDMA NDPA frame sent over the air */
  2084. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2085. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2086. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2087. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2088. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2089. } htt_txbf_ofdma_ndp_stats_tlv;
  2090. typedef struct { /* DEPRECATED */
  2091. htt_tlv_hdr_t tlv_hdr;
  2092. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2093. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2094. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2095. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2096. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2097. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2098. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2099. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2100. /**
  2101. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2102. * completed with error(s)
  2103. */
  2104. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2105. } htt_txbf_ofdma_brp_stats_tlv;
  2106. typedef struct { /* DEPRECATED */
  2107. htt_tlv_hdr_t tlv_hdr;
  2108. /**
  2109. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2110. * (TXBF + OFDMA)
  2111. */
  2112. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2113. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2114. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2115. /**
  2116. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2117. * to PHY HW during TX
  2118. */
  2119. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2120. /**
  2121. * 11AX HE OFDMA number of users for which sounding was initiated
  2122. * during TX
  2123. */
  2124. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2125. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2126. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2127. } htt_txbf_ofdma_steer_stats_tlv;
  2128. /* Note:
  2129. * This struct htt_tx_pdev_txbf_ofdma_stats_t and all its constituent
  2130. * struct TLVs are deprecated, due to the need for restructuring these
  2131. * stats into a variable length array
  2132. */
  2133. typedef struct { /* DEPRECATED */
  2134. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2135. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2136. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2137. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2138. } htt_tx_pdev_txbf_ofdma_stats_t;
  2139. typedef struct {
  2140. /** 11AX HE OFDMA NDPA frame queued to the HW */
  2141. A_UINT32 ax_ofdma_ndpa_queued;
  2142. /** 11AX HE OFDMA NDPA frame sent over the air */
  2143. A_UINT32 ax_ofdma_ndpa_tried;
  2144. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2145. A_UINT32 ax_ofdma_ndpa_flushed;
  2146. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2147. A_UINT32 ax_ofdma_ndpa_err;
  2148. } htt_txbf_ofdma_ax_ndpa_stats_elem_t;
  2149. typedef struct {
  2150. htt_tlv_hdr_t tlv_hdr;
  2151. /**
  2152. * This field is populated with the num of elems in the ax_ndpa[]
  2153. * variable length array.
  2154. */
  2155. A_UINT32 num_elems_ax_ndpa_arr;
  2156. /**
  2157. * This field will be filled by target with value of
  2158. * sizeof(htt_txbf_ofdma_ax_ndpa_stats_elem_t).
  2159. * This is for allowing host to infer how much data target has provided,
  2160. * even if it using different version of the struct def than what target
  2161. * had used.
  2162. */
  2163. A_UINT32 arr_elem_size_ax_ndpa;
  2164. htt_txbf_ofdma_ax_ndpa_stats_elem_t ax_ndpa[1]; /* variable length */
  2165. } htt_txbf_ofdma_ax_ndpa_stats_tlv;
  2166. typedef struct {
  2167. /** 11AX HE OFDMA NDP frame queued to the HW */
  2168. A_UINT32 ax_ofdma_ndp_queued;
  2169. /** 11AX HE OFDMA NDPA frame sent over the air */
  2170. A_UINT32 ax_ofdma_ndp_tried;
  2171. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2172. A_UINT32 ax_ofdma_ndp_flushed;
  2173. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2174. A_UINT32 ax_ofdma_ndp_err;
  2175. } htt_txbf_ofdma_ax_ndp_stats_elem_t;
  2176. typedef struct {
  2177. htt_tlv_hdr_t tlv_hdr;
  2178. /**
  2179. * This field is populated with the num of elems in the the ax_ndp[]
  2180. * variable length array.
  2181. */
  2182. A_UINT32 num_elems_ax_ndp_arr;
  2183. /**
  2184. * This field will be filled by target with value of
  2185. * sizeof(htt_txbf_ofdma_ax_ndp_stats_elem_t).
  2186. * This is for allowing host to infer how much data target has provided,
  2187. * even if it using different version of the struct def than what target
  2188. * had used.
  2189. */
  2190. A_UINT32 arr_elem_size_ax_ndp;
  2191. htt_txbf_ofdma_ax_ndp_stats_elem_t ax_ndp[1]; /* variable length */
  2192. } htt_txbf_ofdma_ax_ndp_stats_tlv;
  2193. typedef struct {
  2194. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2195. A_UINT32 ax_ofdma_brpoll_queued;
  2196. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2197. A_UINT32 ax_ofdma_brpoll_tried;
  2198. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2199. A_UINT32 ax_ofdma_brpoll_flushed;
  2200. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2201. A_UINT32 ax_ofdma_brp_err;
  2202. /**
  2203. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2204. * completed with error(s)
  2205. */
  2206. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd;
  2207. } htt_txbf_ofdma_ax_brp_stats_elem_t;
  2208. typedef struct {
  2209. htt_tlv_hdr_t tlv_hdr;
  2210. /**
  2211. * This field is populated with the num of elems in the the ax_brp[]
  2212. * variable length array.
  2213. */
  2214. A_UINT32 num_elems_ax_brp_arr;
  2215. /**
  2216. * This field will be filled by target with value of
  2217. * sizeof(htt_txbf_ofdma_ax_brp_stats_elem_t).
  2218. * This is for allowing host to infer how much data target has provided,
  2219. * even if it using different version of the struct than what target
  2220. * had used.
  2221. */
  2222. A_UINT32 arr_elem_size_ax_brp;
  2223. htt_txbf_ofdma_ax_brp_stats_elem_t ax_brp[1]; /* variable length */
  2224. } htt_txbf_ofdma_ax_brp_stats_tlv;
  2225. typedef struct {
  2226. /**
  2227. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2228. * (TXBF + OFDMA)
  2229. */
  2230. A_UINT32 ax_ofdma_num_ppdu_steer;
  2231. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2232. A_UINT32 ax_ofdma_num_ppdu_ol;
  2233. /**
  2234. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2235. * to PHY HW during TX
  2236. */
  2237. A_UINT32 ax_ofdma_num_usrs_prefetch;
  2238. /**
  2239. * 11AX HE OFDMA number of users for which sounding was initiated
  2240. * during TX
  2241. */
  2242. A_UINT32 ax_ofdma_num_usrs_sound;
  2243. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2244. A_UINT32 ax_ofdma_num_usrs_force_sound;
  2245. } htt_txbf_ofdma_ax_steer_stats_elem_t;
  2246. typedef struct {
  2247. htt_tlv_hdr_t tlv_hdr;
  2248. /**
  2249. * This field is populated with the num of elems in the ax_steer[]
  2250. * variable length array.
  2251. */
  2252. A_UINT32 num_elems_ax_steer_arr;
  2253. /**
  2254. * This field will be filled by target with value of
  2255. * sizeof(htt_txbf_ofdma_ax_steer_stats_elem_t).
  2256. * This is for allowing host to infer how much data target has provided,
  2257. * even if it using different version of the struct than what target
  2258. * had used.
  2259. */
  2260. A_UINT32 arr_elem_size_ax_steer;
  2261. htt_txbf_ofdma_ax_steer_stats_elem_t ax_steer[1]; /* variable length */
  2262. } htt_txbf_ofdma_ax_steer_stats_tlv;
  2263. typedef struct {
  2264. /** 11BE EHT OFDMA NDPA frame queued to the HW */
  2265. A_UINT32 be_ofdma_ndpa_queued;
  2266. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2267. A_UINT32 be_ofdma_ndpa_tried;
  2268. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2269. A_UINT32 be_ofdma_ndpa_flushed;
  2270. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2271. A_UINT32 be_ofdma_ndpa_err;
  2272. } htt_txbf_ofdma_be_ndpa_stats_elem_t;
  2273. typedef struct {
  2274. htt_tlv_hdr_t tlv_hdr;
  2275. /**
  2276. * This field is populated with the num of elems in the be_ndpa[]
  2277. * variable length array.
  2278. */
  2279. A_UINT32 num_elems_be_ndpa_arr;
  2280. /**
  2281. * This field will be filled by target with value of
  2282. * sizeof(htt_txbf_ofdma_be_ndpa_stats_elem_t).
  2283. * This is for allowing host to infer how much data target has provided,
  2284. * even if it using different version of the struct than what target
  2285. * had used.
  2286. */
  2287. A_UINT32 arr_elem_size_be_ndpa;
  2288. htt_txbf_ofdma_be_ndpa_stats_elem_t be_ndpa[1]; /* variable length */
  2289. } htt_txbf_ofdma_be_ndpa_stats_tlv;
  2290. typedef struct {
  2291. /** 11BE EHT OFDMA NDP frame queued to the HW */
  2292. A_UINT32 be_ofdma_ndp_queued;
  2293. /** 11BE EHT OFDMA NDPA frame sent over the air */
  2294. A_UINT32 be_ofdma_ndp_tried;
  2295. /** 11BE EHT OFDMA NDPA frame flushed by HW */
  2296. A_UINT32 be_ofdma_ndp_flushed;
  2297. /** 11BE EHT OFDMA NDPA frame completed with error(s) */
  2298. A_UINT32 be_ofdma_ndp_err;
  2299. } htt_txbf_ofdma_be_ndp_stats_elem_t;
  2300. typedef struct {
  2301. htt_tlv_hdr_t tlv_hdr;
  2302. /**
  2303. * This field is populated with the num of elems in the be_ndp[]
  2304. * variable length array.
  2305. */
  2306. A_UINT32 num_elems_be_ndp_arr;
  2307. /**
  2308. * This field will be filled by target with value of
  2309. * sizeof(htt_txbf_ofdma_be_ndp_stats_elem_t).
  2310. * This is for allowing host to infer how much data target has provided,
  2311. * even if it using different version of the struct than what target
  2312. * had used.
  2313. */
  2314. A_UINT32 arr_elem_size_be_ndp;
  2315. htt_txbf_ofdma_be_ndp_stats_elem_t be_ndp[1]; /* variable length */
  2316. } htt_txbf_ofdma_be_ndp_stats_tlv;
  2317. typedef struct {
  2318. /** 11BE EHT OFDMA MU BRPOLL frame queued to the HW */
  2319. A_UINT32 be_ofdma_brpoll_queued;
  2320. /** 11BE EHT OFDMA MU BRPOLL frame sent over the air */
  2321. A_UINT32 be_ofdma_brpoll_tried;
  2322. /** 11BE EHT OFDMA MU BRPOLL frame flushed by HW */
  2323. A_UINT32 be_ofdma_brpoll_flushed;
  2324. /** 11BE EHT OFDMA MU BRPOLL frame completed with error(s) */
  2325. A_UINT32 be_ofdma_brp_err;
  2326. /**
  2327. * Number of CBF(s) received when 11BE EHT OFDMA MU BRPOLL frame
  2328. * completed with error(s)
  2329. */
  2330. A_UINT32 be_ofdma_brp_err_num_cbf_rcvd;
  2331. } htt_txbf_ofdma_be_brp_stats_elem_t;
  2332. typedef struct {
  2333. htt_tlv_hdr_t tlv_hdr;
  2334. /**
  2335. * This field is populated with the num of elems in the be_brp[]
  2336. * variable length array.
  2337. */
  2338. A_UINT32 num_elems_be_brp_arr;
  2339. /**
  2340. * This field will be filled by target with value of
  2341. * sizeof(htt_txbf_ofdma_be_brp_stats_elem_t).
  2342. * This is for allowing host to infer how much data target has provided,
  2343. * even if it using different version of the struct than what target
  2344. * had used
  2345. */
  2346. A_UINT32 arr_elem_size_be_brp;
  2347. htt_txbf_ofdma_be_brp_stats_elem_t be_brp[1]; /* variable length */
  2348. } htt_txbf_ofdma_be_brp_stats_tlv;
  2349. typedef struct {
  2350. /**
  2351. * 11BE EHT OFDMA PPDUs that were sent over the air with steering
  2352. * (TXBF + OFDMA)
  2353. */
  2354. A_UINT32 be_ofdma_num_ppdu_steer;
  2355. /** 11BE EHT OFDMA PPDUs that were sent over the air in open loop */
  2356. A_UINT32 be_ofdma_num_ppdu_ol;
  2357. /**
  2358. * 11BE EHT OFDMA number of users for which CBF prefetch was initiated
  2359. * to PHY HW during TX
  2360. */
  2361. A_UINT32 be_ofdma_num_usrs_prefetch;
  2362. /**
  2363. * 11BE EHT OFDMA number of users for which sounding was initiated
  2364. * during TX
  2365. */
  2366. A_UINT32 be_ofdma_num_usrs_sound;
  2367. /**
  2368. * 11BE EHT OFDMA number of users for which sounding was forced during TX
  2369. */
  2370. A_UINT32 be_ofdma_num_usrs_force_sound;
  2371. } htt_txbf_ofdma_be_steer_stats_elem_t;
  2372. typedef struct {
  2373. htt_tlv_hdr_t tlv_hdr;
  2374. /**
  2375. * This field is populated with the num of elems in the be_steer[]
  2376. * variable length array.
  2377. */
  2378. A_UINT32 num_elems_be_steer_arr;
  2379. /**
  2380. * This field will be filled by target with value of
  2381. * sizeof(htt_txbf_ofdma_be_steer_stats_elem_t).
  2382. * This is for allowing host to infer how much data target has provided,
  2383. * even if it using different version of the struct than what target
  2384. * had used.
  2385. */
  2386. A_UINT32 arr_elem_size_be_steer;
  2387. htt_txbf_ofdma_be_steer_stats_elem_t be_steer[1]; /* variable length */
  2388. } htt_txbf_ofdma_be_steer_stats_tlv;
  2389. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2390. * TLV_TAGS:
  2391. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2392. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2393. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2394. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2395. * - HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG
  2396. * - HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG
  2397. * - HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG
  2398. * - HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG
  2399. */
  2400. typedef struct {
  2401. htt_tlv_hdr_t tlv_hdr;
  2402. /** 11AC VHT SU NDP frame completed with error(s) */
  2403. A_UINT32 ac_su_ndp_err;
  2404. /** 11AC VHT SU NDPA frame completed with error(s) */
  2405. A_UINT32 ac_su_ndpa_err;
  2406. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2407. A_UINT32 ac_mu_mimo_ndpa_err;
  2408. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2409. A_UINT32 ac_mu_mimo_ndp_err;
  2410. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2411. A_UINT32 ac_mu_mimo_brp1_err;
  2412. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2413. A_UINT32 ac_mu_mimo_brp2_err;
  2414. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2415. A_UINT32 ac_mu_mimo_brp3_err;
  2416. /** 11AC VHT SU NDPA frame flushed by HW */
  2417. A_UINT32 ac_su_ndpa_flushed;
  2418. /** 11AC VHT SU NDP frame flushed by HW */
  2419. A_UINT32 ac_su_ndp_flushed;
  2420. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2421. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2422. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2423. A_UINT32 ac_mu_mimo_ndp_flushed;
  2424. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2425. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2426. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2427. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2428. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2429. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2430. } htt_tx_selfgen_ac_err_stats_tlv;
  2431. typedef struct {
  2432. htt_tlv_hdr_t tlv_hdr;
  2433. /** 11AX HE SU NDP frame completed with error(s) */
  2434. A_UINT32 ax_su_ndp_err;
  2435. /** 11AX HE SU NDPA frame completed with error(s) */
  2436. A_UINT32 ax_su_ndpa_err;
  2437. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2438. A_UINT32 ax_mu_mimo_ndpa_err;
  2439. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2440. A_UINT32 ax_mu_mimo_ndp_err;
  2441. union {
  2442. struct {
  2443. /* deprecated old names */
  2444. A_UINT32 ax_mu_mimo_brp1_err;
  2445. A_UINT32 ax_mu_mimo_brp2_err;
  2446. A_UINT32 ax_mu_mimo_brp3_err;
  2447. A_UINT32 ax_mu_mimo_brp4_err;
  2448. A_UINT32 ax_mu_mimo_brp5_err;
  2449. A_UINT32 ax_mu_mimo_brp6_err;
  2450. A_UINT32 ax_mu_mimo_brp7_err;
  2451. };
  2452. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2453. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2454. };
  2455. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2456. A_UINT32 ax_basic_trigger_err;
  2457. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2458. A_UINT32 ax_bsr_trigger_err;
  2459. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2460. A_UINT32 ax_mu_bar_trigger_err;
  2461. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2462. A_UINT32 ax_mu_rts_trigger_err;
  2463. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2464. A_UINT32 ax_ulmumimo_trigger_err;
  2465. /**
  2466. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2467. * frame completed with error(s)
  2468. */
  2469. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2470. /** 11AX HE SU NDPA frame flushed by HW */
  2471. A_UINT32 ax_su_ndpa_flushed;
  2472. /** 11AX HE SU NDP frame flushed by HW */
  2473. A_UINT32 ax_su_ndp_flushed;
  2474. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2475. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2476. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2477. A_UINT32 ax_mu_mimo_ndp_flushed;
  2478. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2479. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2480. /**
  2481. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2482. */
  2483. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2484. } htt_tx_selfgen_ax_err_stats_tlv;
  2485. typedef struct {
  2486. htt_tlv_hdr_t tlv_hdr;
  2487. /** 11BE EHT SU NDP frame completed with error(s) */
  2488. A_UINT32 be_su_ndp_err;
  2489. /** 11BE EHT SU NDPA frame completed with error(s) */
  2490. A_UINT32 be_su_ndpa_err;
  2491. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2492. A_UINT32 be_mu_mimo_ndpa_err;
  2493. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2494. A_UINT32 be_mu_mimo_ndp_err;
  2495. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2496. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2497. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2498. A_UINT32 be_basic_trigger_err;
  2499. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2500. A_UINT32 be_bsr_trigger_err;
  2501. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2502. A_UINT32 be_mu_bar_trigger_err;
  2503. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2504. A_UINT32 be_mu_rts_trigger_err;
  2505. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2506. A_UINT32 be_ulmumimo_trigger_err;
  2507. /**
  2508. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2509. * completed with error(s)
  2510. */
  2511. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2512. /** 11BE EHT SU NDPA frame flushed by HW */
  2513. A_UINT32 be_su_ndpa_flushed;
  2514. /** 11BE EHT SU NDP frame flushed by HW */
  2515. A_UINT32 be_su_ndp_flushed;
  2516. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2517. A_UINT32 be_mu_mimo_ndpa_flushed;
  2518. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2519. A_UINT32 be_mu_mimo_ndp_flushed;
  2520. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2521. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2522. /**
  2523. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2524. */
  2525. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2526. } htt_tx_selfgen_be_err_stats_tlv;
  2527. /*
  2528. * Scheduler completion status reason code.
  2529. * (0) HTT_TXERR_NONE - No error (Success).
  2530. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2531. * MIMO control mismatch, CRC error etc.
  2532. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2533. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2534. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2535. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2536. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2537. */
  2538. /* Scheduler error code.
  2539. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2540. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2541. * filtered by HW.
  2542. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2543. * error.
  2544. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2545. * received with MIMO control mismatch.
  2546. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2547. * BW mismatch.
  2548. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2549. * frame even after maximum retries.
  2550. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2551. * received outside RX window.
  2552. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2553. * received by HW for queuing within SIFS interval.
  2554. */
  2555. typedef struct {
  2556. htt_tlv_hdr_t tlv_hdr;
  2557. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2558. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2559. /** 11AC VHT SU NDP scheduler completion status reason code */
  2560. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2561. /** 11AC VHT SU NDP scheduler error code */
  2562. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2563. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2564. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2565. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2566. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2567. /** 11AC VHT MU MIMO NDP scheduler error code */
  2568. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2569. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2570. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2571. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2572. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2573. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2574. typedef struct {
  2575. htt_tlv_hdr_t tlv_hdr;
  2576. /** 11AX HE SU NDPA scheduler completion status reason code */
  2577. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2578. /** 11AX SU NDP scheduler completion status reason code */
  2579. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2580. /** 11AX HE SU NDP scheduler error code */
  2581. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2582. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2583. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2584. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2585. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2586. /** 11AX HE MU MIMO NDP scheduler error code */
  2587. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2588. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2589. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2590. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2591. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2592. /** 11AX HE MU BAR scheduler completion status reason code */
  2593. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2594. /** 11AX HE MU BAR scheduler error code */
  2595. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2596. /**
  2597. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2598. */
  2599. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2600. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2601. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2602. /**
  2603. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2604. */
  2605. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2606. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2607. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2608. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2609. typedef struct {
  2610. htt_tlv_hdr_t tlv_hdr;
  2611. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2612. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2613. /** 11BE SU NDP scheduler completion status reason code */
  2614. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2615. /** 11BE EHT SU NDP scheduler error code */
  2616. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2617. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2618. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2619. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2620. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2621. /** 11BE EHT MU MIMO NDP scheduler error code */
  2622. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2623. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2624. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2625. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2626. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2627. /** 11BE EHT MU BAR scheduler completion status reason code */
  2628. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2629. /** 11BE EHT MU BAR scheduler error code */
  2630. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2631. /**
  2632. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2633. */
  2634. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2635. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2636. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2637. /**
  2638. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2639. */
  2640. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2641. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2642. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2643. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2644. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2645. * TLV_TAGS:
  2646. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2647. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2648. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2649. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2650. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2651. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2652. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2653. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2654. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2655. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2656. */
  2657. /* NOTE:
  2658. * This structure is for documentation, and cannot be safely used directly.
  2659. * Instead, use the constituent TLV structures to fill/parse.
  2660. */
  2661. typedef struct {
  2662. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2663. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2664. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2665. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2666. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2667. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2668. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2669. htt_tx_selfgen_be_stats_tlv be_tlv;
  2670. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2671. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2672. } htt_tx_pdev_selfgen_stats_t;
  2673. /* == TX MU STATS == */
  2674. typedef struct {
  2675. htt_tlv_hdr_t tlv_hdr;
  2676. /** Number of MU MIMO schedules posted to HW */
  2677. A_UINT32 mu_mimo_sch_posted;
  2678. /** Number of MU MIMO schedules failed to post */
  2679. A_UINT32 mu_mimo_sch_failed;
  2680. /** Number of MU MIMO PPDUs posted to HW */
  2681. A_UINT32 mu_mimo_ppdu_posted;
  2682. /*
  2683. * This is the common description for the below sch stats.
  2684. * Counts the number of transmissions of each number of MU users
  2685. * in each TX mode.
  2686. * The array index is the "number of users - 1".
  2687. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2688. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2689. * TX PPDUs and so on.
  2690. * The same is applicable for the other TX mode stats.
  2691. */
  2692. /** Represents the count for 11AC DL MU MIMO sequences */
  2693. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2694. /** Represents the count for 11AX DL MU MIMO sequences */
  2695. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2696. /** Represents the count for 11AX DL MU OFDMA sequences */
  2697. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2698. /**
  2699. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2700. */
  2701. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2702. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2703. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2704. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2705. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2706. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2707. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2708. /**
  2709. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2710. */
  2711. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2712. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2713. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2714. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2715. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2716. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2717. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2718. /** Represents the count for 11BE DL MU MIMO sequences */
  2719. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2720. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2721. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2722. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  2723. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2724. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  2725. typedef struct {
  2726. htt_tlv_hdr_t tlv_hdr;
  2727. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2728. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2729. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2730. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2731. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  2732. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2733. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2734. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2735. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2736. } htt_tx_pdev_mumimo_grp_stats_tlv;
  2737. typedef struct {
  2738. htt_tlv_hdr_t tlv_hdr;
  2739. /** Number of MU MIMO schedules posted to HW */
  2740. A_UINT32 mu_mimo_sch_posted;
  2741. /** Number of MU MIMO schedules failed to post */
  2742. A_UINT32 mu_mimo_sch_failed;
  2743. /** Number of MU MIMO PPDUs posted to HW */
  2744. A_UINT32 mu_mimo_ppdu_posted;
  2745. /*
  2746. * This is the common description for the below sch stats.
  2747. * Counts the number of transmissions of each number of MU users
  2748. * in each TX mode.
  2749. * The array index is the "number of users - 1".
  2750. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2751. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2752. * TX PPDUs and so on.
  2753. * The same is applicable for the other TX mode stats.
  2754. */
  2755. /** Represents the count for 11AC DL MU MIMO sequences */
  2756. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2757. /** Represents the count for 11AX DL MU MIMO sequences */
  2758. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2759. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2760. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2761. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2762. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2763. /** Represents the count for 11BE DL MU MIMO sequences */
  2764. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2765. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2766. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2767. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  2768. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2769. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  2770. typedef struct {
  2771. htt_tlv_hdr_t tlv_hdr;
  2772. /** Represents the count for 11AX DL MU OFDMA sequences */
  2773. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2774. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  2775. typedef struct {
  2776. htt_tlv_hdr_t tlv_hdr;
  2777. /** Represents the count for 11BE DL MU OFDMA sequences */
  2778. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2779. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  2780. typedef struct {
  2781. htt_tlv_hdr_t tlv_hdr;
  2782. /**
  2783. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2784. */
  2785. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2786. /**
  2787. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  2788. */
  2789. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2790. /**
  2791. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  2792. */
  2793. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2794. /**
  2795. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  2796. */
  2797. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2798. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  2799. typedef struct {
  2800. htt_tlv_hdr_t tlv_hdr;
  2801. /**
  2802. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  2803. */
  2804. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2805. /**
  2806. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  2807. */
  2808. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2809. /**
  2810. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  2811. */
  2812. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2813. /**
  2814. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  2815. */
  2816. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2817. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  2818. typedef struct {
  2819. htt_tlv_hdr_t tlv_hdr;
  2820. /**
  2821. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2822. */
  2823. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2824. /**
  2825. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  2826. */
  2827. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2828. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  2829. typedef struct {
  2830. htt_tlv_hdr_t tlv_hdr;
  2831. /**
  2832. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  2833. */
  2834. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2835. /**
  2836. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  2837. */
  2838. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2839. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  2840. typedef struct {
  2841. htt_tlv_hdr_t tlv_hdr;
  2842. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  2843. A_UINT32 mu_mimo_mpdus_queued_usr;
  2844. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  2845. A_UINT32 mu_mimo_mpdus_tried_usr;
  2846. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  2847. A_UINT32 mu_mimo_mpdus_failed_usr;
  2848. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  2849. A_UINT32 mu_mimo_mpdus_requeued_usr;
  2850. /** 11AC DL MU MIMO BA not receieved, per user */
  2851. A_UINT32 mu_mimo_err_no_ba_usr;
  2852. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  2853. A_UINT32 mu_mimo_mpdu_underrun_usr;
  2854. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  2855. A_UINT32 mu_mimo_ampdu_underrun_usr;
  2856. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  2857. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  2858. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  2859. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  2860. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  2861. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  2862. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  2863. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  2864. /** 11AX DL MU MIMO BA not receieved, per user */
  2865. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  2866. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  2867. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  2868. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  2869. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  2870. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  2871. A_UINT32 ax_ofdma_mpdus_queued_usr;
  2872. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  2873. A_UINT32 ax_ofdma_mpdus_tried_usr;
  2874. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  2875. A_UINT32 ax_ofdma_mpdus_failed_usr;
  2876. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  2877. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  2878. /** 11AX MU OFDMA BA not receieved, per user */
  2879. A_UINT32 ax_ofdma_err_no_ba_usr;
  2880. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  2881. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  2882. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  2883. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  2884. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  2885. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  2886. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  2887. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  2888. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  2889. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  2890. typedef struct {
  2891. htt_tlv_hdr_t tlv_hdr;
  2892. /* mpdu level stats */
  2893. A_UINT32 mpdus_queued_usr;
  2894. A_UINT32 mpdus_tried_usr;
  2895. A_UINT32 mpdus_failed_usr;
  2896. A_UINT32 mpdus_requeued_usr;
  2897. A_UINT32 err_no_ba_usr;
  2898. A_UINT32 mpdu_underrun_usr;
  2899. A_UINT32 ampdu_underrun_usr;
  2900. A_UINT32 user_index;
  2901. /** HTT_STATS_TX_SCHED_MODE_xxx */
  2902. A_UINT32 tx_sched_mode;
  2903. } htt_tx_pdev_mpdu_stats_tlv;
  2904. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  2905. * TLV_TAGS:
  2906. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  2907. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  2908. */
  2909. /* NOTE:
  2910. * This structure is for documentation, and cannot be safely used directly.
  2911. * Instead, use the constituent TLV structures to fill/parse.
  2912. */
  2913. typedef struct {
  2914. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  2915. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  2916. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  2917. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  2918. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  2919. /*
  2920. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  2921. * it can also hold MU-OFDMA stats.
  2922. */
  2923. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  2924. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  2925. } htt_tx_pdev_mu_mimo_stats_t;
  2926. /* == TX SCHED STATS == */
  2927. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2928. /* NOTE: Variable length TLV, use length spec to infer array size */
  2929. typedef struct {
  2930. htt_tlv_hdr_t tlv_hdr;
  2931. /** Scheduler command posted per tx_mode */
  2932. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  2933. } htt_sched_txq_cmd_posted_tlv_v;
  2934. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2935. /* NOTE: Variable length TLV, use length spec to infer array size */
  2936. typedef struct {
  2937. htt_tlv_hdr_t tlv_hdr;
  2938. /** Scheduler command reaped per tx_mode */
  2939. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  2940. } htt_sched_txq_cmd_reaped_tlv_v;
  2941. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2942. /* NOTE: Variable length TLV, use length spec to infer array size */
  2943. typedef struct {
  2944. htt_tlv_hdr_t tlv_hdr;
  2945. /**
  2946. * sched_order_su contains the peer IDs of peers chosen in the last
  2947. * NUM_SCHED_ORDER_LOG scheduler instances.
  2948. * The array is circular; it's unspecified which array element corresponds
  2949. * to the most recent scheduler invocation, and which corresponds to
  2950. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  2951. */
  2952. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  2953. } htt_sched_txq_sched_order_su_tlv_v;
  2954. typedef struct {
  2955. htt_tlv_hdr_t tlv_hdr;
  2956. A_UINT32 htt_stats_type;
  2957. } htt_stats_error_tlv_v;
  2958. typedef enum {
  2959. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  2960. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  2961. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  2962. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  2963. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  2964. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  2965. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  2966. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  2967. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  2968. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  2969. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  2970. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  2971. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  2972. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  2973. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  2974. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  2975. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  2976. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  2977. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  2978. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  2979. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  2980. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  2981. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  2982. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  2983. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  2984. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  2985. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  2986. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  2987. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  2988. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  2989. HTT_SCHED_INELIGIBILITY_MAX,
  2990. } htt_sched_txq_sched_ineligibility_tlv_enum;
  2991. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2992. /* NOTE: Variable length TLV, use length spec to infer array size */
  2993. typedef struct {
  2994. htt_tlv_hdr_t tlv_hdr;
  2995. /**
  2996. * sched_ineligibility counts the number of occurrences of different
  2997. * reasons for tid ineligibility during eligibility checks per txq
  2998. * in scheduling
  2999. *
  3000. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  3001. */
  3002. A_UINT32 sched_ineligibility[1];
  3003. } htt_sched_txq_sched_ineligibility_tlv_v;
  3004. typedef enum {
  3005. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggerd */
  3006. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  3007. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  3008. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  3009. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  3010. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  3011. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  3012. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  3013. } htt_sched_txq_supercycle_triggers_tlv_enum;
  3014. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3015. /* NOTE: Variable length TLV, use length spec to infer array size */
  3016. typedef struct {
  3017. htt_tlv_hdr_t tlv_hdr;
  3018. /**
  3019. * supercycle_triggers[] is a histogram that counts the number of
  3020. * occurrences of each different reason for a transmit scheduler
  3021. * supercycle to be triggered.
  3022. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  3023. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  3024. * of times a supercycle has been forced.
  3025. * These supercycle trigger counts are not automatically reset, but
  3026. * are reset upon request.
  3027. */
  3028. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  3029. } htt_sched_txq_supercycle_triggers_tlv_v;
  3030. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  3031. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  3032. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  3033. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  3034. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  3035. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  3036. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  3037. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  3038. do { \
  3039. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  3040. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  3041. } while (0)
  3042. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  3043. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  3044. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  3045. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  3046. do { \
  3047. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  3048. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  3049. } while (0)
  3050. typedef struct {
  3051. htt_tlv_hdr_t tlv_hdr;
  3052. /**
  3053. * BIT [ 7 : 0] :- mac_id
  3054. * BIT [15 : 8] :- txq_id
  3055. * BIT [31 : 16] :- reserved
  3056. */
  3057. A_UINT32 mac_id__txq_id__word;
  3058. /** Scheduler policy ised for this TxQ */
  3059. A_UINT32 sched_policy;
  3060. /** Timestamp of last scheduler command posted */
  3061. A_UINT32 last_sched_cmd_posted_timestamp;
  3062. /** Timestamp of last scheduler command completed */
  3063. A_UINT32 last_sched_cmd_compl_timestamp;
  3064. /** Num of Sched2TAC ring hit Low Water Mark condition */
  3065. A_UINT32 sched_2_tac_lwm_count;
  3066. /** Num of Sched2TAC ring full condition */
  3067. A_UINT32 sched_2_tac_ring_full;
  3068. /**
  3069. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  3070. * sequence type
  3071. */
  3072. A_UINT32 sched_cmd_post_failure;
  3073. /** Num of active tids for this TxQ at current instance */
  3074. A_UINT32 num_active_tids;
  3075. /** Num of powersave schedules */
  3076. A_UINT32 num_ps_schedules;
  3077. /** Num of scheduler commands pending for this TxQ */
  3078. A_UINT32 sched_cmds_pending;
  3079. /** Num of tidq registration for this TxQ */
  3080. A_UINT32 num_tid_register;
  3081. /** Num of tidq de-registration for this TxQ */
  3082. A_UINT32 num_tid_unregister;
  3083. /** Num of iterations msduq stats was updated */
  3084. A_UINT32 num_qstats_queried;
  3085. /** qstats query update status */
  3086. A_UINT32 qstats_update_pending;
  3087. /** Timestamp of Last query stats made */
  3088. A_UINT32 last_qstats_query_timestamp;
  3089. /** Num of sched2tqm command queue full condition */
  3090. A_UINT32 num_tqm_cmdq_full;
  3091. /** Num of scheduler trigger from DE Module */
  3092. A_UINT32 num_de_sched_algo_trigger;
  3093. /** Num of scheduler trigger from RT Module */
  3094. A_UINT32 num_rt_sched_algo_trigger;
  3095. /** Num of scheduler trigger from TQM Module */
  3096. A_UINT32 num_tqm_sched_algo_trigger;
  3097. /** Num of schedules for notify frame */
  3098. A_UINT32 notify_sched;
  3099. /** Duration based sendn termination */
  3100. A_UINT32 dur_based_sendn_term;
  3101. /** scheduled via NOTIFY2 */
  3102. A_UINT32 su_notify2_sched;
  3103. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  3104. A_UINT32 su_optimal_queued_msdus_sched;
  3105. /** schedule due to timeout */
  3106. A_UINT32 su_delay_timeout_sched;
  3107. /** delay if txtime is less than 500us */
  3108. A_UINT32 su_min_txtime_sched_delay;
  3109. /** scheduled via no delay */
  3110. A_UINT32 su_no_delay;
  3111. /** Num of supercycles for this TxQ */
  3112. A_UINT32 num_supercycles;
  3113. /** Num of subcycles with sort for this TxQ */
  3114. A_UINT32 num_subcycles_with_sort;
  3115. /** Num of subcycles without sort for this Txq */
  3116. A_UINT32 num_subcycles_no_sort;
  3117. } htt_tx_pdev_stats_sched_per_txq_tlv;
  3118. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  3119. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  3120. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  3121. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  3122. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  3123. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  3124. do { \
  3125. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  3126. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  3127. } while (0)
  3128. typedef struct {
  3129. htt_tlv_hdr_t tlv_hdr;
  3130. /**
  3131. * BIT [ 7 : 0] :- mac_id
  3132. * BIT [31 : 8] :- reserved
  3133. */
  3134. A_UINT32 mac_id__word;
  3135. /** Current timestamp */
  3136. A_UINT32 current_timestamp;
  3137. } htt_stats_tx_sched_cmn_tlv;
  3138. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  3139. * TLV_TAGS:
  3140. * - HTT_STATS_TX_SCHED_CMN_TAG
  3141. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  3142. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  3143. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  3144. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  3145. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  3146. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  3147. */
  3148. /* NOTE:
  3149. * This structure is for documentation, and cannot be safely used directly.
  3150. * Instead, use the constituent TLV structures to fill/parse.
  3151. */
  3152. typedef struct {
  3153. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  3154. struct _txq_tx_sched_stats {
  3155. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  3156. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  3157. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  3158. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  3159. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  3160. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  3161. } txq[1];
  3162. } htt_stats_tx_sched_t;
  3163. /* == TQM STATS == */
  3164. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 16
  3165. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  3166. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  3167. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3168. /* NOTE: Variable length TLV, use length spec to infer array size */
  3169. typedef struct {
  3170. htt_tlv_hdr_t tlv_hdr;
  3171. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  3172. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  3173. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3174. /* NOTE: Variable length TLV, use length spec to infer array size */
  3175. typedef struct {
  3176. htt_tlv_hdr_t tlv_hdr;
  3177. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  3178. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  3179. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3180. /* NOTE: Variable length TLV, use length spec to infer array size */
  3181. typedef struct {
  3182. htt_tlv_hdr_t tlv_hdr;
  3183. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  3184. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  3185. typedef struct {
  3186. htt_tlv_hdr_t tlv_hdr;
  3187. A_UINT32 msdu_count;
  3188. A_UINT32 mpdu_count;
  3189. A_UINT32 remove_msdu;
  3190. A_UINT32 remove_mpdu;
  3191. A_UINT32 remove_msdu_ttl;
  3192. A_UINT32 send_bar;
  3193. A_UINT32 bar_sync;
  3194. A_UINT32 notify_mpdu;
  3195. A_UINT32 sync_cmd;
  3196. A_UINT32 write_cmd;
  3197. A_UINT32 hwsch_trigger;
  3198. A_UINT32 ack_tlv_proc;
  3199. A_UINT32 gen_mpdu_cmd;
  3200. A_UINT32 gen_list_cmd;
  3201. A_UINT32 remove_mpdu_cmd;
  3202. A_UINT32 remove_mpdu_tried_cmd;
  3203. A_UINT32 mpdu_queue_stats_cmd;
  3204. A_UINT32 mpdu_head_info_cmd;
  3205. A_UINT32 msdu_flow_stats_cmd;
  3206. A_UINT32 remove_msdu_cmd;
  3207. A_UINT32 remove_msdu_ttl_cmd;
  3208. A_UINT32 flush_cache_cmd;
  3209. A_UINT32 update_mpduq_cmd;
  3210. A_UINT32 enqueue;
  3211. A_UINT32 enqueue_notify;
  3212. A_UINT32 notify_mpdu_at_head;
  3213. A_UINT32 notify_mpdu_state_valid;
  3214. /*
  3215. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  3216. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  3217. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  3218. * for non-UDP MSDUs.
  3219. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  3220. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  3221. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  3222. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  3223. *
  3224. * Notify signifies that we trigger the scheduler.
  3225. */
  3226. A_UINT32 sched_udp_notify1;
  3227. A_UINT32 sched_udp_notify2;
  3228. A_UINT32 sched_nonudp_notify1;
  3229. A_UINT32 sched_nonudp_notify2;
  3230. } htt_tx_tqm_pdev_stats_tlv_v;
  3231. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  3232. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  3233. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  3234. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  3235. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  3236. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  3237. do { \
  3238. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  3239. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  3240. } while (0)
  3241. typedef struct {
  3242. htt_tlv_hdr_t tlv_hdr;
  3243. /**
  3244. * BIT [ 7 : 0] :- mac_id
  3245. * BIT [31 : 8] :- reserved
  3246. */
  3247. A_UINT32 mac_id__word;
  3248. A_UINT32 max_cmdq_id;
  3249. A_UINT32 list_mpdu_cnt_hist_intvl;
  3250. /* Global stats */
  3251. A_UINT32 add_msdu;
  3252. A_UINT32 q_empty;
  3253. A_UINT32 q_not_empty;
  3254. A_UINT32 drop_notification;
  3255. A_UINT32 desc_threshold;
  3256. A_UINT32 hwsch_tqm_invalid_status;
  3257. A_UINT32 missed_tqm_gen_mpdus;
  3258. A_UINT32 tqm_active_tids;
  3259. A_UINT32 tqm_inactive_tids;
  3260. A_UINT32 tqm_active_msduq_flows;
  3261. /* SAWF system delay reference timestamp updation related stats */
  3262. A_UINT32 total_msduq_timestamp_updates;
  3263. A_UINT32 total_msduq_timestamp_updates_by_get_mpdu_head_info_cmd;
  3264. A_UINT32 total_msduq_timestamp_updates_by_empty_to_nonempty_status;
  3265. A_UINT32 total_get_mpdu_head_info_cmds_by_sched_algo_la_query;
  3266. A_UINT32 total_get_mpdu_head_info_cmds_by_tac;
  3267. A_UINT32 total_gen_mpdu_cmds_by_sched_algo_la_query;
  3268. } htt_tx_tqm_cmn_stats_tlv;
  3269. typedef struct {
  3270. htt_tlv_hdr_t tlv_hdr;
  3271. /* Error stats */
  3272. A_UINT32 q_empty_failure;
  3273. A_UINT32 q_not_empty_failure;
  3274. A_UINT32 add_msdu_failure;
  3275. /* TQM reset debug stats */
  3276. A_UINT32 tqm_cache_ctl_err;
  3277. A_UINT32 tqm_soft_reset;
  3278. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  3279. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  3280. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  3281. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  3282. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  3283. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  3284. A_UINT32 tqm_reset_recovery_time_ms;
  3285. A_UINT32 tqm_reset_num_peers_hdl;
  3286. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  3287. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  3288. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  3289. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  3290. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  3291. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  3292. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  3293. } htt_tx_tqm_error_stats_tlv;
  3294. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  3295. * TLV_TAGS:
  3296. * - HTT_STATS_TX_TQM_CMN_TAG
  3297. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  3298. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  3299. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  3300. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  3301. * - HTT_STATS_TX_TQM_PDEV_TAG
  3302. */
  3303. /* NOTE:
  3304. * This structure is for documentation, and cannot be safely used directly.
  3305. * Instead, use the constituent TLV structures to fill/parse.
  3306. */
  3307. typedef struct {
  3308. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  3309. htt_tx_tqm_error_stats_tlv err_tlv;
  3310. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  3311. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  3312. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  3313. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  3314. } htt_tx_tqm_pdev_stats_t;
  3315. /* == TQM CMDQ stats == */
  3316. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  3317. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  3318. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  3319. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  3320. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  3321. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  3322. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  3323. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  3324. do { \
  3325. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  3326. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  3327. } while (0)
  3328. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  3329. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  3330. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  3331. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  3332. do { \
  3333. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  3334. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  3335. } while (0)
  3336. typedef struct {
  3337. htt_tlv_hdr_t tlv_hdr;
  3338. /*
  3339. * BIT [ 7 : 0] :- mac_id
  3340. * BIT [15 : 8] :- cmdq_id
  3341. * BIT [31 : 16] :- reserved
  3342. */
  3343. A_UINT32 mac_id__cmdq_id__word;
  3344. A_UINT32 sync_cmd;
  3345. A_UINT32 write_cmd;
  3346. A_UINT32 gen_mpdu_cmd;
  3347. A_UINT32 mpdu_queue_stats_cmd;
  3348. A_UINT32 mpdu_head_info_cmd;
  3349. A_UINT32 msdu_flow_stats_cmd;
  3350. A_UINT32 remove_mpdu_cmd;
  3351. A_UINT32 remove_msdu_cmd;
  3352. A_UINT32 flush_cache_cmd;
  3353. A_UINT32 update_mpduq_cmd;
  3354. A_UINT32 update_msduq_cmd;
  3355. } htt_tx_tqm_cmdq_status_tlv;
  3356. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  3357. * TLV_TAGS:
  3358. * - HTT_STATS_STRING_TAG
  3359. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  3360. */
  3361. /* NOTE:
  3362. * This structure is for documentation, and cannot be safely used directly.
  3363. * Instead, use the constituent TLV structures to fill/parse.
  3364. */
  3365. typedef struct {
  3366. struct _cmdq_stats {
  3367. htt_stats_string_tlv cmdq_str_tlv;
  3368. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3369. } q[1];
  3370. } htt_tx_tqm_cmdq_stats_t;
  3371. /* == TX-DE STATS == */
  3372. /* Structures for tx de stats */
  3373. typedef struct {
  3374. htt_tlv_hdr_t tlv_hdr;
  3375. A_UINT32 m1_packets;
  3376. A_UINT32 m2_packets;
  3377. A_UINT32 m3_packets;
  3378. A_UINT32 m4_packets;
  3379. A_UINT32 g1_packets;
  3380. A_UINT32 g2_packets;
  3381. A_UINT32 rc4_packets;
  3382. A_UINT32 eap_packets;
  3383. A_UINT32 eapol_start_packets;
  3384. A_UINT32 eapol_logoff_packets;
  3385. A_UINT32 eapol_encap_asf_packets;
  3386. } htt_tx_de_eapol_packets_stats_tlv;
  3387. typedef struct {
  3388. htt_tlv_hdr_t tlv_hdr;
  3389. A_UINT32 ap_bss_peer_not_found;
  3390. A_UINT32 ap_bcast_mcast_no_peer;
  3391. A_UINT32 sta_delete_in_progress;
  3392. A_UINT32 ibss_no_bss_peer;
  3393. A_UINT32 invaild_vdev_type;
  3394. A_UINT32 invalid_ast_peer_entry;
  3395. A_UINT32 peer_entry_invalid;
  3396. A_UINT32 ethertype_not_ip;
  3397. A_UINT32 eapol_lookup_failed;
  3398. A_UINT32 qpeer_not_allow_data;
  3399. A_UINT32 fse_tid_override;
  3400. A_UINT32 ipv6_jumbogram_zero_length;
  3401. A_UINT32 qos_to_non_qos_in_prog;
  3402. A_UINT32 ap_bcast_mcast_eapol;
  3403. A_UINT32 unicast_on_ap_bss_peer;
  3404. A_UINT32 ap_vdev_invalid;
  3405. A_UINT32 incomplete_llc;
  3406. A_UINT32 eapol_duplicate_m3;
  3407. A_UINT32 eapol_duplicate_m4;
  3408. } htt_tx_de_classify_failed_stats_tlv;
  3409. typedef struct {
  3410. htt_tlv_hdr_t tlv_hdr;
  3411. A_UINT32 arp_packets;
  3412. A_UINT32 igmp_packets;
  3413. A_UINT32 dhcp_packets;
  3414. A_UINT32 host_inspected;
  3415. A_UINT32 htt_included;
  3416. A_UINT32 htt_valid_mcs;
  3417. A_UINT32 htt_valid_nss;
  3418. A_UINT32 htt_valid_preamble_type;
  3419. A_UINT32 htt_valid_chainmask;
  3420. A_UINT32 htt_valid_guard_interval;
  3421. A_UINT32 htt_valid_retries;
  3422. A_UINT32 htt_valid_bw_info;
  3423. A_UINT32 htt_valid_power;
  3424. A_UINT32 htt_valid_key_flags;
  3425. A_UINT32 htt_valid_no_encryption;
  3426. A_UINT32 fse_entry_count;
  3427. A_UINT32 fse_priority_be;
  3428. A_UINT32 fse_priority_high;
  3429. A_UINT32 fse_priority_low;
  3430. A_UINT32 fse_traffic_ptrn_be;
  3431. A_UINT32 fse_traffic_ptrn_over_sub;
  3432. A_UINT32 fse_traffic_ptrn_bursty;
  3433. A_UINT32 fse_traffic_ptrn_interactive;
  3434. A_UINT32 fse_traffic_ptrn_periodic;
  3435. A_UINT32 fse_hwqueue_alloc;
  3436. A_UINT32 fse_hwqueue_created;
  3437. A_UINT32 fse_hwqueue_send_to_host;
  3438. A_UINT32 mcast_entry;
  3439. A_UINT32 bcast_entry;
  3440. A_UINT32 htt_update_peer_cache;
  3441. A_UINT32 htt_learning_frame;
  3442. A_UINT32 fse_invalid_peer;
  3443. /**
  3444. * mec_notify is HTT TX WBM multicast echo check notification
  3445. * from firmware to host. FW sends SA addresses to host for all
  3446. * multicast/broadcast packets received on STA side.
  3447. */
  3448. A_UINT32 mec_notify;
  3449. } htt_tx_de_classify_stats_tlv;
  3450. typedef struct {
  3451. htt_tlv_hdr_t tlv_hdr;
  3452. A_UINT32 eok;
  3453. A_UINT32 classify_done;
  3454. A_UINT32 lookup_failed;
  3455. A_UINT32 send_host_dhcp;
  3456. A_UINT32 send_host_mcast;
  3457. A_UINT32 send_host_unknown_dest;
  3458. A_UINT32 send_host;
  3459. A_UINT32 status_invalid;
  3460. } htt_tx_de_classify_status_stats_tlv;
  3461. typedef struct {
  3462. htt_tlv_hdr_t tlv_hdr;
  3463. A_UINT32 enqueued_pkts;
  3464. A_UINT32 to_tqm;
  3465. A_UINT32 to_tqm_bypass;
  3466. } htt_tx_de_enqueue_packets_stats_tlv;
  3467. typedef struct {
  3468. htt_tlv_hdr_t tlv_hdr;
  3469. A_UINT32 discarded_pkts;
  3470. A_UINT32 local_frames;
  3471. A_UINT32 is_ext_msdu;
  3472. } htt_tx_de_enqueue_discard_stats_tlv;
  3473. typedef struct {
  3474. htt_tlv_hdr_t tlv_hdr;
  3475. A_UINT32 tcl_dummy_frame;
  3476. A_UINT32 tqm_dummy_frame;
  3477. A_UINT32 tqm_notify_frame;
  3478. A_UINT32 fw2wbm_enq;
  3479. A_UINT32 tqm_bypass_frame;
  3480. } htt_tx_de_compl_stats_tlv;
  3481. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3482. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3483. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3484. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3485. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3486. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3487. do { \
  3488. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3489. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3490. } while (0)
  3491. /*
  3492. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3493. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3494. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3495. * 200us & again request for it. This is a histogram of time we wait, with
  3496. * bin of 200ms & there are 10 bin (2 seconds max)
  3497. * They are defined by the following macros in FW
  3498. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3499. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3500. * ENTRIES_PER_BIN_COUNT)
  3501. */
  3502. typedef struct {
  3503. htt_tlv_hdr_t tlv_hdr;
  3504. A_UINT32 fw2wbm_ring_full_hist[1];
  3505. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3506. typedef struct {
  3507. htt_tlv_hdr_t tlv_hdr;
  3508. /**
  3509. * BIT [ 7 : 0] :- mac_id
  3510. * BIT [31 : 8] :- reserved
  3511. */
  3512. A_UINT32 mac_id__word;
  3513. /* Global Stats */
  3514. A_UINT32 tcl2fw_entry_count;
  3515. A_UINT32 not_to_fw;
  3516. A_UINT32 invalid_pdev_vdev_peer;
  3517. A_UINT32 tcl_res_invalid_addrx;
  3518. A_UINT32 wbm2fw_entry_count;
  3519. A_UINT32 invalid_pdev;
  3520. A_UINT32 tcl_res_addrx_timeout;
  3521. A_UINT32 invalid_vdev;
  3522. A_UINT32 invalid_tcl_exp_frame_desc;
  3523. A_UINT32 vdev_id_mismatch_cnt;
  3524. } htt_tx_de_cmn_stats_tlv;
  3525. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3526. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3527. /* Rx debug info for status rings */
  3528. typedef struct {
  3529. htt_tlv_hdr_t tlv_hdr;
  3530. /**
  3531. * BIT [15 : 0] :- max possible number of entries in respective ring
  3532. * (size of the ring in terms of entries)
  3533. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3534. */
  3535. A_UINT32 entry_status_sw2rxdma;
  3536. A_UINT32 entry_status_rxdma2reo;
  3537. A_UINT32 entry_status_reo2sw1;
  3538. A_UINT32 entry_status_reo2sw4;
  3539. A_UINT32 entry_status_refillringipa;
  3540. A_UINT32 entry_status_refillringhost;
  3541. /** datarate - Moving Average of Number of Entries */
  3542. A_UINT32 datarate_refillringipa;
  3543. A_UINT32 datarate_refillringhost;
  3544. /**
  3545. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3546. * deprecated, and will be filled with 0x0 by the target.
  3547. */
  3548. A_UINT32 refillringhost_backpress_hist[3];
  3549. A_UINT32 refillringipa_backpress_hist[3];
  3550. /**
  3551. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3552. * in recent time periods
  3553. * element 0: in last 0 to 250ms
  3554. * element 1: 250ms to 500ms
  3555. * element 2: above 500ms
  3556. */
  3557. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3558. } htt_rx_fw_ring_stats_tlv_v;
  3559. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3560. * TLV_TAGS:
  3561. * - HTT_STATS_TX_DE_CMN_TAG
  3562. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3563. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3564. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3565. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3566. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3567. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3568. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3569. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3570. */
  3571. /* NOTE:
  3572. * This structure is for documentation, and cannot be safely used directly.
  3573. * Instead, use the constituent TLV structures to fill/parse.
  3574. */
  3575. typedef struct {
  3576. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3577. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3578. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3579. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3580. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3581. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3582. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3583. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3584. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3585. } htt_tx_de_stats_t;
  3586. /* == RING-IF STATS == */
  3587. /* DWORD num_elems__prefetch_tail_idx */
  3588. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3589. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3590. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3591. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3592. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3593. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3594. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3595. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3596. do { \
  3597. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3598. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3599. } while (0)
  3600. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3601. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3602. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3603. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3604. do { \
  3605. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3606. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3607. } while (0)
  3608. /* DWORD head_idx__tail_idx */
  3609. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3610. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3611. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3612. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3613. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3614. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3615. HTT_RING_IF_STATS_HEAD_IDX_S)
  3616. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3617. do { \
  3618. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3619. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3620. } while (0)
  3621. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3622. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3623. HTT_RING_IF_STATS_TAIL_IDX_S)
  3624. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3625. do { \
  3626. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3627. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3628. } while (0)
  3629. /* DWORD shadow_head_idx__shadow_tail_idx */
  3630. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3631. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3632. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3633. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3634. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3635. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3636. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3637. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3638. do { \
  3639. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3640. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3641. } while (0)
  3642. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3643. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3644. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3645. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3646. do { \
  3647. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3648. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3649. } while (0)
  3650. /* DWORD lwm_thresh__hwm_thresh */
  3651. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3652. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3653. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3654. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3655. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  3656. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  3657. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3658. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3659. do { \
  3660. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3661. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3662. } while (0)
  3663. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  3664. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  3665. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  3666. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  3667. do { \
  3668. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  3669. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  3670. } while (0)
  3671. #define HTT_STATS_LOW_WM_BINS 5
  3672. #define HTT_STATS_HIGH_WM_BINS 5
  3673. typedef struct {
  3674. /** DWORD aligned base memory address of the ring */
  3675. A_UINT32 base_addr;
  3676. /** size of each ring element */
  3677. A_UINT32 elem_size;
  3678. /**
  3679. * BIT [15 : 0] :- num_elems
  3680. * BIT [31 : 16] :- prefetch_tail_idx
  3681. */
  3682. A_UINT32 num_elems__prefetch_tail_idx;
  3683. /**
  3684. * BIT [15 : 0] :- head_idx
  3685. * BIT [31 : 16] :- tail_idx
  3686. */
  3687. A_UINT32 head_idx__tail_idx;
  3688. /**
  3689. * BIT [15 : 0] :- shadow_head_idx
  3690. * BIT [31 : 16] :- shadow_tail_idx
  3691. */
  3692. A_UINT32 shadow_head_idx__shadow_tail_idx;
  3693. A_UINT32 num_tail_incr;
  3694. /**
  3695. * BIT [15 : 0] :- lwm_thresh
  3696. * BIT [31 : 16] :- hwm_thresh
  3697. */
  3698. A_UINT32 lwm_thresh__hwm_thresh;
  3699. A_UINT32 overrun_hit_count;
  3700. A_UINT32 underrun_hit_count;
  3701. A_UINT32 prod_blockwait_count;
  3702. A_UINT32 cons_blockwait_count;
  3703. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  3704. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  3705. } htt_ring_if_stats_tlv;
  3706. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  3707. #define HTT_RING_IF_CMN_MAC_ID_S 0
  3708. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  3709. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  3710. HTT_RING_IF_CMN_MAC_ID_S)
  3711. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  3712. do { \
  3713. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  3714. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  3715. } while (0)
  3716. typedef struct {
  3717. htt_tlv_hdr_t tlv_hdr;
  3718. /**
  3719. * BIT [ 7 : 0] :- mac_id
  3720. * BIT [31 : 8] :- reserved
  3721. */
  3722. A_UINT32 mac_id__word;
  3723. A_UINT32 num_records;
  3724. } htt_ring_if_cmn_tlv;
  3725. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3726. * TLV_TAGS:
  3727. * - HTT_STATS_RING_IF_CMN_TAG
  3728. * - HTT_STATS_STRING_TAG
  3729. * - HTT_STATS_RING_IF_TAG
  3730. */
  3731. /* NOTE:
  3732. * This structure is for documentation, and cannot be safely used directly.
  3733. * Instead, use the constituent TLV structures to fill/parse.
  3734. */
  3735. typedef struct {
  3736. htt_ring_if_cmn_tlv cmn_tlv;
  3737. /** Variable based on the Number of records. */
  3738. struct _ring_if {
  3739. htt_stats_string_tlv ring_str_tlv;
  3740. htt_ring_if_stats_tlv ring_tlv;
  3741. } r[1];
  3742. } htt_ring_if_stats_t;
  3743. /* == SFM STATS == */
  3744. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3745. /* NOTE: Variable length TLV, use length spec to infer array size */
  3746. typedef struct {
  3747. htt_tlv_hdr_t tlv_hdr;
  3748. /** Number of DWORDS used per user and per client */
  3749. A_UINT32 dwords_used_by_user_n[1];
  3750. } htt_sfm_client_user_tlv_v;
  3751. typedef struct {
  3752. htt_tlv_hdr_t tlv_hdr;
  3753. /** Client ID */
  3754. A_UINT32 client_id;
  3755. /** Minimum number of buffers */
  3756. A_UINT32 buf_min;
  3757. /** Maximum number of buffers */
  3758. A_UINT32 buf_max;
  3759. /** Number of Busy buffers */
  3760. A_UINT32 buf_busy;
  3761. /** Number of Allocated buffers */
  3762. A_UINT32 buf_alloc;
  3763. /** Number of Available/Usable buffers */
  3764. A_UINT32 buf_avail;
  3765. /** Number of users */
  3766. A_UINT32 num_users;
  3767. } htt_sfm_client_tlv;
  3768. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  3769. #define HTT_SFM_CMN_MAC_ID_S 0
  3770. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  3771. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  3772. HTT_SFM_CMN_MAC_ID_S)
  3773. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  3774. do { \
  3775. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  3776. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  3777. } while (0)
  3778. typedef struct {
  3779. htt_tlv_hdr_t tlv_hdr;
  3780. /**
  3781. * BIT [ 7 : 0] :- mac_id
  3782. * BIT [31 : 8] :- reserved
  3783. */
  3784. A_UINT32 mac_id__word;
  3785. /**
  3786. * Indicates the total number of 128 byte buffers in the CMEM
  3787. * that are available for buffer sharing
  3788. */
  3789. A_UINT32 buf_total;
  3790. /**
  3791. * Indicates for certain client or all the clients there is no
  3792. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  3793. */
  3794. A_UINT32 mem_empty;
  3795. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  3796. A_UINT32 deallocate_bufs;
  3797. /** Number of Records */
  3798. A_UINT32 num_records;
  3799. } htt_sfm_cmn_tlv;
  3800. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3801. * TLV_TAGS:
  3802. * - HTT_STATS_SFM_CMN_TAG
  3803. * - HTT_STATS_STRING_TAG
  3804. * - HTT_STATS_SFM_CLIENT_TAG
  3805. * - HTT_STATS_SFM_CLIENT_USER_TAG
  3806. */
  3807. /* NOTE:
  3808. * This structure is for documentation, and cannot be safely used directly.
  3809. * Instead, use the constituent TLV structures to fill/parse.
  3810. */
  3811. typedef struct {
  3812. htt_sfm_cmn_tlv cmn_tlv;
  3813. /** Variable based on the Number of records. */
  3814. struct _sfm_client {
  3815. htt_stats_string_tlv client_str_tlv;
  3816. htt_sfm_client_tlv client_tlv;
  3817. htt_sfm_client_user_tlv_v user_tlv;
  3818. } r[1];
  3819. } htt_sfm_stats_t;
  3820. /* == SRNG STATS == */
  3821. /* DWORD mac_id__ring_id__arena__ep */
  3822. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  3823. #define HTT_SRING_STATS_MAC_ID_S 0
  3824. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  3825. #define HTT_SRING_STATS_RING_ID_S 8
  3826. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  3827. #define HTT_SRING_STATS_ARENA_S 16
  3828. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  3829. #define HTT_SRING_STATS_EP_TYPE_S 24
  3830. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  3831. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  3832. HTT_SRING_STATS_MAC_ID_S)
  3833. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  3834. do { \
  3835. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  3836. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  3837. } while (0)
  3838. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  3839. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  3840. HTT_SRING_STATS_RING_ID_S)
  3841. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  3842. do { \
  3843. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  3844. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  3845. } while (0)
  3846. #define HTT_SRING_STATS_ARENA_GET(_var) \
  3847. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  3848. HTT_SRING_STATS_ARENA_S)
  3849. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  3850. do { \
  3851. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  3852. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  3853. } while (0)
  3854. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  3855. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  3856. HTT_SRING_STATS_EP_TYPE_S)
  3857. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  3858. do { \
  3859. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  3860. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  3861. } while (0)
  3862. /* DWORD num_avail_words__num_valid_words */
  3863. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  3864. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  3865. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  3866. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  3867. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  3868. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  3869. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  3870. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  3871. do { \
  3872. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  3873. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  3874. } while (0)
  3875. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  3876. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  3877. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  3878. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  3879. do { \
  3880. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  3881. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  3882. } while (0)
  3883. /* DWORD head_ptr__tail_ptr */
  3884. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  3885. #define HTT_SRING_STATS_HEAD_PTR_S 0
  3886. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  3887. #define HTT_SRING_STATS_TAIL_PTR_S 16
  3888. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  3889. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  3890. HTT_SRING_STATS_HEAD_PTR_S)
  3891. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  3892. do { \
  3893. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  3894. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  3895. } while (0)
  3896. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  3897. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  3898. HTT_SRING_STATS_TAIL_PTR_S)
  3899. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  3900. do { \
  3901. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  3902. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  3903. } while (0)
  3904. /* DWORD consumer_empty__producer_full */
  3905. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  3906. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  3907. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  3908. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  3909. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  3910. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  3911. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  3912. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  3913. do { \
  3914. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  3915. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  3916. } while (0)
  3917. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  3918. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  3919. HTT_SRING_STATS_PRODUCER_FULL_S)
  3920. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  3921. do { \
  3922. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  3923. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  3924. } while (0)
  3925. /* DWORD prefetch_count__internal_tail_ptr */
  3926. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  3927. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  3928. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  3929. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  3930. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  3931. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  3932. HTT_SRING_STATS_PREFETCH_COUNT_S)
  3933. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  3934. do { \
  3935. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  3936. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  3937. } while (0)
  3938. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  3939. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  3940. HTT_SRING_STATS_INTERNAL_TP_S)
  3941. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  3942. do { \
  3943. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  3944. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  3945. } while (0)
  3946. typedef struct {
  3947. htt_tlv_hdr_t tlv_hdr;
  3948. /**
  3949. * BIT [ 7 : 0] :- mac_id
  3950. * BIT [15 : 8] :- ring_id
  3951. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  3952. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  3953. * BIT [31 : 25] :- reserved
  3954. */
  3955. A_UINT32 mac_id__ring_id__arena__ep;
  3956. /** DWORD aligned base memory address of the ring */
  3957. A_UINT32 base_addr_lsb;
  3958. A_UINT32 base_addr_msb;
  3959. /** size of ring */
  3960. A_UINT32 ring_size;
  3961. /** size of each ring element */
  3962. A_UINT32 elem_size;
  3963. /** Ring status
  3964. *
  3965. * BIT [15 : 0] :- num_avail_words
  3966. * BIT [31 : 16] :- num_valid_words
  3967. */
  3968. A_UINT32 num_avail_words__num_valid_words;
  3969. /** Index of head and tail
  3970. * BIT [15 : 0] :- head_ptr
  3971. * BIT [31 : 16] :- tail_ptr
  3972. */
  3973. A_UINT32 head_ptr__tail_ptr;
  3974. /** Empty or full counter of rings
  3975. * BIT [15 : 0] :- consumer_empty
  3976. * BIT [31 : 16] :- producer_full
  3977. */
  3978. A_UINT32 consumer_empty__producer_full;
  3979. /** Prefetch status of consumer ring
  3980. * BIT [15 : 0] :- prefetch_count
  3981. * BIT [31 : 16] :- internal_tail_ptr
  3982. */
  3983. A_UINT32 prefetch_count__internal_tail_ptr;
  3984. } htt_sring_stats_tlv;
  3985. typedef struct {
  3986. htt_tlv_hdr_t tlv_hdr;
  3987. A_UINT32 num_records;
  3988. } htt_sring_cmn_tlv;
  3989. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  3990. * TLV_TAGS:
  3991. * - HTT_STATS_SRING_CMN_TAG
  3992. * - HTT_STATS_STRING_TAG
  3993. * - HTT_STATS_SRING_STATS_TAG
  3994. */
  3995. /* NOTE:
  3996. * This structure is for documentation, and cannot be safely used directly.
  3997. * Instead, use the constituent TLV structures to fill/parse.
  3998. */
  3999. typedef struct {
  4000. htt_sring_cmn_tlv cmn_tlv;
  4001. /** Variable based on the Number of records */
  4002. struct _sring_stats {
  4003. htt_stats_string_tlv sring_str_tlv;
  4004. htt_sring_stats_tlv sring_stats_tlv;
  4005. } r[1];
  4006. } htt_sring_stats_t;
  4007. /* == PDEV TX RATE CTRL STATS == */
  4008. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4009. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4010. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4011. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  4012. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4013. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  4014. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4015. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4016. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4017. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4018. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  4019. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  4020. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  4021. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  4022. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  4023. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  4024. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4025. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  4026. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4027. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4028. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  4029. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4030. do { \
  4031. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  4032. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  4033. } while (0)
  4034. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  4035. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  4036. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  4037. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  4038. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  4039. /*
  4040. * Introduce new TX counters to support 320MHz support and punctured modes
  4041. */
  4042. typedef enum {
  4043. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  4044. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  4045. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  4046. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  4047. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  4048. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4049. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4050. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4051. /* 11be related updates */
  4052. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  4053. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4054. #define HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS 6
  4055. #define HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS 4
  4056. typedef enum {
  4057. HTT_TX_PDEV_STATS_AX_RU_SIZE_26,
  4058. HTT_TX_PDEV_STATS_AX_RU_SIZE_52,
  4059. HTT_TX_PDEV_STATS_AX_RU_SIZE_106,
  4060. HTT_TX_PDEV_STATS_AX_RU_SIZE_242,
  4061. HTT_TX_PDEV_STATS_AX_RU_SIZE_484,
  4062. HTT_TX_PDEV_STATS_AX_RU_SIZE_996,
  4063. HTT_TX_PDEV_STATS_AX_RU_SIZE_996x2,
  4064. HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS,
  4065. } HTT_TX_PDEV_STATS_AX_RU_SIZE;
  4066. typedef enum {
  4067. HTT_TX_PDEV_STATS_BE_RU_SIZE_26,
  4068. HTT_TX_PDEV_STATS_BE_RU_SIZE_52,
  4069. HTT_TX_PDEV_STATS_BE_RU_SIZE_52_26,
  4070. HTT_TX_PDEV_STATS_BE_RU_SIZE_106,
  4071. HTT_TX_PDEV_STATS_BE_RU_SIZE_106_26,
  4072. HTT_TX_PDEV_STATS_BE_RU_SIZE_242,
  4073. HTT_TX_PDEV_STATS_BE_RU_SIZE_484,
  4074. HTT_TX_PDEV_STATS_BE_RU_SIZE_484_242,
  4075. HTT_TX_PDEV_STATS_BE_RU_SIZE_996,
  4076. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484,
  4077. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4078. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2,
  4079. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4080. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3,
  4081. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4082. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x4,
  4083. HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4084. } HTT_TX_PDEV_STATS_BE_RU_SIZE;
  4085. typedef struct {
  4086. htt_tlv_hdr_t tlv_hdr;
  4087. /**
  4088. * BIT [ 7 : 0] :- mac_id
  4089. * BIT [31 : 8] :- reserved
  4090. */
  4091. A_UINT32 mac_id__word;
  4092. /** Number of tx ldpc packets */
  4093. A_UINT32 tx_ldpc;
  4094. /** Number of tx rts packets */
  4095. A_UINT32 rts_cnt;
  4096. /** RSSI value of last ack packet (units = dB above noise floor) */
  4097. A_UINT32 ack_rssi;
  4098. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4099. /** tx_xx_mcs: currently unused */
  4100. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4101. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4102. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  4103. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4104. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4105. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4106. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4107. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4108. /**
  4109. * Counters to track number of tx packets in each GI
  4110. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  4111. */
  4112. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4113. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  4114. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  4115. /** Number of CTS-acknowledged RTS packets */
  4116. A_UINT32 rts_success;
  4117. /**
  4118. * Counters for legacy 11a and 11b transmissions.
  4119. *
  4120. * The index corresponds to:
  4121. *
  4122. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  4123. *
  4124. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  4125. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  4126. */
  4127. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4128. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4129. /** 11AC VHT DL MU MIMO LDPC count */
  4130. A_UINT32 ac_mu_mimo_tx_ldpc;
  4131. /** 11AX HE DL MU MIMO LDPC count */
  4132. A_UINT32 ax_mu_mimo_tx_ldpc;
  4133. /** 11AX HE DL MU OFDMA LDPC count */
  4134. A_UINT32 ofdma_tx_ldpc;
  4135. /**
  4136. * Counters for 11ax HE LTF selection during TX.
  4137. *
  4138. * The index corresponds to:
  4139. *
  4140. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  4141. */
  4142. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  4143. /** 11AC VHT DL MU MIMO TX MCS stats */
  4144. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4145. /** 11AX HE DL MU MIMO TX MCS stats */
  4146. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4147. /** 11AX HE DL MU OFDMA TX MCS stats */
  4148. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4149. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4150. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4151. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4152. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4153. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  4154. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4155. /** 11AC VHT DL MU MIMO TX BW stats */
  4156. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4157. /** 11AX HE DL MU MIMO TX BW stats */
  4158. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4159. /** 11AX HE DL MU OFDMA TX BW stats */
  4160. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4161. /** 11AC VHT DL MU MIMO TX guard interval stats */
  4162. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4163. /** 11AX HE DL MU MIMO TX guard interval stats */
  4164. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4165. /** 11AX HE DL MU OFDMA TX guard interval stats */
  4166. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  4167. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  4168. A_UINT32 tx_11ax_su_ext;
  4169. /* Stats for MCS 12/13 */
  4170. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4171. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4172. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4173. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  4174. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4175. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  4176. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4177. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  4178. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4179. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  4180. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4181. /* Stats for MCS 14/15 */
  4182. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4183. A_UINT32 tx_bw_320mhz;
  4184. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4185. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4186. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4187. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  4188. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4189. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  4190. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4191. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  4192. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4193. /** 11AX HE DL MU OFDMA TX RU Size stats */
  4194. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  4195. /** 11AX HE DL MU OFDMA HE-SIG-B MCS stats */
  4196. A_UINT32 ofdma_he_sig_b_mcs[HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS];
  4197. /** 11AX HE SU data + embedded trigger PPDU success stats (stats for HETP ack success PPDU cnt) */
  4198. A_UINT32 ax_su_embedded_trigger_data_ppdu;
  4199. /** 11AX HE SU data + embedded trigger PPDU failure stats (stats for HETP ack failure PPDU cnt) */
  4200. A_UINT32 ax_su_embedded_trigger_data_ppdu_err;
  4201. /** sta side trigger stats */
  4202. A_UINT32 trigger_type_11be[HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES];
  4203. } htt_tx_pdev_rate_stats_tlv;
  4204. typedef struct {
  4205. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  4206. htt_tlv_hdr_t tlv_hdr;
  4207. /** 11BE EHT DL MU MIMO TX MCS stats */
  4208. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4209. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  4210. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4211. /** 11BE EHT DL MU MIMO TX BW stats */
  4212. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4213. /** 11BE EHT DL MU MIMO TX guard interval stats */
  4214. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4215. /** 11BE DL MU MIMO LDPC count */
  4216. A_UINT32 be_mu_mimo_tx_ldpc;
  4217. } htt_tx_pdev_rate_stats_be_tlv;
  4218. typedef struct {
  4219. /*
  4220. * SAWF pdev rate stats;
  4221. * placed in a separate TLV to adhere to size restrictions
  4222. */
  4223. htt_tlv_hdr_t tlv_hdr;
  4224. /**
  4225. * Counter incremented when MCS is dropped due to the successive retries
  4226. * to a peer reaching the configured limit.
  4227. */
  4228. A_UINT32 rate_retry_mcs_drop_cnt;
  4229. /**
  4230. * histogram of MCS rate drop down, indexed by pre-drop MCS
  4231. */
  4232. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  4233. /**
  4234. * PPDU PER histogram - each PPDU has its PER computed,
  4235. * and the bin corresponding to that PER percentage is incremented.
  4236. */
  4237. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  4238. /**
  4239. * When the service class contains delay bound rate parameters which
  4240. * indicate low latency and we enable latency-based RA params then
  4241. * the low_latency_rate_count will be incremented.
  4242. * This counts the number of peer-TIDs that have been categorized as
  4243. * low-latency.
  4244. */
  4245. A_UINT32 low_latency_rate_cnt;
  4246. /** Indicate how many times rate drop happened within SIFS burst */
  4247. A_UINT32 su_burst_rate_drop_cnt;
  4248. /** Indicates how many within SIFS burst failed to deliver any pkt */
  4249. A_UINT32 su_burst_rate_drop_fail_cnt;
  4250. } htt_tx_pdev_rate_stats_sawf_tlv;
  4251. typedef struct {
  4252. htt_tlv_hdr_t tlv_hdr;
  4253. /**
  4254. * BIT [ 7 : 0] :- mac_id
  4255. * BIT [31 : 8] :- reserved
  4256. */
  4257. A_UINT32 mac_id__word;
  4258. /** 11BE EHT DL MU OFDMA LDPC count */
  4259. A_UINT32 be_ofdma_tx_ldpc;
  4260. /** 11BE EHT DL MU OFDMA TX MCS stats */
  4261. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4262. /**
  4263. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  4264. */
  4265. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4266. /** 11BE EHT DL MU OFDMA TX BW stats */
  4267. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4268. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  4269. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4270. /** 11BE EHT DL MU OFDMA TX RU Size stats */
  4271. A_UINT32 be_ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4272. /** 11BE EHT DL MU OFDMA EHT-SIG MCS stats */
  4273. A_UINT32 be_ofdma_eht_sig_mcs[HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS];
  4274. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  4275. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  4276. * TLV_TAGS:
  4277. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  4278. */
  4279. /* NOTE:
  4280. * This structure is for documentation, and cannot be safely used directly.
  4281. * Instead, use the constituent TLV structures to fill/parse.
  4282. */
  4283. typedef struct {
  4284. htt_tx_pdev_rate_stats_tlv rate_tlv;
  4285. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  4286. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  4287. } htt_tx_pdev_rate_stats_t;
  4288. /* == PDEV RX RATE CTRL STATS == */
  4289. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  4290. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  4291. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  4292. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  4293. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  4294. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  4295. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  4296. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  4297. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  4298. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  4299. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  4300. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  4301. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  4302. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  4303. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  4304. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  4305. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  4306. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  4307. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  4308. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  4309. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  4310. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4311. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4312. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4313. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4314. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4315. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4316. */
  4317. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  4318. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  4319. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  4320. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  4321. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  4322. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  4323. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  4324. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  4325. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  4326. */
  4327. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  4328. typedef enum {
  4329. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  4330. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  4331. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  4332. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  4333. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  4334. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  4335. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  4336. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  4337. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  4338. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  4339. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  4340. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  4341. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  4342. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  4343. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4344. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  4345. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4346. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  4347. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4348. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  4349. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4350. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4351. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  4352. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4353. do { \
  4354. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  4355. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  4356. } while (0)
  4357. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  4358. typedef enum {
  4359. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  4360. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  4361. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  4362. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  4363. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  4364. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4365. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4366. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4367. typedef struct {
  4368. htt_tlv_hdr_t tlv_hdr;
  4369. /**
  4370. * BIT [ 7 : 0] :- mac_id
  4371. * BIT [31 : 8] :- reserved
  4372. */
  4373. A_UINT32 mac_id__word;
  4374. A_UINT32 nsts;
  4375. /** Number of rx ldpc packets */
  4376. A_UINT32 rx_ldpc;
  4377. /** Number of rx rts packets */
  4378. A_UINT32 rts_cnt;
  4379. /** units = dB above noise floor */
  4380. A_UINT32 rssi_mgmt;
  4381. /** units = dB above noise floor */
  4382. A_UINT32 rssi_data;
  4383. /** units = dB above noise floor */
  4384. A_UINT32 rssi_comb;
  4385. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4386. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  4387. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4388. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  4389. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4390. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4391. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4392. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4393. /** units = dB above noise floor */
  4394. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4395. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  4396. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4397. /** rx Signal Strength value in dBm unit */
  4398. A_INT32 rssi_in_dbm;
  4399. A_UINT32 rx_11ax_su_ext;
  4400. A_UINT32 rx_11ac_mumimo;
  4401. A_UINT32 rx_11ax_mumimo;
  4402. A_UINT32 rx_11ax_ofdma;
  4403. A_UINT32 txbf;
  4404. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4405. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4406. A_UINT32 rx_active_dur_us_low;
  4407. A_UINT32 rx_active_dur_us_high;
  4408. /** number of times UL MU MIMO RX packets received */
  4409. A_UINT32 rx_11ax_ul_ofdma;
  4410. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  4411. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4412. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4413. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4414. /**
  4415. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4416. * (Increments the individual user NSS in the OFDMA PPDU received)
  4417. */
  4418. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4419. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4420. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4421. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4422. A_UINT32 ul_ofdma_rx_stbc;
  4423. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4424. A_UINT32 ul_ofdma_rx_ldpc;
  4425. /**
  4426. * Number of non data PPDUs received for each degree (number of users)
  4427. * in UL OFDMA
  4428. */
  4429. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4430. /**
  4431. * Number of data ppdus received for each degree (number of users)
  4432. * in UL OFDMA
  4433. */
  4434. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4435. /**
  4436. * Number of mpdus passed for each degree (number of users)
  4437. * in UL OFDMA TB PPDU
  4438. */
  4439. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4440. /**
  4441. * Number of mpdus failed for each degree (number of users)
  4442. * in UL OFDMA TB PPDU
  4443. */
  4444. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4445. A_UINT32 nss_count;
  4446. A_UINT32 pilot_count;
  4447. /** RxEVM stats in dB */
  4448. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4449. /**
  4450. * EVM mean across pilots, computed as
  4451. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4452. */
  4453. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4454. /** dBm units */
  4455. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4456. /** per_chain_rssi_pkt_type:
  4457. * This field shows what type of rx frame the per-chain RSSI was computed
  4458. * on, by recording the frame type and sub-type as bit-fields within this
  4459. * field:
  4460. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4461. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4462. * BIT [31 : 8] :- Reserved
  4463. */
  4464. A_UINT32 per_chain_rssi_pkt_type;
  4465. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4466. A_UINT32 rx_su_ndpa;
  4467. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4468. A_UINT32 rx_mu_ndpa;
  4469. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4470. A_UINT32 rx_br_poll;
  4471. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4472. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4473. /**
  4474. * Number of non data ppdus received for each degree (number of users)
  4475. * with UL MUMIMO
  4476. */
  4477. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4478. /**
  4479. * Number of data ppdus received for each degree (number of users)
  4480. * with UL MUMIMO
  4481. */
  4482. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4483. /**
  4484. * Number of mpdus passed for each degree (number of users)
  4485. * with UL MUMIMO TB PPDU
  4486. */
  4487. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4488. /**
  4489. * Number of mpdus failed for each degree (number of users)
  4490. * with UL MUMIMO TB PPDU
  4491. */
  4492. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4493. /**
  4494. * Number of non data ppdus received for each degree (number of users)
  4495. * in UL OFDMA
  4496. */
  4497. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4498. /**
  4499. * Number of data ppdus received for each degree (number of users)
  4500. *in UL OFDMA
  4501. */
  4502. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4503. /* Stats for MCS 12/13 */
  4504. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4505. /*
  4506. * NOTE - this TLV is already large enough that it causes the HTT message
  4507. * carrying it to be nearly at the message size limit that applies to
  4508. * many targets/hosts.
  4509. * No further fields should be added to this TLV without very careful
  4510. * review to ensure the size increase is acceptable.
  4511. */
  4512. } htt_rx_pdev_rate_stats_tlv;
  4513. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4514. * TLV_TAGS:
  4515. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4516. */
  4517. /* NOTE:
  4518. * This structure is for documentation, and cannot be safely used directly.
  4519. * Instead, use the constituent TLV structures to fill/parse.
  4520. */
  4521. typedef struct {
  4522. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4523. } htt_rx_pdev_rate_stats_t;
  4524. typedef struct {
  4525. htt_tlv_hdr_t tlv_hdr;
  4526. /** units = dB above noise floor */
  4527. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4528. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4529. /** rx mcast signal strength value in dBm unit */
  4530. A_INT32 rssi_mcast_in_dbm;
  4531. /** rx mgmt packet signal Strength value in dBm unit */
  4532. A_INT32 rssi_mgmt_in_dbm;
  4533. /*
  4534. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4535. * due to message size limitations.
  4536. */
  4537. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4538. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4539. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4540. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4541. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4542. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4543. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4544. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4545. /* MCS 14,15 */
  4546. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4547. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4548. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4549. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4550. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4551. } htt_rx_pdev_rate_ext_stats_tlv;
  4552. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4553. * TLV_TAGS:
  4554. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4555. */
  4556. /* NOTE:
  4557. * This structure is for documentation, and cannot be safely used directly.
  4558. * Instead, use the constituent TLV structures to fill/parse.
  4559. */
  4560. typedef struct {
  4561. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4562. } htt_rx_pdev_rate_ext_stats_t;
  4563. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4564. #define HTT_STATS_CMN_MAC_ID_S 0
  4565. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4566. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4567. HTT_STATS_CMN_MAC_ID_S)
  4568. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4569. do { \
  4570. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4571. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4572. } while (0)
  4573. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4574. typedef struct {
  4575. htt_tlv_hdr_t tlv_hdr;
  4576. /**
  4577. * BIT [ 7 : 0] :- mac_id
  4578. * BIT [31 : 8] :- reserved
  4579. */
  4580. A_UINT32 mac_id__word;
  4581. A_UINT32 rx_11ax_ul_ofdma;
  4582. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4583. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4584. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4585. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4586. A_UINT32 ul_ofdma_rx_stbc;
  4587. A_UINT32 ul_ofdma_rx_ldpc;
  4588. /*
  4589. * These are arrays to hold the number of PPDUs that we received per RU.
  4590. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4591. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4592. */
  4593. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4594. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4595. /*
  4596. * These arrays hold Target RSSI (rx power the AP wants),
  4597. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4598. * which can be identified by AIDs, during trigger based RX.
  4599. * Array acts a circular buffer and holds values for last 5 STAs
  4600. * in the same order as RX.
  4601. */
  4602. /**
  4603. * STA AID array for identifying which STA the
  4604. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4605. */
  4606. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4607. /**
  4608. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4609. */
  4610. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4611. /**
  4612. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4613. */
  4614. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4615. /**
  4616. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4617. */
  4618. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4619. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4620. } htt_rx_pdev_ul_trigger_stats_tlv;
  4621. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4622. * TLV_TAGS:
  4623. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4624. * NOTE:
  4625. * This structure is for documentation, and cannot be safely used directly.
  4626. * Instead, use the constituent TLV structures to fill/parse.
  4627. */
  4628. typedef struct {
  4629. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  4630. } htt_rx_pdev_ul_trigger_stats_t;
  4631. typedef struct {
  4632. htt_tlv_hdr_t tlv_hdr;
  4633. /**
  4634. * BIT [ 7 : 0] :- mac_id
  4635. * BIT [31 : 8] :- reserved
  4636. */
  4637. A_UINT32 mac_id__word;
  4638. A_UINT32 rx_11be_ul_ofdma;
  4639. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4640. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4641. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4642. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4643. A_UINT32 be_ul_ofdma_rx_stbc;
  4644. A_UINT32 be_ul_ofdma_rx_ldpc;
  4645. /*
  4646. * These are arrays to hold the number of PPDUs that we received per RU.
  4647. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4648. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4649. */
  4650. /** PPDU level */
  4651. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4652. /** PPDU level */
  4653. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4654. /*
  4655. * These arrays hold Target RSSI (rx power the AP wants),
  4656. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4657. * which can be identified by AIDs, during trigger based RX.
  4658. * Array acts a circular buffer and holds values for last 5 STAs
  4659. * in the same order as RX.
  4660. */
  4661. /**
  4662. * STA AID array for identifying which STA the
  4663. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4664. */
  4665. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4666. /**
  4667. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4668. */
  4669. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4670. /**
  4671. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4672. */
  4673. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4674. /**
  4675. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4676. */
  4677. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4678. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  4679. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4680. * TLV_TAGS:
  4681. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  4682. * NOTE:
  4683. * This structure is for documentation, and cannot be safely used directly.
  4684. * Instead, use the constituent TLV structures to fill/parse.
  4685. */
  4686. typedef struct {
  4687. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  4688. } htt_rx_pdev_be_ul_trigger_stats_t;
  4689. typedef struct {
  4690. htt_tlv_hdr_t tlv_hdr;
  4691. A_UINT32 user_index;
  4692. /** PPDU level */
  4693. A_UINT32 rx_ulofdma_non_data_ppdu;
  4694. /** PPDU level */
  4695. A_UINT32 rx_ulofdma_data_ppdu;
  4696. /** MPDU level */
  4697. A_UINT32 rx_ulofdma_mpdu_ok;
  4698. /** MPDU level */
  4699. A_UINT32 rx_ulofdma_mpdu_fail;
  4700. A_UINT32 rx_ulofdma_non_data_nusers;
  4701. A_UINT32 rx_ulofdma_data_nusers;
  4702. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  4703. typedef struct {
  4704. htt_tlv_hdr_t tlv_hdr;
  4705. A_UINT32 user_index;
  4706. /** PPDU level */
  4707. A_UINT32 be_rx_ulofdma_non_data_ppdu;
  4708. /** PPDU level */
  4709. A_UINT32 be_rx_ulofdma_data_ppdu;
  4710. /** MPDU level */
  4711. A_UINT32 be_rx_ulofdma_mpdu_ok;
  4712. /** MPDU level */
  4713. A_UINT32 be_rx_ulofdma_mpdu_fail;
  4714. A_UINT32 be_rx_ulofdma_non_data_nusers;
  4715. A_UINT32 be_rx_ulofdma_data_nusers;
  4716. } htt_rx_pdev_be_ul_ofdma_user_stats_tlv;
  4717. typedef struct {
  4718. htt_tlv_hdr_t tlv_hdr;
  4719. A_UINT32 user_index;
  4720. /** PPDU level */
  4721. A_UINT32 rx_ulmumimo_non_data_ppdu;
  4722. /** PPDU level */
  4723. A_UINT32 rx_ulmumimo_data_ppdu;
  4724. /** MPDU level */
  4725. A_UINT32 rx_ulmumimo_mpdu_ok;
  4726. /** MPDU level */
  4727. A_UINT32 rx_ulmumimo_mpdu_fail;
  4728. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  4729. typedef struct {
  4730. htt_tlv_hdr_t tlv_hdr;
  4731. A_UINT32 user_index;
  4732. /** PPDU level */
  4733. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  4734. /** PPDU level */
  4735. A_UINT32 be_rx_ulmumimo_data_ppdu;
  4736. /** MPDU level */
  4737. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  4738. /** MPDU level */
  4739. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  4740. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  4741. /* == RX PDEV/SOC STATS == */
  4742. typedef struct {
  4743. htt_tlv_hdr_t tlv_hdr;
  4744. /**
  4745. * BIT [7:0] :- mac_id
  4746. * BIT [31:8] :- reserved
  4747. *
  4748. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4749. */
  4750. A_UINT32 mac_id__word;
  4751. /** Number of times UL MUMIMO RX packets received */
  4752. A_UINT32 rx_11ax_ul_mumimo;
  4753. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  4754. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4755. /**
  4756. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  4757. * Index 0 indicates 1xLTF + 1.6 msec GI
  4758. * Index 1 indicates 2xLTF + 1.6 msec GI
  4759. * Index 2 indicates 4xLTF + 3.2 msec GI
  4760. */
  4761. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4762. /**
  4763. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  4764. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4765. */
  4766. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4767. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  4768. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4769. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4770. A_UINT32 ul_mumimo_rx_stbc;
  4771. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4772. A_UINT32 ul_mumimo_rx_ldpc;
  4773. /* Stats for MCS 12/13 */
  4774. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4775. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4776. /** RSSI in dBm for Rx TB PPDUs */
  4777. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  4778. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4779. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4780. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4781. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4782. /** Average pilot EVM measued for RX UL TB PPDU */
  4783. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4784. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4785. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  4786. typedef struct {
  4787. htt_tlv_hdr_t tlv_hdr;
  4788. /**
  4789. * BIT [7:0] :- mac_id
  4790. * BIT [31:8] :- reserved
  4791. *
  4792. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4793. */
  4794. A_UINT32 mac_id__word;
  4795. /** Number of times UL MUMIMO RX packets received */
  4796. A_UINT32 rx_11be_ul_mumimo;
  4797. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  4798. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4799. /**
  4800. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  4801. * Index 0 indicates 1xLTF + 1.6 msec GI
  4802. * Index 1 indicates 2xLTF + 1.6 msec GI
  4803. * Index 2 indicates 4xLTF + 3.2 msec GI
  4804. */
  4805. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4806. /**
  4807. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  4808. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4809. */
  4810. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4811. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  4812. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4813. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4814. A_UINT32 be_ul_mumimo_rx_stbc;
  4815. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4816. A_UINT32 be_ul_mumimo_rx_ldpc;
  4817. /** RSSI in dBm for Rx TB PPDUs */
  4818. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4819. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4820. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4821. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4822. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4823. /** Average pilot EVM measued for RX UL TB PPDU */
  4824. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4825. /** Number of times UL MUMIMO TB PPDUs received in a punctured mode */
  4826. A_UINT32 rx_ul_mumimo_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4827. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  4828. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  4829. * TLV_TAGS:
  4830. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  4831. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  4832. */
  4833. typedef struct {
  4834. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  4835. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  4836. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  4837. typedef struct {
  4838. htt_tlv_hdr_t tlv_hdr;
  4839. /** Num Packets received on REO FW ring */
  4840. A_UINT32 fw_reo_ring_data_msdu;
  4841. /** Num bc/mc packets indicated from fw to host */
  4842. A_UINT32 fw_to_host_data_msdu_bcmc;
  4843. /** Num unicast packets indicated from fw to host */
  4844. A_UINT32 fw_to_host_data_msdu_uc;
  4845. /** Num remote buf recycle from offload */
  4846. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  4847. /** Num remote free buf given to offload */
  4848. A_UINT32 ofld_remote_free_buf_indication_cnt;
  4849. /** Num unicast packets from local path indicated to host */
  4850. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  4851. /** Num unicast packets from REO indicated to host */
  4852. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  4853. /** Num Packets received from WBM SW1 ring */
  4854. A_UINT32 wbm_sw_ring_reap;
  4855. /** Num packets from WBM forwarded from fw to host via WBM */
  4856. A_UINT32 wbm_forward_to_host_cnt;
  4857. /** Num packets from WBM recycled to target refill ring */
  4858. A_UINT32 wbm_target_recycle_cnt;
  4859. /**
  4860. * Total Num of recycled to refill ring,
  4861. * including packets from WBM and REO
  4862. */
  4863. A_UINT32 target_refill_ring_recycle_cnt;
  4864. } htt_rx_soc_fw_stats_tlv;
  4865. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4866. /* NOTE: Variable length TLV, use length spec to infer array size */
  4867. typedef struct {
  4868. htt_tlv_hdr_t tlv_hdr;
  4869. /** Num ring empty encountered */
  4870. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4871. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  4872. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4873. /* NOTE: Variable length TLV, use length spec to infer array size */
  4874. typedef struct {
  4875. htt_tlv_hdr_t tlv_hdr;
  4876. /** Num total buf refilled from refill ring */
  4877. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4878. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  4879. /* RXDMA error code from WBM released packets */
  4880. typedef enum {
  4881. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  4882. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  4883. HTT_RX_RXDMA_FCS_ERR = 2,
  4884. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  4885. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  4886. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  4887. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  4888. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  4889. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  4890. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  4891. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  4892. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  4893. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  4894. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  4895. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  4896. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  4897. /*
  4898. * This MAX_ERR_CODE should not be used in any host/target messages,
  4899. * so that even though it is defined within a host/target interface
  4900. * definition header file, it isn't actually part of the host/target
  4901. * interface, and thus can be modified.
  4902. */
  4903. HTT_RX_RXDMA_MAX_ERR_CODE
  4904. } htt_rx_rxdma_error_code_enum;
  4905. /* NOTE: Variable length TLV, use length spec to infer array size */
  4906. typedef struct {
  4907. htt_tlv_hdr_t tlv_hdr;
  4908. /** NOTE:
  4909. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  4910. * It is expected but not required that the target will provide a rxdma_err element
  4911. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  4912. * MAX_ERR_CODE. The host should ignore any array elements whose
  4913. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  4914. */
  4915. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  4916. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  4917. /* REO error code from WBM released packets */
  4918. typedef enum {
  4919. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  4920. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  4921. HTT_RX_AMPDU_IN_NON_BA = 2,
  4922. HTT_RX_NON_BA_DUPLICATE = 3,
  4923. HTT_RX_BA_DUPLICATE = 4,
  4924. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  4925. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  4926. HTT_RX_REGULAR_FRAME_OOR = 7,
  4927. HTT_RX_BAR_FRAME_OOR = 8,
  4928. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  4929. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  4930. HTT_RX_PN_CHECK_FAILED = 11,
  4931. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  4932. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  4933. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  4934. HTT_RX_REO_ERR_CODE_RVSD = 15,
  4935. /*
  4936. * This MAX_ERR_CODE should not be used in any host/target messages,
  4937. * so that even though it is defined within a host/target interface
  4938. * definition header file, it isn't actually part of the host/target
  4939. * interface, and thus can be modified.
  4940. */
  4941. HTT_RX_REO_MAX_ERR_CODE
  4942. } htt_rx_reo_error_code_enum;
  4943. /* NOTE: Variable length TLV, use length spec to infer array size */
  4944. typedef struct {
  4945. htt_tlv_hdr_t tlv_hdr;
  4946. /** NOTE:
  4947. * The mapping of REO error types to reo_err array elements is HW dependent.
  4948. * It is expected but not required that the target will provide a rxdma_err element
  4949. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  4950. * MAX_ERR_CODE. The host should ignore any array elements whose
  4951. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  4952. */
  4953. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  4954. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  4955. /* NOTE:
  4956. * This structure is for documentation, and cannot be safely used directly.
  4957. * Instead, use the constituent TLV structures to fill/parse.
  4958. */
  4959. typedef struct {
  4960. htt_rx_soc_fw_stats_tlv fw_tlv;
  4961. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  4962. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  4963. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  4964. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  4965. } htt_rx_soc_stats_t;
  4966. /* == RX PDEV STATS == */
  4967. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  4968. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  4969. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  4970. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  4971. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  4972. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  4973. do { \
  4974. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  4975. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  4976. } while (0)
  4977. typedef struct {
  4978. htt_tlv_hdr_t tlv_hdr;
  4979. /**
  4980. * BIT [ 7 : 0] :- mac_id
  4981. * BIT [31 : 8] :- reserved
  4982. */
  4983. A_UINT32 mac_id__word;
  4984. /** Num PPDU status processed from HW */
  4985. A_UINT32 ppdu_recvd;
  4986. /** Num MPDU across PPDUs with FCS ok */
  4987. A_UINT32 mpdu_cnt_fcs_ok;
  4988. /** Num MPDU across PPDUs with FCS err */
  4989. A_UINT32 mpdu_cnt_fcs_err;
  4990. /** Num MSDU across PPDUs */
  4991. A_UINT32 tcp_msdu_cnt;
  4992. /** Num MSDU across PPDUs */
  4993. A_UINT32 tcp_ack_msdu_cnt;
  4994. /** Num MSDU across PPDUs */
  4995. A_UINT32 udp_msdu_cnt;
  4996. /** Num MSDU across PPDUs */
  4997. A_UINT32 other_msdu_cnt;
  4998. /** Num MPDU on FW ring indicated */
  4999. A_UINT32 fw_ring_mpdu_ind;
  5000. /** Num MGMT MPDU given to protocol */
  5001. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5002. /** Num ctrl MPDU given to protocol */
  5003. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  5004. /** Num mcast data packet received */
  5005. A_UINT32 fw_ring_mcast_data_msdu;
  5006. /** Num broadcast data packet received */
  5007. A_UINT32 fw_ring_bcast_data_msdu;
  5008. /** Num unicast data packet received */
  5009. A_UINT32 fw_ring_ucast_data_msdu;
  5010. /** Num null data packet received */
  5011. A_UINT32 fw_ring_null_data_msdu;
  5012. /** Num MPDU on FW ring dropped */
  5013. A_UINT32 fw_ring_mpdu_drop;
  5014. /** Num buf indication to offload */
  5015. A_UINT32 ofld_local_data_ind_cnt;
  5016. /** Num buf recycle from offload */
  5017. A_UINT32 ofld_local_data_buf_recycle_cnt;
  5018. /** Num buf indication to data_rx */
  5019. A_UINT32 drx_local_data_ind_cnt;
  5020. /** Num buf recycle from data_rx */
  5021. A_UINT32 drx_local_data_buf_recycle_cnt;
  5022. /** Num buf indication to protocol */
  5023. A_UINT32 local_nondata_ind_cnt;
  5024. /** Num buf recycle from protocol */
  5025. A_UINT32 local_nondata_buf_recycle_cnt;
  5026. /** Num buf fed */
  5027. A_UINT32 fw_status_buf_ring_refill_cnt;
  5028. /** Num ring empty encountered */
  5029. A_UINT32 fw_status_buf_ring_empty_cnt;
  5030. /** Num buf fed */
  5031. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  5032. /** Num ring empty encountered */
  5033. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  5034. /** Num buf fed */
  5035. A_UINT32 fw_link_buf_ring_refill_cnt;
  5036. /** Num ring empty encountered */
  5037. A_UINT32 fw_link_buf_ring_empty_cnt;
  5038. /** Num buf fed */
  5039. A_UINT32 host_pkt_buf_ring_refill_cnt;
  5040. /** Num ring empty encountered */
  5041. A_UINT32 host_pkt_buf_ring_empty_cnt;
  5042. /** Num buf fed */
  5043. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  5044. /** Num ring empty encountered */
  5045. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  5046. /** Num buf fed */
  5047. A_UINT32 mon_status_buf_ring_refill_cnt;
  5048. /** Num ring empty encountered */
  5049. A_UINT32 mon_status_buf_ring_empty_cnt;
  5050. /** Num buf fed */
  5051. A_UINT32 mon_desc_buf_ring_refill_cnt;
  5052. /** Num ring empty encountered */
  5053. A_UINT32 mon_desc_buf_ring_empty_cnt;
  5054. /** Num buf fed */
  5055. A_UINT32 mon_dest_ring_update_cnt;
  5056. /** Num ring full encountered */
  5057. A_UINT32 mon_dest_ring_full_cnt;
  5058. /** Num rx suspend is attempted */
  5059. A_UINT32 rx_suspend_cnt;
  5060. /** Num rx suspend failed */
  5061. A_UINT32 rx_suspend_fail_cnt;
  5062. /** Num rx resume attempted */
  5063. A_UINT32 rx_resume_cnt;
  5064. /** Num rx resume failed */
  5065. A_UINT32 rx_resume_fail_cnt;
  5066. /** Num rx ring switch */
  5067. A_UINT32 rx_ring_switch_cnt;
  5068. /** Num rx ring restore */
  5069. A_UINT32 rx_ring_restore_cnt;
  5070. /** Num rx flush issued */
  5071. A_UINT32 rx_flush_cnt;
  5072. /** Num rx recovery */
  5073. A_UINT32 rx_recovery_reset_cnt;
  5074. } htt_rx_pdev_fw_stats_tlv;
  5075. typedef struct {
  5076. htt_tlv_hdr_t tlv_hdr;
  5077. /** peer mac address */
  5078. htt_mac_addr peer_mac_addr;
  5079. /** Num of tx mgmt frames with subtype on peer level */
  5080. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5081. /** Num of rx mgmt frames with subtype on peer level */
  5082. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  5083. } htt_peer_ctrl_path_txrx_stats_tlv;
  5084. #define HTT_STATS_PHY_ERR_MAX 43
  5085. typedef struct {
  5086. htt_tlv_hdr_t tlv_hdr;
  5087. /**
  5088. * BIT [ 7 : 0] :- mac_id
  5089. * BIT [31 : 8] :- reserved
  5090. */
  5091. A_UINT32 mac_id__word;
  5092. /** Num of phy err */
  5093. A_UINT32 total_phy_err_cnt;
  5094. /** Counts of different types of phy errs
  5095. * The mapping of PHY error types to phy_err array elements is HW dependent.
  5096. * The only currently-supported mapping is shown below:
  5097. *
  5098. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  5099. * 1 phyrx_err_synth_off
  5100. * 2 phyrx_err_ofdma_timing
  5101. * 3 phyrx_err_ofdma_signal_parity
  5102. * 4 phyrx_err_ofdma_rate_illegal
  5103. * 5 phyrx_err_ofdma_length_illegal
  5104. * 6 phyrx_err_ofdma_restart
  5105. * 7 phyrx_err_ofdma_service
  5106. * 8 phyrx_err_ppdu_ofdma_power_drop
  5107. * 9 phyrx_err_cck_blokker
  5108. * 10 phyrx_err_cck_timing
  5109. * 11 phyrx_err_cck_header_crc
  5110. * 12 phyrx_err_cck_rate_illegal
  5111. * 13 phyrx_err_cck_length_illegal
  5112. * 14 phyrx_err_cck_restart
  5113. * 15 phyrx_err_cck_service
  5114. * 16 phyrx_err_cck_power_drop
  5115. * 17 phyrx_err_ht_crc_err
  5116. * 18 phyrx_err_ht_length_illegal
  5117. * 19 phyrx_err_ht_rate_illegal
  5118. * 20 phyrx_err_ht_zlf
  5119. * 21 phyrx_err_false_radar_ext
  5120. * 22 phyrx_err_green_field
  5121. * 23 phyrx_err_bw_gt_dyn_bw
  5122. * 24 phyrx_err_leg_ht_mismatch
  5123. * 25 phyrx_err_vht_crc_error
  5124. * 26 phyrx_err_vht_siga_unsupported
  5125. * 27 phyrx_err_vht_lsig_len_invalid
  5126. * 28 phyrx_err_vht_ndp_or_zlf
  5127. * 29 phyrx_err_vht_nsym_lt_zero
  5128. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  5129. * 31 phyrx_err_vht_rx_skip_group_id0
  5130. * 32 phyrx_err_vht_rx_skip_group_id1to62
  5131. * 33 phyrx_err_vht_rx_skip_group_id63
  5132. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  5133. * 35 phyrx_err_defer_nap
  5134. * 36 phyrx_err_fdomain_timeout
  5135. * 37 phyrx_err_lsig_rel_check
  5136. * 38 phyrx_err_bt_collision
  5137. * 39 phyrx_err_unsupported_mu_feedback
  5138. * 40 phyrx_err_ppdu_tx_interrupt_rx
  5139. * 41 phyrx_err_unsupported_cbf
  5140. * 42 phyrx_err_other
  5141. */
  5142. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  5143. } htt_rx_pdev_fw_stats_phy_err_tlv;
  5144. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5145. /* NOTE: Variable length TLV, use length spec to infer array size */
  5146. typedef struct {
  5147. htt_tlv_hdr_t tlv_hdr;
  5148. /** Num error MPDU for each RxDMA error type */
  5149. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  5150. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  5151. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  5152. /* NOTE: Variable length TLV, use length spec to infer array size */
  5153. typedef struct {
  5154. htt_tlv_hdr_t tlv_hdr;
  5155. /** Num MPDU dropped */
  5156. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  5157. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  5158. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  5159. * TLV_TAGS:
  5160. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  5161. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  5162. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  5163. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  5164. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  5165. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  5166. */
  5167. /* NOTE:
  5168. * This structure is for documentation, and cannot be safely used directly.
  5169. * Instead, use the constituent TLV structures to fill/parse.
  5170. */
  5171. typedef struct {
  5172. htt_rx_soc_stats_t soc_stats;
  5173. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  5174. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  5175. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  5176. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  5177. } htt_rx_pdev_stats_t;
  5178. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  5179. * TLV_TAGS:
  5180. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  5181. *
  5182. */
  5183. typedef struct {
  5184. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  5185. } htt_ctrl_path_txrx_stats_t;
  5186. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  5187. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  5188. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  5189. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  5190. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  5191. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  5192. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  5193. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  5194. typedef struct {
  5195. htt_tlv_hdr_t tlv_hdr;
  5196. /* Below values are obtained from the HW Cycles counter registers */
  5197. A_UINT32 tx_frame_usec;
  5198. A_UINT32 rx_frame_usec;
  5199. A_UINT32 rx_clear_usec;
  5200. A_UINT32 my_rx_frame_usec;
  5201. A_UINT32 usec_cnt;
  5202. A_UINT32 med_rx_idle_usec;
  5203. A_UINT32 med_tx_idle_global_usec;
  5204. A_UINT32 cca_obss_usec;
  5205. } htt_pdev_stats_cca_counters_tlv;
  5206. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  5207. * due to lack of support in some host stats infrastructures for
  5208. * TLVs nested within TLVs.
  5209. */
  5210. typedef struct {
  5211. htt_tlv_hdr_t tlv_hdr;
  5212. /** The channel number on which these stats were collected */
  5213. A_UINT32 chan_num;
  5214. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5215. A_UINT32 num_records;
  5216. /**
  5217. * Bit map of valid CCA counters
  5218. * Bit0 - tx_frame_usec
  5219. * Bit1 - rx_frame_usec
  5220. * Bit2 - rx_clear_usec
  5221. * Bit3 - my_rx_frame_usec
  5222. * bit4 - usec_cnt
  5223. * Bit5 - med_rx_idle_usec
  5224. * Bit6 - med_tx_idle_global_usec
  5225. * Bit7 - cca_obss_usec
  5226. *
  5227. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5228. */
  5229. A_UINT32 valid_cca_counters_bitmap;
  5230. /** Indicates the stats collection interval
  5231. * Valid Values:
  5232. * 100 - For the 100ms interval CCA stats histogram
  5233. * 1000 - For 1sec interval CCA histogram
  5234. * 0xFFFFFFFF - For Cumulative CCA Stats
  5235. */
  5236. A_UINT32 collection_interval;
  5237. /**
  5238. * This will be followed by an array which contains the CCA stats
  5239. * collected in the last N intervals,
  5240. * if the indication is for last N intervals CCA stats.
  5241. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5242. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5243. */
  5244. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5245. } htt_pdev_cca_stats_hist_tlv;
  5246. typedef struct {
  5247. htt_tlv_hdr_t tlv_hdr;
  5248. /** The channel number on which these stats were collected */
  5249. A_UINT32 chan_num;
  5250. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  5251. A_UINT32 num_records;
  5252. /**
  5253. * Bit map of valid CCA counters
  5254. * Bit0 - tx_frame_usec
  5255. * Bit1 - rx_frame_usec
  5256. * Bit2 - rx_clear_usec
  5257. * Bit3 - my_rx_frame_usec
  5258. * bit4 - usec_cnt
  5259. * Bit5 - med_rx_idle_usec
  5260. * Bit6 - med_tx_idle_global_usec
  5261. * Bit7 - cca_obss_usec
  5262. *
  5263. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  5264. */
  5265. A_UINT32 valid_cca_counters_bitmap;
  5266. /** Indicates the stats collection interval
  5267. * Valid Values:
  5268. * 100 - For the 100ms interval CCA stats histogram
  5269. * 1000 - For 1sec interval CCA histogram
  5270. * 0xFFFFFFFF - For Cumulative CCA Stats
  5271. */
  5272. A_UINT32 collection_interval;
  5273. /**
  5274. * This will be followed by an array which contains the CCA stats
  5275. * collected in the last N intervals,
  5276. * if the indication is for last N intervals CCA stats.
  5277. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  5278. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  5279. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  5280. */
  5281. } htt_pdev_cca_stats_hist_v1_tlv;
  5282. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  5283. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  5284. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  5285. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  5286. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  5287. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  5288. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  5289. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  5290. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  5291. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  5292. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  5293. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  5294. do { \
  5295. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  5296. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  5297. } while (0)
  5298. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  5299. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  5300. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  5301. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  5302. do { \
  5303. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  5304. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  5305. } while (0)
  5306. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  5307. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  5308. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  5309. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  5310. do { \
  5311. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  5312. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  5313. } while (0)
  5314. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  5315. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  5316. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  5317. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  5318. do { \
  5319. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  5320. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  5321. } while (0)
  5322. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  5323. typedef struct {
  5324. htt_tlv_hdr_t tlv_hdr;
  5325. A_UINT32 vdev_id;
  5326. htt_mac_addr peer_mac;
  5327. A_UINT32 flow_id_flags;
  5328. /**
  5329. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  5330. * not initiated by host
  5331. */
  5332. A_UINT32 dialog_id;
  5333. A_UINT32 wake_dura_us;
  5334. A_UINT32 wake_intvl_us;
  5335. A_UINT32 sp_offset_us;
  5336. } htt_pdev_stats_twt_session_tlv;
  5337. typedef struct {
  5338. htt_tlv_hdr_t tlv_hdr;
  5339. A_UINT32 pdev_id;
  5340. A_UINT32 num_sessions;
  5341. htt_pdev_stats_twt_session_tlv twt_session[1];
  5342. } htt_pdev_stats_twt_sessions_tlv;
  5343. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  5344. * TLV_TAGS:
  5345. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  5346. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  5347. */
  5348. /* NOTE:
  5349. * This structure is for documentation, and cannot be safely used directly.
  5350. * Instead, use the constituent TLV structures to fill/parse.
  5351. */
  5352. typedef struct {
  5353. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  5354. } htt_pdev_twt_sessions_stats_t;
  5355. typedef enum {
  5356. /* Global link descriptor queued in REO */
  5357. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  5358. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  5359. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  5360. /*Number of queue descriptors of this aging group */
  5361. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  5362. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  5363. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  5364. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  5365. /* Total number of MSDUs buffered in AC */
  5366. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  5367. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  5368. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  5369. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  5370. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  5371. } htt_rx_reo_resource_sample_id_enum;
  5372. typedef struct {
  5373. htt_tlv_hdr_t tlv_hdr;
  5374. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  5375. /** htt_rx_reo_debug_sample_id_enum */
  5376. A_UINT32 sample_id;
  5377. /** Max value of all samples */
  5378. A_UINT32 total_max;
  5379. /** Average value of total samples */
  5380. A_UINT32 total_avg;
  5381. /** Num of samples including both zeros and non zeros ones*/
  5382. A_UINT32 total_sample;
  5383. /** Average value of all non zeros samples */
  5384. A_UINT32 non_zeros_avg;
  5385. /** Num of non zeros samples */
  5386. A_UINT32 non_zeros_sample;
  5387. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  5388. A_UINT32 last_non_zeros_max;
  5389. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  5390. A_UINT32 last_non_zeros_min;
  5391. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  5392. A_UINT32 last_non_zeros_avg;
  5393. /** Num of last non zero samples */
  5394. A_UINT32 last_non_zeros_sample;
  5395. } htt_rx_reo_resource_stats_tlv_v;
  5396. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  5397. * TLV_TAGS:
  5398. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  5399. */
  5400. /* NOTE:
  5401. * This structure is for documentation, and cannot be safely used directly.
  5402. * Instead, use the constituent TLV structures to fill/parse.
  5403. */
  5404. typedef struct {
  5405. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  5406. } htt_soc_reo_resource_stats_t;
  5407. /* == TX SOUNDING STATS == */
  5408. /* config_param0 */
  5409. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  5410. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  5411. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  5412. typedef enum {
  5413. /* Implicit beamforming stats */
  5414. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  5415. /* Single user short inter frame sequence steer stats */
  5416. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  5417. /* Single user random back off steer stats */
  5418. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  5419. /* Multi user short inter frame sequence steer stats */
  5420. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  5421. /* Multi user random back off steer stats */
  5422. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  5423. /* For backward compatability new modes cannot be added */
  5424. HTT_TXBF_MAX_NUM_OF_MODES = 5
  5425. } htt_txbf_sound_steer_modes;
  5426. typedef enum {
  5427. HTT_TX_AC_SOUNDING_MODE = 0,
  5428. HTT_TX_AX_SOUNDING_MODE = 1,
  5429. HTT_TX_BE_SOUNDING_MODE = 2,
  5430. HTT_TX_CMN_SOUNDING_MODE = 3,
  5431. } htt_stats_sounding_tx_mode;
  5432. typedef struct {
  5433. htt_tlv_hdr_t tlv_hdr;
  5434. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5435. /* Counts number of soundings for all steering modes in each bw */
  5436. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5437. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5438. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5439. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5440. /**
  5441. * The sounding array is a 2-D array stored as an 1-D array of
  5442. * A_UINT32. The stats for a particular user/bw combination is
  5443. * referenced with the following:
  5444. *
  5445. * sounding[(user* max_bw) + bw]
  5446. *
  5447. * ... where max_bw == 4 for 160mhz
  5448. */
  5449. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5450. /* cv upload handler stats */
  5451. /** total times CV nc mismatched */
  5452. A_UINT32 cv_nc_mismatch_err;
  5453. /** total times CV has FCS error */
  5454. A_UINT32 cv_fcs_err;
  5455. /** total times CV has invalid NSS index */
  5456. A_UINT32 cv_frag_idx_mismatch;
  5457. /** total times CV has invalid SW peer ID */
  5458. A_UINT32 cv_invalid_peer_id;
  5459. /** total times CV rejected because TXBF is not setup in peer */
  5460. A_UINT32 cv_no_txbf_setup;
  5461. /** total times CV expired while in updating state */
  5462. A_UINT32 cv_expiry_in_update;
  5463. /** total times Pkt b/w exceeding the cbf_bw */
  5464. A_UINT32 cv_pkt_bw_exceed;
  5465. /** total times CV DMA not completed */
  5466. A_UINT32 cv_dma_not_done_err;
  5467. /** total times CV update to peer failed */
  5468. A_UINT32 cv_update_failed;
  5469. /* cv query stats */
  5470. /** total times CV query happened */
  5471. A_UINT32 cv_total_query;
  5472. /** total pattern based CV query */
  5473. A_UINT32 cv_total_pattern_query;
  5474. /** total BW based CV query */
  5475. A_UINT32 cv_total_bw_query;
  5476. /** incorrect encoding in CV flags */
  5477. A_UINT32 cv_invalid_bw_coding;
  5478. /** forced sounding enabled for the peer */
  5479. A_UINT32 cv_forced_sounding;
  5480. /** standalone sounding sequence on-going */
  5481. A_UINT32 cv_standalone_sounding;
  5482. /** NC of available CV lower than expected */
  5483. A_UINT32 cv_nc_mismatch;
  5484. /** feedback type different from expected */
  5485. A_UINT32 cv_fb_type_mismatch;
  5486. /** CV BW not equal to expected BW for OFDMA */
  5487. A_UINT32 cv_ofdma_bw_mismatch;
  5488. /** CV BW not greater than or equal to expected BW */
  5489. A_UINT32 cv_bw_mismatch;
  5490. /** CV pattern not matching with the expected pattern */
  5491. A_UINT32 cv_pattern_mismatch;
  5492. /** CV available is of different preamble type than expected. */
  5493. A_UINT32 cv_preamble_mismatch;
  5494. /** NR of available CV is lower than expected. */
  5495. A_UINT32 cv_nr_mismatch;
  5496. /** CV in use count has exceeded threshold and cannot be used further. */
  5497. A_UINT32 cv_in_use_cnt_exceeded;
  5498. /** A valid CV has been found. */
  5499. A_UINT32 cv_found;
  5500. /** No valid CV was found. */
  5501. A_UINT32 cv_not_found;
  5502. /** Sounding per user in 320MHz bandwidth */
  5503. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5504. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5505. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5506. /* This part can be used for new counters added for CV query/upload. */
  5507. /** non-trigger based ranging sequence on-going */
  5508. A_UINT32 cv_ntbr_sounding;
  5509. /** CV found, but upload is in progress. */
  5510. A_UINT32 cv_found_upload_in_progress;
  5511. /** Expired CV found during query. */
  5512. A_UINT32 cv_expired_during_query;
  5513. /** total times CV dma timeout happened */
  5514. A_UINT32 cv_dma_timeout_error;
  5515. /** total times CV bufs uploaded for IBF case */
  5516. A_UINT32 cv_buf_ibf_uploads;
  5517. /** total times CV bufs uploaded for EBF case */
  5518. A_UINT32 cv_buf_ebf_uploads;
  5519. /** total times CV bufs received from IPC ring */
  5520. A_UINT32 cv_buf_received;
  5521. /** total times CV bufs fed back to the IPC ring */
  5522. A_UINT32 cv_buf_fed_back;
  5523. } htt_tx_sounding_stats_tlv;
  5524. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5525. * TLV_TAGS:
  5526. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  5527. */
  5528. /* NOTE:
  5529. * This structure is for documentation, and cannot be safely used directly.
  5530. * Instead, use the constituent TLV structures to fill/parse.
  5531. */
  5532. typedef struct {
  5533. htt_tx_sounding_stats_tlv sounding_tlv;
  5534. } htt_tx_sounding_stats_t;
  5535. typedef struct {
  5536. htt_tlv_hdr_t tlv_hdr;
  5537. A_UINT32 num_obss_tx_ppdu_success;
  5538. A_UINT32 num_obss_tx_ppdu_failure;
  5539. /** num_sr_tx_transmissions:
  5540. * Counter of TX done by aborting other BSS RX with spatial reuse
  5541. * (for cases where rx RSSI from other BSS is below the packet-detection
  5542. * threshold for doing spatial reuse)
  5543. */
  5544. union {
  5545. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  5546. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  5547. };
  5548. union {
  5549. /**
  5550. * Count the number of times the RSSI from an other-BSS signal
  5551. * is below the spatial reuse power threshold, thus providing an
  5552. * opportunity for spatial reuse since OBSS interference will be
  5553. * inconsequential.
  5554. */
  5555. A_UINT32 num_spatial_reuse_opportunities;
  5556. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  5557. * This old name has been deprecated because it does not
  5558. * clearly and accurately reflect the information stored within
  5559. * this field.
  5560. * Use the new name (num_spatial_reuse_opportunities) instead of
  5561. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  5562. */
  5563. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  5564. };
  5565. /**
  5566. * Count of number of times OBSS frames were aborted and non-SRG
  5567. * opportunities were created. Non-SRG opportunities are created when
  5568. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  5569. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  5570. * allow non-SRG TX.
  5571. */
  5572. A_UINT32 num_non_srg_opportunities;
  5573. /**
  5574. * Count of number of times TX PPDU were transmitted using non-SRG
  5575. * opportunities created. Incoming OBSS frame RSSI is compared with per
  5576. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  5577. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  5578. * tranmission happens.
  5579. */
  5580. A_UINT32 num_non_srg_ppdu_tried;
  5581. /**
  5582. * Count of number of times non-SRG based TX transmissions were successful
  5583. */
  5584. A_UINT32 num_non_srg_ppdu_success;
  5585. /**
  5586. * Count of number of times OBSS frames were aborted and SRG opportunities
  5587. * were created. Srg opportunities are created when incoming OBSS RSSI
  5588. * is less than the global configured SRG RSSI threshold and SRC OBSS
  5589. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  5590. * registers allow SRG TX.
  5591. */
  5592. A_UINT32 num_srg_opportunities;
  5593. /**
  5594. * Count of number of times TX PPDU were transmitted using SRG
  5595. * opportunities created.
  5596. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  5597. * threshold configured in each PPDU.
  5598. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  5599. * then SRG tranmission happens.
  5600. */
  5601. A_UINT32 num_srg_ppdu_tried;
  5602. /**
  5603. * Count of number of times SRG based TX transmissions were successful
  5604. */
  5605. A_UINT32 num_srg_ppdu_success;
  5606. /**
  5607. * Count of number of times PSR opportunities were created by aborting
  5608. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  5609. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  5610. * based spatial reuse.
  5611. */
  5612. A_UINT32 num_psr_opportunities;
  5613. /**
  5614. * Count of number of times TX PPDU were transmitted using PSR
  5615. * opportunities created.
  5616. */
  5617. A_UINT32 num_psr_ppdu_tried;
  5618. /**
  5619. * Count of number of times PSR based TX transmissions were successful.
  5620. */
  5621. A_UINT32 num_psr_ppdu_success;
  5622. /**
  5623. * Count of number of times TX PPDU per access category were transmitted
  5624. * using non-SRG opportunities created.
  5625. */
  5626. A_UINT32 num_non_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5627. /**
  5628. * Count of number of times non-SRG based TX transmissions per access
  5629. * category were successful
  5630. */
  5631. A_UINT32 num_non_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5632. /**
  5633. * Count of number of times TX PPDU per access category were transmitted
  5634. * using SRG opportunities created.
  5635. */
  5636. A_UINT32 num_srg_ppdu_tried_per_ac[HTT_NUM_AC_WMM];
  5637. /**
  5638. * Count of number of times SRG based TX transmissions per access
  5639. * category were successful
  5640. */
  5641. A_UINT32 num_srg_ppdu_success_per_ac[HTT_NUM_AC_WMM];
  5642. /**
  5643. * Count of number of times ppdu was flushed due to ongoing OBSS
  5644. * frame duration value lesser than minimum required frame duration.
  5645. */
  5646. A_UINT32 num_obss_min_duration_check_flush_cnt;
  5647. /**
  5648. * Count of number of times ppdu was flushed due to ppdu duration
  5649. * exceeding aborted OBSS frame duration
  5650. */
  5651. A_UINT32 num_sr_ppdu_abort_flush_cnt;
  5652. } htt_pdev_obss_pd_stats_tlv;
  5653. /* NOTE:
  5654. * This structure is for documentation, and cannot be safely used directly.
  5655. * Instead, use the constituent TLV structures to fill/parse.
  5656. */
  5657. typedef struct {
  5658. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  5659. } htt_pdev_obss_pd_stats_t;
  5660. typedef struct {
  5661. htt_tlv_hdr_t tlv_hdr;
  5662. A_UINT32 pdev_id;
  5663. A_UINT32 current_head_idx;
  5664. A_UINT32 current_tail_idx;
  5665. A_UINT32 num_htt_msgs_sent;
  5666. /**
  5667. * Time in milliseconds for which the ring has been in
  5668. * its current backpressure condition
  5669. */
  5670. A_UINT32 backpressure_time_ms;
  5671. /** backpressure_hist -
  5672. * histogram showing how many times different degrees of backpressure
  5673. * duration occurred:
  5674. * Index 0 indicates the number of times ring was
  5675. * continously in backpressure state for 100 - 200ms.
  5676. * Index 1 indicates the number of times ring was
  5677. * continously in backpressure state for 200 - 300ms.
  5678. * Index 2 indicates the number of times ring was
  5679. * continously in backpressure state for 300 - 400ms.
  5680. * Index 3 indicates the number of times ring was
  5681. * continously in backpressure state for 400 - 500ms.
  5682. * Index 4 indicates the number of times ring was
  5683. * continously in backpressure state beyond 500ms.
  5684. */
  5685. A_UINT32 backpressure_hist[5];
  5686. } htt_ring_backpressure_stats_tlv;
  5687. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  5688. * TLV_TAGS:
  5689. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  5690. */
  5691. /* NOTE:
  5692. * This structure is for documentation, and cannot be safely used directly.
  5693. * Instead, use the constituent TLV structures to fill/parse.
  5694. */
  5695. typedef struct {
  5696. htt_sring_cmn_tlv cmn_tlv;
  5697. struct {
  5698. htt_stats_string_tlv sring_str_tlv;
  5699. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  5700. } r[1]; /* variable-length array */
  5701. } htt_ring_backpressure_stats_t;
  5702. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  5703. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  5704. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  5705. typedef struct {
  5706. htt_tlv_hdr_t tlv_hdr;
  5707. /** print_header:
  5708. * This field suggests whether the host should print a header when
  5709. * displaying the TLV (because this is the first latency_prof_stats
  5710. * TLV within a series), or if only the TLV contents should be displayed
  5711. * without a header (because this is not the first TLV within the series).
  5712. */
  5713. A_UINT32 print_header;
  5714. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  5715. /** number of data values included in the tot sum */
  5716. A_UINT32 cnt;
  5717. /** time in us */
  5718. A_UINT32 min;
  5719. /** time in us */
  5720. A_UINT32 max;
  5721. A_UINT32 last;
  5722. /** time in us */
  5723. A_UINT32 tot;
  5724. /** time in us */
  5725. A_UINT32 avg;
  5726. /** hist_intvl:
  5727. * Histogram interval, i.e. the latency range covered by each
  5728. * bin of the histogram, in microsecond units.
  5729. * hist[0] counts how many latencies were between 0 to hist_intvl
  5730. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  5731. * hist[2] counts how many latencies were more than 2*hist_intvl
  5732. */
  5733. A_UINT32 hist_intvl;
  5734. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  5735. /** max page faults in any 1 sampling window */
  5736. A_UINT32 page_fault_max;
  5737. /** summed over all sampling windows */
  5738. A_UINT32 page_fault_total;
  5739. /** ignored_latency_count:
  5740. * ignore some of profile latency to avoid avg skewing
  5741. */
  5742. A_UINT32 ignored_latency_count;
  5743. /** interrupts_max: max interrupts within any single sampling window */
  5744. A_UINT32 interrupts_max;
  5745. /** interrupts_hist: histogram of interrupt rate
  5746. * bin0 contains the number of sampling windows that had 0 interrupts,
  5747. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  5748. * bin2 contains the number of sampling windows that had > 4 interrupts
  5749. */
  5750. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  5751. } htt_latency_prof_stats_tlv;
  5752. typedef struct {
  5753. htt_tlv_hdr_t tlv_hdr;
  5754. /** duration:
  5755. * Time period over which counts were gathered, units = microseconds.
  5756. */
  5757. A_UINT32 duration;
  5758. A_UINT32 tx_msdu_cnt;
  5759. A_UINT32 tx_mpdu_cnt;
  5760. A_UINT32 tx_ppdu_cnt;
  5761. A_UINT32 rx_msdu_cnt;
  5762. A_UINT32 rx_mpdu_cnt;
  5763. } htt_latency_prof_ctx_tlv;
  5764. typedef struct {
  5765. htt_tlv_hdr_t tlv_hdr;
  5766. /** count of enabled profiles */
  5767. A_UINT32 prof_enable_cnt;
  5768. } htt_latency_prof_cnt_tlv;
  5769. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  5770. * TLV_TAGS:
  5771. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  5772. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  5773. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  5774. */
  5775. /* NOTE:
  5776. * This structure is for documentation, and cannot be safely used directly.
  5777. * Instead, use the constituent TLV structures to fill/parse.
  5778. */
  5779. typedef struct {
  5780. htt_latency_prof_stats_tlv latency_prof_stat;
  5781. htt_latency_prof_ctx_tlv latency_ctx_stat;
  5782. htt_latency_prof_cnt_tlv latency_cnt_stat;
  5783. } htt_soc_latency_stats_t;
  5784. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  5785. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  5786. #define HTT_RX_SQUARE_INDEX 6
  5787. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  5788. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  5789. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  5790. * TLV_TAGS:
  5791. * - HTT_STATS_RX_FSE_STATS_TAG
  5792. */
  5793. typedef struct {
  5794. htt_tlv_hdr_t tlv_hdr;
  5795. /**
  5796. * Number of times host requested for fse enable/disable
  5797. */
  5798. A_UINT32 fse_enable_cnt;
  5799. A_UINT32 fse_disable_cnt;
  5800. /**
  5801. * Number of times host requested for fse cache invalidation
  5802. * individual entries or full cache
  5803. */
  5804. A_UINT32 fse_cache_invalidate_entry_cnt;
  5805. A_UINT32 fse_full_cache_invalidate_cnt;
  5806. /**
  5807. * Cache hits count will increase if there is a matching flow in the cache
  5808. * There is no register for cache miss but the number of cache misses can
  5809. * be calculated as
  5810. * cache miss = (num_searches - cache_hits)
  5811. * Thus, there is no need to have a separate variable for cache misses.
  5812. * Num searches is flow search times done in the cache.
  5813. */
  5814. A_UINT32 fse_num_cache_hits_cnt;
  5815. A_UINT32 fse_num_searches_cnt;
  5816. /**
  5817. * Cache Occupancy holds 2 types of values: Peak and Current.
  5818. * 10 bins are used to keep track of peak occupancy.
  5819. * 8 of these bins represent ranges of values, while the first and last
  5820. * bins represent the extreme cases of the cache being completely empty
  5821. * or completely full.
  5822. * For the non-extreme bins, the number of cache occupancy values per
  5823. * bin is the maximum cache occupancy (128), divided by the number of
  5824. * non-extreme bins (8), so 128/8 = 16 values per bin.
  5825. * The range of values for each histogram bins is specified below:
  5826. * Bin0 = Counter increments when cache occupancy is empty
  5827. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  5828. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  5829. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  5830. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  5831. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  5832. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  5833. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  5834. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  5835. * Bin9 = Counter increments when cache occupancy is equal to 128
  5836. * The above histogram bin definitions apply to both the peak-occupancy
  5837. * histogram and the current-occupancy histogram.
  5838. *
  5839. * @fse_cache_occupancy_peak_cnt:
  5840. * Array records periodically PEAK cache occupancy values.
  5841. * Peak Occupancy will increment only if it is greater than current
  5842. * occupancy value.
  5843. *
  5844. * @fse_cache_occupancy_curr_cnt:
  5845. * Array records periodically current cache occupancy value.
  5846. * Current Cache occupancy always holds instant snapshot of
  5847. * current number of cache entries.
  5848. **/
  5849. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  5850. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  5851. /**
  5852. * Square stat is sum of squares of cache occupancy to better understand
  5853. * any variation/deviation within each cache set, over a given time-window.
  5854. *
  5855. * Square stat is calculated this way:
  5856. * Square = SUM(Squares of all Occupancy in a Set) / 8
  5857. * The cache has 16-way set associativity, so the occupancy of a
  5858. * set can vary from 0 to 16. There are 8 sets within the cache.
  5859. * Therefore, the minimum possible square value is 0, and the maximum
  5860. * possible square value is (8*16^2) / 8 = 256.
  5861. *
  5862. * 6 bins are used to keep track of square stats:
  5863. * Bin0 = increments when square of current cache occupancy is zero
  5864. * Bin1 = increments when square of current cache occupancy is within
  5865. * [1 to 50]
  5866. * Bin2 = increments when square of current cache occupancy is within
  5867. * [51 to 100]
  5868. * Bin3 = increments when square of current cache occupancy is within
  5869. * [101 to 200]
  5870. * Bin4 = increments when square of current cache occupancy is within
  5871. * [201 to 255]
  5872. * Bin5 = increments when square of current cache occupancy is 256
  5873. */
  5874. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  5875. /**
  5876. * Search stats has 2 types of values: Peak Pending and Number of
  5877. * Search Pending.
  5878. * GSE command ring for FSE can hold maximum of 5 Pending searches
  5879. * at any given time.
  5880. *
  5881. * 4 bins are used to keep track of search stats:
  5882. * Bin0 = Counter increments when there are NO pending searches
  5883. * (For peak, it will be number of pending searches greater
  5884. * than GSE command ring FIFO outstanding requests.
  5885. * For Search Pending, it will be number of pending search
  5886. * inside GSE command ring FIFO.)
  5887. * Bin1 = Counter increments when number of pending searches are within
  5888. * [1 to 2]
  5889. * Bin2 = Counter increments when number of pending searches are within
  5890. * [3 to 4]
  5891. * Bin3 = Counter increments when number of pending searches are
  5892. * greater/equal to [ >= 5]
  5893. */
  5894. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  5895. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  5896. } htt_rx_fse_stats_tlv;
  5897. /* NOTE:
  5898. * This structure is for documentation, and cannot be safely used directly.
  5899. * Instead, use the constituent TLV structures to fill/parse.
  5900. */
  5901. typedef struct {
  5902. htt_rx_fse_stats_tlv rx_fse_stats;
  5903. } htt_rx_fse_stats_t;
  5904. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  5905. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  5906. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  5907. typedef struct {
  5908. htt_tlv_hdr_t tlv_hdr;
  5909. /** SU TxBF TX MCS stats */
  5910. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5911. /** Implicit BF TX MCS stats */
  5912. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5913. /** Open loop TX MCS stats */
  5914. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5915. /** SU TxBF TX NSS stats */
  5916. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5917. /** Implicit BF TX NSS stats */
  5918. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5919. /** Open loop TX NSS stats */
  5920. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5921. /** SU TxBF TX BW stats */
  5922. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5923. /** Implicit BF TX BW stats */
  5924. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5925. /** Open loop TX BW stats */
  5926. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5927. /** Legacy and OFDM TX rate stats */
  5928. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  5929. /** SU TxBF TX BW stats */
  5930. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5931. /** Implicit BF TX BW stats */
  5932. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5933. /** Open loop TX BW stats */
  5934. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5935. } htt_tx_pdev_txbf_rate_stats_tlv;
  5936. typedef enum {
  5937. HTT_STATS_RC_MODE_DLSU = 0,
  5938. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  5939. HTT_STATS_RC_MODE_DLOFDMA = 2,
  5940. } htt_stats_rc_mode;
  5941. typedef struct {
  5942. A_UINT32 ppdus_tried;
  5943. A_UINT32 ppdus_ack_failed;
  5944. A_UINT32 mpdus_tried;
  5945. A_UINT32 mpdus_failed;
  5946. } htt_tx_rate_stats_t;
  5947. typedef enum {
  5948. HTT_RC_MODE_SU_OL,
  5949. HTT_RC_MODE_SU_BF,
  5950. HTT_RC_MODE_MU1_INTF,
  5951. HTT_RC_MODE_MU2_INTF,
  5952. HTT_Rc_MODE_MU3_INTF,
  5953. HTT_RC_MODE_MU4_INTF,
  5954. HTT_RC_MODE_MU5_INTF,
  5955. HTT_RC_MODE_MU6_INTF,
  5956. HTT_RC_MODE_MU7_INTF,
  5957. HTT_RC_MODE_2D_COUNT,
  5958. } HTT_RC_MODE;
  5959. typedef enum {
  5960. HTT_STATS_RU_TYPE_INVALID = 0,
  5961. HTT_STATS_RU_TYPE_SINGLE_RU_ONLY = 1,
  5962. HTT_STATS_RU_TYPE_SINGLE_AND_MULTI_RU = 2,
  5963. } htt_stats_ru_type;
  5964. typedef struct {
  5965. htt_tlv_hdr_t tlv_hdr;
  5966. /** HTT_STATS_RC_MODE_XX */
  5967. A_UINT32 rc_mode;
  5968. A_UINT32 last_probed_mcs;
  5969. A_UINT32 last_probed_nss;
  5970. A_UINT32 last_probed_bw;
  5971. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  5972. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5973. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5974. /** 320MHz extension for PER */
  5975. htt_tx_rate_stats_t per_bw320;
  5976. A_UINT32 probe_cnt_per_rcmode[HTT_RC_MODE_2D_COUNT];
  5977. htt_stats_ru_type ru_type; /* refer to htt_stats_ru_type */
  5978. htt_tx_rate_stats_t per_ru[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  5979. } htt_tx_rate_stats_per_tlv;
  5980. /* NOTE:
  5981. * This structure is for documentation, and cannot be safely used directly.
  5982. * Instead, use the constituent TLV structures to fill/parse.
  5983. */
  5984. typedef struct {
  5985. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  5986. } htt_pdev_txbf_rate_stats_t;
  5987. typedef struct {
  5988. htt_tx_rate_stats_per_tlv per_stats;
  5989. } htt_tx_pdev_per_stats_t;
  5990. typedef enum {
  5991. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  5992. HTT_ULTRIG_PSPOLL_TRIGGER,
  5993. HTT_ULTRIG_UAPSD_TRIGGER,
  5994. HTT_ULTRIG_11AX_TRIGGER,
  5995. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  5996. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  5997. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  5998. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  5999. typedef enum {
  6000. HTT_11AX_TRIGGER_BASIC_E = 0,
  6001. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  6002. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  6003. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  6004. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  6005. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  6006. HTT_11AX_TRIGGER_BQRP_E = 6,
  6007. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  6008. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  6009. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  6010. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  6011. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  6012. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  6013. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  6014. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  6015. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  6016. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  6017. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  6018. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  6019. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  6020. /* Actual resp type sent by STA for trigger
  6021. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  6022. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  6023. /* Counter for MCS 0-13 */
  6024. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  6025. /* Counters BW 20,40,80,160,320 */
  6026. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  6027. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  6028. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  6029. * TLV_TAGS:
  6030. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  6031. */
  6032. typedef struct {
  6033. htt_tlv_hdr_t tlv_hdr;
  6034. A_UINT32 pdev_id;
  6035. /**
  6036. * Trigger Type reported by HWSCH on RX reception
  6037. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  6038. */
  6039. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  6040. /**
  6041. * 11AX Trigger Type on RX reception
  6042. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  6043. */
  6044. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  6045. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  6046. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6047. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  6048. /**
  6049. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  6050. * Super set of num_data_ppdu_responded_per_hwq,
  6051. * num_null_delimiters_responded_per_hwq
  6052. */
  6053. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  6054. /**
  6055. * Time interval between current time ms and last successful trigger RX
  6056. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  6057. */
  6058. A_UINT32 last_trig_rx_time_delta_ms;
  6059. /**
  6060. * Rate Statistics for UL OFDMA
  6061. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  6062. */
  6063. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6064. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  6065. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  6066. A_UINT32 ul_ofdma_tx_ldpc;
  6067. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6068. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  6069. A_UINT32 trig_based_ppdu_tx;
  6070. A_UINT32 rbo_based_ppdu_tx;
  6071. /** Switch MU EDCA to SU EDCA Count */
  6072. A_UINT32 mu_edca_to_su_edca_switch_count;
  6073. /** Num MU EDCA applied Count */
  6074. A_UINT32 num_mu_edca_param_apply_count;
  6075. /**
  6076. * Current MU EDCA Parameters for WMM ACs
  6077. * Mode - 0 - SU EDCA, 1- MU EDCA
  6078. */
  6079. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  6080. /** Contention Window minimum. Range: 1 - 10 */
  6081. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  6082. /** Contention Window maximum. Range: 1 - 10 */
  6083. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  6084. /** AIFS value - 0 -255 */
  6085. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  6086. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  6087. } htt_sta_ul_ofdma_stats_tlv;
  6088. /* NOTE:
  6089. * This structure is for documentation, and cannot be safely used directly.
  6090. * Instead, use the constituent TLV structures to fill/parse.
  6091. */
  6092. typedef struct {
  6093. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  6094. } htt_sta_11ax_ul_stats_t;
  6095. typedef struct {
  6096. htt_tlv_hdr_t tlv_hdr;
  6097. /** No of Fine Timing Measurement frames transmitted successfully */
  6098. A_UINT32 tx_ftm_suc;
  6099. /**
  6100. * No of Fine Timing Measurement frames transmitted successfully
  6101. * after retry
  6102. */
  6103. A_UINT32 tx_ftm_suc_retry;
  6104. /** No of Fine Timing Measurement frames not transmitted successfully */
  6105. A_UINT32 tx_ftm_fail;
  6106. /**
  6107. * No of Fine Timing Measurement Request frames received,
  6108. * including initial, non-initial, and duplicates
  6109. */
  6110. A_UINT32 rx_ftmr_cnt;
  6111. /**
  6112. * No of duplicate Fine Timing Measurement Request frames received,
  6113. * including both initial and non-initial
  6114. */
  6115. A_UINT32 rx_ftmr_dup_cnt;
  6116. /** No of initial Fine Timing Measurement Request frames received */
  6117. A_UINT32 rx_iftmr_cnt;
  6118. /**
  6119. * No of duplicate initial Fine Timing Measurement Request frames received
  6120. */
  6121. A_UINT32 rx_iftmr_dup_cnt;
  6122. /** No of responder sessions rejected when initiator was active */
  6123. A_UINT32 initiator_active_responder_rejected_cnt;
  6124. /** Responder terminate count */
  6125. A_UINT32 responder_terminate_cnt;
  6126. A_UINT32 vdev_id;
  6127. } htt_vdev_rtt_resp_stats_tlv;
  6128. typedef struct {
  6129. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  6130. } htt_vdev_rtt_resp_stats_t;
  6131. typedef struct {
  6132. htt_tlv_hdr_t tlv_hdr;
  6133. A_UINT32 vdev_id;
  6134. /**
  6135. * No of Fine Timing Measurement request frames transmitted successfully
  6136. */
  6137. A_UINT32 tx_ftmr_cnt;
  6138. /**
  6139. * No of Fine Timing Measurement request frames not transmitted successfully
  6140. */
  6141. A_UINT32 tx_ftmr_fail;
  6142. /**
  6143. * No of Fine Timing Measurement request frames transmitted successfully
  6144. * after retry
  6145. */
  6146. A_UINT32 tx_ftmr_suc_retry;
  6147. /**
  6148. * No of Fine Timing Measurement frames received, including initial,
  6149. * non-initial, and duplicates
  6150. */
  6151. A_UINT32 rx_ftm_cnt;
  6152. /** Initiator Terminate count */
  6153. A_UINT32 initiator_terminate_cnt;
  6154. /** Debug count to check the Measurement request from host */
  6155. A_UINT32 tx_meas_req_count;
  6156. } htt_vdev_rtt_init_stats_tlv;
  6157. typedef struct {
  6158. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  6159. } htt_vdev_rtt_init_stats_t;
  6160. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  6161. * TLV_TAGS:
  6162. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  6163. */
  6164. /* NOTE:
  6165. * This structure is for documentation, and cannot be safely used directly.
  6166. * Instead, use the constituent TLV structures to fill/parse.
  6167. */
  6168. typedef struct {
  6169. htt_tlv_hdr_t tlv_hdr;
  6170. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  6171. A_UINT32 pktlog_lite_drop_cnt;
  6172. /** No of pktlog payloads that were dropped in TQM path */
  6173. A_UINT32 pktlog_tqm_drop_cnt;
  6174. /** No of pktlog ppdu stats payloads that were dropped */
  6175. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  6176. /** No of pktlog ppdu ctrl payloads that were dropped */
  6177. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  6178. /** No of pktlog sw events payloads that were dropped */
  6179. A_UINT32 pktlog_sw_events_drop_cnt;
  6180. } htt_pktlog_and_htt_ring_stats_tlv;
  6181. #define HTT_DLPAGER_STATS_MAX_HIST 10
  6182. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  6183. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  6184. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  6185. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  6186. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  6187. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  6188. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  6189. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  6190. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  6191. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  6192. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  6193. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  6194. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  6195. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  6196. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  6197. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6198. do { \
  6199. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  6200. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  6201. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  6202. } while (0)
  6203. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  6204. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  6205. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  6206. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  6207. do { \
  6208. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  6209. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  6210. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  6211. } while (0)
  6212. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  6213. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  6214. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  6215. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  6216. do { \
  6217. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  6218. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  6219. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  6220. } while (0)
  6221. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  6222. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  6223. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  6224. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  6225. do { \
  6226. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  6227. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  6228. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  6229. } while (0)
  6230. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  6231. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  6232. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  6233. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  6234. do { \
  6235. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  6236. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  6237. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  6238. } while (0)
  6239. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  6240. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  6241. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  6242. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  6243. do { \
  6244. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  6245. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  6246. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  6247. } while (0)
  6248. enum {
  6249. HTT_STATS_PAGE_LOCKED = 0,
  6250. HTT_STATS_PAGE_UNLOCKED = 1,
  6251. HTT_STATS_NUM_PAGE_LOCK_STATES
  6252. };
  6253. /* dlPagerStats structure
  6254. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  6255. typedef struct{
  6256. /** msg_dword_1 bitfields:
  6257. * async_lock : 8,
  6258. * sync_lock : 8,
  6259. * reserved : 16;
  6260. */
  6261. A_UINT32 msg_dword_1;
  6262. /** mst_dword_2 bitfields:
  6263. * total_locked_pages : 16,
  6264. * total_free_pages : 16;
  6265. */
  6266. A_UINT32 msg_dword_2;
  6267. /** msg_dword_3 bitfields:
  6268. * last_locked_page_idx : 16,
  6269. * last_unlocked_page_idx : 16;
  6270. */
  6271. A_UINT32 msg_dword_3;
  6272. struct {
  6273. A_UINT32 page_num;
  6274. A_UINT32 num_of_pages;
  6275. /** timestamp is in microsecond units, from SoC timer clock */
  6276. A_UINT32 timestamp_lsbs;
  6277. A_UINT32 timestamp_msbs;
  6278. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  6279. } htt_dl_pager_stats_tlv;
  6280. /* NOTE:
  6281. * This structure is for documentation, and cannot be safely used directly.
  6282. * Instead, use the constituent TLV structures to fill/parse.
  6283. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  6284. * TLV_TAGS:
  6285. * - HTT_STATS_DLPAGER_STATS_TAG
  6286. */
  6287. typedef struct {
  6288. htt_tlv_hdr_t tlv_hdr;
  6289. htt_dl_pager_stats_tlv dl_pager_stats;
  6290. } htt_dlpager_stats_t;
  6291. /*======= PHY STATS ====================*/
  6292. /*
  6293. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  6294. * TLV_TAGS:
  6295. * - HTT_STATS_PHY_COUNTERS_TAG
  6296. * - HTT_STATS_PHY_STATS_TAG
  6297. */
  6298. #define HTT_MAX_RX_PKT_CNT 8
  6299. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  6300. #define HTT_MAX_PER_BLK_ERR_CNT 20
  6301. #define HTT_MAX_RX_OTA_ERR_CNT 14
  6302. typedef enum {
  6303. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  6304. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  6305. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  6306. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  6307. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  6308. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  6309. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  6310. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  6311. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  6312. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  6313. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  6314. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  6315. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  6316. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  6317. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  6318. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  6319. } HTT_STATS_CHANNEL_FLAGS;
  6320. typedef enum {
  6321. HTT_STATS_RF_MODE_MIN = 0,
  6322. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  6323. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  6324. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  6325. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  6326. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  6327. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  6328. HTT_STATS_RF_MODE_INVALID = 0xff,
  6329. } HTT_STATS_RF_MODE;
  6330. typedef enum {
  6331. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  6332. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Trigered due to error */
  6333. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  6334. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  6335. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  6336. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Trigered due to band change */
  6337. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Trigered due to calibrations */
  6338. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  6339. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Trigered due to channel width change */
  6340. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Trigered due to warm reset we want to just restore calibrations */
  6341. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Trigered due to cold reset we want to just restore calibrations */
  6342. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Trigered due to phy warm reset we want to just restore calibrations */
  6343. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Trigered due to SSR Restart */
  6344. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  6345. /* 0x00004000, 0x00008000 reserved */
  6346. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  6347. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  6348. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  6349. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  6350. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Trigered due to phy warm reset we want to just restore calibrations */
  6351. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  6352. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset trigered due to NOC Address/Slave error originating at LMAC */
  6353. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  6354. } HTT_STATS_RESET_CAUSE;
  6355. typedef enum {
  6356. HTT_CHANNEL_RATE_FULL,
  6357. HTT_CHANNEL_RATE_HALF,
  6358. HTT_CHANNEL_RATE_QUARTER,
  6359. HTT_CHANNEL_RATE_COUNT
  6360. } HTT_CHANNEL_RATE;
  6361. typedef enum {
  6362. HTT_PHY_BW_IDX_20MHz = 0,
  6363. HTT_PHY_BW_IDX_40MHz = 1,
  6364. HTT_PHY_BW_IDX_80MHz = 2,
  6365. HTT_PHY_BW_IDX_80Plus80 = 3,
  6366. HTT_PHY_BW_IDX_160MHz = 4,
  6367. HTT_PHY_BW_IDX_10MHz = 5,
  6368. HTT_PHY_BW_IDX_5MHz = 6,
  6369. HTT_PHY_BW_IDX_165MHz = 7,
  6370. } HTT_PHY_BW_IDX;
  6371. typedef enum {
  6372. HTT_WHAL_CONFIG_NONE = 0x00000000,
  6373. HTT_WHAL_CONFIG_NF_WAR = 0x00000001,
  6374. HTT_WHAL_CONFIG_CAL_WAR = 0x00000002,
  6375. HTT_WHAL_CONFIG_DO_NF_CAL = 0x00000004,
  6376. HTT_WHAL_CONFIG_SET_WAIT_FOR_NF_CAL = 0x00000008,
  6377. HTT_WHAL_CONFIG_FORCED_TX_PWR = 0x00000010,
  6378. HTT_WHAL_CONFIG_FORCED_GAIN_IDX = 0x00000020,
  6379. HTT_WHAL_CONFIG_FORCED_PER_CHAIN = 0x00000040,
  6380. } HTT_WHAL_CONFIG;
  6381. typedef struct {
  6382. htt_tlv_hdr_t tlv_hdr;
  6383. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  6384. A_UINT32 rx_ofdma_timing_err_cnt;
  6385. /** rx_cck_fail_cnt:
  6386. * number of cck error counts due to rx reception failure because of
  6387. * timing error in cck
  6388. */
  6389. A_UINT32 rx_cck_fail_cnt;
  6390. /** number of times tx abort initiated by mac */
  6391. A_UINT32 mactx_abort_cnt;
  6392. /** number of times rx abort initiated by mac */
  6393. A_UINT32 macrx_abort_cnt;
  6394. /** number of times tx abort initiated by phy */
  6395. A_UINT32 phytx_abort_cnt;
  6396. /** number of times rx abort initiated by phy */
  6397. A_UINT32 phyrx_abort_cnt;
  6398. /** number of rx defered count initiated by phy */
  6399. A_UINT32 phyrx_defer_abort_cnt;
  6400. /** number of sizing events generated at LSTF */
  6401. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  6402. /** number of sizing events generated at non-legacy LTF */
  6403. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  6404. /** rx_pkt_cnt -
  6405. * Received EOP (end-of-packet) count per packet type;
  6406. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6407. * [6-7]=RSVD
  6408. */
  6409. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  6410. /** rx_pkt_crc_pass_cnt -
  6411. * Received EOP (end-of-packet) count per packet type;
  6412. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  6413. * [6-7]=RSVD
  6414. */
  6415. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  6416. /** per_blk_err_cnt -
  6417. * Error count per error source;
  6418. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  6419. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  6420. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  6421. * [13-19]=RSVD
  6422. */
  6423. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  6424. /** rx_ota_err_cnt -
  6425. * RXTD OTA (over-the-air) error count per error reason;
  6426. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  6427. * [3] = cck fail; [4] = power surge; [5] = power drop;
  6428. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  6429. * [8] = coarse timing timeout error
  6430. * [9-13]=RSVD
  6431. */
  6432. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  6433. } htt_phy_counters_tlv;
  6434. typedef struct {
  6435. htt_tlv_hdr_t tlv_hdr;
  6436. /** per chain hw noise floor values in dBm */
  6437. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  6438. /** number of false radars detected */
  6439. A_UINT32 false_radar_cnt;
  6440. /** number of channel switches happened due to radar detection */
  6441. A_UINT32 radar_cs_cnt;
  6442. /** ani_level -
  6443. * ANI level (noise interference) corresponds to the channel
  6444. * the desense levels range from -5 to 15 in dB units,
  6445. * higher values indicating more noise interference.
  6446. */
  6447. A_INT32 ani_level;
  6448. /** running time in minutes since FW boot */
  6449. A_UINT32 fw_run_time;
  6450. /** per chain runtime noise floor values in dBm */
  6451. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  6452. } htt_phy_stats_tlv;
  6453. typedef struct {
  6454. htt_tlv_hdr_t tlv_hdr;
  6455. /** current pdev_id */
  6456. A_UINT32 pdev_id;
  6457. /** current channel information */
  6458. A_UINT32 chan_mhz;
  6459. /** center_freq1, center_freq2 in mhz */
  6460. A_UINT32 chan_band_center_freq1;
  6461. A_UINT32 chan_band_center_freq2;
  6462. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  6463. A_UINT32 chan_phy_mode;
  6464. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  6465. A_UINT32 chan_flags;
  6466. /** channel Num updated to virtual phybase */
  6467. A_UINT32 chan_num;
  6468. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  6469. A_UINT32 reset_cause;
  6470. /** Cause for the previous phy reset */
  6471. A_UINT32 prev_reset_cause;
  6472. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  6473. A_UINT32 phy_warm_reset_src;
  6474. /** rxGain Table selection mode - register settings
  6475. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  6476. */
  6477. A_UINT32 rx_gain_tbl_mode;
  6478. /** current xbar value - perchain analog to digital idx mapping */
  6479. A_UINT32 xbar_val;
  6480. /** Flag to indicate forced calibration */
  6481. A_UINT32 force_calibration;
  6482. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  6483. A_UINT32 phyrf_mode;
  6484. /* PDL phyInput stats */
  6485. /** homechannel flag
  6486. * 1- Homechan, 0 - scan channel
  6487. */
  6488. A_UINT32 phy_homechan;
  6489. /** Tx and Rx chainmask */
  6490. A_UINT32 phy_tx_ch_mask;
  6491. A_UINT32 phy_rx_ch_mask;
  6492. /** INI masks - to decide the INI registers to be loaded on a reset */
  6493. A_UINT32 phybb_ini_mask;
  6494. A_UINT32 phyrf_ini_mask;
  6495. /** DFS,ADFS/Spectral scan enable masks */
  6496. A_UINT32 phy_dfs_en_mask;
  6497. A_UINT32 phy_sscan_en_mask;
  6498. A_UINT32 phy_synth_sel_mask;
  6499. A_UINT32 phy_adfs_freq;
  6500. /** CCK FIR settings
  6501. * register settings - filter coefficients for Iqs conversion
  6502. * [31:24] = FIR_COEFF_3_0
  6503. * [23:16] = FIR_COEFF_2_0
  6504. * [15:8] = FIR_COEFF_1_0
  6505. * [7:0] = FIR_COEFF_0_0
  6506. */
  6507. A_UINT32 cck_fir_settings;
  6508. /** dynamic primary channel index
  6509. * primary 20MHz channel index on the current channel BW
  6510. */
  6511. A_UINT32 phy_dyn_pri_chan;
  6512. /**
  6513. * Current CCA detection threshold
  6514. * dB above noisefloor req for CCA
  6515. * Register settings for all subbands
  6516. */
  6517. A_UINT32 cca_thresh;
  6518. /**
  6519. * status for dynamic CCA adjustment
  6520. * 0-disabled, 1-enabled
  6521. */
  6522. A_UINT32 dyn_cca_status;
  6523. /** RXDEAF Register value
  6524. * rxdesense_thresh_sw - VREG Register
  6525. * rxdesense_thresh_hw - PHY Register
  6526. */
  6527. A_UINT32 rxdesense_thresh_sw;
  6528. A_UINT32 rxdesense_thresh_hw;
  6529. /** Current PHY Bandwidth -
  6530. * values are specified by the HTT_PHY_BW_IDX enum type
  6531. */
  6532. A_UINT32 phy_bw_code;
  6533. /** Current channel operating rate -
  6534. * values are specified by the HTT_CHANNEL_RATE enum type
  6535. */
  6536. A_UINT32 phy_rate_mode;
  6537. /** current channel operating band
  6538. * 0 - 5G; 1 - 2G; 2 -6G
  6539. */
  6540. A_UINT32 phy_band_code;
  6541. /** microcode processor virtual phy base address -
  6542. * provided only for debug
  6543. */
  6544. A_UINT32 phy_vreg_base;
  6545. /** microcode processor virtual phy base ext address -
  6546. * provided only for debug
  6547. */
  6548. A_UINT32 phy_vreg_base_ext;
  6549. /** HW LUT table configuration for home/scan channel -
  6550. * provided only for debug
  6551. */
  6552. A_UINT32 cur_table_index;
  6553. /** SW configuration flag for PHY reset and Calibrations -
  6554. * values are specified by the HTT_WHAL_CONFIG enum type
  6555. */
  6556. A_UINT32 whal_config_flag;
  6557. } htt_phy_reset_stats_tlv;
  6558. typedef struct {
  6559. htt_tlv_hdr_t tlv_hdr;
  6560. /** current pdev_id */
  6561. A_UINT32 pdev_id;
  6562. /** ucode PHYOFF pass/failure count */
  6563. A_UINT32 cf_active_low_fail_cnt;
  6564. A_UINT32 cf_active_low_pass_cnt;
  6565. /** PHYOFF count attempted through ucode VREG */
  6566. A_UINT32 phy_off_through_vreg_cnt;
  6567. /** Force calibration count */
  6568. A_UINT32 force_calibration_cnt;
  6569. /** phyoff count during rfmode switch */
  6570. A_UINT32 rf_mode_switch_phy_off_cnt;
  6571. /** Temperature based recalibration count */
  6572. A_UINT32 temperature_recal_cnt;
  6573. } htt_phy_reset_counters_tlv;
  6574. /* Considering 320 MHz maximum 16 power levels */
  6575. #define HTT_MAX_CH_PWR_INFO_SIZE 16
  6576. typedef struct {
  6577. htt_tlv_hdr_t tlv_hdr;
  6578. /** current pdev_id */
  6579. A_UINT32 pdev_id;
  6580. /** Tranmsit power control scaling related configurations */
  6581. A_UINT32 tx_power_scale;
  6582. A_UINT32 tx_power_scale_db;
  6583. /** Minimum negative tx power supported by the target */
  6584. A_INT32 min_negative_tx_power;
  6585. /** current configured CTL domain */
  6586. A_UINT32 reg_ctl_domain;
  6587. /** Regulatory power information for the current channel */
  6588. A_INT32 max_reg_allowed_power[HTT_STATS_MAX_CHAINS];
  6589. A_INT32 max_reg_allowed_power_6g[HTT_STATS_MAX_CHAINS];
  6590. /** channel max regulatory power in 0.5dB */
  6591. A_UINT32 twice_max_rd_power;
  6592. /** current channel and home channel's maximum possible tx power */
  6593. A_INT32 max_tx_power;
  6594. A_INT32 home_max_tx_power;
  6595. /** channel's Power Spectral Density */
  6596. A_UINT32 psd_power;
  6597. /** channel's EIRP power */
  6598. A_UINT32 eirp_power;
  6599. /** 6G channel power mode
  6600. * 0-LPI, 1-SP, 2-VLPI and 3-SP_CLIENT power mode
  6601. */
  6602. A_UINT32 power_type_6ghz;
  6603. /** sub-band channels and corresponding Tx-power */
  6604. A_UINT32 sub_band_cfreq[HTT_MAX_CH_PWR_INFO_SIZE];
  6605. A_UINT32 sub_band_txpower[HTT_MAX_CH_PWR_INFO_SIZE];
  6606. } htt_phy_tpc_stats_tlv;
  6607. /* NOTE:
  6608. * This structure is for documentation, and cannot be safely used directly.
  6609. * Instead, use the constituent TLV structures to fill/parse.
  6610. */
  6611. typedef struct {
  6612. htt_phy_counters_tlv phy_counters;
  6613. htt_phy_stats_tlv phy_stats;
  6614. htt_phy_reset_counters_tlv phy_reset_counters;
  6615. htt_phy_reset_stats_tlv phy_reset_stats;
  6616. htt_phy_tpc_stats_tlv phy_tpc_stats;
  6617. } htt_phy_counters_and_phy_stats_t;
  6618. /* NOTE:
  6619. * This structure is for documentation, and cannot be safely used directly.
  6620. * Instead, use the constituent TLV structures to fill/parse.
  6621. */
  6622. typedef struct {
  6623. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  6624. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  6625. } htt_vdevs_txrx_stats_t;
  6626. typedef struct {
  6627. A_UINT32
  6628. success: 16,
  6629. fail: 16;
  6630. } htt_stats_strm_gen_mpdus_cntr_t;
  6631. typedef struct {
  6632. /* MSDU queue identification */
  6633. A_UINT32
  6634. peer_id: 16,
  6635. tid: 4, /* only TIDs 0-7 actually expected to be used */
  6636. htt_qtype: 4, /* refer to HTT_MSDUQ_INDEX */
  6637. reserved: 8;
  6638. } htt_stats_strm_msdu_queue_id;
  6639. typedef struct {
  6640. htt_tlv_hdr_t tlv_hdr;
  6641. htt_stats_strm_msdu_queue_id queue_id;
  6642. htt_stats_strm_gen_mpdus_cntr_t svc_interval;
  6643. htt_stats_strm_gen_mpdus_cntr_t burst_size;
  6644. } htt_stats_strm_gen_mpdus_tlv_t;
  6645. typedef struct {
  6646. htt_tlv_hdr_t tlv_hdr;
  6647. htt_stats_strm_msdu_queue_id queue_id;
  6648. struct {
  6649. A_UINT32
  6650. timestamp_prior_ms: 16,
  6651. timestamp_now_ms: 16;
  6652. A_UINT32
  6653. interval_spec_ms: 16,
  6654. margin_ms: 16;
  6655. } svc_interval;
  6656. struct {
  6657. A_UINT32
  6658. /* consumed_bytes_orig:
  6659. * Raw count (actually estimate) of how many bytes were removed
  6660. * from the MSDU queue by the GEN_MPDUS operation.
  6661. */
  6662. consumed_bytes_orig: 16,
  6663. /* consumed_bytes_final:
  6664. * Adjusted count of removed bytes that incorporates normalizing
  6665. * by the actual service interval compared to the expected
  6666. * service interval.
  6667. * This allows the burst size computation to be independent of
  6668. * whether the target is doing GEN_MPDUS at only the service
  6669. * interval, or substantially more often than the service
  6670. * interval.
  6671. * consumed_bytes_final = consumed_bytes_orig /
  6672. * (svc_interval / ref_svc_interval)
  6673. */
  6674. consumed_bytes_final: 16;
  6675. A_UINT32
  6676. remaining_bytes: 16,
  6677. reserved: 16;
  6678. A_UINT32
  6679. burst_size_spec: 16,
  6680. margin_bytes: 16;
  6681. } burst_size;
  6682. } htt_stats_strm_gen_mpdus_details_tlv_t;
  6683. typedef struct {
  6684. htt_tlv_hdr_t tlv_hdr;
  6685. A_UINT32 reset_count;
  6686. /** lower portion (bits 31:0) of reset time, in milliseconds */
  6687. A_UINT32 reset_time_lo_ms;
  6688. /** upper portion (bits 63:32) of reset time, in milliseconds */
  6689. A_UINT32 reset_time_hi_ms;
  6690. /** lower portion (bits 31:0) of disengage time, in milliseconds */
  6691. A_UINT32 disengage_time_lo_ms;
  6692. /** upper portion (bits 63:32) of disengage time, in milliseconds */
  6693. A_UINT32 disengage_time_hi_ms;
  6694. /** lower portion (bits 31:0) of engage time, in milliseconds */
  6695. A_UINT32 engage_time_lo_ms;
  6696. /** upper portion (bits 63:32) of engage time, in milliseconds */
  6697. A_UINT32 engage_time_hi_ms;
  6698. A_UINT32 disengage_count;
  6699. A_UINT32 engage_count;
  6700. A_UINT32 drain_dest_ring_mask;
  6701. } htt_dmac_reset_stats_tlv;
  6702. /* Support up to 640 MHz mode for future expansion */
  6703. #define HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT 32
  6704. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_M 0x000000ff
  6705. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_S 0
  6706. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_GET(_var) \
  6707. (((_var) & HTT_PDEV_PUNCTURE_STATS_MAC_ID_M) >> \
  6708. HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)
  6709. #define HTT_PDEV_PUNCTURE_STATS_MAC_ID_SET(_var, _val) \
  6710. do { \
  6711. HTT_CHECK_SET_VAL(HTT_PDEV_PUNCTURE_STATS_MAC_ID, _val); \
  6712. ((_var) |= ((_val) << HTT_PDEV_PUNCTURE_STATS_MAC_ID_S)); \
  6713. } while (0)
  6714. /*
  6715. * TLV used to provide puncturing related stats for TX/RX and each PPDU type.
  6716. */
  6717. typedef struct {
  6718. htt_tlv_hdr_t tlv_hdr;
  6719. /**
  6720. * BIT [ 7 : 0] :- mac_id
  6721. * BIT [31 : 8] :- reserved
  6722. */
  6723. union {
  6724. struct {
  6725. A_UINT32 mac_id: 8,
  6726. reserved: 24;
  6727. };
  6728. A_UINT32 mac_id__word;
  6729. };
  6730. /*
  6731. * Stats direction (TX/RX). Enum value from HTT_STATS_DIRECTION.
  6732. */
  6733. A_UINT32 direction;
  6734. /*
  6735. * Preamble type. Enum value from HTT_STATS_PREAM_TYPE.
  6736. *
  6737. * Note that for although OFDM rates don't technically support
  6738. * "puncturing", this TLV can be used to indicate the 20 MHz sub-bands
  6739. * utilized for OFDM legacy duplicate packets, which are also used during
  6740. * puncturing sequences.
  6741. */
  6742. A_UINT32 preamble;
  6743. /*
  6744. * Stats PPDU type. Enum value from HTT_STATS_PPDU_TYPE.
  6745. */
  6746. A_UINT32 ppdu_type;
  6747. /*
  6748. * Indicates the number of valid elements in the
  6749. * "num_subbands_used_cnt" array, and must be <=
  6750. * HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT.
  6751. *
  6752. * Also indicates how many bits in the last_used_pattern_mask may be
  6753. * non-zero.
  6754. */
  6755. A_UINT32 subband_count;
  6756. /*
  6757. * The last used transmit 20 MHz subband mask. Bit 0 represents the lowest
  6758. * 20 MHz subband mask, bit 1 the second lowest, and so on.
  6759. *
  6760. * All 32 bits are valid and will be used for expansion to higher BW modes.
  6761. */
  6762. A_UINT32 last_used_pattern_mask;
  6763. /*
  6764. * Number of array elements with valid values is equal to "subband_count".
  6765. * If subband_count is < HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT, the
  6766. * remaining elements will be implicitly set to 0x0.
  6767. *
  6768. * The array index is the number of 20 MHz subbands utilized during TX/RX,
  6769. * and the counter value at that index is the number of times that subband
  6770. * count was used.
  6771. *
  6772. * The count is incremented once for each OTA PPDU transmitted / received.
  6773. */
  6774. A_UINT32 num_subbands_used_cnt[HTT_PUNCTURE_STATS_MAX_SUBBAND_COUNT];
  6775. } htt_pdev_puncture_stats_tlv;
  6776. #endif /* __HTT_STATS_H__ */