sde_kms.c 130 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <drm/drm_crtc.h>
  20. #include <drm/drm_fixed.h>
  21. #include <drm/drm_panel.h>
  22. #include <linux/debugfs.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/dma-buf.h>
  26. #include <linux/memblock.h>
  27. #include <linux/soc/qcom/panel_event_notifier.h>
  28. #include <drm/drm_atomic_uapi.h>
  29. #include <drm/drm_probe_helper.h>
  30. #include "msm_drv.h"
  31. #include "msm_mmu.h"
  32. #include "msm_gem.h"
  33. #include "dsi_display.h"
  34. #include "dsi_drm.h"
  35. #include "sde_wb.h"
  36. #include "dp_display.h"
  37. #include "dp_drm.h"
  38. #include "dp_mst_drm.h"
  39. #include "sde_kms.h"
  40. #include "sde_core_irq.h"
  41. #include "sde_formats.h"
  42. #include "sde_hw_vbif.h"
  43. #include "sde_vbif.h"
  44. #include "sde_encoder.h"
  45. #include "sde_plane.h"
  46. #include "sde_crtc.h"
  47. #include "sde_color_processing.h"
  48. #include "sde_reg_dma.h"
  49. #include "sde_connector.h"
  50. #include "sde_vm.h"
  51. #include <linux/qcom_scm.h>
  52. #include <linux/qcom-iommu-util.h>
  53. #include "soc/qcom/secure_buffer.h"
  54. #include <linux/qtee_shmbridge.h>
  55. #include <linux/gunyah/gh_irq_lend.h>
  56. #define CREATE_TRACE_POINTS
  57. #include "sde_trace.h"
  58. /* defines for secure channel call */
  59. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  60. #define MDP_DEVICE_ID 0x1A
  61. #define DEMURA_REGION_NAME_MAX 32
  62. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  63. static const char * const iommu_ports[] = {
  64. "mdp_0",
  65. };
  66. /**
  67. * Controls size of event log buffer. Specified as a power of 2.
  68. */
  69. #define SDE_EVTLOG_SIZE 1024
  70. /*
  71. * To enable overall DRM driver logging
  72. * # echo 0x2 > /sys/module/drm/parameters/debug
  73. *
  74. * To enable DRM driver h/w logging
  75. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  76. *
  77. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  78. */
  79. #define SDE_DEBUGFS_DIR "msm_sde"
  80. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  81. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  82. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  83. /**
  84. * sdecustom - enable certain driver customizations for sde clients
  85. * Enabling this modifies the standard DRM behavior slightly and assumes
  86. * that the clients have specific knowledge about the modifications that
  87. * are involved, so don't enable this unless you know what you're doing.
  88. *
  89. * Parts of the driver that are affected by this setting may be located by
  90. * searching for invocations of the 'sde_is_custom_client()' function.
  91. *
  92. * This is disabled by default.
  93. */
  94. static bool sdecustom = true;
  95. module_param(sdecustom, bool, 0400);
  96. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  97. static int sde_kms_hw_init(struct msm_kms *kms);
  98. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  99. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  100. static int _sde_kms_register_events(struct msm_kms *kms,
  101. struct drm_mode_object *obj, u32 event, bool en);
  102. bool sde_is_custom_client(void)
  103. {
  104. return sdecustom;
  105. }
  106. #ifdef CONFIG_DEBUG_FS
  107. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  108. {
  109. struct msm_drm_private *priv;
  110. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  111. return NULL;
  112. priv = sde_kms->dev->dev_private;
  113. return priv->debug_root;
  114. }
  115. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  116. {
  117. void *p;
  118. int rc;
  119. void *debugfs_root;
  120. p = sde_hw_util_get_log_mask_ptr();
  121. if (!sde_kms || !p)
  122. return -EINVAL;
  123. debugfs_root = sde_debugfs_get_root(sde_kms);
  124. if (!debugfs_root)
  125. return -EINVAL;
  126. /* allow debugfs_root to be NULL */
  127. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  128. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  129. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  130. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  131. if (rc) {
  132. SDE_ERROR("failed to init perf %d\n", rc);
  133. return rc;
  134. }
  135. sde_rm_debugfs_init(&sde_kms->rm, debugfs_root);
  136. if (sde_kms->catalog->qdss_count)
  137. debugfs_create_u32("qdss", 0600, debugfs_root,
  138. (u32 *)&sde_kms->qdss_enabled);
  139. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  140. (u32 *)&sde_kms->pm_suspend_clk_dump);
  141. return 0;
  142. }
  143. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  144. {
  145. struct sde_kms *sde_kms = to_sde_kms(kms);
  146. /* don't need to NULL check debugfs_root */
  147. if (sde_kms) {
  148. sde_debugfs_vbif_destroy(sde_kms);
  149. sde_debugfs_core_irq_destroy(sde_kms);
  150. }
  151. }
  152. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  153. {
  154. int i;
  155. struct device *dev = sde_kms->dev->dev;
  156. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  157. for (i = 0; i < sde_kms->dsi_display_count; i++)
  158. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  159. return 0;
  160. }
  161. #else
  162. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  163. {
  164. return 0;
  165. }
  166. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  167. {
  168. }
  169. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  170. {
  171. return 0;
  172. }
  173. #endif
  174. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  175. struct drm_crtc *crtc)
  176. {
  177. struct drm_encoder *encoder;
  178. struct drm_device *dev;
  179. int ret;
  180. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  181. SDE_ERROR("invalid params\n");
  182. return;
  183. }
  184. if (!crtc->state->enable) {
  185. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  186. return;
  187. }
  188. if (!crtc->state->active) {
  189. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  190. return;
  191. }
  192. dev = crtc->dev;
  193. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  194. if (encoder->crtc != crtc)
  195. continue;
  196. /*
  197. * Video Mode - Wait for VSYNC
  198. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  199. * complete
  200. */
  201. SDE_EVT32_VERBOSE(DRMID(crtc));
  202. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  203. if (ret && ret != -EWOULDBLOCK) {
  204. SDE_ERROR(
  205. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  206. crtc->base.id, encoder->base.id, ret);
  207. break;
  208. }
  209. }
  210. }
  211. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  212. struct drm_crtc *crtc, bool enable)
  213. {
  214. struct drm_device *dev;
  215. struct msm_drm_private *priv;
  216. struct sde_mdss_cfg *sde_cfg;
  217. struct drm_plane *plane;
  218. int i, ret;
  219. dev = sde_kms->dev;
  220. priv = dev->dev_private;
  221. sde_cfg = sde_kms->catalog;
  222. ret = sde_vbif_halt_xin_mask(sde_kms,
  223. sde_cfg->sui_block_xin_mask, enable);
  224. if (ret) {
  225. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  226. return ret;
  227. }
  228. if (enable) {
  229. for (i = 0; i < priv->num_planes; i++) {
  230. plane = priv->planes[i];
  231. sde_plane_secure_ctrl_xin_client(plane, crtc);
  232. }
  233. }
  234. return 0;
  235. }
  236. /**
  237. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  238. * @sde_kms: Pointer to sde_kms struct
  239. * @vimd: switch the stage 2 translation to this VMID
  240. */
  241. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  242. {
  243. struct device dummy = {};
  244. dma_addr_t dma_handle;
  245. uint32_t num_sids;
  246. uint32_t *sec_sid;
  247. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  248. int ret = 0, i;
  249. struct qtee_shm shm;
  250. bool qtee_en = qtee_shmbridge_is_enabled();
  251. phys_addr_t mem_addr;
  252. u64 mem_size;
  253. num_sids = sde_cfg->sec_sid_mask_count;
  254. if (!num_sids) {
  255. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  256. return -EINVAL;
  257. }
  258. if (qtee_en) {
  259. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  260. &shm);
  261. if (ret)
  262. return -ENOMEM;
  263. sec_sid = (uint32_t *) shm.vaddr;
  264. mem_addr = shm.paddr;
  265. /**
  266. * SMMUSecureModeSwitch requires the size to be number of SID's
  267. * but shm allocates size in pages. Modify the args as per
  268. * client requirement.
  269. */
  270. mem_size = sizeof(uint32_t) * num_sids;
  271. } else {
  272. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  273. if (!sec_sid)
  274. return -ENOMEM;
  275. mem_addr = virt_to_phys(sec_sid);
  276. mem_size = sizeof(uint32_t) * num_sids;
  277. }
  278. for (i = 0; i < num_sids; i++) {
  279. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  280. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  281. }
  282. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  283. if (ret) {
  284. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  285. goto map_error;
  286. }
  287. set_dma_ops(&dummy, NULL);
  288. dma_handle = dma_map_single(&dummy, sec_sid,
  289. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  290. if (dma_mapping_error(&dummy, dma_handle)) {
  291. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  292. vmid);
  293. goto map_error;
  294. }
  295. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  296. vmid, num_sids, qtee_en);
  297. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  298. mem_size, vmid);
  299. if (ret)
  300. SDE_ERROR("Error:scm_call2, vmid %d, ret%d\n",
  301. vmid, ret);
  302. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  303. vmid, qtee_en, num_sids, ret);
  304. dma_unmap_single(&dummy, dma_handle,
  305. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  306. map_error:
  307. if (qtee_en)
  308. qtee_shmbridge_free_shm(&shm);
  309. else
  310. kfree(sec_sid);
  311. return ret;
  312. }
  313. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  314. {
  315. u32 ret;
  316. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  317. return 0;
  318. /* detach_all_contexts */
  319. ret = sde_kms_mmu_detach(sde_kms, false);
  320. if (ret) {
  321. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  322. goto mmu_error;
  323. }
  324. ret = _sde_kms_scm_call(sde_kms, vmid);
  325. if (ret) {
  326. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  327. goto scm_error;
  328. }
  329. return 0;
  330. scm_error:
  331. sde_kms_mmu_attach(sde_kms, false);
  332. mmu_error:
  333. atomic_dec(&sde_kms->detach_all_cb);
  334. return ret;
  335. }
  336. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  337. u32 old_vmid)
  338. {
  339. u32 ret;
  340. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  341. return 0;
  342. ret = _sde_kms_scm_call(sde_kms, vmid);
  343. if (ret) {
  344. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  345. goto scm_error;
  346. }
  347. /* attach_all_contexts */
  348. ret = sde_kms_mmu_attach(sde_kms, false);
  349. if (ret) {
  350. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  351. goto mmu_error;
  352. }
  353. return 0;
  354. mmu_error:
  355. _sde_kms_scm_call(sde_kms, old_vmid);
  356. scm_error:
  357. atomic_inc(&sde_kms->detach_all_cb);
  358. return ret;
  359. }
  360. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  361. {
  362. u32 ret;
  363. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  364. return 0;
  365. /* detach secure_context */
  366. ret = sde_kms_mmu_detach(sde_kms, true);
  367. if (ret) {
  368. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  369. goto mmu_error;
  370. }
  371. ret = _sde_kms_scm_call(sde_kms, vmid);
  372. if (ret) {
  373. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  374. goto scm_error;
  375. }
  376. return 0;
  377. scm_error:
  378. sde_kms_mmu_attach(sde_kms, true);
  379. mmu_error:
  380. atomic_dec(&sde_kms->detach_sec_cb);
  381. return ret;
  382. }
  383. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  384. u32 old_vmid)
  385. {
  386. u32 ret;
  387. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  388. return 0;
  389. ret = _sde_kms_scm_call(sde_kms, vmid);
  390. if (ret) {
  391. goto scm_error;
  392. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  393. }
  394. ret = sde_kms_mmu_attach(sde_kms, true);
  395. if (ret) {
  396. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  397. goto mmu_error;
  398. }
  399. return 0;
  400. mmu_error:
  401. _sde_kms_scm_call(sde_kms, old_vmid);
  402. scm_error:
  403. atomic_inc(&sde_kms->detach_sec_cb);
  404. return ret;
  405. }
  406. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  407. struct drm_crtc *crtc, bool enable)
  408. {
  409. int ret;
  410. if (enable) {
  411. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  412. if (ret < 0) {
  413. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  414. return ret;
  415. }
  416. sde_crtc_misr_setup(crtc, true, 1);
  417. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  418. if (ret) {
  419. sde_crtc_misr_setup(crtc, false, 0);
  420. pm_runtime_put_sync(sde_kms->dev->dev);
  421. return ret;
  422. }
  423. } else {
  424. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  425. sde_crtc_misr_setup(crtc, false, 0);
  426. pm_runtime_put_sync(sde_kms->dev->dev);
  427. }
  428. return 0;
  429. }
  430. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  431. bool post_commit)
  432. {
  433. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  434. int old_smmu_state = smmu_state->state;
  435. int ret = 0;
  436. u32 vmid;
  437. if (!sde_kms || !crtc) {
  438. SDE_ERROR("invalid argument(s)\n");
  439. return -EINVAL;
  440. }
  441. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  442. post_commit, smmu_state->sui_misr_state,
  443. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  444. if ((!smmu_state->transition_type) ||
  445. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  446. /* Bail out */
  447. return 0;
  448. /* enable sui misr if requested, before the transition */
  449. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  450. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  451. if (ret) {
  452. smmu_state->sui_misr_state = NONE;
  453. goto end;
  454. }
  455. }
  456. mutex_lock(&sde_kms->secure_transition_lock);
  457. switch (smmu_state->state) {
  458. case DETACH_ALL_REQ:
  459. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  460. if (!ret)
  461. smmu_state->state = DETACHED;
  462. break;
  463. case ATTACH_ALL_REQ:
  464. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  465. VMID_CP_SEC_DISPLAY);
  466. if (!ret) {
  467. smmu_state->state = ATTACHED;
  468. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  469. }
  470. break;
  471. case DETACH_SEC_REQ:
  472. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  473. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  474. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  475. if (!ret)
  476. smmu_state->state = DETACHED_SEC;
  477. break;
  478. case ATTACH_SEC_REQ:
  479. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  480. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  481. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  482. if (!ret) {
  483. smmu_state->state = ATTACHED;
  484. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  485. }
  486. break;
  487. default:
  488. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  489. DRMID(crtc), smmu_state->state,
  490. smmu_state->transition_type);
  491. ret = -EINVAL;
  492. break;
  493. }
  494. mutex_unlock(&sde_kms->secure_transition_lock);
  495. /* disable sui misr if requested, after the transition */
  496. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  497. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  498. if (ret)
  499. goto end;
  500. }
  501. end:
  502. smmu_state->transition_error = false;
  503. if (ret) {
  504. smmu_state->transition_error = true;
  505. SDE_ERROR(
  506. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  507. DRMID(crtc), old_smmu_state, smmu_state->state,
  508. smmu_state->secure_level, ret);
  509. smmu_state->state = smmu_state->prev_state;
  510. smmu_state->secure_level = smmu_state->prev_secure_level;
  511. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  512. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  513. }
  514. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  515. DRMID(crtc), old_smmu_state, smmu_state->state,
  516. smmu_state->secure_level, ret);
  517. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  518. smmu_state->transition_type,
  519. smmu_state->transition_error,
  520. smmu_state->secure_level, smmu_state->prev_secure_level,
  521. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  522. smmu_state->sui_misr_state = NONE;
  523. smmu_state->transition_type = NONE;
  524. return ret;
  525. }
  526. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  527. struct drm_atomic_state *state)
  528. {
  529. struct drm_crtc *crtc;
  530. struct drm_crtc_state *old_crtc_state;
  531. struct drm_plane_state *old_plane_state, *new_plane_state;
  532. struct drm_plane *plane;
  533. struct drm_plane_state *plane_state;
  534. struct sde_kms *sde_kms = to_sde_kms(kms);
  535. struct drm_device *dev = sde_kms->dev;
  536. int i, ops = 0, ret = 0;
  537. bool old_valid_fb = false;
  538. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  539. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  540. if (!crtc->state || !crtc->state->active)
  541. continue;
  542. /*
  543. * It is safe to assume only one active crtc,
  544. * and compatible translation modes on the
  545. * planes staged on this crtc.
  546. * otherwise validation would have failed.
  547. * For this CRTC,
  548. */
  549. /*
  550. * 1. Check if old state on the CRTC has planes
  551. * staged with valid fbs
  552. */
  553. for_each_old_plane_in_state(state, plane, plane_state, i) {
  554. if (!plane_state->crtc)
  555. continue;
  556. if (plane_state->fb) {
  557. old_valid_fb = true;
  558. break;
  559. }
  560. }
  561. /*
  562. * 2.Get the operations needed to be performed before
  563. * secure transition can be initiated.
  564. */
  565. ops = sde_crtc_get_secure_transition_ops(crtc,
  566. old_crtc_state, old_valid_fb);
  567. if (ops < 0) {
  568. SDE_ERROR("invalid secure operations %x\n", ops);
  569. return ops;
  570. }
  571. if (!ops) {
  572. smmu_state->transition_error = false;
  573. goto no_ops;
  574. }
  575. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  576. crtc->base.id, ops, crtc->state);
  577. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  578. /* 3. Perform operations needed for secure transition */
  579. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  580. SDE_DEBUG("wait_for_transfer_done\n");
  581. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  582. }
  583. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  584. SDE_DEBUG("cleanup planes\n");
  585. drm_atomic_helper_cleanup_planes(dev, state);
  586. for_each_oldnew_plane_in_state(state, plane,
  587. old_plane_state, new_plane_state, i)
  588. sde_plane_destroy_fb(old_plane_state);
  589. }
  590. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  591. SDE_DEBUG("secure ctrl\n");
  592. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  593. }
  594. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  595. SDE_DEBUG("prepare planes %d",
  596. crtc->state->plane_mask);
  597. drm_atomic_crtc_for_each_plane(plane,
  598. crtc) {
  599. const struct drm_plane_helper_funcs *funcs;
  600. plane_state = plane->state;
  601. funcs = plane->helper_private;
  602. SDE_DEBUG("psde:%d FB[%u]\n",
  603. plane->base.id,
  604. plane->fb->base.id);
  605. if (!funcs)
  606. continue;
  607. if (funcs->prepare_fb(plane, plane_state)) {
  608. ret = funcs->prepare_fb(plane,
  609. plane_state);
  610. if (ret)
  611. return ret;
  612. }
  613. }
  614. }
  615. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  616. SDE_DEBUG("secure operations completed\n");
  617. }
  618. no_ops:
  619. return 0;
  620. }
  621. static int _sde_kms_release_shared_buffer(unsigned int mem_addr,
  622. unsigned int splash_buffer_size,
  623. unsigned int ramdump_base,
  624. unsigned int ramdump_buffer_size)
  625. {
  626. unsigned long pfn_start, pfn_end, pfn_idx;
  627. int ret = 0;
  628. if (!mem_addr || !splash_buffer_size) {
  629. SDE_ERROR("invalid params\n");
  630. return -EINVAL;
  631. }
  632. /* leave ramdump memory only if base address matches */
  633. if (ramdump_base == mem_addr &&
  634. ramdump_buffer_size <= splash_buffer_size) {
  635. mem_addr += ramdump_buffer_size;
  636. splash_buffer_size -= ramdump_buffer_size;
  637. }
  638. pfn_start = mem_addr >> PAGE_SHIFT;
  639. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  640. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  641. free_reserved_page(pfn_to_page(pfn_idx));
  642. return ret;
  643. }
  644. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  645. struct sde_splash_mem *splash)
  646. {
  647. struct msm_mmu *mmu = NULL;
  648. int ret = 0;
  649. if (!sde_kms->aspace[0]) {
  650. SDE_ERROR("aspace not found for sde kms node\n");
  651. return -EINVAL;
  652. }
  653. mmu = sde_kms->aspace[0]->mmu;
  654. if (!mmu) {
  655. SDE_ERROR("mmu not found for aspace\n");
  656. return -EINVAL;
  657. }
  658. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  659. SDE_ERROR("invalid input params for map\n");
  660. return -EINVAL;
  661. }
  662. if (!splash->ref_cnt) {
  663. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  664. splash->splash_buf_base,
  665. splash->splash_buf_size,
  666. IOMMU_READ | IOMMU_NOEXEC);
  667. if (ret)
  668. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  669. }
  670. splash->ref_cnt++;
  671. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  672. splash->splash_buf_base,
  673. splash->splash_buf_size,
  674. splash->ref_cnt);
  675. return ret;
  676. }
  677. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  678. {
  679. int i = 0;
  680. int ret = 0;
  681. struct sde_splash_mem *region;
  682. if (!sde_kms)
  683. return -EINVAL;
  684. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  685. region = sde_kms->splash_data.splash_display[i].splash;
  686. ret = _sde_kms_splash_mem_get(sde_kms, region);
  687. if (ret)
  688. return ret;
  689. /* Demura is optional and need not exist */
  690. region = sde_kms->splash_data.splash_display[i].demura;
  691. if (region) {
  692. ret = _sde_kms_splash_mem_get(sde_kms, region);
  693. if (ret)
  694. return ret;
  695. }
  696. }
  697. return ret;
  698. }
  699. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  700. struct sde_splash_mem *splash)
  701. {
  702. struct msm_mmu *mmu = NULL;
  703. int rc = 0;
  704. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  705. SDE_ERROR("invalid params\n");
  706. return -EINVAL;
  707. }
  708. mmu = sde_kms->aspace[0]->mmu;
  709. if (!splash || !splash->ref_cnt ||
  710. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  711. return -EINVAL;
  712. splash->ref_cnt--;
  713. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  714. splash->splash_buf_base, splash->ref_cnt);
  715. if (!splash->ref_cnt) {
  716. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  717. splash->splash_buf_size);
  718. rc = _sde_kms_release_shared_buffer(splash->splash_buf_base,
  719. splash->splash_buf_size, splash->ramdump_base,
  720. splash->ramdump_size);
  721. splash->splash_buf_base = 0;
  722. splash->splash_buf_size = 0;
  723. }
  724. return rc;
  725. }
  726. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  727. {
  728. int i = 0;
  729. int ret = 0, failure = 0;
  730. struct sde_splash_mem *region;
  731. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  732. return -EINVAL;
  733. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  734. region = sde_kms->splash_data.splash_display[i].splash;
  735. ret = _sde_kms_splash_mem_put(sde_kms, region);
  736. if (ret) {
  737. failure = 1;
  738. pr_err("Error unmapping splash mem for display %d\n",
  739. i);
  740. }
  741. /* Demura is optional and need not exist */
  742. region = sde_kms->splash_data.splash_display[i].demura;
  743. if (region) {
  744. ret = _sde_kms_splash_mem_put(sde_kms, region);
  745. if (ret) {
  746. failure = 1;
  747. pr_err("Error unmapping demura mem for display %d\n",
  748. i);
  749. }
  750. }
  751. }
  752. if (failure)
  753. ret = -EINVAL;
  754. return ret;
  755. }
  756. static int _sde_kms_get_blank(struct drm_crtc_state *crtc_state,
  757. struct drm_connector_state *conn_state)
  758. {
  759. int lp_mode, blank;
  760. if (crtc_state->active)
  761. lp_mode = sde_connector_get_property(conn_state,
  762. CONNECTOR_PROP_LP);
  763. else
  764. lp_mode = SDE_MODE_DPMS_OFF;
  765. switch (lp_mode) {
  766. case SDE_MODE_DPMS_ON:
  767. blank = DRM_PANEL_EVENT_UNBLANK;
  768. break;
  769. case SDE_MODE_DPMS_LP1:
  770. case SDE_MODE_DPMS_LP2:
  771. blank = DRM_PANEL_EVENT_BLANK_LP;
  772. break;
  773. case SDE_MODE_DPMS_OFF:
  774. default:
  775. blank = DRM_PANEL_EVENT_BLANK;
  776. break;
  777. }
  778. return blank;
  779. }
  780. static void _sde_kms_drm_check_dpms(struct drm_atomic_state *old_state,
  781. bool is_pre_commit)
  782. {
  783. struct panel_event_notification notification;
  784. struct drm_connector *connector;
  785. struct drm_connector_state *old_conn_state;
  786. struct drm_crtc_state *old_crtc_state;
  787. struct drm_crtc *crtc;
  788. struct sde_connector *c_conn;
  789. int i, old_mode, new_mode, old_fps, new_fps;
  790. enum panel_event_notifier_tag panel_type;
  791. for_each_old_connector_in_state(old_state, connector,
  792. old_conn_state, i) {
  793. crtc = connector->state->crtc ? connector->state->crtc :
  794. old_conn_state->crtc;
  795. if (!crtc)
  796. continue;
  797. new_fps = drm_mode_vrefresh(&crtc->state->mode);
  798. new_mode = _sde_kms_get_blank(crtc->state, connector->state);
  799. if (old_conn_state->crtc) {
  800. old_crtc_state = drm_atomic_get_existing_crtc_state(
  801. old_state, old_conn_state->crtc);
  802. old_fps = drm_mode_vrefresh(&old_crtc_state->mode);
  803. old_mode = _sde_kms_get_blank(old_crtc_state,
  804. old_conn_state);
  805. } else {
  806. old_fps = 0;
  807. old_mode = DRM_PANEL_EVENT_BLANK;
  808. }
  809. if ((old_mode != new_mode) || (old_fps != new_fps)) {
  810. c_conn = to_sde_connector(connector);
  811. SDE_EVT32(old_mode, new_mode, old_fps, new_fps,
  812. c_conn->panel, crtc->state->active,
  813. old_conn_state->crtc);
  814. pr_debug("change detected for connector:%s (power mode %d->%d, fps %d->%d)\n",
  815. c_conn->name, old_mode, new_mode, old_fps, new_fps);
  816. /* If suspend resume and fps change are happening
  817. * at the same time, give preference to power mode
  818. * changes rather than fps change.
  819. */
  820. if ((old_mode == new_mode) && (old_fps != new_fps))
  821. new_mode = DRM_PANEL_EVENT_FPS_CHANGE;
  822. if (!c_conn->panel)
  823. continue;
  824. panel_type = sde_encoder_is_primary_display(
  825. connector->encoder) ?
  826. PANEL_EVENT_NOTIFICATION_PRIMARY :
  827. PANEL_EVENT_NOTIFICATION_SECONDARY;
  828. notification.notif_type = new_mode;
  829. notification.panel = c_conn->panel;
  830. notification.notif_data.old_fps = old_fps;
  831. notification.notif_data.new_fps = new_fps;
  832. notification.notif_data.early_trigger = is_pre_commit;
  833. panel_event_notification_trigger(panel_type,
  834. &notification);
  835. }
  836. }
  837. }
  838. static struct drm_crtc *sde_kms_vm_get_vm_crtc(
  839. struct drm_atomic_state *state)
  840. {
  841. int i;
  842. enum sde_crtc_vm_req vm_req = VM_REQ_NONE;
  843. struct drm_crtc *crtc, *vm_crtc = NULL;
  844. struct drm_crtc_state *new_cstate, *old_cstate;
  845. struct sde_crtc_state *vm_cstate;
  846. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  847. if (!new_cstate->active && !old_cstate->active)
  848. continue;
  849. vm_cstate = to_sde_crtc_state(new_cstate);
  850. vm_req = sde_crtc_get_property(vm_cstate,
  851. CRTC_PROP_VM_REQ_STATE);
  852. if (vm_req != VM_REQ_NONE) {
  853. SDE_DEBUG("valid vm request:%d found on crtc-%d\n",
  854. vm_req, crtc->base.id);
  855. vm_crtc = crtc;
  856. break;
  857. }
  858. }
  859. return vm_crtc;
  860. }
  861. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  862. struct drm_atomic_state *state)
  863. {
  864. struct drm_device *ddev;
  865. struct drm_crtc *crtc;
  866. struct drm_crtc_state *new_cstate;
  867. struct drm_encoder *encoder;
  868. struct drm_connector *connector;
  869. struct sde_vm_ops *vm_ops;
  870. struct sde_crtc_state *cstate;
  871. struct drm_connector_list_iter iter;
  872. enum sde_crtc_vm_req vm_req;
  873. int rc = 0;
  874. ddev = sde_kms->dev;
  875. vm_ops = sde_vm_get_ops(sde_kms);
  876. if (!vm_ops)
  877. return -EINVAL;
  878. crtc = sde_kms_vm_get_vm_crtc(state);
  879. if (!crtc)
  880. return 0;
  881. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  882. cstate = to_sde_crtc_state(new_cstate);
  883. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  884. if (vm_req != VM_REQ_ACQUIRE)
  885. return 0;
  886. /* enable MDSS irq line */
  887. sde_irq_update(&sde_kms->base, true);
  888. /* clear the stale IRQ status bits */
  889. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  890. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  891. /* enable the display path IRQ's */
  892. drm_for_each_encoder_mask(encoder, crtc->dev,
  893. crtc->state->encoder_mask) {
  894. if (sde_encoder_in_clone_mode(encoder))
  895. continue;
  896. sde_encoder_irq_control(encoder, true);
  897. }
  898. /* Schedule ESD work */
  899. drm_connector_list_iter_begin(ddev, &iter);
  900. drm_for_each_connector_iter(connector, &iter)
  901. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  902. sde_connector_schedule_status_work(connector, true);
  903. drm_connector_list_iter_end(&iter);
  904. /* enable vblank events */
  905. drm_crtc_vblank_on(crtc);
  906. sde_dbg_set_hw_ownership_status(true);
  907. /* handle non-SDE pre_acquire */
  908. if (vm_ops->vm_client_post_acquire)
  909. rc = vm_ops->vm_client_post_acquire(sde_kms);
  910. return rc;
  911. }
  912. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  913. struct drm_atomic_state *state)
  914. {
  915. struct drm_device *ddev;
  916. struct drm_plane *plane;
  917. struct drm_crtc *crtc;
  918. struct drm_crtc_state *new_cstate;
  919. struct sde_crtc_state *cstate;
  920. enum sde_crtc_vm_req vm_req;
  921. ddev = sde_kms->dev;
  922. crtc = sde_kms_vm_get_vm_crtc(state);
  923. if (!crtc)
  924. return 0;
  925. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  926. cstate = to_sde_crtc_state(new_cstate);
  927. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  928. if (vm_req != VM_REQ_ACQUIRE)
  929. return 0;
  930. /* Clear the stale IRQ status bits */
  931. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  932. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  933. /* Program the SID's for the trusted VM */
  934. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  935. sde_plane_set_sid(plane, 1);
  936. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 1);
  937. sde_dbg_set_hw_ownership_status(true);
  938. return 0;
  939. }
  940. static void sde_kms_prepare_commit(struct msm_kms *kms,
  941. struct drm_atomic_state *state)
  942. {
  943. struct sde_kms *sde_kms;
  944. struct msm_drm_private *priv;
  945. struct drm_device *dev;
  946. struct drm_encoder *encoder;
  947. struct drm_crtc *crtc;
  948. struct drm_crtc_state *cstate;
  949. struct sde_vm_ops *vm_ops;
  950. int i, rc;
  951. if (!kms)
  952. return;
  953. sde_kms = to_sde_kms(kms);
  954. dev = sde_kms->dev;
  955. if (!dev || !dev->dev_private)
  956. return;
  957. priv = dev->dev_private;
  958. SDE_ATRACE_BEGIN("prepare_commit");
  959. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  960. if (rc < 0) {
  961. SDE_ERROR("failed to enable power resources %d\n", rc);
  962. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  963. goto end;
  964. }
  965. if (sde_kms->first_kickoff) {
  966. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  967. sde_kms->first_kickoff = false;
  968. }
  969. for_each_new_crtc_in_state(state, crtc, cstate, i) {
  970. drm_for_each_encoder_mask(encoder, dev, cstate->encoder_mask) {
  971. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  972. SDE_ERROR("crtc:%d, initiating hw reset\n",
  973. DRMID(crtc));
  974. sde_encoder_needs_hw_reset(encoder);
  975. sde_crtc_set_needs_hw_reset(crtc);
  976. }
  977. }
  978. }
  979. /*
  980. * NOTE: for secure use cases we want to apply the new HW
  981. * configuration only after completing preparation for secure
  982. * transitions prepare below if any transtions is required.
  983. */
  984. sde_kms_prepare_secure_transition(kms, state);
  985. vm_ops = sde_vm_get_ops(sde_kms);
  986. if (!vm_ops)
  987. goto end_vm;
  988. if (vm_ops->vm_prepare_commit)
  989. vm_ops->vm_prepare_commit(sde_kms, state);
  990. end_vm:
  991. _sde_kms_drm_check_dpms(state, true);
  992. end:
  993. SDE_ATRACE_END("prepare_commit");
  994. }
  995. static void sde_kms_commit(struct msm_kms *kms,
  996. struct drm_atomic_state *old_state)
  997. {
  998. struct sde_kms *sde_kms;
  999. struct drm_crtc *crtc;
  1000. struct drm_crtc_state *old_crtc_state;
  1001. int i;
  1002. if (!kms || !old_state)
  1003. return;
  1004. sde_kms = to_sde_kms(kms);
  1005. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1006. SDE_ERROR("power resource is not enabled\n");
  1007. return;
  1008. }
  1009. SDE_ATRACE_BEGIN("sde_kms_commit");
  1010. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1011. if (crtc->state->active) {
  1012. SDE_EVT32(DRMID(crtc), old_state);
  1013. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  1014. }
  1015. }
  1016. SDE_ATRACE_END("sde_kms_commit");
  1017. }
  1018. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  1019. struct sde_splash_display *splash_display)
  1020. {
  1021. if (!sde_kms || !splash_display ||
  1022. !sde_kms->splash_data.num_splash_displays)
  1023. return;
  1024. if (sde_kms->splash_data.num_splash_regions) {
  1025. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  1026. if (splash_display->demura)
  1027. _sde_kms_splash_mem_put(sde_kms,
  1028. splash_display->demura);
  1029. }
  1030. sde_kms->splash_data.num_splash_displays--;
  1031. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  1032. sde_kms->splash_data.num_splash_displays);
  1033. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  1034. }
  1035. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  1036. struct drm_crtc *crtc)
  1037. {
  1038. struct msm_drm_private *priv;
  1039. struct sde_splash_display *splash_display;
  1040. int i;
  1041. if (!sde_kms || !crtc)
  1042. return;
  1043. priv = sde_kms->dev->dev_private;
  1044. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  1045. return;
  1046. SDE_EVT32(DRMID(crtc), crtc->state->active,
  1047. sde_kms->splash_data.num_splash_displays);
  1048. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  1049. splash_display = &sde_kms->splash_data.splash_display[i];
  1050. if (splash_display->encoder &&
  1051. crtc == splash_display->encoder->crtc)
  1052. break;
  1053. }
  1054. if (i >= MAX_DSI_DISPLAYS)
  1055. return;
  1056. if (splash_display->cont_splash_enabled) {
  1057. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  1058. splash_display, false);
  1059. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  1060. }
  1061. /* remove the votes if all displays are done with splash */
  1062. if (!sde_kms->splash_data.num_splash_displays) {
  1063. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1064. sde_power_data_bus_set_quota(&priv->phandle, i,
  1065. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1066. priv->phandle.ib_quota[i] ? priv->phandle.ib_quota[i] :
  1067. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1068. pm_runtime_put_sync(sde_kms->dev->dev);
  1069. }
  1070. }
  1071. static void sde_kms_cancel_delayed_work(struct drm_crtc *crtc)
  1072. {
  1073. struct drm_connector *connector;
  1074. struct drm_connector_list_iter iter;
  1075. struct drm_encoder *encoder;
  1076. /* Cancel CRTC work */
  1077. sde_crtc_cancel_delayed_work(crtc);
  1078. /* Cancel ESD work */
  1079. drm_connector_list_iter_begin(crtc->dev, &iter);
  1080. drm_for_each_connector_iter(connector, &iter)
  1081. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1082. sde_connector_schedule_status_work(connector, false);
  1083. drm_connector_list_iter_end(&iter);
  1084. /* Cancel Idle-PC work */
  1085. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  1086. if (sde_encoder_in_clone_mode(encoder))
  1087. continue;
  1088. sde_encoder_cancel_delayed_work(encoder);
  1089. }
  1090. }
  1091. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1092. struct drm_atomic_state *state, bool is_primary)
  1093. {
  1094. struct drm_crtc *crtc;
  1095. struct drm_encoder *encoder;
  1096. int rc = 0;
  1097. crtc = sde_kms_vm_get_vm_crtc(state);
  1098. if (!crtc)
  1099. return 0;
  1100. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1101. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1102. sde_kms_cancel_delayed_work(crtc);
  1103. /* disable SDE irq's */
  1104. drm_for_each_encoder_mask(encoder, crtc->dev,
  1105. crtc->state->encoder_mask) {
  1106. if (sde_encoder_in_clone_mode(encoder))
  1107. continue;
  1108. sde_encoder_irq_control(encoder, false);
  1109. }
  1110. if (is_primary) {
  1111. /* disable IRQ line */
  1112. sde_irq_update(&sde_kms->base, false);
  1113. /* disable vblank events */
  1114. drm_crtc_vblank_off(crtc);
  1115. /* reset sw state */
  1116. sde_crtc_reset_sw_state(crtc);
  1117. }
  1118. sde_dbg_set_hw_ownership_status(false);
  1119. return rc;
  1120. }
  1121. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1122. struct drm_atomic_state *state)
  1123. {
  1124. struct sde_vm_ops *vm_ops;
  1125. struct drm_device *ddev;
  1126. struct drm_crtc *crtc;
  1127. struct drm_plane *plane;
  1128. struct sde_crtc_state *cstate;
  1129. struct drm_crtc_state *new_cstate;
  1130. enum sde_crtc_vm_req vm_req;
  1131. int rc = 0;
  1132. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1133. return -EINVAL;
  1134. vm_ops = sde_vm_get_ops(sde_kms);
  1135. ddev = sde_kms->dev;
  1136. crtc = sde_kms_vm_get_vm_crtc(state);
  1137. if (!crtc)
  1138. return 0;
  1139. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1140. cstate = to_sde_crtc_state(new_cstate);
  1141. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1142. if (vm_req != VM_REQ_RELEASE)
  1143. return 0;
  1144. sde_kms_vm_pre_release(sde_kms, state, false);
  1145. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  1146. sde_plane_set_sid(plane, 0);
  1147. sde_hw_set_lutdma_sid(sde_kms->hw_sid, 0);
  1148. sde_vm_lock(sde_kms);
  1149. if (vm_ops->vm_release)
  1150. rc = vm_ops->vm_release(sde_kms);
  1151. sde_vm_unlock(sde_kms);
  1152. return rc;
  1153. }
  1154. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1155. struct drm_atomic_state *state)
  1156. {
  1157. struct sde_vm_ops *vm_ops;
  1158. struct sde_crtc_state *cstate;
  1159. struct drm_crtc *crtc;
  1160. struct drm_crtc_state *new_cstate;
  1161. enum sde_crtc_vm_req vm_req;
  1162. int rc = 0;
  1163. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1164. return -EINVAL;
  1165. vm_ops = sde_vm_get_ops(sde_kms);
  1166. crtc = sde_kms_vm_get_vm_crtc(state);
  1167. if (!crtc)
  1168. return 0;
  1169. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1170. cstate = to_sde_crtc_state(new_cstate);
  1171. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1172. if (vm_req != VM_REQ_RELEASE)
  1173. return 0;
  1174. /* handle SDE pre-release */
  1175. rc = sde_kms_vm_pre_release(sde_kms, state, true);
  1176. if (rc) {
  1177. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1178. goto exit;
  1179. }
  1180. /* properly handoff color processing features */
  1181. sde_cp_crtc_vm_primary_handoff(crtc);
  1182. /* handle non-SDE clients pre-release */
  1183. if (vm_ops->vm_client_pre_release) {
  1184. rc = vm_ops->vm_client_pre_release(sde_kms);
  1185. if (rc) {
  1186. SDE_ERROR("sde vm client pre_release failed, rc=%d\n",
  1187. rc);
  1188. goto exit;
  1189. }
  1190. }
  1191. sde_vm_lock(sde_kms);
  1192. /* release HW */
  1193. if (vm_ops->vm_release) {
  1194. rc = vm_ops->vm_release(sde_kms);
  1195. if (rc)
  1196. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1197. }
  1198. sde_vm_unlock(sde_kms);
  1199. exit:
  1200. return rc;
  1201. }
  1202. static void sde_kms_complete_commit(struct msm_kms *kms,
  1203. struct drm_atomic_state *old_state)
  1204. {
  1205. struct sde_kms *sde_kms;
  1206. struct msm_drm_private *priv;
  1207. struct drm_crtc *crtc;
  1208. struct drm_crtc_state *old_crtc_state;
  1209. struct drm_connector *connector;
  1210. struct drm_connector_state *old_conn_state;
  1211. struct msm_display_conn_params params;
  1212. struct sde_vm_ops *vm_ops;
  1213. int i, rc = 0;
  1214. if (!kms || !old_state)
  1215. return;
  1216. sde_kms = to_sde_kms(kms);
  1217. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1218. return;
  1219. priv = sde_kms->dev->dev_private;
  1220. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1221. SDE_ERROR("power resource is not enabled\n");
  1222. return;
  1223. }
  1224. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1225. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1226. sde_crtc_complete_commit(crtc, old_crtc_state);
  1227. /* complete secure transitions if any */
  1228. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1229. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1230. }
  1231. for_each_old_connector_in_state(old_state, connector,
  1232. old_conn_state, i) {
  1233. struct sde_connector *c_conn;
  1234. c_conn = to_sde_connector(connector);
  1235. if (!c_conn->ops.post_kickoff)
  1236. continue;
  1237. memset(&params, 0, sizeof(params));
  1238. sde_connector_complete_qsync_commit(connector, &params);
  1239. rc = c_conn->ops.post_kickoff(connector, &params);
  1240. if (rc) {
  1241. pr_err("Connector Post kickoff failed rc=%d\n",
  1242. rc);
  1243. }
  1244. }
  1245. vm_ops = sde_vm_get_ops(sde_kms);
  1246. if (vm_ops && vm_ops->vm_post_commit) {
  1247. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1248. if (rc)
  1249. SDE_ERROR("vm post commit failed, rc = %d\n",
  1250. rc);
  1251. }
  1252. _sde_kms_drm_check_dpms(old_state, false);
  1253. pm_runtime_put_sync(sde_kms->dev->dev);
  1254. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1255. _sde_kms_release_splash_resource(sde_kms, crtc);
  1256. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1257. SDE_ATRACE_END("sde_kms_complete_commit");
  1258. }
  1259. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1260. struct drm_crtc *crtc)
  1261. {
  1262. struct drm_encoder *encoder;
  1263. struct drm_device *dev;
  1264. int ret;
  1265. bool cwb_disabling;
  1266. if (!kms || !crtc || !crtc->state) {
  1267. SDE_ERROR("invalid params\n");
  1268. return;
  1269. }
  1270. dev = crtc->dev;
  1271. if (!crtc->state->enable) {
  1272. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1273. return;
  1274. }
  1275. if (!crtc->state->active) {
  1276. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1277. return;
  1278. }
  1279. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1280. SDE_ERROR("power resource is not enabled\n");
  1281. return;
  1282. }
  1283. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1284. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1285. cwb_disabling = false;
  1286. if (encoder->crtc != crtc) {
  1287. cwb_disabling = sde_encoder_is_cwb_disabling(encoder,
  1288. crtc);
  1289. if (!cwb_disabling)
  1290. continue;
  1291. }
  1292. /*
  1293. * Wait for post-flush if necessary to delay before
  1294. * plane_cleanup. For example, wait for vsync in case of video
  1295. * mode panels. This may be a no-op for command mode panels.
  1296. */
  1297. SDE_EVT32_VERBOSE(DRMID(crtc));
  1298. ret = sde_encoder_wait_for_event(encoder, cwb_disabling ?
  1299. MSM_ENC_TX_COMPLETE : MSM_ENC_COMMIT_DONE);
  1300. if (ret && ret != -EWOULDBLOCK) {
  1301. SDE_ERROR("wait for commit done returned %d\n", ret);
  1302. sde_crtc_request_frame_reset(crtc, encoder);
  1303. break;
  1304. }
  1305. sde_crtc_complete_flip(crtc, NULL);
  1306. if (cwb_disabling)
  1307. sde_encoder_virt_reset(encoder);
  1308. }
  1309. sde_crtc_static_cache_read_kickoff(crtc);
  1310. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  1311. }
  1312. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1313. struct drm_atomic_state *old_state)
  1314. {
  1315. struct drm_crtc *crtc;
  1316. struct drm_crtc_state *old_crtc_state;
  1317. int i;
  1318. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1319. SDE_ERROR("invalid argument(s)\n");
  1320. return;
  1321. }
  1322. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1323. /* old_state actually contains updated crtc pointers */
  1324. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1325. if (crtc->state->active || crtc->state->active_changed)
  1326. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1327. }
  1328. SDE_ATRACE_END("sde_kms_prepare_fence");
  1329. }
  1330. /**
  1331. * _sde_kms_get_displays - query for underlying display handles and cache them
  1332. * @sde_kms: Pointer to sde kms structure
  1333. * Returns: Zero on success
  1334. */
  1335. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1336. {
  1337. int rc = -ENOMEM;
  1338. if (!sde_kms) {
  1339. SDE_ERROR("invalid sde kms\n");
  1340. return -EINVAL;
  1341. }
  1342. /* dsi */
  1343. sde_kms->dsi_displays = NULL;
  1344. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1345. if (sde_kms->dsi_display_count) {
  1346. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1347. sizeof(void *),
  1348. GFP_KERNEL);
  1349. if (!sde_kms->dsi_displays) {
  1350. SDE_ERROR("failed to allocate dsi displays\n");
  1351. goto exit_deinit_dsi;
  1352. }
  1353. sde_kms->dsi_display_count =
  1354. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1355. sde_kms->dsi_display_count);
  1356. }
  1357. /* wb */
  1358. sde_kms->wb_displays = NULL;
  1359. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1360. if (sde_kms->wb_display_count) {
  1361. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1362. sizeof(void *),
  1363. GFP_KERNEL);
  1364. if (!sde_kms->wb_displays) {
  1365. SDE_ERROR("failed to allocate wb displays\n");
  1366. goto exit_deinit_wb;
  1367. }
  1368. sde_kms->wb_display_count =
  1369. wb_display_get_displays(sde_kms->wb_displays,
  1370. sde_kms->wb_display_count);
  1371. }
  1372. /* dp */
  1373. sde_kms->dp_displays = NULL;
  1374. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1375. if (sde_kms->dp_display_count) {
  1376. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1377. sizeof(void *), GFP_KERNEL);
  1378. if (!sde_kms->dp_displays) {
  1379. SDE_ERROR("failed to allocate dp displays\n");
  1380. goto exit_deinit_dp;
  1381. }
  1382. sde_kms->dp_display_count =
  1383. dp_display_get_displays(sde_kms->dp_displays,
  1384. sde_kms->dp_display_count);
  1385. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1386. }
  1387. return 0;
  1388. exit_deinit_dp:
  1389. kfree(sde_kms->dp_displays);
  1390. sde_kms->dp_stream_count = 0;
  1391. sde_kms->dp_display_count = 0;
  1392. sde_kms->dp_displays = NULL;
  1393. exit_deinit_wb:
  1394. kfree(sde_kms->wb_displays);
  1395. sde_kms->wb_display_count = 0;
  1396. sde_kms->wb_displays = NULL;
  1397. exit_deinit_dsi:
  1398. kfree(sde_kms->dsi_displays);
  1399. sde_kms->dsi_display_count = 0;
  1400. sde_kms->dsi_displays = NULL;
  1401. return rc;
  1402. }
  1403. /**
  1404. * _sde_kms_release_displays - release cache of underlying display handles
  1405. * @sde_kms: Pointer to sde kms structure
  1406. */
  1407. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1408. {
  1409. if (!sde_kms) {
  1410. SDE_ERROR("invalid sde kms\n");
  1411. return;
  1412. }
  1413. kfree(sde_kms->wb_displays);
  1414. sde_kms->wb_displays = NULL;
  1415. sde_kms->wb_display_count = 0;
  1416. kfree(sde_kms->dsi_displays);
  1417. sde_kms->dsi_displays = NULL;
  1418. sde_kms->dsi_display_count = 0;
  1419. }
  1420. /**
  1421. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1422. * for underlying displays
  1423. * @dev: Pointer to drm device structure
  1424. * @priv: Pointer to private drm device data
  1425. * @sde_kms: Pointer to sde kms structure
  1426. * Returns: Zero on success
  1427. */
  1428. static int _sde_kms_setup_displays(struct drm_device *dev,
  1429. struct msm_drm_private *priv,
  1430. struct sde_kms *sde_kms)
  1431. {
  1432. static const struct sde_connector_ops dsi_ops = {
  1433. .set_info_blob = dsi_conn_set_info_blob,
  1434. .detect = dsi_conn_detect,
  1435. .get_modes = dsi_connector_get_modes,
  1436. .pre_destroy = dsi_connector_put_modes,
  1437. .mode_valid = dsi_conn_mode_valid,
  1438. .get_info = dsi_display_get_info,
  1439. .set_backlight = dsi_display_set_backlight,
  1440. .soft_reset = dsi_display_soft_reset,
  1441. .pre_kickoff = dsi_conn_pre_kickoff,
  1442. .clk_ctrl = dsi_display_clk_ctrl,
  1443. .set_power = dsi_display_set_power,
  1444. .get_mode_info = dsi_conn_get_mode_info,
  1445. .get_dst_format = dsi_display_get_dst_format,
  1446. .post_kickoff = dsi_conn_post_kickoff,
  1447. .check_status = dsi_display_check_status,
  1448. .enable_event = dsi_conn_enable_event,
  1449. .cmd_transfer = dsi_display_cmd_transfer,
  1450. .cont_splash_config = dsi_display_cont_splash_config,
  1451. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1452. .get_panel_vfp = dsi_display_get_panel_vfp,
  1453. .get_default_lms = dsi_display_get_default_lms,
  1454. .cmd_receive = dsi_display_cmd_receive,
  1455. .install_properties = NULL,
  1456. .set_allowed_mode_switch = dsi_conn_set_allowed_mode_switch,
  1457. .set_dyn_bit_clk = dsi_conn_set_dyn_bit_clk,
  1458. .get_qsync_min_fps = dsi_conn_get_qsync_min_fps,
  1459. .get_avr_step_req = dsi_display_get_avr_step_req_fps,
  1460. .prepare_commit = dsi_conn_prepare_commit,
  1461. .set_submode_info = dsi_conn_set_submode_blob_info,
  1462. .get_num_lm_from_mode = dsi_conn_get_lm_from_mode,
  1463. };
  1464. static const struct sde_connector_ops wb_ops = {
  1465. .post_init = sde_wb_connector_post_init,
  1466. .set_info_blob = sde_wb_connector_set_info_blob,
  1467. .detect = sde_wb_connector_detect,
  1468. .get_modes = sde_wb_connector_get_modes,
  1469. .set_property = sde_wb_connector_set_property,
  1470. .get_info = sde_wb_get_info,
  1471. .soft_reset = NULL,
  1472. .get_mode_info = sde_wb_get_mode_info,
  1473. .get_dst_format = NULL,
  1474. .check_status = NULL,
  1475. .cmd_transfer = NULL,
  1476. .cont_splash_config = NULL,
  1477. .cont_splash_res_disable = NULL,
  1478. .get_panel_vfp = NULL,
  1479. .cmd_receive = NULL,
  1480. .install_properties = NULL,
  1481. .set_dyn_bit_clk = NULL,
  1482. .set_allowed_mode_switch = NULL,
  1483. };
  1484. static const struct sde_connector_ops dp_ops = {
  1485. .post_init = dp_connector_post_init,
  1486. .detect = dp_connector_detect,
  1487. .get_modes = dp_connector_get_modes,
  1488. .atomic_check = dp_connector_atomic_check,
  1489. .mode_valid = dp_connector_mode_valid,
  1490. .get_info = dp_connector_get_info,
  1491. .get_mode_info = dp_connector_get_mode_info,
  1492. .post_open = dp_connector_post_open,
  1493. .check_status = NULL,
  1494. .set_colorspace = dp_connector_set_colorspace,
  1495. .config_hdr = dp_connector_config_hdr,
  1496. .cmd_transfer = NULL,
  1497. .cont_splash_config = NULL,
  1498. .cont_splash_res_disable = NULL,
  1499. .get_panel_vfp = NULL,
  1500. .update_pps = dp_connector_update_pps,
  1501. .cmd_receive = NULL,
  1502. .install_properties = dp_connector_install_properties,
  1503. .set_allowed_mode_switch = NULL,
  1504. .set_dyn_bit_clk = NULL,
  1505. };
  1506. struct msm_display_info info;
  1507. struct drm_encoder *encoder;
  1508. void *display, *connector;
  1509. int i, max_encoders;
  1510. int rc = 0;
  1511. u32 dsc_count = 0, mixer_count = 0;
  1512. u32 max_dp_dsc_count, max_dp_mixer_count;
  1513. if (!dev || !priv || !sde_kms) {
  1514. SDE_ERROR("invalid argument(s)\n");
  1515. return -EINVAL;
  1516. }
  1517. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1518. sde_kms->dp_display_count +
  1519. sde_kms->dp_stream_count;
  1520. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1521. max_encoders = ARRAY_SIZE(priv->encoders);
  1522. SDE_ERROR("capping number of displays to %d", max_encoders);
  1523. }
  1524. /* wb */
  1525. for (i = 0; i < sde_kms->wb_display_count &&
  1526. priv->num_encoders < max_encoders; ++i) {
  1527. display = sde_kms->wb_displays[i];
  1528. encoder = NULL;
  1529. memset(&info, 0x0, sizeof(info));
  1530. rc = sde_wb_get_info(NULL, &info, display);
  1531. if (rc) {
  1532. SDE_ERROR("wb get_info %d failed\n", i);
  1533. continue;
  1534. }
  1535. encoder = sde_encoder_init(dev, &info);
  1536. if (IS_ERR_OR_NULL(encoder)) {
  1537. SDE_ERROR("encoder init failed for wb %d\n", i);
  1538. continue;
  1539. }
  1540. rc = sde_wb_drm_init(display, encoder);
  1541. if (rc) {
  1542. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1543. sde_encoder_destroy(encoder);
  1544. continue;
  1545. }
  1546. connector = sde_connector_init(dev,
  1547. encoder,
  1548. 0,
  1549. display,
  1550. &wb_ops,
  1551. DRM_CONNECTOR_POLL_HPD,
  1552. DRM_MODE_CONNECTOR_VIRTUAL);
  1553. if (connector) {
  1554. priv->encoders[priv->num_encoders++] = encoder;
  1555. priv->connectors[priv->num_connectors++] = connector;
  1556. } else {
  1557. SDE_ERROR("wb %d connector init failed\n", i);
  1558. sde_wb_drm_deinit(display);
  1559. sde_encoder_destroy(encoder);
  1560. }
  1561. }
  1562. /* dsi */
  1563. for (i = 0; i < sde_kms->dsi_display_count &&
  1564. priv->num_encoders < max_encoders; ++i) {
  1565. display = sde_kms->dsi_displays[i];
  1566. encoder = NULL;
  1567. memset(&info, 0x0, sizeof(info));
  1568. rc = dsi_display_get_info(NULL, &info, display);
  1569. if (rc) {
  1570. SDE_ERROR("dsi get_info %d failed\n", i);
  1571. continue;
  1572. }
  1573. encoder = sde_encoder_init(dev, &info);
  1574. if (IS_ERR_OR_NULL(encoder)) {
  1575. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1576. continue;
  1577. }
  1578. rc = dsi_display_drm_bridge_init(display, encoder);
  1579. if (rc) {
  1580. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1581. sde_encoder_destroy(encoder);
  1582. continue;
  1583. }
  1584. connector = sde_connector_init(dev,
  1585. encoder,
  1586. dsi_display_get_drm_panel(display),
  1587. display,
  1588. &dsi_ops,
  1589. DRM_CONNECTOR_POLL_HPD,
  1590. DRM_MODE_CONNECTOR_DSI);
  1591. if (connector) {
  1592. priv->encoders[priv->num_encoders++] = encoder;
  1593. priv->connectors[priv->num_connectors++] = connector;
  1594. } else {
  1595. SDE_ERROR("dsi %d connector init failed\n", i);
  1596. dsi_display_drm_bridge_deinit(display);
  1597. sde_encoder_destroy(encoder);
  1598. continue;
  1599. }
  1600. rc = dsi_display_drm_ext_bridge_init(display,
  1601. encoder, connector);
  1602. if (rc) {
  1603. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1604. dsi_display_drm_bridge_deinit(display);
  1605. sde_connector_destroy(connector);
  1606. sde_encoder_destroy(encoder);
  1607. }
  1608. dsc_count += info.dsc_count;
  1609. mixer_count += info.lm_count;
  1610. if (dsi_display_has_dsc_switch_support(display))
  1611. sde_kms->dsc_switch_support = true;
  1612. }
  1613. if (sde_kms->catalog->allowed_dsc_reservation_switch &&
  1614. !sde_kms->dsc_switch_support) {
  1615. SDE_DEBUG("dsc switch not supported\n");
  1616. sde_kms->catalog->allowed_dsc_reservation_switch = 0;
  1617. }
  1618. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1619. sde_kms->catalog->mixer_count - mixer_count : 0;
  1620. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1621. sde_kms->catalog->dsc_count - dsc_count : 0;
  1622. if (sde_kms->catalog->allowed_dsc_reservation_switch &
  1623. SDE_DP_DSC_RESERVATION_SWITCH)
  1624. max_dp_dsc_count = sde_kms->catalog->dsc_count;
  1625. /* dp */
  1626. for (i = 0; i < sde_kms->dp_display_count &&
  1627. priv->num_encoders < max_encoders; ++i) {
  1628. int idx;
  1629. display = sde_kms->dp_displays[i];
  1630. encoder = NULL;
  1631. memset(&info, 0x0, sizeof(info));
  1632. rc = dp_connector_get_info(NULL, &info, display);
  1633. if (rc) {
  1634. SDE_ERROR("dp get_info %d failed\n", i);
  1635. continue;
  1636. }
  1637. encoder = sde_encoder_init(dev, &info);
  1638. if (IS_ERR_OR_NULL(encoder)) {
  1639. SDE_ERROR("dp encoder init failed %d\n", i);
  1640. continue;
  1641. }
  1642. rc = dp_drm_bridge_init(display, encoder,
  1643. max_dp_mixer_count, max_dp_dsc_count);
  1644. if (rc) {
  1645. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1646. sde_encoder_destroy(encoder);
  1647. continue;
  1648. }
  1649. connector = sde_connector_init(dev,
  1650. encoder,
  1651. NULL,
  1652. display,
  1653. &dp_ops,
  1654. DRM_CONNECTOR_POLL_HPD,
  1655. DRM_MODE_CONNECTOR_DisplayPort);
  1656. if (connector) {
  1657. priv->encoders[priv->num_encoders++] = encoder;
  1658. priv->connectors[priv->num_connectors++] = connector;
  1659. } else {
  1660. SDE_ERROR("dp %d connector init failed\n", i);
  1661. dp_drm_bridge_deinit(display);
  1662. sde_encoder_destroy(encoder);
  1663. }
  1664. /* update display cap to MST_MODE for DP MST encoders */
  1665. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1666. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1667. priv->num_encoders < max_encoders; idx++) {
  1668. info.h_tile_instance[0] = idx;
  1669. encoder = sde_encoder_init(dev, &info);
  1670. if (IS_ERR_OR_NULL(encoder)) {
  1671. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1672. continue;
  1673. }
  1674. rc = dp_mst_drm_bridge_init(display, encoder);
  1675. if (rc) {
  1676. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1677. i, rc);
  1678. sde_encoder_destroy(encoder);
  1679. continue;
  1680. }
  1681. priv->encoders[priv->num_encoders++] = encoder;
  1682. }
  1683. }
  1684. return 0;
  1685. }
  1686. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1687. {
  1688. struct msm_drm_private *priv;
  1689. int i;
  1690. if (!sde_kms) {
  1691. SDE_ERROR("invalid sde_kms\n");
  1692. return;
  1693. } else if (!sde_kms->dev) {
  1694. SDE_ERROR("invalid dev\n");
  1695. return;
  1696. } else if (!sde_kms->dev->dev_private) {
  1697. SDE_ERROR("invalid dev_private\n");
  1698. return;
  1699. }
  1700. priv = sde_kms->dev->dev_private;
  1701. for (i = 0; i < priv->num_crtcs; i++)
  1702. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1703. priv->num_crtcs = 0;
  1704. for (i = 0; i < priv->num_planes; i++)
  1705. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1706. priv->num_planes = 0;
  1707. for (i = 0; i < priv->num_connectors; i++)
  1708. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1709. priv->num_connectors = 0;
  1710. for (i = 0; i < priv->num_encoders; i++)
  1711. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1712. priv->num_encoders = 0;
  1713. _sde_kms_release_displays(sde_kms);
  1714. }
  1715. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1716. {
  1717. struct drm_device *dev;
  1718. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1719. struct drm_crtc *crtc;
  1720. struct msm_drm_private *priv;
  1721. struct sde_mdss_cfg *catalog;
  1722. int primary_planes_idx = 0, i, ret;
  1723. int max_crtc_count;
  1724. u32 sspp_id[MAX_PLANES];
  1725. u32 master_plane_id[MAX_PLANES];
  1726. u32 num_virt_planes = 0;
  1727. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1728. SDE_ERROR("invalid sde_kms\n");
  1729. return -EINVAL;
  1730. }
  1731. dev = sde_kms->dev;
  1732. priv = dev->dev_private;
  1733. catalog = sde_kms->catalog;
  1734. ret = sde_core_irq_domain_add(sde_kms);
  1735. if (ret)
  1736. goto fail_irq;
  1737. /*
  1738. * Query for underlying display drivers, and create connectors,
  1739. * bridges and encoders for them.
  1740. */
  1741. if (!_sde_kms_get_displays(sde_kms))
  1742. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1743. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1744. /* Create the planes */
  1745. for (i = 0; i < catalog->sspp_count; i++) {
  1746. bool primary = true;
  1747. if (catalog->sspp[i].features & BIT(SDE_SSPP_CURSOR)
  1748. || primary_planes_idx >= max_crtc_count)
  1749. primary = false;
  1750. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1751. (1UL << max_crtc_count) - 1, 0);
  1752. if (IS_ERR(plane)) {
  1753. SDE_ERROR("sde_plane_init failed\n");
  1754. ret = PTR_ERR(plane);
  1755. goto fail;
  1756. }
  1757. priv->planes[priv->num_planes++] = plane;
  1758. if (primary)
  1759. primary_planes[primary_planes_idx++] = plane;
  1760. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1761. sde_is_custom_client()) {
  1762. int priority =
  1763. catalog->sspp[i].sblk->smart_dma_priority;
  1764. sspp_id[priority - 1] = catalog->sspp[i].id;
  1765. master_plane_id[priority - 1] = plane->base.id;
  1766. num_virt_planes++;
  1767. }
  1768. }
  1769. /* Initialize smart DMA virtual planes */
  1770. for (i = 0; i < num_virt_planes; i++) {
  1771. plane = sde_plane_init(dev, sspp_id[i], false,
  1772. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1773. if (IS_ERR(plane)) {
  1774. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1775. ret = PTR_ERR(plane);
  1776. goto fail;
  1777. }
  1778. priv->planes[priv->num_planes++] = plane;
  1779. }
  1780. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1781. /* Create one CRTC per encoder */
  1782. for (i = 0; i < max_crtc_count; i++) {
  1783. crtc = sde_crtc_init(dev, primary_planes[i]);
  1784. if (IS_ERR(crtc)) {
  1785. ret = PTR_ERR(crtc);
  1786. goto fail;
  1787. }
  1788. priv->crtcs[priv->num_crtcs++] = crtc;
  1789. }
  1790. if (sde_is_custom_client()) {
  1791. /* All CRTCs are compatible with all planes */
  1792. for (i = 0; i < priv->num_planes; i++)
  1793. priv->planes[i]->possible_crtcs =
  1794. (1 << priv->num_crtcs) - 1;
  1795. }
  1796. /* All CRTCs are compatible with all encoders */
  1797. for (i = 0; i < priv->num_encoders; i++)
  1798. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1799. return 0;
  1800. fail:
  1801. _sde_kms_drm_obj_destroy(sde_kms);
  1802. fail_irq:
  1803. sde_core_irq_domain_fini(sde_kms);
  1804. return ret;
  1805. }
  1806. /**
  1807. * sde_kms_timeline_status - provides current timeline status
  1808. * This API should be called without mode config lock.
  1809. * @dev: Pointer to drm device
  1810. */
  1811. void sde_kms_timeline_status(struct drm_device *dev)
  1812. {
  1813. struct drm_crtc *crtc;
  1814. struct drm_connector *conn;
  1815. struct drm_connector_list_iter conn_iter;
  1816. if (!dev) {
  1817. SDE_ERROR("invalid drm device node\n");
  1818. return;
  1819. }
  1820. drm_for_each_crtc(crtc, dev)
  1821. sde_crtc_timeline_status(crtc);
  1822. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1823. /*
  1824. *Probably locked from last close dumping status anyway
  1825. */
  1826. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1827. drm_connector_list_iter_begin(dev, &conn_iter);
  1828. drm_for_each_connector_iter(conn, &conn_iter)
  1829. sde_conn_timeline_status(conn);
  1830. drm_connector_list_iter_end(&conn_iter);
  1831. return;
  1832. }
  1833. mutex_lock(&dev->mode_config.mutex);
  1834. drm_connector_list_iter_begin(dev, &conn_iter);
  1835. drm_for_each_connector_iter(conn, &conn_iter)
  1836. sde_conn_timeline_status(conn);
  1837. drm_connector_list_iter_end(&conn_iter);
  1838. mutex_unlock(&dev->mode_config.mutex);
  1839. }
  1840. static int sde_kms_postinit(struct msm_kms *kms)
  1841. {
  1842. struct sde_kms *sde_kms = to_sde_kms(kms);
  1843. struct drm_device *dev;
  1844. struct drm_crtc *crtc;
  1845. int rc;
  1846. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1847. SDE_ERROR("invalid sde_kms\n");
  1848. return -EINVAL;
  1849. }
  1850. dev = sde_kms->dev;
  1851. rc = _sde_debugfs_init(sde_kms);
  1852. if (rc)
  1853. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1854. drm_for_each_crtc(crtc, dev)
  1855. sde_crtc_post_init(dev, crtc);
  1856. return rc;
  1857. }
  1858. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1859. struct drm_encoder *encoder)
  1860. {
  1861. return rate;
  1862. }
  1863. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1864. struct platform_device *pdev)
  1865. {
  1866. struct drm_device *dev;
  1867. struct msm_drm_private *priv;
  1868. struct sde_vm_ops *vm_ops;
  1869. int i;
  1870. if (!sde_kms || !pdev)
  1871. return;
  1872. dev = sde_kms->dev;
  1873. if (!dev)
  1874. return;
  1875. priv = dev->dev_private;
  1876. if (!priv)
  1877. return;
  1878. if (sde_kms->genpd_init) {
  1879. sde_kms->genpd_init = false;
  1880. pm_genpd_remove(&sde_kms->genpd);
  1881. of_genpd_del_provider(pdev->dev.of_node);
  1882. }
  1883. vm_ops = sde_vm_get_ops(sde_kms);
  1884. if (vm_ops && vm_ops->vm_deinit)
  1885. vm_ops->vm_deinit(sde_kms, vm_ops);
  1886. if (sde_kms->hw_intr)
  1887. sde_hw_intr_destroy(sde_kms->hw_intr);
  1888. sde_kms->hw_intr = NULL;
  1889. if (sde_kms->power_event)
  1890. sde_power_handle_unregister_event(
  1891. &priv->phandle, sde_kms->power_event);
  1892. _sde_kms_release_displays(sde_kms);
  1893. _sde_kms_unmap_all_splash_regions(sde_kms);
  1894. if (sde_kms->catalog) {
  1895. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1896. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1897. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1898. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1899. }
  1900. }
  1901. if (sde_kms->rm_init)
  1902. sde_rm_destroy(&sde_kms->rm);
  1903. sde_kms->rm_init = false;
  1904. if (sde_kms->catalog)
  1905. sde_hw_catalog_deinit(sde_kms->catalog);
  1906. sde_kms->catalog = NULL;
  1907. if (sde_kms->sid)
  1908. msm_iounmap(pdev, sde_kms->sid);
  1909. sde_kms->sid = NULL;
  1910. if (sde_kms->reg_dma)
  1911. msm_iounmap(pdev, sde_kms->reg_dma);
  1912. sde_kms->reg_dma = NULL;
  1913. if (sde_kms->vbif[VBIF_NRT])
  1914. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1915. sde_kms->vbif[VBIF_NRT] = NULL;
  1916. if (sde_kms->vbif[VBIF_RT])
  1917. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1918. sde_kms->vbif[VBIF_RT] = NULL;
  1919. if (sde_kms->mmio)
  1920. msm_iounmap(pdev, sde_kms->mmio);
  1921. sde_kms->mmio = NULL;
  1922. sde_reg_dma_deinit();
  1923. _sde_kms_mmu_destroy(sde_kms);
  1924. }
  1925. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1926. {
  1927. int i;
  1928. if (!sde_kms)
  1929. return -EINVAL;
  1930. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1931. struct msm_mmu *mmu;
  1932. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1933. if (!aspace)
  1934. continue;
  1935. mmu = sde_kms->aspace[i]->mmu;
  1936. if (secure_only &&
  1937. !aspace->mmu->funcs->is_domain_secure(mmu))
  1938. continue;
  1939. /* cleanup aspace before detaching */
  1940. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1941. SDE_DEBUG("Detaching domain:%d\n", i);
  1942. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1943. ARRAY_SIZE(iommu_ports));
  1944. aspace->domain_attached = false;
  1945. }
  1946. return 0;
  1947. }
  1948. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1949. {
  1950. int i;
  1951. if (!sde_kms)
  1952. return -EINVAL;
  1953. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1954. struct msm_mmu *mmu;
  1955. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1956. if (!aspace)
  1957. continue;
  1958. mmu = sde_kms->aspace[i]->mmu;
  1959. if (secure_only &&
  1960. !aspace->mmu->funcs->is_domain_secure(mmu))
  1961. continue;
  1962. SDE_DEBUG("Attaching domain:%d\n", i);
  1963. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1964. ARRAY_SIZE(iommu_ports));
  1965. aspace->domain_attached = true;
  1966. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1967. }
  1968. return 0;
  1969. }
  1970. static void sde_kms_destroy(struct msm_kms *kms)
  1971. {
  1972. struct sde_kms *sde_kms;
  1973. struct drm_device *dev;
  1974. if (!kms) {
  1975. SDE_ERROR("invalid kms\n");
  1976. return;
  1977. }
  1978. sde_kms = to_sde_kms(kms);
  1979. dev = sde_kms->dev;
  1980. if (!dev || !dev->dev) {
  1981. SDE_ERROR("invalid device\n");
  1982. return;
  1983. }
  1984. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1985. kfree(sde_kms);
  1986. }
  1987. static void sde_kms_helper_clear_dim_layers(struct drm_atomic_state *state, struct drm_crtc *crtc)
  1988. {
  1989. struct drm_crtc_state *crtc_state = NULL;
  1990. struct sde_crtc_state *c_state;
  1991. if (!state || !crtc) {
  1992. SDE_ERROR("invalid params\n");
  1993. return;
  1994. }
  1995. crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  1996. c_state = to_sde_crtc_state(crtc_state);
  1997. _sde_crtc_clear_dim_layers_v1(crtc_state);
  1998. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, c_state->dirty);
  1999. }
  2000. static int sde_kms_set_crtc_for_conn(struct drm_device *dev,
  2001. struct drm_encoder *enc, struct drm_atomic_state *state)
  2002. {
  2003. struct drm_connector *conn = NULL;
  2004. struct drm_connector *tmp_conn = NULL;
  2005. struct drm_connector_list_iter conn_iter;
  2006. struct drm_crtc_state *crtc_state = NULL;
  2007. struct drm_connector_state *conn_state = NULL;
  2008. int ret = 0;
  2009. drm_connector_list_iter_begin(dev, &conn_iter);
  2010. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2011. if (enc == tmp_conn->state->best_encoder) {
  2012. conn = tmp_conn;
  2013. break;
  2014. }
  2015. }
  2016. drm_connector_list_iter_end(&conn_iter);
  2017. if (!conn || !enc->crtc) {
  2018. SDE_ERROR("invalid params for enc:%d\n", DRMID(enc));
  2019. return -EINVAL;
  2020. }
  2021. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2022. if (IS_ERR(crtc_state)) {
  2023. ret = PTR_ERR(crtc_state);
  2024. SDE_ERROR("error %d getting crtc %d state\n",
  2025. ret, DRMID(enc->crtc));
  2026. return ret;
  2027. }
  2028. conn_state = drm_atomic_get_connector_state(state, conn);
  2029. if (IS_ERR(conn_state)) {
  2030. ret = PTR_ERR(conn_state);
  2031. SDE_ERROR("error %d getting connector %d state\n",
  2032. ret, DRMID(conn));
  2033. return ret;
  2034. }
  2035. crtc_state->active = true;
  2036. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2037. if (ret)
  2038. SDE_ERROR("error %d setting the crtc\n", ret);
  2039. return ret;
  2040. }
  2041. static void _sde_kms_plane_force_remove(struct drm_plane *plane,
  2042. struct drm_atomic_state *state)
  2043. {
  2044. struct drm_plane_state *plane_state;
  2045. int ret = 0;
  2046. plane_state = drm_atomic_get_plane_state(state, plane);
  2047. if (IS_ERR(plane_state)) {
  2048. ret = PTR_ERR(plane_state);
  2049. SDE_ERROR("error %d getting plane %d state\n",
  2050. ret, plane->base.id);
  2051. return;
  2052. }
  2053. plane->old_fb = plane->fb;
  2054. SDE_DEBUG("disabling plane %d\n", plane->base.id);
  2055. ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
  2056. if (ret != 0)
  2057. SDE_ERROR("error %d disabling plane %d\n", ret,
  2058. plane->base.id);
  2059. drm_atomic_set_fb_for_plane(plane_state, NULL);
  2060. }
  2061. static int _sde_kms_remove_fbs(struct sde_kms *sde_kms, struct drm_file *file,
  2062. struct drm_atomic_state *state)
  2063. {
  2064. struct drm_device *dev = sde_kms->dev;
  2065. struct drm_framebuffer *fb, *tfb;
  2066. struct list_head fbs;
  2067. struct drm_plane *plane;
  2068. struct drm_crtc *crtc = NULL;
  2069. unsigned int crtc_mask = 0;
  2070. int ret = 0;
  2071. INIT_LIST_HEAD(&fbs);
  2072. list_for_each_entry_safe(fb, tfb, &file->fbs, filp_head) {
  2073. if (drm_framebuffer_read_refcount(fb) > 1) {
  2074. list_move_tail(&fb->filp_head, &fbs);
  2075. drm_for_each_plane(plane, dev) {
  2076. if (plane->state && plane->state->fb == fb) {
  2077. if (plane->state->crtc)
  2078. crtc_mask |= drm_crtc_mask(plane->state->crtc);
  2079. _sde_kms_plane_force_remove(plane, state);
  2080. }
  2081. }
  2082. } else {
  2083. list_del_init(&fb->filp_head);
  2084. drm_framebuffer_put(fb);
  2085. }
  2086. }
  2087. if (list_empty(&fbs)) {
  2088. SDE_DEBUG("skip commit as no fb(s)\n");
  2089. return 0;
  2090. }
  2091. drm_for_each_crtc(crtc, dev) {
  2092. if ((crtc_mask & drm_crtc_mask(crtc)) && crtc->state->active) {
  2093. struct drm_encoder *drm_enc;
  2094. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  2095. crtc->state->encoder_mask) {
  2096. ret = sde_kms_set_crtc_for_conn(dev, drm_enc, state);
  2097. if (ret)
  2098. goto error;
  2099. }
  2100. sde_kms_helper_clear_dim_layers(state, crtc);
  2101. }
  2102. }
  2103. SDE_EVT32(state, crtc_mask);
  2104. SDE_DEBUG("null commit after removing all the pipes\n");
  2105. ret = drm_atomic_commit(state);
  2106. error:
  2107. if (ret) {
  2108. /*
  2109. * move the fbs back to original list, so it would be
  2110. * handled during drm_release
  2111. */
  2112. list_for_each_entry_safe(fb, tfb, &fbs, filp_head)
  2113. list_move_tail(&fb->filp_head, &file->fbs);
  2114. if (ret == -EDEADLK || ret == -ERESTARTSYS)
  2115. SDE_DEBUG("atomic commit failed in preclose, ret:%d\n", ret);
  2116. else
  2117. SDE_ERROR("atomic commit failed in preclose, ret:%d\n", ret);
  2118. goto end;
  2119. }
  2120. while (!list_empty(&fbs)) {
  2121. fb = list_first_entry(&fbs, typeof(*fb), filp_head);
  2122. list_del_init(&fb->filp_head);
  2123. drm_framebuffer_put(fb);
  2124. }
  2125. end:
  2126. return ret;
  2127. }
  2128. static void sde_kms_preclose(struct msm_kms *kms, struct drm_file *file)
  2129. {
  2130. struct sde_kms *sde_kms = to_sde_kms(kms);
  2131. struct drm_device *dev = sde_kms->dev;
  2132. struct msm_drm_private *priv = dev->dev_private;
  2133. unsigned int i;
  2134. struct drm_atomic_state *state = NULL;
  2135. struct drm_modeset_acquire_ctx ctx;
  2136. int ret = 0;
  2137. /* cancel pending flip event */
  2138. for (i = 0; i < priv->num_crtcs; i++)
  2139. sde_crtc_complete_flip(priv->crtcs[i], file);
  2140. drm_modeset_acquire_init(&ctx, 0);
  2141. retry:
  2142. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2143. if (ret == -EDEADLK) {
  2144. drm_modeset_backoff(&ctx);
  2145. goto retry;
  2146. } else if (WARN_ON(ret)) {
  2147. goto end;
  2148. }
  2149. state = drm_atomic_state_alloc(dev);
  2150. if (!state) {
  2151. ret = -ENOMEM;
  2152. goto end;
  2153. }
  2154. state->acquire_ctx = &ctx;
  2155. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2156. ret = _sde_kms_remove_fbs(sde_kms, file, state);
  2157. if (ret != -EDEADLK && ret != -ERESTARTSYS)
  2158. break;
  2159. drm_atomic_state_clear(state);
  2160. drm_modeset_backoff(&ctx);
  2161. }
  2162. end:
  2163. if (state)
  2164. drm_atomic_state_put(state);
  2165. SDE_DEBUG("sde preclose done, ret:%d\n", ret);
  2166. drm_modeset_drop_locks(&ctx);
  2167. drm_modeset_acquire_fini(&ctx);
  2168. }
  2169. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  2170. struct drm_atomic_state *state)
  2171. {
  2172. struct drm_device *dev = sde_kms->dev;
  2173. struct drm_plane *plane;
  2174. struct drm_plane_state *plane_state;
  2175. struct drm_crtc *crtc;
  2176. struct drm_crtc_state *crtc_state;
  2177. struct drm_connector *conn;
  2178. struct drm_connector_state *conn_state;
  2179. struct drm_connector_list_iter conn_iter;
  2180. int ret = 0;
  2181. drm_for_each_plane(plane, dev) {
  2182. plane_state = drm_atomic_get_plane_state(state, plane);
  2183. if (IS_ERR(plane_state)) {
  2184. ret = PTR_ERR(plane_state);
  2185. SDE_ERROR("error %d getting plane %d state\n",
  2186. ret, DRMID(plane));
  2187. return ret;
  2188. }
  2189. ret = sde_plane_helper_reset_custom_properties(plane,
  2190. plane_state);
  2191. if (ret) {
  2192. SDE_ERROR("error %d resetting plane props %d\n",
  2193. ret, DRMID(plane));
  2194. return ret;
  2195. }
  2196. }
  2197. drm_for_each_crtc(crtc, dev) {
  2198. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  2199. if (IS_ERR(crtc_state)) {
  2200. ret = PTR_ERR(crtc_state);
  2201. SDE_ERROR("error %d getting crtc %d state\n",
  2202. ret, DRMID(crtc));
  2203. return ret;
  2204. }
  2205. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  2206. if (ret) {
  2207. SDE_ERROR("error %d resetting crtc props %d\n",
  2208. ret, DRMID(crtc));
  2209. return ret;
  2210. }
  2211. }
  2212. drm_connector_list_iter_begin(dev, &conn_iter);
  2213. drm_for_each_connector_iter(conn, &conn_iter) {
  2214. conn_state = drm_atomic_get_connector_state(state, conn);
  2215. if (IS_ERR(conn_state)) {
  2216. ret = PTR_ERR(conn_state);
  2217. SDE_ERROR("error %d getting connector %d state\n",
  2218. ret, DRMID(conn));
  2219. return ret;
  2220. }
  2221. ret = sde_connector_helper_reset_custom_properties(conn,
  2222. conn_state);
  2223. if (ret) {
  2224. SDE_ERROR("error %d resetting connector props %d\n",
  2225. ret, DRMID(conn));
  2226. return ret;
  2227. }
  2228. }
  2229. drm_connector_list_iter_end(&conn_iter);
  2230. return ret;
  2231. }
  2232. static void sde_kms_lastclose(struct msm_kms *kms)
  2233. {
  2234. struct sde_kms *sde_kms;
  2235. struct drm_device *dev;
  2236. struct drm_atomic_state *state;
  2237. struct drm_modeset_acquire_ctx ctx;
  2238. int ret;
  2239. if (!kms) {
  2240. SDE_ERROR("invalid argument\n");
  2241. return;
  2242. }
  2243. sde_kms = to_sde_kms(kms);
  2244. dev = sde_kms->dev;
  2245. drm_modeset_acquire_init(&ctx, 0);
  2246. state = drm_atomic_state_alloc(dev);
  2247. if (!state) {
  2248. ret = -ENOMEM;
  2249. goto out_ctx;
  2250. }
  2251. state->acquire_ctx = &ctx;
  2252. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  2253. retry:
  2254. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2255. if (ret)
  2256. goto out_state;
  2257. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  2258. if (ret)
  2259. goto out_state;
  2260. ret = drm_atomic_commit(state);
  2261. out_state:
  2262. if (ret == -EDEADLK)
  2263. goto backoff;
  2264. drm_atomic_state_put(state);
  2265. out_ctx:
  2266. drm_modeset_drop_locks(&ctx);
  2267. drm_modeset_acquire_fini(&ctx);
  2268. if (ret)
  2269. SDE_ERROR("kms lastclose failed: %d\n", ret);
  2270. SDE_EVT32(ret, SDE_EVTLOG_FUNC_EXIT);
  2271. return;
  2272. backoff:
  2273. drm_atomic_state_clear(state);
  2274. drm_modeset_backoff(&ctx);
  2275. SDE_EVT32(ret, SDE_EVTLOG_FUNC_CASE1);
  2276. goto retry;
  2277. }
  2278. static int _sde_kms_validate_vm_request(struct drm_atomic_state *state, struct sde_kms *sde_kms,
  2279. enum sde_crtc_vm_req vm_req, bool vm_owns_hw)
  2280. {
  2281. struct drm_crtc *crtc, *active_crtc = NULL, *global_active_crtc = NULL;
  2282. struct drm_crtc_state *new_cstate, *old_cstate, *active_cstate;
  2283. struct drm_encoder *encoder;
  2284. struct drm_connector *connector;
  2285. struct drm_connector_state *new_connstate;
  2286. struct sde_vm_ops *vm_ops = sde_vm_get_ops(sde_kms);
  2287. struct sde_mdss_cfg *catalog = sde_kms->catalog;
  2288. struct sde_connector *sde_conn;
  2289. struct dsi_display *dsi_display;
  2290. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  2291. uint32_t crtc_encoder_cnt = 0;
  2292. enum sde_crtc_idle_pc_state idle_pc_state;
  2293. int rc = 0;
  2294. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2295. struct sde_crtc_state *new_state = NULL;
  2296. if (!new_cstate->active && !old_cstate->active)
  2297. continue;
  2298. new_state = to_sde_crtc_state(new_cstate);
  2299. idle_pc_state = sde_crtc_get_property(new_state, CRTC_PROP_IDLE_PC_STATE);
  2300. active_crtc = crtc;
  2301. active_cstate = new_cstate;
  2302. commit_crtc_cnt++;
  2303. }
  2304. list_for_each_entry(crtc, &sde_kms->dev->mode_config.crtc_list, head) {
  2305. if (!crtc->state->active)
  2306. continue;
  2307. global_crtc_cnt++;
  2308. global_active_crtc = crtc;
  2309. }
  2310. if (active_crtc) {
  2311. drm_for_each_encoder_mask(encoder, active_crtc->dev, active_cstate->encoder_mask)
  2312. crtc_encoder_cnt++;
  2313. }
  2314. for_each_new_connector_in_state(state, connector, new_connstate, i) {
  2315. int conn_mask = active_cstate->connector_mask;
  2316. if (drm_connector_mask(connector) & conn_mask) {
  2317. sde_conn = to_sde_connector(connector);
  2318. dsi_display = (struct dsi_display *) sde_conn->display;
  2319. SDE_EVT32(DRMID(connector), DRMID(active_crtc), i, dsi_display->type,
  2320. dsi_display->trusted_vm_env);
  2321. SDE_DEBUG("VM display:%s, conn:%d, crtc:%d, type:%d, tvm:%d\n",
  2322. dsi_display->name, DRMID(connector), DRMID(active_crtc),
  2323. dsi_display->type, dsi_display->trusted_vm_env);
  2324. break;
  2325. }
  2326. }
  2327. /* Check for single crtc commits only on valid VM requests */
  2328. if (active_crtc && global_active_crtc &&
  2329. (commit_crtc_cnt > catalog->max_trusted_vm_displays ||
  2330. global_crtc_cnt > catalog->max_trusted_vm_displays ||
  2331. active_crtc != global_active_crtc)) {
  2332. SDE_ERROR("VM switch failed; MAX:%d a_cnt:%d g_cnt:%d a_crtc:%d g_crtc:%d\n",
  2333. catalog->max_trusted_vm_displays, commit_crtc_cnt, global_crtc_cnt,
  2334. DRMID(active_crtc), DRMID(global_active_crtc));
  2335. return -E2BIG;
  2336. } else if ((vm_req == VM_REQ_RELEASE) &&
  2337. ((idle_pc_state == IDLE_PC_ENABLE) ||
  2338. (crtc_encoder_cnt > TRUSTED_VM_MAX_ENCODER_PER_CRTC))) {
  2339. /*
  2340. * disable idle-pc before releasing the HW
  2341. * allow only specified number of encoders on a given crtc
  2342. */
  2343. SDE_ERROR("VM switch failed; idle-pc:%d max:%d encoder_cnt:%d\n",
  2344. idle_pc_state, TRUSTED_VM_MAX_ENCODER_PER_CRTC, crtc_encoder_cnt);
  2345. return -EINVAL;
  2346. }
  2347. if ((vm_req == VM_REQ_ACQUIRE) && !vm_owns_hw) {
  2348. rc = vm_ops->vm_acquire(sde_kms);
  2349. if (rc) {
  2350. SDE_ERROR("VM acquire failed; hw_owner:%d, rc:%d\n", vm_owns_hw, rc);
  2351. return rc;
  2352. }
  2353. if (vm_ops->vm_resource_init)
  2354. rc = vm_ops->vm_resource_init(sde_kms, state);
  2355. }
  2356. return rc;
  2357. }
  2358. static int sde_kms_check_vm_request(struct msm_kms *kms,
  2359. struct drm_atomic_state *state)
  2360. {
  2361. struct sde_kms *sde_kms;
  2362. struct drm_crtc *crtc;
  2363. struct drm_crtc_state *new_cstate, *old_cstate;
  2364. struct sde_vm_ops *vm_ops;
  2365. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  2366. int i, rc = 0;
  2367. bool vm_req_active = false;
  2368. bool vm_owns_hw;
  2369. if (!kms || !state)
  2370. return -EINVAL;
  2371. sde_kms = to_sde_kms(kms);
  2372. vm_ops = sde_vm_get_ops(sde_kms);
  2373. if (!vm_ops)
  2374. return 0;
  2375. if (!vm_ops->vm_request_valid || !vm_ops->vm_owns_hw || !vm_ops->vm_acquire)
  2376. return -EINVAL;
  2377. /* check for an active vm request */
  2378. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2379. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  2380. if (!new_cstate->active && !old_cstate->active)
  2381. continue;
  2382. new_state = to_sde_crtc_state(new_cstate);
  2383. new_vm_req = sde_crtc_get_property(new_state, CRTC_PROP_VM_REQ_STATE);
  2384. old_state = to_sde_crtc_state(old_cstate);
  2385. old_vm_req = sde_crtc_get_property(old_state, CRTC_PROP_VM_REQ_STATE);
  2386. /* No active request if the transition is from VM_REQ_NONE to VM_REQ_NONE */
  2387. if (old_vm_req || new_vm_req) {
  2388. if (!vm_req_active) {
  2389. sde_vm_lock(sde_kms);
  2390. vm_owns_hw = sde_vm_owns_hw(sde_kms);
  2391. }
  2392. rc = vm_ops->vm_request_valid(sde_kms, old_vm_req, new_vm_req);
  2393. if (rc) {
  2394. SDE_ERROR(
  2395. "VM transition check failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2396. old_vm_req, new_vm_req, vm_owns_hw, rc);
  2397. sde_vm_unlock(sde_kms);
  2398. vm_req_active = false;
  2399. break;
  2400. } else if (old_vm_req == VM_REQ_ACQUIRE && new_vm_req == VM_REQ_NONE) {
  2401. SDE_DEBUG("VM transition valid; ignore further checks\n");
  2402. if (!vm_req_active)
  2403. sde_vm_unlock(sde_kms);
  2404. } else {
  2405. vm_req_active = true;
  2406. }
  2407. }
  2408. }
  2409. /* validate active requests and perform acquire if necessary */
  2410. if (vm_req_active) {
  2411. rc = _sde_kms_validate_vm_request(state, sde_kms, new_vm_req, vm_owns_hw);
  2412. sde_vm_unlock(sde_kms);
  2413. SDE_EVT32(old_vm_req, new_vm_req, vm_req_active, vm_owns_hw, rc);
  2414. SDE_DEBUG("VM o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n", old_vm_req, new_vm_req,
  2415. vm_req_active ? vm_owns_hw : -1, rc);
  2416. }
  2417. return rc;
  2418. }
  2419. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2420. struct drm_atomic_state *state)
  2421. {
  2422. struct sde_kms *sde_kms;
  2423. struct drm_device *dev;
  2424. struct drm_crtc *crtc;
  2425. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2426. struct drm_crtc_state *crtc_state;
  2427. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2428. bool sec_session = false, global_sec_session = false;
  2429. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2430. int i;
  2431. if (!kms || !state) {
  2432. return -EINVAL;
  2433. SDE_ERROR("invalid arguments\n");
  2434. }
  2435. sde_kms = to_sde_kms(kms);
  2436. dev = sde_kms->dev;
  2437. /* iterate state object for active secure/non-secure crtc */
  2438. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2439. if (!crtc_state->active)
  2440. continue;
  2441. active_crtc_cnt++;
  2442. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2443. &fb_sec, &fb_sec_dir);
  2444. if (fb_sec_dir)
  2445. sec_session = true;
  2446. cur_crtc = crtc;
  2447. }
  2448. /* iterate global list for active and secure/non-secure crtc */
  2449. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2450. if (!crtc->state->active)
  2451. continue;
  2452. global_active_crtc_cnt++;
  2453. /* update only when crtc is not the same as current crtc */
  2454. if (crtc != cur_crtc) {
  2455. fb_ns = fb_sec = fb_sec_dir = 0;
  2456. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2457. &fb_sec, &fb_sec_dir);
  2458. if (fb_sec_dir)
  2459. global_sec_session = true;
  2460. global_crtc = crtc;
  2461. }
  2462. }
  2463. if (!global_sec_session && !sec_session)
  2464. return 0;
  2465. /*
  2466. * - fail crtc commit, if secure-camera/secure-ui session is
  2467. * in-progress in any other display
  2468. * - fail secure-camera/secure-ui crtc commit, if any other display
  2469. * session is in-progress
  2470. */
  2471. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2472. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2473. SDE_ERROR(
  2474. "crtc%d secure check failed global_active:%d active:%d\n",
  2475. cur_crtc ? cur_crtc->base.id : -1,
  2476. global_active_crtc_cnt, active_crtc_cnt);
  2477. return -EPERM;
  2478. /*
  2479. * As only one crtc is allowed during secure session, the crtc
  2480. * in this commit should match with the global crtc
  2481. */
  2482. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2483. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2484. cur_crtc->base.id, sec_session,
  2485. global_crtc->base.id, global_sec_session);
  2486. return -EPERM;
  2487. }
  2488. return 0;
  2489. }
  2490. static void sde_kms_vm_res_release(struct msm_kms *kms,
  2491. struct drm_atomic_state *state)
  2492. {
  2493. struct drm_crtc *crtc;
  2494. struct drm_crtc_state *new_cstate;
  2495. struct sde_crtc_state *cstate;
  2496. struct sde_vm_ops *vm_ops;
  2497. enum sde_crtc_vm_req vm_req;
  2498. struct sde_kms *sde_kms = to_sde_kms(kms);
  2499. vm_ops = sde_vm_get_ops(sde_kms);
  2500. if (!vm_ops)
  2501. return;
  2502. crtc = sde_kms_vm_get_vm_crtc(state);
  2503. if (!crtc)
  2504. return;
  2505. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  2506. cstate = to_sde_crtc_state(new_cstate);
  2507. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  2508. if (vm_req != VM_REQ_ACQUIRE)
  2509. return;
  2510. sde_vm_lock(sde_kms);
  2511. if (vm_ops->vm_acquire_fail_handler)
  2512. vm_ops->vm_acquire_fail_handler(sde_kms);
  2513. sde_vm_unlock(sde_kms);
  2514. }
  2515. static int sde_kms_atomic_check(struct msm_kms *kms,
  2516. struct drm_atomic_state *state)
  2517. {
  2518. struct sde_kms *sde_kms;
  2519. struct drm_device *dev;
  2520. int ret;
  2521. if (!kms || !state)
  2522. return -EINVAL;
  2523. sde_kms = to_sde_kms(kms);
  2524. dev = sde_kms->dev;
  2525. SDE_ATRACE_BEGIN("atomic_check");
  2526. if (sde_kms_is_suspend_blocked(dev)) {
  2527. SDE_DEBUG("suspended, skip atomic_check\n");
  2528. ret = -EBUSY;
  2529. goto end;
  2530. }
  2531. ret = sde_kms_check_vm_request(kms, state);
  2532. if (ret) {
  2533. SDE_ERROR("vm switch request checks failed\n");
  2534. goto end;
  2535. }
  2536. ret = drm_atomic_helper_check(dev, state);
  2537. if (ret)
  2538. goto vm_clean_up;
  2539. /*
  2540. * Check if any secure transition(moving CRTC between secure and
  2541. * non-secure state and vice-versa) is allowed or not. when moving
  2542. * to secure state, planes with fb_mode set to dir_translated only can
  2543. * be staged on the CRTC, and only one CRTC can be active during
  2544. * Secure state
  2545. */
  2546. ret = sde_kms_check_secure_transition(kms, state);
  2547. if (ret)
  2548. goto vm_clean_up;
  2549. goto end;
  2550. vm_clean_up:
  2551. sde_kms_vm_res_release(kms, state);
  2552. end:
  2553. SDE_ATRACE_END("atomic_check");
  2554. return ret;
  2555. }
  2556. static struct msm_gem_address_space*
  2557. _sde_kms_get_address_space(struct msm_kms *kms,
  2558. unsigned int domain)
  2559. {
  2560. struct sde_kms *sde_kms;
  2561. if (!kms) {
  2562. SDE_ERROR("invalid kms\n");
  2563. return NULL;
  2564. }
  2565. sde_kms = to_sde_kms(kms);
  2566. if (!sde_kms) {
  2567. SDE_ERROR("invalid sde_kms\n");
  2568. return NULL;
  2569. }
  2570. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2571. return NULL;
  2572. return (sde_kms->aspace[domain] &&
  2573. sde_kms->aspace[domain]->domain_attached) ?
  2574. sde_kms->aspace[domain] : NULL;
  2575. }
  2576. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2577. unsigned int domain)
  2578. {
  2579. struct sde_kms *sde_kms;
  2580. struct msm_gem_address_space *aspace;
  2581. if (!kms) {
  2582. SDE_ERROR("invalid kms\n");
  2583. return NULL;
  2584. }
  2585. sde_kms = to_sde_kms(kms);
  2586. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2587. SDE_ERROR("invalid params\n");
  2588. return NULL;
  2589. }
  2590. aspace = _sde_kms_get_address_space(kms, domain);
  2591. return (aspace && aspace->domain_attached) ?
  2592. msm_gem_get_aspace_device(aspace) : NULL;
  2593. }
  2594. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2595. {
  2596. struct drm_device *dev = NULL;
  2597. struct sde_kms *sde_kms = NULL;
  2598. struct drm_connector *connector = NULL;
  2599. struct drm_connector_list_iter conn_iter;
  2600. struct sde_connector *sde_conn = NULL;
  2601. if (!kms) {
  2602. SDE_ERROR("invalid kms\n");
  2603. return;
  2604. }
  2605. sde_kms = to_sde_kms(kms);
  2606. dev = sde_kms->dev;
  2607. if (!dev) {
  2608. SDE_ERROR("invalid device\n");
  2609. return;
  2610. }
  2611. if (!dev->mode_config.poll_enabled)
  2612. return;
  2613. mutex_lock(&dev->mode_config.mutex);
  2614. drm_connector_list_iter_begin(dev, &conn_iter);
  2615. drm_for_each_connector_iter(connector, &conn_iter) {
  2616. /* Only handle HPD capable connectors. */
  2617. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2618. continue;
  2619. sde_conn = to_sde_connector(connector);
  2620. if (sde_conn->ops.post_open)
  2621. sde_conn->ops.post_open(&sde_conn->base,
  2622. sde_conn->display);
  2623. }
  2624. drm_connector_list_iter_end(&conn_iter);
  2625. mutex_unlock(&dev->mode_config.mutex);
  2626. }
  2627. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2628. struct sde_splash_display *splash_display,
  2629. struct drm_crtc *crtc)
  2630. {
  2631. struct msm_drm_private *priv;
  2632. struct drm_plane *plane;
  2633. struct sde_splash_mem *splash;
  2634. struct sde_splash_mem *demura;
  2635. struct sde_plane_state *pstate;
  2636. struct sde_sspp_index_info *pipe_info;
  2637. enum sde_sspp pipe_id;
  2638. bool is_virtual;
  2639. int i;
  2640. if (!sde_kms || !splash_display || !crtc) {
  2641. SDE_ERROR("invalid input args\n");
  2642. return -EINVAL;
  2643. }
  2644. priv = sde_kms->dev->dev_private;
  2645. pipe_info = &splash_display->pipe_info;
  2646. splash = splash_display->splash;
  2647. demura = splash_display->demura;
  2648. for (i = 0; i < priv->num_planes; i++) {
  2649. plane = priv->planes[i];
  2650. pipe_id = sde_plane_pipe(plane);
  2651. is_virtual = is_sde_plane_virtual(plane);
  2652. if ((is_virtual && test_bit(pipe_id, pipe_info->virt_pipes)) ||
  2653. (!is_virtual && test_bit(pipe_id, pipe_info->pipes))) {
  2654. if (splash && sde_plane_validate_src_addr(plane,
  2655. splash->splash_buf_base,
  2656. splash->splash_buf_size)) {
  2657. if (!demura || sde_plane_validate_src_addr(
  2658. plane, demura->splash_buf_base,
  2659. demura->splash_buf_size)) {
  2660. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2661. pipe_id, DRMID(crtc));
  2662. continue;
  2663. }
  2664. }
  2665. plane->state->crtc = crtc;
  2666. crtc->state->plane_mask |= drm_plane_mask(plane);
  2667. pstate = to_sde_plane_state(plane->state);
  2668. pstate->cont_splash_populated = true;
  2669. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2670. DRMID(crtc), DRMID(plane), is_virtual);
  2671. }
  2672. }
  2673. return 0;
  2674. }
  2675. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2676. struct dsi_display *dsi_display)
  2677. {
  2678. void *display;
  2679. struct drm_encoder *encoder = NULL;
  2680. struct msm_display_info info;
  2681. struct drm_device *dev;
  2682. struct sde_kms *sde_kms;
  2683. struct drm_connector_list_iter conn_iter;
  2684. struct drm_connector *connector = NULL;
  2685. struct sde_connector *sde_conn = NULL;
  2686. int rc = 0;
  2687. sde_kms = to_sde_kms(kms);
  2688. dev = sde_kms->dev;
  2689. display = dsi_display;
  2690. if (dsi_display) {
  2691. if (dsi_display->bridge->base.encoder) {
  2692. encoder = dsi_display->bridge->base.encoder;
  2693. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2694. }
  2695. memset(&info, 0x0, sizeof(info));
  2696. rc = dsi_display_get_info(NULL, &info, display);
  2697. if (rc) {
  2698. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2699. __func__, rc);
  2700. encoder = NULL;
  2701. }
  2702. }
  2703. drm_connector_list_iter_begin(dev, &conn_iter);
  2704. drm_for_each_connector_iter(connector, &conn_iter) {
  2705. struct drm_encoder *c_encoder;
  2706. drm_connector_for_each_possible_encoder(connector,
  2707. c_encoder)
  2708. break;
  2709. if (!c_encoder) {
  2710. SDE_ERROR("c_encoder not found\n");
  2711. return -EINVAL;
  2712. }
  2713. /**
  2714. * Inform cont_splash is disabled to each interface/connector.
  2715. * This is currently supported for DSI interface.
  2716. */
  2717. sde_conn = to_sde_connector(connector);
  2718. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2719. if (!dsi_display || !encoder) {
  2720. sde_conn->ops.cont_splash_res_disable
  2721. (sde_conn->display);
  2722. } else if (c_encoder->base.id == encoder->base.id) {
  2723. /**
  2724. * This handles dual DSI
  2725. * configuration where one DSI
  2726. * interface has cont_splash
  2727. * enabled and the other doesn't.
  2728. */
  2729. sde_conn->ops.cont_splash_res_disable
  2730. (sde_conn->display);
  2731. break;
  2732. }
  2733. }
  2734. }
  2735. drm_connector_list_iter_end(&conn_iter);
  2736. return 0;
  2737. }
  2738. static int sde_kms_vm_trusted_cont_splash_res_init(struct sde_kms *sde_kms)
  2739. {
  2740. int i;
  2741. void *display;
  2742. struct dsi_display *dsi_display;
  2743. struct drm_encoder *encoder;
  2744. if (!sde_kms)
  2745. return -EINVAL;
  2746. if (!sde_in_trusted_vm(sde_kms))
  2747. return 0;
  2748. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  2749. display = sde_kms->dsi_displays[i];
  2750. dsi_display = (struct dsi_display *)display;
  2751. if (!dsi_display->bridge->base.encoder) {
  2752. SDE_ERROR("no encoder on dsi display:%d", i);
  2753. return -EINVAL;
  2754. }
  2755. encoder = dsi_display->bridge->base.encoder;
  2756. encoder->possible_crtcs = 1 << i;
  2757. SDE_DEBUG(
  2758. "dsi-display:%d encoder id[%d]=%d name=%s crtcs=%x\n", i,
  2759. encoder->index, encoder->base.id,
  2760. encoder->name, encoder->possible_crtcs);
  2761. }
  2762. return 0;
  2763. }
  2764. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2765. struct sde_kms *sde_kms, struct drm_connector *connector,
  2766. struct drm_atomic_state *state)
  2767. {
  2768. struct drm_display_mode *mode, *cur_mode = NULL;
  2769. struct drm_crtc *crtc;
  2770. struct drm_crtc_state *new_cstate, *old_cstate;
  2771. u32 i = 0;
  2772. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2773. list_for_each_entry(mode, &connector->modes, head) {
  2774. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  2775. cur_mode = mode;
  2776. break;
  2777. }
  2778. }
  2779. } else if (state) {
  2780. /* get the mode from first atomic_check phase for trusted_vm*/
  2781. for_each_oldnew_crtc_in_state(state, crtc, old_cstate,
  2782. new_cstate, i) {
  2783. if (!new_cstate->active && !old_cstate->active)
  2784. continue;
  2785. list_for_each_entry(mode, &connector->modes, head) {
  2786. if (drm_mode_equal(&new_cstate->mode, mode)) {
  2787. cur_mode = mode;
  2788. break;
  2789. }
  2790. }
  2791. }
  2792. }
  2793. return cur_mode;
  2794. }
  2795. static int sde_kms_cont_splash_config(struct msm_kms *kms,
  2796. struct drm_atomic_state *state)
  2797. {
  2798. void *display;
  2799. struct dsi_display *dsi_display;
  2800. struct msm_display_info info;
  2801. struct drm_encoder *encoder = NULL;
  2802. struct drm_crtc *crtc = NULL;
  2803. int i, rc = 0;
  2804. struct drm_display_mode *drm_mode = NULL;
  2805. struct drm_device *dev;
  2806. struct msm_drm_private *priv;
  2807. struct sde_kms *sde_kms;
  2808. struct drm_connector_list_iter conn_iter;
  2809. struct drm_connector *connector = NULL;
  2810. struct sde_connector *sde_conn = NULL;
  2811. struct sde_splash_display *splash_display;
  2812. if (!kms) {
  2813. SDE_ERROR("invalid kms\n");
  2814. return -EINVAL;
  2815. }
  2816. sde_kms = to_sde_kms(kms);
  2817. dev = sde_kms->dev;
  2818. if (!dev) {
  2819. SDE_ERROR("invalid device\n");
  2820. return -EINVAL;
  2821. }
  2822. rc = sde_kms_vm_trusted_cont_splash_res_init(sde_kms);
  2823. if (rc) {
  2824. SDE_ERROR("failed vm cont splash resource init, rc=%d", rc);
  2825. return -EINVAL;
  2826. }
  2827. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  2828. && (!sde_kms->splash_data.num_splash_regions)) ||
  2829. !sde_kms->splash_data.num_splash_displays) {
  2830. DRM_INFO("cont_splash feature not enabled\n");
  2831. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  2832. return rc;
  2833. }
  2834. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  2835. sde_kms->splash_data.num_splash_displays,
  2836. sde_kms->dsi_display_count);
  2837. /* dsi */
  2838. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  2839. struct sde_crtc_state *cstate;
  2840. struct sde_connector_state *conn_state;
  2841. display = sde_kms->dsi_displays[i];
  2842. dsi_display = (struct dsi_display *)display;
  2843. splash_display = &sde_kms->splash_data.splash_display[i];
  2844. if (!splash_display->cont_splash_enabled) {
  2845. SDE_DEBUG("display->name = %s splash not enabled\n",
  2846. dsi_display->name);
  2847. sde_kms_inform_cont_splash_res_disable(kms,
  2848. dsi_display);
  2849. continue;
  2850. }
  2851. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  2852. if (dsi_display->bridge->base.encoder) {
  2853. encoder = dsi_display->bridge->base.encoder;
  2854. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2855. }
  2856. memset(&info, 0x0, sizeof(info));
  2857. rc = dsi_display_get_info(NULL, &info, display);
  2858. if (rc) {
  2859. SDE_ERROR("dsi get_info %d failed\n", i);
  2860. encoder = NULL;
  2861. continue;
  2862. }
  2863. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  2864. ((info.is_connected) ? "true" : "false"),
  2865. info.display_type);
  2866. if (!encoder) {
  2867. SDE_ERROR("encoder not initialized\n");
  2868. return -EINVAL;
  2869. }
  2870. priv = sde_kms->dev->dev_private;
  2871. encoder->crtc = priv->crtcs[i];
  2872. crtc = encoder->crtc;
  2873. splash_display->encoder = encoder;
  2874. SDE_DEBUG("for dsi-display:%d crtc id[%d]:%d enc id[%d]:%d\n",
  2875. i, crtc->index, crtc->base.id, encoder->index,
  2876. encoder->base.id);
  2877. mutex_lock(&dev->mode_config.mutex);
  2878. drm_connector_list_iter_begin(dev, &conn_iter);
  2879. drm_for_each_connector_iter(connector, &conn_iter) {
  2880. struct drm_encoder *c_encoder;
  2881. drm_connector_for_each_possible_encoder(connector,
  2882. c_encoder)
  2883. break;
  2884. if (!c_encoder) {
  2885. SDE_ERROR("c_encoder not found\n");
  2886. mutex_unlock(&dev->mode_config.mutex);
  2887. return -EINVAL;
  2888. }
  2889. /**
  2890. * SDE_KMS doesn't attach more than one encoder to
  2891. * a DSI connector. So it is safe to check only with
  2892. * the first encoder entry. Revisit this logic if we
  2893. * ever have to support continuous splash for
  2894. * external displays in MST configuration.
  2895. */
  2896. if (c_encoder->base.id == encoder->base.id)
  2897. break;
  2898. }
  2899. drm_connector_list_iter_end(&conn_iter);
  2900. if (!connector) {
  2901. SDE_ERROR("connector not initialized\n");
  2902. mutex_unlock(&dev->mode_config.mutex);
  2903. return -EINVAL;
  2904. }
  2905. mutex_unlock(&dev->mode_config.mutex);
  2906. crtc->state->encoder_mask = drm_encoder_mask(encoder);
  2907. crtc->state->connector_mask = drm_connector_mask(connector);
  2908. connector->state->crtc = crtc;
  2909. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, state);
  2910. if (!drm_mode) {
  2911. SDE_ERROR("drm_mode not found; handoff_type:%d\n",
  2912. sde_kms->splash_data.type);
  2913. return -EINVAL;
  2914. }
  2915. SDE_DEBUG(
  2916. "drm_mode->name:%s, type:0x%x, flags:0x%x, handoff_type:%d\n",
  2917. drm_mode->name, drm_mode->type,
  2918. drm_mode->flags, sde_kms->splash_data.type);
  2919. /* Update CRTC drm structure */
  2920. crtc->state->active = true;
  2921. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  2922. if (rc) {
  2923. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  2924. return rc;
  2925. }
  2926. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  2927. drm_mode_copy(&crtc->mode, drm_mode);
  2928. cstate = to_sde_crtc_state(crtc->state);
  2929. cstate->cont_splash_populated = true;
  2930. /* Update encoder structure */
  2931. sde_encoder_update_caps_for_cont_splash(encoder,
  2932. splash_display, true);
  2933. sde_crtc_update_cont_splash_settings(crtc);
  2934. sde_conn = to_sde_connector(connector);
  2935. if (sde_conn && sde_conn->ops.cont_splash_config)
  2936. sde_conn->ops.cont_splash_config(sde_conn->display);
  2937. conn_state = to_sde_connector_state(connector->state);
  2938. conn_state->cont_splash_populated = true;
  2939. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2940. splash_display, crtc);
  2941. if (rc) {
  2942. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2943. return rc;
  2944. }
  2945. }
  2946. return rc;
  2947. }
  2948. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2949. {
  2950. struct sde_kms *sde_kms;
  2951. if (!kms) {
  2952. SDE_ERROR("invalid kms\n");
  2953. return false;
  2954. }
  2955. sde_kms = to_sde_kms(kms);
  2956. return sde_kms->splash_data.num_splash_displays;
  2957. }
  2958. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  2959. const struct drm_display_mode *mode,
  2960. const struct msm_resource_caps_info *res, u32 *num_lm)
  2961. {
  2962. struct sde_kms *sde_kms;
  2963. s64 mode_clock_hz = 0;
  2964. s64 max_mdp_clock_hz = 0;
  2965. s64 max_lm_width = 0;
  2966. s64 hdisplay_fp = 0;
  2967. s64 htotal_fp = 0;
  2968. s64 vtotal_fp = 0;
  2969. s64 vrefresh_fp = 0;
  2970. s64 mdp_fudge_factor = 0;
  2971. s64 num_lm_fp = 0;
  2972. s64 lm_clk_fp = 0;
  2973. s64 lm_width_fp = 0;
  2974. int rc = 0;
  2975. if (!num_lm) {
  2976. SDE_ERROR("invalid num_lm pointer\n");
  2977. return -EINVAL;
  2978. }
  2979. /* default to 1 layer mixer */
  2980. *num_lm = 1;
  2981. if (!kms || !mode || !res) {
  2982. SDE_ERROR("invalid input args\n");
  2983. return -EINVAL;
  2984. }
  2985. sde_kms = to_sde_kms(kms);
  2986. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  2987. max_lm_width = drm_int2fixp(res->max_mixer_width);
  2988. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  2989. htotal_fp = drm_int2fixp(mode->htotal);
  2990. vtotal_fp = drm_int2fixp(mode->vtotal);
  2991. vrefresh_fp = drm_int2fixp(drm_mode_vrefresh(mode));
  2992. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  2993. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  2994. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  2995. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  2996. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  2997. if (mode_clock_hz > max_mdp_clock_hz ||
  2998. hdisplay_fp > max_lm_width) {
  2999. *num_lm = 0;
  3000. do {
  3001. *num_lm += 2;
  3002. num_lm_fp = drm_int2fixp(*num_lm);
  3003. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  3004. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  3005. if (*num_lm > 4) {
  3006. rc = -EINVAL;
  3007. goto error;
  3008. }
  3009. } while (lm_clk_fp > max_mdp_clock_hz ||
  3010. lm_width_fp > max_lm_width);
  3011. mode_clock_hz = lm_clk_fp;
  3012. }
  3013. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3014. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3015. *num_lm, drm_fixp2int(mode_clock_hz),
  3016. sde_kms->perf.max_core_clk_rate);
  3017. return 0;
  3018. error:
  3019. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  3020. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3021. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3022. *num_lm, drm_fixp2int(mode_clock_hz),
  3023. sde_kms->perf.max_core_clk_rate);
  3024. return rc;
  3025. }
  3026. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  3027. u32 hdisplay, u32 *num_dsc)
  3028. {
  3029. struct sde_kms *sde_kms;
  3030. uint32_t max_dsc_width;
  3031. if (!num_dsc) {
  3032. SDE_ERROR("invalid num_dsc pointer\n");
  3033. return -EINVAL;
  3034. }
  3035. *num_dsc = 0;
  3036. if (!kms || !hdisplay) {
  3037. SDE_ERROR("invalid input args\n");
  3038. return -EINVAL;
  3039. }
  3040. sde_kms = to_sde_kms(kms);
  3041. max_dsc_width = sde_kms->catalog->max_dsc_width;
  3042. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  3043. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  3044. hdisplay, max_dsc_width,
  3045. *num_dsc);
  3046. return 0;
  3047. }
  3048. static void _sde_kms_null_commit(struct drm_device *dev,
  3049. struct drm_encoder *enc)
  3050. {
  3051. struct drm_modeset_acquire_ctx ctx;
  3052. struct drm_atomic_state *state = NULL;
  3053. int retry_cnt = 0;
  3054. int ret = 0;
  3055. drm_modeset_acquire_init(&ctx, 0);
  3056. retry:
  3057. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  3058. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  3059. drm_modeset_backoff(&ctx);
  3060. retry_cnt++;
  3061. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  3062. goto retry;
  3063. } else if (WARN_ON(ret)) {
  3064. goto end;
  3065. }
  3066. state = drm_atomic_state_alloc(dev);
  3067. if (!state) {
  3068. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  3069. goto end;
  3070. }
  3071. state->acquire_ctx = &ctx;
  3072. ret = sde_kms_set_crtc_for_conn(dev, enc, state);
  3073. if (ret)
  3074. goto end;
  3075. ret = drm_atomic_commit(state);
  3076. if (ret)
  3077. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  3078. end:
  3079. if (state)
  3080. drm_atomic_state_put(state);
  3081. drm_modeset_drop_locks(&ctx);
  3082. drm_modeset_acquire_fini(&ctx);
  3083. }
  3084. void sde_kms_display_early_wakeup(struct drm_device *dev,
  3085. const int32_t connector_id)
  3086. {
  3087. struct drm_connector_list_iter conn_iter;
  3088. struct drm_connector *conn;
  3089. struct drm_encoder *drm_enc;
  3090. drm_connector_list_iter_begin(dev, &conn_iter);
  3091. drm_for_each_connector_iter(conn, &conn_iter) {
  3092. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  3093. connector_id != conn->base.id)
  3094. continue;
  3095. if (conn->state && conn->state->best_encoder)
  3096. drm_enc = conn->state->best_encoder;
  3097. else
  3098. drm_enc = conn->encoder;
  3099. if (drm_enc)
  3100. sde_encoder_early_wakeup(drm_enc);
  3101. }
  3102. drm_connector_list_iter_end(&conn_iter);
  3103. }
  3104. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  3105. struct device *dev)
  3106. {
  3107. int i, ret, crtc_id = 0;
  3108. struct drm_device *ddev = dev_get_drvdata(dev);
  3109. struct drm_connector *conn;
  3110. struct drm_connector_list_iter conn_iter;
  3111. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3112. drm_connector_list_iter_begin(ddev, &conn_iter);
  3113. drm_for_each_connector_iter(conn, &conn_iter) {
  3114. uint64_t lp;
  3115. lp = sde_connector_get_lp(conn);
  3116. if (lp != SDE_MODE_DPMS_LP2)
  3117. continue;
  3118. if (sde_encoder_in_clone_mode(conn->encoder))
  3119. continue;
  3120. crtc_id = drm_crtc_index(conn->state->crtc);
  3121. if (priv->disp_thread[crtc_id].thread)
  3122. kthread_flush_worker(
  3123. &priv->disp_thread[crtc_id].worker);
  3124. ret = sde_encoder_wait_for_event(conn->encoder,
  3125. MSM_ENC_TX_COMPLETE);
  3126. if (ret && ret != -EWOULDBLOCK) {
  3127. SDE_ERROR(
  3128. "[conn: %d] wait for commit done returned %d\n",
  3129. conn->base.id, ret);
  3130. } else if (!ret) {
  3131. if (priv->event_thread[crtc_id].thread)
  3132. kthread_flush_worker(
  3133. &priv->event_thread[crtc_id].worker);
  3134. sde_encoder_idle_request(conn->encoder);
  3135. }
  3136. }
  3137. drm_connector_list_iter_end(&conn_iter);
  3138. for (i = 0; i < priv->num_crtcs; i++) {
  3139. if (priv->disp_thread[i].thread)
  3140. kthread_flush_worker(
  3141. &priv->disp_thread[i].worker);
  3142. if (priv->event_thread[i].thread)
  3143. kthread_flush_worker(
  3144. &priv->event_thread[i].worker);
  3145. }
  3146. kthread_flush_worker(&priv->pp_event_worker);
  3147. }
  3148. struct msm_display_mode *sde_kms_get_msm_mode(struct drm_connector_state *conn_state)
  3149. {
  3150. struct sde_connector_state *sde_conn_state;
  3151. if (!conn_state)
  3152. return NULL;
  3153. sde_conn_state = to_sde_connector_state(conn_state);
  3154. return &sde_conn_state->msm_mode;
  3155. }
  3156. static int sde_kms_pm_suspend(struct device *dev)
  3157. {
  3158. struct drm_device *ddev;
  3159. struct drm_modeset_acquire_ctx ctx;
  3160. struct drm_connector *conn;
  3161. struct drm_encoder *enc;
  3162. struct drm_connector_list_iter conn_iter;
  3163. struct drm_atomic_state *state = NULL;
  3164. struct sde_kms *sde_kms;
  3165. int ret = 0, num_crtcs = 0;
  3166. if (!dev)
  3167. return -EINVAL;
  3168. ddev = dev_get_drvdata(dev);
  3169. if (!ddev || !ddev_to_msm_kms(ddev))
  3170. return -EINVAL;
  3171. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3172. SDE_EVT32(0);
  3173. /* disable hot-plug polling */
  3174. drm_kms_helper_poll_disable(ddev);
  3175. /* if a display stuck in CS trigger a null commit to complete handoff */
  3176. drm_for_each_encoder(enc, ddev) {
  3177. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  3178. _sde_kms_null_commit(ddev, enc);
  3179. }
  3180. /* acquire modeset lock(s) */
  3181. drm_modeset_acquire_init(&ctx, 0);
  3182. retry:
  3183. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3184. if (ret)
  3185. goto unlock;
  3186. /* save current state for resume */
  3187. if (sde_kms->suspend_state)
  3188. drm_atomic_state_put(sde_kms->suspend_state);
  3189. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  3190. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  3191. ret = PTR_ERR(sde_kms->suspend_state);
  3192. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  3193. sde_kms->suspend_state = NULL;
  3194. goto unlock;
  3195. }
  3196. /* create atomic state to disable all CRTCs */
  3197. state = drm_atomic_state_alloc(ddev);
  3198. if (!state) {
  3199. ret = -ENOMEM;
  3200. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  3201. goto unlock;
  3202. }
  3203. state->acquire_ctx = &ctx;
  3204. drm_connector_list_iter_begin(ddev, &conn_iter);
  3205. drm_for_each_connector_iter(conn, &conn_iter) {
  3206. struct drm_crtc_state *crtc_state;
  3207. uint64_t lp;
  3208. if (!conn->state || !conn->state->crtc ||
  3209. conn->dpms != DRM_MODE_DPMS_ON ||
  3210. sde_encoder_in_clone_mode(conn->encoder))
  3211. continue;
  3212. lp = sde_connector_get_lp(conn);
  3213. if (lp == SDE_MODE_DPMS_LP1) {
  3214. /* transition LP1->LP2 on pm suspend */
  3215. ret = sde_connector_set_property_for_commit(conn, state,
  3216. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  3217. if (ret) {
  3218. DRM_ERROR("failed to set lp2 for conn %d\n",
  3219. conn->base.id);
  3220. drm_connector_list_iter_end(&conn_iter);
  3221. goto unlock;
  3222. }
  3223. }
  3224. if (lp != SDE_MODE_DPMS_LP2) {
  3225. /* force CRTC to be inactive */
  3226. crtc_state = drm_atomic_get_crtc_state(state,
  3227. conn->state->crtc);
  3228. if (IS_ERR_OR_NULL(crtc_state)) {
  3229. DRM_ERROR("failed to get crtc %d state\n",
  3230. conn->state->crtc->base.id);
  3231. drm_connector_list_iter_end(&conn_iter);
  3232. goto unlock;
  3233. }
  3234. if (lp != SDE_MODE_DPMS_LP1)
  3235. crtc_state->active = false;
  3236. ++num_crtcs;
  3237. }
  3238. }
  3239. drm_connector_list_iter_end(&conn_iter);
  3240. /* check for nothing to do */
  3241. if (num_crtcs == 0) {
  3242. DRM_DEBUG("all crtcs are already in the off state\n");
  3243. sde_kms->suspend_block = true;
  3244. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3245. goto unlock;
  3246. }
  3247. /* commit the "disable all" state */
  3248. ret = drm_atomic_commit(state);
  3249. if (ret < 0) {
  3250. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  3251. goto unlock;
  3252. }
  3253. sde_kms->suspend_block = true;
  3254. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3255. unlock:
  3256. if (state) {
  3257. drm_atomic_state_put(state);
  3258. state = NULL;
  3259. }
  3260. if (ret == -EDEADLK) {
  3261. drm_modeset_backoff(&ctx);
  3262. goto retry;
  3263. }
  3264. drm_modeset_drop_locks(&ctx);
  3265. drm_modeset_acquire_fini(&ctx);
  3266. /*
  3267. * pm runtime driver avoids multiple runtime_suspend API call by
  3268. * checking runtime_status. However, this call helps when there is a
  3269. * race condition between pm_suspend call and doze_suspend/power_off
  3270. * commit. It removes the extra vote from suspend and adds it back
  3271. * later to allow power collapse during pm_suspend call
  3272. */
  3273. pm_runtime_put_sync(dev);
  3274. pm_runtime_get_noresume(dev);
  3275. /* dump clock state before entering suspend */
  3276. if (sde_kms->pm_suspend_clk_dump)
  3277. _sde_kms_dump_clks_state(sde_kms);
  3278. return ret;
  3279. }
  3280. static int sde_kms_pm_resume(struct device *dev)
  3281. {
  3282. struct drm_device *ddev;
  3283. struct sde_kms *sde_kms;
  3284. struct drm_modeset_acquire_ctx ctx;
  3285. int ret, i;
  3286. if (!dev)
  3287. return -EINVAL;
  3288. ddev = dev_get_drvdata(dev);
  3289. if (!ddev || !ddev_to_msm_kms(ddev))
  3290. return -EINVAL;
  3291. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3292. SDE_EVT32(sde_kms->suspend_state != NULL);
  3293. drm_mode_config_reset(ddev);
  3294. drm_modeset_acquire_init(&ctx, 0);
  3295. retry:
  3296. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3297. if (ret == -EDEADLK) {
  3298. drm_modeset_backoff(&ctx);
  3299. goto retry;
  3300. } else if (WARN_ON(ret)) {
  3301. goto end;
  3302. }
  3303. sde_kms->suspend_block = false;
  3304. if (sde_kms->suspend_state) {
  3305. sde_kms->suspend_state->acquire_ctx = &ctx;
  3306. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  3307. ret = drm_atomic_helper_commit_duplicated_state(
  3308. sde_kms->suspend_state, &ctx);
  3309. if (ret != -EDEADLK)
  3310. break;
  3311. drm_modeset_backoff(&ctx);
  3312. }
  3313. if (ret < 0)
  3314. DRM_ERROR("failed to restore state, %d\n", ret);
  3315. drm_atomic_state_put(sde_kms->suspend_state);
  3316. sde_kms->suspend_state = NULL;
  3317. }
  3318. end:
  3319. drm_modeset_drop_locks(&ctx);
  3320. drm_modeset_acquire_fini(&ctx);
  3321. /* enable hot-plug polling */
  3322. drm_kms_helper_poll_enable(ddev);
  3323. return 0;
  3324. }
  3325. static const struct msm_kms_funcs kms_funcs = {
  3326. .hw_init = sde_kms_hw_init,
  3327. .postinit = sde_kms_postinit,
  3328. .irq_preinstall = sde_irq_preinstall,
  3329. .irq_postinstall = sde_irq_postinstall,
  3330. .irq_uninstall = sde_irq_uninstall,
  3331. .irq = sde_irq,
  3332. .preclose = sde_kms_preclose,
  3333. .lastclose = sde_kms_lastclose,
  3334. .prepare_fence = sde_kms_prepare_fence,
  3335. .prepare_commit = sde_kms_prepare_commit,
  3336. .commit = sde_kms_commit,
  3337. .complete_commit = sde_kms_complete_commit,
  3338. .get_msm_mode = sde_kms_get_msm_mode,
  3339. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  3340. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  3341. .check_modified_format = sde_format_check_modified_format,
  3342. .atomic_check = sde_kms_atomic_check,
  3343. .get_format = sde_get_msm_format,
  3344. .round_pixclk = sde_kms_round_pixclk,
  3345. .display_early_wakeup = sde_kms_display_early_wakeup,
  3346. .pm_suspend = sde_kms_pm_suspend,
  3347. .pm_resume = sde_kms_pm_resume,
  3348. .destroy = sde_kms_destroy,
  3349. .debugfs_destroy = sde_kms_debugfs_destroy,
  3350. .cont_splash_config = sde_kms_cont_splash_config,
  3351. .register_events = _sde_kms_register_events,
  3352. .get_address_space = _sde_kms_get_address_space,
  3353. .get_address_space_device = _sde_kms_get_address_space_device,
  3354. .postopen = _sde_kms_post_open,
  3355. .check_for_splash = sde_kms_check_for_splash,
  3356. .get_mixer_count = sde_kms_get_mixer_count,
  3357. .get_dsc_count = sde_kms_get_dsc_count,
  3358. };
  3359. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  3360. {
  3361. int i;
  3362. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  3363. if (!sde_kms->aspace[i])
  3364. continue;
  3365. msm_gem_address_space_put(sde_kms->aspace[i]);
  3366. sde_kms->aspace[i] = NULL;
  3367. }
  3368. return 0;
  3369. }
  3370. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  3371. {
  3372. struct msm_mmu *mmu;
  3373. int i, ret;
  3374. #if (LINUX_VERSION_CODE < KERNEL_VERSION(5, 15, 0))
  3375. int early_map = 0;
  3376. #endif
  3377. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  3378. return -EINVAL;
  3379. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  3380. struct msm_gem_address_space *aspace;
  3381. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  3382. if (IS_ERR(mmu)) {
  3383. ret = PTR_ERR(mmu);
  3384. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  3385. i, ret);
  3386. continue;
  3387. }
  3388. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  3389. mmu, "sde");
  3390. if (IS_ERR(aspace)) {
  3391. ret = PTR_ERR(aspace);
  3392. mmu->funcs->destroy(mmu);
  3393. goto fail;
  3394. }
  3395. sde_kms->aspace[i] = aspace;
  3396. aspace->domain_attached = true;
  3397. /* Mapping splash memory block */
  3398. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  3399. sde_kms->splash_data.num_splash_regions) {
  3400. ret = _sde_kms_map_all_splash_regions(sde_kms);
  3401. if (ret) {
  3402. SDE_ERROR("failed to map ret:%d\n", ret);
  3403. goto enable_trans_fail;
  3404. }
  3405. }
  3406. /*
  3407. * disable early-map which would have been enabled during
  3408. * bootup by smmu through the device-tree hint for cont-spash
  3409. */
  3410. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3411. ret = mmu->funcs->enable_smmu_translations(mmu);
  3412. if (ret) {
  3413. SDE_ERROR("failed to enable_s1_translations ret:%d\n", ret);
  3414. goto enable_trans_fail;
  3415. }
  3416. #else
  3417. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  3418. &early_map);
  3419. if (ret) {
  3420. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  3421. ret, early_map);
  3422. goto enable_trans_fail;
  3423. }
  3424. #endif
  3425. }
  3426. sde_kms->base.aspace = sde_kms->aspace[0];
  3427. return 0;
  3428. enable_trans_fail:
  3429. _sde_kms_unmap_all_splash_regions(sde_kms);
  3430. fail:
  3431. _sde_kms_mmu_destroy(sde_kms);
  3432. return ret;
  3433. }
  3434. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  3435. {
  3436. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  3437. return;
  3438. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  3439. }
  3440. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  3441. {
  3442. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  3443. return;
  3444. if (sde_kms->hw_mdp->ops.reset_ubwc)
  3445. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  3446. sde_kms->catalog);
  3447. }
  3448. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  3449. {
  3450. struct sde_vbif_set_qos_params qos_params;
  3451. struct sde_mdss_cfg *catalog;
  3452. if (!sde_kms->catalog)
  3453. return;
  3454. catalog = sde_kms->catalog;
  3455. memset(&qos_params, 0, sizeof(qos_params));
  3456. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  3457. qos_params.xin_id = catalog->dma_cfg.xin_id;
  3458. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  3459. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3460. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3461. }
  3462. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3463. {
  3464. struct sde_hw_uidle *uidle;
  3465. if (!sde_kms) {
  3466. SDE_ERROR("invalid kms\n");
  3467. return -EINVAL;
  3468. }
  3469. uidle = sde_kms->hw_uidle;
  3470. if (uidle && uidle->ops.active_override_enable)
  3471. uidle->ops.active_override_enable(uidle, enable);
  3472. return 0;
  3473. }
  3474. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  3475. {
  3476. struct device *cpu_dev;
  3477. int cpu = 0;
  3478. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  3479. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3480. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3481. return;
  3482. }
  3483. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3484. cpu_dev = get_cpu_device(cpu);
  3485. if (!cpu_dev) {
  3486. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3487. cpu);
  3488. continue;
  3489. }
  3490. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3491. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  3492. cpu_irq_latency);
  3493. else
  3494. dev_pm_qos_add_request(cpu_dev,
  3495. &sde_kms->pm_qos_irq_req[cpu],
  3496. DEV_PM_QOS_RESUME_LATENCY,
  3497. cpu_irq_latency);
  3498. }
  3499. }
  3500. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  3501. {
  3502. struct device *cpu_dev;
  3503. int cpu = 0;
  3504. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3505. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3506. return;
  3507. }
  3508. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3509. cpu_dev = get_cpu_device(cpu);
  3510. if (!cpu_dev) {
  3511. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3512. cpu);
  3513. continue;
  3514. }
  3515. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3516. dev_pm_qos_remove_request(
  3517. &sde_kms->pm_qos_irq_req[cpu]);
  3518. }
  3519. }
  3520. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3521. {
  3522. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3523. mutex_lock(&priv->phandle.phandle_lock);
  3524. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3525. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3526. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3527. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3528. mutex_unlock(&priv->phandle.phandle_lock);
  3529. }
  3530. static void sde_kms_irq_affinity_notify(
  3531. struct irq_affinity_notify *affinity_notify,
  3532. const cpumask_t *mask)
  3533. {
  3534. struct msm_drm_private *priv;
  3535. struct sde_kms *sde_kms = container_of(affinity_notify,
  3536. struct sde_kms, affinity_notify);
  3537. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3538. return;
  3539. priv = sde_kms->dev->dev_private;
  3540. mutex_lock(&priv->phandle.phandle_lock);
  3541. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3542. // save irq cpu mask
  3543. sde_kms->irq_cpu_mask = *mask;
  3544. // request vote with updated irq cpu mask
  3545. if (atomic_read(&sde_kms->irq_vote_count))
  3546. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3547. mutex_unlock(&priv->phandle.phandle_lock);
  3548. }
  3549. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3550. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3551. {
  3552. struct sde_kms *sde_kms = usr;
  3553. struct msm_kms *msm_kms;
  3554. msm_kms = &sde_kms->base;
  3555. if (!sde_kms)
  3556. return;
  3557. SDE_DEBUG("event_type:%d\n", event_type);
  3558. SDE_EVT32_VERBOSE(event_type);
  3559. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3560. sde_irq_update(msm_kms, true);
  3561. sde_kms->first_kickoff = true;
  3562. /**
  3563. * Rotator sid needs to be programmed since uefi doesn't
  3564. * configure it during continuous splash
  3565. */
  3566. sde_kms_init_rot_sid_hw(sde_kms);
  3567. if (sde_kms->splash_data.num_splash_displays ||
  3568. sde_in_trusted_vm(sde_kms))
  3569. return;
  3570. sde_vbif_init_memtypes(sde_kms);
  3571. sde_kms_init_shared_hw(sde_kms);
  3572. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3573. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3574. sde_irq_update(msm_kms, false);
  3575. sde_kms->first_kickoff = false;
  3576. if (sde_in_trusted_vm(sde_kms))
  3577. return;
  3578. _sde_kms_active_override(sde_kms, true);
  3579. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  3580. sde_vbif_axi_halt_request(sde_kms);
  3581. }
  3582. }
  3583. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3584. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3585. {
  3586. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3587. int rc = -EINVAL;
  3588. SDE_DEBUG("\n");
  3589. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  3590. if (rc > 0)
  3591. rc = 0;
  3592. SDE_EVT32(rc, genpd->device_count);
  3593. return rc;
  3594. }
  3595. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3596. {
  3597. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3598. SDE_DEBUG("\n");
  3599. pm_runtime_put_sync(sde_kms->dev->dev);
  3600. SDE_EVT32(genpd->device_count);
  3601. return 0;
  3602. }
  3603. static int _sde_kms_get_demura_plane_data(struct sde_splash_data *data)
  3604. {
  3605. int i = 0;
  3606. int ret = 0;
  3607. int count = 0;
  3608. struct device_node *parent, *node;
  3609. struct resource r;
  3610. char node_name[DEMURA_REGION_NAME_MAX];
  3611. struct sde_splash_mem *mem;
  3612. struct sde_splash_display *splash_display;
  3613. if (!data->num_splash_displays) {
  3614. SDE_DEBUG("no splash displays. skipping\n");
  3615. return 0;
  3616. }
  3617. /**
  3618. * It is expected that each active demura block will have
  3619. * its own memory region defined.
  3620. */
  3621. parent = of_find_node_by_path("/reserved-memory");
  3622. for (i = 0; i < data->num_splash_displays; i++) {
  3623. splash_display = &data->splash_display[i];
  3624. snprintf(&node_name[0], DEMURA_REGION_NAME_MAX,
  3625. "demura_region_%d", i);
  3626. splash_display->demura = NULL;
  3627. node = of_find_node_by_name(parent, node_name);
  3628. if (!node) {
  3629. SDE_DEBUG("no Demura node %s! disp count: %d\n",
  3630. node_name, data->num_splash_displays);
  3631. continue;
  3632. } else if (of_address_to_resource(node, 0, &r)) {
  3633. SDE_ERROR("invalid data for:%s\n", node_name);
  3634. ret = -EINVAL;
  3635. break;
  3636. }
  3637. mem = &data->demura_mem[i];
  3638. mem->splash_buf_base = (unsigned long)r.start;
  3639. mem->splash_buf_size = (r.end - r.start) + 1;
  3640. if (!mem->splash_buf_base && !mem->splash_buf_size) {
  3641. SDE_DEBUG("dummy splash mem for disp %d. Skipping\n",
  3642. (i+1));
  3643. continue;
  3644. } else if (!mem->splash_buf_base || !mem->splash_buf_size) {
  3645. SDE_ERROR("mem for disp %d invalid: add:%lx size:%lx\n",
  3646. (i+1), mem->splash_buf_base,
  3647. mem->splash_buf_size);
  3648. continue;
  3649. }
  3650. mem->ref_cnt = 0;
  3651. splash_display->demura = mem;
  3652. count++;
  3653. SDE_DEBUG("demura mem for disp:%d add:%lx size:%x\n", (i + 1),
  3654. mem->splash_buf_base,
  3655. mem->splash_buf_size);
  3656. }
  3657. if (!ret && !count)
  3658. SDE_DEBUG("no demura regions for cont. splash found!\n");
  3659. return ret;
  3660. }
  3661. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  3662. {
  3663. int i = 0;
  3664. int ret = 0;
  3665. struct device_node *parent, *node, *node1;
  3666. struct resource r, r1;
  3667. const char *node_name = "splash_region";
  3668. struct sde_splash_mem *mem;
  3669. bool share_splash_mem = false;
  3670. int num_displays, num_regions;
  3671. struct sde_splash_display *splash_display;
  3672. if (!data)
  3673. return -EINVAL;
  3674. memset(data, 0, sizeof(*data));
  3675. parent = of_find_node_by_path("/reserved-memory");
  3676. if (!parent) {
  3677. SDE_ERROR("failed to find reserved-memory node\n");
  3678. return -EINVAL;
  3679. }
  3680. node = of_find_node_by_name(parent, node_name);
  3681. if (!node) {
  3682. SDE_DEBUG("failed to find node %s\n", node_name);
  3683. return -EINVAL;
  3684. }
  3685. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3686. if (!node1)
  3687. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3688. /**
  3689. * Support sharing a single splash memory for all the built in displays
  3690. * and also independent splash region per displays. Incase of
  3691. * independent splash region for each connected display, dtsi node of
  3692. * cont_splash_region should be collection of all memory regions
  3693. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3694. */
  3695. num_displays = dsi_display_get_num_of_displays();
  3696. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3697. data->num_splash_displays = num_displays;
  3698. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3699. if (num_displays > num_regions) {
  3700. share_splash_mem = true;
  3701. pr_info(":%d displays share same splash buf\n", num_displays);
  3702. }
  3703. for (i = 0; i < num_displays; i++) {
  3704. splash_display = &data->splash_display[i];
  3705. if (!i || !share_splash_mem) {
  3706. if (of_address_to_resource(node, i, &r)) {
  3707. SDE_ERROR("invalid data for:%s\n", node_name);
  3708. return -EINVAL;
  3709. }
  3710. mem = &data->splash_mem[i];
  3711. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3712. SDE_DEBUG("failed to find ramdump memory\n");
  3713. mem->ramdump_base = 0;
  3714. mem->ramdump_size = 0;
  3715. } else {
  3716. mem->ramdump_base = (unsigned long)r1.start;
  3717. mem->ramdump_size = (r1.end - r1.start) + 1;
  3718. }
  3719. mem->splash_buf_base = (unsigned long)r.start;
  3720. mem->splash_buf_size = (r.end - r.start) + 1;
  3721. mem->ref_cnt = 0;
  3722. splash_display->splash = mem;
  3723. data->num_splash_regions++;
  3724. } else {
  3725. data->splash_display[i].splash = &data->splash_mem[0];
  3726. }
  3727. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3728. splash_display->splash->splash_buf_base,
  3729. splash_display->splash->splash_buf_size);
  3730. }
  3731. data->type = SDE_SPLASH_HANDOFF;
  3732. ret = _sde_kms_get_demura_plane_data(data);
  3733. return ret;
  3734. }
  3735. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  3736. struct platform_device *platformdev)
  3737. {
  3738. int rc = -EINVAL;
  3739. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  3740. if (IS_ERR(sde_kms->mmio)) {
  3741. rc = PTR_ERR(sde_kms->mmio);
  3742. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  3743. sde_kms->mmio = NULL;
  3744. goto error;
  3745. }
  3746. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  3747. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  3748. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  3749. sde_kms->mmio_len,
  3750. msm_get_phys_addr(platformdev, "mdp_phys"),
  3751. SDE_DBG_SDE);
  3752. if (rc)
  3753. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  3754. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys", "vbif_phys");
  3755. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  3756. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  3757. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  3758. sde_kms->vbif[VBIF_RT] = NULL;
  3759. goto error;
  3760. }
  3761. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev, "vbif_phys");
  3762. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  3763. sde_kms->vbif_len[VBIF_RT],
  3764. msm_get_phys_addr(platformdev, "vbif_phys"),
  3765. SDE_DBG_VBIF_RT);
  3766. if (rc)
  3767. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  3768. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys", "vbif_nrt_phys");
  3769. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  3770. sde_kms->vbif[VBIF_NRT] = NULL;
  3771. SDE_DEBUG("VBIF NRT is not defined");
  3772. } else {
  3773. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev, "vbif_nrt_phys");
  3774. }
  3775. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys", "regdma_phys");
  3776. if (IS_ERR(sde_kms->reg_dma)) {
  3777. sde_kms->reg_dma = NULL;
  3778. SDE_DEBUG("REG_DMA is not defined");
  3779. } else {
  3780. unsigned long mdp_addr = msm_get_phys_addr(platformdev, "mdp_phys");
  3781. sde_kms->reg_dma_len = msm_iomap_size(platformdev, "regdma_phys");
  3782. sde_kms->reg_dma_off = msm_get_phys_addr(platformdev, "regdma_phys") - mdp_addr;
  3783. rc = sde_dbg_reg_register_base("reg_dma", sde_kms->reg_dma,
  3784. sde_kms->reg_dma_len,
  3785. msm_get_phys_addr(platformdev, "regdma_phys"),
  3786. SDE_DBG_LUTDMA);
  3787. if (rc)
  3788. SDE_ERROR("dbg base register reg_dma failed: %d\n", rc);
  3789. }
  3790. sde_kms->sid = msm_ioremap(platformdev, "sid_phys", "sid_phys");
  3791. if (IS_ERR(sde_kms->sid)) {
  3792. SDE_DEBUG("sid register is not defined: %d\n", rc);
  3793. sde_kms->sid = NULL;
  3794. } else {
  3795. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  3796. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  3797. sde_kms->sid_len,
  3798. msm_get_phys_addr(platformdev, "sid_phys"),
  3799. SDE_DBG_SID);
  3800. if (rc)
  3801. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  3802. }
  3803. error:
  3804. return rc;
  3805. }
  3806. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  3807. struct sde_kms *sde_kms)
  3808. {
  3809. int rc = 0;
  3810. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  3811. sde_kms->genpd.name = dev->unique;
  3812. sde_kms->genpd.power_off = sde_kms_pd_disable;
  3813. sde_kms->genpd.power_on = sde_kms_pd_enable;
  3814. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  3815. if (rc < 0) {
  3816. SDE_ERROR("failed to init genpd provider %s: %d\n",
  3817. sde_kms->genpd.name, rc);
  3818. return rc;
  3819. }
  3820. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  3821. &sde_kms->genpd);
  3822. if (rc < 0) {
  3823. SDE_ERROR("failed to add genpd provider %s: %d\n",
  3824. sde_kms->genpd.name, rc);
  3825. pm_genpd_remove(&sde_kms->genpd);
  3826. return rc;
  3827. }
  3828. sde_kms->genpd_init = true;
  3829. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  3830. }
  3831. return rc;
  3832. }
  3833. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  3834. struct drm_device *dev,
  3835. struct msm_drm_private *priv)
  3836. {
  3837. struct sde_rm *rm = NULL;
  3838. int i, rc = -EINVAL;
  3839. sde_kms->catalog = sde_hw_catalog_init(dev);
  3840. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  3841. rc = PTR_ERR(sde_kms->catalog);
  3842. if (!sde_kms->catalog)
  3843. rc = -EINVAL;
  3844. SDE_ERROR("catalog init failed: %d\n", rc);
  3845. sde_kms->catalog = NULL;
  3846. goto power_error;
  3847. }
  3848. sde_kms->core_rev = sde_kms->catalog->hw_rev;
  3849. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  3850. /* initialize power domain if defined */
  3851. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  3852. if (rc) {
  3853. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  3854. goto genpd_err;
  3855. }
  3856. rc = _sde_kms_mmu_init(sde_kms);
  3857. if (rc) {
  3858. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  3859. goto power_error;
  3860. }
  3861. /* Initialize reg dma block which is a singleton */
  3862. sde_kms->catalog->dma_cfg.base_off = sde_kms->reg_dma_off;
  3863. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  3864. sde_kms->dev);
  3865. if (rc) {
  3866. SDE_ERROR("failed: reg dma init failed\n");
  3867. goto power_error;
  3868. }
  3869. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  3870. rm = &sde_kms->rm;
  3871. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  3872. sde_kms->dev);
  3873. if (rc) {
  3874. SDE_ERROR("rm init failed: %d\n", rc);
  3875. goto power_error;
  3876. }
  3877. sde_kms->rm_init = true;
  3878. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  3879. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  3880. rc = PTR_ERR(sde_kms->hw_intr);
  3881. SDE_ERROR("hw_intr init failed: %d\n", rc);
  3882. sde_kms->hw_intr = NULL;
  3883. goto hw_intr_init_err;
  3884. }
  3885. /*
  3886. * Attempt continuous splash handoff only if reserved
  3887. * splash memory is found & release resources on any error
  3888. * in finding display hw config in splash
  3889. */
  3890. if (sde_kms->splash_data.num_splash_regions) {
  3891. struct sde_splash_display *display;
  3892. int ret, display_count =
  3893. sde_kms->splash_data.num_splash_displays;
  3894. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  3895. &sde_kms->splash_data, sde_kms->catalog);
  3896. for (i = 0; i < display_count; i++) {
  3897. display = &sde_kms->splash_data.splash_display[i];
  3898. /*
  3899. * free splash region on resource init failure and
  3900. * cont-splash disabled case
  3901. */
  3902. if (!display->cont_splash_enabled || ret)
  3903. _sde_kms_free_splash_display_data(
  3904. sde_kms, display);
  3905. }
  3906. }
  3907. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  3908. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  3909. rc = PTR_ERR(sde_kms->hw_mdp);
  3910. if (!sde_kms->hw_mdp)
  3911. rc = -EINVAL;
  3912. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  3913. sde_kms->hw_mdp = NULL;
  3914. goto power_error;
  3915. }
  3916. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  3917. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  3918. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  3919. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  3920. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  3921. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  3922. if (!sde_kms->hw_vbif[vbif_idx])
  3923. rc = -EINVAL;
  3924. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  3925. sde_kms->hw_vbif[vbif_idx] = NULL;
  3926. goto power_error;
  3927. }
  3928. }
  3929. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  3930. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  3931. sde_kms->mmio_len, sde_kms->catalog);
  3932. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  3933. rc = PTR_ERR(sde_kms->hw_uidle);
  3934. if (!sde_kms->hw_uidle)
  3935. rc = -EINVAL;
  3936. /* uidle is optional, so do not make it a fatal error */
  3937. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  3938. sde_kms->hw_uidle = NULL;
  3939. rc = 0;
  3940. }
  3941. } else {
  3942. sde_kms->hw_uidle = NULL;
  3943. }
  3944. if (sde_kms->sid) {
  3945. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  3946. sde_kms->sid_len, sde_kms->catalog);
  3947. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  3948. rc = PTR_ERR(sde_kms->hw_sid);
  3949. SDE_ERROR("failed to init sid %d\n", rc);
  3950. sde_kms->hw_sid = NULL;
  3951. goto power_error;
  3952. }
  3953. }
  3954. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  3955. &priv->phandle, "core_clk");
  3956. if (rc) {
  3957. SDE_ERROR("failed to init perf %d\n", rc);
  3958. goto perf_err;
  3959. }
  3960. /*
  3961. * set the disable_immediate flag when driver supports the precise vsync
  3962. * timestamp as the DRM hooks for vblank timestamp/counters would be set
  3963. * based on the feature
  3964. */
  3965. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features))
  3966. dev->vblank_disable_immediate = true;
  3967. /*
  3968. * _sde_kms_drm_obj_init should create the DRM related objects
  3969. * i.e. CRTCs, planes, encoders, connectors and so forth
  3970. */
  3971. rc = _sde_kms_drm_obj_init(sde_kms);
  3972. if (rc) {
  3973. SDE_ERROR("modeset init failed: %d\n", rc);
  3974. goto drm_obj_init_err;
  3975. }
  3976. return 0;
  3977. genpd_err:
  3978. drm_obj_init_err:
  3979. sde_core_perf_destroy(&sde_kms->perf);
  3980. hw_intr_init_err:
  3981. perf_err:
  3982. power_error:
  3983. return rc;
  3984. }
  3985. int _sde_kms_get_tvm_inclusion_mem(struct sde_mdss_cfg *catalog, struct list_head *mem_list)
  3986. {
  3987. struct list_head temp_head;
  3988. struct msm_io_mem_entry *io_mem;
  3989. int rc, i = 0;
  3990. INIT_LIST_HEAD(&temp_head);
  3991. for (i = 0; i < catalog->tvm_reg_count; i++) {
  3992. struct resource *res = &catalog->tvm_reg[i];
  3993. io_mem = kzalloc(sizeof(struct msm_io_mem_entry), GFP_KERNEL);
  3994. if (!io_mem) {
  3995. rc = -ENOMEM;
  3996. goto parse_fail;
  3997. }
  3998. io_mem->base = res->start;
  3999. io_mem->size = resource_size(res);
  4000. list_add(&io_mem->list, &temp_head);
  4001. }
  4002. list_splice(&temp_head, mem_list);
  4003. return 0;
  4004. parse_fail:
  4005. msm_dss_clean_io_mem(&temp_head);
  4006. return rc;
  4007. }
  4008. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  4009. {
  4010. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  4011. int rc = 0;
  4012. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  4013. if (rc) {
  4014. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  4015. return rc;
  4016. }
  4017. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  4018. if (rc) {
  4019. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  4020. return rc;
  4021. }
  4022. rc = msm_dss_get_io_irq(pdev, &io_res->irq, GH_IRQ_LABEL_SDE);
  4023. if (rc) {
  4024. SDE_ERROR("failed to get io irq for KMS");
  4025. return rc;
  4026. }
  4027. rc = _sde_kms_get_tvm_inclusion_mem(sde_kms->catalog, &io_res->mem);
  4028. if (rc) {
  4029. SDE_ERROR("failed to get tvm inclusion mem ranges");
  4030. return rc;
  4031. }
  4032. return rc;
  4033. }
  4034. static int sde_kms_hw_init(struct msm_kms *kms)
  4035. {
  4036. struct sde_kms *sde_kms;
  4037. struct drm_device *dev;
  4038. struct msm_drm_private *priv;
  4039. struct platform_device *platformdev;
  4040. int i, irq_num, rc = -EINVAL;
  4041. if (!kms) {
  4042. SDE_ERROR("invalid kms\n");
  4043. goto end;
  4044. }
  4045. sde_kms = to_sde_kms(kms);
  4046. dev = sde_kms->dev;
  4047. if (!dev || !dev->dev) {
  4048. SDE_ERROR("invalid device\n");
  4049. goto end;
  4050. }
  4051. platformdev = to_platform_device(dev->dev);
  4052. priv = dev->dev_private;
  4053. if (!priv) {
  4054. SDE_ERROR("invalid private data\n");
  4055. goto end;
  4056. }
  4057. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  4058. if (rc)
  4059. goto error;
  4060. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  4061. if (rc)
  4062. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  4063. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  4064. if (rc)
  4065. goto error;
  4066. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  4067. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  4068. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  4069. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  4070. mutex_init(&sde_kms->secure_transition_lock);
  4071. atomic_set(&sde_kms->detach_sec_cb, 0);
  4072. atomic_set(&sde_kms->detach_all_cb, 0);
  4073. atomic_set(&sde_kms->irq_vote_count, 0);
  4074. /*
  4075. * Support format modifiers for compression etc.
  4076. */
  4077. dev->mode_config.allow_fb_modifiers = true;
  4078. /*
  4079. * Handle (re)initializations during power enable
  4080. */
  4081. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  4082. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  4083. SDE_POWER_EVENT_POST_ENABLE |
  4084. SDE_POWER_EVENT_PRE_DISABLE,
  4085. sde_kms_handle_power_event, sde_kms, "kms");
  4086. if (sde_kms->splash_data.num_splash_displays) {
  4087. SDE_DEBUG("Skipping MDP Resources disable\n");
  4088. } else {
  4089. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  4090. sde_power_data_bus_set_quota(&priv->phandle, i,
  4091. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  4092. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  4093. pm_runtime_put_sync(sde_kms->dev->dev);
  4094. }
  4095. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  4096. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  4097. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  4098. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  4099. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  4100. if (sde_in_trusted_vm(sde_kms)) {
  4101. rc = sde_vm_trusted_init(sde_kms);
  4102. sde_dbg_set_hw_ownership_status(false);
  4103. } else {
  4104. rc = sde_vm_primary_init(sde_kms);
  4105. sde_dbg_set_hw_ownership_status(true);
  4106. }
  4107. if (rc) {
  4108. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  4109. goto error;
  4110. }
  4111. return 0;
  4112. error:
  4113. _sde_kms_hw_destroy(sde_kms, platformdev);
  4114. end:
  4115. return rc;
  4116. }
  4117. struct msm_kms *sde_kms_init(struct drm_device *dev)
  4118. {
  4119. struct msm_drm_private *priv;
  4120. struct sde_kms *sde_kms;
  4121. if (!dev || !dev->dev_private) {
  4122. SDE_ERROR("drm device node invalid\n");
  4123. return ERR_PTR(-EINVAL);
  4124. }
  4125. priv = dev->dev_private;
  4126. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  4127. if (!sde_kms) {
  4128. SDE_ERROR("failed to allocate sde kms\n");
  4129. return ERR_PTR(-ENOMEM);
  4130. }
  4131. msm_kms_init(&sde_kms->base, &kms_funcs);
  4132. sde_kms->dev = dev;
  4133. return &sde_kms->base;
  4134. }
  4135. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  4136. {
  4137. struct dsi_display *display;
  4138. struct sde_splash_display *handoff_display;
  4139. int i;
  4140. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4141. handoff_display = &sde_kms->splash_data.splash_display[i];
  4142. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4143. if (handoff_display->cont_splash_enabled)
  4144. _sde_kms_free_splash_display_data(sde_kms,
  4145. handoff_display);
  4146. dsi_display_set_active_state(display, false);
  4147. }
  4148. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  4149. }
  4150. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms,
  4151. struct drm_atomic_state *state)
  4152. {
  4153. struct drm_device *dev;
  4154. struct msm_drm_private *priv;
  4155. struct sde_splash_display *handoff_display;
  4156. struct dsi_display *display;
  4157. int ret, i;
  4158. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  4159. SDE_ERROR("invalid params\n");
  4160. return -EINVAL;
  4161. }
  4162. dev = sde_kms->dev;
  4163. priv = dev->dev_private;
  4164. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  4165. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  4166. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  4167. &sde_kms->splash_data, sde_kms->catalog);
  4168. if (ret) {
  4169. SDE_ERROR("invalid cont splash init, ret:%d\n", ret);
  4170. return -EINVAL;
  4171. }
  4172. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4173. handoff_display = &sde_kms->splash_data.splash_display[i];
  4174. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4175. if (!handoff_display->cont_splash_enabled || ret)
  4176. _sde_kms_free_splash_display_data(sde_kms,
  4177. handoff_display);
  4178. else
  4179. dsi_display_set_active_state(display, true);
  4180. }
  4181. if (sde_kms->splash_data.num_splash_displays != 1) {
  4182. SDE_ERROR("no. of displays not supported:%d\n",
  4183. sde_kms->splash_data.num_splash_displays);
  4184. goto error;
  4185. }
  4186. ret = sde_kms_cont_splash_config(&sde_kms->base, state);
  4187. if (ret) {
  4188. SDE_ERROR("error in setting handoff configs\n");
  4189. goto error;
  4190. }
  4191. /**
  4192. * fill-in vote for the continuous splash hanodff path, which will be
  4193. * removed on the successful first commit.
  4194. */
  4195. pm_runtime_get_sync(sde_kms->dev->dev);
  4196. return 0;
  4197. error:
  4198. return ret;
  4199. }
  4200. static int _sde_kms_register_events(struct msm_kms *kms,
  4201. struct drm_mode_object *obj, u32 event, bool en)
  4202. {
  4203. int ret = 0;
  4204. struct drm_crtc *crtc;
  4205. struct drm_connector *conn;
  4206. struct sde_kms *sde_kms;
  4207. if (!kms || !obj) {
  4208. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  4209. return -EINVAL;
  4210. }
  4211. sde_kms = to_sde_kms(kms);
  4212. sde_vm_lock(sde_kms);
  4213. if (!sde_vm_owns_hw(sde_kms)) {
  4214. sde_vm_unlock(sde_kms);
  4215. SDE_DEBUG("HW is owned by other VM\n");
  4216. return -EACCES;
  4217. }
  4218. /* check vm ownership, if event registration requires HW access */
  4219. switch (obj->type) {
  4220. case DRM_MODE_OBJECT_CRTC:
  4221. crtc = obj_to_crtc(obj);
  4222. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  4223. break;
  4224. case DRM_MODE_OBJECT_CONNECTOR:
  4225. conn = obj_to_connector(obj);
  4226. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  4227. en);
  4228. break;
  4229. }
  4230. sde_vm_unlock(sde_kms);
  4231. return ret;
  4232. }
  4233. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  4234. {
  4235. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  4236. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  4237. }
  4238. void sde_kms_add_data_to_minidump_va(struct sde_kms *sde_kms)
  4239. {
  4240. struct msm_drm_private *priv;
  4241. struct sde_crtc *sde_crtc;
  4242. struct sde_crtc_state *cstate;
  4243. struct sde_connector *sde_conn;
  4244. struct sde_connector_state *conn_state;
  4245. u32 i;
  4246. priv = sde_kms->dev->dev_private;
  4247. sde_mini_dump_add_va_region("sde_kms", sizeof(*sde_kms), sde_kms);
  4248. for (i = 0; i < priv->num_crtcs; i++) {
  4249. sde_crtc = to_sde_crtc(priv->crtcs[i]);
  4250. cstate = to_sde_crtc_state(priv->crtcs[i]->state);
  4251. sde_mini_dump_add_va_region("sde_crtc", sizeof(*sde_crtc), sde_crtc);
  4252. sde_mini_dump_add_va_region("crtc_state", sizeof(*cstate), cstate);
  4253. }
  4254. for (i = 0; i < priv->num_planes; i++)
  4255. sde_plane_add_data_to_minidump_va(priv->planes[i]);
  4256. for (i = 0; i < priv->num_encoders; i++)
  4257. sde_encoder_add_data_to_minidump_va(priv->encoders[i]);
  4258. for (i = 0; i < priv->num_connectors; i++) {
  4259. sde_conn = to_sde_connector(priv->connectors[i]);
  4260. conn_state = to_sde_connector_state(priv->connectors[i]->state);
  4261. sde_mini_dump_add_va_region("sde_conn", sizeof(*sde_conn), sde_conn);
  4262. sde_mini_dump_add_va_region("conn_state", sizeof(*conn_state), conn_state);
  4263. }
  4264. }