sde_encoder.c 164 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/sde_rsc.h>
  23. #include "msm_drv.h"
  24. #include "sde_kms.h"
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_crtc_helper.h>
  27. #include "sde_hwio.h"
  28. #include "sde_hw_catalog.h"
  29. #include "sde_hw_intf.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_formats.h"
  32. #include "sde_encoder_phys.h"
  33. #include "sde_power_handle.h"
  34. #include "sde_hw_dsc.h"
  35. #include "sde_crtc.h"
  36. #include "sde_trace.h"
  37. #include "sde_core_irq.h"
  38. #include "sde_hw_top.h"
  39. #include "sde_hw_qdss.h"
  40. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  41. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  42. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  45. (p) ? (p)->parent->base.id : -1, \
  46. (p) ? (p)->intf_idx - INTF_0 : -1, \
  47. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  48. ##__VA_ARGS__)
  49. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  50. (p) ? (p)->parent->base.id : -1, \
  51. (p) ? (p)->intf_idx - INTF_0 : -1, \
  52. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  53. ##__VA_ARGS__)
  54. /*
  55. * Two to anticipate panels that can do cmd/vid dynamic switching
  56. * plan is to create all possible physical encoder types, and switch between
  57. * them at runtime
  58. */
  59. #define NUM_PHYS_ENCODER_TYPES 2
  60. #define MAX_PHYS_ENCODERS_PER_VIRTUAL \
  61. (MAX_H_TILES_PER_DISPLAY * NUM_PHYS_ENCODER_TYPES)
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* Maximum number of VSYNC wait attempts for RSC state transition */
  66. #define MAX_RSC_WAIT 5
  67. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  68. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  69. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  70. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event.
  79. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  80. * This event happens at INTERRUPT level.
  81. * Event signals the end of the data transfer after the PP FRAME_DONE
  82. * event. At the end of this event, a delayed work is scheduled to go to
  83. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  84. * @SDE_ENC_RC_EVENT_PRE_STOP:
  85. * This event happens at NORMAL priority.
  86. * This event, when received during the ON state, set RSC to IDLE, and
  87. * and leave the RC STATE in the PRE_OFF state.
  88. * It should be followed by the STOP event as part of encoder disable.
  89. * If received during IDLE or OFF states, it will do nothing.
  90. * @SDE_ENC_RC_EVENT_STOP:
  91. * This event happens at NORMAL priority.
  92. * When this event is received, disable all the MDP/DSI core clocks, and
  93. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  94. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  95. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  96. * Resource state should be in OFF at the end of the event.
  97. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that there is a seamless mode switch is in prgoress. A
  100. * client needs to turn of only irq - leave clocks ON to reduce the mode
  101. * switch latency.
  102. * @SDE_ENC_RC_EVENT_POST_MODESET:
  103. * This event happens at NORMAL priority from a work item.
  104. * Event signals that seamless mode switch is complete and resources are
  105. * acquired. Clients wants to turn on the irq again and update the rsc
  106. * with new vtotal.
  107. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  108. * This event happens at NORMAL priority from a work item.
  109. * Event signals that there were no frame updates for
  110. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  111. * and request RSC with IDLE state and change the resource state to IDLE.
  112. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  113. * This event is triggered from the input event thread when touch event is
  114. * received from the input device. On receiving this event,
  115. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  116. clocks and enable RSC.
  117. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  118. * off work since a new commit is imminent.
  119. */
  120. enum sde_enc_rc_events {
  121. SDE_ENC_RC_EVENT_KICKOFF = 1,
  122. SDE_ENC_RC_EVENT_FRAME_DONE,
  123. SDE_ENC_RC_EVENT_PRE_STOP,
  124. SDE_ENC_RC_EVENT_STOP,
  125. SDE_ENC_RC_EVENT_PRE_MODESET,
  126. SDE_ENC_RC_EVENT_POST_MODESET,
  127. SDE_ENC_RC_EVENT_ENTER_IDLE,
  128. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  129. };
  130. /*
  131. * enum sde_enc_rc_states - states that the resource control maintains
  132. * @SDE_ENC_RC_STATE_OFF: Resource is in OFF state
  133. * @SDE_ENC_RC_STATE_PRE_OFF: Resource is transitioning to OFF state
  134. * @SDE_ENC_RC_STATE_ON: Resource is in ON state
  135. * @SDE_ENC_RC_STATE_MODESET: Resource is in modeset state
  136. * @SDE_ENC_RC_STATE_IDLE: Resource is in IDLE state
  137. */
  138. enum sde_enc_rc_states {
  139. SDE_ENC_RC_STATE_OFF,
  140. SDE_ENC_RC_STATE_PRE_OFF,
  141. SDE_ENC_RC_STATE_ON,
  142. SDE_ENC_RC_STATE_MODESET,
  143. SDE_ENC_RC_STATE_IDLE
  144. };
  145. /**
  146. * struct sde_encoder_virt - virtual encoder. Container of one or more physical
  147. * encoders. Virtual encoder manages one "logical" display. Physical
  148. * encoders manage one intf block, tied to a specific panel/sub-panel.
  149. * Virtual encoder defers as much as possible to the physical encoders.
  150. * Virtual encoder registers itself with the DRM Framework as the encoder.
  151. * @base: drm_encoder base class for registration with DRM
  152. * @enc_spin_lock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  153. * @bus_scaling_client: Client handle to the bus scaling interface
  154. * @te_source: vsync source pin information
  155. * @ops: Encoder ops from init function
  156. * @num_phys_encs: Actual number of physical encoders contained.
  157. * @phys_encs: Container of physical encoders managed.
  158. * @phys_vid_encs: Video physical encoders for panel mode switch.
  159. * @phys_cmd_encs: Command physical encoders for panel mode switch.
  160. * @cur_master: Pointer to the current master in this mode. Optimization
  161. * Only valid after enable. Cleared as disable.
  162. * @hw_pp Handle to the pingpong blocks used for the display. No.
  163. * pingpong blocks can be different than num_phys_encs.
  164. * @hw_dsc: Array of DSC block handles used for the display.
  165. * @dirty_dsc_ids: Cached dsc indexes for dirty DSC blocks needing flush
  166. * @intfs_swapped Whether or not the phys_enc interfaces have been swapped
  167. * for partial update right-only cases, such as pingpong
  168. * split where virtual pingpong does not generate IRQs
  169. @qdss_status: indicate if qdss is modified since last update
  170. * @crtc_vblank_cb: Callback into the upper layer / CRTC for
  171. * notification of the VBLANK
  172. * @crtc_vblank_cb_data: Data from upper layer for VBLANK notification
  173. * @crtc_kickoff_cb: Callback into CRTC that will flush & start
  174. * all CTL paths
  175. * @crtc_kickoff_cb_data: Opaque user data given to crtc_kickoff_cb
  176. * @debugfs_root: Debug file system root file node
  177. * @enc_lock: Lock around physical encoder create/destroy and
  178. access.
  179. * @frame_done_cnt: Atomic counter for tracking which phys_enc is
  180. * done with frame processing.
  181. * @crtc_frame_event_cb: callback handler for frame event
  182. * @crtc_frame_event_cb_data: callback handler private data
  183. * @vsync_event_timer: vsync timer
  184. * @rsc_client: rsc client pointer
  185. * @rsc_state_init: boolean to indicate rsc config init
  186. * @disp_info: local copy of msm_display_info struct
  187. * @misr_enable: misr enable/disable status
  188. * @misr_frame_count: misr frame count before start capturing the data
  189. * @idle_pc_enabled: indicate if idle power collapse is enabled
  190. * currently. This can be controlled by user-mode
  191. * @rc_lock: resource control mutex lock to protect
  192. * virt encoder over various state changes
  193. * @rc_state: resource controller state
  194. * @delayed_off_work: delayed worker to schedule disabling of
  195. * clks and resources after IDLE_TIMEOUT time.
  196. * @vsync_event_work: worker to handle vsync event for autorefresh
  197. * @input_event_work: worker to handle input device touch events
  198. * @esd_trigger_work: worker to handle esd trigger events
  199. * @input_handler: handler for input device events
  200. * @topology: topology of the display
  201. * @vblank_enabled: boolean to track userspace vblank vote
  202. * @idle_pc_restore: flag to indicate idle_pc_restore happened
  203. * @frame_trigger_mode: frame trigger mode indication for command
  204. * mode display
  205. * @dynamic_hdr_updated: flag to indicate if mempool was programmed
  206. * @rsc_config: rsc configuration for display vtotal, fps, etc.
  207. * @cur_conn_roi: current connector roi
  208. * @prv_conn_roi: previous connector roi to optimize if unchanged
  209. * @crtc pointer to drm_crtc
  210. * @recovery_events_enabled: status of hw recovery feature enable by client
  211. * @elevated_ahb_vote: increase AHB bus speed for the first frame
  212. * after power collapse
  213. * @pm_qos_cpu_req: pm_qos request for cpu frequency
  214. * @mode_info: stores the current mode and should be used
  215. * only in commit phase
  216. */
  217. struct sde_encoder_virt {
  218. struct drm_encoder base;
  219. spinlock_t enc_spinlock;
  220. struct mutex vblank_ctl_lock;
  221. uint32_t bus_scaling_client;
  222. uint32_t display_num_of_h_tiles;
  223. uint32_t te_source;
  224. struct sde_encoder_ops ops;
  225. unsigned int num_phys_encs;
  226. struct sde_encoder_phys *phys_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  227. struct sde_encoder_phys *phys_vid_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  228. struct sde_encoder_phys *phys_cmd_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  229. struct sde_encoder_phys *cur_master;
  230. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  231. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  232. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  233. enum sde_dsc dirty_dsc_ids[MAX_CHANNELS_PER_ENC];
  234. bool intfs_swapped;
  235. bool qdss_status;
  236. void (*crtc_vblank_cb)(void *data);
  237. void *crtc_vblank_cb_data;
  238. struct dentry *debugfs_root;
  239. struct mutex enc_lock;
  240. atomic_t frame_done_cnt[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  241. void (*crtc_frame_event_cb)(void *data, u32 event);
  242. struct sde_crtc_frame_event_cb_data crtc_frame_event_cb_data;
  243. struct timer_list vsync_event_timer;
  244. struct sde_rsc_client *rsc_client;
  245. bool rsc_state_init;
  246. struct msm_display_info disp_info;
  247. bool misr_enable;
  248. u32 misr_frame_count;
  249. bool idle_pc_enabled;
  250. struct mutex rc_lock;
  251. enum sde_enc_rc_states rc_state;
  252. struct kthread_delayed_work delayed_off_work;
  253. struct kthread_work vsync_event_work;
  254. struct kthread_work input_event_work;
  255. struct kthread_work esd_trigger_work;
  256. struct input_handler *input_handler;
  257. struct msm_display_topology topology;
  258. bool vblank_enabled;
  259. bool idle_pc_restore;
  260. enum frame_trigger_mode_type frame_trigger_mode;
  261. bool dynamic_hdr_updated;
  262. struct sde_rsc_cmd_config rsc_config;
  263. struct sde_rect cur_conn_roi;
  264. struct sde_rect prv_conn_roi;
  265. struct drm_crtc *crtc;
  266. bool recovery_events_enabled;
  267. bool elevated_ahb_vote;
  268. struct pm_qos_request pm_qos_cpu_req;
  269. struct msm_mode_info mode_info;
  270. };
  271. #define to_sde_encoder_virt(x) container_of(x, struct sde_encoder_virt, base)
  272. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  273. {
  274. struct sde_encoder_virt *sde_enc;
  275. int i;
  276. sde_enc = to_sde_encoder_virt(drm_enc);
  277. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  278. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  279. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  280. SDE_EVT32(DRMID(drm_enc), enable);
  281. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  282. }
  283. }
  284. }
  285. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc,
  286. struct sde_kms *sde_kms)
  287. {
  288. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  289. struct pm_qos_request *req;
  290. u32 cpu_mask;
  291. u32 cpu_dma_latency;
  292. int cpu;
  293. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  294. return;
  295. cpu_mask = sde_kms->catalog->perf.cpu_mask;
  296. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  297. req = &sde_enc->pm_qos_cpu_req;
  298. req->type = PM_QOS_REQ_AFFINE_CORES;
  299. cpumask_empty(&req->cpus_affine);
  300. for_each_possible_cpu(cpu) {
  301. if ((1 << cpu) & cpu_mask)
  302. cpumask_set_cpu(cpu, &req->cpus_affine);
  303. }
  304. pm_qos_add_request(req, PM_QOS_CPU_DMA_LATENCY, cpu_dma_latency);
  305. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_mask, cpu_dma_latency);
  306. }
  307. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc,
  308. struct sde_kms *sde_kms)
  309. {
  310. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  311. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  312. return;
  313. pm_qos_remove_request(&sde_enc->pm_qos_cpu_req);
  314. }
  315. static bool _sde_encoder_is_autorefresh_enabled(
  316. struct sde_encoder_virt *sde_enc)
  317. {
  318. struct drm_connector *drm_conn;
  319. if (!sde_enc->cur_master ||
  320. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  321. return false;
  322. drm_conn = sde_enc->cur_master->connector;
  323. if (!drm_conn || !drm_conn->state)
  324. return false;
  325. return sde_connector_get_property(drm_conn->state,
  326. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  327. }
  328. static bool _sde_encoder_is_dsc_enabled(struct drm_encoder *drm_enc)
  329. {
  330. struct sde_encoder_virt *sde_enc;
  331. struct msm_compression_info *comp_info;
  332. if (!drm_enc)
  333. return false;
  334. sde_enc = to_sde_encoder_virt(drm_enc);
  335. comp_info = &sde_enc->mode_info.comp_info;
  336. return (comp_info->comp_type == MSM_DISPLAY_COMPRESSION_DSC);
  337. }
  338. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  339. struct sde_hw_qdss *hw_qdss,
  340. struct sde_encoder_phys *phys, bool enable)
  341. {
  342. if (sde_enc->qdss_status == enable)
  343. return;
  344. sde_enc->qdss_status = enable;
  345. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  346. sde_enc->qdss_status);
  347. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  348. }
  349. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  350. s64 timeout_ms, struct sde_encoder_wait_info *info)
  351. {
  352. int rc = 0;
  353. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  354. ktime_t cur_ktime;
  355. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  356. do {
  357. rc = wait_event_timeout(*(info->wq),
  358. atomic_read(info->atomic_cnt) == info->count_check,
  359. wait_time_jiffies);
  360. cur_ktime = ktime_get();
  361. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  362. timeout_ms, atomic_read(info->atomic_cnt),
  363. info->count_check);
  364. /* If we timed out, counter is valid and time is less, wait again */
  365. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  366. (rc == 0) &&
  367. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  368. return rc;
  369. }
  370. bool sde_encoder_is_dsc_merge(struct drm_encoder *drm_enc)
  371. {
  372. enum sde_rm_topology_name topology;
  373. struct sde_encoder_virt *sde_enc;
  374. struct drm_connector *drm_conn;
  375. if (!drm_enc)
  376. return false;
  377. sde_enc = to_sde_encoder_virt(drm_enc);
  378. if (!sde_enc->cur_master)
  379. return false;
  380. drm_conn = sde_enc->cur_master->connector;
  381. if (!drm_conn)
  382. return false;
  383. topology = sde_connector_get_topology_name(drm_conn);
  384. if (topology == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)
  385. return true;
  386. return false;
  387. }
  388. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  389. {
  390. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  391. return sde_enc &&
  392. (sde_enc->disp_info.display_type ==
  393. SDE_CONNECTOR_PRIMARY);
  394. }
  395. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  396. {
  397. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  398. return sde_enc &&
  399. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  400. }
  401. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  402. {
  403. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  404. return sde_enc && sde_enc->cur_master &&
  405. sde_enc->cur_master->cont_splash_enabled;
  406. }
  407. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  408. enum sde_intr_idx intr_idx)
  409. {
  410. SDE_EVT32(DRMID(phys_enc->parent),
  411. phys_enc->intf_idx - INTF_0,
  412. phys_enc->hw_pp->idx - PINGPONG_0,
  413. intr_idx);
  414. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  415. if (phys_enc->parent_ops.handle_frame_done)
  416. phys_enc->parent_ops.handle_frame_done(
  417. phys_enc->parent, phys_enc,
  418. SDE_ENCODER_FRAME_EVENT_ERROR);
  419. }
  420. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  421. enum sde_intr_idx intr_idx,
  422. struct sde_encoder_wait_info *wait_info)
  423. {
  424. struct sde_encoder_irq *irq;
  425. u32 irq_status;
  426. int ret, i;
  427. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  428. SDE_ERROR("invalid params\n");
  429. return -EINVAL;
  430. }
  431. irq = &phys_enc->irq[intr_idx];
  432. /* note: do master / slave checking outside */
  433. /* return EWOULDBLOCK since we know the wait isn't necessary */
  434. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  435. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  436. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  437. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  438. return -EWOULDBLOCK;
  439. }
  440. if (irq->irq_idx < 0) {
  441. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  442. irq->name, irq->hw_idx);
  443. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  444. irq->irq_idx);
  445. return 0;
  446. }
  447. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  448. atomic_read(wait_info->atomic_cnt));
  449. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  450. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  451. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  452. /*
  453. * Some module X may disable interrupt for longer duration
  454. * and it may trigger all interrupts including timer interrupt
  455. * when module X again enable the interrupt.
  456. * That may cause interrupt wait timeout API in this API.
  457. * It is handled by split the wait timer in two halves.
  458. */
  459. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  460. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  461. irq->hw_idx,
  462. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  463. wait_info);
  464. if (ret)
  465. break;
  466. }
  467. if (ret <= 0) {
  468. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  469. irq->irq_idx, true);
  470. if (irq_status) {
  471. unsigned long flags;
  472. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  473. irq->hw_idx, irq->irq_idx,
  474. phys_enc->hw_pp->idx - PINGPONG_0,
  475. atomic_read(wait_info->atomic_cnt));
  476. SDE_DEBUG_PHYS(phys_enc,
  477. "done but irq %d not triggered\n",
  478. irq->irq_idx);
  479. local_irq_save(flags);
  480. irq->cb.func(phys_enc, irq->irq_idx);
  481. local_irq_restore(flags);
  482. ret = 0;
  483. } else {
  484. ret = -ETIMEDOUT;
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  486. irq->hw_idx, irq->irq_idx,
  487. phys_enc->hw_pp->idx - PINGPONG_0,
  488. atomic_read(wait_info->atomic_cnt), irq_status,
  489. SDE_EVTLOG_ERROR);
  490. }
  491. } else {
  492. ret = 0;
  493. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  494. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  495. atomic_read(wait_info->atomic_cnt));
  496. }
  497. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  498. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  499. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  500. return ret;
  501. }
  502. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  503. enum sde_intr_idx intr_idx)
  504. {
  505. struct sde_encoder_irq *irq;
  506. int ret = 0;
  507. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  508. SDE_ERROR("invalid params\n");
  509. return -EINVAL;
  510. }
  511. irq = &phys_enc->irq[intr_idx];
  512. if (irq->irq_idx >= 0) {
  513. SDE_DEBUG_PHYS(phys_enc,
  514. "skipping already registered irq %s type %d\n",
  515. irq->name, irq->intr_type);
  516. return 0;
  517. }
  518. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  519. irq->intr_type, irq->hw_idx);
  520. if (irq->irq_idx < 0) {
  521. SDE_ERROR_PHYS(phys_enc,
  522. "failed to lookup IRQ index for %s type:%d\n",
  523. irq->name, irq->intr_type);
  524. return -EINVAL;
  525. }
  526. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  527. &irq->cb);
  528. if (ret) {
  529. SDE_ERROR_PHYS(phys_enc,
  530. "failed to register IRQ callback for %s\n",
  531. irq->name);
  532. irq->irq_idx = -EINVAL;
  533. return ret;
  534. }
  535. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  536. if (ret) {
  537. SDE_ERROR_PHYS(phys_enc,
  538. "enable IRQ for intr:%s failed, irq_idx %d\n",
  539. irq->name, irq->irq_idx);
  540. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  541. irq->irq_idx, &irq->cb);
  542. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  543. irq->irq_idx, SDE_EVTLOG_ERROR);
  544. irq->irq_idx = -EINVAL;
  545. return ret;
  546. }
  547. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  548. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  549. irq->name, irq->irq_idx);
  550. return ret;
  551. }
  552. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  553. enum sde_intr_idx intr_idx)
  554. {
  555. struct sde_encoder_irq *irq;
  556. int ret;
  557. if (!phys_enc) {
  558. SDE_ERROR("invalid encoder\n");
  559. return -EINVAL;
  560. }
  561. irq = &phys_enc->irq[intr_idx];
  562. /* silently skip irqs that weren't registered */
  563. if (irq->irq_idx < 0) {
  564. SDE_ERROR(
  565. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  566. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  567. irq->irq_idx);
  568. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  569. irq->irq_idx, SDE_EVTLOG_ERROR);
  570. return 0;
  571. }
  572. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  573. if (ret)
  574. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  575. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  576. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  577. &irq->cb);
  578. if (ret)
  579. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  580. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  581. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  582. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  583. irq->irq_idx = -EINVAL;
  584. return 0;
  585. }
  586. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  587. struct sde_encoder_hw_resources *hw_res,
  588. struct drm_connector_state *conn_state)
  589. {
  590. struct sde_encoder_virt *sde_enc = NULL;
  591. struct msm_mode_info mode_info;
  592. int i = 0;
  593. if (!hw_res || !drm_enc || !conn_state) {
  594. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  595. !drm_enc, !hw_res, !conn_state);
  596. return;
  597. }
  598. sde_enc = to_sde_encoder_virt(drm_enc);
  599. SDE_DEBUG_ENC(sde_enc, "\n");
  600. /* Query resources used by phys encs, expected to be without overlap */
  601. memset(hw_res, 0, sizeof(*hw_res));
  602. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  603. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  604. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  605. if (phys && phys->ops.get_hw_resources)
  606. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  607. }
  608. /*
  609. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  610. * called from atomic_check phase. Use the below API to get mode
  611. * information of the temporary conn_state passed
  612. */
  613. sde_connector_state_get_mode_info(conn_state, &mode_info);
  614. hw_res->topology = mode_info.topology;
  615. hw_res->display_type = sde_enc->disp_info.display_type;
  616. }
  617. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  618. {
  619. struct sde_encoder_virt *sde_enc = NULL;
  620. int i = 0;
  621. if (!drm_enc) {
  622. SDE_ERROR("invalid encoder\n");
  623. return;
  624. }
  625. sde_enc = to_sde_encoder_virt(drm_enc);
  626. SDE_DEBUG_ENC(sde_enc, "\n");
  627. mutex_lock(&sde_enc->enc_lock);
  628. sde_rsc_client_destroy(sde_enc->rsc_client);
  629. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  630. struct sde_encoder_phys *phys;
  631. phys = sde_enc->phys_vid_encs[i];
  632. if (phys && phys->ops.destroy) {
  633. phys->ops.destroy(phys);
  634. --sde_enc->num_phys_encs;
  635. sde_enc->phys_encs[i] = NULL;
  636. }
  637. phys = sde_enc->phys_cmd_encs[i];
  638. if (phys && phys->ops.destroy) {
  639. phys->ops.destroy(phys);
  640. --sde_enc->num_phys_encs;
  641. sde_enc->phys_encs[i] = NULL;
  642. }
  643. }
  644. if (sde_enc->num_phys_encs)
  645. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  646. sde_enc->num_phys_encs);
  647. sde_enc->num_phys_encs = 0;
  648. mutex_unlock(&sde_enc->enc_lock);
  649. drm_encoder_cleanup(drm_enc);
  650. mutex_destroy(&sde_enc->enc_lock);
  651. kfree(sde_enc->input_handler);
  652. sde_enc->input_handler = NULL;
  653. kfree(sde_enc);
  654. }
  655. void sde_encoder_helper_update_intf_cfg(
  656. struct sde_encoder_phys *phys_enc)
  657. {
  658. struct sde_encoder_virt *sde_enc;
  659. struct sde_hw_intf_cfg_v1 *intf_cfg;
  660. enum sde_3d_blend_mode mode_3d;
  661. if (!phys_enc || !phys_enc->hw_pp) {
  662. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  663. return;
  664. }
  665. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  666. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  667. SDE_DEBUG_ENC(sde_enc,
  668. "intf_cfg updated for %d at idx %d\n",
  669. phys_enc->intf_idx,
  670. intf_cfg->intf_count);
  671. /* setup interface configuration */
  672. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  673. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  674. return;
  675. }
  676. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  677. if (phys_enc == sde_enc->cur_master) {
  678. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  679. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  680. else
  681. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  682. }
  683. /* configure this interface as master for split display */
  684. if (phys_enc->split_role == ENC_ROLE_MASTER)
  685. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  686. /* setup which pp blk will connect to this intf */
  687. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  688. phys_enc->hw_intf->ops.bind_pingpong_blk(
  689. phys_enc->hw_intf,
  690. true,
  691. phys_enc->hw_pp->idx);
  692. /*setup merge_3d configuration */
  693. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  694. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  695. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  696. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  697. phys_enc->hw_pp->merge_3d->idx;
  698. if (phys_enc->hw_pp->ops.setup_3d_mode)
  699. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  700. mode_3d);
  701. }
  702. void sde_encoder_helper_split_config(
  703. struct sde_encoder_phys *phys_enc,
  704. enum sde_intf interface)
  705. {
  706. struct sde_encoder_virt *sde_enc;
  707. struct split_pipe_cfg *cfg;
  708. struct sde_hw_mdp *hw_mdptop;
  709. enum sde_rm_topology_name topology;
  710. struct msm_display_info *disp_info;
  711. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  712. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  713. return;
  714. }
  715. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  716. hw_mdptop = phys_enc->hw_mdptop;
  717. disp_info = &sde_enc->disp_info;
  718. cfg = &phys_enc->hw_intf->cfg;
  719. memset(cfg, 0, sizeof(*cfg));
  720. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  721. return;
  722. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  723. cfg->split_link_en = true;
  724. /**
  725. * disable split modes since encoder will be operating in as the only
  726. * encoder, either for the entire use case in the case of, for example,
  727. * single DSI, or for this frame in the case of left/right only partial
  728. * update.
  729. */
  730. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  731. if (hw_mdptop->ops.setup_split_pipe)
  732. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  733. if (hw_mdptop->ops.setup_pp_split)
  734. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  735. return;
  736. }
  737. cfg->en = true;
  738. cfg->mode = phys_enc->intf_mode;
  739. cfg->intf = interface;
  740. if (cfg->en && phys_enc->ops.needs_single_flush &&
  741. phys_enc->ops.needs_single_flush(phys_enc))
  742. cfg->split_flush_en = true;
  743. topology = sde_connector_get_topology_name(phys_enc->connector);
  744. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  745. cfg->pp_split_slave = cfg->intf;
  746. else
  747. cfg->pp_split_slave = INTF_MAX;
  748. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  749. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  750. if (hw_mdptop->ops.setup_split_pipe)
  751. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  752. } else if (sde_enc->hw_pp[0]) {
  753. /*
  754. * slave encoder
  755. * - determine split index from master index,
  756. * assume master is first pp
  757. */
  758. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  759. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  760. cfg->pp_split_index);
  761. if (hw_mdptop->ops.setup_pp_split)
  762. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  763. }
  764. }
  765. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  766. {
  767. struct sde_encoder_virt *sde_enc;
  768. int i = 0;
  769. if (!drm_enc)
  770. return false;
  771. sde_enc = to_sde_encoder_virt(drm_enc);
  772. if (!sde_enc)
  773. return false;
  774. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  775. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  776. if (phys && phys->in_clone_mode)
  777. return true;
  778. }
  779. return false;
  780. }
  781. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  782. struct drm_crtc_state *crtc_state,
  783. struct drm_connector_state *conn_state)
  784. {
  785. const struct drm_display_mode *mode;
  786. struct drm_display_mode *adj_mode;
  787. int i = 0;
  788. int ret = 0;
  789. mode = &crtc_state->mode;
  790. adj_mode = &crtc_state->adjusted_mode;
  791. /* perform atomic check on the first physical encoder (master) */
  792. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  793. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  794. if (phys && phys->ops.atomic_check)
  795. ret = phys->ops.atomic_check(phys, crtc_state,
  796. conn_state);
  797. else if (phys && phys->ops.mode_fixup)
  798. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  799. ret = -EINVAL;
  800. if (ret) {
  801. SDE_ERROR_ENC(sde_enc,
  802. "mode unsupported, phys idx %d\n", i);
  803. break;
  804. }
  805. }
  806. return ret;
  807. }
  808. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  809. struct drm_crtc_state *crtc_state,
  810. struct drm_connector_state *conn_state,
  811. struct sde_connector_state *sde_conn_state,
  812. struct sde_crtc_state *sde_crtc_state)
  813. {
  814. int ret = 0;
  815. if (crtc_state->mode_changed || crtc_state->active_changed) {
  816. struct sde_rect mode_roi, roi;
  817. mode_roi.x = 0;
  818. mode_roi.y = 0;
  819. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  820. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  821. if (sde_conn_state->rois.num_rects) {
  822. sde_kms_rect_merge_rectangles(
  823. &sde_conn_state->rois, &roi);
  824. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  825. SDE_ERROR_ENC(sde_enc,
  826. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  827. roi.x, roi.y, roi.w, roi.h);
  828. ret = -EINVAL;
  829. }
  830. }
  831. if (sde_crtc_state->user_roi_list.num_rects) {
  832. sde_kms_rect_merge_rectangles(
  833. &sde_crtc_state->user_roi_list, &roi);
  834. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  835. SDE_ERROR_ENC(sde_enc,
  836. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  837. roi.x, roi.y, roi.w, roi.h);
  838. ret = -EINVAL;
  839. }
  840. }
  841. }
  842. return ret;
  843. }
  844. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  845. struct drm_crtc_state *crtc_state,
  846. struct drm_connector_state *conn_state,
  847. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  848. struct sde_connector *sde_conn,
  849. struct sde_connector_state *sde_conn_state)
  850. {
  851. int ret = 0;
  852. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  853. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  854. struct msm_display_topology *topology = NULL;
  855. ret = sde_connector_get_mode_info(&sde_conn->base,
  856. adj_mode, &sde_conn_state->mode_info);
  857. if (ret) {
  858. SDE_ERROR_ENC(sde_enc,
  859. "failed to get mode info, rc = %d\n", ret);
  860. return ret;
  861. }
  862. if (sde_conn_state->mode_info.comp_info.comp_type &&
  863. sde_conn_state->mode_info.comp_info.comp_ratio >=
  864. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  865. SDE_ERROR_ENC(sde_enc,
  866. "invalid compression ratio: %d\n",
  867. sde_conn_state->mode_info.comp_info.comp_ratio);
  868. ret = -EINVAL;
  869. return ret;
  870. }
  871. /* Reserve dynamic resources, indicating atomic_check phase */
  872. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  873. conn_state, true);
  874. if (ret) {
  875. SDE_ERROR_ENC(sde_enc,
  876. "RM failed to reserve resources, rc = %d\n",
  877. ret);
  878. return ret;
  879. }
  880. /**
  881. * Update connector state with the topology selected for the
  882. * resource set validated. Reset the topology if we are
  883. * de-activating crtc.
  884. */
  885. if (crtc_state->active)
  886. topology = &sde_conn_state->mode_info.topology;
  887. ret = sde_rm_update_topology(conn_state, topology);
  888. if (ret) {
  889. SDE_ERROR_ENC(sde_enc,
  890. "RM failed to update topology, rc: %d\n", ret);
  891. return ret;
  892. }
  893. ret = sde_connector_set_blob_data(conn_state->connector,
  894. conn_state,
  895. CONNECTOR_PROP_SDE_INFO);
  896. if (ret) {
  897. SDE_ERROR_ENC(sde_enc,
  898. "connector failed to update info, rc: %d\n",
  899. ret);
  900. return ret;
  901. }
  902. }
  903. return ret;
  904. }
  905. static int sde_encoder_virt_atomic_check(
  906. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  907. struct drm_connector_state *conn_state)
  908. {
  909. struct sde_encoder_virt *sde_enc;
  910. struct msm_drm_private *priv;
  911. struct sde_kms *sde_kms;
  912. const struct drm_display_mode *mode;
  913. struct drm_display_mode *adj_mode;
  914. struct sde_connector *sde_conn = NULL;
  915. struct sde_connector_state *sde_conn_state = NULL;
  916. struct sde_crtc_state *sde_crtc_state = NULL;
  917. enum sde_rm_topology_name old_top;
  918. int ret = 0;
  919. if (!drm_enc || !crtc_state || !conn_state) {
  920. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  921. !drm_enc, !crtc_state, !conn_state);
  922. return -EINVAL;
  923. }
  924. sde_enc = to_sde_encoder_virt(drm_enc);
  925. SDE_DEBUG_ENC(sde_enc, "\n");
  926. priv = drm_enc->dev->dev_private;
  927. sde_kms = to_sde_kms(priv->kms);
  928. mode = &crtc_state->mode;
  929. adj_mode = &crtc_state->adjusted_mode;
  930. sde_conn = to_sde_connector(conn_state->connector);
  931. sde_conn_state = to_sde_connector_state(conn_state);
  932. sde_crtc_state = to_sde_crtc_state(crtc_state);
  933. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  934. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  935. conn_state);
  936. if (ret)
  937. return ret;
  938. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  939. conn_state, sde_conn_state, sde_crtc_state);
  940. if (ret)
  941. return ret;
  942. /**
  943. * record topology in previous atomic state to be able to handle
  944. * topology transitions correctly.
  945. */
  946. old_top = sde_connector_get_property(conn_state,
  947. CONNECTOR_PROP_TOPOLOGY_NAME);
  948. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  949. if (ret)
  950. return ret;
  951. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  952. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  953. if (ret)
  954. return ret;
  955. ret = sde_connector_roi_v1_check_roi(conn_state);
  956. if (ret) {
  957. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  958. ret);
  959. return ret;
  960. }
  961. drm_mode_set_crtcinfo(adj_mode, 0);
  962. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  963. return ret;
  964. }
  965. static int _sde_encoder_dsc_update_pic_dim(struct msm_display_dsc_info *dsc,
  966. int pic_width, int pic_height)
  967. {
  968. if (!dsc || !pic_width || !pic_height) {
  969. SDE_ERROR("invalid input: pic_width=%d pic_height=%d\n",
  970. pic_width, pic_height);
  971. return -EINVAL;
  972. }
  973. if ((pic_width % dsc->slice_width) ||
  974. (pic_height % dsc->slice_height)) {
  975. SDE_ERROR("pic_dim=%dx%d has to be multiple of slice=%dx%d\n",
  976. pic_width, pic_height,
  977. dsc->slice_width, dsc->slice_height);
  978. return -EINVAL;
  979. }
  980. dsc->pic_width = pic_width;
  981. dsc->pic_height = pic_height;
  982. return 0;
  983. }
  984. static void _sde_encoder_dsc_pclk_param_calc(struct msm_display_dsc_info *dsc,
  985. int intf_width)
  986. {
  987. int slice_per_pkt, slice_per_intf;
  988. int bytes_in_slice, total_bytes_per_intf;
  989. if (!dsc || !dsc->slice_width || !dsc->slice_per_pkt ||
  990. (intf_width < dsc->slice_width)) {
  991. SDE_ERROR("invalid input: intf_width=%d slice_width=%d\n",
  992. intf_width, dsc ? dsc->slice_width : -1);
  993. return;
  994. }
  995. slice_per_pkt = dsc->slice_per_pkt;
  996. slice_per_intf = DIV_ROUND_UP(intf_width, dsc->slice_width);
  997. /*
  998. * If slice_per_pkt is greater than slice_per_intf then default to 1.
  999. * This can happen during partial update.
  1000. */
  1001. if (slice_per_pkt > slice_per_intf)
  1002. slice_per_pkt = 1;
  1003. bytes_in_slice = DIV_ROUND_UP(dsc->slice_width * dsc->bpp, 8);
  1004. total_bytes_per_intf = bytes_in_slice * slice_per_intf;
  1005. dsc->eol_byte_num = total_bytes_per_intf % 3;
  1006. dsc->pclk_per_line = DIV_ROUND_UP(total_bytes_per_intf, 3);
  1007. dsc->bytes_in_slice = bytes_in_slice;
  1008. dsc->bytes_per_pkt = bytes_in_slice * slice_per_pkt;
  1009. dsc->pkt_per_line = slice_per_intf / slice_per_pkt;
  1010. }
  1011. static int _sde_encoder_dsc_initial_line_calc(struct msm_display_dsc_info *dsc,
  1012. int enc_ip_width)
  1013. {
  1014. int max_ssm_delay, max_se_size, obuf_latency;
  1015. int input_ssm_out_latency, base_hs_latency;
  1016. int multi_hs_extra_latency, mux_word_size;
  1017. /* Hardent core config */
  1018. int max_muxword_size = 48;
  1019. int output_rate = 64;
  1020. int rtl_max_bpc = 10;
  1021. int pipeline_latency = 28;
  1022. max_se_size = 4 * (rtl_max_bpc + 1);
  1023. max_ssm_delay = max_se_size + max_muxword_size - 1;
  1024. mux_word_size = (dsc->bpc >= 12 ? 64 : 48);
  1025. input_ssm_out_latency = pipeline_latency + (3 * (max_ssm_delay + 2));
  1026. obuf_latency = DIV_ROUND_UP((9 * output_rate +
  1027. mux_word_size), dsc->bpp) + 1;
  1028. base_hs_latency = dsc->initial_xmit_delay + input_ssm_out_latency
  1029. + obuf_latency;
  1030. multi_hs_extra_latency = DIV_ROUND_UP((8 * dsc->chunk_size), dsc->bpp);
  1031. dsc->initial_lines = DIV_ROUND_UP((base_hs_latency +
  1032. multi_hs_extra_latency), dsc->slice_width);
  1033. return 0;
  1034. }
  1035. static bool _sde_encoder_dsc_ich_reset_override_needed(bool pu_en,
  1036. struct msm_display_dsc_info *dsc)
  1037. {
  1038. /*
  1039. * As per the DSC spec, ICH_RESET can be either end of the slice line
  1040. * or at the end of the slice. HW internally generates ich_reset at
  1041. * end of the slice line if DSC_MERGE is used or encoder has two
  1042. * soft slices. However, if encoder has only 1 soft slice and DSC_MERGE
  1043. * is not used then it will generate ich_reset at the end of slice.
  1044. *
  1045. * Now as per the spec, during one PPS session, position where
  1046. * ich_reset is generated should not change. Now if full-screen frame
  1047. * has more than 1 soft slice then HW will automatically generate
  1048. * ich_reset at the end of slice_line. But for the same panel, if
  1049. * partial frame is enabled and only 1 encoder is used with 1 slice,
  1050. * then HW will generate ich_reset at end of the slice. This is a
  1051. * mismatch. Prevent this by overriding HW's decision.
  1052. */
  1053. return pu_en && dsc && (dsc->full_frame_slices > 1) &&
  1054. (dsc->slice_width == dsc->pic_width);
  1055. }
  1056. static void _sde_encoder_dsc_pipe_cfg(struct sde_hw_dsc *hw_dsc,
  1057. struct sde_hw_pingpong *hw_pp, struct msm_display_dsc_info *dsc,
  1058. u32 common_mode, bool ich_reset, bool enable,
  1059. struct sde_hw_pingpong *hw_dsc_pp)
  1060. {
  1061. if (!enable) {
  1062. if (hw_dsc_pp && hw_dsc_pp->ops.disable_dsc)
  1063. hw_dsc_pp->ops.disable_dsc(hw_dsc_pp);
  1064. if (hw_dsc && hw_dsc->ops.dsc_disable)
  1065. hw_dsc->ops.dsc_disable(hw_dsc);
  1066. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk)
  1067. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false,
  1068. PINGPONG_MAX);
  1069. return;
  1070. }
  1071. if (!dsc || !hw_dsc || !hw_pp || !hw_dsc_pp) {
  1072. SDE_ERROR("invalid params %d %d %d %d\n", !dsc, !hw_dsc,
  1073. !hw_pp, !hw_dsc_pp);
  1074. return;
  1075. }
  1076. if (hw_dsc->ops.dsc_config)
  1077. hw_dsc->ops.dsc_config(hw_dsc, dsc, common_mode, ich_reset);
  1078. if (hw_dsc->ops.dsc_config_thresh)
  1079. hw_dsc->ops.dsc_config_thresh(hw_dsc, dsc);
  1080. if (hw_dsc_pp->ops.setup_dsc)
  1081. hw_dsc_pp->ops.setup_dsc(hw_dsc_pp);
  1082. if (hw_dsc->ops.bind_pingpong_blk)
  1083. hw_dsc->ops.bind_pingpong_blk(hw_dsc, true, hw_pp->idx);
  1084. if (hw_dsc_pp->ops.enable_dsc)
  1085. hw_dsc_pp->ops.enable_dsc(hw_dsc_pp);
  1086. }
  1087. static void _sde_encoder_get_connector_roi(
  1088. struct sde_encoder_virt *sde_enc,
  1089. struct sde_rect *merged_conn_roi)
  1090. {
  1091. struct drm_connector *drm_conn;
  1092. struct sde_connector_state *c_state;
  1093. if (!sde_enc || !merged_conn_roi)
  1094. return;
  1095. drm_conn = sde_enc->phys_encs[0]->connector;
  1096. if (!drm_conn || !drm_conn->state)
  1097. return;
  1098. c_state = to_sde_connector_state(drm_conn->state);
  1099. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1100. }
  1101. static int _sde_encoder_dsc_n_lm_1_enc_1_intf(struct sde_encoder_virt *sde_enc)
  1102. {
  1103. int this_frame_slices;
  1104. int intf_ip_w, enc_ip_w;
  1105. int ich_res, dsc_common_mode = 0;
  1106. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[0];
  1107. struct sde_hw_pingpong *hw_dsc_pp = sde_enc->hw_dsc_pp[0];
  1108. struct sde_hw_dsc *hw_dsc = sde_enc->hw_dsc[0];
  1109. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1110. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1111. struct msm_display_dsc_info *dsc = NULL;
  1112. struct sde_hw_ctl *hw_ctl;
  1113. struct sde_ctl_dsc_cfg cfg;
  1114. if (hw_dsc == NULL || hw_pp == NULL || !enc_master) {
  1115. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1116. return -EINVAL;
  1117. }
  1118. hw_ctl = enc_master->hw_ctl;
  1119. memset(&cfg, 0, sizeof(cfg));
  1120. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1121. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1122. this_frame_slices = roi->w / dsc->slice_width;
  1123. intf_ip_w = this_frame_slices * dsc->slice_width;
  1124. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1125. enc_ip_w = intf_ip_w;
  1126. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1127. ich_res = _sde_encoder_dsc_ich_reset_override_needed(false, dsc);
  1128. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1129. dsc_common_mode = DSC_MODE_VIDEO;
  1130. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1131. roi->w, roi->h, dsc_common_mode);
  1132. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h, dsc_common_mode);
  1133. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, dsc, dsc_common_mode,
  1134. ich_res, true, hw_dsc_pp);
  1135. cfg.dsc[cfg.dsc_count++] = hw_dsc->idx;
  1136. /* setup dsc active configuration in the control path */
  1137. if (hw_ctl->ops.setup_dsc_cfg) {
  1138. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1139. SDE_DEBUG_ENC(sde_enc,
  1140. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1141. hw_ctl->idx,
  1142. cfg.dsc_count,
  1143. cfg.dsc[0],
  1144. cfg.dsc[1]);
  1145. }
  1146. if (hw_ctl->ops.update_bitmask_dsc)
  1147. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc->idx, 1);
  1148. return 0;
  1149. }
  1150. static int _sde_encoder_dsc_2_lm_2_enc_2_intf(struct sde_encoder_virt *sde_enc,
  1151. struct sde_encoder_kickoff_params *params)
  1152. {
  1153. int this_frame_slices;
  1154. int intf_ip_w, enc_ip_w;
  1155. int ich_res, dsc_common_mode;
  1156. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1157. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1158. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1159. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1160. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1161. struct msm_display_dsc_info dsc[MAX_CHANNELS_PER_ENC];
  1162. bool half_panel_partial_update;
  1163. struct sde_hw_ctl *hw_ctl = NULL;
  1164. struct sde_ctl_dsc_cfg cfg;
  1165. int i;
  1166. if (!enc_master) {
  1167. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1168. return -EINVAL;
  1169. }
  1170. memset(&cfg, 0, sizeof(cfg));
  1171. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1172. hw_pp[i] = sde_enc->hw_pp[i];
  1173. hw_dsc[i] = sde_enc->hw_dsc[i];
  1174. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1175. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1176. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1177. return -EINVAL;
  1178. }
  1179. }
  1180. hw_ctl = enc_master->hw_ctl;
  1181. half_panel_partial_update =
  1182. hweight_long(params->affected_displays) == 1;
  1183. dsc_common_mode = 0;
  1184. if (!half_panel_partial_update)
  1185. dsc_common_mode |= DSC_MODE_SPLIT_PANEL;
  1186. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1187. dsc_common_mode |= DSC_MODE_VIDEO;
  1188. memcpy(&dsc[0], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[0]));
  1189. memcpy(&dsc[1], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[1]));
  1190. /*
  1191. * Since both DSC use same pic dimension, set same pic dimension
  1192. * to both DSC structures.
  1193. */
  1194. _sde_encoder_dsc_update_pic_dim(&dsc[0], roi->w, roi->h);
  1195. _sde_encoder_dsc_update_pic_dim(&dsc[1], roi->w, roi->h);
  1196. this_frame_slices = roi->w / dsc[0].slice_width;
  1197. intf_ip_w = this_frame_slices * dsc[0].slice_width;
  1198. if (!half_panel_partial_update)
  1199. intf_ip_w /= 2;
  1200. /*
  1201. * In this topology when both interfaces are active, they have same
  1202. * load so intf_ip_w will be same.
  1203. */
  1204. _sde_encoder_dsc_pclk_param_calc(&dsc[0], intf_ip_w);
  1205. _sde_encoder_dsc_pclk_param_calc(&dsc[1], intf_ip_w);
  1206. /*
  1207. * In this topology, since there is no dsc_merge, uncompressed input
  1208. * to encoder and interface is same.
  1209. */
  1210. enc_ip_w = intf_ip_w;
  1211. _sde_encoder_dsc_initial_line_calc(&dsc[0], enc_ip_w);
  1212. _sde_encoder_dsc_initial_line_calc(&dsc[1], enc_ip_w);
  1213. /*
  1214. * __is_ich_reset_override_needed should be called only after
  1215. * updating pic dimension, mdss_panel_dsc_update_pic_dim.
  1216. */
  1217. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1218. half_panel_partial_update, &dsc[0]);
  1219. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1220. roi->w, roi->h, dsc_common_mode);
  1221. for (i = 0; i < sde_enc->num_phys_encs &&
  1222. i < MAX_CHANNELS_PER_ENC; i++) {
  1223. bool active = !!((1 << i) & params->affected_displays);
  1224. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1225. dsc_common_mode, i, active);
  1226. _sde_encoder_dsc_pipe_cfg(hw_dsc[i], hw_pp[i], &dsc[i],
  1227. dsc_common_mode, ich_res, active, hw_dsc_pp[i]);
  1228. if (active) {
  1229. if (cfg.dsc_count >= MAX_DSC_PER_CTL_V1) {
  1230. pr_err("Invalid dsc count:%d\n",
  1231. cfg.dsc_count);
  1232. return -EINVAL;
  1233. }
  1234. cfg.dsc[cfg.dsc_count++] = hw_dsc[i]->idx;
  1235. if (hw_ctl->ops.update_bitmask_dsc)
  1236. hw_ctl->ops.update_bitmask_dsc(hw_ctl,
  1237. hw_dsc[i]->idx, 1);
  1238. }
  1239. }
  1240. /* setup dsc active configuration in the control path */
  1241. if (hw_ctl->ops.setup_dsc_cfg) {
  1242. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1243. SDE_DEBUG_ENC(sde_enc,
  1244. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1245. hw_ctl->idx,
  1246. cfg.dsc_count,
  1247. cfg.dsc[0],
  1248. cfg.dsc[1]);
  1249. }
  1250. return 0;
  1251. }
  1252. static int _sde_encoder_dsc_2_lm_2_enc_1_intf(struct sde_encoder_virt *sde_enc,
  1253. struct sde_encoder_kickoff_params *params)
  1254. {
  1255. int this_frame_slices;
  1256. int intf_ip_w, enc_ip_w;
  1257. int ich_res, dsc_common_mode;
  1258. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1259. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1260. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1261. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1262. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1263. struct msm_display_dsc_info *dsc = NULL;
  1264. bool half_panel_partial_update;
  1265. struct sde_hw_ctl *hw_ctl = NULL;
  1266. struct sde_ctl_dsc_cfg cfg;
  1267. int i;
  1268. if (!enc_master) {
  1269. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1270. return -EINVAL;
  1271. }
  1272. memset(&cfg, 0, sizeof(cfg));
  1273. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1274. hw_pp[i] = sde_enc->hw_pp[i];
  1275. hw_dsc[i] = sde_enc->hw_dsc[i];
  1276. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1277. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1278. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1279. return -EINVAL;
  1280. }
  1281. }
  1282. hw_ctl = enc_master->hw_ctl;
  1283. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1284. half_panel_partial_update =
  1285. hweight_long(params->affected_displays) == 1;
  1286. dsc_common_mode = 0;
  1287. if (!half_panel_partial_update)
  1288. dsc_common_mode |= DSC_MODE_SPLIT_PANEL | DSC_MODE_MULTIPLEX;
  1289. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1290. dsc_common_mode |= DSC_MODE_VIDEO;
  1291. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1292. this_frame_slices = roi->w / dsc->slice_width;
  1293. intf_ip_w = this_frame_slices * dsc->slice_width;
  1294. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1295. /*
  1296. * dsc merge case: when using 2 encoders for the same stream,
  1297. * no. of slices need to be same on both the encoders.
  1298. */
  1299. enc_ip_w = intf_ip_w / 2;
  1300. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1301. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1302. half_panel_partial_update, dsc);
  1303. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1304. roi->w, roi->h, dsc_common_mode);
  1305. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1306. dsc_common_mode, i, params->affected_displays);
  1307. _sde_encoder_dsc_pipe_cfg(hw_dsc[0], hw_pp[0], dsc, dsc_common_mode,
  1308. ich_res, true, hw_dsc_pp[0]);
  1309. cfg.dsc[0] = hw_dsc[0]->idx;
  1310. cfg.dsc_count++;
  1311. if (hw_ctl->ops.update_bitmask_dsc)
  1312. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[0]->idx, 1);
  1313. _sde_encoder_dsc_pipe_cfg(hw_dsc[1], hw_pp[1], dsc, dsc_common_mode,
  1314. ich_res, !half_panel_partial_update, hw_dsc_pp[1]);
  1315. if (!half_panel_partial_update) {
  1316. cfg.dsc[1] = hw_dsc[1]->idx;
  1317. cfg.dsc_count++;
  1318. if (hw_ctl->ops.update_bitmask_dsc)
  1319. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[1]->idx,
  1320. 1);
  1321. }
  1322. /* setup dsc active configuration in the control path */
  1323. if (hw_ctl->ops.setup_dsc_cfg) {
  1324. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1325. SDE_DEBUG_ENC(sde_enc,
  1326. "setup_dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1327. hw_ctl->idx,
  1328. cfg.dsc_count,
  1329. cfg.dsc[0],
  1330. cfg.dsc[1]);
  1331. }
  1332. return 0;
  1333. }
  1334. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1335. {
  1336. struct sde_encoder_virt *sde_enc;
  1337. struct drm_connector *drm_conn;
  1338. struct drm_display_mode *adj_mode;
  1339. struct sde_rect roi;
  1340. if (!drm_enc) {
  1341. SDE_ERROR("invalid encoder parameter\n");
  1342. return -EINVAL;
  1343. }
  1344. sde_enc = to_sde_encoder_virt(drm_enc);
  1345. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1346. SDE_ERROR("invalid crtc parameter\n");
  1347. return -EINVAL;
  1348. }
  1349. if (!sde_enc->cur_master) {
  1350. SDE_ERROR("invalid cur_master parameter\n");
  1351. return -EINVAL;
  1352. }
  1353. adj_mode = &sde_enc->cur_master->cached_mode;
  1354. drm_conn = sde_enc->cur_master->connector;
  1355. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1356. if (sde_kms_rect_is_null(&roi)) {
  1357. roi.w = adj_mode->hdisplay;
  1358. roi.h = adj_mode->vdisplay;
  1359. }
  1360. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1361. sizeof(sde_enc->prv_conn_roi));
  1362. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1363. return 0;
  1364. }
  1365. static int _sde_encoder_dsc_setup(struct sde_encoder_virt *sde_enc,
  1366. struct sde_encoder_kickoff_params *params)
  1367. {
  1368. enum sde_rm_topology_name topology;
  1369. struct drm_connector *drm_conn;
  1370. int ret = 0;
  1371. if (!sde_enc || !params || !sde_enc->phys_encs[0] ||
  1372. !sde_enc->phys_encs[0]->connector)
  1373. return -EINVAL;
  1374. drm_conn = sde_enc->phys_encs[0]->connector;
  1375. topology = sde_connector_get_topology_name(drm_conn);
  1376. if (topology == SDE_RM_TOPOLOGY_NONE) {
  1377. SDE_ERROR_ENC(sde_enc, "topology not set yet\n");
  1378. return -EINVAL;
  1379. }
  1380. SDE_DEBUG_ENC(sde_enc, "topology:%d\n", topology);
  1381. SDE_EVT32(DRMID(&sde_enc->base), topology,
  1382. sde_enc->cur_conn_roi.x,
  1383. sde_enc->cur_conn_roi.y,
  1384. sde_enc->cur_conn_roi.w,
  1385. sde_enc->cur_conn_roi.h,
  1386. sde_enc->prv_conn_roi.x,
  1387. sde_enc->prv_conn_roi.y,
  1388. sde_enc->prv_conn_roi.w,
  1389. sde_enc->prv_conn_roi.h,
  1390. sde_enc->cur_master->cached_mode.hdisplay,
  1391. sde_enc->cur_master->cached_mode.vdisplay);
  1392. if (sde_kms_rect_is_equal(&sde_enc->cur_conn_roi,
  1393. &sde_enc->prv_conn_roi))
  1394. return ret;
  1395. switch (topology) {
  1396. case SDE_RM_TOPOLOGY_SINGLEPIPE_DSC:
  1397. case SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC:
  1398. ret = _sde_encoder_dsc_n_lm_1_enc_1_intf(sde_enc);
  1399. break;
  1400. case SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE:
  1401. ret = _sde_encoder_dsc_2_lm_2_enc_1_intf(sde_enc, params);
  1402. break;
  1403. case SDE_RM_TOPOLOGY_DUALPIPE_DSC:
  1404. ret = _sde_encoder_dsc_2_lm_2_enc_2_intf(sde_enc, params);
  1405. break;
  1406. default:
  1407. SDE_ERROR_ENC(sde_enc, "No DSC support for topology %d",
  1408. topology);
  1409. return -EINVAL;
  1410. }
  1411. return ret;
  1412. }
  1413. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  1414. u32 vsync_source, bool is_dummy)
  1415. {
  1416. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1417. struct msm_drm_private *priv;
  1418. struct sde_kms *sde_kms;
  1419. struct sde_hw_mdp *hw_mdptop;
  1420. struct drm_encoder *drm_enc;
  1421. struct sde_encoder_virt *sde_enc;
  1422. int i;
  1423. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1424. if (!sde_enc) {
  1425. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1426. return;
  1427. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1428. SDE_ERROR("invalid num phys enc %d/%d\n",
  1429. sde_enc->num_phys_encs,
  1430. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1431. return;
  1432. }
  1433. drm_enc = &sde_enc->base;
  1434. /* this pointers are checked in virt_enable_helper */
  1435. priv = drm_enc->dev->dev_private;
  1436. sde_kms = to_sde_kms(priv->kms);
  1437. if (!sde_kms) {
  1438. SDE_ERROR("invalid sde_kms\n");
  1439. return;
  1440. }
  1441. hw_mdptop = sde_kms->hw_mdp;
  1442. if (!hw_mdptop) {
  1443. SDE_ERROR("invalid mdptop\n");
  1444. return;
  1445. }
  1446. if (hw_mdptop->ops.setup_vsync_source) {
  1447. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1448. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1449. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1450. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1451. vsync_cfg.vsync_source = vsync_source;
  1452. vsync_cfg.is_dummy = is_dummy;
  1453. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1454. }
  1455. }
  1456. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1457. struct msm_display_info *disp_info, bool is_dummy)
  1458. {
  1459. struct sde_encoder_phys *phys;
  1460. int i;
  1461. u32 vsync_source;
  1462. if (!sde_enc || !disp_info) {
  1463. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1464. sde_enc != NULL, disp_info != NULL);
  1465. return;
  1466. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1467. SDE_ERROR("invalid num phys enc %d/%d\n",
  1468. sde_enc->num_phys_encs,
  1469. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1470. return;
  1471. }
  1472. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1473. if (is_dummy)
  1474. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  1475. sde_enc->te_source;
  1476. else if (disp_info->is_te_using_watchdog_timer)
  1477. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  1478. else
  1479. vsync_source = sde_enc->te_source;
  1480. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1481. phys = sde_enc->phys_encs[i];
  1482. if (phys && phys->ops.setup_vsync_source)
  1483. phys->ops.setup_vsync_source(phys,
  1484. vsync_source, is_dummy);
  1485. }
  1486. }
  1487. }
  1488. static void _sde_encoder_dsc_disable(struct sde_encoder_virt *sde_enc)
  1489. {
  1490. int i;
  1491. struct sde_hw_pingpong *hw_pp = NULL;
  1492. struct sde_hw_pingpong *hw_dsc_pp = NULL;
  1493. struct sde_hw_dsc *hw_dsc = NULL;
  1494. struct sde_hw_ctl *hw_ctl = NULL;
  1495. struct sde_ctl_dsc_cfg cfg;
  1496. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1497. !sde_enc->phys_encs[0]->connector) {
  1498. SDE_ERROR("invalid params %d %d\n",
  1499. !sde_enc, sde_enc ? !sde_enc->phys_encs[0] : -1);
  1500. return;
  1501. }
  1502. if (sde_enc->cur_master)
  1503. hw_ctl = sde_enc->cur_master->hw_ctl;
  1504. /* Disable DSC for all the pp's present in this topology */
  1505. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1506. hw_pp = sde_enc->hw_pp[i];
  1507. hw_dsc = sde_enc->hw_dsc[i];
  1508. hw_dsc_pp = sde_enc->hw_dsc_pp[i];
  1509. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, NULL,
  1510. 0, 0, 0, hw_dsc_pp);
  1511. if (hw_dsc)
  1512. sde_enc->dirty_dsc_ids[i] = hw_dsc->idx;
  1513. }
  1514. /* Clear the DSC ACTIVE config for this CTL */
  1515. if (hw_ctl && hw_ctl->ops.setup_dsc_cfg) {
  1516. memset(&cfg, 0, sizeof(cfg));
  1517. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1518. }
  1519. /**
  1520. * Since pending flushes from previous commit get cleared
  1521. * sometime after this point, setting DSC flush bits now
  1522. * will have no effect. Therefore dirty_dsc_ids track which
  1523. * DSC blocks must be flushed for the next trigger.
  1524. */
  1525. }
  1526. static int _sde_encoder_switch_to_watchdog_vsync(struct drm_encoder *drm_enc)
  1527. {
  1528. struct sde_encoder_virt *sde_enc;
  1529. struct msm_display_info disp_info;
  1530. if (!drm_enc) {
  1531. pr_err("invalid drm encoder\n");
  1532. return -EINVAL;
  1533. }
  1534. sde_enc = to_sde_encoder_virt(drm_enc);
  1535. sde_encoder_control_te(drm_enc, false);
  1536. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1537. disp_info.is_te_using_watchdog_timer = true;
  1538. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  1539. sde_encoder_control_te(drm_enc, true);
  1540. return 0;
  1541. }
  1542. static int _sde_encoder_rsc_client_update_vsync_wait(
  1543. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1544. int wait_vblank_crtc_id)
  1545. {
  1546. int wait_refcount = 0, ret = 0;
  1547. int pipe = -1;
  1548. int wait_count = 0;
  1549. struct drm_crtc *primary_crtc;
  1550. struct drm_crtc *crtc;
  1551. crtc = sde_enc->crtc;
  1552. if (wait_vblank_crtc_id)
  1553. wait_refcount =
  1554. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1555. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1556. SDE_EVTLOG_FUNC_ENTRY);
  1557. if (crtc->base.id != wait_vblank_crtc_id) {
  1558. primary_crtc = drm_crtc_find(drm_enc->dev,
  1559. NULL, wait_vblank_crtc_id);
  1560. if (!primary_crtc) {
  1561. SDE_ERROR_ENC(sde_enc,
  1562. "failed to find primary crtc id %d\n",
  1563. wait_vblank_crtc_id);
  1564. return -EINVAL;
  1565. }
  1566. pipe = drm_crtc_index(primary_crtc);
  1567. }
  1568. /**
  1569. * note: VBLANK is expected to be enabled at this point in
  1570. * resource control state machine if on primary CRTC
  1571. */
  1572. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1573. if (sde_rsc_client_is_state_update_complete(
  1574. sde_enc->rsc_client))
  1575. break;
  1576. if (crtc->base.id == wait_vblank_crtc_id)
  1577. ret = sde_encoder_wait_for_event(drm_enc,
  1578. MSM_ENC_VBLANK);
  1579. else
  1580. drm_wait_one_vblank(drm_enc->dev, pipe);
  1581. if (ret) {
  1582. SDE_ERROR_ENC(sde_enc,
  1583. "wait for vblank failed ret:%d\n", ret);
  1584. /**
  1585. * rsc hardware may hang without vsync. avoid rsc hang
  1586. * by generating the vsync from watchdog timer.
  1587. */
  1588. if (crtc->base.id == wait_vblank_crtc_id)
  1589. _sde_encoder_switch_to_watchdog_vsync(drm_enc);
  1590. }
  1591. }
  1592. if (wait_count >= MAX_RSC_WAIT)
  1593. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1594. SDE_EVTLOG_ERROR);
  1595. if (wait_refcount)
  1596. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1597. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1598. SDE_EVTLOG_FUNC_EXIT);
  1599. return ret;
  1600. }
  1601. static int _sde_encoder_update_rsc_client(
  1602. struct drm_encoder *drm_enc, bool enable)
  1603. {
  1604. struct sde_encoder_virt *sde_enc;
  1605. struct drm_crtc *crtc;
  1606. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1607. struct sde_rsc_cmd_config *rsc_config;
  1608. int ret, prefill_lines;
  1609. struct msm_display_info *disp_info;
  1610. struct msm_mode_info *mode_info;
  1611. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1612. u32 qsync_mode = 0;
  1613. if (!drm_enc || !drm_enc->dev) {
  1614. SDE_ERROR("invalid encoder arguments\n");
  1615. return -EINVAL;
  1616. }
  1617. sde_enc = to_sde_encoder_virt(drm_enc);
  1618. mode_info = &sde_enc->mode_info;
  1619. crtc = sde_enc->crtc;
  1620. if (!sde_enc->crtc) {
  1621. SDE_ERROR("invalid crtc parameter\n");
  1622. return -EINVAL;
  1623. }
  1624. disp_info = &sde_enc->disp_info;
  1625. rsc_config = &sde_enc->rsc_config;
  1626. if (!sde_enc->rsc_client) {
  1627. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1628. return 0;
  1629. }
  1630. /**
  1631. * only primary command mode panel without Qsync can request CMD state.
  1632. * all other panels/displays can request for VID state including
  1633. * secondary command mode panel.
  1634. * Clone mode encoder can request CLK STATE only.
  1635. */
  1636. if (sde_enc->cur_master)
  1637. qsync_mode = sde_connector_get_qsync_mode(
  1638. sde_enc->cur_master->connector);
  1639. if (sde_encoder_in_clone_mode(drm_enc) ||
  1640. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1641. (disp_info->display_type && qsync_mode))
  1642. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1643. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1644. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1645. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1646. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1647. SDE_EVT32(rsc_state, qsync_mode);
  1648. prefill_lines = mode_info->prefill_lines;
  1649. /* compare specific items and reconfigure the rsc */
  1650. if ((rsc_config->fps != mode_info->frame_rate) ||
  1651. (rsc_config->vtotal != mode_info->vtotal) ||
  1652. (rsc_config->prefill_lines != prefill_lines) ||
  1653. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1654. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1655. rsc_config->fps = mode_info->frame_rate;
  1656. rsc_config->vtotal = mode_info->vtotal;
  1657. rsc_config->prefill_lines = prefill_lines;
  1658. rsc_config->jitter_numer = mode_info->jitter_numer;
  1659. rsc_config->jitter_denom = mode_info->jitter_denom;
  1660. sde_enc->rsc_state_init = false;
  1661. }
  1662. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1663. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1664. /* update it only once */
  1665. sde_enc->rsc_state_init = true;
  1666. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1667. rsc_state, rsc_config, crtc->base.id,
  1668. &wait_vblank_crtc_id);
  1669. } else {
  1670. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1671. rsc_state, NULL, crtc->base.id,
  1672. &wait_vblank_crtc_id);
  1673. }
  1674. /**
  1675. * if RSC performed a state change that requires a VBLANK wait, it will
  1676. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1677. *
  1678. * if we are the primary display, we will need to enable and wait
  1679. * locally since we hold the commit thread
  1680. *
  1681. * if we are an external display, we must send a signal to the primary
  1682. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1683. * by the primary panel's VBLANK signals
  1684. */
  1685. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1686. if (ret) {
  1687. SDE_ERROR_ENC(sde_enc,
  1688. "sde rsc client update failed ret:%d\n", ret);
  1689. return ret;
  1690. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1691. return ret;
  1692. }
  1693. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1694. sde_enc, wait_vblank_crtc_id);
  1695. return ret;
  1696. }
  1697. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1698. {
  1699. struct sde_encoder_virt *sde_enc;
  1700. int i;
  1701. if (!drm_enc) {
  1702. SDE_ERROR("invalid encoder\n");
  1703. return;
  1704. }
  1705. sde_enc = to_sde_encoder_virt(drm_enc);
  1706. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1707. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1708. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1709. if (phys && phys->ops.irq_control)
  1710. phys->ops.irq_control(phys, enable);
  1711. }
  1712. }
  1713. /* keep track of the userspace vblank during modeset */
  1714. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1715. u32 sw_event)
  1716. {
  1717. struct sde_encoder_virt *sde_enc;
  1718. bool enable;
  1719. int i;
  1720. if (!drm_enc) {
  1721. SDE_ERROR("invalid encoder\n");
  1722. return;
  1723. }
  1724. sde_enc = to_sde_encoder_virt(drm_enc);
  1725. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1726. sw_event, sde_enc->vblank_enabled);
  1727. /* nothing to do if vblank not enabled by userspace */
  1728. if (!sde_enc->vblank_enabled)
  1729. return;
  1730. /* disable vblank on pre_modeset */
  1731. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1732. enable = false;
  1733. /* enable vblank on post_modeset */
  1734. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1735. enable = true;
  1736. else
  1737. return;
  1738. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1739. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1740. if (phys && phys->ops.control_vblank_irq)
  1741. phys->ops.control_vblank_irq(phys, enable);
  1742. }
  1743. }
  1744. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1745. {
  1746. struct sde_encoder_virt *sde_enc;
  1747. if (!drm_enc)
  1748. return NULL;
  1749. sde_enc = to_sde_encoder_virt(drm_enc);
  1750. return sde_enc->rsc_client;
  1751. }
  1752. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1753. bool enable)
  1754. {
  1755. struct msm_drm_private *priv;
  1756. struct sde_kms *sde_kms;
  1757. struct sde_encoder_virt *sde_enc;
  1758. int rc;
  1759. bool is_cmd_mode = false;
  1760. sde_enc = to_sde_encoder_virt(drm_enc);
  1761. priv = drm_enc->dev->dev_private;
  1762. sde_kms = to_sde_kms(priv->kms);
  1763. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1764. is_cmd_mode = true;
  1765. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1766. SDE_EVT32(DRMID(drm_enc), enable);
  1767. if (!sde_enc->cur_master) {
  1768. SDE_ERROR("encoder master not set\n");
  1769. return -EINVAL;
  1770. }
  1771. if (enable) {
  1772. /* enable SDE core clks */
  1773. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1774. if (rc < 0) {
  1775. SDE_ERROR("failed to enable power resource %d\n", rc);
  1776. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1777. return rc;
  1778. }
  1779. sde_enc->elevated_ahb_vote = true;
  1780. /* enable DSI clks */
  1781. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1782. true);
  1783. if (rc) {
  1784. SDE_ERROR("failed to enable clk control %d\n", rc);
  1785. pm_runtime_put_sync(drm_enc->dev->dev);
  1786. return rc;
  1787. }
  1788. /* enable all the irq */
  1789. _sde_encoder_irq_control(drm_enc, true);
  1790. if (is_cmd_mode)
  1791. _sde_encoder_pm_qos_add_request(drm_enc, sde_kms);
  1792. } else {
  1793. if (is_cmd_mode)
  1794. _sde_encoder_pm_qos_remove_request(drm_enc, sde_kms);
  1795. /* disable all the irq */
  1796. _sde_encoder_irq_control(drm_enc, false);
  1797. /* disable DSI clks */
  1798. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1799. /* disable SDE core clks */
  1800. pm_runtime_put_sync(drm_enc->dev->dev);
  1801. }
  1802. return 0;
  1803. }
  1804. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1805. bool enable, u32 frame_count)
  1806. {
  1807. struct sde_encoder_virt *sde_enc;
  1808. int i;
  1809. if (!drm_enc) {
  1810. SDE_ERROR("invalid encoder\n");
  1811. return;
  1812. }
  1813. sde_enc = to_sde_encoder_virt(drm_enc);
  1814. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1815. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1816. if (!phys || !phys->ops.setup_misr)
  1817. continue;
  1818. phys->ops.setup_misr(phys, enable, frame_count);
  1819. }
  1820. }
  1821. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1822. unsigned int type, unsigned int code, int value)
  1823. {
  1824. struct drm_encoder *drm_enc = NULL;
  1825. struct sde_encoder_virt *sde_enc = NULL;
  1826. struct msm_drm_thread *disp_thread = NULL;
  1827. struct msm_drm_private *priv = NULL;
  1828. if (!handle || !handle->handler || !handle->handler->private) {
  1829. SDE_ERROR("invalid encoder for the input event\n");
  1830. return;
  1831. }
  1832. drm_enc = (struct drm_encoder *)handle->handler->private;
  1833. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1834. SDE_ERROR("invalid parameters\n");
  1835. return;
  1836. }
  1837. priv = drm_enc->dev->dev_private;
  1838. sde_enc = to_sde_encoder_virt(drm_enc);
  1839. if (!sde_enc->crtc || (sde_enc->crtc->index
  1840. >= ARRAY_SIZE(priv->disp_thread))) {
  1841. SDE_DEBUG_ENC(sde_enc,
  1842. "invalid cached CRTC: %d or crtc index: %d\n",
  1843. sde_enc->crtc == NULL,
  1844. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1845. return;
  1846. }
  1847. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1848. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1849. kthread_queue_work(&disp_thread->worker,
  1850. &sde_enc->input_event_work);
  1851. }
  1852. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1853. {
  1854. struct sde_encoder_virt *sde_enc;
  1855. if (!drm_enc) {
  1856. SDE_ERROR("invalid encoder\n");
  1857. return;
  1858. }
  1859. sde_enc = to_sde_encoder_virt(drm_enc);
  1860. /* return early if there is no state change */
  1861. if (sde_enc->idle_pc_enabled == enable)
  1862. return;
  1863. sde_enc->idle_pc_enabled = enable;
  1864. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1865. SDE_EVT32(sde_enc->idle_pc_enabled);
  1866. }
  1867. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1868. u32 sw_event)
  1869. {
  1870. if (kthread_cancel_delayed_work_sync(
  1871. &sde_enc->delayed_off_work))
  1872. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1873. sw_event);
  1874. }
  1875. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1876. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1877. {
  1878. int ret = 0;
  1879. /* cancel delayed off work, if any */
  1880. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1881. mutex_lock(&sde_enc->rc_lock);
  1882. /* return if the resource control is already in ON state */
  1883. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1884. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1885. sw_event);
  1886. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1887. SDE_EVTLOG_FUNC_CASE1);
  1888. goto end;
  1889. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1890. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1891. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1892. sw_event, sde_enc->rc_state);
  1893. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1894. SDE_EVTLOG_ERROR);
  1895. goto end;
  1896. }
  1897. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1898. _sde_encoder_irq_control(drm_enc, true);
  1899. } else {
  1900. /* enable all the clks and resources */
  1901. ret = _sde_encoder_resource_control_helper(drm_enc,
  1902. true);
  1903. if (ret) {
  1904. SDE_ERROR_ENC(sde_enc,
  1905. "sw_event:%d, rc in state %d\n",
  1906. sw_event, sde_enc->rc_state);
  1907. SDE_EVT32(DRMID(drm_enc), sw_event,
  1908. sde_enc->rc_state,
  1909. SDE_EVTLOG_ERROR);
  1910. goto end;
  1911. }
  1912. _sde_encoder_update_rsc_client(drm_enc, true);
  1913. }
  1914. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1915. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1916. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1917. end:
  1918. mutex_unlock(&sde_enc->rc_lock);
  1919. return ret;
  1920. }
  1921. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1922. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1923. struct msm_drm_private *priv)
  1924. {
  1925. unsigned int lp, idle_pc_duration;
  1926. struct msm_drm_thread *disp_thread;
  1927. bool autorefresh_enabled = false;
  1928. if (!sde_enc->crtc) {
  1929. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1930. return -EINVAL;
  1931. }
  1932. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1933. SDE_ERROR("invalid crtc index :%u\n",
  1934. sde_enc->crtc->index);
  1935. return -EINVAL;
  1936. }
  1937. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1938. /*
  1939. * mutex lock is not used as this event happens at interrupt
  1940. * context. And locking is not required as, the other events
  1941. * like KICKOFF and STOP does a wait-for-idle before executing
  1942. * the resource_control
  1943. */
  1944. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1945. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1946. sw_event, sde_enc->rc_state);
  1947. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1948. SDE_EVTLOG_ERROR);
  1949. return -EINVAL;
  1950. }
  1951. /*
  1952. * schedule off work item only when there are no
  1953. * frames pending
  1954. */
  1955. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1956. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1957. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1958. SDE_EVTLOG_FUNC_CASE2);
  1959. return 0;
  1960. }
  1961. /* schedule delayed off work if autorefresh is disabled */
  1962. if (sde_enc->cur_master &&
  1963. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1964. autorefresh_enabled =
  1965. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1966. sde_enc->cur_master);
  1967. /* set idle timeout based on master connector's lp value */
  1968. if (sde_enc->cur_master)
  1969. lp = sde_connector_get_lp(
  1970. sde_enc->cur_master->connector);
  1971. else
  1972. lp = SDE_MODE_DPMS_ON;
  1973. if (lp == SDE_MODE_DPMS_LP2)
  1974. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1975. else
  1976. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1977. if (!autorefresh_enabled)
  1978. kthread_mod_delayed_work(
  1979. &disp_thread->worker,
  1980. &sde_enc->delayed_off_work,
  1981. msecs_to_jiffies(idle_pc_duration));
  1982. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1983. autorefresh_enabled,
  1984. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1985. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1986. sw_event);
  1987. return 0;
  1988. }
  1989. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1990. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1991. {
  1992. /* cancel delayed off work, if any */
  1993. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1994. mutex_lock(&sde_enc->rc_lock);
  1995. if (is_vid_mode &&
  1996. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1997. _sde_encoder_irq_control(drm_enc, true);
  1998. }
  1999. /* skip if is already OFF or IDLE, resources are off already */
  2000. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  2001. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2002. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  2003. sw_event, sde_enc->rc_state);
  2004. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2005. SDE_EVTLOG_FUNC_CASE3);
  2006. goto end;
  2007. }
  2008. /**
  2009. * IRQs are still enabled currently, which allows wait for
  2010. * VBLANK which RSC may require to correctly transition to OFF
  2011. */
  2012. _sde_encoder_update_rsc_client(drm_enc, false);
  2013. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2014. SDE_ENC_RC_STATE_PRE_OFF,
  2015. SDE_EVTLOG_FUNC_CASE3);
  2016. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  2017. end:
  2018. mutex_unlock(&sde_enc->rc_lock);
  2019. return 0;
  2020. }
  2021. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  2022. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2023. {
  2024. int ret = 0;
  2025. /* cancel vsync event work and timer */
  2026. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  2027. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  2028. del_timer_sync(&sde_enc->vsync_event_timer);
  2029. mutex_lock(&sde_enc->rc_lock);
  2030. /* return if the resource control is already in OFF state */
  2031. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2032. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2033. sw_event);
  2034. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2035. SDE_EVTLOG_FUNC_CASE4);
  2036. goto end;
  2037. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2038. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2039. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2040. sw_event, sde_enc->rc_state);
  2041. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2042. SDE_EVTLOG_ERROR);
  2043. ret = -EINVAL;
  2044. goto end;
  2045. }
  2046. /**
  2047. * expect to arrive here only if in either idle state or pre-off
  2048. * and in IDLE state the resources are already disabled
  2049. */
  2050. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2051. _sde_encoder_resource_control_helper(drm_enc, false);
  2052. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2053. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2054. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2055. end:
  2056. mutex_unlock(&sde_enc->rc_lock);
  2057. return ret;
  2058. }
  2059. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2060. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2061. {
  2062. int ret = 0;
  2063. /* cancel delayed off work, if any */
  2064. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2065. mutex_lock(&sde_enc->rc_lock);
  2066. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2067. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2068. sw_event);
  2069. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2070. SDE_EVTLOG_FUNC_CASE5);
  2071. goto end;
  2072. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2073. /* enable all the clks and resources */
  2074. ret = _sde_encoder_resource_control_helper(drm_enc,
  2075. true);
  2076. if (ret) {
  2077. SDE_ERROR_ENC(sde_enc,
  2078. "sw_event:%d, rc in state %d\n",
  2079. sw_event, sde_enc->rc_state);
  2080. SDE_EVT32(DRMID(drm_enc), sw_event,
  2081. sde_enc->rc_state,
  2082. SDE_EVTLOG_ERROR);
  2083. goto end;
  2084. }
  2085. _sde_encoder_update_rsc_client(drm_enc, true);
  2086. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2087. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2088. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2089. }
  2090. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2091. if (ret && ret != -EWOULDBLOCK) {
  2092. SDE_ERROR_ENC(sde_enc,
  2093. "wait for commit done returned %d\n",
  2094. ret);
  2095. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2096. ret, SDE_EVTLOG_ERROR);
  2097. ret = -EINVAL;
  2098. goto end;
  2099. }
  2100. _sde_encoder_irq_control(drm_enc, false);
  2101. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2102. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2103. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2104. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2105. end:
  2106. mutex_unlock(&sde_enc->rc_lock);
  2107. return ret;
  2108. }
  2109. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2110. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2111. {
  2112. int ret = 0;
  2113. mutex_lock(&sde_enc->rc_lock);
  2114. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2115. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2116. sw_event);
  2117. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2118. SDE_EVTLOG_FUNC_CASE5);
  2119. goto end;
  2120. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2121. SDE_ERROR_ENC(sde_enc,
  2122. "sw_event:%d, rc:%d !MODESET state\n",
  2123. sw_event, sde_enc->rc_state);
  2124. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2125. SDE_EVTLOG_ERROR);
  2126. ret = -EINVAL;
  2127. goto end;
  2128. }
  2129. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2130. _sde_encoder_irq_control(drm_enc, true);
  2131. _sde_encoder_update_rsc_client(drm_enc, true);
  2132. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2133. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2134. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2135. end:
  2136. mutex_unlock(&sde_enc->rc_lock);
  2137. return ret;
  2138. }
  2139. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2140. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2141. {
  2142. mutex_lock(&sde_enc->rc_lock);
  2143. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2144. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2145. sw_event, sde_enc->rc_state);
  2146. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2147. SDE_EVTLOG_ERROR);
  2148. goto end;
  2149. } else if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  2150. SDE_ERROR_ENC(sde_enc, "skip idle entry");
  2151. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2152. sde_crtc_frame_pending(sde_enc->crtc),
  2153. SDE_EVTLOG_ERROR);
  2154. goto end;
  2155. }
  2156. if (is_vid_mode) {
  2157. _sde_encoder_irq_control(drm_enc, false);
  2158. } else {
  2159. /* disable all the clks and resources */
  2160. _sde_encoder_update_rsc_client(drm_enc, false);
  2161. _sde_encoder_resource_control_helper(drm_enc, false);
  2162. }
  2163. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2164. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2165. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2166. end:
  2167. mutex_unlock(&sde_enc->rc_lock);
  2168. return 0;
  2169. }
  2170. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2171. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2172. struct msm_drm_private *priv, bool is_vid_mode)
  2173. {
  2174. bool autorefresh_enabled = false;
  2175. struct msm_drm_thread *disp_thread;
  2176. int ret = 0;
  2177. if (!sde_enc->crtc ||
  2178. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2179. SDE_DEBUG_ENC(sde_enc,
  2180. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2181. sde_enc->crtc == NULL,
  2182. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2183. sw_event);
  2184. return -EINVAL;
  2185. }
  2186. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2187. mutex_lock(&sde_enc->rc_lock);
  2188. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2189. if (sde_enc->cur_master &&
  2190. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2191. autorefresh_enabled =
  2192. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2193. sde_enc->cur_master);
  2194. if (autorefresh_enabled) {
  2195. SDE_DEBUG_ENC(sde_enc,
  2196. "not handling early wakeup since auto refresh is enabled\n");
  2197. goto end;
  2198. }
  2199. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2200. kthread_mod_delayed_work(&disp_thread->worker,
  2201. &sde_enc->delayed_off_work,
  2202. msecs_to_jiffies(
  2203. IDLE_POWERCOLLAPSE_DURATION));
  2204. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2205. /* enable all the clks and resources */
  2206. ret = _sde_encoder_resource_control_helper(drm_enc,
  2207. true);
  2208. if (ret) {
  2209. SDE_ERROR_ENC(sde_enc,
  2210. "sw_event:%d, rc in state %d\n",
  2211. sw_event, sde_enc->rc_state);
  2212. SDE_EVT32(DRMID(drm_enc), sw_event,
  2213. sde_enc->rc_state,
  2214. SDE_EVTLOG_ERROR);
  2215. goto end;
  2216. }
  2217. _sde_encoder_update_rsc_client(drm_enc, true);
  2218. /*
  2219. * In some cases, commit comes with slight delay
  2220. * (> 80 ms)after early wake up, prevent clock switch
  2221. * off to avoid jank in next update. So, increase the
  2222. * command mode idle timeout sufficiently to prevent
  2223. * such case.
  2224. */
  2225. kthread_mod_delayed_work(&disp_thread->worker,
  2226. &sde_enc->delayed_off_work,
  2227. msecs_to_jiffies(
  2228. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2229. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2230. }
  2231. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2232. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2233. end:
  2234. mutex_unlock(&sde_enc->rc_lock);
  2235. return ret;
  2236. }
  2237. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2238. u32 sw_event)
  2239. {
  2240. struct sde_encoder_virt *sde_enc;
  2241. struct msm_drm_private *priv;
  2242. int ret = 0;
  2243. bool is_vid_mode = false;
  2244. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2245. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2246. sw_event);
  2247. return -EINVAL;
  2248. }
  2249. sde_enc = to_sde_encoder_virt(drm_enc);
  2250. priv = drm_enc->dev->dev_private;
  2251. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2252. is_vid_mode = true;
  2253. /*
  2254. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2255. * events and return early for other events (ie wb display).
  2256. */
  2257. if (!sde_enc->idle_pc_enabled &&
  2258. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2259. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2260. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2261. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2262. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2263. return 0;
  2264. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2265. sw_event, sde_enc->idle_pc_enabled);
  2266. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2267. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2268. switch (sw_event) {
  2269. case SDE_ENC_RC_EVENT_KICKOFF:
  2270. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2271. is_vid_mode);
  2272. break;
  2273. case SDE_ENC_RC_EVENT_FRAME_DONE:
  2274. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  2275. priv);
  2276. break;
  2277. case SDE_ENC_RC_EVENT_PRE_STOP:
  2278. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2279. is_vid_mode);
  2280. break;
  2281. case SDE_ENC_RC_EVENT_STOP:
  2282. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2283. break;
  2284. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2285. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2286. break;
  2287. case SDE_ENC_RC_EVENT_POST_MODESET:
  2288. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2289. break;
  2290. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2291. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2292. is_vid_mode);
  2293. break;
  2294. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2295. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2296. priv, is_vid_mode);
  2297. break;
  2298. default:
  2299. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2300. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2301. break;
  2302. }
  2303. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2304. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2305. return ret;
  2306. }
  2307. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2308. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  2309. {
  2310. int i = 0;
  2311. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2312. if (intf_mode == INTF_MODE_CMD)
  2313. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2314. else if (intf_mode == INTF_MODE_VIDEO)
  2315. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2316. _sde_encoder_update_rsc_client(drm_enc, true);
  2317. if (intf_mode == INTF_MODE_CMD) {
  2318. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2319. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2320. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2321. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2322. msm_is_mode_seamless_poms(adj_mode),
  2323. SDE_EVTLOG_FUNC_CASE1);
  2324. } else if (intf_mode == INTF_MODE_VIDEO) {
  2325. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2326. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2327. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2328. msm_is_mode_seamless_poms(adj_mode),
  2329. SDE_EVTLOG_FUNC_CASE2);
  2330. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2331. }
  2332. }
  2333. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2334. struct drm_display_mode *mode,
  2335. struct drm_display_mode *adj_mode)
  2336. {
  2337. struct sde_encoder_virt *sde_enc;
  2338. struct msm_drm_private *priv;
  2339. struct sde_kms *sde_kms;
  2340. struct list_head *connector_list;
  2341. struct drm_connector *conn = NULL, *conn_iter;
  2342. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  2343. struct sde_rm_hw_request request_hw;
  2344. enum sde_intf_mode intf_mode;
  2345. bool is_cmd_mode = false;
  2346. int i = 0, ret;
  2347. if (!drm_enc) {
  2348. SDE_ERROR("invalid encoder\n");
  2349. return;
  2350. }
  2351. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2352. SDE_ERROR("power resource is not enabled\n");
  2353. return;
  2354. }
  2355. sde_enc = to_sde_encoder_virt(drm_enc);
  2356. SDE_DEBUG_ENC(sde_enc, "\n");
  2357. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2358. is_cmd_mode = true;
  2359. priv = drm_enc->dev->dev_private;
  2360. sde_kms = to_sde_kms(priv->kms);
  2361. connector_list = &sde_kms->dev->mode_config.connector_list;
  2362. SDE_EVT32(DRMID(drm_enc));
  2363. /*
  2364. * cache the crtc in sde_enc on enable for duration of use case
  2365. * for correctly servicing asynchronous irq events and timers
  2366. */
  2367. if (!drm_enc->crtc) {
  2368. SDE_ERROR("invalid crtc\n");
  2369. return;
  2370. }
  2371. sde_enc->crtc = drm_enc->crtc;
  2372. list_for_each_entry(conn_iter, connector_list, head)
  2373. if (conn_iter->encoder == drm_enc)
  2374. conn = conn_iter;
  2375. if (!conn) {
  2376. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2377. return;
  2378. } else if (!conn->state) {
  2379. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2380. return;
  2381. }
  2382. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2383. /* store the mode_info */
  2384. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2385. /* release resources before seamless mode change */
  2386. if (msm_is_mode_seamless_dms(adj_mode) ||
  2387. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2388. is_cmd_mode)) {
  2389. /* restore resource state before releasing them */
  2390. ret = sde_encoder_resource_control(drm_enc,
  2391. SDE_ENC_RC_EVENT_PRE_MODESET);
  2392. if (ret) {
  2393. SDE_ERROR_ENC(sde_enc,
  2394. "sde resource control failed: %d\n",
  2395. ret);
  2396. return;
  2397. }
  2398. /*
  2399. * Disable dsc before switch the mode and after pre_modeset,
  2400. * to guarantee that previous kickoff finished.
  2401. */
  2402. _sde_encoder_dsc_disable(sde_enc);
  2403. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  2404. _sde_encoder_modeset_helper_locked(drm_enc,
  2405. SDE_ENC_RC_EVENT_PRE_MODESET);
  2406. sde_encoder_virt_mode_switch(drm_enc, intf_mode, adj_mode);
  2407. }
  2408. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  2409. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2410. conn->state, false);
  2411. if (ret) {
  2412. SDE_ERROR_ENC(sde_enc,
  2413. "failed to reserve hw resources, %d\n", ret);
  2414. return;
  2415. }
  2416. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2417. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2418. sde_enc->hw_pp[i] = NULL;
  2419. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2420. break;
  2421. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  2422. }
  2423. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2424. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2425. if (phys) {
  2426. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2427. SDE_HW_BLK_QDSS);
  2428. for (i = 0; i < QDSS_MAX; i++) {
  2429. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2430. phys->hw_qdss =
  2431. (struct sde_hw_qdss *)qdss_iter.hw;
  2432. break;
  2433. }
  2434. }
  2435. }
  2436. }
  2437. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2438. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2439. sde_enc->hw_dsc[i] = NULL;
  2440. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2441. break;
  2442. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2443. }
  2444. /* Get PP for DSC configuration */
  2445. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2446. sde_enc->hw_dsc_pp[i] = NULL;
  2447. if (!sde_enc->hw_dsc[i])
  2448. continue;
  2449. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2450. request_hw.type = SDE_HW_BLK_PINGPONG;
  2451. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2452. break;
  2453. sde_enc->hw_dsc_pp[i] =
  2454. (struct sde_hw_pingpong *) request_hw.hw;
  2455. }
  2456. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2457. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2458. if (phys) {
  2459. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  2460. SDE_ERROR_ENC(sde_enc,
  2461. "invalid pingpong block for the encoder\n");
  2462. return;
  2463. }
  2464. phys->hw_pp = sde_enc->hw_pp[i];
  2465. phys->connector = conn->state->connector;
  2466. if (phys->ops.mode_set)
  2467. phys->ops.mode_set(phys, mode, adj_mode);
  2468. }
  2469. }
  2470. /* update resources after seamless mode change */
  2471. if (msm_is_mode_seamless_dms(adj_mode) ||
  2472. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2473. is_cmd_mode))
  2474. sde_encoder_resource_control(&sde_enc->base,
  2475. SDE_ENC_RC_EVENT_POST_MODESET);
  2476. else if (msm_is_mode_seamless_poms(adj_mode))
  2477. _sde_encoder_modeset_helper_locked(drm_enc,
  2478. SDE_ENC_RC_EVENT_POST_MODESET);
  2479. }
  2480. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2481. {
  2482. struct sde_encoder_virt *sde_enc;
  2483. struct sde_encoder_phys *phys;
  2484. int i;
  2485. if (!drm_enc) {
  2486. SDE_ERROR("invalid parameters\n");
  2487. return;
  2488. }
  2489. sde_enc = to_sde_encoder_virt(drm_enc);
  2490. if (!sde_enc) {
  2491. SDE_ERROR("invalid sde encoder\n");
  2492. return;
  2493. }
  2494. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2495. phys = sde_enc->phys_encs[i];
  2496. if (phys && phys->ops.control_te)
  2497. phys->ops.control_te(phys, enable);
  2498. }
  2499. }
  2500. static int _sde_encoder_input_connect(struct input_handler *handler,
  2501. struct input_dev *dev, const struct input_device_id *id)
  2502. {
  2503. struct input_handle *handle;
  2504. int rc = 0;
  2505. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2506. if (!handle)
  2507. return -ENOMEM;
  2508. handle->dev = dev;
  2509. handle->handler = handler;
  2510. handle->name = handler->name;
  2511. rc = input_register_handle(handle);
  2512. if (rc) {
  2513. pr_err("failed to register input handle\n");
  2514. goto error;
  2515. }
  2516. rc = input_open_device(handle);
  2517. if (rc) {
  2518. pr_err("failed to open input device\n");
  2519. goto error_unregister;
  2520. }
  2521. return 0;
  2522. error_unregister:
  2523. input_unregister_handle(handle);
  2524. error:
  2525. kfree(handle);
  2526. return rc;
  2527. }
  2528. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2529. {
  2530. input_close_device(handle);
  2531. input_unregister_handle(handle);
  2532. kfree(handle);
  2533. }
  2534. /**
  2535. * Structure for specifying event parameters on which to receive callbacks.
  2536. * This structure will trigger a callback in case of a touch event (specified by
  2537. * EV_ABS) where there is a change in X and Y coordinates,
  2538. */
  2539. static const struct input_device_id sde_input_ids[] = {
  2540. {
  2541. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2542. .evbit = { BIT_MASK(EV_ABS) },
  2543. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2544. BIT_MASK(ABS_MT_POSITION_X) |
  2545. BIT_MASK(ABS_MT_POSITION_Y) },
  2546. },
  2547. { },
  2548. };
  2549. static int _sde_encoder_input_handler_register(
  2550. struct input_handler *input_handler)
  2551. {
  2552. int rc = 0;
  2553. rc = input_register_handler(input_handler);
  2554. if (rc) {
  2555. pr_err("input_register_handler failed, rc= %d\n", rc);
  2556. kfree(input_handler);
  2557. return rc;
  2558. }
  2559. return rc;
  2560. }
  2561. static int _sde_encoder_input_handler(
  2562. struct sde_encoder_virt *sde_enc)
  2563. {
  2564. struct input_handler *input_handler = NULL;
  2565. int rc = 0;
  2566. if (sde_enc->input_handler) {
  2567. SDE_ERROR_ENC(sde_enc,
  2568. "input_handle is active. unexpected\n");
  2569. return -EINVAL;
  2570. }
  2571. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2572. if (!input_handler)
  2573. return -ENOMEM;
  2574. input_handler->event = sde_encoder_input_event_handler;
  2575. input_handler->connect = _sde_encoder_input_connect;
  2576. input_handler->disconnect = _sde_encoder_input_disconnect;
  2577. input_handler->name = "sde";
  2578. input_handler->id_table = sde_input_ids;
  2579. input_handler->private = sde_enc;
  2580. sde_enc->input_handler = input_handler;
  2581. return rc;
  2582. }
  2583. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2584. {
  2585. struct sde_encoder_virt *sde_enc = NULL;
  2586. struct msm_drm_private *priv;
  2587. struct sde_kms *sde_kms;
  2588. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2589. SDE_ERROR("invalid parameters\n");
  2590. return;
  2591. }
  2592. priv = drm_enc->dev->dev_private;
  2593. sde_kms = to_sde_kms(priv->kms);
  2594. if (!sde_kms) {
  2595. SDE_ERROR("invalid sde_kms\n");
  2596. return;
  2597. }
  2598. sde_enc = to_sde_encoder_virt(drm_enc);
  2599. if (!sde_enc || !sde_enc->cur_master) {
  2600. SDE_DEBUG("invalid sde encoder/master\n");
  2601. return;
  2602. }
  2603. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2604. sde_enc->cur_master->hw_mdptop &&
  2605. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2606. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2607. sde_enc->cur_master->hw_mdptop);
  2608. if (sde_enc->cur_master->hw_mdptop &&
  2609. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2610. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2611. sde_enc->cur_master->hw_mdptop,
  2612. sde_kms->catalog);
  2613. if (sde_enc->cur_master->hw_ctl &&
  2614. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2615. !sde_enc->cur_master->cont_splash_enabled)
  2616. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2617. sde_enc->cur_master->hw_ctl,
  2618. &sde_enc->cur_master->intf_cfg_v1);
  2619. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2620. sde_encoder_control_te(drm_enc, true);
  2621. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2622. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2623. }
  2624. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2625. {
  2626. struct sde_encoder_virt *sde_enc = NULL;
  2627. int i;
  2628. if (!drm_enc) {
  2629. SDE_ERROR("invalid encoder\n");
  2630. return;
  2631. }
  2632. sde_enc = to_sde_encoder_virt(drm_enc);
  2633. if (!sde_enc->cur_master) {
  2634. SDE_DEBUG("virt encoder has no master\n");
  2635. return;
  2636. }
  2637. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2638. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2639. sde_enc->idle_pc_restore = true;
  2640. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2641. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2642. if (!phys)
  2643. continue;
  2644. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2645. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2646. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2647. phys->ops.restore(phys);
  2648. }
  2649. if (sde_enc->cur_master->ops.restore)
  2650. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2651. _sde_encoder_virt_enable_helper(drm_enc);
  2652. }
  2653. static void sde_encoder_off_work(struct kthread_work *work)
  2654. {
  2655. struct sde_encoder_virt *sde_enc = container_of(work,
  2656. struct sde_encoder_virt, delayed_off_work.work);
  2657. struct drm_encoder *drm_enc;
  2658. if (!sde_enc) {
  2659. SDE_ERROR("invalid sde encoder\n");
  2660. return;
  2661. }
  2662. drm_enc = &sde_enc->base;
  2663. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2664. sde_encoder_idle_request(drm_enc);
  2665. SDE_ATRACE_END("sde_encoder_off_work");
  2666. }
  2667. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2668. {
  2669. struct sde_encoder_virt *sde_enc = NULL;
  2670. int i, ret = 0;
  2671. struct msm_compression_info *comp_info = NULL;
  2672. struct drm_display_mode *cur_mode = NULL;
  2673. struct msm_display_info *disp_info;
  2674. if (!drm_enc) {
  2675. SDE_ERROR("invalid encoder\n");
  2676. return;
  2677. }
  2678. sde_enc = to_sde_encoder_virt(drm_enc);
  2679. disp_info = &sde_enc->disp_info;
  2680. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2681. SDE_ERROR("power resource is not enabled\n");
  2682. return;
  2683. }
  2684. if (drm_enc->crtc && !sde_enc->crtc)
  2685. sde_enc->crtc = drm_enc->crtc;
  2686. comp_info = &sde_enc->mode_info.comp_info;
  2687. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2688. SDE_DEBUG_ENC(sde_enc, "\n");
  2689. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2690. sde_enc->cur_master = NULL;
  2691. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2692. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2693. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2694. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2695. sde_enc->cur_master = phys;
  2696. break;
  2697. }
  2698. }
  2699. if (!sde_enc->cur_master) {
  2700. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2701. return;
  2702. }
  2703. /* register input handler if not already registered */
  2704. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode) &&
  2705. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) &&
  2706. !msm_is_mode_seamless_dyn_clk(cur_mode)) {
  2707. ret = _sde_encoder_input_handler_register(
  2708. sde_enc->input_handler);
  2709. if (ret)
  2710. SDE_ERROR(
  2711. "input handler registration failed, rc = %d\n", ret);
  2712. }
  2713. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2714. || msm_is_mode_seamless_dms(cur_mode)
  2715. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2716. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2717. sde_encoder_off_work);
  2718. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2719. if (ret) {
  2720. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2721. ret);
  2722. return;
  2723. }
  2724. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2725. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2726. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2727. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2728. if (!phys)
  2729. continue;
  2730. phys->comp_type = comp_info->comp_type;
  2731. phys->comp_ratio = comp_info->comp_ratio;
  2732. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2733. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2734. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2735. phys->dsc_extra_pclk_cycle_cnt =
  2736. comp_info->dsc_info.pclk_per_line;
  2737. phys->dsc_extra_disp_width =
  2738. comp_info->dsc_info.extra_width;
  2739. }
  2740. if (phys != sde_enc->cur_master) {
  2741. /**
  2742. * on DMS request, the encoder will be enabled
  2743. * already. Invoke restore to reconfigure the
  2744. * new mode.
  2745. */
  2746. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2747. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2748. phys->ops.restore)
  2749. phys->ops.restore(phys);
  2750. else if (phys->ops.enable)
  2751. phys->ops.enable(phys);
  2752. }
  2753. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2754. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2755. phys->ops.setup_misr(phys, true,
  2756. sde_enc->misr_frame_count);
  2757. }
  2758. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2759. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2760. sde_enc->cur_master->ops.restore)
  2761. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2762. else if (sde_enc->cur_master->ops.enable)
  2763. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2764. _sde_encoder_virt_enable_helper(drm_enc);
  2765. }
  2766. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2767. {
  2768. struct sde_encoder_virt *sde_enc = NULL;
  2769. struct msm_drm_private *priv;
  2770. struct sde_kms *sde_kms;
  2771. enum sde_intf_mode intf_mode;
  2772. int i = 0;
  2773. if (!drm_enc) {
  2774. SDE_ERROR("invalid encoder\n");
  2775. return;
  2776. } else if (!drm_enc->dev) {
  2777. SDE_ERROR("invalid dev\n");
  2778. return;
  2779. } else if (!drm_enc->dev->dev_private) {
  2780. SDE_ERROR("invalid dev_private\n");
  2781. return;
  2782. }
  2783. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2784. SDE_ERROR("power resource is not enabled\n");
  2785. return;
  2786. }
  2787. sde_enc = to_sde_encoder_virt(drm_enc);
  2788. SDE_DEBUG_ENC(sde_enc, "\n");
  2789. priv = drm_enc->dev->dev_private;
  2790. sde_kms = to_sde_kms(priv->kms);
  2791. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2792. SDE_EVT32(DRMID(drm_enc));
  2793. /* wait for idle */
  2794. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2795. if (sde_enc->input_handler &&
  2796. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2797. input_unregister_handler(sde_enc->input_handler);
  2798. /*
  2799. * For primary command mode and video mode encoders, execute the
  2800. * resource control pre-stop operations before the physical encoders
  2801. * are disabled, to allow the rsc to transition its states properly.
  2802. *
  2803. * For other encoder types, rsc should not be enabled until after
  2804. * they have been fully disabled, so delay the pre-stop operations
  2805. * until after the physical disable calls have returned.
  2806. */
  2807. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2808. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2809. sde_encoder_resource_control(drm_enc,
  2810. SDE_ENC_RC_EVENT_PRE_STOP);
  2811. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2812. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2813. if (phys && phys->ops.disable)
  2814. phys->ops.disable(phys);
  2815. }
  2816. } else {
  2817. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2818. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2819. if (phys && phys->ops.disable)
  2820. phys->ops.disable(phys);
  2821. }
  2822. sde_encoder_resource_control(drm_enc,
  2823. SDE_ENC_RC_EVENT_PRE_STOP);
  2824. }
  2825. /*
  2826. * disable dsc after the transfer is complete (for command mode)
  2827. * and after physical encoder is disabled, to make sure timing
  2828. * engine is already disabled (for video mode).
  2829. */
  2830. _sde_encoder_dsc_disable(sde_enc);
  2831. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2832. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2833. if (sde_enc->phys_encs[i]) {
  2834. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2835. sde_enc->phys_encs[i]->connector = NULL;
  2836. }
  2837. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2838. }
  2839. sde_enc->cur_master = NULL;
  2840. /*
  2841. * clear the cached crtc in sde_enc on use case finish, after all the
  2842. * outstanding events and timers have been completed
  2843. */
  2844. sde_enc->crtc = NULL;
  2845. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2846. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2847. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2848. }
  2849. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2850. struct sde_encoder_phys_wb *wb_enc)
  2851. {
  2852. struct sde_encoder_virt *sde_enc;
  2853. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2854. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2855. if (wb_enc) {
  2856. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2857. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2858. false, phys_enc->hw_pp->idx);
  2859. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2860. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2861. phys_enc->hw_ctl,
  2862. wb_enc->hw_wb->idx, true);
  2863. }
  2864. } else {
  2865. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2866. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2867. phys_enc->hw_intf, false,
  2868. phys_enc->hw_pp->idx);
  2869. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2870. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2871. phys_enc->hw_ctl,
  2872. phys_enc->hw_intf->idx, true);
  2873. }
  2874. }
  2875. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2876. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2877. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2878. phys_enc->hw_pp->merge_3d)
  2879. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2880. phys_enc->hw_ctl,
  2881. phys_enc->hw_pp->merge_3d->idx, true);
  2882. }
  2883. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2884. phys_enc->hw_pp) {
  2885. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2886. false, phys_enc->hw_pp->idx);
  2887. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2888. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2889. phys_enc->hw_ctl,
  2890. phys_enc->hw_cdm->idx, true);
  2891. }
  2892. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2893. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2894. phys_enc->hw_ctl->ops.reset_post_disable)
  2895. phys_enc->hw_ctl->ops.reset_post_disable(
  2896. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2897. phys_enc->hw_pp->merge_3d ?
  2898. phys_enc->hw_pp->merge_3d->idx : 0);
  2899. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2900. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2901. }
  2902. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2903. enum sde_intf_type type, u32 controller_id)
  2904. {
  2905. int i = 0;
  2906. for (i = 0; i < catalog->intf_count; i++) {
  2907. if (catalog->intf[i].type == type
  2908. && catalog->intf[i].controller_id == controller_id) {
  2909. return catalog->intf[i].id;
  2910. }
  2911. }
  2912. return INTF_MAX;
  2913. }
  2914. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2915. enum sde_intf_type type, u32 controller_id)
  2916. {
  2917. if (controller_id < catalog->wb_count)
  2918. return catalog->wb[controller_id].id;
  2919. return WB_MAX;
  2920. }
  2921. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2922. struct drm_crtc *crtc)
  2923. {
  2924. struct sde_hw_uidle *uidle;
  2925. struct sde_uidle_cntr cntr;
  2926. struct sde_uidle_status status;
  2927. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2928. pr_err("invalid params %d %d\n",
  2929. !sde_kms, !crtc);
  2930. return;
  2931. }
  2932. /* check if perf counters are enabled and setup */
  2933. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2934. return;
  2935. uidle = sde_kms->hw_uidle;
  2936. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2937. && uidle->ops.uidle_get_status) {
  2938. uidle->ops.uidle_get_status(uidle, &status);
  2939. trace_sde_perf_uidle_status(
  2940. crtc->base.id,
  2941. status.uidle_danger_status_0,
  2942. status.uidle_danger_status_1,
  2943. status.uidle_safe_status_0,
  2944. status.uidle_safe_status_1,
  2945. status.uidle_idle_status_0,
  2946. status.uidle_idle_status_1,
  2947. status.uidle_fal_status_0,
  2948. status.uidle_fal_status_1,
  2949. status.uidle_status,
  2950. status.uidle_en_fal10);
  2951. }
  2952. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2953. && uidle->ops.uidle_get_cntr) {
  2954. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2955. trace_sde_perf_uidle_cntr(
  2956. crtc->base.id,
  2957. cntr.fal1_gate_cntr,
  2958. cntr.fal10_gate_cntr,
  2959. cntr.fal_wait_gate_cntr,
  2960. cntr.fal1_num_transitions_cntr,
  2961. cntr.fal10_num_transitions_cntr,
  2962. cntr.min_gate_cntr,
  2963. cntr.max_gate_cntr);
  2964. }
  2965. }
  2966. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2967. struct sde_encoder_phys *phy_enc)
  2968. {
  2969. struct sde_encoder_virt *sde_enc = NULL;
  2970. unsigned long lock_flags;
  2971. if (!drm_enc || !phy_enc)
  2972. return;
  2973. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2974. sde_enc = to_sde_encoder_virt(drm_enc);
  2975. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2976. if (sde_enc->crtc_vblank_cb)
  2977. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2978. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2979. if (phy_enc->sde_kms &&
  2980. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2981. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2982. atomic_inc(&phy_enc->vsync_cnt);
  2983. SDE_ATRACE_END("encoder_vblank_callback");
  2984. }
  2985. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2986. struct sde_encoder_phys *phy_enc)
  2987. {
  2988. if (!phy_enc)
  2989. return;
  2990. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2991. atomic_inc(&phy_enc->underrun_cnt);
  2992. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2993. trace_sde_encoder_underrun(DRMID(drm_enc),
  2994. atomic_read(&phy_enc->underrun_cnt));
  2995. SDE_DBG_CTRL("stop_ftrace");
  2996. SDE_DBG_CTRL("panic_underrun");
  2997. SDE_ATRACE_END("encoder_underrun_callback");
  2998. }
  2999. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  3000. void (*vbl_cb)(void *), void *vbl_data)
  3001. {
  3002. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3003. unsigned long lock_flags;
  3004. bool enable;
  3005. int i;
  3006. enable = vbl_cb ? true : false;
  3007. if (!drm_enc) {
  3008. SDE_ERROR("invalid encoder\n");
  3009. return;
  3010. }
  3011. SDE_DEBUG_ENC(sde_enc, "\n");
  3012. SDE_EVT32(DRMID(drm_enc), enable);
  3013. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3014. sde_enc->crtc_vblank_cb = vbl_cb;
  3015. sde_enc->crtc_vblank_cb_data = vbl_data;
  3016. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3017. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3018. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3019. if (phys && phys->ops.control_vblank_irq)
  3020. phys->ops.control_vblank_irq(phys, enable);
  3021. }
  3022. sde_enc->vblank_enabled = enable;
  3023. }
  3024. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3025. void (*frame_event_cb)(void *, u32 event),
  3026. struct drm_crtc *crtc)
  3027. {
  3028. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3029. unsigned long lock_flags;
  3030. bool enable;
  3031. enable = frame_event_cb ? true : false;
  3032. if (!drm_enc) {
  3033. SDE_ERROR("invalid encoder\n");
  3034. return;
  3035. }
  3036. SDE_DEBUG_ENC(sde_enc, "\n");
  3037. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3038. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3039. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3040. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3041. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3042. }
  3043. static void sde_encoder_frame_done_callback(
  3044. struct drm_encoder *drm_enc,
  3045. struct sde_encoder_phys *ready_phys, u32 event)
  3046. {
  3047. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3048. unsigned int i;
  3049. bool trigger = true;
  3050. bool is_cmd_mode = false;
  3051. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3052. if (!drm_enc || !sde_enc->cur_master) {
  3053. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  3054. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  3055. return;
  3056. }
  3057. sde_enc->crtc_frame_event_cb_data.connector =
  3058. sde_enc->cur_master->connector;
  3059. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3060. is_cmd_mode = true;
  3061. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3062. | SDE_ENCODER_FRAME_EVENT_ERROR
  3063. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  3064. if (ready_phys->connector)
  3065. topology = sde_connector_get_topology_name(
  3066. ready_phys->connector);
  3067. /* One of the physical encoders has become idle */
  3068. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3069. if (sde_enc->phys_encs[i] == ready_phys) {
  3070. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3071. atomic_read(&sde_enc->frame_done_cnt[i]));
  3072. if (!atomic_add_unless(
  3073. &sde_enc->frame_done_cnt[i], 1, 1)) {
  3074. SDE_EVT32(DRMID(drm_enc), event,
  3075. ready_phys->intf_idx,
  3076. SDE_EVTLOG_ERROR);
  3077. SDE_ERROR_ENC(sde_enc,
  3078. "intf idx:%d, event:%d\n",
  3079. ready_phys->intf_idx, event);
  3080. return;
  3081. }
  3082. }
  3083. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3084. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  3085. trigger = false;
  3086. }
  3087. if (trigger) {
  3088. sde_encoder_resource_control(drm_enc,
  3089. SDE_ENC_RC_EVENT_FRAME_DONE);
  3090. if (sde_enc->crtc_frame_event_cb)
  3091. sde_enc->crtc_frame_event_cb(
  3092. &sde_enc->crtc_frame_event_cb_data,
  3093. event);
  3094. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3095. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3096. }
  3097. } else if (sde_enc->crtc_frame_event_cb) {
  3098. if (!is_cmd_mode)
  3099. sde_encoder_resource_control(drm_enc,
  3100. SDE_ENC_RC_EVENT_FRAME_DONE);
  3101. sde_enc->crtc_frame_event_cb(
  3102. &sde_enc->crtc_frame_event_cb_data, event);
  3103. }
  3104. }
  3105. static void sde_encoder_get_qsync_fps_callback(
  3106. struct drm_encoder *drm_enc,
  3107. u32 *qsync_fps)
  3108. {
  3109. struct msm_display_info *disp_info;
  3110. struct sde_encoder_virt *sde_enc;
  3111. if (!qsync_fps)
  3112. return;
  3113. *qsync_fps = 0;
  3114. if (!drm_enc) {
  3115. SDE_ERROR("invalid drm encoder\n");
  3116. return;
  3117. }
  3118. sde_enc = to_sde_encoder_virt(drm_enc);
  3119. disp_info = &sde_enc->disp_info;
  3120. *qsync_fps = disp_info->qsync_min_fps;
  3121. }
  3122. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3123. {
  3124. struct sde_encoder_virt *sde_enc;
  3125. if (!drm_enc) {
  3126. SDE_ERROR("invalid drm encoder\n");
  3127. return -EINVAL;
  3128. }
  3129. sde_enc = to_sde_encoder_virt(drm_enc);
  3130. sde_encoder_resource_control(&sde_enc->base,
  3131. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3132. return 0;
  3133. }
  3134. /**
  3135. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3136. * drm_enc: Pointer to drm encoder structure
  3137. * phys: Pointer to physical encoder structure
  3138. * extra_flush: Additional bit mask to include in flush trigger
  3139. */
  3140. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3141. struct sde_encoder_phys *phys,
  3142. struct sde_ctl_flush_cfg *extra_flush)
  3143. {
  3144. struct sde_hw_ctl *ctl;
  3145. unsigned long lock_flags;
  3146. struct sde_encoder_virt *sde_enc;
  3147. int pend_ret_fence_cnt;
  3148. struct sde_connector *c_conn;
  3149. if (!drm_enc || !phys) {
  3150. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3151. !drm_enc, !phys);
  3152. return;
  3153. }
  3154. sde_enc = to_sde_encoder_virt(drm_enc);
  3155. c_conn = to_sde_connector(phys->connector);
  3156. if (!phys->hw_pp) {
  3157. SDE_ERROR("invalid pingpong hw\n");
  3158. return;
  3159. }
  3160. ctl = phys->hw_ctl;
  3161. if (!ctl || !phys->ops.trigger_flush) {
  3162. SDE_ERROR("missing ctl/trigger cb\n");
  3163. return;
  3164. }
  3165. if (phys->split_role == ENC_ROLE_SKIP) {
  3166. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3167. "skip flush pp%d ctl%d\n",
  3168. phys->hw_pp->idx - PINGPONG_0,
  3169. ctl->idx - CTL_0);
  3170. return;
  3171. }
  3172. /* update pending counts and trigger kickoff ctl flush atomically */
  3173. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3174. if (phys->ops.is_master && phys->ops.is_master(phys))
  3175. atomic_inc(&phys->pending_retire_fence_cnt);
  3176. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3177. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3178. ctl->ops.update_bitmask_periph) {
  3179. /* perform peripheral flush on every frame update for dp dsc */
  3180. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3181. phys->comp_ratio && c_conn->ops.update_pps) {
  3182. c_conn->ops.update_pps(phys->connector, NULL,
  3183. c_conn->display);
  3184. ctl->ops.update_bitmask_periph(ctl,
  3185. phys->hw_intf->idx, 1);
  3186. }
  3187. if (sde_enc->dynamic_hdr_updated)
  3188. ctl->ops.update_bitmask_periph(ctl,
  3189. phys->hw_intf->idx, 1);
  3190. }
  3191. if ((extra_flush && extra_flush->pending_flush_mask)
  3192. && ctl->ops.update_pending_flush)
  3193. ctl->ops.update_pending_flush(ctl, extra_flush);
  3194. phys->ops.trigger_flush(phys);
  3195. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3196. if (ctl->ops.get_pending_flush) {
  3197. struct sde_ctl_flush_cfg pending_flush = {0,};
  3198. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3199. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3200. ctl->idx - CTL_0,
  3201. pending_flush.pending_flush_mask,
  3202. pend_ret_fence_cnt);
  3203. } else {
  3204. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3205. ctl->idx - CTL_0,
  3206. pend_ret_fence_cnt);
  3207. }
  3208. }
  3209. /**
  3210. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3211. * phys: Pointer to physical encoder structure
  3212. */
  3213. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3214. {
  3215. struct sde_hw_ctl *ctl;
  3216. struct sde_encoder_virt *sde_enc;
  3217. if (!phys) {
  3218. SDE_ERROR("invalid argument(s)\n");
  3219. return;
  3220. }
  3221. if (!phys->hw_pp) {
  3222. SDE_ERROR("invalid pingpong hw\n");
  3223. return;
  3224. }
  3225. if (!phys->parent) {
  3226. SDE_ERROR("invalid parent\n");
  3227. return;
  3228. }
  3229. /* avoid ctrl start for encoder in clone mode */
  3230. if (phys->in_clone_mode)
  3231. return;
  3232. ctl = phys->hw_ctl;
  3233. sde_enc = to_sde_encoder_virt(phys->parent);
  3234. if (phys->split_role == ENC_ROLE_SKIP) {
  3235. SDE_DEBUG_ENC(sde_enc,
  3236. "skip start pp%d ctl%d\n",
  3237. phys->hw_pp->idx - PINGPONG_0,
  3238. ctl->idx - CTL_0);
  3239. return;
  3240. }
  3241. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3242. phys->ops.trigger_start(phys);
  3243. }
  3244. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3245. {
  3246. struct sde_hw_ctl *ctl;
  3247. if (!phys_enc) {
  3248. SDE_ERROR("invalid encoder\n");
  3249. return;
  3250. }
  3251. ctl = phys_enc->hw_ctl;
  3252. if (ctl && ctl->ops.trigger_flush)
  3253. ctl->ops.trigger_flush(ctl);
  3254. }
  3255. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3256. {
  3257. struct sde_hw_ctl *ctl;
  3258. if (!phys_enc) {
  3259. SDE_ERROR("invalid encoder\n");
  3260. return;
  3261. }
  3262. ctl = phys_enc->hw_ctl;
  3263. if (ctl && ctl->ops.trigger_start) {
  3264. ctl->ops.trigger_start(ctl);
  3265. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3266. }
  3267. }
  3268. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3269. {
  3270. struct sde_encoder_virt *sde_enc;
  3271. struct sde_connector *sde_con;
  3272. void *sde_con_disp;
  3273. struct sde_hw_ctl *ctl;
  3274. int rc;
  3275. if (!phys_enc) {
  3276. SDE_ERROR("invalid encoder\n");
  3277. return;
  3278. }
  3279. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3280. ctl = phys_enc->hw_ctl;
  3281. if (!ctl || !ctl->ops.reset)
  3282. return;
  3283. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3284. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3285. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3286. phys_enc->connector) {
  3287. sde_con = to_sde_connector(phys_enc->connector);
  3288. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3289. if (sde_con->ops.soft_reset) {
  3290. rc = sde_con->ops.soft_reset(sde_con_disp);
  3291. if (rc) {
  3292. SDE_ERROR_ENC(sde_enc,
  3293. "connector soft reset failure\n");
  3294. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  3295. "panic");
  3296. }
  3297. }
  3298. }
  3299. phys_enc->enable_state = SDE_ENC_ENABLED;
  3300. }
  3301. /**
  3302. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3303. * Iterate through the physical encoders and perform consolidated flush
  3304. * and/or control start triggering as needed. This is done in the virtual
  3305. * encoder rather than the individual physical ones in order to handle
  3306. * use cases that require visibility into multiple physical encoders at
  3307. * a time.
  3308. * sde_enc: Pointer to virtual encoder structure
  3309. */
  3310. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  3311. {
  3312. struct sde_hw_ctl *ctl;
  3313. uint32_t i;
  3314. struct sde_ctl_flush_cfg pending_flush = {0,};
  3315. u32 pending_kickoff_cnt;
  3316. struct msm_drm_private *priv = NULL;
  3317. struct sde_kms *sde_kms = NULL;
  3318. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3319. bool is_regdma_blocking = false, is_vid_mode = false;
  3320. if (!sde_enc) {
  3321. SDE_ERROR("invalid encoder\n");
  3322. return;
  3323. }
  3324. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3325. is_vid_mode = true;
  3326. is_regdma_blocking = (is_vid_mode ||
  3327. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3328. /* don't perform flush/start operations for slave encoders */
  3329. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3330. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3331. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3332. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3333. continue;
  3334. ctl = phys->hw_ctl;
  3335. if (!ctl)
  3336. continue;
  3337. if (phys->connector)
  3338. topology = sde_connector_get_topology_name(
  3339. phys->connector);
  3340. if (!phys->ops.needs_single_flush ||
  3341. !phys->ops.needs_single_flush(phys)) {
  3342. if (ctl->ops.reg_dma_flush)
  3343. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3344. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  3345. } else if (ctl->ops.get_pending_flush) {
  3346. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3347. }
  3348. }
  3349. /* for split flush, combine pending flush masks and send to master */
  3350. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3351. ctl = sde_enc->cur_master->hw_ctl;
  3352. if (ctl->ops.reg_dma_flush)
  3353. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3354. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3355. &pending_flush);
  3356. }
  3357. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3358. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3359. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3360. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3361. continue;
  3362. if (!phys->ops.needs_single_flush ||
  3363. !phys->ops.needs_single_flush(phys)) {
  3364. pending_kickoff_cnt =
  3365. sde_encoder_phys_inc_pending(phys);
  3366. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3367. } else {
  3368. pending_kickoff_cnt =
  3369. sde_encoder_phys_inc_pending(phys);
  3370. SDE_EVT32(pending_kickoff_cnt,
  3371. pending_flush.pending_flush_mask,
  3372. SDE_EVTLOG_FUNC_CASE2);
  3373. }
  3374. }
  3375. if (sde_enc->misr_enable)
  3376. sde_encoder_misr_configure(&sde_enc->base, true,
  3377. sde_enc->misr_frame_count);
  3378. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3379. if (crtc_misr_info.misr_enable)
  3380. sde_crtc_misr_setup(sde_enc->crtc, true,
  3381. crtc_misr_info.misr_frame_count);
  3382. _sde_encoder_trigger_start(sde_enc->cur_master);
  3383. if (sde_enc->elevated_ahb_vote) {
  3384. priv = sde_enc->base.dev->dev_private;
  3385. if (priv != NULL) {
  3386. sde_kms = to_sde_kms(priv->kms);
  3387. if (sde_kms != NULL) {
  3388. sde_power_scale_reg_bus(&priv->phandle,
  3389. VOTE_INDEX_LOW,
  3390. false);
  3391. }
  3392. }
  3393. sde_enc->elevated_ahb_vote = false;
  3394. }
  3395. }
  3396. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3397. struct drm_encoder *drm_enc,
  3398. unsigned long *affected_displays,
  3399. int num_active_phys)
  3400. {
  3401. struct sde_encoder_virt *sde_enc;
  3402. struct sde_encoder_phys *master;
  3403. enum sde_rm_topology_name topology;
  3404. bool is_right_only;
  3405. if (!drm_enc || !affected_displays)
  3406. return;
  3407. sde_enc = to_sde_encoder_virt(drm_enc);
  3408. master = sde_enc->cur_master;
  3409. if (!master || !master->connector)
  3410. return;
  3411. topology = sde_connector_get_topology_name(master->connector);
  3412. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3413. return;
  3414. /*
  3415. * For pingpong split, the slave pingpong won't generate IRQs. For
  3416. * right-only updates, we can't swap pingpongs, or simply swap the
  3417. * master/slave assignment, we actually have to swap the interfaces
  3418. * so that the master physical encoder will use a pingpong/interface
  3419. * that generates irqs on which to wait.
  3420. */
  3421. is_right_only = !test_bit(0, affected_displays) &&
  3422. test_bit(1, affected_displays);
  3423. if (is_right_only && !sde_enc->intfs_swapped) {
  3424. /* right-only update swap interfaces */
  3425. swap(sde_enc->phys_encs[0]->intf_idx,
  3426. sde_enc->phys_encs[1]->intf_idx);
  3427. sde_enc->intfs_swapped = true;
  3428. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3429. /* left-only or full update, swap back */
  3430. swap(sde_enc->phys_encs[0]->intf_idx,
  3431. sde_enc->phys_encs[1]->intf_idx);
  3432. sde_enc->intfs_swapped = false;
  3433. }
  3434. SDE_DEBUG_ENC(sde_enc,
  3435. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3436. is_right_only, sde_enc->intfs_swapped,
  3437. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3438. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3439. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3440. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3441. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3442. *affected_displays);
  3443. /* ppsplit always uses master since ppslave invalid for irqs*/
  3444. if (num_active_phys == 1)
  3445. *affected_displays = BIT(0);
  3446. }
  3447. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3448. struct sde_encoder_kickoff_params *params)
  3449. {
  3450. struct sde_encoder_virt *sde_enc;
  3451. struct sde_encoder_phys *phys;
  3452. int i, num_active_phys;
  3453. bool master_assigned = false;
  3454. if (!drm_enc || !params)
  3455. return;
  3456. sde_enc = to_sde_encoder_virt(drm_enc);
  3457. if (sde_enc->num_phys_encs <= 1)
  3458. return;
  3459. /* count bits set */
  3460. num_active_phys = hweight_long(params->affected_displays);
  3461. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3462. params->affected_displays, num_active_phys);
  3463. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3464. num_active_phys);
  3465. /* for left/right only update, ppsplit master switches interface */
  3466. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3467. &params->affected_displays, num_active_phys);
  3468. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3469. enum sde_enc_split_role prv_role, new_role;
  3470. bool active = false;
  3471. phys = sde_enc->phys_encs[i];
  3472. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3473. continue;
  3474. active = test_bit(i, &params->affected_displays);
  3475. prv_role = phys->split_role;
  3476. if (active && num_active_phys == 1)
  3477. new_role = ENC_ROLE_SOLO;
  3478. else if (active && !master_assigned)
  3479. new_role = ENC_ROLE_MASTER;
  3480. else if (active)
  3481. new_role = ENC_ROLE_SLAVE;
  3482. else
  3483. new_role = ENC_ROLE_SKIP;
  3484. phys->ops.update_split_role(phys, new_role);
  3485. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3486. sde_enc->cur_master = phys;
  3487. master_assigned = true;
  3488. }
  3489. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3490. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3491. phys->split_role, active);
  3492. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3493. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3494. phys->split_role, active, num_active_phys);
  3495. }
  3496. }
  3497. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3498. {
  3499. struct sde_encoder_virt *sde_enc;
  3500. struct msm_display_info *disp_info;
  3501. if (!drm_enc) {
  3502. SDE_ERROR("invalid encoder\n");
  3503. return false;
  3504. }
  3505. sde_enc = to_sde_encoder_virt(drm_enc);
  3506. disp_info = &sde_enc->disp_info;
  3507. return (disp_info->curr_panel_mode == mode);
  3508. }
  3509. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3510. {
  3511. struct sde_encoder_virt *sde_enc;
  3512. struct sde_encoder_phys *phys;
  3513. unsigned int i;
  3514. struct sde_hw_ctl *ctl;
  3515. if (!drm_enc) {
  3516. SDE_ERROR("invalid encoder\n");
  3517. return;
  3518. }
  3519. sde_enc = to_sde_encoder_virt(drm_enc);
  3520. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3521. phys = sde_enc->phys_encs[i];
  3522. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3523. sde_encoder_check_curr_mode(drm_enc,
  3524. MSM_DISPLAY_CMD_MODE)) {
  3525. ctl = phys->hw_ctl;
  3526. if (ctl->ops.trigger_pending)
  3527. /* update only for command mode primary ctl */
  3528. ctl->ops.trigger_pending(ctl);
  3529. }
  3530. }
  3531. sde_enc->idle_pc_restore = false;
  3532. }
  3533. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  3534. {
  3535. void *dither_cfg;
  3536. int ret = 0, i = 0;
  3537. size_t len = 0;
  3538. enum sde_rm_topology_name topology;
  3539. struct drm_encoder *drm_enc;
  3540. struct msm_display_dsc_info *dsc = NULL;
  3541. struct sde_encoder_virt *sde_enc;
  3542. struct sde_hw_pingpong *hw_pp;
  3543. if (!phys || !phys->connector || !phys->hw_pp ||
  3544. !phys->hw_pp->ops.setup_dither || !phys->parent)
  3545. return;
  3546. topology = sde_connector_get_topology_name(phys->connector);
  3547. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  3548. (phys->split_role == ENC_ROLE_SLAVE))
  3549. return;
  3550. drm_enc = phys->parent;
  3551. sde_enc = to_sde_encoder_virt(drm_enc);
  3552. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  3553. /* disable dither for 10 bpp or 10bpc dsc config */
  3554. if (dsc->bpp == 10 || dsc->bpc == 10) {
  3555. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  3556. return;
  3557. }
  3558. ret = sde_connector_get_dither_cfg(phys->connector,
  3559. phys->connector->state, &dither_cfg, &len);
  3560. if (ret)
  3561. return;
  3562. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  3563. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3564. hw_pp = sde_enc->hw_pp[i];
  3565. if (hw_pp) {
  3566. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  3567. len);
  3568. }
  3569. }
  3570. } else {
  3571. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  3572. }
  3573. }
  3574. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  3575. struct drm_display_mode *mode)
  3576. {
  3577. u64 pclk_rate;
  3578. u32 pclk_period;
  3579. u32 line_time;
  3580. /*
  3581. * For linetime calculation, only operate on master encoder.
  3582. */
  3583. if (!sde_enc->cur_master)
  3584. return 0;
  3585. if (!sde_enc->cur_master->ops.get_line_count) {
  3586. SDE_ERROR("get_line_count function not defined\n");
  3587. return 0;
  3588. }
  3589. pclk_rate = mode->clock; /* pixel clock in kHz */
  3590. if (pclk_rate == 0) {
  3591. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  3592. return 0;
  3593. }
  3594. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  3595. if (pclk_period == 0) {
  3596. SDE_ERROR("pclk period is 0\n");
  3597. return 0;
  3598. }
  3599. /*
  3600. * Line time calculation based on Pixel clock and HTOTAL.
  3601. * Final unit is in ns.
  3602. */
  3603. line_time = (pclk_period * mode->htotal) / 1000;
  3604. if (line_time == 0) {
  3605. SDE_ERROR("line time calculation is 0\n");
  3606. return 0;
  3607. }
  3608. SDE_DEBUG_ENC(sde_enc,
  3609. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  3610. pclk_rate, pclk_period, line_time);
  3611. return line_time;
  3612. }
  3613. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  3614. ktime_t *wakeup_time)
  3615. {
  3616. struct drm_display_mode *mode;
  3617. struct sde_encoder_virt *sde_enc;
  3618. u32 cur_line;
  3619. u32 line_time;
  3620. u32 vtotal, time_to_vsync;
  3621. ktime_t cur_time;
  3622. sde_enc = to_sde_encoder_virt(drm_enc);
  3623. if (!sde_enc || !sde_enc->cur_master) {
  3624. SDE_ERROR("invalid sde encoder/master\n");
  3625. return -EINVAL;
  3626. }
  3627. mode = &sde_enc->cur_master->cached_mode;
  3628. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3629. if (!line_time)
  3630. return -EINVAL;
  3631. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3632. vtotal = mode->vtotal;
  3633. if (cur_line >= vtotal)
  3634. time_to_vsync = line_time * vtotal;
  3635. else
  3636. time_to_vsync = line_time * (vtotal - cur_line);
  3637. if (time_to_vsync == 0) {
  3638. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3639. vtotal);
  3640. return -EINVAL;
  3641. }
  3642. cur_time = ktime_get();
  3643. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3644. SDE_DEBUG_ENC(sde_enc,
  3645. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3646. cur_line, vtotal, time_to_vsync,
  3647. ktime_to_ms(cur_time),
  3648. ktime_to_ms(*wakeup_time));
  3649. return 0;
  3650. }
  3651. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3652. {
  3653. struct drm_encoder *drm_enc;
  3654. struct sde_encoder_virt *sde_enc =
  3655. from_timer(sde_enc, t, vsync_event_timer);
  3656. struct msm_drm_private *priv;
  3657. struct msm_drm_thread *event_thread;
  3658. if (!sde_enc || !sde_enc->crtc) {
  3659. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3660. return;
  3661. }
  3662. drm_enc = &sde_enc->base;
  3663. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3664. SDE_ERROR("invalid encoder parameters\n");
  3665. return;
  3666. }
  3667. priv = drm_enc->dev->dev_private;
  3668. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3669. SDE_ERROR("invalid crtc index:%u\n",
  3670. sde_enc->crtc->index);
  3671. return;
  3672. }
  3673. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3674. if (!event_thread) {
  3675. SDE_ERROR("event_thread not found for crtc:%d\n",
  3676. sde_enc->crtc->index);
  3677. return;
  3678. }
  3679. kthread_queue_work(&event_thread->worker,
  3680. &sde_enc->vsync_event_work);
  3681. }
  3682. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3683. {
  3684. struct sde_encoder_virt *sde_enc = container_of(work,
  3685. struct sde_encoder_virt, esd_trigger_work);
  3686. if (!sde_enc) {
  3687. SDE_ERROR("invalid sde encoder\n");
  3688. return;
  3689. }
  3690. sde_encoder_resource_control(&sde_enc->base,
  3691. SDE_ENC_RC_EVENT_KICKOFF);
  3692. }
  3693. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3694. {
  3695. struct sde_encoder_virt *sde_enc = container_of(work,
  3696. struct sde_encoder_virt, input_event_work);
  3697. if (!sde_enc) {
  3698. SDE_ERROR("invalid sde encoder\n");
  3699. return;
  3700. }
  3701. sde_encoder_resource_control(&sde_enc->base,
  3702. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3703. }
  3704. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3705. {
  3706. struct sde_encoder_virt *sde_enc = container_of(work,
  3707. struct sde_encoder_virt, vsync_event_work);
  3708. bool autorefresh_enabled = false;
  3709. int rc = 0;
  3710. ktime_t wakeup_time;
  3711. struct drm_encoder *drm_enc;
  3712. if (!sde_enc) {
  3713. SDE_ERROR("invalid sde encoder\n");
  3714. return;
  3715. }
  3716. drm_enc = &sde_enc->base;
  3717. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3718. if (rc < 0) {
  3719. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3720. return;
  3721. }
  3722. if (sde_enc->cur_master &&
  3723. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3724. autorefresh_enabled =
  3725. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3726. sde_enc->cur_master);
  3727. /* Update timer if autorefresh is enabled else return */
  3728. if (!autorefresh_enabled)
  3729. goto exit;
  3730. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3731. if (rc)
  3732. goto exit;
  3733. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3734. mod_timer(&sde_enc->vsync_event_timer,
  3735. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3736. exit:
  3737. pm_runtime_put_sync(drm_enc->dev->dev);
  3738. }
  3739. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3740. {
  3741. static const uint64_t timeout_us = 50000;
  3742. static const uint64_t sleep_us = 20;
  3743. struct sde_encoder_virt *sde_enc;
  3744. ktime_t cur_ktime, exp_ktime;
  3745. uint32_t line_count, tmp, i;
  3746. if (!drm_enc) {
  3747. SDE_ERROR("invalid encoder\n");
  3748. return -EINVAL;
  3749. }
  3750. sde_enc = to_sde_encoder_virt(drm_enc);
  3751. if (!sde_enc->cur_master ||
  3752. !sde_enc->cur_master->ops.get_line_count) {
  3753. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3754. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3755. return -EINVAL;
  3756. }
  3757. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3758. line_count = sde_enc->cur_master->ops.get_line_count(
  3759. sde_enc->cur_master);
  3760. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3761. tmp = line_count;
  3762. line_count = sde_enc->cur_master->ops.get_line_count(
  3763. sde_enc->cur_master);
  3764. if (line_count < tmp) {
  3765. SDE_EVT32(DRMID(drm_enc), line_count);
  3766. return 0;
  3767. }
  3768. cur_ktime = ktime_get();
  3769. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3770. break;
  3771. usleep_range(sleep_us / 2, sleep_us);
  3772. }
  3773. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3774. return -ETIMEDOUT;
  3775. }
  3776. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3777. {
  3778. struct drm_encoder *drm_enc;
  3779. struct sde_rm_hw_iter rm_iter;
  3780. bool lm_valid = false;
  3781. bool intf_valid = false;
  3782. if (!phys_enc || !phys_enc->parent) {
  3783. SDE_ERROR("invalid encoder\n");
  3784. return -EINVAL;
  3785. }
  3786. drm_enc = phys_enc->parent;
  3787. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3788. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3789. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3790. phys_enc->has_intf_te)) {
  3791. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3792. SDE_HW_BLK_INTF);
  3793. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3794. struct sde_hw_intf *hw_intf =
  3795. (struct sde_hw_intf *)rm_iter.hw;
  3796. if (!hw_intf)
  3797. continue;
  3798. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3799. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3800. phys_enc->hw_ctl,
  3801. hw_intf->idx, 1);
  3802. intf_valid = true;
  3803. }
  3804. if (!intf_valid) {
  3805. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3806. "intf not found to flush\n");
  3807. return -EFAULT;
  3808. }
  3809. } else {
  3810. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3811. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3812. struct sde_hw_mixer *hw_lm =
  3813. (struct sde_hw_mixer *)rm_iter.hw;
  3814. if (!hw_lm)
  3815. continue;
  3816. /* update LM flush for HW without INTF TE */
  3817. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3818. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3819. phys_enc->hw_ctl,
  3820. hw_lm->idx, 1);
  3821. lm_valid = true;
  3822. }
  3823. if (!lm_valid) {
  3824. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3825. "lm not found to flush\n");
  3826. return -EFAULT;
  3827. }
  3828. }
  3829. return 0;
  3830. }
  3831. static bool _sde_encoder_dsc_is_dirty(struct sde_encoder_virt *sde_enc)
  3832. {
  3833. int i;
  3834. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3835. /**
  3836. * This dirty_dsc_hw field is set during DSC disable to
  3837. * indicate which DSC blocks need to be flushed
  3838. */
  3839. if (sde_enc->dirty_dsc_ids[i])
  3840. return true;
  3841. }
  3842. return false;
  3843. }
  3844. static void _helper_flush_dsc(struct sde_encoder_virt *sde_enc)
  3845. {
  3846. int i;
  3847. struct sde_hw_ctl *hw_ctl = NULL;
  3848. enum sde_dsc dsc_idx;
  3849. if (sde_enc->cur_master)
  3850. hw_ctl = sde_enc->cur_master->hw_ctl;
  3851. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3852. dsc_idx = sde_enc->dirty_dsc_ids[i];
  3853. if (dsc_idx && hw_ctl && hw_ctl->ops.update_bitmask_dsc)
  3854. hw_ctl->ops.update_bitmask_dsc(hw_ctl, dsc_idx, 1);
  3855. sde_enc->dirty_dsc_ids[i] = DSC_NONE;
  3856. }
  3857. }
  3858. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3859. struct sde_encoder_virt *sde_enc)
  3860. {
  3861. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3862. struct sde_hw_mdp *mdptop = NULL;
  3863. sde_enc->dynamic_hdr_updated = false;
  3864. if (sde_enc->cur_master) {
  3865. mdptop = sde_enc->cur_master->hw_mdptop;
  3866. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3867. sde_enc->cur_master->connector);
  3868. }
  3869. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3870. return;
  3871. if (mdptop->ops.set_hdr_plus_metadata) {
  3872. sde_enc->dynamic_hdr_updated = true;
  3873. mdptop->ops.set_hdr_plus_metadata(
  3874. mdptop, dhdr_meta->dynamic_hdr_payload,
  3875. dhdr_meta->dynamic_hdr_payload_size,
  3876. sde_enc->cur_master->intf_idx == INTF_0 ?
  3877. 0 : 1);
  3878. }
  3879. }
  3880. void sde_encoder_helper_needs_hw_reset(struct drm_encoder *drm_enc)
  3881. {
  3882. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3883. struct sde_encoder_phys *phys;
  3884. int i;
  3885. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3886. phys = sde_enc->phys_encs[i];
  3887. if (phys && phys->ops.hw_reset)
  3888. phys->ops.hw_reset(phys);
  3889. }
  3890. }
  3891. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3892. struct sde_encoder_kickoff_params *params)
  3893. {
  3894. struct sde_encoder_virt *sde_enc;
  3895. struct sde_encoder_phys *phys;
  3896. struct sde_kms *sde_kms = NULL;
  3897. struct sde_crtc *sde_crtc;
  3898. struct msm_drm_private *priv = NULL;
  3899. bool needs_hw_reset = false, is_cmd_mode;
  3900. int i, rc, ret = 0;
  3901. struct msm_display_info *disp_info;
  3902. if (!drm_enc || !params || !drm_enc->dev ||
  3903. !drm_enc->dev->dev_private) {
  3904. SDE_ERROR("invalid args\n");
  3905. return -EINVAL;
  3906. }
  3907. sde_enc = to_sde_encoder_virt(drm_enc);
  3908. priv = drm_enc->dev->dev_private;
  3909. sde_kms = to_sde_kms(priv->kms);
  3910. disp_info = &sde_enc->disp_info;
  3911. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3912. SDE_DEBUG_ENC(sde_enc, "\n");
  3913. SDE_EVT32(DRMID(drm_enc));
  3914. /* update the qsync parameters for the current frame */
  3915. if (sde_enc->cur_master)
  3916. sde_connector_set_qsync_params(
  3917. sde_enc->cur_master->connector);
  3918. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3919. MSM_DISPLAY_CMD_MODE);
  3920. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3921. && is_cmd_mode)
  3922. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3923. sde_enc->cur_master->connector->state,
  3924. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3925. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3926. /* prepare for next kickoff, may include waiting on previous kickoff */
  3927. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3928. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3929. phys = sde_enc->phys_encs[i];
  3930. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3931. params->recovery_events_enabled =
  3932. sde_enc->recovery_events_enabled;
  3933. if (phys) {
  3934. if (phys->ops.prepare_for_kickoff) {
  3935. rc = phys->ops.prepare_for_kickoff(
  3936. phys, params);
  3937. if (rc)
  3938. ret = rc;
  3939. }
  3940. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3941. needs_hw_reset = true;
  3942. _sde_encoder_setup_dither(phys);
  3943. if (sde_enc->cur_master &&
  3944. sde_connector_is_qsync_updated(
  3945. sde_enc->cur_master->connector)) {
  3946. _helper_flush_qsync(phys);
  3947. }
  3948. }
  3949. }
  3950. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3951. if (rc) {
  3952. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3953. ret = rc;
  3954. goto end;
  3955. }
  3956. /* if any phys needs reset, reset all phys, in-order */
  3957. if (needs_hw_reset)
  3958. sde_encoder_helper_needs_hw_reset(drm_enc);
  3959. _sde_encoder_update_master(drm_enc, params);
  3960. _sde_encoder_update_roi(drm_enc);
  3961. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3962. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3963. if (rc) {
  3964. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3965. sde_enc->cur_master->connector->base.id,
  3966. rc);
  3967. ret = rc;
  3968. }
  3969. }
  3970. if (_sde_encoder_is_dsc_enabled(drm_enc) && sde_enc->cur_master &&
  3971. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3972. !sde_enc->cur_master->cont_splash_enabled)) {
  3973. rc = _sde_encoder_dsc_setup(sde_enc, params);
  3974. if (rc) {
  3975. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3976. ret = rc;
  3977. }
  3978. }
  3979. if (_sde_encoder_dsc_is_dirty(sde_enc))
  3980. _helper_flush_dsc(sde_enc);
  3981. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3982. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3983. sde_enc->cur_master, sde_kms->qdss_enabled);
  3984. end:
  3985. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3986. return ret;
  3987. }
  3988. /**
  3989. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3990. * with the specified encoder, and unstage all pipes from it
  3991. * @encoder: encoder pointer
  3992. * Returns: 0 on success
  3993. */
  3994. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3995. {
  3996. struct sde_encoder_virt *sde_enc;
  3997. struct sde_encoder_phys *phys;
  3998. unsigned int i;
  3999. int rc = 0;
  4000. if (!drm_enc) {
  4001. SDE_ERROR("invalid encoder\n");
  4002. return -EINVAL;
  4003. }
  4004. sde_enc = to_sde_encoder_virt(drm_enc);
  4005. SDE_ATRACE_BEGIN("encoder_release_lm");
  4006. SDE_DEBUG_ENC(sde_enc, "\n");
  4007. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4008. phys = sde_enc->phys_encs[i];
  4009. if (!phys)
  4010. continue;
  4011. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  4012. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  4013. if (rc)
  4014. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  4015. }
  4016. SDE_ATRACE_END("encoder_release_lm");
  4017. return rc;
  4018. }
  4019. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  4020. {
  4021. struct sde_encoder_virt *sde_enc;
  4022. struct sde_encoder_phys *phys;
  4023. ktime_t wakeup_time;
  4024. unsigned int i;
  4025. if (!drm_enc) {
  4026. SDE_ERROR("invalid encoder\n");
  4027. return;
  4028. }
  4029. SDE_ATRACE_BEGIN("encoder_kickoff");
  4030. sde_enc = to_sde_encoder_virt(drm_enc);
  4031. SDE_DEBUG_ENC(sde_enc, "\n");
  4032. /* create a 'no pipes' commit to release buffers on errors */
  4033. if (is_error)
  4034. _sde_encoder_reset_ctl_hw(drm_enc);
  4035. /* All phys encs are ready to go, trigger the kickoff */
  4036. _sde_encoder_kickoff_phys(sde_enc);
  4037. /* allow phys encs to handle any post-kickoff business */
  4038. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4039. phys = sde_enc->phys_encs[i];
  4040. if (phys && phys->ops.handle_post_kickoff)
  4041. phys->ops.handle_post_kickoff(phys);
  4042. }
  4043. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  4044. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  4045. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  4046. mod_timer(&sde_enc->vsync_event_timer,
  4047. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  4048. }
  4049. SDE_ATRACE_END("encoder_kickoff");
  4050. }
  4051. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4052. struct sde_hw_pp_vsync_info *info)
  4053. {
  4054. struct sde_encoder_virt *sde_enc;
  4055. struct sde_encoder_phys *phys;
  4056. int i, ret;
  4057. if (!drm_enc || !info)
  4058. return;
  4059. sde_enc = to_sde_encoder_virt(drm_enc);
  4060. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4061. phys = sde_enc->phys_encs[i];
  4062. if (phys && phys->hw_intf && phys->hw_pp
  4063. && phys->hw_intf->ops.get_vsync_info) {
  4064. ret = phys->hw_intf->ops.get_vsync_info(
  4065. phys->hw_intf, &info[i]);
  4066. if (!ret) {
  4067. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4068. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4069. }
  4070. }
  4071. }
  4072. }
  4073. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4074. struct drm_framebuffer *fb)
  4075. {
  4076. struct drm_encoder *drm_enc;
  4077. struct sde_hw_mixer_cfg mixer;
  4078. struct sde_rm_hw_iter lm_iter;
  4079. bool lm_valid = false;
  4080. if (!phys_enc || !phys_enc->parent) {
  4081. SDE_ERROR("invalid encoder\n");
  4082. return -EINVAL;
  4083. }
  4084. drm_enc = phys_enc->parent;
  4085. memset(&mixer, 0, sizeof(mixer));
  4086. /* reset associated CTL/LMs */
  4087. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4088. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4089. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4090. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4091. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  4092. if (!hw_lm)
  4093. continue;
  4094. /* need to flush LM to remove it */
  4095. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4096. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4097. phys_enc->hw_ctl,
  4098. hw_lm->idx, 1);
  4099. if (fb) {
  4100. /* assume a single LM if targeting a frame buffer */
  4101. if (lm_valid)
  4102. continue;
  4103. mixer.out_height = fb->height;
  4104. mixer.out_width = fb->width;
  4105. if (hw_lm->ops.setup_mixer_out)
  4106. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4107. }
  4108. lm_valid = true;
  4109. /* only enable border color on LM */
  4110. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4111. phys_enc->hw_ctl->ops.setup_blendstage(
  4112. phys_enc->hw_ctl, hw_lm->idx, NULL);
  4113. }
  4114. if (!lm_valid) {
  4115. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4116. return -EFAULT;
  4117. }
  4118. return 0;
  4119. }
  4120. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4121. {
  4122. struct sde_encoder_virt *sde_enc;
  4123. struct sde_encoder_phys *phys;
  4124. int i;
  4125. struct sde_hw_ctl *ctl;
  4126. if (!drm_enc) {
  4127. SDE_ERROR("invalid encoder\n");
  4128. return;
  4129. }
  4130. sde_enc = to_sde_encoder_virt(drm_enc);
  4131. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4132. phys = sde_enc->phys_encs[i];
  4133. if (phys && phys->ops.prepare_commit)
  4134. phys->ops.prepare_commit(phys);
  4135. if (phys && phys->hw_ctl) {
  4136. ctl = phys->hw_ctl;
  4137. /*
  4138. * avoid clearing the pending flush during the first
  4139. * frame update after idle power collpase as the
  4140. * restore path would have updated the pending flush
  4141. */
  4142. if (!sde_enc->idle_pc_restore &&
  4143. ctl->ops.clear_pending_flush)
  4144. ctl->ops.clear_pending_flush(ctl);
  4145. }
  4146. }
  4147. }
  4148. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4149. bool enable, u32 frame_count)
  4150. {
  4151. if (!phys_enc)
  4152. return;
  4153. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4154. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4155. enable, frame_count);
  4156. }
  4157. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4158. bool nonblock, u32 *misr_value)
  4159. {
  4160. if (!phys_enc)
  4161. return -EINVAL;
  4162. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4163. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4164. nonblock, misr_value) : -ENOTSUPP;
  4165. }
  4166. #ifdef CONFIG_DEBUG_FS
  4167. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4168. {
  4169. struct sde_encoder_virt *sde_enc;
  4170. int i;
  4171. if (!s || !s->private)
  4172. return -EINVAL;
  4173. sde_enc = s->private;
  4174. mutex_lock(&sde_enc->enc_lock);
  4175. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4176. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4177. if (!phys)
  4178. continue;
  4179. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4180. phys->intf_idx - INTF_0,
  4181. atomic_read(&phys->vsync_cnt),
  4182. atomic_read(&phys->underrun_cnt));
  4183. switch (phys->intf_mode) {
  4184. case INTF_MODE_VIDEO:
  4185. seq_puts(s, "mode: video\n");
  4186. break;
  4187. case INTF_MODE_CMD:
  4188. seq_puts(s, "mode: command\n");
  4189. break;
  4190. case INTF_MODE_WB_BLOCK:
  4191. seq_puts(s, "mode: wb block\n");
  4192. break;
  4193. case INTF_MODE_WB_LINE:
  4194. seq_puts(s, "mode: wb line\n");
  4195. break;
  4196. default:
  4197. seq_puts(s, "mode: ???\n");
  4198. break;
  4199. }
  4200. }
  4201. mutex_unlock(&sde_enc->enc_lock);
  4202. return 0;
  4203. }
  4204. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4205. struct file *file)
  4206. {
  4207. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4208. }
  4209. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4210. const char __user *user_buf, size_t count, loff_t *ppos)
  4211. {
  4212. struct sde_encoder_virt *sde_enc;
  4213. int rc;
  4214. char buf[MISR_BUFF_SIZE + 1];
  4215. size_t buff_copy;
  4216. u32 frame_count, enable;
  4217. struct msm_drm_private *priv = NULL;
  4218. struct sde_kms *sde_kms = NULL;
  4219. struct drm_encoder *drm_enc;
  4220. if (!file || !file->private_data)
  4221. return -EINVAL;
  4222. sde_enc = file->private_data;
  4223. priv = sde_enc->base.dev->dev_private;
  4224. if (!sde_enc || !priv || !priv->kms)
  4225. return -EINVAL;
  4226. sde_kms = to_sde_kms(priv->kms);
  4227. drm_enc = &sde_enc->base;
  4228. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4229. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4230. return -ENOTSUPP;
  4231. }
  4232. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4233. if (copy_from_user(buf, user_buf, buff_copy))
  4234. return -EINVAL;
  4235. buf[buff_copy] = 0; /* end of string */
  4236. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4237. return -EINVAL;
  4238. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4239. if (rc < 0)
  4240. return rc;
  4241. sde_enc->misr_enable = enable;
  4242. sde_enc->misr_frame_count = frame_count;
  4243. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  4244. pm_runtime_put_sync(drm_enc->dev->dev);
  4245. return count;
  4246. }
  4247. static ssize_t _sde_encoder_misr_read(struct file *file,
  4248. char __user *user_buff, size_t count, loff_t *ppos)
  4249. {
  4250. struct sde_encoder_virt *sde_enc;
  4251. struct msm_drm_private *priv = NULL;
  4252. struct sde_kms *sde_kms = NULL;
  4253. struct drm_encoder *drm_enc;
  4254. int i = 0, len = 0;
  4255. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4256. int rc;
  4257. if (*ppos)
  4258. return 0;
  4259. if (!file || !file->private_data)
  4260. return -EINVAL;
  4261. sde_enc = file->private_data;
  4262. priv = sde_enc->base.dev->dev_private;
  4263. if (priv != NULL)
  4264. sde_kms = to_sde_kms(priv->kms);
  4265. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4266. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4267. return -ENOTSUPP;
  4268. }
  4269. drm_enc = &sde_enc->base;
  4270. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4271. if (rc < 0)
  4272. return rc;
  4273. if (!sde_enc->misr_enable) {
  4274. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4275. "disabled\n");
  4276. goto buff_check;
  4277. }
  4278. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4279. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4280. u32 misr_value = 0;
  4281. if (!phys || !phys->ops.collect_misr) {
  4282. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4283. "invalid\n");
  4284. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4285. continue;
  4286. }
  4287. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4288. if (rc) {
  4289. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4290. "invalid\n");
  4291. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4292. rc);
  4293. continue;
  4294. } else {
  4295. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4296. "Intf idx:%d\n",
  4297. phys->intf_idx - INTF_0);
  4298. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4299. "0x%x\n", misr_value);
  4300. }
  4301. }
  4302. buff_check:
  4303. if (count <= len) {
  4304. len = 0;
  4305. goto end;
  4306. }
  4307. if (copy_to_user(user_buff, buf, len)) {
  4308. len = -EFAULT;
  4309. goto end;
  4310. }
  4311. *ppos += len; /* increase offset */
  4312. end:
  4313. pm_runtime_put_sync(drm_enc->dev->dev);
  4314. return len;
  4315. }
  4316. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4317. {
  4318. struct sde_encoder_virt *sde_enc;
  4319. struct msm_drm_private *priv;
  4320. struct sde_kms *sde_kms;
  4321. int i;
  4322. static const struct file_operations debugfs_status_fops = {
  4323. .open = _sde_encoder_debugfs_status_open,
  4324. .read = seq_read,
  4325. .llseek = seq_lseek,
  4326. .release = single_release,
  4327. };
  4328. static const struct file_operations debugfs_misr_fops = {
  4329. .open = simple_open,
  4330. .read = _sde_encoder_misr_read,
  4331. .write = _sde_encoder_misr_setup,
  4332. };
  4333. char name[SDE_NAME_SIZE];
  4334. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  4335. SDE_ERROR("invalid encoder or kms\n");
  4336. return -EINVAL;
  4337. }
  4338. sde_enc = to_sde_encoder_virt(drm_enc);
  4339. priv = drm_enc->dev->dev_private;
  4340. sde_kms = to_sde_kms(priv->kms);
  4341. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4342. /* create overall sub-directory for the encoder */
  4343. sde_enc->debugfs_root = debugfs_create_dir(name,
  4344. drm_enc->dev->primary->debugfs_root);
  4345. if (!sde_enc->debugfs_root)
  4346. return -ENOMEM;
  4347. /* don't error check these */
  4348. debugfs_create_file("status", 0400,
  4349. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4350. debugfs_create_file("misr_data", 0600,
  4351. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4352. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4353. &sde_enc->idle_pc_enabled);
  4354. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4355. &sde_enc->frame_trigger_mode);
  4356. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4357. if (sde_enc->phys_encs[i] &&
  4358. sde_enc->phys_encs[i]->ops.late_register)
  4359. sde_enc->phys_encs[i]->ops.late_register(
  4360. sde_enc->phys_encs[i],
  4361. sde_enc->debugfs_root);
  4362. return 0;
  4363. }
  4364. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4365. {
  4366. struct sde_encoder_virt *sde_enc;
  4367. if (!drm_enc)
  4368. return;
  4369. sde_enc = to_sde_encoder_virt(drm_enc);
  4370. debugfs_remove_recursive(sde_enc->debugfs_root);
  4371. }
  4372. #else
  4373. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4374. {
  4375. return 0;
  4376. }
  4377. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4378. {
  4379. }
  4380. #endif
  4381. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4382. {
  4383. return _sde_encoder_init_debugfs(encoder);
  4384. }
  4385. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4386. {
  4387. _sde_encoder_destroy_debugfs(encoder);
  4388. }
  4389. static int sde_encoder_virt_add_phys_encs(
  4390. struct msm_display_info *disp_info,
  4391. struct sde_encoder_virt *sde_enc,
  4392. struct sde_enc_phys_init_params *params)
  4393. {
  4394. struct sde_encoder_phys *enc = NULL;
  4395. u32 display_caps = disp_info->capabilities;
  4396. SDE_DEBUG_ENC(sde_enc, "\n");
  4397. /*
  4398. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4399. * in this function, check up-front.
  4400. */
  4401. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4402. ARRAY_SIZE(sde_enc->phys_encs)) {
  4403. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4404. sde_enc->num_phys_encs);
  4405. return -EINVAL;
  4406. }
  4407. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4408. enc = sde_encoder_phys_vid_init(params);
  4409. if (IS_ERR_OR_NULL(enc)) {
  4410. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4411. PTR_ERR(enc));
  4412. return !enc ? -EINVAL : PTR_ERR(enc);
  4413. }
  4414. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4415. }
  4416. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4417. enc = sde_encoder_phys_cmd_init(params);
  4418. if (IS_ERR_OR_NULL(enc)) {
  4419. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4420. PTR_ERR(enc));
  4421. return !enc ? -EINVAL : PTR_ERR(enc);
  4422. }
  4423. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4424. }
  4425. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4426. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4427. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4428. else
  4429. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4430. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4431. ++sde_enc->num_phys_encs;
  4432. return 0;
  4433. }
  4434. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4435. struct sde_enc_phys_init_params *params)
  4436. {
  4437. struct sde_encoder_phys *enc = NULL;
  4438. if (!sde_enc) {
  4439. SDE_ERROR("invalid encoder\n");
  4440. return -EINVAL;
  4441. }
  4442. SDE_DEBUG_ENC(sde_enc, "\n");
  4443. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4444. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4445. sde_enc->num_phys_encs);
  4446. return -EINVAL;
  4447. }
  4448. enc = sde_encoder_phys_wb_init(params);
  4449. if (IS_ERR_OR_NULL(enc)) {
  4450. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4451. PTR_ERR(enc));
  4452. return !enc ? -EINVAL : PTR_ERR(enc);
  4453. }
  4454. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4455. ++sde_enc->num_phys_encs;
  4456. return 0;
  4457. }
  4458. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4459. struct sde_kms *sde_kms,
  4460. struct msm_display_info *disp_info,
  4461. int *drm_enc_mode)
  4462. {
  4463. int ret = 0;
  4464. int i = 0;
  4465. enum sde_intf_type intf_type;
  4466. struct sde_encoder_virt_ops parent_ops = {
  4467. sde_encoder_vblank_callback,
  4468. sde_encoder_underrun_callback,
  4469. sde_encoder_frame_done_callback,
  4470. sde_encoder_get_qsync_fps_callback,
  4471. };
  4472. struct sde_enc_phys_init_params phys_params;
  4473. if (!sde_enc || !sde_kms) {
  4474. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4475. !sde_enc, !sde_kms);
  4476. return -EINVAL;
  4477. }
  4478. memset(&phys_params, 0, sizeof(phys_params));
  4479. phys_params.sde_kms = sde_kms;
  4480. phys_params.parent = &sde_enc->base;
  4481. phys_params.parent_ops = parent_ops;
  4482. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4483. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4484. SDE_DEBUG("\n");
  4485. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4486. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4487. intf_type = INTF_DSI;
  4488. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4489. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4490. intf_type = INTF_HDMI;
  4491. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4492. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4493. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4494. else
  4495. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4496. intf_type = INTF_DP;
  4497. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4498. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4499. intf_type = INTF_WB;
  4500. } else {
  4501. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4502. return -EINVAL;
  4503. }
  4504. WARN_ON(disp_info->num_of_h_tiles < 1);
  4505. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4506. sde_enc->te_source = disp_info->te_source;
  4507. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4508. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4509. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4510. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4511. mutex_lock(&sde_enc->enc_lock);
  4512. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4513. /*
  4514. * Left-most tile is at index 0, content is controller id
  4515. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4516. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4517. */
  4518. u32 controller_id = disp_info->h_tile_instance[i];
  4519. if (disp_info->num_of_h_tiles > 1) {
  4520. if (i == 0)
  4521. phys_params.split_role = ENC_ROLE_MASTER;
  4522. else
  4523. phys_params.split_role = ENC_ROLE_SLAVE;
  4524. } else {
  4525. phys_params.split_role = ENC_ROLE_SOLO;
  4526. }
  4527. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4528. i, controller_id, phys_params.split_role);
  4529. if (sde_enc->ops.phys_init) {
  4530. struct sde_encoder_phys *enc;
  4531. enc = sde_enc->ops.phys_init(intf_type,
  4532. controller_id,
  4533. &phys_params);
  4534. if (enc) {
  4535. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4536. enc;
  4537. ++sde_enc->num_phys_encs;
  4538. } else
  4539. SDE_ERROR_ENC(sde_enc,
  4540. "failed to add phys encs\n");
  4541. continue;
  4542. }
  4543. if (intf_type == INTF_WB) {
  4544. phys_params.intf_idx = INTF_MAX;
  4545. phys_params.wb_idx = sde_encoder_get_wb(
  4546. sde_kms->catalog,
  4547. intf_type, controller_id);
  4548. if (phys_params.wb_idx == WB_MAX) {
  4549. SDE_ERROR_ENC(sde_enc,
  4550. "could not get wb: type %d, id %d\n",
  4551. intf_type, controller_id);
  4552. ret = -EINVAL;
  4553. }
  4554. } else {
  4555. phys_params.wb_idx = WB_MAX;
  4556. phys_params.intf_idx = sde_encoder_get_intf(
  4557. sde_kms->catalog, intf_type,
  4558. controller_id);
  4559. if (phys_params.intf_idx == INTF_MAX) {
  4560. SDE_ERROR_ENC(sde_enc,
  4561. "could not get wb: type %d, id %d\n",
  4562. intf_type, controller_id);
  4563. ret = -EINVAL;
  4564. }
  4565. }
  4566. if (!ret) {
  4567. if (intf_type == INTF_WB)
  4568. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4569. &phys_params);
  4570. else
  4571. ret = sde_encoder_virt_add_phys_encs(
  4572. disp_info,
  4573. sde_enc,
  4574. &phys_params);
  4575. if (ret)
  4576. SDE_ERROR_ENC(sde_enc,
  4577. "failed to add phys encs\n");
  4578. }
  4579. }
  4580. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4581. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4582. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4583. if (vid_phys) {
  4584. atomic_set(&vid_phys->vsync_cnt, 0);
  4585. atomic_set(&vid_phys->underrun_cnt, 0);
  4586. }
  4587. if (cmd_phys) {
  4588. atomic_set(&cmd_phys->vsync_cnt, 0);
  4589. atomic_set(&cmd_phys->underrun_cnt, 0);
  4590. }
  4591. }
  4592. mutex_unlock(&sde_enc->enc_lock);
  4593. return ret;
  4594. }
  4595. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4596. .mode_set = sde_encoder_virt_mode_set,
  4597. .disable = sde_encoder_virt_disable,
  4598. .enable = sde_encoder_virt_enable,
  4599. .atomic_check = sde_encoder_virt_atomic_check,
  4600. };
  4601. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4602. .destroy = sde_encoder_destroy,
  4603. .late_register = sde_encoder_late_register,
  4604. .early_unregister = sde_encoder_early_unregister,
  4605. };
  4606. struct drm_encoder *sde_encoder_init_with_ops(
  4607. struct drm_device *dev,
  4608. struct msm_display_info *disp_info,
  4609. const struct sde_encoder_ops *ops)
  4610. {
  4611. struct msm_drm_private *priv = dev->dev_private;
  4612. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4613. struct drm_encoder *drm_enc = NULL;
  4614. struct sde_encoder_virt *sde_enc = NULL;
  4615. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4616. char name[SDE_NAME_SIZE];
  4617. int ret = 0, i, intf_index = INTF_MAX;
  4618. struct sde_encoder_phys *phys = NULL;
  4619. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4620. if (!sde_enc) {
  4621. ret = -ENOMEM;
  4622. goto fail;
  4623. }
  4624. if (ops)
  4625. sde_enc->ops = *ops;
  4626. mutex_init(&sde_enc->enc_lock);
  4627. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4628. &drm_enc_mode);
  4629. if (ret)
  4630. goto fail;
  4631. sde_enc->cur_master = NULL;
  4632. spin_lock_init(&sde_enc->enc_spinlock);
  4633. mutex_init(&sde_enc->vblank_ctl_lock);
  4634. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4635. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4636. drm_enc = &sde_enc->base;
  4637. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4638. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4639. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4640. timer_setup(&sde_enc->vsync_event_timer,
  4641. sde_encoder_vsync_event_handler, 0);
  4642. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4643. phys = sde_enc->phys_encs[i];
  4644. if (!phys)
  4645. continue;
  4646. if (phys->ops.is_master && phys->ops.is_master(phys))
  4647. intf_index = phys->intf_idx - INTF_0;
  4648. }
  4649. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4650. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4651. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4652. SDE_RSC_PRIMARY_DISP_CLIENT :
  4653. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4654. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4655. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4656. PTR_ERR(sde_enc->rsc_client));
  4657. sde_enc->rsc_client = NULL;
  4658. }
  4659. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4660. ret = _sde_encoder_input_handler(sde_enc);
  4661. if (ret)
  4662. SDE_ERROR(
  4663. "input handler registration failed, rc = %d\n", ret);
  4664. }
  4665. mutex_init(&sde_enc->rc_lock);
  4666. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4667. sde_encoder_off_work);
  4668. sde_enc->vblank_enabled = false;
  4669. sde_enc->qdss_status = false;
  4670. kthread_init_work(&sde_enc->vsync_event_work,
  4671. sde_encoder_vsync_event_work_handler);
  4672. kthread_init_work(&sde_enc->input_event_work,
  4673. sde_encoder_input_event_work_handler);
  4674. kthread_init_work(&sde_enc->esd_trigger_work,
  4675. sde_encoder_esd_trigger_work_handler);
  4676. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4677. SDE_DEBUG_ENC(sde_enc, "created\n");
  4678. return drm_enc;
  4679. fail:
  4680. SDE_ERROR("failed to create encoder\n");
  4681. if (drm_enc)
  4682. sde_encoder_destroy(drm_enc);
  4683. return ERR_PTR(ret);
  4684. }
  4685. struct drm_encoder *sde_encoder_init(
  4686. struct drm_device *dev,
  4687. struct msm_display_info *disp_info)
  4688. {
  4689. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4690. }
  4691. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4692. enum msm_event_wait event)
  4693. {
  4694. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4695. struct sde_encoder_virt *sde_enc = NULL;
  4696. int i, ret = 0;
  4697. char atrace_buf[32];
  4698. if (!drm_enc) {
  4699. SDE_ERROR("invalid encoder\n");
  4700. return -EINVAL;
  4701. }
  4702. sde_enc = to_sde_encoder_virt(drm_enc);
  4703. SDE_DEBUG_ENC(sde_enc, "\n");
  4704. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4705. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4706. switch (event) {
  4707. case MSM_ENC_COMMIT_DONE:
  4708. fn_wait = phys->ops.wait_for_commit_done;
  4709. break;
  4710. case MSM_ENC_TX_COMPLETE:
  4711. fn_wait = phys->ops.wait_for_tx_complete;
  4712. break;
  4713. case MSM_ENC_VBLANK:
  4714. fn_wait = phys->ops.wait_for_vblank;
  4715. break;
  4716. case MSM_ENC_ACTIVE_REGION:
  4717. fn_wait = phys->ops.wait_for_active;
  4718. break;
  4719. default:
  4720. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4721. event);
  4722. return -EINVAL;
  4723. }
  4724. if (phys && fn_wait) {
  4725. snprintf(atrace_buf, sizeof(atrace_buf),
  4726. "wait_completion_event_%d", event);
  4727. SDE_ATRACE_BEGIN(atrace_buf);
  4728. ret = fn_wait(phys);
  4729. SDE_ATRACE_END(atrace_buf);
  4730. if (ret)
  4731. return ret;
  4732. }
  4733. }
  4734. return ret;
  4735. }
  4736. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4737. {
  4738. struct sde_encoder_virt *sde_enc;
  4739. if (!drm_enc) {
  4740. SDE_ERROR("invalid encoder\n");
  4741. return 0;
  4742. }
  4743. sde_enc = to_sde_encoder_virt(drm_enc);
  4744. return sde_enc->mode_info.frame_rate;
  4745. }
  4746. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4747. {
  4748. struct sde_encoder_virt *sde_enc = NULL;
  4749. int i;
  4750. if (!encoder) {
  4751. SDE_ERROR("invalid encoder\n");
  4752. return INTF_MODE_NONE;
  4753. }
  4754. sde_enc = to_sde_encoder_virt(encoder);
  4755. if (sde_enc->cur_master)
  4756. return sde_enc->cur_master->intf_mode;
  4757. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4758. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4759. if (phys)
  4760. return phys->intf_mode;
  4761. }
  4762. return INTF_MODE_NONE;
  4763. }
  4764. static void _sde_encoder_cache_hw_res_cont_splash(
  4765. struct drm_encoder *encoder,
  4766. struct sde_kms *sde_kms)
  4767. {
  4768. int i, idx;
  4769. struct sde_encoder_virt *sde_enc;
  4770. struct sde_encoder_phys *phys_enc;
  4771. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4772. sde_enc = to_sde_encoder_virt(encoder);
  4773. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4774. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4775. sde_enc->hw_pp[i] = NULL;
  4776. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4777. break;
  4778. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4779. }
  4780. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4781. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4782. sde_enc->hw_dsc[i] = NULL;
  4783. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4784. break;
  4785. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4786. }
  4787. /*
  4788. * If we have multiple phys encoders with one controller, make
  4789. * sure to populate the controller pointer in both phys encoders.
  4790. */
  4791. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4792. phys_enc = sde_enc->phys_encs[idx];
  4793. phys_enc->hw_ctl = NULL;
  4794. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4795. SDE_HW_BLK_CTL);
  4796. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4797. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4798. phys_enc->hw_ctl =
  4799. (struct sde_hw_ctl *) ctl_iter.hw;
  4800. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4801. phys_enc->intf_idx, phys_enc->hw_ctl);
  4802. }
  4803. }
  4804. }
  4805. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4806. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4807. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4808. phys->hw_intf = NULL;
  4809. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4810. break;
  4811. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4812. }
  4813. }
  4814. /**
  4815. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4816. * device bootup when cont_splash is enabled
  4817. * @drm_enc: Pointer to drm encoder structure
  4818. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4819. * @enable: boolean indicates enable or displae state of splash
  4820. * @Return: true if successful in updating the encoder structure
  4821. */
  4822. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4823. struct sde_splash_display *splash_display, bool enable)
  4824. {
  4825. struct sde_encoder_virt *sde_enc;
  4826. struct msm_drm_private *priv;
  4827. struct sde_kms *sde_kms;
  4828. struct drm_connector *conn = NULL;
  4829. struct sde_connector *sde_conn = NULL;
  4830. struct sde_connector_state *sde_conn_state = NULL;
  4831. struct drm_display_mode *drm_mode = NULL;
  4832. struct sde_encoder_phys *phys_enc;
  4833. int ret = 0, i;
  4834. if (!encoder) {
  4835. SDE_ERROR("invalid drm enc\n");
  4836. return -EINVAL;
  4837. }
  4838. if (!encoder->dev || !encoder->dev->dev_private) {
  4839. SDE_ERROR("drm device invalid\n");
  4840. return -EINVAL;
  4841. }
  4842. priv = encoder->dev->dev_private;
  4843. if (!priv->kms) {
  4844. SDE_ERROR("invalid kms\n");
  4845. return -EINVAL;
  4846. }
  4847. sde_kms = to_sde_kms(priv->kms);
  4848. sde_enc = to_sde_encoder_virt(encoder);
  4849. if (!priv->num_connectors) {
  4850. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4851. return -EINVAL;
  4852. }
  4853. SDE_DEBUG_ENC(sde_enc,
  4854. "num of connectors: %d\n", priv->num_connectors);
  4855. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4856. if (!enable) {
  4857. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4858. phys_enc = sde_enc->phys_encs[i];
  4859. if (phys_enc)
  4860. phys_enc->cont_splash_enabled = false;
  4861. }
  4862. return ret;
  4863. }
  4864. if (!splash_display) {
  4865. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4866. return -EINVAL;
  4867. }
  4868. for (i = 0; i < priv->num_connectors; i++) {
  4869. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4870. priv->connectors[i]->base.id);
  4871. sde_conn = to_sde_connector(priv->connectors[i]);
  4872. if (!sde_conn->encoder) {
  4873. SDE_DEBUG_ENC(sde_enc,
  4874. "encoder not attached to connector\n");
  4875. continue;
  4876. }
  4877. if (sde_conn->encoder->base.id
  4878. == encoder->base.id) {
  4879. conn = (priv->connectors[i]);
  4880. break;
  4881. }
  4882. }
  4883. if (!conn || !conn->state) {
  4884. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4885. return -EINVAL;
  4886. }
  4887. sde_conn_state = to_sde_connector_state(conn->state);
  4888. if (!sde_conn->ops.get_mode_info) {
  4889. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4890. return -EINVAL;
  4891. }
  4892. ret = sde_connector_get_mode_info(&sde_conn->base,
  4893. &encoder->crtc->state->adjusted_mode,
  4894. &sde_conn_state->mode_info);
  4895. if (ret) {
  4896. SDE_ERROR_ENC(sde_enc,
  4897. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4898. return ret;
  4899. }
  4900. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4901. conn->state, false);
  4902. if (ret) {
  4903. SDE_ERROR_ENC(sde_enc,
  4904. "failed to reserve hw resources, %d\n", ret);
  4905. return ret;
  4906. }
  4907. if (sde_conn->encoder) {
  4908. conn->state->best_encoder = sde_conn->encoder;
  4909. SDE_DEBUG_ENC(sde_enc,
  4910. "configured cstate->best_encoder to ID = %d\n",
  4911. conn->state->best_encoder->base.id);
  4912. } else {
  4913. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4914. conn->base.id);
  4915. }
  4916. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4917. sde_connector_get_topology_name(conn));
  4918. drm_mode = &encoder->crtc->state->adjusted_mode;
  4919. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4920. drm_mode->hdisplay, drm_mode->vdisplay);
  4921. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4922. if (encoder->bridge) {
  4923. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4924. /*
  4925. * For cont-splash use case, we update the mode
  4926. * configurations manually. This will skip the
  4927. * usually mode set call when actual frame is
  4928. * pushed from framework. The bridge needs to
  4929. * be updated with the current drm mode by
  4930. * calling the bridge mode set ops.
  4931. */
  4932. if (encoder->bridge->funcs) {
  4933. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4934. encoder->bridge->funcs->mode_set(encoder->bridge,
  4935. drm_mode, drm_mode);
  4936. }
  4937. } else {
  4938. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4939. }
  4940. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4941. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4942. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4943. if (!phys) {
  4944. SDE_ERROR_ENC(sde_enc,
  4945. "phys encoders not initialized\n");
  4946. return -EINVAL;
  4947. }
  4948. /* update connector for master and slave phys encoders */
  4949. phys->connector = conn;
  4950. phys->cont_splash_enabled = true;
  4951. phys->hw_pp = sde_enc->hw_pp[i];
  4952. if (phys->ops.cont_splash_mode_set)
  4953. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4954. if (phys->ops.is_master && phys->ops.is_master(phys))
  4955. sde_enc->cur_master = phys;
  4956. }
  4957. return ret;
  4958. }
  4959. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4960. bool skip_pre_kickoff)
  4961. {
  4962. struct msm_drm_thread *event_thread = NULL;
  4963. struct msm_drm_private *priv = NULL;
  4964. struct sde_encoder_virt *sde_enc = NULL;
  4965. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4966. SDE_ERROR("invalid parameters\n");
  4967. return -EINVAL;
  4968. }
  4969. priv = enc->dev->dev_private;
  4970. sde_enc = to_sde_encoder_virt(enc);
  4971. if (!sde_enc->crtc || (sde_enc->crtc->index
  4972. >= ARRAY_SIZE(priv->event_thread))) {
  4973. SDE_DEBUG_ENC(sde_enc,
  4974. "invalid cached CRTC: %d or crtc index: %d\n",
  4975. sde_enc->crtc == NULL,
  4976. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4977. return -EINVAL;
  4978. }
  4979. SDE_EVT32_VERBOSE(DRMID(enc));
  4980. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4981. if (!skip_pre_kickoff) {
  4982. kthread_queue_work(&event_thread->worker,
  4983. &sde_enc->esd_trigger_work);
  4984. kthread_flush_work(&sde_enc->esd_trigger_work);
  4985. }
  4986. /**
  4987. * panel may stop generating te signal (vsync) during esd failure. rsc
  4988. * hardware may hang without vsync. Avoid rsc hang by generating the
  4989. * vsync from watchdog timer instead of panel.
  4990. */
  4991. _sde_encoder_switch_to_watchdog_vsync(enc);
  4992. if (!skip_pre_kickoff)
  4993. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4994. return 0;
  4995. }
  4996. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4997. {
  4998. struct sde_encoder_virt *sde_enc;
  4999. if (!encoder) {
  5000. SDE_ERROR("invalid drm enc\n");
  5001. return false;
  5002. }
  5003. sde_enc = to_sde_encoder_virt(encoder);
  5004. return sde_enc->recovery_events_enabled;
  5005. }
  5006. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  5007. bool enabled)
  5008. {
  5009. struct sde_encoder_virt *sde_enc;
  5010. if (!encoder) {
  5011. SDE_ERROR("invalid drm enc\n");
  5012. return;
  5013. }
  5014. sde_enc = to_sde_encoder_virt(encoder);
  5015. sde_enc->recovery_events_enabled = enabled;
  5016. }