wlan_firmware_service_v01.h 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /* Copyright (c) 2015-2021, The Linux Foundation. All rights reserved. */
  3. /* Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved. */
  4. #ifndef WLAN_FIRMWARE_SERVICE_V01_H
  5. #define WLAN_FIRMWARE_SERVICE_V01_H
  6. #include <linux/soc/qcom/qmi.h>
  7. #define WLFW_SERVICE_ID_V01 0x45
  8. #define WLFW_SERVICE_VERS_V01 0x01
  9. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_RESP_V01 0x0055
  10. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_REQ_V01 0x0055
  11. #define QMI_WLFW_POWER_SAVE_RESP_V01 0x0050
  12. #define QMI_WLFW_CAP_REQ_V01 0x0024
  13. #define QMI_WLFW_INI_FILE_DOWNLOAD_RESP_V01 0x0056
  14. #define QMI_WLFW_CAL_REPORT_REQ_V01 0x0026
  15. #define QMI_WLFW_M3_INFO_RESP_V01 0x003C
  16. #define QMI_WLFW_CAL_REPORT_RESP_V01 0x0026
  17. #define QMI_WLFW_PCIE_LINK_CTRL_RESP_V01 0x0059
  18. #define QMI_WLFW_MAC_ADDR_RESP_V01 0x0033
  19. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_RESP_V01 0x003B
  20. #define QMI_WLFW_IND_REGISTER_REQ_V01 0x0020
  21. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_REQ_V01 0x003B
  22. #define QMI_WLFW_QDSS_TRACE_MODE_RESP_V01 0x0045
  23. #define QMI_WLFW_AUX_UC_INFO_REQ_V01 0x005A
  24. #define QMI_WLFW_FW_READY_IND_V01 0x0021
  25. #define QMI_WLFW_SOFT_SKU_INFO_RESP_V01 0x0060
  26. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_RESP_V01 0x0040
  27. #define QMI_WLFW_CAL_UPDATE_REQ_V01 0x0029
  28. #define QMI_WLFW_PHY_CAP_REQ_V01 0x0057
  29. #define QMI_WLFW_REQUEST_MEM_IND_V01 0x0035
  30. #define QMI_WLFW_QDSS_TRACE_DATA_RESP_V01 0x0042
  31. #define QMI_WLFW_RESPOND_MEM_RESP_V01 0x0036
  32. #define QMI_WLFW_VBATT_RESP_V01 0x0032
  33. #define QMI_WLFW_QDSS_TRACE_MODE_REQ_V01 0x0045
  34. #define QMI_WLFW_CAL_DOWNLOAD_REQ_V01 0x0027
  35. #define QMI_WLFW_IND_REGISTER_RESP_V01 0x0020
  36. #define QMI_WLFW_CAL_UPDATE_RESP_V01 0x0029
  37. #define QMI_WLFW_BMPS_CTRL_RESP_V01 0x005D
  38. #define QMI_WLFW_LPASS_SSR_RESP_V01 0x005E
  39. #define QMI_WLFW_AUX_UC_INFO_RESP_V01 0x005A
  40. #define QMI_WLFW_M3_INFO_REQ_V01 0x003C
  41. #define QMI_WLFW_PCIE_GEN_SWITCH_REQ_V01 0x0053
  42. #define QMI_WLFW_ANTENNA_GRANT_RESP_V01 0x0048
  43. #define QMI_WLFW_INITIATE_CAL_UPDATE_IND_V01 0x002A
  44. #define QMI_WLFW_RESPOND_MEM_REQ_V01 0x0036
  45. #define QMI_WLFW_HOST_CAP_RESP_V01 0x0034
  46. #define QMI_WLFW_MSA_READY_IND_V01 0x002B
  47. #define QMI_WLFW_WLAN_MODE_REQ_V01 0x0022
  48. #define QMI_WLFW_WLAN_CFG_RESP_V01 0x0023
  49. #define QMI_WLFW_REJUVENATE_IND_V01 0x0039
  50. #define QMI_WLFW_ATHDIAG_WRITE_REQ_V01 0x0031
  51. #define QMI_WLFW_SOC_WAKE_REQ_V01 0x004F
  52. #define QMI_WLFW_PIN_CONNECT_RESULT_IND_V01 0x002C
  53. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_RESP_V01 0x004E
  54. #define QMI_WLFW_QDSS_TRACE_SAVE_IND_V01 0x0041
  55. #define QMI_WLFW_BDF_DOWNLOAD_RESP_V01 0x0025
  56. #define QMI_WLFW_REJUVENATE_ACK_RESP_V01 0x003A
  57. #define QMI_WLFW_MSA_INFO_RESP_V01 0x002D
  58. #define QMI_WLFW_TME_LITE_INFO_RESP_V01 0x005B
  59. #define QMI_WLFW_SHUTDOWN_REQ_V01 0x0043
  60. #define QMI_WLFW_VBATT_REQ_V01 0x0032
  61. #define QMI_WLFW_PCIE_LINK_CTRL_REQ_V01 0x0059
  62. #define QMI_WLFW_MAC_ADDR_REQ_V01 0x0033
  63. #define QMI_WLFW_WLAN_CFG_REQ_V01 0x0023
  64. #define QMI_WLFW_MLO_RECONFIG_INFO_REQ_V01 0x005F
  65. #define QMI_WLFW_ANTENNA_GRANT_REQ_V01 0x0048
  66. #define QMI_WLFW_BDF_DOWNLOAD_REQ_V01 0x0025
  67. #define QMI_WLFW_FW_MEM_READY_IND_V01 0x0037
  68. #define QMI_WLFW_WLAN_HW_INIT_CFG_REQ_V01 0x0058
  69. #define QMI_WLFW_RESPOND_GET_INFO_IND_V01 0x004B
  70. #define QMI_WLFW_QDSS_TRACE_DATA_REQ_V01 0x0042
  71. #define QMI_WLFW_LPASS_SSR_REQ_V01 0x005E
  72. #define QMI_WLFW_MLO_RECONFIG_INFO_RESP_V01 0x005F
  73. #define QMI_WLFW_CAL_DOWNLOAD_RESP_V01 0x0027
  74. #define QMI_WLFW_INI_RESP_V01 0x002F
  75. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_REQ_V01 0x0040
  76. #define QMI_WLFW_ANTENNA_SWITCH_REQ_V01 0x0047
  77. #define QMI_WLFW_QDSS_TRACE_REQ_MEM_IND_V01 0x003F
  78. #define QMI_WLFW_INITIATE_CAL_DOWNLOAD_IND_V01 0x0028
  79. #define QMI_WLFW_ATHDIAG_WRITE_RESP_V01 0x0031
  80. #define QMI_WLFW_FW_SSR_IND_V01 0x005C
  81. #define QMI_WLFW_PHY_CAP_RESP_V01 0x0057
  82. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_V01 0x0044
  83. #define QMI_WLFW_SOC_WAKE_RESP_V01 0x004F
  84. #define QMI_WLFW_GET_INFO_RESP_V01 0x004A
  85. #define QMI_WLFW_BMPS_CTRL_REQ_V01 0x005D
  86. #define QMI_WLFW_PCIE_GEN_SWITCH_RESP_V01 0x0053
  87. #define QMI_WLFW_INI_REQ_V01 0x002F
  88. #define QMI_WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_V01 0x0054
  89. #define QMI_WLFW_MSA_READY_REQ_V01 0x002E
  90. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_REQ_V01 0x004E
  91. #define QMI_WLFW_CAP_RESP_V01 0x0024
  92. #define QMI_WLFW_REJUVENATE_ACK_REQ_V01 0x003A
  93. #define QMI_WLFW_ATHDIAG_READ_RESP_V01 0x0030
  94. #define QMI_WLFW_ANTENNA_SWITCH_RESP_V01 0x0047
  95. #define QMI_WLFW_DEVICE_INFO_REQ_V01 0x004C
  96. #define QMI_WLFW_MSA_INFO_REQ_V01 0x002D
  97. #define QMI_WLFW_HOST_CAP_REQ_V01 0x0034
  98. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_V01 0x0044
  99. #define QMI_WLFW_GET_INFO_REQ_V01 0x004A
  100. #define QMI_WLFW_SOFT_SKU_INFO_REQ_V01 0x0060
  101. #define QMI_WLFW_CAL_DONE_IND_V01 0x003E
  102. #define QMI_WLFW_M3_DUMP_UPLOAD_REQ_IND_V01 0x004D
  103. #define QMI_WLFW_WFC_CALL_STATUS_RESP_V01 0x0049
  104. #define QMI_WLFW_FW_INIT_DONE_IND_V01 0x0038
  105. #define QMI_WLFW_POWER_SAVE_REQ_V01 0x0050
  106. #define QMI_WLFW_XO_CAL_IND_V01 0x003D
  107. #define QMI_WLFW_SHUTDOWN_RESP_V01 0x0043
  108. #define QMI_WLFW_ATHDIAG_READ_REQ_V01 0x0030
  109. #define QMI_WLFW_WFC_CALL_TWT_CONFIG_IND_V01 0x0051
  110. #define QMI_WLFW_WLAN_MODE_RESP_V01 0x0022
  111. #define QMI_WLFW_WFC_CALL_STATUS_REQ_V01 0x0049
  112. #define QMI_WLFW_DEVICE_INFO_RESP_V01 0x004C
  113. #define QMI_WLFW_MSA_READY_RESP_V01 0x002E
  114. #define QMI_WLFW_WLAN_HW_INIT_CFG_RESP_V01 0x0058
  115. #define QMI_WLFW_INI_FILE_DOWNLOAD_REQ_V01 0x0056
  116. #define QMI_WLFW_QDSS_TRACE_FREE_IND_V01 0x0046
  117. #define QMI_WLFW_TME_LITE_INFO_REQ_V01 0x005B
  118. #define QMI_WLFW_QDSS_MEM_READY_IND_V01 0x0052
  119. #define QMI_WLFW_MAX_NUM_CAL_V01 5
  120. #define QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 64
  121. #define QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01 3
  122. #define QMI_WLFW_MAX_MLO_CHIP_V01 3
  123. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V01 24
  124. #define QMI_WLFW_MAX_BUILD_ID_LEN_V01 128
  125. #define QMI_WLFW_MAX_DEV_MEM_NUM_V01 4
  126. #define QMI_WLFW_MAX_NUM_SHARE_MEM_V01 8
  127. #define QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01 2
  128. #define QMI_WLFW_MAX_NUM_SVC_V01 24
  129. #define QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01 2
  130. #define QMI_WLFW_MAC_ADDR_SIZE_V01 6
  131. #define QMI_WLFW_MAX_NUM_GPIO_INFO_V01 20
  132. #define QMI_WLFW_MLO_V2_CHP_V01 4
  133. #define QMI_WLFW_MAX_NUM_MEM_CFG_V01 2
  134. #define QMI_WLFW_PMU_PARAMS_MAX_V01 16
  135. #define QMI_WLFW_MAX_NUM_MEM_SEG_V01 52
  136. #define QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01 256
  137. #define QMI_WLFW_MAX_DATA_SIZE_V01 6144
  138. #define QMI_WLFW_FUNCTION_NAME_LEN_V01 128
  139. #define QMI_WLFW_MAX_NUM_CE_V01 12
  140. #define QMI_WLFW_MAX_TIMESTAMP_LEN_V01 32
  141. #define QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01 10
  142. #define QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01 32
  143. #define QMI_WLFW_MAX_STR_LEN_V01 16
  144. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01 60
  145. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01 36
  146. #define QMI_WLFW_MAX_ADJ_CHIP_V01 2
  147. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_USAGE_V01 40
  148. #define QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01 6144
  149. #define QMI_WLFW_MAX_NUM_GPIO_V01 32
  150. enum wlfw_driver_mode_enum_v01 {
  151. WLFW_DRIVER_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  152. QMI_WLFW_MISSION_V01 = 0,
  153. QMI_WLFW_FTM_V01 = 1,
  154. QMI_WLFW_EPPING_V01 = 2,
  155. QMI_WLFW_WALTEST_V01 = 3,
  156. QMI_WLFW_OFF_V01 = 4,
  157. QMI_WLFW_CCPM_V01 = 5,
  158. QMI_WLFW_QVIT_V01 = 6,
  159. QMI_WLFW_CALIBRATION_V01 = 7,
  160. QMI_WLFW_FTM_CALIBRATION_V01 = 10,
  161. WLFW_DRIVER_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  162. };
  163. enum wlfw_cal_temp_id_enum_v01 {
  164. WLFW_CAL_TEMP_ID_ENUM_MIN_VAL_V01 = INT_MIN,
  165. QMI_WLFW_CAL_TEMP_IDX_0_V01 = 0,
  166. QMI_WLFW_CAL_TEMP_IDX_1_V01 = 1,
  167. QMI_WLFW_CAL_TEMP_IDX_2_V01 = 2,
  168. QMI_WLFW_CAL_TEMP_IDX_3_V01 = 3,
  169. QMI_WLFW_CAL_TEMP_IDX_4_V01 = 4,
  170. WLFW_CAL_TEMP_ID_ENUM_MAX_VAL_V01 = INT_MAX,
  171. };
  172. enum wlfw_pipedir_enum_v01 {
  173. WLFW_PIPEDIR_ENUM_MIN_VAL_V01 = INT_MIN,
  174. QMI_WLFW_PIPEDIR_NONE_V01 = 0,
  175. QMI_WLFW_PIPEDIR_IN_V01 = 1,
  176. QMI_WLFW_PIPEDIR_OUT_V01 = 2,
  177. QMI_WLFW_PIPEDIR_INOUT_V01 = 3,
  178. WLFW_PIPEDIR_ENUM_MAX_VAL_V01 = INT_MAX,
  179. };
  180. enum wlfw_mem_type_enum_v01 {
  181. WLFW_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  182. QMI_WLFW_MEM_TYPE_MSA_V01 = 0,
  183. QMI_WLFW_MEM_TYPE_DDR_V01 = 1,
  184. QMI_WLFW_MEM_BDF_V01 = 2,
  185. QMI_WLFW_MEM_M3_V01 = 3,
  186. QMI_WLFW_MEM_CAL_V01 = 4,
  187. QMI_WLFW_MEM_DPD_V01 = 5,
  188. QMI_WLFW_MEM_QDSS_V01 = 6,
  189. QMI_WLFW_MEM_HANG_DATA_V01 = 7,
  190. QMI_WLFW_MLO_GLOBAL_MEM_V01 = 8,
  191. QMI_WLFW_PAGEABLE_MEM_V01 = 9,
  192. QMI_WLFW_AFC_MEM_V01 = 10,
  193. QMI_WLFW_MEM_LPASS_SHARED_V01 = 11,
  194. QMI_WLFW_MEM_CALDB_SEG_V01 = 12,
  195. WLFW_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  196. };
  197. enum wlfw_share_mem_type_enum_v01 {
  198. WLFW_SHARE_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  199. QMI_WLFW_SHARE_MEM_CRASHDBG_V01 = 0,
  200. QMI_WLFW_SHARE_MEM_TXSAR_V01 = 1,
  201. QMI_WLFW_SHARE_MEM_AFC_V01 = 2,
  202. QMI_WLFW_SHARE_MEM_REMOTE_COPY_V01 = 3,
  203. QMI_WLFW_SHARE_MEM_MAX_V01 = 8,
  204. WLFW_SHARE_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  205. };
  206. enum wlfw_qdss_trace_mode_enum_v01 {
  207. WLFW_QDSS_TRACE_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  208. QMI_WLFW_QDSS_TRACE_OFF_V01 = 0,
  209. QMI_WLFW_QDSS_TRACE_ON_V01 = 1,
  210. WLFW_QDSS_TRACE_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  211. };
  212. enum wlfw_wfc_media_quality_v01 {
  213. WLFW_WFC_MEDIA_QUALITY_MIN_VAL_V01 = INT_MIN,
  214. QMI_WLFW_WFC_MEDIA_QUAL_NOT_AVAILABLE_V01 = 0,
  215. QMI_WLFW_WFC_MEDIA_QUAL_BAD_V01 = 1,
  216. QMI_WLFW_WFC_MEDIA_QUAL_GOOD_V01 = 2,
  217. QMI_WLFW_WFC_MEDIA_QUAL_EXCELLENT_V01 = 3,
  218. WLFW_WFC_MEDIA_QUALITY_MAX_VAL_V01 = INT_MAX,
  219. };
  220. enum wlfw_soc_wake_enum_v01 {
  221. WLFW_SOC_WAKE_ENUM_MIN_VAL_V01 = INT_MIN,
  222. QMI_WLFW_WAKE_REQUEST_V01 = 0,
  223. QMI_WLFW_WAKE_RELEASE_V01 = 1,
  224. WLFW_SOC_WAKE_ENUM_MAX_VAL_V01 = INT_MAX,
  225. };
  226. enum wlfw_host_build_type_v01 {
  227. WLFW_HOST_BUILD_TYPE_MIN_VAL_V01 = INT_MIN,
  228. QMI_HOST_BUILD_TYPE_UNSPECIFIED_V01 = 0,
  229. QMI_HOST_BUILD_TYPE_PRIMARY_V01 = 1,
  230. QMI_HOST_BUILD_TYPE_SECONDARY_V01 = 2,
  231. WLFW_HOST_BUILD_TYPE_MAX_VAL_V01 = INT_MAX,
  232. };
  233. enum wlfw_qmi_param_value_v01 {
  234. WLFW_QMI_PARAM_VALUE_MIN_VAL_V01 = INT_MIN,
  235. QMI_PARAM_INVALID_V01 = 0,
  236. QMI_PARAM_ENABLE_V01 = 1,
  237. QMI_PARAM_DISABLE_V01 = 2,
  238. WLFW_QMI_PARAM_VALUE_MAX_VAL_V01 = INT_MAX,
  239. };
  240. enum wlfw_rd_card_chain_cap_v01 {
  241. WLFW_RD_CARD_CHAIN_CAP_MIN_VAL_V01 = INT_MIN,
  242. WLFW_RD_CARD_CHAIN_CAP_UNSPECIFIED_V01 = 0,
  243. WLFW_RD_CARD_CHAIN_CAP_1x1_V01 = 1,
  244. WLFW_RD_CARD_CHAIN_CAP_2x2_V01 = 2,
  245. WLFW_RD_CARD_CHAIN_CAP_MAX_VAL_V01 = INT_MAX,
  246. };
  247. enum wlfw_he_channel_width_cap_v01 {
  248. WLFW_HE_CHANNEL_WIDTH_CAP_MIN_VAL_V01 = INT_MIN,
  249. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_UNSPECIFIED_V01 = 0,
  250. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_80MHZ_V01 = 1,
  251. WLFW_PHY_HE_CHANNEL_WIDTH_CAP_160MHZ_V01 = 2,
  252. WLFW_HE_CHANNEL_WIDTH_CAP_MAX_VAL_V01 = INT_MAX,
  253. };
  254. enum wlfw_phy_qam_cap_v01 {
  255. WLFW_PHY_QAM_CAP_MIN_VAL_V01 = INT_MIN,
  256. WLFW_PHY_QAM_CAP_UNSPECIFIED_V01 = 0,
  257. WLFW_PHY_QAM_CAP_1K_V01 = 1,
  258. WLFW_PHY_QAM_CAP_4K_V01 = 2,
  259. WLFW_PHY_QAM_CAP_MAX_VAL_V01 = INT_MAX,
  260. };
  261. enum wlfw_pcie_gen_speed_v01 {
  262. WLFW_PCIE_GEN_SPEED_MIN_VAL_V01 = INT_MIN,
  263. QMI_PCIE_GEN_SPEED_INVALID_V01 = 0,
  264. QMI_PCIE_GEN_SPEED_1_V01 = 1,
  265. QMI_PCIE_GEN_SPEED_2_V01 = 2,
  266. QMI_PCIE_GEN_SPEED_3_V01 = 3,
  267. WLFW_PCIE_GEN_SPEED_MAX_VAL_V01 = INT_MAX,
  268. };
  269. enum wlfw_power_save_mode_v01 {
  270. WLFW_POWER_SAVE_MODE_MIN_VAL_V01 = INT_MIN,
  271. WLFW_POWER_SAVE_ENTER_V01 = 0,
  272. WLFW_POWER_SAVE_EXIT_V01 = 1,
  273. WLFW_POWER_SAVE_MODE_MAX_VAL_V01 = INT_MAX,
  274. };
  275. enum wlfw_m3_segment_type_v01 {
  276. WLFW_M3_SEGMENT_TYPE_MIN_VAL_V01 = INT_MIN,
  277. QMI_M3_SEGMENT_INVALID_V01 = 0,
  278. QMI_M3_SEGMENT_PHYAREG_V01 = 1,
  279. QMI_M3_SEGMENT_PHYDBG_V01 = 2,
  280. QMI_M3_SEGMENT_WMAC0_REG_V01 = 3,
  281. QMI_M3_SEGMENT_WCSSDBG_V01 = 4,
  282. QMI_M3_SEGMENT_PHYAPDMEM_V01 = 5,
  283. QMI_M3_SEGMENT_MAX_V01 = 6,
  284. WLFW_M3_SEGMENT_TYPE_MAX_VAL_V01 = INT_MAX,
  285. };
  286. enum cnss_feature_v01 {
  287. CNSS_FEATURE_MIN_VAL_V01 = INT_MIN,
  288. BOOTSTRAP_CLOCK_SELECT_V01 = 0,
  289. CNSS_DRV_SUPPORT_V01 = 1,
  290. CNSS_WLAN_EN_SUPPORT_V01 = 2,
  291. CNSS_QDSS_CFG_MISS_V01 = 3,
  292. CNSS_PCIE_PERST_NO_PULL_V01 = 4,
  293. CNSS_RC_EP_ULTRASHORT_CHANNEL_V01 = 5,
  294. CNSS_AUX_UC_SUPPORT_V01 = 6,
  295. CNSS_MAX_FEATURE_V01 = 64,
  296. CNSS_FEATURE_MAX_VAL_V01 = INT_MAX,
  297. };
  298. enum wlfw_bdf_dnld_method_v01 {
  299. WLFW_BDF_DNLD_METHOD_MIN_VAL_V01 = INT_MIN,
  300. WLFW_DIRECT_BDF_COPY_V01 = 0,
  301. WLFW_SEND_BDF_OVER_QMI_V01 = 1,
  302. WLFW_BDF_DNLD_METHOD_MAX_VAL_V01 = INT_MAX,
  303. };
  304. enum wlfw_gpio_info_type_v01 {
  305. WLFW_GPIO_INFO_TYPE_MIN_VAL_V01 = INT_MIN,
  306. WLAN_EN_GPIO_V01 = 0,
  307. BT_EN_GPIO_V01 = 1,
  308. HOST_SOL_GPIO_V01 = 2,
  309. TARGET_SOL_GPIO_V01 = 3,
  310. GPIO_TYPE_MAX_V01 = 4,
  311. WLFW_GPIO_INFO_TYPE_MAX_VAL_V01 = INT_MAX,
  312. };
  313. enum wlfw_ini_file_type_v01 {
  314. WLFW_INI_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  315. WLFW_INI_CFG_FILE_V01 = 0,
  316. WLFW_CONN_ROAM_INI_V01 = 1,
  317. WLFW_INI_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  318. };
  319. enum wlfw_wlan_rf_subtype_v01 {
  320. WLFW_WLAN_RF_SUBTYPE_MIN_VAL_V01 = INT_MIN,
  321. WLFW_WLAN_RF_SLATE_V01 = 0,
  322. WLFW_WLAN_RF_APACHE_V01 = 1,
  323. WLFW_WLAN_RF_SUBTYPE_MAX_VAL_V01 = INT_MAX,
  324. };
  325. enum wlfw_pcie_link_state_enum_v01 {
  326. WLFW_PCIE_LINK_STATE_ENUM_MIN_VAL_V01 = INT_MIN,
  327. QMI_WLFW_PCIE_ALLOW_LOW_PWR_V01 = 0,
  328. QMI_WLFW_PCIE_PREVENT_LOW_PWR_V01 = 1,
  329. WLFW_PCIE_LINK_STATE_ENUM_MAX_VAL_V01 = INT_MAX,
  330. };
  331. enum wlfw_tme_lite_file_type_v01 {
  332. WLFW_TME_LITE_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  333. WLFW_TME_LITE_PATCH_FILE_V01 = 0,
  334. WLFW_TME_LITE_OEM_FUSE_FILE_V01 = 1,
  335. WLFW_TME_LITE_RPR_FILE_V01 = 2,
  336. WLFW_TME_LITE_DPR_FILE_V01 = 3,
  337. WLFW_TME_LITE_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  338. };
  339. enum wlfw_bmps_state_enum_v01 {
  340. WLFW_BMPS_STATE_ENUM_MIN_VAL_V01 = INT_MIN,
  341. QMI_WLFW_BMPS_ENABLE_V01 = 0,
  342. QMI_WLFW_BMPS_DISABLE_V01 = 1,
  343. WLFW_BMPS_STATE_ENUM_MAX_VAL_V01 = INT_MAX,
  344. };
  345. enum wlfw_fw_ssr_reason_v01 {
  346. WLFW_FW_SSR_REASON_MIN_VAL_V01 = INT_MIN,
  347. WLFW_FW_SSR_REASON_DEFAULT_V01 = 0,
  348. WLFW_FW_SSR_REASON_XPAN_V01 = 1,
  349. WLFW_FW_SSR_REASON_MAX_VAL_V01 = INT_MAX,
  350. };
  351. enum wlfw_lpass_ssr_reason_v01 {
  352. WLFW_LPASS_SSR_REASON_MIN_VAL_V01 = INT_MIN,
  353. WLFW_LPASS_SSR_REASON_NON_CE_V01 = 0,
  354. WLFW_LPASS_SSR_REASON_CE_V01 = 1,
  355. WLFW_LPASS_SSR_REASON_MAX_VAL_V01 = INT_MAX,
  356. };
  357. #define QMI_WLFW_CE_ATTR_FLAGS_V01 ((u32)0x00)
  358. #define QMI_WLFW_CE_ATTR_NO_SNOOP_V01 ((u32)0x01)
  359. #define QMI_WLFW_CE_ATTR_BYTE_SWAP_DATA_V01 ((u32)0x02)
  360. #define QMI_WLFW_CE_ATTR_SWIZZLE_DESCRIPTORS_V01 ((u32)0x04)
  361. #define QMI_WLFW_CE_ATTR_DISABLE_INTR_V01 ((u32)0x08)
  362. #define QMI_WLFW_CE_ATTR_ENABLE_POLL_V01 ((u32)0x10)
  363. #define QMI_WLFW_ALREADY_REGISTERED_V01 ((u64)0x01ULL)
  364. #define QMI_WLFW_FW_READY_V01 ((u64)0x02ULL)
  365. #define QMI_WLFW_MSA_READY_V01 ((u64)0x04ULL)
  366. #define QMI_WLFW_FW_MEM_READY_V01 ((u64)0x08ULL)
  367. #define QMI_WLFW_FW_INIT_DONE_V01 ((u64)0x10ULL)
  368. #define QMI_WLFW_FW_REJUVENATE_V01 ((u64)0x01ULL)
  369. #define QMI_WLFW_HW_XPA_V01 ((u64)0x01ULL)
  370. #define QMI_WLFW_CBC_FILE_DOWNLOAD_V01 ((u64)0x02ULL)
  371. #define QMI_WLFW_HOST_PCIE_GEN_SWITCH_V01 ((u64)0x01ULL)
  372. #define QMI_WLFW_DIRECT_LINK_SUPPORT_V01 ((u64)0x02ULL)
  373. #define QMI_WLFW_AUX_UC_SUPPORT_V01 ((u64)0x04ULL)
  374. #define QMI_WLFW_CALDB_SEG_DDR_SUPPORT_V01 ((u64)0x08ULL)
  375. struct wlfw_ce_tgt_pipe_cfg_s_v01 {
  376. u32 pipe_num;
  377. enum wlfw_pipedir_enum_v01 pipe_dir;
  378. u32 nentries;
  379. u32 nbytes_max;
  380. u32 flags;
  381. };
  382. struct wlfw_ce_svc_pipe_cfg_s_v01 {
  383. u32 service_id;
  384. enum wlfw_pipedir_enum_v01 pipe_dir;
  385. u32 pipe_num;
  386. };
  387. struct wlfw_shadow_reg_cfg_s_v01 {
  388. u16 id;
  389. u16 offset;
  390. };
  391. struct wlfw_shadow_reg_v2_cfg_s_v01 {
  392. u32 addr;
  393. };
  394. struct wlfw_rri_over_ddr_cfg_s_v01 {
  395. u32 base_addr_low;
  396. u32 base_addr_high;
  397. };
  398. struct wlfw_msi_cfg_s_v01 {
  399. u16 ce_id;
  400. u16 msi_vector;
  401. };
  402. struct wlfw_memory_region_info_s_v01 {
  403. u64 region_addr;
  404. u32 size;
  405. u8 secure_flag;
  406. };
  407. struct wlfw_mem_cfg_s_v01 {
  408. u64 offset;
  409. u32 size;
  410. u8 secure_flag;
  411. };
  412. struct wlfw_mem_seg_s_v01 {
  413. u32 size;
  414. enum wlfw_mem_type_enum_v01 type;
  415. u32 mem_cfg_len;
  416. struct wlfw_mem_cfg_s_v01 mem_cfg[QMI_WLFW_MAX_NUM_MEM_CFG_V01];
  417. };
  418. struct wlfw_mem_seg_resp_s_v01 {
  419. u64 addr;
  420. u32 size;
  421. enum wlfw_mem_type_enum_v01 type;
  422. u8 restore;
  423. };
  424. struct wlfw_rf_chip_info_s_v01 {
  425. u32 chip_id;
  426. u32 chip_family;
  427. };
  428. struct wlfw_rf_board_info_s_v01 {
  429. u32 board_id;
  430. };
  431. struct wlfw_soc_info_s_v01 {
  432. u32 soc_id;
  433. };
  434. struct wlfw_fw_version_info_s_v01 {
  435. u32 fw_version;
  436. char fw_build_timestamp[QMI_WLFW_MAX_TIMESTAMP_LEN_V01 + 1];
  437. };
  438. struct wlfw_host_ddr_range_s_v01 {
  439. u64 start;
  440. u64 size;
  441. };
  442. struct wlfw_m3_segment_info_s_v01 {
  443. enum wlfw_m3_segment_type_v01 type;
  444. u64 addr;
  445. u64 size;
  446. char name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  447. };
  448. struct wlfw_dev_mem_info_s_v01 {
  449. u64 start;
  450. u64 size;
  451. };
  452. struct mlo_chip_info_s_v01 {
  453. u8 chip_id;
  454. u8 num_local_links;
  455. u8 hw_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  456. u8 valid_mlo_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  457. };
  458. struct mlo_chip_v2_info_s_v01 {
  459. struct mlo_chip_info_s_v01 mlo_chip_info;
  460. u8 adj_mlo_num_chips;
  461. struct mlo_chip_info_s_v01 adj_mlo_chip_info[QMI_WLFW_MAX_ADJ_CHIP_V01];
  462. };
  463. struct wlfw_pmu_param_v01 {
  464. u8 pin_name[QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01];
  465. u32 wake_volt_valid;
  466. u32 wake_volt;
  467. u32 sleep_volt_valid;
  468. u32 sleep_volt;
  469. };
  470. struct wlfw_pmu_cfg_v01 {
  471. u32 pmu_param_len;
  472. struct wlfw_pmu_param_v01 pmu_param[QMI_WLFW_PMU_PARAMS_MAX_V01];
  473. };
  474. struct wlfw_shadow_reg_v3_cfg_s_v01 {
  475. u32 addr;
  476. };
  477. struct wlfw_share_mem_info_s_v01 {
  478. enum wlfw_share_mem_type_enum_v01 type;
  479. u64 start;
  480. u64 size;
  481. };
  482. struct wlfw_host_pcie_link_info_s_v01 {
  483. u32 pci_link_speed;
  484. u32 pci_link_width;
  485. };
  486. struct wlchip_serial_id_v01 {
  487. u32 serial_id_msb;
  488. u32 serial_id_lsb;
  489. };
  490. struct wlfw_ind_register_req_msg_v01 {
  491. u8 fw_ready_enable_valid;
  492. u8 fw_ready_enable;
  493. u8 initiate_cal_download_enable_valid;
  494. u8 initiate_cal_download_enable;
  495. u8 initiate_cal_update_enable_valid;
  496. u8 initiate_cal_update_enable;
  497. u8 msa_ready_enable_valid;
  498. u8 msa_ready_enable;
  499. u8 pin_connect_result_enable_valid;
  500. u8 pin_connect_result_enable;
  501. u8 client_id_valid;
  502. u32 client_id;
  503. u8 request_mem_enable_valid;
  504. u8 request_mem_enable;
  505. u8 fw_mem_ready_enable_valid;
  506. u8 fw_mem_ready_enable;
  507. u8 fw_init_done_enable_valid;
  508. u8 fw_init_done_enable;
  509. u8 rejuvenate_enable_valid;
  510. u32 rejuvenate_enable;
  511. u8 xo_cal_enable_valid;
  512. u8 xo_cal_enable;
  513. u8 cal_done_enable_valid;
  514. u8 cal_done_enable;
  515. u8 qdss_trace_req_mem_enable_valid;
  516. u8 qdss_trace_req_mem_enable;
  517. u8 qdss_trace_save_enable_valid;
  518. u8 qdss_trace_save_enable;
  519. u8 qdss_trace_free_enable_valid;
  520. u8 qdss_trace_free_enable;
  521. u8 respond_get_info_enable_valid;
  522. u8 respond_get_info_enable;
  523. u8 m3_dump_upload_req_enable_valid;
  524. u8 m3_dump_upload_req_enable;
  525. u8 wfc_call_twt_config_enable_valid;
  526. u8 wfc_call_twt_config_enable;
  527. u8 qdss_mem_ready_enable_valid;
  528. u8 qdss_mem_ready_enable;
  529. u8 m3_dump_upload_segments_req_enable_valid;
  530. u8 m3_dump_upload_segments_req_enable;
  531. u8 fw_ssr_enable_valid;
  532. u8 fw_ssr_enable;
  533. };
  534. #define WLFW_IND_REGISTER_REQ_MSG_V01_MAX_MSG_LEN 90
  535. extern struct qmi_elem_info wlfw_ind_register_req_msg_v01_ei[];
  536. struct wlfw_ind_register_resp_msg_v01 {
  537. struct qmi_response_type_v01 resp;
  538. u8 fw_status_valid;
  539. u64 fw_status;
  540. };
  541. #define WLFW_IND_REGISTER_RESP_MSG_V01_MAX_MSG_LEN 18
  542. extern struct qmi_elem_info wlfw_ind_register_resp_msg_v01_ei[];
  543. struct wlfw_fw_ready_ind_msg_v01 {
  544. char placeholder;
  545. };
  546. #define WLFW_FW_READY_IND_MSG_V01_MAX_MSG_LEN 0
  547. extern struct qmi_elem_info wlfw_fw_ready_ind_msg_v01_ei[];
  548. struct wlfw_msa_ready_ind_msg_v01 {
  549. u8 hang_data_addr_offset_valid;
  550. u32 hang_data_addr_offset;
  551. u8 hang_data_length_valid;
  552. u16 hang_data_length;
  553. };
  554. #define WLFW_MSA_READY_IND_MSG_V01_MAX_MSG_LEN 12
  555. extern struct qmi_elem_info wlfw_msa_ready_ind_msg_v01_ei[];
  556. struct wlfw_pin_connect_result_ind_msg_v01 {
  557. u8 pwr_pin_result_valid;
  558. u32 pwr_pin_result;
  559. u8 phy_io_pin_result_valid;
  560. u32 phy_io_pin_result;
  561. u8 rf_pin_result_valid;
  562. u32 rf_pin_result;
  563. };
  564. #define WLFW_PIN_CONNECT_RESULT_IND_MSG_V01_MAX_MSG_LEN 21
  565. extern struct qmi_elem_info wlfw_pin_connect_result_ind_msg_v01_ei[];
  566. struct wlfw_wlan_mode_req_msg_v01 {
  567. enum wlfw_driver_mode_enum_v01 mode;
  568. u8 hw_debug_valid;
  569. u8 hw_debug;
  570. u8 xo_cal_data_valid;
  571. u8 xo_cal_data;
  572. u8 wlan_en_delay_valid;
  573. u32 wlan_en_delay;
  574. };
  575. #define WLFW_WLAN_MODE_REQ_MSG_V01_MAX_MSG_LEN 22
  576. extern struct qmi_elem_info wlfw_wlan_mode_req_msg_v01_ei[];
  577. struct wlfw_wlan_mode_resp_msg_v01 {
  578. struct qmi_response_type_v01 resp;
  579. };
  580. #define WLFW_WLAN_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  581. extern struct qmi_elem_info wlfw_wlan_mode_resp_msg_v01_ei[];
  582. struct wlfw_wlan_cfg_req_msg_v01 {
  583. u8 host_version_valid;
  584. char host_version[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  585. u8 tgt_cfg_valid;
  586. u32 tgt_cfg_len;
  587. struct wlfw_ce_tgt_pipe_cfg_s_v01 tgt_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  588. u8 svc_cfg_valid;
  589. u32 svc_cfg_len;
  590. struct wlfw_ce_svc_pipe_cfg_s_v01 svc_cfg[QMI_WLFW_MAX_NUM_SVC_V01];
  591. u8 shadow_reg_valid;
  592. u32 shadow_reg_len;
  593. struct wlfw_shadow_reg_cfg_s_v01 shadow_reg[QMI_WLFW_MAX_NUM_SHADOW_REG_V01];
  594. u8 shadow_reg_v2_valid;
  595. u32 shadow_reg_v2_len;
  596. struct wlfw_shadow_reg_v2_cfg_s_v01 shadow_reg_v2[QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01];
  597. u8 rri_over_ddr_cfg_valid;
  598. struct wlfw_rri_over_ddr_cfg_s_v01 rri_over_ddr_cfg;
  599. u8 msi_cfg_valid;
  600. u32 msi_cfg_len;
  601. struct wlfw_msi_cfg_s_v01 msi_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  602. u8 shadow_reg_v3_valid;
  603. u32 shadow_reg_v3_len;
  604. struct wlfw_shadow_reg_v3_cfg_s_v01 shadow_reg_v3[QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01];
  605. };
  606. #define WLFW_WLAN_CFG_REQ_MSG_V01_MAX_MSG_LEN 1110
  607. extern struct qmi_elem_info wlfw_wlan_cfg_req_msg_v01_ei[];
  608. struct wlfw_wlan_cfg_resp_msg_v01 {
  609. struct qmi_response_type_v01 resp;
  610. };
  611. #define WLFW_WLAN_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  612. extern struct qmi_elem_info wlfw_wlan_cfg_resp_msg_v01_ei[];
  613. struct wlfw_cap_req_msg_v01 {
  614. char placeholder;
  615. };
  616. #define WLFW_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  617. extern struct qmi_elem_info wlfw_cap_req_msg_v01_ei[];
  618. struct wlfw_cap_resp_msg_v01 {
  619. struct qmi_response_type_v01 resp;
  620. u8 chip_info_valid;
  621. struct wlfw_rf_chip_info_s_v01 chip_info;
  622. u8 board_info_valid;
  623. struct wlfw_rf_board_info_s_v01 board_info;
  624. u8 soc_info_valid;
  625. struct wlfw_soc_info_s_v01 soc_info;
  626. u8 fw_version_info_valid;
  627. struct wlfw_fw_version_info_s_v01 fw_version_info;
  628. u8 fw_build_id_valid;
  629. char fw_build_id[QMI_WLFW_MAX_BUILD_ID_LEN_V01 + 1];
  630. u8 num_macs_valid;
  631. u8 num_macs;
  632. u8 voltage_mv_valid;
  633. u32 voltage_mv;
  634. u8 time_freq_hz_valid;
  635. u32 time_freq_hz;
  636. u8 otp_version_valid;
  637. u32 otp_version;
  638. u8 eeprom_caldata_read_timeout_valid;
  639. u32 eeprom_caldata_read_timeout;
  640. u8 fw_caps_valid;
  641. u64 fw_caps;
  642. u8 rd_card_chain_cap_valid;
  643. enum wlfw_rd_card_chain_cap_v01 rd_card_chain_cap;
  644. u8 dev_mem_info_valid;
  645. struct wlfw_dev_mem_info_s_v01 dev_mem_info[QMI_WLFW_MAX_DEV_MEM_NUM_V01];
  646. u8 foundry_name_valid;
  647. char foundry_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  648. u8 hang_data_addr_offset_valid;
  649. u32 hang_data_addr_offset;
  650. u8 hang_data_length_valid;
  651. u16 hang_data_length;
  652. u8 bdf_dnld_method_valid;
  653. enum wlfw_bdf_dnld_method_v01 bdf_dnld_method;
  654. u8 hwid_bitmap_valid;
  655. u8 hwid_bitmap;
  656. u8 ol_cpr_cfg_valid;
  657. struct wlfw_pmu_cfg_v01 ol_cpr_cfg;
  658. u8 regdb_mandatory_valid;
  659. u8 regdb_mandatory;
  660. u8 regdb_support_valid;
  661. u8 regdb_support;
  662. u8 rxgainlut_support_valid;
  663. u8 rxgainlut_support;
  664. u8 he_channel_width_cap_valid;
  665. enum wlfw_he_channel_width_cap_v01 he_channel_width_cap;
  666. u8 phy_qam_cap_valid;
  667. enum wlfw_phy_qam_cap_v01 phy_qam_cap;
  668. u8 serial_id_valid;
  669. struct wlchip_serial_id_v01 serial_id;
  670. };
  671. #define WLFW_CAP_RESP_MSG_V01_MAX_MSG_LEN 1171
  672. extern struct qmi_elem_info wlfw_cap_resp_msg_v01_ei[];
  673. struct wlfw_bdf_download_req_msg_v01 {
  674. u8 valid;
  675. u8 file_id_valid;
  676. enum wlfw_cal_temp_id_enum_v01 file_id;
  677. u8 total_size_valid;
  678. u32 total_size;
  679. u8 seg_id_valid;
  680. u32 seg_id;
  681. u8 data_valid;
  682. u32 data_len;
  683. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  684. u8 end_valid;
  685. u8 end;
  686. u8 bdf_type_valid;
  687. u8 bdf_type;
  688. };
  689. #define WLFW_BDF_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6182
  690. extern struct qmi_elem_info wlfw_bdf_download_req_msg_v01_ei[];
  691. struct wlfw_bdf_download_resp_msg_v01 {
  692. struct qmi_response_type_v01 resp;
  693. u8 host_bdf_data_valid;
  694. u64 host_bdf_data;
  695. };
  696. #define WLFW_BDF_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 18
  697. extern struct qmi_elem_info wlfw_bdf_download_resp_msg_v01_ei[];
  698. struct wlfw_cal_report_req_msg_v01 {
  699. u32 meta_data_len;
  700. enum wlfw_cal_temp_id_enum_v01 meta_data[QMI_WLFW_MAX_NUM_CAL_V01];
  701. u8 xo_cal_data_valid;
  702. u8 xo_cal_data;
  703. u8 cal_remove_supported_valid;
  704. u8 cal_remove_supported;
  705. u8 cal_file_download_size_valid;
  706. u64 cal_file_download_size;
  707. };
  708. #define WLFW_CAL_REPORT_REQ_MSG_V01_MAX_MSG_LEN 43
  709. extern struct qmi_elem_info wlfw_cal_report_req_msg_v01_ei[];
  710. struct wlfw_cal_report_resp_msg_v01 {
  711. struct qmi_response_type_v01 resp;
  712. };
  713. #define WLFW_CAL_REPORT_RESP_MSG_V01_MAX_MSG_LEN 7
  714. extern struct qmi_elem_info wlfw_cal_report_resp_msg_v01_ei[];
  715. struct wlfw_initiate_cal_download_ind_msg_v01 {
  716. enum wlfw_cal_temp_id_enum_v01 cal_id;
  717. u8 total_size_valid;
  718. u32 total_size;
  719. u8 cal_data_location_valid;
  720. u32 cal_data_location;
  721. };
  722. #define WLFW_INITIATE_CAL_DOWNLOAD_IND_MSG_V01_MAX_MSG_LEN 21
  723. extern struct qmi_elem_info wlfw_initiate_cal_download_ind_msg_v01_ei[];
  724. struct wlfw_cal_download_req_msg_v01 {
  725. u8 valid;
  726. u8 file_id_valid;
  727. enum wlfw_cal_temp_id_enum_v01 file_id;
  728. u8 total_size_valid;
  729. u32 total_size;
  730. u8 seg_id_valid;
  731. u32 seg_id;
  732. u8 data_valid;
  733. u32 data_len;
  734. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  735. u8 end_valid;
  736. u8 end;
  737. u8 cal_data_location_valid;
  738. u32 cal_data_location;
  739. };
  740. #define WLFW_CAL_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6185
  741. extern struct qmi_elem_info wlfw_cal_download_req_msg_v01_ei[];
  742. struct wlfw_cal_download_resp_msg_v01 {
  743. struct qmi_response_type_v01 resp;
  744. };
  745. #define WLFW_CAL_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  746. extern struct qmi_elem_info wlfw_cal_download_resp_msg_v01_ei[];
  747. struct wlfw_initiate_cal_update_ind_msg_v01 {
  748. enum wlfw_cal_temp_id_enum_v01 cal_id;
  749. u32 total_size;
  750. u8 cal_data_location_valid;
  751. u32 cal_data_location;
  752. };
  753. #define WLFW_INITIATE_CAL_UPDATE_IND_MSG_V01_MAX_MSG_LEN 21
  754. extern struct qmi_elem_info wlfw_initiate_cal_update_ind_msg_v01_ei[];
  755. struct wlfw_cal_update_req_msg_v01 {
  756. enum wlfw_cal_temp_id_enum_v01 cal_id;
  757. u32 seg_id;
  758. };
  759. #define WLFW_CAL_UPDATE_REQ_MSG_V01_MAX_MSG_LEN 14
  760. extern struct qmi_elem_info wlfw_cal_update_req_msg_v01_ei[];
  761. struct wlfw_cal_update_resp_msg_v01 {
  762. struct qmi_response_type_v01 resp;
  763. u8 file_id_valid;
  764. enum wlfw_cal_temp_id_enum_v01 file_id;
  765. u8 total_size_valid;
  766. u32 total_size;
  767. u8 seg_id_valid;
  768. u32 seg_id;
  769. u8 data_valid;
  770. u32 data_len;
  771. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  772. u8 end_valid;
  773. u8 end;
  774. u8 cal_data_location_valid;
  775. u32 cal_data_location;
  776. };
  777. #define WLFW_CAL_UPDATE_RESP_MSG_V01_MAX_MSG_LEN 6188
  778. extern struct qmi_elem_info wlfw_cal_update_resp_msg_v01_ei[];
  779. struct wlfw_msa_info_req_msg_v01 {
  780. u64 msa_addr;
  781. u32 size;
  782. };
  783. #define WLFW_MSA_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  784. extern struct qmi_elem_info wlfw_msa_info_req_msg_v01_ei[];
  785. struct wlfw_msa_info_resp_msg_v01 {
  786. struct qmi_response_type_v01 resp;
  787. u32 mem_region_info_len;
  788. struct wlfw_memory_region_info_s_v01 mem_region_info[QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01];
  789. };
  790. #define WLFW_MSA_INFO_RESP_MSG_V01_MAX_MSG_LEN 37
  791. extern struct qmi_elem_info wlfw_msa_info_resp_msg_v01_ei[];
  792. struct wlfw_msa_ready_req_msg_v01 {
  793. char placeholder;
  794. };
  795. #define WLFW_MSA_READY_REQ_MSG_V01_MAX_MSG_LEN 0
  796. extern struct qmi_elem_info wlfw_msa_ready_req_msg_v01_ei[];
  797. struct wlfw_msa_ready_resp_msg_v01 {
  798. struct qmi_response_type_v01 resp;
  799. };
  800. #define WLFW_MSA_READY_RESP_MSG_V01_MAX_MSG_LEN 7
  801. extern struct qmi_elem_info wlfw_msa_ready_resp_msg_v01_ei[];
  802. struct wlfw_ini_req_msg_v01 {
  803. u8 enablefwlog_valid;
  804. u8 enablefwlog;
  805. };
  806. #define WLFW_INI_REQ_MSG_V01_MAX_MSG_LEN 4
  807. extern struct qmi_elem_info wlfw_ini_req_msg_v01_ei[];
  808. struct wlfw_ini_resp_msg_v01 {
  809. struct qmi_response_type_v01 resp;
  810. };
  811. #define WLFW_INI_RESP_MSG_V01_MAX_MSG_LEN 7
  812. extern struct qmi_elem_info wlfw_ini_resp_msg_v01_ei[];
  813. struct wlfw_athdiag_read_req_msg_v01 {
  814. u32 offset;
  815. u32 mem_type;
  816. u32 data_len;
  817. };
  818. #define WLFW_ATHDIAG_READ_REQ_MSG_V01_MAX_MSG_LEN 21
  819. extern struct qmi_elem_info wlfw_athdiag_read_req_msg_v01_ei[];
  820. struct wlfw_athdiag_read_resp_msg_v01 {
  821. struct qmi_response_type_v01 resp;
  822. u8 data_valid;
  823. u32 data_len;
  824. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  825. };
  826. #define WLFW_ATHDIAG_READ_RESP_MSG_V01_MAX_MSG_LEN 6156
  827. extern struct qmi_elem_info wlfw_athdiag_read_resp_msg_v01_ei[];
  828. struct wlfw_athdiag_write_req_msg_v01 {
  829. u32 offset;
  830. u32 mem_type;
  831. u32 data_len;
  832. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  833. };
  834. #define WLFW_ATHDIAG_WRITE_REQ_MSG_V01_MAX_MSG_LEN 6163
  835. extern struct qmi_elem_info wlfw_athdiag_write_req_msg_v01_ei[];
  836. struct wlfw_athdiag_write_resp_msg_v01 {
  837. struct qmi_response_type_v01 resp;
  838. };
  839. #define WLFW_ATHDIAG_WRITE_RESP_MSG_V01_MAX_MSG_LEN 7
  840. extern struct qmi_elem_info wlfw_athdiag_write_resp_msg_v01_ei[];
  841. struct wlfw_vbatt_req_msg_v01 {
  842. u64 voltage_uv;
  843. };
  844. #define WLFW_VBATT_REQ_MSG_V01_MAX_MSG_LEN 11
  845. extern struct qmi_elem_info wlfw_vbatt_req_msg_v01_ei[];
  846. struct wlfw_vbatt_resp_msg_v01 {
  847. struct qmi_response_type_v01 resp;
  848. };
  849. #define WLFW_VBATT_RESP_MSG_V01_MAX_MSG_LEN 7
  850. extern struct qmi_elem_info wlfw_vbatt_resp_msg_v01_ei[];
  851. struct wlfw_mac_addr_req_msg_v01 {
  852. u8 mac_addr_valid;
  853. u8 mac_addr[QMI_WLFW_MAC_ADDR_SIZE_V01];
  854. };
  855. #define WLFW_MAC_ADDR_REQ_MSG_V01_MAX_MSG_LEN 9
  856. extern struct qmi_elem_info wlfw_mac_addr_req_msg_v01_ei[];
  857. struct wlfw_mac_addr_resp_msg_v01 {
  858. struct qmi_response_type_v01 resp;
  859. };
  860. #define WLFW_MAC_ADDR_RESP_MSG_V01_MAX_MSG_LEN 7
  861. extern struct qmi_elem_info wlfw_mac_addr_resp_msg_v01_ei[];
  862. struct wlfw_host_cap_req_msg_v01 {
  863. u8 num_clients_valid;
  864. u32 num_clients;
  865. u8 wake_msi_valid;
  866. u32 wake_msi;
  867. u8 gpios_valid;
  868. u32 gpios_len;
  869. u32 gpios[QMI_WLFW_MAX_NUM_GPIO_V01];
  870. u8 nm_modem_valid;
  871. u8 nm_modem;
  872. u8 bdf_support_valid;
  873. u8 bdf_support;
  874. u8 bdf_cache_support_valid;
  875. u8 bdf_cache_support;
  876. u8 m3_support_valid;
  877. u8 m3_support;
  878. u8 m3_cache_support_valid;
  879. u8 m3_cache_support;
  880. u8 cal_filesys_support_valid;
  881. u8 cal_filesys_support;
  882. u8 cal_cache_support_valid;
  883. u8 cal_cache_support;
  884. u8 cal_done_valid;
  885. u8 cal_done;
  886. u8 mem_bucket_valid;
  887. u32 mem_bucket;
  888. u8 mem_cfg_mode_valid;
  889. u8 mem_cfg_mode;
  890. u8 cal_duration_valid;
  891. u16 cal_duration;
  892. u8 platform_name_valid;
  893. char platform_name[QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 + 1];
  894. u8 ddr_range_valid;
  895. struct wlfw_host_ddr_range_s_v01 ddr_range[QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01];
  896. u8 host_build_type_valid;
  897. enum wlfw_host_build_type_v01 host_build_type;
  898. u8 mlo_capable_valid;
  899. u8 mlo_capable;
  900. u8 mlo_chip_id_valid;
  901. u16 mlo_chip_id;
  902. u8 mlo_group_id_valid;
  903. u8 mlo_group_id;
  904. u8 max_mlo_peer_valid;
  905. u16 max_mlo_peer;
  906. u8 mlo_num_chips_valid;
  907. u8 mlo_num_chips;
  908. u8 mlo_chip_info_valid;
  909. struct mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_MLO_CHIP_V01];
  910. u8 feature_list_valid;
  911. u64 feature_list;
  912. u8 num_wlan_clients_valid;
  913. u16 num_wlan_clients;
  914. u8 num_wlan_vaps_valid;
  915. u8 num_wlan_vaps;
  916. u8 wake_msi_addr_valid;
  917. u32 wake_msi_addr;
  918. u8 wlan_enable_delay_valid;
  919. u32 wlan_enable_delay;
  920. u8 ddr_type_valid;
  921. u32 ddr_type;
  922. u8 gpio_info_valid;
  923. u32 gpio_info_len;
  924. u32 gpio_info[QMI_WLFW_MAX_NUM_GPIO_INFO_V01];
  925. u8 fw_ini_cfg_support_valid;
  926. u8 fw_ini_cfg_support;
  927. u8 mlo_chip_v2_info_valid;
  928. struct mlo_chip_v2_info_s_v01 mlo_chip_v2_info[QMI_WLFW_MLO_V2_CHP_V01];
  929. u8 pcie_link_info_valid;
  930. struct wlfw_host_pcie_link_info_s_v01 pcie_link_info;
  931. };
  932. #define WLFW_HOST_CAP_REQ_MSG_V01_MAX_MSG_LEN 581
  933. extern struct qmi_elem_info wlfw_host_cap_req_msg_v01_ei[];
  934. struct wlfw_host_cap_resp_msg_v01 {
  935. struct qmi_response_type_v01 resp;
  936. };
  937. #define WLFW_HOST_CAP_RESP_MSG_V01_MAX_MSG_LEN 7
  938. extern struct qmi_elem_info wlfw_host_cap_resp_msg_v01_ei[];
  939. struct wlfw_request_mem_ind_msg_v01 {
  940. u32 mem_seg_len;
  941. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  942. };
  943. #define WLFW_REQUEST_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  944. extern struct qmi_elem_info wlfw_request_mem_ind_msg_v01_ei[];
  945. struct wlfw_respond_mem_req_msg_v01 {
  946. u32 mem_seg_len;
  947. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  948. };
  949. #define WLFW_RESPOND_MEM_REQ_MSG_V01_MAX_MSG_LEN 888
  950. extern struct qmi_elem_info wlfw_respond_mem_req_msg_v01_ei[];
  951. struct wlfw_respond_mem_resp_msg_v01 {
  952. struct qmi_response_type_v01 resp;
  953. u8 share_mem_valid;
  954. u32 share_mem_len;
  955. struct wlfw_share_mem_info_s_v01 share_mem[QMI_WLFW_MAX_NUM_SHARE_MEM_V01];
  956. };
  957. #define WLFW_RESPOND_MEM_RESP_MSG_V01_MAX_MSG_LEN 171
  958. extern struct qmi_elem_info wlfw_respond_mem_resp_msg_v01_ei[];
  959. struct wlfw_fw_mem_ready_ind_msg_v01 {
  960. char placeholder;
  961. };
  962. #define WLFW_FW_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  963. extern struct qmi_elem_info wlfw_fw_mem_ready_ind_msg_v01_ei[];
  964. struct wlfw_fw_init_done_ind_msg_v01 {
  965. u8 hang_data_addr_offset_valid;
  966. u32 hang_data_addr_offset;
  967. u8 hang_data_length_valid;
  968. u16 hang_data_length;
  969. };
  970. #define WLFW_FW_INIT_DONE_IND_MSG_V01_MAX_MSG_LEN 12
  971. extern struct qmi_elem_info wlfw_fw_init_done_ind_msg_v01_ei[];
  972. struct wlfw_rejuvenate_ind_msg_v01 {
  973. u8 cause_for_rejuvenation_valid;
  974. u8 cause_for_rejuvenation;
  975. u8 requesting_sub_system_valid;
  976. u8 requesting_sub_system;
  977. u8 line_number_valid;
  978. u16 line_number;
  979. u8 function_name_valid;
  980. char function_name[QMI_WLFW_FUNCTION_NAME_LEN_V01 + 1];
  981. };
  982. #define WLFW_REJUVENATE_IND_MSG_V01_MAX_MSG_LEN 144
  983. extern struct qmi_elem_info wlfw_rejuvenate_ind_msg_v01_ei[];
  984. struct wlfw_rejuvenate_ack_req_msg_v01 {
  985. char placeholder;
  986. };
  987. #define WLFW_REJUVENATE_ACK_REQ_MSG_V01_MAX_MSG_LEN 0
  988. extern struct qmi_elem_info wlfw_rejuvenate_ack_req_msg_v01_ei[];
  989. struct wlfw_rejuvenate_ack_resp_msg_v01 {
  990. struct qmi_response_type_v01 resp;
  991. };
  992. #define WLFW_REJUVENATE_ACK_RESP_MSG_V01_MAX_MSG_LEN 7
  993. extern struct qmi_elem_info wlfw_rejuvenate_ack_resp_msg_v01_ei[];
  994. struct wlfw_dynamic_feature_mask_req_msg_v01 {
  995. u8 mask_valid;
  996. u64 mask;
  997. };
  998. #define WLFW_DYNAMIC_FEATURE_MASK_REQ_MSG_V01_MAX_MSG_LEN 11
  999. extern struct qmi_elem_info wlfw_dynamic_feature_mask_req_msg_v01_ei[];
  1000. struct wlfw_dynamic_feature_mask_resp_msg_v01 {
  1001. struct qmi_response_type_v01 resp;
  1002. u8 prev_mask_valid;
  1003. u64 prev_mask;
  1004. u8 curr_mask_valid;
  1005. u64 curr_mask;
  1006. };
  1007. #define WLFW_DYNAMIC_FEATURE_MASK_RESP_MSG_V01_MAX_MSG_LEN 29
  1008. extern struct qmi_elem_info wlfw_dynamic_feature_mask_resp_msg_v01_ei[];
  1009. struct wlfw_m3_info_req_msg_v01 {
  1010. u64 addr;
  1011. u32 size;
  1012. };
  1013. #define WLFW_M3_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  1014. extern struct qmi_elem_info wlfw_m3_info_req_msg_v01_ei[];
  1015. struct wlfw_m3_info_resp_msg_v01 {
  1016. struct qmi_response_type_v01 resp;
  1017. };
  1018. #define WLFW_M3_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1019. extern struct qmi_elem_info wlfw_m3_info_resp_msg_v01_ei[];
  1020. struct wlfw_xo_cal_ind_msg_v01 {
  1021. u8 xo_cal_data;
  1022. };
  1023. #define WLFW_XO_CAL_IND_MSG_V01_MAX_MSG_LEN 4
  1024. extern struct qmi_elem_info wlfw_xo_cal_ind_msg_v01_ei[];
  1025. struct wlfw_cal_done_ind_msg_v01 {
  1026. u8 cal_file_upload_size_valid;
  1027. u64 cal_file_upload_size;
  1028. };
  1029. #define WLFW_CAL_DONE_IND_MSG_V01_MAX_MSG_LEN 11
  1030. extern struct qmi_elem_info wlfw_cal_done_ind_msg_v01_ei[];
  1031. struct wlfw_qdss_trace_req_mem_ind_msg_v01 {
  1032. u32 mem_seg_len;
  1033. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1034. };
  1035. #define WLFW_QDSS_TRACE_REQ_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  1036. extern struct qmi_elem_info wlfw_qdss_trace_req_mem_ind_msg_v01_ei[];
  1037. struct wlfw_qdss_trace_mem_info_req_msg_v01 {
  1038. u32 mem_seg_len;
  1039. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1040. u8 end_valid;
  1041. u8 end;
  1042. };
  1043. #define WLFW_QDSS_TRACE_MEM_INFO_REQ_MSG_V01_MAX_MSG_LEN 892
  1044. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_req_msg_v01_ei[];
  1045. struct wlfw_qdss_trace_mem_info_resp_msg_v01 {
  1046. struct qmi_response_type_v01 resp;
  1047. };
  1048. #define WLFW_QDSS_TRACE_MEM_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1049. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_resp_msg_v01_ei[];
  1050. struct wlfw_qdss_trace_save_ind_msg_v01 {
  1051. u32 source;
  1052. u32 total_size;
  1053. u8 mem_seg_valid;
  1054. u32 mem_seg_len;
  1055. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1056. u8 file_name_valid;
  1057. char file_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  1058. };
  1059. #define WLFW_QDSS_TRACE_SAVE_IND_MSG_V01_MAX_MSG_LEN 921
  1060. extern struct qmi_elem_info wlfw_qdss_trace_save_ind_msg_v01_ei[];
  1061. struct wlfw_qdss_trace_data_req_msg_v01 {
  1062. u32 seg_id;
  1063. };
  1064. #define WLFW_QDSS_TRACE_DATA_REQ_MSG_V01_MAX_MSG_LEN 7
  1065. extern struct qmi_elem_info wlfw_qdss_trace_data_req_msg_v01_ei[];
  1066. struct wlfw_qdss_trace_data_resp_msg_v01 {
  1067. struct qmi_response_type_v01 resp;
  1068. u8 total_size_valid;
  1069. u32 total_size;
  1070. u8 seg_id_valid;
  1071. u32 seg_id;
  1072. u8 data_valid;
  1073. u32 data_len;
  1074. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1075. u8 end_valid;
  1076. u8 end;
  1077. };
  1078. #define WLFW_QDSS_TRACE_DATA_RESP_MSG_V01_MAX_MSG_LEN 6174
  1079. extern struct qmi_elem_info wlfw_qdss_trace_data_resp_msg_v01_ei[];
  1080. struct wlfw_qdss_trace_config_download_req_msg_v01 {
  1081. u8 total_size_valid;
  1082. u32 total_size;
  1083. u8 seg_id_valid;
  1084. u32 seg_id;
  1085. u8 data_valid;
  1086. u32 data_len;
  1087. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1088. u8 end_valid;
  1089. u8 end;
  1090. };
  1091. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6167
  1092. extern struct qmi_elem_info wlfw_qdss_trace_config_download_req_msg_v01_ei[];
  1093. struct wlfw_qdss_trace_config_download_resp_msg_v01 {
  1094. struct qmi_response_type_v01 resp;
  1095. };
  1096. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1097. extern struct qmi_elem_info wlfw_qdss_trace_config_download_resp_msg_v01_ei[];
  1098. struct wlfw_qdss_trace_mode_req_msg_v01 {
  1099. u8 mode_valid;
  1100. enum wlfw_qdss_trace_mode_enum_v01 mode;
  1101. u8 option_valid;
  1102. u64 option;
  1103. u8 hw_trc_disable_override_valid;
  1104. enum wlfw_qmi_param_value_v01 hw_trc_disable_override;
  1105. };
  1106. #define WLFW_QDSS_TRACE_MODE_REQ_MSG_V01_MAX_MSG_LEN 25
  1107. extern struct qmi_elem_info wlfw_qdss_trace_mode_req_msg_v01_ei[];
  1108. struct wlfw_qdss_trace_mode_resp_msg_v01 {
  1109. struct qmi_response_type_v01 resp;
  1110. };
  1111. #define WLFW_QDSS_TRACE_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  1112. extern struct qmi_elem_info wlfw_qdss_trace_mode_resp_msg_v01_ei[];
  1113. struct wlfw_qdss_trace_free_ind_msg_v01 {
  1114. u8 mem_seg_valid;
  1115. u32 mem_seg_len;
  1116. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1117. };
  1118. #define WLFW_QDSS_TRACE_FREE_IND_MSG_V01_MAX_MSG_LEN 888
  1119. extern struct qmi_elem_info wlfw_qdss_trace_free_ind_msg_v01_ei[];
  1120. struct wlfw_shutdown_req_msg_v01 {
  1121. u8 shutdown_valid;
  1122. u8 shutdown;
  1123. };
  1124. #define WLFW_SHUTDOWN_REQ_MSG_V01_MAX_MSG_LEN 4
  1125. extern struct qmi_elem_info wlfw_shutdown_req_msg_v01_ei[];
  1126. struct wlfw_shutdown_resp_msg_v01 {
  1127. struct qmi_response_type_v01 resp;
  1128. };
  1129. #define WLFW_SHUTDOWN_RESP_MSG_V01_MAX_MSG_LEN 7
  1130. extern struct qmi_elem_info wlfw_shutdown_resp_msg_v01_ei[];
  1131. struct wlfw_antenna_switch_req_msg_v01 {
  1132. char placeholder;
  1133. };
  1134. #define WLFW_ANTENNA_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 0
  1135. extern struct qmi_elem_info wlfw_antenna_switch_req_msg_v01_ei[];
  1136. struct wlfw_antenna_switch_resp_msg_v01 {
  1137. struct qmi_response_type_v01 resp;
  1138. u8 antenna_valid;
  1139. u64 antenna;
  1140. };
  1141. #define WLFW_ANTENNA_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 18
  1142. extern struct qmi_elem_info wlfw_antenna_switch_resp_msg_v01_ei[];
  1143. struct wlfw_antenna_grant_req_msg_v01 {
  1144. u8 grant_valid;
  1145. u64 grant;
  1146. };
  1147. #define WLFW_ANTENNA_GRANT_REQ_MSG_V01_MAX_MSG_LEN 11
  1148. extern struct qmi_elem_info wlfw_antenna_grant_req_msg_v01_ei[];
  1149. struct wlfw_antenna_grant_resp_msg_v01 {
  1150. struct qmi_response_type_v01 resp;
  1151. };
  1152. #define WLFW_ANTENNA_GRANT_RESP_MSG_V01_MAX_MSG_LEN 7
  1153. extern struct qmi_elem_info wlfw_antenna_grant_resp_msg_v01_ei[];
  1154. struct wlfw_wfc_call_status_req_msg_v01 {
  1155. u32 wfc_call_status_len;
  1156. u8 wfc_call_status[QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01];
  1157. u8 wfc_call_active_valid;
  1158. u8 wfc_call_active;
  1159. u8 all_wfc_calls_held_valid;
  1160. u8 all_wfc_calls_held;
  1161. u8 is_wfc_emergency_valid;
  1162. u8 is_wfc_emergency;
  1163. u8 twt_ims_start_valid;
  1164. u64 twt_ims_start;
  1165. u8 twt_ims_int_valid;
  1166. u16 twt_ims_int;
  1167. u8 media_quality_valid;
  1168. enum wlfw_wfc_media_quality_v01 media_quality;
  1169. };
  1170. #define WLFW_WFC_CALL_STATUS_REQ_MSG_V01_MAX_MSG_LEN 296
  1171. extern struct qmi_elem_info wlfw_wfc_call_status_req_msg_v01_ei[];
  1172. struct wlfw_wfc_call_status_resp_msg_v01 {
  1173. struct qmi_response_type_v01 resp;
  1174. };
  1175. #define WLFW_WFC_CALL_STATUS_RESP_MSG_V01_MAX_MSG_LEN 7
  1176. extern struct qmi_elem_info wlfw_wfc_call_status_resp_msg_v01_ei[];
  1177. struct wlfw_get_info_req_msg_v01 {
  1178. u8 type;
  1179. u32 data_len;
  1180. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1181. };
  1182. #define WLFW_GET_INFO_REQ_MSG_V01_MAX_MSG_LEN 6153
  1183. extern struct qmi_elem_info wlfw_get_info_req_msg_v01_ei[];
  1184. struct wlfw_get_info_resp_msg_v01 {
  1185. struct qmi_response_type_v01 resp;
  1186. };
  1187. #define WLFW_GET_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1188. extern struct qmi_elem_info wlfw_get_info_resp_msg_v01_ei[];
  1189. struct wlfw_respond_get_info_ind_msg_v01 {
  1190. u32 data_len;
  1191. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1192. u8 type_valid;
  1193. u8 type;
  1194. u8 is_last_valid;
  1195. u8 is_last;
  1196. u8 seq_no_valid;
  1197. u32 seq_no;
  1198. };
  1199. #define WLFW_RESPOND_GET_INFO_IND_MSG_V01_MAX_MSG_LEN 6164
  1200. extern struct qmi_elem_info wlfw_respond_get_info_ind_msg_v01_ei[];
  1201. struct wlfw_device_info_req_msg_v01 {
  1202. char placeholder;
  1203. };
  1204. #define WLFW_DEVICE_INFO_REQ_MSG_V01_MAX_MSG_LEN 0
  1205. extern struct qmi_elem_info wlfw_device_info_req_msg_v01_ei[];
  1206. struct wlfw_device_info_resp_msg_v01 {
  1207. struct qmi_response_type_v01 resp;
  1208. u8 bar_addr_valid;
  1209. u64 bar_addr;
  1210. u8 bar_size_valid;
  1211. u32 bar_size;
  1212. u8 mhi_state_info_addr_valid;
  1213. u64 mhi_state_info_addr;
  1214. u8 mhi_state_info_size_valid;
  1215. u32 mhi_state_info_size;
  1216. };
  1217. #define WLFW_DEVICE_INFO_RESP_MSG_V01_MAX_MSG_LEN 43
  1218. extern struct qmi_elem_info wlfw_device_info_resp_msg_v01_ei[];
  1219. struct wlfw_m3_dump_upload_req_ind_msg_v01 {
  1220. u32 pdev_id;
  1221. u64 addr;
  1222. u64 size;
  1223. };
  1224. #define WLFW_M3_DUMP_UPLOAD_REQ_IND_MSG_V01_MAX_MSG_LEN 29
  1225. extern struct qmi_elem_info wlfw_m3_dump_upload_req_ind_msg_v01_ei[];
  1226. struct wlfw_m3_dump_upload_done_req_msg_v01 {
  1227. u32 pdev_id;
  1228. u32 status;
  1229. };
  1230. #define WLFW_M3_DUMP_UPLOAD_DONE_REQ_MSG_V01_MAX_MSG_LEN 14
  1231. extern struct qmi_elem_info wlfw_m3_dump_upload_done_req_msg_v01_ei[];
  1232. struct wlfw_m3_dump_upload_done_resp_msg_v01 {
  1233. struct qmi_response_type_v01 resp;
  1234. };
  1235. #define WLFW_M3_DUMP_UPLOAD_DONE_RESP_MSG_V01_MAX_MSG_LEN 7
  1236. extern struct qmi_elem_info wlfw_m3_dump_upload_done_resp_msg_v01_ei[];
  1237. struct wlfw_soc_wake_req_msg_v01 {
  1238. u8 wake_valid;
  1239. enum wlfw_soc_wake_enum_v01 wake;
  1240. };
  1241. #define WLFW_SOC_WAKE_REQ_MSG_V01_MAX_MSG_LEN 7
  1242. extern struct qmi_elem_info wlfw_soc_wake_req_msg_v01_ei[];
  1243. struct wlfw_soc_wake_resp_msg_v01 {
  1244. struct qmi_response_type_v01 resp;
  1245. };
  1246. #define WLFW_SOC_WAKE_RESP_MSG_V01_MAX_MSG_LEN 7
  1247. extern struct qmi_elem_info wlfw_soc_wake_resp_msg_v01_ei[];
  1248. struct wlfw_power_save_req_msg_v01 {
  1249. u8 power_save_mode_valid;
  1250. enum wlfw_power_save_mode_v01 power_save_mode;
  1251. };
  1252. #define WLFW_POWER_SAVE_REQ_MSG_V01_MAX_MSG_LEN 7
  1253. extern struct qmi_elem_info wlfw_power_save_req_msg_v01_ei[];
  1254. struct wlfw_power_save_resp_msg_v01 {
  1255. struct qmi_response_type_v01 resp;
  1256. };
  1257. #define WLFW_POWER_SAVE_RESP_MSG_V01_MAX_MSG_LEN 7
  1258. extern struct qmi_elem_info wlfw_power_save_resp_msg_v01_ei[];
  1259. struct wlfw_wfc_call_twt_config_ind_msg_v01 {
  1260. u8 twt_sta_start_valid;
  1261. u64 twt_sta_start;
  1262. u8 twt_sta_int_valid;
  1263. u16 twt_sta_int;
  1264. u8 twt_sta_upo_valid;
  1265. u16 twt_sta_upo;
  1266. u8 twt_sta_sp_valid;
  1267. u16 twt_sta_sp;
  1268. u8 twt_sta_dl_valid;
  1269. u16 twt_sta_dl;
  1270. u8 twt_sta_config_changed_valid;
  1271. u8 twt_sta_config_changed;
  1272. };
  1273. #define WLFW_WFC_CALL_TWT_CONFIG_IND_MSG_V01_MAX_MSG_LEN 35
  1274. extern struct qmi_elem_info wlfw_wfc_call_twt_config_ind_msg_v01_ei[];
  1275. struct wlfw_qdss_mem_ready_ind_msg_v01 {
  1276. char placeholder;
  1277. };
  1278. #define WLFW_QDSS_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  1279. extern struct qmi_elem_info wlfw_qdss_mem_ready_ind_msg_v01_ei[];
  1280. struct wlfw_pcie_gen_switch_req_msg_v01 {
  1281. enum wlfw_pcie_gen_speed_v01 pcie_speed;
  1282. };
  1283. #define WLFW_PCIE_GEN_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 7
  1284. extern struct qmi_elem_info wlfw_pcie_gen_switch_req_msg_v01_ei[];
  1285. struct wlfw_pcie_gen_switch_resp_msg_v01 {
  1286. struct qmi_response_type_v01 resp;
  1287. };
  1288. #define WLFW_PCIE_GEN_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 7
  1289. extern struct qmi_elem_info wlfw_pcie_gen_switch_resp_msg_v01_ei[];
  1290. struct wlfw_m3_dump_upload_segments_req_ind_msg_v01 {
  1291. u32 pdev_id;
  1292. u32 no_of_valid_segments;
  1293. struct wlfw_m3_segment_info_s_v01 m3_segment[QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01];
  1294. };
  1295. #define WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_MSG_V01_MAX_MSG_LEN 387
  1296. extern struct qmi_elem_info wlfw_m3_dump_upload_segments_req_ind_msg_v01_ei[];
  1297. struct wlfw_subsys_restart_level_req_msg_v01 {
  1298. u8 restart_level_type_valid;
  1299. u8 restart_level_type;
  1300. };
  1301. #define WLFW_SUBSYS_RESTART_LEVEL_REQ_MSG_V01_MAX_MSG_LEN 4
  1302. extern struct qmi_elem_info wlfw_subsys_restart_level_req_msg_v01_ei[];
  1303. struct wlfw_subsys_restart_level_resp_msg_v01 {
  1304. struct qmi_response_type_v01 resp;
  1305. };
  1306. #define WLFW_SUBSYS_RESTART_LEVEL_RESP_MSG_V01_MAX_MSG_LEN 7
  1307. extern struct qmi_elem_info wlfw_subsys_restart_level_resp_msg_v01_ei[];
  1308. struct wlfw_ini_file_download_req_msg_v01 {
  1309. u8 file_type_valid;
  1310. enum wlfw_ini_file_type_v01 file_type;
  1311. u8 total_size_valid;
  1312. u32 total_size;
  1313. u8 seg_id_valid;
  1314. u32 seg_id;
  1315. u8 data_valid;
  1316. u32 data_len;
  1317. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1318. u8 end_valid;
  1319. u8 end;
  1320. };
  1321. #define WLFW_INI_FILE_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6174
  1322. extern struct qmi_elem_info wlfw_ini_file_download_req_msg_v01_ei[];
  1323. struct wlfw_ini_file_download_resp_msg_v01 {
  1324. struct qmi_response_type_v01 resp;
  1325. };
  1326. #define WLFW_INI_FILE_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1327. extern struct qmi_elem_info wlfw_ini_file_download_resp_msg_v01_ei[];
  1328. struct wlfw_phy_cap_req_msg_v01 {
  1329. char placeholder;
  1330. };
  1331. #define WLFW_PHY_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  1332. extern struct qmi_elem_info wlfw_phy_cap_req_msg_v01_ei[];
  1333. struct wlfw_phy_cap_resp_msg_v01 {
  1334. struct qmi_response_type_v01 resp;
  1335. u8 num_phy_valid;
  1336. u8 num_phy;
  1337. u8 board_id_valid;
  1338. u32 board_id;
  1339. u8 mlo_cap_v2_support_valid;
  1340. u32 mlo_cap_v2_support;
  1341. };
  1342. #define WLFW_PHY_CAP_RESP_MSG_V01_MAX_MSG_LEN 25
  1343. extern struct qmi_elem_info wlfw_phy_cap_resp_msg_v01_ei[];
  1344. struct wlfw_wlan_hw_init_cfg_req_msg_v01 {
  1345. u8 rf_subtype_valid;
  1346. enum wlfw_wlan_rf_subtype_v01 rf_subtype;
  1347. };
  1348. #define WLFW_WLAN_HW_INIT_CFG_REQ_MSG_V01_MAX_MSG_LEN 7
  1349. extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_req_msg_v01_ei[];
  1350. struct wlfw_wlan_hw_init_cfg_resp_msg_v01 {
  1351. struct qmi_response_type_v01 resp;
  1352. };
  1353. #define WLFW_WLAN_HW_INIT_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  1354. extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_resp_msg_v01_ei[];
  1355. struct wlfw_pcie_link_ctrl_req_msg_v01 {
  1356. enum wlfw_pcie_link_state_enum_v01 link_state_req;
  1357. };
  1358. #define WLFW_PCIE_LINK_CTRL_REQ_MSG_V01_MAX_MSG_LEN 7
  1359. extern struct qmi_elem_info wlfw_pcie_link_ctrl_req_msg_v01_ei[];
  1360. struct wlfw_pcie_link_ctrl_resp_msg_v01 {
  1361. struct qmi_response_type_v01 resp;
  1362. };
  1363. #define WLFW_PCIE_LINK_CTRL_RESP_MSG_V01_MAX_MSG_LEN 7
  1364. extern struct qmi_elem_info wlfw_pcie_link_ctrl_resp_msg_v01_ei[];
  1365. struct wlfw_aux_uc_info_req_msg_v01 {
  1366. u64 addr;
  1367. u32 size;
  1368. };
  1369. #define WLFW_AUX_UC_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  1370. extern struct qmi_elem_info wlfw_aux_uc_info_req_msg_v01_ei[];
  1371. struct wlfw_aux_uc_info_resp_msg_v01 {
  1372. struct qmi_response_type_v01 resp;
  1373. };
  1374. #define WLFW_AUX_UC_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1375. extern struct qmi_elem_info wlfw_aux_uc_info_resp_msg_v01_ei[];
  1376. struct wlfw_tme_lite_info_req_msg_v01 {
  1377. enum wlfw_tme_lite_file_type_v01 tme_file;
  1378. u64 addr;
  1379. u32 size;
  1380. };
  1381. #define WLFW_TME_LITE_INFO_REQ_MSG_V01_MAX_MSG_LEN 25
  1382. extern struct qmi_elem_info wlfw_tme_lite_info_req_msg_v01_ei[];
  1383. struct wlfw_tme_lite_info_resp_msg_v01 {
  1384. struct qmi_response_type_v01 resp;
  1385. };
  1386. #define WLFW_TME_LITE_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1387. extern struct qmi_elem_info wlfw_tme_lite_info_resp_msg_v01_ei[];
  1388. struct wlfw_soft_sku_info_req_msg_v01 {
  1389. u64 addr;
  1390. u32 size;
  1391. };
  1392. #define WLFW_SOFT_SKU_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  1393. extern struct qmi_elem_info wlfw_soft_sku_info_req_msg_v01_ei[];
  1394. struct wlfw_soft_sku_info_resp_msg_v01 {
  1395. struct qmi_response_type_v01 resp;
  1396. };
  1397. #define WLFW_SOFT_SKU_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1398. extern struct qmi_elem_info wlfw_soft_sku_info_resp_msg_v01_ei[];
  1399. struct wlfw_fw_ssr_ind_msg_v01 {
  1400. enum wlfw_fw_ssr_reason_v01 reason_code;
  1401. };
  1402. #define WLFW_FW_SSR_IND_MSG_V01_MAX_MSG_LEN 7
  1403. extern struct qmi_elem_info wlfw_fw_ssr_ind_msg_v01_ei[];
  1404. struct wlfw_bmps_ctrl_req_msg_v01 {
  1405. enum wlfw_bmps_state_enum_v01 bmps_state;
  1406. };
  1407. #define WLFW_BMPS_CTRL_REQ_MSG_V01_MAX_MSG_LEN 7
  1408. extern struct qmi_elem_info wlfw_bmps_ctrl_req_msg_v01_ei[];
  1409. struct wlfw_bmps_ctrl_resp_msg_v01 {
  1410. struct qmi_response_type_v01 resp;
  1411. };
  1412. #define WLFW_BMPS_CTRL_RESP_MSG_V01_MAX_MSG_LEN 7
  1413. extern struct qmi_elem_info wlfw_bmps_ctrl_resp_msg_v01_ei[];
  1414. struct wlfw_lpass_ssr_req_msg_v01 {
  1415. enum wlfw_lpass_ssr_reason_v01 reason_code;
  1416. };
  1417. #define WLFW_LPASS_SSR_REQ_MSG_V01_MAX_MSG_LEN 7
  1418. extern struct qmi_elem_info wlfw_lpass_ssr_req_msg_v01_ei[];
  1419. struct wlfw_lpass_ssr_resp_msg_v01 {
  1420. struct qmi_response_type_v01 resp;
  1421. };
  1422. #define WLFW_LPASS_SSR_RESP_MSG_V01_MAX_MSG_LEN 7
  1423. extern struct qmi_elem_info wlfw_lpass_ssr_resp_msg_v01_ei[];
  1424. struct wlfw_mlo_reconfig_info_req_msg_v01 {
  1425. u8 mlo_capable_valid;
  1426. u8 mlo_capable;
  1427. u8 mlo_chip_id_valid;
  1428. u16 mlo_chip_id;
  1429. u8 mlo_group_id_valid;
  1430. u8 mlo_group_id;
  1431. u8 max_mlo_peer_valid;
  1432. u16 max_mlo_peer;
  1433. u8 mlo_num_chips_valid;
  1434. u8 mlo_num_chips;
  1435. u8 mlo_chip_info_valid;
  1436. struct mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_MLO_CHIP_V01];
  1437. u8 mlo_chip_v2_info_valid;
  1438. struct mlo_chip_v2_info_s_v01 mlo_chip_v2_info[QMI_WLFW_MLO_V2_CHP_V01];
  1439. };
  1440. #define WLFW_MLO_RECONFIG_INFO_REQ_MSG_V01_MAX_MSG_LEN 122
  1441. extern struct qmi_elem_info wlfw_mlo_reconfig_info_req_msg_v01_ei[];
  1442. struct wlfw_mlo_reconfig_info_resp_msg_v01 {
  1443. struct qmi_response_type_v01 resp;
  1444. };
  1445. #define WLFW_MLO_RECONFIG_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1446. extern struct qmi_elem_info wlfw_mlo_reconfig_info_resp_msg_v01_ei[];
  1447. #endif