hal_srng.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Redistribution and use in source and binary forms, with or without
  5. * modification, are permitted provided that the following conditions are
  6. * met:
  7. * * Redistributions of source code must retain the above copyright
  8. * notice, this list of conditions and the following disclaimer.
  9. * * Redistributions in binary form must reproduce the above
  10. * copyright notice, this list of conditions and the following
  11. * disclaimer in the documentation and/or other materials provided
  12. * with the distribution.
  13. * * Neither the name of The Linux Foundation nor the names of its
  14. * contributors may be used to endorse or promote products derived
  15. * from this software without specific prior written permission.
  16. *
  17. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  18. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
  20. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
  21. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  22. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  23. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  24. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  25. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
  26. * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
  27. * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  28. */
  29. #include "hal_api.h"
  30. #include "wcss_version.h"
  31. /**
  32. * Common SRNG register access macros:
  33. * The SRNG registers are distributed accross various UMAC and LMAC HW blocks,
  34. * but the register group and format is exactly same for all rings, with some
  35. * difference between producer rings (these are 'producer rings' with respect
  36. * to HW and refered as 'destination rings' in SW) and consumer rings (these
  37. * are 'consumer rings' with respect to HW and refered as 'source rings' in SW).
  38. * The following macros provide uniform access to all SRNG rings.
  39. */
  40. /* SRNG registers are split among two groups R0 and R2 and following
  41. * definitions identify the group to which each register belongs to
  42. */
  43. #define R0_INDEX 0
  44. #define R2_INDEX 1
  45. #define HWREG_INDEX(_reg_group) _reg_group ## _ ## INDEX
  46. /* Registers in R0 group */
  47. #define BASE_LSB_GROUP R0
  48. #define BASE_MSB_GROUP R0
  49. #define ID_GROUP R0
  50. #define STATUS_GROUP R0
  51. #define MISC_GROUP R0
  52. #define HP_ADDR_LSB_GROUP R0
  53. #define HP_ADDR_MSB_GROUP R0
  54. #define PRODUCER_INT_SETUP_GROUP R0
  55. #define PRODUCER_INT_STATUS_GROUP R0
  56. #define PRODUCER_FULL_COUNTER_GROUP R0
  57. #define MSI1_BASE_LSB_GROUP R0
  58. #define MSI1_BASE_MSB_GROUP R0
  59. #define MSI1_DATA_GROUP R0
  60. #define HP_TP_SW_OFFSET_GROUP R0
  61. #define TP_ADDR_LSB_GROUP R0
  62. #define TP_ADDR_MSB_GROUP R0
  63. #define CONSUMER_INT_SETUP_IX0_GROUP R0
  64. #define CONSUMER_INT_SETUP_IX1_GROUP R0
  65. #define CONSUMER_INT_STATUS_GROUP R0
  66. #define CONSUMER_EMPTY_COUNTER_GROUP R0
  67. #define CONSUMER_PREFETCH_TIMER_GROUP R0
  68. #define CONSUMER_PREFETCH_STATUS_GROUP R0
  69. /* Registers in R2 group */
  70. #define HP_GROUP R2
  71. #define TP_GROUP R2
  72. /**
  73. * Register definitions for all SRNG based rings are same, except few
  74. * differences between source (HW consumer) and destination (HW producer)
  75. * registers. Following macros definitions provide generic access to all
  76. * SRNG based rings.
  77. * For source rings, we will use the register/field definitions of SW2TCL1
  78. * ring defined in the HW header file mac_tcl_reg_seq_hwioreg.h. To setup
  79. * individual fields, SRNG_SM macros should be used with fields specified
  80. * using SRNG_SRC_FLD(<register>, <field>), Register writes should be done
  81. * using SRNG_SRC_REG_WRITE(<hal_srng>, <register>, <value>).
  82. * Similarly for destination rings we will use definitions of REO2SW1 ring
  83. * defined in the register reo_destination_ring.h. To setup individual
  84. * fields SRNG_SM macros should be used with fields specified using
  85. * SRNG_DST_FLD(<register>, <field>). Register writes should be done using
  86. * SRNG_DST_REG_WRITE(<hal_srng>, <register>, <value>).
  87. */
  88. #define SRNG_DST_REG_OFFSET(_reg, _reg_group) \
  89. HWIO_REO_ ## _reg_group ## _REO2SW1_RING_ ## _reg##_ADDR(0)
  90. #define SRNG_SRC_REG_OFFSET(_reg, _reg_group) \
  91. HWIO_TCL_ ## _reg_group ## _SW2TCL1_RING_ ## _reg ## _ADDR(0)
  92. #define _SRNG_DST_FLD(_reg_group, _reg_fld) \
  93. HWIO_REO_ ## _reg_group ## _REO2SW1_RING_ ## _reg_fld
  94. #define _SRNG_SRC_FLD(_reg_group, _reg_fld) \
  95. HWIO_TCL_ ## _reg_group ## _SW2TCL1_RING_ ## _reg_fld
  96. #define _SRNG_FLD(_reg_group, _reg_fld, _dir) \
  97. _SRNG_ ## _dir ## _FLD(_reg_group, _reg_fld)
  98. #define SRNG_DST_FLD(_reg, _f) _SRNG_FLD(_reg ## _GROUP, _reg ## _ ## _f, DST)
  99. #define SRNG_SRC_FLD(_reg, _f) _SRNG_FLD(_reg ## _GROUP, _reg ## _ ## _f, SRC)
  100. #define SRNG_SRC_R0_START_OFFSET SRNG_SRC_REG_OFFSET(BASE_LSB, R0)
  101. #define SRNG_DST_R0_START_OFFSET SRNG_DST_REG_OFFSET(BASE_LSB, R0)
  102. #define SRNG_SRC_R2_START_OFFSET SRNG_SRC_REG_OFFSET(HP, R2)
  103. #define SRNG_DST_R2_START_OFFSET SRNG_DST_REG_OFFSET(HP, R2)
  104. #define SRNG_SRC_START_OFFSET(_reg_group) \
  105. SRNG_SRC_ ## _reg_group ## _START_OFFSET
  106. #define SRNG_DST_START_OFFSET(_reg_group) \
  107. SRNG_DST_ ## _reg_group ## _START_OFFSET
  108. #define SRNG_REG_ADDR(_srng, _reg, _reg_group, _dir) \
  109. ((_srng)->hwreg_base[HWREG_INDEX(_reg_group)] + \
  110. SRNG_ ## _dir ## _REG_OFFSET(_reg, _reg_group) - \
  111. SRNG_ ## _dir ## _START_OFFSET(_reg_group))
  112. #define SRNG_DST_ADDR(_srng, _reg) \
  113. SRNG_REG_ADDR(_srng, _reg, _reg ## _GROUP, DST)
  114. #define SRNG_SRC_ADDR(_srng, _reg) \
  115. SRNG_REG_ADDR(_srng, _reg, _reg ## _GROUP, SRC)
  116. #define SRNG_REG_WRITE(_srng, _reg, _value, _dir) \
  117. hal_write_address_32_mb(_srng->hal_soc, SRNG_ ## _dir ## _ADDR(_srng, _reg), (_value))
  118. #define SRNG_REG_READ(_srng, _reg, _dir) \
  119. hal_read_address_32_mb(_srng->hal_soc, SRNG_ ## _dir ## _ADDR(_srng, _reg))
  120. #define SRNG_SRC_REG_WRITE(_srng, _reg, _value) \
  121. SRNG_REG_WRITE(_srng, _reg, _value, SRC)
  122. #define SRNG_DST_REG_WRITE(_srng, _reg, _value) \
  123. SRNG_REG_WRITE(_srng, _reg, _value, DST)
  124. #define SRNG_SRC_REG_READ(_srng, _reg) \
  125. SRNG_REG_READ(_srng, _reg, SRC)
  126. #define _SRNG_FM(_reg_fld) _reg_fld ## _BMSK
  127. #define _SRNG_FS(_reg_fld) _reg_fld ## _SHFT
  128. #define SRNG_SM(_reg_fld, _val) \
  129. (((_val) << _SRNG_FS(_reg_fld)) & _SRNG_FM(_reg_fld))
  130. #define SRNG_MS(_reg_fld, _val) \
  131. (((_val) & _SRNG_FM(_reg_fld)) >> _SRNG_FS(_reg_fld))
  132. #define SRNG_MAX_SIZE_DWORDS \
  133. (SRNG_MS(SRNG_SRC_FLD(BASE_MSB, RING_SIZE), 0xffffffff))
  134. /**
  135. * HW ring configuration table to identify hardware ring attributes like
  136. * register addresses, number of rings, ring entry size etc., for each type
  137. * of SRNG ring.
  138. *
  139. * Currently there is just one HW ring table, but there could be multiple
  140. * configurations in future based on HW variants from the same wifi3.0 family
  141. * and hence need to be attached with hal_soc based on HW type
  142. */
  143. #define HAL_SRNG_CONFIG(_hal_soc, _ring_type) (&hw_srng_table[_ring_type])
  144. static struct hal_hw_srng_config hw_srng_table[] = {
  145. /* TODO: max_rings can populated by querying HW capabilities */
  146. { /* REO_DST */
  147. .start_ring_id = HAL_SRNG_REO2SW1,
  148. .max_rings = 4,
  149. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  150. .lmac_ring = FALSE,
  151. .ring_dir = HAL_SRNG_DST_RING,
  152. .reg_start = {
  153. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  154. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  155. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  156. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  157. },
  158. .reg_size = {
  159. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  160. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  161. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  162. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  163. },
  164. },
  165. { /* REO_EXCEPTION */
  166. /* Designating REO2TCL ring as exception ring. This ring is
  167. * similar to other REO2SW rings though it is named as REO2TCL.
  168. * Any of theREO2SW rings can be used as exception ring.
  169. */
  170. .start_ring_id = HAL_SRNG_REO2TCL,
  171. .max_rings = 1,
  172. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  173. .lmac_ring = FALSE,
  174. .ring_dir = HAL_SRNG_DST_RING,
  175. .reg_start = {
  176. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  177. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  178. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  179. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  180. },
  181. /* Single ring - provide ring size if multiple rings of this
  182. * type are supported */
  183. .reg_size = {},
  184. },
  185. { /* REO_REINJECT */
  186. .start_ring_id = HAL_SRNG_SW2REO,
  187. .max_rings = 1,
  188. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  189. .lmac_ring = FALSE,
  190. .ring_dir = HAL_SRNG_SRC_RING,
  191. .reg_start = {
  192. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  193. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  194. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  195. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  196. },
  197. /* Single ring - provide ring size if multiple rings of this
  198. * type are supported */
  199. .reg_size = {},
  200. },
  201. { /* REO_CMD */
  202. .start_ring_id = HAL_SRNG_REO_CMD,
  203. .max_rings = 1,
  204. .entry_size = (sizeof(struct tlv_32_hdr) +
  205. sizeof(struct reo_get_queue_stats)) >> 2,
  206. .lmac_ring = FALSE,
  207. .ring_dir = HAL_SRNG_SRC_RING,
  208. .reg_start = {
  209. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  210. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  211. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  212. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  213. },
  214. /* Single ring - provide ring size if multiple rings of this
  215. * type are supported */
  216. .reg_size = {},
  217. },
  218. { /* REO_STATUS */
  219. .start_ring_id = HAL_SRNG_REO_STATUS,
  220. .max_rings = 1,
  221. .entry_size = (sizeof(struct tlv_32_hdr) +
  222. sizeof(struct reo_get_queue_stats_status)) >> 2,
  223. .lmac_ring = FALSE,
  224. .ring_dir = HAL_SRNG_DST_RING,
  225. .reg_start = {
  226. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  227. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  228. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  229. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  230. },
  231. /* Single ring - provide ring size if multiple rings of this
  232. * type are supported */
  233. .reg_size = {},
  234. },
  235. { /* TCL_DATA */
  236. .start_ring_id = HAL_SRNG_SW2TCL1,
  237. .max_rings = 3,
  238. .entry_size = (sizeof(struct tlv_32_hdr) +
  239. sizeof(struct tcl_data_cmd)) >> 2,
  240. .lmac_ring = FALSE,
  241. .ring_dir = HAL_SRNG_SRC_RING,
  242. .reg_start = {
  243. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  244. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  245. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  246. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  247. },
  248. .reg_size = {
  249. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  250. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  251. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  252. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  253. },
  254. },
  255. { /* TCL_CMD */
  256. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  257. .max_rings = 1,
  258. .entry_size = (sizeof(struct tlv_32_hdr) +
  259. sizeof(struct tcl_gse_cmd)) >> 2,
  260. .lmac_ring = FALSE,
  261. .ring_dir = HAL_SRNG_SRC_RING,
  262. .reg_start = {
  263. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  264. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  265. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  266. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  267. },
  268. /* Single ring - provide ring size if multiple rings of this
  269. * type are supported */
  270. .reg_size = {},
  271. },
  272. { /* TCL_STATUS */
  273. .start_ring_id = HAL_SRNG_TCL_STATUS,
  274. .max_rings = 1,
  275. .entry_size = (sizeof(struct tlv_32_hdr) +
  276. sizeof(struct tcl_status_ring)) >> 2,
  277. .lmac_ring = FALSE,
  278. .ring_dir = HAL_SRNG_DST_RING,
  279. .reg_start = {
  280. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  281. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  282. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  283. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  284. },
  285. /* Single ring - provide ring size if multiple rings of this
  286. * type are supported */
  287. .reg_size = {},
  288. },
  289. { /* CE_SRC */
  290. .start_ring_id = HAL_SRNG_CE_0_SRC,
  291. .max_rings = 12,
  292. .entry_size = sizeof(struct ce_src_desc) >> 2,
  293. .lmac_ring = FALSE,
  294. .ring_dir = HAL_SRNG_SRC_RING,
  295. .reg_start = {
  296. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  297. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  298. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  299. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  300. },
  301. .reg_size = {
  302. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  303. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  304. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  305. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  306. },
  307. },
  308. { /* CE_DST */
  309. .start_ring_id = HAL_SRNG_CE_0_DST,
  310. .max_rings = 12,
  311. .entry_size = 8 >> 2,
  312. /*TODO: entry_size above should actually be
  313. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  314. * of struct ce_dst_desc in HW header files
  315. */
  316. .lmac_ring = FALSE,
  317. .ring_dir = HAL_SRNG_SRC_RING,
  318. .reg_start = {
  319. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  320. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  321. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  322. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  323. },
  324. .reg_size = {
  325. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  326. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  327. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  328. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  329. },
  330. },
  331. { /* CE_DST_STATUS */
  332. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  333. .max_rings = 12,
  334. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  335. .lmac_ring = FALSE,
  336. .ring_dir = HAL_SRNG_DST_RING,
  337. .reg_start = {
  338. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  339. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  340. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  341. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  342. },
  343. /* TODO: check destination status ring registers */
  344. .reg_size = {
  345. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  346. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  347. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  348. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  349. },
  350. },
  351. { /* WBM_IDLE_LINK */
  352. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  353. .max_rings = 1,
  354. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  355. .lmac_ring = FALSE,
  356. .ring_dir = HAL_SRNG_SRC_RING,
  357. .reg_start = {
  358. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  359. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  360. },
  361. /* Single ring - provide ring size if multiple rings of this
  362. * type are supported */
  363. .reg_size = {},
  364. },
  365. { /* SW2WBM_RELEASE */
  366. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  367. .max_rings = 1,
  368. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  369. .lmac_ring = FALSE,
  370. .ring_dir = HAL_SRNG_SRC_RING,
  371. .reg_start = {
  372. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  373. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  374. },
  375. /* Single ring - provide ring size if multiple rings of this
  376. * type are supported */
  377. .reg_size = {},
  378. },
  379. { /* WBM2SW_RELEASE */
  380. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  381. .max_rings = 4,
  382. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  383. .lmac_ring = FALSE,
  384. .ring_dir = HAL_SRNG_DST_RING,
  385. .reg_start = {
  386. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  387. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  388. },
  389. .reg_size = {
  390. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  391. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  392. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  393. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  394. },
  395. },
  396. { /* RXDMA_BUF */
  397. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF,
  398. .max_rings = 2,
  399. /* TODO: Check if the additional IPA buffer ring needs to be
  400. * setup here (in which case max_rings should be set to 2),
  401. * or it will be setup by IPA host driver
  402. */
  403. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  404. .lmac_ring = TRUE,
  405. .ring_dir = HAL_SRNG_SRC_RING,
  406. /* reg_start is not set because LMAC rings are not accessed
  407. * from host
  408. */
  409. .reg_start = {},
  410. .reg_size = {},
  411. },
  412. { /* RXDMA_DST */
  413. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  414. .max_rings = 1,
  415. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  416. .lmac_ring = TRUE,
  417. .ring_dir = HAL_SRNG_DST_RING,
  418. /* reg_start is not set because LMAC rings are not accessed
  419. * from host
  420. */
  421. .reg_start = {},
  422. .reg_size = {},
  423. },
  424. { /* RXDMA_MONITOR_BUF */
  425. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  426. .max_rings = 1,
  427. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  428. .lmac_ring = TRUE,
  429. .ring_dir = HAL_SRNG_SRC_RING,
  430. /* reg_start is not set because LMAC rings are not accessed
  431. * from host
  432. */
  433. .reg_start = {},
  434. .reg_size = {},
  435. },
  436. { /* RXDMA_MONITOR_STATUS */
  437. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  438. .max_rings = 1,
  439. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  440. .lmac_ring = TRUE,
  441. .ring_dir = HAL_SRNG_SRC_RING,
  442. /* reg_start is not set because LMAC rings are not accessed
  443. * from host
  444. */
  445. .reg_start = {},
  446. .reg_size = {},
  447. },
  448. { /* RXDMA_MONITOR_DST */
  449. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  450. .max_rings = 1,
  451. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  452. .lmac_ring = TRUE,
  453. .ring_dir = HAL_SRNG_DST_RING,
  454. /* reg_start is not set because LMAC rings are not accessed
  455. * from host
  456. */
  457. .reg_start = {},
  458. .reg_size = {},
  459. },
  460. { /* RXDMA_MONITOR_DESC */
  461. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  462. .max_rings = 1,
  463. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  464. .lmac_ring = TRUE,
  465. .ring_dir = HAL_SRNG_SRC_RING,
  466. /* reg_start is not set because LMAC rings are not accessed
  467. * from host
  468. */
  469. .reg_start = {},
  470. .reg_size = {},
  471. },
  472. #ifdef WLAN_FEATURE_CIF_CFR
  473. { /* WIFI_POS_SRC */
  474. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  475. .max_rings = 1,
  476. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  477. .lmac_ring = TRUE,
  478. .ring_dir = HAL_SRNG_SRC_RING,
  479. /* reg_start is not set because LMAC rings are not accessed
  480. * from host
  481. */
  482. .reg_start = {},
  483. .reg_size = {},
  484. },
  485. #endif
  486. };
  487. /**
  488. * hal_get_srng_ring_id() - get the ring id of a descriped ring
  489. * @hal: hal_soc data structure
  490. * @ring_type: type enum describing the ring
  491. * @ring_num: which ring of the ring type
  492. * @mac_id: which mac does the ring belong to (or 0 for non-lmac rings)
  493. *
  494. * Return: the ring id or -EINVAL if the ring does not exist.
  495. */
  496. static int hal_get_srng_ring_id(struct hal_soc *hal, int ring_type,
  497. int ring_num, int mac_id)
  498. {
  499. struct hal_hw_srng_config *ring_config =
  500. HAL_SRNG_CONFIG(hal, ring_type);
  501. int ring_id;
  502. if (ring_num >= ring_config->max_rings) {
  503. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  504. "%s: ring_num exceeded maximum no. of supported rings\n",
  505. __func__);
  506. return -EINVAL;
  507. }
  508. if (ring_config->lmac_ring) {
  509. ring_id = ring_config->start_ring_id + ring_num +
  510. (mac_id * HAL_MAX_RINGS_PER_LMAC);
  511. } else {
  512. ring_id = ring_config->start_ring_id + ring_num;
  513. }
  514. return ring_id;
  515. }
  516. static struct hal_srng *hal_get_srng(struct hal_soc *hal, int ring_id)
  517. {
  518. /* TODO: Should we allocate srng structures dynamically? */
  519. return &(hal->srng_list[ring_id]);
  520. }
  521. #define HP_OFFSET_IN_REG_START 1
  522. #define OFFSET_FROM_HP_TO_TP 4
  523. static void hal_update_srng_hp_tp_address(void *hal_soc,
  524. int shadow_config_index,
  525. int ring_type,
  526. int ring_num)
  527. {
  528. struct hal_srng *srng;
  529. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  530. int ring_id;
  531. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, 0);
  532. if (ring_id < 0)
  533. return;
  534. srng = hal_get_srng(hal_soc, ring_id);
  535. if (srng->ring_dir == HAL_SRNG_DST_RING)
  536. srng->u.dst_ring.tp_addr = SHADOW_REGISTER(shadow_config_index)
  537. + hal->dev_base_addr;
  538. else
  539. srng->u.src_ring.hp_addr = SHADOW_REGISTER(shadow_config_index)
  540. + hal->dev_base_addr;
  541. }
  542. QDF_STATUS hal_set_one_shadow_config(void *hal_soc,
  543. int ring_type,
  544. int ring_num)
  545. {
  546. uint32_t target_register;
  547. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  548. struct hal_hw_srng_config *srng_config = &hw_srng_table[ring_type];
  549. int shadow_config_index = hal->num_shadow_registers_configured;
  550. if (shadow_config_index >= MAX_SHADOW_REGISTERS) {
  551. QDF_ASSERT(0);
  552. return QDF_STATUS_E_RESOURCES;
  553. }
  554. hal->num_shadow_registers_configured++;
  555. target_register = srng_config->reg_start[HP_OFFSET_IN_REG_START];
  556. target_register += (srng_config->reg_size[HP_OFFSET_IN_REG_START]
  557. *ring_num);
  558. /* if the ring is a dst ring, we need to shadow the tail pointer */
  559. if (srng_config->ring_dir == HAL_SRNG_DST_RING)
  560. target_register += OFFSET_FROM_HP_TO_TP;
  561. hal->shadow_config[shadow_config_index].addr = target_register;
  562. /* update hp/tp addr in the hal_soc structure*/
  563. hal_update_srng_hp_tp_address(hal_soc, shadow_config_index, ring_type,
  564. ring_num);
  565. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  566. "%s: target_reg %x, shadow_index %x, ring_type %d, ring num %d\n",
  567. __func__, target_register, shadow_config_index,
  568. ring_type, ring_num);
  569. return QDF_STATUS_SUCCESS;
  570. }
  571. QDF_STATUS hal_construct_shadow_config(void *hal_soc)
  572. {
  573. int ring_type, ring_num;
  574. for (ring_type = 0; ring_type < MAX_RING_TYPES; ring_type++) {
  575. struct hal_hw_srng_config *srng_config =
  576. &hw_srng_table[ring_type];
  577. if (ring_type == CE_SRC ||
  578. ring_type == CE_DST ||
  579. ring_type == CE_DST_STATUS)
  580. continue;
  581. if (srng_config->lmac_ring)
  582. continue;
  583. for (ring_num = 0; ring_num < srng_config->max_rings;
  584. ring_num++)
  585. hal_set_one_shadow_config(hal_soc, ring_type, ring_num);
  586. }
  587. return QDF_STATUS_SUCCESS;
  588. }
  589. void hal_get_shadow_config(void *hal_soc,
  590. struct pld_shadow_reg_v2_cfg **shadow_config,
  591. int *num_shadow_registers_configured)
  592. {
  593. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  594. *shadow_config = hal->shadow_config;
  595. *num_shadow_registers_configured =
  596. hal->num_shadow_registers_configured;
  597. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  598. "%s\n", __func__);
  599. }
  600. static void hal_validate_shadow_register(struct hal_soc *hal,
  601. uint32_t *destination,
  602. uint32_t *shadow_address)
  603. {
  604. unsigned int index;
  605. uint32_t *shadow_0_offset = SHADOW_REGISTER(0) + hal->dev_base_addr;
  606. int destination_ba_offset =
  607. ((char *)destination) - (char *)hal->dev_base_addr;
  608. index = shadow_address - shadow_0_offset;
  609. if (index > MAX_SHADOW_REGISTERS) {
  610. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  611. "%s: index %x out of bounds\n", __func__, index);
  612. goto error;
  613. } else if (hal->shadow_config[index].addr != destination_ba_offset) {
  614. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  615. "%s: sanity check failure, expected %x, found %x\n",
  616. __func__, destination_ba_offset,
  617. hal->shadow_config[index].addr);
  618. goto error;
  619. }
  620. return;
  621. error:
  622. qdf_print("%s: baddr %p, desination %p, shadow_address %p s0offset %p index %x",
  623. __func__, hal->dev_base_addr, destination, shadow_address,
  624. shadow_0_offset, index);
  625. QDF_BUG(0);
  626. return;
  627. }
  628. static void hal_target_based_configure(struct hal_soc *hal)
  629. {
  630. struct hif_target_info *tgt_info =
  631. hif_get_target_info_handle(hal->hif_handle);
  632. switch (tgt_info->target_type) {
  633. case TARGET_TYPE_QCA6290:
  634. hal->use_register_windowing = true;
  635. break;
  636. default:
  637. break;
  638. }
  639. }
  640. /**
  641. * hal_attach - Initalize HAL layer
  642. * @hif_handle: Opaque HIF handle
  643. * @qdf_dev: QDF device
  644. *
  645. * Return: Opaque HAL SOC handle
  646. * NULL on failure (if given ring is not available)
  647. *
  648. * This function should be called as part of HIF initialization (for accessing
  649. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  650. *
  651. */
  652. void *hal_attach(void *hif_handle, qdf_device_t qdf_dev)
  653. {
  654. struct hal_soc *hal;
  655. int i;
  656. hal = qdf_mem_malloc(sizeof(*hal));
  657. if (!hal) {
  658. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  659. "%s: hal_soc allocation failed\n", __func__);
  660. goto fail0;
  661. }
  662. hal->hif_handle = hif_handle;
  663. hal->dev_base_addr = hif_get_dev_ba(hif_handle);
  664. hal->qdf_dev = qdf_dev;
  665. hal->shadow_rdptr_mem_vaddr = (uint32_t *)qdf_mem_alloc_consistent(
  666. qdf_dev, qdf_dev->dev, sizeof(*(hal->shadow_rdptr_mem_vaddr)) *
  667. HAL_SRNG_ID_MAX, &(hal->shadow_rdptr_mem_paddr));
  668. if (!hal->shadow_rdptr_mem_paddr) {
  669. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  670. "%s: hal->shadow_rdptr_mem_paddr allocation failed\n",
  671. __func__);
  672. goto fail1;
  673. }
  674. hal->shadow_wrptr_mem_vaddr =
  675. (uint32_t *)qdf_mem_alloc_consistent(qdf_dev, qdf_dev->dev,
  676. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  677. &(hal->shadow_wrptr_mem_paddr));
  678. if (!hal->shadow_wrptr_mem_vaddr) {
  679. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  680. "%s: hal->shadow_wrptr_mem_vaddr allocation failed\n",
  681. __func__);
  682. goto fail2;
  683. }
  684. for (i = 0; i < HAL_SRNG_ID_MAX; i++) {
  685. hal->srng_list[i].initialized = 0;
  686. hal->srng_list[i].ring_id = i;
  687. }
  688. qdf_spinlock_create(&hal->register_access_lock);
  689. hal->register_window = 0;
  690. hal_target_based_configure(hal);
  691. return (void *)hal;
  692. fail2:
  693. qdf_mem_free_consistent(qdf_dev, qdf_dev->dev,
  694. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  695. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  696. fail1:
  697. qdf_mem_free(hal);
  698. fail0:
  699. return NULL;
  700. }
  701. /**
  702. * hal_mem_info - Retreive hal memory base address
  703. *
  704. * @hal_soc: Opaque HAL SOC handle
  705. * @mem: pointer to structure to be updated with hal mem info
  706. */
  707. void hal_get_meminfo(void *hal_soc, struct hal_mem_info *mem )
  708. {
  709. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  710. mem->dev_base_addr = (void *)hal->dev_base_addr;
  711. mem->shadow_rdptr_mem_vaddr = (void *)hal->shadow_rdptr_mem_vaddr;
  712. mem->shadow_wrptr_mem_vaddr = (void *)hal->shadow_wrptr_mem_vaddr;
  713. mem->shadow_rdptr_mem_paddr = (void *)hal->shadow_rdptr_mem_paddr;
  714. mem->shadow_wrptr_mem_paddr = (void *)hal->shadow_wrptr_mem_paddr;
  715. hif_read_phy_mem_base(hal->hif_handle, (qdf_dma_addr_t *)&mem->dev_base_paddr);
  716. return;
  717. }
  718. /**
  719. * hal_detach - Detach HAL layer
  720. * @hal_soc: HAL SOC handle
  721. *
  722. * Return: Opaque HAL SOC handle
  723. * NULL on failure (if given ring is not available)
  724. *
  725. * This function should be called as part of HIF initialization (for accessing
  726. * copy engines). DP layer will get hal_soc handle using hif_get_hal_handle()
  727. *
  728. */
  729. extern void hal_detach(void *hal_soc)
  730. {
  731. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  732. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  733. sizeof(*(hal->shadow_rdptr_mem_vaddr)) * HAL_SRNG_ID_MAX,
  734. hal->shadow_rdptr_mem_vaddr, hal->shadow_rdptr_mem_paddr, 0);
  735. qdf_mem_free_consistent(hal->qdf_dev, hal->qdf_dev->dev,
  736. sizeof(*(hal->shadow_wrptr_mem_vaddr)) * HAL_MAX_LMAC_RINGS,
  737. hal->shadow_wrptr_mem_vaddr, hal->shadow_wrptr_mem_paddr, 0);
  738. qdf_mem_free(hal);
  739. return;
  740. }
  741. /**
  742. * hal_srng_src_hw_init - Private function to initialize SRNG
  743. * source ring HW
  744. * @hal_soc: HAL SOC handle
  745. * @srng: SRNG ring pointer
  746. */
  747. static inline void hal_srng_src_hw_init(struct hal_soc *hal,
  748. struct hal_srng *srng)
  749. {
  750. uint32_t reg_val = 0;
  751. uint64_t tp_addr = 0;
  752. HIF_INFO("%s: hw_init srng %d", __func__, srng->ring_id);
  753. if (srng->flags & HAL_SRNG_MSI_INTR) {
  754. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_LSB,
  755. srng->msi_addr & 0xffffffff);
  756. reg_val = SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB, ADDR),
  757. (uint64_t)(srng->msi_addr) >> 32) |
  758. SRNG_SM(SRNG_SRC_FLD(MSI1_BASE_MSB,
  759. MSI1_ENABLE), 1);
  760. SRNG_SRC_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  761. SRNG_SRC_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  762. }
  763. HIF_INFO("%s: hw_init srng (msi_end) %d", __func__, srng->ring_id);
  764. SRNG_SRC_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  765. reg_val = SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  766. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  767. SRNG_SM(SRNG_SRC_FLD(BASE_MSB, RING_SIZE),
  768. srng->entry_size * srng->num_entries);
  769. SRNG_SRC_REG_WRITE(srng, BASE_MSB, reg_val);
  770. #if defined(WCSS_VERSION) && \
  771. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  772. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  773. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  774. #else
  775. reg_val = SRNG_SM(SRNG_SRC_FLD(ID, RING_ID), srng->ring_id) |
  776. SRNG_SM(SRNG_SRC_FLD(ID, ENTRY_SIZE), srng->entry_size);
  777. #endif
  778. SRNG_SRC_REG_WRITE(srng, ID, reg_val);
  779. /**
  780. * Interrupt setup:
  781. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  782. * if level mode is required
  783. */
  784. reg_val = 0;
  785. if (srng->intr_timer_thres_us) {
  786. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  787. INTERRUPT_TIMER_THRESHOLD),
  788. srng->intr_timer_thres_us >> 3);
  789. }
  790. if (srng->intr_batch_cntr_thres_entries) {
  791. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX0,
  792. BATCH_COUNTER_THRESHOLD),
  793. srng->intr_batch_cntr_thres_entries *
  794. srng->entry_size);
  795. }
  796. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX0, reg_val);
  797. if (srng->flags & HAL_SRNG_LOW_THRES_INTR_ENABLE) {
  798. reg_val |= SRNG_SM(SRNG_SRC_FLD(CONSUMER_INT_SETUP_IX1,
  799. LOW_THRESHOLD), srng->u.src_ring.low_threshold);
  800. }
  801. SRNG_SRC_REG_WRITE(srng, CONSUMER_INT_SETUP_IX1, reg_val);
  802. /* As per HW team, TP_ADDR and HP_ADDR for Idle link ring should
  803. * remain 0 to avoid some WBM stability issues. Remote head/tail
  804. * pointers are not required since this ring is completly managed
  805. * by WBM HW */
  806. if (srng->ring_id != HAL_SRNG_WBM_IDLE_LINK) {
  807. tp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  808. ((unsigned long)(srng->u.src_ring.tp_addr) -
  809. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  810. SRNG_SRC_REG_WRITE(srng, TP_ADDR_LSB, tp_addr & 0xffffffff);
  811. SRNG_SRC_REG_WRITE(srng, TP_ADDR_MSB, tp_addr >> 32);
  812. }
  813. /* Initilaize head and tail pointers to indicate ring is empty */
  814. SRNG_SRC_REG_WRITE(srng, HP, 0);
  815. SRNG_SRC_REG_WRITE(srng, TP, 0);
  816. *(srng->u.src_ring.tp_addr) = 0;
  817. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  818. SRNG_SM(SRNG_SRC_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  819. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  820. SRNG_SM(SRNG_SRC_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  821. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  822. SRNG_SM(SRNG_SRC_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  823. /* Loop count is not used for SRC rings */
  824. reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, LOOPCNT_DISABLE), 1);
  825. /*
  826. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  827. * todo: update fw_api and replace with above line
  828. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  829. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  830. */
  831. reg_val |= 0x40;
  832. SRNG_SRC_REG_WRITE(srng, MISC, reg_val);
  833. }
  834. /**
  835. * hal_ce_dst_setup - Initialize CE destination ring registers
  836. * @hal_soc: HAL SOC handle
  837. * @srng: SRNG ring pointer
  838. */
  839. static inline void hal_ce_dst_setup(struct hal_soc *hal, struct hal_srng *srng,
  840. int ring_num)
  841. {
  842. uint32_t reg_val = 0;
  843. uint32_t reg_addr;
  844. struct hal_hw_srng_config *ring_config =
  845. HAL_SRNG_CONFIG(hal, CE_DST);
  846. /* set DEST_MAX_LENGTH according to ce assignment */
  847. reg_addr = HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_ADDR(
  848. ring_config->reg_start[R0_INDEX] +
  849. (ring_num * ring_config->reg_size[R0_INDEX]));
  850. reg_val = HAL_REG_READ(hal, reg_addr);
  851. reg_val &= ~HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  852. reg_val |= srng->u.dst_ring.max_buffer_length &
  853. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_CTRL_DEST_MAX_LENGTH_BMSK;
  854. HAL_REG_WRITE(hal, reg_addr, reg_val);
  855. }
  856. /**
  857. * hal_srng_dst_hw_init - Private function to initialize SRNG
  858. * destination ring HW
  859. * @hal_soc: HAL SOC handle
  860. * @srng: SRNG ring pointer
  861. */
  862. static inline void hal_srng_dst_hw_init(struct hal_soc *hal,
  863. struct hal_srng *srng)
  864. {
  865. uint32_t reg_val = 0;
  866. uint64_t hp_addr = 0;
  867. HIF_INFO("%s: hw_init srng %d", __func__, srng->ring_id);
  868. if (srng->flags & HAL_SRNG_MSI_INTR) {
  869. SRNG_DST_REG_WRITE(srng, MSI1_BASE_LSB,
  870. srng->msi_addr & 0xffffffff);
  871. reg_val = SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB, ADDR),
  872. (uint64_t)(srng->msi_addr) >> 32) |
  873. SRNG_SM(SRNG_DST_FLD(MSI1_BASE_MSB,
  874. MSI1_ENABLE), 1);
  875. SRNG_DST_REG_WRITE(srng, MSI1_BASE_MSB, reg_val);
  876. SRNG_DST_REG_WRITE(srng, MSI1_DATA, srng->msi_data);
  877. }
  878. HIF_INFO("%s: hw_init srng msi end %d", __func__, srng->ring_id);
  879. SRNG_DST_REG_WRITE(srng, BASE_LSB, srng->ring_base_paddr & 0xffffffff);
  880. reg_val = SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_BASE_ADDR_MSB),
  881. ((uint64_t)(srng->ring_base_paddr) >> 32)) |
  882. SRNG_SM(SRNG_DST_FLD(BASE_MSB, RING_SIZE),
  883. srng->entry_size * srng->num_entries);
  884. SRNG_DST_REG_WRITE(srng, BASE_MSB, reg_val);
  885. reg_val = SRNG_SM(SRNG_DST_FLD(ID, RING_ID), srng->ring_id) |
  886. SRNG_SM(SRNG_DST_FLD(ID, ENTRY_SIZE), srng->entry_size);
  887. SRNG_DST_REG_WRITE(srng, ID, reg_val);
  888. /**
  889. * Interrupt setup:
  890. * Default interrupt mode is 'pulse'. Need to setup SW_INTERRUPT_MODE
  891. * if level mode is required
  892. */
  893. reg_val = 0;
  894. if (srng->intr_timer_thres_us) {
  895. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  896. INTERRUPT_TIMER_THRESHOLD),
  897. srng->intr_timer_thres_us >> 3);
  898. }
  899. if (srng->intr_batch_cntr_thres_entries) {
  900. reg_val |= SRNG_SM(SRNG_DST_FLD(PRODUCER_INT_SETUP,
  901. BATCH_COUNTER_THRESHOLD),
  902. srng->intr_batch_cntr_thres_entries *
  903. srng->entry_size);
  904. }
  905. SRNG_DST_REG_WRITE(srng, PRODUCER_INT_SETUP, reg_val);
  906. hp_addr = (uint64_t)(hal->shadow_rdptr_mem_paddr +
  907. ((unsigned long)(srng->u.dst_ring.hp_addr) -
  908. (unsigned long)(hal->shadow_rdptr_mem_vaddr)));
  909. SRNG_DST_REG_WRITE(srng, HP_ADDR_LSB, hp_addr & 0xffffffff);
  910. SRNG_DST_REG_WRITE(srng, HP_ADDR_MSB, hp_addr >> 32);
  911. /* Initilaize head and tail pointers to indicate ring is empty */
  912. SRNG_DST_REG_WRITE(srng, HP, 0);
  913. SRNG_DST_REG_WRITE(srng, TP, 0);
  914. *(srng->u.dst_ring.hp_addr) = 0;
  915. reg_val = ((srng->flags & HAL_SRNG_DATA_TLV_SWAP) ?
  916. SRNG_SM(SRNG_DST_FLD(MISC, DATA_TLV_SWAP_BIT), 1) : 0) |
  917. ((srng->flags & HAL_SRNG_RING_PTR_SWAP) ?
  918. SRNG_SM(SRNG_DST_FLD(MISC, HOST_FW_SWAP_BIT), 1) : 0) |
  919. ((srng->flags & HAL_SRNG_MSI_SWAP) ?
  920. SRNG_SM(SRNG_DST_FLD(MISC, MSI_SWAP_BIT), 1) : 0);
  921. /*
  922. * reg_val |= SRNG_SM(SRNG_SRC_FLD(MISC, SRNG_ENABLE), 1);
  923. * todo: update fw_api and replace with above line
  924. * (when SRNG_ENABLE field for the MISC register is available in fw_api)
  925. * (WCSS_UMAC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_MISC)
  926. */
  927. reg_val |= 0x40;
  928. SRNG_DST_REG_WRITE(srng, MISC, reg_val);
  929. }
  930. /**
  931. * hal_srng_hw_init - Private function to initialize SRNG HW
  932. * @hal_soc: HAL SOC handle
  933. * @srng: SRNG ring pointer
  934. */
  935. static inline void hal_srng_hw_init(struct hal_soc *hal,
  936. struct hal_srng *srng)
  937. {
  938. if (srng->ring_dir == HAL_SRNG_SRC_RING)
  939. hal_srng_src_hw_init(hal, srng);
  940. else
  941. hal_srng_dst_hw_init(hal, srng);
  942. }
  943. #ifdef CONFIG_SHADOW_V2
  944. #define ignore_shadow false
  945. #define CHECK_SHADOW_REGISTERS true
  946. #else
  947. #define ignore_shadow true
  948. #define CHECK_SHADOW_REGISTERS false
  949. #endif
  950. /**
  951. * hal_srng_setup - Initalize HW SRNG ring.
  952. * @hal_soc: Opaque HAL SOC handle
  953. * @ring_type: one of the types from hal_ring_type
  954. * @ring_num: Ring number if there are multiple rings of same type (staring
  955. * from 0)
  956. * @mac_id: valid MAC Id should be passed if ring type is one of lmac rings
  957. * @ring_params: SRNG ring params in hal_srng_params structure.
  958. * Callers are expected to allocate contiguous ring memory of size
  959. * 'num_entries * entry_size' bytes and pass the physical and virtual base
  960. * addresses through 'ring_base_paddr' and 'ring_base_vaddr' in
  961. * hal_srng_params structure. Ring base address should be 8 byte aligned
  962. * and size of each ring entry should be queried using the API
  963. * hal_srng_get_entrysize
  964. *
  965. * Return: Opaque pointer to ring on success
  966. * NULL on failure (if given ring is not available)
  967. */
  968. void *hal_srng_setup(void *hal_soc, int ring_type, int ring_num,
  969. int mac_id, struct hal_srng_params *ring_params)
  970. {
  971. int ring_id;
  972. struct hal_soc *hal = (struct hal_soc *)hal_soc;
  973. struct hal_srng *srng;
  974. struct hal_hw_srng_config *ring_config =
  975. HAL_SRNG_CONFIG(hal, ring_type);
  976. void *dev_base_addr;
  977. int i;
  978. ring_id = hal_get_srng_ring_id(hal_soc, ring_type, ring_num, mac_id);
  979. if (ring_id < 0)
  980. return NULL;
  981. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  982. "%s: mac_id %d ring_id %d\n",
  983. __func__, mac_id, ring_id);
  984. srng = hal_get_srng(hal_soc, ring_id);
  985. if (srng->initialized) {
  986. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  987. "%s: Ring (ring_type, ring_num) already initialized\n",
  988. __func__);
  989. return NULL;
  990. }
  991. dev_base_addr = hal->dev_base_addr;
  992. srng->ring_id = ring_id;
  993. srng->ring_dir = ring_config->ring_dir;
  994. srng->ring_base_paddr = ring_params->ring_base_paddr;
  995. srng->ring_base_vaddr = ring_params->ring_base_vaddr;
  996. srng->entry_size = ring_config->entry_size;
  997. srng->num_entries = ring_params->num_entries;
  998. srng->ring_size = srng->num_entries * srng->entry_size;
  999. srng->ring_size_mask = srng->ring_size - 1;
  1000. srng->msi_addr = ring_params->msi_addr;
  1001. srng->msi_data = ring_params->msi_data;
  1002. srng->intr_timer_thres_us = ring_params->intr_timer_thres_us;
  1003. srng->intr_batch_cntr_thres_entries =
  1004. ring_params->intr_batch_cntr_thres_entries;
  1005. srng->hal_soc = hal_soc;
  1006. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++) {
  1007. srng->hwreg_base[i] = dev_base_addr + ring_config->reg_start[i]
  1008. + (ring_num * ring_config->reg_size[i]);
  1009. }
  1010. /* Zero out the entire ring memory */
  1011. qdf_mem_zero(srng->ring_base_vaddr, (srng->entry_size *
  1012. srng->num_entries) << 2);
  1013. srng->flags = ring_params->flags;
  1014. #ifdef BIG_ENDIAN_HOST
  1015. /* TODO: See if we should we get these flags from caller */
  1016. srng->flags |= HAL_SRNG_DATA_TLV_SWAP;
  1017. srng->flags |= HAL_SRNG_MSI_SWAP;
  1018. srng->flags |= HAL_SRNG_RING_PTR_SWAP;
  1019. #endif
  1020. if (srng->ring_dir == HAL_SRNG_SRC_RING) {
  1021. srng->u.src_ring.hp = 0;
  1022. srng->u.src_ring.reap_hp = srng->ring_size -
  1023. srng->entry_size;
  1024. srng->u.src_ring.tp_addr =
  1025. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  1026. srng->u.src_ring.low_threshold = ring_params->low_threshold;
  1027. if (ring_config->lmac_ring) {
  1028. /* For LMAC rings, head pointer updates will be done
  1029. * through FW by writing to a shared memory location
  1030. */
  1031. srng->u.src_ring.hp_addr =
  1032. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  1033. HAL_SRNG_LMAC1_ID_START]);
  1034. srng->flags |= HAL_SRNG_LMAC_RING;
  1035. } else if (ignore_shadow || (srng->u.src_ring.hp_addr == 0)) {
  1036. srng->u.src_ring.hp_addr = SRNG_SRC_ADDR(srng, HP);
  1037. if (CHECK_SHADOW_REGISTERS) {
  1038. QDF_TRACE(QDF_MODULE_ID_TXRX,
  1039. QDF_TRACE_LEVEL_ERROR,
  1040. "%s: Ring (%d, %d) missing shadow config\n",
  1041. __func__, ring_type, ring_num);
  1042. }
  1043. } else {
  1044. hal_validate_shadow_register(hal,
  1045. SRNG_SRC_ADDR(srng, HP),
  1046. srng->u.src_ring.hp_addr);
  1047. }
  1048. } else {
  1049. /* During initialization loop count in all the descriptors
  1050. * will be set to zero, and HW will set it to 1 on completing
  1051. * descriptor update in first loop, and increments it by 1 on
  1052. * subsequent loops (loop count wraps around after reaching
  1053. * 0xffff). The 'loop_cnt' in SW ring state is the expected
  1054. * loop count in descriptors updated by HW (to be processed
  1055. * by SW).
  1056. */
  1057. srng->u.dst_ring.loop_cnt = 1;
  1058. srng->u.dst_ring.tp = 0;
  1059. srng->u.dst_ring.hp_addr =
  1060. &(hal->shadow_rdptr_mem_vaddr[ring_id]);
  1061. if (ring_config->lmac_ring) {
  1062. /* For LMAC rings, tail pointer updates will be done
  1063. * through FW by writing to a shared memory location
  1064. */
  1065. srng->u.dst_ring.tp_addr =
  1066. &(hal->shadow_wrptr_mem_vaddr[ring_id -
  1067. HAL_SRNG_LMAC1_ID_START]);
  1068. srng->flags |= HAL_SRNG_LMAC_RING;
  1069. } else if (ignore_shadow || srng->u.dst_ring.tp_addr == 0) {
  1070. srng->u.dst_ring.tp_addr = SRNG_DST_ADDR(srng, TP);
  1071. if (CHECK_SHADOW_REGISTERS) {
  1072. QDF_TRACE(QDF_MODULE_ID_TXRX,
  1073. QDF_TRACE_LEVEL_ERROR,
  1074. "%s: Ring (%d, %d) missing shadow config\n",
  1075. __func__, ring_type, ring_num);
  1076. }
  1077. } else {
  1078. hal_validate_shadow_register(hal,
  1079. SRNG_DST_ADDR(srng, TP),
  1080. srng->u.dst_ring.tp_addr);
  1081. }
  1082. }
  1083. if (!(ring_config->lmac_ring)) {
  1084. hal_srng_hw_init(hal, srng);
  1085. if (ring_type == CE_DST) {
  1086. srng->u.dst_ring.max_buffer_length = ring_params->max_buffer_length;
  1087. hal_ce_dst_setup(hal, srng, ring_num);
  1088. }
  1089. }
  1090. SRNG_LOCK_INIT(&srng->lock);
  1091. return (void *)srng;
  1092. }
  1093. /**
  1094. * hal_srng_cleanup - Deinitialize HW SRNG ring.
  1095. * @hal_soc: Opaque HAL SOC handle
  1096. * @hal_srng: Opaque HAL SRNG pointer
  1097. */
  1098. void hal_srng_cleanup(void *hal_soc, void *hal_srng)
  1099. {
  1100. struct hal_srng *srng = (struct hal_srng *)hal_srng;
  1101. SRNG_LOCK_DESTROY(&srng->lock);
  1102. srng->initialized = 0;
  1103. }
  1104. /**
  1105. * hal_srng_get_entrysize - Returns size of ring entry in bytes
  1106. * @hal_soc: Opaque HAL SOC handle
  1107. * @ring_type: one of the types from hal_ring_type
  1108. *
  1109. */
  1110. uint32_t hal_srng_get_entrysize(void *hal_soc, int ring_type)
  1111. {
  1112. struct hal_hw_srng_config *ring_config =
  1113. HAL_SRNG_CONFIG(hal, ring_type);
  1114. return ring_config->entry_size << 2;
  1115. }
  1116. /**
  1117. * hal_srng_max_entries - Returns maximum possible number of ring entries
  1118. * @hal_soc: Opaque HAL SOC handle
  1119. * @ring_type: one of the types from hal_ring_type
  1120. *
  1121. * Return: Maximum number of entries for the given ring_type
  1122. */
  1123. uint32_t hal_srng_max_entries(void *hal_soc, int ring_type)
  1124. {
  1125. struct hal_hw_srng_config *ring_config = HAL_SRNG_CONFIG(hal, ring_type);
  1126. return SRNG_MAX_SIZE_DWORDS / ring_config->entry_size;
  1127. }
  1128. /**
  1129. * hal_get_srng_params - Retreive SRNG parameters for a given ring from HAL
  1130. *
  1131. * @hal_soc: Opaque HAL SOC handle
  1132. * @hal_ring: Ring pointer (Source or Destination ring)
  1133. * @ring_params: SRNG parameters will be returned through this structure
  1134. */
  1135. extern void hal_get_srng_params(void *hal_soc, void *hal_ring,
  1136. struct hal_srng_params *ring_params)
  1137. {
  1138. struct hal_srng *srng = (struct hal_srng *)hal_ring;
  1139. int i =0;
  1140. ring_params->ring_id = srng->ring_id;
  1141. ring_params->ring_dir = srng->ring_dir;
  1142. ring_params->entry_size = srng->entry_size;
  1143. ring_params->ring_base_paddr = srng->ring_base_paddr;
  1144. ring_params->ring_base_vaddr = srng->ring_base_vaddr;
  1145. ring_params->num_entries = srng->num_entries;
  1146. ring_params->msi_addr = srng->msi_addr;
  1147. ring_params->msi_data = srng->msi_data;
  1148. ring_params->intr_timer_thres_us = srng->intr_timer_thres_us;
  1149. ring_params->intr_batch_cntr_thres_entries =
  1150. srng->intr_batch_cntr_thres_entries;
  1151. ring_params->low_threshold = srng->u.src_ring.low_threshold;
  1152. ring_params->flags = srng->flags;
  1153. ring_params->ring_id = srng->ring_id;
  1154. for (i = 0 ; i < MAX_SRNG_REG_GROUPS; i++)
  1155. ring_params->hwreg_base[i] = srng->hwreg_base[i];
  1156. }