hal_kiwi.c 82 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557
  1. /*
  2. * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #include "hal_flow.h"
  32. #include "rx_flow_search_entry.h"
  33. #include "hal_rx_flow_info.h"
  34. #include "hal_be_api.h"
  35. #include "reo_destination_ring_with_pn.h"
  36. #include "rx_reo_queue_1k.h"
  37. #include <hal_be_rx.h>
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  39. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  40. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  41. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  42. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  43. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  44. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  45. PHYRX_HT_SIG_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  46. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  47. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  48. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  49. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  50. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  51. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  58. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  59. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  60. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  61. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  62. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  63. PHYRX_RSSI_LEGACY_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  64. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  65. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  66. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  67. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  68. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  69. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  70. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  71. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  73. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  74. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  75. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  76. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  77. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  78. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  79. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  80. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  81. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  83. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  84. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  85. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  86. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  87. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  88. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  89. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  91. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  93. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  95. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  97. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  99. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  100. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  101. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  102. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  103. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  104. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  105. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  106. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  107. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  109. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  110. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  111. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  112. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  113. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  114. #include "hal_kiwi_tx.h"
  115. #include "hal_kiwi_rx.h"
  116. #include "hal_be_rx_tlv.h"
  117. #include <hal_generic_api.h>
  118. #include <hal_be_generic_api.h>
  119. #include "hal_be_api_mon.h"
  120. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  121. static uint32_t hal_get_link_desc_size_kiwi(void)
  122. {
  123. return LINK_DESC_SIZE;
  124. }
  125. /**
  126. * hal_rx_dump_msdu_end_tlv_kiwi: dump RX msdu_end TLV in structured
  127. * human readable format.
  128. * @ msdu_end: pointer the msdu_end TLV in pkt.
  129. * @ dbg_level: log level.
  130. *
  131. * Return: void
  132. */
  133. #ifdef QCA_WIFI_KIWI_V2
  134. static void hal_rx_dump_msdu_end_tlv_kiwi(void *msduend,
  135. uint8_t dbg_level)
  136. {
  137. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  138. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  139. "rx_msdu_end tlv (1/5)- "
  140. "rxpcu_mpdu_filter_in_category :%x "
  141. "sw_frame_group_id :%x "
  142. "reserved_0 :%x "
  143. "phy_ppdu_id :%x "
  144. "ip_hdr_chksum :%x "
  145. "reported_mpdu_length :%x "
  146. "reserved_1a :%x "
  147. "reserved_2a :%x "
  148. "cce_super_rule :%x "
  149. "cce_classify_not_done_truncate :%x "
  150. "cce_classify_not_done_cce_dis :%x "
  151. "cumulative_l3_checksum :%x "
  152. "rule_indication_31_0 :%x "
  153. "ipv6_options_crc :%x "
  154. "da_offset :%x "
  155. "sa_offset :%x "
  156. "da_offset_valid :%x "
  157. "sa_offset_valid :%x "
  158. "reserved_5a :%x "
  159. "l3_type :%x",
  160. msdu_end->rxpcu_mpdu_filter_in_category,
  161. msdu_end->sw_frame_group_id,
  162. msdu_end->reserved_0,
  163. msdu_end->phy_ppdu_id,
  164. msdu_end->ip_hdr_chksum,
  165. msdu_end->reported_mpdu_length,
  166. msdu_end->reserved_1a,
  167. msdu_end->reserved_2a,
  168. msdu_end->cce_super_rule,
  169. msdu_end->cce_classify_not_done_truncate,
  170. msdu_end->cce_classify_not_done_cce_dis,
  171. msdu_end->cumulative_l3_checksum,
  172. msdu_end->rule_indication_31_0,
  173. msdu_end->ipv6_options_crc,
  174. msdu_end->da_offset,
  175. msdu_end->sa_offset,
  176. msdu_end->da_offset_valid,
  177. msdu_end->sa_offset_valid,
  178. msdu_end->reserved_5a,
  179. msdu_end->l3_type);
  180. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  181. "rx_msdu_end tlv (2/5)- "
  182. "rule_indication_63_32 :%x "
  183. "tcp_seq_number :%x "
  184. "tcp_ack_number :%x "
  185. "tcp_flag :%x "
  186. "lro_eligible :%x "
  187. "reserved_9a :%x "
  188. "window_size :%x "
  189. "sa_sw_peer_id :%x "
  190. "sa_idx_timeout :%x "
  191. "da_idx_timeout :%x "
  192. "to_ds :%x "
  193. "tid :%x "
  194. "sa_is_valid :%x "
  195. "da_is_valid :%x "
  196. "da_is_mcbc :%x "
  197. "l3_header_padding :%x "
  198. "first_msdu :%x "
  199. "last_msdu :%x "
  200. "fr_ds :%x "
  201. "ip_chksum_fail_copy :%x "
  202. "sa_idx :%x "
  203. "da_idx_or_sw_peer_id :%x",
  204. msdu_end->rule_indication_63_32,
  205. msdu_end->tcp_seq_number,
  206. msdu_end->tcp_ack_number,
  207. msdu_end->tcp_flag,
  208. msdu_end->lro_eligible,
  209. msdu_end->reserved_9a,
  210. msdu_end->window_size,
  211. msdu_end->sa_sw_peer_id,
  212. msdu_end->sa_idx_timeout,
  213. msdu_end->da_idx_timeout,
  214. msdu_end->to_ds,
  215. msdu_end->tid,
  216. msdu_end->sa_is_valid,
  217. msdu_end->da_is_valid,
  218. msdu_end->da_is_mcbc,
  219. msdu_end->l3_header_padding,
  220. msdu_end->first_msdu,
  221. msdu_end->last_msdu,
  222. msdu_end->fr_ds,
  223. msdu_end->ip_chksum_fail_copy,
  224. msdu_end->sa_idx,
  225. msdu_end->da_idx_or_sw_peer_id);
  226. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  227. "rx_msdu_end tlv (3/5)- "
  228. "msdu_drop :%x "
  229. "reo_destination_indication :%x "
  230. "flow_idx :%x "
  231. "use_ppe :%x "
  232. "__reserved_g_0003 :%x "
  233. "vlan_ctag_stripped :%x "
  234. "vlan_stag_stripped :%x "
  235. "fragment_flag :%x "
  236. "fse_metadata :%x "
  237. "cce_metadata :%x "
  238. "tcp_udp_chksum :%x "
  239. "aggregation_count :%x "
  240. "flow_aggregation_continuation :%x "
  241. "fisa_timeout :%x "
  242. "tcp_udp_chksum_fail_copy :%x "
  243. "msdu_limit_error :%x "
  244. "flow_idx_timeout :%x "
  245. "flow_idx_invalid :%x "
  246. "cce_match :%x "
  247. "amsdu_parser_error :%x "
  248. "cumulative_ip_length :%x "
  249. "key_id_octet :%x "
  250. "reserved_16a :%x "
  251. "reserved_17a :%x "
  252. "service_code :%x "
  253. "priority_valid :%x "
  254. "intra_bss :%x "
  255. "dest_chip_id :%x "
  256. "multicast_echo :%x "
  257. "wds_learning_event :%x "
  258. "wds_roaming_event :%x "
  259. "wds_keep_alive_event :%x "
  260. "reserved_17b :%x",
  261. msdu_end->msdu_drop,
  262. msdu_end->reo_destination_indication,
  263. msdu_end->flow_idx,
  264. msdu_end->use_ppe,
  265. msdu_end->__reserved_g_0003,
  266. msdu_end->vlan_ctag_stripped,
  267. msdu_end->vlan_stag_stripped,
  268. msdu_end->fragment_flag,
  269. msdu_end->fse_metadata,
  270. msdu_end->cce_metadata,
  271. msdu_end->tcp_udp_chksum,
  272. msdu_end->aggregation_count,
  273. msdu_end->flow_aggregation_continuation,
  274. msdu_end->fisa_timeout,
  275. msdu_end->tcp_udp_chksum_fail_copy,
  276. msdu_end->msdu_limit_error,
  277. msdu_end->flow_idx_timeout,
  278. msdu_end->flow_idx_invalid,
  279. msdu_end->cce_match,
  280. msdu_end->amsdu_parser_error,
  281. msdu_end->cumulative_ip_length,
  282. msdu_end->key_id_octet,
  283. msdu_end->reserved_16a,
  284. msdu_end->reserved_17a,
  285. msdu_end->service_code,
  286. msdu_end->priority_valid,
  287. msdu_end->intra_bss,
  288. msdu_end->dest_chip_id,
  289. msdu_end->multicast_echo,
  290. msdu_end->wds_learning_event,
  291. msdu_end->wds_roaming_event,
  292. msdu_end->wds_keep_alive_event,
  293. msdu_end->reserved_17b);
  294. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  295. "rx_msdu_end tlv (4/5)- "
  296. "msdu_length :%x "
  297. "stbc :%x "
  298. "ipsec_esp :%x "
  299. "l3_offset :%x "
  300. "ipsec_ah :%x "
  301. "l4_offset :%x "
  302. "msdu_number :%x "
  303. "decap_format :%x "
  304. "ipv4_proto :%x "
  305. "ipv6_proto :%x "
  306. "tcp_proto :%x "
  307. "udp_proto :%x "
  308. "ip_frag :%x "
  309. "tcp_only_ack :%x "
  310. "da_is_bcast_mcast :%x "
  311. "toeplitz_hash_sel :%x "
  312. "ip_fixed_header_valid :%x "
  313. "ip_extn_header_valid :%x "
  314. "tcp_udp_header_valid :%x "
  315. "mesh_control_present :%x "
  316. "ldpc :%x "
  317. "ip4_protocol_ip6_next_header :%x "
  318. "vlan_ctag_ci :%x "
  319. "vlan_stag_ci :%x "
  320. "peer_meta_data :%x "
  321. "user_rssi :%x "
  322. "pkt_type :%x "
  323. "sgi :%x "
  324. "rate_mcs :%x "
  325. "receive_bandwidth :%x "
  326. "reception_type :%x "
  327. "mimo_ss_bitmap :%x "
  328. "msdu_done_copy :%x "
  329. "flow_id_toeplitz :%x",
  330. msdu_end->msdu_length,
  331. msdu_end->stbc,
  332. msdu_end->ipsec_esp,
  333. msdu_end->l3_offset,
  334. msdu_end->ipsec_ah,
  335. msdu_end->l4_offset,
  336. msdu_end->msdu_number,
  337. msdu_end->decap_format,
  338. msdu_end->ipv4_proto,
  339. msdu_end->ipv6_proto,
  340. msdu_end->tcp_proto,
  341. msdu_end->udp_proto,
  342. msdu_end->ip_frag,
  343. msdu_end->tcp_only_ack,
  344. msdu_end->da_is_bcast_mcast,
  345. msdu_end->toeplitz_hash_sel,
  346. msdu_end->ip_fixed_header_valid,
  347. msdu_end->ip_extn_header_valid,
  348. msdu_end->tcp_udp_header_valid,
  349. msdu_end->mesh_control_present,
  350. msdu_end->ldpc,
  351. msdu_end->ip4_protocol_ip6_next_header,
  352. msdu_end->vlan_ctag_ci,
  353. msdu_end->vlan_stag_ci,
  354. msdu_end->peer_meta_data,
  355. msdu_end->user_rssi,
  356. msdu_end->pkt_type,
  357. msdu_end->sgi,
  358. msdu_end->rate_mcs,
  359. msdu_end->receive_bandwidth,
  360. msdu_end->reception_type,
  361. msdu_end->mimo_ss_bitmap,
  362. msdu_end->msdu_done_copy,
  363. msdu_end->flow_id_toeplitz);
  364. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  365. "rx_msdu_end tlv (5/5)- "
  366. "ppdu_start_timestamp_63_32 :%x "
  367. "sw_phy_meta_data :%x "
  368. "ppdu_start_timestamp_31_0 :%x "
  369. "toeplitz_hash_2_or_4 :%x "
  370. "reserved_28a :%x "
  371. "sa_15_0 :%x "
  372. "sa_47_16 :%x "
  373. "first_mpdu :%x "
  374. "reserved_30a :%x "
  375. "mcast_bcast :%x "
  376. "ast_index_not_found :%x "
  377. "ast_index_timeout :%x "
  378. "power_mgmt :%x "
  379. "non_qos :%x "
  380. "null_data :%x "
  381. "mgmt_type :%x "
  382. "ctrl_type :%x "
  383. "more_data :%x "
  384. "eosp :%x "
  385. "a_msdu_error :%x "
  386. "reserved_30b :%x "
  387. "order :%x "
  388. "wifi_parser_error :%x "
  389. "overflow_err :%x "
  390. "msdu_length_err :%x "
  391. "tcp_udp_chksum_fail :%x "
  392. "ip_chksum_fail :%x "
  393. "sa_idx_invalid :%x "
  394. "da_idx_invalid :%x "
  395. "amsdu_addr_mismatch :%x "
  396. "rx_in_tx_decrypt_byp :%x "
  397. "encrypt_required :%x "
  398. "directed :%x "
  399. "buffer_fragment :%x "
  400. "mpdu_length_err :%x "
  401. "tkip_mic_err :%x "
  402. "decrypt_err :%x "
  403. "unencrypted_frame_err :%x "
  404. "fcs_err :%x "
  405. "reserved_31a :%x "
  406. "decrypt_status_code :%x "
  407. "rx_bitmap_not_updated :%x "
  408. "reserved_31b :%x "
  409. "msdu_done :%x",
  410. msdu_end->ppdu_start_timestamp_63_32,
  411. msdu_end->sw_phy_meta_data,
  412. msdu_end->ppdu_start_timestamp_31_0,
  413. msdu_end->toeplitz_hash_2_or_4,
  414. msdu_end->reserved_28a,
  415. msdu_end->sa_15_0,
  416. msdu_end->sa_47_16,
  417. msdu_end->first_mpdu,
  418. msdu_end->reserved_30a,
  419. msdu_end->mcast_bcast,
  420. msdu_end->ast_index_not_found,
  421. msdu_end->ast_index_timeout,
  422. msdu_end->power_mgmt,
  423. msdu_end->non_qos,
  424. msdu_end->null_data,
  425. msdu_end->mgmt_type,
  426. msdu_end->ctrl_type,
  427. msdu_end->more_data,
  428. msdu_end->eosp,
  429. msdu_end->a_msdu_error,
  430. msdu_end->reserved_30b,
  431. msdu_end->order,
  432. msdu_end->wifi_parser_error,
  433. msdu_end->overflow_err,
  434. msdu_end->msdu_length_err,
  435. msdu_end->tcp_udp_chksum_fail,
  436. msdu_end->ip_chksum_fail,
  437. msdu_end->sa_idx_invalid,
  438. msdu_end->da_idx_invalid,
  439. msdu_end->amsdu_addr_mismatch,
  440. msdu_end->rx_in_tx_decrypt_byp,
  441. msdu_end->encrypt_required,
  442. msdu_end->directed,
  443. msdu_end->buffer_fragment,
  444. msdu_end->mpdu_length_err,
  445. msdu_end->tkip_mic_err,
  446. msdu_end->decrypt_err,
  447. msdu_end->unencrypted_frame_err,
  448. msdu_end->fcs_err,
  449. msdu_end->reserved_31a,
  450. msdu_end->decrypt_status_code,
  451. msdu_end->rx_bitmap_not_updated,
  452. msdu_end->reserved_31b,
  453. msdu_end->msdu_done);
  454. }
  455. #else
  456. static void hal_rx_dump_msdu_end_tlv_kiwi(void *msduend,
  457. uint8_t dbg_level)
  458. {
  459. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  460. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  461. "rx_msdu_end tlv (1/7)- "
  462. "rxpcu_mpdu_filter_in_category :%x"
  463. "sw_frame_group_id :%x"
  464. "reserved_0 :%x"
  465. "phy_ppdu_id :%x"
  466. "ip_hdr_chksum:%x"
  467. "reported_mpdu_length :%x"
  468. "reserved_1a :%x"
  469. "key_id_octet :%x"
  470. "cce_super_rule :%x"
  471. "cce_classify_not_done_truncate :%x"
  472. "cce_classify_not_done_cce_dis:%x"
  473. "cumulative_l3_checksum :%x"
  474. "rule_indication_31_0 :%x"
  475. "rule_indication_63_32:%x"
  476. "da_offset :%x"
  477. "sa_offset :%x"
  478. "da_offset_valid :%x"
  479. "sa_offset_valid :%x"
  480. "reserved_5a :%x"
  481. "l3_type :%x",
  482. msdu_end->rxpcu_mpdu_filter_in_category,
  483. msdu_end->sw_frame_group_id,
  484. msdu_end->reserved_0,
  485. msdu_end->phy_ppdu_id,
  486. msdu_end->ip_hdr_chksum,
  487. msdu_end->reported_mpdu_length,
  488. msdu_end->reserved_1a,
  489. msdu_end->key_id_octet,
  490. msdu_end->cce_super_rule,
  491. msdu_end->cce_classify_not_done_truncate,
  492. msdu_end->cce_classify_not_done_cce_dis,
  493. msdu_end->cumulative_l3_checksum,
  494. msdu_end->rule_indication_31_0,
  495. msdu_end->rule_indication_63_32,
  496. msdu_end->da_offset,
  497. msdu_end->sa_offset,
  498. msdu_end->da_offset_valid,
  499. msdu_end->sa_offset_valid,
  500. msdu_end->reserved_5a,
  501. msdu_end->l3_type);
  502. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  503. "rx_msdu_end tlv (2/7)- "
  504. "ipv6_options_crc :%x"
  505. "tcp_seq_number :%x"
  506. "tcp_ack_number :%x"
  507. "tcp_flag :%x"
  508. "lro_eligible :%x"
  509. "reserved_9a :%x"
  510. "window_size :%x"
  511. "tcp_udp_chksum :%x"
  512. "sa_idx_timeout :%x"
  513. "da_idx_timeout :%x"
  514. "msdu_limit_error :%x"
  515. "flow_idx_timeout :%x"
  516. "flow_idx_invalid :%x"
  517. "wifi_parser_error :%x"
  518. "amsdu_parser_error :%x"
  519. "sa_is_valid :%x"
  520. "da_is_valid :%x"
  521. "da_is_mcbc :%x"
  522. "l3_header_padding :%x"
  523. "first_msdu :%x"
  524. "last_msdu :%x",
  525. msdu_end->ipv6_options_crc,
  526. msdu_end->tcp_seq_number,
  527. msdu_end->tcp_ack_number,
  528. msdu_end->tcp_flag,
  529. msdu_end->lro_eligible,
  530. msdu_end->reserved_9a,
  531. msdu_end->window_size,
  532. msdu_end->tcp_udp_chksum,
  533. msdu_end->sa_idx_timeout,
  534. msdu_end->da_idx_timeout,
  535. msdu_end->msdu_limit_error,
  536. msdu_end->flow_idx_timeout,
  537. msdu_end->flow_idx_invalid,
  538. msdu_end->wifi_parser_error,
  539. msdu_end->amsdu_parser_error,
  540. msdu_end->sa_is_valid,
  541. msdu_end->da_is_valid,
  542. msdu_end->da_is_mcbc,
  543. msdu_end->l3_header_padding,
  544. msdu_end->first_msdu,
  545. msdu_end->last_msdu);
  546. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  547. "rx_msdu_end tlv (3/7)"
  548. "tcp_udp_chksum_fail_copy :%x"
  549. "ip_chksum_fail_copy :%x"
  550. "sa_idx :%x"
  551. "da_idx_or_sw_peer_id :%x"
  552. "msdu_drop :%x"
  553. "reo_destination_indication :%x"
  554. "flow_idx :%x"
  555. "reserved_12a :%x"
  556. "fse_metadata :%x"
  557. "cce_metadata :%x"
  558. "sa_sw_peer_id:%x"
  559. "aggregation_count :%x"
  560. "flow_aggregation_continuation:%x"
  561. "fisa_timeout :%x"
  562. "reserved_15a :%x"
  563. "cumulative_l4_checksum :%x"
  564. "cumulative_ip_length :%x"
  565. "service_code :%x"
  566. "priority_valid :%x",
  567. msdu_end->tcp_udp_chksum_fail_copy,
  568. msdu_end->ip_chksum_fail_copy,
  569. msdu_end->sa_idx,
  570. msdu_end->da_idx_or_sw_peer_id,
  571. msdu_end->msdu_drop,
  572. msdu_end->reo_destination_indication,
  573. msdu_end->flow_idx,
  574. msdu_end->reserved_12a,
  575. msdu_end->fse_metadata,
  576. msdu_end->cce_metadata,
  577. msdu_end->sa_sw_peer_id,
  578. msdu_end->aggregation_count,
  579. msdu_end->flow_aggregation_continuation,
  580. msdu_end->fisa_timeout,
  581. msdu_end->reserved_15a,
  582. msdu_end->cumulative_l4_checksum,
  583. msdu_end->cumulative_ip_length,
  584. msdu_end->service_code,
  585. msdu_end->priority_valid);
  586. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  587. "rx_msdu_end tlv (4/7)"
  588. "reserved_17a :%x"
  589. "msdu_length :%x"
  590. "ipsec_esp :%x"
  591. "l3_offset :%x"
  592. "ipsec_ah :%x"
  593. "l4_offset :%x"
  594. "msdu_number :%x"
  595. "decap_format :%x"
  596. "ipv4_proto :%x"
  597. "ipv6_proto :%x"
  598. "tcp_proto :%x"
  599. "udp_proto :%x"
  600. "ip_frag :%x"
  601. "tcp_only_ack :%x"
  602. "da_is_bcast_mcast :%x"
  603. "toeplitz_hash_sel :%x"
  604. "ip_fixed_header_valid:%x"
  605. "ip_extn_header_valid :%x"
  606. "tcp_udp_header_valid :%x",
  607. msdu_end->reserved_17a,
  608. msdu_end->msdu_length,
  609. msdu_end->ipsec_esp,
  610. msdu_end->l3_offset,
  611. msdu_end->ipsec_ah,
  612. msdu_end->l4_offset,
  613. msdu_end->msdu_number,
  614. msdu_end->decap_format,
  615. msdu_end->ipv4_proto,
  616. msdu_end->ipv6_proto,
  617. msdu_end->tcp_proto,
  618. msdu_end->udp_proto,
  619. msdu_end->ip_frag,
  620. msdu_end->tcp_only_ack,
  621. msdu_end->da_is_bcast_mcast,
  622. msdu_end->toeplitz_hash_sel,
  623. msdu_end->ip_fixed_header_valid,
  624. msdu_end->ip_extn_header_valid,
  625. msdu_end->tcp_udp_header_valid);
  626. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  627. "rx_msdu_end tlv (5/7)"
  628. "mesh_control_present :%x"
  629. "ldpc :%x"
  630. "ip4_protocol_ip6_next_header :%x"
  631. "toeplitz_hash_2_or_4 :%x"
  632. "flow_id_toeplitz :%x"
  633. "user_rssi :%x"
  634. "pkt_type :%x"
  635. "stbc :%x"
  636. "sgi :%x"
  637. "rate_mcs :%x"
  638. "receive_bandwidth :%x"
  639. "reception_type :%x"
  640. "mimo_ss_bitmap :%x"
  641. "ppdu_start_timestamp_31_0 :%x"
  642. "ppdu_start_timestamp_63_32 :%x"
  643. "sw_phy_meta_data :%x"
  644. "vlan_ctag_ci :%x"
  645. "vlan_stag_ci :%x"
  646. "first_mpdu :%x"
  647. "reserved_30a :%x"
  648. "mcast_bcast :%x",
  649. msdu_end->mesh_control_present,
  650. msdu_end->ldpc,
  651. msdu_end->ip4_protocol_ip6_next_header,
  652. msdu_end->toeplitz_hash_2_or_4,
  653. msdu_end->flow_id_toeplitz,
  654. msdu_end->user_rssi,
  655. msdu_end->pkt_type,
  656. msdu_end->stbc,
  657. msdu_end->sgi,
  658. msdu_end->rate_mcs,
  659. msdu_end->receive_bandwidth,
  660. msdu_end->reception_type,
  661. msdu_end->mimo_ss_bitmap,
  662. msdu_end->ppdu_start_timestamp_31_0,
  663. msdu_end->ppdu_start_timestamp_63_32,
  664. msdu_end->sw_phy_meta_data,
  665. msdu_end->vlan_ctag_ci,
  666. msdu_end->vlan_stag_ci,
  667. msdu_end->first_mpdu,
  668. msdu_end->reserved_30a,
  669. msdu_end->mcast_bcast);
  670. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  671. "rx_msdu_end tlv (6/7)"
  672. "ast_index_not_found :%x"
  673. "ast_index_timeout :%x"
  674. "power_mgmt :%x"
  675. "non_qos :%x"
  676. "null_data :%x"
  677. "mgmt_type :%x"
  678. "ctrl_type :%x"
  679. "more_data :%x"
  680. "eosp :%x"
  681. "a_msdu_error :%x"
  682. "fragment_flag:%x"
  683. "order:%x"
  684. "cce_match :%x"
  685. "overflow_err :%x"
  686. "msdu_length_err :%x"
  687. "tcp_udp_chksum_fail :%x"
  688. "ip_chksum_fail :%x"
  689. "sa_idx_invalid :%x"
  690. "da_idx_invalid :%x"
  691. "reserved_30b :%x",
  692. msdu_end->ast_index_not_found,
  693. msdu_end->ast_index_timeout,
  694. msdu_end->power_mgmt,
  695. msdu_end->non_qos,
  696. msdu_end->null_data,
  697. msdu_end->mgmt_type,
  698. msdu_end->ctrl_type,
  699. msdu_end->more_data,
  700. msdu_end->eosp,
  701. msdu_end->a_msdu_error,
  702. msdu_end->fragment_flag,
  703. msdu_end->order,
  704. msdu_end->cce_match,
  705. msdu_end->overflow_err,
  706. msdu_end->msdu_length_err,
  707. msdu_end->tcp_udp_chksum_fail,
  708. msdu_end->ip_chksum_fail,
  709. msdu_end->sa_idx_invalid,
  710. msdu_end->da_idx_invalid,
  711. msdu_end->reserved_30b);
  712. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  713. "rx_msdu_end tlv (7/7)"
  714. "rx_in_tx_decrypt_byp :%x"
  715. "encrypt_required :%x"
  716. "directed :%x"
  717. "buffer_fragment :%x"
  718. "mpdu_length_err :%x"
  719. "tkip_mic_err :%x"
  720. "decrypt_err :%x"
  721. "unencrypted_frame_err:%x"
  722. "fcs_err :%x"
  723. "reserved_31a :%x"
  724. "decrypt_status_code :%x"
  725. "rx_bitmap_not_updated:%x"
  726. "reserved_31b :%x"
  727. "msdu_done :%x",
  728. msdu_end->rx_in_tx_decrypt_byp,
  729. msdu_end->encrypt_required,
  730. msdu_end->directed,
  731. msdu_end->buffer_fragment,
  732. msdu_end->mpdu_length_err,
  733. msdu_end->tkip_mic_err,
  734. msdu_end->decrypt_err,
  735. msdu_end->unencrypted_frame_err,
  736. msdu_end->fcs_err,
  737. msdu_end->reserved_31a,
  738. msdu_end->decrypt_status_code,
  739. msdu_end->rx_bitmap_not_updated,
  740. msdu_end->reserved_31b,
  741. msdu_end->msdu_done);
  742. }
  743. #endif
  744. #ifdef NO_RX_PKT_HDR_TLV
  745. static inline void hal_rx_dump_pkt_hdr_tlv_kiwi(struct rx_pkt_tlvs *pkt_tlvs,
  746. uint8_t dbg_level)
  747. {
  748. }
  749. static inline
  750. void hal_register_rx_pkt_hdr_tlv_api_kiwi(struct hal_soc *hal_soc)
  751. {
  752. }
  753. #else
  754. /**
  755. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  756. * @pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  757. * @dbg_level: log level.
  758. *
  759. * Return: void
  760. */
  761. static inline void hal_rx_dump_pkt_hdr_tlv_kiwi(struct rx_pkt_tlvs *pkt_tlvs,
  762. uint8_t dbg_level)
  763. {
  764. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  765. hal_verbose_debug("\n---------------\n"
  766. "rx_pkt_hdr_tlv\n"
  767. "---------------\n"
  768. "phy_ppdu_id %lld ",
  769. pkt_hdr_tlv->phy_ppdu_id);
  770. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  771. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  772. }
  773. /**
  774. * hal_register_rx_pkt_hdr_tlv_api_kiwi: register all rx_pkt_hdr_tlv related api
  775. * @hal_soc: HAL soc handler
  776. *
  777. * Return: none
  778. */
  779. static inline
  780. void hal_register_rx_pkt_hdr_tlv_api_kiwi(struct hal_soc *hal_soc)
  781. {
  782. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  783. hal_rx_pkt_tlv_offset_get_generic;
  784. }
  785. #endif
  786. /**
  787. * hal_rx_dump_mpdu_start_tlv_generic_be: dump RX mpdu_start TLV in structured
  788. * human readable format.
  789. * @mpdu_start: pointer the rx_attention TLV in pkt.
  790. * @dbg_level: log level.
  791. *
  792. * Return: void
  793. */
  794. static inline void hal_rx_dump_mpdu_start_tlv_kiwi(void *mpdustart,
  795. uint8_t dbg_level)
  796. {
  797. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  798. struct rx_mpdu_info *mpdu_info =
  799. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  800. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  801. "rx_mpdu_start tlv (1/5) - "
  802. "rx_reo_queue_desc_addr_31_0 :%x"
  803. "rx_reo_queue_desc_addr_39_32 :%x"
  804. "receive_queue_number:%x "
  805. "pre_delim_err_warning:%x "
  806. "first_delim_err:%x "
  807. "reserved_2a:%x "
  808. "pn_31_0:%x "
  809. "pn_63_32:%x "
  810. "pn_95_64:%x "
  811. "pn_127_96:%x "
  812. "epd_en:%x "
  813. "all_frames_shall_be_encrypted :%x"
  814. "encrypt_type:%x "
  815. "wep_key_width_for_variable_key :%x"
  816. "bssid_hit:%x "
  817. "bssid_number:%x "
  818. "tid:%x "
  819. "reserved_7a:%x "
  820. "peer_meta_data:%x ",
  821. mpdu_info->rx_reo_queue_desc_addr_31_0,
  822. mpdu_info->rx_reo_queue_desc_addr_39_32,
  823. mpdu_info->receive_queue_number,
  824. mpdu_info->pre_delim_err_warning,
  825. mpdu_info->first_delim_err,
  826. mpdu_info->reserved_2a,
  827. mpdu_info->pn_31_0,
  828. mpdu_info->pn_63_32,
  829. mpdu_info->pn_95_64,
  830. mpdu_info->pn_127_96,
  831. mpdu_info->epd_en,
  832. mpdu_info->all_frames_shall_be_encrypted,
  833. mpdu_info->encrypt_type,
  834. mpdu_info->wep_key_width_for_variable_key,
  835. mpdu_info->bssid_hit,
  836. mpdu_info->bssid_number,
  837. mpdu_info->tid,
  838. mpdu_info->reserved_7a,
  839. mpdu_info->peer_meta_data);
  840. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  841. "rx_mpdu_start tlv (2/5) - "
  842. "rxpcu_mpdu_filter_in_category :%x"
  843. "sw_frame_group_id:%x "
  844. "ndp_frame:%x "
  845. "phy_err:%x "
  846. "phy_err_during_mpdu_header :%x"
  847. "protocol_version_err:%x "
  848. "ast_based_lookup_valid:%x "
  849. "reserved_9a:%x "
  850. "phy_ppdu_id:%x "
  851. "ast_index:%x "
  852. "sw_peer_id:%x "
  853. "mpdu_frame_control_valid:%x "
  854. "mpdu_duration_valid:%x "
  855. "mac_addr_ad1_valid:%x "
  856. "mac_addr_ad2_valid:%x "
  857. "mac_addr_ad3_valid:%x "
  858. "mac_addr_ad4_valid:%x "
  859. "mpdu_sequence_control_valid :%x"
  860. "mpdu_qos_control_valid:%x "
  861. "mpdu_ht_control_valid:%x "
  862. "frame_encryption_info_valid :%x",
  863. mpdu_info->rxpcu_mpdu_filter_in_category,
  864. mpdu_info->sw_frame_group_id,
  865. mpdu_info->ndp_frame,
  866. mpdu_info->phy_err,
  867. mpdu_info->phy_err_during_mpdu_header,
  868. mpdu_info->protocol_version_err,
  869. mpdu_info->ast_based_lookup_valid,
  870. mpdu_info->reserved_9a,
  871. mpdu_info->phy_ppdu_id,
  872. mpdu_info->ast_index,
  873. mpdu_info->sw_peer_id,
  874. mpdu_info->mpdu_frame_control_valid,
  875. mpdu_info->mpdu_duration_valid,
  876. mpdu_info->mac_addr_ad1_valid,
  877. mpdu_info->mac_addr_ad2_valid,
  878. mpdu_info->mac_addr_ad3_valid,
  879. mpdu_info->mac_addr_ad4_valid,
  880. mpdu_info->mpdu_sequence_control_valid,
  881. mpdu_info->mpdu_qos_control_valid,
  882. mpdu_info->mpdu_ht_control_valid,
  883. mpdu_info->frame_encryption_info_valid);
  884. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  885. "rx_mpdu_start tlv (3/5) - "
  886. "mpdu_fragment_number:%x "
  887. "more_fragment_flag:%x "
  888. "reserved_11a:%x "
  889. "fr_ds:%x "
  890. "to_ds:%x "
  891. "encrypted:%x "
  892. "mpdu_retry:%x "
  893. "mpdu_sequence_number:%x "
  894. "key_id_octet:%x "
  895. "new_peer_entry:%x "
  896. "decrypt_needed:%x "
  897. "decap_type:%x "
  898. "rx_insert_vlan_c_tag_padding :%x"
  899. "rx_insert_vlan_s_tag_padding :%x"
  900. "strip_vlan_c_tag_decap:%x "
  901. "strip_vlan_s_tag_decap:%x "
  902. "pre_delim_count:%x "
  903. "ampdu_flag:%x "
  904. "bar_frame:%x "
  905. "raw_mpdu:%x "
  906. "reserved_12:%x "
  907. "mpdu_length:%x ",
  908. mpdu_info->mpdu_fragment_number,
  909. mpdu_info->more_fragment_flag,
  910. mpdu_info->reserved_11a,
  911. mpdu_info->fr_ds,
  912. mpdu_info->to_ds,
  913. mpdu_info->encrypted,
  914. mpdu_info->mpdu_retry,
  915. mpdu_info->mpdu_sequence_number,
  916. mpdu_info->key_id_octet,
  917. mpdu_info->new_peer_entry,
  918. mpdu_info->decrypt_needed,
  919. mpdu_info->decap_type,
  920. mpdu_info->rx_insert_vlan_c_tag_padding,
  921. mpdu_info->rx_insert_vlan_s_tag_padding,
  922. mpdu_info->strip_vlan_c_tag_decap,
  923. mpdu_info->strip_vlan_s_tag_decap,
  924. mpdu_info->pre_delim_count,
  925. mpdu_info->ampdu_flag,
  926. mpdu_info->bar_frame,
  927. mpdu_info->raw_mpdu,
  928. mpdu_info->reserved_12,
  929. mpdu_info->mpdu_length);
  930. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  931. "rx_mpdu_start tlv (4/5) - "
  932. "mpdu_length:%x "
  933. "first_mpdu:%x "
  934. "mcast_bcast:%x "
  935. "ast_index_not_found:%x "
  936. "ast_index_timeout:%x "
  937. "power_mgmt:%x "
  938. "non_qos:%x "
  939. "null_data:%x "
  940. "mgmt_type:%x "
  941. "ctrl_type:%x "
  942. "more_data:%x "
  943. "eosp:%x "
  944. "fragment_flag:%x "
  945. "order:%x "
  946. "u_apsd_trigger:%x "
  947. "encrypt_required:%x "
  948. "directed:%x "
  949. "amsdu_present:%x "
  950. "reserved_13:%x "
  951. "mpdu_frame_control_field:%x "
  952. "mpdu_duration_field:%x ",
  953. mpdu_info->mpdu_length,
  954. mpdu_info->first_mpdu,
  955. mpdu_info->mcast_bcast,
  956. mpdu_info->ast_index_not_found,
  957. mpdu_info->ast_index_timeout,
  958. mpdu_info->power_mgmt,
  959. mpdu_info->non_qos,
  960. mpdu_info->null_data,
  961. mpdu_info->mgmt_type,
  962. mpdu_info->ctrl_type,
  963. mpdu_info->more_data,
  964. mpdu_info->eosp,
  965. mpdu_info->fragment_flag,
  966. mpdu_info->order,
  967. mpdu_info->u_apsd_trigger,
  968. mpdu_info->encrypt_required,
  969. mpdu_info->directed,
  970. mpdu_info->amsdu_present,
  971. mpdu_info->reserved_13,
  972. mpdu_info->mpdu_frame_control_field,
  973. mpdu_info->mpdu_duration_field);
  974. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  975. "rx_mpdu_start tlv (5/5) - "
  976. "mac_addr_ad1_31_0:%x "
  977. "mac_addr_ad1_47_32:%x "
  978. "mac_addr_ad2_15_0:%x "
  979. "mac_addr_ad2_47_16:%x "
  980. "mac_addr_ad3_31_0:%x "
  981. "mac_addr_ad3_47_32:%x "
  982. "mpdu_sequence_control_field :%x"
  983. "mac_addr_ad4_31_0:%x "
  984. "mac_addr_ad4_47_32:%x "
  985. "mpdu_qos_control_field:%x "
  986. "mpdu_ht_control_field:%x "
  987. "vdev_id:%x "
  988. "service_code:%x "
  989. "priority_valid:%x "
  990. "reserved_23a:%x ",
  991. mpdu_info->mac_addr_ad1_31_0,
  992. mpdu_info->mac_addr_ad1_47_32,
  993. mpdu_info->mac_addr_ad2_15_0,
  994. mpdu_info->mac_addr_ad2_47_16,
  995. mpdu_info->mac_addr_ad3_31_0,
  996. mpdu_info->mac_addr_ad3_47_32,
  997. mpdu_info->mpdu_sequence_control_field,
  998. mpdu_info->mac_addr_ad4_31_0,
  999. mpdu_info->mac_addr_ad4_47_32,
  1000. mpdu_info->mpdu_qos_control_field,
  1001. mpdu_info->mpdu_ht_control_field,
  1002. mpdu_info->vdev_id,
  1003. mpdu_info->service_code,
  1004. mpdu_info->priority_valid,
  1005. mpdu_info->reserved_23a);
  1006. }
  1007. /**
  1008. * hal_rx_dump_pkt_tlvs_kiwi(): API to print RX Pkt TLVS for kiwi
  1009. * @hal_soc_hdl: hal_soc handle
  1010. * @buf: pointer the pkt buffer
  1011. * @dbg_level: log level
  1012. *
  1013. * Return: void
  1014. */
  1015. static void hal_rx_dump_pkt_tlvs_kiwi(hal_soc_handle_t hal_soc_hdl,
  1016. uint8_t *buf, uint8_t dbg_level)
  1017. {
  1018. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1019. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1020. struct rx_mpdu_start *mpdu_start =
  1021. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1022. hal_rx_dump_msdu_end_tlv_kiwi(msdu_end, dbg_level);
  1023. hal_rx_dump_mpdu_start_tlv_kiwi(mpdu_start, dbg_level);
  1024. hal_rx_dump_pkt_hdr_tlv_kiwi(pkt_tlvs, dbg_level);
  1025. }
  1026. /**
  1027. * hal_rx_tlv_populate_mpdu_desc_info_kiwi() - Populate the local mpdu_desc_info
  1028. * elements from the rx tlvs
  1029. * @buf: start address of rx tlvs [Validated by caller]
  1030. * @mpdu_desc_info_hdl: Buffer to populate the mpdu_dsc_info
  1031. * [To be validated by caller]
  1032. *
  1033. * Return: None
  1034. */
  1035. static void
  1036. hal_rx_tlv_populate_mpdu_desc_info_kiwi(uint8_t *buf,
  1037. void *mpdu_desc_info_hdl)
  1038. {
  1039. struct hal_rx_mpdu_desc_info *mpdu_desc_info =
  1040. (struct hal_rx_mpdu_desc_info *)mpdu_desc_info_hdl;
  1041. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1042. struct rx_mpdu_start *mpdu_start =
  1043. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1044. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1045. mpdu_desc_info->mpdu_seq = mpdu_info->mpdu_sequence_number;
  1046. mpdu_desc_info->mpdu_flags = hal_rx_get_mpdu_flags((uint32_t *)
  1047. mpdu_info);
  1048. mpdu_desc_info->peer_meta_data = mpdu_info->peer_meta_data;
  1049. mpdu_desc_info->bar_frame = mpdu_info->bar_frame;
  1050. }
  1051. /**
  1052. * hal_reo_status_get_header_kiwi - Process reo desc info
  1053. * @d - Pointer to reo descriptior
  1054. * @b - tlv type info
  1055. * @h1 - Pointer to hal_reo_status_header where info to be stored
  1056. *
  1057. * Return - none.
  1058. *
  1059. */
  1060. static void hal_reo_status_get_header_kiwi(hal_ring_desc_t ring_desc, int b,
  1061. void *h1)
  1062. {
  1063. uint64_t *d = (uint64_t *)ring_desc;
  1064. uint64_t val1 = 0;
  1065. struct hal_reo_status_header *h =
  1066. (struct hal_reo_status_header *)h1;
  1067. /* Offsets of descriptor fields defined in HW headers start
  1068. * from the field after TLV header
  1069. */
  1070. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  1071. switch (b) {
  1072. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1073. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1074. STATUS_HEADER_REO_STATUS_NUMBER)];
  1075. break;
  1076. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1077. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1078. STATUS_HEADER_REO_STATUS_NUMBER)];
  1079. break;
  1080. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1081. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1082. STATUS_HEADER_REO_STATUS_NUMBER)];
  1083. break;
  1084. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1085. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1086. STATUS_HEADER_REO_STATUS_NUMBER)];
  1087. break;
  1088. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1089. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1090. STATUS_HEADER_REO_STATUS_NUMBER)];
  1091. break;
  1092. case HAL_REO_DESC_THRES_STATUS_TLV:
  1093. val1 =
  1094. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1095. STATUS_HEADER_REO_STATUS_NUMBER)];
  1096. break;
  1097. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1098. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1099. STATUS_HEADER_REO_STATUS_NUMBER)];
  1100. break;
  1101. default:
  1102. qdf_nofl_err("ERROR: Unknown tlv\n");
  1103. break;
  1104. }
  1105. h->cmd_num =
  1106. HAL_GET_FIELD(
  1107. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  1108. val1);
  1109. h->exec_time =
  1110. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1111. CMD_EXECUTION_TIME, val1);
  1112. h->status =
  1113. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1114. REO_CMD_EXECUTION_STATUS, val1);
  1115. switch (b) {
  1116. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1117. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1118. STATUS_HEADER_TIMESTAMP)];
  1119. break;
  1120. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1121. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1122. STATUS_HEADER_TIMESTAMP)];
  1123. break;
  1124. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1125. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1126. STATUS_HEADER_TIMESTAMP)];
  1127. break;
  1128. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1129. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1130. STATUS_HEADER_TIMESTAMP)];
  1131. break;
  1132. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1133. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1134. STATUS_HEADER_TIMESTAMP)];
  1135. break;
  1136. case HAL_REO_DESC_THRES_STATUS_TLV:
  1137. val1 =
  1138. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1139. STATUS_HEADER_TIMESTAMP)];
  1140. break;
  1141. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1142. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1143. STATUS_HEADER_TIMESTAMP)];
  1144. break;
  1145. default:
  1146. qdf_nofl_err("ERROR: Unknown tlv\n");
  1147. break;
  1148. }
  1149. h->tstamp =
  1150. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  1151. }
  1152. static
  1153. void *hal_rx_msdu0_buffer_addr_lsb_kiwi(void *link_desc_va)
  1154. {
  1155. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1156. }
  1157. static
  1158. void *hal_rx_msdu_desc_info_ptr_get_kiwi(void *msdu0)
  1159. {
  1160. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1161. }
  1162. static
  1163. void *hal_ent_mpdu_desc_info_kiwi(void *ent_ring_desc)
  1164. {
  1165. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1166. }
  1167. static
  1168. void *hal_dst_mpdu_desc_info_kiwi(void *dst_ring_desc)
  1169. {
  1170. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1171. }
  1172. /*
  1173. * hal_rx_get_tlv_kiwi(): API to get the tlv
  1174. *
  1175. * @rx_tlv: TLV data extracted from the rx packet
  1176. * Return: uint8_t
  1177. */
  1178. static uint8_t hal_rx_get_tlv_kiwi(void *rx_tlv)
  1179. {
  1180. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  1181. }
  1182. /**
  1183. * hal_rx_proc_phyrx_other_receive_info_tlv_kiwi()
  1184. * - process other receive info TLV
  1185. * @rx_tlv_hdr: pointer to TLV header
  1186. * @ppdu_info: pointer to ppdu_info
  1187. *
  1188. * Return: None
  1189. */
  1190. static
  1191. void hal_rx_proc_phyrx_other_receive_info_tlv_kiwi(void *rx_tlv_hdr,
  1192. void *ppdu_info_handle)
  1193. {
  1194. uint32_t tlv_tag, tlv_len;
  1195. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  1196. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  1197. void *other_tlv_hdr = NULL;
  1198. void *other_tlv = NULL;
  1199. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  1200. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  1201. temp_len = 0;
  1202. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  1203. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  1204. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  1205. temp_len += other_tlv_len;
  1206. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  1207. switch (other_tlv_tag) {
  1208. default:
  1209. hal_err_rl("unhandled TLV type: %d, TLV len:%d",
  1210. other_tlv_tag, other_tlv_len);
  1211. break;
  1212. }
  1213. }
  1214. /**
  1215. * hal_reo_config_kiwi(): Set reo config parameters
  1216. * @soc: hal soc handle
  1217. * @reg_val: value to be set
  1218. * @reo_params: reo parameters
  1219. *
  1220. * Return: void
  1221. */
  1222. static
  1223. void hal_reo_config_kiwi(struct hal_soc *soc,
  1224. uint32_t reg_val,
  1225. struct hal_reo_params *reo_params)
  1226. {
  1227. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1228. }
  1229. /**
  1230. * hal_rx_msdu_desc_info_get_ptr_kiwi() - Get msdu desc info ptr
  1231. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1232. *
  1233. * Return - Pointer to rx_msdu_desc_info structure.
  1234. *
  1235. */
  1236. static void *hal_rx_msdu_desc_info_get_ptr_kiwi(void *msdu_details_ptr)
  1237. {
  1238. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1239. }
  1240. /**
  1241. * hal_rx_link_desc_msdu0_ptr_kiwi - Get pointer to rx_msdu details
  1242. * @link_desc - Pointer to link desc
  1243. *
  1244. * Return - Pointer to rx_msdu_details structure
  1245. *
  1246. */
  1247. static void *hal_rx_link_desc_msdu0_ptr_kiwi(void *link_desc)
  1248. {
  1249. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1250. }
  1251. /**
  1252. * hal_get_window_address_kiwi(): Function to get hp/tp address
  1253. * @hal_soc: Pointer to hal_soc
  1254. * @addr: address offset of register
  1255. *
  1256. * Return: modified address offset of register
  1257. */
  1258. static inline qdf_iomem_t hal_get_window_address_kiwi(struct hal_soc *hal_soc,
  1259. qdf_iomem_t addr)
  1260. {
  1261. return addr;
  1262. }
  1263. /**
  1264. * hal_reo_set_err_dst_remap_kiwi(): Function to set REO error destination
  1265. * ring remap register
  1266. * @hal_soc: Pointer to hal_soc
  1267. *
  1268. * Return: none.
  1269. */
  1270. static void
  1271. hal_reo_set_err_dst_remap_kiwi(void *hal_soc)
  1272. {
  1273. /*
  1274. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1275. * frame routed to REO2SW0 ring.
  1276. */
  1277. uint32_t dst_remap_ix0 =
  1278. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 0) |
  1279. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 1) |
  1280. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 2) |
  1281. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 3) |
  1282. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 4) |
  1283. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1284. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  1285. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1286. uint32_t dst_remap_ix1 =
  1287. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 14) |
  1288. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 13) |
  1289. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 12) |
  1290. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 11) |
  1291. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 10) |
  1292. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 9) |
  1293. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  1294. HAL_REG_WRITE(hal_soc,
  1295. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1296. REO_REG_REG_BASE),
  1297. dst_remap_ix0);
  1298. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1299. HAL_REG_READ(
  1300. hal_soc,
  1301. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1302. REO_REG_REG_BASE)));
  1303. HAL_REG_WRITE(hal_soc,
  1304. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1305. REO_REG_REG_BASE),
  1306. dst_remap_ix1);
  1307. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  1308. HAL_REG_READ(
  1309. hal_soc,
  1310. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1311. REO_REG_REG_BASE)));
  1312. }
  1313. /**
  1314. * hal_reo_enable_pn_in_dest_kiwi() - Set the REO register to enable previous PN
  1315. * for OOR and 2K-jump frames
  1316. * @hal_soc: HAL SoC handle
  1317. *
  1318. * Return: 1, since the register is set.
  1319. */
  1320. static uint8_t hal_reo_enable_pn_in_dest_kiwi(void *hal_soc)
  1321. {
  1322. HAL_REG_WRITE(hal_soc, HWIO_REO_R0_PN_IN_DEST_ADDR(REO_REG_REG_BASE),
  1323. 1);
  1324. return 1;
  1325. }
  1326. /**
  1327. * hal_rx_flow_setup_fse_kiwi() - Setup a flow search entry in HW FST
  1328. * @fst: Pointer to the Rx Flow Search Table
  1329. * @table_offset: offset into the table where the flow is to be setup
  1330. * @flow: Flow Parameters
  1331. *
  1332. * Flow table entry fields are updated in host byte order, little endian order.
  1333. *
  1334. * Return: Success/Failure
  1335. */
  1336. static void *
  1337. hal_rx_flow_setup_fse_kiwi(uint8_t *rx_fst, uint32_t table_offset,
  1338. uint8_t *rx_flow)
  1339. {
  1340. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1341. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1342. uint8_t *fse;
  1343. bool fse_valid;
  1344. if (table_offset >= fst->max_entries) {
  1345. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1346. "HAL FSE table offset %u exceeds max entries %u",
  1347. table_offset, fst->max_entries);
  1348. return NULL;
  1349. }
  1350. fse = (uint8_t *)fst->base_vaddr +
  1351. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1352. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1353. if (fse_valid) {
  1354. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1355. "HAL FSE %pK already valid", fse);
  1356. return NULL;
  1357. }
  1358. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  1359. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1360. (flow->tuple_info.src_ip_127_96));
  1361. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  1362. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1363. (flow->tuple_info.src_ip_95_64));
  1364. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  1365. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1366. (flow->tuple_info.src_ip_63_32));
  1367. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  1368. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1369. (flow->tuple_info.src_ip_31_0));
  1370. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  1371. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1372. (flow->tuple_info.dest_ip_127_96));
  1373. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  1374. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1375. (flow->tuple_info.dest_ip_95_64));
  1376. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1377. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1378. (flow->tuple_info.dest_ip_63_32));
  1379. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1380. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1381. (flow->tuple_info.dest_ip_31_0));
  1382. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1383. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1384. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1385. (flow->tuple_info.dest_port));
  1386. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1387. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1388. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1389. (flow->tuple_info.src_port));
  1390. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1391. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1392. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1393. flow->tuple_info.l4_protocol);
  1394. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1395. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1396. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1397. flow->reo_destination_handler);
  1398. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1399. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1400. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1401. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1402. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1403. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1404. (flow->fse_metadata));
  1405. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1406. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1407. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1408. REO_DESTINATION_INDICATION,
  1409. flow->reo_destination_indication);
  1410. /* Reset all the other fields in FSE */
  1411. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1412. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1413. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1414. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1415. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1416. return fse;
  1417. }
  1418. /*
  1419. * hal_rx_flow_setup_cmem_fse_kiwi() - Setup a flow search entry in HW CMEM FST
  1420. * @hal_soc: hal_soc reference
  1421. * @cmem_ba: CMEM base address
  1422. * @table_offset: offset into the table where the flow is to be setup
  1423. * @flow: Flow Parameters
  1424. *
  1425. * Return: Success/Failure
  1426. */
  1427. static uint32_t
  1428. hal_rx_flow_setup_cmem_fse_kiwi(struct hal_soc *hal_soc, uint32_t cmem_ba,
  1429. uint32_t table_offset, uint8_t *rx_flow)
  1430. {
  1431. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1432. uint32_t fse_offset;
  1433. uint32_t value;
  1434. fse_offset = cmem_ba + (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1435. /* Reset the Valid bit */
  1436. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1437. VALID), 0);
  1438. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1439. (flow->tuple_info.src_ip_127_96));
  1440. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1441. SRC_IP_127_96), value);
  1442. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1443. (flow->tuple_info.src_ip_95_64));
  1444. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1445. SRC_IP_95_64), value);
  1446. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1447. (flow->tuple_info.src_ip_63_32));
  1448. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1449. SRC_IP_63_32), value);
  1450. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1451. (flow->tuple_info.src_ip_31_0));
  1452. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1453. SRC_IP_31_0), value);
  1454. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1455. (flow->tuple_info.dest_ip_127_96));
  1456. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1457. DEST_IP_127_96), value);
  1458. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1459. (flow->tuple_info.dest_ip_95_64));
  1460. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1461. DEST_IP_95_64), value);
  1462. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1463. (flow->tuple_info.dest_ip_63_32));
  1464. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1465. DEST_IP_63_32), value);
  1466. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1467. (flow->tuple_info.dest_ip_31_0));
  1468. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1469. DEST_IP_31_0), value);
  1470. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1471. (flow->tuple_info.dest_port));
  1472. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1473. (flow->tuple_info.src_port));
  1474. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1475. SRC_PORT), value);
  1476. value = HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1477. (flow->fse_metadata));
  1478. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1479. METADATA), value);
  1480. /* Reset all the other fields in FSE */
  1481. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1482. MSDU_COUNT), 0);
  1483. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1484. MSDU_BYTE_COUNT), 0);
  1485. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1486. TIMESTAMP), 0);
  1487. value = 0 | HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1488. flow->tuple_info.l4_protocol);
  1489. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1490. flow->reo_destination_handler);
  1491. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1492. REO_DESTINATION_INDICATION,
  1493. flow->reo_destination_indication);
  1494. value |= HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1495. HAL_CMEM_WRITE(hal_soc, fse_offset + HAL_OFFSET(RX_FLOW_SEARCH_ENTRY,
  1496. L4_PROTOCOL), value);
  1497. return fse_offset;
  1498. }
  1499. /**
  1500. * hal_rx_flow_get_cmem_fse_ts_kiwi() - Get timestamp field from CMEM FSE
  1501. * @hal_soc: hal_soc reference
  1502. * @fse_offset: CMEM FSE offset
  1503. *
  1504. * Return: Timestamp
  1505. */
  1506. static uint32_t hal_rx_flow_get_cmem_fse_ts_kiwi(struct hal_soc *hal_soc,
  1507. uint32_t fse_offset)
  1508. {
  1509. return HAL_CMEM_READ(hal_soc, fse_offset +
  1510. HAL_OFFSET(RX_FLOW_SEARCH_ENTRY, TIMESTAMP));
  1511. }
  1512. /**
  1513. * hal_rx_flow_get_cmem_fse_kiwi() - Get FSE from CMEM
  1514. * @hal_soc: hal_soc reference
  1515. * @fse_offset: CMEM FSE offset
  1516. * @fse: referece where FSE will be copied
  1517. * @len: length of FSE
  1518. *
  1519. * Return: If read is succesfull or not
  1520. */
  1521. static void
  1522. hal_rx_flow_get_cmem_fse_kiwi(struct hal_soc *hal_soc, uint32_t fse_offset,
  1523. uint32_t *fse, qdf_size_t len)
  1524. {
  1525. int i;
  1526. if (len != HAL_RX_FST_ENTRY_SIZE)
  1527. return;
  1528. for (i = 0; i < NUM_OF_DWORDS_RX_FLOW_SEARCH_ENTRY; i++)
  1529. fse[i] = HAL_CMEM_READ(hal_soc, fse_offset + i * 4);
  1530. }
  1531. static
  1532. void hal_compute_reo_remap_ix2_ix3_kiwi(uint32_t *ring_map,
  1533. uint32_t num_rings, uint32_t *remap1,
  1534. uint32_t *remap2)
  1535. {
  1536. switch (num_rings) {
  1537. /* should we have all the different possible ring configs */
  1538. default:
  1539. case 3:
  1540. *remap1 = HAL_REO_REMAP_IX2(ring_map[0], 16) |
  1541. HAL_REO_REMAP_IX2(ring_map[1], 17) |
  1542. HAL_REO_REMAP_IX2(ring_map[2], 18) |
  1543. HAL_REO_REMAP_IX2(ring_map[0], 19) |
  1544. HAL_REO_REMAP_IX2(ring_map[1], 20) |
  1545. HAL_REO_REMAP_IX2(ring_map[2], 21) |
  1546. HAL_REO_REMAP_IX2(ring_map[0], 22) |
  1547. HAL_REO_REMAP_IX2(ring_map[1], 23);
  1548. *remap2 = HAL_REO_REMAP_IX3(ring_map[2], 24) |
  1549. HAL_REO_REMAP_IX3(ring_map[0], 25) |
  1550. HAL_REO_REMAP_IX3(ring_map[1], 26) |
  1551. HAL_REO_REMAP_IX3(ring_map[2], 27) |
  1552. HAL_REO_REMAP_IX3(ring_map[0], 28) |
  1553. HAL_REO_REMAP_IX3(ring_map[1], 29) |
  1554. HAL_REO_REMAP_IX3(ring_map[2], 30) |
  1555. HAL_REO_REMAP_IX3(ring_map[0], 31);
  1556. break;
  1557. case 4:
  1558. *remap1 = HAL_REO_REMAP_IX2(ring_map[0], 16) |
  1559. HAL_REO_REMAP_IX2(ring_map[1], 17) |
  1560. HAL_REO_REMAP_IX2(ring_map[2], 18) |
  1561. HAL_REO_REMAP_IX2(ring_map[3], 19) |
  1562. HAL_REO_REMAP_IX2(ring_map[0], 20) |
  1563. HAL_REO_REMAP_IX2(ring_map[1], 21) |
  1564. HAL_REO_REMAP_IX2(ring_map[2], 22) |
  1565. HAL_REO_REMAP_IX2(ring_map[3], 23);
  1566. *remap2 = HAL_REO_REMAP_IX3(ring_map[0], 24) |
  1567. HAL_REO_REMAP_IX3(ring_map[1], 25) |
  1568. HAL_REO_REMAP_IX3(ring_map[2], 26) |
  1569. HAL_REO_REMAP_IX3(ring_map[3], 27) |
  1570. HAL_REO_REMAP_IX3(ring_map[0], 28) |
  1571. HAL_REO_REMAP_IX3(ring_map[1], 29) |
  1572. HAL_REO_REMAP_IX3(ring_map[2], 30) |
  1573. HAL_REO_REMAP_IX3(ring_map[3], 31);
  1574. break;
  1575. case 6:
  1576. *remap1 = HAL_REO_REMAP_IX2(ring_map[0], 16) |
  1577. HAL_REO_REMAP_IX2(ring_map[1], 17) |
  1578. HAL_REO_REMAP_IX2(ring_map[2], 18) |
  1579. HAL_REO_REMAP_IX2(ring_map[3], 19) |
  1580. HAL_REO_REMAP_IX2(ring_map[4], 20) |
  1581. HAL_REO_REMAP_IX2(ring_map[5], 21) |
  1582. HAL_REO_REMAP_IX2(ring_map[0], 22) |
  1583. HAL_REO_REMAP_IX2(ring_map[1], 23);
  1584. *remap2 = HAL_REO_REMAP_IX3(ring_map[2], 24) |
  1585. HAL_REO_REMAP_IX3(ring_map[3], 25) |
  1586. HAL_REO_REMAP_IX3(ring_map[4], 26) |
  1587. HAL_REO_REMAP_IX3(ring_map[5], 27) |
  1588. HAL_REO_REMAP_IX3(ring_map[0], 28) |
  1589. HAL_REO_REMAP_IX3(ring_map[1], 29) |
  1590. HAL_REO_REMAP_IX3(ring_map[2], 30) |
  1591. HAL_REO_REMAP_IX3(ring_map[3], 31);
  1592. break;
  1593. case 8:
  1594. *remap1 = HAL_REO_REMAP_IX2(ring_map[0], 16) |
  1595. HAL_REO_REMAP_IX2(ring_map[1], 17) |
  1596. HAL_REO_REMAP_IX2(ring_map[2], 18) |
  1597. HAL_REO_REMAP_IX2(ring_map[3], 19) |
  1598. HAL_REO_REMAP_IX2(ring_map[4], 20) |
  1599. HAL_REO_REMAP_IX2(ring_map[5], 21) |
  1600. HAL_REO_REMAP_IX2(ring_map[6], 22) |
  1601. HAL_REO_REMAP_IX2(ring_map[7], 23);
  1602. *remap2 = HAL_REO_REMAP_IX3(ring_map[0], 24) |
  1603. HAL_REO_REMAP_IX3(ring_map[1], 25) |
  1604. HAL_REO_REMAP_IX3(ring_map[2], 26) |
  1605. HAL_REO_REMAP_IX3(ring_map[3], 27) |
  1606. HAL_REO_REMAP_IX3(ring_map[4], 28) |
  1607. HAL_REO_REMAP_IX3(ring_map[5], 29) |
  1608. HAL_REO_REMAP_IX3(ring_map[6], 30) |
  1609. HAL_REO_REMAP_IX3(ring_map[7], 31);
  1610. break;
  1611. }
  1612. }
  1613. /* NUM TCL Bank registers in KIWI */
  1614. #define HAL_NUM_TCL_BANKS_KIWI 8
  1615. /**
  1616. * hal_tx_get_num_tcl_banks_kiwi() - Get number of banks in target
  1617. *
  1618. * Returns: number of bank
  1619. */
  1620. static uint8_t hal_tx_get_num_tcl_banks_kiwi(void)
  1621. {
  1622. return HAL_NUM_TCL_BANKS_KIWI;
  1623. }
  1624. /**
  1625. * hal_rx_reo_prev_pn_get_kiwi() - Get the previous PN from the REO ring desc.
  1626. * @ring_desc: REO ring descriptor [To be validated by caller ]
  1627. * @prev_pn: Buffer where the previous PN is to be populated.
  1628. * [To be validated by caller]
  1629. *
  1630. * Return: None
  1631. */
  1632. static void hal_rx_reo_prev_pn_get_kiwi(void *ring_desc,
  1633. uint64_t *prev_pn)
  1634. {
  1635. struct reo_destination_ring_with_pn *reo_desc =
  1636. (struct reo_destination_ring_with_pn *)ring_desc;
  1637. *prev_pn = reo_desc->prev_pn_23_0;
  1638. *prev_pn |= ((uint64_t)reo_desc->prev_pn_55_24 << 24);
  1639. }
  1640. /**
  1641. * hal_cmem_write_kiwi() - function for CMEM buffer writing
  1642. * @hal_soc_hdl: HAL SOC handle
  1643. * @offset: CMEM address
  1644. * @value: value to write
  1645. *
  1646. * Return: None.
  1647. */
  1648. static inline void hal_cmem_write_kiwi(hal_soc_handle_t hal_soc_hdl,
  1649. uint32_t offset,
  1650. uint32_t value)
  1651. {
  1652. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1653. hal_write32_mb(hal, offset, value);
  1654. }
  1655. /**
  1656. * hal_get_idle_link_bm_id_kiwi() - Get idle link BM id from chid_id
  1657. * @chip_id: mlo chip_id
  1658. *
  1659. * Returns: RBM ID
  1660. */
  1661. static uint8_t hal_get_idle_link_bm_id_kiwi(uint8_t chip_id)
  1662. {
  1663. return WBM_IDLE_DESC_LIST;
  1664. }
  1665. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1666. /**
  1667. * hal_get_first_wow_wakeup_packet_kiwi(): Function to get if the buffer
  1668. * is the first one that wakes up host from WoW.
  1669. *
  1670. * @buf: network buffer
  1671. *
  1672. * Dummy function for KIWI
  1673. *
  1674. * Returns: 1 to indicate it is first packet received that wakes up host from
  1675. * WoW. Otherwise 0
  1676. */
  1677. static inline uint8_t hal_get_first_wow_wakeup_packet_kiwi(uint8_t *buf)
  1678. {
  1679. return 0;
  1680. }
  1681. #endif
  1682. static uint16_t hal_get_rx_max_ba_window_kiwi(int tid)
  1683. {
  1684. return HAL_RX_BA_WINDOW_1024;
  1685. }
  1686. /**
  1687. * hal_get_reo_qdesc_size_kiwi()- Get the reo queue descriptor size
  1688. * from the give Block-Ack window size
  1689. * Return: reo queue descriptor size
  1690. */
  1691. static uint32_t hal_get_reo_qdesc_size_kiwi(uint32_t ba_window_size, int tid)
  1692. {
  1693. /* Hardcode the ba_window_size to HAL_RX_MAX_BA_WINDOW for
  1694. * NON_QOS_TID until HW issues are resolved.
  1695. */
  1696. if (tid != HAL_NON_QOS_TID)
  1697. ba_window_size = hal_get_rx_max_ba_window_kiwi(tid);
  1698. /* Return descriptor size corresponding to window size of 2 since
  1699. * we set ba_window_size to 2 while setting up REO descriptors as
  1700. * a WAR to get 2k jump exception aggregates are received without
  1701. * a BA session.
  1702. */
  1703. if (ba_window_size <= 1) {
  1704. if (tid != HAL_NON_QOS_TID)
  1705. return sizeof(struct rx_reo_queue) +
  1706. sizeof(struct rx_reo_queue_ext);
  1707. else
  1708. return sizeof(struct rx_reo_queue);
  1709. }
  1710. if (ba_window_size <= 105)
  1711. return sizeof(struct rx_reo_queue) +
  1712. sizeof(struct rx_reo_queue_ext);
  1713. if (ba_window_size <= 210)
  1714. return sizeof(struct rx_reo_queue) +
  1715. (2 * sizeof(struct rx_reo_queue_ext));
  1716. if (ba_window_size <= 256)
  1717. return sizeof(struct rx_reo_queue) +
  1718. (3 * sizeof(struct rx_reo_queue_ext));
  1719. return sizeof(struct rx_reo_queue) +
  1720. (10 * sizeof(struct rx_reo_queue_ext)) +
  1721. sizeof(struct rx_reo_queue_1k);
  1722. }
  1723. static void hal_hw_txrx_ops_attach_kiwi(struct hal_soc *hal_soc)
  1724. {
  1725. /* init and setup */
  1726. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1727. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1728. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1729. hal_soc->ops->hal_get_window_address = hal_get_window_address_kiwi;
  1730. hal_soc->ops->hal_reo_set_err_dst_remap =
  1731. hal_reo_set_err_dst_remap_kiwi;
  1732. hal_soc->ops->hal_reo_enable_pn_in_dest =
  1733. hal_reo_enable_pn_in_dest_kiwi;
  1734. /* Overwrite the default BE ops */
  1735. hal_soc->ops->hal_get_rx_max_ba_window = hal_get_rx_max_ba_window_kiwi;
  1736. hal_soc->ops->hal_get_reo_qdesc_size = hal_get_reo_qdesc_size_kiwi;
  1737. /* tx */
  1738. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_kiwi;
  1739. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_kiwi;
  1740. hal_soc->ops->hal_tx_comp_get_status =
  1741. hal_tx_comp_get_status_generic_be;
  1742. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1743. hal_tx_init_cmd_credit_ring_kiwi;
  1744. hal_soc->ops->hal_tx_config_rbm_mapping_be =
  1745. hal_tx_config_rbm_mapping_be_kiwi;
  1746. /* rx */
  1747. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1748. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1749. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1750. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_kiwi;
  1751. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1752. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1753. hal_rx_proc_phyrx_other_receive_info_tlv_kiwi;
  1754. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_kiwi;
  1755. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1756. hal_rx_dump_mpdu_start_tlv_kiwi;
  1757. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_kiwi;
  1758. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_kiwi;
  1759. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1760. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1761. hal_rx_tlv_reception_type_get_be;
  1762. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1763. hal_rx_msdu_end_da_idx_get_be;
  1764. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1765. hal_rx_msdu_desc_info_get_ptr_kiwi;
  1766. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1767. hal_rx_link_desc_msdu0_ptr_kiwi;
  1768. hal_soc->ops->hal_reo_status_get_header =
  1769. hal_reo_status_get_header_kiwi;
  1770. hal_soc->ops->hal_rx_status_get_tlv_info =
  1771. hal_rx_status_get_tlv_info_wrapper_be;
  1772. hal_soc->ops->hal_rx_wbm_err_info_get =
  1773. hal_rx_wbm_err_info_get_generic_be;
  1774. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1775. hal_rx_priv_info_set_in_tlv_be;
  1776. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1777. hal_rx_priv_info_get_from_tlv_be;
  1778. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1779. hal_tx_set_pcp_tid_map_generic_be;
  1780. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1781. hal_tx_update_pcp_tid_generic_be;
  1782. hal_soc->ops->hal_tx_set_tidmap_prty =
  1783. hal_tx_update_tidmap_prty_generic_be;
  1784. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1785. hal_rx_get_rx_fragment_number_be;
  1786. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1787. hal_rx_tlv_da_is_mcbc_get_be;
  1788. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1789. hal_rx_tlv_sa_is_valid_get_be;
  1790. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be,
  1791. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1792. hal_rx_desc_is_first_msdu_be;
  1793. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1794. hal_rx_tlv_l3_hdr_padding_get_be;
  1795. hal_soc->ops->hal_rx_encryption_info_valid =
  1796. hal_rx_encryption_info_valid_be;
  1797. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1798. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1799. hal_rx_tlv_first_msdu_get_be;
  1800. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1801. hal_rx_tlv_da_is_valid_get_be;
  1802. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1803. hal_rx_tlv_last_msdu_get_be;
  1804. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1805. hal_rx_get_mpdu_mac_ad4_valid_be;
  1806. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1807. hal_rx_mpdu_start_sw_peer_id_get_be;
  1808. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1809. hal_rx_mpdu_peer_meta_data_get_be;
  1810. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1811. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1812. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1813. hal_rx_get_mpdu_frame_control_valid_be;
  1814. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1815. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1816. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1817. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1818. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1819. hal_rx_get_mpdu_sequence_control_valid_be;
  1820. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1821. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1822. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1823. hal_rx_hw_desc_get_ppduid_get_be;
  1824. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1825. hal_rx_msdu0_buffer_addr_lsb_kiwi;
  1826. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1827. hal_rx_msdu_desc_info_ptr_get_kiwi;
  1828. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_kiwi;
  1829. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_kiwi;
  1830. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1831. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1832. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1833. hal_rx_get_mac_addr2_valid_be;
  1834. hal_soc->ops->hal_rx_get_filter_category =
  1835. hal_rx_get_filter_category_be;
  1836. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1837. hal_soc->ops->hal_reo_config = hal_reo_config_kiwi;
  1838. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1839. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1840. hal_rx_msdu_flow_idx_invalid_be;
  1841. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1842. hal_rx_msdu_flow_idx_timeout_be;
  1843. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1844. hal_rx_msdu_fse_metadata_get_be;
  1845. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1846. hal_rx_msdu_cce_match_get_be;
  1847. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1848. hal_rx_msdu_cce_metadata_get_be;
  1849. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1850. hal_rx_msdu_get_flow_params_be;
  1851. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1852. hal_rx_tlv_get_tcp_chksum_be;
  1853. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1854. #if defined(QCA_WIFI_KIWI) && defined(WLAN_CFR_ENABLE) && \
  1855. defined(WLAN_ENH_CFR_ENABLE)
  1856. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_kiwi;
  1857. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_kiwi;
  1858. #else
  1859. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1860. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1861. #endif
  1862. /* rx - msdu end fast path info fields */
  1863. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1864. hal_rx_msdu_packet_metadata_get_generic_be;
  1865. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1866. hal_rx_get_fisa_cumulative_l4_checksum_be;
  1867. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1868. hal_rx_get_fisa_cumulative_ip_length_be;
  1869. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_be;
  1870. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1871. hal_rx_get_flow_agg_continuation_be;
  1872. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1873. hal_rx_get_flow_agg_count_be;
  1874. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_be;
  1875. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1876. hal_rx_mpdu_start_tlv_tag_valid_be;
  1877. hal_soc->ops->hal_rx_reo_prev_pn_get = hal_rx_reo_prev_pn_get_kiwi;
  1878. /* rx - TLV struct offsets */
  1879. hal_register_rx_pkt_hdr_tlv_api_kiwi(hal_soc);
  1880. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1881. hal_rx_msdu_end_offset_get_generic;
  1882. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1883. hal_rx_mpdu_start_offset_get_generic;
  1884. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_kiwi;
  1885. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1886. hal_rx_flow_get_tuple_info_be;
  1887. hal_soc->ops->hal_rx_flow_delete_entry =
  1888. hal_rx_flow_delete_entry_be;
  1889. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_be;
  1890. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1891. hal_compute_reo_remap_ix2_ix3_kiwi;
  1892. hal_soc->ops->hal_rx_flow_setup_cmem_fse =
  1893. hal_rx_flow_setup_cmem_fse_kiwi;
  1894. hal_soc->ops->hal_rx_flow_get_cmem_fse_ts =
  1895. hal_rx_flow_get_cmem_fse_ts_kiwi;
  1896. hal_soc->ops->hal_rx_flow_get_cmem_fse = hal_rx_flow_get_cmem_fse_kiwi;
  1897. hal_soc->ops->hal_cmem_write = hal_cmem_write_kiwi;
  1898. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1899. hal_rx_msdu_get_reo_destination_indication_be;
  1900. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_kiwi;
  1901. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1902. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1903. hal_rx_msdu_is_wlan_mcast_generic_be;
  1904. hal_soc->ops->hal_rx_tlv_bw_get =
  1905. hal_rx_tlv_bw_get_be;
  1906. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1907. hal_rx_tlv_get_is_decrypted_be;
  1908. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1909. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1910. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1911. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1912. hal_soc->ops->hal_rx_tlv_mpdu_len_err_get =
  1913. hal_rx_tlv_mpdu_len_err_get_be;
  1914. hal_soc->ops->hal_rx_tlv_mpdu_fcs_err_get =
  1915. hal_rx_tlv_mpdu_fcs_err_get_be;
  1916. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1917. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1918. hal_rx_tlv_decrypt_err_get_be;
  1919. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1920. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1921. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1922. hal_rx_tlv_decap_format_get_be;
  1923. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1924. hal_rx_tlv_get_offload_info_be;
  1925. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1926. hal_rx_attn_phy_ppdu_id_get_be;
  1927. hal_soc->ops->hal_rx_tlv_msdu_done_get = hal_rx_tlv_msdu_done_get_be;
  1928. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1929. hal_rx_msdu_start_msdu_len_get_be;
  1930. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1931. hal_rx_get_frame_ctrl_field_be;
  1932. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1933. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1934. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1935. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1936. hal_rx_mpdu_info_ampdu_flag_get_be;
  1937. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1938. hal_rx_msdu_start_msdu_len_set_be;
  1939. hal_soc->ops->hal_rx_tlv_populate_mpdu_desc_info =
  1940. hal_rx_tlv_populate_mpdu_desc_info_kiwi;
  1941. hal_soc->ops->hal_rx_tlv_get_pn_num =
  1942. hal_rx_tlv_get_pn_num_be;
  1943. hal_soc->ops->hal_get_reo_ent_desc_qdesc_addr =
  1944. hal_get_reo_ent_desc_qdesc_addr_be;
  1945. hal_soc->ops->hal_rx_get_qdesc_addr =
  1946. hal_rx_get_qdesc_addr_be;
  1947. hal_soc->ops->hal_set_reo_ent_desc_reo_dest_ind =
  1948. hal_set_reo_ent_desc_reo_dest_ind_be;
  1949. hal_soc->ops->hal_get_idle_link_bm_id = hal_get_idle_link_bm_id_kiwi;
  1950. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1951. hal_soc->ops->hal_get_first_wow_wakeup_packet =
  1952. hal_get_first_wow_wakeup_packet_kiwi;
  1953. #endif
  1954. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  1955. hal_soc->ops->hal_rx_tlv_l3_type_get = hal_rx_tlv_l3_type_get_be;
  1956. hal_soc->ops->hal_tx_vdev_mismatch_routing_set =
  1957. hal_tx_vdev_mismatch_routing_set_generic_be;
  1958. hal_soc->ops->hal_tx_mcast_mlo_reinject_routing_set =
  1959. hal_tx_mcast_mlo_reinject_routing_set_generic_be;
  1960. hal_soc->ops->hal_get_ba_aging_timeout =
  1961. hal_get_ba_aging_timeout_be_generic;
  1962. hal_soc->ops->hal_setup_link_idle_list =
  1963. hal_setup_link_idle_list_generic_be;
  1964. hal_soc->ops->hal_cookie_conversion_reg_cfg_be =
  1965. hal_cookie_conversion_reg_cfg_generic_be;
  1966. hal_soc->ops->hal_set_ba_aging_timeout =
  1967. hal_set_ba_aging_timeout_be_generic;
  1968. hal_soc->ops->hal_tx_populate_bank_register =
  1969. hal_tx_populate_bank_register_be;
  1970. hal_soc->ops->hal_tx_vdev_mcast_ctrl_set =
  1971. hal_tx_vdev_mcast_ctrl_set_be;
  1972. };
  1973. struct hal_hw_srng_config hw_srng_table_kiwi[] = {
  1974. /* TODO: max_rings can populated by querying HW capabilities */
  1975. { /* REO_DST */
  1976. .start_ring_id = HAL_SRNG_REO2SW1,
  1977. .max_rings = 8,
  1978. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1979. .lmac_ring = FALSE,
  1980. .ring_dir = HAL_SRNG_DST_RING,
  1981. .nf_irq_support = true,
  1982. .reg_start = {
  1983. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1984. REO_REG_REG_BASE),
  1985. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1986. REO_REG_REG_BASE)
  1987. },
  1988. .reg_size = {
  1989. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1990. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1991. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1992. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1993. },
  1994. .max_size =
  1995. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1996. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1997. },
  1998. { /* REO_EXCEPTION */
  1999. /* Designating REO2SW0 ring as exception ring. */
  2000. .start_ring_id = HAL_SRNG_REO2SW0,
  2001. .max_rings = 1,
  2002. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  2003. .lmac_ring = FALSE,
  2004. .ring_dir = HAL_SRNG_DST_RING,
  2005. .reg_start = {
  2006. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  2007. REO_REG_REG_BASE),
  2008. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  2009. REO_REG_REG_BASE)
  2010. },
  2011. /* Single ring - provide ring size if multiple rings of this
  2012. * type are supported
  2013. */
  2014. .reg_size = {},
  2015. .max_size =
  2016. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  2017. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  2018. },
  2019. { /* REO_REINJECT */
  2020. .start_ring_id = HAL_SRNG_SW2REO,
  2021. .max_rings = 1,
  2022. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2023. .lmac_ring = FALSE,
  2024. .ring_dir = HAL_SRNG_SRC_RING,
  2025. .reg_start = {
  2026. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  2027. REO_REG_REG_BASE),
  2028. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  2029. REO_REG_REG_BASE)
  2030. },
  2031. /* Single ring - provide ring size if multiple rings of this
  2032. * type are supported
  2033. */
  2034. .reg_size = {},
  2035. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  2036. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  2037. },
  2038. { /* REO_CMD */
  2039. .start_ring_id = HAL_SRNG_REO_CMD,
  2040. .max_rings = 1,
  2041. .entry_size = (sizeof(struct tlv_32_hdr) +
  2042. sizeof(struct reo_get_queue_stats)) >> 2,
  2043. .lmac_ring = FALSE,
  2044. .ring_dir = HAL_SRNG_SRC_RING,
  2045. .reg_start = {
  2046. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  2047. REO_REG_REG_BASE),
  2048. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  2049. REO_REG_REG_BASE),
  2050. },
  2051. /* Single ring - provide ring size if multiple rings of this
  2052. * type are supported
  2053. */
  2054. .reg_size = {},
  2055. .max_size =
  2056. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  2057. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  2058. },
  2059. { /* REO_STATUS */
  2060. .start_ring_id = HAL_SRNG_REO_STATUS,
  2061. .max_rings = 1,
  2062. .entry_size = (sizeof(struct tlv_32_hdr) +
  2063. sizeof(struct reo_get_queue_stats_status)) >> 2,
  2064. .lmac_ring = FALSE,
  2065. .ring_dir = HAL_SRNG_DST_RING,
  2066. .reg_start = {
  2067. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  2068. REO_REG_REG_BASE),
  2069. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  2070. REO_REG_REG_BASE),
  2071. },
  2072. /* Single ring - provide ring size if multiple rings of this
  2073. * type are supported
  2074. */
  2075. .reg_size = {},
  2076. .max_size =
  2077. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  2078. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  2079. },
  2080. { /* TCL_DATA */
  2081. .start_ring_id = HAL_SRNG_SW2TCL1,
  2082. .max_rings = 5,
  2083. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  2084. .lmac_ring = FALSE,
  2085. .ring_dir = HAL_SRNG_SRC_RING,
  2086. .reg_start = {
  2087. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  2088. MAC_TCL_REG_REG_BASE),
  2089. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  2090. MAC_TCL_REG_REG_BASE),
  2091. },
  2092. .reg_size = {
  2093. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  2094. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  2095. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  2096. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  2097. },
  2098. .max_size =
  2099. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2100. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  2101. },
  2102. { /* TCL_CMD */
  2103. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  2104. #ifndef WLAN_DP_DISABLE_TCL_CMD_CRED_SRNG
  2105. .max_rings = 1,
  2106. #else
  2107. .max_rings = 0,
  2108. #endif
  2109. .entry_size = sizeof(struct tcl_gse_cmd) >> 2,
  2110. .lmac_ring = FALSE,
  2111. .ring_dir = HAL_SRNG_SRC_RING,
  2112. .reg_start = {
  2113. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  2114. MAC_TCL_REG_REG_BASE),
  2115. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  2116. MAC_TCL_REG_REG_BASE),
  2117. },
  2118. /* Single ring - provide ring size if multiple rings of this
  2119. * type are supported
  2120. */
  2121. .reg_size = {},
  2122. .max_size =
  2123. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  2124. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  2125. },
  2126. { /* TCL_STATUS */
  2127. .start_ring_id = HAL_SRNG_TCL_STATUS,
  2128. #ifndef WLAN_DP_DISABLE_TCL_CMD_CRED_SRNG
  2129. .max_rings = 1,
  2130. #else
  2131. .max_rings = 0,
  2132. #endif
  2133. /* confirm that TLV header is needed */
  2134. .entry_size = sizeof(struct tcl_status_ring) >> 2,
  2135. .lmac_ring = FALSE,
  2136. .ring_dir = HAL_SRNG_DST_RING,
  2137. .reg_start = {
  2138. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  2139. MAC_TCL_REG_REG_BASE),
  2140. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  2141. MAC_TCL_REG_REG_BASE),
  2142. },
  2143. /* Single ring - provide ring size if multiple rings of this
  2144. * type are supported
  2145. */
  2146. .reg_size = {},
  2147. .max_size =
  2148. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2149. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  2150. },
  2151. { /* CE_SRC */
  2152. .start_ring_id = HAL_SRNG_CE_0_SRC,
  2153. .max_rings = 12,
  2154. .entry_size = sizeof(struct ce_src_desc) >> 2,
  2155. .lmac_ring = FALSE,
  2156. .ring_dir = HAL_SRNG_SRC_RING,
  2157. .reg_start = {
  2158. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  2159. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  2160. },
  2161. .reg_size = {
  2162. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  2163. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  2164. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  2165. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  2166. },
  2167. .max_size =
  2168. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  2169. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  2170. },
  2171. { /* CE_DST */
  2172. .start_ring_id = HAL_SRNG_CE_0_DST,
  2173. .max_rings = 12,
  2174. .entry_size = 8 >> 2,
  2175. /*TODO: entry_size above should actually be
  2176. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  2177. * of struct ce_dst_desc in HW header files
  2178. */
  2179. .lmac_ring = FALSE,
  2180. .ring_dir = HAL_SRNG_SRC_RING,
  2181. .reg_start = {
  2182. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  2183. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  2184. },
  2185. .reg_size = {
  2186. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2187. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2188. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2189. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2190. },
  2191. .max_size =
  2192. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  2193. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  2194. },
  2195. { /* CE_DST_STATUS */
  2196. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  2197. .max_rings = 12,
  2198. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  2199. .lmac_ring = FALSE,
  2200. .ring_dir = HAL_SRNG_DST_RING,
  2201. .reg_start = {
  2202. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  2203. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  2204. },
  2205. .reg_size = {
  2206. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2207. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2208. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2209. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2210. },
  2211. .max_size =
  2212. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  2213. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  2214. },
  2215. { /* WBM_IDLE_LINK */
  2216. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  2217. .max_rings = 1,
  2218. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  2219. .lmac_ring = FALSE,
  2220. .ring_dir = HAL_SRNG_SRC_RING,
  2221. .reg_start = {
  2222. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2223. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  2224. },
  2225. /* Single ring - provide ring size if multiple rings of this
  2226. * type are supported
  2227. */
  2228. .reg_size = {},
  2229. .max_size =
  2230. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  2231. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  2232. },
  2233. { /* SW2WBM_RELEASE */
  2234. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  2235. .max_rings = 1,
  2236. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2237. .lmac_ring = FALSE,
  2238. .ring_dir = HAL_SRNG_SRC_RING,
  2239. .reg_start = {
  2240. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2241. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2242. },
  2243. /* Single ring - provide ring size if multiple rings of this
  2244. * type are supported
  2245. */
  2246. .reg_size = {},
  2247. .max_size =
  2248. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2249. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2250. },
  2251. { /* WBM2SW_RELEASE */
  2252. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2253. .max_rings = 8,
  2254. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2255. .lmac_ring = FALSE,
  2256. .ring_dir = HAL_SRNG_DST_RING,
  2257. .nf_irq_support = true,
  2258. .reg_start = {
  2259. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2260. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2261. },
  2262. .reg_size = {
  2263. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE) -
  2264. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2265. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE) -
  2266. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2267. },
  2268. .max_size =
  2269. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2270. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2271. },
  2272. { /* RXDMA_BUF */
  2273. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2274. #ifdef IPA_OFFLOAD
  2275. .max_rings = 3,
  2276. #else
  2277. .max_rings = 2,
  2278. #endif
  2279. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2280. .lmac_ring = TRUE,
  2281. .ring_dir = HAL_SRNG_SRC_RING,
  2282. /* reg_start is not set because LMAC rings are not accessed
  2283. * from host
  2284. */
  2285. .reg_start = {},
  2286. .reg_size = {},
  2287. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2288. },
  2289. { /* RXDMA_DST */
  2290. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2291. .max_rings = 1,
  2292. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2293. .lmac_ring = TRUE,
  2294. .ring_dir = HAL_SRNG_DST_RING,
  2295. /* reg_start is not set because LMAC rings are not accessed
  2296. * from host
  2297. */
  2298. .reg_start = {},
  2299. .reg_size = {},
  2300. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2301. },
  2302. { /* RXDMA_MONITOR_BUF */
  2303. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2304. .max_rings = 1,
  2305. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2306. .lmac_ring = TRUE,
  2307. .ring_dir = HAL_SRNG_SRC_RING,
  2308. /* reg_start is not set because LMAC rings are not accessed
  2309. * from host
  2310. */
  2311. .reg_start = {},
  2312. .reg_size = {},
  2313. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2314. },
  2315. { /* RXDMA_MONITOR_STATUS */
  2316. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2317. .max_rings = 1,
  2318. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2319. .lmac_ring = TRUE,
  2320. .ring_dir = HAL_SRNG_SRC_RING,
  2321. /* reg_start is not set because LMAC rings are not accessed
  2322. * from host
  2323. */
  2324. .reg_start = {},
  2325. .reg_size = {},
  2326. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2327. },
  2328. { /* RXDMA_MONITOR_DST */
  2329. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2330. .max_rings = 1,
  2331. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2332. .lmac_ring = TRUE,
  2333. .ring_dir = HAL_SRNG_DST_RING,
  2334. /* reg_start is not set because LMAC rings are not accessed
  2335. * from host
  2336. */
  2337. .reg_start = {},
  2338. .reg_size = {},
  2339. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2340. },
  2341. { /* RXDMA_MONITOR_DESC */
  2342. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2343. .max_rings = 1,
  2344. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2345. .lmac_ring = TRUE,
  2346. .ring_dir = HAL_SRNG_SRC_RING,
  2347. /* reg_start is not set because LMAC rings are not accessed
  2348. * from host
  2349. */
  2350. .reg_start = {},
  2351. .reg_size = {},
  2352. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2353. },
  2354. { /* DIR_BUF_RX_DMA_SRC */
  2355. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2356. /*
  2357. * one ring is for spectral scan
  2358. * the other is for cfr
  2359. */
  2360. .max_rings = 2,
  2361. .entry_size = 2,
  2362. .lmac_ring = TRUE,
  2363. .ring_dir = HAL_SRNG_SRC_RING,
  2364. /* reg_start is not set because LMAC rings are not accessed
  2365. * from host
  2366. */
  2367. .reg_start = {},
  2368. .reg_size = {},
  2369. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2370. },
  2371. #ifdef WLAN_FEATURE_CIF_CFR
  2372. { /* WIFI_POS_SRC */
  2373. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2374. .max_rings = 1,
  2375. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2376. .lmac_ring = TRUE,
  2377. .ring_dir = HAL_SRNG_SRC_RING,
  2378. /* reg_start is not set because LMAC rings are not accessed
  2379. * from host
  2380. */
  2381. .reg_start = {},
  2382. .reg_size = {},
  2383. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2384. },
  2385. #endif
  2386. { /* REO2PPE */ 0},
  2387. { /* PPE2TCL */ 0},
  2388. { /* PPE_RELEASE */ 0},
  2389. { /* TX_MONITOR_BUF */ 0},
  2390. { /* TX_MONITOR_DST */ 0},
  2391. { /* SW2RXDMA_NEW */ 0},
  2392. };
  2393. /**
  2394. * hal_srng_hw_reg_offset_init_kiwi() - Initialize the HW srng reg offset
  2395. * applicable only for KIWI
  2396. * @hal_soc: HAL Soc handle
  2397. *
  2398. * Return: None
  2399. */
  2400. static inline void hal_srng_hw_reg_offset_init_kiwi(struct hal_soc *hal_soc)
  2401. {
  2402. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  2403. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  2404. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  2405. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  2406. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  2407. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  2408. }
  2409. /**
  2410. * hal_kiwi_attach() - Attach kiwi target specific hal_soc ops,
  2411. * offset and srng table
  2412. */
  2413. void hal_kiwi_attach(struct hal_soc *hal_soc)
  2414. {
  2415. hal_soc->hw_srng_table = hw_srng_table_kiwi;
  2416. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2417. hal_srng_hw_reg_offset_init_kiwi(hal_soc);
  2418. hal_hw_txrx_default_ops_attach_be(hal_soc);
  2419. hal_hw_txrx_ops_attach_kiwi(hal_soc);
  2420. }