htt_stats.h 248 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  137. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  138. * [Bit 16] If this bit is set, reset per peer stats
  139. * of corresponding tlv indicated by config
  140. * param 1.
  141. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  142. * used to get this bit position.
  143. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  144. * indicates that FW supports per peer HTT
  145. * stats reset.
  146. * [Bit31 : Bit17] reserved
  147. * RESP MSG:
  148. * - htt_peer_stats_t
  149. */
  150. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  151. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  152. * PARAMS:
  153. * - No Params
  154. * RESP MSG:
  155. * - htt_tx_pdev_selfgen_stats_t
  156. */
  157. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  158. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  159. * PARAMS:
  160. * - config_param0: [Bit31: Bit0] HWQ mask
  161. * RESP MSG:
  162. * - htt_tx_hwq_mu_mimo_stats_t
  163. */
  164. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  165. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  166. * PARAMS:
  167. * - config_param0:
  168. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  169. * [Bit31: Bit16] reserved
  170. * RESP MSG:
  171. * - htt_ring_if_stats_t
  172. */
  173. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  174. /** HTT_DBG_EXT_STATS_SRNG_INFO
  175. * PARAMS:
  176. * - config_param0:
  177. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  178. * [Bit31: Bit16] reserved
  179. * - No Params
  180. * RESP MSG:
  181. * - htt_sring_stats_t
  182. */
  183. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  184. /** HTT_DBG_EXT_STATS_SFM_INFO
  185. * PARAMS:
  186. * - No Params
  187. * RESP MSG:
  188. * - htt_sfm_stats_t
  189. */
  190. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  191. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  192. * PARAMS:
  193. * - No Params
  194. * RESP MSG:
  195. * - htt_tx_pdev_mu_mimo_stats_t
  196. */
  197. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  198. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  199. * PARAMS:
  200. * - config_param0:
  201. * [Bit7 : Bit0] vdev_id:8
  202. * note:0xFF to get all active peers based on pdev_mask.
  203. * [Bit31 : Bit8] rsvd:24
  204. * RESP MSG:
  205. * - htt_active_peer_details_list_t
  206. */
  207. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  208. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  209. * PARAMS:
  210. * - config_param0:
  211. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  212. * Set bit0 to 1 to read 1sec interval histogram.
  213. * [Bit1] - 100ms interval histogram
  214. * [Bit3] - Cumulative CCA stats
  215. * RESP MSG:
  216. * - htt_pdev_cca_stats_t
  217. */
  218. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  219. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  220. * PARAMS:
  221. * - config_param0:
  222. * No params
  223. * RESP MSG:
  224. * - htt_pdev_twt_sessions_stats_t
  225. */
  226. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  227. /** HTT_DBG_EXT_STATS_REO_CNTS
  228. * PARAMS:
  229. * - config_param0:
  230. * No params
  231. * RESP MSG:
  232. * - htt_soc_reo_resource_stats_t
  233. */
  234. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  235. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  236. * PARAMS:
  237. * - config_param0:
  238. * [Bit0] vdev_id_set:1
  239. * set to 1 if vdev_id is set and vdev stats are requested.
  240. * set to 0 if pdev_stats sounding stats are requested.
  241. * [Bit8 : Bit1] vdev_id:8
  242. * note:0xFF to get all active vdevs based on pdev_mask.
  243. * [Bit31 : Bit9] rsvd:22
  244. *
  245. * RESP MSG:
  246. * - htt_tx_sounding_stats_t
  247. */
  248. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  249. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  250. * PARAMS:
  251. * - config_param0:
  252. * No params
  253. * RESP MSG:
  254. * - htt_pdev_obss_pd_stats_t
  255. */
  256. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  257. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  258. * PARAMS:
  259. * - config_param0:
  260. * No params
  261. * RESP MSG:
  262. * - htt_stats_ring_backpressure_stats_t
  263. */
  264. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  265. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  266. * PARAMS:
  267. *
  268. * RESP MSG:
  269. * - htt_soc_latency_prof_t
  270. */
  271. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  272. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  273. * PARAMS:
  274. * - No Params
  275. * RESP MSG:
  276. * - htt_rx_pdev_ul_trig_stats_t
  277. */
  278. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  279. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  280. * PARAMS:
  281. * - No Params
  282. * RESP MSG:
  283. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  284. */
  285. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  286. /** HTT_DBG_EXT_STATS_FSE_RX
  287. * PARAMS:
  288. * - No Params
  289. * RESP MSG:
  290. * - htt_rx_fse_stats_t
  291. */
  292. HTT_DBG_EXT_STATS_FSE_RX = 28,
  293. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  294. * PARAMS:
  295. * - config_param0: [Bit0] : [1] for mac_addr based request
  296. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  297. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  298. * RESP MSG:
  299. * - htt_ctrl_path_txrx_stats_t
  300. */
  301. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  302. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  303. * PARAMS:
  304. * - No Params
  305. * RESP MSG:
  306. * - htt_rx_pdev_rate_ext_stats_t
  307. */
  308. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  309. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  310. * PARAMS:
  311. * - No Params
  312. * RESP MSG:
  313. * - htt_tx_pdev_txbf_rate_stats_t
  314. */
  315. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  316. /* HTT_DBG_EXT_STATS_TXBF_OFDMA
  317. */
  318. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  319. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  320. * PARAMS:
  321. * - No Params
  322. * RESP MSG:
  323. * - htt_sta_11ax_ul_stats
  324. */
  325. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  326. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  327. * PARAMS:
  328. * - config_param0:
  329. * [Bit7 : Bit0] vdev_id:8
  330. * [Bit31 : Bit8] rsvd:24
  331. * RESP MSG:
  332. * -
  333. */
  334. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  335. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  336. * PARAMS:
  337. * - No Params
  338. * RESP MSG:
  339. * - htt_pktlog_and_htt_ring_stats_t
  340. */
  341. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  342. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  343. * PARAMS:
  344. *
  345. * RESP MSG:
  346. * - htt_dlpager_stats_t
  347. */
  348. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  349. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  350. * PARAMS:
  351. * - No Params
  352. * RESP MSG:
  353. * - htt_phy_counters_and_phy_stats_t
  354. */
  355. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  356. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  357. * PARAMS:
  358. * - No Params
  359. * RESP MSG:
  360. * - htt_vdevs_txrx_stats_t
  361. */
  362. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  363. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  364. /** HTT_DBG_EXT_PDEV_PER_STATS
  365. * PARAMS:
  366. * - No Params
  367. * RESP MSG:
  368. * - htt_tx_pdev_per_stats_t
  369. */
  370. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  371. HTT_DBG_EXT_AST_ENTRIES = 41,
  372. /** HTT_DBG_EXT_RX_RING_STATS
  373. * PARAMS:
  374. * - No Params
  375. * RESP MSG:
  376. * - htt_rx_fw_ring_stats_tlv_v
  377. */
  378. HTT_DBG_EXT_RX_RING_STATS = 42,
  379. /* keep this last */
  380. HTT_DBG_NUM_EXT_STATS = 256,
  381. };
  382. /*
  383. * Macros to get/set the bit field in config param[3] that indicates to
  384. * clear corresponding per peer stats specified by config param 1
  385. */
  386. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  387. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  388. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  389. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  390. HTT_DBG_EXT_PEER_STATS_RESET_S)
  391. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  392. do { \
  393. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  394. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  395. } while (0)
  396. #define HTT_STATS_SUBTYPE_MAX 16
  397. /* htt_mu_stats_upload_t
  398. * Enumerations for specifying whether to upload all MU stats in response to
  399. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  400. */
  401. typedef enum {
  402. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  403. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  404. * (note: included OFDMA stats are limited to 11ax)
  405. */
  406. HTT_UPLOAD_MU_STATS,
  407. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  408. HTT_UPLOAD_MU_MIMO_STATS,
  409. /* HTT_UPLOAD_MU_OFDMA_STATS:
  410. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  411. */
  412. HTT_UPLOAD_MU_OFDMA_STATS,
  413. HTT_UPLOAD_DL_MU_MIMO_STATS,
  414. HTT_UPLOAD_UL_MU_MIMO_STATS,
  415. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  416. * upload DL MU-OFDMA stats (note: 11ax only stats)
  417. */
  418. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  419. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  420. * upload UL MU-OFDMA stats (note: 11ax only stats)
  421. */
  422. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  423. /*
  424. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  425. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  426. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  427. */
  428. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  429. /*
  430. * Upload BE DL MU-OFDMA
  431. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  432. */
  433. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  434. /*
  435. * Upload BE UL MU-OFDMA
  436. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  437. */
  438. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  439. } htt_mu_stats_upload_t;
  440. /* htt_tx_rate_stats_upload_t
  441. * Enumerations for specifying which stats to upload in response to
  442. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  443. */
  444. typedef enum {
  445. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  446. *
  447. * TLV: htt_tx_pdev_rate_stats_tlv
  448. */
  449. HTT_TX_RATE_STATS_DEFAULT,
  450. /*
  451. * Upload 11be OFDMA TX stats
  452. *
  453. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  454. */
  455. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  456. } htt_tx_rate_stats_upload_t;
  457. /* htt_rx_ul_trigger_stats_upload_t
  458. * Enumerations for specifying which stats to upload in response to
  459. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  460. */
  461. typedef enum {
  462. /* Upload 11ax UL OFDMA RX Trigger stats
  463. *
  464. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  465. */
  466. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  467. /*
  468. * Upload 11be UL OFDMA RX Trigger stats
  469. *
  470. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  471. */
  472. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  473. } htt_rx_ul_trigger_stats_upload_t;
  474. /*
  475. * The htt_rx_ul_mumimo_trigger_stats_upload_t enum values are
  476. * provided by the host as one of the config param elements in
  477. * the HTT_H2T EXT_STATS_REQ message, for stats type ==
  478. * HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS.
  479. */
  480. typedef enum {
  481. /*
  482. * Upload 11ax UL MUMIMO RX Trigger stats
  483. * TLV: htt_rx_pdev_ul_mumimo_trig_stats_tlv
  484. */
  485. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11AX,
  486. /*
  487. * Upload 11be UL MUMIMO RX Trigger stats
  488. * TLV: htt_rx_pdev_ul_mumimo_trig_be_stats_tlv
  489. */
  490. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11BE,
  491. } htt_rx_ul_mumimo_trigger_stats_upload_t;
  492. #define HTT_STATS_MAX_STRING_SZ32 4
  493. #define HTT_STATS_MACID_INVALID 0xff
  494. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  495. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  496. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  497. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  498. typedef enum {
  499. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  500. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  501. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  502. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  503. } htt_tx_pdev_underrun_enum;
  504. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  505. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  506. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  507. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  508. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  509. * DEPRECATED - num sched tx mode max is 8
  510. */
  511. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  512. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  513. #define HTT_RX_STATS_REFILL_MAX_RING 4
  514. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  515. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  516. /* Bytes stored in little endian order */
  517. /* Length should be multiple of DWORD */
  518. typedef struct {
  519. htt_tlv_hdr_t tlv_hdr;
  520. A_UINT32 data[1]; /* Can be variable length */
  521. } htt_stats_string_tlv;
  522. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  523. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  524. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  525. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  526. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  527. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  528. do { \
  529. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  530. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  531. } while (0)
  532. /* == TX PDEV STATS == */
  533. typedef struct {
  534. htt_tlv_hdr_t tlv_hdr;
  535. /**
  536. * BIT [ 7 : 0] :- mac_id
  537. * BIT [31 : 8] :- reserved
  538. */
  539. A_UINT32 mac_id__word;
  540. /** Num PPDUs queued to HW */
  541. A_UINT32 hw_queued;
  542. /** Num PPDUs reaped from HW */
  543. A_UINT32 hw_reaped;
  544. /** Num underruns */
  545. A_UINT32 underrun;
  546. /** Num HW Paused counter */
  547. A_UINT32 hw_paused;
  548. /** Num HW flush counter */
  549. A_UINT32 hw_flush;
  550. /** Num HW filtered counter */
  551. A_UINT32 hw_filt;
  552. /** Num PPDUs cleaned up in TX abort */
  553. A_UINT32 tx_abort;
  554. /** Num MPDUs requeued by SW */
  555. A_UINT32 mpdu_requed;
  556. /** excessive retries */
  557. A_UINT32 tx_xretry;
  558. /** Last used data hw rate code */
  559. A_UINT32 data_rc;
  560. /** frames dropped due to excessive SW retries */
  561. A_UINT32 mpdu_dropped_xretry;
  562. /** illegal rate phy errors */
  563. A_UINT32 illgl_rate_phy_err;
  564. /** wal pdev continuous xretry */
  565. A_UINT32 cont_xretry;
  566. /** wal pdev tx timeout */
  567. A_UINT32 tx_timeout;
  568. /** wal pdev resets */
  569. A_UINT32 pdev_resets;
  570. /** PHY/BB underrun */
  571. A_UINT32 phy_underrun;
  572. /** MPDU is more than txop limit */
  573. A_UINT32 txop_ovf;
  574. /** Number of Sequences posted */
  575. A_UINT32 seq_posted;
  576. /** Number of Sequences failed queueing */
  577. A_UINT32 seq_failed_queueing;
  578. /** Number of Sequences completed */
  579. A_UINT32 seq_completed;
  580. /** Number of Sequences restarted */
  581. A_UINT32 seq_restarted;
  582. /** Number of MU Sequences posted */
  583. A_UINT32 mu_seq_posted;
  584. /** Number of time HW ring is paused between seq switch within ISR */
  585. A_UINT32 seq_switch_hw_paused;
  586. /** Number of times seq continuation in DSR */
  587. A_UINT32 next_seq_posted_dsr;
  588. /** Number of times seq continuation in ISR */
  589. A_UINT32 seq_posted_isr;
  590. /** Number of seq_ctrl cached. */
  591. A_UINT32 seq_ctrl_cached;
  592. /** Number of MPDUs successfully transmitted */
  593. A_UINT32 mpdu_count_tqm;
  594. /** Number of MSDUs successfully transmitted */
  595. A_UINT32 msdu_count_tqm;
  596. /** Number of MPDUs dropped */
  597. A_UINT32 mpdu_removed_tqm;
  598. /** Number of MSDUs dropped */
  599. A_UINT32 msdu_removed_tqm;
  600. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  601. A_UINT32 mpdus_sw_flush;
  602. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  603. A_UINT32 mpdus_hw_filter;
  604. /**
  605. * Num MPDUs truncated by PDG
  606. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  607. */
  608. A_UINT32 mpdus_truncated;
  609. /** Num MPDUs that was tried but didn't receive ACK or BA */
  610. A_UINT32 mpdus_ack_failed;
  611. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  612. A_UINT32 mpdus_expired;
  613. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  614. A_UINT32 mpdus_seq_hw_retry;
  615. /** Num of TQM acked cmds processed */
  616. A_UINT32 ack_tlv_proc;
  617. /** coex_abort_mpdu_cnt valid */
  618. A_UINT32 coex_abort_mpdu_cnt_valid;
  619. /** coex_abort_mpdu_cnt from TX FES stats */
  620. A_UINT32 coex_abort_mpdu_cnt;
  621. /**
  622. * Number of total PPDUs
  623. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  624. */
  625. A_UINT32 num_total_ppdus_tried_ota;
  626. /** Number of data PPDUs tried over the air (OTA) */
  627. A_UINT32 num_data_ppdus_tried_ota;
  628. /** Num Local control/mgmt frames (MSDUs) queued */
  629. A_UINT32 local_ctrl_mgmt_enqued;
  630. /**
  631. * Num Local control/mgmt frames (MSDUs) done
  632. * It includes all local ctrl/mgmt completions
  633. * (acked, no ack, flush, TTL, etc)
  634. */
  635. A_UINT32 local_ctrl_mgmt_freed;
  636. /** Num Local data frames (MSDUs) queued */
  637. A_UINT32 local_data_enqued;
  638. /**
  639. * Num Local data frames (MSDUs) done
  640. * It includes all local data completions
  641. * (acked, no ack, flush, TTL, etc)
  642. */
  643. A_UINT32 local_data_freed;
  644. /** Num MPDUs tried by SW */
  645. A_UINT32 mpdu_tried;
  646. /** Num of waiting seq posted in ISR completion handler */
  647. A_UINT32 isr_wait_seq_posted;
  648. A_UINT32 tx_active_dur_us_low;
  649. A_UINT32 tx_active_dur_us_high;
  650. /** Number of MPDUs dropped after max retries */
  651. A_UINT32 remove_mpdus_max_retries;
  652. /** Num HTT cookies dispatched */
  653. A_UINT32 comp_delivered;
  654. /** successful ppdu transmissions */
  655. A_UINT32 ppdu_ok;
  656. /** Scheduler self triggers */
  657. A_UINT32 self_triggers;
  658. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  659. A_UINT32 tx_time_dur_data;
  660. /** Num of times sequence terminated due to ppdu duration < burst limit */
  661. A_UINT32 seq_qdepth_repost_stop;
  662. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  663. A_UINT32 mu_seq_min_msdu_repost_stop;
  664. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  665. A_UINT32 seq_min_msdu_repost_stop;
  666. /** Num of times sequence terminated due to no TXOP available */
  667. A_UINT32 seq_txop_repost_stop;
  668. /** Num of times the next sequence got cancelled */
  669. A_UINT32 next_seq_cancel;
  670. /** Num of times fes offset was misaligned */
  671. A_UINT32 fes_offsets_err_cnt;
  672. /** Num of times peer denylisted for MU-MIMO transmission */
  673. A_UINT32 num_mu_peer_blacklisted;
  674. /** Num of times mu_ofdma seq posted */
  675. A_UINT32 mu_ofdma_seq_posted;
  676. /** Num of times UL MU MIMO seq posted */
  677. A_UINT32 ul_mumimo_seq_posted;
  678. /** Num of times UL OFDMA seq posted */
  679. A_UINT32 ul_ofdma_seq_posted;
  680. /** Num of times Thermal module suspended scheduler */
  681. A_UINT32 thermal_suspend_cnt;
  682. /** Num of times DFS module suspended scheduler */
  683. A_UINT32 dfs_suspend_cnt;
  684. /** Num of times TX abort module suspended scheduler */
  685. A_UINT32 tx_abort_suspend_cnt;
  686. /**
  687. * This field is a target-specific bit mask of suspended PPDU tx queues.
  688. * Since the bit mask definition is different for different targets,
  689. * this field is not meant for general use, but rather for debugging use.
  690. */
  691. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  692. /**
  693. * Last SCHEDULER suspend reason
  694. * 1 -> Thermal Module
  695. * 2 -> DFS Module
  696. * 3 -> Tx Abort Module
  697. */
  698. A_UINT32 last_suspend_reason;
  699. /** Num of dynamic mimo ps dlmumimo sequences posted */
  700. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  701. /** Num of times su bf sequences are denylisted */
  702. A_UINT32 num_su_txbf_denylisted;
  703. } htt_tx_pdev_stats_cmn_tlv;
  704. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  705. /* NOTE: Variable length TLV, use length spec to infer array size */
  706. typedef struct {
  707. htt_tlv_hdr_t tlv_hdr;
  708. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  709. } htt_tx_pdev_stats_urrn_tlv_v;
  710. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  711. /* NOTE: Variable length TLV, use length spec to infer array size */
  712. typedef struct {
  713. htt_tlv_hdr_t tlv_hdr;
  714. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  715. } htt_tx_pdev_stats_flush_tlv_v;
  716. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  717. /* NOTE: Variable length TLV, use length spec to infer array size */
  718. typedef struct {
  719. htt_tlv_hdr_t tlv_hdr;
  720. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  721. } htt_tx_pdev_stats_sifs_tlv_v;
  722. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  723. /* NOTE: Variable length TLV, use length spec to infer array size */
  724. typedef struct {
  725. htt_tlv_hdr_t tlv_hdr;
  726. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  727. } htt_tx_pdev_stats_phy_err_tlv_v;
  728. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  729. /* NOTE: Variable length TLV, use length spec to infer array size */
  730. typedef struct {
  731. htt_tlv_hdr_t tlv_hdr;
  732. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  733. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  734. typedef struct {
  735. htt_tlv_hdr_t tlv_hdr;
  736. A_UINT32 num_data_ppdus_legacy_su;
  737. A_UINT32 num_data_ppdus_ac_su;
  738. A_UINT32 num_data_ppdus_ax_su;
  739. A_UINT32 num_data_ppdus_ac_su_txbf;
  740. A_UINT32 num_data_ppdus_ax_su_txbf;
  741. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  742. typedef enum {
  743. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  744. HTT_TX_WAL_ISR_SCHED_FILTER,
  745. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  746. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  747. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  748. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  749. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  750. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  751. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  752. } htt_tx_wal_tx_isr_sched_status;
  753. /* [0]- nr4 , [1]- nr8 */
  754. #define HTT_STATS_NUM_NR_BINS 2
  755. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  756. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  757. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  758. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  759. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  760. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  761. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  762. typedef enum {
  763. HTT_STATS_HWMODE_AC = 0,
  764. HTT_STATS_HWMODE_AX = 1,
  765. HTT_STATS_HWMODE_BE = 2,
  766. } htt_stats_hw_mode;
  767. typedef struct {
  768. htt_tlv_hdr_t tlv_hdr;
  769. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  770. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  771. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  772. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  773. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  774. } htt_pdev_mu_ppdu_dist_tlv_v;
  775. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  776. /* NOTE: Variable length TLV, use length spec to infer array size .
  777. *
  778. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  779. * The tries here is the count of the MPDUS within a PPDU that the
  780. * HW had attempted to transmit on air, for the HWSCH Schedule
  781. * command submitted by FW.It is not the retry attempts.
  782. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  783. * 10 bins in this histogram. They are defined in FW using the
  784. * following macros
  785. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  786. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  787. *
  788. */
  789. typedef struct {
  790. htt_tlv_hdr_t tlv_hdr;
  791. A_UINT32 hist_bin_size;
  792. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  793. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  794. typedef struct {
  795. htt_tlv_hdr_t tlv_hdr;
  796. /* Num MGMT MPDU transmitted by the target */
  797. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  798. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  799. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  800. * TLV_TAGS:
  801. * - HTT_STATS_TX_PDEV_CMN_TAG
  802. * - HTT_STATS_TX_PDEV_URRN_TAG
  803. * - HTT_STATS_TX_PDEV_SIFS_TAG
  804. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  805. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  806. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  807. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  808. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  809. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  810. * - HTT_STATS_MU_PPDU_DIST_TAG
  811. */
  812. /* NOTE:
  813. * This structure is for documentation, and cannot be safely used directly.
  814. * Instead, use the constituent TLV structures to fill/parse.
  815. */
  816. typedef struct _htt_tx_pdev_stats {
  817. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  818. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  819. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  820. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  821. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  822. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  823. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  824. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  825. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  826. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  827. } htt_tx_pdev_stats_t;
  828. /* == SOC ERROR STATS == */
  829. /* =============== PDEV ERROR STATS ============== */
  830. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  831. typedef struct {
  832. htt_tlv_hdr_t tlv_hdr;
  833. /* Stored as little endian */
  834. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  835. A_UINT32 mask;
  836. A_UINT32 count;
  837. } htt_hw_stats_intr_misc_tlv;
  838. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  839. typedef struct {
  840. htt_tlv_hdr_t tlv_hdr;
  841. /* Stored as little endian */
  842. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  843. A_UINT32 count;
  844. } htt_hw_stats_wd_timeout_tlv;
  845. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  846. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  847. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  848. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  849. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  850. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  851. do { \
  852. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  853. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  854. } while (0)
  855. typedef struct {
  856. htt_tlv_hdr_t tlv_hdr;
  857. /* BIT [ 7 : 0] :- mac_id
  858. * BIT [31 : 8] :- reserved
  859. */
  860. A_UINT32 mac_id__word;
  861. A_UINT32 tx_abort;
  862. A_UINT32 tx_abort_fail_count;
  863. A_UINT32 rx_abort;
  864. A_UINT32 rx_abort_fail_count;
  865. A_UINT32 warm_reset;
  866. A_UINT32 cold_reset;
  867. A_UINT32 tx_flush;
  868. A_UINT32 tx_glb_reset;
  869. A_UINT32 tx_txq_reset;
  870. A_UINT32 rx_timeout_reset;
  871. A_UINT32 mac_cold_reset_restore_cal;
  872. A_UINT32 mac_cold_reset;
  873. A_UINT32 mac_warm_reset;
  874. A_UINT32 mac_only_reset;
  875. A_UINT32 phy_warm_reset;
  876. A_UINT32 phy_warm_reset_ucode_trig;
  877. A_UINT32 mac_warm_reset_restore_cal;
  878. A_UINT32 mac_sfm_reset;
  879. A_UINT32 phy_warm_reset_m3_ssr;
  880. A_UINT32 phy_warm_reset_reason_phy_m3;
  881. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  882. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  883. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  884. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  885. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  886. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  887. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  888. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  889. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  890. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  891. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  892. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  893. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  894. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  895. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  896. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  897. A_UINT32 fw_rx_rings_reset;
  898. } htt_hw_stats_pdev_errs_tlv;
  899. typedef struct {
  900. htt_tlv_hdr_t tlv_hdr;
  901. /* BIT [ 7 : 0] :- mac_id
  902. * BIT [31 : 8] :- reserved
  903. */
  904. A_UINT32 mac_id__word;
  905. A_UINT32 last_unpause_ppdu_id;
  906. A_UINT32 hwsch_unpause_wait_tqm_write;
  907. A_UINT32 hwsch_dummy_tlv_skipped;
  908. A_UINT32 hwsch_misaligned_offset_received;
  909. A_UINT32 hwsch_reset_count;
  910. A_UINT32 hwsch_dev_reset_war;
  911. A_UINT32 hwsch_delayed_pause;
  912. A_UINT32 hwsch_long_delayed_pause;
  913. A_UINT32 sch_rx_ppdu_no_response;
  914. A_UINT32 sch_selfgen_response;
  915. A_UINT32 sch_rx_sifs_resp_trigger;
  916. } htt_hw_stats_whal_tx_tlv;
  917. typedef struct {
  918. htt_tlv_hdr_t tlv_hdr;
  919. /**
  920. * BIT [ 7 : 0] :- mac_id
  921. * BIT [31 : 8] :- reserved
  922. */
  923. union {
  924. struct {
  925. A_UINT32 mac_id: 8,
  926. reserved: 24;
  927. };
  928. A_UINT32 mac_id__word;
  929. };
  930. /**
  931. * hw_wars is a variable-length array, with each element counting
  932. * the number of occurrences of the corresponding type of HW WAR.
  933. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  934. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  935. * The target has an internal HW WAR mapping that it uses to keep
  936. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  937. */
  938. A_UINT32 hw_wars[1/*or more*/];
  939. } htt_hw_war_stats_tlv;
  940. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  941. * TLV_TAGS:
  942. * - HTT_STATS_HW_PDEV_ERRS_TAG
  943. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  944. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  945. * - HTT_STATS_WHAL_TX_TAG
  946. * - HTT_STATS_HW_WAR_TAG
  947. */
  948. /* NOTE:
  949. * This structure is for documentation, and cannot be safely used directly.
  950. * Instead, use the constituent TLV structures to fill/parse.
  951. */
  952. typedef struct _htt_pdev_err_stats {
  953. htt_hw_stats_pdev_errs_tlv pdev_errs;
  954. htt_hw_stats_intr_misc_tlv misc_stats[1];
  955. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  956. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  957. htt_hw_war_stats_tlv hw_war;
  958. } htt_hw_err_stats_t;
  959. /* ============ PEER STATS ============ */
  960. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  961. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  962. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  963. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  964. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  965. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  966. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  967. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  968. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  969. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  970. do { \
  971. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  972. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  973. } while (0)
  974. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  975. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  976. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  977. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  978. do { \
  979. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  980. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  981. } while (0)
  982. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  983. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  984. HTT_MSDU_FLOW_STATS_DROP_S)
  985. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  986. do { \
  987. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  988. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  989. } while (0)
  990. typedef struct _htt_msdu_flow_stats_tlv {
  991. htt_tlv_hdr_t tlv_hdr;
  992. A_UINT32 last_update_timestamp;
  993. A_UINT32 last_add_timestamp;
  994. A_UINT32 last_remove_timestamp;
  995. A_UINT32 total_processed_msdu_count;
  996. A_UINT32 cur_msdu_count_in_flowq;
  997. /** This will help to find which peer_id is stuck state */
  998. A_UINT32 sw_peer_id;
  999. /**
  1000. * BIT [15 : 0] :- tx_flow_number
  1001. * BIT [19 : 16] :- tid_num
  1002. * BIT [20 : 20] :- drop_rule
  1003. * BIT [31 : 21] :- reserved
  1004. */
  1005. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1006. A_UINT32 last_cycle_enqueue_count;
  1007. A_UINT32 last_cycle_dequeue_count;
  1008. A_UINT32 last_cycle_drop_count;
  1009. /**
  1010. * BIT [15 : 0] :- current_drop_th
  1011. * BIT [31 : 16] :- reserved
  1012. */
  1013. A_UINT32 current_drop_th;
  1014. } htt_msdu_flow_stats_tlv;
  1015. #define MAX_HTT_TID_NAME 8
  1016. /* DWORD sw_peer_id__tid_num */
  1017. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1018. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1019. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1020. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1021. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1022. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1023. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1024. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1025. do { \
  1026. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1027. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1028. } while (0)
  1029. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1030. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1031. HTT_TX_TID_STATS_TID_NUM_S)
  1032. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1033. do { \
  1034. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1035. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1036. } while (0)
  1037. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1038. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1039. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1040. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1041. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1042. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1043. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1044. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1045. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1046. do { \
  1047. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1048. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1049. } while (0)
  1050. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1051. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1052. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1053. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1054. do { \
  1055. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1056. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1057. } while (0)
  1058. /* Tidq stats */
  1059. typedef struct _htt_tx_tid_stats_tlv {
  1060. htt_tlv_hdr_t tlv_hdr;
  1061. /** Stored as little endian */
  1062. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1063. /**
  1064. * BIT [15 : 0] :- sw_peer_id
  1065. * BIT [31 : 16] :- tid_num
  1066. */
  1067. A_UINT32 sw_peer_id__tid_num;
  1068. /**
  1069. * BIT [ 7 : 0] :- num_sched_pending
  1070. * BIT [15 : 8] :- num_ppdu_in_hwq
  1071. * BIT [31 : 16] :- reserved
  1072. */
  1073. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1074. A_UINT32 tid_flags;
  1075. /** per tid # of hw_queued ppdu */
  1076. A_UINT32 hw_queued;
  1077. /** number of per tid successful PPDU */
  1078. A_UINT32 hw_reaped;
  1079. /** per tid Num MPDUs filtered by HW */
  1080. A_UINT32 mpdus_hw_filter;
  1081. A_UINT32 qdepth_bytes;
  1082. A_UINT32 qdepth_num_msdu;
  1083. A_UINT32 qdepth_num_mpdu;
  1084. A_UINT32 last_scheduled_tsmp;
  1085. A_UINT32 pause_module_id;
  1086. A_UINT32 block_module_id;
  1087. /** tid tx airtime in sec */
  1088. A_UINT32 tid_tx_airtime;
  1089. } htt_tx_tid_stats_tlv;
  1090. /* Tidq stats */
  1091. typedef struct _htt_tx_tid_stats_v1_tlv {
  1092. htt_tlv_hdr_t tlv_hdr;
  1093. /** Stored as little endian */
  1094. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1095. /**
  1096. * BIT [15 : 0] :- sw_peer_id
  1097. * BIT [31 : 16] :- tid_num
  1098. */
  1099. A_UINT32 sw_peer_id__tid_num;
  1100. /**
  1101. * BIT [ 7 : 0] :- num_sched_pending
  1102. * BIT [15 : 8] :- num_ppdu_in_hwq
  1103. * BIT [31 : 16] :- reserved
  1104. */
  1105. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1106. A_UINT32 tid_flags;
  1107. /** Max qdepth in bytes reached by this tid */
  1108. A_UINT32 max_qdepth_bytes;
  1109. /** number of msdus qdepth reached max */
  1110. A_UINT32 max_qdepth_n_msdus;
  1111. A_UINT32 rsvd;
  1112. A_UINT32 qdepth_bytes;
  1113. A_UINT32 qdepth_num_msdu;
  1114. A_UINT32 qdepth_num_mpdu;
  1115. A_UINT32 last_scheduled_tsmp;
  1116. A_UINT32 pause_module_id;
  1117. A_UINT32 block_module_id;
  1118. /** tid tx airtime in sec */
  1119. A_UINT32 tid_tx_airtime;
  1120. A_UINT32 allow_n_flags;
  1121. /**
  1122. * BIT [15 : 0] :- sendn_frms_allowed
  1123. * BIT [31 : 16] :- reserved
  1124. */
  1125. A_UINT32 sendn_frms_allowed;
  1126. } htt_tx_tid_stats_v1_tlv;
  1127. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1128. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1129. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1130. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1131. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1132. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1133. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1134. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1135. do { \
  1136. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1137. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1138. } while (0)
  1139. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1140. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1141. HTT_RX_TID_STATS_TID_NUM_S)
  1142. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1143. do { \
  1144. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1145. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1146. } while (0)
  1147. typedef struct _htt_rx_tid_stats_tlv {
  1148. htt_tlv_hdr_t tlv_hdr;
  1149. /**
  1150. * BIT [15 : 0] : sw_peer_id
  1151. * BIT [31 : 16] : tid_num
  1152. */
  1153. A_UINT32 sw_peer_id__tid_num;
  1154. /** Stored as little endian */
  1155. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1156. /**
  1157. * dup_in_reorder not collected per tid for now,
  1158. * as there is no wal_peer back ptr in data rx peer.
  1159. */
  1160. A_UINT32 dup_in_reorder;
  1161. A_UINT32 dup_past_outside_window;
  1162. A_UINT32 dup_past_within_window;
  1163. /** Number of per tid MSDUs with flag of decrypt_err */
  1164. A_UINT32 rxdesc_err_decrypt;
  1165. /** tid rx airtime in sec */
  1166. A_UINT32 tid_rx_airtime;
  1167. } htt_rx_tid_stats_tlv;
  1168. #define HTT_MAX_COUNTER_NAME 8
  1169. typedef struct {
  1170. htt_tlv_hdr_t tlv_hdr;
  1171. /** Stored as little endian */
  1172. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1173. A_UINT32 count;
  1174. } htt_counter_tlv;
  1175. typedef struct {
  1176. htt_tlv_hdr_t tlv_hdr;
  1177. /** Number of rx PPDU */
  1178. A_UINT32 ppdu_cnt;
  1179. /** Number of rx MPDU */
  1180. A_UINT32 mpdu_cnt;
  1181. /** Number of rx MSDU */
  1182. A_UINT32 msdu_cnt;
  1183. /** pause bitmap */
  1184. A_UINT32 pause_bitmap;
  1185. /** block bitmap */
  1186. A_UINT32 block_bitmap;
  1187. /** current timestamp */
  1188. A_UINT32 current_timestamp;
  1189. /** Peer cumulative tx airtime in sec */
  1190. A_UINT32 peer_tx_airtime;
  1191. /** Peer cumulative rx airtime in sec */
  1192. A_UINT32 peer_rx_airtime;
  1193. /** Peer current rssi in dBm */
  1194. A_INT32 rssi;
  1195. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1196. A_UINT32 peer_enqueued_count_low;
  1197. A_UINT32 peer_enqueued_count_high;
  1198. A_UINT32 peer_dequeued_count_low;
  1199. A_UINT32 peer_dequeued_count_high;
  1200. A_UINT32 peer_dropped_count_low;
  1201. A_UINT32 peer_dropped_count_high;
  1202. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1203. A_UINT32 ppdu_transmitted_bytes_low;
  1204. A_UINT32 ppdu_transmitted_bytes_high;
  1205. A_UINT32 peer_ttl_removed_count;
  1206. /**
  1207. * inactive_time
  1208. * Running duration of the time since last tx/rx activity by this peer,
  1209. * units = seconds.
  1210. * If the peer is currently active, this inactive_time will be 0x0.
  1211. */
  1212. A_UINT32 inactive_time;
  1213. /** Number of MPDUs dropped after max retries */
  1214. A_UINT32 remove_mpdus_max_retries;
  1215. } htt_peer_stats_cmn_tlv;
  1216. typedef struct {
  1217. htt_tlv_hdr_t tlv_hdr;
  1218. /** This enum type of HTT_PEER_TYPE */
  1219. A_UINT32 peer_type;
  1220. A_UINT32 sw_peer_id;
  1221. /**
  1222. * BIT [7 : 0] :- vdev_id
  1223. * BIT [15 : 8] :- pdev_id
  1224. * BIT [31 : 16] :- ast_indx
  1225. */
  1226. A_UINT32 vdev_pdev_ast_idx;
  1227. htt_mac_addr mac_addr;
  1228. A_UINT32 peer_flags;
  1229. A_UINT32 qpeer_flags;
  1230. } htt_peer_details_tlv;
  1231. typedef struct {
  1232. htt_tlv_hdr_t tlv_hdr;
  1233. A_UINT32 sw_peer_id;
  1234. A_UINT32 ast_index;
  1235. htt_mac_addr mac_addr;
  1236. A_UINT32
  1237. pdev_id : 2,
  1238. vdev_id : 8,
  1239. next_hop : 1,
  1240. mcast : 1,
  1241. monitor_direct : 1,
  1242. mesh_sta : 1,
  1243. mec : 1,
  1244. intra_bss : 1,
  1245. reserved : 16;
  1246. } htt_ast_entry_tlv;
  1247. typedef enum {
  1248. HTT_STATS_PREAM_OFDM,
  1249. HTT_STATS_PREAM_CCK,
  1250. HTT_STATS_PREAM_HT,
  1251. HTT_STATS_PREAM_VHT,
  1252. HTT_STATS_PREAM_HE,
  1253. HTT_STATS_PREAM_EHT,
  1254. HTT_STATS_PREAM_RSVD1,
  1255. HTT_STATS_PREAM_COUNT,
  1256. } HTT_STATS_PREAM_TYPE;
  1257. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1258. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1259. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1260. * GI Index 0: WHAL_GI_800
  1261. * GI Index 1: WHAL_GI_400
  1262. * GI Index 2: WHAL_GI_1600
  1263. * GI Index 3: WHAL_GI_3200
  1264. */
  1265. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1266. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1267. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1268. * bw index 0: rssi_pri20_chain0
  1269. * bw index 1: rssi_ext20_chain0
  1270. * bw index 2: rssi_ext40_low20_chain0
  1271. * bw index 3: rssi_ext40_high20_chain0
  1272. */
  1273. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1274. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1275. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1276. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1277. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1278. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1279. */
  1280. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1281. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1282. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1283. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1284. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1285. typedef struct _htt_tx_peer_rate_stats_tlv {
  1286. htt_tlv_hdr_t tlv_hdr;
  1287. /** Number of tx LDPC packets */
  1288. A_UINT32 tx_ldpc;
  1289. /** Number of tx RTS packets */
  1290. A_UINT32 rts_cnt;
  1291. /** RSSI value of last ack packet (units = dB above noise floor) */
  1292. A_UINT32 ack_rssi;
  1293. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1294. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1295. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1296. /**
  1297. * element 0,1, ...7 -> NSS 1,2, ...8
  1298. */
  1299. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1300. /**
  1301. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1302. */
  1303. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1304. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1305. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1306. /**
  1307. * Counters to track number of tx packets in each GI
  1308. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1309. */
  1310. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1311. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1312. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1313. /** Stats for MCS 12/13 */
  1314. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1315. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1316. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1317. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1318. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1319. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1320. } htt_tx_peer_rate_stats_tlv;
  1321. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1322. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1323. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1324. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1325. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1326. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1327. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1328. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1329. typedef struct _htt_rx_peer_rate_stats_tlv {
  1330. htt_tlv_hdr_t tlv_hdr;
  1331. A_UINT32 nsts;
  1332. /** Number of rx LDPC packets */
  1333. A_UINT32 rx_ldpc;
  1334. /** Number of rx RTS packets */
  1335. A_UINT32 rts_cnt;
  1336. /** units = dB above noise floor */
  1337. A_UINT32 rssi_mgmt;
  1338. /** units = dB above noise floor */
  1339. A_UINT32 rssi_data;
  1340. /** units = dB above noise floor */
  1341. A_UINT32 rssi_comb;
  1342. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1343. /**
  1344. * element 0,1, ...7 -> NSS 1,2, ...8
  1345. */
  1346. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1347. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1348. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1349. /**
  1350. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1351. */
  1352. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1353. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1354. /** units = dB above noise floor */
  1355. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1356. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1357. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1358. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1359. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1360. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1361. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1362. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1363. /* per_chain_rssi_pkt_type:
  1364. * This field shows what type of rx frame the per-chain RSSI was computed
  1365. * on, by recording the frame type and sub-type as bit-fields within this
  1366. * field:
  1367. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1368. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1369. * BIT [31 : 8] :- Reserved
  1370. */
  1371. A_UINT32 per_chain_rssi_pkt_type;
  1372. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1373. /** PPDU level */
  1374. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1375. /** PPDU level */
  1376. A_UINT32 rx_ulmumimo_data_ppdu;
  1377. /** MPDU level */
  1378. A_UINT32 rx_ulmumimo_mpdu_ok;
  1379. /** mpdu level */
  1380. A_UINT32 rx_ulmumimo_mpdu_fail;
  1381. /** units = dB above noise floor */
  1382. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1383. /** Stats for MCS 12/13 */
  1384. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1385. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1386. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1387. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1388. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1389. } htt_rx_peer_rate_stats_tlv;
  1390. typedef enum {
  1391. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1392. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1393. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1394. } htt_peer_stats_req_mode_t;
  1395. typedef enum {
  1396. HTT_PEER_STATS_CMN_TLV = 0,
  1397. HTT_PEER_DETAILS_TLV = 1,
  1398. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1399. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1400. HTT_TX_TID_STATS_TLV = 4,
  1401. HTT_RX_TID_STATS_TLV = 5,
  1402. HTT_MSDU_FLOW_STATS_TLV = 6,
  1403. HTT_PEER_SCHED_STATS_TLV = 7,
  1404. HTT_PEER_STATS_MAX_TLV = 31,
  1405. } htt_peer_stats_tlv_enum;
  1406. typedef struct {
  1407. htt_tlv_hdr_t tlv_hdr;
  1408. A_UINT32 peer_id;
  1409. /** Num of DL schedules for peer */
  1410. A_UINT32 num_sched_dl;
  1411. /** Num od UL schedules for peer */
  1412. A_UINT32 num_sched_ul;
  1413. /** Peer TX time */
  1414. A_UINT32 peer_tx_active_dur_us_low;
  1415. A_UINT32 peer_tx_active_dur_us_high;
  1416. /** Peer RX time */
  1417. A_UINT32 peer_rx_active_dur_us_low;
  1418. A_UINT32 peer_rx_active_dur_us_high;
  1419. A_UINT32 peer_curr_rate_kbps;
  1420. } htt_peer_sched_stats_tlv;
  1421. /* config_param0 */
  1422. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1423. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1424. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1425. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1426. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1427. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1428. do { \
  1429. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1430. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1431. } while (0)
  1432. /* DEPRECATED
  1433. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1434. * as an alias for the corrected macro name.
  1435. * If/when all references to the old name are removed, the definition of
  1436. * the old name will also be removed.
  1437. */
  1438. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1439. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1440. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1441. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1442. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1443. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1444. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1445. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1446. do { \
  1447. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1448. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1449. } while (0)
  1450. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1451. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1452. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1453. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1454. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1455. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1456. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1457. do { \
  1458. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1459. } while (0)
  1460. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1461. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1462. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1463. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1464. do { \
  1465. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1466. } while (0)
  1467. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1468. * TLV_TAGS:
  1469. * - HTT_STATS_PEER_STATS_CMN_TAG
  1470. * - HTT_STATS_PEER_DETAILS_TAG
  1471. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1472. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1473. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1474. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1475. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1476. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1477. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1478. */
  1479. /* NOTE:
  1480. * This structure is for documentation, and cannot be safely used directly.
  1481. * Instead, use the constituent TLV structures to fill/parse.
  1482. */
  1483. typedef struct _htt_peer_stats {
  1484. htt_peer_stats_cmn_tlv cmn_tlv;
  1485. htt_peer_details_tlv peer_details;
  1486. /* from g_rate_info_stats */
  1487. htt_tx_peer_rate_stats_tlv tx_rate;
  1488. htt_rx_peer_rate_stats_tlv rx_rate;
  1489. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1490. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1491. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1492. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1493. htt_peer_sched_stats_tlv peer_sched_stats;
  1494. } htt_peer_stats_t;
  1495. /* =========== ACTIVE PEER LIST ========== */
  1496. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1497. * TLV_TAGS:
  1498. * - HTT_STATS_PEER_DETAILS_TAG
  1499. */
  1500. /* NOTE:
  1501. * This structure is for documentation, and cannot be safely used directly.
  1502. * Instead, use the constituent TLV structures to fill/parse.
  1503. */
  1504. typedef struct {
  1505. htt_peer_details_tlv peer_details[1];
  1506. } htt_active_peer_details_list_t;
  1507. /* =========== MUMIMO HWQ stats =========== */
  1508. /* MU MIMO stats per hwQ */
  1509. typedef struct {
  1510. htt_tlv_hdr_t tlv_hdr;
  1511. /** number of MU MIMO schedules posted to HW */
  1512. A_UINT32 mu_mimo_sch_posted;
  1513. /** number of MU MIMO schedules failed to post */
  1514. A_UINT32 mu_mimo_sch_failed;
  1515. /** number of MU MIMO PPDUs posted to HW */
  1516. A_UINT32 mu_mimo_ppdu_posted;
  1517. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1518. typedef struct {
  1519. htt_tlv_hdr_t tlv_hdr;
  1520. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1521. A_UINT32 mu_mimo_mpdus_queued_usr;
  1522. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1523. A_UINT32 mu_mimo_mpdus_tried_usr;
  1524. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1525. A_UINT32 mu_mimo_mpdus_failed_usr;
  1526. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1527. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1528. /** 11AC DL MU MIMO BA not receieved, per user */
  1529. A_UINT32 mu_mimo_err_no_ba_usr;
  1530. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1531. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1532. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1533. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1534. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1535. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1536. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1537. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1538. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1539. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1540. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1541. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1542. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1543. do { \
  1544. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1545. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1546. } while (0)
  1547. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1548. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1549. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1550. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1551. do { \
  1552. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1553. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1554. } while (0)
  1555. typedef struct {
  1556. htt_tlv_hdr_t tlv_hdr;
  1557. /**
  1558. * BIT [ 7 : 0] :- mac_id
  1559. * BIT [15 : 8] :- hwq_id
  1560. * BIT [31 : 16] :- reserved
  1561. */
  1562. A_UINT32 mac_id__hwq_id__word;
  1563. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1564. /* NOTE:
  1565. * This structure is for documentation, and cannot be safely used directly.
  1566. * Instead, use the constituent TLV structures to fill/parse.
  1567. */
  1568. typedef struct {
  1569. struct _hwq_mu_mimo_stats {
  1570. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1571. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1572. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1573. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1574. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1575. } hwq[1];
  1576. } htt_tx_hwq_mu_mimo_stats_t;
  1577. /* == TX HWQ STATS == */
  1578. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1579. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1580. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1581. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1582. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1583. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1584. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1585. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1586. do { \
  1587. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1588. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1589. } while (0)
  1590. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1591. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1592. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1593. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1594. do { \
  1595. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1596. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1597. } while (0)
  1598. typedef struct {
  1599. htt_tlv_hdr_t tlv_hdr;
  1600. /**
  1601. * BIT [ 7 : 0] :- mac_id
  1602. * BIT [15 : 8] :- hwq_id
  1603. * BIT [31 : 16] :- reserved
  1604. */
  1605. A_UINT32 mac_id__hwq_id__word;
  1606. /*--- PPDU level stats */
  1607. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1608. A_UINT32 xretry;
  1609. /** Number of times sched cmd status reported mpdu underrun */
  1610. A_UINT32 underrun_cnt;
  1611. /** Number of times sched cmd is flushed */
  1612. A_UINT32 flush_cnt;
  1613. /** Number of times sched cmd is filtered */
  1614. A_UINT32 filt_cnt;
  1615. /** Number of times HWSCH uploaded null mpdu bitmap */
  1616. A_UINT32 null_mpdu_bmap;
  1617. /**
  1618. * Number of times user ack or BA TLV is not seen on FES ring
  1619. * where it is expected to be
  1620. */
  1621. A_UINT32 user_ack_failure;
  1622. /** Number of times TQM processed ack TLV received from HWSCH */
  1623. A_UINT32 ack_tlv_proc;
  1624. /** Cache latest processed scheduler ID received from ack BA TLV */
  1625. A_UINT32 sched_id_proc;
  1626. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1627. A_UINT32 null_mpdu_tx_count;
  1628. /**
  1629. * Number of times SW did not see any MPDU info bitmap TLV
  1630. * on FES status ring
  1631. */
  1632. A_UINT32 mpdu_bmap_not_recvd;
  1633. /*--- Selfgen stats per hwQ */
  1634. /** Number of SU/MU BAR frames posted to hwQ */
  1635. A_UINT32 num_bar;
  1636. /** Number of RTS frames posted to hwQ */
  1637. A_UINT32 rts;
  1638. /** Number of cts2self frames posted to hwQ */
  1639. A_UINT32 cts2self;
  1640. /** Number of qos null frames posted to hwQ */
  1641. A_UINT32 qos_null;
  1642. /*--- MPDU level stats */
  1643. /** mpdus tried Tx by HWSCH/TQM */
  1644. A_UINT32 mpdu_tried_cnt;
  1645. /** mpdus queued to HWSCH */
  1646. A_UINT32 mpdu_queued_cnt;
  1647. /** mpdus tried but ack was not received */
  1648. A_UINT32 mpdu_ack_fail_cnt;
  1649. /** This will include sched cmd flush and time based discard */
  1650. A_UINT32 mpdu_filt_cnt;
  1651. /** Number of MPDUs for which ACK was sucessful but no Tx happened */
  1652. A_UINT32 false_mpdu_ack_count;
  1653. /** Number of times txq timeout happened */
  1654. A_UINT32 txq_timeout;
  1655. } htt_tx_hwq_stats_cmn_tlv;
  1656. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1657. (sizeof(A_UINT32) * (_num_elems)))
  1658. /* NOTE: Variable length TLV, use length spec to infer array size */
  1659. typedef struct {
  1660. htt_tlv_hdr_t tlv_hdr;
  1661. A_UINT32 hist_intvl;
  1662. /** histogram of ppdu post to hwsch - > cmd status received */
  1663. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1664. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1665. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1666. /* NOTE: Variable length TLV, use length spec to infer array size */
  1667. typedef struct {
  1668. htt_tlv_hdr_t tlv_hdr;
  1669. /** Histogram of sched cmd result */
  1670. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1671. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1672. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1673. /* NOTE: Variable length TLV, use length spec to infer array size */
  1674. typedef struct {
  1675. htt_tlv_hdr_t tlv_hdr;
  1676. /** Histogram of various pause conitions */
  1677. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1678. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1679. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1680. /* NOTE: Variable length TLV, use length spec to infer array size */
  1681. typedef struct {
  1682. htt_tlv_hdr_t tlv_hdr;
  1683. /** Histogram of number of user fes result */
  1684. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1685. } htt_tx_hwq_fes_result_stats_tlv_v;
  1686. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1687. /* NOTE: Variable length TLV, use length spec to infer array size
  1688. *
  1689. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1690. * The tries here is the count of the MPDUS within a PPDU that the HW
  1691. * had attempted to transmit on air, for the HWSCH Schedule command
  1692. * submitted by FW in this HWQ .It is not the retry attempts. The
  1693. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1694. * in this histogram.
  1695. * they are defined in FW using the following macros
  1696. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1697. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1698. *
  1699. * */
  1700. typedef struct {
  1701. htt_tlv_hdr_t tlv_hdr;
  1702. A_UINT32 hist_bin_size;
  1703. /** Histogram of number of mpdus on tried mpdu */
  1704. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1705. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1706. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1707. /* NOTE: Variable length TLV, use length spec to infer array size
  1708. *
  1709. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1710. * completing the burst, we identify the txop used in the burst and
  1711. * incr the corresponding bin.
  1712. * Each bin represents 1ms & we have 10 bins in this histogram.
  1713. * they are deined in FW using the following macros
  1714. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1715. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1716. *
  1717. * */
  1718. typedef struct {
  1719. htt_tlv_hdr_t tlv_hdr;
  1720. /** Histogram of txop used cnt */
  1721. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1722. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1723. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1724. * TLV_TAGS:
  1725. * - HTT_STATS_STRING_TAG
  1726. * - HTT_STATS_TX_HWQ_CMN_TAG
  1727. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1728. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1729. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1730. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1731. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1732. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1733. */
  1734. /* NOTE:
  1735. * This structure is for documentation, and cannot be safely used directly.
  1736. * Instead, use the constituent TLV structures to fill/parse.
  1737. * General HWQ stats Mechanism:
  1738. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1739. * for all the HWQ requested. & the FW send the buffer to host. In the
  1740. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1741. * HWQ distinctly.
  1742. */
  1743. typedef struct _htt_tx_hwq_stats {
  1744. htt_stats_string_tlv hwq_str_tlv;
  1745. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1746. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1747. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1748. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1749. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1750. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1751. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1752. } htt_tx_hwq_stats_t;
  1753. /* == TX SELFGEN STATS == */
  1754. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1755. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1756. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1757. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1758. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1759. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1760. do { \
  1761. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1762. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1763. } while (0)
  1764. typedef enum {
  1765. HTT_TXERR_NONE,
  1766. HTT_TXERR_RESP, /* response timeout, mismatch,
  1767. * BW mismatch, mimo ctrl mismatch,
  1768. * CRC error.. */
  1769. HTT_TXERR_FILT, /* blocked by tx filtering */
  1770. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  1771. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  1772. HTT_TXERR_RESERVED1,
  1773. HTT_TXERR_RESERVED2,
  1774. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  1775. HTT_TXERR_INVALID = 0xff,
  1776. } htt_tx_err_status_t;
  1777. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  1778. typedef enum {
  1779. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  1780. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  1781. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  1782. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  1783. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  1784. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  1785. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  1786. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  1787. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  1788. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  1789. } htt_tx_selfgen_sch_tsflag_error_stats;
  1790. typedef enum {
  1791. HTT_TX_MUMIMO_GRP_VALID,
  1792. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  1793. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  1794. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  1795. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  1796. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  1797. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  1798. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  1799. HTT_TX_MUMIMO_GRP_INVALID,
  1800. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  1801. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  1802. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  1803. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  1804. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  1805. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  1806. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  1807. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  1808. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  1809. /*
  1810. * Each bin represents a 300 mbps throughput
  1811. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  1812. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  1813. */
  1814. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  1815. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  1816. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  1817. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  1818. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  1819. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  1820. typedef struct {
  1821. htt_tlv_hdr_t tlv_hdr;
  1822. /*
  1823. * BIT [ 7 : 0] :- mac_id
  1824. * BIT [31 : 8] :- reserved
  1825. */
  1826. A_UINT32 mac_id__word;
  1827. /** BAR sent out for SU transmission */
  1828. A_UINT32 su_bar;
  1829. /** SW generated RTS frame sent */
  1830. A_UINT32 rts;
  1831. /** SW generated CTS-to-self frame sent */
  1832. A_UINT32 cts2self;
  1833. /** SW generated QOS NULL frame sent */
  1834. A_UINT32 qos_null;
  1835. /** BAR sent for MU user 1 */
  1836. A_UINT32 delayed_bar_1;
  1837. /** BAR sent for MU user 2 */
  1838. A_UINT32 delayed_bar_2;
  1839. /** BAR sent for MU user 3 */
  1840. A_UINT32 delayed_bar_3;
  1841. /** BAR sent for MU user 4 */
  1842. A_UINT32 delayed_bar_4;
  1843. /** BAR sent for MU user 5 */
  1844. A_UINT32 delayed_bar_5;
  1845. /** BAR sent for MU user 6 */
  1846. A_UINT32 delayed_bar_6;
  1847. /** BAR sent for MU user 7 */
  1848. A_UINT32 delayed_bar_7;
  1849. A_UINT32 bar_with_tqm_head_seq_num;
  1850. A_UINT32 bar_with_tid_seq_num;
  1851. /** SW generated RTS frame queued to the HW */
  1852. A_UINT32 su_sw_rts_queued;
  1853. /** SW generated RTS frame sent over the air */
  1854. A_UINT32 su_sw_rts_tried;
  1855. /** SW generated RTS frame completed with error */
  1856. A_UINT32 su_sw_rts_err;
  1857. /** SW generated RTS frame flushed */
  1858. A_UINT32 su_sw_rts_flushed;
  1859. /** CTS (RTS response) received in different BW */
  1860. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  1861. } htt_tx_selfgen_cmn_stats_tlv;
  1862. typedef struct {
  1863. htt_tlv_hdr_t tlv_hdr;
  1864. /** 11AC VHT SU NDPA frame sent over the air */
  1865. A_UINT32 ac_su_ndpa;
  1866. /** 11AC VHT SU NDP frame sent over the air */
  1867. A_UINT32 ac_su_ndp;
  1868. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  1869. A_UINT32 ac_mu_mimo_ndpa;
  1870. /** 11AC VHT MU MIMO NDP frame sent over the air */
  1871. A_UINT32 ac_mu_mimo_ndp;
  1872. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  1873. A_UINT32 ac_mu_mimo_brpoll_1;
  1874. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  1875. A_UINT32 ac_mu_mimo_brpoll_2;
  1876. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  1877. A_UINT32 ac_mu_mimo_brpoll_3;
  1878. /** 11AC VHT SU NDPA frame queued to the HW */
  1879. A_UINT32 ac_su_ndpa_queued;
  1880. /** 11AC VHT SU NDP frame queued to the HW */
  1881. A_UINT32 ac_su_ndp_queued;
  1882. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  1883. A_UINT32 ac_mu_mimo_ndpa_queued;
  1884. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  1885. A_UINT32 ac_mu_mimo_ndp_queued;
  1886. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  1887. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  1888. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  1889. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  1890. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  1891. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  1892. } htt_tx_selfgen_ac_stats_tlv;
  1893. typedef struct {
  1894. htt_tlv_hdr_t tlv_hdr;
  1895. /** 11AX HE SU NDPA frame sent over the air */
  1896. A_UINT32 ax_su_ndpa;
  1897. /** 11AX HE NDP frame sent over the air */
  1898. A_UINT32 ax_su_ndp;
  1899. /** 11AX HE MU MIMO NDPA frame sent over the air */
  1900. A_UINT32 ax_mu_mimo_ndpa;
  1901. /** 11AX HE MU MIMO NDP frame sent over the air */
  1902. A_UINT32 ax_mu_mimo_ndp;
  1903. union {
  1904. struct {
  1905. /* deprecated old names */
  1906. A_UINT32 ax_mu_mimo_brpoll_1;
  1907. A_UINT32 ax_mu_mimo_brpoll_2;
  1908. A_UINT32 ax_mu_mimo_brpoll_3;
  1909. A_UINT32 ax_mu_mimo_brpoll_4;
  1910. A_UINT32 ax_mu_mimo_brpoll_5;
  1911. A_UINT32 ax_mu_mimo_brpoll_6;
  1912. A_UINT32 ax_mu_mimo_brpoll_7;
  1913. };
  1914. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  1915. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1916. };
  1917. /** 11AX HE MU Basic Trigger frame sent over the air */
  1918. A_UINT32 ax_basic_trigger;
  1919. /** 11AX HE MU BSRP Trigger frame sent over the air */
  1920. A_UINT32 ax_bsr_trigger;
  1921. /** 11AX HE MU BAR Trigger frame sent over the air */
  1922. A_UINT32 ax_mu_bar_trigger;
  1923. /** 11AX HE MU RTS Trigger frame sent over the air */
  1924. A_UINT32 ax_mu_rts_trigger;
  1925. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  1926. A_UINT32 ax_ulmumimo_trigger;
  1927. /** 11AX HE SU NDPA frame queued to the HW */
  1928. A_UINT32 ax_su_ndpa_queued;
  1929. /** 11AX HE SU NDP frame queued to the HW */
  1930. A_UINT32 ax_su_ndp_queued;
  1931. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  1932. A_UINT32 ax_mu_mimo_ndpa_queued;
  1933. /** 11AX HE MU MIMO NDP frame queued to the HW */
  1934. A_UINT32 ax_mu_mimo_ndp_queued;
  1935. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  1936. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1937. /**
  1938. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  1939. * successfully sent over the air
  1940. */
  1941. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1942. } htt_tx_selfgen_ax_stats_tlv;
  1943. typedef struct {
  1944. htt_tlv_hdr_t tlv_hdr;
  1945. /** 11be EHT SU NDPA frame sent over the air */
  1946. A_UINT32 be_su_ndpa;
  1947. /** 11be EHT NDP frame sent over the air */
  1948. A_UINT32 be_su_ndp;
  1949. /** 11be EHT MU MIMO NDPA frame sent over the air */
  1950. A_UINT32 be_mu_mimo_ndpa;
  1951. /** 11be EHT MU MIMO NDP frame sent over theT air */
  1952. A_UINT32 be_mu_mimo_ndp;
  1953. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  1954. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  1955. /** 11be EHT MU Basic Trigger frame sent over the air */
  1956. A_UINT32 be_basic_trigger;
  1957. /** 11be EHT MU BSRP Trigger frame sent over the air */
  1958. A_UINT32 be_bsr_trigger;
  1959. /** 11be EHT MU BAR Trigger frame sent over the air */
  1960. A_UINT32 be_mu_bar_trigger;
  1961. /** 11be EHT MU RTS Trigger frame sent over the air */
  1962. A_UINT32 be_mu_rts_trigger;
  1963. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  1964. A_UINT32 be_ulmumimo_trigger;
  1965. /** 11be EHT SU NDPA frame queued to the HW */
  1966. A_UINT32 be_su_ndpa_queued;
  1967. /** 11be EHT SU NDP frame queued to the HW */
  1968. A_UINT32 be_su_ndp_queued;
  1969. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  1970. A_UINT32 be_mu_mimo_ndpa_queued;
  1971. /** 11be EHT MU MIMO NDP frame queued to the HW */
  1972. A_UINT32 be_mu_mimo_ndp_queued;
  1973. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  1974. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  1975. /**
  1976. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  1977. * successfully sent over the air
  1978. */
  1979. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  1980. } htt_tx_selfgen_be_stats_tlv;
  1981. typedef struct {
  1982. htt_tlv_hdr_t tlv_hdr;
  1983. /** 11AX HE OFDMA NDPA frame queued to the HW */
  1984. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1985. /** 11AX HE OFDMA NDPA frame sent over the air */
  1986. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1987. /** 11AX HE OFDMA NDPA frame flushed by HW */
  1988. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1989. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  1990. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1991. } htt_txbf_ofdma_ndpa_stats_tlv;
  1992. typedef struct {
  1993. htt_tlv_hdr_t tlv_hdr;
  1994. /** 11AX HE OFDMA NDP frame queued to the HW */
  1995. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1996. /** 11AX HE OFDMA NDPA frame sent over the air */
  1997. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1998. /** 11AX HE OFDMA NDPA frame flushed by HW */
  1999. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2000. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2001. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2002. } htt_txbf_ofdma_ndp_stats_tlv;
  2003. typedef struct {
  2004. htt_tlv_hdr_t tlv_hdr;
  2005. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2006. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2007. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2008. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2009. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2010. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2011. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2012. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2013. /**
  2014. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2015. * completed with error(s)
  2016. */
  2017. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2018. } htt_txbf_ofdma_brp_stats_tlv;
  2019. typedef struct {
  2020. htt_tlv_hdr_t tlv_hdr;
  2021. /**
  2022. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2023. * (TXBF + OFDMA)
  2024. */
  2025. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2026. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2027. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2028. /**
  2029. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2030. * to PHY HW during TX
  2031. */
  2032. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2033. /**
  2034. * 11AX HE OFDMA number of users for which sounding was initiated
  2035. * during TX
  2036. */
  2037. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2038. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2039. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2040. } htt_txbf_ofdma_steer_stats_tlv;
  2041. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2042. * TLV_TAGS:
  2043. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2044. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2045. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2046. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2047. */
  2048. /* NOTE:
  2049. * This structure is for documentation, and cannot be safely used directly.
  2050. * Instead, use the constituent TLV structures to fill/parse.
  2051. */
  2052. typedef struct {
  2053. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2054. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2055. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2056. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2057. } htt_tx_pdev_txbf_ofdma_stats_t;
  2058. typedef struct {
  2059. htt_tlv_hdr_t tlv_hdr;
  2060. /** 11AC VHT SU NDP frame completed with error(s) */
  2061. A_UINT32 ac_su_ndp_err;
  2062. /** 11AC VHT SU NDPA frame completed with error(s) */
  2063. A_UINT32 ac_su_ndpa_err;
  2064. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2065. A_UINT32 ac_mu_mimo_ndpa_err;
  2066. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2067. A_UINT32 ac_mu_mimo_ndp_err;
  2068. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2069. A_UINT32 ac_mu_mimo_brp1_err;
  2070. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2071. A_UINT32 ac_mu_mimo_brp2_err;
  2072. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2073. A_UINT32 ac_mu_mimo_brp3_err;
  2074. /** 11AC VHT SU NDPA frame flushed by HW */
  2075. A_UINT32 ac_su_ndpa_flushed;
  2076. /** 11AC VHT SU NDP frame flushed by HW */
  2077. A_UINT32 ac_su_ndp_flushed;
  2078. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2079. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2080. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2081. A_UINT32 ac_mu_mimo_ndp_flushed;
  2082. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2083. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2084. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2085. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2086. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2087. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2088. } htt_tx_selfgen_ac_err_stats_tlv;
  2089. typedef struct {
  2090. htt_tlv_hdr_t tlv_hdr;
  2091. /** 11AX HE SU NDP frame completed with error(s) */
  2092. A_UINT32 ax_su_ndp_err;
  2093. /** 11AX HE SU NDPA frame completed with error(s) */
  2094. A_UINT32 ax_su_ndpa_err;
  2095. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2096. A_UINT32 ax_mu_mimo_ndpa_err;
  2097. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2098. A_UINT32 ax_mu_mimo_ndp_err;
  2099. union {
  2100. struct {
  2101. /* deprecated old names */
  2102. A_UINT32 ax_mu_mimo_brp1_err;
  2103. A_UINT32 ax_mu_mimo_brp2_err;
  2104. A_UINT32 ax_mu_mimo_brp3_err;
  2105. A_UINT32 ax_mu_mimo_brp4_err;
  2106. A_UINT32 ax_mu_mimo_brp5_err;
  2107. A_UINT32 ax_mu_mimo_brp6_err;
  2108. A_UINT32 ax_mu_mimo_brp7_err;
  2109. };
  2110. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2111. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2112. };
  2113. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2114. A_UINT32 ax_basic_trigger_err;
  2115. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2116. A_UINT32 ax_bsr_trigger_err;
  2117. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2118. A_UINT32 ax_mu_bar_trigger_err;
  2119. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2120. A_UINT32 ax_mu_rts_trigger_err;
  2121. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2122. A_UINT32 ax_ulmumimo_trigger_err;
  2123. /**
  2124. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2125. * frame completed with error(s)
  2126. */
  2127. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2128. /** 11AX HE SU NDPA frame flushed by HW */
  2129. A_UINT32 ax_su_ndpa_flushed;
  2130. /** 11AX HE SU NDP frame flushed by HW */
  2131. A_UINT32 ax_su_ndp_flushed;
  2132. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2133. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2134. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2135. A_UINT32 ax_mu_mimo_ndp_flushed;
  2136. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2137. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2138. /**
  2139. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2140. */
  2141. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2142. } htt_tx_selfgen_ax_err_stats_tlv;
  2143. typedef struct {
  2144. htt_tlv_hdr_t tlv_hdr;
  2145. /** 11BE EHT SU NDP frame completed with error(s) */
  2146. A_UINT32 be_su_ndp_err;
  2147. /** 11BE EHT SU NDPA frame completed with error(s) */
  2148. A_UINT32 be_su_ndpa_err;
  2149. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2150. A_UINT32 be_mu_mimo_ndpa_err;
  2151. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2152. A_UINT32 be_mu_mimo_ndp_err;
  2153. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2154. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2155. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2156. A_UINT32 be_basic_trigger_err;
  2157. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2158. A_UINT32 be_bsr_trigger_err;
  2159. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2160. A_UINT32 be_mu_bar_trigger_err;
  2161. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2162. A_UINT32 be_mu_rts_trigger_err;
  2163. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2164. A_UINT32 be_ulmumimo_trigger_err;
  2165. /**
  2166. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2167. * completed with error(s)
  2168. */
  2169. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2170. /** 11BE EHT SU NDPA frame flushed by HW */
  2171. A_UINT32 be_su_ndpa_flushed;
  2172. /** 11BE EHT SU NDP frame flushed by HW */
  2173. A_UINT32 be_su_ndp_flushed;
  2174. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2175. A_UINT32 be_mu_mimo_ndpa_flushed;
  2176. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2177. A_UINT32 be_mu_mimo_ndp_flushed;
  2178. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2179. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2180. /**
  2181. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2182. */
  2183. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2184. } htt_tx_selfgen_be_err_stats_tlv;
  2185. /*
  2186. * Scheduler completion status reason code.
  2187. * (0) HTT_TXERR_NONE - No error (Success).
  2188. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2189. * MIMO control mismatch, CRC error etc.
  2190. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2191. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2192. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2193. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2194. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2195. */
  2196. /* Scheduler error code.
  2197. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2198. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2199. * filtered by HW.
  2200. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2201. * error.
  2202. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2203. * received with MIMO control mismatch.
  2204. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2205. * BW mismatch.
  2206. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2207. * frame even after maximum retries.
  2208. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2209. * received outside RX window.
  2210. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2211. * received by HW for queuing within SIFS interval.
  2212. */
  2213. typedef struct {
  2214. htt_tlv_hdr_t tlv_hdr;
  2215. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2216. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2217. /** 11AC VHT SU NDP scheduler completion status reason code */
  2218. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2219. /** 11AC VHT SU NDP scheduler error code */
  2220. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2221. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2222. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2223. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2224. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2225. /** 11AC VHT MU MIMO NDP scheduler error code */
  2226. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2227. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2228. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2229. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2230. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2231. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2232. typedef struct {
  2233. htt_tlv_hdr_t tlv_hdr;
  2234. /** 11AX HE SU NDPA scheduler completion status reason code */
  2235. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2236. /** 11AX SU NDP scheduler completion status reason code */
  2237. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2238. /** 11AX HE SU NDP scheduler error code */
  2239. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2240. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2241. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2242. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2243. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2244. /** 11AX HE MU MIMO NDP scheduler error code */
  2245. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2246. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2247. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2248. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2249. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2250. /** 11AX HE MU BAR scheduler completion status reason code */
  2251. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2252. /** 11AX HE MU BAR scheduler error code */
  2253. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2254. /**
  2255. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2256. */
  2257. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2258. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2259. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2260. /**
  2261. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2262. */
  2263. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2264. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2265. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2266. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2267. typedef struct {
  2268. htt_tlv_hdr_t tlv_hdr;
  2269. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2270. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2271. /** 11BE SU NDP scheduler completion status reason code */
  2272. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2273. /** 11BE EHT SU NDP scheduler error code */
  2274. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2275. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2276. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2277. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2278. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2279. /** 11BE EHT MU MIMO NDP scheduler error code */
  2280. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2281. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2282. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2283. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2284. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2285. /** 11BE EHT MU BAR scheduler completion status reason code */
  2286. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2287. /** 11BE EHT MU BAR scheduler error code */
  2288. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2289. /**
  2290. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2291. */
  2292. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2293. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2294. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2295. /**
  2296. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2297. */
  2298. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2299. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2300. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2301. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2302. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2303. * TLV_TAGS:
  2304. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2305. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2306. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2307. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2308. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2309. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2310. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2311. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2312. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2313. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2314. */
  2315. /* NOTE:
  2316. * This structure is for documentation, and cannot be safely used directly.
  2317. * Instead, use the constituent TLV structures to fill/parse.
  2318. */
  2319. typedef struct {
  2320. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2321. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2322. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2323. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2324. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2325. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2326. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2327. htt_tx_selfgen_be_stats_tlv be_tlv;
  2328. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2329. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2330. } htt_tx_pdev_selfgen_stats_t;
  2331. /* == TX MU STATS == */
  2332. typedef struct {
  2333. htt_tlv_hdr_t tlv_hdr;
  2334. /** Number of MU MIMO schedules posted to HW */
  2335. A_UINT32 mu_mimo_sch_posted;
  2336. /** Number of MU MIMO schedules failed to post */
  2337. A_UINT32 mu_mimo_sch_failed;
  2338. /** Number of MU MIMO PPDUs posted to HW */
  2339. A_UINT32 mu_mimo_ppdu_posted;
  2340. /*
  2341. * This is the common description for the below sch stats.
  2342. * Counts the number of transmissions of each number of MU users
  2343. * in each TX mode.
  2344. * The array index is the "number of users - 1".
  2345. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2346. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2347. * TX PPDUs and so on.
  2348. * The same is applicable for the other TX mode stats.
  2349. */
  2350. /** Represents the count for 11AC DL MU MIMO sequences */
  2351. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2352. /** Represents the count for 11AX DL MU MIMO sequences */
  2353. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2354. /** Represents the count for 11AX DL MU OFDMA sequences */
  2355. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2356. /**
  2357. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2358. */
  2359. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2360. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2361. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2362. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2363. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2364. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2365. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2366. /**
  2367. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2368. */
  2369. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2370. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2371. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2372. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2373. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2374. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2375. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2376. /** Represents the count for 11BE DL MU MIMO sequences */
  2377. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2378. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2379. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2380. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  2381. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2382. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  2383. typedef struct {
  2384. htt_tlv_hdr_t tlv_hdr;
  2385. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2386. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2387. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2388. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2389. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  2390. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2391. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2392. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2393. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2394. } htt_tx_pdev_mumimo_grp_stats_tlv;
  2395. typedef struct {
  2396. htt_tlv_hdr_t tlv_hdr;
  2397. /** Number of MU MIMO schedules posted to HW */
  2398. A_UINT32 mu_mimo_sch_posted;
  2399. /** Number of MU MIMO schedules failed to post */
  2400. A_UINT32 mu_mimo_sch_failed;
  2401. /** Number of MU MIMO PPDUs posted to HW */
  2402. A_UINT32 mu_mimo_ppdu_posted;
  2403. /*
  2404. * This is the common description for the below sch stats.
  2405. * Counts the number of transmissions of each number of MU users
  2406. * in each TX mode.
  2407. * The array index is the "number of users - 1".
  2408. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2409. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2410. * TX PPDUs and so on.
  2411. * The same is applicable for the other TX mode stats.
  2412. */
  2413. /** Represents the count for 11AC DL MU MIMO sequences */
  2414. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2415. /** Represents the count for 11AX DL MU MIMO sequences */
  2416. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2417. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2418. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2419. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2420. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2421. /** Represents the count for 11BE DL MU MIMO sequences */
  2422. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2423. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2424. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2425. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  2426. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2427. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  2428. typedef struct {
  2429. htt_tlv_hdr_t tlv_hdr;
  2430. /** Represents the count for 11AX DL MU OFDMA sequences */
  2431. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2432. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  2433. typedef struct {
  2434. htt_tlv_hdr_t tlv_hdr;
  2435. /** Represents the count for 11BE DL MU OFDMA sequences */
  2436. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2437. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  2438. typedef struct {
  2439. htt_tlv_hdr_t tlv_hdr;
  2440. /**
  2441. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2442. */
  2443. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2444. /**
  2445. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  2446. */
  2447. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2448. /**
  2449. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  2450. */
  2451. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2452. /**
  2453. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  2454. */
  2455. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2456. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  2457. typedef struct {
  2458. htt_tlv_hdr_t tlv_hdr;
  2459. /**
  2460. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  2461. */
  2462. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2463. /**
  2464. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  2465. */
  2466. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2467. /**
  2468. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  2469. */
  2470. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2471. /**
  2472. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  2473. */
  2474. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2475. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  2476. typedef struct {
  2477. htt_tlv_hdr_t tlv_hdr;
  2478. /**
  2479. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2480. */
  2481. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2482. /**
  2483. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  2484. */
  2485. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2486. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  2487. typedef struct {
  2488. htt_tlv_hdr_t tlv_hdr;
  2489. /**
  2490. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  2491. */
  2492. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2493. /**
  2494. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  2495. */
  2496. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2497. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  2498. typedef struct {
  2499. htt_tlv_hdr_t tlv_hdr;
  2500. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  2501. A_UINT32 mu_mimo_mpdus_queued_usr;
  2502. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  2503. A_UINT32 mu_mimo_mpdus_tried_usr;
  2504. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  2505. A_UINT32 mu_mimo_mpdus_failed_usr;
  2506. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  2507. A_UINT32 mu_mimo_mpdus_requeued_usr;
  2508. /** 11AC DL MU MIMO BA not receieved, per user */
  2509. A_UINT32 mu_mimo_err_no_ba_usr;
  2510. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  2511. A_UINT32 mu_mimo_mpdu_underrun_usr;
  2512. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  2513. A_UINT32 mu_mimo_ampdu_underrun_usr;
  2514. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  2515. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  2516. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  2517. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  2518. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  2519. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  2520. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  2521. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  2522. /** 11AX DL MU MIMO BA not receieved, per user */
  2523. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  2524. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  2525. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  2526. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  2527. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  2528. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  2529. A_UINT32 ax_ofdma_mpdus_queued_usr;
  2530. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  2531. A_UINT32 ax_ofdma_mpdus_tried_usr;
  2532. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  2533. A_UINT32 ax_ofdma_mpdus_failed_usr;
  2534. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  2535. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  2536. /** 11AX MU OFDMA BA not receieved, per user */
  2537. A_UINT32 ax_ofdma_err_no_ba_usr;
  2538. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  2539. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  2540. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  2541. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  2542. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  2543. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  2544. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  2545. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  2546. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  2547. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  2548. typedef struct {
  2549. htt_tlv_hdr_t tlv_hdr;
  2550. /* mpdu level stats */
  2551. A_UINT32 mpdus_queued_usr;
  2552. A_UINT32 mpdus_tried_usr;
  2553. A_UINT32 mpdus_failed_usr;
  2554. A_UINT32 mpdus_requeued_usr;
  2555. A_UINT32 err_no_ba_usr;
  2556. A_UINT32 mpdu_underrun_usr;
  2557. A_UINT32 ampdu_underrun_usr;
  2558. A_UINT32 user_index;
  2559. /** HTT_STATS_TX_SCHED_MODE_xxx */
  2560. A_UINT32 tx_sched_mode;
  2561. } htt_tx_pdev_mpdu_stats_tlv;
  2562. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  2563. * TLV_TAGS:
  2564. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  2565. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  2566. */
  2567. /* NOTE:
  2568. * This structure is for documentation, and cannot be safely used directly.
  2569. * Instead, use the constituent TLV structures to fill/parse.
  2570. */
  2571. typedef struct {
  2572. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  2573. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  2574. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  2575. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  2576. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  2577. /*
  2578. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  2579. * it can also hold MU-OFDMA stats.
  2580. */
  2581. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  2582. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  2583. } htt_tx_pdev_mu_mimo_stats_t;
  2584. /* == TX SCHED STATS == */
  2585. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2586. /* NOTE: Variable length TLV, use length spec to infer array size */
  2587. typedef struct {
  2588. htt_tlv_hdr_t tlv_hdr;
  2589. /** Scheduler command posted per tx_mode */
  2590. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  2591. } htt_sched_txq_cmd_posted_tlv_v;
  2592. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2593. /* NOTE: Variable length TLV, use length spec to infer array size */
  2594. typedef struct {
  2595. htt_tlv_hdr_t tlv_hdr;
  2596. /** Scheduler command reaped per tx_mode */
  2597. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  2598. } htt_sched_txq_cmd_reaped_tlv_v;
  2599. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2600. /* NOTE: Variable length TLV, use length spec to infer array size */
  2601. typedef struct {
  2602. htt_tlv_hdr_t tlv_hdr;
  2603. /**
  2604. * sched_order_su contains the peer IDs of peers chosen in the last
  2605. * NUM_SCHED_ORDER_LOG scheduler instances.
  2606. * The array is circular; it's unspecified which array element corresponds
  2607. * to the most recent scheduler invocation, and which corresponds to
  2608. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  2609. */
  2610. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  2611. } htt_sched_txq_sched_order_su_tlv_v;
  2612. typedef struct {
  2613. htt_tlv_hdr_t tlv_hdr;
  2614. A_UINT32 htt_stats_type;
  2615. } htt_stats_error_tlv_v;
  2616. typedef enum {
  2617. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  2618. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  2619. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  2620. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  2621. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  2622. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  2623. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  2624. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  2625. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  2626. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  2627. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  2628. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  2629. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  2630. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  2631. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  2632. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  2633. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  2634. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  2635. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  2636. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  2637. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  2638. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  2639. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  2640. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  2641. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  2642. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  2643. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  2644. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  2645. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  2646. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  2647. HTT_SCHED_INELIGIBILITY_MAX,
  2648. } htt_sched_txq_sched_ineligibility_tlv_enum;
  2649. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2650. /* NOTE: Variable length TLV, use length spec to infer array size */
  2651. typedef struct {
  2652. htt_tlv_hdr_t tlv_hdr;
  2653. /**
  2654. * sched_ineligibility counts the number of occurrences of different
  2655. * reasons for tid ineligibility during eligibility checks per txq
  2656. * in scheduling
  2657. *
  2658. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  2659. */
  2660. A_UINT32 sched_ineligibility[1];
  2661. } htt_sched_txq_sched_ineligibility_tlv_v;
  2662. typedef enum {
  2663. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggerd */
  2664. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  2665. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  2666. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  2667. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  2668. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  2669. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  2670. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  2671. } htt_sched_txq_supercycle_triggers_tlv_enum;
  2672. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2673. /* NOTE: Variable length TLV, use length spec to infer array size */
  2674. typedef struct {
  2675. htt_tlv_hdr_t tlv_hdr;
  2676. /**
  2677. * supercycle_triggers[] is a histogram that counts the number of
  2678. * occurrences of each different reason for a transmit scheduler
  2679. * supercycle to be triggered.
  2680. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  2681. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  2682. * of times a supercycle has been forced.
  2683. * These supercycle trigger counts are not automatically reset, but
  2684. * are reset upon request.
  2685. */
  2686. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  2687. } htt_sched_txq_supercycle_triggers_tlv_v;
  2688. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  2689. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  2690. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  2691. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  2692. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  2693. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  2694. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  2695. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  2696. do { \
  2697. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  2698. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  2699. } while (0)
  2700. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  2701. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  2702. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  2703. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  2704. do { \
  2705. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  2706. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  2707. } while (0)
  2708. typedef struct {
  2709. htt_tlv_hdr_t tlv_hdr;
  2710. /**
  2711. * BIT [ 7 : 0] :- mac_id
  2712. * BIT [15 : 8] :- txq_id
  2713. * BIT [31 : 16] :- reserved
  2714. */
  2715. A_UINT32 mac_id__txq_id__word;
  2716. /** Scheduler policy ised for this TxQ */
  2717. A_UINT32 sched_policy;
  2718. /** Timestamp of last scheduler command posted */
  2719. A_UINT32 last_sched_cmd_posted_timestamp;
  2720. /** Timestamp of last scheduler command completed */
  2721. A_UINT32 last_sched_cmd_compl_timestamp;
  2722. /** Num of Sched2TAC ring hit Low Water Mark condition */
  2723. A_UINT32 sched_2_tac_lwm_count;
  2724. /** Num of Sched2TAC ring full condition */
  2725. A_UINT32 sched_2_tac_ring_full;
  2726. /**
  2727. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  2728. * sequence type
  2729. */
  2730. A_UINT32 sched_cmd_post_failure;
  2731. /** Num of active tids for this TxQ at current instance */
  2732. A_UINT32 num_active_tids;
  2733. /** Num of powersave schedules */
  2734. A_UINT32 num_ps_schedules;
  2735. /** Num of scheduler commands pending for this TxQ */
  2736. A_UINT32 sched_cmds_pending;
  2737. /** Num of tidq registration for this TxQ */
  2738. A_UINT32 num_tid_register;
  2739. /** Num of tidq de-registration for this TxQ */
  2740. A_UINT32 num_tid_unregister;
  2741. /** Num of iterations msduq stats was updated */
  2742. A_UINT32 num_qstats_queried;
  2743. /** qstats query update status */
  2744. A_UINT32 qstats_update_pending;
  2745. /** Timestamp of Last query stats made */
  2746. A_UINT32 last_qstats_query_timestamp;
  2747. /** Num of sched2tqm command queue full condition */
  2748. A_UINT32 num_tqm_cmdq_full;
  2749. /** Num of scheduler trigger from DE Module */
  2750. A_UINT32 num_de_sched_algo_trigger;
  2751. /** Num of scheduler trigger from RT Module */
  2752. A_UINT32 num_rt_sched_algo_trigger;
  2753. /** Num of scheduler trigger from TQM Module */
  2754. A_UINT32 num_tqm_sched_algo_trigger;
  2755. /** Num of schedules for notify frame */
  2756. A_UINT32 notify_sched;
  2757. /** Duration based sendn termination */
  2758. A_UINT32 dur_based_sendn_term;
  2759. /** scheduled via NOTIFY2 */
  2760. A_UINT32 su_notify2_sched;
  2761. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  2762. A_UINT32 su_optimal_queued_msdus_sched;
  2763. /** schedule due to timeout */
  2764. A_UINT32 su_delay_timeout_sched;
  2765. /** delay if txtime is less than 500us */
  2766. A_UINT32 su_min_txtime_sched_delay;
  2767. /** scheduled via no delay */
  2768. A_UINT32 su_no_delay;
  2769. /** Num of supercycles for this TxQ */
  2770. A_UINT32 num_supercycles;
  2771. /** Num of subcycles with sort for this TxQ */
  2772. A_UINT32 num_subcycles_with_sort;
  2773. /** Num of subcycles without sort for this Txq */
  2774. A_UINT32 num_subcycles_no_sort;
  2775. } htt_tx_pdev_stats_sched_per_txq_tlv;
  2776. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  2777. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  2778. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  2779. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  2780. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  2781. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  2782. do { \
  2783. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  2784. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  2785. } while (0)
  2786. typedef struct {
  2787. htt_tlv_hdr_t tlv_hdr;
  2788. /**
  2789. * BIT [ 7 : 0] :- mac_id
  2790. * BIT [31 : 8] :- reserved
  2791. */
  2792. A_UINT32 mac_id__word;
  2793. /** Current timestamp */
  2794. A_UINT32 current_timestamp;
  2795. } htt_stats_tx_sched_cmn_tlv;
  2796. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  2797. * TLV_TAGS:
  2798. * - HTT_STATS_TX_SCHED_CMN_TAG
  2799. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  2800. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  2801. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  2802. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  2803. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  2804. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  2805. */
  2806. /* NOTE:
  2807. * This structure is for documentation, and cannot be safely used directly.
  2808. * Instead, use the constituent TLV structures to fill/parse.
  2809. */
  2810. typedef struct {
  2811. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  2812. struct _txq_tx_sched_stats {
  2813. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  2814. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  2815. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  2816. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  2817. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  2818. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  2819. } txq[1];
  2820. } htt_stats_tx_sched_t;
  2821. /* == TQM STATS == */
  2822. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 16
  2823. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  2824. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  2825. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2826. /* NOTE: Variable length TLV, use length spec to infer array size */
  2827. typedef struct {
  2828. htt_tlv_hdr_t tlv_hdr;
  2829. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  2830. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  2831. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2832. /* NOTE: Variable length TLV, use length spec to infer array size */
  2833. typedef struct {
  2834. htt_tlv_hdr_t tlv_hdr;
  2835. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  2836. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  2837. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2838. /* NOTE: Variable length TLV, use length spec to infer array size */
  2839. typedef struct {
  2840. htt_tlv_hdr_t tlv_hdr;
  2841. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  2842. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  2843. typedef struct {
  2844. htt_tlv_hdr_t tlv_hdr;
  2845. A_UINT32 msdu_count;
  2846. A_UINT32 mpdu_count;
  2847. A_UINT32 remove_msdu;
  2848. A_UINT32 remove_mpdu;
  2849. A_UINT32 remove_msdu_ttl;
  2850. A_UINT32 send_bar;
  2851. A_UINT32 bar_sync;
  2852. A_UINT32 notify_mpdu;
  2853. A_UINT32 sync_cmd;
  2854. A_UINT32 write_cmd;
  2855. A_UINT32 hwsch_trigger;
  2856. A_UINT32 ack_tlv_proc;
  2857. A_UINT32 gen_mpdu_cmd;
  2858. A_UINT32 gen_list_cmd;
  2859. A_UINT32 remove_mpdu_cmd;
  2860. A_UINT32 remove_mpdu_tried_cmd;
  2861. A_UINT32 mpdu_queue_stats_cmd;
  2862. A_UINT32 mpdu_head_info_cmd;
  2863. A_UINT32 msdu_flow_stats_cmd;
  2864. A_UINT32 remove_msdu_cmd;
  2865. A_UINT32 remove_msdu_ttl_cmd;
  2866. A_UINT32 flush_cache_cmd;
  2867. A_UINT32 update_mpduq_cmd;
  2868. A_UINT32 enqueue;
  2869. A_UINT32 enqueue_notify;
  2870. A_UINT32 notify_mpdu_at_head;
  2871. A_UINT32 notify_mpdu_state_valid;
  2872. /*
  2873. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  2874. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  2875. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  2876. * for non-UDP MSDUs.
  2877. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  2878. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  2879. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  2880. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  2881. *
  2882. * Notify signifies that we trigger the scheduler.
  2883. */
  2884. A_UINT32 sched_udp_notify1;
  2885. A_UINT32 sched_udp_notify2;
  2886. A_UINT32 sched_nonudp_notify1;
  2887. A_UINT32 sched_nonudp_notify2;
  2888. } htt_tx_tqm_pdev_stats_tlv_v;
  2889. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  2890. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  2891. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  2892. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  2893. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  2894. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  2895. do { \
  2896. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  2897. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  2898. } while (0)
  2899. typedef struct {
  2900. htt_tlv_hdr_t tlv_hdr;
  2901. /**
  2902. * BIT [ 7 : 0] :- mac_id
  2903. * BIT [31 : 8] :- reserved
  2904. */
  2905. A_UINT32 mac_id__word;
  2906. A_UINT32 max_cmdq_id;
  2907. A_UINT32 list_mpdu_cnt_hist_intvl;
  2908. /* Global stats */
  2909. A_UINT32 add_msdu;
  2910. A_UINT32 q_empty;
  2911. A_UINT32 q_not_empty;
  2912. A_UINT32 drop_notification;
  2913. A_UINT32 desc_threshold;
  2914. A_UINT32 hwsch_tqm_invalid_status;
  2915. A_UINT32 missed_tqm_gen_mpdus;
  2916. A_UINT32 tqm_active_tids;
  2917. A_UINT32 tqm_inactive_tids;
  2918. A_UINT32 tqm_active_msduq_flows;
  2919. } htt_tx_tqm_cmn_stats_tlv;
  2920. typedef struct {
  2921. htt_tlv_hdr_t tlv_hdr;
  2922. /* Error stats */
  2923. A_UINT32 q_empty_failure;
  2924. A_UINT32 q_not_empty_failure;
  2925. A_UINT32 add_msdu_failure;
  2926. /* TQM reset debug stats */
  2927. A_UINT32 tqm_cache_ctl_err;
  2928. A_UINT32 tqm_soft_reset;
  2929. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  2930. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  2931. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  2932. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  2933. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  2934. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  2935. A_UINT32 tqm_reset_recovery_time_ms;
  2936. A_UINT32 tqm_reset_num_peers_hdl;
  2937. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  2938. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  2939. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  2940. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  2941. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  2942. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  2943. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  2944. } htt_tx_tqm_error_stats_tlv;
  2945. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  2946. * TLV_TAGS:
  2947. * - HTT_STATS_TX_TQM_CMN_TAG
  2948. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  2949. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  2950. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  2951. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  2952. * - HTT_STATS_TX_TQM_PDEV_TAG
  2953. */
  2954. /* NOTE:
  2955. * This structure is for documentation, and cannot be safely used directly.
  2956. * Instead, use the constituent TLV structures to fill/parse.
  2957. */
  2958. typedef struct {
  2959. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  2960. htt_tx_tqm_error_stats_tlv err_tlv;
  2961. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  2962. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  2963. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  2964. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  2965. } htt_tx_tqm_pdev_stats_t;
  2966. /* == TQM CMDQ stats == */
  2967. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  2968. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  2969. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  2970. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  2971. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  2972. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  2973. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  2974. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  2975. do { \
  2976. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  2977. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  2978. } while (0)
  2979. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  2980. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  2981. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  2982. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  2983. do { \
  2984. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  2985. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  2986. } while (0)
  2987. typedef struct {
  2988. htt_tlv_hdr_t tlv_hdr;
  2989. /*
  2990. * BIT [ 7 : 0] :- mac_id
  2991. * BIT [15 : 8] :- cmdq_id
  2992. * BIT [31 : 16] :- reserved
  2993. */
  2994. A_UINT32 mac_id__cmdq_id__word;
  2995. A_UINT32 sync_cmd;
  2996. A_UINT32 write_cmd;
  2997. A_UINT32 gen_mpdu_cmd;
  2998. A_UINT32 mpdu_queue_stats_cmd;
  2999. A_UINT32 mpdu_head_info_cmd;
  3000. A_UINT32 msdu_flow_stats_cmd;
  3001. A_UINT32 remove_mpdu_cmd;
  3002. A_UINT32 remove_msdu_cmd;
  3003. A_UINT32 flush_cache_cmd;
  3004. A_UINT32 update_mpduq_cmd;
  3005. A_UINT32 update_msduq_cmd;
  3006. } htt_tx_tqm_cmdq_status_tlv;
  3007. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  3008. * TLV_TAGS:
  3009. * - HTT_STATS_STRING_TAG
  3010. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  3011. */
  3012. /* NOTE:
  3013. * This structure is for documentation, and cannot be safely used directly.
  3014. * Instead, use the constituent TLV structures to fill/parse.
  3015. */
  3016. typedef struct {
  3017. struct _cmdq_stats {
  3018. htt_stats_string_tlv cmdq_str_tlv;
  3019. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3020. } q[1];
  3021. } htt_tx_tqm_cmdq_stats_t;
  3022. /* == TX-DE STATS == */
  3023. /* Structures for tx de stats */
  3024. typedef struct {
  3025. htt_tlv_hdr_t tlv_hdr;
  3026. A_UINT32 m1_packets;
  3027. A_UINT32 m2_packets;
  3028. A_UINT32 m3_packets;
  3029. A_UINT32 m4_packets;
  3030. A_UINT32 g1_packets;
  3031. A_UINT32 g2_packets;
  3032. A_UINT32 rc4_packets;
  3033. A_UINT32 eap_packets;
  3034. A_UINT32 eapol_start_packets;
  3035. A_UINT32 eapol_logoff_packets;
  3036. A_UINT32 eapol_encap_asf_packets;
  3037. } htt_tx_de_eapol_packets_stats_tlv;
  3038. typedef struct {
  3039. htt_tlv_hdr_t tlv_hdr;
  3040. A_UINT32 ap_bss_peer_not_found;
  3041. A_UINT32 ap_bcast_mcast_no_peer;
  3042. A_UINT32 sta_delete_in_progress;
  3043. A_UINT32 ibss_no_bss_peer;
  3044. A_UINT32 invaild_vdev_type;
  3045. A_UINT32 invalid_ast_peer_entry;
  3046. A_UINT32 peer_entry_invalid;
  3047. A_UINT32 ethertype_not_ip;
  3048. A_UINT32 eapol_lookup_failed;
  3049. A_UINT32 qpeer_not_allow_data;
  3050. A_UINT32 fse_tid_override;
  3051. A_UINT32 ipv6_jumbogram_zero_length;
  3052. A_UINT32 qos_to_non_qos_in_prog;
  3053. A_UINT32 ap_bcast_mcast_eapol;
  3054. A_UINT32 unicast_on_ap_bss_peer;
  3055. A_UINT32 ap_vdev_invalid;
  3056. A_UINT32 incomplete_llc;
  3057. A_UINT32 eapol_duplicate_m3;
  3058. A_UINT32 eapol_duplicate_m4;
  3059. } htt_tx_de_classify_failed_stats_tlv;
  3060. typedef struct {
  3061. htt_tlv_hdr_t tlv_hdr;
  3062. A_UINT32 arp_packets;
  3063. A_UINT32 igmp_packets;
  3064. A_UINT32 dhcp_packets;
  3065. A_UINT32 host_inspected;
  3066. A_UINT32 htt_included;
  3067. A_UINT32 htt_valid_mcs;
  3068. A_UINT32 htt_valid_nss;
  3069. A_UINT32 htt_valid_preamble_type;
  3070. A_UINT32 htt_valid_chainmask;
  3071. A_UINT32 htt_valid_guard_interval;
  3072. A_UINT32 htt_valid_retries;
  3073. A_UINT32 htt_valid_bw_info;
  3074. A_UINT32 htt_valid_power;
  3075. A_UINT32 htt_valid_key_flags;
  3076. A_UINT32 htt_valid_no_encryption;
  3077. A_UINT32 fse_entry_count;
  3078. A_UINT32 fse_priority_be;
  3079. A_UINT32 fse_priority_high;
  3080. A_UINT32 fse_priority_low;
  3081. A_UINT32 fse_traffic_ptrn_be;
  3082. A_UINT32 fse_traffic_ptrn_over_sub;
  3083. A_UINT32 fse_traffic_ptrn_bursty;
  3084. A_UINT32 fse_traffic_ptrn_interactive;
  3085. A_UINT32 fse_traffic_ptrn_periodic;
  3086. A_UINT32 fse_hwqueue_alloc;
  3087. A_UINT32 fse_hwqueue_created;
  3088. A_UINT32 fse_hwqueue_send_to_host;
  3089. A_UINT32 mcast_entry;
  3090. A_UINT32 bcast_entry;
  3091. A_UINT32 htt_update_peer_cache;
  3092. A_UINT32 htt_learning_frame;
  3093. A_UINT32 fse_invalid_peer;
  3094. /**
  3095. * mec_notify is HTT TX WBM multicast echo check notification
  3096. * from firmware to host. FW sends SA addresses to host for all
  3097. * multicast/broadcast packets received on STA side.
  3098. */
  3099. A_UINT32 mec_notify;
  3100. } htt_tx_de_classify_stats_tlv;
  3101. typedef struct {
  3102. htt_tlv_hdr_t tlv_hdr;
  3103. A_UINT32 eok;
  3104. A_UINT32 classify_done;
  3105. A_UINT32 lookup_failed;
  3106. A_UINT32 send_host_dhcp;
  3107. A_UINT32 send_host_mcast;
  3108. A_UINT32 send_host_unknown_dest;
  3109. A_UINT32 send_host;
  3110. A_UINT32 status_invalid;
  3111. } htt_tx_de_classify_status_stats_tlv;
  3112. typedef struct {
  3113. htt_tlv_hdr_t tlv_hdr;
  3114. A_UINT32 enqueued_pkts;
  3115. A_UINT32 to_tqm;
  3116. A_UINT32 to_tqm_bypass;
  3117. } htt_tx_de_enqueue_packets_stats_tlv;
  3118. typedef struct {
  3119. htt_tlv_hdr_t tlv_hdr;
  3120. A_UINT32 discarded_pkts;
  3121. A_UINT32 local_frames;
  3122. A_UINT32 is_ext_msdu;
  3123. } htt_tx_de_enqueue_discard_stats_tlv;
  3124. typedef struct {
  3125. htt_tlv_hdr_t tlv_hdr;
  3126. A_UINT32 tcl_dummy_frame;
  3127. A_UINT32 tqm_dummy_frame;
  3128. A_UINT32 tqm_notify_frame;
  3129. A_UINT32 fw2wbm_enq;
  3130. A_UINT32 tqm_bypass_frame;
  3131. } htt_tx_de_compl_stats_tlv;
  3132. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3133. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3134. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3135. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3136. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3137. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3138. do { \
  3139. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3140. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3141. } while (0)
  3142. /*
  3143. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3144. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3145. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3146. * 200us & again request for it. This is a histogram of time we wait, with
  3147. * bin of 200ms & there are 10 bin (2 seconds max)
  3148. * They are defined by the following macros in FW
  3149. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3150. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3151. * ENTRIES_PER_BIN_COUNT)
  3152. */
  3153. typedef struct {
  3154. htt_tlv_hdr_t tlv_hdr;
  3155. A_UINT32 fw2wbm_ring_full_hist[1];
  3156. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3157. typedef struct {
  3158. htt_tlv_hdr_t tlv_hdr;
  3159. /**
  3160. * BIT [ 7 : 0] :- mac_id
  3161. * BIT [31 : 8] :- reserved
  3162. */
  3163. A_UINT32 mac_id__word;
  3164. /* Global Stats */
  3165. A_UINT32 tcl2fw_entry_count;
  3166. A_UINT32 not_to_fw;
  3167. A_UINT32 invalid_pdev_vdev_peer;
  3168. A_UINT32 tcl_res_invalid_addrx;
  3169. A_UINT32 wbm2fw_entry_count;
  3170. A_UINT32 invalid_pdev;
  3171. A_UINT32 tcl_res_addrx_timeout;
  3172. A_UINT32 invalid_vdev;
  3173. A_UINT32 invalid_tcl_exp_frame_desc;
  3174. A_UINT32 vdev_id_mismatch_cnt;
  3175. } htt_tx_de_cmn_stats_tlv;
  3176. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3177. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3178. /* Rx debug info for status rings */
  3179. typedef struct {
  3180. htt_tlv_hdr_t tlv_hdr;
  3181. /**
  3182. * BIT [15 : 0] :- max possible number of entries in respective ring
  3183. * (size of the ring in terms of entries)
  3184. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3185. */
  3186. A_UINT32 entry_status_sw2rxdma;
  3187. A_UINT32 entry_status_rxdma2reo;
  3188. A_UINT32 entry_status_reo2sw1;
  3189. A_UINT32 entry_status_reo2sw4;
  3190. A_UINT32 entry_status_refillringipa;
  3191. A_UINT32 entry_status_refillringhost;
  3192. /** datarate - Moving Average of Number of Entries */
  3193. A_UINT32 datarate_refillringipa;
  3194. A_UINT32 datarate_refillringhost;
  3195. /**
  3196. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3197. * deprecated, and will be filled with 0x0 by the target.
  3198. */
  3199. A_UINT32 refillringhost_backpress_hist[3];
  3200. A_UINT32 refillringipa_backpress_hist[3];
  3201. /**
  3202. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3203. * in recent time periods
  3204. * element 0: in last 0 to 250ms
  3205. * element 1: 250ms to 500ms
  3206. * element 2: above 500ms
  3207. */
  3208. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3209. } htt_rx_fw_ring_stats_tlv_v;
  3210. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3211. * TLV_TAGS:
  3212. * - HTT_STATS_TX_DE_CMN_TAG
  3213. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3214. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3215. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3216. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3217. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3218. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3219. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3220. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3221. */
  3222. /* NOTE:
  3223. * This structure is for documentation, and cannot be safely used directly.
  3224. * Instead, use the constituent TLV structures to fill/parse.
  3225. */
  3226. typedef struct {
  3227. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3228. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3229. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3230. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3231. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3232. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3233. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3234. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3235. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3236. } htt_tx_de_stats_t;
  3237. /* == RING-IF STATS == */
  3238. /* DWORD num_elems__prefetch_tail_idx */
  3239. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3240. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3241. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3242. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3243. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3244. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3245. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3246. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3247. do { \
  3248. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3249. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3250. } while (0)
  3251. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3252. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3253. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3254. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3255. do { \
  3256. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3257. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3258. } while (0)
  3259. /* DWORD head_idx__tail_idx */
  3260. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3261. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3262. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3263. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3264. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3265. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3266. HTT_RING_IF_STATS_HEAD_IDX_S)
  3267. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3268. do { \
  3269. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3270. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3271. } while (0)
  3272. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3273. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3274. HTT_RING_IF_STATS_TAIL_IDX_S)
  3275. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3276. do { \
  3277. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3278. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3279. } while (0)
  3280. /* DWORD shadow_head_idx__shadow_tail_idx */
  3281. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3282. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3283. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3284. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3285. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3286. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3287. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3288. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3289. do { \
  3290. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3291. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3292. } while (0)
  3293. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3294. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3295. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3296. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3297. do { \
  3298. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3299. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3300. } while (0)
  3301. /* DWORD lwm_thresh__hwm_thresh */
  3302. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3303. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3304. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3305. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3306. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  3307. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  3308. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3309. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3310. do { \
  3311. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3312. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3313. } while (0)
  3314. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  3315. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  3316. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  3317. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  3318. do { \
  3319. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  3320. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  3321. } while (0)
  3322. #define HTT_STATS_LOW_WM_BINS 5
  3323. #define HTT_STATS_HIGH_WM_BINS 5
  3324. typedef struct {
  3325. /** DWORD aligned base memory address of the ring */
  3326. A_UINT32 base_addr;
  3327. /** size of each ring element */
  3328. A_UINT32 elem_size;
  3329. /**
  3330. * BIT [15 : 0] :- num_elems
  3331. * BIT [31 : 16] :- prefetch_tail_idx
  3332. */
  3333. A_UINT32 num_elems__prefetch_tail_idx;
  3334. /**
  3335. * BIT [15 : 0] :- head_idx
  3336. * BIT [31 : 16] :- tail_idx
  3337. */
  3338. A_UINT32 head_idx__tail_idx;
  3339. /**
  3340. * BIT [15 : 0] :- shadow_head_idx
  3341. * BIT [31 : 16] :- shadow_tail_idx
  3342. */
  3343. A_UINT32 shadow_head_idx__shadow_tail_idx;
  3344. A_UINT32 num_tail_incr;
  3345. /**
  3346. * BIT [15 : 0] :- lwm_thresh
  3347. * BIT [31 : 16] :- hwm_thresh
  3348. */
  3349. A_UINT32 lwm_thresh__hwm_thresh;
  3350. A_UINT32 overrun_hit_count;
  3351. A_UINT32 underrun_hit_count;
  3352. A_UINT32 prod_blockwait_count;
  3353. A_UINT32 cons_blockwait_count;
  3354. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  3355. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  3356. } htt_ring_if_stats_tlv;
  3357. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  3358. #define HTT_RING_IF_CMN_MAC_ID_S 0
  3359. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  3360. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  3361. HTT_RING_IF_CMN_MAC_ID_S)
  3362. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  3363. do { \
  3364. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  3365. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  3366. } while (0)
  3367. typedef struct {
  3368. htt_tlv_hdr_t tlv_hdr;
  3369. /**
  3370. * BIT [ 7 : 0] :- mac_id
  3371. * BIT [31 : 8] :- reserved
  3372. */
  3373. A_UINT32 mac_id__word;
  3374. A_UINT32 num_records;
  3375. } htt_ring_if_cmn_tlv;
  3376. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3377. * TLV_TAGS:
  3378. * - HTT_STATS_RING_IF_CMN_TAG
  3379. * - HTT_STATS_STRING_TAG
  3380. * - HTT_STATS_RING_IF_TAG
  3381. */
  3382. /* NOTE:
  3383. * This structure is for documentation, and cannot be safely used directly.
  3384. * Instead, use the constituent TLV structures to fill/parse.
  3385. */
  3386. typedef struct {
  3387. htt_ring_if_cmn_tlv cmn_tlv;
  3388. /** Variable based on the Number of records. */
  3389. struct _ring_if {
  3390. htt_stats_string_tlv ring_str_tlv;
  3391. htt_ring_if_stats_tlv ring_tlv;
  3392. } r[1];
  3393. } htt_ring_if_stats_t;
  3394. /* == SFM STATS == */
  3395. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3396. /* NOTE: Variable length TLV, use length spec to infer array size */
  3397. typedef struct {
  3398. htt_tlv_hdr_t tlv_hdr;
  3399. /** Number of DWORDS used per user and per client */
  3400. A_UINT32 dwords_used_by_user_n[1];
  3401. } htt_sfm_client_user_tlv_v;
  3402. typedef struct {
  3403. htt_tlv_hdr_t tlv_hdr;
  3404. /** Client ID */
  3405. A_UINT32 client_id;
  3406. /** Minimum number of buffers */
  3407. A_UINT32 buf_min;
  3408. /** Maximum number of buffers */
  3409. A_UINT32 buf_max;
  3410. /** Number of Busy buffers */
  3411. A_UINT32 buf_busy;
  3412. /** Number of Allocated buffers */
  3413. A_UINT32 buf_alloc;
  3414. /** Number of Available/Usable buffers */
  3415. A_UINT32 buf_avail;
  3416. /** Number of users */
  3417. A_UINT32 num_users;
  3418. } htt_sfm_client_tlv;
  3419. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  3420. #define HTT_SFM_CMN_MAC_ID_S 0
  3421. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  3422. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  3423. HTT_SFM_CMN_MAC_ID_S)
  3424. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  3425. do { \
  3426. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  3427. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  3428. } while (0)
  3429. typedef struct {
  3430. htt_tlv_hdr_t tlv_hdr;
  3431. /**
  3432. * BIT [ 7 : 0] :- mac_id
  3433. * BIT [31 : 8] :- reserved
  3434. */
  3435. A_UINT32 mac_id__word;
  3436. /**
  3437. * Indicates the total number of 128 byte buffers in the CMEM
  3438. * that are available for buffer sharing
  3439. */
  3440. A_UINT32 buf_total;
  3441. /**
  3442. * Indicates for certain client or all the clients there is no
  3443. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  3444. */
  3445. A_UINT32 mem_empty;
  3446. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  3447. A_UINT32 deallocate_bufs;
  3448. /** Number of Records */
  3449. A_UINT32 num_records;
  3450. } htt_sfm_cmn_tlv;
  3451. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3452. * TLV_TAGS:
  3453. * - HTT_STATS_SFM_CMN_TAG
  3454. * - HTT_STATS_STRING_TAG
  3455. * - HTT_STATS_SFM_CLIENT_TAG
  3456. * - HTT_STATS_SFM_CLIENT_USER_TAG
  3457. */
  3458. /* NOTE:
  3459. * This structure is for documentation, and cannot be safely used directly.
  3460. * Instead, use the constituent TLV structures to fill/parse.
  3461. */
  3462. typedef struct {
  3463. htt_sfm_cmn_tlv cmn_tlv;
  3464. /** Variable based on the Number of records. */
  3465. struct _sfm_client {
  3466. htt_stats_string_tlv client_str_tlv;
  3467. htt_sfm_client_tlv client_tlv;
  3468. htt_sfm_client_user_tlv_v user_tlv;
  3469. } r[1];
  3470. } htt_sfm_stats_t;
  3471. /* == SRNG STATS == */
  3472. /* DWORD mac_id__ring_id__arena__ep */
  3473. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  3474. #define HTT_SRING_STATS_MAC_ID_S 0
  3475. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  3476. #define HTT_SRING_STATS_RING_ID_S 8
  3477. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  3478. #define HTT_SRING_STATS_ARENA_S 16
  3479. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  3480. #define HTT_SRING_STATS_EP_TYPE_S 24
  3481. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  3482. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  3483. HTT_SRING_STATS_MAC_ID_S)
  3484. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  3485. do { \
  3486. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  3487. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  3488. } while (0)
  3489. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  3490. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  3491. HTT_SRING_STATS_RING_ID_S)
  3492. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  3493. do { \
  3494. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  3495. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  3496. } while (0)
  3497. #define HTT_SRING_STATS_ARENA_GET(_var) \
  3498. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  3499. HTT_SRING_STATS_ARENA_S)
  3500. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  3501. do { \
  3502. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  3503. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  3504. } while (0)
  3505. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  3506. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  3507. HTT_SRING_STATS_EP_TYPE_S)
  3508. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  3509. do { \
  3510. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  3511. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  3512. } while (0)
  3513. /* DWORD num_avail_words__num_valid_words */
  3514. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  3515. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  3516. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  3517. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  3518. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  3519. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  3520. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  3521. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  3522. do { \
  3523. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  3524. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  3525. } while (0)
  3526. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  3527. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  3528. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  3529. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  3530. do { \
  3531. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  3532. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  3533. } while (0)
  3534. /* DWORD head_ptr__tail_ptr */
  3535. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  3536. #define HTT_SRING_STATS_HEAD_PTR_S 0
  3537. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  3538. #define HTT_SRING_STATS_TAIL_PTR_S 16
  3539. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  3540. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  3541. HTT_SRING_STATS_HEAD_PTR_S)
  3542. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  3543. do { \
  3544. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  3545. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  3546. } while (0)
  3547. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  3548. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  3549. HTT_SRING_STATS_TAIL_PTR_S)
  3550. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  3551. do { \
  3552. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  3553. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  3554. } while (0)
  3555. /* DWORD consumer_empty__producer_full */
  3556. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  3557. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  3558. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  3559. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  3560. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  3561. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  3562. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  3563. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  3564. do { \
  3565. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  3566. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  3567. } while (0)
  3568. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  3569. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  3570. HTT_SRING_STATS_PRODUCER_FULL_S)
  3571. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  3572. do { \
  3573. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  3574. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  3575. } while (0)
  3576. /* DWORD prefetch_count__internal_tail_ptr */
  3577. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  3578. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  3579. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  3580. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  3581. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  3582. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  3583. HTT_SRING_STATS_PREFETCH_COUNT_S)
  3584. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  3585. do { \
  3586. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  3587. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  3588. } while (0)
  3589. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  3590. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  3591. HTT_SRING_STATS_INTERNAL_TP_S)
  3592. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  3593. do { \
  3594. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  3595. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  3596. } while (0)
  3597. typedef struct {
  3598. htt_tlv_hdr_t tlv_hdr;
  3599. /**
  3600. * BIT [ 7 : 0] :- mac_id
  3601. * BIT [15 : 8] :- ring_id
  3602. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  3603. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  3604. * BIT [31 : 25] :- reserved
  3605. */
  3606. A_UINT32 mac_id__ring_id__arena__ep;
  3607. /** DWORD aligned base memory address of the ring */
  3608. A_UINT32 base_addr_lsb;
  3609. A_UINT32 base_addr_msb;
  3610. /** size of ring */
  3611. A_UINT32 ring_size;
  3612. /** size of each ring element */
  3613. A_UINT32 elem_size;
  3614. /** Ring status
  3615. *
  3616. * BIT [15 : 0] :- num_avail_words
  3617. * BIT [31 : 16] :- num_valid_words
  3618. */
  3619. A_UINT32 num_avail_words__num_valid_words;
  3620. /** Index of head and tail
  3621. * BIT [15 : 0] :- head_ptr
  3622. * BIT [31 : 16] :- tail_ptr
  3623. */
  3624. A_UINT32 head_ptr__tail_ptr;
  3625. /** Empty or full counter of rings
  3626. * BIT [15 : 0] :- consumer_empty
  3627. * BIT [31 : 16] :- producer_full
  3628. */
  3629. A_UINT32 consumer_empty__producer_full;
  3630. /** Prefetch status of consumer ring
  3631. * BIT [15 : 0] :- prefetch_count
  3632. * BIT [31 : 16] :- internal_tail_ptr
  3633. */
  3634. A_UINT32 prefetch_count__internal_tail_ptr;
  3635. } htt_sring_stats_tlv;
  3636. typedef struct {
  3637. htt_tlv_hdr_t tlv_hdr;
  3638. A_UINT32 num_records;
  3639. } htt_sring_cmn_tlv;
  3640. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  3641. * TLV_TAGS:
  3642. * - HTT_STATS_SRING_CMN_TAG
  3643. * - HTT_STATS_STRING_TAG
  3644. * - HTT_STATS_SRING_STATS_TAG
  3645. */
  3646. /* NOTE:
  3647. * This structure is for documentation, and cannot be safely used directly.
  3648. * Instead, use the constituent TLV structures to fill/parse.
  3649. */
  3650. typedef struct {
  3651. htt_sring_cmn_tlv cmn_tlv;
  3652. /** Variable based on the Number of records */
  3653. struct _sring_stats {
  3654. htt_stats_string_tlv sring_str_tlv;
  3655. htt_sring_stats_tlv sring_stats_tlv;
  3656. } r[1];
  3657. } htt_sring_stats_t;
  3658. /* == PDEV TX RATE CTRL STATS == */
  3659. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  3660. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  3661. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  3662. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  3663. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  3664. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  3665. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  3666. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  3667. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  3668. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  3669. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  3670. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  3671. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  3672. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  3673. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  3674. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  3675. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  3676. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  3677. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  3678. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  3679. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  3680. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  3681. do { \
  3682. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  3683. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  3684. } while (0)
  3685. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  3686. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  3687. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  3688. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  3689. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  3690. /*
  3691. * Introduce new TX counters to support 320MHz support and punctured modes
  3692. */
  3693. typedef enum {
  3694. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  3695. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  3696. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  3697. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  3698. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  3699. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  3700. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  3701. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  3702. /* 11be related updates */
  3703. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  3704. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  3705. #define HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS 6
  3706. #define HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS 4
  3707. typedef enum {
  3708. HTT_TX_PDEV_STATS_AX_RU_SIZE_26,
  3709. HTT_TX_PDEV_STATS_AX_RU_SIZE_52,
  3710. HTT_TX_PDEV_STATS_AX_RU_SIZE_106,
  3711. HTT_TX_PDEV_STATS_AX_RU_SIZE_242,
  3712. HTT_TX_PDEV_STATS_AX_RU_SIZE_484,
  3713. HTT_TX_PDEV_STATS_AX_RU_SIZE_996,
  3714. HTT_TX_PDEV_STATS_AX_RU_SIZE_996x2,
  3715. HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS,
  3716. } HTT_TX_PDEV_STATS_AX_RU_SIZE;
  3717. typedef enum {
  3718. HTT_TX_PDEV_STATS_BE_RU_SIZE_26,
  3719. HTT_TX_PDEV_STATS_BE_RU_SIZE_52,
  3720. HTT_TX_PDEV_STATS_BE_RU_SIZE_52_26,
  3721. HTT_TX_PDEV_STATS_BE_RU_SIZE_106,
  3722. HTT_TX_PDEV_STATS_BE_RU_SIZE_106_26,
  3723. HTT_TX_PDEV_STATS_BE_RU_SIZE_242,
  3724. HTT_TX_PDEV_STATS_BE_RU_SIZE_484,
  3725. HTT_TX_PDEV_STATS_BE_RU_SIZE_484_242,
  3726. HTT_TX_PDEV_STATS_BE_RU_SIZE_996,
  3727. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484,
  3728. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  3729. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2,
  3730. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  3731. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3,
  3732. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  3733. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x4,
  3734. HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  3735. } HTT_TX_PDEV_STATS_BE_RU_SIZE;
  3736. typedef struct {
  3737. htt_tlv_hdr_t tlv_hdr;
  3738. /**
  3739. * BIT [ 7 : 0] :- mac_id
  3740. * BIT [31 : 8] :- reserved
  3741. */
  3742. A_UINT32 mac_id__word;
  3743. /** Number of tx ldpc packets */
  3744. A_UINT32 tx_ldpc;
  3745. /** Number of tx rts packets */
  3746. A_UINT32 rts_cnt;
  3747. /** RSSI value of last ack packet (units = dB above noise floor) */
  3748. A_UINT32 ack_rssi;
  3749. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3750. /** tx_xx_mcs: currently unused */
  3751. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3752. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3753. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  3754. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3755. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  3756. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3757. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3758. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  3759. /**
  3760. * Counters to track number of tx packets in each GI
  3761. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  3762. */
  3763. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3764. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  3765. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  3766. /** Number of CTS-acknowledged RTS packets */
  3767. A_UINT32 rts_success;
  3768. /**
  3769. * Counters for legacy 11a and 11b transmissions.
  3770. *
  3771. * The index corresponds to:
  3772. *
  3773. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  3774. *
  3775. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  3776. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  3777. */
  3778. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  3779. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  3780. /** 11AC VHT DL MU MIMO LDPC count */
  3781. A_UINT32 ac_mu_mimo_tx_ldpc;
  3782. /** 11AX HE DL MU MIMO LDPC count */
  3783. A_UINT32 ax_mu_mimo_tx_ldpc;
  3784. /** 11AX HE DL MU OFDMA LDPC count */
  3785. A_UINT32 ofdma_tx_ldpc;
  3786. /**
  3787. * Counters for 11ax HE LTF selection during TX.
  3788. *
  3789. * The index corresponds to:
  3790. *
  3791. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  3792. */
  3793. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  3794. /** 11AC VHT DL MU MIMO TX MCS stats */
  3795. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3796. /** 11AX HE DL MU MIMO TX MCS stats */
  3797. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3798. /** 11AX HE DL MU OFDMA TX MCS stats */
  3799. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3800. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  3801. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3802. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  3803. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3804. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  3805. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3806. /** 11AC VHT DL MU MIMO TX BW stats */
  3807. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3808. /** 11AX HE DL MU MIMO TX BW stats */
  3809. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3810. /** 11AX HE DL MU OFDMA TX BW stats */
  3811. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3812. /** 11AC VHT DL MU MIMO TX guard interval stats */
  3813. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3814. /** 11AX HE DL MU MIMO TX guard interval stats */
  3815. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3816. /** 11AX HE DL MU OFDMA TX guard interval stats */
  3817. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3818. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  3819. A_UINT32 tx_11ax_su_ext;
  3820. /* Stats for MCS 12/13 */
  3821. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3822. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3823. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3824. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  3825. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3826. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  3827. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3828. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  3829. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3830. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  3831. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3832. /* Stats for MCS 14/15 */
  3833. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  3834. A_UINT32 tx_bw_320mhz;
  3835. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  3836. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  3837. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3838. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  3839. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3840. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  3841. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3842. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  3843. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3844. /** 11AX HE DL MU OFDMA TX RU Size stats */
  3845. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  3846. /** 11AX HE DL MU OFDMA HE-SIG-B MCS stats */
  3847. A_UINT32 ofdma_he_sig_b_mcs[HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS];
  3848. } htt_tx_pdev_rate_stats_tlv;
  3849. typedef struct {
  3850. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  3851. htt_tlv_hdr_t tlv_hdr;
  3852. /** 11BE EHT DL MU MIMO TX MCS stats */
  3853. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3854. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  3855. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3856. /** 11BE EHT DL MU MIMO TX BW stats */
  3857. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  3858. /** 11BE EHT DL MU MIMO TX guard interval stats */
  3859. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3860. /** 11BE DL MU MIMO LDPC count */
  3861. A_UINT32 be_mu_mimo_tx_ldpc;
  3862. } htt_tx_pdev_rate_stats_be_tlv;
  3863. typedef struct {
  3864. /*
  3865. * SAWF pdev rate stats;
  3866. * placed in a separate TLV to adhere to size restrictions
  3867. */
  3868. htt_tlv_hdr_t tlv_hdr;
  3869. /**
  3870. * Counter incremented when MCS is dropped due to the successive retries
  3871. * to a peer reaching the configured limit.
  3872. */
  3873. A_UINT32 rate_retry_mcs_drop_cnt;
  3874. /**
  3875. * histogram of MCS rate drop down, indexed by pre-drop MCS
  3876. */
  3877. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  3878. /**
  3879. * PPDU PER histogram - each PPDU has its PER computed,
  3880. * and the bin corresponding to that PER percentage is incremented.
  3881. */
  3882. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  3883. /**
  3884. * When the service class contains delay bound rate parameters which
  3885. * indicate low latency and we enable latency-based RA params then
  3886. * the low_latency_rate_count will be incremented.
  3887. * This counts the number of peer-TIDs that have been categorized as
  3888. * low-latency.
  3889. */
  3890. A_UINT32 low_latency_rate_cnt;
  3891. /** Indicate how many times rate drop happened within SIFS burst */
  3892. A_UINT32 su_burst_rate_drop_cnt;
  3893. /** Indicates how many within SIFS burst failed to deliver any pkt */
  3894. A_UINT32 su_burst_rate_drop_fail_cnt;
  3895. } htt_tx_pdev_rate_stats_sawf_tlv;
  3896. typedef struct {
  3897. htt_tlv_hdr_t tlv_hdr;
  3898. /**
  3899. * BIT [ 7 : 0] :- mac_id
  3900. * BIT [31 : 8] :- reserved
  3901. */
  3902. A_UINT32 mac_id__word;
  3903. /** 11BE EHT DL MU OFDMA LDPC count */
  3904. A_UINT32 be_ofdma_tx_ldpc;
  3905. /** 11BE EHT DL MU OFDMA TX MCS stats */
  3906. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3907. /**
  3908. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  3909. */
  3910. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3911. /** 11BE EHT DL MU OFDMA TX BW stats */
  3912. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  3913. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  3914. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3915. /** 11BE EHT DL MU OFDMA TX RU Size stats */
  3916. A_UINT32 be_ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  3917. /** 11BE EHT DL MU OFDMA EHT-SIG MCS stats */
  3918. A_UINT32 be_ofdma_eht_sig_mcs[HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS];
  3919. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  3920. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  3921. * TLV_TAGS:
  3922. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  3923. */
  3924. /* NOTE:
  3925. * This structure is for documentation, and cannot be safely used directly.
  3926. * Instead, use the constituent TLV structures to fill/parse.
  3927. */
  3928. typedef struct {
  3929. htt_tx_pdev_rate_stats_tlv rate_tlv;
  3930. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  3931. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  3932. } htt_tx_pdev_rate_stats_t;
  3933. /* == PDEV RX RATE CTRL STATS == */
  3934. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  3935. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  3936. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  3937. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  3938. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  3939. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  3940. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  3941. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  3942. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  3943. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  3944. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  3945. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  3946. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  3947. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  3948. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  3949. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  3950. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  3951. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  3952. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  3953. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  3954. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  3955. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  3956. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  3957. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  3958. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  3959. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  3960. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  3961. */
  3962. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  3963. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  3964. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  3965. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  3966. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  3967. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  3968. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  3969. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  3970. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  3971. */
  3972. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  3973. typedef enum {
  3974. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  3975. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  3976. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  3977. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  3978. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  3979. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  3980. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  3981. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  3982. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  3983. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  3984. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  3985. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  3986. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  3987. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  3988. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  3989. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  3990. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  3991. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  3992. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  3993. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  3994. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  3995. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  3996. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  3997. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  3998. do { \
  3999. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  4000. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  4001. } while (0)
  4002. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  4003. typedef enum {
  4004. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  4005. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  4006. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  4007. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  4008. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  4009. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4010. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4011. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4012. typedef struct {
  4013. htt_tlv_hdr_t tlv_hdr;
  4014. /**
  4015. * BIT [ 7 : 0] :- mac_id
  4016. * BIT [31 : 8] :- reserved
  4017. */
  4018. A_UINT32 mac_id__word;
  4019. A_UINT32 nsts;
  4020. /** Number of rx ldpc packets */
  4021. A_UINT32 rx_ldpc;
  4022. /** Number of rx rts packets */
  4023. A_UINT32 rts_cnt;
  4024. /** units = dB above noise floor */
  4025. A_UINT32 rssi_mgmt;
  4026. /** units = dB above noise floor */
  4027. A_UINT32 rssi_data;
  4028. /** units = dB above noise floor */
  4029. A_UINT32 rssi_comb;
  4030. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4031. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  4032. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4033. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  4034. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4035. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4036. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4037. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4038. /** units = dB above noise floor */
  4039. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4040. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  4041. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4042. /** rx Signal Strength value in dBm unit */
  4043. A_INT32 rssi_in_dbm;
  4044. A_UINT32 rx_11ax_su_ext;
  4045. A_UINT32 rx_11ac_mumimo;
  4046. A_UINT32 rx_11ax_mumimo;
  4047. A_UINT32 rx_11ax_ofdma;
  4048. A_UINT32 txbf;
  4049. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4050. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4051. A_UINT32 rx_active_dur_us_low;
  4052. A_UINT32 rx_active_dur_us_high;
  4053. /** number of times UL MU MIMO RX packets received */
  4054. A_UINT32 rx_11ax_ul_ofdma;
  4055. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  4056. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4057. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4058. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4059. /**
  4060. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4061. * (Increments the individual user NSS in the OFDMA PPDU received)
  4062. */
  4063. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4064. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4065. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4066. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4067. A_UINT32 ul_ofdma_rx_stbc;
  4068. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4069. A_UINT32 ul_ofdma_rx_ldpc;
  4070. /**
  4071. * Number of non data PPDUs received for each degree (number of users)
  4072. * in UL OFDMA
  4073. */
  4074. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4075. /**
  4076. * Number of data ppdus received for each degree (number of users)
  4077. * in UL OFDMA
  4078. */
  4079. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4080. /**
  4081. * Number of mpdus passed for each degree (number of users)
  4082. * in UL OFDMA TB PPDU
  4083. */
  4084. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4085. /**
  4086. * Number of mpdus failed for each degree (number of users)
  4087. * in UL OFDMA TB PPDU
  4088. */
  4089. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4090. A_UINT32 nss_count;
  4091. A_UINT32 pilot_count;
  4092. /** RxEVM stats in dB */
  4093. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4094. /**
  4095. * EVM mean across pilots, computed as
  4096. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4097. */
  4098. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4099. /** dBm units */
  4100. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4101. /** per_chain_rssi_pkt_type:
  4102. * This field shows what type of rx frame the per-chain RSSI was computed
  4103. * on, by recording the frame type and sub-type as bit-fields within this
  4104. * field:
  4105. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4106. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4107. * BIT [31 : 8] :- Reserved
  4108. */
  4109. A_UINT32 per_chain_rssi_pkt_type;
  4110. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4111. A_UINT32 rx_su_ndpa;
  4112. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4113. A_UINT32 rx_mu_ndpa;
  4114. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4115. A_UINT32 rx_br_poll;
  4116. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4117. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4118. /**
  4119. * Number of non data ppdus received for each degree (number of users)
  4120. * with UL MUMIMO
  4121. */
  4122. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4123. /**
  4124. * Number of data ppdus received for each degree (number of users)
  4125. * with UL MUMIMO
  4126. */
  4127. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4128. /**
  4129. * Number of mpdus passed for each degree (number of users)
  4130. * with UL MUMIMO TB PPDU
  4131. */
  4132. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4133. /**
  4134. * Number of mpdus failed for each degree (number of users)
  4135. * with UL MUMIMO TB PPDU
  4136. */
  4137. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4138. /**
  4139. * Number of non data ppdus received for each degree (number of users)
  4140. * in UL OFDMA
  4141. */
  4142. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4143. /**
  4144. * Number of data ppdus received for each degree (number of users)
  4145. *in UL OFDMA
  4146. */
  4147. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4148. /*
  4149. * NOTE - this TLV is already large enough that it causes the HTT message
  4150. * carrying it to be nearly at the message size limit that applies to
  4151. * many targets/hosts.
  4152. * No further fields should be added to this TLV without very careful
  4153. * review to ensure the size increase is acceptable.
  4154. */
  4155. } htt_rx_pdev_rate_stats_tlv;
  4156. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4157. * TLV_TAGS:
  4158. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4159. */
  4160. /* NOTE:
  4161. * This structure is for documentation, and cannot be safely used directly.
  4162. * Instead, use the constituent TLV structures to fill/parse.
  4163. */
  4164. typedef struct {
  4165. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4166. } htt_rx_pdev_rate_stats_t;
  4167. typedef struct {
  4168. htt_tlv_hdr_t tlv_hdr;
  4169. /** units = dB above noise floor */
  4170. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4171. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4172. /** rx mcast signal strength value in dBm unit */
  4173. A_INT32 rssi_mcast_in_dbm;
  4174. /** rx mgmt packet signal Strength value in dBm unit */
  4175. A_INT32 rssi_mgmt_in_dbm;
  4176. /*
  4177. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4178. * due to message size limitations.
  4179. */
  4180. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4181. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4182. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4183. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4184. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4185. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4186. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4187. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4188. /* MCS 14,15 */
  4189. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4190. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4191. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4192. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4193. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4194. } htt_rx_pdev_rate_ext_stats_tlv;
  4195. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4196. * TLV_TAGS:
  4197. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4198. */
  4199. /* NOTE:
  4200. * This structure is for documentation, and cannot be safely used directly.
  4201. * Instead, use the constituent TLV structures to fill/parse.
  4202. */
  4203. typedef struct {
  4204. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4205. } htt_rx_pdev_rate_ext_stats_t;
  4206. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4207. #define HTT_STATS_CMN_MAC_ID_S 0
  4208. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4209. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4210. HTT_STATS_CMN_MAC_ID_S)
  4211. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4212. do { \
  4213. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4214. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4215. } while (0)
  4216. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4217. typedef struct {
  4218. htt_tlv_hdr_t tlv_hdr;
  4219. /**
  4220. * BIT [ 7 : 0] :- mac_id
  4221. * BIT [31 : 8] :- reserved
  4222. */
  4223. A_UINT32 mac_id__word;
  4224. A_UINT32 rx_11ax_ul_ofdma;
  4225. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4226. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4227. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4228. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4229. A_UINT32 ul_ofdma_rx_stbc;
  4230. A_UINT32 ul_ofdma_rx_ldpc;
  4231. /*
  4232. * These are arrays to hold the number of PPDUs that we received per RU.
  4233. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4234. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4235. */
  4236. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4237. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4238. /*
  4239. * These arrays hold Target RSSI (rx power the AP wants),
  4240. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4241. * which can be identified by AIDs, during trigger based RX.
  4242. * Array acts a circular buffer and holds values for last 5 STAs
  4243. * in the same order as RX.
  4244. */
  4245. /**
  4246. * STA AID array for identifying which STA the
  4247. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4248. */
  4249. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4250. /**
  4251. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4252. */
  4253. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4254. /**
  4255. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4256. */
  4257. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4258. /**
  4259. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4260. */
  4261. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4262. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4263. } htt_rx_pdev_ul_trigger_stats_tlv;
  4264. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4265. * TLV_TAGS:
  4266. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4267. * NOTE:
  4268. * This structure is for documentation, and cannot be safely used directly.
  4269. * Instead, use the constituent TLV structures to fill/parse.
  4270. */
  4271. typedef struct {
  4272. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  4273. } htt_rx_pdev_ul_trigger_stats_t;
  4274. typedef struct {
  4275. htt_tlv_hdr_t tlv_hdr;
  4276. /**
  4277. * BIT [ 7 : 0] :- mac_id
  4278. * BIT [31 : 8] :- reserved
  4279. */
  4280. A_UINT32 mac_id__word;
  4281. A_UINT32 rx_11be_ul_ofdma;
  4282. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4283. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4284. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4285. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4286. A_UINT32 be_ul_ofdma_rx_stbc;
  4287. A_UINT32 be_ul_ofdma_rx_ldpc;
  4288. /*
  4289. * These are arrays to hold the number of PPDUs that we received per RU.
  4290. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4291. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4292. */
  4293. /** PPDU level */
  4294. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4295. /** PPDU level */
  4296. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4297. /*
  4298. * These arrays hold Target RSSI (rx power the AP wants),
  4299. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4300. * which can be identified by AIDs, during trigger based RX.
  4301. * Array acts a circular buffer and holds values for last 5 STAs
  4302. * in the same order as RX.
  4303. */
  4304. /**
  4305. * STA AID array for identifying which STA the
  4306. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4307. */
  4308. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4309. /**
  4310. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4311. */
  4312. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4313. /**
  4314. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4315. */
  4316. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4317. /**
  4318. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4319. */
  4320. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4321. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  4322. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4323. * TLV_TAGS:
  4324. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  4325. * NOTE:
  4326. * This structure is for documentation, and cannot be safely used directly.
  4327. * Instead, use the constituent TLV structures to fill/parse.
  4328. */
  4329. typedef struct {
  4330. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  4331. } htt_rx_pdev_be_ul_trigger_stats_t;
  4332. typedef struct {
  4333. htt_tlv_hdr_t tlv_hdr;
  4334. A_UINT32 user_index;
  4335. /** PPDU level */
  4336. A_UINT32 rx_ulofdma_non_data_ppdu;
  4337. /** PPDU level */
  4338. A_UINT32 rx_ulofdma_data_ppdu;
  4339. /** MPDU level */
  4340. A_UINT32 rx_ulofdma_mpdu_ok;
  4341. /** MPDU level */
  4342. A_UINT32 rx_ulofdma_mpdu_fail;
  4343. A_UINT32 rx_ulofdma_non_data_nusers;
  4344. A_UINT32 rx_ulofdma_data_nusers;
  4345. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  4346. typedef struct {
  4347. htt_tlv_hdr_t tlv_hdr;
  4348. A_UINT32 user_index;
  4349. /** PPDU level */
  4350. A_UINT32 rx_ulmumimo_non_data_ppdu;
  4351. /** PPDU level */
  4352. A_UINT32 rx_ulmumimo_data_ppdu;
  4353. /** MPDU level */
  4354. A_UINT32 rx_ulmumimo_mpdu_ok;
  4355. /** MPDU level */
  4356. A_UINT32 rx_ulmumimo_mpdu_fail;
  4357. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  4358. typedef struct {
  4359. htt_tlv_hdr_t tlv_hdr;
  4360. A_UINT32 user_index;
  4361. /** PPDU level */
  4362. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  4363. /** PPDU level */
  4364. A_UINT32 be_rx_ulmumimo_data_ppdu;
  4365. /** MPDU level */
  4366. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  4367. /** MPDU level */
  4368. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  4369. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  4370. /* == RX PDEV/SOC STATS == */
  4371. typedef struct {
  4372. htt_tlv_hdr_t tlv_hdr;
  4373. /**
  4374. * BIT [7:0] :- mac_id
  4375. * BIT [31:8] :- reserved
  4376. *
  4377. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4378. */
  4379. A_UINT32 mac_id__word;
  4380. /** Number of times UL MUMIMO RX packets received */
  4381. A_UINT32 rx_11ax_ul_mumimo;
  4382. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  4383. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4384. /**
  4385. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  4386. * Index 0 indicates 1xLTF + 1.6 msec GI
  4387. * Index 1 indicates 2xLTF + 1.6 msec GI
  4388. * Index 2 indicates 4xLTF + 3.2 msec GI
  4389. */
  4390. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4391. /**
  4392. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  4393. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4394. */
  4395. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4396. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  4397. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4398. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4399. A_UINT32 ul_mumimo_rx_stbc;
  4400. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4401. A_UINT32 ul_mumimo_rx_ldpc;
  4402. /* Stats for MCS 12/13 */
  4403. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4404. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4405. /** RSSI in dBm for Rx TB PPDUs */
  4406. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  4407. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4408. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4409. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4410. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4411. /** Average pilot EVM measued for RX UL TB PPDU */
  4412. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4413. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4414. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  4415. typedef struct {
  4416. htt_tlv_hdr_t tlv_hdr;
  4417. /**
  4418. * BIT [7:0] :- mac_id
  4419. * BIT [31:8] :- reserved
  4420. *
  4421. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4422. */
  4423. A_UINT32 mac_id__word;
  4424. /** Number of times UL MUMIMO RX packets received */
  4425. A_UINT32 rx_11be_ul_mumimo;
  4426. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  4427. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4428. /**
  4429. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  4430. * Index 0 indicates 1xLTF + 1.6 msec GI
  4431. * Index 1 indicates 2xLTF + 1.6 msec GI
  4432. * Index 2 indicates 4xLTF + 3.2 msec GI
  4433. */
  4434. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4435. /**
  4436. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  4437. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4438. */
  4439. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4440. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  4441. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4442. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4443. A_UINT32 be_ul_mumimo_rx_stbc;
  4444. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4445. A_UINT32 be_ul_mumimo_rx_ldpc;
  4446. /** RSSI in dBm for Rx TB PPDUs */
  4447. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4448. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4449. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4450. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4451. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4452. /** Average pilot EVM measued for RX UL TB PPDU */
  4453. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4454. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  4455. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  4456. * TLV_TAGS:
  4457. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  4458. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  4459. */
  4460. typedef struct {
  4461. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  4462. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  4463. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  4464. typedef struct {
  4465. htt_tlv_hdr_t tlv_hdr;
  4466. /** Num Packets received on REO FW ring */
  4467. A_UINT32 fw_reo_ring_data_msdu;
  4468. /** Num bc/mc packets indicated from fw to host */
  4469. A_UINT32 fw_to_host_data_msdu_bcmc;
  4470. /** Num unicast packets indicated from fw to host */
  4471. A_UINT32 fw_to_host_data_msdu_uc;
  4472. /** Num remote buf recycle from offload */
  4473. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  4474. /** Num remote free buf given to offload */
  4475. A_UINT32 ofld_remote_free_buf_indication_cnt;
  4476. /** Num unicast packets from local path indicated to host */
  4477. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  4478. /** Num unicast packets from REO indicated to host */
  4479. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  4480. /** Num Packets received from WBM SW1 ring */
  4481. A_UINT32 wbm_sw_ring_reap;
  4482. /** Num packets from WBM forwarded from fw to host via WBM */
  4483. A_UINT32 wbm_forward_to_host_cnt;
  4484. /** Num packets from WBM recycled to target refill ring */
  4485. A_UINT32 wbm_target_recycle_cnt;
  4486. /**
  4487. * Total Num of recycled to refill ring,
  4488. * including packets from WBM and REO
  4489. */
  4490. A_UINT32 target_refill_ring_recycle_cnt;
  4491. } htt_rx_soc_fw_stats_tlv;
  4492. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4493. /* NOTE: Variable length TLV, use length spec to infer array size */
  4494. typedef struct {
  4495. htt_tlv_hdr_t tlv_hdr;
  4496. /** Num ring empty encountered */
  4497. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4498. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  4499. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4500. /* NOTE: Variable length TLV, use length spec to infer array size */
  4501. typedef struct {
  4502. htt_tlv_hdr_t tlv_hdr;
  4503. /** Num total buf refilled from refill ring */
  4504. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4505. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  4506. /* RXDMA error code from WBM released packets */
  4507. typedef enum {
  4508. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  4509. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  4510. HTT_RX_RXDMA_FCS_ERR = 2,
  4511. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  4512. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  4513. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  4514. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  4515. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  4516. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  4517. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  4518. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  4519. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  4520. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  4521. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  4522. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  4523. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  4524. /*
  4525. * This MAX_ERR_CODE should not be used in any host/target messages,
  4526. * so that even though it is defined within a host/target interface
  4527. * definition header file, it isn't actually part of the host/target
  4528. * interface, and thus can be modified.
  4529. */
  4530. HTT_RX_RXDMA_MAX_ERR_CODE
  4531. } htt_rx_rxdma_error_code_enum;
  4532. /* NOTE: Variable length TLV, use length spec to infer array size */
  4533. typedef struct {
  4534. htt_tlv_hdr_t tlv_hdr;
  4535. /** NOTE:
  4536. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  4537. * It is expected but not required that the target will provide a rxdma_err element
  4538. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  4539. * MAX_ERR_CODE. The host should ignore any array elements whose
  4540. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  4541. */
  4542. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  4543. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  4544. /* REO error code from WBM released packets */
  4545. typedef enum {
  4546. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  4547. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  4548. HTT_RX_AMPDU_IN_NON_BA = 2,
  4549. HTT_RX_NON_BA_DUPLICATE = 3,
  4550. HTT_RX_BA_DUPLICATE = 4,
  4551. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  4552. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  4553. HTT_RX_REGULAR_FRAME_OOR = 7,
  4554. HTT_RX_BAR_FRAME_OOR = 8,
  4555. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  4556. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  4557. HTT_RX_PN_CHECK_FAILED = 11,
  4558. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  4559. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  4560. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  4561. HTT_RX_REO_ERR_CODE_RVSD = 15,
  4562. /*
  4563. * This MAX_ERR_CODE should not be used in any host/target messages,
  4564. * so that even though it is defined within a host/target interface
  4565. * definition header file, it isn't actually part of the host/target
  4566. * interface, and thus can be modified.
  4567. */
  4568. HTT_RX_REO_MAX_ERR_CODE
  4569. } htt_rx_reo_error_code_enum;
  4570. /* NOTE: Variable length TLV, use length spec to infer array size */
  4571. typedef struct {
  4572. htt_tlv_hdr_t tlv_hdr;
  4573. /** NOTE:
  4574. * The mapping of REO error types to reo_err array elements is HW dependent.
  4575. * It is expected but not required that the target will provide a rxdma_err element
  4576. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  4577. * MAX_ERR_CODE. The host should ignore any array elements whose
  4578. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  4579. */
  4580. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  4581. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  4582. /* NOTE:
  4583. * This structure is for documentation, and cannot be safely used directly.
  4584. * Instead, use the constituent TLV structures to fill/parse.
  4585. */
  4586. typedef struct {
  4587. htt_rx_soc_fw_stats_tlv fw_tlv;
  4588. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  4589. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  4590. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  4591. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  4592. } htt_rx_soc_stats_t;
  4593. /* == RX PDEV STATS == */
  4594. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  4595. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  4596. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  4597. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  4598. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  4599. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  4600. do { \
  4601. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  4602. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  4603. } while (0)
  4604. typedef struct {
  4605. htt_tlv_hdr_t tlv_hdr;
  4606. /**
  4607. * BIT [ 7 : 0] :- mac_id
  4608. * BIT [31 : 8] :- reserved
  4609. */
  4610. A_UINT32 mac_id__word;
  4611. /** Num PPDU status processed from HW */
  4612. A_UINT32 ppdu_recvd;
  4613. /** Num MPDU across PPDUs with FCS ok */
  4614. A_UINT32 mpdu_cnt_fcs_ok;
  4615. /** Num MPDU across PPDUs with FCS err */
  4616. A_UINT32 mpdu_cnt_fcs_err;
  4617. /** Num MSDU across PPDUs */
  4618. A_UINT32 tcp_msdu_cnt;
  4619. /** Num MSDU across PPDUs */
  4620. A_UINT32 tcp_ack_msdu_cnt;
  4621. /** Num MSDU across PPDUs */
  4622. A_UINT32 udp_msdu_cnt;
  4623. /** Num MSDU across PPDUs */
  4624. A_UINT32 other_msdu_cnt;
  4625. /** Num MPDU on FW ring indicated */
  4626. A_UINT32 fw_ring_mpdu_ind;
  4627. /** Num MGMT MPDU given to protocol */
  4628. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  4629. /** Num ctrl MPDU given to protocol */
  4630. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  4631. /** Num mcast data packet received */
  4632. A_UINT32 fw_ring_mcast_data_msdu;
  4633. /** Num broadcast data packet received */
  4634. A_UINT32 fw_ring_bcast_data_msdu;
  4635. /** Num unicast data packet received */
  4636. A_UINT32 fw_ring_ucast_data_msdu;
  4637. /** Num null data packet received */
  4638. A_UINT32 fw_ring_null_data_msdu;
  4639. /** Num MPDU on FW ring dropped */
  4640. A_UINT32 fw_ring_mpdu_drop;
  4641. /** Num buf indication to offload */
  4642. A_UINT32 ofld_local_data_ind_cnt;
  4643. /** Num buf recycle from offload */
  4644. A_UINT32 ofld_local_data_buf_recycle_cnt;
  4645. /** Num buf indication to data_rx */
  4646. A_UINT32 drx_local_data_ind_cnt;
  4647. /** Num buf recycle from data_rx */
  4648. A_UINT32 drx_local_data_buf_recycle_cnt;
  4649. /** Num buf indication to protocol */
  4650. A_UINT32 local_nondata_ind_cnt;
  4651. /** Num buf recycle from protocol */
  4652. A_UINT32 local_nondata_buf_recycle_cnt;
  4653. /** Num buf fed */
  4654. A_UINT32 fw_status_buf_ring_refill_cnt;
  4655. /** Num ring empty encountered */
  4656. A_UINT32 fw_status_buf_ring_empty_cnt;
  4657. /** Num buf fed */
  4658. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  4659. /** Num ring empty encountered */
  4660. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  4661. /** Num buf fed */
  4662. A_UINT32 fw_link_buf_ring_refill_cnt;
  4663. /** Num ring empty encountered */
  4664. A_UINT32 fw_link_buf_ring_empty_cnt;
  4665. /** Num buf fed */
  4666. A_UINT32 host_pkt_buf_ring_refill_cnt;
  4667. /** Num ring empty encountered */
  4668. A_UINT32 host_pkt_buf_ring_empty_cnt;
  4669. /** Num buf fed */
  4670. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  4671. /** Num ring empty encountered */
  4672. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  4673. /** Num buf fed */
  4674. A_UINT32 mon_status_buf_ring_refill_cnt;
  4675. /** Num ring empty encountered */
  4676. A_UINT32 mon_status_buf_ring_empty_cnt;
  4677. /** Num buf fed */
  4678. A_UINT32 mon_desc_buf_ring_refill_cnt;
  4679. /** Num ring empty encountered */
  4680. A_UINT32 mon_desc_buf_ring_empty_cnt;
  4681. /** Num buf fed */
  4682. A_UINT32 mon_dest_ring_update_cnt;
  4683. /** Num ring full encountered */
  4684. A_UINT32 mon_dest_ring_full_cnt;
  4685. /** Num rx suspend is attempted */
  4686. A_UINT32 rx_suspend_cnt;
  4687. /** Num rx suspend failed */
  4688. A_UINT32 rx_suspend_fail_cnt;
  4689. /** Num rx resume attempted */
  4690. A_UINT32 rx_resume_cnt;
  4691. /** Num rx resume failed */
  4692. A_UINT32 rx_resume_fail_cnt;
  4693. /** Num rx ring switch */
  4694. A_UINT32 rx_ring_switch_cnt;
  4695. /** Num rx ring restore */
  4696. A_UINT32 rx_ring_restore_cnt;
  4697. /** Num rx flush issued */
  4698. A_UINT32 rx_flush_cnt;
  4699. /** Num rx recovery */
  4700. A_UINT32 rx_recovery_reset_cnt;
  4701. } htt_rx_pdev_fw_stats_tlv;
  4702. typedef struct {
  4703. htt_tlv_hdr_t tlv_hdr;
  4704. /** peer mac address */
  4705. htt_mac_addr peer_mac_addr;
  4706. /** Num of tx mgmt frames with subtype on peer level */
  4707. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  4708. /** Num of rx mgmt frames with subtype on peer level */
  4709. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  4710. } htt_peer_ctrl_path_txrx_stats_tlv;
  4711. #define HTT_STATS_PHY_ERR_MAX 43
  4712. typedef struct {
  4713. htt_tlv_hdr_t tlv_hdr;
  4714. /**
  4715. * BIT [ 7 : 0] :- mac_id
  4716. * BIT [31 : 8] :- reserved
  4717. */
  4718. A_UINT32 mac_id__word;
  4719. /** Num of phy err */
  4720. A_UINT32 total_phy_err_cnt;
  4721. /** Counts of different types of phy errs
  4722. * The mapping of PHY error types to phy_err array elements is HW dependent.
  4723. * The only currently-supported mapping is shown below:
  4724. *
  4725. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  4726. * 1 phyrx_err_synth_off
  4727. * 2 phyrx_err_ofdma_timing
  4728. * 3 phyrx_err_ofdma_signal_parity
  4729. * 4 phyrx_err_ofdma_rate_illegal
  4730. * 5 phyrx_err_ofdma_length_illegal
  4731. * 6 phyrx_err_ofdma_restart
  4732. * 7 phyrx_err_ofdma_service
  4733. * 8 phyrx_err_ppdu_ofdma_power_drop
  4734. * 9 phyrx_err_cck_blokker
  4735. * 10 phyrx_err_cck_timing
  4736. * 11 phyrx_err_cck_header_crc
  4737. * 12 phyrx_err_cck_rate_illegal
  4738. * 13 phyrx_err_cck_length_illegal
  4739. * 14 phyrx_err_cck_restart
  4740. * 15 phyrx_err_cck_service
  4741. * 16 phyrx_err_cck_power_drop
  4742. * 17 phyrx_err_ht_crc_err
  4743. * 18 phyrx_err_ht_length_illegal
  4744. * 19 phyrx_err_ht_rate_illegal
  4745. * 20 phyrx_err_ht_zlf
  4746. * 21 phyrx_err_false_radar_ext
  4747. * 22 phyrx_err_green_field
  4748. * 23 phyrx_err_bw_gt_dyn_bw
  4749. * 24 phyrx_err_leg_ht_mismatch
  4750. * 25 phyrx_err_vht_crc_error
  4751. * 26 phyrx_err_vht_siga_unsupported
  4752. * 27 phyrx_err_vht_lsig_len_invalid
  4753. * 28 phyrx_err_vht_ndp_or_zlf
  4754. * 29 phyrx_err_vht_nsym_lt_zero
  4755. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  4756. * 31 phyrx_err_vht_rx_skip_group_id0
  4757. * 32 phyrx_err_vht_rx_skip_group_id1to62
  4758. * 33 phyrx_err_vht_rx_skip_group_id63
  4759. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  4760. * 35 phyrx_err_defer_nap
  4761. * 36 phyrx_err_fdomain_timeout
  4762. * 37 phyrx_err_lsig_rel_check
  4763. * 38 phyrx_err_bt_collision
  4764. * 39 phyrx_err_unsupported_mu_feedback
  4765. * 40 phyrx_err_ppdu_tx_interrupt_rx
  4766. * 41 phyrx_err_unsupported_cbf
  4767. * 42 phyrx_err_other
  4768. */
  4769. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  4770. } htt_rx_pdev_fw_stats_phy_err_tlv;
  4771. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4772. /* NOTE: Variable length TLV, use length spec to infer array size */
  4773. typedef struct {
  4774. htt_tlv_hdr_t tlv_hdr;
  4775. /** Num error MPDU for each RxDMA error type */
  4776. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  4777. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  4778. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4779. /* NOTE: Variable length TLV, use length spec to infer array size */
  4780. typedef struct {
  4781. htt_tlv_hdr_t tlv_hdr;
  4782. /** Num MPDU dropped */
  4783. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  4784. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  4785. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  4786. * TLV_TAGS:
  4787. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  4788. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  4789. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  4790. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  4791. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  4792. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  4793. */
  4794. /* NOTE:
  4795. * This structure is for documentation, and cannot be safely used directly.
  4796. * Instead, use the constituent TLV structures to fill/parse.
  4797. */
  4798. typedef struct {
  4799. htt_rx_soc_stats_t soc_stats;
  4800. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  4801. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  4802. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  4803. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  4804. } htt_rx_pdev_stats_t;
  4805. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  4806. * TLV_TAGS:
  4807. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  4808. *
  4809. */
  4810. typedef struct {
  4811. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  4812. } htt_ctrl_path_txrx_stats_t;
  4813. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  4814. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  4815. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  4816. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  4817. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  4818. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  4819. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  4820. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  4821. typedef struct {
  4822. htt_tlv_hdr_t tlv_hdr;
  4823. /* Below values are obtained from the HW Cycles counter registers */
  4824. A_UINT32 tx_frame_usec;
  4825. A_UINT32 rx_frame_usec;
  4826. A_UINT32 rx_clear_usec;
  4827. A_UINT32 my_rx_frame_usec;
  4828. A_UINT32 usec_cnt;
  4829. A_UINT32 med_rx_idle_usec;
  4830. A_UINT32 med_tx_idle_global_usec;
  4831. A_UINT32 cca_obss_usec;
  4832. } htt_pdev_stats_cca_counters_tlv;
  4833. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  4834. * due to lack of support in some host stats infrastructures for
  4835. * TLVs nested within TLVs.
  4836. */
  4837. typedef struct {
  4838. htt_tlv_hdr_t tlv_hdr;
  4839. /** The channel number on which these stats were collected */
  4840. A_UINT32 chan_num;
  4841. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  4842. A_UINT32 num_records;
  4843. /**
  4844. * Bit map of valid CCA counters
  4845. * Bit0 - tx_frame_usec
  4846. * Bit1 - rx_frame_usec
  4847. * Bit2 - rx_clear_usec
  4848. * Bit3 - my_rx_frame_usec
  4849. * bit4 - usec_cnt
  4850. * Bit5 - med_rx_idle_usec
  4851. * Bit6 - med_tx_idle_global_usec
  4852. * Bit7 - cca_obss_usec
  4853. *
  4854. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  4855. */
  4856. A_UINT32 valid_cca_counters_bitmap;
  4857. /** Indicates the stats collection interval
  4858. * Valid Values:
  4859. * 100 - For the 100ms interval CCA stats histogram
  4860. * 1000 - For 1sec interval CCA histogram
  4861. * 0xFFFFFFFF - For Cumulative CCA Stats
  4862. */
  4863. A_UINT32 collection_interval;
  4864. /**
  4865. * This will be followed by an array which contains the CCA stats
  4866. * collected in the last N intervals,
  4867. * if the indication is for last N intervals CCA stats.
  4868. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  4869. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  4870. */
  4871. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  4872. } htt_pdev_cca_stats_hist_tlv;
  4873. typedef struct {
  4874. htt_tlv_hdr_t tlv_hdr;
  4875. /** The channel number on which these stats were collected */
  4876. A_UINT32 chan_num;
  4877. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  4878. A_UINT32 num_records;
  4879. /**
  4880. * Bit map of valid CCA counters
  4881. * Bit0 - tx_frame_usec
  4882. * Bit1 - rx_frame_usec
  4883. * Bit2 - rx_clear_usec
  4884. * Bit3 - my_rx_frame_usec
  4885. * bit4 - usec_cnt
  4886. * Bit5 - med_rx_idle_usec
  4887. * Bit6 - med_tx_idle_global_usec
  4888. * Bit7 - cca_obss_usec
  4889. *
  4890. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  4891. */
  4892. A_UINT32 valid_cca_counters_bitmap;
  4893. /** Indicates the stats collection interval
  4894. * Valid Values:
  4895. * 100 - For the 100ms interval CCA stats histogram
  4896. * 1000 - For 1sec interval CCA histogram
  4897. * 0xFFFFFFFF - For Cumulative CCA Stats
  4898. */
  4899. A_UINT32 collection_interval;
  4900. /**
  4901. * This will be followed by an array which contains the CCA stats
  4902. * collected in the last N intervals,
  4903. * if the indication is for last N intervals CCA stats.
  4904. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  4905. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  4906. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  4907. */
  4908. } htt_pdev_cca_stats_hist_v1_tlv;
  4909. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  4910. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  4911. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  4912. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  4913. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  4914. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  4915. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  4916. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  4917. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  4918. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  4919. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  4920. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  4921. do { \
  4922. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  4923. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  4924. } while (0)
  4925. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  4926. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  4927. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  4928. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  4929. do { \
  4930. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  4931. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  4932. } while (0)
  4933. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  4934. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  4935. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  4936. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  4937. do { \
  4938. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  4939. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  4940. } while (0)
  4941. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  4942. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  4943. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  4944. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  4945. do { \
  4946. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  4947. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  4948. } while (0)
  4949. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  4950. typedef struct {
  4951. htt_tlv_hdr_t tlv_hdr;
  4952. A_UINT32 vdev_id;
  4953. htt_mac_addr peer_mac;
  4954. A_UINT32 flow_id_flags;
  4955. /**
  4956. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  4957. * not initiated by host
  4958. */
  4959. A_UINT32 dialog_id;
  4960. A_UINT32 wake_dura_us;
  4961. A_UINT32 wake_intvl_us;
  4962. A_UINT32 sp_offset_us;
  4963. } htt_pdev_stats_twt_session_tlv;
  4964. typedef struct {
  4965. htt_tlv_hdr_t tlv_hdr;
  4966. A_UINT32 pdev_id;
  4967. A_UINT32 num_sessions;
  4968. htt_pdev_stats_twt_session_tlv twt_session[1];
  4969. } htt_pdev_stats_twt_sessions_tlv;
  4970. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  4971. * TLV_TAGS:
  4972. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  4973. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  4974. */
  4975. /* NOTE:
  4976. * This structure is for documentation, and cannot be safely used directly.
  4977. * Instead, use the constituent TLV structures to fill/parse.
  4978. */
  4979. typedef struct {
  4980. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  4981. } htt_pdev_twt_sessions_stats_t;
  4982. typedef enum {
  4983. /* Global link descriptor queued in REO */
  4984. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  4985. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  4986. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  4987. /*Number of queue descriptors of this aging group */
  4988. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  4989. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  4990. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  4991. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  4992. /* Total number of MSDUs buffered in AC */
  4993. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  4994. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  4995. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  4996. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  4997. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  4998. } htt_rx_reo_resource_sample_id_enum;
  4999. typedef struct {
  5000. htt_tlv_hdr_t tlv_hdr;
  5001. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  5002. /** htt_rx_reo_debug_sample_id_enum */
  5003. A_UINT32 sample_id;
  5004. /** Max value of all samples */
  5005. A_UINT32 total_max;
  5006. /** Average value of total samples */
  5007. A_UINT32 total_avg;
  5008. /** Num of samples including both zeros and non zeros ones*/
  5009. A_UINT32 total_sample;
  5010. /** Average value of all non zeros samples */
  5011. A_UINT32 non_zeros_avg;
  5012. /** Num of non zeros samples */
  5013. A_UINT32 non_zeros_sample;
  5014. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  5015. A_UINT32 last_non_zeros_max;
  5016. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  5017. A_UINT32 last_non_zeros_min;
  5018. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  5019. A_UINT32 last_non_zeros_avg;
  5020. /** Num of last non zero samples */
  5021. A_UINT32 last_non_zeros_sample;
  5022. } htt_rx_reo_resource_stats_tlv_v;
  5023. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  5024. * TLV_TAGS:
  5025. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  5026. */
  5027. /* NOTE:
  5028. * This structure is for documentation, and cannot be safely used directly.
  5029. * Instead, use the constituent TLV structures to fill/parse.
  5030. */
  5031. typedef struct {
  5032. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  5033. } htt_soc_reo_resource_stats_t;
  5034. /* == TX SOUNDING STATS == */
  5035. /* config_param0 */
  5036. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  5037. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  5038. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  5039. typedef enum {
  5040. /* Implicit beamforming stats */
  5041. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  5042. /* Single user short inter frame sequence steer stats */
  5043. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  5044. /* Single user random back off steer stats */
  5045. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  5046. /* Multi user short inter frame sequence steer stats */
  5047. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  5048. /* Multi user random back off steer stats */
  5049. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  5050. /* For backward compatability new modes cannot be added */
  5051. HTT_TXBF_MAX_NUM_OF_MODES = 5
  5052. } htt_txbf_sound_steer_modes;
  5053. typedef enum {
  5054. HTT_TX_AC_SOUNDING_MODE = 0,
  5055. HTT_TX_AX_SOUNDING_MODE = 1,
  5056. HTT_TX_BE_SOUNDING_MODE = 2,
  5057. } htt_stats_sounding_tx_mode;
  5058. typedef struct {
  5059. htt_tlv_hdr_t tlv_hdr;
  5060. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5061. /* Counts number of soundings for all steering modes in each bw */
  5062. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5063. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5064. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5065. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5066. /**
  5067. * The sounding array is a 2-D array stored as an 1-D array of
  5068. * A_UINT32. The stats for a particular user/bw combination is
  5069. * referenced with the following:
  5070. *
  5071. * sounding[(user* max_bw) + bw]
  5072. *
  5073. * ... where max_bw == 4 for 160mhz
  5074. */
  5075. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5076. /* cv upload handler stats */
  5077. A_UINT32 cv_nc_mismatch_err;
  5078. A_UINT32 cv_fcs_err;
  5079. A_UINT32 cv_frag_idx_mismatch;
  5080. A_UINT32 cv_invalid_peer_id;
  5081. A_UINT32 cv_no_txbf_setup;
  5082. A_UINT32 cv_expiry_in_update;
  5083. A_UINT32 cv_pkt_bw_exceed;
  5084. A_UINT32 cv_dma_not_done_err;
  5085. A_UINT32 cv_update_failed;
  5086. /* cv query stats */
  5087. A_UINT32 cv_total_query;
  5088. A_UINT32 cv_total_pattern_query;
  5089. A_UINT32 cv_total_bw_query;
  5090. A_UINT32 cv_invalid_bw_coding;
  5091. A_UINT32 cv_forced_sounding;
  5092. A_UINT32 cv_standalone_sounding;
  5093. A_UINT32 cv_nc_mismatch;
  5094. A_UINT32 cv_fb_type_mismatch;
  5095. A_UINT32 cv_ofdma_bw_mismatch;
  5096. A_UINT32 cv_bw_mismatch;
  5097. A_UINT32 cv_pattern_mismatch;
  5098. A_UINT32 cv_preamble_mismatch;
  5099. A_UINT32 cv_nr_mismatch;
  5100. A_UINT32 cv_in_use_cnt_exceeded;
  5101. A_UINT32 cv_found;
  5102. A_UINT32 cv_not_found;
  5103. /** Sounding per user in 320MHz bandwidth */
  5104. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5105. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5106. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5107. } htt_tx_sounding_stats_tlv;
  5108. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5109. * TLV_TAGS:
  5110. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  5111. */
  5112. /* NOTE:
  5113. * This structure is for documentation, and cannot be safely used directly.
  5114. * Instead, use the constituent TLV structures to fill/parse.
  5115. */
  5116. typedef struct {
  5117. htt_tx_sounding_stats_tlv sounding_tlv;
  5118. } htt_tx_sounding_stats_t;
  5119. typedef struct {
  5120. htt_tlv_hdr_t tlv_hdr;
  5121. A_UINT32 num_obss_tx_ppdu_success;
  5122. A_UINT32 num_obss_tx_ppdu_failure;
  5123. /** num_sr_tx_transmissions:
  5124. * Counter of TX done by aborting other BSS RX with spatial reuse
  5125. * (for cases where rx RSSI from other BSS is below the packet-detection
  5126. * threshold for doing spatial reuse)
  5127. */
  5128. union {
  5129. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  5130. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  5131. };
  5132. union {
  5133. /**
  5134. * Count the number of times the RSSI from an other-BSS signal
  5135. * is below the spatial reuse power threshold, thus providing an
  5136. * opportunity for spatial reuse since OBSS interference will be
  5137. * inconsequential.
  5138. */
  5139. A_UINT32 num_spatial_reuse_opportunities;
  5140. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  5141. * This old name has been deprecated because it does not
  5142. * clearly and accurately reflect the information stored within
  5143. * this field.
  5144. * Use the new name (num_spatial_reuse_opportunities) instead of
  5145. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  5146. */
  5147. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  5148. };
  5149. /**
  5150. * Count of number of times OBSS frames were aborted and non-SRG
  5151. * opportunities were created. Non-SRG opportunities are created when
  5152. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  5153. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  5154. * allow non-SRG TX.
  5155. */
  5156. A_UINT32 num_non_srg_opportunities;
  5157. /**
  5158. * Count of number of times TX PPDU were transmitted using non-SRG
  5159. * opportunities created. Incoming OBSS frame RSSI is compared with per
  5160. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  5161. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  5162. * tranmission happens.
  5163. */
  5164. A_UINT32 num_non_srg_ppdu_tried;
  5165. /**
  5166. * Count of number of times non-SRG based TX transmissions were successful
  5167. */
  5168. A_UINT32 num_non_srg_ppdu_success;
  5169. /**
  5170. * Count of number of times OBSS frames were aborted and SRG opportunities
  5171. * were created. Srg opportunities are created when incoming OBSS RSSI
  5172. * is less than the global configured SRG RSSI threshold and SRC OBSS
  5173. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  5174. * registers allow SRG TX.
  5175. */
  5176. A_UINT32 num_srg_opportunities;
  5177. /**
  5178. * Count of number of times TX PPDU were transmitted using SRG
  5179. * opportunities created.
  5180. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  5181. * threshold configured in each PPDU.
  5182. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  5183. * then SRG tranmission happens.
  5184. */
  5185. A_UINT32 num_srg_ppdu_tried;
  5186. /**
  5187. * Count of number of times SRG based TX transmissions were successful
  5188. */
  5189. A_UINT32 num_srg_ppdu_success;
  5190. /**
  5191. * Count of number of times PSR opportunities were created by aborting
  5192. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  5193. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  5194. * based spatial reuse.
  5195. */
  5196. A_UINT32 num_psr_opportunities;
  5197. /**
  5198. * Count of number of times TX PPDU were transmitted using PSR
  5199. * opportunities created.
  5200. */
  5201. A_UINT32 num_psr_ppdu_tried;
  5202. /**
  5203. * Count of number of times PSR based TX transmissions were successful.
  5204. */
  5205. A_UINT32 num_psr_ppdu_success;
  5206. } htt_pdev_obss_pd_stats_tlv;
  5207. /* NOTE:
  5208. * This structure is for documentation, and cannot be safely used directly.
  5209. * Instead, use the constituent TLV structures to fill/parse.
  5210. */
  5211. typedef struct {
  5212. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  5213. } htt_pdev_obss_pd_stats_t;
  5214. typedef struct {
  5215. htt_tlv_hdr_t tlv_hdr;
  5216. A_UINT32 pdev_id;
  5217. A_UINT32 current_head_idx;
  5218. A_UINT32 current_tail_idx;
  5219. A_UINT32 num_htt_msgs_sent;
  5220. /**
  5221. * Time in milliseconds for which the ring has been in
  5222. * its current backpressure condition
  5223. */
  5224. A_UINT32 backpressure_time_ms;
  5225. /** backpressure_hist -
  5226. * histogram showing how many times different degrees of backpressure
  5227. * duration occurred:
  5228. * Index 0 indicates the number of times ring was
  5229. * continously in backpressure state for 100 - 200ms.
  5230. * Index 1 indicates the number of times ring was
  5231. * continously in backpressure state for 200 - 300ms.
  5232. * Index 2 indicates the number of times ring was
  5233. * continously in backpressure state for 300 - 400ms.
  5234. * Index 3 indicates the number of times ring was
  5235. * continously in backpressure state for 400 - 500ms.
  5236. * Index 4 indicates the number of times ring was
  5237. * continously in backpressure state beyond 500ms.
  5238. */
  5239. A_UINT32 backpressure_hist[5];
  5240. } htt_ring_backpressure_stats_tlv;
  5241. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  5242. * TLV_TAGS:
  5243. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  5244. */
  5245. /* NOTE:
  5246. * This structure is for documentation, and cannot be safely used directly.
  5247. * Instead, use the constituent TLV structures to fill/parse.
  5248. */
  5249. typedef struct {
  5250. htt_sring_cmn_tlv cmn_tlv;
  5251. struct {
  5252. htt_stats_string_tlv sring_str_tlv;
  5253. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  5254. } r[1]; /* variable-length array */
  5255. } htt_ring_backpressure_stats_t;
  5256. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  5257. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  5258. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  5259. typedef struct {
  5260. htt_tlv_hdr_t tlv_hdr;
  5261. /** print_header:
  5262. * This field suggests whether the host should print a header when
  5263. * displaying the TLV (because this is the first latency_prof_stats
  5264. * TLV within a series), or if only the TLV contents should be displayed
  5265. * without a header (because this is not the first TLV within the series).
  5266. */
  5267. A_UINT32 print_header;
  5268. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  5269. /** number of data values included in the tot sum */
  5270. A_UINT32 cnt;
  5271. /** time in us */
  5272. A_UINT32 min;
  5273. /** time in us */
  5274. A_UINT32 max;
  5275. A_UINT32 last;
  5276. /** time in us */
  5277. A_UINT32 tot;
  5278. /** time in us */
  5279. A_UINT32 avg;
  5280. /** hist_intvl:
  5281. * Histogram interval, i.e. the latency range covered by each
  5282. * bin of the histogram, in microsecond units.
  5283. * hist[0] counts how many latencies were between 0 to hist_intvl
  5284. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  5285. * hist[2] counts how many latencies were more than 2*hist_intvl
  5286. */
  5287. A_UINT32 hist_intvl;
  5288. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  5289. /** max page faults in any 1 sampling window */
  5290. A_UINT32 page_fault_max;
  5291. /** summed over all sampling windows */
  5292. A_UINT32 page_fault_total;
  5293. /** ignored_latency_count:
  5294. * ignore some of profile latency to avoid avg skewing
  5295. */
  5296. A_UINT32 ignored_latency_count;
  5297. /** interrupts_max: max interrupts within any single sampling window */
  5298. A_UINT32 interrupts_max;
  5299. /** interrupts_hist: histogram of interrupt rate
  5300. * bin0 contains the number of sampling windows that had 0 interrupts,
  5301. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  5302. * bin2 contains the number of sampling windows that had > 4 interrupts
  5303. */
  5304. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  5305. } htt_latency_prof_stats_tlv;
  5306. typedef struct {
  5307. htt_tlv_hdr_t tlv_hdr;
  5308. /** duration:
  5309. * Time period over which counts were gathered, units = microseconds.
  5310. */
  5311. A_UINT32 duration;
  5312. A_UINT32 tx_msdu_cnt;
  5313. A_UINT32 tx_mpdu_cnt;
  5314. A_UINT32 tx_ppdu_cnt;
  5315. A_UINT32 rx_msdu_cnt;
  5316. A_UINT32 rx_mpdu_cnt;
  5317. } htt_latency_prof_ctx_tlv;
  5318. typedef struct {
  5319. htt_tlv_hdr_t tlv_hdr;
  5320. /** count of enabled profiles */
  5321. A_UINT32 prof_enable_cnt;
  5322. } htt_latency_prof_cnt_tlv;
  5323. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  5324. * TLV_TAGS:
  5325. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  5326. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  5327. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  5328. */
  5329. /* NOTE:
  5330. * This structure is for documentation, and cannot be safely used directly.
  5331. * Instead, use the constituent TLV structures to fill/parse.
  5332. */
  5333. typedef struct {
  5334. htt_latency_prof_stats_tlv latency_prof_stat;
  5335. htt_latency_prof_ctx_tlv latency_ctx_stat;
  5336. htt_latency_prof_cnt_tlv latency_cnt_stat;
  5337. } htt_soc_latency_stats_t;
  5338. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  5339. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  5340. #define HTT_RX_SQUARE_INDEX 6
  5341. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  5342. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  5343. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  5344. * TLV_TAGS:
  5345. * - HTT_STATS_RX_FSE_STATS_TAG
  5346. */
  5347. typedef struct {
  5348. htt_tlv_hdr_t tlv_hdr;
  5349. /**
  5350. * Number of times host requested for fse enable/disable
  5351. */
  5352. A_UINT32 fse_enable_cnt;
  5353. A_UINT32 fse_disable_cnt;
  5354. /**
  5355. * Number of times host requested for fse cache invalidation
  5356. * individual entries or full cache
  5357. */
  5358. A_UINT32 fse_cache_invalidate_entry_cnt;
  5359. A_UINT32 fse_full_cache_invalidate_cnt;
  5360. /**
  5361. * Cache hits count will increase if there is a matching flow in the cache
  5362. * There is no register for cache miss but the number of cache misses can
  5363. * be calculated as
  5364. * cache miss = (num_searches - cache_hits)
  5365. * Thus, there is no need to have a separate variable for cache misses.
  5366. * Num searches is flow search times done in the cache.
  5367. */
  5368. A_UINT32 fse_num_cache_hits_cnt;
  5369. A_UINT32 fse_num_searches_cnt;
  5370. /**
  5371. * Cache Occupancy holds 2 types of values: Peak and Current.
  5372. * 10 bins are used to keep track of peak occupancy.
  5373. * 8 of these bins represent ranges of values, while the first and last
  5374. * bins represent the extreme cases of the cache being completely empty
  5375. * or completely full.
  5376. * For the non-extreme bins, the number of cache occupancy values per
  5377. * bin is the maximum cache occupancy (128), divided by the number of
  5378. * non-extreme bins (8), so 128/8 = 16 values per bin.
  5379. * The range of values for each histogram bins is specified below:
  5380. * Bin0 = Counter increments when cache occupancy is empty
  5381. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  5382. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  5383. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  5384. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  5385. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  5386. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  5387. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  5388. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  5389. * Bin9 = Counter increments when cache occupancy is equal to 128
  5390. * The above histogram bin definitions apply to both the peak-occupancy
  5391. * histogram and the current-occupancy histogram.
  5392. *
  5393. * @fse_cache_occupancy_peak_cnt:
  5394. * Array records periodically PEAK cache occupancy values.
  5395. * Peak Occupancy will increment only if it is greater than current
  5396. * occupancy value.
  5397. *
  5398. * @fse_cache_occupancy_curr_cnt:
  5399. * Array records periodically current cache occupancy value.
  5400. * Current Cache occupancy always holds instant snapshot of
  5401. * current number of cache entries.
  5402. **/
  5403. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  5404. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  5405. /**
  5406. * Square stat is sum of squares of cache occupancy to better understand
  5407. * any variation/deviation within each cache set, over a given time-window.
  5408. *
  5409. * Square stat is calculated this way:
  5410. * Square = SUM(Squares of all Occupancy in a Set) / 8
  5411. * The cache has 16-way set associativity, so the occupancy of a
  5412. * set can vary from 0 to 16. There are 8 sets within the cache.
  5413. * Therefore, the minimum possible square value is 0, and the maximum
  5414. * possible square value is (8*16^2) / 8 = 256.
  5415. *
  5416. * 6 bins are used to keep track of square stats:
  5417. * Bin0 = increments when square of current cache occupancy is zero
  5418. * Bin1 = increments when square of current cache occupancy is within
  5419. * [1 to 50]
  5420. * Bin2 = increments when square of current cache occupancy is within
  5421. * [51 to 100]
  5422. * Bin3 = increments when square of current cache occupancy is within
  5423. * [101 to 200]
  5424. * Bin4 = increments when square of current cache occupancy is within
  5425. * [201 to 255]
  5426. * Bin5 = increments when square of current cache occupancy is 256
  5427. */
  5428. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  5429. /**
  5430. * Search stats has 2 types of values: Peak Pending and Number of
  5431. * Search Pending.
  5432. * GSE command ring for FSE can hold maximum of 5 Pending searches
  5433. * at any given time.
  5434. *
  5435. * 4 bins are used to keep track of search stats:
  5436. * Bin0 = Counter increments when there are NO pending searches
  5437. * (For peak, it will be number of pending searches greater
  5438. * than GSE command ring FIFO outstanding requests.
  5439. * For Search Pending, it will be number of pending search
  5440. * inside GSE command ring FIFO.)
  5441. * Bin1 = Counter increments when number of pending searches are within
  5442. * [1 to 2]
  5443. * Bin2 = Counter increments when number of pending searches are within
  5444. * [3 to 4]
  5445. * Bin3 = Counter increments when number of pending searches are
  5446. * greater/equal to [ >= 5]
  5447. */
  5448. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  5449. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  5450. } htt_rx_fse_stats_tlv;
  5451. /* NOTE:
  5452. * This structure is for documentation, and cannot be safely used directly.
  5453. * Instead, use the constituent TLV structures to fill/parse.
  5454. */
  5455. typedef struct {
  5456. htt_rx_fse_stats_tlv rx_fse_stats;
  5457. } htt_rx_fse_stats_t;
  5458. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  5459. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  5460. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  5461. typedef struct {
  5462. htt_tlv_hdr_t tlv_hdr;
  5463. /** SU TxBF TX MCS stats */
  5464. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5465. /** Implicit BF TX MCS stats */
  5466. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5467. /** Open loop TX MCS stats */
  5468. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5469. /** SU TxBF TX NSS stats */
  5470. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5471. /** Implicit BF TX NSS stats */
  5472. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5473. /** Open loop TX NSS stats */
  5474. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5475. /** SU TxBF TX BW stats */
  5476. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5477. /** Implicit BF TX BW stats */
  5478. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5479. /** Open loop TX BW stats */
  5480. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5481. /** Legacy and OFDM TX rate stats */
  5482. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  5483. /** SU TxBF TX BW stats */
  5484. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5485. /** Implicit BF TX BW stats */
  5486. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5487. /** Open loop TX BW stats */
  5488. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5489. } htt_tx_pdev_txbf_rate_stats_tlv;
  5490. typedef enum {
  5491. HTT_STATS_RC_MODE_DLSU = 0,
  5492. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  5493. } htt_stats_rc_mode;
  5494. typedef struct {
  5495. A_UINT32 ppdus_tried;
  5496. A_UINT32 ppdus_ack_failed;
  5497. A_UINT32 mpdus_tried;
  5498. A_UINT32 mpdus_failed;
  5499. } htt_tx_rate_stats_t;
  5500. typedef struct {
  5501. htt_tlv_hdr_t tlv_hdr;
  5502. /** HTT_STATS_RC_MODE_XX */
  5503. A_UINT32 rc_mode;
  5504. A_UINT32 last_probed_mcs;
  5505. A_UINT32 last_probed_nss;
  5506. A_UINT32 last_probed_bw;
  5507. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  5508. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5509. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5510. } htt_tx_rate_stats_per_tlv;
  5511. /* NOTE:
  5512. * This structure is for documentation, and cannot be safely used directly.
  5513. * Instead, use the constituent TLV structures to fill/parse.
  5514. */
  5515. typedef struct {
  5516. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  5517. } htt_pdev_txbf_rate_stats_t;
  5518. typedef struct {
  5519. htt_tx_rate_stats_per_tlv per_stats;
  5520. } htt_tx_pdev_per_stats_t;
  5521. typedef enum {
  5522. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  5523. HTT_ULTRIG_PSPOLL_TRIGGER,
  5524. HTT_ULTRIG_UAPSD_TRIGGER,
  5525. HTT_ULTRIG_11AX_TRIGGER,
  5526. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  5527. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  5528. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  5529. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  5530. typedef enum {
  5531. HTT_11AX_TRIGGER_BASIC_E = 0,
  5532. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  5533. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  5534. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  5535. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  5536. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  5537. HTT_11AX_TRIGGER_BQRP_E = 6,
  5538. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  5539. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  5540. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  5541. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  5542. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  5543. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  5544. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  5545. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  5546. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  5547. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  5548. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  5549. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  5550. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  5551. /* Actual resp type sent by STA for trigger
  5552. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  5553. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  5554. /* Counter for MCS 0-13 */
  5555. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  5556. /* Counters BW 20,40,80,160,320 */
  5557. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  5558. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  5559. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  5560. * TLV_TAGS:
  5561. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  5562. */
  5563. typedef struct {
  5564. htt_tlv_hdr_t tlv_hdr;
  5565. A_UINT32 pdev_id;
  5566. /**
  5567. * Trigger Type reported by HWSCH on RX reception
  5568. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  5569. */
  5570. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  5571. /**
  5572. * 11AX Trigger Type on RX reception
  5573. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  5574. */
  5575. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  5576. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  5577. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  5578. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  5579. /**
  5580. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  5581. * Super set of num_data_ppdu_responded_per_hwq,
  5582. * num_null_delimiters_responded_per_hwq
  5583. */
  5584. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  5585. /**
  5586. * Time interval between current time ms and last successful trigger RX
  5587. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  5588. */
  5589. A_UINT32 last_trig_rx_time_delta_ms;
  5590. /**
  5591. * Rate Statistics for UL OFDMA
  5592. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  5593. */
  5594. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  5595. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5596. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  5597. A_UINT32 ul_ofdma_tx_ldpc;
  5598. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  5599. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  5600. A_UINT32 trig_based_ppdu_tx;
  5601. A_UINT32 rbo_based_ppdu_tx;
  5602. /** Switch MU EDCA to SU EDCA Count */
  5603. A_UINT32 mu_edca_to_su_edca_switch_count;
  5604. /** Num MU EDCA applied Count */
  5605. A_UINT32 num_mu_edca_param_apply_count;
  5606. /**
  5607. * Current MU EDCA Parameters for WMM ACs
  5608. * Mode - 0 - SU EDCA, 1- MU EDCA
  5609. */
  5610. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  5611. /** Contention Window minimum. Range: 1 - 10 */
  5612. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  5613. /** Contention Window maximum. Range: 1 - 10 */
  5614. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  5615. /** AIFS value - 0 -255 */
  5616. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  5617. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  5618. } htt_sta_ul_ofdma_stats_tlv;
  5619. /* NOTE:
  5620. * This structure is for documentation, and cannot be safely used directly.
  5621. * Instead, use the constituent TLV structures to fill/parse.
  5622. */
  5623. typedef struct {
  5624. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  5625. } htt_sta_11ax_ul_stats_t;
  5626. typedef struct {
  5627. htt_tlv_hdr_t tlv_hdr;
  5628. /** No of Fine Timing Measurement frames transmitted successfully */
  5629. A_UINT32 tx_ftm_suc;
  5630. /**
  5631. * No of Fine Timing Measurement frames transmitted successfully
  5632. * after retry
  5633. */
  5634. A_UINT32 tx_ftm_suc_retry;
  5635. /** No of Fine Timing Measurement frames not transmitted successfully */
  5636. A_UINT32 tx_ftm_fail;
  5637. /**
  5638. * No of Fine Timing Measurement Request frames received,
  5639. * including initial, non-initial, and duplicates
  5640. */
  5641. A_UINT32 rx_ftmr_cnt;
  5642. /**
  5643. * No of duplicate Fine Timing Measurement Request frames received,
  5644. * including both initial and non-initial
  5645. */
  5646. A_UINT32 rx_ftmr_dup_cnt;
  5647. /** No of initial Fine Timing Measurement Request frames received */
  5648. A_UINT32 rx_iftmr_cnt;
  5649. /**
  5650. * No of duplicate initial Fine Timing Measurement Request frames received
  5651. */
  5652. A_UINT32 rx_iftmr_dup_cnt;
  5653. /** No of responder sessions rejected when initiator was active */
  5654. A_UINT32 initiator_active_responder_rejected_cnt;
  5655. /** Responder terminate count */
  5656. A_UINT32 responder_terminate_cnt;
  5657. A_UINT32 vdev_id;
  5658. } htt_vdev_rtt_resp_stats_tlv;
  5659. typedef struct {
  5660. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  5661. } htt_vdev_rtt_resp_stats_t;
  5662. typedef struct {
  5663. htt_tlv_hdr_t tlv_hdr;
  5664. A_UINT32 vdev_id;
  5665. /**
  5666. * No of Fine Timing Measurement request frames transmitted successfully
  5667. */
  5668. A_UINT32 tx_ftmr_cnt;
  5669. /**
  5670. * No of Fine Timing Measurement request frames not transmitted successfully
  5671. */
  5672. A_UINT32 tx_ftmr_fail;
  5673. /**
  5674. * No of Fine Timing Measurement request frames transmitted successfully
  5675. * after retry
  5676. */
  5677. A_UINT32 tx_ftmr_suc_retry;
  5678. /**
  5679. * No of Fine Timing Measurement frames received, including initial,
  5680. * non-initial, and duplicates
  5681. */
  5682. A_UINT32 rx_ftm_cnt;
  5683. /** Initiator Terminate count */
  5684. A_UINT32 initiator_terminate_cnt;
  5685. } htt_vdev_rtt_init_stats_tlv;
  5686. typedef struct {
  5687. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  5688. } htt_vdev_rtt_init_stats_t;
  5689. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  5690. * TLV_TAGS:
  5691. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  5692. */
  5693. /* NOTE:
  5694. * This structure is for documentation, and cannot be safely used directly.
  5695. * Instead, use the constituent TLV structures to fill/parse.
  5696. */
  5697. typedef struct {
  5698. htt_tlv_hdr_t tlv_hdr;
  5699. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  5700. A_UINT32 pktlog_lite_drop_cnt;
  5701. /** No of pktlog payloads that were dropped in TQM path */
  5702. A_UINT32 pktlog_tqm_drop_cnt;
  5703. /** No of pktlog ppdu stats payloads that were dropped */
  5704. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  5705. /** No of pktlog ppdu ctrl payloads that were dropped */
  5706. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  5707. /** No of pktlog sw events payloads that were dropped */
  5708. A_UINT32 pktlog_sw_events_drop_cnt;
  5709. } htt_pktlog_and_htt_ring_stats_tlv;
  5710. #define HTT_DLPAGER_STATS_MAX_HIST 10
  5711. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  5712. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  5713. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  5714. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  5715. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  5716. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  5717. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  5718. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  5719. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  5720. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  5721. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  5722. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  5723. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  5724. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  5725. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  5726. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  5727. do { \
  5728. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  5729. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  5730. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  5731. } while (0)
  5732. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  5733. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  5734. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  5735. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  5736. do { \
  5737. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  5738. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  5739. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  5740. } while (0)
  5741. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  5742. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  5743. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  5744. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  5745. do { \
  5746. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  5747. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  5748. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  5749. } while (0)
  5750. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  5751. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  5752. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  5753. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  5754. do { \
  5755. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  5756. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  5757. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  5758. } while (0)
  5759. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  5760. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  5761. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  5762. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  5763. do { \
  5764. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  5765. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  5766. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  5767. } while (0)
  5768. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  5769. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  5770. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  5771. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  5772. do { \
  5773. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  5774. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  5775. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  5776. } while (0)
  5777. enum {
  5778. HTT_STATS_PAGE_LOCKED = 0,
  5779. HTT_STATS_PAGE_UNLOCKED = 1,
  5780. HTT_STATS_NUM_PAGE_LOCK_STATES
  5781. };
  5782. /* dlPagerStats structure
  5783. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  5784. typedef struct{
  5785. /** msg_dword_1 bitfields:
  5786. * async_lock : 8,
  5787. * sync_lock : 8,
  5788. * reserved : 16;
  5789. */
  5790. A_UINT32 msg_dword_1;
  5791. /** mst_dword_2 bitfields:
  5792. * total_locked_pages : 16,
  5793. * total_free_pages : 16;
  5794. */
  5795. A_UINT32 msg_dword_2;
  5796. /** msg_dword_3 bitfields:
  5797. * last_locked_page_idx : 16,
  5798. * last_unlocked_page_idx : 16;
  5799. */
  5800. A_UINT32 msg_dword_3;
  5801. struct {
  5802. A_UINT32 page_num;
  5803. A_UINT32 num_of_pages;
  5804. /** timestamp is in microsecond units, from SoC timer clock */
  5805. A_UINT32 timestamp_lsbs;
  5806. A_UINT32 timestamp_msbs;
  5807. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  5808. } htt_dl_pager_stats_tlv;
  5809. /* NOTE:
  5810. * This structure is for documentation, and cannot be safely used directly.
  5811. * Instead, use the constituent TLV structures to fill/parse.
  5812. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  5813. * TLV_TAGS:
  5814. * - HTT_STATS_DLPAGER_STATS_TAG
  5815. */
  5816. typedef struct {
  5817. htt_tlv_hdr_t tlv_hdr;
  5818. htt_dl_pager_stats_tlv dl_pager_stats;
  5819. } htt_dlpager_stats_t;
  5820. /*======= PHY STATS ====================*/
  5821. /*
  5822. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  5823. * TLV_TAGS:
  5824. * - HTT_STATS_PHY_COUNTERS_TAG
  5825. * - HTT_STATS_PHY_STATS_TAG
  5826. */
  5827. #define HTT_MAX_RX_PKT_CNT 8
  5828. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  5829. #define HTT_MAX_PER_BLK_ERR_CNT 20
  5830. #define HTT_MAX_RX_OTA_ERR_CNT 14
  5831. typedef enum {
  5832. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  5833. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  5834. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  5835. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  5836. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  5837. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  5838. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  5839. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  5840. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  5841. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  5842. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  5843. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  5844. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  5845. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  5846. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  5847. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  5848. } HTT_STATS_CHANNEL_FLAGS;
  5849. typedef enum {
  5850. HTT_STATS_RF_MODE_MIN = 0,
  5851. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  5852. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  5853. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  5854. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  5855. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  5856. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  5857. HTT_STATS_RF_MODE_INVALID = 0xff,
  5858. } HTT_STATS_RF_MODE;
  5859. typedef enum {
  5860. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  5861. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Trigered due to error */
  5862. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  5863. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  5864. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  5865. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Trigered due to band change */
  5866. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Trigered due to calibrations */
  5867. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  5868. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Trigered due to channel width change */
  5869. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Trigered due to warm reset we want to just restore calibrations */
  5870. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Trigered due to cold reset we want to just restore calibrations */
  5871. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Trigered due to phy warm reset we want to just restore calibrations */
  5872. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Trigered due to SSR Restart */
  5873. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  5874. /* 0x00004000, 0x00008000 reserved */
  5875. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  5876. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  5877. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  5878. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  5879. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Trigered due to phy warm reset we want to just restore calibrations */
  5880. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  5881. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset trigered due to NOC Address/Slave error originating at LMAC */
  5882. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  5883. } HTT_STATS_RESET_CAUSE;
  5884. typedef struct {
  5885. htt_tlv_hdr_t tlv_hdr;
  5886. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  5887. A_UINT32 rx_ofdma_timing_err_cnt;
  5888. /** rx_cck_fail_cnt:
  5889. * number of cck error counts due to rx reception failure because of
  5890. * timing error in cck
  5891. */
  5892. A_UINT32 rx_cck_fail_cnt;
  5893. /** number of times tx abort initiated by mac */
  5894. A_UINT32 mactx_abort_cnt;
  5895. /** number of times rx abort initiated by mac */
  5896. A_UINT32 macrx_abort_cnt;
  5897. /** number of times tx abort initiated by phy */
  5898. A_UINT32 phytx_abort_cnt;
  5899. /** number of times rx abort initiated by phy */
  5900. A_UINT32 phyrx_abort_cnt;
  5901. /** number of rx defered count initiated by phy */
  5902. A_UINT32 phyrx_defer_abort_cnt;
  5903. /** number of sizing events generated at LSTF */
  5904. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  5905. /** number of sizing events generated at non-legacy LTF */
  5906. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  5907. /** rx_pkt_cnt -
  5908. * Received EOP (end-of-packet) count per packet type;
  5909. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  5910. * [6-7]=RSVD
  5911. */
  5912. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  5913. /** rx_pkt_crc_pass_cnt -
  5914. * Received EOP (end-of-packet) count per packet type;
  5915. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  5916. * [6-7]=RSVD
  5917. */
  5918. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  5919. /** per_blk_err_cnt -
  5920. * Error count per error source;
  5921. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  5922. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  5923. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  5924. * [13-19]=RSVD
  5925. */
  5926. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  5927. /** rx_ota_err_cnt -
  5928. * RXTD OTA (over-the-air) error count per error reason;
  5929. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  5930. * [3] = cck fail; [4] = power surge; [5] = power drop;
  5931. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  5932. * [8] = coarse timing timeout error
  5933. * [9-13]=RSVD
  5934. */
  5935. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  5936. } htt_phy_counters_tlv;
  5937. typedef struct {
  5938. htt_tlv_hdr_t tlv_hdr;
  5939. /** per chain hw noise floor values in dBm */
  5940. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  5941. /** number of false radars detected */
  5942. A_UINT32 false_radar_cnt;
  5943. /** number of channel switches happened due to radar detection */
  5944. A_UINT32 radar_cs_cnt;
  5945. /** ani_level -
  5946. * ANI level (noise interference) corresponds to the channel
  5947. * the desense levels range from -5 to 15 in dB units,
  5948. * higher values indicating more noise interference.
  5949. */
  5950. A_INT32 ani_level;
  5951. /** running time in minutes since FW boot */
  5952. A_UINT32 fw_run_time;
  5953. /** per chain runtime noise floor values in dBm */
  5954. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  5955. } htt_phy_stats_tlv;
  5956. typedef struct {
  5957. htt_tlv_hdr_t tlv_hdr;
  5958. /** current pdev_id */
  5959. A_UINT32 pdev_id;
  5960. /** current channel information */
  5961. A_UINT32 chan_mhz;
  5962. /** center_freq1, center_freq2 in mhz */
  5963. A_UINT32 chan_band_center_freq1;
  5964. A_UINT32 chan_band_center_freq2;
  5965. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  5966. A_UINT32 chan_phy_mode;
  5967. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  5968. A_UINT32 chan_flags;
  5969. /** channel Num updated to virtual phybase */
  5970. A_UINT32 chan_num;
  5971. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  5972. A_UINT32 reset_cause;
  5973. /** Cause for the previous phy reset */
  5974. A_UINT32 prev_reset_cause;
  5975. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  5976. A_UINT32 phy_warm_reset_src;
  5977. /** rxGain Table selection mode - register settings
  5978. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  5979. */
  5980. A_UINT32 rx_gain_tbl_mode;
  5981. /** current xbar value - perchain analog to digital idx mapping */
  5982. A_UINT32 xbar_val;
  5983. /** Flag to indicate forced calibration */
  5984. A_UINT32 force_calibration;
  5985. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  5986. A_UINT32 phyrf_mode;
  5987. /* PDL phyInput stats */
  5988. /** homechannel flag
  5989. * 1- Homechan, 0 - scan channel
  5990. */
  5991. A_UINT32 phy_homechan;
  5992. /** Tx and Rx chainmask */
  5993. A_UINT32 phy_tx_ch_mask;
  5994. A_UINT32 phy_rx_ch_mask;
  5995. /** INI masks - to decide the INI registers to be loaded on a reset */
  5996. A_UINT32 phybb_ini_mask;
  5997. A_UINT32 phyrf_ini_mask;
  5998. /** DFS,ADFS/Spectral scan enable masks */
  5999. A_UINT32 phy_dfs_en_mask;
  6000. A_UINT32 phy_sscan_en_mask;
  6001. A_UINT32 phy_synth_sel_mask;
  6002. A_UINT32 phy_adfs_freq;
  6003. /** CCK FIR settings
  6004. * register settings - filter coefficients for Iqs conversion
  6005. * [31:24] = FIR_COEFF_3_0
  6006. * [23:16] = FIR_COEFF_2_0
  6007. * [15:8] = FIR_COEFF_1_0
  6008. * [7:0] = FIR_COEFF_0_0
  6009. */
  6010. A_UINT32 cck_fir_settings;
  6011. /** dynamic primary channel index
  6012. * primary 20MHz channel index on the current channel BW
  6013. */
  6014. A_UINT32 phy_dyn_pri_chan;
  6015. /**
  6016. * Current CCA detection threshold
  6017. * dB above noisefloor req for CCA
  6018. * Register settings for all subbands
  6019. */
  6020. A_UINT32 cca_thresh;
  6021. /**
  6022. * status for dynamic CCA adjustment
  6023. * 0-disabled, 1-enabled
  6024. */
  6025. A_UINT32 dyn_cca_status;
  6026. /** RXDEAF Register value
  6027. * rxdesense_thresh_sw - VREG Register
  6028. * rxdesense_thresh_hw - PHY Register
  6029. */
  6030. A_UINT32 rxdesense_thresh_sw;
  6031. A_UINT32 rxdesense_thresh_hw;
  6032. } htt_phy_reset_stats_tlv;
  6033. typedef struct {
  6034. htt_tlv_hdr_t tlv_hdr;
  6035. /** current pdev_id */
  6036. A_UINT32 pdev_id;
  6037. /** ucode PHYOFF pass/failure count */
  6038. A_UINT32 cf_active_low_fail_cnt;
  6039. A_UINT32 cf_active_low_pass_cnt;
  6040. /** PHYOFF count attempted through ucode VREG */
  6041. A_UINT32 phy_off_through_vreg_cnt;
  6042. /** Force calibration count */
  6043. A_UINT32 force_calibration_cnt;
  6044. /** phyoff count during rfmode switch */
  6045. A_UINT32 rf_mode_switch_phy_off_cnt;
  6046. } htt_phy_reset_counters_tlv;
  6047. /* NOTE:
  6048. * This structure is for documentation, and cannot be safely used directly.
  6049. * Instead, use the constituent TLV structures to fill/parse.
  6050. */
  6051. typedef struct {
  6052. htt_phy_counters_tlv phy_counters;
  6053. htt_phy_stats_tlv phy_stats;
  6054. htt_phy_reset_counters_tlv phy_reset_counters;
  6055. htt_phy_reset_stats_tlv phy_reset_stats;
  6056. } htt_phy_counters_and_phy_stats_t;
  6057. /* NOTE:
  6058. * This structure is for documentation, and cannot be safely used directly.
  6059. * Instead, use the constituent TLV structures to fill/parse.
  6060. */
  6061. typedef struct {
  6062. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  6063. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  6064. } htt_vdevs_txrx_stats_t;
  6065. #endif /* __HTT_STATS_H__ */