sde_encoder.c 154 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #include "sde_vm.h"
  43. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  44. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  45. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  48. (p) ? (p)->parent->base.id : -1, \
  49. (p) ? (p)->intf_idx - INTF_0 : -1, \
  50. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  51. ##__VA_ARGS__)
  52. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  53. (p) ? (p)->parent->base.id : -1, \
  54. (p) ? (p)->intf_idx - INTF_0 : -1, \
  55. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  56. ##__VA_ARGS__)
  57. #define MISR_BUFF_SIZE 256
  58. #define IDLE_SHORT_TIMEOUT 1
  59. #define EVT_TIME_OUT_SPLIT 2
  60. /* worst case poll time for delay_kickoff to be cleared */
  61. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  62. /* Maximum number of VSYNC wait attempts for RSC state transition */
  63. #define MAX_RSC_WAIT 5
  64. /**
  65. * enum sde_enc_rc_events - events for resource control state machine
  66. * @SDE_ENC_RC_EVENT_KICKOFF:
  67. * This event happens at NORMAL priority.
  68. * Event that signals the start of the transfer. When this event is
  69. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  70. * Regardless of the previous state, the resource should be in ON state
  71. * at the end of this event. At the end of this event, a delayed work is
  72. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  73. * ktime.
  74. * @SDE_ENC_RC_EVENT_PRE_STOP:
  75. * This event happens at NORMAL priority.
  76. * This event, when received during the ON state, set RSC to IDLE, and
  77. * and leave the RC STATE in the PRE_OFF state.
  78. * It should be followed by the STOP event as part of encoder disable.
  79. * If received during IDLE or OFF states, it will do nothing.
  80. * @SDE_ENC_RC_EVENT_STOP:
  81. * This event happens at NORMAL priority.
  82. * When this event is received, disable all the MDP/DSI core clocks, and
  83. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  84. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  85. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  86. * Resource state should be in OFF at the end of the event.
  87. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  88. * This event happens at NORMAL priority from a work item.
  89. * Event signals that there is a seamless mode switch is in prgoress. A
  90. * client needs to leave clocks ON to reduce the mode switch latency.
  91. * @SDE_ENC_RC_EVENT_POST_MODESET:
  92. * This event happens at NORMAL priority from a work item.
  93. * Event signals that seamless mode switch is complete and resources are
  94. * acquired. Clients wants to update the rsc with new vtotal and update
  95. * pm_qos vote.
  96. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  97. * This event happens at NORMAL priority from a work item.
  98. * Event signals that there were no frame updates for
  99. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  100. * and request RSC with IDLE state and change the resource state to IDLE.
  101. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  102. * This event is triggered from the input event thread when touch event is
  103. * received from the input device. On receiving this event,
  104. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  105. clocks and enable RSC.
  106. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  107. * off work since a new commit is imminent.
  108. */
  109. enum sde_enc_rc_events {
  110. SDE_ENC_RC_EVENT_KICKOFF = 1,
  111. SDE_ENC_RC_EVENT_PRE_STOP,
  112. SDE_ENC_RC_EVENT_STOP,
  113. SDE_ENC_RC_EVENT_PRE_MODESET,
  114. SDE_ENC_RC_EVENT_POST_MODESET,
  115. SDE_ENC_RC_EVENT_ENTER_IDLE,
  116. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  117. };
  118. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  119. {
  120. struct sde_encoder_virt *sde_enc;
  121. int i;
  122. sde_enc = to_sde_encoder_virt(drm_enc);
  123. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  124. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  125. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  126. SDE_EVT32(DRMID(drm_enc), enable);
  127. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  128. }
  129. }
  130. }
  131. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  132. {
  133. struct sde_encoder_virt *sde_enc;
  134. struct sde_encoder_phys *cur_master;
  135. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  136. ktime_t tvblank, cur_time;
  137. struct intf_status intf_status = {0};
  138. u32 fps;
  139. sde_enc = to_sde_encoder_virt(drm_enc);
  140. cur_master = sde_enc->cur_master;
  141. fps = sde_encoder_get_fps(drm_enc);
  142. if (!cur_master || !cur_master->hw_intf || !fps
  143. || !cur_master->hw_intf->ops.get_vsync_timestamp
  144. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  145. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  146. return 0;
  147. /*
  148. * avoid calculation and rely on ktime_get, if programmable fetch is enabled
  149. * as the HW VSYNC timestamp will be updated at panel vsync and not at MDP VSYNC
  150. */
  151. if (cur_master->hw_intf->ops.get_status) {
  152. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  153. if (intf_status.is_prog_fetch_en)
  154. return 0;
  155. }
  156. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  157. qtmr_counter = arch_timer_read_counter();
  158. cur_time = ktime_get_ns();
  159. /* check for counter rollover between the two timestamps [56 bits] */
  160. if (qtmr_counter < vsync_counter) {
  161. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  162. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  163. qtmr_counter >> 32, qtmr_counter, hw_diff,
  164. fps, SDE_EVTLOG_FUNC_CASE1);
  165. } else {
  166. hw_diff = qtmr_counter - vsync_counter;
  167. }
  168. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  169. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  170. /* avoid setting timestamp, if diff is more than one vsync */
  171. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  172. tvblank = 0;
  173. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  174. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  175. fps, SDE_EVTLOG_ERROR);
  176. } else {
  177. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  178. }
  179. SDE_DEBUG_ENC(sde_enc,
  180. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  181. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  182. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  183. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  184. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  185. return tvblank;
  186. }
  187. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  188. {
  189. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  190. struct msm_drm_private *priv;
  191. struct sde_kms *sde_kms;
  192. struct device *cpu_dev;
  193. struct cpumask *cpu_mask = NULL;
  194. int cpu = 0;
  195. u32 cpu_dma_latency;
  196. priv = drm_enc->dev->dev_private;
  197. sde_kms = to_sde_kms(priv->kms);
  198. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  199. return;
  200. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  201. cpumask_clear(&sde_enc->valid_cpu_mask);
  202. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  203. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  204. if (!cpu_mask &&
  205. sde_encoder_check_curr_mode(drm_enc,
  206. MSM_DISPLAY_CMD_MODE))
  207. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  208. if (!cpu_mask)
  209. return;
  210. for_each_cpu(cpu, cpu_mask) {
  211. cpu_dev = get_cpu_device(cpu);
  212. if (!cpu_dev) {
  213. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  214. cpu);
  215. return;
  216. }
  217. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  218. dev_pm_qos_add_request(cpu_dev,
  219. &sde_enc->pm_qos_cpu_req[cpu],
  220. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  221. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  222. }
  223. }
  224. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  225. {
  226. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  227. struct device *cpu_dev;
  228. int cpu = 0;
  229. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  230. cpu_dev = get_cpu_device(cpu);
  231. if (!cpu_dev) {
  232. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  233. cpu);
  234. continue;
  235. }
  236. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  237. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  238. }
  239. cpumask_clear(&sde_enc->valid_cpu_mask);
  240. }
  241. static bool _sde_encoder_is_autorefresh_enabled(
  242. struct sde_encoder_virt *sde_enc)
  243. {
  244. struct drm_connector *drm_conn;
  245. if (!sde_enc->cur_master ||
  246. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  247. return false;
  248. drm_conn = sde_enc->cur_master->connector;
  249. if (!drm_conn || !drm_conn->state)
  250. return false;
  251. return sde_connector_get_property(drm_conn->state,
  252. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  253. }
  254. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  255. struct sde_hw_qdss *hw_qdss,
  256. struct sde_encoder_phys *phys, bool enable)
  257. {
  258. if (sde_enc->qdss_status == enable)
  259. return;
  260. sde_enc->qdss_status = enable;
  261. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  262. sde_enc->qdss_status);
  263. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  264. }
  265. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  266. s64 timeout_ms, struct sde_encoder_wait_info *info)
  267. {
  268. int rc = 0;
  269. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  270. ktime_t cur_ktime;
  271. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  272. do {
  273. rc = wait_event_timeout(*(info->wq),
  274. atomic_read(info->atomic_cnt) == info->count_check,
  275. wait_time_jiffies);
  276. cur_ktime = ktime_get();
  277. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  278. timeout_ms, atomic_read(info->atomic_cnt),
  279. info->count_check);
  280. /* If we timed out, counter is valid and time is less, wait again */
  281. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  282. (rc == 0) &&
  283. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  284. return rc;
  285. }
  286. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  287. {
  288. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  289. return sde_enc &&
  290. (sde_enc->disp_info.display_type ==
  291. SDE_CONNECTOR_PRIMARY);
  292. }
  293. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  294. {
  295. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  296. return sde_enc &&
  297. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  298. }
  299. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  300. {
  301. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  302. return sde_enc && sde_enc->cur_master &&
  303. sde_enc->cur_master->cont_splash_enabled;
  304. }
  305. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  306. enum sde_intr_idx intr_idx)
  307. {
  308. SDE_EVT32(DRMID(phys_enc->parent),
  309. phys_enc->intf_idx - INTF_0,
  310. phys_enc->hw_pp->idx - PINGPONG_0,
  311. intr_idx);
  312. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  313. if (phys_enc->parent_ops.handle_frame_done)
  314. phys_enc->parent_ops.handle_frame_done(
  315. phys_enc->parent, phys_enc,
  316. SDE_ENCODER_FRAME_EVENT_ERROR);
  317. }
  318. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  319. enum sde_intr_idx intr_idx,
  320. struct sde_encoder_wait_info *wait_info)
  321. {
  322. struct sde_encoder_irq *irq;
  323. u32 irq_status;
  324. int ret, i;
  325. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  326. SDE_ERROR("invalid params\n");
  327. return -EINVAL;
  328. }
  329. irq = &phys_enc->irq[intr_idx];
  330. /* note: do master / slave checking outside */
  331. /* return EWOULDBLOCK since we know the wait isn't necessary */
  332. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  333. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  334. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  335. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  336. return -EWOULDBLOCK;
  337. }
  338. if (irq->irq_idx < 0) {
  339. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  340. irq->name, irq->hw_idx);
  341. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  342. irq->irq_idx);
  343. return 0;
  344. }
  345. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  346. atomic_read(wait_info->atomic_cnt));
  347. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  348. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  349. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  350. /*
  351. * Some module X may disable interrupt for longer duration
  352. * and it may trigger all interrupts including timer interrupt
  353. * when module X again enable the interrupt.
  354. * That may cause interrupt wait timeout API in this API.
  355. * It is handled by split the wait timer in two halves.
  356. */
  357. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  358. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  359. irq->hw_idx,
  360. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  361. wait_info);
  362. if (ret)
  363. break;
  364. }
  365. if (ret <= 0) {
  366. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  367. irq->irq_idx, true);
  368. if (irq_status) {
  369. unsigned long flags;
  370. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  371. irq->hw_idx, irq->irq_idx,
  372. phys_enc->hw_pp->idx - PINGPONG_0,
  373. atomic_read(wait_info->atomic_cnt));
  374. SDE_DEBUG_PHYS(phys_enc,
  375. "done but irq %d not triggered\n",
  376. irq->irq_idx);
  377. local_irq_save(flags);
  378. irq->cb.func(phys_enc, irq->irq_idx);
  379. local_irq_restore(flags);
  380. ret = 0;
  381. } else {
  382. ret = -ETIMEDOUT;
  383. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  384. irq->hw_idx, irq->irq_idx,
  385. phys_enc->hw_pp->idx - PINGPONG_0,
  386. atomic_read(wait_info->atomic_cnt), irq_status,
  387. SDE_EVTLOG_ERROR);
  388. }
  389. } else {
  390. ret = 0;
  391. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  392. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  393. atomic_read(wait_info->atomic_cnt));
  394. }
  395. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  396. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  397. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  398. return ret;
  399. }
  400. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  401. enum sde_intr_idx intr_idx)
  402. {
  403. struct sde_encoder_irq *irq;
  404. int ret = 0;
  405. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  406. SDE_ERROR("invalid params\n");
  407. return -EINVAL;
  408. }
  409. irq = &phys_enc->irq[intr_idx];
  410. if (irq->irq_idx >= 0) {
  411. SDE_DEBUG_PHYS(phys_enc,
  412. "skipping already registered irq %s type %d\n",
  413. irq->name, irq->intr_type);
  414. return 0;
  415. }
  416. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  417. irq->intr_type, irq->hw_idx);
  418. if (irq->irq_idx < 0) {
  419. SDE_ERROR_PHYS(phys_enc,
  420. "failed to lookup IRQ index for %s type:%d\n",
  421. irq->name, irq->intr_type);
  422. return -EINVAL;
  423. }
  424. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  425. &irq->cb);
  426. if (ret) {
  427. SDE_ERROR_PHYS(phys_enc,
  428. "failed to register IRQ callback for %s\n",
  429. irq->name);
  430. irq->irq_idx = -EINVAL;
  431. return ret;
  432. }
  433. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  434. if (ret) {
  435. SDE_ERROR_PHYS(phys_enc,
  436. "enable IRQ for intr:%s failed, irq_idx %d\n",
  437. irq->name, irq->irq_idx);
  438. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  439. irq->irq_idx, &irq->cb);
  440. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  441. irq->irq_idx, SDE_EVTLOG_ERROR);
  442. irq->irq_idx = -EINVAL;
  443. return ret;
  444. }
  445. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  446. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  447. irq->name, irq->irq_idx);
  448. return ret;
  449. }
  450. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  451. enum sde_intr_idx intr_idx)
  452. {
  453. struct sde_encoder_irq *irq;
  454. int ret;
  455. if (!phys_enc) {
  456. SDE_ERROR("invalid encoder\n");
  457. return -EINVAL;
  458. }
  459. irq = &phys_enc->irq[intr_idx];
  460. /* silently skip irqs that weren't registered */
  461. if (irq->irq_idx < 0) {
  462. SDE_ERROR(
  463. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  464. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  465. irq->irq_idx);
  466. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  467. irq->irq_idx, SDE_EVTLOG_ERROR);
  468. return 0;
  469. }
  470. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  471. if (ret)
  472. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  473. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  474. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  475. &irq->cb);
  476. if (ret)
  477. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  478. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  479. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  480. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  481. irq->irq_idx = -EINVAL;
  482. return 0;
  483. }
  484. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  485. struct sde_encoder_hw_resources *hw_res,
  486. struct drm_connector_state *conn_state)
  487. {
  488. struct sde_encoder_virt *sde_enc = NULL;
  489. int ret, i = 0;
  490. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  491. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  492. -EINVAL, !drm_enc, !hw_res, !conn_state,
  493. hw_res ? !hw_res->comp_info : 0);
  494. return;
  495. }
  496. sde_enc = to_sde_encoder_virt(drm_enc);
  497. SDE_DEBUG_ENC(sde_enc, "\n");
  498. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  499. hw_res->display_type = sde_enc->disp_info.display_type;
  500. /* Query resources used by phys encs, expected to be without overlap */
  501. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  502. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  503. if (phys && phys->ops.get_hw_resources)
  504. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  505. }
  506. /*
  507. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  508. * called from atomic_check phase. Use the below API to get mode
  509. * information of the temporary conn_state passed
  510. */
  511. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  512. if (ret)
  513. SDE_ERROR("failed to get topology ret %d\n", ret);
  514. ret = sde_connector_state_get_compression_info(conn_state,
  515. hw_res->comp_info);
  516. if (ret)
  517. SDE_ERROR("failed to get compression info ret %d\n", ret);
  518. }
  519. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  520. {
  521. struct sde_encoder_virt *sde_enc = NULL;
  522. int i = 0;
  523. unsigned int num_encs;
  524. if (!drm_enc) {
  525. SDE_ERROR("invalid encoder\n");
  526. return;
  527. }
  528. sde_enc = to_sde_encoder_virt(drm_enc);
  529. SDE_DEBUG_ENC(sde_enc, "\n");
  530. num_encs = sde_enc->num_phys_encs;
  531. mutex_lock(&sde_enc->enc_lock);
  532. sde_rsc_client_destroy(sde_enc->rsc_client);
  533. for (i = 0; i < num_encs; i++) {
  534. struct sde_encoder_phys *phys;
  535. phys = sde_enc->phys_vid_encs[i];
  536. if (phys && phys->ops.destroy) {
  537. phys->ops.destroy(phys);
  538. --sde_enc->num_phys_encs;
  539. sde_enc->phys_vid_encs[i] = NULL;
  540. }
  541. phys = sde_enc->phys_cmd_encs[i];
  542. if (phys && phys->ops.destroy) {
  543. phys->ops.destroy(phys);
  544. --sde_enc->num_phys_encs;
  545. sde_enc->phys_cmd_encs[i] = NULL;
  546. }
  547. phys = sde_enc->phys_encs[i];
  548. if (phys && phys->ops.destroy) {
  549. phys->ops.destroy(phys);
  550. --sde_enc->num_phys_encs;
  551. sde_enc->phys_encs[i] = NULL;
  552. }
  553. }
  554. if (sde_enc->num_phys_encs)
  555. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  556. sde_enc->num_phys_encs);
  557. sde_enc->num_phys_encs = 0;
  558. mutex_unlock(&sde_enc->enc_lock);
  559. drm_encoder_cleanup(drm_enc);
  560. mutex_destroy(&sde_enc->enc_lock);
  561. kfree(sde_enc->input_handler);
  562. sde_enc->input_handler = NULL;
  563. kfree(sde_enc);
  564. }
  565. void sde_encoder_helper_update_intf_cfg(
  566. struct sde_encoder_phys *phys_enc)
  567. {
  568. struct sde_encoder_virt *sde_enc;
  569. struct sde_hw_intf_cfg_v1 *intf_cfg;
  570. enum sde_3d_blend_mode mode_3d;
  571. if (!phys_enc || !phys_enc->hw_pp) {
  572. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  573. return;
  574. }
  575. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  576. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  577. SDE_DEBUG_ENC(sde_enc,
  578. "intf_cfg updated for %d at idx %d\n",
  579. phys_enc->intf_idx,
  580. intf_cfg->intf_count);
  581. /* setup interface configuration */
  582. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  583. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  584. return;
  585. }
  586. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  587. if (phys_enc == sde_enc->cur_master) {
  588. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  589. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  590. else
  591. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  592. }
  593. /* configure this interface as master for split display */
  594. if (phys_enc->split_role == ENC_ROLE_MASTER)
  595. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  596. /* setup which pp blk will connect to this intf */
  597. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  598. phys_enc->hw_intf->ops.bind_pingpong_blk(
  599. phys_enc->hw_intf,
  600. true,
  601. phys_enc->hw_pp->idx);
  602. /*setup merge_3d configuration */
  603. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  604. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  605. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  606. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  607. phys_enc->hw_pp->merge_3d->idx;
  608. if (phys_enc->hw_pp->ops.setup_3d_mode)
  609. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  610. mode_3d);
  611. }
  612. void sde_encoder_helper_split_config(
  613. struct sde_encoder_phys *phys_enc,
  614. enum sde_intf interface)
  615. {
  616. struct sde_encoder_virt *sde_enc;
  617. struct split_pipe_cfg *cfg;
  618. struct sde_hw_mdp *hw_mdptop;
  619. enum sde_rm_topology_name topology;
  620. struct msm_display_info *disp_info;
  621. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  622. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  623. return;
  624. }
  625. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  626. hw_mdptop = phys_enc->hw_mdptop;
  627. disp_info = &sde_enc->disp_info;
  628. cfg = &phys_enc->hw_intf->cfg;
  629. memset(cfg, 0, sizeof(*cfg));
  630. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  631. return;
  632. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  633. cfg->split_link_en = true;
  634. /**
  635. * disable split modes since encoder will be operating in as the only
  636. * encoder, either for the entire use case in the case of, for example,
  637. * single DSI, or for this frame in the case of left/right only partial
  638. * update.
  639. */
  640. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  641. if (hw_mdptop->ops.setup_split_pipe)
  642. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  643. if (hw_mdptop->ops.setup_pp_split)
  644. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  645. return;
  646. }
  647. cfg->en = true;
  648. cfg->mode = phys_enc->intf_mode;
  649. cfg->intf = interface;
  650. if (cfg->en && phys_enc->ops.needs_single_flush &&
  651. phys_enc->ops.needs_single_flush(phys_enc))
  652. cfg->split_flush_en = true;
  653. topology = sde_connector_get_topology_name(phys_enc->connector);
  654. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  655. cfg->pp_split_slave = cfg->intf;
  656. else
  657. cfg->pp_split_slave = INTF_MAX;
  658. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  659. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  660. if (hw_mdptop->ops.setup_split_pipe)
  661. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  662. } else if (sde_enc->hw_pp[0]) {
  663. /*
  664. * slave encoder
  665. * - determine split index from master index,
  666. * assume master is first pp
  667. */
  668. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  669. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  670. cfg->pp_split_index);
  671. if (hw_mdptop->ops.setup_pp_split)
  672. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  673. }
  674. }
  675. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  676. {
  677. struct sde_encoder_virt *sde_enc;
  678. int i = 0;
  679. if (!drm_enc)
  680. return false;
  681. sde_enc = to_sde_encoder_virt(drm_enc);
  682. if (!sde_enc)
  683. return false;
  684. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  685. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  686. if (phys && phys->in_clone_mode)
  687. return true;
  688. }
  689. return false;
  690. }
  691. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  692. struct drm_crtc *crtc)
  693. {
  694. struct sde_encoder_virt *sde_enc;
  695. int i;
  696. if (!drm_enc)
  697. return false;
  698. sde_enc = to_sde_encoder_virt(drm_enc);
  699. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  700. return false;
  701. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  702. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  703. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  704. return true;
  705. }
  706. return false;
  707. }
  708. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  709. struct drm_crtc_state *crtc_state,
  710. struct drm_connector_state *conn_state)
  711. {
  712. const struct drm_display_mode *mode;
  713. struct drm_display_mode *adj_mode;
  714. int i = 0;
  715. int ret = 0;
  716. mode = &crtc_state->mode;
  717. adj_mode = &crtc_state->adjusted_mode;
  718. /* perform atomic check on the first physical encoder (master) */
  719. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  720. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  721. if (phys && phys->ops.atomic_check)
  722. ret = phys->ops.atomic_check(phys, crtc_state,
  723. conn_state);
  724. else if (phys && phys->ops.mode_fixup)
  725. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  726. ret = -EINVAL;
  727. if (ret) {
  728. SDE_ERROR_ENC(sde_enc,
  729. "mode unsupported, phys idx %d\n", i);
  730. break;
  731. }
  732. }
  733. return ret;
  734. }
  735. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  736. struct drm_crtc_state *crtc_state,
  737. struct drm_connector_state *conn_state,
  738. struct sde_connector_state *sde_conn_state,
  739. struct sde_crtc_state *sde_crtc_state)
  740. {
  741. int ret = 0;
  742. if (crtc_state->mode_changed || crtc_state->active_changed) {
  743. struct sde_rect mode_roi, roi;
  744. mode_roi.x = 0;
  745. mode_roi.y = 0;
  746. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  747. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  748. if (sde_conn_state->rois.num_rects) {
  749. sde_kms_rect_merge_rectangles(
  750. &sde_conn_state->rois, &roi);
  751. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  752. SDE_ERROR_ENC(sde_enc,
  753. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  754. roi.x, roi.y, roi.w, roi.h);
  755. ret = -EINVAL;
  756. }
  757. }
  758. if (sde_crtc_state->user_roi_list.num_rects) {
  759. sde_kms_rect_merge_rectangles(
  760. &sde_crtc_state->user_roi_list, &roi);
  761. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  762. SDE_ERROR_ENC(sde_enc,
  763. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  764. roi.x, roi.y, roi.w, roi.h);
  765. ret = -EINVAL;
  766. }
  767. }
  768. }
  769. return ret;
  770. }
  771. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  772. struct drm_crtc_state *crtc_state,
  773. struct drm_connector_state *conn_state,
  774. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  775. struct sde_connector *sde_conn,
  776. struct sde_connector_state *sde_conn_state)
  777. {
  778. int ret = 0;
  779. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  780. struct msm_sub_mode sub_mode;
  781. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  782. struct msm_display_topology *topology = NULL;
  783. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  784. CONNECTOR_PROP_DSC_MODE);
  785. ret = sde_connector_get_mode_info(&sde_conn->base,
  786. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  787. if (ret) {
  788. SDE_ERROR_ENC(sde_enc,
  789. "failed to get mode info, rc = %d\n", ret);
  790. return ret;
  791. }
  792. if (sde_conn_state->mode_info.comp_info.comp_type &&
  793. sde_conn_state->mode_info.comp_info.comp_ratio >=
  794. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  795. SDE_ERROR_ENC(sde_enc,
  796. "invalid compression ratio: %d\n",
  797. sde_conn_state->mode_info.comp_info.comp_ratio);
  798. ret = -EINVAL;
  799. return ret;
  800. }
  801. /* Reserve dynamic resources, indicating atomic_check phase */
  802. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  803. conn_state, true);
  804. if (ret) {
  805. if (ret != -EAGAIN)
  806. SDE_ERROR_ENC(sde_enc,
  807. "RM failed to reserve resources, rc = %d\n", ret);
  808. return ret;
  809. }
  810. /**
  811. * Update connector state with the topology selected for the
  812. * resource set validated. Reset the topology if we are
  813. * de-activating crtc.
  814. */
  815. if (crtc_state->active) {
  816. topology = &sde_conn_state->mode_info.topology;
  817. ret = sde_rm_update_topology(&sde_kms->rm,
  818. conn_state, topology);
  819. if (ret) {
  820. SDE_ERROR_ENC(sde_enc,
  821. "RM failed to update topology, rc: %d\n", ret);
  822. return ret;
  823. }
  824. }
  825. ret = sde_connector_set_blob_data(conn_state->connector,
  826. conn_state,
  827. CONNECTOR_PROP_SDE_INFO);
  828. if (ret) {
  829. SDE_ERROR_ENC(sde_enc,
  830. "connector failed to update info, rc: %d\n",
  831. ret);
  832. return ret;
  833. }
  834. }
  835. return ret;
  836. }
  837. static void _sde_encoder_get_qsync_fps_callback(
  838. struct drm_encoder *drm_enc, u32 *qsync_fps, u32 vrr_fps)
  839. {
  840. struct msm_display_info *disp_info;
  841. struct sde_encoder_virt *sde_enc;
  842. int rc = 0;
  843. struct sde_connector *sde_conn;
  844. if (!qsync_fps)
  845. return;
  846. *qsync_fps = 0;
  847. if (!drm_enc) {
  848. SDE_ERROR("invalid drm encoder\n");
  849. return;
  850. }
  851. sde_enc = to_sde_encoder_virt(drm_enc);
  852. disp_info = &sde_enc->disp_info;
  853. *qsync_fps = disp_info->qsync_min_fps;
  854. if (!disp_info->has_qsync_min_fps_list) {
  855. return;
  856. } else if (!sde_enc->cur_master || !(disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE)) {
  857. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  858. return;
  859. }
  860. /*
  861. * If "dsi-supported-qsync-min-fps-list" is defined, get
  862. * the qsync min fps corresponding to the fps in dfps list
  863. */
  864. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  865. if (sde_conn->ops.get_qsync_min_fps)
  866. rc = sde_conn->ops.get_qsync_min_fps(sde_conn->display, vrr_fps);
  867. if (rc <= 0) {
  868. SDE_ERROR("invalid qsync min fps %d\n", rc);
  869. return;
  870. }
  871. *qsync_fps = rc;
  872. }
  873. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  874. struct sde_connector_state *sde_conn_state, u32 step)
  875. {
  876. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  877. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  878. u32 min_fps, req_fps = 0;
  879. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  880. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  881. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  882. CONNECTOR_PROP_QSYNC_MODE);
  883. if (has_panel_req) {
  884. if (!sde_conn->ops.get_avr_step_req) {
  885. SDE_ERROR("unable to retrieve required step rate\n");
  886. return -EINVAL;
  887. }
  888. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  889. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  890. if (qsync_mode && req_fps != step) {
  891. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  892. step, req_fps, nom_fps);
  893. return -EINVAL;
  894. }
  895. }
  896. if (!step)
  897. return 0;
  898. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps, nom_fps);
  899. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  900. (vtotal * nom_fps) % step) {
  901. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  902. min_fps, step, vtotal);
  903. return -EINVAL;
  904. }
  905. return 0;
  906. }
  907. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  908. struct sde_connector_state *sde_conn_state)
  909. {
  910. int rc = 0;
  911. u32 avr_step;
  912. bool qsync_dirty, has_modeset;
  913. struct drm_connector_state *conn_state = &sde_conn_state->base;
  914. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  915. CONNECTOR_PROP_QSYNC_MODE);
  916. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  917. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  918. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  919. if (has_modeset && qsync_dirty &&
  920. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  921. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  922. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  923. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  924. sde_conn_state->msm_mode.private_flags);
  925. return -EINVAL;
  926. }
  927. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  928. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  929. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  930. return rc;
  931. }
  932. static int sde_encoder_virt_atomic_check(
  933. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  934. struct drm_connector_state *conn_state)
  935. {
  936. struct sde_encoder_virt *sde_enc;
  937. struct sde_kms *sde_kms;
  938. const struct drm_display_mode *mode;
  939. struct drm_display_mode *adj_mode;
  940. struct sde_connector *sde_conn = NULL;
  941. struct sde_connector_state *sde_conn_state = NULL;
  942. struct sde_crtc_state *sde_crtc_state = NULL;
  943. enum sde_rm_topology_name old_top;
  944. enum sde_rm_topology_name top_name;
  945. struct msm_display_info *disp_info;
  946. int ret = 0;
  947. if (!drm_enc || !crtc_state || !conn_state) {
  948. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  949. !drm_enc, !crtc_state, !conn_state);
  950. return -EINVAL;
  951. }
  952. sde_enc = to_sde_encoder_virt(drm_enc);
  953. disp_info = &sde_enc->disp_info;
  954. SDE_DEBUG_ENC(sde_enc, "\n");
  955. sde_kms = sde_encoder_get_kms(drm_enc);
  956. if (!sde_kms)
  957. return -EINVAL;
  958. mode = &crtc_state->mode;
  959. adj_mode = &crtc_state->adjusted_mode;
  960. sde_conn = to_sde_connector(conn_state->connector);
  961. sde_conn_state = to_sde_connector_state(conn_state);
  962. sde_crtc_state = to_sde_crtc_state(crtc_state);
  963. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  964. if (ret)
  965. return ret;
  966. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  967. crtc_state->active_changed, crtc_state->connectors_changed);
  968. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  969. conn_state);
  970. if (ret)
  971. return ret;
  972. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  973. conn_state, sde_conn_state, sde_crtc_state);
  974. if (ret)
  975. return ret;
  976. /**
  977. * record topology in previous atomic state to be able to handle
  978. * topology transitions correctly.
  979. */
  980. old_top = sde_connector_get_property(conn_state,
  981. CONNECTOR_PROP_TOPOLOGY_NAME);
  982. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  983. if (ret)
  984. return ret;
  985. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  986. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  987. if (ret)
  988. return ret;
  989. top_name = sde_connector_get_property(conn_state,
  990. CONNECTOR_PROP_TOPOLOGY_NAME);
  991. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  992. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  993. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  994. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  995. top_name);
  996. return -EINVAL;
  997. }
  998. }
  999. ret = sde_connector_roi_v1_check_roi(conn_state);
  1000. if (ret) {
  1001. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1002. ret);
  1003. return ret;
  1004. }
  1005. drm_mode_set_crtcinfo(adj_mode, 0);
  1006. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1007. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1008. sde_conn_state->msm_mode.private_flags,
  1009. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1010. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1011. return ret;
  1012. }
  1013. static void _sde_encoder_get_connector_roi(
  1014. struct sde_encoder_virt *sde_enc,
  1015. struct sde_rect *merged_conn_roi)
  1016. {
  1017. struct drm_connector *drm_conn;
  1018. struct sde_connector_state *c_state;
  1019. if (!sde_enc || !merged_conn_roi)
  1020. return;
  1021. drm_conn = sde_enc->phys_encs[0]->connector;
  1022. if (!drm_conn || !drm_conn->state)
  1023. return;
  1024. c_state = to_sde_connector_state(drm_conn->state);
  1025. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1026. }
  1027. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1028. {
  1029. struct sde_encoder_virt *sde_enc;
  1030. struct drm_connector *drm_conn;
  1031. struct drm_display_mode *adj_mode;
  1032. struct sde_rect roi;
  1033. if (!drm_enc) {
  1034. SDE_ERROR("invalid encoder parameter\n");
  1035. return -EINVAL;
  1036. }
  1037. sde_enc = to_sde_encoder_virt(drm_enc);
  1038. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1039. SDE_ERROR("invalid crtc parameter\n");
  1040. return -EINVAL;
  1041. }
  1042. if (!sde_enc->cur_master) {
  1043. SDE_ERROR("invalid cur_master parameter\n");
  1044. return -EINVAL;
  1045. }
  1046. adj_mode = &sde_enc->cur_master->cached_mode;
  1047. drm_conn = sde_enc->cur_master->connector;
  1048. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1049. if (sde_kms_rect_is_null(&roi)) {
  1050. roi.w = adj_mode->hdisplay;
  1051. roi.h = adj_mode->vdisplay;
  1052. }
  1053. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1054. sizeof(sde_enc->prv_conn_roi));
  1055. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1056. return 0;
  1057. }
  1058. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1059. {
  1060. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1061. struct sde_kms *sde_kms;
  1062. struct sde_hw_mdp *hw_mdptop;
  1063. struct sde_encoder_virt *sde_enc;
  1064. int i;
  1065. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1066. if (!sde_enc) {
  1067. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1068. return;
  1069. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1070. SDE_ERROR("invalid num phys enc %d/%d\n",
  1071. sde_enc->num_phys_encs,
  1072. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1073. return;
  1074. }
  1075. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1076. if (!sde_kms) {
  1077. SDE_ERROR("invalid sde_kms\n");
  1078. return;
  1079. }
  1080. hw_mdptop = sde_kms->hw_mdp;
  1081. if (!hw_mdptop) {
  1082. SDE_ERROR("invalid mdptop\n");
  1083. return;
  1084. }
  1085. if (hw_mdptop->ops.setup_vsync_source) {
  1086. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1087. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1088. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1089. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1090. vsync_cfg.vsync_source = vsync_source;
  1091. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1092. }
  1093. }
  1094. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1095. struct msm_display_info *disp_info)
  1096. {
  1097. struct sde_encoder_phys *phys;
  1098. struct sde_connector *sde_conn;
  1099. int i;
  1100. u32 vsync_source;
  1101. if (!sde_enc || !disp_info) {
  1102. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1103. sde_enc != NULL, disp_info != NULL);
  1104. return;
  1105. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1106. SDE_ERROR("invalid num phys enc %d/%d\n",
  1107. sde_enc->num_phys_encs,
  1108. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1109. return;
  1110. }
  1111. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1112. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1113. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1114. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1115. else
  1116. vsync_source = sde_enc->te_source;
  1117. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1118. disp_info->is_te_using_watchdog_timer);
  1119. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1120. phys = sde_enc->phys_encs[i];
  1121. if (phys && phys->ops.setup_vsync_source)
  1122. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1123. }
  1124. }
  1125. }
  1126. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1127. bool watchdog_te)
  1128. {
  1129. struct sde_encoder_virt *sde_enc;
  1130. struct msm_display_info disp_info;
  1131. if (!drm_enc) {
  1132. pr_err("invalid drm encoder\n");
  1133. return -EINVAL;
  1134. }
  1135. sde_enc = to_sde_encoder_virt(drm_enc);
  1136. sde_encoder_control_te(drm_enc, false);
  1137. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1138. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1139. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1140. sde_encoder_control_te(drm_enc, true);
  1141. return 0;
  1142. }
  1143. static int _sde_encoder_rsc_client_update_vsync_wait(
  1144. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1145. int wait_vblank_crtc_id)
  1146. {
  1147. int wait_refcount = 0, ret = 0;
  1148. int pipe = -1;
  1149. int wait_count = 0;
  1150. struct drm_crtc *primary_crtc;
  1151. struct drm_crtc *crtc;
  1152. crtc = sde_enc->crtc;
  1153. if (wait_vblank_crtc_id)
  1154. wait_refcount =
  1155. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1156. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1157. SDE_EVTLOG_FUNC_ENTRY);
  1158. if (crtc->base.id != wait_vblank_crtc_id) {
  1159. primary_crtc = drm_crtc_find(drm_enc->dev,
  1160. NULL, wait_vblank_crtc_id);
  1161. if (!primary_crtc) {
  1162. SDE_ERROR_ENC(sde_enc,
  1163. "failed to find primary crtc id %d\n",
  1164. wait_vblank_crtc_id);
  1165. return -EINVAL;
  1166. }
  1167. pipe = drm_crtc_index(primary_crtc);
  1168. }
  1169. /**
  1170. * note: VBLANK is expected to be enabled at this point in
  1171. * resource control state machine if on primary CRTC
  1172. */
  1173. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1174. if (sde_rsc_client_is_state_update_complete(
  1175. sde_enc->rsc_client))
  1176. break;
  1177. if (crtc->base.id == wait_vblank_crtc_id)
  1178. ret = sde_encoder_wait_for_event(drm_enc,
  1179. MSM_ENC_VBLANK);
  1180. else
  1181. drm_wait_one_vblank(drm_enc->dev, pipe);
  1182. if (ret) {
  1183. SDE_ERROR_ENC(sde_enc,
  1184. "wait for vblank failed ret:%d\n", ret);
  1185. /**
  1186. * rsc hardware may hang without vsync. avoid rsc hang
  1187. * by generating the vsync from watchdog timer.
  1188. */
  1189. if (crtc->base.id == wait_vblank_crtc_id)
  1190. sde_encoder_helper_switch_vsync(drm_enc, true);
  1191. }
  1192. }
  1193. if (wait_count >= MAX_RSC_WAIT)
  1194. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1195. SDE_EVTLOG_ERROR);
  1196. if (wait_refcount)
  1197. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1198. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1199. SDE_EVTLOG_FUNC_EXIT);
  1200. return ret;
  1201. }
  1202. static int _sde_encoder_update_rsc_client(
  1203. struct drm_encoder *drm_enc, bool enable)
  1204. {
  1205. struct sde_encoder_virt *sde_enc;
  1206. struct drm_crtc *crtc;
  1207. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1208. struct sde_rsc_cmd_config *rsc_config;
  1209. int ret;
  1210. struct msm_display_info *disp_info;
  1211. struct msm_mode_info *mode_info;
  1212. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1213. u32 qsync_mode = 0, v_front_porch;
  1214. struct drm_display_mode *mode;
  1215. bool is_vid_mode;
  1216. struct drm_encoder *enc;
  1217. if (!drm_enc || !drm_enc->dev) {
  1218. SDE_ERROR("invalid encoder arguments\n");
  1219. return -EINVAL;
  1220. }
  1221. sde_enc = to_sde_encoder_virt(drm_enc);
  1222. mode_info = &sde_enc->mode_info;
  1223. crtc = sde_enc->crtc;
  1224. if (!sde_enc->crtc) {
  1225. SDE_ERROR("invalid crtc parameter\n");
  1226. return -EINVAL;
  1227. }
  1228. disp_info = &sde_enc->disp_info;
  1229. rsc_config = &sde_enc->rsc_config;
  1230. if (!sde_enc->rsc_client) {
  1231. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1232. return 0;
  1233. }
  1234. /**
  1235. * only primary command mode panel without Qsync can request CMD state.
  1236. * all other panels/displays can request for VID state including
  1237. * secondary command mode panel.
  1238. * Clone mode encoder can request CLK STATE only.
  1239. */
  1240. if (sde_enc->cur_master) {
  1241. qsync_mode = sde_connector_get_qsync_mode(
  1242. sde_enc->cur_master->connector);
  1243. sde_enc->autorefresh_solver_disable =
  1244. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1245. }
  1246. /* left primary encoder keep vote */
  1247. if (sde_encoder_in_clone_mode(drm_enc)) {
  1248. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1249. return 0;
  1250. }
  1251. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1252. (disp_info->display_type && qsync_mode) ||
  1253. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1254. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1255. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1256. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1257. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1258. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1259. drm_for_each_encoder(enc, drm_enc->dev) {
  1260. if (enc->base.id != drm_enc->base.id &&
  1261. sde_encoder_in_cont_splash(enc))
  1262. rsc_state = SDE_RSC_CLK_STATE;
  1263. }
  1264. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1265. MSM_DISPLAY_VIDEO_MODE);
  1266. mode = &sde_enc->crtc->state->mode;
  1267. v_front_porch = mode->vsync_start - mode->vdisplay;
  1268. /* compare specific items and reconfigure the rsc */
  1269. if ((rsc_config->fps != mode_info->frame_rate) ||
  1270. (rsc_config->vtotal != mode_info->vtotal) ||
  1271. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1272. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1273. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1274. rsc_config->fps = mode_info->frame_rate;
  1275. rsc_config->vtotal = mode_info->vtotal;
  1276. /*
  1277. * for video mode, prefill lines should not go beyond vertical
  1278. * front porch for RSCC configuration. This will ensure bw
  1279. * downvotes are not sent within the active region. Additional
  1280. * -1 is to give one line time for rscc mode min_threshold.
  1281. */
  1282. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1283. rsc_config->prefill_lines = v_front_porch - 1;
  1284. else
  1285. rsc_config->prefill_lines = mode_info->prefill_lines;
  1286. rsc_config->jitter_numer = mode_info->jitter_numer;
  1287. rsc_config->jitter_denom = mode_info->jitter_denom;
  1288. sde_enc->rsc_state_init = false;
  1289. }
  1290. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1291. rsc_config->fps, sde_enc->rsc_state_init);
  1292. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1293. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1294. /* update it only once */
  1295. sde_enc->rsc_state_init = true;
  1296. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1297. rsc_state, rsc_config, crtc->base.id,
  1298. &wait_vblank_crtc_id);
  1299. } else {
  1300. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1301. rsc_state, NULL, crtc->base.id,
  1302. &wait_vblank_crtc_id);
  1303. }
  1304. /**
  1305. * if RSC performed a state change that requires a VBLANK wait, it will
  1306. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1307. *
  1308. * if we are the primary display, we will need to enable and wait
  1309. * locally since we hold the commit thread
  1310. *
  1311. * if we are an external display, we must send a signal to the primary
  1312. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1313. * by the primary panel's VBLANK signals
  1314. */
  1315. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1316. if (ret) {
  1317. SDE_ERROR_ENC(sde_enc,
  1318. "sde rsc client update failed ret:%d\n", ret);
  1319. return ret;
  1320. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1321. return ret;
  1322. }
  1323. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1324. sde_enc, wait_vblank_crtc_id);
  1325. return ret;
  1326. }
  1327. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1328. {
  1329. struct sde_encoder_virt *sde_enc;
  1330. int i;
  1331. if (!drm_enc) {
  1332. SDE_ERROR("invalid encoder\n");
  1333. return;
  1334. }
  1335. sde_enc = to_sde_encoder_virt(drm_enc);
  1336. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1337. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1338. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1339. if (phys && phys->ops.irq_control)
  1340. phys->ops.irq_control(phys, enable);
  1341. }
  1342. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1343. }
  1344. /* keep track of the userspace vblank during modeset */
  1345. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1346. u32 sw_event)
  1347. {
  1348. struct sde_encoder_virt *sde_enc;
  1349. bool enable;
  1350. int i;
  1351. if (!drm_enc) {
  1352. SDE_ERROR("invalid encoder\n");
  1353. return;
  1354. }
  1355. sde_enc = to_sde_encoder_virt(drm_enc);
  1356. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1357. sw_event, sde_enc->vblank_enabled);
  1358. /* nothing to do if vblank not enabled by userspace */
  1359. if (!sde_enc->vblank_enabled)
  1360. return;
  1361. /* disable vblank on pre_modeset */
  1362. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1363. enable = false;
  1364. /* enable vblank on post_modeset */
  1365. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1366. enable = true;
  1367. else
  1368. return;
  1369. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1370. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1371. if (phys && phys->ops.control_vblank_irq)
  1372. phys->ops.control_vblank_irq(phys, enable);
  1373. }
  1374. }
  1375. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1376. {
  1377. struct sde_encoder_virt *sde_enc;
  1378. if (!drm_enc)
  1379. return NULL;
  1380. sde_enc = to_sde_encoder_virt(drm_enc);
  1381. return sde_enc->rsc_client;
  1382. }
  1383. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1384. bool enable)
  1385. {
  1386. struct sde_kms *sde_kms;
  1387. struct sde_encoder_virt *sde_enc;
  1388. int rc;
  1389. sde_enc = to_sde_encoder_virt(drm_enc);
  1390. sde_kms = sde_encoder_get_kms(drm_enc);
  1391. if (!sde_kms)
  1392. return -EINVAL;
  1393. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1394. SDE_EVT32(DRMID(drm_enc), enable);
  1395. if (!sde_enc->cur_master) {
  1396. SDE_ERROR("encoder master not set\n");
  1397. return -EINVAL;
  1398. }
  1399. if (enable) {
  1400. /* enable SDE core clks */
  1401. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1402. if (rc < 0) {
  1403. SDE_ERROR("failed to enable power resource %d\n", rc);
  1404. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1405. return rc;
  1406. }
  1407. sde_enc->elevated_ahb_vote = true;
  1408. /* enable DSI clks */
  1409. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1410. true);
  1411. if (rc) {
  1412. SDE_ERROR("failed to enable clk control %d\n", rc);
  1413. pm_runtime_put_sync(drm_enc->dev->dev);
  1414. return rc;
  1415. }
  1416. /* enable all the irq */
  1417. sde_encoder_irq_control(drm_enc, true);
  1418. _sde_encoder_pm_qos_add_request(drm_enc);
  1419. } else {
  1420. _sde_encoder_pm_qos_remove_request(drm_enc);
  1421. /* disable all the irq */
  1422. sde_encoder_irq_control(drm_enc, false);
  1423. /* disable DSI clks */
  1424. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1425. /* disable SDE core clks */
  1426. pm_runtime_put_sync(drm_enc->dev->dev);
  1427. }
  1428. return 0;
  1429. }
  1430. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1431. bool enable, u32 frame_count)
  1432. {
  1433. struct sde_encoder_virt *sde_enc;
  1434. int i;
  1435. if (!drm_enc) {
  1436. SDE_ERROR("invalid encoder\n");
  1437. return;
  1438. }
  1439. sde_enc = to_sde_encoder_virt(drm_enc);
  1440. if (!sde_enc->misr_reconfigure)
  1441. return;
  1442. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1443. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1444. if (!phys || !phys->ops.setup_misr)
  1445. continue;
  1446. phys->ops.setup_misr(phys, enable, frame_count);
  1447. }
  1448. sde_enc->misr_reconfigure = false;
  1449. }
  1450. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1451. unsigned int type, unsigned int code, int value)
  1452. {
  1453. struct drm_encoder *drm_enc = NULL;
  1454. struct sde_encoder_virt *sde_enc = NULL;
  1455. struct msm_drm_thread *disp_thread = NULL;
  1456. struct msm_drm_private *priv = NULL;
  1457. if (!handle || !handle->handler || !handle->handler->private) {
  1458. SDE_ERROR("invalid encoder for the input event\n");
  1459. return;
  1460. }
  1461. drm_enc = (struct drm_encoder *)handle->handler->private;
  1462. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1463. SDE_ERROR("invalid parameters\n");
  1464. return;
  1465. }
  1466. priv = drm_enc->dev->dev_private;
  1467. sde_enc = to_sde_encoder_virt(drm_enc);
  1468. if (!sde_enc->crtc || (sde_enc->crtc->index
  1469. >= ARRAY_SIZE(priv->disp_thread))) {
  1470. SDE_DEBUG_ENC(sde_enc,
  1471. "invalid cached CRTC: %d or crtc index: %d\n",
  1472. sde_enc->crtc == NULL,
  1473. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1474. return;
  1475. }
  1476. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1477. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1478. kthread_queue_work(&disp_thread->worker,
  1479. &sde_enc->input_event_work);
  1480. }
  1481. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1482. {
  1483. struct sde_encoder_virt *sde_enc;
  1484. if (!drm_enc) {
  1485. SDE_ERROR("invalid encoder\n");
  1486. return;
  1487. }
  1488. sde_enc = to_sde_encoder_virt(drm_enc);
  1489. /* return early if there is no state change */
  1490. if (sde_enc->idle_pc_enabled == enable)
  1491. return;
  1492. sde_enc->idle_pc_enabled = enable;
  1493. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1494. SDE_EVT32(sde_enc->idle_pc_enabled);
  1495. }
  1496. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1497. u32 sw_event)
  1498. {
  1499. struct drm_encoder *drm_enc = &sde_enc->base;
  1500. struct msm_drm_private *priv;
  1501. unsigned int lp, idle_pc_duration;
  1502. struct msm_drm_thread *disp_thread;
  1503. /* return early if called from esd thread */
  1504. if (sde_enc->delay_kickoff)
  1505. return;
  1506. /* set idle timeout based on master connector's lp value */
  1507. if (sde_enc->cur_master)
  1508. lp = sde_connector_get_lp(
  1509. sde_enc->cur_master->connector);
  1510. else
  1511. lp = SDE_MODE_DPMS_ON;
  1512. if (lp == SDE_MODE_DPMS_LP2)
  1513. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1514. else
  1515. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1516. priv = drm_enc->dev->dev_private;
  1517. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1518. kthread_mod_delayed_work(
  1519. &disp_thread->worker,
  1520. &sde_enc->delayed_off_work,
  1521. msecs_to_jiffies(idle_pc_duration));
  1522. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1523. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1524. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1525. sw_event);
  1526. }
  1527. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1528. u32 sw_event)
  1529. {
  1530. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1531. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1532. sw_event);
  1533. }
  1534. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1535. u32 sw_event)
  1536. {
  1537. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1538. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1539. else
  1540. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1541. }
  1542. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1543. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1544. {
  1545. int ret = 0;
  1546. mutex_lock(&sde_enc->rc_lock);
  1547. /* return if the resource control is already in ON state */
  1548. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1549. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1550. sw_event);
  1551. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1552. SDE_EVTLOG_FUNC_CASE1);
  1553. goto end;
  1554. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1555. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1556. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1557. sw_event, sde_enc->rc_state);
  1558. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1559. SDE_EVTLOG_ERROR);
  1560. goto end;
  1561. }
  1562. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1563. sde_encoder_irq_control(drm_enc, true);
  1564. _sde_encoder_pm_qos_add_request(drm_enc);
  1565. } else {
  1566. /* enable all the clks and resources */
  1567. ret = _sde_encoder_resource_control_helper(drm_enc,
  1568. true);
  1569. if (ret) {
  1570. SDE_ERROR_ENC(sde_enc,
  1571. "sw_event:%d, rc in state %d\n",
  1572. sw_event, sde_enc->rc_state);
  1573. SDE_EVT32(DRMID(drm_enc), sw_event,
  1574. sde_enc->rc_state,
  1575. SDE_EVTLOG_ERROR);
  1576. goto end;
  1577. }
  1578. _sde_encoder_update_rsc_client(drm_enc, true);
  1579. }
  1580. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1581. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1582. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1583. end:
  1584. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1585. mutex_unlock(&sde_enc->rc_lock);
  1586. return ret;
  1587. }
  1588. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1589. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1590. {
  1591. /* cancel delayed off work, if any */
  1592. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1593. mutex_lock(&sde_enc->rc_lock);
  1594. if (is_vid_mode &&
  1595. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1596. sde_encoder_irq_control(drm_enc, true);
  1597. }
  1598. /* skip if is already OFF or IDLE, resources are off already */
  1599. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1600. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1601. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1602. sw_event, sde_enc->rc_state);
  1603. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1604. SDE_EVTLOG_FUNC_CASE3);
  1605. goto end;
  1606. }
  1607. /**
  1608. * IRQs are still enabled currently, which allows wait for
  1609. * VBLANK which RSC may require to correctly transition to OFF
  1610. */
  1611. _sde_encoder_update_rsc_client(drm_enc, false);
  1612. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1613. SDE_ENC_RC_STATE_PRE_OFF,
  1614. SDE_EVTLOG_FUNC_CASE3);
  1615. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1616. end:
  1617. mutex_unlock(&sde_enc->rc_lock);
  1618. return 0;
  1619. }
  1620. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1621. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1622. {
  1623. int ret = 0;
  1624. mutex_lock(&sde_enc->rc_lock);
  1625. /* return if the resource control is already in OFF state */
  1626. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1627. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1628. sw_event);
  1629. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1630. SDE_EVTLOG_FUNC_CASE4);
  1631. goto end;
  1632. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1633. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1634. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1635. sw_event, sde_enc->rc_state);
  1636. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1637. SDE_EVTLOG_ERROR);
  1638. ret = -EINVAL;
  1639. goto end;
  1640. }
  1641. /**
  1642. * expect to arrive here only if in either idle state or pre-off
  1643. * and in IDLE state the resources are already disabled
  1644. */
  1645. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1646. _sde_encoder_resource_control_helper(drm_enc, false);
  1647. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1648. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1649. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1650. end:
  1651. mutex_unlock(&sde_enc->rc_lock);
  1652. return ret;
  1653. }
  1654. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1655. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1656. {
  1657. int ret = 0;
  1658. mutex_lock(&sde_enc->rc_lock);
  1659. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1660. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1661. sw_event);
  1662. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1663. SDE_EVTLOG_FUNC_CASE5);
  1664. goto end;
  1665. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1666. /* enable all the clks and resources */
  1667. ret = _sde_encoder_resource_control_helper(drm_enc,
  1668. true);
  1669. if (ret) {
  1670. SDE_ERROR_ENC(sde_enc,
  1671. "sw_event:%d, rc in state %d\n",
  1672. sw_event, sde_enc->rc_state);
  1673. SDE_EVT32(DRMID(drm_enc), sw_event,
  1674. sde_enc->rc_state,
  1675. SDE_EVTLOG_ERROR);
  1676. goto end;
  1677. }
  1678. _sde_encoder_update_rsc_client(drm_enc, true);
  1679. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1680. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1681. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1682. }
  1683. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1684. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1685. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1686. _sde_encoder_pm_qos_remove_request(drm_enc);
  1687. end:
  1688. mutex_unlock(&sde_enc->rc_lock);
  1689. return ret;
  1690. }
  1691. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1692. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1693. {
  1694. int ret = 0;
  1695. mutex_lock(&sde_enc->rc_lock);
  1696. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1697. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1698. sw_event);
  1699. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1700. SDE_EVTLOG_FUNC_CASE5);
  1701. goto end;
  1702. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1703. SDE_ERROR_ENC(sde_enc,
  1704. "sw_event:%d, rc:%d !MODESET state\n",
  1705. sw_event, sde_enc->rc_state);
  1706. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1707. SDE_EVTLOG_ERROR);
  1708. ret = -EINVAL;
  1709. goto end;
  1710. }
  1711. _sde_encoder_update_rsc_client(drm_enc, true);
  1712. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1713. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1714. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1715. _sde_encoder_pm_qos_add_request(drm_enc);
  1716. end:
  1717. mutex_unlock(&sde_enc->rc_lock);
  1718. return ret;
  1719. }
  1720. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1721. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1722. {
  1723. struct msm_drm_private *priv;
  1724. struct sde_kms *sde_kms;
  1725. struct drm_crtc *crtc = drm_enc->crtc;
  1726. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1727. struct sde_connector *sde_conn;
  1728. priv = drm_enc->dev->dev_private;
  1729. sde_kms = to_sde_kms(priv->kms);
  1730. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1731. mutex_lock(&sde_enc->rc_lock);
  1732. if (sde_conn->panel_dead) {
  1733. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1734. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1735. goto end;
  1736. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1737. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1738. sw_event, sde_enc->rc_state);
  1739. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1740. goto end;
  1741. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1742. sde_crtc->kickoff_in_progress) {
  1743. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1744. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1745. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1746. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1747. goto end;
  1748. }
  1749. if (is_vid_mode) {
  1750. sde_encoder_irq_control(drm_enc, false);
  1751. _sde_encoder_pm_qos_remove_request(drm_enc);
  1752. } else {
  1753. /* disable all the clks and resources */
  1754. _sde_encoder_update_rsc_client(drm_enc, false);
  1755. _sde_encoder_resource_control_helper(drm_enc, false);
  1756. if (!sde_kms->perf.bw_vote_mode)
  1757. memset(&sde_crtc->cur_perf, 0,
  1758. sizeof(struct sde_core_perf_params));
  1759. }
  1760. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1761. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1762. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1763. end:
  1764. mutex_unlock(&sde_enc->rc_lock);
  1765. return 0;
  1766. }
  1767. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1768. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1769. struct msm_drm_private *priv, bool is_vid_mode)
  1770. {
  1771. bool autorefresh_enabled = false;
  1772. struct msm_drm_thread *disp_thread;
  1773. int ret = 0;
  1774. if (!sde_enc->crtc ||
  1775. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1776. SDE_DEBUG_ENC(sde_enc,
  1777. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1778. sde_enc->crtc == NULL,
  1779. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1780. sw_event);
  1781. return -EINVAL;
  1782. }
  1783. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1784. mutex_lock(&sde_enc->rc_lock);
  1785. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1786. if (sde_enc->cur_master &&
  1787. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1788. autorefresh_enabled =
  1789. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1790. sde_enc->cur_master);
  1791. if (autorefresh_enabled) {
  1792. SDE_DEBUG_ENC(sde_enc,
  1793. "not handling early wakeup since auto refresh is enabled\n");
  1794. goto end;
  1795. }
  1796. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1797. kthread_mod_delayed_work(&disp_thread->worker,
  1798. &sde_enc->delayed_off_work,
  1799. msecs_to_jiffies(
  1800. IDLE_POWERCOLLAPSE_DURATION));
  1801. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1802. /* enable all the clks and resources */
  1803. ret = _sde_encoder_resource_control_helper(drm_enc,
  1804. true);
  1805. if (ret) {
  1806. SDE_ERROR_ENC(sde_enc,
  1807. "sw_event:%d, rc in state %d\n",
  1808. sw_event, sde_enc->rc_state);
  1809. SDE_EVT32(DRMID(drm_enc), sw_event,
  1810. sde_enc->rc_state,
  1811. SDE_EVTLOG_ERROR);
  1812. goto end;
  1813. }
  1814. _sde_encoder_update_rsc_client(drm_enc, true);
  1815. /*
  1816. * In some cases, commit comes with slight delay
  1817. * (> 80 ms)after early wake up, prevent clock switch
  1818. * off to avoid jank in next update. So, increase the
  1819. * command mode idle timeout sufficiently to prevent
  1820. * such case.
  1821. */
  1822. kthread_mod_delayed_work(&disp_thread->worker,
  1823. &sde_enc->delayed_off_work,
  1824. msecs_to_jiffies(
  1825. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1826. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1827. }
  1828. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1829. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1830. end:
  1831. mutex_unlock(&sde_enc->rc_lock);
  1832. return ret;
  1833. }
  1834. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1835. u32 sw_event)
  1836. {
  1837. struct sde_encoder_virt *sde_enc;
  1838. struct msm_drm_private *priv;
  1839. int ret = 0;
  1840. bool is_vid_mode = false;
  1841. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1842. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1843. sw_event);
  1844. return -EINVAL;
  1845. }
  1846. sde_enc = to_sde_encoder_virt(drm_enc);
  1847. priv = drm_enc->dev->dev_private;
  1848. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1849. is_vid_mode = true;
  1850. /*
  1851. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1852. * events and return early for other events (ie wb display).
  1853. */
  1854. if (!sde_enc->idle_pc_enabled &&
  1855. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1856. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1857. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1858. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1859. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1860. return 0;
  1861. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1862. sw_event, sde_enc->idle_pc_enabled);
  1863. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1864. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1865. switch (sw_event) {
  1866. case SDE_ENC_RC_EVENT_KICKOFF:
  1867. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1868. is_vid_mode);
  1869. break;
  1870. case SDE_ENC_RC_EVENT_PRE_STOP:
  1871. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1872. is_vid_mode);
  1873. break;
  1874. case SDE_ENC_RC_EVENT_STOP:
  1875. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1876. break;
  1877. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1878. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1879. break;
  1880. case SDE_ENC_RC_EVENT_POST_MODESET:
  1881. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1882. break;
  1883. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1884. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1885. is_vid_mode);
  1886. break;
  1887. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1888. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1889. priv, is_vid_mode);
  1890. break;
  1891. default:
  1892. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1893. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1894. break;
  1895. }
  1896. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1897. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1898. return ret;
  1899. }
  1900. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1901. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1902. {
  1903. int i = 0;
  1904. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1905. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1906. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1907. if (poms_to_vid)
  1908. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1909. else if (poms_to_cmd)
  1910. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1911. _sde_encoder_update_rsc_client(drm_enc, true);
  1912. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1913. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1914. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1915. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1916. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1917. SDE_EVTLOG_FUNC_CASE1);
  1918. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1919. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1920. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1921. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1922. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1923. SDE_EVTLOG_FUNC_CASE2);
  1924. }
  1925. }
  1926. struct drm_connector *sde_encoder_get_connector(
  1927. struct drm_device *dev, struct drm_encoder *drm_enc)
  1928. {
  1929. struct drm_connector_list_iter conn_iter;
  1930. struct drm_connector *conn = NULL, *conn_search;
  1931. drm_connector_list_iter_begin(dev, &conn_iter);
  1932. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1933. if (conn_search->encoder == drm_enc) {
  1934. conn = conn_search;
  1935. break;
  1936. }
  1937. }
  1938. drm_connector_list_iter_end(&conn_iter);
  1939. return conn;
  1940. }
  1941. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1942. {
  1943. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1944. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1945. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1946. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1947. struct sde_rm_hw_request request_hw;
  1948. int i, j;
  1949. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1950. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1951. sde_enc->hw_pp[i] = NULL;
  1952. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1953. break;
  1954. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1955. }
  1956. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1957. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1958. if (phys) {
  1959. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1960. SDE_HW_BLK_QDSS);
  1961. for (j = 0; j < QDSS_MAX; j++) {
  1962. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1963. phys->hw_qdss =
  1964. (struct sde_hw_qdss *)qdss_iter.hw;
  1965. break;
  1966. }
  1967. }
  1968. }
  1969. }
  1970. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1971. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1972. sde_enc->hw_dsc[i] = NULL;
  1973. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1974. break;
  1975. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1976. }
  1977. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1978. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1979. sde_enc->hw_vdc[i] = NULL;
  1980. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1981. break;
  1982. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1983. }
  1984. /* Get PP for DSC configuration */
  1985. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1986. struct sde_hw_pingpong *pp = NULL;
  1987. unsigned long features = 0;
  1988. if (!sde_enc->hw_dsc[i])
  1989. continue;
  1990. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1991. request_hw.type = SDE_HW_BLK_PINGPONG;
  1992. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1993. break;
  1994. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1995. features = pp->ops.get_hw_caps(pp);
  1996. if (test_bit(SDE_PINGPONG_DSC, &features))
  1997. sde_enc->hw_dsc_pp[i] = pp;
  1998. else
  1999. sde_enc->hw_dsc_pp[i] = NULL;
  2000. }
  2001. }
  2002. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2003. struct msm_display_mode *msm_mode, bool pre_modeset)
  2004. {
  2005. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2006. enum sde_intf_mode intf_mode;
  2007. int ret;
  2008. bool is_cmd_mode = false;
  2009. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2010. is_cmd_mode = true;
  2011. if (pre_modeset) {
  2012. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2013. if (msm_is_mode_seamless_dms(msm_mode) ||
  2014. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2015. is_cmd_mode)) {
  2016. /* restore resource state before releasing them */
  2017. ret = sde_encoder_resource_control(drm_enc,
  2018. SDE_ENC_RC_EVENT_PRE_MODESET);
  2019. if (ret) {
  2020. SDE_ERROR_ENC(sde_enc,
  2021. "sde resource control failed: %d\n",
  2022. ret);
  2023. return ret;
  2024. }
  2025. /*
  2026. * Disable dce before switching the mode and after pre-
  2027. * modeset to guarantee previous kickoff has finished.
  2028. */
  2029. sde_encoder_dce_disable(sde_enc);
  2030. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2031. _sde_encoder_modeset_helper_locked(drm_enc,
  2032. SDE_ENC_RC_EVENT_PRE_MODESET);
  2033. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2034. msm_mode);
  2035. }
  2036. } else {
  2037. if (msm_is_mode_seamless_dms(msm_mode) ||
  2038. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2039. is_cmd_mode))
  2040. sde_encoder_resource_control(&sde_enc->base,
  2041. SDE_ENC_RC_EVENT_POST_MODESET);
  2042. else if (msm_is_mode_seamless_poms(msm_mode))
  2043. _sde_encoder_modeset_helper_locked(drm_enc,
  2044. SDE_ENC_RC_EVENT_POST_MODESET);
  2045. }
  2046. return 0;
  2047. }
  2048. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2049. struct drm_display_mode *mode,
  2050. struct drm_display_mode *adj_mode)
  2051. {
  2052. struct sde_encoder_virt *sde_enc;
  2053. struct sde_kms *sde_kms;
  2054. struct drm_connector *conn;
  2055. struct sde_connector_state *c_state;
  2056. struct msm_display_mode *msm_mode;
  2057. int i = 0, ret;
  2058. int num_lm, num_intf, num_pp_per_intf;
  2059. if (!drm_enc) {
  2060. SDE_ERROR("invalid encoder\n");
  2061. return;
  2062. }
  2063. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2064. SDE_ERROR("power resource is not enabled\n");
  2065. return;
  2066. }
  2067. sde_kms = sde_encoder_get_kms(drm_enc);
  2068. if (!sde_kms)
  2069. return;
  2070. sde_enc = to_sde_encoder_virt(drm_enc);
  2071. SDE_DEBUG_ENC(sde_enc, "\n");
  2072. SDE_EVT32(DRMID(drm_enc));
  2073. /*
  2074. * cache the crtc in sde_enc on enable for duration of use case
  2075. * for correctly servicing asynchronous irq events and timers
  2076. */
  2077. if (!drm_enc->crtc) {
  2078. SDE_ERROR("invalid crtc\n");
  2079. return;
  2080. }
  2081. sde_enc->crtc = drm_enc->crtc;
  2082. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2083. /* get and store the mode_info */
  2084. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2085. if (!conn) {
  2086. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2087. return;
  2088. } else if (!conn->state) {
  2089. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2090. return;
  2091. }
  2092. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2093. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2094. c_state = to_sde_connector_state(conn->state);
  2095. if (!c_state) {
  2096. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2097. return;
  2098. }
  2099. /* cancel delayed off work, if any */
  2100. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2101. /* release resources before seamless mode change */
  2102. msm_mode = &c_state->msm_mode;
  2103. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  2104. if (ret)
  2105. return;
  2106. /* reserve dynamic resources now, indicating non test-only */
  2107. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2108. if (ret) {
  2109. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2110. return;
  2111. }
  2112. /* assign the reserved HW blocks to this encoder */
  2113. _sde_encoder_virt_populate_hw_res(drm_enc);
  2114. /* determine left HW PP block to map to INTF */
  2115. num_lm = sde_enc->mode_info.topology.num_lm;
  2116. num_intf = sde_enc->mode_info.topology.num_intf;
  2117. num_pp_per_intf = num_lm / num_intf;
  2118. if (!num_pp_per_intf)
  2119. num_pp_per_intf = 1;
  2120. /* perform mode_set on phys_encs */
  2121. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2122. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2123. if (phys) {
  2124. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2125. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2126. i, num_pp_per_intf);
  2127. return;
  2128. }
  2129. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2130. phys->connector = conn;
  2131. if (phys->ops.mode_set)
  2132. phys->ops.mode_set(phys, mode, adj_mode);
  2133. }
  2134. }
  2135. /* update resources after seamless mode change */
  2136. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2137. }
  2138. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2139. {
  2140. struct sde_encoder_virt *sde_enc;
  2141. struct sde_encoder_phys *phys;
  2142. int i;
  2143. if (!drm_enc) {
  2144. SDE_ERROR("invalid parameters\n");
  2145. return;
  2146. }
  2147. sde_enc = to_sde_encoder_virt(drm_enc);
  2148. if (!sde_enc) {
  2149. SDE_ERROR("invalid sde encoder\n");
  2150. return;
  2151. }
  2152. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2153. phys = sde_enc->phys_encs[i];
  2154. if (phys && phys->ops.control_te)
  2155. phys->ops.control_te(phys, enable);
  2156. }
  2157. }
  2158. static int _sde_encoder_input_connect(struct input_handler *handler,
  2159. struct input_dev *dev, const struct input_device_id *id)
  2160. {
  2161. struct input_handle *handle;
  2162. int rc = 0;
  2163. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2164. if (!handle)
  2165. return -ENOMEM;
  2166. handle->dev = dev;
  2167. handle->handler = handler;
  2168. handle->name = handler->name;
  2169. rc = input_register_handle(handle);
  2170. if (rc) {
  2171. pr_err("failed to register input handle\n");
  2172. goto error;
  2173. }
  2174. rc = input_open_device(handle);
  2175. if (rc) {
  2176. pr_err("failed to open input device\n");
  2177. goto error_unregister;
  2178. }
  2179. return 0;
  2180. error_unregister:
  2181. input_unregister_handle(handle);
  2182. error:
  2183. kfree(handle);
  2184. return rc;
  2185. }
  2186. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2187. {
  2188. input_close_device(handle);
  2189. input_unregister_handle(handle);
  2190. kfree(handle);
  2191. }
  2192. /**
  2193. * Structure for specifying event parameters on which to receive callbacks.
  2194. * This structure will trigger a callback in case of a touch event (specified by
  2195. * EV_ABS) where there is a change in X and Y coordinates,
  2196. */
  2197. static const struct input_device_id sde_input_ids[] = {
  2198. {
  2199. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2200. .evbit = { BIT_MASK(EV_ABS) },
  2201. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2202. BIT_MASK(ABS_MT_POSITION_X) |
  2203. BIT_MASK(ABS_MT_POSITION_Y) },
  2204. },
  2205. { },
  2206. };
  2207. static void _sde_encoder_input_handler_register(
  2208. struct drm_encoder *drm_enc)
  2209. {
  2210. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2211. int rc;
  2212. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2213. !sde_enc->input_event_enabled)
  2214. return;
  2215. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2216. sde_enc->input_handler->private = sde_enc;
  2217. /* register input handler if not already registered */
  2218. rc = input_register_handler(sde_enc->input_handler);
  2219. if (rc) {
  2220. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2221. rc);
  2222. kfree(sde_enc->input_handler);
  2223. }
  2224. }
  2225. }
  2226. static void _sde_encoder_input_handler_unregister(
  2227. struct drm_encoder *drm_enc)
  2228. {
  2229. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2230. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2231. !sde_enc->input_event_enabled)
  2232. return;
  2233. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2234. input_unregister_handler(sde_enc->input_handler);
  2235. sde_enc->input_handler->private = NULL;
  2236. }
  2237. }
  2238. static int _sde_encoder_input_handler(
  2239. struct sde_encoder_virt *sde_enc)
  2240. {
  2241. struct input_handler *input_handler = NULL;
  2242. int rc = 0;
  2243. if (sde_enc->input_handler) {
  2244. SDE_ERROR_ENC(sde_enc,
  2245. "input_handle is active. unexpected\n");
  2246. return -EINVAL;
  2247. }
  2248. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2249. if (!input_handler)
  2250. return -ENOMEM;
  2251. input_handler->event = sde_encoder_input_event_handler;
  2252. input_handler->connect = _sde_encoder_input_connect;
  2253. input_handler->disconnect = _sde_encoder_input_disconnect;
  2254. input_handler->name = "sde";
  2255. input_handler->id_table = sde_input_ids;
  2256. sde_enc->input_handler = input_handler;
  2257. return rc;
  2258. }
  2259. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2260. {
  2261. struct sde_encoder_virt *sde_enc = NULL;
  2262. struct sde_kms *sde_kms;
  2263. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2264. SDE_ERROR("invalid parameters\n");
  2265. return;
  2266. }
  2267. sde_kms = sde_encoder_get_kms(drm_enc);
  2268. if (!sde_kms)
  2269. return;
  2270. sde_enc = to_sde_encoder_virt(drm_enc);
  2271. if (!sde_enc || !sde_enc->cur_master) {
  2272. SDE_DEBUG("invalid sde encoder/master\n");
  2273. return;
  2274. }
  2275. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2276. sde_enc->cur_master->hw_mdptop &&
  2277. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2278. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2279. sde_enc->cur_master->hw_mdptop);
  2280. if (sde_enc->cur_master->hw_mdptop &&
  2281. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2282. !sde_in_trusted_vm(sde_kms))
  2283. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2284. sde_enc->cur_master->hw_mdptop,
  2285. sde_kms->catalog);
  2286. if (sde_enc->cur_master->hw_ctl &&
  2287. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2288. !sde_enc->cur_master->cont_splash_enabled)
  2289. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2290. sde_enc->cur_master->hw_ctl,
  2291. &sde_enc->cur_master->intf_cfg_v1);
  2292. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2293. sde_encoder_control_te(drm_enc, true);
  2294. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2295. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2296. }
  2297. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2298. {
  2299. struct sde_kms *sde_kms;
  2300. void *dither_cfg = NULL;
  2301. int ret = 0, i = 0;
  2302. size_t len = 0;
  2303. enum sde_rm_topology_name topology;
  2304. struct drm_encoder *drm_enc;
  2305. struct msm_display_dsc_info *dsc = NULL;
  2306. struct sde_encoder_virt *sde_enc;
  2307. struct sde_hw_pingpong *hw_pp;
  2308. u32 bpp, bpc;
  2309. int num_lm;
  2310. if (!phys || !phys->connector || !phys->hw_pp ||
  2311. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2312. return;
  2313. sde_kms = sde_encoder_get_kms(phys->parent);
  2314. if (!sde_kms)
  2315. return;
  2316. topology = sde_connector_get_topology_name(phys->connector);
  2317. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2318. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2319. (phys->split_role == ENC_ROLE_SLAVE)))
  2320. return;
  2321. drm_enc = phys->parent;
  2322. sde_enc = to_sde_encoder_virt(drm_enc);
  2323. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2324. bpc = dsc->config.bits_per_component;
  2325. bpp = dsc->config.bits_per_pixel;
  2326. /* disable dither for 10 bpp or 10bpc dsc config */
  2327. if (bpp == 10 || bpc == 10) {
  2328. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2329. return;
  2330. }
  2331. ret = sde_connector_get_dither_cfg(phys->connector,
  2332. phys->connector->state, &dither_cfg,
  2333. &len, sde_enc->idle_pc_restore);
  2334. /* skip reg writes when return values are invalid or no data */
  2335. if (ret && ret == -ENODATA)
  2336. return;
  2337. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2338. for (i = 0; i < num_lm; i++) {
  2339. hw_pp = sde_enc->hw_pp[i];
  2340. phys->hw_pp->ops.setup_dither(hw_pp,
  2341. dither_cfg, len);
  2342. }
  2343. }
  2344. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2345. {
  2346. struct sde_encoder_virt *sde_enc = NULL;
  2347. int i;
  2348. if (!drm_enc) {
  2349. SDE_ERROR("invalid encoder\n");
  2350. return;
  2351. }
  2352. sde_enc = to_sde_encoder_virt(drm_enc);
  2353. if (!sde_enc->cur_master) {
  2354. SDE_DEBUG("virt encoder has no master\n");
  2355. return;
  2356. }
  2357. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2358. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2359. sde_enc->idle_pc_restore = true;
  2360. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2361. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2362. if (!phys)
  2363. continue;
  2364. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2365. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2366. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2367. phys->ops.restore(phys);
  2368. _sde_encoder_setup_dither(phys);
  2369. }
  2370. if (sde_enc->cur_master->ops.restore)
  2371. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2372. _sde_encoder_virt_enable_helper(drm_enc);
  2373. }
  2374. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2375. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2376. {
  2377. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2378. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2379. int i;
  2380. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2381. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2382. if (!phys)
  2383. continue;
  2384. phys->comp_type = comp_info->comp_type;
  2385. phys->comp_ratio = comp_info->comp_ratio;
  2386. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2387. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2388. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2389. phys->dsc_extra_pclk_cycle_cnt =
  2390. comp_info->dsc_info.pclk_per_line;
  2391. phys->dsc_extra_disp_width =
  2392. comp_info->dsc_info.extra_width;
  2393. phys->dce_bytes_per_line =
  2394. comp_info->dsc_info.bytes_per_pkt *
  2395. comp_info->dsc_info.pkt_per_line;
  2396. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2397. phys->dce_bytes_per_line =
  2398. comp_info->vdc_info.bytes_per_pkt *
  2399. comp_info->vdc_info.pkt_per_line;
  2400. }
  2401. if (phys != sde_enc->cur_master) {
  2402. /**
  2403. * on DMS request, the encoder will be enabled
  2404. * already. Invoke restore to reconfigure the
  2405. * new mode.
  2406. */
  2407. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2408. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2409. phys->ops.restore)
  2410. phys->ops.restore(phys);
  2411. else if (phys->ops.enable)
  2412. phys->ops.enable(phys);
  2413. }
  2414. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2415. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2416. phys->ops.setup_misr(phys, true,
  2417. sde_enc->misr_frame_count);
  2418. }
  2419. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2420. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2421. sde_enc->cur_master->ops.restore)
  2422. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2423. else if (sde_enc->cur_master->ops.enable)
  2424. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2425. }
  2426. static void sde_encoder_off_work(struct kthread_work *work)
  2427. {
  2428. struct sde_encoder_virt *sde_enc = container_of(work,
  2429. struct sde_encoder_virt, delayed_off_work.work);
  2430. struct drm_encoder *drm_enc;
  2431. if (!sde_enc) {
  2432. SDE_ERROR("invalid sde encoder\n");
  2433. return;
  2434. }
  2435. drm_enc = &sde_enc->base;
  2436. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2437. sde_encoder_idle_request(drm_enc);
  2438. SDE_ATRACE_END("sde_encoder_off_work");
  2439. }
  2440. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2441. {
  2442. struct sde_encoder_virt *sde_enc = NULL;
  2443. int i, ret = 0;
  2444. struct sde_connector_state *c_state;
  2445. struct drm_display_mode *cur_mode = NULL;
  2446. struct msm_display_mode *msm_mode;
  2447. if (!drm_enc || !drm_enc->crtc) {
  2448. SDE_ERROR("invalid encoder\n");
  2449. return;
  2450. }
  2451. sde_enc = to_sde_encoder_virt(drm_enc);
  2452. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2453. SDE_ERROR("power resource is not enabled\n");
  2454. return;
  2455. }
  2456. if (!sde_enc->crtc)
  2457. sde_enc->crtc = drm_enc->crtc;
  2458. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2459. SDE_DEBUG_ENC(sde_enc, "\n");
  2460. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2461. sde_enc->cur_master = NULL;
  2462. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2463. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2464. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2465. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2466. sde_enc->cur_master = phys;
  2467. break;
  2468. }
  2469. }
  2470. if (!sde_enc->cur_master) {
  2471. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2472. return;
  2473. }
  2474. _sde_encoder_input_handler_register(drm_enc);
  2475. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2476. if (!c_state) {
  2477. SDE_ERROR("invalid connector state\n");
  2478. return;
  2479. }
  2480. msm_mode = &c_state->msm_mode;
  2481. if ((drm_enc->crtc->state->connectors_changed &&
  2482. sde_encoder_in_clone_mode(drm_enc)) ||
  2483. !(msm_is_mode_seamless_vrr(msm_mode)
  2484. || msm_is_mode_seamless_dms(msm_mode)
  2485. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2486. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2487. sde_encoder_off_work);
  2488. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2489. if (ret) {
  2490. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2491. ret);
  2492. return;
  2493. }
  2494. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2495. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2496. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2497. _sde_encoder_virt_enable_helper(drm_enc);
  2498. }
  2499. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2500. {
  2501. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2502. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2503. int i = 0;
  2504. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2505. if (sde_enc->phys_encs[i]) {
  2506. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2507. sde_enc->phys_encs[i]->connector = NULL;
  2508. }
  2509. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2510. }
  2511. sde_enc->cur_master = NULL;
  2512. /*
  2513. * clear the cached crtc in sde_enc on use case finish, after all the
  2514. * outstanding events and timers have been completed
  2515. */
  2516. sde_enc->crtc = NULL;
  2517. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2518. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2519. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2520. }
  2521. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2522. {
  2523. struct sde_encoder_virt *sde_enc = NULL;
  2524. struct sde_kms *sde_kms;
  2525. enum sde_intf_mode intf_mode;
  2526. int ret, i = 0;
  2527. if (!drm_enc) {
  2528. SDE_ERROR("invalid encoder\n");
  2529. return;
  2530. } else if (!drm_enc->dev) {
  2531. SDE_ERROR("invalid dev\n");
  2532. return;
  2533. } else if (!drm_enc->dev->dev_private) {
  2534. SDE_ERROR("invalid dev_private\n");
  2535. return;
  2536. }
  2537. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2538. SDE_ERROR("power resource is not enabled\n");
  2539. return;
  2540. }
  2541. sde_enc = to_sde_encoder_virt(drm_enc);
  2542. SDE_DEBUG_ENC(sde_enc, "\n");
  2543. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2544. if (!sde_kms)
  2545. return;
  2546. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2547. SDE_EVT32(DRMID(drm_enc));
  2548. /* wait for idle */
  2549. if (!sde_encoder_in_clone_mode(drm_enc))
  2550. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2551. _sde_encoder_input_handler_unregister(drm_enc);
  2552. /*
  2553. * For primary command mode and video mode encoders, execute the
  2554. * resource control pre-stop operations before the physical encoders
  2555. * are disabled, to allow the rsc to transition its states properly.
  2556. *
  2557. * For other encoder types, rsc should not be enabled until after
  2558. * they have been fully disabled, so delay the pre-stop operations
  2559. * until after the physical disable calls have returned.
  2560. */
  2561. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2562. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2563. sde_encoder_resource_control(drm_enc,
  2564. SDE_ENC_RC_EVENT_PRE_STOP);
  2565. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2566. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2567. if (phys && phys->ops.disable)
  2568. phys->ops.disable(phys);
  2569. }
  2570. } else {
  2571. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2572. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2573. if (phys && phys->ops.disable)
  2574. phys->ops.disable(phys);
  2575. }
  2576. sde_encoder_resource_control(drm_enc,
  2577. SDE_ENC_RC_EVENT_PRE_STOP);
  2578. }
  2579. /*
  2580. * disable dce after the transfer is complete (for command mode)
  2581. * and after physical encoder is disabled, to make sure timing
  2582. * engine is already disabled (for video mode).
  2583. */
  2584. if (!sde_in_trusted_vm(sde_kms))
  2585. sde_encoder_dce_disable(sde_enc);
  2586. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2587. /* reset connector topology name property */
  2588. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2589. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2590. ret = sde_rm_update_topology(&sde_kms->rm,
  2591. sde_enc->cur_master->connector->state, NULL);
  2592. if (ret) {
  2593. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2594. return;
  2595. }
  2596. }
  2597. if (!sde_encoder_in_clone_mode(drm_enc))
  2598. sde_encoder_virt_reset(drm_enc);
  2599. }
  2600. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2601. struct sde_encoder_phys_wb *wb_enc)
  2602. {
  2603. struct sde_encoder_virt *sde_enc;
  2604. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2605. struct sde_ctl_flush_cfg cfg;
  2606. ctl->ops.reset(ctl);
  2607. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2608. if (wb_enc) {
  2609. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2610. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2611. false, phys_enc->hw_pp->idx);
  2612. if (ctl->ops.update_bitmask)
  2613. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2614. wb_enc->hw_wb->idx, true);
  2615. }
  2616. } else {
  2617. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2618. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2619. phys_enc->hw_intf, false,
  2620. phys_enc->hw_pp->idx);
  2621. if (ctl->ops.update_bitmask)
  2622. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2623. phys_enc->hw_intf->idx, true);
  2624. }
  2625. }
  2626. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2627. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2628. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2629. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2630. phys_enc->hw_pp->merge_3d->idx, true);
  2631. }
  2632. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2633. phys_enc->hw_pp) {
  2634. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2635. false, phys_enc->hw_pp->idx);
  2636. if (ctl->ops.update_bitmask)
  2637. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2638. phys_enc->hw_cdm->idx, true);
  2639. }
  2640. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2641. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2642. ctl->ops.reset_post_disable)
  2643. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2644. phys_enc->hw_pp->merge_3d ?
  2645. phys_enc->hw_pp->merge_3d->idx : 0);
  2646. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2647. ctl->ops.get_pending_flush(ctl, &cfg);
  2648. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2649. ctl->ops.trigger_flush(ctl);
  2650. ctl->ops.trigger_start(ctl);
  2651. ctl->ops.clear_pending_flush(ctl);
  2652. }
  2653. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2654. enum sde_intf_type type, u32 controller_id)
  2655. {
  2656. int i = 0;
  2657. for (i = 0; i < catalog->intf_count; i++) {
  2658. if (catalog->intf[i].type == type
  2659. && catalog->intf[i].controller_id == controller_id) {
  2660. return catalog->intf[i].id;
  2661. }
  2662. }
  2663. return INTF_MAX;
  2664. }
  2665. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2666. enum sde_intf_type type, u32 controller_id)
  2667. {
  2668. if (controller_id < catalog->wb_count)
  2669. return catalog->wb[controller_id].id;
  2670. return WB_MAX;
  2671. }
  2672. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2673. struct drm_crtc *crtc)
  2674. {
  2675. struct sde_hw_uidle *uidle;
  2676. struct sde_uidle_cntr cntr;
  2677. struct sde_uidle_status status;
  2678. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2679. pr_err("invalid params %d %d\n",
  2680. !sde_kms, !crtc);
  2681. return;
  2682. }
  2683. /* check if perf counters are enabled and setup */
  2684. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2685. return;
  2686. uidle = sde_kms->hw_uidle;
  2687. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2688. && uidle->ops.uidle_get_status) {
  2689. uidle->ops.uidle_get_status(uidle, &status);
  2690. trace_sde_perf_uidle_status(
  2691. crtc->base.id,
  2692. status.uidle_danger_status_0,
  2693. status.uidle_danger_status_1,
  2694. status.uidle_safe_status_0,
  2695. status.uidle_safe_status_1,
  2696. status.uidle_idle_status_0,
  2697. status.uidle_idle_status_1,
  2698. status.uidle_fal_status_0,
  2699. status.uidle_fal_status_1,
  2700. status.uidle_status,
  2701. status.uidle_en_fal10);
  2702. }
  2703. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2704. && uidle->ops.uidle_get_cntr) {
  2705. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2706. trace_sde_perf_uidle_cntr(
  2707. crtc->base.id,
  2708. cntr.fal1_gate_cntr,
  2709. cntr.fal10_gate_cntr,
  2710. cntr.fal_wait_gate_cntr,
  2711. cntr.fal1_num_transitions_cntr,
  2712. cntr.fal10_num_transitions_cntr,
  2713. cntr.min_gate_cntr,
  2714. cntr.max_gate_cntr);
  2715. }
  2716. }
  2717. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2718. struct sde_encoder_phys *phy_enc)
  2719. {
  2720. struct sde_encoder_virt *sde_enc = NULL;
  2721. unsigned long lock_flags;
  2722. ktime_t ts = 0;
  2723. if (!drm_enc || !phy_enc)
  2724. return;
  2725. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2726. sde_enc = to_sde_encoder_virt(drm_enc);
  2727. /*
  2728. * calculate accurate vsync timestamp when available
  2729. * set current time otherwise
  2730. */
  2731. if (phy_enc->sde_kms && phy_enc->sde_kms->catalog->has_precise_vsync_ts)
  2732. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2733. if (!ts)
  2734. ts = ktime_get();
  2735. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2736. phy_enc->last_vsync_timestamp = ts;
  2737. atomic_inc(&phy_enc->vsync_cnt);
  2738. if (sde_enc->crtc_vblank_cb)
  2739. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2740. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2741. if (phy_enc->sde_kms &&
  2742. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2743. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2744. SDE_ATRACE_END("encoder_vblank_callback");
  2745. }
  2746. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2747. struct sde_encoder_phys *phy_enc)
  2748. {
  2749. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2750. if (!phy_enc)
  2751. return;
  2752. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2753. atomic_inc(&phy_enc->underrun_cnt);
  2754. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2755. if (sde_enc->cur_master &&
  2756. sde_enc->cur_master->ops.get_underrun_line_count)
  2757. sde_enc->cur_master->ops.get_underrun_line_count(
  2758. sde_enc->cur_master);
  2759. trace_sde_encoder_underrun(DRMID(drm_enc),
  2760. atomic_read(&phy_enc->underrun_cnt));
  2761. if (phy_enc->sde_kms &&
  2762. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2763. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2764. SDE_DBG_CTRL("stop_ftrace");
  2765. SDE_DBG_CTRL("panic_underrun");
  2766. SDE_ATRACE_END("encoder_underrun_callback");
  2767. }
  2768. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2769. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2770. {
  2771. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2772. unsigned long lock_flags;
  2773. bool enable;
  2774. int i;
  2775. enable = vbl_cb ? true : false;
  2776. if (!drm_enc) {
  2777. SDE_ERROR("invalid encoder\n");
  2778. return;
  2779. }
  2780. SDE_DEBUG_ENC(sde_enc, "\n");
  2781. SDE_EVT32(DRMID(drm_enc), enable);
  2782. if (sde_encoder_in_clone_mode(drm_enc)) {
  2783. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2784. return;
  2785. }
  2786. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2787. sde_enc->crtc_vblank_cb = vbl_cb;
  2788. sde_enc->crtc_vblank_cb_data = vbl_data;
  2789. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2790. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2791. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2792. if (phys && phys->ops.control_vblank_irq)
  2793. phys->ops.control_vblank_irq(phys, enable);
  2794. }
  2795. sde_enc->vblank_enabled = enable;
  2796. }
  2797. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2798. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2799. struct drm_crtc *crtc)
  2800. {
  2801. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2802. unsigned long lock_flags;
  2803. bool enable;
  2804. enable = frame_event_cb ? true : false;
  2805. if (!drm_enc) {
  2806. SDE_ERROR("invalid encoder\n");
  2807. return;
  2808. }
  2809. SDE_DEBUG_ENC(sde_enc, "\n");
  2810. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2811. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2812. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2813. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2814. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2815. }
  2816. static void sde_encoder_frame_done_callback(
  2817. struct drm_encoder *drm_enc,
  2818. struct sde_encoder_phys *ready_phys, u32 event)
  2819. {
  2820. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2821. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2822. unsigned int i;
  2823. bool trigger = true;
  2824. bool is_cmd_mode = false;
  2825. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2826. ktime_t ts = 0;
  2827. if (!sde_kms || !sde_enc->cur_master) {
  2828. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2829. sde_kms, sde_enc->cur_master);
  2830. return;
  2831. }
  2832. sde_enc->crtc_frame_event_cb_data.connector =
  2833. sde_enc->cur_master->connector;
  2834. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2835. is_cmd_mode = true;
  2836. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2837. if (sde_kms->catalog->has_precise_vsync_ts
  2838. && (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2839. && (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2840. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2841. /*
  2842. * get current ktime for other events and when precise timestamp is not
  2843. * available for retire-fence
  2844. */
  2845. if (!ts)
  2846. ts = ktime_get();
  2847. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2848. | SDE_ENCODER_FRAME_EVENT_ERROR
  2849. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2850. if (ready_phys->connector)
  2851. topology = sde_connector_get_topology_name(
  2852. ready_phys->connector);
  2853. /* One of the physical encoders has become idle */
  2854. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2855. if (sde_enc->phys_encs[i] == ready_phys) {
  2856. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2857. atomic_read(&sde_enc->frame_done_cnt[i]));
  2858. if (!atomic_add_unless(
  2859. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2860. SDE_EVT32(DRMID(drm_enc), event,
  2861. ready_phys->intf_idx,
  2862. SDE_EVTLOG_ERROR);
  2863. SDE_ERROR_ENC(sde_enc,
  2864. "intf idx:%d, event:%d\n",
  2865. ready_phys->intf_idx, event);
  2866. return;
  2867. }
  2868. }
  2869. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2870. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2871. trigger = false;
  2872. }
  2873. if (trigger) {
  2874. if (sde_enc->crtc_frame_event_cb)
  2875. sde_enc->crtc_frame_event_cb(
  2876. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2877. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2878. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2879. -1, 0);
  2880. }
  2881. } else if (sde_enc->crtc_frame_event_cb) {
  2882. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2883. }
  2884. }
  2885. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2886. {
  2887. struct sde_encoder_virt *sde_enc;
  2888. if (!drm_enc) {
  2889. SDE_ERROR("invalid drm encoder\n");
  2890. return -EINVAL;
  2891. }
  2892. sde_enc = to_sde_encoder_virt(drm_enc);
  2893. sde_encoder_resource_control(&sde_enc->base,
  2894. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2895. return 0;
  2896. }
  2897. /**
  2898. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2899. * drm_enc: Pointer to drm encoder structure
  2900. * phys: Pointer to physical encoder structure
  2901. * extra_flush: Additional bit mask to include in flush trigger
  2902. * config_changed: if true new config is applied, avoid increment of retire
  2903. * count if false
  2904. */
  2905. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2906. struct sde_encoder_phys *phys,
  2907. struct sde_ctl_flush_cfg *extra_flush,
  2908. bool config_changed)
  2909. {
  2910. struct sde_hw_ctl *ctl;
  2911. unsigned long lock_flags;
  2912. struct sde_encoder_virt *sde_enc;
  2913. int pend_ret_fence_cnt;
  2914. struct sde_connector *c_conn;
  2915. if (!drm_enc || !phys) {
  2916. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2917. !drm_enc, !phys);
  2918. return;
  2919. }
  2920. sde_enc = to_sde_encoder_virt(drm_enc);
  2921. c_conn = to_sde_connector(phys->connector);
  2922. if (!phys->hw_pp) {
  2923. SDE_ERROR("invalid pingpong hw\n");
  2924. return;
  2925. }
  2926. ctl = phys->hw_ctl;
  2927. if (!ctl || !phys->ops.trigger_flush) {
  2928. SDE_ERROR("missing ctl/trigger cb\n");
  2929. return;
  2930. }
  2931. if (phys->split_role == ENC_ROLE_SKIP) {
  2932. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2933. "skip flush pp%d ctl%d\n",
  2934. phys->hw_pp->idx - PINGPONG_0,
  2935. ctl->idx - CTL_0);
  2936. return;
  2937. }
  2938. /* update pending counts and trigger kickoff ctl flush atomically */
  2939. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2940. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2941. atomic_inc(&phys->pending_retire_fence_cnt);
  2942. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2943. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2944. ctl->ops.update_bitmask) {
  2945. /* perform peripheral flush on every frame update for dp dsc */
  2946. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2947. phys->comp_ratio && c_conn->ops.update_pps) {
  2948. c_conn->ops.update_pps(phys->connector, NULL,
  2949. c_conn->display);
  2950. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2951. phys->hw_intf->idx, 1);
  2952. }
  2953. if (sde_enc->dynamic_hdr_updated)
  2954. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2955. phys->hw_intf->idx, 1);
  2956. }
  2957. if ((extra_flush && extra_flush->pending_flush_mask)
  2958. && ctl->ops.update_pending_flush)
  2959. ctl->ops.update_pending_flush(ctl, extra_flush);
  2960. phys->ops.trigger_flush(phys);
  2961. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2962. if (ctl->ops.get_pending_flush) {
  2963. struct sde_ctl_flush_cfg pending_flush = {0,};
  2964. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2965. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2966. ctl->idx - CTL_0,
  2967. pending_flush.pending_flush_mask,
  2968. pend_ret_fence_cnt);
  2969. } else {
  2970. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2971. ctl->idx - CTL_0,
  2972. pend_ret_fence_cnt);
  2973. }
  2974. }
  2975. /**
  2976. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2977. * phys: Pointer to physical encoder structure
  2978. */
  2979. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2980. {
  2981. struct sde_hw_ctl *ctl;
  2982. struct sde_encoder_virt *sde_enc;
  2983. if (!phys) {
  2984. SDE_ERROR("invalid argument(s)\n");
  2985. return;
  2986. }
  2987. if (!phys->hw_pp) {
  2988. SDE_ERROR("invalid pingpong hw\n");
  2989. return;
  2990. }
  2991. if (!phys->parent) {
  2992. SDE_ERROR("invalid parent\n");
  2993. return;
  2994. }
  2995. /* avoid ctrl start for encoder in clone mode */
  2996. if (phys->in_clone_mode)
  2997. return;
  2998. ctl = phys->hw_ctl;
  2999. sde_enc = to_sde_encoder_virt(phys->parent);
  3000. if (phys->split_role == ENC_ROLE_SKIP) {
  3001. SDE_DEBUG_ENC(sde_enc,
  3002. "skip start pp%d ctl%d\n",
  3003. phys->hw_pp->idx - PINGPONG_0,
  3004. ctl->idx - CTL_0);
  3005. return;
  3006. }
  3007. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3008. phys->ops.trigger_start(phys);
  3009. }
  3010. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3011. {
  3012. struct sde_hw_ctl *ctl;
  3013. if (!phys_enc) {
  3014. SDE_ERROR("invalid encoder\n");
  3015. return;
  3016. }
  3017. ctl = phys_enc->hw_ctl;
  3018. if (ctl && ctl->ops.trigger_flush)
  3019. ctl->ops.trigger_flush(ctl);
  3020. }
  3021. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3022. {
  3023. struct sde_hw_ctl *ctl;
  3024. if (!phys_enc) {
  3025. SDE_ERROR("invalid encoder\n");
  3026. return;
  3027. }
  3028. ctl = phys_enc->hw_ctl;
  3029. if (ctl && ctl->ops.trigger_start) {
  3030. ctl->ops.trigger_start(ctl);
  3031. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3032. }
  3033. }
  3034. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3035. {
  3036. struct sde_encoder_virt *sde_enc;
  3037. struct sde_connector *sde_con;
  3038. void *sde_con_disp;
  3039. struct sde_hw_ctl *ctl;
  3040. int rc;
  3041. if (!phys_enc) {
  3042. SDE_ERROR("invalid encoder\n");
  3043. return;
  3044. }
  3045. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3046. ctl = phys_enc->hw_ctl;
  3047. if (!ctl || !ctl->ops.reset)
  3048. return;
  3049. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3050. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3051. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3052. phys_enc->connector) {
  3053. sde_con = to_sde_connector(phys_enc->connector);
  3054. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3055. if (sde_con->ops.soft_reset) {
  3056. rc = sde_con->ops.soft_reset(sde_con_disp);
  3057. if (rc) {
  3058. SDE_ERROR_ENC(sde_enc,
  3059. "connector soft reset failure\n");
  3060. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3061. }
  3062. }
  3063. }
  3064. phys_enc->enable_state = SDE_ENC_ENABLED;
  3065. }
  3066. /**
  3067. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3068. * Iterate through the physical encoders and perform consolidated flush
  3069. * and/or control start triggering as needed. This is done in the virtual
  3070. * encoder rather than the individual physical ones in order to handle
  3071. * use cases that require visibility into multiple physical encoders at
  3072. * a time.
  3073. * sde_enc: Pointer to virtual encoder structure
  3074. * config_changed: if true new config is applied. Avoid regdma_flush and
  3075. * incrementing the retire count if false.
  3076. */
  3077. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3078. bool config_changed)
  3079. {
  3080. struct sde_hw_ctl *ctl;
  3081. uint32_t i;
  3082. struct sde_ctl_flush_cfg pending_flush = {0,};
  3083. u32 pending_kickoff_cnt;
  3084. struct msm_drm_private *priv = NULL;
  3085. struct sde_kms *sde_kms = NULL;
  3086. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3087. bool is_regdma_blocking = false, is_vid_mode = false;
  3088. struct sde_crtc *sde_crtc;
  3089. if (!sde_enc) {
  3090. SDE_ERROR("invalid encoder\n");
  3091. return;
  3092. }
  3093. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3094. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3095. is_vid_mode = true;
  3096. is_regdma_blocking = (is_vid_mode ||
  3097. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3098. /* don't perform flush/start operations for slave encoders */
  3099. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3100. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3101. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3102. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3103. continue;
  3104. ctl = phys->hw_ctl;
  3105. if (!ctl)
  3106. continue;
  3107. if (phys->connector)
  3108. topology = sde_connector_get_topology_name(
  3109. phys->connector);
  3110. if (!phys->ops.needs_single_flush ||
  3111. !phys->ops.needs_single_flush(phys)) {
  3112. if (config_changed && ctl->ops.reg_dma_flush)
  3113. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3114. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3115. config_changed);
  3116. } else if (ctl->ops.get_pending_flush) {
  3117. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3118. }
  3119. }
  3120. /* for split flush, combine pending flush masks and send to master */
  3121. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3122. ctl = sde_enc->cur_master->hw_ctl;
  3123. if (config_changed && ctl->ops.reg_dma_flush)
  3124. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3125. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3126. &pending_flush,
  3127. config_changed);
  3128. }
  3129. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3132. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3133. continue;
  3134. if (!phys->ops.needs_single_flush ||
  3135. !phys->ops.needs_single_flush(phys)) {
  3136. pending_kickoff_cnt =
  3137. sde_encoder_phys_inc_pending(phys);
  3138. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3139. } else {
  3140. pending_kickoff_cnt =
  3141. sde_encoder_phys_inc_pending(phys);
  3142. SDE_EVT32(pending_kickoff_cnt,
  3143. pending_flush.pending_flush_mask,
  3144. SDE_EVTLOG_FUNC_CASE2);
  3145. }
  3146. }
  3147. if (sde_enc->misr_enable)
  3148. sde_encoder_misr_configure(&sde_enc->base, true,
  3149. sde_enc->misr_frame_count);
  3150. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3151. if (crtc_misr_info.misr_enable && sde_crtc &&
  3152. sde_crtc->misr_reconfigure) {
  3153. sde_crtc_misr_setup(sde_enc->crtc, true,
  3154. crtc_misr_info.misr_frame_count);
  3155. sde_crtc->misr_reconfigure = false;
  3156. }
  3157. _sde_encoder_trigger_start(sde_enc->cur_master);
  3158. if (sde_enc->elevated_ahb_vote) {
  3159. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3160. priv = sde_enc->base.dev->dev_private;
  3161. if (sde_kms != NULL) {
  3162. sde_power_scale_reg_bus(&priv->phandle,
  3163. VOTE_INDEX_LOW,
  3164. false);
  3165. }
  3166. sde_enc->elevated_ahb_vote = false;
  3167. }
  3168. }
  3169. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3170. struct drm_encoder *drm_enc,
  3171. unsigned long *affected_displays,
  3172. int num_active_phys)
  3173. {
  3174. struct sde_encoder_virt *sde_enc;
  3175. struct sde_encoder_phys *master;
  3176. enum sde_rm_topology_name topology;
  3177. bool is_right_only;
  3178. if (!drm_enc || !affected_displays)
  3179. return;
  3180. sde_enc = to_sde_encoder_virt(drm_enc);
  3181. master = sde_enc->cur_master;
  3182. if (!master || !master->connector)
  3183. return;
  3184. topology = sde_connector_get_topology_name(master->connector);
  3185. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3186. return;
  3187. /*
  3188. * For pingpong split, the slave pingpong won't generate IRQs. For
  3189. * right-only updates, we can't swap pingpongs, or simply swap the
  3190. * master/slave assignment, we actually have to swap the interfaces
  3191. * so that the master physical encoder will use a pingpong/interface
  3192. * that generates irqs on which to wait.
  3193. */
  3194. is_right_only = !test_bit(0, affected_displays) &&
  3195. test_bit(1, affected_displays);
  3196. if (is_right_only && !sde_enc->intfs_swapped) {
  3197. /* right-only update swap interfaces */
  3198. swap(sde_enc->phys_encs[0]->intf_idx,
  3199. sde_enc->phys_encs[1]->intf_idx);
  3200. sde_enc->intfs_swapped = true;
  3201. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3202. /* left-only or full update, swap back */
  3203. swap(sde_enc->phys_encs[0]->intf_idx,
  3204. sde_enc->phys_encs[1]->intf_idx);
  3205. sde_enc->intfs_swapped = false;
  3206. }
  3207. SDE_DEBUG_ENC(sde_enc,
  3208. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3209. is_right_only, sde_enc->intfs_swapped,
  3210. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3211. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3212. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3213. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3214. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3215. *affected_displays);
  3216. /* ppsplit always uses master since ppslave invalid for irqs*/
  3217. if (num_active_phys == 1)
  3218. *affected_displays = BIT(0);
  3219. }
  3220. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3221. struct sde_encoder_kickoff_params *params)
  3222. {
  3223. struct sde_encoder_virt *sde_enc;
  3224. struct sde_encoder_phys *phys;
  3225. int i, num_active_phys;
  3226. bool master_assigned = false;
  3227. if (!drm_enc || !params)
  3228. return;
  3229. sde_enc = to_sde_encoder_virt(drm_enc);
  3230. if (sde_enc->num_phys_encs <= 1)
  3231. return;
  3232. /* count bits set */
  3233. num_active_phys = hweight_long(params->affected_displays);
  3234. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3235. params->affected_displays, num_active_phys);
  3236. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3237. num_active_phys);
  3238. /* for left/right only update, ppsplit master switches interface */
  3239. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3240. &params->affected_displays, num_active_phys);
  3241. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3242. enum sde_enc_split_role prv_role, new_role;
  3243. bool active = false;
  3244. phys = sde_enc->phys_encs[i];
  3245. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3246. continue;
  3247. active = test_bit(i, &params->affected_displays);
  3248. prv_role = phys->split_role;
  3249. if (active && num_active_phys == 1)
  3250. new_role = ENC_ROLE_SOLO;
  3251. else if (active && !master_assigned)
  3252. new_role = ENC_ROLE_MASTER;
  3253. else if (active)
  3254. new_role = ENC_ROLE_SLAVE;
  3255. else
  3256. new_role = ENC_ROLE_SKIP;
  3257. phys->ops.update_split_role(phys, new_role);
  3258. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3259. sde_enc->cur_master = phys;
  3260. master_assigned = true;
  3261. }
  3262. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3263. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3264. phys->split_role, active);
  3265. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3266. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3267. phys->split_role, active, num_active_phys);
  3268. }
  3269. }
  3270. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3271. {
  3272. struct sde_encoder_virt *sde_enc;
  3273. struct msm_display_info *disp_info;
  3274. if (!drm_enc) {
  3275. SDE_ERROR("invalid encoder\n");
  3276. return false;
  3277. }
  3278. sde_enc = to_sde_encoder_virt(drm_enc);
  3279. disp_info = &sde_enc->disp_info;
  3280. return (disp_info->curr_panel_mode == mode);
  3281. }
  3282. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3283. {
  3284. struct sde_encoder_virt *sde_enc;
  3285. struct sde_encoder_phys *phys;
  3286. unsigned int i;
  3287. struct sde_hw_ctl *ctl;
  3288. if (!drm_enc) {
  3289. SDE_ERROR("invalid encoder\n");
  3290. return;
  3291. }
  3292. sde_enc = to_sde_encoder_virt(drm_enc);
  3293. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3294. phys = sde_enc->phys_encs[i];
  3295. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3296. sde_encoder_check_curr_mode(drm_enc,
  3297. MSM_DISPLAY_CMD_MODE)) {
  3298. ctl = phys->hw_ctl;
  3299. if (ctl->ops.trigger_pending)
  3300. /* update only for command mode primary ctl */
  3301. ctl->ops.trigger_pending(ctl);
  3302. }
  3303. }
  3304. sde_enc->idle_pc_restore = false;
  3305. }
  3306. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3307. {
  3308. struct sde_encoder_virt *sde_enc = container_of(work,
  3309. struct sde_encoder_virt, esd_trigger_work);
  3310. if (!sde_enc) {
  3311. SDE_ERROR("invalid sde encoder\n");
  3312. return;
  3313. }
  3314. sde_encoder_resource_control(&sde_enc->base,
  3315. SDE_ENC_RC_EVENT_KICKOFF);
  3316. }
  3317. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3318. {
  3319. struct sde_encoder_virt *sde_enc = container_of(work,
  3320. struct sde_encoder_virt, input_event_work);
  3321. if (!sde_enc) {
  3322. SDE_ERROR("invalid sde encoder\n");
  3323. return;
  3324. }
  3325. sde_encoder_resource_control(&sde_enc->base,
  3326. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3327. }
  3328. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3329. {
  3330. struct sde_encoder_virt *sde_enc = container_of(work,
  3331. struct sde_encoder_virt, early_wakeup_work);
  3332. if (!sde_enc) {
  3333. SDE_ERROR("invalid sde encoder\n");
  3334. return;
  3335. }
  3336. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3337. sde_encoder_resource_control(&sde_enc->base,
  3338. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3339. SDE_ATRACE_END("encoder_early_wakeup");
  3340. }
  3341. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3342. {
  3343. struct sde_encoder_virt *sde_enc = NULL;
  3344. struct msm_drm_thread *disp_thread = NULL;
  3345. struct msm_drm_private *priv = NULL;
  3346. priv = drm_enc->dev->dev_private;
  3347. sde_enc = to_sde_encoder_virt(drm_enc);
  3348. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3349. SDE_DEBUG_ENC(sde_enc,
  3350. "should only early wake up command mode display\n");
  3351. return;
  3352. }
  3353. if (!sde_enc->crtc || (sde_enc->crtc->index
  3354. >= ARRAY_SIZE(priv->event_thread))) {
  3355. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3356. sde_enc->crtc == NULL,
  3357. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3358. return;
  3359. }
  3360. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3361. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3362. kthread_queue_work(&disp_thread->worker,
  3363. &sde_enc->early_wakeup_work);
  3364. SDE_ATRACE_END("queue_early_wakeup_work");
  3365. }
  3366. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3367. {
  3368. static const uint64_t timeout_us = 50000;
  3369. static const uint64_t sleep_us = 20;
  3370. struct sde_encoder_virt *sde_enc;
  3371. ktime_t cur_ktime, exp_ktime;
  3372. uint32_t line_count, tmp, i;
  3373. if (!drm_enc) {
  3374. SDE_ERROR("invalid encoder\n");
  3375. return -EINVAL;
  3376. }
  3377. sde_enc = to_sde_encoder_virt(drm_enc);
  3378. if (!sde_enc->cur_master ||
  3379. !sde_enc->cur_master->ops.get_line_count) {
  3380. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3381. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3382. return -EINVAL;
  3383. }
  3384. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3385. line_count = sde_enc->cur_master->ops.get_line_count(
  3386. sde_enc->cur_master);
  3387. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3388. tmp = line_count;
  3389. line_count = sde_enc->cur_master->ops.get_line_count(
  3390. sde_enc->cur_master);
  3391. if (line_count < tmp) {
  3392. SDE_EVT32(DRMID(drm_enc), line_count);
  3393. return 0;
  3394. }
  3395. cur_ktime = ktime_get();
  3396. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3397. break;
  3398. usleep_range(sleep_us / 2, sleep_us);
  3399. }
  3400. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3401. return -ETIMEDOUT;
  3402. }
  3403. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3404. {
  3405. struct drm_encoder *drm_enc;
  3406. struct sde_rm_hw_iter rm_iter;
  3407. bool lm_valid = false;
  3408. bool intf_valid = false;
  3409. if (!phys_enc || !phys_enc->parent) {
  3410. SDE_ERROR("invalid encoder\n");
  3411. return -EINVAL;
  3412. }
  3413. drm_enc = phys_enc->parent;
  3414. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3415. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3416. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3417. phys_enc->has_intf_te)) {
  3418. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3419. SDE_HW_BLK_INTF);
  3420. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3421. struct sde_hw_intf *hw_intf =
  3422. (struct sde_hw_intf *)rm_iter.hw;
  3423. if (!hw_intf)
  3424. continue;
  3425. if (phys_enc->hw_ctl->ops.update_bitmask)
  3426. phys_enc->hw_ctl->ops.update_bitmask(
  3427. phys_enc->hw_ctl,
  3428. SDE_HW_FLUSH_INTF,
  3429. hw_intf->idx, 1);
  3430. intf_valid = true;
  3431. }
  3432. if (!intf_valid) {
  3433. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3434. "intf not found to flush\n");
  3435. return -EFAULT;
  3436. }
  3437. } else {
  3438. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3439. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3440. struct sde_hw_mixer *hw_lm =
  3441. (struct sde_hw_mixer *)rm_iter.hw;
  3442. if (!hw_lm)
  3443. continue;
  3444. /* update LM flush for HW without INTF TE */
  3445. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3446. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3447. phys_enc->hw_ctl,
  3448. hw_lm->idx, 1);
  3449. lm_valid = true;
  3450. }
  3451. if (!lm_valid) {
  3452. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3453. "lm not found to flush\n");
  3454. return -EFAULT;
  3455. }
  3456. }
  3457. return 0;
  3458. }
  3459. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3460. struct sde_encoder_virt *sde_enc)
  3461. {
  3462. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3463. struct sde_hw_mdp *mdptop = NULL;
  3464. sde_enc->dynamic_hdr_updated = false;
  3465. if (sde_enc->cur_master) {
  3466. mdptop = sde_enc->cur_master->hw_mdptop;
  3467. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3468. sde_enc->cur_master->connector);
  3469. }
  3470. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3471. return;
  3472. if (mdptop->ops.set_hdr_plus_metadata) {
  3473. sde_enc->dynamic_hdr_updated = true;
  3474. mdptop->ops.set_hdr_plus_metadata(
  3475. mdptop, dhdr_meta->dynamic_hdr_payload,
  3476. dhdr_meta->dynamic_hdr_payload_size,
  3477. sde_enc->cur_master->intf_idx == INTF_0 ?
  3478. 0 : 1);
  3479. }
  3480. }
  3481. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3482. {
  3483. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3484. struct sde_encoder_phys *phys;
  3485. int i;
  3486. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3487. phys = sde_enc->phys_encs[i];
  3488. if (phys && phys->ops.hw_reset)
  3489. phys->ops.hw_reset(phys);
  3490. }
  3491. }
  3492. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3493. struct sde_encoder_kickoff_params *params)
  3494. {
  3495. struct sde_encoder_virt *sde_enc;
  3496. struct sde_encoder_phys *phys;
  3497. struct sde_kms *sde_kms = NULL;
  3498. struct sde_crtc *sde_crtc;
  3499. bool needs_hw_reset = false, is_cmd_mode;
  3500. int i, rc, ret = 0;
  3501. struct msm_display_info *disp_info;
  3502. if (!drm_enc || !params || !drm_enc->dev ||
  3503. !drm_enc->dev->dev_private) {
  3504. SDE_ERROR("invalid args\n");
  3505. return -EINVAL;
  3506. }
  3507. sde_enc = to_sde_encoder_virt(drm_enc);
  3508. sde_kms = sde_encoder_get_kms(drm_enc);
  3509. if (!sde_kms)
  3510. return -EINVAL;
  3511. disp_info = &sde_enc->disp_info;
  3512. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3513. SDE_DEBUG_ENC(sde_enc, "\n");
  3514. SDE_EVT32(DRMID(drm_enc));
  3515. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3516. MSM_DISPLAY_CMD_MODE);
  3517. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3518. && is_cmd_mode)
  3519. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3520. sde_enc->cur_master->connector->state,
  3521. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3522. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3523. /* prepare for next kickoff, may include waiting on previous kickoff */
  3524. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3525. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3526. phys = sde_enc->phys_encs[i];
  3527. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3528. params->recovery_events_enabled =
  3529. sde_enc->recovery_events_enabled;
  3530. if (phys) {
  3531. if (phys->ops.prepare_for_kickoff) {
  3532. rc = phys->ops.prepare_for_kickoff(
  3533. phys, params);
  3534. if (rc)
  3535. ret = rc;
  3536. }
  3537. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3538. needs_hw_reset = true;
  3539. _sde_encoder_setup_dither(phys);
  3540. if (sde_enc->cur_master &&
  3541. sde_connector_is_qsync_updated(
  3542. sde_enc->cur_master->connector))
  3543. _helper_flush_qsync(phys);
  3544. }
  3545. }
  3546. if (is_cmd_mode && sde_enc->cur_master &&
  3547. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3548. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3549. _sde_encoder_update_rsc_client(drm_enc, true);
  3550. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3551. if (rc) {
  3552. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3553. ret = rc;
  3554. goto end;
  3555. }
  3556. /* if any phys needs reset, reset all phys, in-order */
  3557. if (needs_hw_reset)
  3558. sde_encoder_needs_hw_reset(drm_enc);
  3559. _sde_encoder_update_master(drm_enc, params);
  3560. _sde_encoder_update_roi(drm_enc);
  3561. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3562. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3563. if (rc) {
  3564. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3565. sde_enc->cur_master->connector->base.id,
  3566. rc);
  3567. ret = rc;
  3568. }
  3569. }
  3570. if (sde_enc->cur_master &&
  3571. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3572. !sde_enc->cur_master->cont_splash_enabled)) {
  3573. rc = sde_encoder_dce_setup(sde_enc, params);
  3574. if (rc) {
  3575. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3576. ret = rc;
  3577. }
  3578. }
  3579. sde_encoder_dce_flush(sde_enc);
  3580. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3581. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3582. sde_enc->cur_master, sde_kms->qdss_enabled);
  3583. end:
  3584. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3585. return ret;
  3586. }
  3587. /**
  3588. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3589. * with the specified encoder, and unstage all pipes from it
  3590. * @encoder: encoder pointer
  3591. * Returns: 0 on success
  3592. */
  3593. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3594. {
  3595. struct sde_encoder_virt *sde_enc;
  3596. struct sde_encoder_phys *phys;
  3597. unsigned int i;
  3598. int rc = 0;
  3599. if (!drm_enc) {
  3600. SDE_ERROR("invalid encoder\n");
  3601. return -EINVAL;
  3602. }
  3603. sde_enc = to_sde_encoder_virt(drm_enc);
  3604. SDE_ATRACE_BEGIN("encoder_release_lm");
  3605. SDE_DEBUG_ENC(sde_enc, "\n");
  3606. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3607. phys = sde_enc->phys_encs[i];
  3608. if (!phys)
  3609. continue;
  3610. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3611. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3612. if (rc)
  3613. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3614. }
  3615. SDE_ATRACE_END("encoder_release_lm");
  3616. return rc;
  3617. }
  3618. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error,
  3619. bool config_changed)
  3620. {
  3621. struct sde_encoder_virt *sde_enc;
  3622. struct sde_encoder_phys *phys;
  3623. unsigned int i;
  3624. if (!drm_enc) {
  3625. SDE_ERROR("invalid encoder\n");
  3626. return;
  3627. }
  3628. SDE_ATRACE_BEGIN("encoder_kickoff");
  3629. sde_enc = to_sde_encoder_virt(drm_enc);
  3630. SDE_DEBUG_ENC(sde_enc, "\n");
  3631. /* create a 'no pipes' commit to release buffers on errors */
  3632. if (is_error)
  3633. _sde_encoder_reset_ctl_hw(drm_enc);
  3634. if (sde_enc->delay_kickoff) {
  3635. u32 loop_count = 20;
  3636. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3637. for (i = 0; i < loop_count; i++) {
  3638. usleep_range(sleep, sleep * 2);
  3639. if (!sde_enc->delay_kickoff)
  3640. break;
  3641. }
  3642. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3643. }
  3644. /* All phys encs are ready to go, trigger the kickoff */
  3645. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3646. /* allow phys encs to handle any post-kickoff business */
  3647. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3648. phys = sde_enc->phys_encs[i];
  3649. if (phys && phys->ops.handle_post_kickoff)
  3650. phys->ops.handle_post_kickoff(phys);
  3651. }
  3652. if (sde_enc->autorefresh_solver_disable &&
  3653. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3654. _sde_encoder_update_rsc_client(drm_enc, true);
  3655. SDE_ATRACE_END("encoder_kickoff");
  3656. }
  3657. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3658. struct sde_hw_pp_vsync_info *info)
  3659. {
  3660. struct sde_encoder_virt *sde_enc;
  3661. struct sde_encoder_phys *phys;
  3662. int i, ret;
  3663. if (!drm_enc || !info)
  3664. return;
  3665. sde_enc = to_sde_encoder_virt(drm_enc);
  3666. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3667. phys = sde_enc->phys_encs[i];
  3668. if (phys && phys->hw_intf && phys->hw_pp
  3669. && phys->hw_intf->ops.get_vsync_info) {
  3670. ret = phys->hw_intf->ops.get_vsync_info(
  3671. phys->hw_intf, &info[i]);
  3672. if (!ret) {
  3673. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3674. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3675. }
  3676. }
  3677. }
  3678. }
  3679. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3680. u32 *transfer_time_us)
  3681. {
  3682. struct sde_encoder_virt *sde_enc;
  3683. struct msm_mode_info *info;
  3684. if (!drm_enc || !transfer_time_us) {
  3685. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3686. !transfer_time_us);
  3687. return;
  3688. }
  3689. sde_enc = to_sde_encoder_virt(drm_enc);
  3690. info = &sde_enc->mode_info;
  3691. *transfer_time_us = info->mdp_transfer_time_us;
  3692. }
  3693. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3694. {
  3695. struct sde_encoder_virt *sde_enc;
  3696. struct sde_encoder_phys *master;
  3697. bool is_vid_mode;
  3698. if (!drm_enc)
  3699. return -EINVAL;
  3700. sde_enc = to_sde_encoder_virt(drm_enc);
  3701. master = sde_enc->cur_master;
  3702. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3703. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3704. return -ENODATA;
  3705. if (!master->hw_intf->ops.get_avr_status)
  3706. return -EOPNOTSUPP;
  3707. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3708. }
  3709. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3710. struct drm_framebuffer *fb)
  3711. {
  3712. struct drm_encoder *drm_enc;
  3713. struct sde_hw_mixer_cfg mixer;
  3714. struct sde_rm_hw_iter lm_iter;
  3715. bool lm_valid = false;
  3716. if (!phys_enc || !phys_enc->parent) {
  3717. SDE_ERROR("invalid encoder\n");
  3718. return -EINVAL;
  3719. }
  3720. drm_enc = phys_enc->parent;
  3721. memset(&mixer, 0, sizeof(mixer));
  3722. /* reset associated CTL/LMs */
  3723. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3724. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3725. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3726. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3727. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3728. if (!hw_lm)
  3729. continue;
  3730. /* need to flush LM to remove it */
  3731. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3732. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3733. phys_enc->hw_ctl,
  3734. hw_lm->idx, 1);
  3735. if (fb) {
  3736. /* assume a single LM if targeting a frame buffer */
  3737. if (lm_valid)
  3738. continue;
  3739. mixer.out_height = fb->height;
  3740. mixer.out_width = fb->width;
  3741. if (hw_lm->ops.setup_mixer_out)
  3742. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3743. }
  3744. lm_valid = true;
  3745. /* only enable border color on LM */
  3746. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3747. phys_enc->hw_ctl->ops.setup_blendstage(
  3748. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3749. }
  3750. if (!lm_valid) {
  3751. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3752. return -EFAULT;
  3753. }
  3754. return 0;
  3755. }
  3756. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3757. {
  3758. struct sde_encoder_virt *sde_enc;
  3759. struct sde_encoder_phys *phys;
  3760. int i, rc = 0, ret = 0;
  3761. struct sde_hw_ctl *ctl;
  3762. if (!drm_enc) {
  3763. SDE_ERROR("invalid encoder\n");
  3764. return -EINVAL;
  3765. }
  3766. sde_enc = to_sde_encoder_virt(drm_enc);
  3767. /* update the qsync parameters for the current frame */
  3768. if (sde_enc->cur_master)
  3769. sde_connector_set_qsync_params(
  3770. sde_enc->cur_master->connector);
  3771. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3772. phys = sde_enc->phys_encs[i];
  3773. if (phys && phys->ops.prepare_commit)
  3774. phys->ops.prepare_commit(phys);
  3775. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3776. ret = -ETIMEDOUT;
  3777. if (phys && phys->hw_ctl) {
  3778. ctl = phys->hw_ctl;
  3779. /*
  3780. * avoid clearing the pending flush during the first
  3781. * frame update after idle power collpase as the
  3782. * restore path would have updated the pending flush
  3783. */
  3784. if (!sde_enc->idle_pc_restore &&
  3785. ctl->ops.clear_pending_flush)
  3786. ctl->ops.clear_pending_flush(ctl);
  3787. }
  3788. }
  3789. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3790. rc = sde_connector_prepare_commit(
  3791. sde_enc->cur_master->connector);
  3792. if (rc)
  3793. SDE_ERROR_ENC(sde_enc,
  3794. "prepare commit failed conn %d rc %d\n",
  3795. sde_enc->cur_master->connector->base.id,
  3796. rc);
  3797. }
  3798. return ret;
  3799. }
  3800. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3801. bool enable, u32 frame_count)
  3802. {
  3803. if (!phys_enc)
  3804. return;
  3805. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3806. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3807. enable, frame_count);
  3808. }
  3809. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3810. bool nonblock, u32 *misr_value)
  3811. {
  3812. if (!phys_enc)
  3813. return -EINVAL;
  3814. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3815. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3816. nonblock, misr_value) : -ENOTSUPP;
  3817. }
  3818. #ifdef CONFIG_DEBUG_FS
  3819. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3820. {
  3821. struct sde_encoder_virt *sde_enc;
  3822. int i;
  3823. if (!s || !s->private)
  3824. return -EINVAL;
  3825. sde_enc = s->private;
  3826. mutex_lock(&sde_enc->enc_lock);
  3827. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3828. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3829. if (!phys)
  3830. continue;
  3831. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3832. phys->intf_idx - INTF_0,
  3833. atomic_read(&phys->vsync_cnt),
  3834. atomic_read(&phys->underrun_cnt));
  3835. switch (phys->intf_mode) {
  3836. case INTF_MODE_VIDEO:
  3837. seq_puts(s, "mode: video\n");
  3838. break;
  3839. case INTF_MODE_CMD:
  3840. seq_puts(s, "mode: command\n");
  3841. break;
  3842. case INTF_MODE_WB_BLOCK:
  3843. seq_puts(s, "mode: wb block\n");
  3844. break;
  3845. case INTF_MODE_WB_LINE:
  3846. seq_puts(s, "mode: wb line\n");
  3847. break;
  3848. default:
  3849. seq_puts(s, "mode: ???\n");
  3850. break;
  3851. }
  3852. }
  3853. mutex_unlock(&sde_enc->enc_lock);
  3854. return 0;
  3855. }
  3856. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3857. struct file *file)
  3858. {
  3859. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3860. }
  3861. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3862. const char __user *user_buf, size_t count, loff_t *ppos)
  3863. {
  3864. struct sde_encoder_virt *sde_enc;
  3865. char buf[MISR_BUFF_SIZE + 1];
  3866. size_t buff_copy;
  3867. u32 frame_count, enable;
  3868. struct sde_kms *sde_kms = NULL;
  3869. struct drm_encoder *drm_enc;
  3870. if (!file || !file->private_data)
  3871. return -EINVAL;
  3872. sde_enc = file->private_data;
  3873. if (!sde_enc)
  3874. return -EINVAL;
  3875. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3876. if (!sde_kms)
  3877. return -EINVAL;
  3878. drm_enc = &sde_enc->base;
  3879. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3880. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3881. return -ENOTSUPP;
  3882. }
  3883. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3884. if (copy_from_user(buf, user_buf, buff_copy))
  3885. return -EINVAL;
  3886. buf[buff_copy] = 0; /* end of string */
  3887. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3888. return -EINVAL;
  3889. sde_enc->misr_enable = enable;
  3890. sde_enc->misr_reconfigure = true;
  3891. sde_enc->misr_frame_count = frame_count;
  3892. return count;
  3893. }
  3894. static ssize_t _sde_encoder_misr_read(struct file *file,
  3895. char __user *user_buff, size_t count, loff_t *ppos)
  3896. {
  3897. struct sde_encoder_virt *sde_enc;
  3898. struct sde_kms *sde_kms = NULL;
  3899. struct drm_encoder *drm_enc;
  3900. struct sde_vm_ops *vm_ops;
  3901. int i = 0, len = 0;
  3902. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3903. int rc;
  3904. if (*ppos)
  3905. return 0;
  3906. if (!file || !file->private_data)
  3907. return -EINVAL;
  3908. sde_enc = file->private_data;
  3909. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3910. if (!sde_kms)
  3911. return -EINVAL;
  3912. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3913. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3914. return -ENOTSUPP;
  3915. }
  3916. drm_enc = &sde_enc->base;
  3917. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3918. if (rc < 0)
  3919. return rc;
  3920. vm_ops = sde_vm_get_ops(sde_kms);
  3921. sde_vm_lock(sde_kms);
  3922. if (vm_ops && vm_ops->vm_owns_hw && !vm_ops->vm_owns_hw(sde_kms)) {
  3923. SDE_DEBUG("op not supported due to HW unavailablity\n");
  3924. rc = -EOPNOTSUPP;
  3925. goto end;
  3926. }
  3927. if (!sde_enc->misr_enable) {
  3928. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3929. "disabled\n");
  3930. goto buff_check;
  3931. }
  3932. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3933. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3934. u32 misr_value = 0;
  3935. if (!phys || !phys->ops.collect_misr) {
  3936. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3937. "invalid\n");
  3938. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3939. continue;
  3940. }
  3941. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3942. if (rc) {
  3943. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3944. "invalid\n");
  3945. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3946. rc);
  3947. continue;
  3948. } else {
  3949. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3950. "Intf idx:%d\n",
  3951. phys->intf_idx - INTF_0);
  3952. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3953. "0x%x\n", misr_value);
  3954. }
  3955. }
  3956. buff_check:
  3957. if (count <= len) {
  3958. len = 0;
  3959. goto end;
  3960. }
  3961. if (copy_to_user(user_buff, buf, len)) {
  3962. len = -EFAULT;
  3963. goto end;
  3964. }
  3965. *ppos += len; /* increase offset */
  3966. end:
  3967. sde_vm_unlock(sde_kms);
  3968. pm_runtime_put_sync(drm_enc->dev->dev);
  3969. return len;
  3970. }
  3971. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3972. {
  3973. struct sde_encoder_virt *sde_enc;
  3974. struct sde_kms *sde_kms;
  3975. int i;
  3976. static const struct file_operations debugfs_status_fops = {
  3977. .open = _sde_encoder_debugfs_status_open,
  3978. .read = seq_read,
  3979. .llseek = seq_lseek,
  3980. .release = single_release,
  3981. };
  3982. static const struct file_operations debugfs_misr_fops = {
  3983. .open = simple_open,
  3984. .read = _sde_encoder_misr_read,
  3985. .write = _sde_encoder_misr_setup,
  3986. };
  3987. char name[SDE_NAME_SIZE];
  3988. if (!drm_enc) {
  3989. SDE_ERROR("invalid encoder\n");
  3990. return -EINVAL;
  3991. }
  3992. sde_enc = to_sde_encoder_virt(drm_enc);
  3993. sde_kms = sde_encoder_get_kms(drm_enc);
  3994. if (!sde_kms) {
  3995. SDE_ERROR("invalid sde_kms\n");
  3996. return -EINVAL;
  3997. }
  3998. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3999. /* create overall sub-directory for the encoder */
  4000. sde_enc->debugfs_root = debugfs_create_dir(name,
  4001. drm_enc->dev->primary->debugfs_root);
  4002. if (!sde_enc->debugfs_root)
  4003. return -ENOMEM;
  4004. /* don't error check these */
  4005. debugfs_create_file("status", 0400,
  4006. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4007. debugfs_create_file("misr_data", 0600,
  4008. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4009. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4010. &sde_enc->idle_pc_enabled);
  4011. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4012. &sde_enc->frame_trigger_mode);
  4013. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4014. if (sde_enc->phys_encs[i] &&
  4015. sde_enc->phys_encs[i]->ops.late_register)
  4016. sde_enc->phys_encs[i]->ops.late_register(
  4017. sde_enc->phys_encs[i],
  4018. sde_enc->debugfs_root);
  4019. return 0;
  4020. }
  4021. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4022. {
  4023. struct sde_encoder_virt *sde_enc;
  4024. if (!drm_enc)
  4025. return;
  4026. sde_enc = to_sde_encoder_virt(drm_enc);
  4027. debugfs_remove_recursive(sde_enc->debugfs_root);
  4028. }
  4029. #else
  4030. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4031. {
  4032. return 0;
  4033. }
  4034. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4035. {
  4036. }
  4037. #endif
  4038. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4039. {
  4040. return _sde_encoder_init_debugfs(encoder);
  4041. }
  4042. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4043. {
  4044. _sde_encoder_destroy_debugfs(encoder);
  4045. }
  4046. static int sde_encoder_virt_add_phys_encs(
  4047. struct msm_display_info *disp_info,
  4048. struct sde_encoder_virt *sde_enc,
  4049. struct sde_enc_phys_init_params *params)
  4050. {
  4051. struct sde_encoder_phys *enc = NULL;
  4052. u32 display_caps = disp_info->capabilities;
  4053. SDE_DEBUG_ENC(sde_enc, "\n");
  4054. /*
  4055. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4056. * in this function, check up-front.
  4057. */
  4058. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4059. ARRAY_SIZE(sde_enc->phys_encs)) {
  4060. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4061. sde_enc->num_phys_encs);
  4062. return -EINVAL;
  4063. }
  4064. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4065. enc = sde_encoder_phys_vid_init(params);
  4066. if (IS_ERR_OR_NULL(enc)) {
  4067. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4068. PTR_ERR(enc));
  4069. return !enc ? -EINVAL : PTR_ERR(enc);
  4070. }
  4071. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4072. }
  4073. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4074. enc = sde_encoder_phys_cmd_init(params);
  4075. if (IS_ERR_OR_NULL(enc)) {
  4076. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4077. PTR_ERR(enc));
  4078. return !enc ? -EINVAL : PTR_ERR(enc);
  4079. }
  4080. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4081. }
  4082. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4083. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4084. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4085. else
  4086. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4087. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4088. ++sde_enc->num_phys_encs;
  4089. return 0;
  4090. }
  4091. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4092. struct sde_enc_phys_init_params *params)
  4093. {
  4094. struct sde_encoder_phys *enc = NULL;
  4095. if (!sde_enc) {
  4096. SDE_ERROR("invalid encoder\n");
  4097. return -EINVAL;
  4098. }
  4099. SDE_DEBUG_ENC(sde_enc, "\n");
  4100. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4101. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4102. sde_enc->num_phys_encs);
  4103. return -EINVAL;
  4104. }
  4105. enc = sde_encoder_phys_wb_init(params);
  4106. if (IS_ERR_OR_NULL(enc)) {
  4107. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4108. PTR_ERR(enc));
  4109. return !enc ? -EINVAL : PTR_ERR(enc);
  4110. }
  4111. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4112. ++sde_enc->num_phys_encs;
  4113. return 0;
  4114. }
  4115. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4116. struct sde_kms *sde_kms,
  4117. struct msm_display_info *disp_info,
  4118. int *drm_enc_mode)
  4119. {
  4120. int ret = 0;
  4121. int i = 0;
  4122. enum sde_intf_type intf_type;
  4123. struct sde_encoder_virt_ops parent_ops = {
  4124. sde_encoder_vblank_callback,
  4125. sde_encoder_underrun_callback,
  4126. sde_encoder_frame_done_callback,
  4127. _sde_encoder_get_qsync_fps_callback,
  4128. };
  4129. struct sde_enc_phys_init_params phys_params;
  4130. if (!sde_enc || !sde_kms) {
  4131. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4132. !sde_enc, !sde_kms);
  4133. return -EINVAL;
  4134. }
  4135. memset(&phys_params, 0, sizeof(phys_params));
  4136. phys_params.sde_kms = sde_kms;
  4137. phys_params.parent = &sde_enc->base;
  4138. phys_params.parent_ops = parent_ops;
  4139. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4140. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4141. SDE_DEBUG("\n");
  4142. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4143. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4144. intf_type = INTF_DSI;
  4145. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4146. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4147. intf_type = INTF_HDMI;
  4148. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4149. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4150. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4151. else
  4152. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4153. intf_type = INTF_DP;
  4154. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4155. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4156. intf_type = INTF_WB;
  4157. } else {
  4158. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4159. return -EINVAL;
  4160. }
  4161. WARN_ON(disp_info->num_of_h_tiles < 1);
  4162. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4163. sde_enc->te_source = disp_info->te_source;
  4164. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4165. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4166. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4167. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4168. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  4169. mutex_lock(&sde_enc->enc_lock);
  4170. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4171. /*
  4172. * Left-most tile is at index 0, content is controller id
  4173. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4174. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4175. */
  4176. u32 controller_id = disp_info->h_tile_instance[i];
  4177. if (disp_info->num_of_h_tiles > 1) {
  4178. if (i == 0)
  4179. phys_params.split_role = ENC_ROLE_MASTER;
  4180. else
  4181. phys_params.split_role = ENC_ROLE_SLAVE;
  4182. } else {
  4183. phys_params.split_role = ENC_ROLE_SOLO;
  4184. }
  4185. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4186. i, controller_id, phys_params.split_role);
  4187. if (intf_type == INTF_WB) {
  4188. phys_params.intf_idx = INTF_MAX;
  4189. phys_params.wb_idx = sde_encoder_get_wb(
  4190. sde_kms->catalog,
  4191. intf_type, controller_id);
  4192. if (phys_params.wb_idx == WB_MAX) {
  4193. SDE_ERROR_ENC(sde_enc,
  4194. "could not get wb: type %d, id %d\n",
  4195. intf_type, controller_id);
  4196. ret = -EINVAL;
  4197. }
  4198. } else {
  4199. phys_params.wb_idx = WB_MAX;
  4200. phys_params.intf_idx = sde_encoder_get_intf(
  4201. sde_kms->catalog, intf_type,
  4202. controller_id);
  4203. if (phys_params.intf_idx == INTF_MAX) {
  4204. SDE_ERROR_ENC(sde_enc,
  4205. "could not get wb: type %d, id %d\n",
  4206. intf_type, controller_id);
  4207. ret = -EINVAL;
  4208. }
  4209. }
  4210. if (!ret) {
  4211. if (intf_type == INTF_WB)
  4212. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4213. &phys_params);
  4214. else
  4215. ret = sde_encoder_virt_add_phys_encs(
  4216. disp_info,
  4217. sde_enc,
  4218. &phys_params);
  4219. if (ret)
  4220. SDE_ERROR_ENC(sde_enc,
  4221. "failed to add phys encs\n");
  4222. }
  4223. }
  4224. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4225. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4226. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4227. if (vid_phys) {
  4228. atomic_set(&vid_phys->vsync_cnt, 0);
  4229. atomic_set(&vid_phys->underrun_cnt, 0);
  4230. }
  4231. if (cmd_phys) {
  4232. atomic_set(&cmd_phys->vsync_cnt, 0);
  4233. atomic_set(&cmd_phys->underrun_cnt, 0);
  4234. }
  4235. }
  4236. mutex_unlock(&sde_enc->enc_lock);
  4237. return ret;
  4238. }
  4239. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4240. .mode_set = sde_encoder_virt_mode_set,
  4241. .disable = sde_encoder_virt_disable,
  4242. .enable = sde_encoder_virt_enable,
  4243. .atomic_check = sde_encoder_virt_atomic_check,
  4244. };
  4245. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4246. .destroy = sde_encoder_destroy,
  4247. .late_register = sde_encoder_late_register,
  4248. .early_unregister = sde_encoder_early_unregister,
  4249. };
  4250. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4251. {
  4252. struct msm_drm_private *priv = dev->dev_private;
  4253. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4254. struct drm_encoder *drm_enc = NULL;
  4255. struct sde_encoder_virt *sde_enc = NULL;
  4256. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4257. char name[SDE_NAME_SIZE];
  4258. int ret = 0, i, intf_index = INTF_MAX;
  4259. struct sde_encoder_phys *phys = NULL;
  4260. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4261. if (!sde_enc) {
  4262. ret = -ENOMEM;
  4263. goto fail;
  4264. }
  4265. mutex_init(&sde_enc->enc_lock);
  4266. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4267. &drm_enc_mode);
  4268. if (ret)
  4269. goto fail;
  4270. sde_enc->cur_master = NULL;
  4271. spin_lock_init(&sde_enc->enc_spinlock);
  4272. mutex_init(&sde_enc->vblank_ctl_lock);
  4273. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4274. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4275. drm_enc = &sde_enc->base;
  4276. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4277. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4278. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4279. phys = sde_enc->phys_encs[i];
  4280. if (!phys)
  4281. continue;
  4282. if (phys->ops.is_master && phys->ops.is_master(phys))
  4283. intf_index = phys->intf_idx - INTF_0;
  4284. }
  4285. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4286. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4287. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4288. SDE_RSC_PRIMARY_DISP_CLIENT :
  4289. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4290. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4291. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4292. PTR_ERR(sde_enc->rsc_client));
  4293. sde_enc->rsc_client = NULL;
  4294. }
  4295. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4296. sde_enc->input_event_enabled) {
  4297. ret = _sde_encoder_input_handler(sde_enc);
  4298. if (ret)
  4299. SDE_ERROR(
  4300. "input handler registration failed, rc = %d\n", ret);
  4301. }
  4302. mutex_init(&sde_enc->rc_lock);
  4303. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4304. sde_encoder_off_work);
  4305. sde_enc->vblank_enabled = false;
  4306. sde_enc->qdss_status = false;
  4307. kthread_init_work(&sde_enc->input_event_work,
  4308. sde_encoder_input_event_work_handler);
  4309. kthread_init_work(&sde_enc->early_wakeup_work,
  4310. sde_encoder_early_wakeup_work_handler);
  4311. kthread_init_work(&sde_enc->esd_trigger_work,
  4312. sde_encoder_esd_trigger_work_handler);
  4313. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4314. SDE_DEBUG_ENC(sde_enc, "created\n");
  4315. return drm_enc;
  4316. fail:
  4317. SDE_ERROR("failed to create encoder\n");
  4318. if (drm_enc)
  4319. sde_encoder_destroy(drm_enc);
  4320. return ERR_PTR(ret);
  4321. }
  4322. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4323. enum msm_event_wait event)
  4324. {
  4325. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4326. struct sde_encoder_virt *sde_enc = NULL;
  4327. int i, ret = 0;
  4328. char atrace_buf[32];
  4329. if (!drm_enc) {
  4330. SDE_ERROR("invalid encoder\n");
  4331. return -EINVAL;
  4332. }
  4333. sde_enc = to_sde_encoder_virt(drm_enc);
  4334. SDE_DEBUG_ENC(sde_enc, "\n");
  4335. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4336. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4337. switch (event) {
  4338. case MSM_ENC_COMMIT_DONE:
  4339. fn_wait = phys->ops.wait_for_commit_done;
  4340. break;
  4341. case MSM_ENC_TX_COMPLETE:
  4342. fn_wait = phys->ops.wait_for_tx_complete;
  4343. break;
  4344. case MSM_ENC_VBLANK:
  4345. fn_wait = phys->ops.wait_for_vblank;
  4346. break;
  4347. case MSM_ENC_ACTIVE_REGION:
  4348. fn_wait = phys->ops.wait_for_active;
  4349. break;
  4350. default:
  4351. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4352. event);
  4353. return -EINVAL;
  4354. }
  4355. if (phys && fn_wait) {
  4356. snprintf(atrace_buf, sizeof(atrace_buf),
  4357. "wait_completion_event_%d", event);
  4358. SDE_ATRACE_BEGIN(atrace_buf);
  4359. ret = fn_wait(phys);
  4360. SDE_ATRACE_END(atrace_buf);
  4361. if (ret)
  4362. return ret;
  4363. }
  4364. }
  4365. return ret;
  4366. }
  4367. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4368. u64 *l_bound, u64 *u_bound)
  4369. {
  4370. struct sde_encoder_virt *sde_enc;
  4371. u64 jitter_ns, frametime_ns;
  4372. struct msm_mode_info *info;
  4373. if (!drm_enc) {
  4374. SDE_ERROR("invalid encoder\n");
  4375. return;
  4376. }
  4377. sde_enc = to_sde_encoder_virt(drm_enc);
  4378. info = &sde_enc->mode_info;
  4379. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4380. jitter_ns = info->jitter_numer * frametime_ns;
  4381. do_div(jitter_ns, info->jitter_denom * 100);
  4382. *l_bound = frametime_ns - jitter_ns;
  4383. *u_bound = frametime_ns + jitter_ns;
  4384. }
  4385. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4386. {
  4387. struct sde_encoder_virt *sde_enc;
  4388. if (!drm_enc) {
  4389. SDE_ERROR("invalid encoder\n");
  4390. return 0;
  4391. }
  4392. sde_enc = to_sde_encoder_virt(drm_enc);
  4393. return sde_enc->mode_info.frame_rate;
  4394. }
  4395. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4396. {
  4397. struct sde_encoder_virt *sde_enc = NULL;
  4398. int i;
  4399. if (!encoder) {
  4400. SDE_ERROR("invalid encoder\n");
  4401. return INTF_MODE_NONE;
  4402. }
  4403. sde_enc = to_sde_encoder_virt(encoder);
  4404. if (sde_enc->cur_master)
  4405. return sde_enc->cur_master->intf_mode;
  4406. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4407. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4408. if (phys)
  4409. return phys->intf_mode;
  4410. }
  4411. return INTF_MODE_NONE;
  4412. }
  4413. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4414. {
  4415. struct sde_encoder_virt *sde_enc = NULL;
  4416. struct sde_encoder_phys *phys;
  4417. if (!encoder) {
  4418. SDE_ERROR("invalid encoder\n");
  4419. return 0;
  4420. }
  4421. sde_enc = to_sde_encoder_virt(encoder);
  4422. phys = sde_enc->cur_master;
  4423. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4424. }
  4425. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4426. ktime_t *tvblank)
  4427. {
  4428. struct sde_encoder_virt *sde_enc = NULL;
  4429. struct sde_encoder_phys *phys;
  4430. if (!encoder) {
  4431. SDE_ERROR("invalid encoder\n");
  4432. return false;
  4433. }
  4434. sde_enc = to_sde_encoder_virt(encoder);
  4435. phys = sde_enc->cur_master;
  4436. if (!phys)
  4437. return false;
  4438. *tvblank = phys->last_vsync_timestamp;
  4439. return *tvblank ? true : false;
  4440. }
  4441. static void _sde_encoder_cache_hw_res_cont_splash(
  4442. struct drm_encoder *encoder,
  4443. struct sde_kms *sde_kms)
  4444. {
  4445. int i, idx;
  4446. struct sde_encoder_virt *sde_enc;
  4447. struct sde_encoder_phys *phys_enc;
  4448. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4449. sde_enc = to_sde_encoder_virt(encoder);
  4450. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4451. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4452. sde_enc->hw_pp[i] = NULL;
  4453. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4454. break;
  4455. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4456. }
  4457. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4458. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4459. sde_enc->hw_dsc[i] = NULL;
  4460. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4461. break;
  4462. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4463. }
  4464. /*
  4465. * If we have multiple phys encoders with one controller, make
  4466. * sure to populate the controller pointer in both phys encoders.
  4467. */
  4468. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4469. phys_enc = sde_enc->phys_encs[idx];
  4470. phys_enc->hw_ctl = NULL;
  4471. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4472. SDE_HW_BLK_CTL);
  4473. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4474. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4475. phys_enc->hw_ctl =
  4476. (struct sde_hw_ctl *) ctl_iter.hw;
  4477. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4478. phys_enc->intf_idx, phys_enc->hw_ctl);
  4479. }
  4480. }
  4481. }
  4482. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4483. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4484. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4485. phys->hw_intf = NULL;
  4486. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4487. break;
  4488. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4489. }
  4490. }
  4491. /**
  4492. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4493. * device bootup when cont_splash is enabled
  4494. * @drm_enc: Pointer to drm encoder structure
  4495. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4496. * @enable: boolean indicates enable or displae state of splash
  4497. * @Return: true if successful in updating the encoder structure
  4498. */
  4499. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4500. struct sde_splash_display *splash_display, bool enable)
  4501. {
  4502. struct sde_encoder_virt *sde_enc;
  4503. struct msm_drm_private *priv;
  4504. struct sde_kms *sde_kms;
  4505. struct drm_connector *conn = NULL;
  4506. struct sde_connector *sde_conn = NULL;
  4507. struct sde_connector_state *sde_conn_state = NULL;
  4508. struct drm_display_mode *drm_mode = NULL;
  4509. struct sde_encoder_phys *phys_enc;
  4510. struct drm_bridge *bridge;
  4511. int ret = 0, i;
  4512. struct msm_sub_mode sub_mode;
  4513. if (!encoder) {
  4514. SDE_ERROR("invalid drm enc\n");
  4515. return -EINVAL;
  4516. }
  4517. sde_enc = to_sde_encoder_virt(encoder);
  4518. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4519. if (!sde_kms) {
  4520. SDE_ERROR("invalid sde_kms\n");
  4521. return -EINVAL;
  4522. }
  4523. priv = encoder->dev->dev_private;
  4524. if (!priv->num_connectors) {
  4525. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4526. return -EINVAL;
  4527. }
  4528. SDE_DEBUG_ENC(sde_enc,
  4529. "num of connectors: %d\n", priv->num_connectors);
  4530. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4531. if (!enable) {
  4532. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4533. phys_enc = sde_enc->phys_encs[i];
  4534. if (phys_enc)
  4535. phys_enc->cont_splash_enabled = false;
  4536. }
  4537. return ret;
  4538. }
  4539. if (!splash_display) {
  4540. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4541. return -EINVAL;
  4542. }
  4543. for (i = 0; i < priv->num_connectors; i++) {
  4544. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4545. priv->connectors[i]->base.id);
  4546. sde_conn = to_sde_connector(priv->connectors[i]);
  4547. if (!sde_conn->encoder) {
  4548. SDE_DEBUG_ENC(sde_enc,
  4549. "encoder not attached to connector\n");
  4550. continue;
  4551. }
  4552. if (sde_conn->encoder->base.id
  4553. == encoder->base.id) {
  4554. conn = (priv->connectors[i]);
  4555. break;
  4556. }
  4557. }
  4558. if (!conn || !conn->state) {
  4559. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4560. return -EINVAL;
  4561. }
  4562. sde_conn_state = to_sde_connector_state(conn->state);
  4563. if (!sde_conn->ops.get_mode_info) {
  4564. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4565. return -EINVAL;
  4566. }
  4567. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4568. MSM_DISPLAY_DSC_MODE_DISABLED;
  4569. drm_mode = &encoder->crtc->state->adjusted_mode;
  4570. ret = sde_connector_get_mode_info(&sde_conn->base,
  4571. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4572. if (ret) {
  4573. SDE_ERROR_ENC(sde_enc,
  4574. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4575. return ret;
  4576. }
  4577. if (sde_conn->encoder) {
  4578. conn->state->best_encoder = sde_conn->encoder;
  4579. SDE_DEBUG_ENC(sde_enc,
  4580. "configured cstate->best_encoder to ID = %d\n",
  4581. conn->state->best_encoder->base.id);
  4582. } else {
  4583. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4584. conn->base.id);
  4585. }
  4586. sde_enc->crtc = encoder->crtc;
  4587. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4588. conn->state, false);
  4589. if (ret) {
  4590. SDE_ERROR_ENC(sde_enc,
  4591. "failed to reserve hw resources, %d\n", ret);
  4592. return ret;
  4593. }
  4594. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4595. sde_connector_get_topology_name(conn));
  4596. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4597. drm_mode->hdisplay, drm_mode->vdisplay);
  4598. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4599. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4600. if (bridge) {
  4601. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4602. /*
  4603. * For cont-splash use case, we update the mode
  4604. * configurations manually. This will skip the
  4605. * usually mode set call when actual frame is
  4606. * pushed from framework. The bridge needs to
  4607. * be updated with the current drm mode by
  4608. * calling the bridge mode set ops.
  4609. */
  4610. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4611. } else {
  4612. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4613. }
  4614. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4615. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4616. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4617. if (!phys) {
  4618. SDE_ERROR_ENC(sde_enc,
  4619. "phys encoders not initialized\n");
  4620. return -EINVAL;
  4621. }
  4622. /* update connector for master and slave phys encoders */
  4623. phys->connector = conn;
  4624. phys->cont_splash_enabled = true;
  4625. phys->hw_pp = sde_enc->hw_pp[i];
  4626. if (phys->ops.cont_splash_mode_set)
  4627. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4628. if (phys->ops.is_master && phys->ops.is_master(phys))
  4629. sde_enc->cur_master = phys;
  4630. }
  4631. return ret;
  4632. }
  4633. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4634. bool skip_pre_kickoff)
  4635. {
  4636. struct msm_drm_thread *event_thread = NULL;
  4637. struct msm_drm_private *priv = NULL;
  4638. struct sde_encoder_virt *sde_enc = NULL;
  4639. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4640. SDE_ERROR("invalid parameters\n");
  4641. return -EINVAL;
  4642. }
  4643. priv = enc->dev->dev_private;
  4644. sde_enc = to_sde_encoder_virt(enc);
  4645. if (!sde_enc->crtc || (sde_enc->crtc->index
  4646. >= ARRAY_SIZE(priv->event_thread))) {
  4647. SDE_DEBUG_ENC(sde_enc,
  4648. "invalid cached CRTC: %d or crtc index: %d\n",
  4649. sde_enc->crtc == NULL,
  4650. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4651. return -EINVAL;
  4652. }
  4653. SDE_EVT32_VERBOSE(DRMID(enc));
  4654. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4655. if (!skip_pre_kickoff) {
  4656. sde_enc->delay_kickoff = true;
  4657. kthread_queue_work(&event_thread->worker,
  4658. &sde_enc->esd_trigger_work);
  4659. kthread_flush_work(&sde_enc->esd_trigger_work);
  4660. }
  4661. /*
  4662. * panel may stop generating te signal (vsync) during esd failure. rsc
  4663. * hardware may hang without vsync. Avoid rsc hang by generating the
  4664. * vsync from watchdog timer instead of panel.
  4665. */
  4666. sde_encoder_helper_switch_vsync(enc, true);
  4667. if (!skip_pre_kickoff) {
  4668. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4669. sde_enc->delay_kickoff = false;
  4670. }
  4671. return 0;
  4672. }
  4673. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4674. {
  4675. struct sde_encoder_virt *sde_enc;
  4676. if (!encoder) {
  4677. SDE_ERROR("invalid drm enc\n");
  4678. return false;
  4679. }
  4680. sde_enc = to_sde_encoder_virt(encoder);
  4681. return sde_enc->recovery_events_enabled;
  4682. }
  4683. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4684. {
  4685. struct sde_encoder_virt *sde_enc;
  4686. if (!encoder) {
  4687. SDE_ERROR("invalid drm enc\n");
  4688. return;
  4689. }
  4690. sde_enc = to_sde_encoder_virt(encoder);
  4691. sde_enc->recovery_events_enabled = true;
  4692. }
  4693. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4694. {
  4695. struct sde_kms *sde_kms;
  4696. struct drm_connector *conn;
  4697. struct sde_connector_state *conn_state;
  4698. if (!drm_enc)
  4699. return false;
  4700. sde_kms = sde_encoder_get_kms(drm_enc);
  4701. if (!sde_kms)
  4702. return false;
  4703. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4704. if (!conn || !conn->state)
  4705. return false;
  4706. conn_state = to_sde_connector_state(conn->state);
  4707. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4708. }