lpass-cdc-va-macro.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include <dsp/digital-cdc-rsc-mgr.h>
  19. #include "lpass-cdc.h"
  20. #include "lpass-cdc-registers.h"
  21. #include "lpass-cdc-clk-rsc.h"
  22. /* pm runtime auto suspend timer in msecs */
  23. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  24. #define LPASS_CDC_VA_MACRO_MAX_OFFSET 0x1000
  25. #define LPASS_CDC_VA_MACRO_NUM_DECIMATORS 4
  26. #define LPASS_CDC_VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE)
  32. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  33. #define CF_MIN_3DB_4HZ 0x0
  34. #define CF_MIN_3DB_75HZ 0x1
  35. #define CF_MIN_3DB_150HZ 0x2
  36. #define LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  37. #define LPASS_CDC_VA_MACRO_MCLK_FREQ 9600000
  38. #define LPASS_CDC_VA_MACRO_TX_PATH_OFFSET \
  39. (LPASS_CDC_VA_TX1_TX_PATH_CTL - LPASS_CDC_VA_TX0_TX_PATH_CTL)
  40. #define LPASS_CDC_VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  41. #define LPASS_CDC_VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  42. #define LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  43. #define LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  44. #define LPASS_CDC_VA_MACRO_ADC_MODE_CFG0_SHIFT 1
  45. #define LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  46. #define LPASS_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  47. #define LPASS_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  48. #define LPASS_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  49. #define MAX_RETRY_ATTEMPTS 500
  50. #define LPASS_CDC_VA_MACRO_SWR_STRING_LEN 80
  51. #define LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX 3
  52. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  53. static int va_tx_unmute_delay = LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  54. module_param(va_tx_unmute_delay, int, 0664);
  55. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  56. static int lpass_cdc_va_macro_core_vote(void *handle, bool enable);
  57. enum {
  58. LPASS_CDC_VA_MACRO_AIF_INVALID = 0,
  59. LPASS_CDC_VA_MACRO_AIF1_CAP,
  60. LPASS_CDC_VA_MACRO_AIF2_CAP,
  61. LPASS_CDC_VA_MACRO_AIF3_CAP,
  62. LPASS_CDC_VA_MACRO_MAX_DAIS,
  63. };
  64. enum {
  65. LPASS_CDC_VA_MACRO_DEC0,
  66. LPASS_CDC_VA_MACRO_DEC1,
  67. LPASS_CDC_VA_MACRO_DEC2,
  68. LPASS_CDC_VA_MACRO_DEC3,
  69. LPASS_CDC_VA_MACRO_DEC_MAX,
  70. };
  71. enum {
  72. LPASS_CDC_VA_MACRO_CLK_DIV_2,
  73. LPASS_CDC_VA_MACRO_CLK_DIV_3,
  74. LPASS_CDC_VA_MACRO_CLK_DIV_4,
  75. LPASS_CDC_VA_MACRO_CLK_DIV_6,
  76. LPASS_CDC_VA_MACRO_CLK_DIV_8,
  77. LPASS_CDC_VA_MACRO_CLK_DIV_16,
  78. };
  79. enum {
  80. MSM_DMIC,
  81. SWR_MIC,
  82. };
  83. enum {
  84. TX_MCLK,
  85. VA_MCLK,
  86. };
  87. struct va_mute_work {
  88. struct lpass_cdc_va_macro_priv *va_priv;
  89. u32 decimator;
  90. struct delayed_work dwork;
  91. };
  92. struct hpf_work {
  93. struct lpass_cdc_va_macro_priv *va_priv;
  94. u8 decimator;
  95. u8 hpf_cut_off_freq;
  96. struct delayed_work dwork;
  97. };
  98. /* Hold instance to soundwire platform device */
  99. struct lpass_cdc_va_macro_swr_ctrl_data {
  100. struct platform_device *va_swr_pdev;
  101. };
  102. struct lpass_cdc_va_macro_swr_ctrl_platform_data {
  103. void *handle; /* holds codec private data */
  104. int (*read)(void *handle, int reg);
  105. int (*write)(void *handle, int reg, int val);
  106. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  107. int (*clk)(void *handle, bool enable);
  108. int (*core_vote)(void *handle, bool enable);
  109. int (*handle_irq)(void *handle,
  110. irqreturn_t (*swrm_irq_handler)(int irq,
  111. void *data),
  112. void *swrm_handle,
  113. int action);
  114. };
  115. struct lpass_cdc_va_macro_priv {
  116. struct device *dev;
  117. bool dec_active[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  118. bool va_without_decimation;
  119. struct clk *lpass_audio_hw_vote;
  120. struct mutex mclk_lock;
  121. struct mutex swr_clk_lock;
  122. struct snd_soc_component *component;
  123. struct hpf_work va_hpf_work[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  124. struct va_mute_work va_mute_dwork[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  125. unsigned long active_ch_mask[LPASS_CDC_VA_MACRO_MAX_DAIS];
  126. unsigned long active_ch_cnt[LPASS_CDC_VA_MACRO_MAX_DAIS];
  127. u16 dmic_clk_div;
  128. u16 va_mclk_users;
  129. int swr_clk_users;
  130. bool reset_swr;
  131. struct device_node *va_swr_gpio_p;
  132. struct lpass_cdc_va_macro_swr_ctrl_data *swr_ctrl_data;
  133. struct lpass_cdc_va_macro_swr_ctrl_platform_data swr_plat_data;
  134. struct work_struct lpass_cdc_va_macro_add_child_devices_work;
  135. int child_count;
  136. u16 mclk_mux_sel;
  137. char __iomem *va_io_base;
  138. char __iomem *va_island_mode_muxsel;
  139. struct platform_device *pdev_child_devices
  140. [LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX];
  141. struct regulator *micb_supply;
  142. u32 micb_voltage;
  143. u32 micb_current;
  144. u32 version;
  145. u32 is_used_va_swr_gpio;
  146. int micb_users;
  147. u16 default_clk_id;
  148. u16 clk_id;
  149. int tx_swr_clk_cnt;
  150. int va_swr_clk_cnt;
  151. int va_clk_status;
  152. int tx_clk_status;
  153. bool lpi_enable;
  154. bool clk_div_switch;
  155. int dec_mode[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  156. int pcm_rate[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  157. bool wcd_dmic_enabled;
  158. int dapm_tx_clk_status;
  159. u16 current_clk_id;
  160. bool dev_up;
  161. };
  162. static bool lpass_cdc_va_macro_get_data(struct snd_soc_component *component,
  163. struct device **va_dev,
  164. struct lpass_cdc_va_macro_priv **va_priv,
  165. const char *func_name)
  166. {
  167. *va_dev = lpass_cdc_get_device_ptr(component->dev, VA_MACRO);
  168. if (!(*va_dev)) {
  169. dev_err(component->dev,
  170. "%s: null device for macro!\n", func_name);
  171. return false;
  172. }
  173. *va_priv = dev_get_drvdata((*va_dev));
  174. if (!(*va_priv) || !(*va_priv)->component) {
  175. dev_err(component->dev,
  176. "%s: priv is null for macro!\n", func_name);
  177. return false;
  178. }
  179. return true;
  180. }
  181. static int lpass_cdc_va_macro_clk_div_get(struct snd_soc_component *component)
  182. {
  183. struct device *va_dev = NULL;
  184. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  185. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  186. &va_priv, __func__))
  187. return -EINVAL;
  188. if (va_priv->clk_div_switch &&
  189. (va_priv->dmic_clk_div == LPASS_CDC_VA_MACRO_CLK_DIV_16))
  190. return LPASS_CDC_VA_MACRO_CLK_DIV_4;
  191. return va_priv->dmic_clk_div;
  192. }
  193. static int lpass_cdc_va_macro_mclk_enable(
  194. struct lpass_cdc_va_macro_priv *va_priv,
  195. bool mclk_enable, bool dapm)
  196. {
  197. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  198. int ret = 0;
  199. if (regmap == NULL) {
  200. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  201. return -EINVAL;
  202. }
  203. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  204. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  205. mutex_lock(&va_priv->mclk_lock);
  206. if (mclk_enable) {
  207. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  208. if (ret < 0) {
  209. dev_err(va_priv->dev,
  210. "%s: va request core vote failed\n",
  211. __func__);
  212. goto exit;
  213. }
  214. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  215. va_priv->default_clk_id,
  216. va_priv->clk_id,
  217. true);
  218. lpass_cdc_va_macro_core_vote(va_priv, false);
  219. if (ret < 0) {
  220. dev_err(va_priv->dev,
  221. "%s: va request clock en failed\n",
  222. __func__);
  223. goto exit;
  224. }
  225. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  226. true);
  227. if (va_priv->va_mclk_users == 0) {
  228. regcache_mark_dirty(regmap);
  229. regcache_sync_region(regmap,
  230. VA_START_OFFSET,
  231. VA_MAX_OFFSET);
  232. }
  233. va_priv->va_mclk_users++;
  234. } else {
  235. if (va_priv->va_mclk_users <= 0) {
  236. dev_err(va_priv->dev, "%s: clock already disabled\n",
  237. __func__);
  238. va_priv->va_mclk_users = 0;
  239. goto exit;
  240. }
  241. va_priv->va_mclk_users--;
  242. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  243. false);
  244. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  245. if (ret < 0) {
  246. dev_err(va_priv->dev,
  247. "%s: va request core vote failed\n",
  248. __func__);
  249. }
  250. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  251. va_priv->default_clk_id,
  252. va_priv->clk_id,
  253. false);
  254. lpass_cdc_va_macro_core_vote(va_priv, false);
  255. }
  256. exit:
  257. mutex_unlock(&va_priv->mclk_lock);
  258. return ret;
  259. }
  260. static int lpass_cdc_va_macro_event_handler(struct snd_soc_component *component,
  261. u16 event, u32 data)
  262. {
  263. struct device *va_dev = NULL;
  264. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  265. int retry_cnt = MAX_RETRY_ATTEMPTS;
  266. int ret = 0;
  267. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  268. &va_priv, __func__))
  269. return -EINVAL;
  270. switch (event) {
  271. case LPASS_CDC_MACRO_EVT_WAIT_VA_CLK_RESET:
  272. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  273. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  274. __func__, retry_cnt);
  275. /*
  276. * Userspace takes 10 seconds to close
  277. * the session when pcm_start fails due to concurrency
  278. * with PDR/SSR. Loop and check every 20ms till 10
  279. * seconds for va_mclk user count to get reset to 0
  280. * which ensures userspace teardown is done and SSR
  281. * powerup seq can proceed.
  282. */
  283. msleep(20);
  284. retry_cnt--;
  285. }
  286. if (retry_cnt == 0)
  287. dev_err(va_dev,
  288. "%s: va_mclk_users non-zero, SSR fail!!\n",
  289. __func__);
  290. break;
  291. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  292. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  293. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  294. if (ret < 0) {
  295. dev_err(va_priv->dev,
  296. "%s: va request core vote failed\n",
  297. __func__);
  298. break;
  299. }
  300. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  301. va_priv->default_clk_id,
  302. VA_CORE_CLK, true);
  303. if (ret < 0)
  304. dev_err_ratelimited(va_priv->dev,
  305. "%s, failed to enable clk, ret:%d\n",
  306. __func__, ret);
  307. else
  308. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  309. va_priv->default_clk_id,
  310. VA_CORE_CLK, false);
  311. lpass_cdc_va_macro_core_vote(va_priv, false);
  312. break;
  313. case LPASS_CDC_MACRO_EVT_SSR_UP:
  314. trace_printk("%s, enter SSR up\n", __func__);
  315. /* reset swr after ssr/pdr */
  316. va_priv->reset_swr = true;
  317. va_priv->dev_up = true;
  318. if (va_priv->swr_ctrl_data)
  319. swrm_wcd_notify(
  320. va_priv->swr_ctrl_data[0].va_swr_pdev,
  321. SWR_DEVICE_SSR_UP, NULL);
  322. break;
  323. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  324. lpass_cdc_rsc_clk_reset(va_dev, VA_CORE_CLK);
  325. break;
  326. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  327. va_priv->dev_up = false;
  328. if (va_priv->swr_ctrl_data) {
  329. swrm_wcd_notify(
  330. va_priv->swr_ctrl_data[0].va_swr_pdev,
  331. SWR_DEVICE_SSR_DOWN, NULL);
  332. }
  333. if ((!pm_runtime_enabled(va_dev) ||
  334. !pm_runtime_suspended(va_dev))) {
  335. ret = lpass_cdc_runtime_suspend(va_dev);
  336. if (!ret) {
  337. pm_runtime_disable(va_dev);
  338. pm_runtime_set_suspended(va_dev);
  339. pm_runtime_enable(va_dev);
  340. }
  341. }
  342. break;
  343. default:
  344. break;
  345. }
  346. return 0;
  347. }
  348. static int lpass_cdc_va_macro_swr_clk_event(struct snd_soc_dapm_widget *w,
  349. struct snd_kcontrol *kcontrol, int event)
  350. {
  351. struct snd_soc_component *component =
  352. snd_soc_dapm_to_component(w->dapm);
  353. struct device *va_dev = NULL;
  354. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  355. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  356. &va_priv, __func__))
  357. return -EINVAL;
  358. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  359. switch (event) {
  360. case SND_SOC_DAPM_PRE_PMU:
  361. va_priv->va_swr_clk_cnt++;
  362. break;
  363. case SND_SOC_DAPM_POST_PMD:
  364. va_priv->va_swr_clk_cnt--;
  365. break;
  366. default:
  367. break;
  368. }
  369. return 0;
  370. }
  371. static int lpass_cdc_va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  372. struct snd_kcontrol *kcontrol, int event)
  373. {
  374. struct snd_soc_component *component =
  375. snd_soc_dapm_to_component(w->dapm);
  376. int ret = 0;
  377. struct device *va_dev = NULL;
  378. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  379. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  380. &va_priv, __func__))
  381. return -EINVAL;
  382. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  383. __func__, event, va_priv->lpi_enable);
  384. if (!va_priv->lpi_enable)
  385. return ret;
  386. switch (event) {
  387. case SND_SOC_DAPM_PRE_PMU:
  388. dev_dbg(component->dev,
  389. "%s: va_swr_clk_cnt %d, tx_swr_clk_cnt %d, tx_clk_status %d\n",
  390. __func__, va_priv->va_swr_clk_cnt,
  391. va_priv->tx_swr_clk_cnt, va_priv->tx_clk_status);
  392. if (va_priv->current_clk_id == VA_CORE_CLK) {
  393. return 0;
  394. } else if ( va_priv->va_swr_clk_cnt != 0 &&
  395. va_priv->tx_clk_status) {
  396. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  397. if (ret < 0) {
  398. dev_err(va_priv->dev,
  399. "%s: va request core vote failed\n",
  400. __func__);
  401. break;
  402. }
  403. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  404. va_priv->default_clk_id,
  405. VA_CORE_CLK,
  406. true);
  407. lpass_cdc_va_macro_core_vote(va_priv, false);
  408. if (ret) {
  409. dev_dbg(component->dev,
  410. "%s: request clock VA_CLK enable failed\n",
  411. __func__);
  412. break;
  413. }
  414. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  415. va_priv->default_clk_id,
  416. TX_CORE_CLK,
  417. false);
  418. if (ret) {
  419. dev_dbg(component->dev,
  420. "%s: request clock TX_CLK disable failed\n",
  421. __func__);
  422. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  423. va_priv->default_clk_id,
  424. VA_CORE_CLK,
  425. false);
  426. break;
  427. }
  428. va_priv->current_clk_id = VA_CORE_CLK;
  429. }
  430. break;
  431. case SND_SOC_DAPM_POST_PMD:
  432. if (va_priv->current_clk_id == VA_CORE_CLK) {
  433. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  434. va_priv->default_clk_id,
  435. TX_CORE_CLK,
  436. true);
  437. if (ret) {
  438. dev_err(component->dev,
  439. "%s: request clock TX_CLK enable failed\n",
  440. __func__);
  441. if (va_priv->dev_up)
  442. break;
  443. }
  444. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  445. if (ret < 0) {
  446. dev_err(va_priv->dev,
  447. "%s: va request core vote failed\n",
  448. __func__);
  449. if (va_priv->dev_up)
  450. break;
  451. }
  452. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  453. va_priv->default_clk_id,
  454. VA_CORE_CLK,
  455. false);
  456. lpass_cdc_va_macro_core_vote(va_priv, false);
  457. if (ret) {
  458. dev_err(component->dev,
  459. "%s: request clock VA_CLK disable failed\n",
  460. __func__);
  461. if (va_priv->dev_up)
  462. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  463. va_priv->default_clk_id,
  464. TX_CORE_CLK,
  465. false);
  466. break;
  467. }
  468. va_priv->current_clk_id = TX_CORE_CLK;
  469. }
  470. break;
  471. default:
  472. dev_err(va_priv->dev,
  473. "%s: invalid DAPM event %d\n", __func__, event);
  474. ret = -EINVAL;
  475. }
  476. return ret;
  477. }
  478. static int lpass_cdc_va_macro_tx_swr_clk_event(struct snd_soc_dapm_widget *w,
  479. struct snd_kcontrol *kcontrol, int event)
  480. {
  481. struct device *va_dev = NULL;
  482. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  483. struct snd_soc_component *component =
  484. snd_soc_dapm_to_component(w->dapm);
  485. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  486. &va_priv, __func__))
  487. return -EINVAL;
  488. if (SND_SOC_DAPM_EVENT_ON(event))
  489. ++va_priv->tx_swr_clk_cnt;
  490. if (SND_SOC_DAPM_EVENT_OFF(event))
  491. --va_priv->tx_swr_clk_cnt;
  492. return 0;
  493. }
  494. static int lpass_cdc_va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  495. struct snd_kcontrol *kcontrol, int event)
  496. {
  497. struct snd_soc_component *component =
  498. snd_soc_dapm_to_component(w->dapm);
  499. int ret = 0;
  500. struct device *va_dev = NULL;
  501. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  502. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  503. &va_priv, __func__))
  504. return -EINVAL;
  505. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  506. switch (event) {
  507. case SND_SOC_DAPM_PRE_PMU:
  508. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  509. va_priv->default_clk_id,
  510. TX_CORE_CLK,
  511. true);
  512. if (!ret)
  513. va_priv->dapm_tx_clk_status++;
  514. if (va_priv->lpi_enable)
  515. ret = lpass_cdc_va_macro_mclk_enable(va_priv, 1, true);
  516. else
  517. ret = lpass_cdc_tx_mclk_enable(component, 1);
  518. break;
  519. case SND_SOC_DAPM_POST_PMD:
  520. if (va_priv->lpi_enable)
  521. lpass_cdc_va_macro_mclk_enable(va_priv, 0, true);
  522. else
  523. lpass_cdc_tx_mclk_enable(component, 0);
  524. if (va_priv->dapm_tx_clk_status > 0) {
  525. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  526. va_priv->default_clk_id,
  527. TX_CORE_CLK,
  528. false);
  529. va_priv->dapm_tx_clk_status--;
  530. }
  531. break;
  532. default:
  533. dev_err(va_priv->dev,
  534. "%s: invalid DAPM event %d\n", __func__, event);
  535. ret = -EINVAL;
  536. }
  537. return ret;
  538. }
  539. static int lpass_cdc_va_macro_tx_va_mclk_enable(
  540. struct lpass_cdc_va_macro_priv *va_priv,
  541. struct regmap *regmap, int clk_type,
  542. bool enable)
  543. {
  544. int ret = 0, clk_tx_ret = 0;
  545. dev_dbg(va_priv->dev,
  546. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  547. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  548. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  549. if (enable) {
  550. if (va_priv->swr_clk_users == 0) {
  551. msm_cdc_pinctrl_select_active_state(
  552. va_priv->va_swr_gpio_p);
  553. msm_cdc_pinctrl_set_wakeup_capable(
  554. va_priv->va_swr_gpio_p, false);
  555. }
  556. clk_tx_ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  557. TX_CORE_CLK,
  558. TX_CORE_CLK,
  559. true);
  560. if (clk_type == TX_MCLK) {
  561. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  562. TX_CORE_CLK,
  563. TX_CORE_CLK,
  564. true);
  565. if (ret < 0) {
  566. if (va_priv->swr_clk_users == 0)
  567. msm_cdc_pinctrl_select_sleep_state(
  568. va_priv->va_swr_gpio_p);
  569. dev_err_ratelimited(va_priv->dev,
  570. "%s: swr request clk failed\n",
  571. __func__);
  572. goto done;
  573. }
  574. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  575. true);
  576. }
  577. if (clk_type == VA_MCLK) {
  578. ret = lpass_cdc_va_macro_mclk_enable(va_priv, 1, true);
  579. if (ret < 0) {
  580. if (va_priv->swr_clk_users == 0)
  581. msm_cdc_pinctrl_select_sleep_state(
  582. va_priv->va_swr_gpio_p);
  583. dev_err_ratelimited(va_priv->dev,
  584. "%s: request clock enable failed\n",
  585. __func__);
  586. goto done;
  587. }
  588. }
  589. if (va_priv->swr_clk_users == 0) {
  590. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  591. __func__, va_priv->reset_swr);
  592. if (va_priv->reset_swr)
  593. regmap_update_bits(regmap,
  594. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  595. 0x02, 0x02);
  596. regmap_update_bits(regmap,
  597. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  598. 0x01, 0x01);
  599. if (va_priv->reset_swr)
  600. regmap_update_bits(regmap,
  601. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  602. 0x02, 0x00);
  603. va_priv->reset_swr = false;
  604. }
  605. if (!clk_tx_ret)
  606. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  607. TX_CORE_CLK,
  608. TX_CORE_CLK,
  609. false);
  610. va_priv->swr_clk_users++;
  611. } else {
  612. if (va_priv->swr_clk_users <= 0) {
  613. dev_err_ratelimited(va_priv->dev,
  614. "va swrm clock users already 0\n");
  615. va_priv->swr_clk_users = 0;
  616. return 0;
  617. }
  618. clk_tx_ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  619. TX_CORE_CLK,
  620. TX_CORE_CLK,
  621. true);
  622. va_priv->swr_clk_users--;
  623. if (va_priv->swr_clk_users == 0)
  624. regmap_update_bits(regmap,
  625. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  626. 0x01, 0x00);
  627. if (clk_type == VA_MCLK)
  628. lpass_cdc_va_macro_mclk_enable(va_priv, 0, true);
  629. if (clk_type == TX_MCLK) {
  630. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  631. false);
  632. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  633. TX_CORE_CLK,
  634. TX_CORE_CLK,
  635. false);
  636. if (ret < 0) {
  637. dev_err_ratelimited(va_priv->dev,
  638. "%s: swr request clk failed\n",
  639. __func__);
  640. goto done;
  641. }
  642. }
  643. if (!clk_tx_ret)
  644. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  645. TX_CORE_CLK,
  646. TX_CORE_CLK,
  647. false);
  648. if (va_priv->swr_clk_users == 0) {
  649. msm_cdc_pinctrl_select_sleep_state(
  650. va_priv->va_swr_gpio_p);
  651. msm_cdc_pinctrl_set_wakeup_capable(
  652. va_priv->va_swr_gpio_p, true);
  653. }
  654. }
  655. return 0;
  656. done:
  657. if (!clk_tx_ret)
  658. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  659. TX_CORE_CLK,
  660. TX_CORE_CLK,
  661. false);
  662. return ret;
  663. }
  664. static int lpass_cdc_va_macro_core_vote(void *handle, bool enable)
  665. {
  666. int rc = 0;
  667. struct lpass_cdc_va_macro_priv *va_priv =
  668. (struct lpass_cdc_va_macro_priv *) handle;
  669. if (va_priv == NULL) {
  670. pr_err("%s: va priv data is NULL\n", __func__);
  671. return -EINVAL;
  672. }
  673. trace_printk("%s, enter: enable %d\n", __func__, enable);
  674. if (enable) {
  675. pm_runtime_get_sync(va_priv->dev);
  676. if (lpass_cdc_check_core_votes(va_priv->dev)) {
  677. rc = 0;
  678. } else {
  679. rc = -ENOTSYNC;
  680. }
  681. } else {
  682. pm_runtime_put_autosuspend(va_priv->dev);
  683. pm_runtime_mark_last_busy(va_priv->dev);
  684. }
  685. trace_printk("%s, leave\n", __func__);
  686. return rc;
  687. }
  688. static int lpass_cdc_va_macro_swrm_clock(void *handle, bool enable)
  689. {
  690. struct lpass_cdc_va_macro_priv *va_priv =
  691. (struct lpass_cdc_va_macro_priv *) handle;
  692. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  693. int ret = 0;
  694. if (regmap == NULL) {
  695. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  696. return -EINVAL;
  697. }
  698. mutex_lock(&va_priv->swr_clk_lock);
  699. dev_dbg(va_priv->dev,
  700. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  701. __func__, (enable ? "enable" : "disable"),
  702. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  703. if (enable) {
  704. pm_runtime_get_sync(va_priv->dev);
  705. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  706. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  707. regmap, VA_MCLK, enable);
  708. if (ret) {
  709. pm_runtime_mark_last_busy(va_priv->dev);
  710. pm_runtime_put_autosuspend(va_priv->dev);
  711. goto done;
  712. }
  713. va_priv->va_clk_status++;
  714. } else {
  715. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  716. regmap, TX_MCLK, enable);
  717. if (ret) {
  718. pm_runtime_mark_last_busy(va_priv->dev);
  719. pm_runtime_put_autosuspend(va_priv->dev);
  720. goto done;
  721. }
  722. va_priv->tx_clk_status++;
  723. }
  724. pm_runtime_mark_last_busy(va_priv->dev);
  725. pm_runtime_put_autosuspend(va_priv->dev);
  726. } else {
  727. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  728. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  729. regmap,
  730. VA_MCLK, enable);
  731. if (ret)
  732. goto done;
  733. --va_priv->va_clk_status;
  734. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  735. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  736. regmap,
  737. TX_MCLK, enable);
  738. if (ret)
  739. goto done;
  740. --va_priv->tx_clk_status;
  741. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  742. if (!va_priv->va_swr_clk_cnt &&
  743. va_priv->tx_swr_clk_cnt) {
  744. ret = lpass_cdc_va_macro_tx_va_mclk_enable(
  745. va_priv, regmap,
  746. VA_MCLK, enable);
  747. if (ret)
  748. goto done;
  749. --va_priv->va_clk_status;
  750. } else {
  751. ret = lpass_cdc_va_macro_tx_va_mclk_enable(
  752. va_priv, regmap,
  753. TX_MCLK, enable);
  754. if (ret)
  755. goto done;
  756. --va_priv->tx_clk_status;
  757. }
  758. } else {
  759. dev_dbg(va_priv->dev,
  760. "%s: Both clocks are disabled\n", __func__);
  761. }
  762. }
  763. dev_dbg(va_priv->dev,
  764. "%s: swrm clock usr %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  765. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  766. va_priv->va_clk_status);
  767. done:
  768. mutex_unlock(&va_priv->swr_clk_lock);
  769. return ret;
  770. }
  771. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  772. {
  773. u16 adc_mux_reg = 0, adc_reg = 0;
  774. u16 adc_n = LPASS_CDC_ADC_MAX;
  775. bool ret = false;
  776. struct device *va_dev = NULL;
  777. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  778. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  779. &va_priv, __func__))
  780. return ret;
  781. adc_mux_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  782. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  783. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  784. adc_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  785. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  786. adc_n = snd_soc_component_read(component, adc_reg) &
  787. LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  788. if (adc_n < LPASS_CDC_ADC_MAX)
  789. return true;
  790. }
  791. return ret;
  792. }
  793. static void lpass_cdc_va_macro_tx_hpf_corner_freq_callback(
  794. struct work_struct *work)
  795. {
  796. struct delayed_work *hpf_delayed_work;
  797. struct hpf_work *hpf_work;
  798. struct lpass_cdc_va_macro_priv *va_priv;
  799. struct snd_soc_component *component;
  800. u16 dec_cfg_reg, hpf_gate_reg;
  801. u8 hpf_cut_off_freq;
  802. u16 adc_reg = 0, adc_n = 0;
  803. hpf_delayed_work = to_delayed_work(work);
  804. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  805. va_priv = hpf_work->va_priv;
  806. component = va_priv->component;
  807. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  808. dec_cfg_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0 +
  809. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  810. hpf_gate_reg = LPASS_CDC_VA_TX0_TX_PATH_SEC2 +
  811. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  812. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  813. __func__, hpf_work->decimator, hpf_cut_off_freq);
  814. if (is_amic_enabled(component, hpf_work->decimator)) {
  815. adc_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  816. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET *
  817. hpf_work->decimator;
  818. adc_n = snd_soc_component_read(component, adc_reg) &
  819. LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  820. /* analog mic clear TX hold */
  821. lpass_cdc_clear_amic_tx_hold(component->dev, adc_n);
  822. snd_soc_component_update_bits(component,
  823. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  824. hpf_cut_off_freq << 5);
  825. snd_soc_component_update_bits(component, hpf_gate_reg,
  826. 0x03, 0x02);
  827. /* Add delay between toggle hpf gate based on sample rate */
  828. switch (va_priv->pcm_rate[hpf_work->decimator]) {
  829. case 0:
  830. usleep_range(125, 130);
  831. break;
  832. case 1:
  833. usleep_range(62, 65);
  834. break;
  835. case 3:
  836. usleep_range(31, 32);
  837. break;
  838. case 4:
  839. usleep_range(20, 21);
  840. break;
  841. case 5:
  842. usleep_range(10, 11);
  843. break;
  844. case 6:
  845. usleep_range(5, 6);
  846. break;
  847. default:
  848. usleep_range(125, 130);
  849. }
  850. snd_soc_component_update_bits(component, hpf_gate_reg,
  851. 0x03, 0x01);
  852. } else {
  853. snd_soc_component_update_bits(component,
  854. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  855. hpf_cut_off_freq << 5);
  856. snd_soc_component_update_bits(component, hpf_gate_reg,
  857. 0x02, 0x02);
  858. /* Minimum 1 clk cycle delay is required as per HW spec */
  859. usleep_range(1000, 1010);
  860. snd_soc_component_update_bits(component, hpf_gate_reg,
  861. 0x02, 0x00);
  862. }
  863. }
  864. static void lpass_cdc_va_macro_mute_update_callback(struct work_struct *work)
  865. {
  866. struct va_mute_work *va_mute_dwork;
  867. struct snd_soc_component *component = NULL;
  868. struct lpass_cdc_va_macro_priv *va_priv;
  869. struct delayed_work *delayed_work;
  870. u16 tx_vol_ctl_reg, decimator;
  871. delayed_work = to_delayed_work(work);
  872. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  873. va_priv = va_mute_dwork->va_priv;
  874. component = va_priv->component;
  875. decimator = va_mute_dwork->decimator;
  876. tx_vol_ctl_reg =
  877. LPASS_CDC_VA_TX0_TX_PATH_CTL +
  878. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  879. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  880. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  881. __func__, decimator);
  882. }
  883. static int lpass_cdc_va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  884. struct snd_ctl_elem_value *ucontrol)
  885. {
  886. struct snd_soc_dapm_widget *widget =
  887. snd_soc_dapm_kcontrol_widget(kcontrol);
  888. struct snd_soc_component *component =
  889. snd_soc_dapm_to_component(widget->dapm);
  890. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  891. unsigned int val;
  892. u16 mic_sel_reg, dmic_clk_reg;
  893. struct device *va_dev = NULL;
  894. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  895. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  896. &va_priv, __func__))
  897. return -EINVAL;
  898. val = ucontrol->value.enumerated.item[0];
  899. if (val > e->items - 1)
  900. return -EINVAL;
  901. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  902. widget->name, val);
  903. switch (e->reg) {
  904. case LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  905. mic_sel_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0;
  906. break;
  907. case LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  908. mic_sel_reg = LPASS_CDC_VA_TX1_TX_PATH_CFG0;
  909. break;
  910. case LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  911. mic_sel_reg = LPASS_CDC_VA_TX2_TX_PATH_CFG0;
  912. break;
  913. case LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  914. mic_sel_reg = LPASS_CDC_VA_TX3_TX_PATH_CFG0;
  915. break;
  916. default:
  917. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  918. __func__, e->reg);
  919. return -EINVAL;
  920. }
  921. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  922. if (val != 0) {
  923. if (!va_priv->wcd_dmic_enabled) {
  924. snd_soc_component_update_bits(component,
  925. mic_sel_reg,
  926. 1 << 7, 0x0 << 7);
  927. } else {
  928. snd_soc_component_update_bits(component,
  929. mic_sel_reg,
  930. 1 << 7, 0x1 << 7);
  931. snd_soc_component_update_bits(component,
  932. LPASS_CDC_VA_TOP_CSR_DMIC_CFG,
  933. 0x80, 0x00);
  934. dmic_clk_reg =
  935. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL0 +
  936. ((val - 5)/2) * 4;
  937. snd_soc_component_update_bits(component,
  938. dmic_clk_reg,
  939. 0x0E, va_priv->dmic_clk_div << 0x1);
  940. }
  941. }
  942. } else {
  943. /* DMIC selected */
  944. if (val != 0)
  945. snd_soc_component_update_bits(component, mic_sel_reg,
  946. 1 << 7, 1 << 7);
  947. }
  948. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  949. }
  950. static int lpass_cdc_va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  951. struct snd_ctl_elem_value *ucontrol)
  952. {
  953. struct snd_soc_component *component =
  954. snd_soc_kcontrol_component(kcontrol);
  955. struct device *va_dev = NULL;
  956. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  957. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  958. &va_priv, __func__))
  959. return -EINVAL;
  960. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  961. return 0;
  962. }
  963. static int lpass_cdc_va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  964. struct snd_ctl_elem_value *ucontrol)
  965. {
  966. struct snd_soc_component *component =
  967. snd_soc_kcontrol_component(kcontrol);
  968. struct device *va_dev = NULL;
  969. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  970. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  971. &va_priv, __func__))
  972. return -EINVAL;
  973. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  974. return 0;
  975. }
  976. static int lpass_cdc_va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  977. struct snd_ctl_elem_value *ucontrol)
  978. {
  979. struct snd_soc_dapm_widget *widget =
  980. snd_soc_dapm_kcontrol_widget(kcontrol);
  981. struct snd_soc_component *component =
  982. snd_soc_dapm_to_component(widget->dapm);
  983. struct soc_multi_mixer_control *mixer =
  984. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  985. u32 dai_id = widget->shift;
  986. u32 dec_id = mixer->shift;
  987. struct device *va_dev = NULL;
  988. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  989. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  990. &va_priv, __func__))
  991. return -EINVAL;
  992. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  993. ucontrol->value.integer.value[0] = 1;
  994. else
  995. ucontrol->value.integer.value[0] = 0;
  996. return 0;
  997. }
  998. static int lpass_cdc_va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  999. struct snd_ctl_elem_value *ucontrol)
  1000. {
  1001. struct snd_soc_dapm_widget *widget =
  1002. snd_soc_dapm_kcontrol_widget(kcontrol);
  1003. struct snd_soc_component *component =
  1004. snd_soc_dapm_to_component(widget->dapm);
  1005. struct snd_soc_dapm_update *update = NULL;
  1006. struct soc_multi_mixer_control *mixer =
  1007. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1008. u32 dai_id = widget->shift;
  1009. u32 dec_id = mixer->shift;
  1010. u32 enable = ucontrol->value.integer.value[0];
  1011. struct device *va_dev = NULL;
  1012. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1013. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1014. &va_priv, __func__))
  1015. return -EINVAL;
  1016. if (enable) {
  1017. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  1018. va_priv->active_ch_cnt[dai_id]++;
  1019. } else {
  1020. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  1021. va_priv->active_ch_cnt[dai_id]--;
  1022. }
  1023. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  1024. return 0;
  1025. }
  1026. static int lpass_cdc_va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  1027. struct snd_kcontrol *kcontrol, int event)
  1028. {
  1029. struct snd_soc_component *component =
  1030. snd_soc_dapm_to_component(w->dapm);
  1031. unsigned int dmic = 0;
  1032. int ret = 0;
  1033. char *wname;
  1034. wname = strpbrk(w->name, "01234567");
  1035. if (!wname) {
  1036. dev_err(component->dev, "%s: widget not found\n", __func__);
  1037. return -EINVAL;
  1038. }
  1039. ret = kstrtouint(wname, 10, &dmic);
  1040. if (ret < 0) {
  1041. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  1042. __func__);
  1043. return -EINVAL;
  1044. }
  1045. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  1046. __func__, event, dmic);
  1047. switch (event) {
  1048. case SND_SOC_DAPM_PRE_PMU:
  1049. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_VA, true);
  1050. break;
  1051. case SND_SOC_DAPM_POST_PMD:
  1052. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_VA, false);
  1053. break;
  1054. }
  1055. return 0;
  1056. }
  1057. static int lpass_cdc_va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  1058. struct snd_kcontrol *kcontrol, int event)
  1059. {
  1060. struct snd_soc_component *component =
  1061. snd_soc_dapm_to_component(w->dapm);
  1062. unsigned int decimator;
  1063. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  1064. u16 tx_gain_ctl_reg;
  1065. u8 hpf_cut_off_freq;
  1066. u16 adc_mux_reg = 0;
  1067. u16 tx_fs_reg = 0;
  1068. struct device *va_dev = NULL;
  1069. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1070. int hpf_delay = LPASS_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  1071. int unmute_delay = LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  1072. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1073. &va_priv, __func__))
  1074. return -EINVAL;
  1075. decimator = w->shift;
  1076. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  1077. w->name, decimator);
  1078. tx_vol_ctl_reg = LPASS_CDC_VA_TX0_TX_PATH_CTL +
  1079. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1080. hpf_gate_reg = LPASS_CDC_VA_TX0_TX_PATH_SEC2 +
  1081. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1082. dec_cfg_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0 +
  1083. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1084. tx_gain_ctl_reg = LPASS_CDC_VA_TX0_TX_VOL_CTL +
  1085. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1086. adc_mux_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  1087. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  1088. tx_fs_reg = LPASS_CDC_VA_TX0_TX_PATH_CTL +
  1089. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1090. va_priv->pcm_rate[decimator] = (snd_soc_component_read(component,
  1091. tx_fs_reg) & 0x0F);
  1092. switch (event) {
  1093. case SND_SOC_DAPM_PRE_PMU:
  1094. snd_soc_component_update_bits(component,
  1095. dec_cfg_reg, 0x06, va_priv->dec_mode[decimator] <<
  1096. LPASS_CDC_VA_MACRO_ADC_MODE_CFG0_SHIFT);
  1097. /* Enable TX PGA Mute */
  1098. snd_soc_component_update_bits(component,
  1099. tx_vol_ctl_reg, 0x10, 0x10);
  1100. break;
  1101. case SND_SOC_DAPM_POST_PMU:
  1102. /* Enable TX CLK */
  1103. snd_soc_component_update_bits(component,
  1104. tx_vol_ctl_reg, 0x20, 0x20);
  1105. if (!is_amic_enabled(component, decimator)) {
  1106. snd_soc_component_update_bits(component,
  1107. hpf_gate_reg, 0x01, 0x00);
  1108. /*
  1109. * Minimum 1 clk cycle delay is required as per HW spec
  1110. */
  1111. usleep_range(1000, 1010);
  1112. }
  1113. hpf_cut_off_freq = (snd_soc_component_read(
  1114. component, dec_cfg_reg) &
  1115. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  1116. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  1117. hpf_cut_off_freq;
  1118. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1119. snd_soc_component_update_bits(component, dec_cfg_reg,
  1120. TX_HPF_CUT_OFF_FREQ_MASK,
  1121. CF_MIN_3DB_150HZ << 5);
  1122. }
  1123. if (is_amic_enabled(component, decimator) < LPASS_CDC_ADC_MAX) {
  1124. hpf_delay = LPASS_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  1125. unmute_delay = LPASS_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  1126. if (va_tx_unmute_delay < unmute_delay)
  1127. va_tx_unmute_delay = unmute_delay;
  1128. }
  1129. snd_soc_component_update_bits(component,
  1130. hpf_gate_reg, 0x03, 0x02);
  1131. if (!is_amic_enabled(component, decimator))
  1132. snd_soc_component_update_bits(component,
  1133. hpf_gate_reg, 0x03, 0x00);
  1134. /*
  1135. * Minimum 1 clk cycle delay is required as per HW spec
  1136. */
  1137. usleep_range(1000, 1010);
  1138. snd_soc_component_update_bits(component,
  1139. hpf_gate_reg, 0x03, 0x01);
  1140. /*
  1141. * 6ms delay is required as per HW spec
  1142. */
  1143. usleep_range(6000, 6010);
  1144. /* schedule work queue to Remove Mute */
  1145. queue_delayed_work(system_freezable_wq,
  1146. &va_priv->va_mute_dwork[decimator].dwork,
  1147. msecs_to_jiffies(va_tx_unmute_delay));
  1148. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1149. CF_MIN_3DB_150HZ)
  1150. queue_delayed_work(system_freezable_wq,
  1151. &va_priv->va_hpf_work[decimator].dwork,
  1152. msecs_to_jiffies(hpf_delay));
  1153. /* apply gain after decimator is enabled */
  1154. snd_soc_component_write(component, tx_gain_ctl_reg,
  1155. snd_soc_component_read(component, tx_gain_ctl_reg));
  1156. break;
  1157. case SND_SOC_DAPM_PRE_PMD:
  1158. hpf_cut_off_freq =
  1159. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1160. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1161. 0x10, 0x10);
  1162. if (cancel_delayed_work_sync(
  1163. &va_priv->va_hpf_work[decimator].dwork)) {
  1164. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1165. snd_soc_component_update_bits(component,
  1166. dec_cfg_reg,
  1167. TX_HPF_CUT_OFF_FREQ_MASK,
  1168. hpf_cut_off_freq << 5);
  1169. if (is_amic_enabled(component, decimator))
  1170. snd_soc_component_update_bits(component,
  1171. hpf_gate_reg,
  1172. 0x03, 0x02);
  1173. else
  1174. snd_soc_component_update_bits(component,
  1175. hpf_gate_reg,
  1176. 0x03, 0x03);
  1177. /*
  1178. * Minimum 1 clk cycle delay is required
  1179. * as per HW spec
  1180. */
  1181. usleep_range(1000, 1010);
  1182. snd_soc_component_update_bits(component,
  1183. hpf_gate_reg,
  1184. 0x03, 0x01);
  1185. }
  1186. }
  1187. cancel_delayed_work_sync(
  1188. &va_priv->va_mute_dwork[decimator].dwork);
  1189. break;
  1190. case SND_SOC_DAPM_POST_PMD:
  1191. /* Disable TX CLK */
  1192. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1193. 0x20, 0x00);
  1194. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1195. 0x10, 0x00);
  1196. break;
  1197. }
  1198. return 0;
  1199. }
  1200. static int lpass_cdc_va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1201. struct snd_kcontrol *kcontrol, int event)
  1202. {
  1203. struct snd_soc_component *component =
  1204. snd_soc_dapm_to_component(w->dapm);
  1205. struct device *va_dev = NULL;
  1206. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1207. int ret = 0;
  1208. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1209. &va_priv, __func__))
  1210. return -EINVAL;
  1211. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1212. switch (event) {
  1213. case SND_SOC_DAPM_POST_PMU:
  1214. if (va_priv->dapm_tx_clk_status > 0) {
  1215. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  1216. va_priv->default_clk_id,
  1217. TX_CORE_CLK,
  1218. false);
  1219. va_priv->dapm_tx_clk_status--;
  1220. }
  1221. break;
  1222. case SND_SOC_DAPM_PRE_PMD:
  1223. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  1224. va_priv->default_clk_id,
  1225. TX_CORE_CLK,
  1226. true);
  1227. if (!ret)
  1228. va_priv->dapm_tx_clk_status++;
  1229. break;
  1230. default:
  1231. dev_err(va_priv->dev,
  1232. "%s: invalid DAPM event %d\n", __func__, event);
  1233. ret = -EINVAL;
  1234. break;
  1235. }
  1236. return ret;
  1237. }
  1238. static int lpass_cdc_va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1239. struct snd_kcontrol *kcontrol, int event)
  1240. {
  1241. struct snd_soc_component *component =
  1242. snd_soc_dapm_to_component(w->dapm);
  1243. struct device *va_dev = NULL;
  1244. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1245. int ret = 0;
  1246. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1247. &va_priv, __func__))
  1248. return -EINVAL;
  1249. if (!va_priv->micb_supply) {
  1250. dev_err(va_dev,
  1251. "%s:regulator not provided in dtsi\n", __func__);
  1252. return -EINVAL;
  1253. }
  1254. switch (event) {
  1255. case SND_SOC_DAPM_PRE_PMU:
  1256. if (va_priv->micb_users++ > 0)
  1257. return 0;
  1258. ret = regulator_set_voltage(va_priv->micb_supply,
  1259. va_priv->micb_voltage,
  1260. va_priv->micb_voltage);
  1261. if (ret) {
  1262. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1263. __func__, ret);
  1264. return ret;
  1265. }
  1266. ret = regulator_set_load(va_priv->micb_supply,
  1267. va_priv->micb_current);
  1268. if (ret) {
  1269. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1270. __func__, ret);
  1271. return ret;
  1272. }
  1273. ret = regulator_enable(va_priv->micb_supply);
  1274. if (ret) {
  1275. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1276. __func__, ret);
  1277. return ret;
  1278. }
  1279. break;
  1280. case SND_SOC_DAPM_POST_PMD:
  1281. if (--va_priv->micb_users > 0)
  1282. return 0;
  1283. if (va_priv->micb_users < 0) {
  1284. va_priv->micb_users = 0;
  1285. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1286. __func__);
  1287. return 0;
  1288. }
  1289. ret = regulator_disable(va_priv->micb_supply);
  1290. if (ret) {
  1291. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1292. __func__, ret);
  1293. return ret;
  1294. }
  1295. regulator_set_voltage(va_priv->micb_supply, 0,
  1296. va_priv->micb_voltage);
  1297. regulator_set_load(va_priv->micb_supply, 0);
  1298. break;
  1299. }
  1300. return 0;
  1301. }
  1302. static inline int lpass_cdc_va_macro_path_get(const char *wname,
  1303. unsigned int *path_num)
  1304. {
  1305. int ret = 0;
  1306. char *widget_name = NULL;
  1307. char *w_name = NULL;
  1308. char *path_num_char = NULL;
  1309. char *path_name = NULL;
  1310. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  1311. if (!widget_name)
  1312. return -EINVAL;
  1313. w_name = widget_name;
  1314. path_name = strsep(&widget_name, " ");
  1315. if (!path_name) {
  1316. pr_err("%s: Invalid widget name = %s\n",
  1317. __func__, widget_name);
  1318. ret = -EINVAL;
  1319. goto err;
  1320. }
  1321. path_num_char = strpbrk(path_name, "01234567");
  1322. if (!path_num_char) {
  1323. pr_err("%s: va path index not found\n",
  1324. __func__);
  1325. ret = -EINVAL;
  1326. goto err;
  1327. }
  1328. ret = kstrtouint(path_num_char, 10, path_num);
  1329. if (ret < 0)
  1330. pr_err("%s: Invalid tx path = %s\n",
  1331. __func__, w_name);
  1332. err:
  1333. kfree(w_name);
  1334. return ret;
  1335. }
  1336. static int lpass_cdc_va_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  1337. struct snd_ctl_elem_value *ucontrol)
  1338. {
  1339. struct snd_soc_component *component =
  1340. snd_soc_kcontrol_component(kcontrol);
  1341. struct lpass_cdc_va_macro_priv *priv = NULL;
  1342. struct device *va_dev = NULL;
  1343. int ret = 0;
  1344. int path = 0;
  1345. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &priv, __func__))
  1346. return -EINVAL;
  1347. ret = lpass_cdc_va_macro_path_get(kcontrol->id.name, &path);
  1348. if (ret)
  1349. return ret;
  1350. ucontrol->value.integer.value[0] = priv->dec_mode[path];
  1351. return 0;
  1352. }
  1353. static int lpass_cdc_va_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  1354. struct snd_ctl_elem_value *ucontrol)
  1355. {
  1356. struct snd_soc_component *component =
  1357. snd_soc_kcontrol_component(kcontrol);
  1358. struct lpass_cdc_va_macro_priv *priv = NULL;
  1359. struct device *va_dev = NULL;
  1360. int value = ucontrol->value.integer.value[0];
  1361. int ret = 0;
  1362. int path = 0;
  1363. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &priv, __func__))
  1364. return -EINVAL;
  1365. ret = lpass_cdc_va_macro_path_get(kcontrol->id.name, &path);
  1366. if (ret)
  1367. return ret;
  1368. priv->dec_mode[path] = value;
  1369. return 0;
  1370. }
  1371. static int lpass_cdc_va_macro_hw_params(struct snd_pcm_substream *substream,
  1372. struct snd_pcm_hw_params *params,
  1373. struct snd_soc_dai *dai)
  1374. {
  1375. int tx_fs_rate = -EINVAL;
  1376. struct snd_soc_component *component = dai->component;
  1377. u32 decimator, sample_rate;
  1378. u16 tx_fs_reg = 0;
  1379. struct device *va_dev = NULL;
  1380. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1381. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1382. &va_priv, __func__))
  1383. return -EINVAL;
  1384. dev_dbg(va_dev,
  1385. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1386. dai->name, dai->id, params_rate(params),
  1387. params_channels(params));
  1388. sample_rate = params_rate(params);
  1389. if (sample_rate > 16000)
  1390. va_priv->clk_div_switch = true;
  1391. else
  1392. va_priv->clk_div_switch = false;
  1393. switch (sample_rate) {
  1394. case 8000:
  1395. tx_fs_rate = 0;
  1396. break;
  1397. case 16000:
  1398. tx_fs_rate = 1;
  1399. break;
  1400. case 32000:
  1401. tx_fs_rate = 3;
  1402. break;
  1403. case 48000:
  1404. tx_fs_rate = 4;
  1405. break;
  1406. case 96000:
  1407. tx_fs_rate = 5;
  1408. break;
  1409. case 192000:
  1410. tx_fs_rate = 6;
  1411. break;
  1412. case 384000:
  1413. tx_fs_rate = 7;
  1414. break;
  1415. default:
  1416. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1417. __func__, params_rate(params));
  1418. return -EINVAL;
  1419. }
  1420. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1421. LPASS_CDC_VA_MACRO_DEC_MAX) {
  1422. if (decimator >= 0) {
  1423. tx_fs_reg = LPASS_CDC_VA_TX0_TX_PATH_CTL +
  1424. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1425. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1426. __func__, decimator, sample_rate);
  1427. snd_soc_component_update_bits(component, tx_fs_reg,
  1428. 0x0F, tx_fs_rate);
  1429. } else {
  1430. dev_err(va_dev,
  1431. "%s: ERROR: Invalid decimator: %d\n",
  1432. __func__, decimator);
  1433. return -EINVAL;
  1434. }
  1435. }
  1436. return 0;
  1437. }
  1438. static int lpass_cdc_va_macro_get_channel_map(struct snd_soc_dai *dai,
  1439. unsigned int *tx_num, unsigned int *tx_slot,
  1440. unsigned int *rx_num, unsigned int *rx_slot)
  1441. {
  1442. struct snd_soc_component *component = dai->component;
  1443. struct device *va_dev = NULL;
  1444. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1445. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1446. &va_priv, __func__))
  1447. return -EINVAL;
  1448. switch (dai->id) {
  1449. case LPASS_CDC_VA_MACRO_AIF1_CAP:
  1450. case LPASS_CDC_VA_MACRO_AIF2_CAP:
  1451. case LPASS_CDC_VA_MACRO_AIF3_CAP:
  1452. *tx_slot = va_priv->active_ch_mask[dai->id];
  1453. *tx_num = va_priv->active_ch_cnt[dai->id];
  1454. break;
  1455. default:
  1456. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1457. break;
  1458. }
  1459. return 0;
  1460. }
  1461. static struct snd_soc_dai_ops lpass_cdc_va_macro_dai_ops = {
  1462. .hw_params = lpass_cdc_va_macro_hw_params,
  1463. .get_channel_map = lpass_cdc_va_macro_get_channel_map,
  1464. };
  1465. static struct snd_soc_dai_driver lpass_cdc_va_macro_dai[] = {
  1466. {
  1467. .name = "va_macro_tx1",
  1468. .id = LPASS_CDC_VA_MACRO_AIF1_CAP,
  1469. .capture = {
  1470. .stream_name = "VA_AIF1 Capture",
  1471. .rates = LPASS_CDC_VA_MACRO_RATES,
  1472. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1473. .rate_max = 192000,
  1474. .rate_min = 8000,
  1475. .channels_min = 1,
  1476. .channels_max = 8,
  1477. },
  1478. .ops = &lpass_cdc_va_macro_dai_ops,
  1479. },
  1480. {
  1481. .name = "va_macro_tx2",
  1482. .id = LPASS_CDC_VA_MACRO_AIF2_CAP,
  1483. .capture = {
  1484. .stream_name = "VA_AIF2 Capture",
  1485. .rates = LPASS_CDC_VA_MACRO_RATES,
  1486. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1487. .rate_max = 192000,
  1488. .rate_min = 8000,
  1489. .channels_min = 1,
  1490. .channels_max = 8,
  1491. },
  1492. .ops = &lpass_cdc_va_macro_dai_ops,
  1493. },
  1494. {
  1495. .name = "va_macro_tx3",
  1496. .id = LPASS_CDC_VA_MACRO_AIF3_CAP,
  1497. .capture = {
  1498. .stream_name = "VA_AIF3 Capture",
  1499. .rates = LPASS_CDC_VA_MACRO_RATES,
  1500. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1501. .rate_max = 192000,
  1502. .rate_min = 8000,
  1503. .channels_min = 1,
  1504. .channels_max = 8,
  1505. },
  1506. .ops = &lpass_cdc_va_macro_dai_ops,
  1507. },
  1508. };
  1509. #define STRING(name) #name
  1510. #define LPASS_CDC_VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1511. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1512. static const struct snd_kcontrol_new name##_mux = \
  1513. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1514. #define LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1515. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1516. static const struct snd_kcontrol_new name##_mux = \
  1517. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1518. #define LPASS_CDC_VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1519. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1520. static const char * const adc_mux_text[] = {
  1521. "MSM_DMIC", "SWR_MIC"
  1522. };
  1523. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1524. 0, adc_mux_text);
  1525. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1526. 0, adc_mux_text);
  1527. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1528. 0, adc_mux_text);
  1529. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1530. 0, adc_mux_text);
  1531. static const char * const dmic_mux_text[] = {
  1532. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1533. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1534. };
  1535. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1536. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1537. lpass_cdc_va_macro_put_dec_enum);
  1538. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1539. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1540. lpass_cdc_va_macro_put_dec_enum);
  1541. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1542. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1543. lpass_cdc_va_macro_put_dec_enum);
  1544. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1545. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1546. lpass_cdc_va_macro_put_dec_enum);
  1547. static const char * const smic_mux_text[] = {
  1548. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1549. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1550. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1551. };
  1552. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1553. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1554. lpass_cdc_va_macro_put_dec_enum);
  1555. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1556. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1557. lpass_cdc_va_macro_put_dec_enum);
  1558. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1559. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1560. lpass_cdc_va_macro_put_dec_enum);
  1561. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1562. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1563. lpass_cdc_va_macro_put_dec_enum);
  1564. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1565. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1566. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1567. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1568. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1569. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1570. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1571. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1572. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1573. };
  1574. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1575. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1576. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1577. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1578. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1579. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1580. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1581. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1582. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1583. };
  1584. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1585. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1586. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1587. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1588. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1589. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1590. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1591. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1592. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1593. };
  1594. static const struct snd_soc_dapm_widget lpass_cdc_va_macro_dapm_widgets[] = {
  1595. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1596. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF1_CAP, 0,
  1597. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1598. SND_SOC_DAPM_PRE_PMD),
  1599. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1600. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF2_CAP, 0,
  1601. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1602. SND_SOC_DAPM_PRE_PMD),
  1603. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1604. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF3_CAP, 0,
  1605. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1606. SND_SOC_DAPM_PRE_PMD),
  1607. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1608. LPASS_CDC_VA_MACRO_AIF1_CAP, 0,
  1609. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1610. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1611. LPASS_CDC_VA_MACRO_AIF2_CAP, 0,
  1612. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1613. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1614. LPASS_CDC_VA_MACRO_AIF3_CAP, 0,
  1615. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1616. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1617. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1618. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1619. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1620. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1621. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1622. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1623. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1624. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1625. SND_SOC_DAPM_SUPPLY("VA MIC BIAS", SND_SOC_NOPM, 0, 0,
  1626. lpass_cdc_va_macro_enable_micbias,
  1627. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1628. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1629. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1630. SND_SOC_DAPM_POST_PMD),
  1631. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1632. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1633. SND_SOC_DAPM_POST_PMD),
  1634. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1635. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1636. SND_SOC_DAPM_POST_PMD),
  1637. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1638. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1639. SND_SOC_DAPM_POST_PMD),
  1640. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1641. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1642. SND_SOC_DAPM_POST_PMD),
  1643. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1644. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1645. SND_SOC_DAPM_POST_PMD),
  1646. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1647. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1648. SND_SOC_DAPM_POST_PMD),
  1649. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1650. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1651. SND_SOC_DAPM_POST_PMD),
  1652. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 0,
  1653. &va_dec0_mux, lpass_cdc_va_macro_enable_dec,
  1654. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1655. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1656. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 0,
  1657. &va_dec1_mux, lpass_cdc_va_macro_enable_dec,
  1658. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1659. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1660. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 0,
  1661. &va_dec2_mux, lpass_cdc_va_macro_enable_dec,
  1662. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1663. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1664. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 0,
  1665. &va_dec3_mux, lpass_cdc_va_macro_enable_dec,
  1666. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1667. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1668. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1669. lpass_cdc_va_macro_mclk_event,
  1670. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1671. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", 0, SND_SOC_NOPM, 0, 0,
  1672. lpass_cdc_va_macro_swr_pwr_event,
  1673. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1674. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1675. lpass_cdc_va_macro_tx_swr_clk_event,
  1676. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1677. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1678. lpass_cdc_va_macro_swr_clk_event,
  1679. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1680. };
  1681. static const struct snd_soc_dapm_route va_audio_map[] = {
  1682. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1683. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1684. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1685. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1686. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1687. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1688. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1689. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1690. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1691. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1692. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1693. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1694. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1695. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1696. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1697. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1698. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1699. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1700. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1701. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1702. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1703. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1704. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1705. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1706. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1707. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1708. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1709. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1710. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  1711. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  1712. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  1713. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  1714. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  1715. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  1716. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  1717. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  1718. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  1719. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  1720. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  1721. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  1722. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1723. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1724. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1725. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1726. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1727. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1728. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1729. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1730. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1731. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1732. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  1733. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  1734. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  1735. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  1736. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  1737. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  1738. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  1739. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  1740. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  1741. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  1742. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  1743. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  1744. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1745. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1746. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1747. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1748. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1749. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1750. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1751. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1752. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1753. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1754. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  1755. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  1756. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  1757. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  1758. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  1759. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  1760. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  1761. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  1762. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  1763. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  1764. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  1765. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  1766. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1767. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1768. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1769. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1770. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1771. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1772. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1773. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1774. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1775. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1776. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  1777. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  1778. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  1779. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  1780. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  1781. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  1782. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  1783. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  1784. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  1785. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  1786. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  1787. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  1788. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1789. {"VA SWR_INPUT", NULL, "VA_SWR_CLK"},
  1790. };
  1791. static const char * const dec_mode_mux_text[] = {
  1792. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1793. };
  1794. static const struct soc_enum dec_mode_mux_enum =
  1795. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1796. dec_mode_mux_text);
  1797. static const struct snd_kcontrol_new lpass_cdc_va_macro_snd_controls[] = {
  1798. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  1799. LPASS_CDC_VA_TX0_TX_VOL_CTL,
  1800. -84, 40, digital_gain),
  1801. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  1802. LPASS_CDC_VA_TX1_TX_VOL_CTL,
  1803. -84, 40, digital_gain),
  1804. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  1805. LPASS_CDC_VA_TX2_TX_VOL_CTL,
  1806. -84, 40, digital_gain),
  1807. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  1808. LPASS_CDC_VA_TX3_TX_VOL_CTL,
  1809. -84, 40, digital_gain),
  1810. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  1811. lpass_cdc_va_macro_lpi_get, lpass_cdc_va_macro_lpi_put),
  1812. SOC_ENUM_EXT("VA_DEC0 MODE", dec_mode_mux_enum,
  1813. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1814. SOC_ENUM_EXT("VA_DEC1 MODE", dec_mode_mux_enum,
  1815. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1816. SOC_ENUM_EXT("VA_DEC2 MODE", dec_mode_mux_enum,
  1817. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1818. SOC_ENUM_EXT("VA_DEC3 MODE", dec_mode_mux_enum,
  1819. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1820. };
  1821. static int lpass_cdc_va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1822. struct lpass_cdc_va_macro_priv *va_priv)
  1823. {
  1824. u32 div_factor;
  1825. u32 mclk_rate = LPASS_CDC_VA_MACRO_MCLK_FREQ;
  1826. if (dmic_sample_rate == LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1827. mclk_rate % dmic_sample_rate != 0)
  1828. goto undefined_rate;
  1829. div_factor = mclk_rate / dmic_sample_rate;
  1830. switch (div_factor) {
  1831. case 2:
  1832. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_2;
  1833. break;
  1834. case 3:
  1835. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_3;
  1836. break;
  1837. case 4:
  1838. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_4;
  1839. break;
  1840. case 6:
  1841. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_6;
  1842. break;
  1843. case 8:
  1844. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_8;
  1845. break;
  1846. case 16:
  1847. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_16;
  1848. break;
  1849. default:
  1850. /* Any other DIV factor is invalid */
  1851. goto undefined_rate;
  1852. }
  1853. /* Valid dmic DIV factors */
  1854. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1855. __func__, div_factor, mclk_rate);
  1856. return dmic_sample_rate;
  1857. undefined_rate:
  1858. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1859. __func__, dmic_sample_rate, mclk_rate);
  1860. dmic_sample_rate = LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1861. return dmic_sample_rate;
  1862. }
  1863. static int lpass_cdc_va_macro_init(struct snd_soc_component *component)
  1864. {
  1865. struct snd_soc_dapm_context *dapm =
  1866. snd_soc_component_get_dapm(component);
  1867. int ret, i;
  1868. struct device *va_dev = NULL;
  1869. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1870. va_dev = lpass_cdc_get_device_ptr(component->dev, VA_MACRO);
  1871. if (!va_dev) {
  1872. dev_err(component->dev,
  1873. "%s: null device for macro!\n", __func__);
  1874. return -EINVAL;
  1875. }
  1876. va_priv = dev_get_drvdata(va_dev);
  1877. if (!va_priv) {
  1878. dev_err(component->dev,
  1879. "%s: priv is null for macro!\n", __func__);
  1880. return -EINVAL;
  1881. }
  1882. va_priv->lpi_enable = false;
  1883. //va_priv->register_event_listener = false;
  1884. va_priv->version = lpass_cdc_get_version(va_dev);
  1885. ret = snd_soc_dapm_new_controls(dapm,
  1886. lpass_cdc_va_macro_dapm_widgets,
  1887. ARRAY_SIZE(lpass_cdc_va_macro_dapm_widgets));
  1888. if (ret < 0) {
  1889. dev_err(va_dev, "%s: Failed to add controls\n",
  1890. __func__);
  1891. return ret;
  1892. }
  1893. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  1894. ARRAY_SIZE(va_audio_map));
  1895. if (ret < 0) {
  1896. dev_err(va_dev, "%s: Failed to add routes\n",
  1897. __func__);
  1898. return ret;
  1899. }
  1900. ret = snd_soc_dapm_new_widgets(dapm->card);
  1901. if (ret < 0) {
  1902. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  1903. return ret;
  1904. }
  1905. ret = snd_soc_add_component_controls(component,
  1906. lpass_cdc_va_macro_snd_controls,
  1907. ARRAY_SIZE(lpass_cdc_va_macro_snd_controls));
  1908. if (ret < 0) {
  1909. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  1910. __func__);
  1911. return ret;
  1912. }
  1913. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  1914. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  1915. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  1916. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  1917. snd_soc_dapm_sync(dapm);
  1918. va_priv->dev_up = true;
  1919. for (i = 0; i < LPASS_CDC_VA_MACRO_NUM_DECIMATORS; i++) {
  1920. va_priv->va_hpf_work[i].va_priv = va_priv;
  1921. va_priv->va_hpf_work[i].decimator = i;
  1922. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  1923. lpass_cdc_va_macro_tx_hpf_corner_freq_callback);
  1924. }
  1925. for (i = 0; i < LPASS_CDC_VA_MACRO_NUM_DECIMATORS; i++) {
  1926. va_priv->va_mute_dwork[i].va_priv = va_priv;
  1927. va_priv->va_mute_dwork[i].decimator = i;
  1928. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  1929. lpass_cdc_va_macro_mute_update_callback);
  1930. }
  1931. va_priv->component = component;
  1932. snd_soc_component_update_bits(component,
  1933. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  1934. snd_soc_component_update_bits(component,
  1935. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  1936. snd_soc_component_update_bits(component,
  1937. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  1938. return 0;
  1939. }
  1940. static int lpass_cdc_va_macro_deinit(struct snd_soc_component *component)
  1941. {
  1942. struct device *va_dev = NULL;
  1943. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1944. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1945. &va_priv, __func__))
  1946. return -EINVAL;
  1947. va_priv->component = NULL;
  1948. return 0;
  1949. }
  1950. static void lpass_cdc_va_macro_add_child_devices(struct work_struct *work)
  1951. {
  1952. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1953. struct platform_device *pdev = NULL;
  1954. struct device_node *node = NULL;
  1955. struct lpass_cdc_va_macro_swr_ctrl_data *swr_ctrl_data = NULL;
  1956. struct lpass_cdc_va_macro_swr_ctrl_data *temp = NULL;
  1957. int ret = 0;
  1958. u16 count = 0, ctrl_num = 0;
  1959. struct lpass_cdc_va_macro_swr_ctrl_platform_data *platdata = NULL;
  1960. char plat_dev_name[LPASS_CDC_VA_MACRO_SWR_STRING_LEN] = "";
  1961. bool va_swr_master_node = false;
  1962. va_priv = container_of(work, struct lpass_cdc_va_macro_priv,
  1963. lpass_cdc_va_macro_add_child_devices_work);
  1964. if (!va_priv) {
  1965. pr_err("%s: Memory for va_priv does not exist\n",
  1966. __func__);
  1967. return;
  1968. }
  1969. if (!va_priv->dev) {
  1970. pr_err("%s: VA dev does not exist\n", __func__);
  1971. return;
  1972. }
  1973. if (!va_priv->dev->of_node) {
  1974. dev_err(va_priv->dev,
  1975. "%s: DT node for va_priv does not exist\n", __func__);
  1976. return;
  1977. }
  1978. platdata = &va_priv->swr_plat_data;
  1979. va_priv->child_count = 0;
  1980. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  1981. va_swr_master_node = false;
  1982. if (strnstr(node->name, "va_swr_master",
  1983. strlen("va_swr_master")) != NULL)
  1984. va_swr_master_node = true;
  1985. if (va_swr_master_node)
  1986. strlcpy(plat_dev_name, "va_swr_ctrl",
  1987. (LPASS_CDC_VA_MACRO_SWR_STRING_LEN - 1));
  1988. else
  1989. strlcpy(plat_dev_name, node->name,
  1990. (LPASS_CDC_VA_MACRO_SWR_STRING_LEN - 1));
  1991. pdev = platform_device_alloc(plat_dev_name, -1);
  1992. if (!pdev) {
  1993. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  1994. __func__);
  1995. ret = -ENOMEM;
  1996. goto err;
  1997. }
  1998. pdev->dev.parent = va_priv->dev;
  1999. pdev->dev.of_node = node;
  2000. if (va_swr_master_node) {
  2001. ret = platform_device_add_data(pdev, platdata,
  2002. sizeof(*platdata));
  2003. if (ret) {
  2004. dev_err(&pdev->dev,
  2005. "%s: cannot add plat data ctrl:%d\n",
  2006. __func__, ctrl_num);
  2007. goto fail_pdev_add;
  2008. }
  2009. temp = krealloc(swr_ctrl_data,
  2010. (ctrl_num + 1) * sizeof(
  2011. struct lpass_cdc_va_macro_swr_ctrl_data),
  2012. GFP_KERNEL);
  2013. if (!temp) {
  2014. ret = -ENOMEM;
  2015. goto fail_pdev_add;
  2016. }
  2017. swr_ctrl_data = temp;
  2018. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  2019. ctrl_num++;
  2020. dev_dbg(&pdev->dev,
  2021. "%s: Adding soundwire ctrl device(s)\n",
  2022. __func__);
  2023. va_priv->swr_ctrl_data = swr_ctrl_data;
  2024. }
  2025. ret = platform_device_add(pdev);
  2026. if (ret) {
  2027. dev_err(&pdev->dev,
  2028. "%s: Cannot add platform device\n",
  2029. __func__);
  2030. goto fail_pdev_add;
  2031. }
  2032. if (va_priv->child_count < LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX)
  2033. va_priv->pdev_child_devices[
  2034. va_priv->child_count++] = pdev;
  2035. else
  2036. goto err;
  2037. }
  2038. return;
  2039. fail_pdev_add:
  2040. for (count = 0; count < va_priv->child_count; count++)
  2041. platform_device_put(va_priv->pdev_child_devices[count]);
  2042. err:
  2043. return;
  2044. }
  2045. static int lpass_cdc_va_macro_set_port_map(struct snd_soc_component *component,
  2046. u32 usecase, u32 size, void *data)
  2047. {
  2048. struct device *va_dev = NULL;
  2049. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  2050. struct swrm_port_config port_cfg;
  2051. int ret = 0;
  2052. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2053. return -EINVAL;
  2054. memset(&port_cfg, 0, sizeof(port_cfg));
  2055. port_cfg.uc = usecase;
  2056. port_cfg.size = size;
  2057. port_cfg.params = data;
  2058. if (va_priv->swr_ctrl_data)
  2059. ret = swrm_wcd_notify(
  2060. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2061. SWR_SET_PORT_MAP, &port_cfg);
  2062. return ret;
  2063. }
  2064. static int lpass_cdc_va_macro_reg_wake_irq(struct snd_soc_component *component,
  2065. u32 data)
  2066. {
  2067. struct device *va_dev = NULL;
  2068. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  2069. u32 ipc_wakeup = data;
  2070. int ret = 0;
  2071. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  2072. &va_priv, __func__))
  2073. return -EINVAL;
  2074. if (va_priv->swr_ctrl_data)
  2075. ret = swrm_wcd_notify(
  2076. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2077. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2078. return ret;
  2079. }
  2080. static void lpass_cdc_va_macro_init_ops(struct macro_ops *ops,
  2081. char __iomem *va_io_base)
  2082. {
  2083. memset(ops, 0, sizeof(struct macro_ops));
  2084. ops->dai_ptr = lpass_cdc_va_macro_dai;
  2085. ops->num_dais = ARRAY_SIZE(lpass_cdc_va_macro_dai);
  2086. ops->init = lpass_cdc_va_macro_init;
  2087. ops->exit = lpass_cdc_va_macro_deinit;
  2088. ops->io_base = va_io_base;
  2089. ops->event_handler = lpass_cdc_va_macro_event_handler;
  2090. ops->set_port_map = lpass_cdc_va_macro_set_port_map;
  2091. ops->reg_wake_irq = lpass_cdc_va_macro_reg_wake_irq;
  2092. ops->clk_div_get = lpass_cdc_va_macro_clk_div_get;
  2093. }
  2094. static int lpass_cdc_va_macro_probe(struct platform_device *pdev)
  2095. {
  2096. struct macro_ops ops;
  2097. struct lpass_cdc_va_macro_priv *va_priv;
  2098. u32 va_base_addr, sample_rate = 0;
  2099. char __iomem *va_io_base;
  2100. const char *micb_supply_str = "va-vdd-micb-supply";
  2101. const char *micb_supply_str1 = "va-vdd-micb";
  2102. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2103. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2104. int ret = 0;
  2105. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2106. const char *wcd_dmic_enabled = "qcom,wcd-dmic-enabled";
  2107. u32 default_clk_id = 0;
  2108. struct clk *lpass_audio_hw_vote = NULL;
  2109. u32 is_used_va_swr_gpio = 0;
  2110. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2111. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_va_macro_priv),
  2112. GFP_KERNEL);
  2113. if (!va_priv)
  2114. return -ENOMEM;
  2115. va_priv->dev = &pdev->dev;
  2116. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2117. &va_base_addr);
  2118. if (ret) {
  2119. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2120. __func__, "reg");
  2121. return ret;
  2122. }
  2123. if (of_find_property(pdev->dev.of_node, wcd_dmic_enabled, NULL))
  2124. va_priv->wcd_dmic_enabled = true;
  2125. else
  2126. va_priv->wcd_dmic_enabled = false;
  2127. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2128. &sample_rate);
  2129. if (ret) {
  2130. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2131. __func__, sample_rate);
  2132. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_2;
  2133. } else {
  2134. if (lpass_cdc_va_macro_validate_dmic_sample_rate(
  2135. sample_rate, va_priv) ==
  2136. LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2137. return -EINVAL;
  2138. }
  2139. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2140. NULL)) {
  2141. ret = of_property_read_u32(pdev->dev.of_node,
  2142. is_used_va_swr_gpio_dt,
  2143. &is_used_va_swr_gpio);
  2144. if (ret) {
  2145. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2146. __func__, is_used_va_swr_gpio_dt);
  2147. is_used_va_swr_gpio = 0;
  2148. }
  2149. }
  2150. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2151. "qcom,va-swr-gpios", 0);
  2152. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2153. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2154. __func__);
  2155. return -EINVAL;
  2156. }
  2157. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2158. is_used_va_swr_gpio) {
  2159. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2160. __func__);
  2161. return -EPROBE_DEFER;
  2162. }
  2163. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2164. LPASS_CDC_VA_MACRO_MAX_OFFSET);
  2165. if (!va_io_base) {
  2166. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2167. return -EINVAL;
  2168. }
  2169. va_priv->va_io_base = va_io_base;
  2170. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2171. if (IS_ERR(lpass_audio_hw_vote)) {
  2172. ret = PTR_ERR(lpass_audio_hw_vote);
  2173. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2174. __func__, "lpass_audio_hw_vote", ret);
  2175. lpass_audio_hw_vote = NULL;
  2176. ret = 0;
  2177. }
  2178. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2179. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2180. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2181. micb_supply_str1);
  2182. if (IS_ERR(va_priv->micb_supply)) {
  2183. ret = PTR_ERR(va_priv->micb_supply);
  2184. dev_err(&pdev->dev,
  2185. "%s:Failed to get micbias supply for VA Mic %d\n",
  2186. __func__, ret);
  2187. return ret;
  2188. }
  2189. ret = of_property_read_u32(pdev->dev.of_node,
  2190. micb_voltage_str,
  2191. &va_priv->micb_voltage);
  2192. if (ret) {
  2193. dev_err(&pdev->dev,
  2194. "%s:Looking up %s property in node %s failed\n",
  2195. __func__, micb_voltage_str,
  2196. pdev->dev.of_node->full_name);
  2197. return ret;
  2198. }
  2199. ret = of_property_read_u32(pdev->dev.of_node,
  2200. micb_current_str,
  2201. &va_priv->micb_current);
  2202. if (ret) {
  2203. dev_err(&pdev->dev,
  2204. "%s:Looking up %s property in node %s failed\n",
  2205. __func__, micb_current_str,
  2206. pdev->dev.of_node->full_name);
  2207. return ret;
  2208. }
  2209. }
  2210. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2211. &default_clk_id);
  2212. if (ret) {
  2213. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2214. __func__, "qcom,default-clk-id");
  2215. default_clk_id = VA_CORE_CLK;
  2216. }
  2217. va_priv->clk_id = VA_CORE_CLK;
  2218. va_priv->default_clk_id = default_clk_id;
  2219. va_priv->current_clk_id = TX_CORE_CLK;
  2220. if (is_used_va_swr_gpio) {
  2221. va_priv->reset_swr = true;
  2222. INIT_WORK(&va_priv->lpass_cdc_va_macro_add_child_devices_work,
  2223. lpass_cdc_va_macro_add_child_devices);
  2224. va_priv->swr_plat_data.handle = (void *) va_priv;
  2225. va_priv->swr_plat_data.read = NULL;
  2226. va_priv->swr_plat_data.write = NULL;
  2227. va_priv->swr_plat_data.bulk_write = NULL;
  2228. va_priv->swr_plat_data.clk = lpass_cdc_va_macro_swrm_clock;
  2229. va_priv->swr_plat_data.core_vote = lpass_cdc_va_macro_core_vote;
  2230. va_priv->swr_plat_data.handle_irq = NULL;
  2231. mutex_init(&va_priv->swr_clk_lock);
  2232. }
  2233. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2234. mutex_init(&va_priv->mclk_lock);
  2235. dev_set_drvdata(&pdev->dev, va_priv);
  2236. lpass_cdc_va_macro_init_ops(&ops, va_io_base);
  2237. ops.clk_id_req = va_priv->default_clk_id;
  2238. ops.default_clk_id = va_priv->default_clk_id;
  2239. ret = lpass_cdc_register_macro(&pdev->dev, VA_MACRO, &ops);
  2240. if (ret < 0) {
  2241. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2242. goto reg_macro_fail;
  2243. }
  2244. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2245. pm_runtime_use_autosuspend(&pdev->dev);
  2246. pm_runtime_set_suspended(&pdev->dev);
  2247. pm_suspend_ignore_children(&pdev->dev, true);
  2248. pm_runtime_enable(&pdev->dev);
  2249. if (is_used_va_swr_gpio)
  2250. schedule_work(&va_priv->lpass_cdc_va_macro_add_child_devices_work);
  2251. return ret;
  2252. reg_macro_fail:
  2253. mutex_destroy(&va_priv->mclk_lock);
  2254. if (is_used_va_swr_gpio)
  2255. mutex_destroy(&va_priv->swr_clk_lock);
  2256. return ret;
  2257. }
  2258. static int lpass_cdc_va_macro_remove(struct platform_device *pdev)
  2259. {
  2260. struct lpass_cdc_va_macro_priv *va_priv;
  2261. int count = 0;
  2262. va_priv = dev_get_drvdata(&pdev->dev);
  2263. if (!va_priv)
  2264. return -EINVAL;
  2265. if (va_priv->is_used_va_swr_gpio) {
  2266. if (va_priv->swr_ctrl_data)
  2267. kfree(va_priv->swr_ctrl_data);
  2268. for (count = 0; count < va_priv->child_count &&
  2269. count < LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX; count++)
  2270. platform_device_unregister(
  2271. va_priv->pdev_child_devices[count]);
  2272. }
  2273. pm_runtime_disable(&pdev->dev);
  2274. pm_runtime_set_suspended(&pdev->dev);
  2275. lpass_cdc_unregister_macro(&pdev->dev, VA_MACRO);
  2276. mutex_destroy(&va_priv->mclk_lock);
  2277. if (va_priv->is_used_va_swr_gpio)
  2278. mutex_destroy(&va_priv->swr_clk_lock);
  2279. return 0;
  2280. }
  2281. static const struct of_device_id lpass_cdc_va_macro_dt_match[] = {
  2282. {.compatible = "qcom,lpass-cdc-va-macro"},
  2283. {}
  2284. };
  2285. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  2286. SET_SYSTEM_SLEEP_PM_OPS(
  2287. pm_runtime_force_suspend,
  2288. pm_runtime_force_resume
  2289. )
  2290. SET_RUNTIME_PM_OPS(
  2291. lpass_cdc_runtime_suspend,
  2292. lpass_cdc_runtime_resume,
  2293. NULL
  2294. )
  2295. };
  2296. static struct platform_driver lpass_cdc_va_macro_driver = {
  2297. .driver = {
  2298. .name = "lpass_cdc_va_macro",
  2299. .owner = THIS_MODULE,
  2300. .pm = &lpass_cdc_dev_pm_ops,
  2301. .of_match_table = lpass_cdc_va_macro_dt_match,
  2302. .suppress_bind_attrs = true,
  2303. },
  2304. .probe = lpass_cdc_va_macro_probe,
  2305. .remove = lpass_cdc_va_macro_remove,
  2306. };
  2307. module_platform_driver(lpass_cdc_va_macro_driver);
  2308. MODULE_DESCRIPTION("LPASS codec VA macro driver");
  2309. MODULE_LICENSE("GPL v2");