msm_vidc_internal.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _MSM_VIDC_INTERNAL_H_
  6. #define _MSM_VIDC_INTERNAL_H_
  7. #include <linux/bits.h>
  8. #include <linux/workqueue.h>
  9. #include <media/v4l2-dev.h>
  10. #include <media/v4l2-device.h>
  11. #include <media/v4l2-ioctl.h>
  12. #include <media/v4l2-event.h>
  13. #include <media/v4l2-ctrls.h>
  14. #include <media/videobuf2-core.h>
  15. #include <media/videobuf2-v4l2.h>
  16. #define MAX_NAME_LENGTH 128
  17. #define MAX_MATRIX_COEFFS 9
  18. #define MAX_BIAS_COEFFS 3
  19. #define MAX_LIMIT_COEFFS 6
  20. #define MAX_DEBUGFS_NAME 50
  21. #define DEFAULT_TIMEOUT 3
  22. #define DEFAULT_HEIGHT 240
  23. #define DEFAULT_WIDTH 320
  24. #define MIN_SUPPORTED_WIDTH 32
  25. #define MIN_SUPPORTED_HEIGHT 32
  26. #define DEFAULT_FPS 30
  27. #define MINIMUM_FPS 1
  28. #define MAXIMUM_FPS 960
  29. #define SINGLE_INPUT_BUFFER 1
  30. #define SINGLE_OUTPUT_BUFFER 1
  31. #define MAX_NUM_INPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  32. #define MAX_NUM_OUTPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  33. #define MAX_SUPPORTED_INSTANCES 16
  34. #define MAX_BSE_VPP_DELAY 6
  35. #define DEFAULT_BSE_VPP_DELAY 2
  36. #define MAX_CAP_PARENTS 16
  37. #define MAX_CAP_CHILDREN 16
  38. /* Maintains the number of FTB's between each FBD over a window */
  39. #define DCVS_FTB_WINDOW 16
  40. /* Superframe can have maximum of 32 frames */
  41. #define VIDC_SUPERFRAME_MAX 32
  42. #define COLOR_RANGE_UNSPECIFIED (-1)
  43. #define V4L2_EVENT_VIDC_BASE 10
  44. #define INPUT_MPLANE V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE
  45. #define OUTPUT_MPLANE V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE
  46. #define INPUT_META_PLANE V4L2_BUF_TYPE_META_OUTPUT
  47. #define OUTPUT_META_PLANE V4L2_BUF_TYPE_META_CAPTURE
  48. #define VIDC_IFACEQ_MAX_PKT_SIZE 1024
  49. #define VIDC_IFACEQ_MED_PKT_SIZE 768
  50. #define VIDC_IFACEQ_MIN_PKT_SIZE 8
  51. #define VIDC_IFACEQ_VAR_SMALL_PKT_SIZE 100
  52. #define VIDC_IFACEQ_VAR_LARGE_PKT_SIZE 512
  53. #define VIDC_IFACEQ_VAR_HUGE_PKT_SIZE (1024*12)
  54. #define NUM_MBS_PER_SEC(__height, __width, __fps) \
  55. (NUM_MBS_PER_FRAME(__height, __width) * __fps)
  56. #define NUM_MBS_PER_FRAME(__height, __width) \
  57. ((ALIGN(__height, 16) / 16) * (ALIGN(__width, 16) / 16))
  58. #define IS_PRIV_CTRL(idx) ( \
  59. (V4L2_CTRL_ID2WHICH(idx) == V4L2_CTRL_CLASS_MPEG) && \
  60. V4L2_CTRL_DRIVER_PRIV(idx))
  61. /*
  62. * Convert Q16 number into Integer and Fractional part upto 2 places.
  63. * Ex : 105752 / 65536 = 1.61; 1.61 in Q16 = 105752;
  64. * Integer part = 105752 / 65536 = 1;
  65. * Reminder = 105752 * 0xFFFF = 40216; Last 16 bits.
  66. * Fractional part = 40216 * 100 / 65536 = 61;
  67. * Now convert to FP(1, 61, 100).
  68. */
  69. #define Q16_INT(q) ((q) >> 16)
  70. #define Q16_FRAC(q) ((((q) & 0xFFFF) * 100) >> 16)
  71. enum msm_vidc_domain_type {
  72. MSM_VIDC_ENCODER = BIT(0),
  73. MSM_VIDC_DECODER = BIT(1),
  74. };
  75. enum msm_vidc_codec_type {
  76. MSM_VIDC_H264 = BIT(0),
  77. MSM_VIDC_HEVC = BIT(1),
  78. MSM_VIDC_VP9 = BIT(2),
  79. MSM_VIDC_MPEG2 = BIT(3),
  80. };
  81. enum msm_vidc_colorformat_type {
  82. MSM_VIDC_FMT_NONE = 0,
  83. MSM_VIDC_FMT_NV12,
  84. MSM_VIDC_FMT_NV21,
  85. MSM_VIDC_FMT_NV12_UBWC,
  86. MSM_VIDC_FMT_NV12_P010,
  87. MSM_VIDC_FMT_NV12_TP10_UBWC,
  88. MSM_VIDC_FMT_RGBA8888,
  89. MSM_VIDC_FMT_RGBA8888_UBWC,
  90. };
  91. enum msm_vidc_buffer_type {
  92. MSM_VIDC_BUF_NONE = 0,
  93. MSM_VIDC_BUF_INPUT,
  94. MSM_VIDC_BUF_OUTPUT,
  95. MSM_VIDC_BUF_INPUT_META,
  96. MSM_VIDC_BUF_OUTPUT_META,
  97. MSM_VIDC_BUF_QUEUE,
  98. MSM_VIDC_BUF_SCRATCH,
  99. MSM_VIDC_BUF_SCRATCH_1,
  100. MSM_VIDC_BUF_SCRATCH_2,
  101. MSM_VIDC_BUF_PERSIST,
  102. MSM_VIDC_BUF_PERSIST_1,
  103. };
  104. /* always match with v4l2 flags V4L2_BUF_FLAG_* */
  105. enum msm_vidc_buffer_flags {
  106. MSM_VIDC_BUF_FLAG_KEYFRAME = 0x00000008,
  107. MSM_VIDC_BUF_FLAG_PFRAME = 0x00000010,
  108. MSM_VIDC_BUF_FLAG_BFRAME = 0x00000020,
  109. MSM_VIDC_BUF_FLAG_ERROR = 0x00000040,
  110. MSM_VIDC_BUF_FLAG_LAST = 0x00100000,
  111. // TODO: remove below flags
  112. MSM_VIDC_BUF_FLAG_CODECCONFIG = 0x01000000,
  113. MSM_VIDC_BUF_FLAG_SUBFRAME = 0x02000000,
  114. };
  115. enum msm_vidc_buffer_attributes {
  116. MSM_VIDC_ATTR_DEFERRED = BIT(0),
  117. MSM_VIDC_ATTR_READ_ONLY = BIT(1),
  118. MSM_VIDC_ATTR_PENDING_RELEASE = BIT(2),
  119. MSM_VIDC_ATTR_QUEUED = BIT(3),
  120. };
  121. enum msm_vidc_buffer_region {
  122. MSM_VIDC_REGION_NONE = 0,
  123. MSM_VIDC_NON_SECURE,
  124. MSM_VIDC_SECURE_PIXEL,
  125. MSM_VIDC_SECURE_NONPIXEL,
  126. MSM_VIDC_SECURE_BITSTREAM,
  127. };
  128. enum msm_vidc_port_type {
  129. INPUT_PORT,
  130. OUTPUT_PORT,
  131. INPUT_META_PORT,
  132. OUTPUT_META_PORT,
  133. MAX_PORT,
  134. };
  135. enum msm_vidc_stage_type {
  136. MSM_VIDC_STAGE_NONE = 0,
  137. MSM_VIDC_STAGE_1 = 1,
  138. MSM_VIDC_STAGE_2 = 2,
  139. };
  140. enum msm_vidc_pipe_type {
  141. MSM_VIDC_PIPE_NONE = 0,
  142. MSM_VIDC_PIPE_1 = 1,
  143. MSM_VIDC_PIPE_2 = 2,
  144. MSM_VIDC_PIPE_4 = 4,
  145. };
  146. enum msm_vidc_core_capability_type {
  147. CORE_CAP_NONE = 0,
  148. ENC_CODECS,
  149. DEC_CODECS,
  150. MAX_SESSION_COUNT,
  151. MAX_SECURE_SESSION_COUNT,
  152. MAX_LOAD,
  153. MAX_MBPF,
  154. MAX_MBPS,
  155. MAX_MBPF_HQ,
  156. MAX_MBPS_HQ,
  157. MAX_MBPF_B_FRAME,
  158. MAX_MBPS_B_FRAME,
  159. NUM_VPP_PIPE,
  160. SW_PC,
  161. SW_PC_DELAY,
  162. FW_UNLOAD,
  163. FW_UNLOAD_DELAY,
  164. HW_RESPONSE_TIMEOUT,
  165. DEBUG_TIMEOUT,
  166. PREFIX_BUF_COUNT_PIX,
  167. PREFIX_BUF_SIZE_PIX,
  168. PREFIX_BUF_COUNT_NON_PIX,
  169. PREFIX_BUF_SIZE_NON_PIX,
  170. PAGEFAULT_NON_FATAL,
  171. PAGETABLE_CACHING,
  172. DCVS,
  173. DECODE_BATCH,
  174. DECODE_BATCH_TIMEOUT,
  175. AV_SYNC_WINDOW_SIZE,
  176. CLK_FREQ_THRESHOLD,
  177. CORE_CAP_MAX,
  178. };
  179. enum msm_vidc_inst_capability_type {
  180. INST_CAP_NONE = 0,
  181. CODEC,
  182. FRAME_WIDTH,
  183. FRAME_HEIGHT,
  184. PIX_FMTS,
  185. MIN_BUFFERS_INPUT,
  186. MIN_BUFFERS_OUTPUT,
  187. DECODE_ORDER,
  188. THUMBNAIL_MODE,
  189. SECURE_MODE,
  190. LOWLATENCY_MODE,
  191. LOWLATENCY_HINT,
  192. BUF_SIZE_LIMIT,
  193. MBPF,
  194. MBPS,
  195. FRAME_RATE,
  196. BIT_RATE,
  197. BITRATE_MODE,
  198. LAYER_BITRATE,
  199. ENTROPY_MODE,
  200. CABAC_BITRATE,
  201. VBV_DELAY,
  202. LTR_COUNT,
  203. LCU_SIZE,
  204. POWER_SAVE_MBPS,
  205. SCALE_X,
  206. SCALE_Y,
  207. PROFILE,
  208. LEVEL,
  209. I_FRAME_QP,
  210. P_FRAME_QP,
  211. B_FRAME_QP,
  212. B_FRAME,
  213. HIER_P_LAYERS,
  214. BLUR_WIDTH,
  215. BLUR_HEIGHT,
  216. SLICE_BYTE,
  217. SLICE_MB,
  218. SECURE,
  219. SECURE_FRAME_WIDTH,
  220. SECURE_FRAME_HEIGHT,
  221. SECURE_MBPF,
  222. SECURE_BIT_RATE,
  223. BATCH_MBPF,
  224. BATCH_FRAME_RATE,
  225. LOSSLESS_FRAME_WIDTH,
  226. LOSSLESS_FRAME_HEIGHT,
  227. LOSSLESS_MBPF,
  228. ALL_INTRA_FRAME_RATE,
  229. HEVC_IMAGE_FRAME_WIDTH,
  230. HEVC_IMAGE_FRAME_HEIGHT,
  231. HEIC_IMAGE_FRAME_WIDTH,
  232. HEIC_IMAGE_FRAME_HEIGHT,
  233. MB_CYCLES_VSP,
  234. MB_CYCLES_VPP,
  235. MB_CYCLES_LP,
  236. MB_CYCLES_FW,
  237. MB_CYCLES_FW_VPP,
  238. INST_CAP_MAX,
  239. };
  240. enum msm_vidc_inst_capability_flags {
  241. CAP_FLAG_NONE = 0,
  242. CAP_FLAG_ROOT = BIT(0),
  243. CAP_FLAG_DYNAMIC_ALLOWED = BIT(1),
  244. CAP_FLAG_MENU = BIT(2),
  245. };
  246. struct msm_vidc_inst_cap {
  247. enum msm_vidc_inst_capability_type cap;
  248. s32 min;
  249. s32 max;
  250. u32 step_or_mask;
  251. s32 value;
  252. u32 v4l2_id;
  253. u32 hfi_id;
  254. enum msm_vidc_inst_capability_flags flags;
  255. enum msm_vidc_inst_capability_type parents[MAX_CAP_PARENTS];
  256. enum msm_vidc_inst_capability_type children[MAX_CAP_CHILDREN];
  257. int (*adjust)(void *inst,
  258. struct v4l2_ctrl *ctrl);
  259. int (*set)(void *inst,
  260. enum msm_vidc_inst_capability_type cap_id);
  261. };
  262. struct msm_vidc_inst_capability {
  263. enum msm_vidc_domain_type domain;
  264. enum msm_vidc_codec_type codec;
  265. struct msm_vidc_inst_cap cap[INST_CAP_MAX];
  266. };
  267. struct msm_vidc_core_capability {
  268. enum msm_vidc_core_capability_type type;
  269. u32 value;
  270. };
  271. struct msm_vidc_inst_cap_entry {
  272. /* list of struct msm_vidc_inst_cap_entry */
  273. struct list_head list;
  274. enum msm_vidc_inst_capability_type cap_id;
  275. };
  276. enum efuse_purpose {
  277. SKU_VERSION = 0,
  278. };
  279. enum sku_version {
  280. SKU_VERSION_0 = 0,
  281. SKU_VERSION_1,
  282. SKU_VERSION_2,
  283. };
  284. enum msm_vidc_ssr_trigger_type {
  285. SSR_ERR_FATAL = 1,
  286. SSR_SW_DIV_BY_ZERO,
  287. SSR_HW_WDOG_IRQ,
  288. };
  289. enum msm_vidc_cache_op {
  290. MSM_VIDC_CACHE_CLEAN,
  291. MSM_VIDC_CACHE_INVALIDATE,
  292. MSM_VIDC_CACHE_CLEAN_INVALIDATE,
  293. };
  294. enum msm_vidc_dcvs_flags {
  295. MSM_VIDC_DCVS_INCR = BIT(0),
  296. MSM_VIDC_DCVS_DECR = BIT(1),
  297. };
  298. enum msm_vidc_clock_properties {
  299. CLOCK_PROP_HAS_SCALING = BIT(0),
  300. CLOCK_PROP_HAS_MEM_RETENTION = BIT(1),
  301. };
  302. enum profiling_points {
  303. FRAME_PROCESSING = 0,
  304. MAX_PROFILING_POINTS,
  305. };
  306. enum signal_session_response {
  307. SIGNAL_CMD_STOP = 0,
  308. SIGNAL_CMD_CLOSE,
  309. MAX_SIGNAL,
  310. };
  311. #define HFI_MASK_QHDR_TX_TYPE 0xFF000000
  312. #define HFI_MASK_QHDR_RX_TYPE 0x00FF0000
  313. #define HFI_MASK_QHDR_PRI_TYPE 0x0000FF00
  314. #define HFI_MASK_QHDR_Q_ID_TYPE 0x000000FF
  315. #define HFI_Q_ID_HOST_TO_CTRL_CMD_Q 0x00
  316. #define HFI_Q_ID_CTRL_TO_HOST_MSG_Q 0x01
  317. #define HFI_Q_ID_CTRL_TO_HOST_DEBUG_Q 0x02
  318. #define HFI_MASK_QHDR_STATUS 0x000000FF
  319. #define VIDC_IFACEQ_NUMQ 3
  320. #define VIDC_IFACEQ_CMDQ_IDX 0
  321. #define VIDC_IFACEQ_MSGQ_IDX 1
  322. #define VIDC_IFACEQ_DBGQ_IDX 2
  323. #define VIDC_IFACEQ_MAX_BUF_COUNT 50
  324. #define VIDC_IFACE_MAX_PARALLEL_CLNTS 16
  325. #define VIDC_IFACEQ_DFLT_QHDR 0x01010000
  326. struct hfi_queue_table_header {
  327. u32 qtbl_version;
  328. u32 qtbl_size;
  329. u32 qtbl_qhdr0_offset;
  330. u32 qtbl_qhdr_size;
  331. u32 qtbl_num_q;
  332. u32 qtbl_num_active_q;
  333. void *device_addr;
  334. char name[256];
  335. };
  336. struct hfi_queue_header {
  337. u32 qhdr_status;
  338. u32 qhdr_start_addr;
  339. u32 qhdr_type;
  340. u32 qhdr_q_size;
  341. u32 qhdr_pkt_size;
  342. u32 qhdr_pkt_drop_cnt;
  343. u32 qhdr_rx_wm;
  344. u32 qhdr_tx_wm;
  345. u32 qhdr_rx_req;
  346. u32 qhdr_tx_req;
  347. u32 qhdr_rx_irq_status;
  348. u32 qhdr_tx_irq_status;
  349. u32 qhdr_read_idx;
  350. u32 qhdr_write_idx;
  351. };
  352. #define VIDC_IFACEQ_TABLE_SIZE (sizeof(struct hfi_queue_table_header) \
  353. + sizeof(struct hfi_queue_header) * VIDC_IFACEQ_NUMQ)
  354. #define VIDC_IFACEQ_QUEUE_SIZE (VIDC_IFACEQ_MAX_PKT_SIZE * \
  355. VIDC_IFACEQ_MAX_BUF_COUNT * VIDC_IFACE_MAX_PARALLEL_CLNTS)
  356. #define VIDC_IFACEQ_GET_QHDR_START_ADDR(ptr, i) \
  357. (void *)((ptr + sizeof(struct hfi_queue_table_header)) + \
  358. (i * sizeof(struct hfi_queue_header)))
  359. #define QDSS_SIZE 4096
  360. #define SFR_SIZE 4096
  361. #define QUEUE_SIZE (VIDC_IFACEQ_TABLE_SIZE + \
  362. (VIDC_IFACEQ_QUEUE_SIZE * VIDC_IFACEQ_NUMQ))
  363. #define ALIGNED_QDSS_SIZE ALIGN(QDSS_SIZE, SZ_4K)
  364. #define ALIGNED_SFR_SIZE ALIGN(SFR_SIZE, SZ_4K)
  365. #define ALIGNED_QUEUE_SIZE ALIGN(QUEUE_SIZE, SZ_4K)
  366. #define SHARED_QSIZE ALIGN(ALIGNED_SFR_SIZE + ALIGNED_QUEUE_SIZE + \
  367. ALIGNED_QDSS_SIZE, SZ_1M)
  368. struct buf_count {
  369. u32 etb;
  370. u32 ftb;
  371. u32 fbd;
  372. u32 ebd;
  373. };
  374. struct profile_data {
  375. u32 start;
  376. u32 stop;
  377. u32 cumulative;
  378. char name[64];
  379. u32 sampling;
  380. u32 average;
  381. };
  382. struct msm_vidc_debug {
  383. struct profile_data pdata[MAX_PROFILING_POINTS];
  384. u32 profile;
  385. u32 samples;
  386. struct buf_count count;
  387. };
  388. struct msm_vidc_input_cr_data {
  389. struct list_head list;
  390. u32 index;
  391. u32 input_cr;
  392. };
  393. struct msm_vidc_timestamps {
  394. struct list_head list;
  395. u64 timestamp_us;
  396. u32 framerate;
  397. bool is_valid;
  398. };
  399. struct msm_vidc_session_idle {
  400. bool idle;
  401. u64 last_activity_time_ns;
  402. };
  403. struct msm_vidc_color_info {
  404. u32 colorspace;
  405. u32 ycbcr_enc;
  406. u32 xfer_func;
  407. u32 quantization;
  408. };
  409. struct msm_vidc_crop {
  410. u32 x;
  411. u32 y;
  412. u32 width;
  413. u32 height;
  414. };
  415. struct msm_vidc_properties {
  416. u32 frame_rate;
  417. u32 operating_rate;
  418. u32 bit_rate;
  419. u32 profile;
  420. u32 level;
  421. u32 entropy_mode;
  422. u32 rc_type;
  423. };
  424. struct msm_vidc_subscription_params {
  425. u32 align_width;
  426. u32 align_height;
  427. struct msm_vidc_crop crop;
  428. struct msm_vidc_color_info color_info;
  429. u32 bit_depth;
  430. u32 cabac;
  431. u32 interlace;
  432. u32 min_count;
  433. u32 pic_order_cnt;
  434. u32 profile;
  435. };
  436. struct msm_vidc_decode_vpp_delay {
  437. bool enable;
  438. u32 size;
  439. };
  440. struct msm_vidc_decode_batch {
  441. bool enable;
  442. u32 size;
  443. struct delayed_work work;
  444. };
  445. struct msm_vidc_power {
  446. u32 buffer_counter;
  447. u32 min_threshold;
  448. u32 nom_threshold;
  449. u32 max_threshold;
  450. bool dcvs_mode;
  451. u32 dcvs_window;
  452. u64 min_freq;
  453. u64 curr_freq;
  454. u32 ddr_bw;
  455. u32 sys_cache_bw;
  456. u32 dcvs_flags;
  457. };
  458. struct msm_vidc_alloc {
  459. struct list_head list;
  460. enum msm_vidc_buffer_type type;
  461. enum msm_vidc_buffer_region region;
  462. u32 size;
  463. u8 cached:1;
  464. u8 secure:1;
  465. u8 map_kernel:1;
  466. struct dma_buf *dmabuf;
  467. void *kvaddr;
  468. };
  469. struct msm_vidc_allocations {
  470. struct list_head list; // list of "struct msm_vidc_alloc"
  471. };
  472. struct msm_vidc_map {
  473. struct list_head list;
  474. bool valid;
  475. enum msm_vidc_buffer_type type;
  476. enum msm_vidc_buffer_region region;
  477. struct dma_buf *dmabuf;
  478. u32 refcount;
  479. u64 device_addr;
  480. struct sg_table *table;
  481. struct dma_buf_attachment *attach;
  482. };
  483. struct msm_vidc_mappings {
  484. struct list_head list; // list of "struct msm_vidc_map"
  485. };
  486. struct msm_vidc_buffer {
  487. struct list_head list;
  488. bool valid;
  489. enum msm_vidc_buffer_type type;
  490. u32 index;
  491. int fd;
  492. u32 buffer_size;
  493. u32 data_offset;
  494. u32 data_size;
  495. u64 device_addr;
  496. void *dmabuf;
  497. u32 flags;
  498. u64 timestamp;
  499. enum msm_vidc_buffer_attributes attr;
  500. };
  501. struct msm_vidc_buffers {
  502. struct list_head list; // list of "struct msm_vidc_buffer"
  503. u32 min_count;
  504. u32 extra_count;
  505. u32 actual_count;
  506. u32 size;
  507. };
  508. struct msm_vidc_ssr {
  509. bool trigger;
  510. enum msm_vidc_ssr_trigger_type ssr_type;
  511. };
  512. #define call_mem_op(c, op, ...) \
  513. (((c) && (c)->mem_ops && (c)->mem_ops->op) ? \
  514. ((c)->mem_ops->op(__VA_ARGS__)) : 0)
  515. struct msm_vidc_memory_ops {
  516. int (*allocate)(void *inst, struct msm_vidc_buffer *mbuf);
  517. int (*dma_map)(void *inst, struct msm_vidc_buffer *mbuf);
  518. int (*dma_unmap)(void *inst, struct msm_vidc_buffer *mbuf);
  519. int (*free)(void *inst, struct msm_vidc_buffer *mbuf);
  520. int (*cache_op)(void *inst, struct msm_vidc_buffer *mbuf,
  521. enum msm_vidc_cache_op cache_op);
  522. };
  523. #endif // _MSM_VIDC_INTERNAL_H_