hal_api_mon.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689
  1. /*
  2. * Copyright (c) 2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_API_MON_H_
  19. #define _HAL_API_MON_H_
  20. #include "qdf_types.h"
  21. #include "hal_internal.h"
  22. #define HAL_RX_OFFSET(block, field) block##_##field##_OFFSET
  23. #define HAL_RX_LSB(block, field) block##_##field##_LSB
  24. #define HAL_RX_MASk(block, field) block##_##field##_MASK
  25. #define HAL_RX_GET(_ptr, block, field) \
  26. (((*((volatile uint32_t *)_ptr + (HAL_RX_OFFSET(block, field)>>2))) & \
  27. HAL_RX_MASk(block, field)) >> \
  28. HAL_RX_LSB(block, field))
  29. #define HAL_RX_PHY_DATA_RADAR 0x01
  30. #define HAL_SU_MU_CODING_LDPC 0x01
  31. #define HAL_RX_FCS_LEN (4)
  32. #define KEY_EXTIV 0x20
  33. #define HAL_RX_USER_TLV32_TYPE_OFFSET 0x00000000
  34. #define HAL_RX_USER_TLV32_TYPE_LSB 1
  35. #define HAL_RX_USER_TLV32_TYPE_MASK 0x000003FE
  36. #define HAL_RX_USER_TLV32_LEN_OFFSET 0x00000000
  37. #define HAL_RX_USER_TLV32_LEN_LSB 10
  38. #define HAL_RX_USER_TLV32_LEN_MASK 0x003FFC00
  39. #define HAL_RX_USER_TLV32_USERID_OFFSET 0x00000000
  40. #define HAL_RX_USER_TLV32_USERID_LSB 26
  41. #define HAL_RX_USER_TLV32_USERID_MASK 0xFC000000
  42. #define HAL_ALIGN(x, a) HAL_ALIGN_MASK(x, (a)-1)
  43. #define HAL_ALIGN_MASK(x, mask) (typeof(x))(((uint32)(x) + (mask)) & ~(mask))
  44. #define HAL_RX_TLV32_HDR_SIZE 4
  45. #define HAL_RX_GET_USER_TLV32_TYPE(rx_status_tlv_ptr) \
  46. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  47. HAL_RX_USER_TLV32_TYPE_MASK) >> \
  48. HAL_RX_USER_TLV32_TYPE_LSB)
  49. #define HAL_RX_GET_USER_TLV32_LEN(rx_status_tlv_ptr) \
  50. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  51. HAL_RX_USER_TLV32_LEN_MASK) >> \
  52. HAL_RX_USER_TLV32_LEN_LSB)
  53. #define HAL_RX_GET_USER_TLV32_USERID(rx_status_tlv_ptr) \
  54. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  55. HAL_RX_USER_TLV32_USERID_MASK) >> \
  56. HAL_RX_USER_TLV32_USERID_LSB)
  57. #define HAL_TLV_STATUS_PPDU_NOT_DONE 0
  58. #define HAL_TLV_STATUS_PPDU_DONE 1
  59. #define HAL_TLV_STATUS_DUMMY 2
  60. #define HAL_MAX_UL_MU_USERS 8
  61. #define HAL_RX_PKT_TYPE_11A 0
  62. #define HAL_RX_PKT_TYPE_11B 1
  63. #define HAL_RX_PKT_TYPE_11N 2
  64. #define HAL_RX_PKT_TYPE_11AC 3
  65. #define HAL_RX_PKT_TYPE_11AX 4
  66. #define HAL_RX_RECEPTION_TYPE_SU 0
  67. #define HAL_RX_RECEPTION_TYPE_MU_MIMO 1
  68. #define HAL_RX_RECEPTION_TYPE_OFDMA 2
  69. #define HAL_RX_RECEPTION_TYPE_MU_OFDMA 3
  70. enum {
  71. HAL_HW_RX_DECAP_FORMAT_RAW = 0,
  72. HAL_HW_RX_DECAP_FORMAT_NWIFI,
  73. HAL_HW_RX_DECAP_FORMAT_ETH2,
  74. HAL_HW_RX_DECAP_FORMAT_8023,
  75. };
  76. enum {
  77. DP_PPDU_STATUS_START,
  78. DP_PPDU_STATUS_DONE,
  79. };
  80. static inline
  81. uint32_t HAL_RX_MON_HW_RX_DESC_SIZE(void)
  82. {
  83. /* return the HW_RX_DESC size */
  84. return sizeof(struct rx_pkt_tlvs);
  85. }
  86. static inline
  87. uint8_t *HAL_RX_MON_DEST_GET_DESC(uint8_t *data)
  88. {
  89. return data;
  90. }
  91. static inline
  92. uint32_t HAL_RX_DESC_GET_MPDU_LENGTH_ERR(void *hw_desc_addr)
  93. {
  94. struct rx_attention *rx_attn;
  95. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  96. rx_attn = &rx_desc->attn_tlv.rx_attn;
  97. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, MPDU_LENGTH_ERR);
  98. }
  99. static inline
  100. uint32_t HAL_RX_DESC_GET_MPDU_FCS_ERR(void *hw_desc_addr)
  101. {
  102. struct rx_attention *rx_attn;
  103. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  104. rx_attn = &rx_desc->attn_tlv.rx_attn;
  105. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, FCS_ERR);
  106. }
  107. static inline
  108. uint32_t
  109. HAL_RX_DESC_GET_DECAP_FORMAT(void *hw_desc_addr) {
  110. struct rx_msdu_start *rx_msdu_start;
  111. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  112. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  113. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  114. }
  115. static inline
  116. uint8_t *
  117. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  118. uint8_t *rx_pkt_hdr;
  119. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  120. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  121. return rx_pkt_hdr;
  122. }
  123. static inline
  124. uint32_t HAL_RX_MON_HW_DESC_GET_PPDUID_GET(void *hw_desc_addr)
  125. {
  126. struct rx_attention *rx_attn;
  127. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  128. rx_attn = &rx_desc->attn_tlv.rx_attn;
  129. return HAL_RX_GET(rx_attn, RX_ATTENTION_0, PHY_PPDU_ID);
  130. }
  131. /* TODO: Move all Rx descriptor functions to hal_rx.h to avoid duplication */
  132. static inline
  133. uint32_t hal_rx_desc_is_first_msdu(void *hw_desc_addr)
  134. {
  135. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  136. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  137. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  138. }
  139. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  140. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  141. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  142. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  143. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  144. #define HAL_RX_REO_ENT_BUFFER_ADDR_39_32_GET(reo_ent_desc) \
  145. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  146. (((struct reo_entrance_ring *)reo_ent_desc) \
  147. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  148. #define HAL_RX_REO_ENT_BUFFER_ADDR_31_0_GET(reo_ent_desc) \
  149. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  150. (((struct reo_entrance_ring *)reo_ent_desc) \
  151. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  152. #define HAL_RX_REO_ENT_BUF_COOKIE_GET(reo_ent_desc) \
  153. (HAL_RX_BUF_COOKIE_GET(& \
  154. (((struct reo_entrance_ring *)reo_ent_desc) \
  155. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  156. /**
  157. * hal_rx_reo_ent_buf_paddr_get: Gets the physical address and
  158. * cookie from the REO entrance ring element
  159. *
  160. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  161. * the current descriptor
  162. * @ buf_info: structure to return the buffer information
  163. * @ msdu_cnt: pointer to msdu count in MPDU
  164. * @ mpdu_fcs_err: pointer to valuable of mpdu fcs error
  165. * Return: void
  166. */
  167. static inline
  168. void hal_rx_reo_ent_buf_paddr_get(void *rx_desc,
  169. struct hal_buf_info *buf_info,
  170. void **pp_buf_addr_info,
  171. uint32_t *msdu_cnt,
  172. bool *mpdu_fcs_err
  173. )
  174. {
  175. struct reo_entrance_ring *reo_ent_ring =
  176. (struct reo_entrance_ring *)rx_desc;
  177. struct buffer_addr_info *buf_addr_info;
  178. struct rx_mpdu_desc_info *rx_mpdu_desc_info_details;
  179. uint32_t loop_cnt;
  180. uint32_t rxdma_push_reason;
  181. uint32_t rxdma_error_code;
  182. rx_mpdu_desc_info_details =
  183. &reo_ent_ring->reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  184. rxdma_push_reason = HAL_RX_GET(reo_ent_ring, REO_ENTRANCE_RING_6,
  185. RXDMA_PUSH_REASON);
  186. *mpdu_fcs_err = false;
  187. if (rxdma_push_reason == HAL_RX_WBM_RXDMA_PSH_RSN_ERROR) {
  188. rxdma_error_code = HAL_RX_GET(reo_ent_ring,
  189. REO_ENTRANCE_RING_6, RXDMA_ERROR_CODE);
  190. if (rxdma_error_code == HAL_RXDMA_ERR_FCS)
  191. *mpdu_fcs_err = true;
  192. }
  193. *msdu_cnt = HAL_RX_GET(rx_mpdu_desc_info_details,
  194. RX_MPDU_DESC_INFO_0, MSDU_COUNT);
  195. loop_cnt = HAL_RX_GET(reo_ent_ring, REO_ENTRANCE_RING_7, LOOPING_COUNT);
  196. buf_addr_info =
  197. &reo_ent_ring->reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  198. buf_info->paddr =
  199. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  200. ((uint64_t)
  201. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  202. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  203. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  204. "[%s][%d] ReoAddr=%p, addrInfo=%p, paddr=0x%llx, loopcnt=%d\n",
  205. __func__, __LINE__, reo_ent_ring, buf_addr_info,
  206. (unsigned long long)buf_info->paddr, loop_cnt);
  207. *pp_buf_addr_info = (void *)buf_addr_info;
  208. }
  209. static inline
  210. void hal_rx_mon_next_link_desc_get(void *rx_msdu_link_desc,
  211. struct hal_buf_info *buf_info, void **pp_buf_addr_info)
  212. {
  213. struct rx_msdu_link *msdu_link =
  214. (struct rx_msdu_link *)rx_msdu_link_desc;
  215. struct buffer_addr_info *buf_addr_info;
  216. buf_addr_info = &msdu_link->next_msdu_link_desc_addr_info;
  217. buf_info->paddr =
  218. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  219. ((uint64_t)
  220. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  221. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  222. *pp_buf_addr_info = (void *)buf_addr_info;
  223. }
  224. /**
  225. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  226. *
  227. * @ soc : HAL version of the SOC pointer
  228. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  229. * @ buf_addr_info : void pointer to the buffer_addr_info
  230. *
  231. * Return: void
  232. */
  233. static inline void hal_rx_mon_msdu_link_desc_set(struct hal_soc *soc,
  234. void *src_srng_desc, void *buf_addr_info)
  235. {
  236. struct buffer_addr_info *wbm_srng_buffer_addr_info =
  237. (struct buffer_addr_info *)src_srng_desc;
  238. uint64_t paddr;
  239. struct buffer_addr_info *p_buffer_addr_info =
  240. (struct buffer_addr_info *)buf_addr_info;
  241. paddr =
  242. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  243. ((uint64_t)
  244. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  245. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  246. "[%s][%d] src_srng_desc=%p, buf_addr=0x%llx, cookie=0x%llx\n",
  247. __func__, __LINE__, src_srng_desc, (unsigned long long)paddr,
  248. (unsigned long long)p_buffer_addr_info->sw_buffer_cookie);
  249. /* Structure copy !!! */
  250. *wbm_srng_buffer_addr_info =
  251. *((struct buffer_addr_info *)buf_addr_info);
  252. }
  253. static inline
  254. uint32 hal_get_rx_msdu_link_desc_size(void)
  255. {
  256. return sizeof(struct rx_msdu_link);
  257. }
  258. enum {
  259. HAL_PKT_TYPE_OFDM = 0,
  260. HAL_PKT_TYPE_CCK,
  261. HAL_PKT_TYPE_HT,
  262. HAL_PKT_TYPE_VHT,
  263. HAL_PKT_TYPE_HE,
  264. };
  265. enum {
  266. HAL_SGI_0_8_US,
  267. HAL_SGI_0_4_US,
  268. HAL_SGI_1_6_US,
  269. HAL_SGI_3_2_US,
  270. };
  271. enum {
  272. HAL_FULL_RX_BW_20,
  273. HAL_FULL_RX_BW_40,
  274. HAL_FULL_RX_BW_80,
  275. HAL_FULL_RX_BW_160,
  276. };
  277. enum {
  278. HAL_RX_TYPE_SU,
  279. HAL_RX_TYPE_MU_MIMO,
  280. HAL_RX_TYPE_MU_OFDMA,
  281. HAL_RX_TYPE_MU_OFDMA_MIMO,
  282. };
  283. /**
  284. * hal_rx_mon_hw_desc_get_mpdu_status: Retrieve MPDU status
  285. *
  286. * @ hw_desc_addr: Start address of Rx HW TLVs
  287. * @ rs: Status for monitor mode
  288. *
  289. * Return: void
  290. */
  291. static inline
  292. void hal_rx_mon_hw_desc_get_mpdu_status(void *hw_desc_addr,
  293. struct mon_rx_status *rs)
  294. {
  295. struct rx_msdu_start *rx_msdu_start;
  296. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  297. uint32_t reg_value;
  298. static uint32_t sgi_hw_to_cdp[] = {
  299. CDP_SGI_0_8_US,
  300. CDP_SGI_0_4_US,
  301. CDP_SGI_1_6_US,
  302. CDP_SGI_3_2_US,
  303. };
  304. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  305. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  306. RX_MSDU_START_5, USER_RSSI);
  307. rs->mcs = HAL_RX_GET(rx_msdu_start,
  308. RX_MSDU_START_5, RATE_MCS);
  309. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  310. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  311. rs->sgi = sgi_hw_to_cdp[reg_value];
  312. rs->nr_ant = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, NSS);
  313. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, PKT_TYPE);
  314. switch (reg_value) {
  315. case HAL_RX_PKT_TYPE_11AC:
  316. rs->vht_flags = 1;
  317. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5,
  318. RECEIVE_BANDWIDTH);
  319. rs->vht_flag_values2 = 0x01 << reg_value;
  320. rs->vht_flag_values3[0] = rs->mcs << 4;
  321. break;
  322. case HAL_RX_PKT_TYPE_11AX:
  323. rs->he_flags = 1;
  324. break;
  325. default:
  326. break;
  327. }
  328. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  329. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  330. /* TODO: rs->beamformed should be set for SU beamforming also */
  331. }
  332. struct hal_rx_ppdu_user_info {
  333. };
  334. struct hal_rx_ppdu_common_info {
  335. uint32_t ppdu_id;
  336. uint32_t ppdu_timestamp;
  337. };
  338. struct hal_rx_ppdu_info {
  339. struct hal_rx_ppdu_common_info com_info;
  340. struct hal_rx_ppdu_user_info user_info[HAL_MAX_UL_MU_USERS];
  341. struct mon_rx_status rx_status;
  342. };
  343. static inline uint32_t
  344. hal_get_rx_status_buf_size(void) {
  345. /* RX status buffer size is hard coded for now */
  346. return 2048;
  347. }
  348. static inline uint8_t*
  349. hal_rx_status_get_next_tlv(uint8_t *rx_tlv) {
  350. uint32_t tlv_len, tlv_tag;
  351. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv);
  352. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  353. /* The actual length of PPDU_END is the combined lenght of many PHY
  354. * TLVs that follow. Skip the TLV header and
  355. * rx_rxpcu_classification_overview that follows the header to get to
  356. * next TLV.
  357. */
  358. if (tlv_tag == WIFIRX_PPDU_END_E)
  359. tlv_len = sizeof(struct rx_rxpcu_classification_overview);
  360. return (uint8_t *)(((unsigned long)(rx_tlv + tlv_len +
  361. HAL_RX_TLV32_HDR_SIZE + 3)) & (~((unsigned long)3)));
  362. }
  363. static inline uint32_t
  364. hal_rx_status_get_tlv_info(void *rx_tlv, struct hal_rx_ppdu_info *ppdu_info)
  365. {
  366. uint32_t tlv_tag, user_id, tlv_len, value;
  367. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  368. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv);
  369. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv);
  370. rx_tlv = (uint8_t *) rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  371. switch (tlv_tag) {
  372. case WIFIRX_PPDU_START_E:
  373. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  374. "[%s][%d] ppdu_start_e len=%d\n",
  375. __func__, __LINE__, tlv_len);
  376. ppdu_info->com_info.ppdu_id =
  377. HAL_RX_GET(rx_tlv, RX_PPDU_START_0,
  378. PHY_PPDU_ID);
  379. /* TODO: Ensure channel number is set in PHY meta data */
  380. ppdu_info->rx_status.chan_freq =
  381. HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  382. SW_PHY_META_DATA);
  383. ppdu_info->com_info.ppdu_timestamp =
  384. HAL_RX_GET(rx_tlv, RX_PPDU_START_2,
  385. PPDU_START_TIMESTAMP);
  386. break;
  387. case WIFIRX_PPDU_START_USER_INFO_E:
  388. break;
  389. case WIFIRX_PPDU_END_E:
  390. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  391. "[%s][%d] ppdu_end_e len=%d\n",
  392. __func__, __LINE__, tlv_len);
  393. /* This is followed by sub-TLVs of PPDU_END */
  394. break;
  395. case WIFIRXPCU_PPDU_END_INFO_E:
  396. ppdu_info->rx_status.tsft =
  397. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_1,
  398. WB_TIMESTAMP_UPPER_32);
  399. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  400. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_0,
  401. WB_TIMESTAMP_LOWER_32);
  402. break;
  403. case WIFIRX_PPDU_END_USER_STATS_E:
  404. break;
  405. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  406. break;
  407. case WIFIRX_PPDU_END_STATUS_DONE_E:
  408. return HAL_TLV_STATUS_PPDU_DONE;
  409. case WIFIDUMMY_E:
  410. return HAL_TLV_STATUS_PPDU_DONE;
  411. case WIFIPHYRX_HT_SIG_E:
  412. {
  413. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  414. HAL_RX_OFFSET(PHYRX_HT_SIG_0,
  415. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  416. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1,
  417. FEC_CODING);
  418. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  419. 1 : 0;
  420. break;
  421. }
  422. case WIFIPHYRX_VHT_SIG_A_E:
  423. {
  424. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  425. HAL_RX_OFFSET(PHYRX_VHT_SIG_A_0,
  426. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  427. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1,
  428. SU_MU_CODING);
  429. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  430. 1 : 0;
  431. break;
  432. }
  433. case WIFIPHYRX_HE_SIG_A_SU_E:
  434. ppdu_info->rx_status.he_sig_A1 =
  435. *((uint32_t *)((uint8_t *)rx_tlv +
  436. HAL_RX_OFFSET(PHYRX_HE_SIG_A_SU_0,
  437. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS)));
  438. ppdu_info->rx_status.he_sig_A1 |=
  439. QDF_MON_STATUS_HE_SIG_A1_HE_FORMAT_SU;
  440. /* TODO: Enabling all known bits. Check if this should be
  441. * enabled selectively
  442. */
  443. ppdu_info->rx_status.he_sig_A1_known =
  444. QDF_MON_STATUS_HE_SIG_A1_SU_KNOWN_ALL;
  445. ppdu_info->rx_status.he_sig_A2 =
  446. *((uint32_t *)((uint8_t *)rx_tlv +
  447. HAL_RX_OFFSET(PHYRX_HE_SIG_A_SU_1,
  448. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS)));
  449. ppdu_info->rx_status.he_sig_A2_known =
  450. QDF_MON_STATUS_HE_SIG_A2_SU_KNOWN_ALL;
  451. break;
  452. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  453. ppdu_info->rx_status.he_sig_A1 =
  454. *((uint32_t *)((uint8_t *)rx_tlv +
  455. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_DL_0,
  456. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS)));
  457. ppdu_info->rx_status.he_sig_A1 |=
  458. QDF_MON_STATUS_HE_SIG_A1_HE_FORMAT_MU;
  459. ppdu_info->rx_status.he_sig_A1_known =
  460. QDF_MON_STATUS_HE_SIG_A1_MU_KNOWN_ALL;
  461. ppdu_info->rx_status.he_sig_A2 =
  462. *((uint32_t *)((uint8_t *)rx_tlv +
  463. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_DL_1,
  464. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS)));
  465. ppdu_info->rx_status.he_sig_A2_known =
  466. QDF_MON_STATUS_HE_SIG_A2_MU_KNOWN_ALL;
  467. break;
  468. case WIFIPHYRX_HE_SIG_B1_MU_E:
  469. {
  470. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  471. *((uint32_t *)((uint8_t *)rx_tlv +
  472. HAL_RX_OFFSET(PHYRX_HE_SIG_B1_MU_0,
  473. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS)));
  474. ppdu_info->rx_status.he_sig_b_common_RU[0] =
  475. HAL_RX_GET(he_sig_b1_mu_info, HE_SIG_B1_MU_INFO_0,
  476. RU_ALLOCATION);
  477. ppdu_info->rx_status.he_sig_b_common_known =
  478. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  479. /* TODO: Check on the availability of other fields in
  480. * sig_b_common
  481. */
  482. break;
  483. }
  484. case WIFIPHYRX_HE_SIG_B2_MU_E:
  485. ppdu_info->rx_status.he_sig_b_user =
  486. *((uint32_t *)((uint8_t *)rx_tlv +
  487. HAL_RX_OFFSET(PHYRX_HE_SIG_B2_MU_0,
  488. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS)));
  489. ppdu_info->rx_status.he_sig_b_user_known =
  490. QDF_MON_STATUS_HE_SIG_B_USER_KNOWN_SIG_B_ALL;
  491. break;
  492. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  493. ppdu_info->rx_status.he_sig_b_user =
  494. *((uint32_t *)((uint8_t *)rx_tlv +
  495. HAL_RX_OFFSET(PHYRX_HE_SIG_B2_OFDMA_0,
  496. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS)));
  497. ppdu_info->rx_status.he_sig_b_user_known =
  498. QDF_MON_STATUS_HE_SIG_B_USER_KNOWN_SIG_B_ALL;
  499. break;
  500. case WIFIPHYRX_RSSI_LEGACY_E:
  501. {
  502. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  503. HAL_RX_OFFSET(PHYRX_RSSI_LEGACY_3,
  504. RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS);
  505. value = HAL_RX_GET(rssi_info_tlv,
  506. RECEIVE_RSSI_INFO_0, RSSI_PRI20_CHAIN0);
  507. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  508. "RSSI_PRI20_CHAIN0: %d\n", value);
  509. value = HAL_RX_GET(rssi_info_tlv,
  510. RECEIVE_RSSI_INFO_0, RSSI_EXT20_CHAIN0);
  511. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  512. "RSSI_EXT20_CHAIN0: %d\n", value);
  513. value = HAL_RX_GET(rssi_info_tlv,
  514. RECEIVE_RSSI_INFO_0, RSSI_EXT40_LOW20_CHAIN0);
  515. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  516. "RSSI_EXT40_LOW20_CHAIN0: %d\n", value);
  517. value = HAL_RX_GET(rssi_info_tlv,
  518. RECEIVE_RSSI_INFO_0, RSSI_EXT40_HIGH20_CHAIN0);
  519. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  520. "RSSI_EXT40_HIGH20_CHAIN0: %d\n", value);
  521. value = HAL_RX_GET(rssi_info_tlv,
  522. RECEIVE_RSSI_INFO_1, RSSI_EXT80_LOW20_CHAIN0);
  523. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  524. "RSSI_EXT80_LOW20_CHAIN0: %d\n", value);
  525. value = HAL_RX_GET(rssi_info_tlv,
  526. RECEIVE_RSSI_INFO_1, RSSI_EXT80_LOW_HIGH20_CHAIN0);
  527. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  528. "RSSI_EXT80_LOW_HIGH20_CHAIN0: %d\n", value);
  529. value = HAL_RX_GET(rssi_info_tlv,
  530. RECEIVE_RSSI_INFO_1, RSSI_EXT80_HIGH_LOW20_CHAIN0);
  531. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  532. "RSSI_EXT80_HIGH_LOW20_CHAIN0: %d\n", value);
  533. value = HAL_RX_GET(rssi_info_tlv,
  534. RECEIVE_RSSI_INFO_1, RSSI_EXT80_HIGH20_CHAIN0);
  535. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  536. "RSSI_EXT80_HIGH20_CHAIN0: %d\n", value);
  537. break;
  538. }
  539. case 0:
  540. return HAL_TLV_STATUS_PPDU_DONE;
  541. default:
  542. break;
  543. }
  544. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  545. "%s TLV type: %d, TLV len:%d\n",
  546. __func__, tlv_tag, tlv_len);
  547. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  548. }
  549. static inline
  550. uint32_t hal_get_rx_status_done_tlv_size(void *hal_soc)
  551. {
  552. return HAL_RX_TLV32_HDR_SIZE;
  553. }
  554. static inline QDF_STATUS
  555. hal_get_rx_status_done(uint8_t *rx_tlv)
  556. {
  557. uint32_t tlv_tag;
  558. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  559. if (tlv_tag == WIFIRX_STATUS_BUFFER_DONE_E)
  560. return QDF_STATUS_SUCCESS;
  561. else
  562. return QDF_STATUS_E_EMPTY;
  563. }
  564. static inline QDF_STATUS
  565. hal_clear_rx_status_done(uint8_t *rx_tlv)
  566. {
  567. *(uint32_t *)rx_tlv = 0;
  568. return QDF_STATUS_SUCCESS;
  569. }
  570. #endif