lahaina.c 227 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/delay.h>
  7. #include <linux/gpio.h>
  8. #include <linux/of_gpio.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/slab.h>
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/input.h>
  14. #include <linux/of_device.h>
  15. #include <linux/soc/qcom/fsa4480-i2c.h>
  16. #include <sound/core.h>
  17. #include <sound/soc.h>
  18. #include <sound/soc-dapm.h>
  19. #include <sound/pcm.h>
  20. #include <sound/pcm_params.h>
  21. #include <sound/info.h>
  22. #include <soc/snd_event.h>
  23. #include <dsp/audio_notifier.h>
  24. #include <soc/swr-common.h>
  25. #include <dsp/q6afe-v2.h>
  26. #include <dsp/q6core.h>
  27. #include <soc/soundwire.h>
  28. #include "device_event.h"
  29. #include "msm-pcm-routing-v2.h"
  30. #include "asoc/msm-cdc-pinctrl.h"
  31. #include "asoc/wcd-mbhc-v2.h"
  32. #include "codecs/wcd938x/wcd938x-mbhc.h"
  33. #include "codecs/wsa883x/wsa883x.h"
  34. #include "codecs/wcd938x/wcd938x.h"
  35. #include "codecs/bolero/bolero-cdc.h"
  36. #include <dt-bindings/sound/audio-codec-port-types.h>
  37. #include "codecs/bolero/wsa-macro.h"
  38. #include "lahaina-port-config.h"
  39. #include "msm_dailink.h"
  40. #define DRV_NAME "lahaina-asoc-snd"
  41. #define __CHIPSET__ "LAHAINA "
  42. #define MSM_DAILINK_NAME(name) (__CHIPSET__#name)
  43. #define SAMPLING_RATE_8KHZ 8000
  44. #define SAMPLING_RATE_11P025KHZ 11025
  45. #define SAMPLING_RATE_16KHZ 16000
  46. #define SAMPLING_RATE_22P05KHZ 22050
  47. #define SAMPLING_RATE_32KHZ 32000
  48. #define SAMPLING_RATE_44P1KHZ 44100
  49. #define SAMPLING_RATE_48KHZ 48000
  50. #define SAMPLING_RATE_88P2KHZ 88200
  51. #define SAMPLING_RATE_96KHZ 96000
  52. #define SAMPLING_RATE_176P4KHZ 176400
  53. #define SAMPLING_RATE_192KHZ 192000
  54. #define SAMPLING_RATE_352P8KHZ 352800
  55. #define SAMPLING_RATE_384KHZ 384000
  56. #define IS_FRACTIONAL(x) \
  57. ((x == SAMPLING_RATE_11P025KHZ) || (x == SAMPLING_RATE_22P05KHZ) || \
  58. (x == SAMPLING_RATE_44P1KHZ) || (x == SAMPLING_RATE_88P2KHZ) || \
  59. (x == SAMPLING_RATE_176P4KHZ) || (x == SAMPLING_RATE_352P8KHZ))
  60. #define IS_MSM_INTERFACE_MI2S(x) \
  61. ((x == PRIM_MI2S) || (x == SEC_MI2S) || (x == TERT_MI2S))
  62. #define WCD9XXX_MBHC_DEF_RLOADS 5
  63. #define WCD9XXX_MBHC_DEF_BUTTONS 8
  64. #define CODEC_EXT_CLK_RATE 9600000
  65. #define ADSP_STATE_READY_TIMEOUT_MS 3000
  66. #define DEV_NAME_STR_LEN 32
  67. #define WCD_MBHC_HS_V_MAX 1600
  68. #define TDM_CHANNEL_MAX 8
  69. #define DEV_NAME_STR_LEN 32
  70. #define MSM_LL_QOS_VALUE 300 /* time in us to ensure LPM doesn't go in C3/C4 */
  71. #define ADSP_STATE_READY_TIMEOUT_MS 3000
  72. #define WCN_CDC_SLIM_RX_CH_MAX 2
  73. #define WCN_CDC_SLIM_TX_CH_MAX 2
  74. #define WCN_CDC_SLIM_TX_CH_MAX_LITO 3
  75. enum {
  76. RX_PATH = 0,
  77. TX_PATH,
  78. MAX_PATH,
  79. };
  80. enum {
  81. TDM_0 = 0,
  82. TDM_1,
  83. TDM_2,
  84. TDM_3,
  85. TDM_4,
  86. TDM_5,
  87. TDM_6,
  88. TDM_7,
  89. TDM_PORT_MAX,
  90. };
  91. #define TDM_MAX_SLOTS 8
  92. #define TDM_SLOT_WIDTH_BITS 32
  93. enum {
  94. TDM_PRI = 0,
  95. TDM_SEC,
  96. TDM_TERT,
  97. TDM_QUAT,
  98. TDM_QUIN,
  99. TDM_SEN,
  100. TDM_INTERFACE_MAX,
  101. };
  102. enum {
  103. PRIM_AUX_PCM = 0,
  104. SEC_AUX_PCM,
  105. TERT_AUX_PCM,
  106. QUAT_AUX_PCM,
  107. QUIN_AUX_PCM,
  108. SEN_AUX_PCM,
  109. AUX_PCM_MAX,
  110. };
  111. enum {
  112. PRIM_MI2S = 0,
  113. SEC_MI2S,
  114. TERT_MI2S,
  115. QUAT_MI2S,
  116. QUIN_MI2S,
  117. SEN_MI2S,
  118. MI2S_MAX,
  119. };
  120. enum {
  121. WSA_CDC_DMA_RX_0 = 0,
  122. WSA_CDC_DMA_RX_1,
  123. RX_CDC_DMA_RX_0,
  124. RX_CDC_DMA_RX_1,
  125. RX_CDC_DMA_RX_2,
  126. RX_CDC_DMA_RX_3,
  127. RX_CDC_DMA_RX_5,
  128. RX_CDC_DMA_RX_6,
  129. CDC_DMA_RX_MAX,
  130. };
  131. enum {
  132. WSA_CDC_DMA_TX_0 = 0,
  133. WSA_CDC_DMA_TX_1,
  134. WSA_CDC_DMA_TX_2,
  135. TX_CDC_DMA_TX_0,
  136. TX_CDC_DMA_TX_3,
  137. TX_CDC_DMA_TX_4,
  138. VA_CDC_DMA_TX_0,
  139. VA_CDC_DMA_TX_1,
  140. VA_CDC_DMA_TX_2,
  141. CDC_DMA_TX_MAX,
  142. };
  143. enum {
  144. SLIM_RX_7 = 0,
  145. SLIM_RX_MAX,
  146. };
  147. enum {
  148. SLIM_TX_7 = 0,
  149. SLIM_TX_8,
  150. SLIM_TX_MAX,
  151. };
  152. enum {
  153. AFE_LOOPBACK_TX_IDX = 0,
  154. AFE_LOOPBACK_TX_IDX_MAX,
  155. };
  156. struct msm_asoc_mach_data {
  157. struct snd_info_entry *codec_root;
  158. int usbc_en2_gpio; /* used by gpio driver API */
  159. int lito_v2_enabled;
  160. struct device_node *dmic01_gpio_p; /* used by pinctrl API */
  161. struct device_node *dmic23_gpio_p; /* used by pinctrl API */
  162. struct device_node *dmic45_gpio_p; /* used by pinctrl API */
  163. struct device_node *mi2s_gpio_p[MI2S_MAX]; /* used by pinctrl API */
  164. atomic_t mi2s_gpio_ref_count[MI2S_MAX]; /* used by pinctrl API */
  165. struct device_node *us_euro_gpio_p; /* used by pinctrl API */
  166. struct pinctrl *usbc_en2_gpio_p; /* used by pinctrl API */
  167. struct device_node *hph_en1_gpio_p; /* used by pinctrl API */
  168. struct device_node *hph_en0_gpio_p; /* used by pinctrl API */
  169. bool is_afe_config_done;
  170. struct device_node *fsa_handle;
  171. struct clk *lpass_audio_hw_vote;
  172. int core_audio_vote_count;
  173. u32 wsa_max_devs;
  174. };
  175. struct tdm_port {
  176. u32 mode;
  177. u32 channel;
  178. };
  179. struct tdm_dev_config {
  180. unsigned int tdm_slot_offset[TDM_MAX_SLOTS];
  181. };
  182. enum {
  183. EXT_DISP_RX_IDX_DP = 0,
  184. EXT_DISP_RX_IDX_DP1,
  185. EXT_DISP_RX_IDX_MAX,
  186. };
  187. struct dev_config {
  188. u32 sample_rate;
  189. u32 bit_format;
  190. u32 channels;
  191. };
  192. /* Default configuration of slimbus channels */
  193. static struct dev_config slim_rx_cfg[] = {
  194. [SLIM_RX_7] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  195. };
  196. static struct dev_config slim_tx_cfg[] = {
  197. [SLIM_TX_7] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  198. [SLIM_TX_8] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  199. };
  200. /* Default configuration of external display BE */
  201. static struct dev_config ext_disp_rx_cfg[] = {
  202. [EXT_DISP_RX_IDX_DP] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  203. [EXT_DISP_RX_IDX_DP1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  204. };
  205. static struct dev_config usb_rx_cfg = {
  206. .sample_rate = SAMPLING_RATE_48KHZ,
  207. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  208. .channels = 2,
  209. };
  210. static struct dev_config usb_tx_cfg = {
  211. .sample_rate = SAMPLING_RATE_48KHZ,
  212. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  213. .channels = 1,
  214. };
  215. static struct dev_config proxy_rx_cfg = {
  216. .sample_rate = SAMPLING_RATE_48KHZ,
  217. .bit_format = SNDRV_PCM_FORMAT_S16_LE,
  218. .channels = 2,
  219. };
  220. static struct afe_clk_set mi2s_clk[MI2S_MAX] = {
  221. {
  222. AFE_API_VERSION_I2S_CONFIG,
  223. Q6AFE_LPASS_CLK_ID_PRI_MI2S_IBIT,
  224. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  225. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  226. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  227. 0,
  228. },
  229. {
  230. AFE_API_VERSION_I2S_CONFIG,
  231. Q6AFE_LPASS_CLK_ID_SEC_MI2S_IBIT,
  232. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  233. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  234. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  235. 0,
  236. },
  237. {
  238. AFE_API_VERSION_I2S_CONFIG,
  239. Q6AFE_LPASS_CLK_ID_TER_MI2S_IBIT,
  240. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  241. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  242. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  243. 0,
  244. },
  245. {
  246. AFE_API_VERSION_I2S_CONFIG,
  247. Q6AFE_LPASS_CLK_ID_QUAD_MI2S_IBIT,
  248. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  249. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  250. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  251. 0,
  252. },
  253. {
  254. AFE_API_VERSION_I2S_CONFIG,
  255. Q6AFE_LPASS_CLK_ID_QUI_MI2S_IBIT,
  256. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  257. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  258. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  259. 0,
  260. },
  261. {
  262. AFE_API_VERSION_I2S_CONFIG,
  263. Q6AFE_LPASS_CLK_ID_SEN_MI2S_IBIT,
  264. Q6AFE_LPASS_IBIT_CLK_1_P536_MHZ,
  265. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  266. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  267. 0,
  268. },
  269. };
  270. struct mi2s_conf {
  271. struct mutex lock;
  272. u32 ref_cnt;
  273. u32 msm_is_mi2s_master;
  274. };
  275. static u32 mi2s_ebit_clk[MI2S_MAX] = {
  276. Q6AFE_LPASS_CLK_ID_PRI_MI2S_EBIT,
  277. Q6AFE_LPASS_CLK_ID_SEC_MI2S_EBIT,
  278. Q6AFE_LPASS_CLK_ID_TER_MI2S_EBIT,
  279. };
  280. static struct mi2s_conf mi2s_intf_conf[MI2S_MAX];
  281. /* Default configuration of TDM channels */
  282. static struct dev_config tdm_rx_cfg[TDM_INTERFACE_MAX][TDM_PORT_MAX] = {
  283. { /* PRI TDM */
  284. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  285. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  286. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  287. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  288. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  289. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  290. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  291. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  292. },
  293. { /* SEC TDM */
  294. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  295. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  296. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  297. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  298. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  299. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  300. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  301. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  302. },
  303. { /* TERT TDM */
  304. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  305. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  306. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  307. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  308. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  309. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  310. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  311. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  312. },
  313. { /* QUAT TDM */
  314. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  315. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  316. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  317. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  318. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  319. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  320. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  321. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  322. },
  323. { /* QUIN TDM */
  324. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  325. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  326. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  327. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  328. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  329. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  330. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  331. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  332. },
  333. { /* SEN TDM */
  334. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_0 */
  335. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_1 */
  336. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_2 */
  337. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_3 */
  338. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_4 */
  339. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_5 */
  340. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_6 */
  341. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* RX_7 */
  342. },
  343. };
  344. static struct dev_config tdm_tx_cfg[TDM_INTERFACE_MAX][TDM_PORT_MAX] = {
  345. { /* PRI TDM */
  346. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  347. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  348. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  349. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  350. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  351. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  352. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  353. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  354. },
  355. { /* SEC TDM */
  356. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  357. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  358. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  359. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  360. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  361. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  362. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  363. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  364. },
  365. { /* TERT TDM */
  366. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  367. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  368. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  369. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  370. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  371. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  372. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  373. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  374. },
  375. { /* QUAT TDM */
  376. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  377. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  378. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  379. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  380. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  381. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  382. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  383. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  384. },
  385. { /* QUIN TDM */
  386. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  387. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  388. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  389. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  390. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  391. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  392. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  393. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  394. },
  395. { /* SEN TDM */
  396. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_0 */
  397. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_1 */
  398. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_2 */
  399. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_3 */
  400. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_4 */
  401. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_5 */
  402. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_6 */
  403. {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1}, /* TX_7 */
  404. },
  405. };
  406. /* Default configuration of AUX PCM channels */
  407. static struct dev_config aux_pcm_rx_cfg[] = {
  408. [PRIM_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  409. [SEC_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  410. [TERT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  411. [QUAT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  412. [QUIN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  413. [SEN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  414. };
  415. static struct dev_config aux_pcm_tx_cfg[] = {
  416. [PRIM_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  417. [SEC_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  418. [TERT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  419. [QUAT_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  420. [QUIN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  421. [SEN_AUX_PCM] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  422. };
  423. /* Default configuration of MI2S channels */
  424. static struct dev_config mi2s_rx_cfg[] = {
  425. [PRIM_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  426. [SEC_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  427. [TERT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  428. [QUAT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  429. [QUIN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  430. [SEN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  431. };
  432. static struct dev_config mi2s_tx_cfg[] = {
  433. [PRIM_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  434. [SEC_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  435. [TERT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  436. [QUAT_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  437. [QUIN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  438. [SEN_MI2S] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  439. };
  440. static struct tdm_dev_config pri_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  441. { /* PRI TDM */
  442. { {0, 4, 0xFFFF} }, /* RX_0 */
  443. { {8, 12, 0xFFFF} }, /* RX_1 */
  444. { {16, 20, 0xFFFF} }, /* RX_2 */
  445. { {24, 28, 0xFFFF} }, /* RX_3 */
  446. { {0xFFFF} }, /* RX_4 */
  447. { {0xFFFF} }, /* RX_5 */
  448. { {0xFFFF} }, /* RX_6 */
  449. { {0xFFFF} }, /* RX_7 */
  450. },
  451. {
  452. { {0, 4, 8, 12, 0xFFFF} }, /* TX_0 */
  453. { {8, 12, 0xFFFF} }, /* TX_1 */
  454. { {16, 20, 0xFFFF} }, /* TX_2 */
  455. { {24, 28, 0xFFFF} }, /* TX_3 */
  456. { {0xFFFF} }, /* TX_4 */
  457. { {0xFFFF} }, /* TX_5 */
  458. { {0xFFFF} }, /* TX_6 */
  459. { {0xFFFF} }, /* TX_7 */
  460. },
  461. };
  462. static struct tdm_dev_config sec_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  463. { /* SEC TDM */
  464. { {0, 4, 0xFFFF} }, /* RX_0 */
  465. { {8, 12, 0xFFFF} }, /* RX_1 */
  466. { {16, 20, 0xFFFF} }, /* RX_2 */
  467. { {24, 28, 0xFFFF} }, /* RX_3 */
  468. { {0xFFFF} }, /* RX_4 */
  469. { {0xFFFF} }, /* RX_5 */
  470. { {0xFFFF} }, /* RX_6 */
  471. { {0xFFFF} }, /* RX_7 */
  472. },
  473. {
  474. { {0, 4, 0xFFFF} }, /* TX_0 */
  475. { {8, 12, 0xFFFF} }, /* TX_1 */
  476. { {16, 20, 0xFFFF} }, /* TX_2 */
  477. { {24, 28, 0xFFFF} }, /* TX_3 */
  478. { {0xFFFF} }, /* TX_4 */
  479. { {0xFFFF} }, /* TX_5 */
  480. { {0xFFFF} }, /* TX_6 */
  481. { {0xFFFF} }, /* TX_7 */
  482. },
  483. };
  484. static struct tdm_dev_config tert_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  485. { /* TERT TDM */
  486. { {0, 4, 0xFFFF} }, /* RX_0 */
  487. { {8, 12, 0xFFFF} }, /* RX_1 */
  488. { {16, 20, 0xFFFF} }, /* RX_2 */
  489. { {24, 28, 0xFFFF} }, /* RX_3 */
  490. { {0xFFFF} }, /* RX_4 */
  491. { {0xFFFF} }, /* RX_5 */
  492. { {0xFFFF} }, /* RX_6 */
  493. { {0xFFFF} }, /* RX_7 */
  494. },
  495. {
  496. { {0, 4, 0xFFFF} }, /* TX_0 */
  497. { {8, 12, 0xFFFF} }, /* TX_1 */
  498. { {16, 20, 0xFFFF} }, /* TX_2 */
  499. { {24, 28, 0xFFFF} }, /* TX_3 */
  500. { {0xFFFF} }, /* TX_4 */
  501. { {0xFFFF} }, /* TX_5 */
  502. { {0xFFFF} }, /* TX_6 */
  503. { {0xFFFF} }, /* TX_7 */
  504. },
  505. };
  506. static struct tdm_dev_config quat_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  507. { /* QUAT TDM */
  508. { {0, 4, 0xFFFF} }, /* RX_0 */
  509. { {8, 12, 0xFFFF} }, /* RX_1 */
  510. { {16, 20, 0xFFFF} }, /* RX_2 */
  511. { {24, 28, 0xFFFF} }, /* RX_3 */
  512. { {0xFFFF} }, /* RX_4 */
  513. { {0xFFFF} }, /* RX_5 */
  514. { {0xFFFF} }, /* RX_6 */
  515. { {0xFFFF} }, /* RX_7 */
  516. },
  517. {
  518. { {0, 4, 0xFFFF} }, /* TX_0 */
  519. { {8, 12, 0xFFFF} }, /* TX_1 */
  520. { {16, 20, 0xFFFF} }, /* TX_2 */
  521. { {24, 28, 0xFFFF} }, /* TX_3 */
  522. { {0xFFFF} }, /* TX_4 */
  523. { {0xFFFF} }, /* TX_5 */
  524. { {0xFFFF} }, /* TX_6 */
  525. { {0xFFFF} }, /* TX_7 */
  526. },
  527. };
  528. static struct tdm_dev_config quin_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  529. { /* QUIN TDM */
  530. { {0, 4, 0xFFFF} }, /* RX_0 */
  531. { {8, 12, 0xFFFF} }, /* RX_1 */
  532. { {16, 20, 0xFFFF} }, /* RX_2 */
  533. { {24, 28, 0xFFFF} }, /* RX_3 */
  534. { {0xFFFF} }, /* RX_4 */
  535. { {0xFFFF} }, /* RX_5 */
  536. { {0xFFFF} }, /* RX_6 */
  537. { {0xFFFF} }, /* RX_7 */
  538. },
  539. {
  540. { {0, 4, 0xFFFF} }, /* TX_0 */
  541. { {8, 12, 0xFFFF} }, /* TX_1 */
  542. { {16, 20, 0xFFFF} }, /* TX_2 */
  543. { {24, 28, 0xFFFF} }, /* TX_3 */
  544. { {0xFFFF} }, /* TX_4 */
  545. { {0xFFFF} }, /* TX_5 */
  546. { {0xFFFF} }, /* TX_6 */
  547. { {0xFFFF} }, /* TX_7 */
  548. },
  549. };
  550. static struct tdm_dev_config sen_tdm_dev_config[MAX_PATH][TDM_PORT_MAX] = {
  551. { /* SEN TDM */
  552. { {0, 4, 0xFFFF} }, /* RX_0 */
  553. { {8, 12, 0xFFFF} }, /* RX_1 */
  554. { {16, 20, 0xFFFF} }, /* RX_2 */
  555. { {24, 28, 0xFFFF} }, /* RX_3 */
  556. { {0xFFFF} }, /* RX_4 */
  557. { {0xFFFF} }, /* RX_5 */
  558. { {0xFFFF} }, /* RX_6 */
  559. { {0xFFFF} }, /* RX_7 */
  560. },
  561. {
  562. { {0, 4, 0xFFFF} }, /* TX_0 */
  563. { {8, 12, 0xFFFF} }, /* TX_1 */
  564. { {16, 20, 0xFFFF} }, /* TX_2 */
  565. { {24, 28, 0xFFFF} }, /* TX_3 */
  566. { {0xFFFF} }, /* TX_4 */
  567. { {0xFFFF} }, /* TX_5 */
  568. { {0xFFFF} }, /* TX_6 */
  569. { {0xFFFF} }, /* TX_7 */
  570. },
  571. };
  572. static void *tdm_cfg[TDM_INTERFACE_MAX] = {
  573. pri_tdm_dev_config,
  574. sec_tdm_dev_config,
  575. tert_tdm_dev_config,
  576. quat_tdm_dev_config,
  577. quin_tdm_dev_config,
  578. sen_tdm_dev_config,
  579. };
  580. /* Default configuration of Codec DMA Interface RX */
  581. static struct dev_config cdc_dma_rx_cfg[] = {
  582. [WSA_CDC_DMA_RX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  583. [WSA_CDC_DMA_RX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  584. [RX_CDC_DMA_RX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  585. [RX_CDC_DMA_RX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  586. [RX_CDC_DMA_RX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  587. [RX_CDC_DMA_RX_3] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  588. [RX_CDC_DMA_RX_5] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  589. [RX_CDC_DMA_RX_6] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  590. };
  591. /* Default configuration of Codec DMA Interface TX */
  592. static struct dev_config cdc_dma_tx_cfg[] = {
  593. [WSA_CDC_DMA_TX_0] = {SAMPLING_RATE_8KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  594. [WSA_CDC_DMA_TX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  595. [WSA_CDC_DMA_TX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  596. [TX_CDC_DMA_TX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  597. [TX_CDC_DMA_TX_3] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  598. [TX_CDC_DMA_TX_4] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 2},
  599. [VA_CDC_DMA_TX_0] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  600. [VA_CDC_DMA_TX_1] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  601. [VA_CDC_DMA_TX_2] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 8},
  602. };
  603. static struct dev_config afe_loopback_tx_cfg[] = {
  604. [AFE_LOOPBACK_TX_IDX] = {SAMPLING_RATE_48KHZ, SNDRV_PCM_FORMAT_S16_LE, 1},
  605. };
  606. static int msm_vi_feed_tx_ch = 2;
  607. static const char *const vi_feed_ch_text[] = {"One", "Two"};
  608. static char const *bit_format_text[] = {"S16_LE", "S24_LE", "S24_3LE",
  609. "S32_LE"};
  610. static char const *cdc80_bit_format_text[] = {"S16_LE", "S24_LE", "S24_3LE"};
  611. static char const *ch_text[] = {"Two", "Three", "Four", "Five",
  612. "Six", "Seven", "Eight"};
  613. static char const *usb_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  614. "KHZ_16", "KHZ_22P05",
  615. "KHZ_32", "KHZ_44P1", "KHZ_48",
  616. "KHZ_88P2", "KHZ_96", "KHZ_176P4",
  617. "KHZ_192", "KHZ_352P8", "KHZ_384"};
  618. static const char *const usb_ch_text[] = {"One", "Two", "Three", "Four",
  619. "Five", "Six", "Seven",
  620. "Eight"};
  621. static char const *tdm_sample_rate_text[] = {"KHZ_8", "KHZ_16", "KHZ_32",
  622. "KHZ_48", "KHZ_176P4",
  623. "KHZ_352P8"};
  624. static char const *tdm_bit_format_text[] = {"S16_LE", "S24_LE", "S32_LE"};
  625. static char const *tdm_ch_text[] = {"One", "Two", "Three", "Four",
  626. "Five", "Six", "Seven", "Eight"};
  627. static const char *const auxpcm_rate_text[] = {"KHZ_8", "KHZ_16"};
  628. static char const *mi2s_rate_text[] = {"KHZ_8", "KHZ_11P025", "KHZ_16",
  629. "KHZ_22P05", "KHZ_32", "KHZ_44P1",
  630. "KHZ_48", "KHZ_88P2", "KHZ_96",
  631. "KHZ_176P4", "KHZ_192","KHZ_352P8",
  632. "KHZ_384"};
  633. static const char *const mi2s_ch_text[] = {"One", "Two", "Three", "Four",
  634. "Five", "Six", "Seven",
  635. "Eight"};
  636. static const char *const cdc_dma_rx_ch_text[] = {"One", "Two"};
  637. static const char *const cdc_dma_tx_ch_text[] = {"One", "Two", "Three", "Four",
  638. "Five", "Six", "Seven",
  639. "Eight"};
  640. static char const *cdc_dma_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  641. "KHZ_16", "KHZ_22P05",
  642. "KHZ_32", "KHZ_44P1", "KHZ_48",
  643. "KHZ_88P2", "KHZ_96",
  644. "KHZ_176P4", "KHZ_192",
  645. "KHZ_352P8", "KHZ_384"};
  646. static char const *cdc80_dma_sample_rate_text[] = {"KHZ_8", "KHZ_11P025",
  647. "KHZ_16", "KHZ_22P05",
  648. "KHZ_32", "KHZ_44P1", "KHZ_48",
  649. "KHZ_88P2", "KHZ_96",
  650. "KHZ_176P4", "KHZ_192"};
  651. static char const *ext_disp_bit_format_text[] = {"S16_LE", "S24_LE",
  652. "S24_3LE"};
  653. static char const *ext_disp_sample_rate_text[] = {"KHZ_48", "KHZ_96",
  654. "KHZ_192", "KHZ_32", "KHZ_44P1",
  655. "KHZ_88P2", "KHZ_176P4"};
  656. static char const *bt_sample_rate_text[] = {"KHZ_8", "KHZ_16",
  657. "KHZ_44P1", "KHZ_48",
  658. "KHZ_88P2", "KHZ_96"};
  659. static char const *bt_sample_rate_rx_text[] = {"KHZ_8", "KHZ_16",
  660. "KHZ_44P1", "KHZ_48",
  661. "KHZ_88P2", "KHZ_96"};
  662. static char const *bt_sample_rate_tx_text[] = {"KHZ_8", "KHZ_16",
  663. "KHZ_44P1", "KHZ_48",
  664. "KHZ_88P2", "KHZ_96"};
  665. static const char *const afe_loopback_tx_ch_text[] = {"One", "Two"};
  666. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_sample_rate, usb_sample_rate_text);
  667. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_sample_rate, usb_sample_rate_text);
  668. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_format, bit_format_text);
  669. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_format, bit_format_text);
  670. static SOC_ENUM_SINGLE_EXT_DECL(usb_rx_chs, usb_ch_text);
  671. static SOC_ENUM_SINGLE_EXT_DECL(usb_tx_chs, usb_ch_text);
  672. static SOC_ENUM_SINGLE_EXT_DECL(vi_feed_tx_chs, vi_feed_ch_text);
  673. static SOC_ENUM_SINGLE_EXT_DECL(proxy_rx_chs, ch_text);
  674. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_sample_rate, tdm_sample_rate_text);
  675. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_sample_rate, tdm_sample_rate_text);
  676. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_format, tdm_bit_format_text);
  677. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_format, tdm_bit_format_text);
  678. static SOC_ENUM_SINGLE_EXT_DECL(tdm_tx_chs, tdm_ch_text);
  679. static SOC_ENUM_SINGLE_EXT_DECL(tdm_rx_chs, tdm_ch_text);
  680. static SOC_ENUM_SINGLE_EXT_DECL(prim_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  681. static SOC_ENUM_SINGLE_EXT_DECL(sec_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  682. static SOC_ENUM_SINGLE_EXT_DECL(tert_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  683. static SOC_ENUM_SINGLE_EXT_DECL(quat_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  684. static SOC_ENUM_SINGLE_EXT_DECL(quin_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  685. static SOC_ENUM_SINGLE_EXT_DECL(sen_aux_pcm_rx_sample_rate, auxpcm_rate_text);
  686. static SOC_ENUM_SINGLE_EXT_DECL(prim_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  687. static SOC_ENUM_SINGLE_EXT_DECL(sec_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  688. static SOC_ENUM_SINGLE_EXT_DECL(tert_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  689. static SOC_ENUM_SINGLE_EXT_DECL(quat_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  690. static SOC_ENUM_SINGLE_EXT_DECL(quin_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  691. static SOC_ENUM_SINGLE_EXT_DECL(sen_aux_pcm_tx_sample_rate, auxpcm_rate_text);
  692. static SOC_ENUM_SINGLE_EXT_DECL(aux_pcm_rx_format, bit_format_text);
  693. static SOC_ENUM_SINGLE_EXT_DECL(aux_pcm_tx_format, bit_format_text);
  694. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_rx_sample_rate, mi2s_rate_text);
  695. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_rx_sample_rate, mi2s_rate_text);
  696. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_rx_sample_rate, mi2s_rate_text);
  697. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_rx_sample_rate, mi2s_rate_text);
  698. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_rx_sample_rate, mi2s_rate_text);
  699. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_rx_sample_rate, mi2s_rate_text);
  700. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_tx_sample_rate, mi2s_rate_text);
  701. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_tx_sample_rate, mi2s_rate_text);
  702. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_tx_sample_rate, mi2s_rate_text);
  703. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_tx_sample_rate, mi2s_rate_text);
  704. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_tx_sample_rate, mi2s_rate_text);
  705. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_tx_sample_rate, mi2s_rate_text);
  706. static SOC_ENUM_SINGLE_EXT_DECL(mi2s_rx_format, bit_format_text);
  707. static SOC_ENUM_SINGLE_EXT_DECL(mi2s_tx_format, bit_format_text);
  708. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_rx_chs, mi2s_ch_text);
  709. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_rx_chs, mi2s_ch_text);
  710. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_rx_chs, mi2s_ch_text);
  711. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_rx_chs, mi2s_ch_text);
  712. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_rx_chs, mi2s_ch_text);
  713. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_rx_chs, mi2s_ch_text);
  714. static SOC_ENUM_SINGLE_EXT_DECL(prim_mi2s_tx_chs, mi2s_ch_text);
  715. static SOC_ENUM_SINGLE_EXT_DECL(sec_mi2s_tx_chs, mi2s_ch_text);
  716. static SOC_ENUM_SINGLE_EXT_DECL(tert_mi2s_tx_chs, mi2s_ch_text);
  717. static SOC_ENUM_SINGLE_EXT_DECL(quat_mi2s_tx_chs, mi2s_ch_text);
  718. static SOC_ENUM_SINGLE_EXT_DECL(quin_mi2s_tx_chs, mi2s_ch_text);
  719. static SOC_ENUM_SINGLE_EXT_DECL(sen_mi2s_tx_chs, mi2s_ch_text);
  720. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_chs, cdc_dma_rx_ch_text);
  721. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_chs, cdc_dma_rx_ch_text);
  722. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_0_chs, cdc_dma_rx_ch_text);
  723. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_1_chs, cdc_dma_rx_ch_text);
  724. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_2_chs, cdc_dma_rx_ch_text);
  725. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_3_chs, cdc_dma_rx_ch_text);
  726. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_5_chs, cdc_dma_rx_ch_text);
  727. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc_dma_rx_6_chs, cdc_dma_rx_ch_text);
  728. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  729. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_chs, cdc_dma_tx_ch_text);
  730. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_chs, cdc_dma_tx_ch_text);
  731. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  732. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_3_chs, cdc_dma_tx_ch_text);
  733. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_4_chs, cdc_dma_tx_ch_text);
  734. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_chs, cdc_dma_tx_ch_text);
  735. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_chs, cdc_dma_tx_ch_text);
  736. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_2_chs, cdc_dma_tx_ch_text);
  737. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_format, bit_format_text);
  738. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_format, bit_format_text);
  739. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_format, bit_format_text);
  740. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_format, bit_format_text);
  741. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_0_format, bit_format_text);
  742. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_3_format, bit_format_text);
  743. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_4_format, bit_format_text);
  744. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_format, bit_format_text);
  745. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_format, bit_format_text);
  746. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_2_format, bit_format_text);
  747. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_0_sample_rate,
  748. cdc_dma_sample_rate_text);
  749. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_rx_1_sample_rate,
  750. cdc_dma_sample_rate_text);
  751. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_0_sample_rate,
  752. cdc_dma_sample_rate_text);
  753. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_1_sample_rate,
  754. cdc_dma_sample_rate_text);
  755. static SOC_ENUM_SINGLE_EXT_DECL(wsa_cdc_dma_tx_2_sample_rate,
  756. cdc_dma_sample_rate_text);
  757. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_0_sample_rate,
  758. cdc_dma_sample_rate_text);
  759. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_3_sample_rate,
  760. cdc_dma_sample_rate_text);
  761. static SOC_ENUM_SINGLE_EXT_DECL(tx_cdc_dma_tx_4_sample_rate,
  762. cdc_dma_sample_rate_text);
  763. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_0_sample_rate,
  764. cdc_dma_sample_rate_text);
  765. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_1_sample_rate,
  766. cdc_dma_sample_rate_text);
  767. static SOC_ENUM_SINGLE_EXT_DECL(va_cdc_dma_tx_2_sample_rate,
  768. cdc_dma_sample_rate_text);
  769. /* WCD9380 */
  770. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_0_format, cdc80_bit_format_text);
  771. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_1_format, cdc80_bit_format_text);
  772. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_2_format, cdc80_bit_format_text);
  773. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_3_format, cdc80_bit_format_text);
  774. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_5_format, cdc80_bit_format_text);
  775. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_6_format, cdc80_bit_format_text);
  776. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_0_sample_rate,
  777. cdc80_dma_sample_rate_text);
  778. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_1_sample_rate,
  779. cdc80_dma_sample_rate_text);
  780. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_2_sample_rate,
  781. cdc80_dma_sample_rate_text);
  782. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_3_sample_rate,
  783. cdc80_dma_sample_rate_text);
  784. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_5_sample_rate,
  785. cdc80_dma_sample_rate_text);
  786. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc80_dma_rx_6_sample_rate,
  787. cdc80_dma_sample_rate_text);
  788. /* WCD9385 */
  789. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_0_format, bit_format_text);
  790. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_1_format, bit_format_text);
  791. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_2_format, bit_format_text);
  792. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_3_format, bit_format_text);
  793. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_5_format, bit_format_text);
  794. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_6_format, bit_format_text);
  795. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_0_sample_rate,
  796. cdc_dma_sample_rate_text);
  797. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_1_sample_rate,
  798. cdc_dma_sample_rate_text);
  799. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_2_sample_rate,
  800. cdc_dma_sample_rate_text);
  801. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_3_sample_rate,
  802. cdc_dma_sample_rate_text);
  803. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_5_sample_rate,
  804. cdc_dma_sample_rate_text);
  805. static SOC_ENUM_SINGLE_EXT_DECL(rx_cdc85_dma_rx_6_sample_rate,
  806. cdc_dma_sample_rate_text);
  807. static SOC_ENUM_SINGLE_EXT_DECL(ext_disp_rx_chs, ch_text);
  808. static SOC_ENUM_SINGLE_EXT_DECL(ext_disp_rx_format, ext_disp_bit_format_text);
  809. static SOC_ENUM_SINGLE_EXT_DECL(ext_disp_rx_sample_rate,
  810. ext_disp_sample_rate_text);
  811. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate, bt_sample_rate_text);
  812. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate_rx, bt_sample_rate_rx_text);
  813. static SOC_ENUM_SINGLE_EXT_DECL(bt_sample_rate_tx, bt_sample_rate_tx_text);
  814. static SOC_ENUM_SINGLE_EXT_DECL(afe_loopback_tx_chs, afe_loopback_tx_ch_text);
  815. static bool is_initial_boot;
  816. static bool codec_reg_done;
  817. static struct snd_soc_card snd_soc_card_lahaina_msm;
  818. static int dmic_0_1_gpio_cnt;
  819. static int dmic_2_3_gpio_cnt;
  820. static int dmic_4_5_gpio_cnt;
  821. static void *def_wcd_mbhc_cal(void);
  822. static int msm_aux_codec_init(struct snd_soc_pcm_runtime*);
  823. static int msm_int_audrx_init(struct snd_soc_pcm_runtime*);
  824. /*
  825. * Need to report LINEIN
  826. * if R/L channel impedance is larger than 5K ohm
  827. */
  828. static struct wcd_mbhc_config wcd_mbhc_cfg = {
  829. .read_fw_bin = false,
  830. .calibration = NULL,
  831. .detect_extn_cable = true,
  832. .mono_stero_detection = false,
  833. .swap_gnd_mic = NULL,
  834. .hs_ext_micbias = true,
  835. .key_code[0] = KEY_MEDIA,
  836. .key_code[1] = KEY_VOICECOMMAND,
  837. .key_code[2] = KEY_VOLUMEUP,
  838. .key_code[3] = KEY_VOLUMEDOWN,
  839. .key_code[4] = 0,
  840. .key_code[5] = 0,
  841. .key_code[6] = 0,
  842. .key_code[7] = 0,
  843. .linein_th = 5000,
  844. .moisture_en = false,
  845. .mbhc_micbias = MIC_BIAS_2,
  846. .anc_micbias = MIC_BIAS_2,
  847. .enable_anc_mic_detect = false,
  848. .moisture_duty_cycle_en = true,
  849. };
  850. /* set audio task affinity to core 1 & 2 */
  851. static const unsigned int audio_core_list[] = {1, 2};
  852. static cpumask_t audio_cpu_map = CPU_MASK_NONE;
  853. static struct dev_pm_qos_request *msm_audio_req = NULL;
  854. static unsigned int qos_client_active_cnt = 0;
  855. static void msm_audio_add_qos_request()
  856. {
  857. int i;
  858. int cpu = 0;
  859. msm_audio_req = kzalloc(sizeof(struct dev_pm_qos_request) * NR_CPUS,
  860. GFP_KERNEL);
  861. if (!msm_audio_req) {
  862. pr_err("%s failed to alloc mem for qos req.\n", __func__);
  863. return;
  864. }
  865. for (i = 0; i < ARRAY_SIZE(audio_core_list); i++) {
  866. if (audio_core_list[i] >= NR_CPUS)
  867. pr_err("%s incorrect cpu id: %d specified.\n", __func__, audio_core_list[i]);
  868. else
  869. cpumask_set_cpu(audio_core_list[i], &audio_cpu_map);
  870. }
  871. for_each_cpu(cpu, &audio_cpu_map) {
  872. dev_pm_qos_add_request(get_cpu_device(cpu),
  873. &msm_audio_req[cpu],
  874. DEV_PM_QOS_RESUME_LATENCY,
  875. PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE);
  876. pr_debug("%s set cpu affinity to core %d.\n", __func__, cpu);
  877. }
  878. }
  879. static void msm_audio_remove_qos_request()
  880. {
  881. int cpu = 0;
  882. if (msm_audio_req) {
  883. for_each_cpu(cpu, &audio_cpu_map) {
  884. dev_pm_qos_remove_request(
  885. &msm_audio_req[cpu]);
  886. pr_debug("%s remove cpu affinity of core %d.\n", __func__, cpu);
  887. }
  888. kfree(msm_audio_req);
  889. }
  890. }
  891. static void msm_audio_update_qos_request(u32 latency)
  892. {
  893. int cpu = 0;
  894. if (msm_audio_req) {
  895. for_each_cpu(cpu, &audio_cpu_map) {
  896. dev_pm_qos_update_request(
  897. &msm_audio_req[cpu], latency);
  898. pr_debug("%s update latency of core %d to %ul.\n", __func__, cpu, latency);
  899. }
  900. }
  901. }
  902. static inline int param_is_mask(int p)
  903. {
  904. return (p >= SNDRV_PCM_HW_PARAM_FIRST_MASK) &&
  905. (p <= SNDRV_PCM_HW_PARAM_LAST_MASK);
  906. }
  907. static inline struct snd_mask *param_to_mask(struct snd_pcm_hw_params *p,
  908. int n)
  909. {
  910. return &(p->masks[n - SNDRV_PCM_HW_PARAM_FIRST_MASK]);
  911. }
  912. static void param_set_mask(struct snd_pcm_hw_params *p, int n,
  913. unsigned int bit)
  914. {
  915. if (bit >= SNDRV_MASK_MAX)
  916. return;
  917. if (param_is_mask(n)) {
  918. struct snd_mask *m = param_to_mask(p, n);
  919. m->bits[0] = 0;
  920. m->bits[1] = 0;
  921. m->bits[bit >> 5] |= (1 << (bit & 31));
  922. }
  923. }
  924. static int usb_audio_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  925. struct snd_ctl_elem_value *ucontrol)
  926. {
  927. int sample_rate_val = 0;
  928. switch (usb_rx_cfg.sample_rate) {
  929. case SAMPLING_RATE_384KHZ:
  930. sample_rate_val = 12;
  931. break;
  932. case SAMPLING_RATE_352P8KHZ:
  933. sample_rate_val = 11;
  934. break;
  935. case SAMPLING_RATE_192KHZ:
  936. sample_rate_val = 10;
  937. break;
  938. case SAMPLING_RATE_176P4KHZ:
  939. sample_rate_val = 9;
  940. break;
  941. case SAMPLING_RATE_96KHZ:
  942. sample_rate_val = 8;
  943. break;
  944. case SAMPLING_RATE_88P2KHZ:
  945. sample_rate_val = 7;
  946. break;
  947. case SAMPLING_RATE_48KHZ:
  948. sample_rate_val = 6;
  949. break;
  950. case SAMPLING_RATE_44P1KHZ:
  951. sample_rate_val = 5;
  952. break;
  953. case SAMPLING_RATE_32KHZ:
  954. sample_rate_val = 4;
  955. break;
  956. case SAMPLING_RATE_22P05KHZ:
  957. sample_rate_val = 3;
  958. break;
  959. case SAMPLING_RATE_16KHZ:
  960. sample_rate_val = 2;
  961. break;
  962. case SAMPLING_RATE_11P025KHZ:
  963. sample_rate_val = 1;
  964. break;
  965. case SAMPLING_RATE_8KHZ:
  966. default:
  967. sample_rate_val = 0;
  968. break;
  969. }
  970. ucontrol->value.integer.value[0] = sample_rate_val;
  971. pr_debug("%s: usb_audio_rx_sample_rate = %d\n", __func__,
  972. usb_rx_cfg.sample_rate);
  973. return 0;
  974. }
  975. static int usb_audio_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  976. struct snd_ctl_elem_value *ucontrol)
  977. {
  978. switch (ucontrol->value.integer.value[0]) {
  979. case 12:
  980. usb_rx_cfg.sample_rate = SAMPLING_RATE_384KHZ;
  981. break;
  982. case 11:
  983. usb_rx_cfg.sample_rate = SAMPLING_RATE_352P8KHZ;
  984. break;
  985. case 10:
  986. usb_rx_cfg.sample_rate = SAMPLING_RATE_192KHZ;
  987. break;
  988. case 9:
  989. usb_rx_cfg.sample_rate = SAMPLING_RATE_176P4KHZ;
  990. break;
  991. case 8:
  992. usb_rx_cfg.sample_rate = SAMPLING_RATE_96KHZ;
  993. break;
  994. case 7:
  995. usb_rx_cfg.sample_rate = SAMPLING_RATE_88P2KHZ;
  996. break;
  997. case 6:
  998. usb_rx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  999. break;
  1000. case 5:
  1001. usb_rx_cfg.sample_rate = SAMPLING_RATE_44P1KHZ;
  1002. break;
  1003. case 4:
  1004. usb_rx_cfg.sample_rate = SAMPLING_RATE_32KHZ;
  1005. break;
  1006. case 3:
  1007. usb_rx_cfg.sample_rate = SAMPLING_RATE_22P05KHZ;
  1008. break;
  1009. case 2:
  1010. usb_rx_cfg.sample_rate = SAMPLING_RATE_16KHZ;
  1011. break;
  1012. case 1:
  1013. usb_rx_cfg.sample_rate = SAMPLING_RATE_11P025KHZ;
  1014. break;
  1015. case 0:
  1016. usb_rx_cfg.sample_rate = SAMPLING_RATE_8KHZ;
  1017. break;
  1018. default:
  1019. usb_rx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1020. break;
  1021. }
  1022. pr_debug("%s: control value = %ld, usb_audio_rx_sample_rate = %d\n",
  1023. __func__, ucontrol->value.integer.value[0],
  1024. usb_rx_cfg.sample_rate);
  1025. return 0;
  1026. }
  1027. static int usb_audio_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1028. struct snd_ctl_elem_value *ucontrol)
  1029. {
  1030. int sample_rate_val = 0;
  1031. switch (usb_tx_cfg.sample_rate) {
  1032. case SAMPLING_RATE_384KHZ:
  1033. sample_rate_val = 12;
  1034. break;
  1035. case SAMPLING_RATE_352P8KHZ:
  1036. sample_rate_val = 11;
  1037. break;
  1038. case SAMPLING_RATE_192KHZ:
  1039. sample_rate_val = 10;
  1040. break;
  1041. case SAMPLING_RATE_176P4KHZ:
  1042. sample_rate_val = 9;
  1043. break;
  1044. case SAMPLING_RATE_96KHZ:
  1045. sample_rate_val = 8;
  1046. break;
  1047. case SAMPLING_RATE_88P2KHZ:
  1048. sample_rate_val = 7;
  1049. break;
  1050. case SAMPLING_RATE_48KHZ:
  1051. sample_rate_val = 6;
  1052. break;
  1053. case SAMPLING_RATE_44P1KHZ:
  1054. sample_rate_val = 5;
  1055. break;
  1056. case SAMPLING_RATE_32KHZ:
  1057. sample_rate_val = 4;
  1058. break;
  1059. case SAMPLING_RATE_22P05KHZ:
  1060. sample_rate_val = 3;
  1061. break;
  1062. case SAMPLING_RATE_16KHZ:
  1063. sample_rate_val = 2;
  1064. break;
  1065. case SAMPLING_RATE_11P025KHZ:
  1066. sample_rate_val = 1;
  1067. break;
  1068. case SAMPLING_RATE_8KHZ:
  1069. sample_rate_val = 0;
  1070. break;
  1071. default:
  1072. sample_rate_val = 6;
  1073. break;
  1074. }
  1075. ucontrol->value.integer.value[0] = sample_rate_val;
  1076. pr_debug("%s: usb_audio_tx_sample_rate = %d\n", __func__,
  1077. usb_tx_cfg.sample_rate);
  1078. return 0;
  1079. }
  1080. static int usb_audio_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1081. struct snd_ctl_elem_value *ucontrol)
  1082. {
  1083. switch (ucontrol->value.integer.value[0]) {
  1084. case 12:
  1085. usb_tx_cfg.sample_rate = SAMPLING_RATE_384KHZ;
  1086. break;
  1087. case 11:
  1088. usb_tx_cfg.sample_rate = SAMPLING_RATE_352P8KHZ;
  1089. break;
  1090. case 10:
  1091. usb_tx_cfg.sample_rate = SAMPLING_RATE_192KHZ;
  1092. break;
  1093. case 9:
  1094. usb_tx_cfg.sample_rate = SAMPLING_RATE_176P4KHZ;
  1095. break;
  1096. case 8:
  1097. usb_tx_cfg.sample_rate = SAMPLING_RATE_96KHZ;
  1098. break;
  1099. case 7:
  1100. usb_tx_cfg.sample_rate = SAMPLING_RATE_88P2KHZ;
  1101. break;
  1102. case 6:
  1103. usb_tx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1104. break;
  1105. case 5:
  1106. usb_tx_cfg.sample_rate = SAMPLING_RATE_44P1KHZ;
  1107. break;
  1108. case 4:
  1109. usb_tx_cfg.sample_rate = SAMPLING_RATE_32KHZ;
  1110. break;
  1111. case 3:
  1112. usb_tx_cfg.sample_rate = SAMPLING_RATE_22P05KHZ;
  1113. break;
  1114. case 2:
  1115. usb_tx_cfg.sample_rate = SAMPLING_RATE_16KHZ;
  1116. break;
  1117. case 1:
  1118. usb_tx_cfg.sample_rate = SAMPLING_RATE_11P025KHZ;
  1119. break;
  1120. case 0:
  1121. usb_tx_cfg.sample_rate = SAMPLING_RATE_8KHZ;
  1122. break;
  1123. default:
  1124. usb_tx_cfg.sample_rate = SAMPLING_RATE_48KHZ;
  1125. break;
  1126. }
  1127. pr_debug("%s: control value = %ld, usb_audio_tx_sample_rate = %d\n",
  1128. __func__, ucontrol->value.integer.value[0],
  1129. usb_tx_cfg.sample_rate);
  1130. return 0;
  1131. }
  1132. static int afe_loopback_tx_ch_get(struct snd_kcontrol *kcontrol,
  1133. struct snd_ctl_elem_value *ucontrol)
  1134. {
  1135. pr_debug("%s: afe_loopback_tx_ch = %d\n", __func__,
  1136. afe_loopback_tx_cfg[0].channels);
  1137. ucontrol->value.enumerated.item[0] =
  1138. afe_loopback_tx_cfg[0].channels - 1;
  1139. return 0;
  1140. }
  1141. static int afe_loopback_tx_ch_put(struct snd_kcontrol *kcontrol,
  1142. struct snd_ctl_elem_value *ucontrol)
  1143. {
  1144. afe_loopback_tx_cfg[0].channels =
  1145. ucontrol->value.enumerated.item[0] + 1;
  1146. pr_debug("%s: afe_loopback_tx_ch = %d\n", __func__,
  1147. afe_loopback_tx_cfg[0].channels);
  1148. return 1;
  1149. }
  1150. static int usb_audio_rx_format_get(struct snd_kcontrol *kcontrol,
  1151. struct snd_ctl_elem_value *ucontrol)
  1152. {
  1153. switch (usb_rx_cfg.bit_format) {
  1154. case SNDRV_PCM_FORMAT_S32_LE:
  1155. ucontrol->value.integer.value[0] = 3;
  1156. break;
  1157. case SNDRV_PCM_FORMAT_S24_3LE:
  1158. ucontrol->value.integer.value[0] = 2;
  1159. break;
  1160. case SNDRV_PCM_FORMAT_S24_LE:
  1161. ucontrol->value.integer.value[0] = 1;
  1162. break;
  1163. case SNDRV_PCM_FORMAT_S16_LE:
  1164. default:
  1165. ucontrol->value.integer.value[0] = 0;
  1166. break;
  1167. }
  1168. pr_debug("%s: usb_audio_rx_format = %d, ucontrol value = %ld\n",
  1169. __func__, usb_rx_cfg.bit_format,
  1170. ucontrol->value.integer.value[0]);
  1171. return 0;
  1172. }
  1173. static int usb_audio_rx_format_put(struct snd_kcontrol *kcontrol,
  1174. struct snd_ctl_elem_value *ucontrol)
  1175. {
  1176. int rc = 0;
  1177. switch (ucontrol->value.integer.value[0]) {
  1178. case 3:
  1179. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S32_LE;
  1180. break;
  1181. case 2:
  1182. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1183. break;
  1184. case 1:
  1185. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1186. break;
  1187. case 0:
  1188. default:
  1189. usb_rx_cfg.bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1190. break;
  1191. }
  1192. pr_debug("%s: usb_audio_rx_format = %d, ucontrol value = %ld\n",
  1193. __func__, usb_rx_cfg.bit_format,
  1194. ucontrol->value.integer.value[0]);
  1195. return rc;
  1196. }
  1197. static int usb_audio_tx_format_get(struct snd_kcontrol *kcontrol,
  1198. struct snd_ctl_elem_value *ucontrol)
  1199. {
  1200. switch (usb_tx_cfg.bit_format) {
  1201. case SNDRV_PCM_FORMAT_S32_LE:
  1202. ucontrol->value.integer.value[0] = 3;
  1203. break;
  1204. case SNDRV_PCM_FORMAT_S24_3LE:
  1205. ucontrol->value.integer.value[0] = 2;
  1206. break;
  1207. case SNDRV_PCM_FORMAT_S24_LE:
  1208. ucontrol->value.integer.value[0] = 1;
  1209. break;
  1210. case SNDRV_PCM_FORMAT_S16_LE:
  1211. default:
  1212. ucontrol->value.integer.value[0] = 0;
  1213. break;
  1214. }
  1215. pr_debug("%s: usb_audio_tx_format = %d, ucontrol value = %ld\n",
  1216. __func__, usb_tx_cfg.bit_format,
  1217. ucontrol->value.integer.value[0]);
  1218. return 0;
  1219. }
  1220. static int usb_audio_tx_format_put(struct snd_kcontrol *kcontrol,
  1221. struct snd_ctl_elem_value *ucontrol)
  1222. {
  1223. int rc = 0;
  1224. switch (ucontrol->value.integer.value[0]) {
  1225. case 3:
  1226. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S32_LE;
  1227. break;
  1228. case 2:
  1229. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1230. break;
  1231. case 1:
  1232. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1233. break;
  1234. case 0:
  1235. default:
  1236. usb_tx_cfg.bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1237. break;
  1238. }
  1239. pr_debug("%s: usb_audio_tx_format = %d, ucontrol value = %ld\n",
  1240. __func__, usb_tx_cfg.bit_format,
  1241. ucontrol->value.integer.value[0]);
  1242. return rc;
  1243. }
  1244. static int usb_audio_rx_ch_get(struct snd_kcontrol *kcontrol,
  1245. struct snd_ctl_elem_value *ucontrol)
  1246. {
  1247. pr_debug("%s: usb_audio_rx_ch = %d\n", __func__,
  1248. usb_rx_cfg.channels);
  1249. ucontrol->value.integer.value[0] = usb_rx_cfg.channels - 1;
  1250. return 0;
  1251. }
  1252. static int usb_audio_rx_ch_put(struct snd_kcontrol *kcontrol,
  1253. struct snd_ctl_elem_value *ucontrol)
  1254. {
  1255. usb_rx_cfg.channels = ucontrol->value.integer.value[0] + 1;
  1256. pr_debug("%s: usb_audio_rx_ch = %d\n", __func__, usb_rx_cfg.channels);
  1257. return 1;
  1258. }
  1259. static int usb_audio_tx_ch_get(struct snd_kcontrol *kcontrol,
  1260. struct snd_ctl_elem_value *ucontrol)
  1261. {
  1262. pr_debug("%s: usb_audio_tx_ch = %d\n", __func__,
  1263. usb_tx_cfg.channels);
  1264. ucontrol->value.integer.value[0] = usb_tx_cfg.channels - 1;
  1265. return 0;
  1266. }
  1267. static int usb_audio_tx_ch_put(struct snd_kcontrol *kcontrol,
  1268. struct snd_ctl_elem_value *ucontrol)
  1269. {
  1270. usb_tx_cfg.channels = ucontrol->value.integer.value[0] + 1;
  1271. pr_debug("%s: usb_audio_tx_ch = %d\n", __func__, usb_tx_cfg.channels);
  1272. return 1;
  1273. }
  1274. static int msm_vi_feed_tx_ch_get(struct snd_kcontrol *kcontrol,
  1275. struct snd_ctl_elem_value *ucontrol)
  1276. {
  1277. ucontrol->value.integer.value[0] = msm_vi_feed_tx_ch - 1;
  1278. pr_debug("%s: msm_vi_feed_tx_ch = %ld\n", __func__,
  1279. ucontrol->value.integer.value[0]);
  1280. return 0;
  1281. }
  1282. static int msm_vi_feed_tx_ch_put(struct snd_kcontrol *kcontrol,
  1283. struct snd_ctl_elem_value *ucontrol)
  1284. {
  1285. msm_vi_feed_tx_ch = ucontrol->value.integer.value[0] + 1;
  1286. pr_debug("%s: msm_vi_feed_tx_ch = %d\n", __func__, msm_vi_feed_tx_ch);
  1287. return 1;
  1288. }
  1289. static int ext_disp_get_port_idx(struct snd_kcontrol *kcontrol)
  1290. {
  1291. int idx = 0;
  1292. if (strnstr(kcontrol->id.name, "Display Port RX",
  1293. sizeof("Display Port RX"))) {
  1294. idx = EXT_DISP_RX_IDX_DP;
  1295. } else if (strnstr(kcontrol->id.name, "Display Port1 RX",
  1296. sizeof("Display Port1 RX"))) {
  1297. idx = EXT_DISP_RX_IDX_DP1;
  1298. } else {
  1299. pr_err("%s: unsupported BE: %s\n",
  1300. __func__, kcontrol->id.name);
  1301. idx = -EINVAL;
  1302. }
  1303. return idx;
  1304. }
  1305. static int ext_disp_rx_format_get(struct snd_kcontrol *kcontrol,
  1306. struct snd_ctl_elem_value *ucontrol)
  1307. {
  1308. int idx = ext_disp_get_port_idx(kcontrol);
  1309. if (idx < 0)
  1310. return idx;
  1311. switch (ext_disp_rx_cfg[idx].bit_format) {
  1312. case SNDRV_PCM_FORMAT_S24_3LE:
  1313. ucontrol->value.integer.value[0] = 2;
  1314. break;
  1315. case SNDRV_PCM_FORMAT_S24_LE:
  1316. ucontrol->value.integer.value[0] = 1;
  1317. break;
  1318. case SNDRV_PCM_FORMAT_S16_LE:
  1319. default:
  1320. ucontrol->value.integer.value[0] = 0;
  1321. break;
  1322. }
  1323. pr_debug("%s: ext_disp_rx[%d].format = %d, ucontrol value = %ld\n",
  1324. __func__, idx, ext_disp_rx_cfg[idx].bit_format,
  1325. ucontrol->value.integer.value[0]);
  1326. return 0;
  1327. }
  1328. static int ext_disp_rx_format_put(struct snd_kcontrol *kcontrol,
  1329. struct snd_ctl_elem_value *ucontrol)
  1330. {
  1331. int idx = ext_disp_get_port_idx(kcontrol);
  1332. if (idx < 0)
  1333. return idx;
  1334. switch (ucontrol->value.integer.value[0]) {
  1335. case 2:
  1336. ext_disp_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  1337. break;
  1338. case 1:
  1339. ext_disp_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  1340. break;
  1341. case 0:
  1342. default:
  1343. ext_disp_rx_cfg[idx].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  1344. break;
  1345. }
  1346. pr_debug("%s: ext_disp_rx[%d].format = %d, ucontrol value = %ld\n",
  1347. __func__, idx, ext_disp_rx_cfg[idx].bit_format,
  1348. ucontrol->value.integer.value[0]);
  1349. return 0;
  1350. }
  1351. static int ext_disp_rx_ch_get(struct snd_kcontrol *kcontrol,
  1352. struct snd_ctl_elem_value *ucontrol)
  1353. {
  1354. int idx = ext_disp_get_port_idx(kcontrol);
  1355. if (idx < 0)
  1356. return idx;
  1357. ucontrol->value.integer.value[0] =
  1358. ext_disp_rx_cfg[idx].channels - 2;
  1359. pr_debug("%s: ext_disp_rx[%d].ch = %d\n", __func__,
  1360. idx, ext_disp_rx_cfg[idx].channels);
  1361. return 0;
  1362. }
  1363. static int ext_disp_rx_ch_put(struct snd_kcontrol *kcontrol,
  1364. struct snd_ctl_elem_value *ucontrol)
  1365. {
  1366. int idx = ext_disp_get_port_idx(kcontrol);
  1367. if (idx < 0)
  1368. return idx;
  1369. ext_disp_rx_cfg[idx].channels =
  1370. ucontrol->value.integer.value[0] + 2;
  1371. pr_debug("%s: ext_disp_rx[%d].ch = %d\n", __func__,
  1372. idx, ext_disp_rx_cfg[idx].channels);
  1373. return 1;
  1374. }
  1375. static int ext_disp_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1376. struct snd_ctl_elem_value *ucontrol)
  1377. {
  1378. int sample_rate_val;
  1379. int idx = ext_disp_get_port_idx(kcontrol);
  1380. if (idx < 0)
  1381. return idx;
  1382. switch (ext_disp_rx_cfg[idx].sample_rate) {
  1383. case SAMPLING_RATE_176P4KHZ:
  1384. sample_rate_val = 6;
  1385. break;
  1386. case SAMPLING_RATE_88P2KHZ:
  1387. sample_rate_val = 5;
  1388. break;
  1389. case SAMPLING_RATE_44P1KHZ:
  1390. sample_rate_val = 4;
  1391. break;
  1392. case SAMPLING_RATE_32KHZ:
  1393. sample_rate_val = 3;
  1394. break;
  1395. case SAMPLING_RATE_192KHZ:
  1396. sample_rate_val = 2;
  1397. break;
  1398. case SAMPLING_RATE_96KHZ:
  1399. sample_rate_val = 1;
  1400. break;
  1401. case SAMPLING_RATE_48KHZ:
  1402. default:
  1403. sample_rate_val = 0;
  1404. break;
  1405. }
  1406. ucontrol->value.integer.value[0] = sample_rate_val;
  1407. pr_debug("%s: ext_disp_rx[%d].sample_rate = %d\n", __func__,
  1408. idx, ext_disp_rx_cfg[idx].sample_rate);
  1409. return 0;
  1410. }
  1411. static int ext_disp_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1412. struct snd_ctl_elem_value *ucontrol)
  1413. {
  1414. int idx = ext_disp_get_port_idx(kcontrol);
  1415. if (idx < 0)
  1416. return idx;
  1417. switch (ucontrol->value.integer.value[0]) {
  1418. case 6:
  1419. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_176P4KHZ;
  1420. break;
  1421. case 5:
  1422. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_88P2KHZ;
  1423. break;
  1424. case 4:
  1425. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_44P1KHZ;
  1426. break;
  1427. case 3:
  1428. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_32KHZ;
  1429. break;
  1430. case 2:
  1431. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_192KHZ;
  1432. break;
  1433. case 1:
  1434. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_96KHZ;
  1435. break;
  1436. case 0:
  1437. default:
  1438. ext_disp_rx_cfg[idx].sample_rate = SAMPLING_RATE_48KHZ;
  1439. break;
  1440. }
  1441. pr_debug("%s: control value = %ld, ext_disp_rx[%d].sample_rate = %d\n",
  1442. __func__, ucontrol->value.integer.value[0], idx,
  1443. ext_disp_rx_cfg[idx].sample_rate);
  1444. return 0;
  1445. }
  1446. static int proxy_rx_ch_get(struct snd_kcontrol *kcontrol,
  1447. struct snd_ctl_elem_value *ucontrol)
  1448. {
  1449. pr_debug("%s: proxy_rx channels = %d\n",
  1450. __func__, proxy_rx_cfg.channels);
  1451. ucontrol->value.integer.value[0] = proxy_rx_cfg.channels - 2;
  1452. return 0;
  1453. }
  1454. static int proxy_rx_ch_put(struct snd_kcontrol *kcontrol,
  1455. struct snd_ctl_elem_value *ucontrol)
  1456. {
  1457. proxy_rx_cfg.channels = ucontrol->value.integer.value[0] + 2;
  1458. pr_debug("%s: proxy_rx channels = %d\n",
  1459. __func__, proxy_rx_cfg.channels);
  1460. return 1;
  1461. }
  1462. static int tdm_get_port_idx(struct snd_kcontrol *kcontrol,
  1463. struct tdm_port *port)
  1464. {
  1465. if (port) {
  1466. if (strnstr(kcontrol->id.name, "PRI",
  1467. sizeof(kcontrol->id.name))) {
  1468. port->mode = TDM_PRI;
  1469. } else if (strnstr(kcontrol->id.name, "SEC",
  1470. sizeof(kcontrol->id.name))) {
  1471. port->mode = TDM_SEC;
  1472. } else if (strnstr(kcontrol->id.name, "TERT",
  1473. sizeof(kcontrol->id.name))) {
  1474. port->mode = TDM_TERT;
  1475. } else if (strnstr(kcontrol->id.name, "QUAT",
  1476. sizeof(kcontrol->id.name))) {
  1477. port->mode = TDM_QUAT;
  1478. } else if (strnstr(kcontrol->id.name, "QUIN",
  1479. sizeof(kcontrol->id.name))) {
  1480. port->mode = TDM_QUIN;
  1481. } else if (strnstr(kcontrol->id.name, "SEN",
  1482. sizeof(kcontrol->id.name))) {
  1483. port->mode = TDM_SEN;
  1484. } else {
  1485. pr_err("%s: unsupported mode in: %s\n",
  1486. __func__, kcontrol->id.name);
  1487. return -EINVAL;
  1488. }
  1489. if (strnstr(kcontrol->id.name, "RX_0",
  1490. sizeof(kcontrol->id.name)) ||
  1491. strnstr(kcontrol->id.name, "TX_0",
  1492. sizeof(kcontrol->id.name))) {
  1493. port->channel = TDM_0;
  1494. } else if (strnstr(kcontrol->id.name, "RX_1",
  1495. sizeof(kcontrol->id.name)) ||
  1496. strnstr(kcontrol->id.name, "TX_1",
  1497. sizeof(kcontrol->id.name))) {
  1498. port->channel = TDM_1;
  1499. } else if (strnstr(kcontrol->id.name, "RX_2",
  1500. sizeof(kcontrol->id.name)) ||
  1501. strnstr(kcontrol->id.name, "TX_2",
  1502. sizeof(kcontrol->id.name))) {
  1503. port->channel = TDM_2;
  1504. } else if (strnstr(kcontrol->id.name, "RX_3",
  1505. sizeof(kcontrol->id.name)) ||
  1506. strnstr(kcontrol->id.name, "TX_3",
  1507. sizeof(kcontrol->id.name))) {
  1508. port->channel = TDM_3;
  1509. } else if (strnstr(kcontrol->id.name, "RX_4",
  1510. sizeof(kcontrol->id.name)) ||
  1511. strnstr(kcontrol->id.name, "TX_4",
  1512. sizeof(kcontrol->id.name))) {
  1513. port->channel = TDM_4;
  1514. } else if (strnstr(kcontrol->id.name, "RX_5",
  1515. sizeof(kcontrol->id.name)) ||
  1516. strnstr(kcontrol->id.name, "TX_5",
  1517. sizeof(kcontrol->id.name))) {
  1518. port->channel = TDM_5;
  1519. } else if (strnstr(kcontrol->id.name, "RX_6",
  1520. sizeof(kcontrol->id.name)) ||
  1521. strnstr(kcontrol->id.name, "TX_6",
  1522. sizeof(kcontrol->id.name))) {
  1523. port->channel = TDM_6;
  1524. } else if (strnstr(kcontrol->id.name, "RX_7",
  1525. sizeof(kcontrol->id.name)) ||
  1526. strnstr(kcontrol->id.name, "TX_7",
  1527. sizeof(kcontrol->id.name))) {
  1528. port->channel = TDM_7;
  1529. } else {
  1530. pr_err("%s: unsupported channel in: %s\n",
  1531. __func__, kcontrol->id.name);
  1532. return -EINVAL;
  1533. }
  1534. } else {
  1535. return -EINVAL;
  1536. }
  1537. return 0;
  1538. }
  1539. static int tdm_get_sample_rate(int value)
  1540. {
  1541. int sample_rate = 0;
  1542. switch (value) {
  1543. case 0:
  1544. sample_rate = SAMPLING_RATE_8KHZ;
  1545. break;
  1546. case 1:
  1547. sample_rate = SAMPLING_RATE_16KHZ;
  1548. break;
  1549. case 2:
  1550. sample_rate = SAMPLING_RATE_32KHZ;
  1551. break;
  1552. case 3:
  1553. sample_rate = SAMPLING_RATE_48KHZ;
  1554. break;
  1555. case 4:
  1556. sample_rate = SAMPLING_RATE_176P4KHZ;
  1557. break;
  1558. case 5:
  1559. sample_rate = SAMPLING_RATE_352P8KHZ;
  1560. break;
  1561. default:
  1562. sample_rate = SAMPLING_RATE_48KHZ;
  1563. break;
  1564. }
  1565. return sample_rate;
  1566. }
  1567. static int tdm_get_sample_rate_val(int sample_rate)
  1568. {
  1569. int sample_rate_val = 0;
  1570. switch (sample_rate) {
  1571. case SAMPLING_RATE_8KHZ:
  1572. sample_rate_val = 0;
  1573. break;
  1574. case SAMPLING_RATE_16KHZ:
  1575. sample_rate_val = 1;
  1576. break;
  1577. case SAMPLING_RATE_32KHZ:
  1578. sample_rate_val = 2;
  1579. break;
  1580. case SAMPLING_RATE_48KHZ:
  1581. sample_rate_val = 3;
  1582. break;
  1583. case SAMPLING_RATE_176P4KHZ:
  1584. sample_rate_val = 4;
  1585. break;
  1586. case SAMPLING_RATE_352P8KHZ:
  1587. sample_rate_val = 5;
  1588. break;
  1589. default:
  1590. sample_rate_val = 3;
  1591. break;
  1592. }
  1593. return sample_rate_val;
  1594. }
  1595. static int tdm_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1596. struct snd_ctl_elem_value *ucontrol)
  1597. {
  1598. struct tdm_port port;
  1599. int ret = tdm_get_port_idx(kcontrol, &port);
  1600. if (ret) {
  1601. pr_err("%s: unsupported control: %s\n",
  1602. __func__, kcontrol->id.name);
  1603. } else {
  1604. ucontrol->value.enumerated.item[0] = tdm_get_sample_rate_val(
  1605. tdm_rx_cfg[port.mode][port.channel].sample_rate);
  1606. pr_debug("%s: tdm_rx_sample_rate = %d, item = %d\n", __func__,
  1607. tdm_rx_cfg[port.mode][port.channel].sample_rate,
  1608. ucontrol->value.enumerated.item[0]);
  1609. }
  1610. return ret;
  1611. }
  1612. static int tdm_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1613. struct snd_ctl_elem_value *ucontrol)
  1614. {
  1615. struct tdm_port port;
  1616. int ret = tdm_get_port_idx(kcontrol, &port);
  1617. if (ret) {
  1618. pr_err("%s: unsupported control: %s\n",
  1619. __func__, kcontrol->id.name);
  1620. } else {
  1621. tdm_rx_cfg[port.mode][port.channel].sample_rate =
  1622. tdm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  1623. pr_debug("%s: tdm_rx_sample_rate = %d, item = %d\n", __func__,
  1624. tdm_rx_cfg[port.mode][port.channel].sample_rate,
  1625. ucontrol->value.enumerated.item[0]);
  1626. }
  1627. return ret;
  1628. }
  1629. static int tdm_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1630. struct snd_ctl_elem_value *ucontrol)
  1631. {
  1632. struct tdm_port port;
  1633. int ret = tdm_get_port_idx(kcontrol, &port);
  1634. if (ret) {
  1635. pr_err("%s: unsupported control: %s\n",
  1636. __func__, kcontrol->id.name);
  1637. } else {
  1638. ucontrol->value.enumerated.item[0] = tdm_get_sample_rate_val(
  1639. tdm_tx_cfg[port.mode][port.channel].sample_rate);
  1640. pr_debug("%s: tdm_tx_sample_rate = %d, item = %d\n", __func__,
  1641. tdm_tx_cfg[port.mode][port.channel].sample_rate,
  1642. ucontrol->value.enumerated.item[0]);
  1643. }
  1644. return ret;
  1645. }
  1646. static int tdm_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1647. struct snd_ctl_elem_value *ucontrol)
  1648. {
  1649. struct tdm_port port;
  1650. int ret = tdm_get_port_idx(kcontrol, &port);
  1651. if (ret) {
  1652. pr_err("%s: unsupported control: %s\n",
  1653. __func__, kcontrol->id.name);
  1654. } else {
  1655. tdm_tx_cfg[port.mode][port.channel].sample_rate =
  1656. tdm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  1657. pr_debug("%s: tdm_tx_sample_rate = %d, item = %d\n", __func__,
  1658. tdm_tx_cfg[port.mode][port.channel].sample_rate,
  1659. ucontrol->value.enumerated.item[0]);
  1660. }
  1661. return ret;
  1662. }
  1663. static int tdm_get_format(int value)
  1664. {
  1665. int format = 0;
  1666. switch (value) {
  1667. case 0:
  1668. format = SNDRV_PCM_FORMAT_S16_LE;
  1669. break;
  1670. case 1:
  1671. format = SNDRV_PCM_FORMAT_S24_LE;
  1672. break;
  1673. case 2:
  1674. format = SNDRV_PCM_FORMAT_S32_LE;
  1675. break;
  1676. default:
  1677. format = SNDRV_PCM_FORMAT_S16_LE;
  1678. break;
  1679. }
  1680. return format;
  1681. }
  1682. static int tdm_get_format_val(int format)
  1683. {
  1684. int value = 0;
  1685. switch (format) {
  1686. case SNDRV_PCM_FORMAT_S16_LE:
  1687. value = 0;
  1688. break;
  1689. case SNDRV_PCM_FORMAT_S24_LE:
  1690. value = 1;
  1691. break;
  1692. case SNDRV_PCM_FORMAT_S32_LE:
  1693. value = 2;
  1694. break;
  1695. default:
  1696. value = 0;
  1697. break;
  1698. }
  1699. return value;
  1700. }
  1701. static int tdm_rx_format_get(struct snd_kcontrol *kcontrol,
  1702. struct snd_ctl_elem_value *ucontrol)
  1703. {
  1704. struct tdm_port port;
  1705. int ret = tdm_get_port_idx(kcontrol, &port);
  1706. if (ret) {
  1707. pr_err("%s: unsupported control: %s\n",
  1708. __func__, kcontrol->id.name);
  1709. } else {
  1710. ucontrol->value.enumerated.item[0] = tdm_get_format_val(
  1711. tdm_rx_cfg[port.mode][port.channel].bit_format);
  1712. pr_debug("%s: tdm_rx_bit_format = %d, item = %d\n", __func__,
  1713. tdm_rx_cfg[port.mode][port.channel].bit_format,
  1714. ucontrol->value.enumerated.item[0]);
  1715. }
  1716. return ret;
  1717. }
  1718. static int tdm_rx_format_put(struct snd_kcontrol *kcontrol,
  1719. struct snd_ctl_elem_value *ucontrol)
  1720. {
  1721. struct tdm_port port;
  1722. int ret = tdm_get_port_idx(kcontrol, &port);
  1723. if (ret) {
  1724. pr_err("%s: unsupported control: %s\n",
  1725. __func__, kcontrol->id.name);
  1726. } else {
  1727. tdm_rx_cfg[port.mode][port.channel].bit_format =
  1728. tdm_get_format(ucontrol->value.enumerated.item[0]);
  1729. pr_debug("%s: tdm_rx_bit_format = %d, item = %d\n", __func__,
  1730. tdm_rx_cfg[port.mode][port.channel].bit_format,
  1731. ucontrol->value.enumerated.item[0]);
  1732. }
  1733. return ret;
  1734. }
  1735. static int tdm_tx_format_get(struct snd_kcontrol *kcontrol,
  1736. struct snd_ctl_elem_value *ucontrol)
  1737. {
  1738. struct tdm_port port;
  1739. int ret = tdm_get_port_idx(kcontrol, &port);
  1740. if (ret) {
  1741. pr_err("%s: unsupported control: %s\n",
  1742. __func__, kcontrol->id.name);
  1743. } else {
  1744. ucontrol->value.enumerated.item[0] = tdm_get_format_val(
  1745. tdm_tx_cfg[port.mode][port.channel].bit_format);
  1746. pr_debug("%s: tdm_tx_bit_format = %d, item = %d\n", __func__,
  1747. tdm_tx_cfg[port.mode][port.channel].bit_format,
  1748. ucontrol->value.enumerated.item[0]);
  1749. }
  1750. return ret;
  1751. }
  1752. static int tdm_tx_format_put(struct snd_kcontrol *kcontrol,
  1753. struct snd_ctl_elem_value *ucontrol)
  1754. {
  1755. struct tdm_port port;
  1756. int ret = tdm_get_port_idx(kcontrol, &port);
  1757. if (ret) {
  1758. pr_err("%s: unsupported control: %s\n",
  1759. __func__, kcontrol->id.name);
  1760. } else {
  1761. tdm_tx_cfg[port.mode][port.channel].bit_format =
  1762. tdm_get_format(ucontrol->value.enumerated.item[0]);
  1763. pr_debug("%s: tdm_tx_bit_format = %d, item = %d\n", __func__,
  1764. tdm_tx_cfg[port.mode][port.channel].bit_format,
  1765. ucontrol->value.enumerated.item[0]);
  1766. }
  1767. return ret;
  1768. }
  1769. static int tdm_rx_ch_get(struct snd_kcontrol *kcontrol,
  1770. struct snd_ctl_elem_value *ucontrol)
  1771. {
  1772. struct tdm_port port;
  1773. int ret = tdm_get_port_idx(kcontrol, &port);
  1774. if (ret) {
  1775. pr_err("%s: unsupported control: %s\n",
  1776. __func__, kcontrol->id.name);
  1777. } else {
  1778. ucontrol->value.enumerated.item[0] =
  1779. tdm_rx_cfg[port.mode][port.channel].channels - 1;
  1780. pr_debug("%s: tdm_rx_ch = %d, item = %d\n", __func__,
  1781. tdm_rx_cfg[port.mode][port.channel].channels - 1,
  1782. ucontrol->value.enumerated.item[0]);
  1783. }
  1784. return ret;
  1785. }
  1786. static int tdm_rx_ch_put(struct snd_kcontrol *kcontrol,
  1787. struct snd_ctl_elem_value *ucontrol)
  1788. {
  1789. struct tdm_port port;
  1790. int ret = tdm_get_port_idx(kcontrol, &port);
  1791. if (ret) {
  1792. pr_err("%s: unsupported control: %s\n",
  1793. __func__, kcontrol->id.name);
  1794. } else {
  1795. tdm_rx_cfg[port.mode][port.channel].channels =
  1796. ucontrol->value.enumerated.item[0] + 1;
  1797. pr_debug("%s: tdm_rx_ch = %d, item = %d\n", __func__,
  1798. tdm_rx_cfg[port.mode][port.channel].channels,
  1799. ucontrol->value.enumerated.item[0] + 1);
  1800. }
  1801. return ret;
  1802. }
  1803. static int tdm_tx_ch_get(struct snd_kcontrol *kcontrol,
  1804. struct snd_ctl_elem_value *ucontrol)
  1805. {
  1806. struct tdm_port port;
  1807. int ret = tdm_get_port_idx(kcontrol, &port);
  1808. if (ret) {
  1809. pr_err("%s: unsupported control: %s\n",
  1810. __func__, kcontrol->id.name);
  1811. } else {
  1812. ucontrol->value.enumerated.item[0] =
  1813. tdm_tx_cfg[port.mode][port.channel].channels - 1;
  1814. pr_debug("%s: tdm_tx_ch = %d, item = %d\n", __func__,
  1815. tdm_tx_cfg[port.mode][port.channel].channels - 1,
  1816. ucontrol->value.enumerated.item[0]);
  1817. }
  1818. return ret;
  1819. }
  1820. static int tdm_tx_ch_put(struct snd_kcontrol *kcontrol,
  1821. struct snd_ctl_elem_value *ucontrol)
  1822. {
  1823. struct tdm_port port;
  1824. int ret = tdm_get_port_idx(kcontrol, &port);
  1825. if (ret) {
  1826. pr_err("%s: unsupported control: %s\n",
  1827. __func__, kcontrol->id.name);
  1828. } else {
  1829. tdm_tx_cfg[port.mode][port.channel].channels =
  1830. ucontrol->value.enumerated.item[0] + 1;
  1831. pr_debug("%s: tdm_tx_ch = %d, item = %d\n", __func__,
  1832. tdm_tx_cfg[port.mode][port.channel].channels,
  1833. ucontrol->value.enumerated.item[0] + 1);
  1834. }
  1835. return ret;
  1836. }
  1837. static int tdm_slot_map_put(struct snd_kcontrol *kcontrol,
  1838. struct snd_ctl_elem_value *ucontrol)
  1839. {
  1840. int slot_index = 0;
  1841. int interface = ucontrol->value.integer.value[0];
  1842. int channel = ucontrol->value.integer.value[1];
  1843. unsigned int offset_val = 0;
  1844. unsigned int *slot_offset = NULL;
  1845. struct tdm_dev_config *config = NULL;
  1846. if (interface < 0 || interface >= (TDM_INTERFACE_MAX * MAX_PATH)) {
  1847. pr_err("%s: incorrect interface = %d\n", __func__, interface);
  1848. return -EINVAL;
  1849. }
  1850. if (channel < 0 || channel >= TDM_PORT_MAX) {
  1851. pr_err("%s: incorrect channel = %d\n", __func__, channel);
  1852. return -EINVAL;
  1853. }
  1854. pr_debug("%s: interface = %d, channel = %d\n", __func__,
  1855. interface, channel);
  1856. config = ((struct tdm_dev_config *) tdm_cfg[interface / MAX_PATH]) +
  1857. ((interface % MAX_PATH) * TDM_PORT_MAX) + channel;
  1858. slot_offset = config->tdm_slot_offset;
  1859. for (slot_index = 0; slot_index < TDM_MAX_SLOTS; slot_index++) {
  1860. offset_val = ucontrol->value.integer.value[MAX_PATH +
  1861. slot_index];
  1862. /* Offset value can only be 0, 4, 8, ..28 */
  1863. if (offset_val % 4 == 0 && offset_val <= 28)
  1864. slot_offset[slot_index] = offset_val;
  1865. pr_debug("%s: slot offset[%d] = %d\n", __func__,
  1866. slot_index, slot_offset[slot_index]);
  1867. }
  1868. return 0;
  1869. }
  1870. static int aux_pcm_get_port_idx(struct snd_kcontrol *kcontrol)
  1871. {
  1872. int idx = 0;
  1873. if (strnstr(kcontrol->id.name, "PRIM_AUX_PCM",
  1874. sizeof("PRIM_AUX_PCM"))) {
  1875. idx = PRIM_AUX_PCM;
  1876. } else if (strnstr(kcontrol->id.name, "SEC_AUX_PCM",
  1877. sizeof("SEC_AUX_PCM"))) {
  1878. idx = SEC_AUX_PCM;
  1879. } else if (strnstr(kcontrol->id.name, "TERT_AUX_PCM",
  1880. sizeof("TERT_AUX_PCM"))) {
  1881. idx = TERT_AUX_PCM;
  1882. } else if (strnstr(kcontrol->id.name, "QUAT_AUX_PCM",
  1883. sizeof("QUAT_AUX_PCM"))) {
  1884. idx = QUAT_AUX_PCM;
  1885. } else if (strnstr(kcontrol->id.name, "QUIN_AUX_PCM",
  1886. sizeof("QUIN_AUX_PCM"))) {
  1887. idx = QUIN_AUX_PCM;
  1888. } else if (strnstr(kcontrol->id.name, "SEN_AUX_PCM",
  1889. sizeof("SEN_AUX_PCM"))) {
  1890. idx = SEN_AUX_PCM;
  1891. } else {
  1892. pr_err("%s: unsupported port: %s\n",
  1893. __func__, kcontrol->id.name);
  1894. idx = -EINVAL;
  1895. }
  1896. return idx;
  1897. }
  1898. static int aux_pcm_get_sample_rate(int value)
  1899. {
  1900. int sample_rate = 0;
  1901. switch (value) {
  1902. case 1:
  1903. sample_rate = SAMPLING_RATE_16KHZ;
  1904. break;
  1905. case 0:
  1906. default:
  1907. sample_rate = SAMPLING_RATE_8KHZ;
  1908. break;
  1909. }
  1910. return sample_rate;
  1911. }
  1912. static int aux_pcm_get_sample_rate_val(int sample_rate)
  1913. {
  1914. int sample_rate_val = 0;
  1915. switch (sample_rate) {
  1916. case SAMPLING_RATE_16KHZ:
  1917. sample_rate_val = 1;
  1918. break;
  1919. case SAMPLING_RATE_8KHZ:
  1920. default:
  1921. sample_rate_val = 0;
  1922. break;
  1923. }
  1924. return sample_rate_val;
  1925. }
  1926. static int mi2s_auxpcm_get_format(int value)
  1927. {
  1928. int format = 0;
  1929. switch (value) {
  1930. case 0:
  1931. format = SNDRV_PCM_FORMAT_S16_LE;
  1932. break;
  1933. case 1:
  1934. format = SNDRV_PCM_FORMAT_S24_LE;
  1935. break;
  1936. case 2:
  1937. format = SNDRV_PCM_FORMAT_S24_3LE;
  1938. break;
  1939. case 3:
  1940. format = SNDRV_PCM_FORMAT_S32_LE;
  1941. break;
  1942. default:
  1943. format = SNDRV_PCM_FORMAT_S16_LE;
  1944. break;
  1945. }
  1946. return format;
  1947. }
  1948. static int mi2s_auxpcm_get_format_value(int format)
  1949. {
  1950. int value = 0;
  1951. switch (format) {
  1952. case SNDRV_PCM_FORMAT_S16_LE:
  1953. value = 0;
  1954. break;
  1955. case SNDRV_PCM_FORMAT_S24_LE:
  1956. value = 1;
  1957. break;
  1958. case SNDRV_PCM_FORMAT_S24_3LE:
  1959. value = 2;
  1960. break;
  1961. case SNDRV_PCM_FORMAT_S32_LE:
  1962. value = 3;
  1963. break;
  1964. default:
  1965. value = 0;
  1966. break;
  1967. }
  1968. return value;
  1969. }
  1970. static int aux_pcm_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1971. struct snd_ctl_elem_value *ucontrol)
  1972. {
  1973. int idx = aux_pcm_get_port_idx(kcontrol);
  1974. if (idx < 0)
  1975. return idx;
  1976. ucontrol->value.enumerated.item[0] =
  1977. aux_pcm_get_sample_rate_val(aux_pcm_rx_cfg[idx].sample_rate);
  1978. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  1979. idx, aux_pcm_rx_cfg[idx].sample_rate,
  1980. ucontrol->value.enumerated.item[0]);
  1981. return 0;
  1982. }
  1983. static int aux_pcm_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  1984. struct snd_ctl_elem_value *ucontrol)
  1985. {
  1986. int idx = aux_pcm_get_port_idx(kcontrol);
  1987. if (idx < 0)
  1988. return idx;
  1989. aux_pcm_rx_cfg[idx].sample_rate =
  1990. aux_pcm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  1991. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  1992. idx, aux_pcm_rx_cfg[idx].sample_rate,
  1993. ucontrol->value.enumerated.item[0]);
  1994. return 0;
  1995. }
  1996. static int aux_pcm_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  1997. struct snd_ctl_elem_value *ucontrol)
  1998. {
  1999. int idx = aux_pcm_get_port_idx(kcontrol);
  2000. if (idx < 0)
  2001. return idx;
  2002. ucontrol->value.enumerated.item[0] =
  2003. aux_pcm_get_sample_rate_val(aux_pcm_tx_cfg[idx].sample_rate);
  2004. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2005. idx, aux_pcm_tx_cfg[idx].sample_rate,
  2006. ucontrol->value.enumerated.item[0]);
  2007. return 0;
  2008. }
  2009. static int aux_pcm_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2010. struct snd_ctl_elem_value *ucontrol)
  2011. {
  2012. int idx = aux_pcm_get_port_idx(kcontrol);
  2013. if (idx < 0)
  2014. return idx;
  2015. aux_pcm_tx_cfg[idx].sample_rate =
  2016. aux_pcm_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2017. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2018. idx, aux_pcm_tx_cfg[idx].sample_rate,
  2019. ucontrol->value.enumerated.item[0]);
  2020. return 0;
  2021. }
  2022. static int msm_aux_pcm_rx_format_get(struct snd_kcontrol *kcontrol,
  2023. struct snd_ctl_elem_value *ucontrol)
  2024. {
  2025. int idx = aux_pcm_get_port_idx(kcontrol);
  2026. if (idx < 0)
  2027. return idx;
  2028. ucontrol->value.enumerated.item[0] =
  2029. mi2s_auxpcm_get_format_value(aux_pcm_rx_cfg[idx].bit_format);
  2030. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2031. idx, aux_pcm_rx_cfg[idx].bit_format,
  2032. ucontrol->value.enumerated.item[0]);
  2033. return 0;
  2034. }
  2035. static int msm_aux_pcm_rx_format_put(struct snd_kcontrol *kcontrol,
  2036. struct snd_ctl_elem_value *ucontrol)
  2037. {
  2038. int idx = aux_pcm_get_port_idx(kcontrol);
  2039. if (idx < 0)
  2040. return idx;
  2041. aux_pcm_rx_cfg[idx].bit_format =
  2042. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2043. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2044. idx, aux_pcm_rx_cfg[idx].bit_format,
  2045. ucontrol->value.enumerated.item[0]);
  2046. return 0;
  2047. }
  2048. static int msm_aux_pcm_tx_format_get(struct snd_kcontrol *kcontrol,
  2049. struct snd_ctl_elem_value *ucontrol)
  2050. {
  2051. int idx = aux_pcm_get_port_idx(kcontrol);
  2052. if (idx < 0)
  2053. return idx;
  2054. ucontrol->value.enumerated.item[0] =
  2055. mi2s_auxpcm_get_format_value(aux_pcm_tx_cfg[idx].bit_format);
  2056. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2057. idx, aux_pcm_tx_cfg[idx].bit_format,
  2058. ucontrol->value.enumerated.item[0]);
  2059. return 0;
  2060. }
  2061. static int msm_aux_pcm_tx_format_put(struct snd_kcontrol *kcontrol,
  2062. struct snd_ctl_elem_value *ucontrol)
  2063. {
  2064. int idx = aux_pcm_get_port_idx(kcontrol);
  2065. if (idx < 0)
  2066. return idx;
  2067. aux_pcm_tx_cfg[idx].bit_format =
  2068. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2069. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2070. idx, aux_pcm_tx_cfg[idx].bit_format,
  2071. ucontrol->value.enumerated.item[0]);
  2072. return 0;
  2073. }
  2074. static int mi2s_get_port_idx(struct snd_kcontrol *kcontrol)
  2075. {
  2076. int idx = 0;
  2077. if (strnstr(kcontrol->id.name, "PRIM_MI2S_RX",
  2078. sizeof("PRIM_MI2S_RX"))) {
  2079. idx = PRIM_MI2S;
  2080. } else if (strnstr(kcontrol->id.name, "SEC_MI2S_RX",
  2081. sizeof("SEC_MI2S_RX"))) {
  2082. idx = SEC_MI2S;
  2083. } else if (strnstr(kcontrol->id.name, "TERT_MI2S_RX",
  2084. sizeof("TERT_MI2S_RX"))) {
  2085. idx = TERT_MI2S;
  2086. } else if (strnstr(kcontrol->id.name, "QUAT_MI2S_RX",
  2087. sizeof("QUAT_MI2S_RX"))) {
  2088. idx = QUAT_MI2S;
  2089. } else if (strnstr(kcontrol->id.name, "QUIN_MI2S_RX",
  2090. sizeof("QUIN_MI2S_RX"))) {
  2091. idx = QUIN_MI2S;
  2092. } else if (strnstr(kcontrol->id.name, "SEN_MI2S_RX",
  2093. sizeof("SEN_MI2S_RX"))) {
  2094. idx = SEN_MI2S;
  2095. } else if (strnstr(kcontrol->id.name, "PRIM_MI2S_TX",
  2096. sizeof("PRIM_MI2S_TX"))) {
  2097. idx = PRIM_MI2S;
  2098. } else if (strnstr(kcontrol->id.name, "SEC_MI2S_TX",
  2099. sizeof("SEC_MI2S_TX"))) {
  2100. idx = SEC_MI2S;
  2101. } else if (strnstr(kcontrol->id.name, "TERT_MI2S_TX",
  2102. sizeof("TERT_MI2S_TX"))) {
  2103. idx = TERT_MI2S;
  2104. } else if (strnstr(kcontrol->id.name, "QUAT_MI2S_TX",
  2105. sizeof("QUAT_MI2S_TX"))) {
  2106. idx = QUAT_MI2S;
  2107. } else if (strnstr(kcontrol->id.name, "QUIN_MI2S_TX",
  2108. sizeof("QUIN_MI2S_TX"))) {
  2109. idx = QUIN_MI2S;
  2110. } else if (strnstr(kcontrol->id.name, "SEN_MI2S_TX",
  2111. sizeof("SEN_MI2S_TX"))) {
  2112. idx = SEN_MI2S;
  2113. } else {
  2114. pr_err("%s: unsupported channel: %s\n",
  2115. __func__, kcontrol->id.name);
  2116. idx = -EINVAL;
  2117. }
  2118. return idx;
  2119. }
  2120. static int mi2s_get_sample_rate(int value)
  2121. {
  2122. int sample_rate = 0;
  2123. switch (value) {
  2124. case 0:
  2125. sample_rate = SAMPLING_RATE_8KHZ;
  2126. break;
  2127. case 1:
  2128. sample_rate = SAMPLING_RATE_11P025KHZ;
  2129. break;
  2130. case 2:
  2131. sample_rate = SAMPLING_RATE_16KHZ;
  2132. break;
  2133. case 3:
  2134. sample_rate = SAMPLING_RATE_22P05KHZ;
  2135. break;
  2136. case 4:
  2137. sample_rate = SAMPLING_RATE_32KHZ;
  2138. break;
  2139. case 5:
  2140. sample_rate = SAMPLING_RATE_44P1KHZ;
  2141. break;
  2142. case 6:
  2143. sample_rate = SAMPLING_RATE_48KHZ;
  2144. break;
  2145. case 7:
  2146. sample_rate = SAMPLING_RATE_88P2KHZ;
  2147. break;
  2148. case 8:
  2149. sample_rate = SAMPLING_RATE_96KHZ;
  2150. break;
  2151. case 9:
  2152. sample_rate = SAMPLING_RATE_176P4KHZ;
  2153. break;
  2154. case 10:
  2155. sample_rate = SAMPLING_RATE_192KHZ;
  2156. break;
  2157. case 11:
  2158. sample_rate = SAMPLING_RATE_352P8KHZ;
  2159. break;
  2160. case 12:
  2161. sample_rate = SAMPLING_RATE_384KHZ;
  2162. break;
  2163. default:
  2164. sample_rate = SAMPLING_RATE_48KHZ;
  2165. break;
  2166. }
  2167. return sample_rate;
  2168. }
  2169. static int mi2s_get_sample_rate_val(int sample_rate)
  2170. {
  2171. int sample_rate_val = 0;
  2172. switch (sample_rate) {
  2173. case SAMPLING_RATE_8KHZ:
  2174. sample_rate_val = 0;
  2175. break;
  2176. case SAMPLING_RATE_11P025KHZ:
  2177. sample_rate_val = 1;
  2178. break;
  2179. case SAMPLING_RATE_16KHZ:
  2180. sample_rate_val = 2;
  2181. break;
  2182. case SAMPLING_RATE_22P05KHZ:
  2183. sample_rate_val = 3;
  2184. break;
  2185. case SAMPLING_RATE_32KHZ:
  2186. sample_rate_val = 4;
  2187. break;
  2188. case SAMPLING_RATE_44P1KHZ:
  2189. sample_rate_val = 5;
  2190. break;
  2191. case SAMPLING_RATE_48KHZ:
  2192. sample_rate_val = 6;
  2193. break;
  2194. case SAMPLING_RATE_88P2KHZ:
  2195. sample_rate_val = 7;
  2196. break;
  2197. case SAMPLING_RATE_96KHZ:
  2198. sample_rate_val = 8;
  2199. break;
  2200. case SAMPLING_RATE_176P4KHZ:
  2201. sample_rate_val = 9;
  2202. break;
  2203. case SAMPLING_RATE_192KHZ:
  2204. sample_rate_val = 10;
  2205. break;
  2206. case SAMPLING_RATE_352P8KHZ:
  2207. sample_rate_val = 11;
  2208. break;
  2209. case SAMPLING_RATE_384KHZ:
  2210. sample_rate_val = 12;
  2211. break;
  2212. default:
  2213. sample_rate_val = 6;
  2214. break;
  2215. }
  2216. return sample_rate_val;
  2217. }
  2218. static int mi2s_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2219. struct snd_ctl_elem_value *ucontrol)
  2220. {
  2221. int idx = mi2s_get_port_idx(kcontrol);
  2222. if (idx < 0)
  2223. return idx;
  2224. ucontrol->value.enumerated.item[0] =
  2225. mi2s_get_sample_rate_val(mi2s_rx_cfg[idx].sample_rate);
  2226. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2227. idx, mi2s_rx_cfg[idx].sample_rate,
  2228. ucontrol->value.enumerated.item[0]);
  2229. return 0;
  2230. }
  2231. static int mi2s_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2232. struct snd_ctl_elem_value *ucontrol)
  2233. {
  2234. int idx = mi2s_get_port_idx(kcontrol);
  2235. if (idx < 0)
  2236. return idx;
  2237. mi2s_rx_cfg[idx].sample_rate =
  2238. mi2s_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2239. pr_debug("%s: idx[%d]_rx_sample_rate = %d, item = %d\n", __func__,
  2240. idx, mi2s_rx_cfg[idx].sample_rate,
  2241. ucontrol->value.enumerated.item[0]);
  2242. return 0;
  2243. }
  2244. static int mi2s_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2245. struct snd_ctl_elem_value *ucontrol)
  2246. {
  2247. int idx = mi2s_get_port_idx(kcontrol);
  2248. if (idx < 0)
  2249. return idx;
  2250. ucontrol->value.enumerated.item[0] =
  2251. mi2s_get_sample_rate_val(mi2s_tx_cfg[idx].sample_rate);
  2252. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2253. idx, mi2s_tx_cfg[idx].sample_rate,
  2254. ucontrol->value.enumerated.item[0]);
  2255. return 0;
  2256. }
  2257. static int mi2s_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2258. struct snd_ctl_elem_value *ucontrol)
  2259. {
  2260. int idx = mi2s_get_port_idx(kcontrol);
  2261. if (idx < 0)
  2262. return idx;
  2263. mi2s_tx_cfg[idx].sample_rate =
  2264. mi2s_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2265. pr_debug("%s: idx[%d]_tx_sample_rate = %d, item = %d\n", __func__,
  2266. idx, mi2s_tx_cfg[idx].sample_rate,
  2267. ucontrol->value.enumerated.item[0]);
  2268. return 0;
  2269. }
  2270. static int msm_mi2s_rx_format_get(struct snd_kcontrol *kcontrol,
  2271. struct snd_ctl_elem_value *ucontrol)
  2272. {
  2273. int idx = mi2s_get_port_idx(kcontrol);
  2274. if (idx < 0)
  2275. return idx;
  2276. ucontrol->value.enumerated.item[0] =
  2277. mi2s_auxpcm_get_format_value(mi2s_rx_cfg[idx].bit_format);
  2278. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2279. idx, mi2s_rx_cfg[idx].bit_format,
  2280. ucontrol->value.enumerated.item[0]);
  2281. return 0;
  2282. }
  2283. static int msm_mi2s_rx_format_put(struct snd_kcontrol *kcontrol,
  2284. struct snd_ctl_elem_value *ucontrol)
  2285. {
  2286. int idx = mi2s_get_port_idx(kcontrol);
  2287. if (idx < 0)
  2288. return idx;
  2289. mi2s_rx_cfg[idx].bit_format =
  2290. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2291. pr_debug("%s: idx[%d]_rx_format = %d, item = %d\n", __func__,
  2292. idx, mi2s_rx_cfg[idx].bit_format,
  2293. ucontrol->value.enumerated.item[0]);
  2294. return 0;
  2295. }
  2296. static int msm_mi2s_tx_format_get(struct snd_kcontrol *kcontrol,
  2297. struct snd_ctl_elem_value *ucontrol)
  2298. {
  2299. int idx = mi2s_get_port_idx(kcontrol);
  2300. if (idx < 0)
  2301. return idx;
  2302. ucontrol->value.enumerated.item[0] =
  2303. mi2s_auxpcm_get_format_value(mi2s_tx_cfg[idx].bit_format);
  2304. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2305. idx, mi2s_tx_cfg[idx].bit_format,
  2306. ucontrol->value.enumerated.item[0]);
  2307. return 0;
  2308. }
  2309. static int msm_mi2s_tx_format_put(struct snd_kcontrol *kcontrol,
  2310. struct snd_ctl_elem_value *ucontrol)
  2311. {
  2312. int idx = mi2s_get_port_idx(kcontrol);
  2313. if (idx < 0)
  2314. return idx;
  2315. mi2s_tx_cfg[idx].bit_format =
  2316. mi2s_auxpcm_get_format(ucontrol->value.enumerated.item[0]);
  2317. pr_debug("%s: idx[%d]_tx_format = %d, item = %d\n", __func__,
  2318. idx, mi2s_tx_cfg[idx].bit_format,
  2319. ucontrol->value.enumerated.item[0]);
  2320. return 0;
  2321. }
  2322. static int msm_mi2s_rx_ch_get(struct snd_kcontrol *kcontrol,
  2323. struct snd_ctl_elem_value *ucontrol)
  2324. {
  2325. int idx = mi2s_get_port_idx(kcontrol);
  2326. if (idx < 0)
  2327. return idx;
  2328. pr_debug("%s: msm_mi2s_[%d]_rx_ch = %d\n", __func__,
  2329. idx, mi2s_rx_cfg[idx].channels);
  2330. ucontrol->value.enumerated.item[0] = mi2s_rx_cfg[idx].channels - 1;
  2331. return 0;
  2332. }
  2333. static int msm_mi2s_rx_ch_put(struct snd_kcontrol *kcontrol,
  2334. struct snd_ctl_elem_value *ucontrol)
  2335. {
  2336. int idx = mi2s_get_port_idx(kcontrol);
  2337. if (idx < 0)
  2338. return idx;
  2339. mi2s_rx_cfg[idx].channels = ucontrol->value.enumerated.item[0] + 1;
  2340. pr_debug("%s: msm_mi2s_[%d]_rx_ch = %d\n", __func__,
  2341. idx, mi2s_rx_cfg[idx].channels);
  2342. return 1;
  2343. }
  2344. static int msm_mi2s_tx_ch_get(struct snd_kcontrol *kcontrol,
  2345. struct snd_ctl_elem_value *ucontrol)
  2346. {
  2347. int idx = mi2s_get_port_idx(kcontrol);
  2348. if (idx < 0)
  2349. return idx;
  2350. pr_debug("%s: msm_mi2s_[%d]_tx_ch = %d\n", __func__,
  2351. idx, mi2s_tx_cfg[idx].channels);
  2352. ucontrol->value.enumerated.item[0] = mi2s_tx_cfg[idx].channels - 1;
  2353. return 0;
  2354. }
  2355. static int msm_mi2s_tx_ch_put(struct snd_kcontrol *kcontrol,
  2356. struct snd_ctl_elem_value *ucontrol)
  2357. {
  2358. int idx = mi2s_get_port_idx(kcontrol);
  2359. if (idx < 0)
  2360. return idx;
  2361. mi2s_tx_cfg[idx].channels = ucontrol->value.enumerated.item[0] + 1;
  2362. pr_debug("%s: msm_mi2s_[%d]_tx_ch = %d\n", __func__,
  2363. idx, mi2s_tx_cfg[idx].channels);
  2364. return 1;
  2365. }
  2366. static int msm_get_port_id(int be_id)
  2367. {
  2368. int afe_port_id = 0;
  2369. switch (be_id) {
  2370. case MSM_BACKEND_DAI_PRI_MI2S_RX:
  2371. afe_port_id = AFE_PORT_ID_PRIMARY_MI2S_RX;
  2372. break;
  2373. case MSM_BACKEND_DAI_PRI_MI2S_TX:
  2374. afe_port_id = AFE_PORT_ID_PRIMARY_MI2S_TX;
  2375. break;
  2376. case MSM_BACKEND_DAI_SECONDARY_MI2S_RX:
  2377. afe_port_id = AFE_PORT_ID_SECONDARY_MI2S_RX;
  2378. break;
  2379. case MSM_BACKEND_DAI_SECONDARY_MI2S_TX:
  2380. afe_port_id = AFE_PORT_ID_SECONDARY_MI2S_TX;
  2381. break;
  2382. case MSM_BACKEND_DAI_TERTIARY_MI2S_RX:
  2383. afe_port_id = AFE_PORT_ID_TERTIARY_MI2S_RX;
  2384. break;
  2385. case MSM_BACKEND_DAI_TERTIARY_MI2S_TX:
  2386. afe_port_id = AFE_PORT_ID_TERTIARY_MI2S_TX;
  2387. break;
  2388. case MSM_BACKEND_DAI_QUATERNARY_MI2S_RX:
  2389. afe_port_id = AFE_PORT_ID_QUATERNARY_MI2S_RX;
  2390. break;
  2391. case MSM_BACKEND_DAI_QUATERNARY_MI2S_TX:
  2392. afe_port_id = AFE_PORT_ID_QUATERNARY_MI2S_TX;
  2393. break;
  2394. case MSM_BACKEND_DAI_QUINARY_MI2S_RX:
  2395. afe_port_id = AFE_PORT_ID_QUINARY_MI2S_RX;
  2396. break;
  2397. case MSM_BACKEND_DAI_QUINARY_MI2S_TX:
  2398. afe_port_id = AFE_PORT_ID_QUINARY_MI2S_TX;
  2399. break;
  2400. case MSM_BACKEND_DAI_SENARY_MI2S_RX:
  2401. afe_port_id = AFE_PORT_ID_SENARY_MI2S_RX;
  2402. break;
  2403. case MSM_BACKEND_DAI_SENARY_MI2S_TX:
  2404. afe_port_id = AFE_PORT_ID_SENARY_MI2S_TX;
  2405. break;
  2406. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  2407. afe_port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_0;
  2408. break;
  2409. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  2410. afe_port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_1;
  2411. break;
  2412. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  2413. afe_port_id = AFE_PORT_ID_VA_CODEC_DMA_TX_2;
  2414. break;
  2415. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  2416. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_RX_0;
  2417. break;
  2418. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  2419. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_TX_0;
  2420. break;
  2421. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  2422. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_RX_1;
  2423. break;
  2424. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  2425. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_TX_1;
  2426. break;
  2427. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  2428. afe_port_id = AFE_PORT_ID_WSA_CODEC_DMA_TX_2;
  2429. break;
  2430. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  2431. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_0;
  2432. break;
  2433. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  2434. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_0;
  2435. break;
  2436. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  2437. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_1;
  2438. break;
  2439. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_1:
  2440. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_1;
  2441. break;
  2442. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  2443. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_2;
  2444. break;
  2445. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_2:
  2446. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_2;
  2447. break;
  2448. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  2449. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_3;
  2450. break;
  2451. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  2452. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_3;
  2453. break;
  2454. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_4:
  2455. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_4;
  2456. break;
  2457. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  2458. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_4;
  2459. break;
  2460. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  2461. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_5;
  2462. break;
  2463. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_5:
  2464. afe_port_id = AFE_PORT_ID_TX_CODEC_DMA_TX_5;
  2465. break;
  2466. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  2467. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_6;
  2468. break;
  2469. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_7:
  2470. afe_port_id = AFE_PORT_ID_RX_CODEC_DMA_RX_7;
  2471. break;
  2472. default:
  2473. pr_err("%s: Invalid BE id: %d\n", __func__, be_id);
  2474. afe_port_id = -EINVAL;
  2475. }
  2476. return afe_port_id;
  2477. }
  2478. static u32 get_mi2s_bits_per_sample(u32 bit_format)
  2479. {
  2480. u32 bit_per_sample = 0;
  2481. switch (bit_format) {
  2482. case SNDRV_PCM_FORMAT_S32_LE:
  2483. case SNDRV_PCM_FORMAT_S24_3LE:
  2484. case SNDRV_PCM_FORMAT_S24_LE:
  2485. bit_per_sample = 32;
  2486. break;
  2487. case SNDRV_PCM_FORMAT_S16_LE:
  2488. default:
  2489. bit_per_sample = 16;
  2490. break;
  2491. }
  2492. return bit_per_sample;
  2493. }
  2494. static void update_mi2s_clk_val(int dai_id, int stream)
  2495. {
  2496. u32 bit_per_sample = 0;
  2497. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2498. bit_per_sample =
  2499. get_mi2s_bits_per_sample(mi2s_rx_cfg[dai_id].bit_format);
  2500. mi2s_clk[dai_id].clk_freq_in_hz =
  2501. mi2s_rx_cfg[dai_id].sample_rate * 2 * bit_per_sample;
  2502. } else {
  2503. bit_per_sample =
  2504. get_mi2s_bits_per_sample(mi2s_tx_cfg[dai_id].bit_format);
  2505. mi2s_clk[dai_id].clk_freq_in_hz =
  2506. mi2s_tx_cfg[dai_id].sample_rate * 2 * bit_per_sample;
  2507. }
  2508. }
  2509. static int msm_mi2s_set_sclk(struct snd_pcm_substream *substream, bool enable)
  2510. {
  2511. int ret = 0;
  2512. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  2513. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  2514. int port_id = 0;
  2515. int index = cpu_dai->id;
  2516. port_id = msm_get_port_id(rtd->dai_link->id);
  2517. if (port_id < 0) {
  2518. dev_err(rtd->card->dev, "%s: Invalid port_id\n", __func__);
  2519. ret = port_id;
  2520. goto err;
  2521. }
  2522. if (enable) {
  2523. update_mi2s_clk_val(index, substream->stream);
  2524. dev_dbg(rtd->card->dev, "%s: clock rate %ul\n", __func__,
  2525. mi2s_clk[index].clk_freq_in_hz);
  2526. }
  2527. mi2s_clk[index].enable = enable;
  2528. ret = afe_set_lpass_clock_v2(port_id,
  2529. &mi2s_clk[index]);
  2530. if (ret < 0) {
  2531. dev_err(rtd->card->dev,
  2532. "%s: afe lpass clock failed for port 0x%x , err:%d\n",
  2533. __func__, port_id, ret);
  2534. goto err;
  2535. }
  2536. err:
  2537. return ret;
  2538. }
  2539. static int cdc_dma_get_port_idx(struct snd_kcontrol *kcontrol)
  2540. {
  2541. int idx = 0;
  2542. if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_RX_0",
  2543. sizeof("WSA_CDC_DMA_RX_0")))
  2544. idx = WSA_CDC_DMA_RX_0;
  2545. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_RX_1",
  2546. sizeof("WSA_CDC_DMA_RX_0")))
  2547. idx = WSA_CDC_DMA_RX_1;
  2548. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_0",
  2549. sizeof("RX_CDC_DMA_RX_0")))
  2550. idx = RX_CDC_DMA_RX_0;
  2551. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_1",
  2552. sizeof("RX_CDC_DMA_RX_1")))
  2553. idx = RX_CDC_DMA_RX_1;
  2554. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_2",
  2555. sizeof("RX_CDC_DMA_RX_2")))
  2556. idx = RX_CDC_DMA_RX_2;
  2557. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_3",
  2558. sizeof("RX_CDC_DMA_RX_3")))
  2559. idx = RX_CDC_DMA_RX_3;
  2560. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_5",
  2561. sizeof("RX_CDC_DMA_RX_5")))
  2562. idx = RX_CDC_DMA_RX_5;
  2563. else if (strnstr(kcontrol->id.name, "RX_CDC_DMA_RX_6",
  2564. sizeof("RX_CDC_DMA_RX_6")))
  2565. idx = RX_CDC_DMA_RX_6;
  2566. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_0",
  2567. sizeof("WSA_CDC_DMA_TX_0")))
  2568. idx = WSA_CDC_DMA_TX_0;
  2569. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_1",
  2570. sizeof("WSA_CDC_DMA_TX_1")))
  2571. idx = WSA_CDC_DMA_TX_1;
  2572. else if (strnstr(kcontrol->id.name, "WSA_CDC_DMA_TX_2",
  2573. sizeof("WSA_CDC_DMA_TX_2")))
  2574. idx = WSA_CDC_DMA_TX_2;
  2575. else if (strnstr(kcontrol->id.name, "TX_CDC_DMA_TX_0",
  2576. sizeof("TX_CDC_DMA_TX_0")))
  2577. idx = TX_CDC_DMA_TX_0;
  2578. else if (strnstr(kcontrol->id.name, "TX_CDC_DMA_TX_3",
  2579. sizeof("TX_CDC_DMA_TX_3")))
  2580. idx = TX_CDC_DMA_TX_3;
  2581. else if (strnstr(kcontrol->id.name, "TX_CDC_DMA_TX_4",
  2582. sizeof("TX_CDC_DMA_TX_4")))
  2583. idx = TX_CDC_DMA_TX_4;
  2584. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_0",
  2585. sizeof("VA_CDC_DMA_TX_0")))
  2586. idx = VA_CDC_DMA_TX_0;
  2587. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_1",
  2588. sizeof("VA_CDC_DMA_TX_1")))
  2589. idx = VA_CDC_DMA_TX_1;
  2590. else if (strnstr(kcontrol->id.name, "VA_CDC_DMA_TX_2",
  2591. sizeof("VA_CDC_DMA_TX_2")))
  2592. idx = VA_CDC_DMA_TX_2;
  2593. else {
  2594. pr_err("%s: unsupported channel: %s\n",
  2595. __func__, kcontrol->id.name);
  2596. return -EINVAL;
  2597. }
  2598. return idx;
  2599. }
  2600. static int cdc_dma_rx_ch_get(struct snd_kcontrol *kcontrol,
  2601. struct snd_ctl_elem_value *ucontrol)
  2602. {
  2603. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2604. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2605. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2606. return ch_num;
  2607. }
  2608. pr_debug("%s: cdc_dma_rx_ch = %d\n", __func__,
  2609. cdc_dma_rx_cfg[ch_num].channels - 1);
  2610. ucontrol->value.integer.value[0] = cdc_dma_rx_cfg[ch_num].channels - 1;
  2611. return 0;
  2612. }
  2613. static int cdc_dma_rx_ch_put(struct snd_kcontrol *kcontrol,
  2614. struct snd_ctl_elem_value *ucontrol)
  2615. {
  2616. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2617. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2618. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2619. return ch_num;
  2620. }
  2621. cdc_dma_rx_cfg[ch_num].channels = ucontrol->value.integer.value[0] + 1;
  2622. pr_debug("%s: cdc_dma_rx_ch = %d\n", __func__,
  2623. cdc_dma_rx_cfg[ch_num].channels);
  2624. return 1;
  2625. }
  2626. static int cdc_dma_rx_format_get(struct snd_kcontrol *kcontrol,
  2627. struct snd_ctl_elem_value *ucontrol)
  2628. {
  2629. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2630. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2631. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2632. return ch_num;
  2633. }
  2634. switch (cdc_dma_rx_cfg[ch_num].bit_format) {
  2635. case SNDRV_PCM_FORMAT_S32_LE:
  2636. ucontrol->value.integer.value[0] = 3;
  2637. break;
  2638. case SNDRV_PCM_FORMAT_S24_3LE:
  2639. ucontrol->value.integer.value[0] = 2;
  2640. break;
  2641. case SNDRV_PCM_FORMAT_S24_LE:
  2642. ucontrol->value.integer.value[0] = 1;
  2643. break;
  2644. case SNDRV_PCM_FORMAT_S16_LE:
  2645. default:
  2646. ucontrol->value.integer.value[0] = 0;
  2647. break;
  2648. }
  2649. pr_debug("%s: cdc_dma_rx_format = %d, ucontrol value = %ld\n",
  2650. __func__, cdc_dma_rx_cfg[ch_num].bit_format,
  2651. ucontrol->value.integer.value[0]);
  2652. return 0;
  2653. }
  2654. static int cdc_dma_rx_format_put(struct snd_kcontrol *kcontrol,
  2655. struct snd_ctl_elem_value *ucontrol)
  2656. {
  2657. int rc = 0;
  2658. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2659. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2660. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2661. return ch_num;
  2662. }
  2663. switch (ucontrol->value.integer.value[0]) {
  2664. case 3:
  2665. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S32_LE;
  2666. break;
  2667. case 2:
  2668. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  2669. break;
  2670. case 1:
  2671. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  2672. break;
  2673. case 0:
  2674. default:
  2675. cdc_dma_rx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  2676. break;
  2677. }
  2678. pr_debug("%s: cdc_dma_rx_format = %d, ucontrol value = %ld\n",
  2679. __func__, cdc_dma_rx_cfg[ch_num].bit_format,
  2680. ucontrol->value.integer.value[0]);
  2681. return rc;
  2682. }
  2683. static int cdc_dma_get_sample_rate_val(int sample_rate)
  2684. {
  2685. int sample_rate_val = 0;
  2686. switch (sample_rate) {
  2687. case SAMPLING_RATE_8KHZ:
  2688. sample_rate_val = 0;
  2689. break;
  2690. case SAMPLING_RATE_11P025KHZ:
  2691. sample_rate_val = 1;
  2692. break;
  2693. case SAMPLING_RATE_16KHZ:
  2694. sample_rate_val = 2;
  2695. break;
  2696. case SAMPLING_RATE_22P05KHZ:
  2697. sample_rate_val = 3;
  2698. break;
  2699. case SAMPLING_RATE_32KHZ:
  2700. sample_rate_val = 4;
  2701. break;
  2702. case SAMPLING_RATE_44P1KHZ:
  2703. sample_rate_val = 5;
  2704. break;
  2705. case SAMPLING_RATE_48KHZ:
  2706. sample_rate_val = 6;
  2707. break;
  2708. case SAMPLING_RATE_88P2KHZ:
  2709. sample_rate_val = 7;
  2710. break;
  2711. case SAMPLING_RATE_96KHZ:
  2712. sample_rate_val = 8;
  2713. break;
  2714. case SAMPLING_RATE_176P4KHZ:
  2715. sample_rate_val = 9;
  2716. break;
  2717. case SAMPLING_RATE_192KHZ:
  2718. sample_rate_val = 10;
  2719. break;
  2720. case SAMPLING_RATE_352P8KHZ:
  2721. sample_rate_val = 11;
  2722. break;
  2723. case SAMPLING_RATE_384KHZ:
  2724. sample_rate_val = 12;
  2725. break;
  2726. default:
  2727. sample_rate_val = 6;
  2728. break;
  2729. }
  2730. return sample_rate_val;
  2731. }
  2732. static int cdc_dma_get_sample_rate(int value)
  2733. {
  2734. int sample_rate = 0;
  2735. switch (value) {
  2736. case 0:
  2737. sample_rate = SAMPLING_RATE_8KHZ;
  2738. break;
  2739. case 1:
  2740. sample_rate = SAMPLING_RATE_11P025KHZ;
  2741. break;
  2742. case 2:
  2743. sample_rate = SAMPLING_RATE_16KHZ;
  2744. break;
  2745. case 3:
  2746. sample_rate = SAMPLING_RATE_22P05KHZ;
  2747. break;
  2748. case 4:
  2749. sample_rate = SAMPLING_RATE_32KHZ;
  2750. break;
  2751. case 5:
  2752. sample_rate = SAMPLING_RATE_44P1KHZ;
  2753. break;
  2754. case 6:
  2755. sample_rate = SAMPLING_RATE_48KHZ;
  2756. break;
  2757. case 7:
  2758. sample_rate = SAMPLING_RATE_88P2KHZ;
  2759. break;
  2760. case 8:
  2761. sample_rate = SAMPLING_RATE_96KHZ;
  2762. break;
  2763. case 9:
  2764. sample_rate = SAMPLING_RATE_176P4KHZ;
  2765. break;
  2766. case 10:
  2767. sample_rate = SAMPLING_RATE_192KHZ;
  2768. break;
  2769. case 11:
  2770. sample_rate = SAMPLING_RATE_352P8KHZ;
  2771. break;
  2772. case 12:
  2773. sample_rate = SAMPLING_RATE_384KHZ;
  2774. break;
  2775. default:
  2776. sample_rate = SAMPLING_RATE_48KHZ;
  2777. break;
  2778. }
  2779. return sample_rate;
  2780. }
  2781. static int cdc_dma_rx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2782. struct snd_ctl_elem_value *ucontrol)
  2783. {
  2784. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2785. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2786. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2787. return ch_num;
  2788. }
  2789. ucontrol->value.enumerated.item[0] =
  2790. cdc_dma_get_sample_rate_val(cdc_dma_rx_cfg[ch_num].sample_rate);
  2791. pr_debug("%s: cdc_dma_rx_sample_rate = %d\n", __func__,
  2792. cdc_dma_rx_cfg[ch_num].sample_rate);
  2793. return 0;
  2794. }
  2795. static int cdc_dma_rx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2796. struct snd_ctl_elem_value *ucontrol)
  2797. {
  2798. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2799. if (ch_num < 0 || ch_num >= CDC_DMA_RX_MAX) {
  2800. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2801. return ch_num;
  2802. }
  2803. cdc_dma_rx_cfg[ch_num].sample_rate =
  2804. cdc_dma_get_sample_rate(ucontrol->value.enumerated.item[0]);
  2805. pr_debug("%s: control value = %d, cdc_dma_rx_sample_rate = %d\n",
  2806. __func__, ucontrol->value.enumerated.item[0],
  2807. cdc_dma_rx_cfg[ch_num].sample_rate);
  2808. return 0;
  2809. }
  2810. static int cdc_dma_tx_ch_get(struct snd_kcontrol *kcontrol,
  2811. struct snd_ctl_elem_value *ucontrol)
  2812. {
  2813. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2814. if (ch_num < 0) {
  2815. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2816. return ch_num;
  2817. }
  2818. pr_debug("%s: cdc_dma_tx_ch = %d\n", __func__,
  2819. cdc_dma_tx_cfg[ch_num].channels);
  2820. ucontrol->value.integer.value[0] = cdc_dma_tx_cfg[ch_num].channels - 1;
  2821. return 0;
  2822. }
  2823. static int cdc_dma_tx_ch_put(struct snd_kcontrol *kcontrol,
  2824. struct snd_ctl_elem_value *ucontrol)
  2825. {
  2826. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2827. if (ch_num < 0) {
  2828. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2829. return ch_num;
  2830. }
  2831. cdc_dma_tx_cfg[ch_num].channels = ucontrol->value.integer.value[0] + 1;
  2832. pr_debug("%s: cdc_dma_tx_ch = %d\n", __func__,
  2833. cdc_dma_tx_cfg[ch_num].channels);
  2834. return 1;
  2835. }
  2836. static int cdc_dma_tx_sample_rate_get(struct snd_kcontrol *kcontrol,
  2837. struct snd_ctl_elem_value *ucontrol)
  2838. {
  2839. int sample_rate_val;
  2840. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2841. if (ch_num < 0) {
  2842. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2843. return ch_num;
  2844. }
  2845. switch (cdc_dma_tx_cfg[ch_num].sample_rate) {
  2846. case SAMPLING_RATE_384KHZ:
  2847. sample_rate_val = 12;
  2848. break;
  2849. case SAMPLING_RATE_352P8KHZ:
  2850. sample_rate_val = 11;
  2851. break;
  2852. case SAMPLING_RATE_192KHZ:
  2853. sample_rate_val = 10;
  2854. break;
  2855. case SAMPLING_RATE_176P4KHZ:
  2856. sample_rate_val = 9;
  2857. break;
  2858. case SAMPLING_RATE_96KHZ:
  2859. sample_rate_val = 8;
  2860. break;
  2861. case SAMPLING_RATE_88P2KHZ:
  2862. sample_rate_val = 7;
  2863. break;
  2864. case SAMPLING_RATE_48KHZ:
  2865. sample_rate_val = 6;
  2866. break;
  2867. case SAMPLING_RATE_44P1KHZ:
  2868. sample_rate_val = 5;
  2869. break;
  2870. case SAMPLING_RATE_32KHZ:
  2871. sample_rate_val = 4;
  2872. break;
  2873. case SAMPLING_RATE_22P05KHZ:
  2874. sample_rate_val = 3;
  2875. break;
  2876. case SAMPLING_RATE_16KHZ:
  2877. sample_rate_val = 2;
  2878. break;
  2879. case SAMPLING_RATE_11P025KHZ:
  2880. sample_rate_val = 1;
  2881. break;
  2882. case SAMPLING_RATE_8KHZ:
  2883. sample_rate_val = 0;
  2884. break;
  2885. default:
  2886. sample_rate_val = 6;
  2887. break;
  2888. }
  2889. ucontrol->value.integer.value[0] = sample_rate_val;
  2890. pr_debug("%s: cdc_dma_tx_sample_rate = %d\n", __func__,
  2891. cdc_dma_tx_cfg[ch_num].sample_rate);
  2892. return 0;
  2893. }
  2894. static int cdc_dma_tx_sample_rate_put(struct snd_kcontrol *kcontrol,
  2895. struct snd_ctl_elem_value *ucontrol)
  2896. {
  2897. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2898. if (ch_num < 0) {
  2899. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2900. return ch_num;
  2901. }
  2902. switch (ucontrol->value.integer.value[0]) {
  2903. case 12:
  2904. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_384KHZ;
  2905. break;
  2906. case 11:
  2907. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_352P8KHZ;
  2908. break;
  2909. case 10:
  2910. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_192KHZ;
  2911. break;
  2912. case 9:
  2913. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_176P4KHZ;
  2914. break;
  2915. case 8:
  2916. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_96KHZ;
  2917. break;
  2918. case 7:
  2919. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_88P2KHZ;
  2920. break;
  2921. case 6:
  2922. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_48KHZ;
  2923. break;
  2924. case 5:
  2925. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_44P1KHZ;
  2926. break;
  2927. case 4:
  2928. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_32KHZ;
  2929. break;
  2930. case 3:
  2931. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_22P05KHZ;
  2932. break;
  2933. case 2:
  2934. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_16KHZ;
  2935. break;
  2936. case 1:
  2937. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_11P025KHZ;
  2938. break;
  2939. case 0:
  2940. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_8KHZ;
  2941. break;
  2942. default:
  2943. cdc_dma_tx_cfg[ch_num].sample_rate = SAMPLING_RATE_48KHZ;
  2944. break;
  2945. }
  2946. pr_debug("%s: control value = %ld, cdc_dma_tx_sample_rate = %d\n",
  2947. __func__, ucontrol->value.integer.value[0],
  2948. cdc_dma_tx_cfg[ch_num].sample_rate);
  2949. return 0;
  2950. }
  2951. static int cdc_dma_tx_format_get(struct snd_kcontrol *kcontrol,
  2952. struct snd_ctl_elem_value *ucontrol)
  2953. {
  2954. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2955. if (ch_num < 0) {
  2956. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2957. return ch_num;
  2958. }
  2959. switch (cdc_dma_tx_cfg[ch_num].bit_format) {
  2960. case SNDRV_PCM_FORMAT_S32_LE:
  2961. ucontrol->value.integer.value[0] = 3;
  2962. break;
  2963. case SNDRV_PCM_FORMAT_S24_3LE:
  2964. ucontrol->value.integer.value[0] = 2;
  2965. break;
  2966. case SNDRV_PCM_FORMAT_S24_LE:
  2967. ucontrol->value.integer.value[0] = 1;
  2968. break;
  2969. case SNDRV_PCM_FORMAT_S16_LE:
  2970. default:
  2971. ucontrol->value.integer.value[0] = 0;
  2972. break;
  2973. }
  2974. pr_debug("%s: cdc_dma_tx_format = %d, ucontrol value = %ld\n",
  2975. __func__, cdc_dma_tx_cfg[ch_num].bit_format,
  2976. ucontrol->value.integer.value[0]);
  2977. return 0;
  2978. }
  2979. static int cdc_dma_tx_format_put(struct snd_kcontrol *kcontrol,
  2980. struct snd_ctl_elem_value *ucontrol)
  2981. {
  2982. int rc = 0;
  2983. int ch_num = cdc_dma_get_port_idx(kcontrol);
  2984. if (ch_num < 0) {
  2985. pr_err("%s: ch_num: %d is invalid\n", __func__, ch_num);
  2986. return ch_num;
  2987. }
  2988. switch (ucontrol->value.integer.value[0]) {
  2989. case 3:
  2990. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S32_LE;
  2991. break;
  2992. case 2:
  2993. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_3LE;
  2994. break;
  2995. case 1:
  2996. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S24_LE;
  2997. break;
  2998. case 0:
  2999. default:
  3000. cdc_dma_tx_cfg[ch_num].bit_format = SNDRV_PCM_FORMAT_S16_LE;
  3001. break;
  3002. }
  3003. pr_debug("%s: cdc_dma_tx_format = %d, ucontrol value = %ld\n",
  3004. __func__, cdc_dma_tx_cfg[ch_num].bit_format,
  3005. ucontrol->value.integer.value[0]);
  3006. return rc;
  3007. }
  3008. static int msm_cdc_dma_get_idx_from_beid(int32_t be_id)
  3009. {
  3010. int idx = 0;
  3011. switch (be_id) {
  3012. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  3013. idx = WSA_CDC_DMA_RX_0;
  3014. break;
  3015. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  3016. idx = WSA_CDC_DMA_TX_0;
  3017. break;
  3018. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  3019. idx = WSA_CDC_DMA_RX_1;
  3020. break;
  3021. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  3022. idx = WSA_CDC_DMA_TX_1;
  3023. break;
  3024. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  3025. idx = WSA_CDC_DMA_TX_2;
  3026. break;
  3027. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  3028. idx = RX_CDC_DMA_RX_0;
  3029. break;
  3030. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  3031. idx = RX_CDC_DMA_RX_1;
  3032. break;
  3033. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  3034. idx = RX_CDC_DMA_RX_2;
  3035. break;
  3036. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  3037. idx = RX_CDC_DMA_RX_3;
  3038. break;
  3039. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  3040. idx = RX_CDC_DMA_RX_5;
  3041. break;
  3042. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  3043. idx = RX_CDC_DMA_RX_6;
  3044. break;
  3045. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  3046. idx = TX_CDC_DMA_TX_0;
  3047. break;
  3048. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  3049. idx = TX_CDC_DMA_TX_3;
  3050. break;
  3051. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  3052. idx = TX_CDC_DMA_TX_4;
  3053. break;
  3054. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  3055. idx = VA_CDC_DMA_TX_0;
  3056. break;
  3057. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  3058. idx = VA_CDC_DMA_TX_1;
  3059. break;
  3060. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  3061. idx = VA_CDC_DMA_TX_2;
  3062. break;
  3063. default:
  3064. idx = RX_CDC_DMA_RX_0;
  3065. break;
  3066. }
  3067. return idx;
  3068. }
  3069. static int msm_bt_sample_rate_get(struct snd_kcontrol *kcontrol,
  3070. struct snd_ctl_elem_value *ucontrol)
  3071. {
  3072. /*
  3073. * Slimbus_7_Rx/Tx sample rate values should always be in sync (same)
  3074. * when used for BT_SCO use case. Return either Rx or Tx sample rate
  3075. * value.
  3076. */
  3077. switch (slim_rx_cfg[SLIM_RX_7].sample_rate) {
  3078. case SAMPLING_RATE_96KHZ:
  3079. ucontrol->value.integer.value[0] = 5;
  3080. break;
  3081. case SAMPLING_RATE_88P2KHZ:
  3082. ucontrol->value.integer.value[0] = 4;
  3083. break;
  3084. case SAMPLING_RATE_48KHZ:
  3085. ucontrol->value.integer.value[0] = 3;
  3086. break;
  3087. case SAMPLING_RATE_44P1KHZ:
  3088. ucontrol->value.integer.value[0] = 2;
  3089. break;
  3090. case SAMPLING_RATE_16KHZ:
  3091. ucontrol->value.integer.value[0] = 1;
  3092. break;
  3093. case SAMPLING_RATE_8KHZ:
  3094. default:
  3095. ucontrol->value.integer.value[0] = 0;
  3096. break;
  3097. }
  3098. pr_debug("%s: sample rate = %d\n", __func__,
  3099. slim_rx_cfg[SLIM_RX_7].sample_rate);
  3100. return 0;
  3101. }
  3102. static int msm_bt_sample_rate_put(struct snd_kcontrol *kcontrol,
  3103. struct snd_ctl_elem_value *ucontrol)
  3104. {
  3105. switch (ucontrol->value.integer.value[0]) {
  3106. case 1:
  3107. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3108. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3109. break;
  3110. case 2:
  3111. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3112. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3113. break;
  3114. case 3:
  3115. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3116. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3117. break;
  3118. case 4:
  3119. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3120. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3121. break;
  3122. case 5:
  3123. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3124. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3125. break;
  3126. case 0:
  3127. default:
  3128. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3129. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3130. break;
  3131. }
  3132. pr_debug("%s: sample rates: slim7_rx = %d, slim7_tx = %d, value = %d\n",
  3133. __func__,
  3134. slim_rx_cfg[SLIM_RX_7].sample_rate,
  3135. slim_tx_cfg[SLIM_TX_7].sample_rate,
  3136. ucontrol->value.enumerated.item[0]);
  3137. return 0;
  3138. }
  3139. static int msm_bt_sample_rate_rx_get(struct snd_kcontrol *kcontrol,
  3140. struct snd_ctl_elem_value *ucontrol)
  3141. {
  3142. switch (slim_rx_cfg[SLIM_RX_7].sample_rate) {
  3143. case SAMPLING_RATE_96KHZ:
  3144. ucontrol->value.integer.value[0] = 5;
  3145. break;
  3146. case SAMPLING_RATE_88P2KHZ:
  3147. ucontrol->value.integer.value[0] = 4;
  3148. break;
  3149. case SAMPLING_RATE_48KHZ:
  3150. ucontrol->value.integer.value[0] = 3;
  3151. break;
  3152. case SAMPLING_RATE_44P1KHZ:
  3153. ucontrol->value.integer.value[0] = 2;
  3154. break;
  3155. case SAMPLING_RATE_16KHZ:
  3156. ucontrol->value.integer.value[0] = 1;
  3157. break;
  3158. case SAMPLING_RATE_8KHZ:
  3159. default:
  3160. ucontrol->value.integer.value[0] = 0;
  3161. break;
  3162. }
  3163. pr_debug("%s: sample rate rx = %d\n", __func__,
  3164. slim_rx_cfg[SLIM_RX_7].sample_rate);
  3165. return 0;
  3166. }
  3167. static int msm_bt_sample_rate_rx_put(struct snd_kcontrol *kcontrol,
  3168. struct snd_ctl_elem_value *ucontrol)
  3169. {
  3170. switch (ucontrol->value.integer.value[0]) {
  3171. case 1:
  3172. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3173. break;
  3174. case 2:
  3175. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3176. break;
  3177. case 3:
  3178. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3179. break;
  3180. case 4:
  3181. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3182. break;
  3183. case 5:
  3184. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3185. break;
  3186. case 0:
  3187. default:
  3188. slim_rx_cfg[SLIM_RX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3189. break;
  3190. }
  3191. pr_debug("%s: sample rate: slim7_rx = %d, value = %d\n",
  3192. __func__,
  3193. slim_rx_cfg[SLIM_RX_7].sample_rate,
  3194. ucontrol->value.enumerated.item[0]);
  3195. return 0;
  3196. }
  3197. static int msm_bt_sample_rate_tx_get(struct snd_kcontrol *kcontrol,
  3198. struct snd_ctl_elem_value *ucontrol)
  3199. {
  3200. switch (slim_tx_cfg[SLIM_TX_7].sample_rate) {
  3201. case SAMPLING_RATE_96KHZ:
  3202. ucontrol->value.integer.value[0] = 5;
  3203. break;
  3204. case SAMPLING_RATE_88P2KHZ:
  3205. ucontrol->value.integer.value[0] = 4;
  3206. break;
  3207. case SAMPLING_RATE_48KHZ:
  3208. ucontrol->value.integer.value[0] = 3;
  3209. break;
  3210. case SAMPLING_RATE_44P1KHZ:
  3211. ucontrol->value.integer.value[0] = 2;
  3212. break;
  3213. case SAMPLING_RATE_16KHZ:
  3214. ucontrol->value.integer.value[0] = 1;
  3215. break;
  3216. case SAMPLING_RATE_8KHZ:
  3217. default:
  3218. ucontrol->value.integer.value[0] = 0;
  3219. break;
  3220. }
  3221. pr_debug("%s: sample rate tx = %d\n", __func__,
  3222. slim_tx_cfg[SLIM_TX_7].sample_rate);
  3223. return 0;
  3224. }
  3225. static int msm_bt_sample_rate_tx_put(struct snd_kcontrol *kcontrol,
  3226. struct snd_ctl_elem_value *ucontrol)
  3227. {
  3228. switch (ucontrol->value.integer.value[0]) {
  3229. case 1:
  3230. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_16KHZ;
  3231. break;
  3232. case 2:
  3233. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_44P1KHZ;
  3234. break;
  3235. case 3:
  3236. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_48KHZ;
  3237. break;
  3238. case 4:
  3239. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_88P2KHZ;
  3240. break;
  3241. case 5:
  3242. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_96KHZ;
  3243. break;
  3244. case 0:
  3245. default:
  3246. slim_tx_cfg[SLIM_TX_7].sample_rate = SAMPLING_RATE_8KHZ;
  3247. break;
  3248. }
  3249. pr_debug("%s: sample rate: slim7_tx = %d, value = %d\n",
  3250. __func__,
  3251. slim_tx_cfg[SLIM_TX_7].sample_rate,
  3252. ucontrol->value.enumerated.item[0]);
  3253. return 0;
  3254. }
  3255. static const struct snd_kcontrol_new msm_int_snd_controls[] = {
  3256. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 Channels", wsa_cdc_dma_rx_0_chs,
  3257. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3258. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 Channels", wsa_cdc_dma_rx_1_chs,
  3259. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3260. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 Channels", rx_cdc_dma_rx_0_chs,
  3261. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3262. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 Channels", rx_cdc_dma_rx_1_chs,
  3263. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3264. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 Channels", rx_cdc_dma_rx_2_chs,
  3265. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3266. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 Channels", rx_cdc_dma_rx_3_chs,
  3267. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3268. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 Channels", rx_cdc_dma_rx_5_chs,
  3269. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3270. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 Channels", rx_cdc_dma_rx_6_chs,
  3271. cdc_dma_rx_ch_get, cdc_dma_rx_ch_put),
  3272. SOC_ENUM_EXT("WSA_CDC_DMA_TX_0 Channels", wsa_cdc_dma_tx_0_chs,
  3273. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3274. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 Channels", wsa_cdc_dma_tx_1_chs,
  3275. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3276. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 Channels", wsa_cdc_dma_tx_2_chs,
  3277. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3278. SOC_ENUM_EXT("TX_CDC_DMA_TX_0 Channels", tx_cdc_dma_tx_0_chs,
  3279. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3280. SOC_ENUM_EXT("TX_CDC_DMA_TX_3 Channels", tx_cdc_dma_tx_3_chs,
  3281. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3282. SOC_ENUM_EXT("TX_CDC_DMA_TX_4 Channels", tx_cdc_dma_tx_4_chs,
  3283. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3284. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 Channels", va_cdc_dma_tx_0_chs,
  3285. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3286. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 Channels", va_cdc_dma_tx_1_chs,
  3287. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3288. SOC_ENUM_EXT("VA_CDC_DMA_TX_2 Channels", va_cdc_dma_tx_2_chs,
  3289. cdc_dma_tx_ch_get, cdc_dma_tx_ch_put),
  3290. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 Format", wsa_cdc_dma_rx_0_format,
  3291. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3292. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 Format", wsa_cdc_dma_rx_1_format,
  3293. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3294. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 Format", wsa_cdc_dma_tx_1_format,
  3295. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3296. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 Format", wsa_cdc_dma_tx_2_format,
  3297. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3298. SOC_ENUM_EXT("TX_CDC_DMA_TX_0 Format", tx_cdc_dma_tx_0_format,
  3299. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3300. SOC_ENUM_EXT("TX_CDC_DMA_TX_3 Format", tx_cdc_dma_tx_3_format,
  3301. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3302. SOC_ENUM_EXT("TX_CDC_DMA_TX_4 Format", tx_cdc_dma_tx_4_format,
  3303. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3304. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 Format", va_cdc_dma_tx_0_format,
  3305. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3306. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 Format", va_cdc_dma_tx_1_format,
  3307. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3308. SOC_ENUM_EXT("VA_CDC_DMA_TX_2 Format", va_cdc_dma_tx_2_format,
  3309. cdc_dma_tx_format_get, cdc_dma_tx_format_put),
  3310. SOC_ENUM_EXT("WSA_CDC_DMA_RX_0 SampleRate",
  3311. wsa_cdc_dma_rx_0_sample_rate,
  3312. cdc_dma_rx_sample_rate_get,
  3313. cdc_dma_rx_sample_rate_put),
  3314. SOC_ENUM_EXT("WSA_CDC_DMA_RX_1 SampleRate",
  3315. wsa_cdc_dma_rx_1_sample_rate,
  3316. cdc_dma_rx_sample_rate_get,
  3317. cdc_dma_rx_sample_rate_put),
  3318. SOC_ENUM_EXT("WSA_CDC_DMA_TX_0 SampleRate",
  3319. wsa_cdc_dma_tx_0_sample_rate,
  3320. cdc_dma_tx_sample_rate_get,
  3321. cdc_dma_tx_sample_rate_put),
  3322. SOC_ENUM_EXT("WSA_CDC_DMA_TX_1 SampleRate",
  3323. wsa_cdc_dma_tx_1_sample_rate,
  3324. cdc_dma_tx_sample_rate_get,
  3325. cdc_dma_tx_sample_rate_put),
  3326. SOC_ENUM_EXT("WSA_CDC_DMA_TX_2 SampleRate",
  3327. wsa_cdc_dma_tx_2_sample_rate,
  3328. cdc_dma_tx_sample_rate_get,
  3329. cdc_dma_tx_sample_rate_put),
  3330. SOC_ENUM_EXT("TX_CDC_DMA_TX_0 SampleRate",
  3331. tx_cdc_dma_tx_0_sample_rate,
  3332. cdc_dma_tx_sample_rate_get,
  3333. cdc_dma_tx_sample_rate_put),
  3334. SOC_ENUM_EXT("TX_CDC_DMA_TX_3 SampleRate",
  3335. tx_cdc_dma_tx_3_sample_rate,
  3336. cdc_dma_tx_sample_rate_get,
  3337. cdc_dma_tx_sample_rate_put),
  3338. SOC_ENUM_EXT("TX_CDC_DMA_TX_4 SampleRate",
  3339. tx_cdc_dma_tx_4_sample_rate,
  3340. cdc_dma_tx_sample_rate_get,
  3341. cdc_dma_tx_sample_rate_put),
  3342. SOC_ENUM_EXT("VA_CDC_DMA_TX_0 SampleRate",
  3343. va_cdc_dma_tx_0_sample_rate,
  3344. cdc_dma_tx_sample_rate_get,
  3345. cdc_dma_tx_sample_rate_put),
  3346. SOC_ENUM_EXT("VA_CDC_DMA_TX_1 SampleRate",
  3347. va_cdc_dma_tx_1_sample_rate,
  3348. cdc_dma_tx_sample_rate_get,
  3349. cdc_dma_tx_sample_rate_put),
  3350. SOC_ENUM_EXT("VA_CDC_DMA_TX_2 SampleRate",
  3351. va_cdc_dma_tx_2_sample_rate,
  3352. cdc_dma_tx_sample_rate_get,
  3353. cdc_dma_tx_sample_rate_put),
  3354. };
  3355. static const struct snd_kcontrol_new msm_int_wcd9380_snd_controls[] = {
  3356. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 Format", rx_cdc80_dma_rx_0_format,
  3357. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3358. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 Format", rx_cdc80_dma_rx_1_format,
  3359. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3360. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 Format", rx_cdc80_dma_rx_2_format,
  3361. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3362. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 Format", rx_cdc80_dma_rx_3_format,
  3363. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3364. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 Format", rx_cdc80_dma_rx_5_format,
  3365. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3366. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 Format", rx_cdc80_dma_rx_6_format,
  3367. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3368. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 SampleRate",
  3369. rx_cdc80_dma_rx_0_sample_rate,
  3370. cdc_dma_rx_sample_rate_get,
  3371. cdc_dma_rx_sample_rate_put),
  3372. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 SampleRate",
  3373. rx_cdc80_dma_rx_1_sample_rate,
  3374. cdc_dma_rx_sample_rate_get,
  3375. cdc_dma_rx_sample_rate_put),
  3376. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 SampleRate",
  3377. rx_cdc80_dma_rx_2_sample_rate,
  3378. cdc_dma_rx_sample_rate_get,
  3379. cdc_dma_rx_sample_rate_put),
  3380. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 SampleRate",
  3381. rx_cdc80_dma_rx_3_sample_rate,
  3382. cdc_dma_rx_sample_rate_get,
  3383. cdc_dma_rx_sample_rate_put),
  3384. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 SampleRate",
  3385. rx_cdc80_dma_rx_5_sample_rate,
  3386. cdc_dma_rx_sample_rate_get,
  3387. cdc_dma_rx_sample_rate_put),
  3388. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 SampleRate",
  3389. rx_cdc80_dma_rx_6_sample_rate,
  3390. cdc_dma_rx_sample_rate_get,
  3391. cdc_dma_rx_sample_rate_put),
  3392. };
  3393. static const struct snd_kcontrol_new msm_int_wcd9385_snd_controls[] = {
  3394. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 Format", rx_cdc85_dma_rx_0_format,
  3395. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3396. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 Format", rx_cdc85_dma_rx_1_format,
  3397. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3398. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 Format", rx_cdc85_dma_rx_2_format,
  3399. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3400. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 Format", rx_cdc85_dma_rx_3_format,
  3401. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3402. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 Format", rx_cdc85_dma_rx_5_format,
  3403. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3404. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 Format", rx_cdc85_dma_rx_6_format,
  3405. cdc_dma_rx_format_get, cdc_dma_rx_format_put),
  3406. SOC_ENUM_EXT("RX_CDC_DMA_RX_0 SampleRate",
  3407. rx_cdc85_dma_rx_0_sample_rate,
  3408. cdc_dma_rx_sample_rate_get,
  3409. cdc_dma_rx_sample_rate_put),
  3410. SOC_ENUM_EXT("RX_CDC_DMA_RX_1 SampleRate",
  3411. rx_cdc85_dma_rx_1_sample_rate,
  3412. cdc_dma_rx_sample_rate_get,
  3413. cdc_dma_rx_sample_rate_put),
  3414. SOC_ENUM_EXT("RX_CDC_DMA_RX_2 SampleRate",
  3415. rx_cdc85_dma_rx_2_sample_rate,
  3416. cdc_dma_rx_sample_rate_get,
  3417. cdc_dma_rx_sample_rate_put),
  3418. SOC_ENUM_EXT("RX_CDC_DMA_RX_3 SampleRate",
  3419. rx_cdc85_dma_rx_3_sample_rate,
  3420. cdc_dma_rx_sample_rate_get,
  3421. cdc_dma_rx_sample_rate_put),
  3422. SOC_ENUM_EXT("RX_CDC_DMA_RX_5 SampleRate",
  3423. rx_cdc85_dma_rx_5_sample_rate,
  3424. cdc_dma_rx_sample_rate_get,
  3425. cdc_dma_rx_sample_rate_put),
  3426. SOC_ENUM_EXT("RX_CDC_DMA_RX_6 SampleRate",
  3427. rx_cdc85_dma_rx_6_sample_rate,
  3428. cdc_dma_rx_sample_rate_get,
  3429. cdc_dma_rx_sample_rate_put),
  3430. };
  3431. static const struct snd_kcontrol_new msm_common_snd_controls[] = {
  3432. SOC_ENUM_EXT("USB_AUDIO_RX SampleRate", usb_rx_sample_rate,
  3433. usb_audio_rx_sample_rate_get,
  3434. usb_audio_rx_sample_rate_put),
  3435. SOC_ENUM_EXT("USB_AUDIO_TX SampleRate", usb_tx_sample_rate,
  3436. usb_audio_tx_sample_rate_get,
  3437. usb_audio_tx_sample_rate_put),
  3438. SOC_ENUM_EXT("PRI_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3439. tdm_rx_sample_rate_get,
  3440. tdm_rx_sample_rate_put),
  3441. SOC_ENUM_EXT("SEC_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3442. tdm_rx_sample_rate_get,
  3443. tdm_rx_sample_rate_put),
  3444. SOC_ENUM_EXT("TERT_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3445. tdm_rx_sample_rate_get,
  3446. tdm_rx_sample_rate_put),
  3447. SOC_ENUM_EXT("QUAT_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3448. tdm_rx_sample_rate_get,
  3449. tdm_rx_sample_rate_put),
  3450. SOC_ENUM_EXT("QUIN_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3451. tdm_rx_sample_rate_get,
  3452. tdm_rx_sample_rate_put),
  3453. SOC_ENUM_EXT("SEN_TDM_RX_0 SampleRate", tdm_rx_sample_rate,
  3454. tdm_rx_sample_rate_get,
  3455. tdm_rx_sample_rate_put),
  3456. SOC_ENUM_EXT("PRI_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3457. tdm_tx_sample_rate_get,
  3458. tdm_tx_sample_rate_put),
  3459. SOC_ENUM_EXT("SEC_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3460. tdm_tx_sample_rate_get,
  3461. tdm_tx_sample_rate_put),
  3462. SOC_ENUM_EXT("TERT_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3463. tdm_tx_sample_rate_get,
  3464. tdm_tx_sample_rate_put),
  3465. SOC_ENUM_EXT("QUAT_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3466. tdm_tx_sample_rate_get,
  3467. tdm_tx_sample_rate_put),
  3468. SOC_ENUM_EXT("QUIN_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3469. tdm_tx_sample_rate_get,
  3470. tdm_tx_sample_rate_put),
  3471. SOC_ENUM_EXT("SEN_TDM_TX_0 SampleRate", tdm_tx_sample_rate,
  3472. tdm_tx_sample_rate_get,
  3473. tdm_tx_sample_rate_put),
  3474. SOC_ENUM_EXT("PRIM_AUX_PCM_RX SampleRate", prim_aux_pcm_rx_sample_rate,
  3475. aux_pcm_rx_sample_rate_get,
  3476. aux_pcm_rx_sample_rate_put),
  3477. SOC_ENUM_EXT("SEC_AUX_PCM_RX SampleRate", sec_aux_pcm_rx_sample_rate,
  3478. aux_pcm_rx_sample_rate_get,
  3479. aux_pcm_rx_sample_rate_put),
  3480. SOC_ENUM_EXT("TERT_AUX_PCM_RX SampleRate", tert_aux_pcm_rx_sample_rate,
  3481. aux_pcm_rx_sample_rate_get,
  3482. aux_pcm_rx_sample_rate_put),
  3483. SOC_ENUM_EXT("QUAT_AUX_PCM_RX SampleRate", quat_aux_pcm_rx_sample_rate,
  3484. aux_pcm_rx_sample_rate_get,
  3485. aux_pcm_rx_sample_rate_put),
  3486. SOC_ENUM_EXT("QUIN_AUX_PCM_RX SampleRate", quin_aux_pcm_rx_sample_rate,
  3487. aux_pcm_rx_sample_rate_get,
  3488. aux_pcm_rx_sample_rate_put),
  3489. SOC_ENUM_EXT("SEN_AUX_PCM_RX SampleRate", sen_aux_pcm_rx_sample_rate,
  3490. aux_pcm_rx_sample_rate_get,
  3491. aux_pcm_rx_sample_rate_put),
  3492. SOC_ENUM_EXT("PRIM_AUX_PCM_TX SampleRate", prim_aux_pcm_tx_sample_rate,
  3493. aux_pcm_tx_sample_rate_get,
  3494. aux_pcm_tx_sample_rate_put),
  3495. SOC_ENUM_EXT("SEC_AUX_PCM_TX SampleRate", sec_aux_pcm_tx_sample_rate,
  3496. aux_pcm_tx_sample_rate_get,
  3497. aux_pcm_tx_sample_rate_put),
  3498. SOC_ENUM_EXT("TERT_AUX_PCM_TX SampleRate", tert_aux_pcm_tx_sample_rate,
  3499. aux_pcm_tx_sample_rate_get,
  3500. aux_pcm_tx_sample_rate_put),
  3501. SOC_ENUM_EXT("QUAT_AUX_PCM_TX SampleRate", quat_aux_pcm_tx_sample_rate,
  3502. aux_pcm_tx_sample_rate_get,
  3503. aux_pcm_tx_sample_rate_put),
  3504. SOC_ENUM_EXT("QUIN_AUX_PCM_TX SampleRate", quin_aux_pcm_tx_sample_rate,
  3505. aux_pcm_tx_sample_rate_get,
  3506. aux_pcm_tx_sample_rate_put),
  3507. SOC_ENUM_EXT("SEN_AUX_PCM_TX SampleRate", sen_aux_pcm_tx_sample_rate,
  3508. aux_pcm_tx_sample_rate_get,
  3509. aux_pcm_tx_sample_rate_put),
  3510. SOC_ENUM_EXT("PRIM_MI2S_RX SampleRate", prim_mi2s_rx_sample_rate,
  3511. mi2s_rx_sample_rate_get,
  3512. mi2s_rx_sample_rate_put),
  3513. SOC_ENUM_EXT("SEC_MI2S_RX SampleRate", sec_mi2s_rx_sample_rate,
  3514. mi2s_rx_sample_rate_get,
  3515. mi2s_rx_sample_rate_put),
  3516. SOC_ENUM_EXT("TERT_MI2S_RX SampleRate", tert_mi2s_rx_sample_rate,
  3517. mi2s_rx_sample_rate_get,
  3518. mi2s_rx_sample_rate_put),
  3519. SOC_ENUM_EXT("QUAT_MI2S_RX SampleRate", quat_mi2s_rx_sample_rate,
  3520. mi2s_rx_sample_rate_get,
  3521. mi2s_rx_sample_rate_put),
  3522. SOC_ENUM_EXT("QUIN_MI2S_RX SampleRate", quin_mi2s_rx_sample_rate,
  3523. mi2s_rx_sample_rate_get,
  3524. mi2s_rx_sample_rate_put),
  3525. SOC_ENUM_EXT("SEN_MI2S_RX SampleRate", sen_mi2s_rx_sample_rate,
  3526. mi2s_rx_sample_rate_get,
  3527. mi2s_rx_sample_rate_put),
  3528. SOC_ENUM_EXT("PRIM_MI2S_TX SampleRate", prim_mi2s_tx_sample_rate,
  3529. mi2s_tx_sample_rate_get,
  3530. mi2s_tx_sample_rate_put),
  3531. SOC_ENUM_EXT("SEC_MI2S_TX SampleRate", sec_mi2s_tx_sample_rate,
  3532. mi2s_tx_sample_rate_get,
  3533. mi2s_tx_sample_rate_put),
  3534. SOC_ENUM_EXT("TERT_MI2S_TX SampleRate", tert_mi2s_tx_sample_rate,
  3535. mi2s_tx_sample_rate_get,
  3536. mi2s_tx_sample_rate_put),
  3537. SOC_ENUM_EXT("QUAT_MI2S_TX SampleRate", quat_mi2s_tx_sample_rate,
  3538. mi2s_tx_sample_rate_get,
  3539. mi2s_tx_sample_rate_put),
  3540. SOC_ENUM_EXT("QUIN_MI2S_TX SampleRate", quin_mi2s_tx_sample_rate,
  3541. mi2s_tx_sample_rate_get,
  3542. mi2s_tx_sample_rate_put),
  3543. SOC_ENUM_EXT("SEN_MI2S_TX SampleRate", sen_mi2s_tx_sample_rate,
  3544. mi2s_tx_sample_rate_get,
  3545. mi2s_tx_sample_rate_put),
  3546. SOC_ENUM_EXT("USB_AUDIO_RX Format", usb_rx_format,
  3547. usb_audio_rx_format_get, usb_audio_rx_format_put),
  3548. SOC_ENUM_EXT("USB_AUDIO_TX Format", usb_tx_format,
  3549. usb_audio_tx_format_get, usb_audio_tx_format_put),
  3550. SOC_ENUM_EXT("PRI_TDM_RX_0 Format", tdm_rx_format,
  3551. tdm_rx_format_get,
  3552. tdm_rx_format_put),
  3553. SOC_ENUM_EXT("SEC_TDM_RX_0 Format", tdm_rx_format,
  3554. tdm_rx_format_get,
  3555. tdm_rx_format_put),
  3556. SOC_ENUM_EXT("TERT_TDM_RX_0 Format", tdm_rx_format,
  3557. tdm_rx_format_get,
  3558. tdm_rx_format_put),
  3559. SOC_ENUM_EXT("QUAT_TDM_RX_0 Format", tdm_rx_format,
  3560. tdm_rx_format_get,
  3561. tdm_rx_format_put),
  3562. SOC_ENUM_EXT("QUIN_TDM_RX_0 Format", tdm_rx_format,
  3563. tdm_rx_format_get,
  3564. tdm_rx_format_put),
  3565. SOC_ENUM_EXT("SEN_TDM_RX_0 Format", tdm_rx_format,
  3566. tdm_rx_format_get,
  3567. tdm_rx_format_put),
  3568. SOC_ENUM_EXT("PRI_TDM_TX_0 Format", tdm_tx_format,
  3569. tdm_tx_format_get,
  3570. tdm_tx_format_put),
  3571. SOC_ENUM_EXT("SEC_TDM_TX_0 Format", tdm_tx_format,
  3572. tdm_tx_format_get,
  3573. tdm_tx_format_put),
  3574. SOC_ENUM_EXT("TERT_TDM_TX_0 Format", tdm_tx_format,
  3575. tdm_tx_format_get,
  3576. tdm_tx_format_put),
  3577. SOC_ENUM_EXT("QUAT_TDM_TX_0 Format", tdm_tx_format,
  3578. tdm_tx_format_get,
  3579. tdm_tx_format_put),
  3580. SOC_ENUM_EXT("QUIN_TDM_TX_0 Format", tdm_tx_format,
  3581. tdm_tx_format_get,
  3582. tdm_tx_format_put),
  3583. SOC_ENUM_EXT("SEN_TDM_TX_0 Format", tdm_tx_format,
  3584. tdm_tx_format_get,
  3585. tdm_tx_format_put),
  3586. SOC_ENUM_EXT("PRIM_AUX_PCM_RX Format", aux_pcm_rx_format,
  3587. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3588. SOC_ENUM_EXT("SEC_AUX_PCM_RX Format", aux_pcm_rx_format,
  3589. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3590. SOC_ENUM_EXT("TERT_AUX_PCM_RX Format", aux_pcm_rx_format,
  3591. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3592. SOC_ENUM_EXT("QUAT_AUX_PCM_RX Format", aux_pcm_rx_format,
  3593. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3594. SOC_ENUM_EXT("QUIN_AUX_PCM_RX Format", aux_pcm_rx_format,
  3595. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3596. SOC_ENUM_EXT("SEN_AUX_PCM_RX Format", aux_pcm_rx_format,
  3597. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3598. SOC_ENUM_EXT("PRIM_AUX_PCM_TX Format", aux_pcm_tx_format,
  3599. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3600. SOC_ENUM_EXT("SEC_AUX_PCM_TX Format", aux_pcm_tx_format,
  3601. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3602. SOC_ENUM_EXT("TERT_AUX_PCM_TX Format", aux_pcm_tx_format,
  3603. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3604. SOC_ENUM_EXT("QUAT_AUX_PCM_TX Format", aux_pcm_tx_format,
  3605. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3606. SOC_ENUM_EXT("QUIN_AUX_PCM_TX Format", aux_pcm_tx_format,
  3607. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3608. SOC_ENUM_EXT("SEN_AUX_PCM_TX Format", aux_pcm_tx_format,
  3609. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3610. SOC_ENUM_EXT("PRIM_MI2S_RX Format", mi2s_rx_format,
  3611. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3612. SOC_ENUM_EXT("SEC_MI2S_RX Format", mi2s_rx_format,
  3613. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3614. SOC_ENUM_EXT("TERT_MI2S_RX Format", mi2s_rx_format,
  3615. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3616. SOC_ENUM_EXT("QUAT_MI2S_RX Format", mi2s_rx_format,
  3617. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3618. SOC_ENUM_EXT("QUIN_MI2S_RX Format", mi2s_rx_format,
  3619. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3620. SOC_ENUM_EXT("SEN_MI2S_RX Format", mi2s_rx_format,
  3621. msm_mi2s_rx_format_get, msm_mi2s_rx_format_put),
  3622. SOC_ENUM_EXT("PRIM_MI2S_TX Format", mi2s_tx_format,
  3623. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3624. SOC_ENUM_EXT("SEC_MI2S_TX Format", mi2s_tx_format,
  3625. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3626. SOC_ENUM_EXT("TERT_MI2S_TX Format", mi2s_tx_format,
  3627. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3628. SOC_ENUM_EXT("QUAT_MI2S_TX Format", mi2s_tx_format,
  3629. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3630. SOC_ENUM_EXT("QUIN_MI2S_TX Format", mi2s_tx_format,
  3631. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3632. SOC_ENUM_EXT("SEN_MI2S_TX Format", mi2s_tx_format,
  3633. msm_mi2s_tx_format_get, msm_mi2s_tx_format_put),
  3634. SOC_ENUM_EXT("USB_AUDIO_RX Channels", usb_rx_chs,
  3635. usb_audio_rx_ch_get, usb_audio_rx_ch_put),
  3636. SOC_ENUM_EXT("USB_AUDIO_TX Channels", usb_tx_chs,
  3637. usb_audio_tx_ch_get, usb_audio_tx_ch_put),
  3638. SOC_ENUM_EXT("PROXY_RX Channels", proxy_rx_chs,
  3639. proxy_rx_ch_get, proxy_rx_ch_put),
  3640. SOC_ENUM_EXT("PRI_TDM_RX_0 Channels", tdm_rx_chs,
  3641. tdm_rx_ch_get,
  3642. tdm_rx_ch_put),
  3643. SOC_ENUM_EXT("SEC_TDM_RX_0 Channels", tdm_rx_chs,
  3644. tdm_rx_ch_get,
  3645. tdm_rx_ch_put),
  3646. SOC_ENUM_EXT("TERT_TDM_RX_0 Channels", tdm_rx_chs,
  3647. tdm_rx_ch_get,
  3648. tdm_rx_ch_put),
  3649. SOC_ENUM_EXT("QUAT_TDM_RX_0 Channels", tdm_rx_chs,
  3650. tdm_rx_ch_get,
  3651. tdm_rx_ch_put),
  3652. SOC_ENUM_EXT("QUIN_TDM_RX_0 Channels", tdm_rx_chs,
  3653. tdm_rx_ch_get,
  3654. tdm_rx_ch_put),
  3655. SOC_ENUM_EXT("SEN_TDM_RX_0 Channels", tdm_rx_chs,
  3656. tdm_rx_ch_get,
  3657. tdm_rx_ch_put),
  3658. SOC_ENUM_EXT("PRI_TDM_TX_0 Channels", tdm_tx_chs,
  3659. tdm_tx_ch_get,
  3660. tdm_tx_ch_put),
  3661. SOC_ENUM_EXT("SEC_TDM_TX_0 Channels", tdm_tx_chs,
  3662. tdm_tx_ch_get,
  3663. tdm_tx_ch_put),
  3664. SOC_ENUM_EXT("TERT_TDM_TX_0 Channels", tdm_tx_chs,
  3665. tdm_tx_ch_get,
  3666. tdm_tx_ch_put),
  3667. SOC_ENUM_EXT("QUAT_TDM_TX_0 Channels", tdm_tx_chs,
  3668. tdm_tx_ch_get,
  3669. tdm_tx_ch_put),
  3670. SOC_ENUM_EXT("QUIN_TDM_TX_0 Channels", tdm_tx_chs,
  3671. tdm_tx_ch_get,
  3672. tdm_tx_ch_put),
  3673. SOC_ENUM_EXT("SEN_TDM_TX_0 Channels", tdm_tx_chs,
  3674. tdm_tx_ch_get,
  3675. tdm_tx_ch_put),
  3676. SOC_ENUM_EXT("PRIM_MI2S_RX Channels", prim_mi2s_rx_chs,
  3677. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3678. SOC_ENUM_EXT("SEC_MI2S_RX Channels", sec_mi2s_rx_chs,
  3679. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3680. SOC_ENUM_EXT("TERT_MI2S_RX Channels", tert_mi2s_rx_chs,
  3681. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3682. SOC_ENUM_EXT("QUAT_MI2S_RX Channels", quat_mi2s_rx_chs,
  3683. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3684. SOC_ENUM_EXT("QUIN_MI2S_RX Channels", quin_mi2s_rx_chs,
  3685. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3686. SOC_ENUM_EXT("SEN_MI2S_RX Channels", sen_mi2s_rx_chs,
  3687. msm_mi2s_rx_ch_get, msm_mi2s_rx_ch_put),
  3688. SOC_ENUM_EXT("PRIM_MI2S_TX Channels", prim_mi2s_tx_chs,
  3689. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3690. SOC_ENUM_EXT("SEC_MI2S_TX Channels", sec_mi2s_tx_chs,
  3691. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3692. SOC_ENUM_EXT("TERT_MI2S_TX Channels", tert_mi2s_tx_chs,
  3693. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3694. SOC_ENUM_EXT("QUAT_MI2S_TX Channels", quat_mi2s_tx_chs,
  3695. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3696. SOC_ENUM_EXT("QUIN_MI2S_TX Channels", quin_mi2s_tx_chs,
  3697. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3698. SOC_ENUM_EXT("SEN_MI2S_TX Channels", sen_mi2s_tx_chs,
  3699. msm_mi2s_tx_ch_get, msm_mi2s_tx_ch_put),
  3700. SOC_ENUM_EXT("Display Port RX Channels", ext_disp_rx_chs,
  3701. ext_disp_rx_ch_get, ext_disp_rx_ch_put),
  3702. SOC_ENUM_EXT("Display Port RX Bit Format", ext_disp_rx_format,
  3703. ext_disp_rx_format_get, ext_disp_rx_format_put),
  3704. SOC_ENUM_EXT("Display Port RX SampleRate", ext_disp_rx_sample_rate,
  3705. ext_disp_rx_sample_rate_get,
  3706. ext_disp_rx_sample_rate_put),
  3707. SOC_ENUM_EXT("Display Port1 RX Channels", ext_disp_rx_chs,
  3708. ext_disp_rx_ch_get, ext_disp_rx_ch_put),
  3709. SOC_ENUM_EXT("Display Port1 RX Bit Format", ext_disp_rx_format,
  3710. ext_disp_rx_format_get, ext_disp_rx_format_put),
  3711. SOC_ENUM_EXT("Display Port1 RX SampleRate", ext_disp_rx_sample_rate,
  3712. ext_disp_rx_sample_rate_get,
  3713. ext_disp_rx_sample_rate_put),
  3714. SOC_ENUM_EXT("BT SampleRate", bt_sample_rate,
  3715. msm_bt_sample_rate_get,
  3716. msm_bt_sample_rate_put),
  3717. SOC_ENUM_EXT("BT SampleRate RX", bt_sample_rate_rx,
  3718. msm_bt_sample_rate_rx_get,
  3719. msm_bt_sample_rate_rx_put),
  3720. SOC_ENUM_EXT("BT SampleRate TX", bt_sample_rate_tx,
  3721. msm_bt_sample_rate_tx_get,
  3722. msm_bt_sample_rate_tx_put),
  3723. SOC_ENUM_EXT("AFE_LOOPBACK_TX Channels", afe_loopback_tx_chs,
  3724. afe_loopback_tx_ch_get, afe_loopback_tx_ch_put),
  3725. SOC_ENUM_EXT("VI_FEED_TX Channels", vi_feed_tx_chs,
  3726. msm_vi_feed_tx_ch_get, msm_vi_feed_tx_ch_put),
  3727. SOC_SINGLE_MULTI_EXT("TDM Slot Map", SND_SOC_NOPM, 0, 255, 0,
  3728. TDM_MAX_SLOTS + MAX_PATH, NULL, tdm_slot_map_put),
  3729. };
  3730. static const struct snd_kcontrol_new msm_snd_controls[] = {
  3731. SOC_ENUM_EXT("PRIM_AUX_PCM_RX Format", aux_pcm_rx_format,
  3732. msm_aux_pcm_rx_format_get, msm_aux_pcm_rx_format_put),
  3733. SOC_ENUM_EXT("PRIM_AUX_PCM_TX Format", aux_pcm_tx_format,
  3734. msm_aux_pcm_tx_format_get, msm_aux_pcm_tx_format_put),
  3735. SOC_ENUM_EXT("PRIM_AUX_PCM_RX SampleRate", prim_aux_pcm_rx_sample_rate,
  3736. aux_pcm_rx_sample_rate_get,
  3737. aux_pcm_rx_sample_rate_put),
  3738. SOC_ENUM_EXT("PRIM_AUX_PCM_TX SampleRate", prim_aux_pcm_tx_sample_rate,
  3739. aux_pcm_tx_sample_rate_get,
  3740. aux_pcm_tx_sample_rate_put),
  3741. };
  3742. static int msm_ext_disp_get_idx_from_beid(int32_t be_id)
  3743. {
  3744. int idx;
  3745. switch (be_id) {
  3746. case MSM_BACKEND_DAI_DISPLAY_PORT_RX:
  3747. idx = EXT_DISP_RX_IDX_DP;
  3748. break;
  3749. case MSM_BACKEND_DAI_DISPLAY_PORT_RX_1:
  3750. idx = EXT_DISP_RX_IDX_DP1;
  3751. break;
  3752. default:
  3753. pr_err("%s: Incorrect ext_disp BE id %d\n", __func__, be_id);
  3754. idx = -EINVAL;
  3755. break;
  3756. }
  3757. return idx;
  3758. }
  3759. static int lahaina_send_island_va_config(int32_t be_id)
  3760. {
  3761. int rc = 0;
  3762. int port_id = 0xFFFF;
  3763. port_id = msm_get_port_id(be_id);
  3764. if (port_id < 0) {
  3765. pr_err("%s: Invalid island interface, be_id: %d\n",
  3766. __func__, be_id);
  3767. rc = -EINVAL;
  3768. } else {
  3769. /*
  3770. * send island mode config
  3771. * This should be the first configuration
  3772. */
  3773. rc = afe_send_port_island_mode(port_id);
  3774. if (rc)
  3775. pr_err("%s: afe send island mode failed %d\n",
  3776. __func__, rc);
  3777. }
  3778. return rc;
  3779. }
  3780. static int lahaina_send_power_mode(int32_t be_id)
  3781. {
  3782. int rc = 0;
  3783. int port_id = 0xFFFF;
  3784. port_id = msm_get_port_id(be_id);
  3785. if (port_id < 0) {
  3786. pr_err("%s: Invalid power interface, be_id: %d\n",
  3787. __func__, be_id);
  3788. rc = -EINVAL;
  3789. } else {
  3790. /*
  3791. * send island mode config
  3792. * This should be the first configuration
  3793. *
  3794. */
  3795. rc = afe_send_port_island_mode(port_id);
  3796. if (rc)
  3797. pr_err("%s: afe send island mode failed %d\n",
  3798. __func__, rc);
  3799. /*
  3800. * send power mode config
  3801. * This should be set after island configuration
  3802. */
  3803. rc = afe_send_port_power_mode(port_id);
  3804. if (rc)
  3805. pr_err("%s: afe send power mode failed %d\n",
  3806. __func__, rc);
  3807. }
  3808. return rc;
  3809. }
  3810. static int msm_be_hw_params_fixup(struct snd_soc_pcm_runtime *rtd,
  3811. struct snd_pcm_hw_params *params)
  3812. {
  3813. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  3814. struct snd_interval *rate = hw_param_interval(params,
  3815. SNDRV_PCM_HW_PARAM_RATE);
  3816. struct snd_interval *channels = hw_param_interval(params,
  3817. SNDRV_PCM_HW_PARAM_CHANNELS);
  3818. int idx = 0, rc = 0;
  3819. pr_debug("%s: dai_id= %d, format = %d, rate = %d\n",
  3820. __func__, dai_link->id, params_format(params),
  3821. params_rate(params));
  3822. switch (dai_link->id) {
  3823. case MSM_BACKEND_DAI_USB_RX:
  3824. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3825. usb_rx_cfg.bit_format);
  3826. rate->min = rate->max = usb_rx_cfg.sample_rate;
  3827. channels->min = channels->max = usb_rx_cfg.channels;
  3828. break;
  3829. case MSM_BACKEND_DAI_USB_TX:
  3830. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3831. usb_tx_cfg.bit_format);
  3832. rate->min = rate->max = usb_tx_cfg.sample_rate;
  3833. channels->min = channels->max = usb_tx_cfg.channels;
  3834. break;
  3835. case MSM_BACKEND_DAI_DISPLAY_PORT_RX:
  3836. case MSM_BACKEND_DAI_DISPLAY_PORT_RX_1:
  3837. idx = msm_ext_disp_get_idx_from_beid(dai_link->id);
  3838. if (idx < 0) {
  3839. pr_err("%s: Incorrect ext disp idx %d\n",
  3840. __func__, idx);
  3841. rc = idx;
  3842. goto done;
  3843. }
  3844. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3845. ext_disp_rx_cfg[idx].bit_format);
  3846. rate->min = rate->max = ext_disp_rx_cfg[idx].sample_rate;
  3847. channels->min = channels->max = ext_disp_rx_cfg[idx].channels;
  3848. break;
  3849. case MSM_BACKEND_DAI_AFE_PCM_RX:
  3850. channels->min = channels->max = proxy_rx_cfg.channels;
  3851. rate->min = rate->max = SAMPLING_RATE_48KHZ;
  3852. break;
  3853. case MSM_BACKEND_DAI_PRI_TDM_RX_0:
  3854. channels->min = channels->max =
  3855. tdm_rx_cfg[TDM_PRI][TDM_0].channels;
  3856. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3857. tdm_rx_cfg[TDM_PRI][TDM_0].bit_format);
  3858. rate->min = rate->max = tdm_rx_cfg[TDM_PRI][TDM_0].sample_rate;
  3859. break;
  3860. case MSM_BACKEND_DAI_PRI_TDM_TX_0:
  3861. channels->min = channels->max =
  3862. tdm_tx_cfg[TDM_PRI][TDM_0].channels;
  3863. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3864. tdm_tx_cfg[TDM_PRI][TDM_0].bit_format);
  3865. rate->min = rate->max = tdm_tx_cfg[TDM_PRI][TDM_0].sample_rate;
  3866. break;
  3867. case MSM_BACKEND_DAI_SEC_TDM_RX_0:
  3868. channels->min = channels->max =
  3869. tdm_rx_cfg[TDM_SEC][TDM_0].channels;
  3870. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3871. tdm_rx_cfg[TDM_SEC][TDM_0].bit_format);
  3872. rate->min = rate->max = tdm_rx_cfg[TDM_SEC][TDM_0].sample_rate;
  3873. break;
  3874. case MSM_BACKEND_DAI_SEC_TDM_TX_0:
  3875. channels->min = channels->max =
  3876. tdm_tx_cfg[TDM_SEC][TDM_0].channels;
  3877. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3878. tdm_tx_cfg[TDM_SEC][TDM_0].bit_format);
  3879. rate->min = rate->max = tdm_tx_cfg[TDM_SEC][TDM_0].sample_rate;
  3880. break;
  3881. case MSM_BACKEND_DAI_TERT_TDM_RX_0:
  3882. channels->min = channels->max =
  3883. tdm_rx_cfg[TDM_TERT][TDM_0].channels;
  3884. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3885. tdm_rx_cfg[TDM_TERT][TDM_0].bit_format);
  3886. rate->min = rate->max = tdm_rx_cfg[TDM_TERT][TDM_0].sample_rate;
  3887. break;
  3888. case MSM_BACKEND_DAI_TERT_TDM_TX_0:
  3889. channels->min = channels->max =
  3890. tdm_tx_cfg[TDM_TERT][TDM_0].channels;
  3891. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3892. tdm_tx_cfg[TDM_TERT][TDM_0].bit_format);
  3893. rate->min = rate->max = tdm_tx_cfg[TDM_TERT][TDM_0].sample_rate;
  3894. break;
  3895. case MSM_BACKEND_DAI_QUAT_TDM_RX_0:
  3896. channels->min = channels->max =
  3897. tdm_rx_cfg[TDM_QUAT][TDM_0].channels;
  3898. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3899. tdm_rx_cfg[TDM_QUAT][TDM_0].bit_format);
  3900. rate->min = rate->max = tdm_rx_cfg[TDM_QUAT][TDM_0].sample_rate;
  3901. break;
  3902. case MSM_BACKEND_DAI_QUAT_TDM_TX_0:
  3903. channels->min = channels->max =
  3904. tdm_tx_cfg[TDM_QUAT][TDM_0].channels;
  3905. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3906. tdm_tx_cfg[TDM_QUAT][TDM_0].bit_format);
  3907. rate->min = rate->max = tdm_tx_cfg[TDM_QUAT][TDM_0].sample_rate;
  3908. break;
  3909. case MSM_BACKEND_DAI_QUIN_TDM_RX_0:
  3910. channels->min = channels->max =
  3911. tdm_rx_cfg[TDM_QUIN][TDM_0].channels;
  3912. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3913. tdm_rx_cfg[TDM_QUIN][TDM_0].bit_format);
  3914. rate->min = rate->max = tdm_rx_cfg[TDM_QUIN][TDM_0].sample_rate;
  3915. break;
  3916. case MSM_BACKEND_DAI_QUIN_TDM_TX_0:
  3917. channels->min = channels->max =
  3918. tdm_tx_cfg[TDM_QUIN][TDM_0].channels;
  3919. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3920. tdm_tx_cfg[TDM_QUIN][TDM_0].bit_format);
  3921. rate->min = rate->max = tdm_tx_cfg[TDM_QUIN][TDM_0].sample_rate;
  3922. break;
  3923. case MSM_BACKEND_DAI_SEN_TDM_RX_0:
  3924. channels->min = channels->max =
  3925. tdm_rx_cfg[TDM_SEN][TDM_0].channels;
  3926. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3927. tdm_rx_cfg[TDM_SEN][TDM_0].bit_format);
  3928. rate->min = rate->max = tdm_rx_cfg[TDM_SEN][TDM_0].sample_rate;
  3929. break;
  3930. case MSM_BACKEND_DAI_SEN_TDM_TX_0:
  3931. channels->min = channels->max =
  3932. tdm_tx_cfg[TDM_SEN][TDM_0].channels;
  3933. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3934. tdm_tx_cfg[TDM_SEN][TDM_0].bit_format);
  3935. rate->min = rate->max = tdm_tx_cfg[TDM_SEN][TDM_0].sample_rate;
  3936. break;
  3937. case MSM_BACKEND_DAI_AUXPCM_RX:
  3938. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3939. aux_pcm_rx_cfg[PRIM_AUX_PCM].bit_format);
  3940. rate->min = rate->max =
  3941. aux_pcm_rx_cfg[PRIM_AUX_PCM].sample_rate;
  3942. channels->min = channels->max =
  3943. aux_pcm_rx_cfg[PRIM_AUX_PCM].channels;
  3944. break;
  3945. case MSM_BACKEND_DAI_AUXPCM_TX:
  3946. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3947. aux_pcm_tx_cfg[PRIM_AUX_PCM].bit_format);
  3948. rate->min = rate->max =
  3949. aux_pcm_tx_cfg[PRIM_AUX_PCM].sample_rate;
  3950. channels->min = channels->max =
  3951. aux_pcm_tx_cfg[PRIM_AUX_PCM].channels;
  3952. break;
  3953. case MSM_BACKEND_DAI_SEC_AUXPCM_RX:
  3954. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3955. aux_pcm_rx_cfg[SEC_AUX_PCM].bit_format);
  3956. rate->min = rate->max =
  3957. aux_pcm_rx_cfg[SEC_AUX_PCM].sample_rate;
  3958. channels->min = channels->max =
  3959. aux_pcm_rx_cfg[SEC_AUX_PCM].channels;
  3960. break;
  3961. case MSM_BACKEND_DAI_SEC_AUXPCM_TX:
  3962. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3963. aux_pcm_tx_cfg[SEC_AUX_PCM].bit_format);
  3964. rate->min = rate->max =
  3965. aux_pcm_tx_cfg[SEC_AUX_PCM].sample_rate;
  3966. channels->min = channels->max =
  3967. aux_pcm_tx_cfg[SEC_AUX_PCM].channels;
  3968. break;
  3969. case MSM_BACKEND_DAI_TERT_AUXPCM_RX:
  3970. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3971. aux_pcm_rx_cfg[TERT_AUX_PCM].bit_format);
  3972. rate->min = rate->max =
  3973. aux_pcm_rx_cfg[TERT_AUX_PCM].sample_rate;
  3974. channels->min = channels->max =
  3975. aux_pcm_rx_cfg[TERT_AUX_PCM].channels;
  3976. break;
  3977. case MSM_BACKEND_DAI_TERT_AUXPCM_TX:
  3978. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3979. aux_pcm_tx_cfg[TERT_AUX_PCM].bit_format);
  3980. rate->min = rate->max =
  3981. aux_pcm_tx_cfg[TERT_AUX_PCM].sample_rate;
  3982. channels->min = channels->max =
  3983. aux_pcm_tx_cfg[TERT_AUX_PCM].channels;
  3984. break;
  3985. case MSM_BACKEND_DAI_QUAT_AUXPCM_RX:
  3986. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3987. aux_pcm_rx_cfg[QUAT_AUX_PCM].bit_format);
  3988. rate->min = rate->max =
  3989. aux_pcm_rx_cfg[QUAT_AUX_PCM].sample_rate;
  3990. channels->min = channels->max =
  3991. aux_pcm_rx_cfg[QUAT_AUX_PCM].channels;
  3992. break;
  3993. case MSM_BACKEND_DAI_QUAT_AUXPCM_TX:
  3994. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  3995. aux_pcm_tx_cfg[QUAT_AUX_PCM].bit_format);
  3996. rate->min = rate->max =
  3997. aux_pcm_tx_cfg[QUAT_AUX_PCM].sample_rate;
  3998. channels->min = channels->max =
  3999. aux_pcm_tx_cfg[QUAT_AUX_PCM].channels;
  4000. break;
  4001. case MSM_BACKEND_DAI_QUIN_AUXPCM_RX:
  4002. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4003. aux_pcm_rx_cfg[QUIN_AUX_PCM].bit_format);
  4004. rate->min = rate->max =
  4005. aux_pcm_rx_cfg[QUIN_AUX_PCM].sample_rate;
  4006. channels->min = channels->max =
  4007. aux_pcm_rx_cfg[QUIN_AUX_PCM].channels;
  4008. break;
  4009. case MSM_BACKEND_DAI_QUIN_AUXPCM_TX:
  4010. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4011. aux_pcm_tx_cfg[QUIN_AUX_PCM].bit_format);
  4012. rate->min = rate->max =
  4013. aux_pcm_tx_cfg[QUIN_AUX_PCM].sample_rate;
  4014. channels->min = channels->max =
  4015. aux_pcm_tx_cfg[QUIN_AUX_PCM].channels;
  4016. break;
  4017. case MSM_BACKEND_DAI_SEN_AUXPCM_RX:
  4018. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4019. aux_pcm_rx_cfg[SEN_AUX_PCM].bit_format);
  4020. rate->min = rate->max =
  4021. aux_pcm_rx_cfg[SEN_AUX_PCM].sample_rate;
  4022. channels->min = channels->max =
  4023. aux_pcm_rx_cfg[SEN_AUX_PCM].channels;
  4024. break;
  4025. case MSM_BACKEND_DAI_SEN_AUXPCM_TX:
  4026. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4027. aux_pcm_tx_cfg[SEN_AUX_PCM].bit_format);
  4028. rate->min = rate->max =
  4029. aux_pcm_tx_cfg[SEN_AUX_PCM].sample_rate;
  4030. channels->min = channels->max =
  4031. aux_pcm_tx_cfg[SEN_AUX_PCM].channels;
  4032. break;
  4033. case MSM_BACKEND_DAI_PRI_MI2S_RX:
  4034. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4035. mi2s_rx_cfg[PRIM_MI2S].bit_format);
  4036. rate->min = rate->max = mi2s_rx_cfg[PRIM_MI2S].sample_rate;
  4037. channels->min = channels->max =
  4038. mi2s_rx_cfg[PRIM_MI2S].channels;
  4039. break;
  4040. case MSM_BACKEND_DAI_PRI_MI2S_TX:
  4041. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4042. mi2s_tx_cfg[PRIM_MI2S].bit_format);
  4043. rate->min = rate->max = mi2s_tx_cfg[PRIM_MI2S].sample_rate;
  4044. channels->min = channels->max =
  4045. mi2s_tx_cfg[PRIM_MI2S].channels;
  4046. break;
  4047. case MSM_BACKEND_DAI_SECONDARY_MI2S_RX:
  4048. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4049. mi2s_rx_cfg[SEC_MI2S].bit_format);
  4050. rate->min = rate->max = mi2s_rx_cfg[SEC_MI2S].sample_rate;
  4051. channels->min = channels->max =
  4052. mi2s_rx_cfg[SEC_MI2S].channels;
  4053. break;
  4054. case MSM_BACKEND_DAI_SECONDARY_MI2S_TX:
  4055. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4056. mi2s_tx_cfg[SEC_MI2S].bit_format);
  4057. rate->min = rate->max = mi2s_tx_cfg[SEC_MI2S].sample_rate;
  4058. channels->min = channels->max =
  4059. mi2s_tx_cfg[SEC_MI2S].channels;
  4060. break;
  4061. case MSM_BACKEND_DAI_TERTIARY_MI2S_RX:
  4062. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4063. mi2s_rx_cfg[TERT_MI2S].bit_format);
  4064. rate->min = rate->max = mi2s_rx_cfg[TERT_MI2S].sample_rate;
  4065. channels->min = channels->max =
  4066. mi2s_rx_cfg[TERT_MI2S].channels;
  4067. break;
  4068. case MSM_BACKEND_DAI_TERTIARY_MI2S_TX:
  4069. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4070. mi2s_tx_cfg[TERT_MI2S].bit_format);
  4071. rate->min = rate->max = mi2s_tx_cfg[TERT_MI2S].sample_rate;
  4072. channels->min = channels->max =
  4073. mi2s_tx_cfg[TERT_MI2S].channels;
  4074. break;
  4075. case MSM_BACKEND_DAI_QUATERNARY_MI2S_RX:
  4076. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4077. mi2s_rx_cfg[QUAT_MI2S].bit_format);
  4078. rate->min = rate->max = mi2s_rx_cfg[QUAT_MI2S].sample_rate;
  4079. channels->min = channels->max =
  4080. mi2s_rx_cfg[QUAT_MI2S].channels;
  4081. break;
  4082. case MSM_BACKEND_DAI_QUATERNARY_MI2S_TX:
  4083. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4084. mi2s_tx_cfg[QUAT_MI2S].bit_format);
  4085. rate->min = rate->max = mi2s_tx_cfg[QUAT_MI2S].sample_rate;
  4086. channels->min = channels->max =
  4087. mi2s_tx_cfg[QUAT_MI2S].channels;
  4088. break;
  4089. case MSM_BACKEND_DAI_QUINARY_MI2S_RX:
  4090. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4091. mi2s_rx_cfg[QUIN_MI2S].bit_format);
  4092. rate->min = rate->max = mi2s_rx_cfg[QUIN_MI2S].sample_rate;
  4093. channels->min = channels->max =
  4094. mi2s_rx_cfg[QUIN_MI2S].channels;
  4095. break;
  4096. case MSM_BACKEND_DAI_QUINARY_MI2S_TX:
  4097. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4098. mi2s_tx_cfg[QUIN_MI2S].bit_format);
  4099. rate->min = rate->max = mi2s_tx_cfg[QUIN_MI2S].sample_rate;
  4100. channels->min = channels->max =
  4101. mi2s_tx_cfg[QUIN_MI2S].channels;
  4102. break;
  4103. case MSM_BACKEND_DAI_SENARY_MI2S_RX:
  4104. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4105. mi2s_rx_cfg[SEN_MI2S].bit_format);
  4106. rate->min = rate->max = mi2s_rx_cfg[SEN_MI2S].sample_rate;
  4107. channels->min = channels->max =
  4108. mi2s_rx_cfg[SEN_MI2S].channels;
  4109. break;
  4110. case MSM_BACKEND_DAI_SENARY_MI2S_TX:
  4111. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4112. mi2s_tx_cfg[SEN_MI2S].bit_format);
  4113. rate->min = rate->max = mi2s_tx_cfg[SEN_MI2S].sample_rate;
  4114. channels->min = channels->max =
  4115. mi2s_tx_cfg[SEN_MI2S].channels;
  4116. break;
  4117. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  4118. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  4119. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  4120. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  4121. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  4122. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  4123. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  4124. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  4125. idx = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4126. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4127. cdc_dma_rx_cfg[idx].bit_format);
  4128. rate->min = rate->max = cdc_dma_rx_cfg[idx].sample_rate;
  4129. channels->min = channels->max = cdc_dma_rx_cfg[idx].channels;
  4130. break;
  4131. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  4132. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  4133. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  4134. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  4135. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  4136. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  4137. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  4138. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  4139. idx = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4140. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4141. cdc_dma_tx_cfg[idx].bit_format);
  4142. rate->min = rate->max = cdc_dma_tx_cfg[idx].sample_rate;
  4143. channels->min = channels->max = cdc_dma_tx_cfg[idx].channels;
  4144. break;
  4145. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  4146. idx = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4147. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4148. SNDRV_PCM_FORMAT_S32_LE);
  4149. rate->min = rate->max = cdc_dma_tx_cfg[idx].sample_rate;
  4150. channels->min = channels->max = msm_vi_feed_tx_ch;
  4151. break;
  4152. case MSM_BACKEND_DAI_SLIMBUS_7_RX:
  4153. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4154. slim_rx_cfg[SLIM_RX_7].bit_format);
  4155. rate->min = rate->max = slim_rx_cfg[SLIM_RX_7].sample_rate;
  4156. channels->min = channels->max =
  4157. slim_rx_cfg[SLIM_RX_7].channels;
  4158. break;
  4159. case MSM_BACKEND_DAI_SLIMBUS_7_TX:
  4160. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4161. slim_tx_cfg[SLIM_TX_7].bit_format);
  4162. rate->min = rate->max = slim_tx_cfg[SLIM_TX_7].sample_rate;
  4163. channels->min = channels->max =
  4164. slim_tx_cfg[SLIM_TX_7].channels;
  4165. break;
  4166. case MSM_BACKEND_DAI_SLIMBUS_8_TX:
  4167. rate->min = rate->max = slim_tx_cfg[SLIM_TX_8].sample_rate;
  4168. channels->min = channels->max =
  4169. slim_tx_cfg[SLIM_TX_8].channels;
  4170. break;
  4171. case MSM_BACKEND_DAI_AFE_LOOPBACK_TX:
  4172. param_set_mask(params, SNDRV_PCM_HW_PARAM_FORMAT,
  4173. afe_loopback_tx_cfg[idx].bit_format);
  4174. rate->min = rate->max = afe_loopback_tx_cfg[idx].sample_rate;
  4175. channels->min = channels->max =
  4176. afe_loopback_tx_cfg[idx].channels;
  4177. break;
  4178. default:
  4179. rate->min = rate->max = SAMPLING_RATE_48KHZ;
  4180. break;
  4181. }
  4182. done:
  4183. return rc;
  4184. }
  4185. static bool msm_usbc_swap_gnd_mic(struct snd_soc_component *component, bool active)
  4186. {
  4187. struct snd_soc_card *card = component->card;
  4188. struct msm_asoc_mach_data *pdata =
  4189. snd_soc_card_get_drvdata(card);
  4190. if (!pdata->fsa_handle)
  4191. return false;
  4192. return fsa4480_switch_event(pdata->fsa_handle, FSA_MIC_GND_SWAP);
  4193. }
  4194. static bool msm_swap_gnd_mic(struct snd_soc_component *component, bool active)
  4195. {
  4196. int value = 0;
  4197. bool ret = false;
  4198. struct snd_soc_card *card;
  4199. struct msm_asoc_mach_data *pdata;
  4200. if (!component) {
  4201. pr_err("%s component is NULL\n", __func__);
  4202. return false;
  4203. }
  4204. card = component->card;
  4205. pdata = snd_soc_card_get_drvdata(card);
  4206. if (!pdata)
  4207. return false;
  4208. if (wcd_mbhc_cfg.enable_usbc_analog)
  4209. return msm_usbc_swap_gnd_mic(component, active);
  4210. /* if usbc is not defined, swap using us_euro_gpio_p */
  4211. if (pdata->us_euro_gpio_p) {
  4212. value = msm_cdc_pinctrl_get_state(
  4213. pdata->us_euro_gpio_p);
  4214. if (value)
  4215. msm_cdc_pinctrl_select_sleep_state(
  4216. pdata->us_euro_gpio_p);
  4217. else
  4218. msm_cdc_pinctrl_select_active_state(
  4219. pdata->us_euro_gpio_p);
  4220. dev_dbg(component->dev, "%s: swap select switch %d to %d\n",
  4221. __func__, value, !value);
  4222. ret = true;
  4223. }
  4224. return ret;
  4225. }
  4226. static int lahaina_tdm_snd_hw_params(struct snd_pcm_substream *substream,
  4227. struct snd_pcm_hw_params *params)
  4228. {
  4229. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4230. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4231. int ret = 0;
  4232. int slot_width = TDM_SLOT_WIDTH_BITS;
  4233. int channels, slots = TDM_MAX_SLOTS;
  4234. unsigned int slot_mask, rate, clk_freq;
  4235. unsigned int *slot_offset;
  4236. struct tdm_dev_config *config;
  4237. unsigned int path_dir = 0, interface = 0, channel_interface = 0;
  4238. pr_debug("%s: dai id = 0x%x\n", __func__, cpu_dai->id);
  4239. if (cpu_dai->id < AFE_PORT_ID_TDM_PORT_RANGE_START) {
  4240. pr_err("%s: dai id 0x%x not supported\n",
  4241. __func__, cpu_dai->id);
  4242. return -EINVAL;
  4243. }
  4244. /* RX or TX */
  4245. path_dir = cpu_dai->id % MAX_PATH;
  4246. /* PRI, SEC, TERT, QUAT, QUIN, ... */
  4247. interface = (cpu_dai->id - AFE_PORT_ID_TDM_PORT_RANGE_START)
  4248. / (MAX_PATH * TDM_PORT_MAX);
  4249. /* 0, 1, 2, .. 7 */
  4250. channel_interface =
  4251. ((cpu_dai->id - AFE_PORT_ID_TDM_PORT_RANGE_START) / MAX_PATH)
  4252. % TDM_PORT_MAX;
  4253. pr_debug("%s: path dir: %u, interface %u, channel interface %u\n",
  4254. __func__, path_dir, interface, channel_interface);
  4255. config = ((struct tdm_dev_config *) tdm_cfg[interface]) +
  4256. (path_dir * TDM_PORT_MAX) + channel_interface;
  4257. slot_offset = config->tdm_slot_offset;
  4258. if (path_dir)
  4259. channels = tdm_tx_cfg[interface][channel_interface].channels;
  4260. else
  4261. channels = tdm_rx_cfg[interface][channel_interface].channels;
  4262. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4263. /*2 slot config - bits 0 and 1 set for the first two slots */
  4264. slot_mask = 0x0000FFFF >> (16 - slots);
  4265. pr_debug("%s: tdm rx slot_width %d slots %d slot_mask %x\n",
  4266. __func__, slot_width, slots, slot_mask);
  4267. ret = snd_soc_dai_set_tdm_slot(cpu_dai, 0, slot_mask,
  4268. slots, slot_width);
  4269. if (ret < 0) {
  4270. pr_err("%s: failed to set tdm rx slot, err:%d\n",
  4271. __func__, ret);
  4272. goto end;
  4273. }
  4274. pr_debug("%s: tdm rx channels: %d\n", __func__, channels);
  4275. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4276. 0, NULL, channels, slot_offset);
  4277. if (ret < 0) {
  4278. pr_err("%s: failed to set tdm rx channel map, err:%d\n",
  4279. __func__, ret);
  4280. goto end;
  4281. }
  4282. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  4283. /*2 slot config - bits 0 and 1 set for the first two slots */
  4284. slot_mask = 0x0000FFFF >> (16 - slots);
  4285. pr_debug("%s: tdm tx slot_width %d slots %d slot_mask %x\n",
  4286. __func__, slot_width, slots, slot_mask);
  4287. ret = snd_soc_dai_set_tdm_slot(cpu_dai, slot_mask, 0,
  4288. slots, slot_width);
  4289. if (ret < 0) {
  4290. pr_err("%s: failed to set tdm tx slot, err:%d\n",
  4291. __func__, ret);
  4292. goto end;
  4293. }
  4294. pr_debug("%s: tdm tx channels: %d\n", __func__, channels);
  4295. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4296. channels, slot_offset, 0, NULL);
  4297. if (ret < 0) {
  4298. pr_err("%s: failed to set tdm tx channel map, err:%d\n",
  4299. __func__, ret);
  4300. goto end;
  4301. }
  4302. } else {
  4303. ret = -EINVAL;
  4304. pr_err("%s: invalid use case, err:%d\n",
  4305. __func__, ret);
  4306. goto end;
  4307. }
  4308. rate = params_rate(params);
  4309. clk_freq = rate * slot_width * slots;
  4310. ret = snd_soc_dai_set_sysclk(cpu_dai, 0, clk_freq, SND_SOC_CLOCK_OUT);
  4311. if (ret < 0)
  4312. pr_err("%s: failed to set tdm clk, err:%d\n",
  4313. __func__, ret);
  4314. end:
  4315. return ret;
  4316. }
  4317. static int msm_get_tdm_mode(u32 port_id)
  4318. {
  4319. int tdm_mode;
  4320. switch (port_id) {
  4321. case AFE_PORT_ID_PRIMARY_TDM_RX:
  4322. case AFE_PORT_ID_PRIMARY_TDM_TX:
  4323. tdm_mode = TDM_PRI;
  4324. break;
  4325. case AFE_PORT_ID_SECONDARY_TDM_RX:
  4326. case AFE_PORT_ID_SECONDARY_TDM_TX:
  4327. tdm_mode = TDM_SEC;
  4328. break;
  4329. case AFE_PORT_ID_TERTIARY_TDM_RX:
  4330. case AFE_PORT_ID_TERTIARY_TDM_TX:
  4331. tdm_mode = TDM_TERT;
  4332. break;
  4333. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  4334. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  4335. tdm_mode = TDM_QUAT;
  4336. break;
  4337. case AFE_PORT_ID_QUINARY_TDM_RX:
  4338. case AFE_PORT_ID_QUINARY_TDM_TX:
  4339. tdm_mode = TDM_QUIN;
  4340. break;
  4341. case AFE_PORT_ID_SENARY_TDM_RX:
  4342. case AFE_PORT_ID_SENARY_TDM_TX:
  4343. tdm_mode = TDM_SEN;
  4344. break;
  4345. default:
  4346. pr_err("%s: Invalid port id: %d\n", __func__, port_id);
  4347. tdm_mode = -EINVAL;
  4348. }
  4349. return tdm_mode;
  4350. }
  4351. static int lahaina_tdm_snd_startup(struct snd_pcm_substream *substream)
  4352. {
  4353. int ret = 0;
  4354. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4355. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4356. struct snd_soc_card *card = rtd->card;
  4357. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4358. int tdm_mode = msm_get_tdm_mode(cpu_dai->id);
  4359. if (tdm_mode >= TDM_INTERFACE_MAX || tdm_mode < 0) {
  4360. ret = -EINVAL;
  4361. pr_err("%s: Invalid TDM interface %d\n",
  4362. __func__, ret);
  4363. return ret;
  4364. }
  4365. if (pdata->mi2s_gpio_p[tdm_mode]) {
  4366. if (atomic_read(&(pdata->mi2s_gpio_ref_count[tdm_mode]))
  4367. == 0) {
  4368. ret = msm_cdc_pinctrl_select_active_state(
  4369. pdata->mi2s_gpio_p[tdm_mode]);
  4370. if (ret) {
  4371. pr_err("%s: TDM GPIO pinctrl set active failed with %d\n",
  4372. __func__, ret);
  4373. goto done;
  4374. }
  4375. }
  4376. atomic_inc(&(pdata->mi2s_gpio_ref_count[tdm_mode]));
  4377. }
  4378. done:
  4379. return ret;
  4380. }
  4381. static void lahaina_tdm_snd_shutdown(struct snd_pcm_substream *substream)
  4382. {
  4383. int ret = 0;
  4384. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4385. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4386. struct snd_soc_card *card = rtd->card;
  4387. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4388. int tdm_mode = msm_get_tdm_mode(cpu_dai->id);
  4389. if (tdm_mode >= TDM_INTERFACE_MAX || tdm_mode < 0) {
  4390. ret = -EINVAL;
  4391. pr_err("%s: Invalid TDM interface %d\n",
  4392. __func__, ret);
  4393. return;
  4394. }
  4395. if (pdata->mi2s_gpio_p[tdm_mode]) {
  4396. atomic_dec(&(pdata->mi2s_gpio_ref_count[tdm_mode]));
  4397. if (atomic_read(&(pdata->mi2s_gpio_ref_count[tdm_mode]))
  4398. == 0) {
  4399. ret = msm_cdc_pinctrl_select_sleep_state(
  4400. pdata->mi2s_gpio_p[tdm_mode]);
  4401. if (ret)
  4402. pr_err("%s: TDM GPIO pinctrl set sleep failed with %d\n",
  4403. __func__, ret);
  4404. }
  4405. }
  4406. }
  4407. static int lahaina_aux_snd_startup(struct snd_pcm_substream *substream)
  4408. {
  4409. int ret = 0;
  4410. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4411. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4412. struct snd_soc_card *card = rtd->card;
  4413. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4414. u32 aux_mode = cpu_dai->id - 1;
  4415. if (aux_mode >= AUX_PCM_MAX) {
  4416. ret = -EINVAL;
  4417. pr_err("%s: Invalid AUX interface %d\n",
  4418. __func__, ret);
  4419. return ret;
  4420. }
  4421. if (pdata->mi2s_gpio_p[aux_mode]) {
  4422. if (atomic_read(&(pdata->mi2s_gpio_ref_count[aux_mode]))
  4423. == 0) {
  4424. ret = msm_cdc_pinctrl_select_active_state(
  4425. pdata->mi2s_gpio_p[aux_mode]);
  4426. if (ret) {
  4427. pr_err("%s: AUX GPIO pinctrl set active failed with %d\n",
  4428. __func__, ret);
  4429. goto done;
  4430. }
  4431. }
  4432. atomic_inc(&(pdata->mi2s_gpio_ref_count[aux_mode]));
  4433. }
  4434. done:
  4435. return ret;
  4436. }
  4437. static void lahaina_aux_snd_shutdown(struct snd_pcm_substream *substream)
  4438. {
  4439. int ret = 0;
  4440. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4441. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4442. struct snd_soc_card *card = rtd->card;
  4443. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4444. u32 aux_mode = cpu_dai->id - 1;
  4445. if (aux_mode >= AUX_PCM_MAX) {
  4446. pr_err("%s: Invalid AUX interface %d\n",
  4447. __func__, ret);
  4448. return;
  4449. }
  4450. if (pdata->mi2s_gpio_p[aux_mode]) {
  4451. atomic_dec(&(pdata->mi2s_gpio_ref_count[aux_mode]));
  4452. if (atomic_read(&(pdata->mi2s_gpio_ref_count[aux_mode]))
  4453. == 0) {
  4454. ret = msm_cdc_pinctrl_select_sleep_state(
  4455. pdata->mi2s_gpio_p[aux_mode]);
  4456. if (ret)
  4457. pr_err("%s: AUX GPIO pinctrl set sleep failed with %d\n",
  4458. __func__, ret);
  4459. }
  4460. }
  4461. }
  4462. static int msm_snd_cdc_dma_startup(struct snd_pcm_substream *substream)
  4463. {
  4464. int ret = 0;
  4465. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4466. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4467. switch (dai_link->id) {
  4468. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  4469. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  4470. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  4471. ret = lahaina_send_island_va_config(dai_link->id);
  4472. if (ret)
  4473. pr_err("%s: send island va cfg failed, err: %d\n",
  4474. __func__, ret);
  4475. break;
  4476. default:
  4477. ret = lahaina_send_power_mode(dai_link->id);
  4478. if (ret)
  4479. pr_err("%s: send power mode failed, err: %d\n",
  4480. __func__, ret);
  4481. break;
  4482. }
  4483. return ret;
  4484. }
  4485. static int msm_snd_cdc_dma_hw_params(struct snd_pcm_substream *substream,
  4486. struct snd_pcm_hw_params *params)
  4487. {
  4488. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4489. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4490. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4491. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4492. int ret = 0;
  4493. u32 rx_ch_cdc_dma, tx_ch_cdc_dma;
  4494. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  4495. u32 user_set_tx_ch = 0;
  4496. u32 user_set_rx_ch = 0;
  4497. u32 ch_id;
  4498. ret = snd_soc_dai_get_channel_map(codec_dai,
  4499. &tx_ch_cnt, &tx_ch_cdc_dma, &rx_ch_cnt,
  4500. &rx_ch_cdc_dma);
  4501. if (ret < 0) {
  4502. pr_err("%s: failed to get codec chan map, err:%d\n",
  4503. __func__, ret);
  4504. goto err;
  4505. }
  4506. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4507. switch (dai_link->id) {
  4508. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0:
  4509. case MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1:
  4510. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_0:
  4511. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_1:
  4512. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_2:
  4513. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_3:
  4514. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_4:
  4515. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_5:
  4516. case MSM_BACKEND_DAI_RX_CDC_DMA_RX_6:
  4517. {
  4518. ch_id = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4519. pr_debug("%s: id %d rx_ch=%d\n", __func__,
  4520. ch_id, cdc_dma_rx_cfg[ch_id].channels);
  4521. user_set_rx_ch = cdc_dma_rx_cfg[ch_id].channels;
  4522. ret = snd_soc_dai_set_channel_map(cpu_dai, 0, 0,
  4523. user_set_rx_ch, &rx_ch_cdc_dma);
  4524. if (ret < 0) {
  4525. pr_err("%s: failed to set cpu chan map, err:%d\n",
  4526. __func__, ret);
  4527. goto err;
  4528. }
  4529. }
  4530. break;
  4531. }
  4532. } else {
  4533. switch (dai_link->id) {
  4534. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0:
  4535. {
  4536. user_set_tx_ch = msm_vi_feed_tx_ch;
  4537. }
  4538. break;
  4539. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1:
  4540. case MSM_BACKEND_DAI_WSA_CDC_DMA_TX_2:
  4541. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_0:
  4542. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_3:
  4543. case MSM_BACKEND_DAI_TX_CDC_DMA_TX_4:
  4544. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_0:
  4545. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_1:
  4546. case MSM_BACKEND_DAI_VA_CDC_DMA_TX_2:
  4547. {
  4548. ch_id = msm_cdc_dma_get_idx_from_beid(dai_link->id);
  4549. pr_debug("%s: id %d tx_ch=%d\n", __func__,
  4550. ch_id, cdc_dma_tx_cfg[ch_id].channels);
  4551. user_set_tx_ch = cdc_dma_tx_cfg[ch_id].channels;
  4552. }
  4553. break;
  4554. }
  4555. ret = snd_soc_dai_set_channel_map(cpu_dai, user_set_tx_ch,
  4556. &tx_ch_cdc_dma, 0, 0);
  4557. if (ret < 0) {
  4558. pr_err("%s: failed to set cpu chan map, err:%d\n",
  4559. __func__, ret);
  4560. goto err;
  4561. }
  4562. }
  4563. err:
  4564. return ret;
  4565. }
  4566. static int msm_fe_qos_prepare(struct snd_pcm_substream *substream)
  4567. {
  4568. (void)substream;
  4569. qos_client_active_cnt++;
  4570. if (qos_client_active_cnt == 1)
  4571. msm_audio_update_qos_request(MSM_LL_QOS_VALUE);
  4572. return 0;
  4573. }
  4574. static void msm_fe_qos_shutdown(struct snd_pcm_substream *substream)
  4575. {
  4576. (void)substream;
  4577. if (qos_client_active_cnt > 0)
  4578. qos_client_active_cnt--;
  4579. if (qos_client_active_cnt == 0)
  4580. msm_audio_update_qos_request(PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE);
  4581. }
  4582. void mi2s_disable_audio_vote(struct snd_pcm_substream *substream)
  4583. {
  4584. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4585. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4586. int index = cpu_dai->id;
  4587. struct snd_soc_card *card = rtd->card;
  4588. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4589. int sample_rate = 0;
  4590. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4591. sample_rate = mi2s_rx_cfg[index].sample_rate;
  4592. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  4593. sample_rate = mi2s_tx_cfg[index].sample_rate;
  4594. } else {
  4595. pr_err("%s: invalid stream %d\n", __func__, substream->stream);
  4596. return;
  4597. }
  4598. if (IS_MSM_INTERFACE_MI2S(index) && IS_FRACTIONAL(sample_rate)) {
  4599. if (pdata->lpass_audio_hw_vote != NULL) {
  4600. if (--pdata->core_audio_vote_count == 0) {
  4601. clk_disable_unprepare(
  4602. pdata->lpass_audio_hw_vote);
  4603. } else if (pdata->core_audio_vote_count < 0) {
  4604. pr_err("%s: audio vote mismatch\n", __func__);
  4605. pdata->core_audio_vote_count = 0;
  4606. }
  4607. } else {
  4608. pr_err("%s: Invalid lpass audio hw node\n", __func__);
  4609. }
  4610. }
  4611. }
  4612. static int msm_mi2s_snd_startup(struct snd_pcm_substream *substream)
  4613. {
  4614. int ret = 0;
  4615. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4616. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4617. int index = cpu_dai->id;
  4618. unsigned int fmt = SND_SOC_DAIFMT_CBS_CFS;
  4619. struct snd_soc_card *card = rtd->card;
  4620. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4621. int sample_rate = 0;
  4622. dev_dbg(rtd->card->dev,
  4623. "%s: substream = %s stream = %d, dai name %s, dai ID %d\n",
  4624. __func__, substream->name, substream->stream,
  4625. cpu_dai->name, cpu_dai->id);
  4626. if (index < PRIM_MI2S || index >= MI2S_MAX) {
  4627. ret = -EINVAL;
  4628. dev_err(rtd->card->dev,
  4629. "%s: CPU DAI id (%d) out of range\n",
  4630. __func__, cpu_dai->id);
  4631. goto err;
  4632. }
  4633. /*
  4634. * Mutex protection in case the same MI2S
  4635. * interface using for both TX and RX so
  4636. * that the same clock won't be enable twice.
  4637. */
  4638. mutex_lock(&mi2s_intf_conf[index].lock);
  4639. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  4640. sample_rate = mi2s_rx_cfg[index].sample_rate;
  4641. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  4642. sample_rate = mi2s_tx_cfg[index].sample_rate;
  4643. } else {
  4644. pr_err("%s: invalid stream %d\n", __func__, substream->stream);
  4645. ret = -EINVAL;
  4646. goto vote_err;
  4647. }
  4648. if (IS_MSM_INTERFACE_MI2S(index) && IS_FRACTIONAL(sample_rate)) {
  4649. if (pdata->lpass_audio_hw_vote == NULL) {
  4650. dev_err(rtd->card->dev, "%s: Invalid lpass audio hw node\n",
  4651. __func__);
  4652. ret = -EINVAL;
  4653. goto vote_err;
  4654. }
  4655. if (pdata->core_audio_vote_count == 0) {
  4656. ret = clk_prepare_enable(pdata->lpass_audio_hw_vote);
  4657. if (ret < 0) {
  4658. dev_err(rtd->card->dev, "%s: audio vote error\n",
  4659. __func__);
  4660. goto vote_err;
  4661. }
  4662. }
  4663. pdata->core_audio_vote_count++;
  4664. }
  4665. if (++mi2s_intf_conf[index].ref_cnt == 1) {
  4666. /* Check if msm needs to provide the clock to the interface */
  4667. if (!mi2s_intf_conf[index].msm_is_mi2s_master) {
  4668. mi2s_clk[index].clk_id = mi2s_ebit_clk[index];
  4669. fmt = SND_SOC_DAIFMT_CBM_CFM;
  4670. }
  4671. ret = msm_mi2s_set_sclk(substream, true);
  4672. if (ret < 0) {
  4673. dev_err(rtd->card->dev,
  4674. "%s: afe lpass clock failed to enable MI2S clock, err:%d\n",
  4675. __func__, ret);
  4676. goto clean_up;
  4677. }
  4678. ret = snd_soc_dai_set_fmt(cpu_dai, fmt);
  4679. if (ret < 0) {
  4680. pr_err("%s: set fmt cpu dai failed for MI2S (%d), err:%d\n",
  4681. __func__, index, ret);
  4682. goto clk_off;
  4683. }
  4684. if (pdata->mi2s_gpio_p[index]) {
  4685. if (atomic_read(&(pdata->mi2s_gpio_ref_count[index]))
  4686. == 0) {
  4687. ret = msm_cdc_pinctrl_select_active_state(
  4688. pdata->mi2s_gpio_p[index]);
  4689. if (ret) {
  4690. pr_err("%s: MI2S GPIO pinctrl set active failed with %d\n",
  4691. __func__, ret);
  4692. goto clk_off;
  4693. }
  4694. }
  4695. atomic_inc(&(pdata->mi2s_gpio_ref_count[index]));
  4696. }
  4697. }
  4698. clk_off:
  4699. if (ret < 0)
  4700. msm_mi2s_set_sclk(substream, false);
  4701. clean_up:
  4702. if (ret < 0) {
  4703. mi2s_intf_conf[index].ref_cnt--;
  4704. mi2s_disable_audio_vote(substream);
  4705. }
  4706. vote_err:
  4707. mutex_unlock(&mi2s_intf_conf[index].lock);
  4708. err:
  4709. return ret;
  4710. }
  4711. static void msm_mi2s_snd_shutdown(struct snd_pcm_substream *substream)
  4712. {
  4713. int ret = 0;
  4714. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4715. int index = rtd->cpu_dai->id;
  4716. struct snd_soc_card *card = rtd->card;
  4717. struct msm_asoc_mach_data *pdata = snd_soc_card_get_drvdata(card);
  4718. pr_debug("%s(): substream = %s stream = %d\n", __func__,
  4719. substream->name, substream->stream);
  4720. if (index < PRIM_MI2S || index >= MI2S_MAX) {
  4721. pr_err("%s:invalid MI2S DAI(%d)\n", __func__, index);
  4722. return;
  4723. }
  4724. mutex_lock(&mi2s_intf_conf[index].lock);
  4725. if (--mi2s_intf_conf[index].ref_cnt == 0) {
  4726. if (pdata->mi2s_gpio_p[index]) {
  4727. atomic_dec(&(pdata->mi2s_gpio_ref_count[index]));
  4728. if (atomic_read(&(pdata->mi2s_gpio_ref_count[index]))
  4729. == 0) {
  4730. ret = msm_cdc_pinctrl_select_sleep_state(
  4731. pdata->mi2s_gpio_p[index]);
  4732. if (ret)
  4733. pr_err("%s: MI2S GPIO pinctrl set sleep failed with %d\n",
  4734. __func__, ret);
  4735. }
  4736. }
  4737. ret = msm_mi2s_set_sclk(substream, false);
  4738. if (ret < 0)
  4739. pr_err("%s:clock disable failed for MI2S (%d); ret=%d\n",
  4740. __func__, index, ret);
  4741. }
  4742. mi2s_disable_audio_vote(substream);
  4743. mutex_unlock(&mi2s_intf_conf[index].lock);
  4744. }
  4745. static int msm_wcn_hw_params_lito(struct snd_pcm_substream *substream,
  4746. struct snd_pcm_hw_params *params)
  4747. {
  4748. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4749. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4750. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4751. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4752. u32 rx_ch[WCN_CDC_SLIM_RX_CH_MAX], tx_ch[WCN_CDC_SLIM_TX_CH_MAX_LITO];
  4753. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  4754. int ret = 0;
  4755. dev_dbg(rtd->dev, "%s: %s_tx_dai_id_%d\n", __func__,
  4756. codec_dai->name, codec_dai->id);
  4757. ret = snd_soc_dai_get_channel_map(codec_dai,
  4758. &tx_ch_cnt, tx_ch, &rx_ch_cnt, rx_ch);
  4759. if (ret) {
  4760. dev_err(rtd->dev,
  4761. "%s: failed to get BTFM codec chan map\n, err:%d\n",
  4762. __func__, ret);
  4763. goto err;
  4764. }
  4765. dev_dbg(rtd->dev, "%s: tx_ch_cnt(%d) BE id %d\n",
  4766. __func__, tx_ch_cnt, dai_link->id);
  4767. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4768. tx_ch_cnt, tx_ch, rx_ch_cnt, rx_ch);
  4769. if (ret)
  4770. dev_err(rtd->dev, "%s: failed to set cpu chan map, err:%d\n",
  4771. __func__, ret);
  4772. err:
  4773. return ret;
  4774. }
  4775. static int msm_wcn_hw_params(struct snd_pcm_substream *substream,
  4776. struct snd_pcm_hw_params *params)
  4777. {
  4778. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  4779. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4780. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  4781. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  4782. u32 rx_ch[WCN_CDC_SLIM_RX_CH_MAX], tx_ch[WCN_CDC_SLIM_TX_CH_MAX];
  4783. u32 rx_ch_cnt = 0, tx_ch_cnt = 0;
  4784. int ret = 0;
  4785. dev_dbg(rtd->dev, "%s: %s_tx_dai_id_%d\n", __func__,
  4786. codec_dai->name, codec_dai->id);
  4787. ret = snd_soc_dai_get_channel_map(codec_dai,
  4788. &tx_ch_cnt, tx_ch, &rx_ch_cnt, rx_ch);
  4789. if (ret) {
  4790. dev_err(rtd->dev,
  4791. "%s: failed to get BTFM codec chan map\n, err:%d\n",
  4792. __func__, ret);
  4793. goto err;
  4794. }
  4795. dev_dbg(rtd->dev, "%s: tx_ch_cnt(%d) BE id %d\n",
  4796. __func__, tx_ch_cnt, dai_link->id);
  4797. ret = snd_soc_dai_set_channel_map(cpu_dai,
  4798. tx_ch_cnt, tx_ch, rx_ch_cnt, rx_ch);
  4799. if (ret)
  4800. dev_err(rtd->dev, "%s: failed to set cpu chan map, err:%d\n",
  4801. __func__, ret);
  4802. err:
  4803. return ret;
  4804. }
  4805. static struct snd_soc_ops lahaina_aux_be_ops = {
  4806. .startup = lahaina_aux_snd_startup,
  4807. .shutdown = lahaina_aux_snd_shutdown
  4808. };
  4809. static struct snd_soc_ops lahaina_tdm_be_ops = {
  4810. .hw_params = lahaina_tdm_snd_hw_params,
  4811. .startup = lahaina_tdm_snd_startup,
  4812. .shutdown = lahaina_tdm_snd_shutdown
  4813. };
  4814. static struct snd_soc_ops msm_mi2s_be_ops = {
  4815. .startup = msm_mi2s_snd_startup,
  4816. .shutdown = msm_mi2s_snd_shutdown,
  4817. };
  4818. static struct snd_soc_ops msm_fe_qos_ops = {
  4819. .prepare = msm_fe_qos_prepare,
  4820. .shutdown = msm_fe_qos_shutdown,
  4821. };
  4822. static struct snd_soc_ops msm_cdc_dma_be_ops = {
  4823. .startup = msm_snd_cdc_dma_startup,
  4824. .hw_params = msm_snd_cdc_dma_hw_params,
  4825. };
  4826. static struct snd_soc_ops msm_wcn_ops = {
  4827. .hw_params = msm_wcn_hw_params,
  4828. };
  4829. static struct snd_soc_ops msm_wcn_ops_lito = {
  4830. .hw_params = msm_wcn_hw_params_lito,
  4831. };
  4832. static int msm_dmic_event(struct snd_soc_dapm_widget *w,
  4833. struct snd_kcontrol *kcontrol, int event)
  4834. {
  4835. struct msm_asoc_mach_data *pdata = NULL;
  4836. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  4837. int ret = 0;
  4838. u32 dmic_idx;
  4839. int *dmic_gpio_cnt;
  4840. struct device_node *dmic_gpio;
  4841. char *wname;
  4842. wname = strpbrk(w->name, "012345");
  4843. if (!wname) {
  4844. dev_err(component->dev, "%s: widget not found\n", __func__);
  4845. return -EINVAL;
  4846. }
  4847. ret = kstrtouint(wname, 10, &dmic_idx);
  4848. if (ret < 0) {
  4849. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  4850. __func__);
  4851. return -EINVAL;
  4852. }
  4853. pdata = snd_soc_card_get_drvdata(component->card);
  4854. switch (dmic_idx) {
  4855. case 0:
  4856. case 1:
  4857. dmic_gpio_cnt = &dmic_0_1_gpio_cnt;
  4858. dmic_gpio = pdata->dmic01_gpio_p;
  4859. break;
  4860. case 2:
  4861. case 3:
  4862. dmic_gpio_cnt = &dmic_2_3_gpio_cnt;
  4863. dmic_gpio = pdata->dmic23_gpio_p;
  4864. break;
  4865. case 4:
  4866. case 5:
  4867. dmic_gpio_cnt = &dmic_4_5_gpio_cnt;
  4868. dmic_gpio = pdata->dmic45_gpio_p;
  4869. break;
  4870. default:
  4871. dev_err(component->dev, "%s: Invalid DMIC Selection\n",
  4872. __func__);
  4873. return -EINVAL;
  4874. }
  4875. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_gpio_cnt %d\n",
  4876. __func__, event, dmic_idx, *dmic_gpio_cnt);
  4877. switch (event) {
  4878. case SND_SOC_DAPM_PRE_PMU:
  4879. (*dmic_gpio_cnt)++;
  4880. if (*dmic_gpio_cnt == 1) {
  4881. ret = msm_cdc_pinctrl_select_active_state(
  4882. dmic_gpio);
  4883. if (ret < 0) {
  4884. pr_err("%s: gpio set cannot be activated %sd",
  4885. __func__, "dmic_gpio");
  4886. return ret;
  4887. }
  4888. }
  4889. break;
  4890. case SND_SOC_DAPM_POST_PMD:
  4891. (*dmic_gpio_cnt)--;
  4892. if (*dmic_gpio_cnt == 0) {
  4893. ret = msm_cdc_pinctrl_select_sleep_state(
  4894. dmic_gpio);
  4895. if (ret < 0) {
  4896. pr_err("%s: gpio set cannot be de-activated %sd",
  4897. __func__, "dmic_gpio");
  4898. return ret;
  4899. }
  4900. }
  4901. break;
  4902. default:
  4903. pr_err("%s: invalid DAPM event %d\n", __func__, event);
  4904. return -EINVAL;
  4905. }
  4906. return 0;
  4907. }
  4908. static const struct snd_soc_dapm_widget msm_int_dapm_widgets[] = {
  4909. SND_SOC_DAPM_MIC("Analog Mic1", NULL),
  4910. SND_SOC_DAPM_MIC("Analog Mic2", NULL),
  4911. SND_SOC_DAPM_MIC("Analog Mic3", NULL),
  4912. SND_SOC_DAPM_MIC("Analog Mic4", NULL),
  4913. SND_SOC_DAPM_MIC("Analog Mic5", NULL),
  4914. SND_SOC_DAPM_MIC("Digital Mic0", msm_dmic_event),
  4915. SND_SOC_DAPM_MIC("Digital Mic1", msm_dmic_event),
  4916. SND_SOC_DAPM_MIC("Digital Mic2", msm_dmic_event),
  4917. SND_SOC_DAPM_MIC("Digital Mic3", msm_dmic_event),
  4918. SND_SOC_DAPM_MIC("Digital Mic4", msm_dmic_event),
  4919. SND_SOC_DAPM_MIC("Digital Mic5", msm_dmic_event),
  4920. SND_SOC_DAPM_MIC("Digital Mic6", NULL),
  4921. SND_SOC_DAPM_MIC("Digital Mic7", NULL),
  4922. };
  4923. static int msm_wcn_init(struct snd_soc_pcm_runtime *rtd)
  4924. {
  4925. unsigned int rx_ch[WCN_CDC_SLIM_RX_CH_MAX] = {157, 158};
  4926. unsigned int tx_ch[WCN_CDC_SLIM_TX_CH_MAX] = {159, 160};
  4927. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4928. return snd_soc_dai_set_channel_map(codec_dai, ARRAY_SIZE(tx_ch),
  4929. tx_ch, ARRAY_SIZE(rx_ch), rx_ch);
  4930. }
  4931. static int msm_wcn_init_lito(struct snd_soc_pcm_runtime *rtd)
  4932. {
  4933. unsigned int rx_ch[WCN_CDC_SLIM_RX_CH_MAX] = {157, 158};
  4934. unsigned int tx_ch[WCN_CDC_SLIM_TX_CH_MAX_LITO] = {159, 160, 161};
  4935. struct snd_soc_dai *codec_dai = rtd->codec_dai;
  4936. return snd_soc_dai_set_channel_map(codec_dai, ARRAY_SIZE(tx_ch),
  4937. tx_ch, ARRAY_SIZE(rx_ch), rx_ch);
  4938. }
  4939. static struct snd_info_entry *msm_snd_info_create_subdir(struct module *mod,
  4940. const char *name,
  4941. struct snd_info_entry *parent)
  4942. {
  4943. struct snd_info_entry *entry;
  4944. entry = snd_info_create_module_entry(mod, name, parent);
  4945. if (!entry)
  4946. return NULL;
  4947. entry->mode = S_IFDIR | 0555;
  4948. if (snd_info_register(entry) < 0) {
  4949. snd_info_free_entry(entry);
  4950. return NULL;
  4951. }
  4952. return entry;
  4953. }
  4954. static void *def_wcd_mbhc_cal(void)
  4955. {
  4956. void *wcd_mbhc_cal;
  4957. struct wcd_mbhc_btn_detect_cfg *btn_cfg;
  4958. u16 *btn_high;
  4959. wcd_mbhc_cal = kzalloc(WCD_MBHC_CAL_SIZE(WCD_MBHC_DEF_BUTTONS,
  4960. WCD9XXX_MBHC_DEF_RLOADS), GFP_KERNEL);
  4961. if (!wcd_mbhc_cal)
  4962. return NULL;
  4963. WCD_MBHC_CAL_PLUG_TYPE_PTR(wcd_mbhc_cal)->v_hs_max = WCD_MBHC_HS_V_MAX;
  4964. WCD_MBHC_CAL_BTN_DET_PTR(wcd_mbhc_cal)->num_btn = WCD_MBHC_DEF_BUTTONS;
  4965. btn_cfg = WCD_MBHC_CAL_BTN_DET_PTR(wcd_mbhc_cal);
  4966. btn_high = ((void *)&btn_cfg->_v_btn_low) +
  4967. (sizeof(btn_cfg->_v_btn_low[0]) * btn_cfg->num_btn);
  4968. btn_high[0] = 75;
  4969. btn_high[1] = 150;
  4970. btn_high[2] = 237;
  4971. btn_high[3] = 500;
  4972. btn_high[4] = 500;
  4973. btn_high[5] = 500;
  4974. btn_high[6] = 500;
  4975. btn_high[7] = 500;
  4976. return wcd_mbhc_cal;
  4977. }
  4978. /* Digital audio interface glue - connects codec <---> CPU */
  4979. static struct snd_soc_dai_link msm_common_dai_links[] = {
  4980. /* FrontEnd DAI Links */
  4981. {/* hw:x,0 */
  4982. .name = MSM_DAILINK_NAME(Media1),
  4983. .stream_name = "MultiMedia1",
  4984. .dynamic = 1,
  4985. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  4986. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  4987. #endif /* CONFIG_AUDIO_QGKI */
  4988. .dpcm_playback = 1,
  4989. .dpcm_capture = 1,
  4990. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  4991. SND_SOC_DPCM_TRIGGER_POST},
  4992. .ignore_suspend = 1,
  4993. /* this dainlink has playback support */
  4994. .ignore_pmdown_time = 1,
  4995. .id = MSM_FRONTEND_DAI_MULTIMEDIA1,
  4996. SND_SOC_DAILINK_REG(multimedia1),
  4997. },
  4998. {/* hw:x,1 */
  4999. .name = MSM_DAILINK_NAME(Media2),
  5000. .stream_name = "MultiMedia2",
  5001. .dynamic = 1,
  5002. .dpcm_playback = 1,
  5003. .dpcm_capture = 1,
  5004. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5005. SND_SOC_DPCM_TRIGGER_POST},
  5006. .ignore_suspend = 1,
  5007. /* this dainlink has playback support */
  5008. .ignore_pmdown_time = 1,
  5009. .id = MSM_FRONTEND_DAI_MULTIMEDIA2,
  5010. SND_SOC_DAILINK_REG(multimedia2),
  5011. },
  5012. {/* hw:x,2 */
  5013. .name = "VoiceMMode1",
  5014. .stream_name = "VoiceMMode1",
  5015. .dynamic = 1,
  5016. .dpcm_playback = 1,
  5017. .dpcm_capture = 1,
  5018. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5019. SND_SOC_DPCM_TRIGGER_POST},
  5020. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5021. .ignore_suspend = 1,
  5022. .ignore_pmdown_time = 1,
  5023. .id = MSM_FRONTEND_DAI_VOICEMMODE1,
  5024. SND_SOC_DAILINK_REG(voicemmode1),
  5025. },
  5026. {/* hw:x,3 */
  5027. .name = "MSM VoIP",
  5028. .stream_name = "VoIP",
  5029. .dynamic = 1,
  5030. .dpcm_playback = 1,
  5031. .dpcm_capture = 1,
  5032. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5033. SND_SOC_DPCM_TRIGGER_POST},
  5034. .ignore_suspend = 1,
  5035. /* this dainlink has playback support */
  5036. .ignore_pmdown_time = 1,
  5037. .id = MSM_FRONTEND_DAI_VOIP,
  5038. SND_SOC_DAILINK_REG(msmvoip),
  5039. },
  5040. {/* hw:x,4 */
  5041. .name = MSM_DAILINK_NAME(ULL),
  5042. .stream_name = "MultiMedia3",
  5043. .dynamic = 1,
  5044. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5045. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5046. #endif /* CONFIG_AUDIO_QGKI */
  5047. .dpcm_playback = 1,
  5048. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5049. SND_SOC_DPCM_TRIGGER_POST},
  5050. .ignore_suspend = 1,
  5051. /* this dainlink has playback support */
  5052. .ignore_pmdown_time = 1,
  5053. .id = MSM_FRONTEND_DAI_MULTIMEDIA3,
  5054. SND_SOC_DAILINK_REG(multimedia3),
  5055. },
  5056. {/* hw:x,5 */
  5057. .name = "MSM AFE-PCM RX",
  5058. .stream_name = "AFE-PROXY RX",
  5059. .dpcm_playback = 1,
  5060. .ignore_suspend = 1,
  5061. /* this dainlink has playback support */
  5062. .ignore_pmdown_time = 1,
  5063. SND_SOC_DAILINK_REG(afepcm_rx),
  5064. },
  5065. {/* hw:x,6 */
  5066. .name = "MSM AFE-PCM TX",
  5067. .stream_name = "AFE-PROXY TX",
  5068. .dpcm_capture = 1,
  5069. .ignore_suspend = 1,
  5070. SND_SOC_DAILINK_REG(afepcm_tx),
  5071. },
  5072. {/* hw:x,7 */
  5073. .name = MSM_DAILINK_NAME(Compress1),
  5074. .stream_name = "Compress1",
  5075. .dynamic = 1,
  5076. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5077. .async_ops = ASYNC_DPCM_SND_SOC_HW_PARAMS,
  5078. #endif /* CONFIG_AUDIO_QGKI */
  5079. .dpcm_playback = 1,
  5080. .dpcm_capture = 1,
  5081. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5082. SND_SOC_DPCM_TRIGGER_POST},
  5083. .ignore_suspend = 1,
  5084. .ignore_pmdown_time = 1,
  5085. /* this dainlink has playback support */
  5086. .id = MSM_FRONTEND_DAI_MULTIMEDIA4,
  5087. SND_SOC_DAILINK_REG(multimedia4),
  5088. },
  5089. /* Hostless PCM purpose */
  5090. {/* hw:x,8 */
  5091. .name = "AUXPCM Hostless",
  5092. .stream_name = "AUXPCM Hostless",
  5093. .dynamic = 1,
  5094. .dpcm_playback = 1,
  5095. .dpcm_capture = 1,
  5096. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5097. SND_SOC_DPCM_TRIGGER_POST},
  5098. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5099. .ignore_suspend = 1,
  5100. /* this dainlink has playback support */
  5101. .ignore_pmdown_time = 1,
  5102. SND_SOC_DAILINK_REG(auxpcm_hostless),
  5103. },
  5104. {/* hw:x,9 */
  5105. .name = MSM_DAILINK_NAME(LowLatency),
  5106. .stream_name = "MultiMedia5",
  5107. .dynamic = 1,
  5108. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5109. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5110. #endif /* CONFIG_AUDIO_QGKI */
  5111. .dpcm_playback = 1,
  5112. .dpcm_capture = 1,
  5113. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5114. SND_SOC_DPCM_TRIGGER_POST},
  5115. .ignore_suspend = 1,
  5116. /* this dainlink has playback support */
  5117. .ignore_pmdown_time = 1,
  5118. .id = MSM_FRONTEND_DAI_MULTIMEDIA5,
  5119. .ops = &msm_fe_qos_ops,
  5120. SND_SOC_DAILINK_REG(multimedia5),
  5121. },
  5122. {/* hw:x,10 */
  5123. .name = "Listen 1 Audio Service",
  5124. .stream_name = "Listen 1 Audio Service",
  5125. .dynamic = 1,
  5126. .dpcm_capture = 1,
  5127. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5128. SND_SOC_DPCM_TRIGGER_POST },
  5129. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5130. .ignore_suspend = 1,
  5131. .id = MSM_FRONTEND_DAI_LSM1,
  5132. SND_SOC_DAILINK_REG(listen1),
  5133. },
  5134. /* Multiple Tunnel instances */
  5135. {/* hw:x,11 */
  5136. .name = MSM_DAILINK_NAME(Compress2),
  5137. .stream_name = "Compress2",
  5138. .dynamic = 1,
  5139. .dpcm_playback = 1,
  5140. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5141. SND_SOC_DPCM_TRIGGER_POST},
  5142. .ignore_suspend = 1,
  5143. .ignore_pmdown_time = 1,
  5144. /* this dainlink has playback support */
  5145. .id = MSM_FRONTEND_DAI_MULTIMEDIA7,
  5146. SND_SOC_DAILINK_REG(multimedia7),
  5147. },
  5148. {/* hw:x,12 */
  5149. .name = MSM_DAILINK_NAME(MultiMedia10),
  5150. .stream_name = "MultiMedia10",
  5151. .dynamic = 1,
  5152. .dpcm_playback = 1,
  5153. .dpcm_capture = 1,
  5154. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5155. SND_SOC_DPCM_TRIGGER_POST},
  5156. .ignore_suspend = 1,
  5157. .ignore_pmdown_time = 1,
  5158. /* this dainlink has playback support */
  5159. .id = MSM_FRONTEND_DAI_MULTIMEDIA10,
  5160. SND_SOC_DAILINK_REG(multimedia10),
  5161. },
  5162. {/* hw:x,13 */
  5163. .name = MSM_DAILINK_NAME(ULL_NOIRQ),
  5164. .stream_name = "MM_NOIRQ",
  5165. .dynamic = 1,
  5166. .dpcm_playback = 1,
  5167. .dpcm_capture = 1,
  5168. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5169. SND_SOC_DPCM_TRIGGER_POST},
  5170. .ignore_suspend = 1,
  5171. .ignore_pmdown_time = 1,
  5172. /* this dainlink has playback support */
  5173. .id = MSM_FRONTEND_DAI_MULTIMEDIA8,
  5174. .ops = &msm_fe_qos_ops,
  5175. SND_SOC_DAILINK_REG(multimedia8),
  5176. },
  5177. /* HDMI Hostless */
  5178. {/* hw:x,14 */
  5179. .name = "HDMI_RX_HOSTLESS",
  5180. .stream_name = "HDMI_RX_HOSTLESS",
  5181. .dynamic = 1,
  5182. .dpcm_playback = 1,
  5183. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5184. SND_SOC_DPCM_TRIGGER_POST},
  5185. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5186. .ignore_suspend = 1,
  5187. .ignore_pmdown_time = 1,
  5188. SND_SOC_DAILINK_REG(hdmi_rx_hostless),
  5189. },
  5190. {/* hw:x,15 */
  5191. .name = "VoiceMMode2",
  5192. .stream_name = "VoiceMMode2",
  5193. .dynamic = 1,
  5194. .dpcm_playback = 1,
  5195. .dpcm_capture = 1,
  5196. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5197. SND_SOC_DPCM_TRIGGER_POST},
  5198. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5199. .ignore_suspend = 1,
  5200. .ignore_pmdown_time = 1,
  5201. .id = MSM_FRONTEND_DAI_VOICEMMODE2,
  5202. SND_SOC_DAILINK_REG(voicemmode2),
  5203. },
  5204. /* LSM FE */
  5205. {/* hw:x,16 */
  5206. .name = "Listen 2 Audio Service",
  5207. .stream_name = "Listen 2 Audio Service",
  5208. .dynamic = 1,
  5209. .dpcm_capture = 1,
  5210. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5211. SND_SOC_DPCM_TRIGGER_POST },
  5212. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5213. .ignore_suspend = 1,
  5214. .id = MSM_FRONTEND_DAI_LSM2,
  5215. SND_SOC_DAILINK_REG(listen2),
  5216. },
  5217. {/* hw:x,17 */
  5218. .name = "Listen 3 Audio Service",
  5219. .stream_name = "Listen 3 Audio Service",
  5220. .dynamic = 1,
  5221. .dpcm_capture = 1,
  5222. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5223. SND_SOC_DPCM_TRIGGER_POST },
  5224. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5225. .ignore_suspend = 1,
  5226. .id = MSM_FRONTEND_DAI_LSM3,
  5227. SND_SOC_DAILINK_REG(listen3),
  5228. },
  5229. {/* hw:x,18 */
  5230. .name = "Listen 4 Audio Service",
  5231. .stream_name = "Listen 4 Audio Service",
  5232. .dynamic = 1,
  5233. .dpcm_capture = 1,
  5234. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5235. SND_SOC_DPCM_TRIGGER_POST },
  5236. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5237. .ignore_suspend = 1,
  5238. .id = MSM_FRONTEND_DAI_LSM4,
  5239. SND_SOC_DAILINK_REG(listen4),
  5240. },
  5241. {/* hw:x,19 */
  5242. .name = "Listen 5 Audio Service",
  5243. .stream_name = "Listen 5 Audio Service",
  5244. .dynamic = 1,
  5245. .dpcm_capture = 1,
  5246. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5247. SND_SOC_DPCM_TRIGGER_POST },
  5248. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5249. .ignore_suspend = 1,
  5250. .id = MSM_FRONTEND_DAI_LSM5,
  5251. SND_SOC_DAILINK_REG(listen5),
  5252. },
  5253. {/* hw:x,20 */
  5254. .name = "Listen 6 Audio Service",
  5255. .stream_name = "Listen 6 Audio Service",
  5256. .dynamic = 1,
  5257. .dpcm_capture = 1,
  5258. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5259. SND_SOC_DPCM_TRIGGER_POST },
  5260. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5261. .ignore_suspend = 1,
  5262. .id = MSM_FRONTEND_DAI_LSM6,
  5263. SND_SOC_DAILINK_REG(listen6),
  5264. },
  5265. {/* hw:x,21 */
  5266. .name = "Listen 7 Audio Service",
  5267. .stream_name = "Listen 7 Audio Service",
  5268. .dynamic = 1,
  5269. .dpcm_capture = 1,
  5270. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5271. SND_SOC_DPCM_TRIGGER_POST },
  5272. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5273. .ignore_suspend = 1,
  5274. .id = MSM_FRONTEND_DAI_LSM7,
  5275. SND_SOC_DAILINK_REG(listen7),
  5276. },
  5277. {/* hw:x,22 */
  5278. .name = "Listen 8 Audio Service",
  5279. .stream_name = "Listen 8 Audio Service",
  5280. .dynamic = 1,
  5281. .dpcm_capture = 1,
  5282. .trigger = { SND_SOC_DPCM_TRIGGER_POST,
  5283. SND_SOC_DPCM_TRIGGER_POST },
  5284. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5285. .ignore_suspend = 1,
  5286. .id = MSM_FRONTEND_DAI_LSM8,
  5287. SND_SOC_DAILINK_REG(listen8),
  5288. },
  5289. {/* hw:x,23 */
  5290. .name = MSM_DAILINK_NAME(Media9),
  5291. .stream_name = "MultiMedia9",
  5292. .dynamic = 1,
  5293. .dpcm_playback = 1,
  5294. .dpcm_capture = 1,
  5295. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5296. SND_SOC_DPCM_TRIGGER_POST},
  5297. .ignore_suspend = 1,
  5298. /* this dainlink has playback support */
  5299. .ignore_pmdown_time = 1,
  5300. .id = MSM_FRONTEND_DAI_MULTIMEDIA9,
  5301. SND_SOC_DAILINK_REG(multimedia9),
  5302. },
  5303. {/* hw:x,24 */
  5304. .name = MSM_DAILINK_NAME(Compress4),
  5305. .stream_name = "Compress4",
  5306. .dynamic = 1,
  5307. .dpcm_playback = 1,
  5308. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5309. SND_SOC_DPCM_TRIGGER_POST},
  5310. .ignore_suspend = 1,
  5311. .ignore_pmdown_time = 1,
  5312. /* this dainlink has playback support */
  5313. .id = MSM_FRONTEND_DAI_MULTIMEDIA11,
  5314. SND_SOC_DAILINK_REG(multimedia11),
  5315. },
  5316. {/* hw:x,25 */
  5317. .name = MSM_DAILINK_NAME(Compress5),
  5318. .stream_name = "Compress5",
  5319. .dynamic = 1,
  5320. .dpcm_playback = 1,
  5321. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5322. SND_SOC_DPCM_TRIGGER_POST},
  5323. .ignore_suspend = 1,
  5324. .ignore_pmdown_time = 1,
  5325. /* this dainlink has playback support */
  5326. .id = MSM_FRONTEND_DAI_MULTIMEDIA12,
  5327. SND_SOC_DAILINK_REG(multimedia12),
  5328. },
  5329. {/* hw:x,26 */
  5330. .name = MSM_DAILINK_NAME(Compress6),
  5331. .stream_name = "Compress6",
  5332. .dynamic = 1,
  5333. .dpcm_playback = 1,
  5334. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5335. SND_SOC_DPCM_TRIGGER_POST},
  5336. .ignore_suspend = 1,
  5337. .ignore_pmdown_time = 1,
  5338. /* this dainlink has playback support */
  5339. .id = MSM_FRONTEND_DAI_MULTIMEDIA13,
  5340. SND_SOC_DAILINK_REG(multimedia13),
  5341. },
  5342. {/* hw:x,27 */
  5343. .name = MSM_DAILINK_NAME(Compress7),
  5344. .stream_name = "Compress7",
  5345. .dynamic = 1,
  5346. .dpcm_playback = 1,
  5347. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5348. SND_SOC_DPCM_TRIGGER_POST},
  5349. .ignore_suspend = 1,
  5350. .ignore_pmdown_time = 1,
  5351. /* this dainlink has playback support */
  5352. .id = MSM_FRONTEND_DAI_MULTIMEDIA14,
  5353. SND_SOC_DAILINK_REG(multimedia14),
  5354. },
  5355. {/* hw:x,28 */
  5356. .name = MSM_DAILINK_NAME(Compress8),
  5357. .stream_name = "Compress8",
  5358. .dynamic = 1,
  5359. .dpcm_playback = 1,
  5360. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5361. SND_SOC_DPCM_TRIGGER_POST},
  5362. .ignore_suspend = 1,
  5363. .ignore_pmdown_time = 1,
  5364. /* this dainlink has playback support */
  5365. .id = MSM_FRONTEND_DAI_MULTIMEDIA15,
  5366. SND_SOC_DAILINK_REG(multimedia15),
  5367. },
  5368. {/* hw:x,29 */
  5369. .name = MSM_DAILINK_NAME(ULL_NOIRQ_2),
  5370. .stream_name = "MM_NOIRQ_2",
  5371. .dynamic = 1,
  5372. .dpcm_playback = 1,
  5373. .dpcm_capture = 1,
  5374. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5375. SND_SOC_DPCM_TRIGGER_POST},
  5376. .ignore_suspend = 1,
  5377. .ignore_pmdown_time = 1,
  5378. /* this dainlink has playback support */
  5379. .id = MSM_FRONTEND_DAI_MULTIMEDIA16,
  5380. .ops = &msm_fe_qos_ops,
  5381. SND_SOC_DAILINK_REG(multimedia16),
  5382. },
  5383. {/* hw:x,30 */
  5384. .name = "CDC_DMA Hostless",
  5385. .stream_name = "CDC_DMA Hostless",
  5386. .dynamic = 1,
  5387. .dpcm_playback = 1,
  5388. .dpcm_capture = 1,
  5389. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5390. SND_SOC_DPCM_TRIGGER_POST},
  5391. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5392. .ignore_suspend = 1,
  5393. /* this dailink has playback support */
  5394. .ignore_pmdown_time = 1,
  5395. SND_SOC_DAILINK_REG(cdcdma_hostless),
  5396. },
  5397. {/* hw:x,31 */
  5398. .name = "TX3_CDC_DMA Hostless",
  5399. .stream_name = "TX3_CDC_DMA Hostless",
  5400. .dynamic = 1,
  5401. .dpcm_capture = 1,
  5402. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5403. SND_SOC_DPCM_TRIGGER_POST},
  5404. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5405. .ignore_suspend = 1,
  5406. SND_SOC_DAILINK_REG(tx3_cdcdma_hostless),
  5407. },
  5408. {/* hw:x,32 */
  5409. .name = "Tertiary MI2S TX_Hostless",
  5410. .stream_name = "Tertiary MI2S_TX Hostless Capture",
  5411. .dynamic = 1,
  5412. .dpcm_capture = 1,
  5413. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5414. SND_SOC_DPCM_TRIGGER_POST},
  5415. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5416. .ignore_suspend = 1,
  5417. .ignore_pmdown_time = 1,
  5418. SND_SOC_DAILINK_REG(tert_mi2s_tx_hostless),
  5419. },
  5420. };
  5421. static struct snd_soc_dai_link msm_bolero_fe_dai_links[] = {
  5422. {/* hw:x,33 */
  5423. .name = LPASS_BE_WSA_CDC_DMA_TX_0,
  5424. .stream_name = "WSA CDC DMA0 Capture",
  5425. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0,
  5426. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5427. .ignore_suspend = 1,
  5428. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5429. .ops = &msm_cdc_dma_be_ops,
  5430. SND_SOC_DAILINK_REG(wsa_cdcdma0_capture),
  5431. },
  5432. };
  5433. static struct snd_soc_dai_link msm_bolero_fe_stub_dai_links[] = {
  5434. {/* hw:x,33 */
  5435. .name = LPASS_BE_WSA_CDC_DMA_TX_0,
  5436. .stream_name = "WSA CDC DMA0 Capture",
  5437. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0,
  5438. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5439. .ignore_suspend = 1,
  5440. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5441. .ops = &msm_cdc_dma_be_ops,
  5442. SND_SOC_DAILINK_REG(wsa_cdcdma0_capture_stub),
  5443. },
  5444. };
  5445. static struct snd_soc_dai_link msm_common_misc_fe_dai_links[] = {
  5446. {/* hw:x,34 */
  5447. .name = MSM_DAILINK_NAME(ASM Loopback),
  5448. .stream_name = "MultiMedia6",
  5449. .dynamic = 1,
  5450. .dpcm_playback = 1,
  5451. .dpcm_capture = 1,
  5452. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5453. SND_SOC_DPCM_TRIGGER_POST},
  5454. .ignore_suspend = 1,
  5455. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5456. .ignore_pmdown_time = 1,
  5457. .id = MSM_FRONTEND_DAI_MULTIMEDIA6,
  5458. SND_SOC_DAILINK_REG(multimedia6),
  5459. },
  5460. {/* hw:x,35 */
  5461. .name = "USB Audio Hostless",
  5462. .stream_name = "USB Audio Hostless",
  5463. .dynamic = 1,
  5464. .dpcm_playback = 1,
  5465. .dpcm_capture = 1,
  5466. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5467. SND_SOC_DPCM_TRIGGER_POST},
  5468. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5469. .ignore_suspend = 1,
  5470. .ignore_pmdown_time = 1,
  5471. SND_SOC_DAILINK_REG(usbaudio_hostless),
  5472. },
  5473. {/* hw:x,36 */
  5474. .name = "SLIMBUS_7 Hostless",
  5475. .stream_name = "SLIMBUS_7 Hostless",
  5476. .dynamic = 1,
  5477. .dpcm_capture = 1,
  5478. .dpcm_playback = 1,
  5479. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5480. SND_SOC_DPCM_TRIGGER_POST},
  5481. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5482. .ignore_suspend = 1,
  5483. .ignore_pmdown_time = 1,
  5484. SND_SOC_DAILINK_REG(slimbus7_hostless),
  5485. },
  5486. {/* hw:x,37 */
  5487. .name = "Compress Capture",
  5488. .stream_name = "Compress9",
  5489. .dynamic = 1,
  5490. .dpcm_capture = 1,
  5491. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5492. SND_SOC_DPCM_TRIGGER_POST},
  5493. .ignore_suspend = 1,
  5494. .ignore_pmdown_time = 1,
  5495. .id = MSM_FRONTEND_DAI_MULTIMEDIA17,
  5496. SND_SOC_DAILINK_REG(multimedia17),
  5497. },
  5498. {/* hw:x,38 */
  5499. .name = "SLIMBUS_8 Hostless",
  5500. .stream_name = "SLIMBUS_8 Hostless",
  5501. .dynamic = 1,
  5502. .dpcm_capture = 1,
  5503. .dpcm_playback = 1,
  5504. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5505. SND_SOC_DPCM_TRIGGER_POST},
  5506. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5507. .ignore_suspend = 1,
  5508. .ignore_pmdown_time = 1,
  5509. SND_SOC_DAILINK_REG(slimbus8_hostless),
  5510. },
  5511. {/* hw:x,39 */
  5512. .name = LPASS_BE_TX_CDC_DMA_TX_5,
  5513. .stream_name = "TX CDC DMA5 Capture",
  5514. .id = MSM_BACKEND_DAI_TX_CDC_DMA_TX_5,
  5515. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5516. .ignore_suspend = 1,
  5517. .no_host_mode = SND_SOC_DAI_LINK_NO_HOST,
  5518. .ops = &msm_cdc_dma_be_ops,
  5519. SND_SOC_DAILINK_REG(tx_cdcdma5_tx),
  5520. },
  5521. {/* hw:x,40 */
  5522. .name = MSM_DAILINK_NAME(Media31),
  5523. .stream_name = "MultiMedia31",
  5524. .dynamic = 1,
  5525. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5526. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5527. #endif /* CONFIG_AUDIO_QGKI */
  5528. .dpcm_playback = 1,
  5529. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5530. SND_SOC_DPCM_TRIGGER_POST},
  5531. .ignore_suspend = 1,
  5532. /* this dainlink has playback support */
  5533. .ignore_pmdown_time = 1,
  5534. .id = MSM_FRONTEND_DAI_MULTIMEDIA31,
  5535. SND_SOC_DAILINK_REG(multimedia31),
  5536. },
  5537. {/* hw:x,41 */
  5538. .name = MSM_DAILINK_NAME(Media32),
  5539. .stream_name = "MultiMedia32",
  5540. .dynamic = 1,
  5541. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5542. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  5543. #endif /* CONFIG_AUDIO_QGKI */
  5544. .dpcm_playback = 1,
  5545. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5546. SND_SOC_DPCM_TRIGGER_POST},
  5547. .ignore_suspend = 1,
  5548. /* this dainlink has playback support */
  5549. .ignore_pmdown_time = 1,
  5550. .id = MSM_FRONTEND_DAI_MULTIMEDIA32,
  5551. SND_SOC_DAILINK_REG(multimedia32),
  5552. },
  5553. {/* hw:x,42 */
  5554. .name = "MSM AFE-PCM TX1",
  5555. .stream_name = "AFE-PROXY TX1",
  5556. .dpcm_capture = 1,
  5557. .ignore_suspend = 1,
  5558. SND_SOC_DAILINK_REG(afepcm_tx1),
  5559. },
  5560. {/* hw:x,43 */
  5561. .name = MSM_DAILINK_NAME(Compress3),
  5562. .stream_name = "Compress3",
  5563. .dynamic = 1,
  5564. .dpcm_playback = 1,
  5565. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  5566. SND_SOC_DPCM_TRIGGER_POST},
  5567. .ignore_suspend = 1,
  5568. .ignore_pmdown_time = 1,
  5569. /* this dainlink has playback support */
  5570. .id = MSM_FRONTEND_DAI_MULTIMEDIA10,
  5571. SND_SOC_DAILINK_REG(multimedia10),
  5572. },
  5573. };
  5574. static struct snd_soc_dai_link msm_common_be_dai_links[] = {
  5575. /* Backend AFE DAI Links */
  5576. {
  5577. .name = LPASS_BE_AFE_PCM_RX,
  5578. .stream_name = "AFE Playback",
  5579. .no_pcm = 1,
  5580. .dpcm_playback = 1,
  5581. .id = MSM_BACKEND_DAI_AFE_PCM_RX,
  5582. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5583. /* this dainlink has playback support */
  5584. .ignore_pmdown_time = 1,
  5585. .ignore_suspend = 1,
  5586. SND_SOC_DAILINK_REG(afe_pcm_rx),
  5587. },
  5588. {
  5589. .name = LPASS_BE_AFE_PCM_TX,
  5590. .stream_name = "AFE Capture",
  5591. .no_pcm = 1,
  5592. .dpcm_capture = 1,
  5593. .id = MSM_BACKEND_DAI_AFE_PCM_TX,
  5594. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5595. .ignore_suspend = 1,
  5596. SND_SOC_DAILINK_REG(afe_pcm_tx),
  5597. },
  5598. /* Incall Record Uplink BACK END DAI Link */
  5599. {
  5600. .name = LPASS_BE_INCALL_RECORD_TX,
  5601. .stream_name = "Voice Uplink Capture",
  5602. .no_pcm = 1,
  5603. .dpcm_capture = 1,
  5604. .id = MSM_BACKEND_DAI_INCALL_RECORD_TX,
  5605. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5606. .ignore_suspend = 1,
  5607. SND_SOC_DAILINK_REG(incall_record_tx),
  5608. },
  5609. /* Incall Record Downlink BACK END DAI Link */
  5610. {
  5611. .name = LPASS_BE_INCALL_RECORD_RX,
  5612. .stream_name = "Voice Downlink Capture",
  5613. .no_pcm = 1,
  5614. .dpcm_capture = 1,
  5615. .id = MSM_BACKEND_DAI_INCALL_RECORD_RX,
  5616. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5617. .ignore_suspend = 1,
  5618. SND_SOC_DAILINK_REG(incall_record_rx),
  5619. },
  5620. /* Incall Music BACK END DAI Link */
  5621. {
  5622. .name = LPASS_BE_VOICE_PLAYBACK_TX,
  5623. .stream_name = "Voice Farend Playback",
  5624. .no_pcm = 1,
  5625. .dpcm_playback = 1,
  5626. .id = MSM_BACKEND_DAI_VOICE_PLAYBACK_TX,
  5627. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5628. .ignore_suspend = 1,
  5629. .ignore_pmdown_time = 1,
  5630. SND_SOC_DAILINK_REG(voice_playback_tx),
  5631. },
  5632. /* Incall Music 2 BACK END DAI Link */
  5633. {
  5634. .name = LPASS_BE_VOICE2_PLAYBACK_TX,
  5635. .stream_name = "Voice2 Farend Playback",
  5636. .no_pcm = 1,
  5637. .dpcm_playback = 1,
  5638. .id = MSM_BACKEND_DAI_VOICE2_PLAYBACK_TX,
  5639. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5640. .ignore_suspend = 1,
  5641. .ignore_pmdown_time = 1,
  5642. SND_SOC_DAILINK_REG(voice2_playback_tx),
  5643. },
  5644. /* Proxy Tx BACK END DAI Link */
  5645. {
  5646. .name = LPASS_BE_PROXY_TX,
  5647. .stream_name = "Proxy Capture",
  5648. .no_pcm = 1,
  5649. .dpcm_capture = 1,
  5650. .id = MSM_BACKEND_DAI_PROXY_TX,
  5651. .ignore_suspend = 1,
  5652. SND_SOC_DAILINK_REG(proxy_tx),
  5653. },
  5654. /* Proxy Rx BACK END DAI Link */
  5655. {
  5656. .name = LPASS_BE_PROXY_RX,
  5657. .stream_name = "Proxy Playback",
  5658. .no_pcm = 1,
  5659. .dpcm_playback = 1,
  5660. .id = MSM_BACKEND_DAI_PROXY_RX,
  5661. .ignore_pmdown_time = 1,
  5662. .ignore_suspend = 1,
  5663. SND_SOC_DAILINK_REG(proxy_rx),
  5664. },
  5665. {
  5666. .name = LPASS_BE_USB_AUDIO_RX,
  5667. .stream_name = "USB Audio Playback",
  5668. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5669. .dynamic_be = 1,
  5670. #endif /* CONFIG_AUDIO_QGKI */
  5671. .no_pcm = 1,
  5672. .dpcm_playback = 1,
  5673. .id = MSM_BACKEND_DAI_USB_RX,
  5674. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5675. .ignore_pmdown_time = 1,
  5676. .ignore_suspend = 1,
  5677. SND_SOC_DAILINK_REG(usb_audio_rx),
  5678. },
  5679. {
  5680. .name = LPASS_BE_USB_AUDIO_TX,
  5681. .stream_name = "USB Audio Capture",
  5682. .no_pcm = 1,
  5683. .dpcm_capture = 1,
  5684. .id = MSM_BACKEND_DAI_USB_TX,
  5685. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5686. .ignore_suspend = 1,
  5687. SND_SOC_DAILINK_REG(usb_audio_tx),
  5688. },
  5689. {
  5690. .name = LPASS_BE_PRI_TDM_RX_0,
  5691. .stream_name = "Primary TDM0 Playback",
  5692. .no_pcm = 1,
  5693. .dpcm_playback = 1,
  5694. .id = MSM_BACKEND_DAI_PRI_TDM_RX_0,
  5695. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5696. .ops = &lahaina_tdm_be_ops,
  5697. .ignore_suspend = 1,
  5698. .ignore_pmdown_time = 1,
  5699. SND_SOC_DAILINK_REG(pri_tdm_rx_0),
  5700. },
  5701. {
  5702. .name = LPASS_BE_PRI_TDM_TX_0,
  5703. .stream_name = "Primary TDM0 Capture",
  5704. .no_pcm = 1,
  5705. .dpcm_capture = 1,
  5706. .id = MSM_BACKEND_DAI_PRI_TDM_TX_0,
  5707. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5708. .ops = &lahaina_tdm_be_ops,
  5709. .ignore_suspend = 1,
  5710. SND_SOC_DAILINK_REG(pri_tdm_tx_0),
  5711. },
  5712. {
  5713. .name = LPASS_BE_SEC_TDM_RX_0,
  5714. .stream_name = "Secondary TDM0 Playback",
  5715. .no_pcm = 1,
  5716. .dpcm_playback = 1,
  5717. .id = MSM_BACKEND_DAI_SEC_TDM_RX_0,
  5718. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5719. .ops = &lahaina_tdm_be_ops,
  5720. .ignore_suspend = 1,
  5721. .ignore_pmdown_time = 1,
  5722. SND_SOC_DAILINK_REG(sec_tdm_rx_0),
  5723. },
  5724. {
  5725. .name = LPASS_BE_SEC_TDM_TX_0,
  5726. .stream_name = "Secondary TDM0 Capture",
  5727. .no_pcm = 1,
  5728. .dpcm_capture = 1,
  5729. .id = MSM_BACKEND_DAI_SEC_TDM_TX_0,
  5730. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5731. .ops = &lahaina_tdm_be_ops,
  5732. .ignore_suspend = 1,
  5733. SND_SOC_DAILINK_REG(sec_tdm_tx_0),
  5734. },
  5735. {
  5736. .name = LPASS_BE_TERT_TDM_RX_0,
  5737. .stream_name = "Tertiary TDM0 Playback",
  5738. .no_pcm = 1,
  5739. .dpcm_playback = 1,
  5740. .id = MSM_BACKEND_DAI_TERT_TDM_RX_0,
  5741. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5742. .ops = &lahaina_tdm_be_ops,
  5743. .ignore_suspend = 1,
  5744. .ignore_pmdown_time = 1,
  5745. SND_SOC_DAILINK_REG(tert_tdm_rx_0),
  5746. },
  5747. {
  5748. .name = LPASS_BE_TERT_TDM_TX_0,
  5749. .stream_name = "Tertiary TDM0 Capture",
  5750. .no_pcm = 1,
  5751. .dpcm_capture = 1,
  5752. .id = MSM_BACKEND_DAI_TERT_TDM_TX_0,
  5753. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5754. .ops = &lahaina_tdm_be_ops,
  5755. .ignore_suspend = 1,
  5756. SND_SOC_DAILINK_REG(tert_tdm_tx_0),
  5757. },
  5758. {
  5759. .name = LPASS_BE_QUAT_TDM_RX_0,
  5760. .stream_name = "Quaternary TDM0 Playback",
  5761. .no_pcm = 1,
  5762. .dpcm_playback = 1,
  5763. .id = MSM_BACKEND_DAI_QUAT_TDM_RX_0,
  5764. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5765. .ops = &lahaina_tdm_be_ops,
  5766. .ignore_suspend = 1,
  5767. .ignore_pmdown_time = 1,
  5768. SND_SOC_DAILINK_REG(quat_tdm_rx_0),
  5769. },
  5770. {
  5771. .name = LPASS_BE_QUAT_TDM_TX_0,
  5772. .stream_name = "Quaternary TDM0 Capture",
  5773. .no_pcm = 1,
  5774. .dpcm_capture = 1,
  5775. .id = MSM_BACKEND_DAI_QUAT_TDM_TX_0,
  5776. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5777. .ops = &lahaina_tdm_be_ops,
  5778. .ignore_suspend = 1,
  5779. SND_SOC_DAILINK_REG(quat_tdm_tx_0),
  5780. },
  5781. {
  5782. .name = LPASS_BE_QUIN_TDM_RX_0,
  5783. .stream_name = "Quinary TDM0 Playback",
  5784. .no_pcm = 1,
  5785. .dpcm_playback = 1,
  5786. .id = MSM_BACKEND_DAI_QUIN_TDM_RX_0,
  5787. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5788. .ops = &lahaina_tdm_be_ops,
  5789. .ignore_suspend = 1,
  5790. .ignore_pmdown_time = 1,
  5791. SND_SOC_DAILINK_REG(quin_tdm_rx_0),
  5792. },
  5793. {
  5794. .name = LPASS_BE_QUIN_TDM_TX_0,
  5795. .stream_name = "Quinary TDM0 Capture",
  5796. .no_pcm = 1,
  5797. .dpcm_capture = 1,
  5798. .id = MSM_BACKEND_DAI_QUIN_TDM_TX_0,
  5799. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5800. .ops = &lahaina_tdm_be_ops,
  5801. .ignore_suspend = 1,
  5802. SND_SOC_DAILINK_REG(quin_tdm_tx_0),
  5803. },
  5804. {
  5805. .name = LPASS_BE_SEN_TDM_RX_0,
  5806. .stream_name = "Senary TDM0 Playback",
  5807. .no_pcm = 1,
  5808. .dpcm_playback = 1,
  5809. .id = MSM_BACKEND_DAI_SEN_TDM_RX_0,
  5810. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5811. .ops = &lahaina_tdm_be_ops,
  5812. .ignore_suspend = 1,
  5813. .ignore_pmdown_time = 1,
  5814. SND_SOC_DAILINK_REG(sen_tdm_rx_0),
  5815. },
  5816. {
  5817. .name = LPASS_BE_SEN_TDM_TX_0,
  5818. .stream_name = "Senary TDM0 Capture",
  5819. .no_pcm = 1,
  5820. .dpcm_capture = 1,
  5821. .id = MSM_BACKEND_DAI_SEN_TDM_TX_0,
  5822. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5823. .ops = &lahaina_tdm_be_ops,
  5824. .ignore_suspend = 1,
  5825. SND_SOC_DAILINK_REG(sen_tdm_tx_0),
  5826. },
  5827. };
  5828. static struct snd_soc_dai_link msm_wcn_be_dai_links[] = {
  5829. {
  5830. .name = LPASS_BE_SLIMBUS_7_RX,
  5831. .stream_name = "Slimbus7 Playback",
  5832. .no_pcm = 1,
  5833. .dpcm_playback = 1,
  5834. .id = MSM_BACKEND_DAI_SLIMBUS_7_RX,
  5835. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5836. .init = &msm_wcn_init,
  5837. .ops = &msm_wcn_ops,
  5838. /* dai link has playback support */
  5839. .ignore_pmdown_time = 1,
  5840. .ignore_suspend = 1,
  5841. SND_SOC_DAILINK_REG(slimbus_7_rx),
  5842. },
  5843. {
  5844. .name = LPASS_BE_SLIMBUS_7_TX,
  5845. .stream_name = "Slimbus7 Capture",
  5846. .no_pcm = 1,
  5847. .dpcm_capture = 1,
  5848. .id = MSM_BACKEND_DAI_SLIMBUS_7_TX,
  5849. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5850. .ops = &msm_wcn_ops,
  5851. .ignore_suspend = 1,
  5852. SND_SOC_DAILINK_REG(slimbus_7_tx),
  5853. },
  5854. };
  5855. static struct snd_soc_dai_link msm_wcn_btfm_be_dai_links[] = {
  5856. {
  5857. .name = LPASS_BE_SLIMBUS_7_RX,
  5858. .stream_name = "Slimbus7 Playback",
  5859. .no_pcm = 1,
  5860. .dpcm_playback = 1,
  5861. .id = MSM_BACKEND_DAI_SLIMBUS_7_RX,
  5862. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5863. .init = &msm_wcn_init_lito,
  5864. .ops = &msm_wcn_ops_lito,
  5865. /* dai link has playback support */
  5866. .ignore_pmdown_time = 1,
  5867. .ignore_suspend = 1,
  5868. SND_SOC_DAILINK_REG(slimbus_7_rx),
  5869. },
  5870. {
  5871. .name = LPASS_BE_SLIMBUS_7_TX,
  5872. .stream_name = "Slimbus7 Capture",
  5873. .no_pcm = 1,
  5874. .dpcm_capture = 1,
  5875. .id = MSM_BACKEND_DAI_SLIMBUS_7_TX,
  5876. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5877. .ops = &msm_wcn_ops_lito,
  5878. .ignore_suspend = 1,
  5879. SND_SOC_DAILINK_REG(slimbus_7_tx),
  5880. },
  5881. {
  5882. .name = LPASS_BE_SLIMBUS_8_TX,
  5883. .stream_name = "Slimbus8 Capture",
  5884. .no_pcm = 1,
  5885. .dpcm_capture = 1,
  5886. .id = MSM_BACKEND_DAI_SLIMBUS_8_TX,
  5887. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5888. .ops = &msm_wcn_ops_lito,
  5889. .ignore_suspend = 1,
  5890. SND_SOC_DAILINK_REG(slimbus_8_tx),
  5891. },
  5892. };
  5893. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  5894. static struct snd_soc_dai_link ext_disp_be_dai_link[] = {
  5895. /* DISP PORT BACK END DAI Link */
  5896. {
  5897. .name = LPASS_BE_DISPLAY_PORT,
  5898. .stream_name = "Display Port Playback",
  5899. .no_pcm = 1,
  5900. .dpcm_playback = 1,
  5901. .id = MSM_BACKEND_DAI_DISPLAY_PORT_RX,
  5902. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5903. .ignore_pmdown_time = 1,
  5904. .ignore_suspend = 1,
  5905. SND_SOC_DAILINK_REG(display_port),
  5906. },
  5907. /* DISP PORT 1 BACK END DAI Link */
  5908. {
  5909. .name = LPASS_BE_DISPLAY_PORT1,
  5910. .stream_name = "Display Port1 Playback",
  5911. .no_pcm = 1,
  5912. .dpcm_playback = 1,
  5913. .id = MSM_BACKEND_DAI_DISPLAY_PORT_RX_1,
  5914. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5915. .ignore_pmdown_time = 1,
  5916. .ignore_suspend = 1,
  5917. SND_SOC_DAILINK_REG(display_port1),
  5918. },
  5919. };
  5920. #endif
  5921. static struct snd_soc_dai_link msm_mi2s_be_dai_links[] = {
  5922. {
  5923. .name = LPASS_BE_PRI_MI2S_RX,
  5924. .stream_name = "Primary MI2S Playback",
  5925. .no_pcm = 1,
  5926. .dpcm_playback = 1,
  5927. .id = MSM_BACKEND_DAI_PRI_MI2S_RX,
  5928. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5929. .ops = &msm_mi2s_be_ops,
  5930. .ignore_suspend = 1,
  5931. .ignore_pmdown_time = 1,
  5932. SND_SOC_DAILINK_REG(pri_mi2s_rx),
  5933. },
  5934. {
  5935. .name = LPASS_BE_PRI_MI2S_TX,
  5936. .stream_name = "Primary MI2S Capture",
  5937. .no_pcm = 1,
  5938. .dpcm_capture = 1,
  5939. .id = MSM_BACKEND_DAI_PRI_MI2S_TX,
  5940. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5941. .ops = &msm_mi2s_be_ops,
  5942. .ignore_suspend = 1,
  5943. SND_SOC_DAILINK_REG(pri_mi2s_tx),
  5944. },
  5945. {
  5946. .name = LPASS_BE_SEC_MI2S_RX,
  5947. .stream_name = "Secondary MI2S Playback",
  5948. .no_pcm = 1,
  5949. .dpcm_playback = 1,
  5950. .id = MSM_BACKEND_DAI_SECONDARY_MI2S_RX,
  5951. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5952. .ops = &msm_mi2s_be_ops,
  5953. .ignore_suspend = 1,
  5954. .ignore_pmdown_time = 1,
  5955. SND_SOC_DAILINK_REG(sec_mi2s_rx),
  5956. },
  5957. {
  5958. .name = LPASS_BE_SEC_MI2S_TX,
  5959. .stream_name = "Secondary MI2S Capture",
  5960. .no_pcm = 1,
  5961. .dpcm_capture = 1,
  5962. .id = MSM_BACKEND_DAI_SECONDARY_MI2S_TX,
  5963. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5964. .ops = &msm_mi2s_be_ops,
  5965. .ignore_suspend = 1,
  5966. SND_SOC_DAILINK_REG(sec_mi2s_tx),
  5967. },
  5968. {
  5969. .name = LPASS_BE_TERT_MI2S_RX,
  5970. .stream_name = "Tertiary MI2S Playback",
  5971. .no_pcm = 1,
  5972. .dpcm_playback = 1,
  5973. .id = MSM_BACKEND_DAI_TERTIARY_MI2S_RX,
  5974. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5975. .ops = &msm_mi2s_be_ops,
  5976. .ignore_suspend = 1,
  5977. .ignore_pmdown_time = 1,
  5978. SND_SOC_DAILINK_REG(tert_mi2s_rx),
  5979. },
  5980. {
  5981. .name = LPASS_BE_TERT_MI2S_TX,
  5982. .stream_name = "Tertiary MI2S Capture",
  5983. .no_pcm = 1,
  5984. .dpcm_capture = 1,
  5985. .id = MSM_BACKEND_DAI_TERTIARY_MI2S_TX,
  5986. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5987. .ops = &msm_mi2s_be_ops,
  5988. .ignore_suspend = 1,
  5989. SND_SOC_DAILINK_REG(tert_mi2s_tx),
  5990. },
  5991. {
  5992. .name = LPASS_BE_QUAT_MI2S_RX,
  5993. .stream_name = "Quaternary MI2S Playback",
  5994. .no_pcm = 1,
  5995. .dpcm_playback = 1,
  5996. .id = MSM_BACKEND_DAI_QUATERNARY_MI2S_RX,
  5997. .be_hw_params_fixup = msm_be_hw_params_fixup,
  5998. .ops = &msm_mi2s_be_ops,
  5999. .ignore_suspend = 1,
  6000. .ignore_pmdown_time = 1,
  6001. SND_SOC_DAILINK_REG(quat_mi2s_rx),
  6002. },
  6003. {
  6004. .name = LPASS_BE_QUAT_MI2S_TX,
  6005. .stream_name = "Quaternary MI2S Capture",
  6006. .no_pcm = 1,
  6007. .dpcm_capture = 1,
  6008. .id = MSM_BACKEND_DAI_QUATERNARY_MI2S_TX,
  6009. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6010. .ops = &msm_mi2s_be_ops,
  6011. .ignore_suspend = 1,
  6012. SND_SOC_DAILINK_REG(quat_mi2s_tx),
  6013. },
  6014. {
  6015. .name = LPASS_BE_QUIN_MI2S_RX,
  6016. .stream_name = "Quinary MI2S Playback",
  6017. .no_pcm = 1,
  6018. .dpcm_playback = 1,
  6019. .id = MSM_BACKEND_DAI_QUINARY_MI2S_RX,
  6020. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6021. .ops = &msm_mi2s_be_ops,
  6022. .ignore_suspend = 1,
  6023. .ignore_pmdown_time = 1,
  6024. SND_SOC_DAILINK_REG(quin_mi2s_rx),
  6025. },
  6026. {
  6027. .name = LPASS_BE_QUIN_MI2S_TX,
  6028. .stream_name = "Quinary MI2S Capture",
  6029. .no_pcm = 1,
  6030. .dpcm_capture = 1,
  6031. .id = MSM_BACKEND_DAI_QUINARY_MI2S_TX,
  6032. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6033. .ops = &msm_mi2s_be_ops,
  6034. .ignore_suspend = 1,
  6035. SND_SOC_DAILINK_REG(quin_mi2s_tx),
  6036. },
  6037. {
  6038. .name = LPASS_BE_SENARY_MI2S_RX,
  6039. .stream_name = "Senary MI2S Playback",
  6040. .no_pcm = 1,
  6041. .dpcm_playback = 1,
  6042. .id = MSM_BACKEND_DAI_SENARY_MI2S_RX,
  6043. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6044. .ops = &msm_mi2s_be_ops,
  6045. .ignore_suspend = 1,
  6046. .ignore_pmdown_time = 1,
  6047. SND_SOC_DAILINK_REG(sen_mi2s_rx),
  6048. },
  6049. {
  6050. .name = LPASS_BE_SENARY_MI2S_TX,
  6051. .stream_name = "Senary MI2S Capture",
  6052. .no_pcm = 1,
  6053. .dpcm_capture = 1,
  6054. .id = MSM_BACKEND_DAI_SENARY_MI2S_TX,
  6055. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6056. .ops = &msm_mi2s_be_ops,
  6057. .ignore_suspend = 1,
  6058. SND_SOC_DAILINK_REG(sen_mi2s_tx),
  6059. },
  6060. };
  6061. static struct snd_soc_dai_link msm_auxpcm_be_dai_links[] = {
  6062. /* Primary AUX PCM Backend DAI Links */
  6063. {
  6064. .name = LPASS_BE_AUXPCM_RX,
  6065. .stream_name = "AUX PCM Playback",
  6066. .no_pcm = 1,
  6067. .dpcm_playback = 1,
  6068. .id = MSM_BACKEND_DAI_AUXPCM_RX,
  6069. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6070. .ops = &lahaina_aux_be_ops,
  6071. .ignore_pmdown_time = 1,
  6072. .ignore_suspend = 1,
  6073. SND_SOC_DAILINK_REG(auxpcm_rx),
  6074. },
  6075. {
  6076. .name = LPASS_BE_AUXPCM_TX,
  6077. .stream_name = "AUX PCM Capture",
  6078. .no_pcm = 1,
  6079. .dpcm_capture = 1,
  6080. .id = MSM_BACKEND_DAI_AUXPCM_TX,
  6081. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6082. .ops = &lahaina_aux_be_ops,
  6083. .ignore_suspend = 1,
  6084. SND_SOC_DAILINK_REG(auxpcm_tx),
  6085. },
  6086. /* Secondary AUX PCM Backend DAI Links */
  6087. {
  6088. .name = LPASS_BE_SEC_AUXPCM_RX,
  6089. .stream_name = "Sec AUX PCM Playback",
  6090. .no_pcm = 1,
  6091. .dpcm_playback = 1,
  6092. .id = MSM_BACKEND_DAI_SEC_AUXPCM_RX,
  6093. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6094. .ops = &lahaina_aux_be_ops,
  6095. .ignore_pmdown_time = 1,
  6096. .ignore_suspend = 1,
  6097. SND_SOC_DAILINK_REG(sec_auxpcm_rx),
  6098. },
  6099. {
  6100. .name = LPASS_BE_SEC_AUXPCM_TX,
  6101. .stream_name = "Sec AUX PCM Capture",
  6102. .no_pcm = 1,
  6103. .dpcm_capture = 1,
  6104. .id = MSM_BACKEND_DAI_SEC_AUXPCM_TX,
  6105. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6106. .ops = &lahaina_aux_be_ops,
  6107. .ignore_suspend = 1,
  6108. SND_SOC_DAILINK_REG(sec_auxpcm_tx),
  6109. },
  6110. /* Tertiary AUX PCM Backend DAI Links */
  6111. {
  6112. .name = LPASS_BE_TERT_AUXPCM_RX,
  6113. .stream_name = "Tert AUX PCM Playback",
  6114. .no_pcm = 1,
  6115. .dpcm_playback = 1,
  6116. .id = MSM_BACKEND_DAI_TERT_AUXPCM_RX,
  6117. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6118. .ops = &lahaina_aux_be_ops,
  6119. .ignore_suspend = 1,
  6120. SND_SOC_DAILINK_REG(tert_auxpcm_rx),
  6121. },
  6122. {
  6123. .name = LPASS_BE_TERT_AUXPCM_TX,
  6124. .stream_name = "Tert AUX PCM Capture",
  6125. .no_pcm = 1,
  6126. .dpcm_capture = 1,
  6127. .id = MSM_BACKEND_DAI_TERT_AUXPCM_TX,
  6128. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6129. .ops = &lahaina_aux_be_ops,
  6130. .ignore_suspend = 1,
  6131. SND_SOC_DAILINK_REG(tert_auxpcm_tx),
  6132. },
  6133. /* Quaternary AUX PCM Backend DAI Links */
  6134. {
  6135. .name = LPASS_BE_QUAT_AUXPCM_RX,
  6136. .stream_name = "Quat AUX PCM Playback",
  6137. .no_pcm = 1,
  6138. .dpcm_playback = 1,
  6139. .id = MSM_BACKEND_DAI_QUAT_AUXPCM_RX,
  6140. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6141. .ops = &lahaina_aux_be_ops,
  6142. .ignore_suspend = 1,
  6143. SND_SOC_DAILINK_REG(quat_auxpcm_rx),
  6144. },
  6145. {
  6146. .name = LPASS_BE_QUAT_AUXPCM_TX,
  6147. .stream_name = "Quat AUX PCM Capture",
  6148. .no_pcm = 1,
  6149. .dpcm_capture = 1,
  6150. .id = MSM_BACKEND_DAI_QUAT_AUXPCM_TX,
  6151. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6152. .ops = &lahaina_aux_be_ops,
  6153. .ignore_suspend = 1,
  6154. SND_SOC_DAILINK_REG(quat_auxpcm_tx),
  6155. },
  6156. /* Quinary AUX PCM Backend DAI Links */
  6157. {
  6158. .name = LPASS_BE_QUIN_AUXPCM_RX,
  6159. .stream_name = "Quin AUX PCM Playback",
  6160. .no_pcm = 1,
  6161. .dpcm_playback = 1,
  6162. .id = MSM_BACKEND_DAI_QUIN_AUXPCM_RX,
  6163. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6164. .ops = &lahaina_aux_be_ops,
  6165. .ignore_suspend = 1,
  6166. SND_SOC_DAILINK_REG(quin_auxpcm_rx),
  6167. },
  6168. {
  6169. .name = LPASS_BE_QUIN_AUXPCM_TX,
  6170. .stream_name = "Quin AUX PCM Capture",
  6171. .no_pcm = 1,
  6172. .dpcm_capture = 1,
  6173. .id = MSM_BACKEND_DAI_QUIN_AUXPCM_TX,
  6174. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6175. .ops = &lahaina_aux_be_ops,
  6176. .ignore_suspend = 1,
  6177. SND_SOC_DAILINK_REG(quin_auxpcm_tx),
  6178. },
  6179. /* Senary AUX PCM Backend DAI Links */
  6180. {
  6181. .name = LPASS_BE_SEN_AUXPCM_RX,
  6182. .stream_name = "Sen AUX PCM Playback",
  6183. .no_pcm = 1,
  6184. .dpcm_playback = 1,
  6185. .id = MSM_BACKEND_DAI_SEN_AUXPCM_RX,
  6186. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6187. .ops = &lahaina_aux_be_ops,
  6188. .ignore_suspend = 1,
  6189. SND_SOC_DAILINK_REG(sen_auxpcm_rx),
  6190. },
  6191. {
  6192. .name = LPASS_BE_SEN_AUXPCM_TX,
  6193. .stream_name = "Sen AUX PCM Capture",
  6194. .no_pcm = 1,
  6195. .dpcm_capture = 1,
  6196. .id = MSM_BACKEND_DAI_SEN_AUXPCM_TX,
  6197. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6198. .ops = &lahaina_aux_be_ops,
  6199. .ignore_suspend = 1,
  6200. SND_SOC_DAILINK_REG(sen_auxpcm_tx),
  6201. },
  6202. };
  6203. static struct snd_soc_dai_link msm_wsa_cdc_dma_be_dai_links[] = {
  6204. /* WSA CDC DMA Backend DAI Links */
  6205. {
  6206. .name = LPASS_BE_WSA_CDC_DMA_RX_0,
  6207. .stream_name = "WSA CDC DMA0 Playback",
  6208. .no_pcm = 1,
  6209. .dpcm_playback = 1,
  6210. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_RX_0,
  6211. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6212. .ignore_pmdown_time = 1,
  6213. .ignore_suspend = 1,
  6214. .ops = &msm_cdc_dma_be_ops,
  6215. SND_SOC_DAILINK_REG(wsa_dma_rx0),
  6216. .init = &msm_int_audrx_init,
  6217. },
  6218. {
  6219. .name = LPASS_BE_WSA_CDC_DMA_RX_1,
  6220. .stream_name = "WSA CDC DMA1 Playback",
  6221. .no_pcm = 1,
  6222. .dpcm_playback = 1,
  6223. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_RX_1,
  6224. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6225. .ignore_pmdown_time = 1,
  6226. .ignore_suspend = 1,
  6227. .ops = &msm_cdc_dma_be_ops,
  6228. SND_SOC_DAILINK_REG(wsa_dma_rx1),
  6229. },
  6230. {
  6231. .name = LPASS_BE_WSA_CDC_DMA_TX_1,
  6232. .stream_name = "WSA CDC DMA1 Capture",
  6233. .no_pcm = 1,
  6234. .dpcm_capture = 1,
  6235. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_1,
  6236. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6237. .ignore_suspend = 1,
  6238. .ops = &msm_cdc_dma_be_ops,
  6239. SND_SOC_DAILINK_REG(wsa_dma_tx1),
  6240. },
  6241. {
  6242. .name = LPASS_BE_WSA_CDC_DMA_TX_0_VI,
  6243. .stream_name = "WSA CDC DMA0 Capture",
  6244. .no_pcm = 1,
  6245. .dpcm_capture = 1,
  6246. .id = MSM_BACKEND_DAI_WSA_CDC_DMA_TX_0,
  6247. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6248. .ops = &msm_cdc_dma_be_ops,
  6249. .ignore_suspend = 1,
  6250. SND_SOC_DAILINK_REG(wsa_dma_tx0_vi),
  6251. },
  6252. };
  6253. static struct snd_soc_dai_link msm_rx_tx_cdc_dma_be_dai_links[] = {
  6254. /* RX CDC DMA Backend DAI Links */
  6255. {
  6256. .name = LPASS_BE_RX_CDC_DMA_RX_0,
  6257. .stream_name = "RX CDC DMA0 Playback",
  6258. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6259. .dynamic_be = 1,
  6260. #endif /* CONFIG_AUDIO_QGKI */
  6261. .no_pcm = 1,
  6262. .dpcm_playback = 1,
  6263. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_0,
  6264. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6265. .ignore_pmdown_time = 1,
  6266. .ignore_suspend = 1,
  6267. .ops = &msm_cdc_dma_be_ops,
  6268. SND_SOC_DAILINK_REG(rx_dma_rx0),
  6269. .init = &msm_aux_codec_init,
  6270. },
  6271. {
  6272. .name = LPASS_BE_RX_CDC_DMA_RX_1,
  6273. .stream_name = "RX CDC DMA1 Playback",
  6274. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6275. .dynamic_be = 1,
  6276. #endif /* CONFIG_AUDIO_QGKI */
  6277. .no_pcm = 1,
  6278. .dpcm_playback = 1,
  6279. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_1,
  6280. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6281. .ignore_pmdown_time = 1,
  6282. .ignore_suspend = 1,
  6283. .ops = &msm_cdc_dma_be_ops,
  6284. SND_SOC_DAILINK_REG(rx_dma_rx1),
  6285. .init = &msm_int_audrx_init,
  6286. },
  6287. {
  6288. .name = LPASS_BE_RX_CDC_DMA_RX_2,
  6289. .stream_name = "RX CDC DMA2 Playback",
  6290. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6291. .dynamic_be = 1,
  6292. #endif /* CONFIG_AUDIO_QGKI */
  6293. .no_pcm = 1,
  6294. .dpcm_playback = 1,
  6295. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_2,
  6296. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6297. .ignore_pmdown_time = 1,
  6298. .ignore_suspend = 1,
  6299. .ops = &msm_cdc_dma_be_ops,
  6300. SND_SOC_DAILINK_REG(rx_dma_rx2),
  6301. },
  6302. {
  6303. .name = LPASS_BE_RX_CDC_DMA_RX_3,
  6304. .stream_name = "RX CDC DMA3 Playback",
  6305. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6306. .dynamic_be = 1,
  6307. #endif /* CONFIG_AUDIO_QGKI */
  6308. .no_pcm = 1,
  6309. .dpcm_playback = 1,
  6310. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_3,
  6311. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6312. .ignore_pmdown_time = 1,
  6313. .ignore_suspend = 1,
  6314. .ops = &msm_cdc_dma_be_ops,
  6315. SND_SOC_DAILINK_REG(rx_dma_rx3),
  6316. },
  6317. {
  6318. .name = LPASS_BE_RX_CDC_DMA_RX_5,
  6319. .stream_name = "RX CDC DMA5 Playback",
  6320. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6321. .dynamic_be = 1,
  6322. #endif /* CONFIG_AUDIO_QGKI */
  6323. .no_pcm = 1,
  6324. .dpcm_playback = 1,
  6325. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_5,
  6326. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6327. .ignore_pmdown_time = 1,
  6328. .ignore_suspend = 1,
  6329. .ops = &msm_cdc_dma_be_ops,
  6330. SND_SOC_DAILINK_REG(rx_dma_rx5),
  6331. },
  6332. {
  6333. .name = LPASS_BE_RX_CDC_DMA_RX_6,
  6334. .stream_name = "RX CDC DMA6 Playback",
  6335. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6336. .dynamic_be = 1,
  6337. #endif /* CONFIG_AUDIO_QGKI */
  6338. .no_pcm = 1,
  6339. .dpcm_playback = 1,
  6340. .id = MSM_BACKEND_DAI_RX_CDC_DMA_RX_6,
  6341. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6342. .ignore_pmdown_time = 1,
  6343. .ignore_suspend = 1,
  6344. .ops = &msm_cdc_dma_be_ops,
  6345. SND_SOC_DAILINK_REG(rx_dma_rx6),
  6346. },
  6347. /* TX CDC DMA Backend DAI Links */
  6348. {
  6349. .name = LPASS_BE_TX_CDC_DMA_TX_3,
  6350. .stream_name = "TX CDC DMA3 Capture",
  6351. .no_pcm = 1,
  6352. .dpcm_capture = 1,
  6353. .id = MSM_BACKEND_DAI_TX_CDC_DMA_TX_3,
  6354. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6355. .ignore_suspend = 1,
  6356. .ops = &msm_cdc_dma_be_ops,
  6357. SND_SOC_DAILINK_REG(tx_dma_tx3),
  6358. },
  6359. {
  6360. .name = LPASS_BE_TX_CDC_DMA_TX_4,
  6361. .stream_name = "TX CDC DMA4 Capture",
  6362. .no_pcm = 1,
  6363. .dpcm_capture = 1,
  6364. .id = MSM_BACKEND_DAI_TX_CDC_DMA_TX_4,
  6365. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6366. .ignore_suspend = 1,
  6367. .ops = &msm_cdc_dma_be_ops,
  6368. SND_SOC_DAILINK_REG(tx_dma_tx4),
  6369. },
  6370. };
  6371. static struct snd_soc_dai_link msm_va_cdc_dma_be_dai_links[] = {
  6372. {
  6373. .name = LPASS_BE_VA_CDC_DMA_TX_0,
  6374. .stream_name = "VA CDC DMA0 Capture",
  6375. .no_pcm = 1,
  6376. .dpcm_capture = 1,
  6377. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_0,
  6378. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6379. .ignore_suspend = 1,
  6380. .ops = &msm_cdc_dma_be_ops,
  6381. SND_SOC_DAILINK_REG(va_dma_tx0),
  6382. },
  6383. {
  6384. .name = LPASS_BE_VA_CDC_DMA_TX_1,
  6385. .stream_name = "VA CDC DMA1 Capture",
  6386. .no_pcm = 1,
  6387. .dpcm_capture = 1,
  6388. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_1,
  6389. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6390. .ignore_suspend = 1,
  6391. .ops = &msm_cdc_dma_be_ops,
  6392. SND_SOC_DAILINK_REG(va_dma_tx1),
  6393. },
  6394. {
  6395. .name = LPASS_BE_VA_CDC_DMA_TX_2,
  6396. .stream_name = "VA CDC DMA2 Capture",
  6397. .no_pcm = 1,
  6398. .dpcm_capture = 1,
  6399. .id = MSM_BACKEND_DAI_VA_CDC_DMA_TX_2,
  6400. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6401. .ignore_suspend = 1,
  6402. .ops = &msm_cdc_dma_be_ops,
  6403. SND_SOC_DAILINK_REG(va_dma_tx2),
  6404. },
  6405. };
  6406. static struct snd_soc_dai_link msm_afe_rxtx_lb_be_dai_link[] = {
  6407. {
  6408. .name = LPASS_BE_AFE_LOOPBACK_TX,
  6409. .stream_name = "AFE Loopback Capture",
  6410. .no_pcm = 1,
  6411. .dpcm_capture = 1,
  6412. .id = MSM_BACKEND_DAI_AFE_LOOPBACK_TX,
  6413. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6414. .ignore_pmdown_time = 1,
  6415. .ignore_suspend = 1,
  6416. SND_SOC_DAILINK_REG(afe_loopback_tx),
  6417. },
  6418. };
  6419. static struct snd_soc_dai_link msm_lahaina_dai_links[
  6420. ARRAY_SIZE(msm_common_dai_links) +
  6421. ARRAY_SIZE(msm_bolero_fe_dai_links) +
  6422. ARRAY_SIZE(msm_common_misc_fe_dai_links) +
  6423. ARRAY_SIZE(msm_common_be_dai_links) +
  6424. ARRAY_SIZE(msm_mi2s_be_dai_links) +
  6425. ARRAY_SIZE(msm_auxpcm_be_dai_links) +
  6426. ARRAY_SIZE(msm_wsa_cdc_dma_be_dai_links) +
  6427. ARRAY_SIZE(msm_rx_tx_cdc_dma_be_dai_links) +
  6428. ARRAY_SIZE(msm_va_cdc_dma_be_dai_links) +
  6429. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6430. ARRAY_SIZE(ext_disp_be_dai_link) +
  6431. #endif
  6432. ARRAY_SIZE(msm_wcn_be_dai_links) +
  6433. ARRAY_SIZE(msm_afe_rxtx_lb_be_dai_link) +
  6434. ARRAY_SIZE(msm_wcn_btfm_be_dai_links)];
  6435. static int msm_populate_dai_link_component_of_node(
  6436. struct snd_soc_card *card)
  6437. {
  6438. int i, j, index, ret = 0;
  6439. struct device *cdev = card->dev;
  6440. struct snd_soc_dai_link *dai_link = card->dai_link;
  6441. struct device_node *np = NULL;
  6442. int codecs_enabled = 0;
  6443. struct snd_soc_dai_link_component *codecs_comp = NULL;
  6444. if (!cdev) {
  6445. dev_err(cdev, "%s: Sound card device memory NULL\n", __func__);
  6446. return -ENODEV;
  6447. }
  6448. for (i = 0; i < card->num_links; i++) {
  6449. if (dai_link[i].platforms->of_node && dai_link[i].cpus->of_node)
  6450. continue;
  6451. /* populate platform_of_node for snd card dai links */
  6452. if (dai_link[i].platforms->name &&
  6453. !dai_link[i].platforms->of_node) {
  6454. index = of_property_match_string(cdev->of_node,
  6455. "asoc-platform-names",
  6456. dai_link[i].platforms->name);
  6457. if (index < 0) {
  6458. dev_err(cdev, "%s: No match found for platform name: %s\n",
  6459. __func__, dai_link[i].platforms->name);
  6460. ret = index;
  6461. goto err;
  6462. }
  6463. np = of_parse_phandle(cdev->of_node, "asoc-platform",
  6464. index);
  6465. if (!np) {
  6466. dev_err(cdev, "%s: retrieving phandle for platform %s, index %d failed\n",
  6467. __func__, dai_link[i].platforms->name,
  6468. index);
  6469. ret = -ENODEV;
  6470. goto err;
  6471. }
  6472. dai_link[i].platforms->of_node = np;
  6473. dai_link[i].platforms->name = NULL;
  6474. }
  6475. /* populate cpu_of_node for snd card dai links */
  6476. if (dai_link[i].cpus->dai_name && !dai_link[i].cpus->of_node) {
  6477. index = of_property_match_string(cdev->of_node,
  6478. "asoc-cpu-names",
  6479. dai_link[i].cpus->dai_name);
  6480. if (index >= 0) {
  6481. np = of_parse_phandle(cdev->of_node, "asoc-cpu",
  6482. index);
  6483. if (!np) {
  6484. dev_err(cdev, "%s: retrieving phandle for cpu dai %s failed\n",
  6485. __func__,
  6486. dai_link[i].cpus->dai_name);
  6487. ret = -ENODEV;
  6488. goto err;
  6489. }
  6490. dai_link[i].cpus->of_node = np;
  6491. dai_link[i].cpus->dai_name = NULL;
  6492. }
  6493. }
  6494. /* populate codec_of_node for snd card dai links */
  6495. if (dai_link[i].num_codecs > 0) {
  6496. for (j = 0; j < dai_link[i].num_codecs; j++) {
  6497. if (dai_link[i].codecs[j].of_node ||
  6498. !dai_link[i].codecs[j].name)
  6499. continue;
  6500. index = of_property_match_string(cdev->of_node,
  6501. "asoc-codec-names",
  6502. dai_link[i].codecs[j].name);
  6503. if (index < 0)
  6504. continue;
  6505. np = of_parse_phandle(cdev->of_node,
  6506. "asoc-codec",
  6507. index);
  6508. if (!np) {
  6509. dev_err(cdev, "%s: retrieving phandle for codec %s failed\n",
  6510. __func__,
  6511. dai_link[i].codecs[j].name);
  6512. ret = -ENODEV;
  6513. goto err;
  6514. }
  6515. dai_link[i].codecs[j].of_node = np;
  6516. dai_link[i].codecs[j].name = NULL;
  6517. }
  6518. }
  6519. }
  6520. /* In multi-codec scenario, check if codecs are enabled for this platform */
  6521. for (i = 0; i < card->num_links; i++) {
  6522. codecs_enabled = 0;
  6523. if (dai_link[i].num_codecs > 1) {
  6524. for (j = 0; j < dai_link[i].num_codecs; j++) {
  6525. if (!dai_link[i].codecs[j].of_node)
  6526. continue;
  6527. np = dai_link[i].codecs[j].of_node;
  6528. if (!of_device_is_available(np)) {
  6529. dev_err(cdev, "%s: codec is disabled: %s\n",
  6530. __func__,
  6531. np->full_name);
  6532. dai_link[i].codecs[j].of_node = NULL;
  6533. continue;
  6534. }
  6535. codecs_enabled++;
  6536. }
  6537. if (codecs_enabled > 0 &&
  6538. codecs_enabled < dai_link[i].num_codecs) {
  6539. codecs_comp = devm_kzalloc(cdev,
  6540. sizeof(struct snd_soc_dai_link_component)
  6541. * codecs_enabled, GFP_KERNEL);
  6542. if (!codecs_comp) {
  6543. dev_err(cdev, "%s: %s dailink codec component alloc failed\n",
  6544. __func__, dai_link[i].name);
  6545. ret = -ENOMEM;
  6546. goto err;
  6547. }
  6548. index = 0;
  6549. for (j = 0; j < dai_link[i].num_codecs; j++) {
  6550. if(dai_link[i].codecs[j].of_node) {
  6551. codecs_comp[index].of_node =
  6552. dai_link[i].codecs[j].of_node;
  6553. codecs_comp[index].dai_name =
  6554. dai_link[i].codecs[j].dai_name;
  6555. codecs_comp[index].name = NULL;
  6556. index++;
  6557. }
  6558. }
  6559. dai_link[i].codecs = codecs_comp;
  6560. dai_link[i].num_codecs = codecs_enabled;
  6561. }
  6562. }
  6563. }
  6564. err:
  6565. return ret;
  6566. }
  6567. static int msm_audrx_stub_init(struct snd_soc_pcm_runtime *rtd)
  6568. {
  6569. int ret = -EINVAL;
  6570. struct snd_soc_component *component = snd_soc_rtdcom_lookup(rtd, "msm-stub-codec");
  6571. if (!component) {
  6572. pr_err("* %s: No match for msm-stub-codec component\n", __func__);
  6573. return ret;
  6574. }
  6575. ret = snd_soc_add_component_controls(component, msm_snd_controls,
  6576. ARRAY_SIZE(msm_snd_controls));
  6577. if (ret < 0) {
  6578. dev_err(component->dev,
  6579. "%s: add_codec_controls failed, err = %d\n",
  6580. __func__, ret);
  6581. return ret;
  6582. }
  6583. return ret;
  6584. }
  6585. static int msm_snd_stub_hw_params(struct snd_pcm_substream *substream,
  6586. struct snd_pcm_hw_params *params)
  6587. {
  6588. return 0;
  6589. }
  6590. static struct snd_soc_ops msm_stub_be_ops = {
  6591. .hw_params = msm_snd_stub_hw_params,
  6592. };
  6593. struct snd_soc_card snd_soc_card_stub_msm = {
  6594. .name = "lahaina-stub-snd-card",
  6595. };
  6596. static struct snd_soc_dai_link msm_stub_fe_dai_links[] = {
  6597. /* FrontEnd DAI Links */
  6598. {
  6599. .name = "MSMSTUB Media1",
  6600. .stream_name = "MultiMedia1",
  6601. .dynamic = 1,
  6602. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6603. .async_ops = ASYNC_DPCM_SND_SOC_PREPARE,
  6604. #endif /* CONFIG_AUDIO_QGKI */
  6605. .dpcm_playback = 1,
  6606. .dpcm_capture = 1,
  6607. .trigger = {SND_SOC_DPCM_TRIGGER_POST,
  6608. SND_SOC_DPCM_TRIGGER_POST},
  6609. .ignore_suspend = 1,
  6610. /* this dainlink has playback support */
  6611. .ignore_pmdown_time = 1,
  6612. .id = MSM_FRONTEND_DAI_MULTIMEDIA1,
  6613. SND_SOC_DAILINK_REG(multimedia1),
  6614. },
  6615. };
  6616. static struct snd_soc_dai_link msm_stub_be_dai_links[] = {
  6617. /* Backend DAI Links */
  6618. {
  6619. .name = LPASS_BE_AUXPCM_RX,
  6620. .stream_name = "AUX PCM Playback",
  6621. .no_pcm = 1,
  6622. .dpcm_playback = 1,
  6623. .id = MSM_BACKEND_DAI_AUXPCM_RX,
  6624. .init = &msm_audrx_stub_init,
  6625. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6626. .ignore_pmdown_time = 1,
  6627. .ignore_suspend = 1,
  6628. .ops = &msm_stub_be_ops,
  6629. SND_SOC_DAILINK_REG(auxpcm_rx),
  6630. },
  6631. {
  6632. .name = LPASS_BE_AUXPCM_TX,
  6633. .stream_name = "AUX PCM Capture",
  6634. .no_pcm = 1,
  6635. .dpcm_capture = 1,
  6636. .id = MSM_BACKEND_DAI_AUXPCM_TX,
  6637. .be_hw_params_fixup = msm_be_hw_params_fixup,
  6638. .ignore_suspend = 1,
  6639. .ops = &msm_stub_be_ops,
  6640. SND_SOC_DAILINK_REG(auxpcm_tx),
  6641. },
  6642. };
  6643. static struct snd_soc_dai_link msm_stub_dai_links[
  6644. ARRAY_SIZE(msm_stub_fe_dai_links) +
  6645. ARRAY_SIZE(msm_stub_be_dai_links)];
  6646. static const struct of_device_id lahaina_asoc_machine_of_match[] = {
  6647. { .compatible = "qcom,lahaina-asoc-snd",
  6648. .data = "codec"},
  6649. { .compatible = "qcom,lahaina-asoc-snd-stub",
  6650. .data = "stub_codec"},
  6651. {},
  6652. };
  6653. static int msm_snd_card_late_probe(struct snd_soc_card *card)
  6654. {
  6655. struct snd_soc_component *component = NULL;
  6656. const char *be_dl_name = LPASS_BE_RX_CDC_DMA_RX_0;
  6657. struct snd_soc_pcm_runtime *rtd;
  6658. int ret = 0;
  6659. void *mbhc_calibration;
  6660. rtd = snd_soc_get_pcm_runtime(card, be_dl_name);
  6661. if (!rtd) {
  6662. dev_err(card->dev,
  6663. "%s: snd_soc_get_pcm_runtime for %s failed!\n",
  6664. __func__, be_dl_name);
  6665. return -EINVAL;
  6666. }
  6667. component = snd_soc_rtdcom_lookup(rtd, WCD938X_DRV_NAME);
  6668. if (!component) {
  6669. pr_err("%s component is NULL\n", __func__);
  6670. return -EINVAL;
  6671. }
  6672. mbhc_calibration = def_wcd_mbhc_cal();
  6673. if (!mbhc_calibration)
  6674. return -ENOMEM;
  6675. wcd_mbhc_cfg.calibration = mbhc_calibration;
  6676. ret = wcd938x_mbhc_hs_detect(component, &wcd_mbhc_cfg);
  6677. if (ret) {
  6678. dev_err(component->dev, "%s: mbhc hs detect failed, err:%d\n",
  6679. __func__, ret);
  6680. goto err_hs_detect;
  6681. }
  6682. return 0;
  6683. err_hs_detect:
  6684. kfree(mbhc_calibration);
  6685. return ret;
  6686. }
  6687. static struct snd_soc_card *populate_snd_card_dailinks(struct device *dev)
  6688. {
  6689. struct snd_soc_card *card = NULL;
  6690. struct snd_soc_dai_link *dailink = NULL;
  6691. int len_1 = 0;
  6692. int len_2 = 0;
  6693. int total_links = 0;
  6694. int rc = 0;
  6695. u32 mi2s_audio_intf = 0;
  6696. u32 auxpcm_audio_intf = 0;
  6697. u32 val = 0;
  6698. u32 wcn_btfm_intf = 0;
  6699. const struct of_device_id *match;
  6700. u32 wsa_max_devs = 0;
  6701. match = of_match_node(lahaina_asoc_machine_of_match, dev->of_node);
  6702. if (!match) {
  6703. dev_err(dev, "%s: No DT match found for sound card\n",
  6704. __func__);
  6705. return NULL;
  6706. }
  6707. if (!strcmp(match->data, "codec")) {
  6708. card = &snd_soc_card_lahaina_msm;
  6709. memcpy(msm_lahaina_dai_links + total_links,
  6710. msm_common_dai_links,
  6711. sizeof(msm_common_dai_links));
  6712. total_links += ARRAY_SIZE(msm_common_dai_links);
  6713. rc = of_property_read_u32(dev->of_node,
  6714. "qcom,wsa-max-devs", &wsa_max_devs);
  6715. if (rc) {
  6716. dev_info(dev,
  6717. "%s: wsa-max-devs property missing in DT %s, ret = %d\n",
  6718. __func__, dev->of_node->full_name, rc);
  6719. wsa_max_devs = 0;
  6720. }
  6721. if (!wsa_max_devs) {
  6722. memcpy(msm_lahaina_dai_links + total_links,
  6723. msm_bolero_fe_stub_dai_links,
  6724. sizeof(msm_bolero_fe_stub_dai_links));
  6725. total_links +=
  6726. ARRAY_SIZE(msm_bolero_fe_stub_dai_links);
  6727. } else {
  6728. memcpy(msm_lahaina_dai_links + total_links,
  6729. msm_bolero_fe_dai_links,
  6730. sizeof(msm_bolero_fe_dai_links));
  6731. total_links +=
  6732. ARRAY_SIZE(msm_bolero_fe_dai_links);
  6733. }
  6734. memcpy(msm_lahaina_dai_links + total_links,
  6735. msm_common_misc_fe_dai_links,
  6736. sizeof(msm_common_misc_fe_dai_links));
  6737. total_links += ARRAY_SIZE(msm_common_misc_fe_dai_links);
  6738. memcpy(msm_lahaina_dai_links + total_links,
  6739. msm_common_be_dai_links,
  6740. sizeof(msm_common_be_dai_links));
  6741. total_links += ARRAY_SIZE(msm_common_be_dai_links);
  6742. memcpy(msm_lahaina_dai_links + total_links,
  6743. msm_rx_tx_cdc_dma_be_dai_links,
  6744. sizeof(msm_rx_tx_cdc_dma_be_dai_links));
  6745. total_links +=
  6746. ARRAY_SIZE(msm_rx_tx_cdc_dma_be_dai_links);
  6747. if (wsa_max_devs) {
  6748. memcpy(msm_lahaina_dai_links + total_links,
  6749. msm_wsa_cdc_dma_be_dai_links,
  6750. sizeof(msm_wsa_cdc_dma_be_dai_links));
  6751. total_links +=
  6752. ARRAY_SIZE(msm_wsa_cdc_dma_be_dai_links);
  6753. }
  6754. memcpy(msm_lahaina_dai_links + total_links,
  6755. msm_va_cdc_dma_be_dai_links,
  6756. sizeof(msm_va_cdc_dma_be_dai_links));
  6757. total_links +=
  6758. ARRAY_SIZE(msm_va_cdc_dma_be_dai_links);
  6759. rc = of_property_read_u32(dev->of_node, "qcom,mi2s-audio-intf",
  6760. &mi2s_audio_intf);
  6761. if (rc) {
  6762. dev_dbg(dev, "%s: No DT match MI2S audio interface\n",
  6763. __func__);
  6764. } else {
  6765. if (mi2s_audio_intf) {
  6766. memcpy(msm_lahaina_dai_links + total_links,
  6767. msm_mi2s_be_dai_links,
  6768. sizeof(msm_mi2s_be_dai_links));
  6769. total_links +=
  6770. ARRAY_SIZE(msm_mi2s_be_dai_links);
  6771. }
  6772. }
  6773. rc = of_property_read_u32(dev->of_node,
  6774. "qcom,auxpcm-audio-intf",
  6775. &auxpcm_audio_intf);
  6776. if (rc) {
  6777. dev_dbg(dev, "%s: No DT match Aux PCM interface\n",
  6778. __func__);
  6779. } else {
  6780. if (auxpcm_audio_intf) {
  6781. memcpy(msm_lahaina_dai_links + total_links,
  6782. msm_auxpcm_be_dai_links,
  6783. sizeof(msm_auxpcm_be_dai_links));
  6784. total_links +=
  6785. ARRAY_SIZE(msm_auxpcm_be_dai_links);
  6786. }
  6787. }
  6788. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  6789. rc = of_property_read_u32(dev->of_node,
  6790. "qcom,ext-disp-audio-rx", &val);
  6791. if (!rc && val) {
  6792. dev_dbg(dev, "%s(): ext disp audio support present\n",
  6793. __func__);
  6794. memcpy(msm_lahaina_dai_links + total_links,
  6795. ext_disp_be_dai_link,
  6796. sizeof(ext_disp_be_dai_link));
  6797. total_links += ARRAY_SIZE(ext_disp_be_dai_link);
  6798. }
  6799. #endif
  6800. rc = of_property_read_u32(dev->of_node, "qcom,wcn-bt", &val);
  6801. if (!rc && val) {
  6802. dev_dbg(dev, "%s(): WCN BT support present\n",
  6803. __func__);
  6804. memcpy(msm_lahaina_dai_links + total_links,
  6805. msm_wcn_be_dai_links,
  6806. sizeof(msm_wcn_be_dai_links));
  6807. total_links += ARRAY_SIZE(msm_wcn_be_dai_links);
  6808. }
  6809. rc = of_property_read_u32(dev->of_node, "qcom,afe-rxtx-lb",
  6810. &val);
  6811. if (!rc && val) {
  6812. memcpy(msm_lahaina_dai_links + total_links,
  6813. msm_afe_rxtx_lb_be_dai_link,
  6814. sizeof(msm_afe_rxtx_lb_be_dai_link));
  6815. total_links +=
  6816. ARRAY_SIZE(msm_afe_rxtx_lb_be_dai_link);
  6817. }
  6818. rc = of_property_read_u32(dev->of_node, "qcom,wcn-btfm",
  6819. &wcn_btfm_intf);
  6820. if (rc) {
  6821. dev_dbg(dev, "%s: No DT match wcn btfm interface\n",
  6822. __func__);
  6823. } else {
  6824. if (wcn_btfm_intf) {
  6825. memcpy(msm_lahaina_dai_links + total_links,
  6826. msm_wcn_btfm_be_dai_links,
  6827. sizeof(msm_wcn_btfm_be_dai_links));
  6828. total_links +=
  6829. ARRAY_SIZE(msm_wcn_btfm_be_dai_links);
  6830. }
  6831. }
  6832. dailink = msm_lahaina_dai_links;
  6833. } else if(!strcmp(match->data, "stub_codec")) {
  6834. card = &snd_soc_card_stub_msm;
  6835. len_1 = ARRAY_SIZE(msm_stub_fe_dai_links);
  6836. len_2 = len_1 + ARRAY_SIZE(msm_stub_be_dai_links);
  6837. memcpy(msm_stub_dai_links,
  6838. msm_stub_fe_dai_links,
  6839. sizeof(msm_stub_fe_dai_links));
  6840. memcpy(msm_stub_dai_links + len_1,
  6841. msm_stub_be_dai_links,
  6842. sizeof(msm_stub_be_dai_links));
  6843. dailink = msm_stub_dai_links;
  6844. total_links = len_2;
  6845. }
  6846. if (card) {
  6847. card->dai_link = dailink;
  6848. card->num_links = total_links;
  6849. card->late_probe = msm_snd_card_late_probe;
  6850. }
  6851. return card;
  6852. }
  6853. static int msm_int_audrx_init(struct snd_soc_pcm_runtime *rtd)
  6854. {
  6855. u8 spkleft_ports[WSA883X_MAX_SWR_PORTS] = {0, 1, 2, 3};
  6856. u8 spkright_ports[WSA883X_MAX_SWR_PORTS] = {0, 1, 2, 3};
  6857. u8 spkleft_port_types[WSA883X_MAX_SWR_PORTS] = {SPKR_L, SPKR_L_COMP,
  6858. SPKR_L_BOOST, SPKR_L_VI};
  6859. u8 spkright_port_types[WSA883X_MAX_SWR_PORTS] = {SPKR_R, SPKR_R_COMP,
  6860. SPKR_R_BOOST, SPKR_R_VI};
  6861. unsigned int ch_rate[WSA883X_MAX_SWR_PORTS] = {SWR_CLK_RATE_2P4MHZ, SWR_CLK_RATE_0P6MHZ,
  6862. SWR_CLK_RATE_0P3MHZ, SWR_CLK_RATE_1P2MHZ};
  6863. unsigned int ch_mask[WSA883X_MAX_SWR_PORTS] = {0x1, 0xF, 0x3, 0x3};
  6864. struct snd_soc_component *component = NULL;
  6865. struct snd_soc_dapm_context *dapm = NULL;
  6866. struct snd_card *card = NULL;
  6867. struct snd_info_entry *entry = NULL;
  6868. struct msm_asoc_mach_data *pdata =
  6869. snd_soc_card_get_drvdata(rtd->card);
  6870. int ret = 0;
  6871. if (codec_reg_done) {
  6872. return 0;
  6873. }
  6874. if (pdata->wsa_max_devs > 0) {
  6875. component = snd_soc_rtdcom_lookup(rtd, "wsa-codec.1");
  6876. if (!component) {
  6877. pr_err("%s: wsa-codec.1 component is NULL\n", __func__);
  6878. return -EINVAL;
  6879. }
  6880. dapm = snd_soc_component_get_dapm(component);
  6881. wsa883x_set_channel_map(component, &spkleft_ports[0],
  6882. WSA883X_MAX_SWR_PORTS, &ch_mask[0],
  6883. &ch_rate[0], &spkleft_port_types[0]);
  6884. if (dapm->component) {
  6885. snd_soc_dapm_ignore_suspend(dapm, "spkrLeft IN");
  6886. snd_soc_dapm_ignore_suspend(dapm, "spkrLeft SPKR");
  6887. }
  6888. wsa883x_codec_info_create_codec_entry(pdata->codec_root,
  6889. component);
  6890. }
  6891. /* If current platform has more than one WSA */
  6892. if (pdata->wsa_max_devs > 1) {
  6893. component = snd_soc_rtdcom_lookup(rtd, "wsa-codec.2");
  6894. if (!component) {
  6895. pr_err("%s: wsa-codec.2 component is NULL\n", __func__);
  6896. return -EINVAL;
  6897. }
  6898. dapm = snd_soc_component_get_dapm(component);
  6899. wsa883x_set_channel_map(component, &spkright_ports[0],
  6900. WSA883X_MAX_SWR_PORTS, &ch_mask[0],
  6901. &ch_rate[0], &spkright_port_types[0]);
  6902. if (dapm->component) {
  6903. snd_soc_dapm_ignore_suspend(dapm, "spkrRight IN");
  6904. snd_soc_dapm_ignore_suspend(dapm, "spkrRight SPKR");
  6905. }
  6906. wsa883x_codec_info_create_codec_entry(pdata->codec_root,
  6907. component);
  6908. }
  6909. component = snd_soc_rtdcom_lookup(rtd, "bolero_codec");
  6910. if (!component) {
  6911. pr_err("%s: could not find component for bolero_codec\n",
  6912. __func__);
  6913. return ret;
  6914. }
  6915. dapm = snd_soc_component_get_dapm(component);
  6916. ret = snd_soc_add_component_controls(component, msm_int_snd_controls,
  6917. ARRAY_SIZE(msm_int_snd_controls));
  6918. if (ret < 0) {
  6919. pr_err("%s: add_component_controls failed: %d\n",
  6920. __func__, ret);
  6921. return ret;
  6922. }
  6923. ret = snd_soc_add_component_controls(component, msm_common_snd_controls,
  6924. ARRAY_SIZE(msm_common_snd_controls));
  6925. if (ret < 0) {
  6926. pr_err("%s: add common snd controls failed: %d\n",
  6927. __func__, ret);
  6928. return ret;
  6929. }
  6930. snd_soc_dapm_new_controls(dapm, msm_int_dapm_widgets,
  6931. ARRAY_SIZE(msm_int_dapm_widgets));
  6932. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic0");
  6933. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic1");
  6934. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic2");
  6935. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic3");
  6936. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic4");
  6937. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic5");
  6938. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic6");
  6939. snd_soc_dapm_ignore_suspend(dapm, "Digital Mic7");
  6940. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic1");
  6941. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic2");
  6942. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic3");
  6943. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic4");
  6944. snd_soc_dapm_ignore_suspend(dapm, "Analog Mic5");
  6945. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  6946. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  6947. snd_soc_dapm_ignore_suspend(dapm, "WSA AIF VI");
  6948. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  6949. snd_soc_dapm_sync(dapm);
  6950. bolero_set_port_map(component, ARRAY_SIZE(sm_port_map), sm_port_map);
  6951. card = rtd->card->snd_card;
  6952. if (!pdata->codec_root) {
  6953. entry = msm_snd_info_create_subdir(card->module, "codecs",
  6954. card->proc_root);
  6955. if (!entry) {
  6956. pr_debug("%s: Cannot create codecs module entry\n",
  6957. __func__);
  6958. ret = 0;
  6959. goto err;
  6960. }
  6961. pdata->codec_root = entry;
  6962. }
  6963. bolero_info_create_codec_entry(pdata->codec_root, component);
  6964. bolero_register_wake_irq(component, false);
  6965. codec_reg_done = true;
  6966. err:
  6967. return ret;
  6968. }
  6969. static int msm_aux_codec_init(struct snd_soc_pcm_runtime *rtd)
  6970. {
  6971. struct snd_soc_component *component = NULL;
  6972. struct snd_soc_dapm_context *dapm = NULL;
  6973. int ret = 0;
  6974. int codec_variant = -1;
  6975. struct snd_info_entry *entry;
  6976. struct snd_card *card = NULL;
  6977. struct msm_asoc_mach_data *pdata;
  6978. component = snd_soc_rtdcom_lookup(rtd, WCD938X_DRV_NAME);
  6979. if (!component) {
  6980. pr_err("%s component is NULL\n", __func__);
  6981. return -EINVAL;
  6982. }
  6983. dapm = snd_soc_component_get_dapm(component);
  6984. card = component->card->snd_card;
  6985. snd_soc_dapm_ignore_suspend(dapm, "EAR");
  6986. snd_soc_dapm_ignore_suspend(dapm, "AUX");
  6987. snd_soc_dapm_ignore_suspend(dapm, "HPHL");
  6988. snd_soc_dapm_ignore_suspend(dapm, "HPHR");
  6989. snd_soc_dapm_ignore_suspend(dapm, "AMIC1");
  6990. snd_soc_dapm_ignore_suspend(dapm, "AMIC2");
  6991. snd_soc_dapm_ignore_suspend(dapm, "AMIC3");
  6992. snd_soc_dapm_ignore_suspend(dapm, "AMIC4");
  6993. snd_soc_dapm_sync(dapm);
  6994. pdata = snd_soc_card_get_drvdata(component->card);
  6995. if (!pdata->codec_root) {
  6996. entry = msm_snd_info_create_subdir(card->module, "codecs",
  6997. card->proc_root);
  6998. if (!entry) {
  6999. dev_dbg(component->dev, "%s: Cannot create codecs module entry\n",
  7000. __func__);
  7001. return 0;
  7002. }
  7003. pdata->codec_root = entry;
  7004. }
  7005. wcd938x_info_create_codec_entry(pdata->codec_root, component);
  7006. codec_variant = wcd938x_get_codec_variant(component);
  7007. dev_dbg(component->dev, "%s: variant %d\n", __func__, codec_variant);
  7008. if (codec_variant == WCD9380)
  7009. ret = snd_soc_add_component_controls(component,
  7010. msm_int_wcd9380_snd_controls,
  7011. ARRAY_SIZE(msm_int_wcd9380_snd_controls));
  7012. else if (codec_variant == WCD9385)
  7013. ret = snd_soc_add_component_controls(component,
  7014. msm_int_wcd9385_snd_controls,
  7015. ARRAY_SIZE(msm_int_wcd9385_snd_controls));
  7016. if (ret < 0) {
  7017. dev_err(component->dev, "%s: add codec specific snd controls failed: %d\n",
  7018. __func__, ret);
  7019. return ret;
  7020. }
  7021. return 0;
  7022. }
  7023. static void msm_i2s_auxpcm_init(struct platform_device *pdev)
  7024. {
  7025. int count = 0;
  7026. u32 mi2s_master_slave[MI2S_MAX];
  7027. int ret = 0;
  7028. for (count = 0; count < MI2S_MAX; count++) {
  7029. mutex_init(&mi2s_intf_conf[count].lock);
  7030. mi2s_intf_conf[count].ref_cnt = 0;
  7031. }
  7032. ret = of_property_read_u32_array(pdev->dev.of_node,
  7033. "qcom,msm-mi2s-master",
  7034. mi2s_master_slave, MI2S_MAX);
  7035. if (ret) {
  7036. dev_dbg(&pdev->dev, "%s: no qcom,msm-mi2s-master in DT node\n",
  7037. __func__);
  7038. } else {
  7039. for (count = 0; count < MI2S_MAX; count++) {
  7040. mi2s_intf_conf[count].msm_is_mi2s_master =
  7041. mi2s_master_slave[count];
  7042. }
  7043. }
  7044. }
  7045. static void msm_i2s_auxpcm_deinit(void)
  7046. {
  7047. int count = 0;
  7048. for (count = 0; count < MI2S_MAX; count++) {
  7049. mutex_destroy(&mi2s_intf_conf[count].lock);
  7050. mi2s_intf_conf[count].ref_cnt = 0;
  7051. mi2s_intf_conf[count].msm_is_mi2s_master = 0;
  7052. }
  7053. }
  7054. static int lahaina_ssr_enable(struct device *dev, void *data)
  7055. {
  7056. struct platform_device *pdev = to_platform_device(dev);
  7057. struct snd_soc_card *card = platform_get_drvdata(pdev);
  7058. int ret = 0;
  7059. if (!card) {
  7060. dev_err(dev, "%s: card is NULL\n", __func__);
  7061. ret = -EINVAL;
  7062. goto err;
  7063. }
  7064. if (!strcmp(card->name, "lahaina-stub-snd-card")) {
  7065. /* TODO */
  7066. dev_dbg(dev, "%s: TODO \n", __func__);
  7067. }
  7068. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  7069. snd_soc_card_change_online_state(card, 1);
  7070. #endif /* CONFIG_AUDIO_QGKI */
  7071. dev_dbg(dev, "%s: setting snd_card to ONLINE\n", __func__);
  7072. err:
  7073. return ret;
  7074. }
  7075. static void lahaina_ssr_disable(struct device *dev, void *data)
  7076. {
  7077. struct platform_device *pdev = to_platform_device(dev);
  7078. struct snd_soc_card *card = platform_get_drvdata(pdev);
  7079. if (!card) {
  7080. dev_err(dev, "%s: card is NULL\n", __func__);
  7081. return;
  7082. }
  7083. dev_dbg(dev, "%s: setting snd_card to OFFLINE\n", __func__);
  7084. #if IS_ENABLED(CONFIG_AUDIO_QGKI)
  7085. snd_soc_card_change_online_state(card, 0);
  7086. #endif /* CONFIG_AUDIO_QGKI */
  7087. if (!strcmp(card->name, "lahaina-stub-snd-card")) {
  7088. /* TODO */
  7089. dev_dbg(dev, "%s: TODO \n", __func__);
  7090. }
  7091. }
  7092. static const struct snd_event_ops lahaina_ssr_ops = {
  7093. .enable = lahaina_ssr_enable,
  7094. .disable = lahaina_ssr_disable,
  7095. };
  7096. static int msm_audio_ssr_compare(struct device *dev, void *data)
  7097. {
  7098. struct device_node *node = data;
  7099. dev_dbg(dev, "%s: dev->of_node = 0x%p, node = 0x%p\n",
  7100. __func__, dev->of_node, node);
  7101. return (dev->of_node && dev->of_node == node);
  7102. }
  7103. static int msm_audio_ssr_register(struct device *dev)
  7104. {
  7105. struct device_node *np = dev->of_node;
  7106. struct snd_event_clients *ssr_clients = NULL;
  7107. struct device_node *node = NULL;
  7108. int ret = 0;
  7109. int i = 0;
  7110. for (i = 0; ; i++) {
  7111. node = of_parse_phandle(np, "qcom,msm_audio_ssr_devs", i);
  7112. if (!node)
  7113. break;
  7114. snd_event_mstr_add_client(&ssr_clients,
  7115. msm_audio_ssr_compare, node);
  7116. }
  7117. ret = snd_event_master_register(dev, &lahaina_ssr_ops,
  7118. ssr_clients, NULL);
  7119. if (!ret)
  7120. snd_event_notify(dev, SND_EVENT_UP);
  7121. return ret;
  7122. }
  7123. static int msm_asoc_machine_probe(struct platform_device *pdev)
  7124. {
  7125. struct snd_soc_card *card = NULL;
  7126. struct msm_asoc_mach_data *pdata = NULL;
  7127. const char *mbhc_audio_jack_type = NULL;
  7128. int ret = 0;
  7129. uint index = 0;
  7130. struct clk *lpass_audio_hw_vote = NULL;
  7131. if (!pdev->dev.of_node) {
  7132. dev_err(&pdev->dev, "%s: No platform supplied from device tree\n", __func__);
  7133. return -EINVAL;
  7134. }
  7135. pdata = devm_kzalloc(&pdev->dev,
  7136. sizeof(struct msm_asoc_mach_data), GFP_KERNEL);
  7137. if (!pdata)
  7138. return -ENOMEM;
  7139. of_property_read_u32(pdev->dev.of_node,
  7140. "qcom,lito-is-v2-enabled",
  7141. &pdata->lito_v2_enabled);
  7142. card = populate_snd_card_dailinks(&pdev->dev);
  7143. if (!card) {
  7144. dev_err(&pdev->dev, "%s: Card uninitialized\n", __func__);
  7145. ret = -EINVAL;
  7146. goto err;
  7147. }
  7148. card->dev = &pdev->dev;
  7149. platform_set_drvdata(pdev, card);
  7150. snd_soc_card_set_drvdata(card, pdata);
  7151. ret = snd_soc_of_parse_card_name(card, "qcom,model");
  7152. if (ret) {
  7153. dev_err(&pdev->dev, "%s: parse card name failed, err:%d\n",
  7154. __func__, ret);
  7155. goto err;
  7156. }
  7157. ret = snd_soc_of_parse_audio_routing(card, "qcom,audio-routing");
  7158. if (ret) {
  7159. dev_err(&pdev->dev, "%s: parse audio routing failed, err:%d\n",
  7160. __func__, ret);
  7161. goto err;
  7162. }
  7163. ret = msm_populate_dai_link_component_of_node(card);
  7164. if (ret) {
  7165. ret = -EPROBE_DEFER;
  7166. goto err;
  7167. }
  7168. /* Get maximum WSA device count for this platform */
  7169. ret = of_property_read_u32(pdev->dev.of_node,
  7170. "qcom,wsa-max-devs", &pdata->wsa_max_devs);
  7171. if (ret) {
  7172. dev_info(&pdev->dev,
  7173. "%s: wsa-max-devs property missing in DT %s, ret = %d\n",
  7174. __func__, pdev->dev.of_node->full_name, ret);
  7175. pdata->wsa_max_devs = 0;
  7176. }
  7177. ret = devm_snd_soc_register_card(&pdev->dev, card);
  7178. if (ret == -EPROBE_DEFER) {
  7179. if (codec_reg_done)
  7180. ret = -EINVAL;
  7181. goto err;
  7182. } else if (ret) {
  7183. dev_err(&pdev->dev, "%s: snd_soc_register_card failed (%d)\n",
  7184. __func__, ret);
  7185. goto err;
  7186. }
  7187. dev_info(&pdev->dev, "%s: Sound card %s registered\n",
  7188. __func__, card->name);
  7189. pdata->hph_en1_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7190. "qcom,hph-en1-gpio", 0);
  7191. if (!pdata->hph_en1_gpio_p) {
  7192. dev_dbg(&pdev->dev, "%s: property %s not detected in node %s\n",
  7193. __func__, "qcom,hph-en1-gpio",
  7194. pdev->dev.of_node->full_name);
  7195. }
  7196. pdata->hph_en0_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7197. "qcom,hph-en0-gpio", 0);
  7198. if (!pdata->hph_en0_gpio_p) {
  7199. dev_dbg(&pdev->dev, "%s: property %s not detected in node %s\n",
  7200. __func__, "qcom,hph-en0-gpio",
  7201. pdev->dev.of_node->full_name);
  7202. }
  7203. ret = of_property_read_string(pdev->dev.of_node,
  7204. "qcom,mbhc-audio-jack-type", &mbhc_audio_jack_type);
  7205. if (ret) {
  7206. dev_dbg(&pdev->dev, "%s: Looking up %s property in node %s failed\n",
  7207. __func__, "qcom,mbhc-audio-jack-type",
  7208. pdev->dev.of_node->full_name);
  7209. dev_dbg(&pdev->dev, "Jack type properties set to default\n");
  7210. } else {
  7211. if (!strcmp(mbhc_audio_jack_type, "4-pole-jack")) {
  7212. wcd_mbhc_cfg.enable_anc_mic_detect = false;
  7213. dev_dbg(&pdev->dev, "This hardware has 4 pole jack");
  7214. } else if (!strcmp(mbhc_audio_jack_type, "5-pole-jack")) {
  7215. wcd_mbhc_cfg.enable_anc_mic_detect = true;
  7216. dev_dbg(&pdev->dev, "This hardware has 5 pole jack");
  7217. } else if (!strcmp(mbhc_audio_jack_type, "6-pole-jack")) {
  7218. wcd_mbhc_cfg.enable_anc_mic_detect = true;
  7219. dev_dbg(&pdev->dev, "This hardware has 6 pole jack");
  7220. } else {
  7221. wcd_mbhc_cfg.enable_anc_mic_detect = false;
  7222. dev_dbg(&pdev->dev, "Unknown value, set to default\n");
  7223. }
  7224. }
  7225. /*
  7226. * Parse US-Euro gpio info from DT. Report no error if us-euro
  7227. * entry is not found in DT file as some targets do not support
  7228. * US-Euro detection
  7229. */
  7230. pdata->us_euro_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7231. "qcom,us-euro-gpios", 0);
  7232. if (!pdata->us_euro_gpio_p) {
  7233. dev_dbg(&pdev->dev, "property %s not detected in node %s",
  7234. "qcom,us-euro-gpios", pdev->dev.of_node->full_name);
  7235. } else {
  7236. dev_dbg(&pdev->dev, "%s detected\n",
  7237. "qcom,us-euro-gpios");
  7238. wcd_mbhc_cfg.swap_gnd_mic = msm_swap_gnd_mic;
  7239. }
  7240. if (wcd_mbhc_cfg.enable_usbc_analog)
  7241. wcd_mbhc_cfg.swap_gnd_mic = msm_usbc_swap_gnd_mic;
  7242. pdata->fsa_handle = of_parse_phandle(pdev->dev.of_node,
  7243. "fsa4480-i2c-handle", 0);
  7244. if (!pdata->fsa_handle)
  7245. dev_dbg(&pdev->dev, "property %s not detected in node %s\n",
  7246. "fsa4480-i2c-handle", pdev->dev.of_node->full_name);
  7247. msm_i2s_auxpcm_init(pdev);
  7248. pdata->dmic01_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7249. "qcom,cdc-dmic01-gpios",
  7250. 0);
  7251. pdata->dmic23_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7252. "qcom,cdc-dmic23-gpios",
  7253. 0);
  7254. pdata->dmic45_gpio_p = of_parse_phandle(pdev->dev.of_node,
  7255. "qcom,cdc-dmic45-gpios",
  7256. 0);
  7257. if (pdata->dmic01_gpio_p)
  7258. msm_cdc_pinctrl_set_wakeup_capable(pdata->dmic01_gpio_p, false);
  7259. if (pdata->dmic23_gpio_p)
  7260. msm_cdc_pinctrl_set_wakeup_capable(pdata->dmic23_gpio_p, false);
  7261. if (pdata->dmic45_gpio_p)
  7262. msm_cdc_pinctrl_set_wakeup_capable(pdata->dmic45_gpio_p, false);
  7263. pdata->mi2s_gpio_p[PRIM_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7264. "qcom,pri-mi2s-gpios", 0);
  7265. pdata->mi2s_gpio_p[SEC_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7266. "qcom,sec-mi2s-gpios", 0);
  7267. pdata->mi2s_gpio_p[TERT_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7268. "qcom,tert-mi2s-gpios", 0);
  7269. pdata->mi2s_gpio_p[QUAT_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7270. "qcom,quat-mi2s-gpios", 0);
  7271. pdata->mi2s_gpio_p[QUIN_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7272. "qcom,quin-mi2s-gpios", 0);
  7273. pdata->mi2s_gpio_p[SEN_MI2S] = of_parse_phandle(pdev->dev.of_node,
  7274. "qcom,sen-mi2s-gpios", 0);
  7275. for (index = PRIM_MI2S; index < MI2S_MAX; index++)
  7276. atomic_set(&(pdata->mi2s_gpio_ref_count[index]), 0);
  7277. /* Register LPASS audio hw vote */
  7278. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  7279. if (IS_ERR(lpass_audio_hw_vote)) {
  7280. ret = PTR_ERR(lpass_audio_hw_vote);
  7281. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  7282. __func__, "lpass_audio_hw_vote", ret);
  7283. lpass_audio_hw_vote = NULL;
  7284. ret = 0;
  7285. }
  7286. pdata->lpass_audio_hw_vote = lpass_audio_hw_vote;
  7287. pdata->core_audio_vote_count = 0;
  7288. ret = msm_audio_ssr_register(&pdev->dev);
  7289. if (ret)
  7290. pr_err("%s: Registration with SND event FWK failed ret = %d\n",
  7291. __func__, ret);
  7292. is_initial_boot = true;
  7293. /* Add QoS request for audio tasks */
  7294. msm_audio_add_qos_request();
  7295. return 0;
  7296. err:
  7297. devm_kfree(&pdev->dev, pdata);
  7298. return ret;
  7299. }
  7300. static int msm_asoc_machine_remove(struct platform_device *pdev)
  7301. {
  7302. struct snd_soc_card *card = platform_get_drvdata(pdev);
  7303. snd_event_master_deregister(&pdev->dev);
  7304. snd_soc_unregister_card(card);
  7305. msm_i2s_auxpcm_deinit();
  7306. msm_audio_remove_qos_request();
  7307. return 0;
  7308. }
  7309. static struct platform_driver lahaina_asoc_machine_driver = {
  7310. .driver = {
  7311. .name = DRV_NAME,
  7312. .owner = THIS_MODULE,
  7313. .pm = &snd_soc_pm_ops,
  7314. .of_match_table = lahaina_asoc_machine_of_match,
  7315. .suppress_bind_attrs = true,
  7316. },
  7317. .probe = msm_asoc_machine_probe,
  7318. .remove = msm_asoc_machine_remove,
  7319. };
  7320. module_platform_driver(lahaina_asoc_machine_driver);
  7321. MODULE_SOFTDEP("pre: bt_fm_slim");
  7322. MODULE_DESCRIPTION("ALSA SoC msm");
  7323. MODULE_LICENSE("GPL v2");
  7324. MODULE_ALIAS("platform:" DRV_NAME);
  7325. MODULE_DEVICE_TABLE(of, lahaina_asoc_machine_of_match);