hal_kiwi.c 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948
  1. /*
  2. * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021,2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #include "hal_flow.h"
  32. #include "rx_flow_search_entry.h"
  33. #include "hal_rx_flow_info.h"
  34. #include "hal_be_api.h"
  35. #include "hal_be_api_mon.h"
  36. #include "reo_destination_ring_with_pn.h"
  37. #include <hal_be_rx.h>
  38. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  39. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  40. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  41. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  42. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  43. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  44. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  45. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  46. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  47. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  48. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  49. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  50. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  51. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  52. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  53. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  54. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  55. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  56. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  57. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  58. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  59. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  60. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  61. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  62. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  63. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  64. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  65. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  66. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  67. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  68. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  69. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  70. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  71. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  72. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  73. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  74. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  75. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  76. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  77. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  78. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  79. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  80. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  81. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  82. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  83. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  84. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  85. WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  86. #include "hal_kiwi_tx.h"
  87. #include "hal_kiwi_rx.h"
  88. #include "hal_be_rx_tlv.h"
  89. #include <hal_generic_api.h>
  90. #include <hal_be_generic_api.h>
  91. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  92. static uint32_t hal_get_link_desc_size_kiwi(void)
  93. {
  94. return LINK_DESC_SIZE;
  95. }
  96. /**
  97. * hal_rx_dump_msdu_end_tlv_kiwi: dump RX msdu_end TLV in structured
  98. * human readable format.
  99. * @ msdu_end: pointer the msdu_end TLV in pkt.
  100. * @ dbg_level: log level.
  101. *
  102. * Return: void
  103. */
  104. static void hal_rx_dump_msdu_end_tlv_kiwi(void *msduend,
  105. uint8_t dbg_level)
  106. {
  107. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  108. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  109. "rx_msdu_end tlv (1/7)- "
  110. "rxpcu_mpdu_filter_in_category :%x"
  111. "sw_frame_group_id :%x"
  112. "reserved_0 :%x"
  113. "phy_ppdu_id :%x"
  114. "ip_hdr_chksum:%x"
  115. "reported_mpdu_length :%x"
  116. "reserved_1a :%x"
  117. "key_id_octet :%x"
  118. "cce_super_rule :%x"
  119. "cce_classify_not_done_truncate :%x"
  120. "cce_classify_not_done_cce_dis:%x"
  121. "cumulative_l3_checksum :%x"
  122. "rule_indication_31_0 :%x"
  123. "rule_indication_63_32:%x"
  124. "da_offset :%x"
  125. "sa_offset :%x"
  126. "da_offset_valid :%x"
  127. "sa_offset_valid :%x"
  128. "reserved_5a :%x"
  129. "l3_type :%x",
  130. msdu_end->rxpcu_mpdu_filter_in_category,
  131. msdu_end->sw_frame_group_id,
  132. msdu_end->reserved_0,
  133. msdu_end->phy_ppdu_id,
  134. msdu_end->ip_hdr_chksum,
  135. msdu_end->reported_mpdu_length,
  136. msdu_end->reserved_1a,
  137. msdu_end->key_id_octet,
  138. msdu_end->cce_super_rule,
  139. msdu_end->cce_classify_not_done_truncate,
  140. msdu_end->cce_classify_not_done_cce_dis,
  141. msdu_end->cumulative_l3_checksum,
  142. msdu_end->rule_indication_31_0,
  143. msdu_end->rule_indication_63_32,
  144. msdu_end->da_offset,
  145. msdu_end->sa_offset,
  146. msdu_end->da_offset_valid,
  147. msdu_end->sa_offset_valid,
  148. msdu_end->reserved_5a,
  149. msdu_end->l3_type);
  150. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  151. "rx_msdu_end tlv (2/7)- "
  152. "ipv6_options_crc :%x"
  153. "tcp_seq_number :%x"
  154. "tcp_ack_number :%x"
  155. "tcp_flag :%x"
  156. "lro_eligible :%x"
  157. "reserved_9a :%x"
  158. "window_size :%x"
  159. "tcp_udp_chksum :%x"
  160. "sa_idx_timeout :%x"
  161. "da_idx_timeout :%x"
  162. "msdu_limit_error :%x"
  163. "flow_idx_timeout :%x"
  164. "flow_idx_invalid :%x"
  165. "wifi_parser_error :%x"
  166. "amsdu_parser_error :%x"
  167. "sa_is_valid :%x"
  168. "da_is_valid :%x"
  169. "da_is_mcbc :%x"
  170. "l3_header_padding :%x"
  171. "first_msdu :%x"
  172. "last_msdu :%x",
  173. msdu_end->ipv6_options_crc,
  174. msdu_end->tcp_seq_number,
  175. msdu_end->tcp_ack_number,
  176. msdu_end->tcp_flag,
  177. msdu_end->lro_eligible,
  178. msdu_end->reserved_9a,
  179. msdu_end->window_size,
  180. msdu_end->tcp_udp_chksum,
  181. msdu_end->sa_idx_timeout,
  182. msdu_end->da_idx_timeout,
  183. msdu_end->msdu_limit_error,
  184. msdu_end->flow_idx_timeout,
  185. msdu_end->flow_idx_invalid,
  186. msdu_end->wifi_parser_error,
  187. msdu_end->amsdu_parser_error,
  188. msdu_end->sa_is_valid,
  189. msdu_end->da_is_valid,
  190. msdu_end->da_is_mcbc,
  191. msdu_end->l3_header_padding,
  192. msdu_end->first_msdu,
  193. msdu_end->last_msdu);
  194. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  195. "rx_msdu_end tlv (3/7)"
  196. "tcp_udp_chksum_fail_copy :%x"
  197. "ip_chksum_fail_copy :%x"
  198. "sa_idx :%x"
  199. "da_idx_or_sw_peer_id :%x"
  200. "msdu_drop :%x"
  201. "reo_destination_indication :%x"
  202. "flow_idx :%x"
  203. "reserved_12a :%x"
  204. "fse_metadata :%x"
  205. "cce_metadata :%x"
  206. "sa_sw_peer_id:%x"
  207. "aggregation_count :%x"
  208. "flow_aggregation_continuation:%x"
  209. "fisa_timeout :%x"
  210. "reserved_15a :%x"
  211. "cumulative_l4_checksum :%x"
  212. "cumulative_ip_length :%x"
  213. "service_code :%x"
  214. "priority_valid :%x",
  215. msdu_end->tcp_udp_chksum_fail_copy,
  216. msdu_end->ip_chksum_fail_copy,
  217. msdu_end->sa_idx,
  218. msdu_end->da_idx_or_sw_peer_id,
  219. msdu_end->msdu_drop,
  220. msdu_end->reo_destination_indication,
  221. msdu_end->flow_idx,
  222. msdu_end->reserved_12a,
  223. msdu_end->fse_metadata,
  224. msdu_end->cce_metadata,
  225. msdu_end->sa_sw_peer_id,
  226. msdu_end->aggregation_count,
  227. msdu_end->flow_aggregation_continuation,
  228. msdu_end->fisa_timeout,
  229. msdu_end->reserved_15a,
  230. msdu_end->cumulative_l4_checksum,
  231. msdu_end->cumulative_ip_length,
  232. msdu_end->service_code,
  233. msdu_end->priority_valid);
  234. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  235. "rx_msdu_end tlv (4/7)"
  236. "reserved_17a :%x"
  237. "msdu_length :%x"
  238. "ipsec_esp :%x"
  239. "l3_offset :%x"
  240. "ipsec_ah :%x"
  241. "l4_offset :%x"
  242. "msdu_number :%x"
  243. "decap_format :%x"
  244. "ipv4_proto :%x"
  245. "ipv6_proto :%x"
  246. "tcp_proto :%x"
  247. "udp_proto :%x"
  248. "ip_frag :%x"
  249. "tcp_only_ack :%x"
  250. "da_is_bcast_mcast :%x"
  251. "toeplitz_hash_sel :%x"
  252. "ip_fixed_header_valid:%x"
  253. "ip_extn_header_valid :%x"
  254. "tcp_udp_header_valid :%x",
  255. msdu_end->reserved_17a,
  256. msdu_end->msdu_length,
  257. msdu_end->ipsec_esp,
  258. msdu_end->l3_offset,
  259. msdu_end->ipsec_ah,
  260. msdu_end->l4_offset,
  261. msdu_end->msdu_number,
  262. msdu_end->decap_format,
  263. msdu_end->ipv4_proto,
  264. msdu_end->ipv6_proto,
  265. msdu_end->tcp_proto,
  266. msdu_end->udp_proto,
  267. msdu_end->ip_frag,
  268. msdu_end->tcp_only_ack,
  269. msdu_end->da_is_bcast_mcast,
  270. msdu_end->toeplitz_hash_sel,
  271. msdu_end->ip_fixed_header_valid,
  272. msdu_end->ip_extn_header_valid,
  273. msdu_end->tcp_udp_header_valid);
  274. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  275. "rx_msdu_end tlv (5/7)"
  276. "mesh_control_present :%x"
  277. "ldpc :%x"
  278. "ip4_protocol_ip6_next_header :%x"
  279. "toeplitz_hash_2_or_4 :%x"
  280. "flow_id_toeplitz :%x"
  281. "user_rssi :%x"
  282. "pkt_type :%x"
  283. "stbc :%x"
  284. "sgi :%x"
  285. "rate_mcs :%x"
  286. "receive_bandwidth :%x"
  287. "reception_type :%x"
  288. "mimo_ss_bitmap :%x"
  289. "ppdu_start_timestamp_31_0 :%x"
  290. "ppdu_start_timestamp_63_32 :%x"
  291. "sw_phy_meta_data :%x"
  292. "vlan_ctag_ci :%x"
  293. "vlan_stag_ci :%x"
  294. "first_mpdu :%x"
  295. "reserved_30a :%x"
  296. "mcast_bcast :%x",
  297. msdu_end->mesh_control_present,
  298. msdu_end->ldpc,
  299. msdu_end->ip4_protocol_ip6_next_header,
  300. msdu_end->toeplitz_hash_2_or_4,
  301. msdu_end->flow_id_toeplitz,
  302. msdu_end->user_rssi,
  303. msdu_end->pkt_type,
  304. msdu_end->stbc,
  305. msdu_end->sgi,
  306. msdu_end->rate_mcs,
  307. msdu_end->receive_bandwidth,
  308. msdu_end->reception_type,
  309. msdu_end->mimo_ss_bitmap,
  310. msdu_end->ppdu_start_timestamp_31_0,
  311. msdu_end->ppdu_start_timestamp_63_32,
  312. msdu_end->sw_phy_meta_data,
  313. msdu_end->vlan_ctag_ci,
  314. msdu_end->vlan_stag_ci,
  315. msdu_end->first_mpdu,
  316. msdu_end->reserved_30a,
  317. msdu_end->mcast_bcast);
  318. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  319. "rx_msdu_end tlv (6/7)"
  320. "ast_index_not_found :%x"
  321. "ast_index_timeout :%x"
  322. "power_mgmt :%x"
  323. "non_qos :%x"
  324. "null_data :%x"
  325. "mgmt_type :%x"
  326. "ctrl_type :%x"
  327. "more_data :%x"
  328. "eosp :%x"
  329. "a_msdu_error :%x"
  330. "fragment_flag:%x"
  331. "order:%x"
  332. "cce_match :%x"
  333. "overflow_err :%x"
  334. "msdu_length_err :%x"
  335. "tcp_udp_chksum_fail :%x"
  336. "ip_chksum_fail :%x"
  337. "sa_idx_invalid :%x"
  338. "da_idx_invalid :%x"
  339. "reserved_30b :%x",
  340. msdu_end->ast_index_not_found,
  341. msdu_end->ast_index_timeout,
  342. msdu_end->power_mgmt,
  343. msdu_end->non_qos,
  344. msdu_end->null_data,
  345. msdu_end->mgmt_type,
  346. msdu_end->ctrl_type,
  347. msdu_end->more_data,
  348. msdu_end->eosp,
  349. msdu_end->a_msdu_error,
  350. msdu_end->fragment_flag,
  351. msdu_end->order,
  352. msdu_end->cce_match,
  353. msdu_end->overflow_err,
  354. msdu_end->msdu_length_err,
  355. msdu_end->tcp_udp_chksum_fail,
  356. msdu_end->ip_chksum_fail,
  357. msdu_end->sa_idx_invalid,
  358. msdu_end->da_idx_invalid,
  359. msdu_end->reserved_30b);
  360. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  361. "rx_msdu_end tlv (7/7)"
  362. "rx_in_tx_decrypt_byp :%x"
  363. "encrypt_required :%x"
  364. "directed :%x"
  365. "buffer_fragment :%x"
  366. "mpdu_length_err :%x"
  367. "tkip_mic_err :%x"
  368. "decrypt_err :%x"
  369. "unencrypted_frame_err:%x"
  370. "fcs_err :%x"
  371. "reserved_31a :%x"
  372. "decrypt_status_code :%x"
  373. "rx_bitmap_not_updated:%x"
  374. "reserved_31b :%x"
  375. "msdu_done :%x",
  376. msdu_end->rx_in_tx_decrypt_byp,
  377. msdu_end->encrypt_required,
  378. msdu_end->directed,
  379. msdu_end->buffer_fragment,
  380. msdu_end->mpdu_length_err,
  381. msdu_end->tkip_mic_err,
  382. msdu_end->decrypt_err,
  383. msdu_end->unencrypted_frame_err,
  384. msdu_end->fcs_err,
  385. msdu_end->reserved_31a,
  386. msdu_end->decrypt_status_code,
  387. msdu_end->rx_bitmap_not_updated,
  388. msdu_end->reserved_31b,
  389. msdu_end->msdu_done);
  390. }
  391. /**
  392. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  393. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  394. * @ dbg_level: log level.
  395. *
  396. * Return: void
  397. */
  398. static inline void hal_rx_dump_pkt_hdr_tlv_kiwi(struct rx_pkt_tlvs *pkt_tlvs,
  399. uint8_t dbg_level)
  400. {
  401. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  402. hal_verbose_debug("\n---------------\n"
  403. "rx_pkt_hdr_tlv\n"
  404. "---------------\n"
  405. "phy_ppdu_id %lld ",
  406. pkt_hdr_tlv->phy_ppdu_id);
  407. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  408. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  409. }
  410. /**
  411. * hal_rx_dump_mpdu_start_tlv_generic_be: dump RX mpdu_start TLV in structured
  412. * human readable format.
  413. * @mpdu_start: pointer the rx_attention TLV in pkt.
  414. * @dbg_level: log level.
  415. *
  416. * Return: void
  417. */
  418. static inline void hal_rx_dump_mpdu_start_tlv_kiwi(void *mpdustart,
  419. uint8_t dbg_level)
  420. {
  421. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  422. struct rx_mpdu_info *mpdu_info =
  423. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  424. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  425. "rx_mpdu_start tlv (1/5) - "
  426. "rx_reo_queue_desc_addr_31_0 :%x"
  427. "rx_reo_queue_desc_addr_39_32 :%x"
  428. "receive_queue_number:%x "
  429. "pre_delim_err_warning:%x "
  430. "first_delim_err:%x "
  431. "reserved_2a:%x "
  432. "pn_31_0:%x "
  433. "pn_63_32:%x "
  434. "pn_95_64:%x "
  435. "pn_127_96:%x "
  436. "epd_en:%x "
  437. "all_frames_shall_be_encrypted :%x"
  438. "encrypt_type:%x "
  439. "wep_key_width_for_variable_key :%x"
  440. "bssid_hit:%x "
  441. "bssid_number:%x "
  442. "tid:%x "
  443. "reserved_7a:%x "
  444. "peer_meta_data:%x ",
  445. mpdu_info->rx_reo_queue_desc_addr_31_0,
  446. mpdu_info->rx_reo_queue_desc_addr_39_32,
  447. mpdu_info->receive_queue_number,
  448. mpdu_info->pre_delim_err_warning,
  449. mpdu_info->first_delim_err,
  450. mpdu_info->reserved_2a,
  451. mpdu_info->pn_31_0,
  452. mpdu_info->pn_63_32,
  453. mpdu_info->pn_95_64,
  454. mpdu_info->pn_127_96,
  455. mpdu_info->epd_en,
  456. mpdu_info->all_frames_shall_be_encrypted,
  457. mpdu_info->encrypt_type,
  458. mpdu_info->wep_key_width_for_variable_key,
  459. mpdu_info->bssid_hit,
  460. mpdu_info->bssid_number,
  461. mpdu_info->tid,
  462. mpdu_info->reserved_7a,
  463. mpdu_info->peer_meta_data);
  464. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  465. "rx_mpdu_start tlv (2/5) - "
  466. "rxpcu_mpdu_filter_in_category :%x"
  467. "sw_frame_group_id:%x "
  468. "ndp_frame:%x "
  469. "phy_err:%x "
  470. "phy_err_during_mpdu_header :%x"
  471. "protocol_version_err:%x "
  472. "ast_based_lookup_valid:%x "
  473. "reserved_9a:%x "
  474. "phy_ppdu_id:%x "
  475. "ast_index:%x "
  476. "sw_peer_id:%x "
  477. "mpdu_frame_control_valid:%x "
  478. "mpdu_duration_valid:%x "
  479. "mac_addr_ad1_valid:%x "
  480. "mac_addr_ad2_valid:%x "
  481. "mac_addr_ad3_valid:%x "
  482. "mac_addr_ad4_valid:%x "
  483. "mpdu_sequence_control_valid :%x"
  484. "mpdu_qos_control_valid:%x "
  485. "mpdu_ht_control_valid:%x "
  486. "frame_encryption_info_valid :%x",
  487. mpdu_info->rxpcu_mpdu_filter_in_category,
  488. mpdu_info->sw_frame_group_id,
  489. mpdu_info->ndp_frame,
  490. mpdu_info->phy_err,
  491. mpdu_info->phy_err_during_mpdu_header,
  492. mpdu_info->protocol_version_err,
  493. mpdu_info->ast_based_lookup_valid,
  494. mpdu_info->reserved_9a,
  495. mpdu_info->phy_ppdu_id,
  496. mpdu_info->ast_index,
  497. mpdu_info->sw_peer_id,
  498. mpdu_info->mpdu_frame_control_valid,
  499. mpdu_info->mpdu_duration_valid,
  500. mpdu_info->mac_addr_ad1_valid,
  501. mpdu_info->mac_addr_ad2_valid,
  502. mpdu_info->mac_addr_ad3_valid,
  503. mpdu_info->mac_addr_ad4_valid,
  504. mpdu_info->mpdu_sequence_control_valid,
  505. mpdu_info->mpdu_qos_control_valid,
  506. mpdu_info->mpdu_ht_control_valid,
  507. mpdu_info->frame_encryption_info_valid);
  508. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  509. "rx_mpdu_start tlv (3/5) - "
  510. "mpdu_fragment_number:%x "
  511. "more_fragment_flag:%x "
  512. "reserved_11a:%x "
  513. "fr_ds:%x "
  514. "to_ds:%x "
  515. "encrypted:%x "
  516. "mpdu_retry:%x "
  517. "mpdu_sequence_number:%x "
  518. "key_id_octet:%x "
  519. "new_peer_entry:%x "
  520. "decrypt_needed:%x "
  521. "decap_type:%x "
  522. "rx_insert_vlan_c_tag_padding :%x"
  523. "rx_insert_vlan_s_tag_padding :%x"
  524. "strip_vlan_c_tag_decap:%x "
  525. "strip_vlan_s_tag_decap:%x "
  526. "pre_delim_count:%x "
  527. "ampdu_flag:%x "
  528. "bar_frame:%x "
  529. "raw_mpdu:%x "
  530. "reserved_12:%x "
  531. "mpdu_length:%x ",
  532. mpdu_info->mpdu_fragment_number,
  533. mpdu_info->more_fragment_flag,
  534. mpdu_info->reserved_11a,
  535. mpdu_info->fr_ds,
  536. mpdu_info->to_ds,
  537. mpdu_info->encrypted,
  538. mpdu_info->mpdu_retry,
  539. mpdu_info->mpdu_sequence_number,
  540. mpdu_info->key_id_octet,
  541. mpdu_info->new_peer_entry,
  542. mpdu_info->decrypt_needed,
  543. mpdu_info->decap_type,
  544. mpdu_info->rx_insert_vlan_c_tag_padding,
  545. mpdu_info->rx_insert_vlan_s_tag_padding,
  546. mpdu_info->strip_vlan_c_tag_decap,
  547. mpdu_info->strip_vlan_s_tag_decap,
  548. mpdu_info->pre_delim_count,
  549. mpdu_info->ampdu_flag,
  550. mpdu_info->bar_frame,
  551. mpdu_info->raw_mpdu,
  552. mpdu_info->reserved_12,
  553. mpdu_info->mpdu_length);
  554. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  555. "rx_mpdu_start tlv (4/5) - "
  556. "mpdu_length:%x "
  557. "first_mpdu:%x "
  558. "mcast_bcast:%x "
  559. "ast_index_not_found:%x "
  560. "ast_index_timeout:%x "
  561. "power_mgmt:%x "
  562. "non_qos:%x "
  563. "null_data:%x "
  564. "mgmt_type:%x "
  565. "ctrl_type:%x "
  566. "more_data:%x "
  567. "eosp:%x "
  568. "fragment_flag:%x "
  569. "order:%x "
  570. "u_apsd_trigger:%x "
  571. "encrypt_required:%x "
  572. "directed:%x "
  573. "amsdu_present:%x "
  574. "reserved_13:%x "
  575. "mpdu_frame_control_field:%x "
  576. "mpdu_duration_field:%x ",
  577. mpdu_info->mpdu_length,
  578. mpdu_info->first_mpdu,
  579. mpdu_info->mcast_bcast,
  580. mpdu_info->ast_index_not_found,
  581. mpdu_info->ast_index_timeout,
  582. mpdu_info->power_mgmt,
  583. mpdu_info->non_qos,
  584. mpdu_info->null_data,
  585. mpdu_info->mgmt_type,
  586. mpdu_info->ctrl_type,
  587. mpdu_info->more_data,
  588. mpdu_info->eosp,
  589. mpdu_info->fragment_flag,
  590. mpdu_info->order,
  591. mpdu_info->u_apsd_trigger,
  592. mpdu_info->encrypt_required,
  593. mpdu_info->directed,
  594. mpdu_info->amsdu_present,
  595. mpdu_info->reserved_13,
  596. mpdu_info->mpdu_frame_control_field,
  597. mpdu_info->mpdu_duration_field);
  598. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_HAL,
  599. "rx_mpdu_start tlv (5/5) - "
  600. "mac_addr_ad1_31_0:%x "
  601. "mac_addr_ad1_47_32:%x "
  602. "mac_addr_ad2_15_0:%x "
  603. "mac_addr_ad2_47_16:%x "
  604. "mac_addr_ad3_31_0:%x "
  605. "mac_addr_ad3_47_32:%x "
  606. "mpdu_sequence_control_field :%x"
  607. "mac_addr_ad4_31_0:%x "
  608. "mac_addr_ad4_47_32:%x "
  609. "mpdu_qos_control_field:%x "
  610. "mpdu_ht_control_field:%x "
  611. "vdev_id:%x "
  612. "service_code:%x "
  613. "priority_valid:%x "
  614. "reserved_23a:%x ",
  615. mpdu_info->mac_addr_ad1_31_0,
  616. mpdu_info->mac_addr_ad1_47_32,
  617. mpdu_info->mac_addr_ad2_15_0,
  618. mpdu_info->mac_addr_ad2_47_16,
  619. mpdu_info->mac_addr_ad3_31_0,
  620. mpdu_info->mac_addr_ad3_47_32,
  621. mpdu_info->mpdu_sequence_control_field,
  622. mpdu_info->mac_addr_ad4_31_0,
  623. mpdu_info->mac_addr_ad4_47_32,
  624. mpdu_info->mpdu_qos_control_field,
  625. mpdu_info->mpdu_ht_control_field,
  626. mpdu_info->vdev_id,
  627. mpdu_info->service_code,
  628. mpdu_info->priority_valid,
  629. mpdu_info->reserved_23a);
  630. }
  631. /**
  632. * hal_rx_dump_pkt_tlvs_kiwi(): API to print RX Pkt TLVS for kiwi
  633. * @hal_soc_hdl: hal_soc handle
  634. * @buf: pointer the pkt buffer
  635. * @dbg_level: log level
  636. *
  637. * Return: void
  638. */
  639. static void hal_rx_dump_pkt_tlvs_kiwi(hal_soc_handle_t hal_soc_hdl,
  640. uint8_t *buf, uint8_t dbg_level)
  641. {
  642. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  643. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  644. struct rx_mpdu_start *mpdu_start =
  645. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  646. hal_rx_dump_msdu_end_tlv_kiwi(msdu_end, dbg_level);
  647. hal_rx_dump_mpdu_start_tlv_kiwi(mpdu_start, dbg_level);
  648. hal_rx_dump_pkt_hdr_tlv_kiwi(pkt_tlvs, dbg_level);
  649. }
  650. /**
  651. * hal_rx_tlv_populate_mpdu_desc_info_kiwi() - Populate the local mpdu_desc_info
  652. * elements from the rx tlvs
  653. * @buf: start address of rx tlvs [Validated by caller]
  654. * @mpdu_desc_info_hdl: Buffer to populate the mpdu_dsc_info
  655. * [To be validated by caller]
  656. *
  657. * Return: None
  658. */
  659. static void
  660. hal_rx_tlv_populate_mpdu_desc_info_kiwi(uint8_t *buf,
  661. void *mpdu_desc_info_hdl)
  662. {
  663. struct hal_rx_mpdu_desc_info *mpdu_desc_info =
  664. (struct hal_rx_mpdu_desc_info *)mpdu_desc_info_hdl;
  665. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  666. struct rx_mpdu_start *mpdu_start =
  667. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  668. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  669. mpdu_desc_info->mpdu_seq = mpdu_info->mpdu_sequence_number;
  670. mpdu_desc_info->mpdu_flags = hal_rx_get_mpdu_flags((uint32_t *)
  671. mpdu_info);
  672. mpdu_desc_info->peer_meta_data = mpdu_info->peer_meta_data;
  673. mpdu_desc_info->bar_frame = mpdu_info->bar_frame;
  674. }
  675. /**
  676. * hal_reo_status_get_header_kiwi - Process reo desc info
  677. * @d - Pointer to reo descriptior
  678. * @b - tlv type info
  679. * @h1 - Pointer to hal_reo_status_header where info to be stored
  680. *
  681. * Return - none.
  682. *
  683. */
  684. static void hal_reo_status_get_header_kiwi(hal_ring_desc_t ring_desc, int b,
  685. void *h1)
  686. {
  687. uint64_t *d = (uint64_t *)ring_desc;
  688. uint64_t val1 = 0;
  689. struct hal_reo_status_header *h =
  690. (struct hal_reo_status_header *)h1;
  691. /* Offsets of descriptor fields defined in HW headers start
  692. * from the field after TLV header
  693. */
  694. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  695. switch (b) {
  696. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  697. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  698. STATUS_HEADER_REO_STATUS_NUMBER)];
  699. break;
  700. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  701. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  702. STATUS_HEADER_REO_STATUS_NUMBER)];
  703. break;
  704. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  705. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  706. STATUS_HEADER_REO_STATUS_NUMBER)];
  707. break;
  708. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  709. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  710. STATUS_HEADER_REO_STATUS_NUMBER)];
  711. break;
  712. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  713. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  714. STATUS_HEADER_REO_STATUS_NUMBER)];
  715. break;
  716. case HAL_REO_DESC_THRES_STATUS_TLV:
  717. val1 =
  718. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  719. STATUS_HEADER_REO_STATUS_NUMBER)];
  720. break;
  721. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  722. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  723. STATUS_HEADER_REO_STATUS_NUMBER)];
  724. break;
  725. default:
  726. qdf_nofl_err("ERROR: Unknown tlv\n");
  727. break;
  728. }
  729. h->cmd_num =
  730. HAL_GET_FIELD(
  731. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  732. val1);
  733. h->exec_time =
  734. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  735. CMD_EXECUTION_TIME, val1);
  736. h->status =
  737. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  738. REO_CMD_EXECUTION_STATUS, val1);
  739. switch (b) {
  740. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  741. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  742. STATUS_HEADER_TIMESTAMP)];
  743. break;
  744. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  745. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  746. STATUS_HEADER_TIMESTAMP)];
  747. break;
  748. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  749. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  750. STATUS_HEADER_TIMESTAMP)];
  751. break;
  752. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  753. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  754. STATUS_HEADER_TIMESTAMP)];
  755. break;
  756. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  757. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  758. STATUS_HEADER_TIMESTAMP)];
  759. break;
  760. case HAL_REO_DESC_THRES_STATUS_TLV:
  761. val1 =
  762. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  763. STATUS_HEADER_TIMESTAMP)];
  764. break;
  765. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  766. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  767. STATUS_HEADER_TIMESTAMP)];
  768. break;
  769. default:
  770. qdf_nofl_err("ERROR: Unknown tlv\n");
  771. break;
  772. }
  773. h->tstamp =
  774. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  775. }
  776. static
  777. void *hal_rx_msdu0_buffer_addr_lsb_kiwi(void *link_desc_va)
  778. {
  779. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  780. }
  781. static
  782. void *hal_rx_msdu_desc_info_ptr_get_kiwi(void *msdu0)
  783. {
  784. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  785. }
  786. static
  787. void *hal_ent_mpdu_desc_info_kiwi(void *ent_ring_desc)
  788. {
  789. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  790. }
  791. static
  792. void *hal_dst_mpdu_desc_info_kiwi(void *dst_ring_desc)
  793. {
  794. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  795. }
  796. /*
  797. * hal_rx_get_tlv_kiwi(): API to get the tlv
  798. *
  799. * @rx_tlv: TLV data extracted from the rx packet
  800. * Return: uint8_t
  801. */
  802. static uint8_t hal_rx_get_tlv_kiwi(void *rx_tlv)
  803. {
  804. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  805. }
  806. /**
  807. * hal_rx_proc_phyrx_other_receive_info_tlv_kiwi()
  808. * - process other receive info TLV
  809. * @rx_tlv_hdr: pointer to TLV header
  810. * @ppdu_info: pointer to ppdu_info
  811. *
  812. * Return: None
  813. */
  814. static
  815. void hal_rx_proc_phyrx_other_receive_info_tlv_kiwi(void *rx_tlv_hdr,
  816. void *ppdu_info_handle)
  817. {
  818. uint32_t tlv_tag, tlv_len;
  819. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  820. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  821. void *other_tlv_hdr = NULL;
  822. void *other_tlv = NULL;
  823. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  824. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  825. temp_len = 0;
  826. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  827. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  828. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  829. temp_len += other_tlv_len;
  830. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  831. switch (other_tlv_tag) {
  832. default:
  833. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  834. "%s unhandled TLV type: %d, TLV len:%d",
  835. __func__, other_tlv_tag, other_tlv_len);
  836. break;
  837. }
  838. }
  839. /**
  840. * hal_reo_config_kiwi(): Set reo config parameters
  841. * @soc: hal soc handle
  842. * @reg_val: value to be set
  843. * @reo_params: reo parameters
  844. *
  845. * Return: void
  846. */
  847. static
  848. void hal_reo_config_kiwi(struct hal_soc *soc,
  849. uint32_t reg_val,
  850. struct hal_reo_params *reo_params)
  851. {
  852. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  853. }
  854. /**
  855. * hal_rx_msdu_desc_info_get_ptr_kiwi() - Get msdu desc info ptr
  856. * @msdu_details_ptr - Pointer to msdu_details_ptr
  857. *
  858. * Return - Pointer to rx_msdu_desc_info structure.
  859. *
  860. */
  861. static void *hal_rx_msdu_desc_info_get_ptr_kiwi(void *msdu_details_ptr)
  862. {
  863. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  864. }
  865. /**
  866. * hal_rx_link_desc_msdu0_ptr_kiwi - Get pointer to rx_msdu details
  867. * @link_desc - Pointer to link desc
  868. *
  869. * Return - Pointer to rx_msdu_details structure
  870. *
  871. */
  872. static void *hal_rx_link_desc_msdu0_ptr_kiwi(void *link_desc)
  873. {
  874. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  875. }
  876. /**
  877. * hal_get_window_address_kiwi(): Function to get hp/tp address
  878. * @hal_soc: Pointer to hal_soc
  879. * @addr: address offset of register
  880. *
  881. * Return: modified address offset of register
  882. */
  883. static inline qdf_iomem_t hal_get_window_address_kiwi(struct hal_soc *hal_soc,
  884. qdf_iomem_t addr)
  885. {
  886. return addr;
  887. }
  888. /**
  889. * hal_reo_set_err_dst_remap_kiwi(): Function to set REO error destination
  890. * ring remap register
  891. * @hal_soc: Pointer to hal_soc
  892. *
  893. * Return: none.
  894. */
  895. static void
  896. hal_reo_set_err_dst_remap_kiwi(void *hal_soc)
  897. {
  898. /*
  899. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  900. * frame routed to REO2SW0 ring.
  901. */
  902. uint32_t dst_remap_ix0 =
  903. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 0) |
  904. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 1) |
  905. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 2) |
  906. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 3) |
  907. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 4) |
  908. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  909. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  910. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  911. uint32_t dst_remap_ix1 =
  912. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 14) |
  913. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 13) |
  914. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 12) |
  915. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 11) |
  916. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 10) |
  917. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 9) |
  918. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  919. HAL_REG_WRITE(hal_soc,
  920. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  921. REO_REG_REG_BASE),
  922. dst_remap_ix0);
  923. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  924. HAL_REG_READ(
  925. hal_soc,
  926. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  927. REO_REG_REG_BASE)));
  928. HAL_REG_WRITE(hal_soc,
  929. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  930. REO_REG_REG_BASE),
  931. dst_remap_ix1);
  932. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  933. HAL_REG_READ(
  934. hal_soc,
  935. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  936. REO_REG_REG_BASE)));
  937. }
  938. /**
  939. * hal_reo_enable_pn_in_dest_kiwi() - Set the REO register to enable previous PN
  940. * for OOR and 2K-jump frames
  941. * @hal_soc: HAL SoC handle
  942. *
  943. * Return: 1, since the register is set.
  944. */
  945. static uint8_t hal_reo_enable_pn_in_dest_kiwi(void *hal_soc)
  946. {
  947. HAL_REG_WRITE(hal_soc, HWIO_REO_R0_PN_IN_DEST_ADDR(REO_REG_REG_BASE),
  948. 1);
  949. return 1;
  950. }
  951. /**
  952. * hal_rx_flow_setup_fse_kiwi() - Setup a flow search entry in HW FST
  953. * @fst: Pointer to the Rx Flow Search Table
  954. * @table_offset: offset into the table where the flow is to be setup
  955. * @flow: Flow Parameters
  956. *
  957. * Flow table entry fields are updated in host byte order, little endian order.
  958. *
  959. * Return: Success/Failure
  960. */
  961. static void *
  962. hal_rx_flow_setup_fse_kiwi(uint8_t *rx_fst, uint32_t table_offset,
  963. uint8_t *rx_flow)
  964. {
  965. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  966. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  967. uint8_t *fse;
  968. bool fse_valid;
  969. if (table_offset >= fst->max_entries) {
  970. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  971. "HAL FSE table offset %u exceeds max entries %u",
  972. table_offset, fst->max_entries);
  973. return NULL;
  974. }
  975. fse = (uint8_t *)fst->base_vaddr +
  976. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  977. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  978. if (fse_valid) {
  979. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  980. "HAL FSE %pK already valid", fse);
  981. return NULL;
  982. }
  983. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  984. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  985. (flow->tuple_info.src_ip_127_96));
  986. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  987. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  988. (flow->tuple_info.src_ip_95_64));
  989. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  990. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  991. (flow->tuple_info.src_ip_63_32));
  992. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  993. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  994. (flow->tuple_info.src_ip_31_0));
  995. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  996. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  997. (flow->tuple_info.dest_ip_127_96));
  998. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  999. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1000. (flow->tuple_info.dest_ip_95_64));
  1001. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1002. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1003. (flow->tuple_info.dest_ip_63_32));
  1004. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1005. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1006. (flow->tuple_info.dest_ip_31_0));
  1007. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1008. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1009. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1010. (flow->tuple_info.dest_port));
  1011. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1012. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1013. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1014. (flow->tuple_info.src_port));
  1015. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1016. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1017. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1018. flow->tuple_info.l4_protocol);
  1019. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1020. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1021. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1022. flow->reo_destination_handler);
  1023. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1024. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1025. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1026. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1027. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1028. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1029. (flow->fse_metadata));
  1030. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1031. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1032. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1033. REO_DESTINATION_INDICATION,
  1034. flow->reo_destination_indication);
  1035. /* Reset all the other fields in FSE */
  1036. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1037. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1038. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1039. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1040. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1041. return fse;
  1042. }
  1043. static
  1044. void hal_compute_reo_remap_ix2_ix3_kiwi(uint32_t *ring_map,
  1045. uint32_t num_rings, uint32_t *remap1,
  1046. uint32_t *remap2)
  1047. {
  1048. /*
  1049. * The 4 bits REO destination ring value is defined as: 0: TCL
  1050. * 1:SW1 2:SW2 3:SW3 4:SW4 5:Release 6:FW(WIFI) 7:SW5
  1051. * 8:SW6 9:SW7 10:SW8 11: NOT_USED.
  1052. *
  1053. */
  1054. uint32_t reo_dest_ring_map[] = {REO_REMAP_SW1, REO_REMAP_SW2,
  1055. REO_REMAP_SW3, REO_REMAP_SW4,
  1056. REO_REMAP_SW5, REO_REMAP_SW6,
  1057. REO_REMAP_SW7, REO_REMAP_SW8};
  1058. switch (num_rings) {
  1059. default:
  1060. case 3:
  1061. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1062. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1063. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1064. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 19) |
  1065. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 20) |
  1066. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 21) |
  1067. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 22) |
  1068. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 23);
  1069. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 24) |
  1070. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 25) |
  1071. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 26) |
  1072. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 27) |
  1073. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 28) |
  1074. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 29) |
  1075. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 30) |
  1076. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 31);
  1077. break;
  1078. case 4:
  1079. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1080. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1081. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1082. HAL_REO_REMAP_IX2(reo_dest_ring_map[3], 19) |
  1083. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 20) |
  1084. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 21) |
  1085. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 22) |
  1086. HAL_REO_REMAP_IX2(reo_dest_ring_map[3], 23);
  1087. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 24) |
  1088. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 25) |
  1089. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 26) |
  1090. HAL_REO_REMAP_IX3(reo_dest_ring_map[3], 27) |
  1091. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 28) |
  1092. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 29) |
  1093. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 30) |
  1094. HAL_REO_REMAP_IX3(reo_dest_ring_map[3], 31);
  1095. break;
  1096. case 6:
  1097. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1098. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1099. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1100. HAL_REO_REMAP_IX2(reo_dest_ring_map[4], 19) |
  1101. HAL_REO_REMAP_IX2(reo_dest_ring_map[5], 20) |
  1102. HAL_REO_REMAP_IX2(reo_dest_ring_map[6], 21) |
  1103. HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 22) |
  1104. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 23);
  1105. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 24) |
  1106. HAL_REO_REMAP_IX3(reo_dest_ring_map[4], 25) |
  1107. HAL_REO_REMAP_IX3(reo_dest_ring_map[5], 26) |
  1108. HAL_REO_REMAP_IX3(reo_dest_ring_map[6], 27) |
  1109. HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 28) |
  1110. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 29) |
  1111. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 30) |
  1112. HAL_REO_REMAP_IX3(reo_dest_ring_map[4], 31);
  1113. break;
  1114. case 8:
  1115. *remap1 = HAL_REO_REMAP_IX2(reo_dest_ring_map[0], 16) |
  1116. HAL_REO_REMAP_IX2(reo_dest_ring_map[1], 17) |
  1117. HAL_REO_REMAP_IX2(reo_dest_ring_map[2], 18) |
  1118. HAL_REO_REMAP_IX2(reo_dest_ring_map[3], 19) |
  1119. HAL_REO_REMAP_IX2(reo_dest_ring_map[4], 20) |
  1120. HAL_REO_REMAP_IX2(reo_dest_ring_map[5], 21) |
  1121. HAL_REO_REMAP_IX2(reo_dest_ring_map[6], 22) |
  1122. HAL_REO_REMAP_IX2(reo_dest_ring_map[7], 23);
  1123. *remap2 = HAL_REO_REMAP_IX3(reo_dest_ring_map[0], 24) |
  1124. HAL_REO_REMAP_IX3(reo_dest_ring_map[1], 25) |
  1125. HAL_REO_REMAP_IX3(reo_dest_ring_map[2], 26) |
  1126. HAL_REO_REMAP_IX3(reo_dest_ring_map[3], 27) |
  1127. HAL_REO_REMAP_IX3(reo_dest_ring_map[4], 28) |
  1128. HAL_REO_REMAP_IX3(reo_dest_ring_map[5], 29) |
  1129. HAL_REO_REMAP_IX3(reo_dest_ring_map[6], 30) |
  1130. HAL_REO_REMAP_IX3(reo_dest_ring_map[7], 31);
  1131. break;
  1132. }
  1133. }
  1134. /* NUM TCL Bank registers in KIWI */
  1135. #define HAL_NUM_TCL_BANKS_KIWI 8
  1136. /**
  1137. * hal_tx_get_num_tcl_banks_kiwi() - Get number of banks in target
  1138. *
  1139. * Returns: number of bank
  1140. */
  1141. static uint8_t hal_tx_get_num_tcl_banks_kiwi(void)
  1142. {
  1143. return HAL_NUM_TCL_BANKS_KIWI;
  1144. }
  1145. /**
  1146. * hal_rx_reo_prev_pn_get_kiwi() - Get the previous PN from the REO ring desc.
  1147. * @ring_desc: REO ring descriptor [To be validated by caller ]
  1148. * @prev_pn: Buffer where the previous PN is to be populated.
  1149. * [To be validated by caller]
  1150. *
  1151. * Return: None
  1152. */
  1153. static void hal_rx_reo_prev_pn_get_kiwi(void *ring_desc,
  1154. uint64_t *prev_pn)
  1155. {
  1156. struct reo_destination_ring_with_pn *reo_desc =
  1157. (struct reo_destination_ring_with_pn *)ring_desc;
  1158. *prev_pn = reo_desc->prev_pn_23_0;
  1159. *prev_pn |= ((uint64_t)reo_desc->prev_pn_55_24 << 24);
  1160. }
  1161. /**
  1162. * hal_cmem_write_kiwi() - function for CMEM buffer writing
  1163. * @hal_soc_hdl: HAL SOC handle
  1164. * @offset: CMEM address
  1165. * @value: value to write
  1166. *
  1167. * Return: None.
  1168. */
  1169. static inline void hal_cmem_write_kiwi(hal_soc_handle_t hal_soc_hdl,
  1170. uint32_t offset,
  1171. uint32_t value)
  1172. {
  1173. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1174. hal_write32_mb(hal, offset, value);
  1175. }
  1176. /**
  1177. * hal_get_idle_link_bm_id_kiwi() - Get idle link BM id from chid_id
  1178. * @chip_id: mlo chip_id
  1179. *
  1180. * Returns: RBM ID
  1181. */
  1182. static uint8_t hal_get_idle_link_bm_id_kiwi(uint8_t chip_id)
  1183. {
  1184. return WBM_IDLE_DESC_LIST;
  1185. }
  1186. static void hal_hw_txrx_ops_attach_kiwi(struct hal_soc *hal_soc)
  1187. {
  1188. /* init and setup */
  1189. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1190. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1191. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1192. hal_soc->ops->hal_get_window_address = hal_get_window_address_kiwi;
  1193. hal_soc->ops->hal_reo_set_err_dst_remap =
  1194. hal_reo_set_err_dst_remap_kiwi;
  1195. hal_soc->ops->hal_reo_enable_pn_in_dest =
  1196. hal_reo_enable_pn_in_dest_kiwi;
  1197. /* tx */
  1198. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_kiwi;
  1199. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_kiwi;
  1200. hal_soc->ops->hal_tx_comp_get_status =
  1201. hal_tx_comp_get_status_generic_be;
  1202. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1203. hal_tx_init_cmd_credit_ring_kiwi;
  1204. /* rx */
  1205. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1206. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1207. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1208. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_kiwi;
  1209. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1210. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1211. hal_rx_proc_phyrx_other_receive_info_tlv_kiwi;
  1212. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_kiwi;
  1213. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1214. hal_rx_dump_mpdu_start_tlv_kiwi;
  1215. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_kiwi;
  1216. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_kiwi;
  1217. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1218. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1219. hal_rx_tlv_reception_type_get_be;
  1220. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1221. hal_rx_msdu_end_da_idx_get_be;
  1222. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1223. hal_rx_msdu_desc_info_get_ptr_kiwi;
  1224. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1225. hal_rx_link_desc_msdu0_ptr_kiwi;
  1226. hal_soc->ops->hal_reo_status_get_header =
  1227. hal_reo_status_get_header_kiwi;
  1228. hal_soc->ops->hal_rx_status_get_tlv_info =
  1229. hal_rx_status_get_tlv_info_generic_be;
  1230. hal_soc->ops->hal_rx_wbm_err_info_get =
  1231. hal_rx_wbm_err_info_get_generic_be;
  1232. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1233. hal_rx_priv_info_set_in_tlv_be;
  1234. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1235. hal_rx_priv_info_get_from_tlv_be;
  1236. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1237. hal_tx_set_pcp_tid_map_generic_be;
  1238. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1239. hal_tx_update_pcp_tid_generic_be;
  1240. hal_soc->ops->hal_tx_set_tidmap_prty =
  1241. hal_tx_update_tidmap_prty_generic_be;
  1242. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1243. hal_rx_get_rx_fragment_number_be;
  1244. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1245. hal_rx_tlv_da_is_mcbc_get_be;
  1246. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1247. hal_rx_tlv_sa_is_valid_get_be;
  1248. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be,
  1249. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1250. hal_rx_desc_is_first_msdu_be;
  1251. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1252. hal_rx_tlv_l3_hdr_padding_get_be;
  1253. hal_soc->ops->hal_rx_encryption_info_valid =
  1254. hal_rx_encryption_info_valid_be;
  1255. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1256. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1257. hal_rx_tlv_first_msdu_get_be;
  1258. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1259. hal_rx_tlv_da_is_valid_get_be;
  1260. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1261. hal_rx_tlv_last_msdu_get_be;
  1262. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1263. hal_rx_get_mpdu_mac_ad4_valid_be;
  1264. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1265. hal_rx_mpdu_start_sw_peer_id_get_be;
  1266. hal_soc->ops->hal_rx_mpdu_peer_meta_data_get =
  1267. hal_rx_mpdu_peer_meta_data_get_be;
  1268. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1269. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1270. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1271. hal_rx_get_mpdu_frame_control_valid_be;
  1272. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1273. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1274. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1275. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1276. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1277. hal_rx_get_mpdu_sequence_control_valid_be;
  1278. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1279. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1280. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1281. hal_rx_hw_desc_get_ppduid_get_be;
  1282. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1283. hal_rx_msdu0_buffer_addr_lsb_kiwi;
  1284. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1285. hal_rx_msdu_desc_info_ptr_get_kiwi;
  1286. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_kiwi;
  1287. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_kiwi;
  1288. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1289. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1290. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1291. hal_rx_get_mac_addr2_valid_be;
  1292. hal_soc->ops->hal_rx_get_filter_category =
  1293. hal_rx_get_filter_category_be;
  1294. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1295. hal_soc->ops->hal_reo_config = hal_reo_config_kiwi;
  1296. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1297. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1298. hal_rx_msdu_flow_idx_invalid_be;
  1299. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1300. hal_rx_msdu_flow_idx_timeout_be;
  1301. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1302. hal_rx_msdu_fse_metadata_get_be;
  1303. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1304. hal_rx_msdu_cce_match_get_be;
  1305. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1306. hal_rx_msdu_cce_metadata_get_be;
  1307. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1308. hal_rx_msdu_get_flow_params_be;
  1309. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1310. hal_rx_tlv_get_tcp_chksum_be;
  1311. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1312. #if defined(QCA_WIFI_KIWI) && defined(WLAN_CFR_ENABLE) && \
  1313. defined(WLAN_ENH_CFR_ENABLE)
  1314. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_kiwi;
  1315. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_kiwi;
  1316. #else
  1317. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1318. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1319. #endif
  1320. /* rx - msdu end fast path info fields */
  1321. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1322. hal_rx_msdu_packet_metadata_get_generic_be;
  1323. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1324. hal_rx_get_fisa_cumulative_l4_checksum_be;
  1325. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1326. hal_rx_get_fisa_cumulative_ip_length_be;
  1327. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_be;
  1328. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1329. hal_rx_get_flow_agg_continuation_be;
  1330. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1331. hal_rx_get_flow_agg_count_be;
  1332. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_be;
  1333. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1334. hal_rx_mpdu_start_tlv_tag_valid_be;
  1335. hal_soc->ops->hal_rx_reo_prev_pn_get = hal_rx_reo_prev_pn_get_kiwi;
  1336. /* rx - TLV struct offsets */
  1337. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1338. hal_rx_msdu_end_offset_get_generic;
  1339. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1340. hal_rx_mpdu_start_offset_get_generic;
  1341. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1342. hal_rx_pkt_tlv_offset_get_generic;
  1343. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_kiwi;
  1344. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1345. hal_rx_flow_get_tuple_info_be;
  1346. hal_soc->ops->hal_rx_flow_delete_entry =
  1347. hal_rx_flow_delete_entry_be;
  1348. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_be;
  1349. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1350. hal_compute_reo_remap_ix2_ix3_kiwi;
  1351. hal_soc->ops->hal_rx_flow_setup_cmem_fse = NULL;
  1352. hal_soc->ops->hal_rx_flow_get_cmem_fse_ts = NULL;
  1353. hal_soc->ops->hal_rx_flow_get_cmem_fse = NULL;
  1354. hal_soc->ops->hal_cmem_write = hal_cmem_write_kiwi;
  1355. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1356. hal_rx_msdu_get_reo_destination_indication_be;
  1357. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_kiwi;
  1358. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1359. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1360. hal_rx_msdu_is_wlan_mcast_generic_be;
  1361. hal_soc->ops->hal_rx_tlv_bw_get =
  1362. hal_rx_tlv_bw_get_be;
  1363. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1364. hal_rx_tlv_get_is_decrypted_be;
  1365. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1366. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1367. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1368. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1369. hal_soc->ops->hal_rx_tlv_mpdu_len_err_get =
  1370. hal_rx_tlv_mpdu_len_err_get_be;
  1371. hal_soc->ops->hal_rx_tlv_mpdu_fcs_err_get =
  1372. hal_rx_tlv_mpdu_fcs_err_get_be;
  1373. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1374. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1375. hal_rx_tlv_decrypt_err_get_be;
  1376. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1377. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1378. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1379. hal_rx_tlv_decap_format_get_be;
  1380. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1381. hal_rx_tlv_get_offload_info_be;
  1382. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1383. hal_rx_attn_phy_ppdu_id_get_be;
  1384. hal_soc->ops->hal_rx_tlv_msdu_done_get = hal_rx_tlv_msdu_done_get_be;
  1385. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1386. hal_rx_msdu_start_msdu_len_get_be;
  1387. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1388. hal_rx_get_frame_ctrl_field_be;
  1389. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1390. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1391. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1392. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1393. hal_rx_mpdu_info_ampdu_flag_get_be;
  1394. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1395. hal_rx_msdu_start_msdu_len_set_be;
  1396. hal_soc->ops->hal_rx_tlv_populate_mpdu_desc_info =
  1397. hal_rx_tlv_populate_mpdu_desc_info_kiwi;
  1398. hal_soc->ops->hal_rx_tlv_get_pn_num =
  1399. hal_rx_tlv_get_pn_num_be;
  1400. hal_soc->ops->hal_get_reo_ent_desc_qdesc_addr =
  1401. hal_get_reo_ent_desc_qdesc_addr_be;
  1402. hal_soc->ops->hal_rx_get_qdesc_addr =
  1403. hal_rx_get_qdesc_addr_be;
  1404. hal_soc->ops->hal_set_reo_ent_desc_reo_dest_ind =
  1405. hal_set_reo_ent_desc_reo_dest_ind_be;
  1406. hal_soc->ops->hal_get_idle_link_bm_id = hal_get_idle_link_bm_id_kiwi;
  1407. };
  1408. struct hal_hw_srng_config hw_srng_table_kiwi[] = {
  1409. /* TODO: max_rings can populated by querying HW capabilities */
  1410. { /* REO_DST */
  1411. .start_ring_id = HAL_SRNG_REO2SW1,
  1412. .max_rings = 8,
  1413. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1414. .lmac_ring = FALSE,
  1415. .ring_dir = HAL_SRNG_DST_RING,
  1416. .nf_irq_support = true,
  1417. .reg_start = {
  1418. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1419. REO_REG_REG_BASE),
  1420. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1421. REO_REG_REG_BASE)
  1422. },
  1423. .reg_size = {
  1424. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1425. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1426. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1427. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1428. },
  1429. .max_size =
  1430. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1431. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1432. },
  1433. { /* REO_EXCEPTION */
  1434. /* Designating REO2SW0 ring as exception ring. */
  1435. .start_ring_id = HAL_SRNG_REO2SW0,
  1436. .max_rings = 1,
  1437. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1438. .lmac_ring = FALSE,
  1439. .ring_dir = HAL_SRNG_DST_RING,
  1440. .reg_start = {
  1441. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  1442. REO_REG_REG_BASE),
  1443. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  1444. REO_REG_REG_BASE)
  1445. },
  1446. /* Single ring - provide ring size if multiple rings of this
  1447. * type are supported
  1448. */
  1449. .reg_size = {},
  1450. .max_size =
  1451. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  1452. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  1453. },
  1454. { /* REO_REINJECT */
  1455. .start_ring_id = HAL_SRNG_SW2REO,
  1456. .max_rings = 1,
  1457. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1458. .lmac_ring = FALSE,
  1459. .ring_dir = HAL_SRNG_SRC_RING,
  1460. .reg_start = {
  1461. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1462. REO_REG_REG_BASE),
  1463. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1464. REO_REG_REG_BASE)
  1465. },
  1466. /* Single ring - provide ring size if multiple rings of this
  1467. * type are supported
  1468. */
  1469. .reg_size = {},
  1470. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1471. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1472. },
  1473. { /* REO_CMD */
  1474. .start_ring_id = HAL_SRNG_REO_CMD,
  1475. .max_rings = 1,
  1476. .entry_size = (sizeof(struct tlv_32_hdr) +
  1477. sizeof(struct reo_get_queue_stats)) >> 2,
  1478. .lmac_ring = FALSE,
  1479. .ring_dir = HAL_SRNG_SRC_RING,
  1480. .reg_start = {
  1481. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1482. REO_REG_REG_BASE),
  1483. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1484. REO_REG_REG_BASE),
  1485. },
  1486. /* Single ring - provide ring size if multiple rings of this
  1487. * type are supported
  1488. */
  1489. .reg_size = {},
  1490. .max_size =
  1491. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1492. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1493. },
  1494. { /* REO_STATUS */
  1495. .start_ring_id = HAL_SRNG_REO_STATUS,
  1496. .max_rings = 1,
  1497. .entry_size = (sizeof(struct tlv_32_hdr) +
  1498. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1499. .lmac_ring = FALSE,
  1500. .ring_dir = HAL_SRNG_DST_RING,
  1501. .reg_start = {
  1502. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1503. REO_REG_REG_BASE),
  1504. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1505. REO_REG_REG_BASE),
  1506. },
  1507. /* Single ring - provide ring size if multiple rings of this
  1508. * type are supported
  1509. */
  1510. .reg_size = {},
  1511. .max_size =
  1512. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1513. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1514. },
  1515. { /* TCL_DATA */
  1516. .start_ring_id = HAL_SRNG_SW2TCL1,
  1517. .max_rings = 5,
  1518. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1519. .lmac_ring = FALSE,
  1520. .ring_dir = HAL_SRNG_SRC_RING,
  1521. .reg_start = {
  1522. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1523. MAC_TCL_REG_REG_BASE),
  1524. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1525. MAC_TCL_REG_REG_BASE),
  1526. },
  1527. .reg_size = {
  1528. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1529. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1530. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1531. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1532. },
  1533. .max_size =
  1534. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1535. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1536. },
  1537. { /* TCL_CMD */
  1538. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1539. .max_rings = 1,
  1540. .entry_size = sizeof(struct tcl_gse_cmd) >> 2,
  1541. .lmac_ring = FALSE,
  1542. .ring_dir = HAL_SRNG_SRC_RING,
  1543. .reg_start = {
  1544. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1545. MAC_TCL_REG_REG_BASE),
  1546. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1547. MAC_TCL_REG_REG_BASE),
  1548. },
  1549. /* Single ring - provide ring size if multiple rings of this
  1550. * type are supported
  1551. */
  1552. .reg_size = {},
  1553. .max_size =
  1554. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1555. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1556. },
  1557. { /* TCL_STATUS */
  1558. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1559. .max_rings = 1,
  1560. /* confirm that TLV header is needed */
  1561. .entry_size = sizeof(struct tcl_status_ring) >> 2,
  1562. .lmac_ring = FALSE,
  1563. .ring_dir = HAL_SRNG_DST_RING,
  1564. .reg_start = {
  1565. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1566. MAC_TCL_REG_REG_BASE),
  1567. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1568. MAC_TCL_REG_REG_BASE),
  1569. },
  1570. /* Single ring - provide ring size if multiple rings of this
  1571. * type are supported
  1572. */
  1573. .reg_size = {},
  1574. .max_size =
  1575. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1576. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1577. },
  1578. { /* CE_SRC */
  1579. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1580. .max_rings = 12,
  1581. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1582. .lmac_ring = FALSE,
  1583. .ring_dir = HAL_SRNG_SRC_RING,
  1584. .reg_start = {
  1585. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR,
  1586. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR,
  1587. },
  1588. .reg_size = {
  1589. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1590. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1591. SOC_CE_1_SRC_WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1592. SOC_CE_0_SRC_WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1593. },
  1594. .max_size =
  1595. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  1596. HWIO_SOC_CE_0_SRC_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  1597. },
  1598. { /* CE_DST */
  1599. .start_ring_id = HAL_SRNG_CE_0_DST,
  1600. .max_rings = 12,
  1601. .entry_size = 8 >> 2,
  1602. /*TODO: entry_size above should actually be
  1603. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1604. * of struct ce_dst_desc in HW header files
  1605. */
  1606. .lmac_ring = FALSE,
  1607. .ring_dir = HAL_SRNG_SRC_RING,
  1608. .reg_start = {
  1609. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR,
  1610. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR,
  1611. },
  1612. .reg_size = {
  1613. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1614. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1615. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1616. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1617. },
  1618. .max_size =
  1619. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1620. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1621. },
  1622. { /* CE_DST_STATUS */
  1623. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1624. .max_rings = 12,
  1625. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1626. .lmac_ring = FALSE,
  1627. .ring_dir = HAL_SRNG_DST_RING,
  1628. .reg_start = {
  1629. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR,
  1630. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR,
  1631. },
  1632. .reg_size = {
  1633. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1634. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1635. SOC_CE_1_DST_WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1636. SOC_CE_0_DST_WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1637. },
  1638. .max_size =
  1639. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1640. HWIO_SOC_CE_0_DST_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1641. },
  1642. { /* WBM_IDLE_LINK */
  1643. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1644. .max_rings = 1,
  1645. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1646. .lmac_ring = FALSE,
  1647. .ring_dir = HAL_SRNG_SRC_RING,
  1648. .reg_start = {
  1649. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1650. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  1651. },
  1652. /* Single ring - provide ring size if multiple rings of this
  1653. * type are supported
  1654. */
  1655. .reg_size = {},
  1656. .max_size =
  1657. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1658. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1659. },
  1660. { /* SW2WBM_RELEASE */
  1661. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1662. .max_rings = 1,
  1663. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1664. .lmac_ring = FALSE,
  1665. .ring_dir = HAL_SRNG_SRC_RING,
  1666. .reg_start = {
  1667. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1668. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1669. },
  1670. /* Single ring - provide ring size if multiple rings of this
  1671. * type are supported
  1672. */
  1673. .reg_size = {},
  1674. .max_size =
  1675. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1676. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1677. },
  1678. { /* WBM2SW_RELEASE */
  1679. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1680. .max_rings = 8,
  1681. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1682. .lmac_ring = FALSE,
  1683. .ring_dir = HAL_SRNG_DST_RING,
  1684. .nf_irq_support = true,
  1685. .reg_start = {
  1686. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1687. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1688. },
  1689. .reg_size = {
  1690. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE) -
  1691. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1692. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE) -
  1693. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1694. },
  1695. .max_size =
  1696. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1697. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1698. },
  1699. { /* RXDMA_BUF */
  1700. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1701. #ifdef IPA_OFFLOAD
  1702. .max_rings = 3,
  1703. #else
  1704. .max_rings = 2,
  1705. #endif
  1706. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1707. .lmac_ring = TRUE,
  1708. .ring_dir = HAL_SRNG_SRC_RING,
  1709. /* reg_start is not set because LMAC rings are not accessed
  1710. * from host
  1711. */
  1712. .reg_start = {},
  1713. .reg_size = {},
  1714. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1715. },
  1716. { /* RXDMA_DST */
  1717. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1718. .max_rings = 1,
  1719. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1720. .lmac_ring = TRUE,
  1721. .ring_dir = HAL_SRNG_DST_RING,
  1722. /* reg_start is not set because LMAC rings are not accessed
  1723. * from host
  1724. */
  1725. .reg_start = {},
  1726. .reg_size = {},
  1727. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1728. },
  1729. { /* RXDMA_MONITOR_BUF */
  1730. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1731. .max_rings = 1,
  1732. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1733. .lmac_ring = TRUE,
  1734. .ring_dir = HAL_SRNG_SRC_RING,
  1735. /* reg_start is not set because LMAC rings are not accessed
  1736. * from host
  1737. */
  1738. .reg_start = {},
  1739. .reg_size = {},
  1740. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1741. },
  1742. { /* RXDMA_MONITOR_STATUS */
  1743. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1744. .max_rings = 1,
  1745. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1746. .lmac_ring = TRUE,
  1747. .ring_dir = HAL_SRNG_SRC_RING,
  1748. /* reg_start is not set because LMAC rings are not accessed
  1749. * from host
  1750. */
  1751. .reg_start = {},
  1752. .reg_size = {},
  1753. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1754. },
  1755. { /* RXDMA_MONITOR_DST */
  1756. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1757. .max_rings = 1,
  1758. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1759. .lmac_ring = TRUE,
  1760. .ring_dir = HAL_SRNG_DST_RING,
  1761. /* reg_start is not set because LMAC rings are not accessed
  1762. * from host
  1763. */
  1764. .reg_start = {},
  1765. .reg_size = {},
  1766. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1767. },
  1768. { /* RXDMA_MONITOR_DESC */
  1769. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1770. .max_rings = 1,
  1771. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1772. .lmac_ring = TRUE,
  1773. .ring_dir = HAL_SRNG_SRC_RING,
  1774. /* reg_start is not set because LMAC rings are not accessed
  1775. * from host
  1776. */
  1777. .reg_start = {},
  1778. .reg_size = {},
  1779. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1780. },
  1781. { /* DIR_BUF_RX_DMA_SRC */
  1782. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1783. /*
  1784. * one ring is for spectral scan
  1785. * the other is for cfr
  1786. */
  1787. .max_rings = 2,
  1788. .entry_size = 2,
  1789. .lmac_ring = TRUE,
  1790. .ring_dir = HAL_SRNG_SRC_RING,
  1791. /* reg_start is not set because LMAC rings are not accessed
  1792. * from host
  1793. */
  1794. .reg_start = {},
  1795. .reg_size = {},
  1796. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1797. },
  1798. #ifdef WLAN_FEATURE_CIF_CFR
  1799. { /* WIFI_POS_SRC */
  1800. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1801. .max_rings = 1,
  1802. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1803. .lmac_ring = TRUE,
  1804. .ring_dir = HAL_SRNG_SRC_RING,
  1805. /* reg_start is not set because LMAC rings are not accessed
  1806. * from host
  1807. */
  1808. .reg_start = {},
  1809. .reg_size = {},
  1810. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1811. },
  1812. #endif
  1813. { /* REO2PPE */ 0},
  1814. { /* PPE2TCL */ 0},
  1815. { /* PPE_RELEASE */ 0},
  1816. { /* TX_MONITOR_BUF */ 0},
  1817. { /* TX_MONITOR_DST */ 0},
  1818. { /* SW2RXDMA_NEW */ 0},
  1819. };
  1820. /**
  1821. * hal_srng_hw_reg_offset_init_kiwi() - Initialize the HW srng reg offset
  1822. * applicable only for KIWI
  1823. * @hal_soc: HAL Soc handle
  1824. *
  1825. * Return: None
  1826. */
  1827. static inline void hal_srng_hw_reg_offset_init_kiwi(struct hal_soc *hal_soc)
  1828. {
  1829. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  1830. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  1831. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  1832. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  1833. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  1834. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  1835. }
  1836. /**
  1837. * hal_kiwi_attach() - Attach kiwi target specific hal_soc ops,
  1838. * offset and srng table
  1839. */
  1840. void hal_kiwi_attach(struct hal_soc *hal_soc)
  1841. {
  1842. hal_soc->hw_srng_table = hw_srng_table_kiwi;
  1843. hal_srng_hw_reg_offset_init_generic(hal_soc);
  1844. hal_srng_hw_reg_offset_init_kiwi(hal_soc);
  1845. hal_hw_txrx_default_ops_attach_be(hal_soc);
  1846. hal_hw_txrx_ops_attach_kiwi(hal_soc);
  1847. }