hal_be_api_mon.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. /*
  2. * Copyright (c) 2021-2022, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _HAL_BE_API_MON_H_
  18. #define _HAL_BE_API_MON_H_
  19. #include <mon_ingress_ring.h>
  20. #include <mon_destination_ring.h>
  21. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET 0x00000000
  22. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB 0
  23. #define HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK 0xffffffff
  24. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET 0x00000004
  25. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB 0
  26. #define HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK 0x000000ff
  27. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_OFFSET 0x00000008
  28. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_LSB 0
  29. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MSB 31
  30. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MASK 0xffffffff
  31. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_OFFSET 0x0000000c
  32. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_LSB 0
  33. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MSB 31
  34. #define HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MASK 0xffffffff
  35. #define HAL_MON_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  36. ((*(((unsigned int *) buff_addr_info) + \
  37. (HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  38. (paddr_lo << HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  39. HAL_MON_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  40. #define HAL_MON_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  41. ((*(((unsigned int *) buff_addr_info) + \
  42. (HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  43. (paddr_hi << HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  44. HAL_MON_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  45. #define HAL_MON_VADDR_LO_SET(buff_addr_info, paddr_lo) \
  46. ((*(((unsigned int *) buff_addr_info) + \
  47. (HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_OFFSET >> 2))) = \
  48. (paddr_lo << HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_LSB) & \
  49. HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_31_0_MASK)
  50. #define HAL_MON_VADDR_HI_SET(buff_addr_info, paddr_hi) \
  51. ((*(((unsigned int *) buff_addr_info) + \
  52. (HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_OFFSET >> 2))) = \
  53. (paddr_hi << HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_LSB) & \
  54. HAL_MON_MON_INGRESS_RING_BUFFER_VIRT_ADDR_63_32_MASK)
  55. /**
  56. * struct hal_mon_desc () - HAL Monitor descriptor
  57. *
  58. * @buf_addr: virtual buffer address
  59. * @ppdu_id: ppdu id
  60. * - TxMon fills scheduler id
  61. * - RxMON fills phy_ppdu_id
  62. * @end_offset: offset (units in 4 bytes) where status buffer ended
  63. * i.e offset of TLV + last TLV size
  64. * @end_reason: 0 - status buffer is full
  65. * 1 - flush detected
  66. * 2 - TX_FES_STATUS_END or RX_PPDU_END
  67. * 3 - PPDU truncated due to system error
  68. * @initiator: 1 - descriptor belongs to TX FES
  69. * 0 - descriptor belongs to TX RESPONSE
  70. * @empty_descriptor: 0 - this descriptor is written on a flush
  71. * or end of ppdu or end of status buffer
  72. * 1 - descriptor provided to indicate drop
  73. * @ring_id: ring id for debugging
  74. * @looping_count: count to indicate number of times producer
  75. * of entries has looped around the ring
  76. */
  77. struct hal_mon_desc {
  78. uint64_t buf_addr;
  79. uint32_t ppdu_id;
  80. uint32_t end_offset:12,
  81. reserved_3a:4,
  82. end_reason:2,
  83. initiator:1,
  84. empty_descriptor:1,
  85. ring_id:8,
  86. looping_count:4;
  87. };
  88. /**
  89. * hal_be_get_mon_dest_status() - Get monitor descriptor
  90. * @hal_soc_hdl: HAL Soc handle
  91. * @desc: HAL monitor descriptor
  92. *
  93. * Return: none
  94. */
  95. static inline void
  96. hal_be_get_mon_dest_status(hal_soc_handle_t hal_soc,
  97. void *hw_desc,
  98. struct hal_mon_desc *status)
  99. {
  100. struct mon_destination_ring *desc = hw_desc;
  101. uint32_t stat_buf_virt_addr_31_0 = desc->stat_buf_virt_addr_31_0;
  102. uint32_t stat_buf_virt_addr_63_32 = desc->stat_buf_virt_addr_63_32;
  103. status->buf_addr = (HAL_MON_BUFFER_ADDR_31_0_GET(&stat_buf_virt_addr_31_0) |
  104. ((uint64_t)(HAL_MON_BUFFER_ADDR_39_32_GET(&stat_buf_virt_addr_63_32)) << 32));
  105. status->ppdu_id = desc->ppdu_id;
  106. status->end_offset = desc->end_offset;
  107. status->end_reason = desc->end_reason;
  108. status->initiator = desc->initiator;
  109. status->empty_descriptor = desc->empty_descriptor;
  110. status->looping_count = desc->looping_count;
  111. }
  112. /**
  113. * hal_mon_buff_addr_info_set() - set desc address in cookie
  114. * @hal_soc_hdl: HAL Soc handle
  115. * @mon_entry: monitor srng
  116. * @desc: HAL monitor descriptor
  117. *
  118. * Return: none
  119. */
  120. static inline
  121. void hal_mon_buff_addr_info_set(hal_soc_handle_t hal_soc_hdl,
  122. void *mon_entry,
  123. void *mon_desc_addr,
  124. qdf_dma_addr_t phy_addr)
  125. {
  126. uint32_t paddr_lo = ((u64)phy_addr & 0x00000000ffffffff);
  127. uint32_t paddr_hi = ((u64)phy_addr & 0xffffffff00000000) >> 32;
  128. uint32_t vaddr_lo = ((u64)(uintptr_t)mon_desc_addr & 0x00000000ffffffff);
  129. uint32_t vaddr_hi = ((u64)(uintptr_t)mon_desc_addr & 0xffffffff00000000) >> 32;
  130. HAL_MON_PADDR_LO_SET(mon_entry, paddr_lo);
  131. HAL_MON_PADDR_HI_SET(mon_entry, paddr_hi);
  132. HAL_MON_VADDR_LO_SET(mon_entry, vaddr_lo);
  133. HAL_MON_VADDR_HI_SET(mon_entry, vaddr_hi);
  134. }
  135. #endif /* _HAL_BE_API_MON_H_ */