swr-mstr-ctrl.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271
  1. /* Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/irq.h>
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/slab.h>
  16. #include <linux/io.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/delay.h>
  20. #include <linux/kthread.h>
  21. #include <linux/bitops.h>
  22. #include <linux/clk.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/of.h>
  25. #include <linux/debugfs.h>
  26. #include <linux/uaccess.h>
  27. #include <soc/soundwire.h>
  28. #include <soc/swr-wcd.h>
  29. #include <linux/regmap.h>
  30. #include <dsp/msm-audio-event-notify.h>
  31. #include "swrm_registers.h"
  32. #include "swr-mstr-ctrl.h"
  33. #include "swrm_port_config.h"
  34. #define SWR_BROADCAST_CMD_ID 0x0F
  35. #define SWR_AUTO_SUSPEND_DELAY 3 /* delay in sec */
  36. #define SWR_DEV_ID_MASK 0xFFFFFFFF
  37. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  38. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  39. #define SWR_INVALID_PARAM 0xFF
  40. /* pm runtime auto suspend timer in msecs */
  41. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  42. module_param(auto_suspend_timer, int, 0664);
  43. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  44. enum {
  45. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  46. SWR_ATTACHED_OK, /* Device is attached */
  47. SWR_ALERT, /* Device alters master for any interrupts */
  48. SWR_RESERVED, /* Reserved */
  49. };
  50. enum {
  51. MASTER_ID_WSA = 1,
  52. MASTER_ID_RX,
  53. MASTER_ID_TX
  54. };
  55. enum {
  56. ENABLE_PENDING,
  57. DISABLE_PENDING
  58. };
  59. #define TRUE 1
  60. #define FALSE 0
  61. #define SWRM_MAX_PORT_REG 120
  62. #define SWRM_MAX_INIT_REG 10
  63. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  64. #define SWR_MSTR_START_REG_ADDR 0x00
  65. #define SWR_MSTR_MAX_BUF_LEN 32
  66. #define BYTES_PER_LINE 12
  67. #define SWR_MSTR_RD_BUF_LEN 8
  68. #define SWR_MSTR_WR_BUF_LEN 32
  69. #define MAX_FIFO_RD_FAIL_RETRY 3
  70. static struct swr_mstr_ctrl *dbgswrm;
  71. static struct dentry *debugfs_swrm_dent;
  72. static struct dentry *debugfs_peek;
  73. static struct dentry *debugfs_poke;
  74. static struct dentry *debugfs_reg_dump;
  75. static unsigned int read_data;
  76. static bool swrm_is_msm_variant(int val)
  77. {
  78. return (val == SWRM_VERSION_1_3);
  79. }
  80. static int swrm_debug_open(struct inode *inode, struct file *file)
  81. {
  82. file->private_data = inode->i_private;
  83. return 0;
  84. }
  85. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  86. {
  87. char *token;
  88. int base, cnt;
  89. token = strsep(&buf, " ");
  90. for (cnt = 0; cnt < num_of_par; cnt++) {
  91. if (token) {
  92. if ((token[1] == 'x') || (token[1] == 'X'))
  93. base = 16;
  94. else
  95. base = 10;
  96. if (kstrtou32(token, base, &param1[cnt]) != 0)
  97. return -EINVAL;
  98. token = strsep(&buf, " ");
  99. } else
  100. return -EINVAL;
  101. }
  102. return 0;
  103. }
  104. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  105. loff_t *ppos)
  106. {
  107. int i, reg_val, len;
  108. ssize_t total = 0;
  109. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  110. if (!ubuf || !ppos)
  111. return 0;
  112. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  113. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  114. reg_val = dbgswrm->read(dbgswrm->handle, i);
  115. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  116. if ((total + len) >= count - 1)
  117. break;
  118. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  119. pr_err("%s: fail to copy reg dump\n", __func__);
  120. total = -EFAULT;
  121. goto copy_err;
  122. }
  123. *ppos += len;
  124. total += len;
  125. }
  126. copy_err:
  127. return total;
  128. }
  129. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  130. size_t count, loff_t *ppos)
  131. {
  132. char lbuf[SWR_MSTR_RD_BUF_LEN];
  133. char *access_str;
  134. ssize_t ret_cnt;
  135. if (!count || !file || !ppos || !ubuf)
  136. return -EINVAL;
  137. access_str = file->private_data;
  138. if (*ppos < 0)
  139. return -EINVAL;
  140. if (!strcmp(access_str, "swrm_peek")) {
  141. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  142. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  143. strnlen(lbuf, 7));
  144. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  145. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  146. } else {
  147. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  148. ret_cnt = -EPERM;
  149. }
  150. return ret_cnt;
  151. }
  152. static ssize_t swrm_debug_write(struct file *filp,
  153. const char __user *ubuf, size_t cnt, loff_t *ppos)
  154. {
  155. char lbuf[SWR_MSTR_WR_BUF_LEN];
  156. int rc;
  157. u32 param[5];
  158. char *access_str;
  159. if (!filp || !ppos || !ubuf)
  160. return -EINVAL;
  161. access_str = filp->private_data;
  162. if (cnt > sizeof(lbuf) - 1)
  163. return -EINVAL;
  164. rc = copy_from_user(lbuf, ubuf, cnt);
  165. if (rc)
  166. return -EFAULT;
  167. lbuf[cnt] = '\0';
  168. if (!strcmp(access_str, "swrm_poke")) {
  169. /* write */
  170. rc = get_parameters(lbuf, param, 2);
  171. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  172. (param[1] <= 0xFFFFFFFF) &&
  173. (rc == 0))
  174. rc = dbgswrm->write(dbgswrm->handle, param[0],
  175. param[1]);
  176. else
  177. rc = -EINVAL;
  178. } else if (!strcmp(access_str, "swrm_peek")) {
  179. /* read */
  180. rc = get_parameters(lbuf, param, 1);
  181. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  182. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  183. else
  184. rc = -EINVAL;
  185. }
  186. if (rc == 0)
  187. rc = cnt;
  188. else
  189. pr_err("%s: rc = %d\n", __func__, rc);
  190. return rc;
  191. }
  192. static const struct file_operations swrm_debug_ops = {
  193. .open = swrm_debug_open,
  194. .write = swrm_debug_write,
  195. .read = swrm_debug_read,
  196. };
  197. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  198. {
  199. int ret = 0;
  200. if (!swrm->clk || !swrm->handle)
  201. return -EINVAL;
  202. mutex_lock(&swrm->clklock);
  203. if (enable) {
  204. if (!swrm->dev_up)
  205. goto exit;
  206. swrm->clk_ref_count++;
  207. if (swrm->clk_ref_count == 1) {
  208. ret = swrm->clk(swrm->handle, true);
  209. if (ret) {
  210. dev_err(swrm->dev,
  211. "%s: clock enable req failed",
  212. __func__);
  213. --swrm->clk_ref_count;
  214. }
  215. }
  216. } else if (--swrm->clk_ref_count == 0) {
  217. swrm->clk(swrm->handle, false);
  218. complete(&swrm->clk_off_complete);
  219. }
  220. if (swrm->clk_ref_count < 0) {
  221. pr_err("%s: swrm clk count mismatch\n", __func__);
  222. swrm->clk_ref_count = 0;
  223. }
  224. exit:
  225. mutex_unlock(&swrm->clklock);
  226. return ret;
  227. }
  228. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  229. u16 reg, u32 *value)
  230. {
  231. u32 temp = (u32)(*value);
  232. int ret = 0;
  233. mutex_lock(&swrm->devlock);
  234. if (!swrm->dev_up)
  235. goto err;
  236. ret = swrm_clk_request(swrm, TRUE);
  237. if (ret) {
  238. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  239. __func__);
  240. goto err;
  241. }
  242. iowrite32(temp, swrm->swrm_dig_base + reg);
  243. swrm_clk_request(swrm, FALSE);
  244. err:
  245. mutex_unlock(&swrm->devlock);
  246. return ret;
  247. }
  248. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  249. u16 reg, u32 *value)
  250. {
  251. u32 temp = 0;
  252. int ret = 0;
  253. mutex_lock(&swrm->devlock);
  254. if (!swrm->dev_up)
  255. goto err;
  256. ret = swrm_clk_request(swrm, TRUE);
  257. if (ret) {
  258. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  259. __func__);
  260. goto err;
  261. }
  262. temp = ioread32(swrm->swrm_dig_base + reg);
  263. *value = temp;
  264. swrm_clk_request(swrm, FALSE);
  265. err:
  266. mutex_unlock(&swrm->devlock);
  267. return ret;
  268. }
  269. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  270. {
  271. u32 val = 0;
  272. if (swrm->read)
  273. val = swrm->read(swrm->handle, reg_addr);
  274. else
  275. swrm_ahb_read(swrm, reg_addr, &val);
  276. return val;
  277. }
  278. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  279. {
  280. if (swrm->write)
  281. swrm->write(swrm->handle, reg_addr, val);
  282. else
  283. swrm_ahb_write(swrm, reg_addr, &val);
  284. }
  285. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  286. u32 *val, unsigned int length)
  287. {
  288. int i = 0;
  289. if (swrm->bulk_write)
  290. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  291. else {
  292. mutex_lock(&swrm->iolock);
  293. for (i = 0; i < length; i++) {
  294. /* wait for FIFO WR command to complete to avoid overflow */
  295. usleep_range(100, 105);
  296. swr_master_write(swrm, reg_addr[i], val[i]);
  297. }
  298. mutex_unlock(&swrm->iolock);
  299. }
  300. return 0;
  301. }
  302. static bool swrm_is_port_en(struct swr_master *mstr)
  303. {
  304. return !!(mstr->num_port);
  305. }
  306. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  307. struct port_params *params)
  308. {
  309. u8 i;
  310. struct port_params *config = params;
  311. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  312. /* wsa uses single frame structure for all configurations */
  313. if (!swrm->mport_cfg[i].port_en)
  314. continue;
  315. swrm->mport_cfg[i].sinterval = config[i].si;
  316. swrm->mport_cfg[i].offset1 = config[i].off1;
  317. swrm->mport_cfg[i].offset2 = config[i].off2;
  318. swrm->mport_cfg[i].hstart = config[i].hstart;
  319. swrm->mport_cfg[i].hstop = config[i].hstop;
  320. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  321. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  322. swrm->mport_cfg[i].word_length = config[i].wd_len;
  323. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  324. }
  325. }
  326. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  327. {
  328. struct port_params *params;
  329. switch (swrm->master_id) {
  330. case MASTER_ID_WSA:
  331. params = wsa_frame_superset;
  332. break;
  333. case MASTER_ID_RX:
  334. /* Two RX tables for dsd and without dsd enabled */
  335. if (swrm->mport_cfg[4].port_en)
  336. params = rx_frame_params_dsd;
  337. else
  338. params = rx_frame_params;
  339. break;
  340. case MASTER_ID_TX:
  341. params = tx_frame_params_superset;
  342. break;
  343. default: /* MASTER_GENERIC*/
  344. /* computer generic frame parameters */
  345. return -EINVAL;
  346. }
  347. copy_port_tables(swrm, params);
  348. return 0;
  349. }
  350. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  351. u8 *mstr_ch_mask, u8 mstr_prt_type,
  352. u8 slv_port_id)
  353. {
  354. int i, j;
  355. *mstr_port_id = 0;
  356. for (i = 1; i <= swrm->num_ports; i++) {
  357. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  358. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  359. goto found;
  360. }
  361. }
  362. found:
  363. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  364. dev_err(swrm->dev, "%s: port type not supported by master\n",
  365. __func__);
  366. return -EINVAL;
  367. }
  368. /* id 0 corresponds to master port 1 */
  369. *mstr_port_id = i - 1;
  370. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  371. return 0;
  372. }
  373. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  374. u8 dev_addr, u16 reg_addr)
  375. {
  376. u32 val;
  377. u8 id = *cmd_id;
  378. if (id != SWR_BROADCAST_CMD_ID) {
  379. if (id < 14)
  380. id += 1;
  381. else
  382. id = 0;
  383. *cmd_id = id;
  384. }
  385. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  386. return val;
  387. }
  388. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  389. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  390. u32 len)
  391. {
  392. u32 val;
  393. u32 retry_attempt = 0;
  394. mutex_lock(&swrm->iolock);
  395. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  396. /* wait for FIFO RD to complete to avoid overflow */
  397. usleep_range(100, 105);
  398. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  399. /* wait for FIFO RD CMD complete to avoid overflow */
  400. usleep_range(250, 255);
  401. retry_read:
  402. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  403. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  404. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  405. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  406. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  407. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  408. /* wait 500 us before retry on fifo read failure */
  409. usleep_range(500, 505);
  410. retry_attempt++;
  411. goto retry_read;
  412. } else {
  413. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  414. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  415. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  416. dev_addr, *cmd_data);
  417. dev_err_ratelimited(swrm->dev,
  418. "%s: failed to read fifo\n", __func__);
  419. }
  420. }
  421. mutex_unlock(&swrm->iolock);
  422. return 0;
  423. }
  424. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  425. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  426. {
  427. u32 val;
  428. int ret = 0;
  429. mutex_lock(&swrm->iolock);
  430. if (!cmd_id)
  431. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  432. dev_addr, reg_addr);
  433. else
  434. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  435. dev_addr, reg_addr);
  436. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  437. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  438. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  439. /* wait for FIFO WR command to complete to avoid overflow */
  440. usleep_range(250, 255);
  441. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  442. if (cmd_id == 0xF) {
  443. /*
  444. * sleep for 10ms for MSM soundwire variant to allow broadcast
  445. * command to complete.
  446. */
  447. if (swrm_is_msm_variant(swrm->version))
  448. usleep_range(10000, 10100);
  449. else
  450. wait_for_completion_timeout(&swrm->broadcast,
  451. (2 * HZ/10));
  452. }
  453. mutex_unlock(&swrm->iolock);
  454. return ret;
  455. }
  456. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  457. void *buf, u32 len)
  458. {
  459. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  460. int ret = 0;
  461. int val;
  462. u8 *reg_val = (u8 *)buf;
  463. if (!swrm) {
  464. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  465. return -EINVAL;
  466. }
  467. mutex_lock(&swrm->devlock);
  468. if (!swrm->dev_up) {
  469. mutex_unlock(&swrm->devlock);
  470. return 0;
  471. }
  472. mutex_unlock(&swrm->devlock);
  473. pm_runtime_get_sync(swrm->dev);
  474. if (dev_num)
  475. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr,
  476. len);
  477. else
  478. val = swr_master_read(swrm, reg_addr);
  479. if (!ret)
  480. *reg_val = (u8)val;
  481. pm_runtime_put_autosuspend(swrm->dev);
  482. pm_runtime_mark_last_busy(swrm->dev);
  483. return ret;
  484. }
  485. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  486. const void *buf)
  487. {
  488. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  489. int ret = 0;
  490. u8 reg_val = *(u8 *)buf;
  491. if (!swrm) {
  492. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  493. return -EINVAL;
  494. }
  495. mutex_lock(&swrm->devlock);
  496. if (!swrm->dev_up) {
  497. mutex_unlock(&swrm->devlock);
  498. return 0;
  499. }
  500. mutex_unlock(&swrm->devlock);
  501. pm_runtime_get_sync(swrm->dev);
  502. if (dev_num)
  503. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  504. else
  505. swr_master_write(swrm, reg_addr, reg_val);
  506. pm_runtime_put_autosuspend(swrm->dev);
  507. pm_runtime_mark_last_busy(swrm->dev);
  508. return ret;
  509. }
  510. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  511. const void *buf, size_t len)
  512. {
  513. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  514. int ret = 0;
  515. int i;
  516. u32 *val;
  517. u32 *swr_fifo_reg;
  518. if (!swrm || !swrm->handle) {
  519. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  520. return -EINVAL;
  521. }
  522. if (len <= 0)
  523. return -EINVAL;
  524. mutex_lock(&swrm->devlock);
  525. if (!swrm->dev_up) {
  526. mutex_unlock(&swrm->devlock);
  527. return 0;
  528. }
  529. mutex_unlock(&swrm->devlock);
  530. pm_runtime_get_sync(swrm->dev);
  531. if (dev_num) {
  532. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  533. if (!swr_fifo_reg) {
  534. ret = -ENOMEM;
  535. goto err;
  536. }
  537. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  538. if (!val) {
  539. ret = -ENOMEM;
  540. goto mem_fail;
  541. }
  542. for (i = 0; i < len; i++) {
  543. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  544. ((u8 *)buf)[i],
  545. dev_num,
  546. ((u16 *)reg)[i]);
  547. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  548. }
  549. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  550. if (ret) {
  551. dev_err(&master->dev, "%s: bulk write failed\n",
  552. __func__);
  553. ret = -EINVAL;
  554. }
  555. } else {
  556. dev_err(&master->dev,
  557. "%s: No support of Bulk write for master regs\n",
  558. __func__);
  559. ret = -EINVAL;
  560. goto err;
  561. }
  562. kfree(val);
  563. mem_fail:
  564. kfree(swr_fifo_reg);
  565. err:
  566. pm_runtime_put_autosuspend(swrm->dev);
  567. pm_runtime_mark_last_busy(swrm->dev);
  568. return ret;
  569. }
  570. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  571. {
  572. return (swr_master_read(swrm, SWRM_MCP_STATUS) &
  573. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  574. }
  575. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  576. u8 row, u8 col)
  577. {
  578. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  579. SWRS_SCP_FRAME_CTRL_BANK(bank));
  580. }
  581. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  582. u8 slv_port, u8 dev_num)
  583. {
  584. struct swr_port_info *port_req = NULL;
  585. list_for_each_entry(port_req, &mport->port_req_list, list) {
  586. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  587. if ((port_req->slave_port_id == slv_port)
  588. && (port_req->dev_num == dev_num))
  589. return port_req;
  590. }
  591. return NULL;
  592. }
  593. static bool swrm_remove_from_group(struct swr_master *master)
  594. {
  595. struct swr_device *swr_dev;
  596. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  597. bool is_removed = false;
  598. if (!swrm)
  599. goto end;
  600. mutex_lock(&swrm->mlock);
  601. if ((swrm->num_rx_chs > 1) &&
  602. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  603. list_for_each_entry(swr_dev, &master->devices,
  604. dev_list) {
  605. swr_dev->group_id = SWR_GROUP_NONE;
  606. master->gr_sid = 0;
  607. }
  608. is_removed = true;
  609. }
  610. mutex_unlock(&swrm->mlock);
  611. end:
  612. return is_removed;
  613. }
  614. static void swrm_disable_ports(struct swr_master *master,
  615. u8 bank)
  616. {
  617. u32 value;
  618. struct swr_port_info *port_req;
  619. int i;
  620. struct swrm_mports *mport;
  621. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  622. if (!swrm) {
  623. pr_err("%s: swrm is null\n", __func__);
  624. return;
  625. }
  626. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  627. master->num_port);
  628. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  629. mport = &(swrm->mport_cfg[i]);
  630. if (!mport->port_en)
  631. continue;
  632. list_for_each_entry(port_req, &mport->port_req_list, list) {
  633. /* skip ports with no change req's*/
  634. if (port_req->req_ch == port_req->ch_en)
  635. continue;
  636. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  637. port_req->dev_num, 0x00,
  638. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  639. bank));
  640. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  641. __func__, i,
  642. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)));
  643. }
  644. value = ((mport->req_ch)
  645. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  646. value |= ((mport->offset2)
  647. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  648. value |= ((mport->offset1)
  649. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  650. value |= mport->sinterval;
  651. swr_master_write(swrm,
  652. SWRM_DP_PORT_CTRL_BANK(i+1, bank),
  653. value);
  654. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  655. __func__, i,
  656. (SWRM_DP_PORT_CTRL_BANK(i+1, bank)), value);
  657. }
  658. }
  659. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  660. {
  661. struct swr_port_info *port_req, *next;
  662. int i;
  663. struct swrm_mports *mport;
  664. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  665. if (!swrm) {
  666. pr_err("%s: swrm is null\n", __func__);
  667. return;
  668. }
  669. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  670. master->num_port);
  671. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  672. mport = &(swrm->mport_cfg[i]);
  673. list_for_each_entry_safe(port_req, next,
  674. &mport->port_req_list, list) {
  675. /* skip ports without new ch req */
  676. if (port_req->ch_en == port_req->req_ch)
  677. continue;
  678. /* remove new ch req's*/
  679. port_req->ch_en = port_req->req_ch;
  680. /* If no streams enabled on port, remove the port req */
  681. if (port_req->ch_en == 0) {
  682. list_del(&port_req->list);
  683. kfree(port_req);
  684. }
  685. }
  686. /* remove new ch req's on mport*/
  687. mport->ch_en = mport->req_ch;
  688. if (!(mport->ch_en)) {
  689. mport->port_en = false;
  690. master->port_en_mask &= ~i;
  691. }
  692. }
  693. }
  694. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  695. {
  696. u32 value, slv_id;
  697. struct swr_port_info *port_req;
  698. int i;
  699. struct swrm_mports *mport;
  700. u32 reg[SWRM_MAX_PORT_REG];
  701. u32 val[SWRM_MAX_PORT_REG];
  702. int len = 0;
  703. u8 hparams;
  704. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  705. if (!swrm) {
  706. pr_err("%s: swrm is null\n", __func__);
  707. return;
  708. }
  709. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  710. master->num_port);
  711. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  712. mport = &(swrm->mport_cfg[i]);
  713. if (!mport->port_en)
  714. continue;
  715. list_for_each_entry(port_req, &mport->port_req_list, list) {
  716. slv_id = port_req->slave_port_id;
  717. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  718. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  719. port_req->dev_num, 0x00,
  720. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  721. bank));
  722. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  723. val[len++] = SWR_REG_VAL_PACK(mport->sinterval,
  724. port_req->dev_num, 0x00,
  725. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  726. bank));
  727. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  728. val[len++] = SWR_REG_VAL_PACK(mport->offset1,
  729. port_req->dev_num, 0x00,
  730. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  731. bank));
  732. if (mport->offset2 != SWR_INVALID_PARAM) {
  733. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  734. val[len++] = SWR_REG_VAL_PACK(mport->offset2,
  735. port_req->dev_num, 0x00,
  736. SWRS_DP_OFFSET_CONTROL_2_BANK(
  737. slv_id, bank));
  738. }
  739. if (mport->hstart != SWR_INVALID_PARAM
  740. && mport->hstop != SWR_INVALID_PARAM) {
  741. hparams = (mport->hstart << 4) | mport->hstop;
  742. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  743. val[len++] = SWR_REG_VAL_PACK(hparams,
  744. port_req->dev_num, 0x00,
  745. SWRS_DP_HCONTROL_BANK(slv_id,
  746. bank));
  747. }
  748. if (mport->word_length != SWR_INVALID_PARAM) {
  749. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  750. val[len++] =
  751. SWR_REG_VAL_PACK(mport->word_length,
  752. port_req->dev_num, 0x00,
  753. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  754. }
  755. if (mport->blk_pack_mode != SWR_INVALID_PARAM
  756. && swrm->master_id != MASTER_ID_WSA) {
  757. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  758. val[len++] =
  759. SWR_REG_VAL_PACK(mport->blk_pack_mode,
  760. port_req->dev_num, 0x00,
  761. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  762. bank));
  763. }
  764. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  765. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  766. val[len++] =
  767. SWR_REG_VAL_PACK(mport->blk_grp_count,
  768. port_req->dev_num, 0x00,
  769. SWRS_DP_BLOCK_CONTROL_2_BANK(slv_id,
  770. bank));
  771. }
  772. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  773. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  774. val[len++] =
  775. SWR_REG_VAL_PACK(mport->lane_ctrl,
  776. port_req->dev_num, 0x00,
  777. SWRS_DP_LANE_CONTROL_BANK(slv_id,
  778. bank));
  779. }
  780. port_req->ch_en = port_req->req_ch;
  781. }
  782. value = ((mport->req_ch)
  783. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  784. if (mport->offset2 != SWR_INVALID_PARAM)
  785. value |= ((mport->offset2)
  786. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  787. value |= ((mport->offset1)
  788. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  789. value |= mport->sinterval;
  790. reg[len] = SWRM_DP_PORT_CTRL_BANK(i + 1, bank);
  791. val[len++] = value;
  792. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  793. __func__, i,
  794. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)), value);
  795. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  796. reg[len] = SWRM_DP_PORT_CTRL_2_BANK(i + 1, bank);
  797. val[len++] = mport->lane_ctrl;
  798. }
  799. if (mport->word_length != SWR_INVALID_PARAM) {
  800. reg[len] = SWRM_DP_BLOCK_CTRL_1(i + 1);
  801. val[len++] = mport->word_length;
  802. }
  803. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  804. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK(i + 1, bank);
  805. val[len++] = mport->blk_grp_count;
  806. }
  807. if (mport->hstart != SWR_INVALID_PARAM
  808. && mport->hstop != SWR_INVALID_PARAM) {
  809. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  810. hparams = (mport->hstart << 4) | mport->hstop;
  811. val[len++] = hparams;
  812. }
  813. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  814. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK(i + 1, bank);
  815. val[len++] = mport->blk_pack_mode;
  816. }
  817. mport->ch_en = mport->req_ch;
  818. }
  819. swr_master_bulk_write(swrm, reg, val, len);
  820. }
  821. static void swrm_apply_port_config(struct swr_master *master)
  822. {
  823. u8 bank;
  824. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  825. if (!swrm) {
  826. pr_err("%s: Invalid handle to swr controller\n",
  827. __func__);
  828. return;
  829. }
  830. bank = get_inactive_bank_num(swrm);
  831. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  832. __func__, bank, master->num_port);
  833. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  834. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  835. swrm_copy_data_port_config(master, bank);
  836. }
  837. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  838. {
  839. u8 bank;
  840. u32 value, n_row, n_col;
  841. int ret;
  842. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  843. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  844. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  845. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  846. u8 inactive_bank;
  847. if (!swrm) {
  848. pr_err("%s: swrm is null\n", __func__);
  849. return -EFAULT;
  850. }
  851. mutex_lock(&swrm->mlock);
  852. bank = get_inactive_bank_num(swrm);
  853. if (enable) {
  854. if (!test_bit(ENABLE_PENDING, &swrm->port_req_pending)) {
  855. dev_dbg(swrm->dev, "%s:No pending connect port req\n",
  856. __func__);
  857. goto exit;
  858. }
  859. clear_bit(ENABLE_PENDING, &swrm->port_req_pending);
  860. ret = swrm_get_port_config(swrm);
  861. if (ret) {
  862. /* cannot accommodate ports */
  863. swrm_cleanup_disabled_port_reqs(master);
  864. mutex_unlock(&swrm->mlock);
  865. return -EINVAL;
  866. }
  867. /* apply the new port config*/
  868. swrm_apply_port_config(master);
  869. } else {
  870. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  871. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  872. __func__);
  873. goto exit;
  874. }
  875. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  876. swrm_disable_ports(master, bank);
  877. }
  878. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  879. __func__, enable, swrm->num_cfg_devs);
  880. if (enable) {
  881. /* set col = 16 */
  882. n_col = SWR_MAX_COL;
  883. } else {
  884. /*
  885. * Do not change to col = 2 if there are still active ports
  886. */
  887. if (!master->num_port)
  888. n_col = SWR_MIN_COL;
  889. else
  890. n_col = SWR_MAX_COL;
  891. }
  892. /* Use default 50 * x, frame shape. Change based on mclk */
  893. if (swrm->mclk_freq == MCLK_FREQ_NATIVE) {
  894. dev_dbg(swrm->dev, "setting 64 x %d frameshape\n",
  895. n_col ? 16 : 2);
  896. n_row = SWR_ROW_64;
  897. } else {
  898. dev_dbg(swrm->dev, "setting 50 x %d frameshape\n",
  899. n_col ? 16 : 2);
  900. n_row = SWR_ROW_50;
  901. }
  902. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  903. value &= (~mask);
  904. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  905. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  906. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  907. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  908. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  909. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  910. enable_bank_switch(swrm, bank, n_row, n_col);
  911. inactive_bank = bank ? 0 : 1;
  912. if (enable)
  913. swrm_copy_data_port_config(master, inactive_bank);
  914. else {
  915. swrm_disable_ports(master, inactive_bank);
  916. swrm_cleanup_disabled_port_reqs(master);
  917. }
  918. if (!swrm_is_port_en(master)) {
  919. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  920. __func__);
  921. pm_runtime_mark_last_busy(swrm->dev);
  922. pm_runtime_put_autosuspend(swrm->dev);
  923. }
  924. exit:
  925. mutex_unlock(&swrm->mlock);
  926. return 0;
  927. }
  928. static int swrm_connect_port(struct swr_master *master,
  929. struct swr_params *portinfo)
  930. {
  931. int i;
  932. struct swr_port_info *port_req;
  933. int ret = 0;
  934. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  935. struct swrm_mports *mport;
  936. u8 mstr_port_id, mstr_ch_msk;
  937. dev_dbg(&master->dev, "%s: enter\n", __func__);
  938. if (!portinfo)
  939. return -EINVAL;
  940. if (!swrm) {
  941. dev_err(&master->dev,
  942. "%s: Invalid handle to swr controller\n",
  943. __func__);
  944. return -EINVAL;
  945. }
  946. mutex_lock(&swrm->mlock);
  947. mutex_lock(&swrm->devlock);
  948. if (!swrm->dev_up) {
  949. mutex_unlock(&swrm->devlock);
  950. mutex_unlock(&swrm->mlock);
  951. return -EINVAL;
  952. }
  953. mutex_unlock(&swrm->devlock);
  954. if (!swrm_is_port_en(master))
  955. pm_runtime_get_sync(swrm->dev);
  956. for (i = 0; i < portinfo->num_port; i++) {
  957. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  958. portinfo->port_type[i],
  959. portinfo->port_id[i]);
  960. if (ret) {
  961. dev_err(&master->dev,
  962. "%s: mstr portid for slv port %d not found\n",
  963. __func__, portinfo->port_id[i]);
  964. goto port_fail;
  965. }
  966. mport = &(swrm->mport_cfg[mstr_port_id]);
  967. /* get port req */
  968. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  969. portinfo->dev_num);
  970. if (!port_req) {
  971. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  972. __func__, portinfo->port_id[i],
  973. portinfo->dev_num);
  974. port_req = kzalloc(sizeof(struct swr_port_info),
  975. GFP_KERNEL);
  976. if (!port_req) {
  977. ret = -ENOMEM;
  978. goto mem_fail;
  979. }
  980. port_req->dev_num = portinfo->dev_num;
  981. port_req->slave_port_id = portinfo->port_id[i];
  982. port_req->num_ch = portinfo->num_ch[i];
  983. port_req->ch_rate = portinfo->ch_rate[i];
  984. port_req->ch_en = 0;
  985. port_req->master_port_id = mstr_port_id;
  986. list_add(&port_req->list, &mport->port_req_list);
  987. }
  988. port_req->req_ch |= portinfo->ch_en[i];
  989. dev_dbg(&master->dev,
  990. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  991. __func__, port_req->master_port_id,
  992. port_req->slave_port_id, port_req->ch_rate,
  993. port_req->num_ch);
  994. /* Put the port req on master port */
  995. mport = &(swrm->mport_cfg[mstr_port_id]);
  996. mport->port_en = true;
  997. mport->req_ch |= mstr_ch_msk;
  998. master->port_en_mask |= (1 << mstr_port_id);
  999. }
  1000. master->num_port += portinfo->num_port;
  1001. set_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1002. swr_port_response(master, portinfo->tid);
  1003. mutex_unlock(&swrm->mlock);
  1004. return 0;
  1005. port_fail:
  1006. mem_fail:
  1007. /* cleanup port reqs in error condition */
  1008. swrm_cleanup_disabled_port_reqs(master);
  1009. mutex_unlock(&swrm->mlock);
  1010. return ret;
  1011. }
  1012. static int swrm_disconnect_port(struct swr_master *master,
  1013. struct swr_params *portinfo)
  1014. {
  1015. int i, ret = 0;
  1016. struct swr_port_info *port_req;
  1017. struct swrm_mports *mport;
  1018. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1019. u8 mstr_port_id, mstr_ch_mask;
  1020. if (!swrm) {
  1021. dev_err(&master->dev,
  1022. "%s: Invalid handle to swr controller\n",
  1023. __func__);
  1024. return -EINVAL;
  1025. }
  1026. if (!portinfo) {
  1027. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  1028. return -EINVAL;
  1029. }
  1030. mutex_lock(&swrm->mlock);
  1031. for (i = 0; i < portinfo->num_port; i++) {
  1032. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  1033. portinfo->port_type[i], portinfo->port_id[i]);
  1034. if (ret) {
  1035. dev_err(&master->dev,
  1036. "%s: mstr portid for slv port %d not found\n",
  1037. __func__, portinfo->port_id[i]);
  1038. mutex_unlock(&swrm->mlock);
  1039. return -EINVAL;
  1040. }
  1041. mport = &(swrm->mport_cfg[mstr_port_id]);
  1042. /* get port req */
  1043. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1044. portinfo->dev_num);
  1045. if (!port_req) {
  1046. dev_err(&master->dev, "%s:port not enabled : port %d\n",
  1047. __func__, portinfo->port_id[i]);
  1048. mutex_unlock(&swrm->mlock);
  1049. return -EINVAL;
  1050. }
  1051. port_req->req_ch &= ~portinfo->ch_en[i];
  1052. mport->req_ch &= ~mstr_ch_mask;
  1053. }
  1054. master->num_port -= portinfo->num_port;
  1055. set_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1056. swr_port_response(master, portinfo->tid);
  1057. mutex_unlock(&swrm->mlock);
  1058. return 0;
  1059. }
  1060. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  1061. int status, u8 *devnum)
  1062. {
  1063. int i;
  1064. bool found = false;
  1065. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1066. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  1067. *devnum = i;
  1068. found = true;
  1069. break;
  1070. }
  1071. status >>= 2;
  1072. }
  1073. if (found)
  1074. return 0;
  1075. else
  1076. return -EINVAL;
  1077. }
  1078. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1079. int status, u8 *devnum)
  1080. {
  1081. int i;
  1082. int new_sts = status;
  1083. int ret = SWR_NOT_PRESENT;
  1084. if (status != swrm->slave_status) {
  1085. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1086. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1087. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1088. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1089. *devnum = i;
  1090. break;
  1091. }
  1092. status >>= 2;
  1093. swrm->slave_status >>= 2;
  1094. }
  1095. swrm->slave_status = new_sts;
  1096. }
  1097. return ret;
  1098. }
  1099. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1100. {
  1101. struct swr_mstr_ctrl *swrm = dev;
  1102. u32 value, intr_sts;
  1103. u32 temp = 0;
  1104. u32 status, chg_sts, i;
  1105. u8 devnum = 0;
  1106. int ret = IRQ_HANDLED;
  1107. struct swr_device *swr_dev;
  1108. struct swr_master *mstr = &swrm->master;
  1109. mutex_lock(&swrm->reslock);
  1110. swrm_clk_request(swrm, true);
  1111. mutex_unlock(&swrm->reslock);
  1112. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1113. intr_sts &= SWRM_INTERRUPT_STATUS_RMSK;
  1114. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1115. value = intr_sts & (1 << i);
  1116. if (!value)
  1117. continue;
  1118. switch (value) {
  1119. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1120. dev_dbg(swrm->dev, "Trigger irq to slave device\n");
  1121. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1122. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1123. if (ret) {
  1124. dev_err(swrm->dev, "no slave alert found.\
  1125. spurious interrupt\n");
  1126. break;
  1127. }
  1128. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1129. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1130. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1131. SWRS_SCP_INT_STATUS_CLEAR_1);
  1132. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1133. SWRS_SCP_INT_STATUS_CLEAR_1);
  1134. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1135. if (swr_dev->dev_num != devnum)
  1136. continue;
  1137. if (swr_dev->slave_irq) {
  1138. do {
  1139. handle_nested_irq(
  1140. irq_find_mapping(
  1141. swr_dev->slave_irq, 0));
  1142. } while (swr_dev->slave_irq_pending);
  1143. }
  1144. }
  1145. break;
  1146. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1147. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1148. break;
  1149. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1150. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1151. if (status == swrm->slave_status) {
  1152. dev_dbg(swrm->dev,
  1153. "%s: No change in slave status: %d\n",
  1154. __func__, status);
  1155. break;
  1156. }
  1157. chg_sts = swrm_check_slave_change_status(swrm, status,
  1158. &devnum);
  1159. switch (chg_sts) {
  1160. case SWR_NOT_PRESENT:
  1161. dev_dbg(swrm->dev, "device %d got detached\n",
  1162. devnum);
  1163. break;
  1164. case SWR_ATTACHED_OK:
  1165. dev_dbg(swrm->dev, "device %d got attached\n",
  1166. devnum);
  1167. /* enable host irq from slave device*/
  1168. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1169. SWRS_SCP_INT_STATUS_CLEAR_1);
  1170. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1171. SWRS_SCP_INT_STATUS_MASK_1);
  1172. break;
  1173. case SWR_ALERT:
  1174. dev_dbg(swrm->dev,
  1175. "device %d has pending interrupt\n",
  1176. devnum);
  1177. break;
  1178. }
  1179. break;
  1180. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1181. dev_err_ratelimited(swrm->dev,
  1182. "SWR bus clsh detected\n");
  1183. break;
  1184. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1185. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1186. break;
  1187. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1188. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1189. break;
  1190. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1191. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1192. break;
  1193. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1194. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1195. dev_err_ratelimited(swrm->dev,
  1196. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1197. value);
  1198. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1199. break;
  1200. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1201. dev_dbg(swrm->dev, "SWR Port collision detected\n");
  1202. break;
  1203. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1204. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1205. break;
  1206. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1207. complete(&swrm->broadcast);
  1208. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1209. break;
  1210. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1211. break;
  1212. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1213. break;
  1214. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1215. break;
  1216. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1217. complete(&swrm->reset);
  1218. break;
  1219. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1220. break;
  1221. default:
  1222. dev_err_ratelimited(swrm->dev,
  1223. "SWR unknown interrupt\n");
  1224. ret = IRQ_NONE;
  1225. break;
  1226. }
  1227. }
  1228. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1229. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1230. mutex_lock(&swrm->reslock);
  1231. swrm_clk_request(swrm, false);
  1232. mutex_unlock(&swrm->reslock);
  1233. return ret;
  1234. }
  1235. static void swrm_wakeup_work(struct work_struct *work)
  1236. {
  1237. struct swr_mstr_ctrl *swrm;
  1238. swrm = container_of(work, struct swr_mstr_ctrl,
  1239. wakeup_work);
  1240. if (!swrm || !(swrm->dev)) {
  1241. pr_err("%s: swrm or dev is null\n", __func__);
  1242. return;
  1243. }
  1244. mutex_lock(&swrm->devlock);
  1245. if (!swrm->dev_up) {
  1246. mutex_unlock(&swrm->devlock);
  1247. return;
  1248. }
  1249. mutex_unlock(&swrm->devlock);
  1250. pm_runtime_get_sync(swrm->dev);
  1251. pm_runtime_mark_last_busy(swrm->dev);
  1252. pm_runtime_put_autosuspend(swrm->dev);
  1253. }
  1254. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1255. {
  1256. u32 val;
  1257. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1258. val = (swrm->slave_status >> (devnum * 2));
  1259. val &= SWRM_MCP_SLV_STATUS_MASK;
  1260. return val;
  1261. }
  1262. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1263. u8 *dev_num)
  1264. {
  1265. int i;
  1266. u64 id = 0;
  1267. int ret = -EINVAL;
  1268. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1269. struct swr_device *swr_dev;
  1270. u32 num_dev = 0;
  1271. if (!swrm) {
  1272. pr_err("%s: Invalid handle to swr controller\n",
  1273. __func__);
  1274. return ret;
  1275. }
  1276. if (swrm->num_dev)
  1277. num_dev = swrm->num_dev;
  1278. else
  1279. num_dev = mstr->num_dev;
  1280. mutex_lock(&swrm->devlock);
  1281. if (!swrm->dev_up) {
  1282. mutex_unlock(&swrm->devlock);
  1283. return ret;
  1284. }
  1285. mutex_unlock(&swrm->devlock);
  1286. pm_runtime_get_sync(swrm->dev);
  1287. for (i = 1; i < (num_dev + 1); i++) {
  1288. id = ((u64)(swr_master_read(swrm,
  1289. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1290. id |= swr_master_read(swrm,
  1291. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1292. /*
  1293. * As pm_runtime_get_sync() brings all slaves out of reset
  1294. * update logical device number for all slaves.
  1295. */
  1296. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1297. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1298. u32 status = swrm_get_device_status(swrm, i);
  1299. if ((status == 0x01) || (status == 0x02)) {
  1300. swr_dev->dev_num = i;
  1301. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1302. *dev_num = i;
  1303. ret = 0;
  1304. }
  1305. dev_dbg(swrm->dev,
  1306. "%s: devnum %d is assigned for dev addr %lx\n",
  1307. __func__, i, swr_dev->addr);
  1308. }
  1309. }
  1310. }
  1311. }
  1312. if (ret)
  1313. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1314. __func__, dev_id);
  1315. pm_runtime_mark_last_busy(swrm->dev);
  1316. pm_runtime_put_autosuspend(swrm->dev);
  1317. return ret;
  1318. }
  1319. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1320. {
  1321. int ret = 0;
  1322. u32 val;
  1323. u8 row_ctrl = SWR_ROW_50;
  1324. u8 col_ctrl = SWR_MIN_COL;
  1325. u8 ssp_period = 1;
  1326. u8 retry_cmd_num = 3;
  1327. u32 reg[SWRM_MAX_INIT_REG];
  1328. u32 value[SWRM_MAX_INIT_REG];
  1329. int len = 0;
  1330. /* Clear Rows and Cols */
  1331. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1332. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1333. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1334. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1335. value[len++] = val;
  1336. /* Set Auto enumeration flag */
  1337. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1338. value[len++] = 1;
  1339. /* Configure No pings */
  1340. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1341. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1342. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1343. reg[len] = SWRM_MCP_CFG_ADDR;
  1344. value[len++] = val;
  1345. /* Configure number of retries of a read/write cmd */
  1346. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1347. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1348. value[len++] = val;
  1349. reg[len] = SWRM_MCP_BUS_CTRL_ADDR;
  1350. value[len++] = 0x2;
  1351. /* Set IRQ to LEVEL */
  1352. reg[len] = SWRM_COMP_CFG_ADDR;
  1353. value[len++] = 0x01;
  1354. reg[len] = SWRM_INTERRUPT_CLEAR;
  1355. value[len++] = 0xFFFFFFFF;
  1356. /* Mask soundwire interrupts */
  1357. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1358. value[len++] = 0x1FFFD;
  1359. reg[len] = SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN;
  1360. value[len++] = 0x1FDFD;
  1361. swr_master_bulk_write(swrm, reg, value, len);
  1362. return ret;
  1363. }
  1364. static int swrm_event_notify(struct notifier_block *self,
  1365. unsigned long action, void *data)
  1366. {
  1367. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  1368. event_notifier);
  1369. if (!swrm || !(swrm->dev)) {
  1370. pr_err("%s: swrm or dev is NULL\n", __func__);
  1371. return -EINVAL;
  1372. }
  1373. switch (action) {
  1374. case MSM_AUD_DC_EVENT:
  1375. schedule_work(&(swrm->dc_presence_work));
  1376. break;
  1377. case SWR_WAKE_IRQ_EVENT:
  1378. if (swrm->wakeup_req && !swrm->wakeup_triggered) {
  1379. swrm->wakeup_triggered = true;
  1380. schedule_work(&swrm->wakeup_work);
  1381. }
  1382. break;
  1383. default:
  1384. dev_err(swrm->dev, "%s: invalid event type: %lu\n",
  1385. __func__, action);
  1386. return -EINVAL;
  1387. }
  1388. return 0;
  1389. }
  1390. static void swrm_notify_work_fn(struct work_struct *work)
  1391. {
  1392. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  1393. dc_presence_work);
  1394. if (!swrm || !swrm->pdev) {
  1395. pr_err("%s: swrm or pdev is NULL\n", __func__);
  1396. return;
  1397. }
  1398. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  1399. }
  1400. static int swrm_probe(struct platform_device *pdev)
  1401. {
  1402. struct swr_mstr_ctrl *swrm;
  1403. struct swr_ctrl_platform_data *pdata;
  1404. u32 i, num_ports, port_num, port_type, ch_mask;
  1405. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  1406. int ret = 0;
  1407. /* Allocate soundwire master driver structure */
  1408. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  1409. GFP_KERNEL);
  1410. if (!swrm) {
  1411. ret = -ENOMEM;
  1412. goto err_memory_fail;
  1413. }
  1414. swrm->pdev = pdev;
  1415. swrm->dev = &pdev->dev;
  1416. platform_set_drvdata(pdev, swrm);
  1417. swr_set_ctrl_data(&swrm->master, swrm);
  1418. pdata = dev_get_platdata(&pdev->dev);
  1419. if (!pdata) {
  1420. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1421. __func__);
  1422. ret = -EINVAL;
  1423. goto err_pdata_fail;
  1424. }
  1425. swrm->handle = (void *)pdata->handle;
  1426. if (!swrm->handle) {
  1427. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1428. __func__);
  1429. ret = -EINVAL;
  1430. goto err_pdata_fail;
  1431. }
  1432. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  1433. &swrm->master_id);
  1434. if (ret) {
  1435. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  1436. goto err_pdata_fail;
  1437. }
  1438. if (!(of_property_read_u32(pdev->dev.of_node,
  1439. "swrm-io-base", &swrm->swrm_base_reg)))
  1440. ret = of_property_read_u32(pdev->dev.of_node,
  1441. "swrm-io-base", &swrm->swrm_base_reg);
  1442. if (!swrm->swrm_base_reg) {
  1443. swrm->read = pdata->read;
  1444. if (!swrm->read) {
  1445. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1446. __func__);
  1447. ret = -EINVAL;
  1448. goto err_pdata_fail;
  1449. }
  1450. swrm->write = pdata->write;
  1451. if (!swrm->write) {
  1452. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1453. __func__);
  1454. ret = -EINVAL;
  1455. goto err_pdata_fail;
  1456. }
  1457. swrm->bulk_write = pdata->bulk_write;
  1458. if (!swrm->bulk_write) {
  1459. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1460. __func__);
  1461. ret = -EINVAL;
  1462. goto err_pdata_fail;
  1463. }
  1464. } else {
  1465. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  1466. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  1467. }
  1468. swrm->clk = pdata->clk;
  1469. if (!swrm->clk) {
  1470. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1471. __func__);
  1472. ret = -EINVAL;
  1473. goto err_pdata_fail;
  1474. }
  1475. if (of_property_read_u32(pdev->dev.of_node,
  1476. "qcom,swr-clock-stop-mode0",
  1477. &swrm->clk_stop_mode0_supp)) {
  1478. swrm->clk_stop_mode0_supp = FALSE;
  1479. }
  1480. /* Parse soundwire port mapping */
  1481. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  1482. &num_ports);
  1483. if (ret) {
  1484. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  1485. goto err_pdata_fail;
  1486. }
  1487. swrm->num_ports = num_ports;
  1488. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  1489. &map_size)) {
  1490. dev_err(swrm->dev, "missing port mapping\n");
  1491. goto err_pdata_fail;
  1492. }
  1493. map_length = map_size / (3 * sizeof(u32));
  1494. if (num_ports > SWR_MSTR_PORT_LEN) {
  1495. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  1496. __func__);
  1497. ret = -EINVAL;
  1498. goto err_pdata_fail;
  1499. }
  1500. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  1501. if (!temp) {
  1502. ret = -ENOMEM;
  1503. goto err_pdata_fail;
  1504. }
  1505. ret = of_property_read_u32_array(pdev->dev.of_node,
  1506. "qcom,swr-port-mapping", temp, 3 * map_length);
  1507. if (ret) {
  1508. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  1509. __func__);
  1510. goto err_pdata_fail;
  1511. }
  1512. for (i = 0; i < map_length; i++) {
  1513. port_num = temp[3 * i];
  1514. port_type = temp[3 * i + 1];
  1515. ch_mask = temp[3 * i + 2];
  1516. if (port_num != old_port_num)
  1517. ch_iter = 0;
  1518. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  1519. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  1520. old_port_num = port_num;
  1521. }
  1522. devm_kfree(&pdev->dev, temp);
  1523. swrm->reg_irq = pdata->reg_irq;
  1524. swrm->master.read = swrm_read;
  1525. swrm->master.write = swrm_write;
  1526. swrm->master.bulk_write = swrm_bulk_write;
  1527. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1528. swrm->master.connect_port = swrm_connect_port;
  1529. swrm->master.disconnect_port = swrm_disconnect_port;
  1530. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1531. swrm->master.remove_from_group = swrm_remove_from_group;
  1532. swrm->master.dev.parent = &pdev->dev;
  1533. swrm->master.dev.of_node = pdev->dev.of_node;
  1534. swrm->master.num_port = 0;
  1535. swrm->rcmd_id = 0;
  1536. swrm->wcmd_id = 0;
  1537. swrm->slave_status = 0;
  1538. swrm->num_rx_chs = 0;
  1539. swrm->clk_ref_count = 0;
  1540. swrm->mclk_freq = MCLK_FREQ;
  1541. swrm->dev_up = true;
  1542. swrm->state = SWR_MSTR_UP;
  1543. init_completion(&swrm->reset);
  1544. init_completion(&swrm->broadcast);
  1545. init_completion(&swrm->clk_off_complete);
  1546. mutex_init(&swrm->mlock);
  1547. mutex_init(&swrm->reslock);
  1548. mutex_init(&swrm->force_down_lock);
  1549. mutex_init(&swrm->iolock);
  1550. mutex_init(&swrm->clklock);
  1551. mutex_init(&swrm->devlock);
  1552. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++)
  1553. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  1554. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  1555. &swrm->num_dev);
  1556. if (ret) {
  1557. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  1558. __func__, "qcom,swr-num-dev");
  1559. } else {
  1560. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  1561. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  1562. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  1563. ret = -EINVAL;
  1564. goto err_pdata_fail;
  1565. }
  1566. }
  1567. if (of_property_read_u32(swrm->dev->of_node,
  1568. "qcom,swr-wakeup-required", &swrm->wakeup_req)) {
  1569. swrm->wakeup_req = false;
  1570. }
  1571. if (swrm->reg_irq) {
  1572. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  1573. SWR_IRQ_REGISTER);
  1574. if (ret) {
  1575. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  1576. __func__, ret);
  1577. goto err_irq_fail;
  1578. }
  1579. } else {
  1580. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  1581. if (swrm->irq < 0) {
  1582. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  1583. __func__, swrm->irq);
  1584. goto err_irq_fail;
  1585. }
  1586. ret = request_threaded_irq(swrm->irq, NULL,
  1587. swr_mstr_interrupt,
  1588. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  1589. "swr_master_irq", swrm);
  1590. if (ret) {
  1591. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  1592. __func__, ret);
  1593. goto err_irq_fail;
  1594. }
  1595. }
  1596. ret = swr_register_master(&swrm->master);
  1597. if (ret) {
  1598. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  1599. goto err_mstr_fail;
  1600. }
  1601. /* Add devices registered with board-info as the
  1602. * controller will be up now
  1603. */
  1604. swr_master_add_boarddevices(&swrm->master);
  1605. mutex_lock(&swrm->mlock);
  1606. swrm_clk_request(swrm, true);
  1607. ret = swrm_master_init(swrm);
  1608. if (ret < 0) {
  1609. dev_err(&pdev->dev,
  1610. "%s: Error in master Initialization , err %d\n",
  1611. __func__, ret);
  1612. mutex_unlock(&swrm->mlock);
  1613. goto err_mstr_fail;
  1614. }
  1615. swrm->version = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  1616. mutex_unlock(&swrm->mlock);
  1617. INIT_WORK(&swrm->wakeup_work, swrm_wakeup_work);
  1618. if (pdev->dev.of_node)
  1619. of_register_swr_devices(&swrm->master);
  1620. dbgswrm = swrm;
  1621. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  1622. if (!IS_ERR(debugfs_swrm_dent)) {
  1623. debugfs_peek = debugfs_create_file("swrm_peek",
  1624. S_IFREG | 0444, debugfs_swrm_dent,
  1625. (void *) "swrm_peek", &swrm_debug_ops);
  1626. debugfs_poke = debugfs_create_file("swrm_poke",
  1627. S_IFREG | 0444, debugfs_swrm_dent,
  1628. (void *) "swrm_poke", &swrm_debug_ops);
  1629. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  1630. S_IFREG | 0444, debugfs_swrm_dent,
  1631. (void *) "swrm_reg_dump",
  1632. &swrm_debug_ops);
  1633. }
  1634. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1635. pm_runtime_use_autosuspend(&pdev->dev);
  1636. pm_runtime_set_active(&pdev->dev);
  1637. pm_runtime_enable(&pdev->dev);
  1638. pm_runtime_mark_last_busy(&pdev->dev);
  1639. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  1640. swrm->event_notifier.notifier_call = swrm_event_notify;
  1641. msm_aud_evt_register_client(&swrm->event_notifier);
  1642. return 0;
  1643. err_mstr_fail:
  1644. if (swrm->reg_irq)
  1645. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1646. swrm, SWR_IRQ_FREE);
  1647. else if (swrm->irq)
  1648. free_irq(swrm->irq, swrm);
  1649. err_irq_fail:
  1650. mutex_destroy(&swrm->mlock);
  1651. mutex_destroy(&swrm->reslock);
  1652. mutex_destroy(&swrm->force_down_lock);
  1653. mutex_destroy(&swrm->iolock);
  1654. mutex_destroy(&swrm->clklock);
  1655. err_pdata_fail:
  1656. err_memory_fail:
  1657. return ret;
  1658. }
  1659. static int swrm_remove(struct platform_device *pdev)
  1660. {
  1661. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1662. if (swrm->reg_irq)
  1663. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1664. swrm, SWR_IRQ_FREE);
  1665. else if (swrm->irq)
  1666. free_irq(swrm->irq, swrm);
  1667. pm_runtime_disable(&pdev->dev);
  1668. pm_runtime_set_suspended(&pdev->dev);
  1669. swr_unregister_master(&swrm->master);
  1670. msm_aud_evt_unregister_client(&swrm->event_notifier);
  1671. mutex_destroy(&swrm->mlock);
  1672. mutex_destroy(&swrm->reslock);
  1673. mutex_destroy(&swrm->iolock);
  1674. mutex_destroy(&swrm->clklock);
  1675. mutex_destroy(&swrm->force_down_lock);
  1676. devm_kfree(&pdev->dev, swrm);
  1677. return 0;
  1678. }
  1679. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  1680. {
  1681. u32 val;
  1682. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  1683. swr_master_write(swrm, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  1684. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1685. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  1686. swr_master_write(swrm, SWRM_MCP_CFG_ADDR, val);
  1687. return 0;
  1688. }
  1689. #ifdef CONFIG_PM
  1690. static int swrm_runtime_resume(struct device *dev)
  1691. {
  1692. struct platform_device *pdev = to_platform_device(dev);
  1693. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1694. int ret = 0;
  1695. struct swr_master *mstr = &swrm->master;
  1696. struct swr_device *swr_dev;
  1697. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  1698. __func__, swrm->state);
  1699. mutex_lock(&swrm->reslock);
  1700. if ((swrm->state == SWR_MSTR_DOWN) ||
  1701. (swrm->state == SWR_MSTR_SSR && swrm->dev_up)) {
  1702. if (swrm->clk_stop_mode0_supp && swrm->wakeup_req) {
  1703. msm_aud_evt_blocking_notifier_call_chain(
  1704. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  1705. }
  1706. if (swrm_clk_request(swrm, true))
  1707. goto exit;
  1708. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  1709. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1710. ret = swr_device_up(swr_dev);
  1711. if (ret) {
  1712. dev_err(dev,
  1713. "%s: failed to wakeup swr dev %d\n",
  1714. __func__, swr_dev->dev_num);
  1715. swrm_clk_request(swrm, false);
  1716. goto exit;
  1717. }
  1718. }
  1719. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1720. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1721. swrm_master_init(swrm);
  1722. swrm_cmd_fifo_wr_cmd(swrm, 0x4, 0xF, 0x0,
  1723. SWRS_SCP_INT_STATUS_MASK_1);
  1724. } else {
  1725. /*wake up from clock stop*/
  1726. swr_master_write(swrm, SWRM_MCP_BUS_CTRL_ADDR, 0x2);
  1727. usleep_range(100, 105);
  1728. }
  1729. swrm->state = SWR_MSTR_UP;
  1730. }
  1731. exit:
  1732. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1733. mutex_unlock(&swrm->reslock);
  1734. return ret;
  1735. }
  1736. static int swrm_runtime_suspend(struct device *dev)
  1737. {
  1738. struct platform_device *pdev = to_platform_device(dev);
  1739. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1740. int ret = 0;
  1741. struct swr_master *mstr = &swrm->master;
  1742. struct swr_device *swr_dev;
  1743. int current_state = 0;
  1744. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  1745. __func__, swrm->state);
  1746. mutex_lock(&swrm->reslock);
  1747. mutex_lock(&swrm->force_down_lock);
  1748. current_state = swrm->state;
  1749. mutex_unlock(&swrm->force_down_lock);
  1750. if ((current_state == SWR_MSTR_UP) ||
  1751. (current_state == SWR_MSTR_SSR)) {
  1752. if ((current_state != SWR_MSTR_SSR) &&
  1753. swrm_is_port_en(&swrm->master)) {
  1754. dev_dbg(dev, "%s ports are enabled\n", __func__);
  1755. ret = -EBUSY;
  1756. goto exit;
  1757. }
  1758. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  1759. swrm_clk_pause(swrm);
  1760. swr_master_write(swrm, SWRM_COMP_CFG_ADDR, 0x00);
  1761. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1762. ret = swr_device_down(swr_dev);
  1763. if (ret) {
  1764. dev_err(dev,
  1765. "%s: failed to shutdown swr dev %d\n",
  1766. __func__, swr_dev->dev_num);
  1767. goto exit;
  1768. }
  1769. }
  1770. } else {
  1771. /* clock stop sequence */
  1772. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  1773. SWRS_SCP_CONTROL);
  1774. usleep_range(100, 105);
  1775. }
  1776. swrm_clk_request(swrm, false);
  1777. if (swrm->clk_stop_mode0_supp && swrm->wakeup_req) {
  1778. msm_aud_evt_blocking_notifier_call_chain(
  1779. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  1780. swrm->wakeup_triggered = false;
  1781. }
  1782. }
  1783. /* Retain SSR state until resume */
  1784. if (current_state != SWR_MSTR_SSR)
  1785. swrm->state = SWR_MSTR_DOWN;
  1786. exit:
  1787. mutex_unlock(&swrm->reslock);
  1788. return ret;
  1789. }
  1790. #endif /* CONFIG_PM */
  1791. static int swrm_device_down(struct device *dev)
  1792. {
  1793. struct platform_device *pdev = to_platform_device(dev);
  1794. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1795. int ret = 0;
  1796. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  1797. mutex_lock(&swrm->force_down_lock);
  1798. swrm->state = SWR_MSTR_SSR;
  1799. mutex_unlock(&swrm->force_down_lock);
  1800. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  1801. ret = swrm_runtime_suspend(dev);
  1802. if (!ret) {
  1803. pm_runtime_disable(dev);
  1804. pm_runtime_set_suspended(dev);
  1805. pm_runtime_enable(dev);
  1806. }
  1807. }
  1808. return 0;
  1809. }
  1810. /**
  1811. * swrm_wcd_notify - parent device can notify to soundwire master through
  1812. * this function
  1813. * @pdev: pointer to platform device structure
  1814. * @id: command id from parent to the soundwire master
  1815. * @data: data from parent device to soundwire master
  1816. */
  1817. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  1818. {
  1819. struct swr_mstr_ctrl *swrm;
  1820. int ret = 0;
  1821. struct swr_master *mstr;
  1822. struct swr_device *swr_dev;
  1823. if (!pdev) {
  1824. pr_err("%s: pdev is NULL\n", __func__);
  1825. return -EINVAL;
  1826. }
  1827. swrm = platform_get_drvdata(pdev);
  1828. if (!swrm) {
  1829. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  1830. return -EINVAL;
  1831. }
  1832. mstr = &swrm->master;
  1833. switch (id) {
  1834. case SWR_CLK_FREQ:
  1835. if (!data) {
  1836. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1837. ret = -EINVAL;
  1838. } else {
  1839. mutex_lock(&swrm->mlock);
  1840. swrm->mclk_freq = *(int *)data;
  1841. mutex_unlock(&swrm->mlock);
  1842. }
  1843. break;
  1844. case SWR_DEVICE_SSR_DOWN:
  1845. mutex_lock(&swrm->devlock);
  1846. swrm->dev_up = false;
  1847. mutex_unlock(&swrm->devlock);
  1848. mutex_lock(&swrm->reslock);
  1849. swrm->state = SWR_MSTR_SSR;
  1850. mutex_unlock(&swrm->reslock);
  1851. break;
  1852. case SWR_DEVICE_SSR_UP:
  1853. /* wait for clk voting to be zero */
  1854. if (swrm->clk_ref_count &&
  1855. !wait_for_completion_timeout(&swrm->clk_off_complete,
  1856. (1 * HZ/100)))
  1857. dev_err(swrm->dev, "%s: clock voting not zero\n",
  1858. __func__);
  1859. mutex_lock(&swrm->devlock);
  1860. swrm->dev_up = true;
  1861. mutex_unlock(&swrm->devlock);
  1862. break;
  1863. case SWR_DEVICE_DOWN:
  1864. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  1865. mutex_lock(&swrm->mlock);
  1866. if (swrm->state == SWR_MSTR_DOWN)
  1867. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  1868. __func__, swrm->state);
  1869. else
  1870. swrm_device_down(&pdev->dev);
  1871. mutex_unlock(&swrm->mlock);
  1872. break;
  1873. case SWR_DEVICE_UP:
  1874. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  1875. mutex_lock(&swrm->mlock);
  1876. pm_runtime_mark_last_busy(&pdev->dev);
  1877. pm_runtime_get_sync(&pdev->dev);
  1878. mutex_lock(&swrm->reslock);
  1879. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1880. ret = swr_reset_device(swr_dev);
  1881. if (ret) {
  1882. dev_err(swrm->dev,
  1883. "%s: failed to reset swr device %d\n",
  1884. __func__, swr_dev->dev_num);
  1885. swrm_clk_request(swrm, false);
  1886. }
  1887. }
  1888. pm_runtime_mark_last_busy(&pdev->dev);
  1889. pm_runtime_put_autosuspend(&pdev->dev);
  1890. mutex_unlock(&swrm->reslock);
  1891. mutex_unlock(&swrm->mlock);
  1892. break;
  1893. case SWR_SET_NUM_RX_CH:
  1894. if (!data) {
  1895. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1896. ret = -EINVAL;
  1897. } else {
  1898. mutex_lock(&swrm->mlock);
  1899. swrm->num_rx_chs = *(int *)data;
  1900. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  1901. list_for_each_entry(swr_dev, &mstr->devices,
  1902. dev_list) {
  1903. ret = swr_set_device_group(swr_dev,
  1904. SWR_BROADCAST);
  1905. if (ret)
  1906. dev_err(swrm->dev,
  1907. "%s: set num ch failed\n",
  1908. __func__);
  1909. }
  1910. } else {
  1911. list_for_each_entry(swr_dev, &mstr->devices,
  1912. dev_list) {
  1913. ret = swr_set_device_group(swr_dev,
  1914. SWR_GROUP_NONE);
  1915. if (ret)
  1916. dev_err(swrm->dev,
  1917. "%s: set num ch failed\n",
  1918. __func__);
  1919. }
  1920. }
  1921. mutex_unlock(&swrm->mlock);
  1922. }
  1923. break;
  1924. default:
  1925. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  1926. __func__, id);
  1927. break;
  1928. }
  1929. return ret;
  1930. }
  1931. EXPORT_SYMBOL(swrm_wcd_notify);
  1932. #ifdef CONFIG_PM_SLEEP
  1933. static int swrm_suspend(struct device *dev)
  1934. {
  1935. int ret = -EBUSY;
  1936. struct platform_device *pdev = to_platform_device(dev);
  1937. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1938. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  1939. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  1940. ret = swrm_runtime_suspend(dev);
  1941. if (!ret) {
  1942. /*
  1943. * Synchronize runtime-pm and system-pm states:
  1944. * At this point, we are already suspended. If
  1945. * runtime-pm still thinks its active, then
  1946. * make sure its status is in sync with HW
  1947. * status. The three below calls let the
  1948. * runtime-pm know that we are suspended
  1949. * already without re-invoking the suspend
  1950. * callback
  1951. */
  1952. pm_runtime_disable(dev);
  1953. pm_runtime_set_suspended(dev);
  1954. pm_runtime_enable(dev);
  1955. }
  1956. }
  1957. if (ret == -EBUSY) {
  1958. /*
  1959. * There is a possibility that some audio stream is active
  1960. * during suspend. We dont want to return suspend failure in
  1961. * that case so that display and relevant components can still
  1962. * go to suspend.
  1963. * If there is some other error, then it should be passed-on
  1964. * to system level suspend
  1965. */
  1966. ret = 0;
  1967. }
  1968. return ret;
  1969. }
  1970. static int swrm_resume(struct device *dev)
  1971. {
  1972. int ret = 0;
  1973. struct platform_device *pdev = to_platform_device(dev);
  1974. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1975. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  1976. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  1977. ret = swrm_runtime_resume(dev);
  1978. if (!ret) {
  1979. pm_runtime_mark_last_busy(dev);
  1980. pm_request_autosuspend(dev);
  1981. }
  1982. }
  1983. return ret;
  1984. }
  1985. #endif /* CONFIG_PM_SLEEP */
  1986. static const struct dev_pm_ops swrm_dev_pm_ops = {
  1987. SET_SYSTEM_SLEEP_PM_OPS(
  1988. swrm_suspend,
  1989. swrm_resume
  1990. )
  1991. SET_RUNTIME_PM_OPS(
  1992. swrm_runtime_suspend,
  1993. swrm_runtime_resume,
  1994. NULL
  1995. )
  1996. };
  1997. static const struct of_device_id swrm_dt_match[] = {
  1998. {
  1999. .compatible = "qcom,swr-mstr",
  2000. },
  2001. {}
  2002. };
  2003. static struct platform_driver swr_mstr_driver = {
  2004. .probe = swrm_probe,
  2005. .remove = swrm_remove,
  2006. .driver = {
  2007. .name = SWR_WCD_NAME,
  2008. .owner = THIS_MODULE,
  2009. .pm = &swrm_dev_pm_ops,
  2010. .of_match_table = swrm_dt_match,
  2011. },
  2012. };
  2013. static int __init swrm_init(void)
  2014. {
  2015. return platform_driver_register(&swr_mstr_driver);
  2016. }
  2017. module_init(swrm_init);
  2018. static void __exit swrm_exit(void)
  2019. {
  2020. platform_driver_unregister(&swr_mstr_driver);
  2021. }
  2022. module_exit(swrm_exit);
  2023. MODULE_LICENSE("GPL v2");
  2024. MODULE_DESCRIPTION("SoundWire Master Controller");
  2025. MODULE_ALIAS("platform:swr-mstr");